162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2021, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/kernel.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/platform_device.h> 1062306a36Sopenharmony_ci#include <linux/pm_runtime.h> 1162306a36Sopenharmony_ci#include <linux/regmap.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gpucc-sc8280xp.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1662306a36Sopenharmony_ci#include "clk-branch.h" 1762306a36Sopenharmony_ci#include "clk-rcg.h" 1862306a36Sopenharmony_ci#include "clk-regmap-divider.h" 1962306a36Sopenharmony_ci#include "common.h" 2062306a36Sopenharmony_ci#include "reset.h" 2162306a36Sopenharmony_ci#include "gdsc.h" 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci/* Need to match the order of clocks in DT binding */ 2462306a36Sopenharmony_cienum { 2562306a36Sopenharmony_ci DT_BI_TCXO, 2662306a36Sopenharmony_ci DT_GCC_GPU_GPLL0_CLK_SRC, 2762306a36Sopenharmony_ci DT_GCC_GPU_GPLL0_DIV_CLK_SRC, 2862306a36Sopenharmony_ci}; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_cienum { 3162306a36Sopenharmony_ci P_BI_TCXO, 3262306a36Sopenharmony_ci P_GCC_GPU_GPLL0_CLK_SRC, 3362306a36Sopenharmony_ci P_GCC_GPU_GPLL0_DIV_CLK_SRC, 3462306a36Sopenharmony_ci P_GPU_CC_PLL0_OUT_MAIN, 3562306a36Sopenharmony_ci P_GPU_CC_PLL1_OUT_MAIN, 3662306a36Sopenharmony_ci}; 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_cistatic const struct clk_parent_data parent_data_tcxo = { .index = DT_BI_TCXO }; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistatic const struct pll_vco lucid_5lpe_vco[] = { 4162306a36Sopenharmony_ci { 249600000, 1800000000, 0 }, 4262306a36Sopenharmony_ci}; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistatic struct alpha_pll_config gpu_cc_pll0_config = { 4562306a36Sopenharmony_ci .l = 0x1c, 4662306a36Sopenharmony_ci .alpha = 0xa555, 4762306a36Sopenharmony_ci .config_ctl_val = 0x20485699, 4862306a36Sopenharmony_ci .config_ctl_hi_val = 0x00002261, 4962306a36Sopenharmony_ci .config_ctl_hi1_val = 0x2a9a699c, 5062306a36Sopenharmony_ci .test_ctl_val = 0x00000000, 5162306a36Sopenharmony_ci .test_ctl_hi_val = 0x00000000, 5262306a36Sopenharmony_ci .test_ctl_hi1_val = 0x01800000, 5362306a36Sopenharmony_ci .user_ctl_val = 0x00000000, 5462306a36Sopenharmony_ci .user_ctl_hi_val = 0x00000805, 5562306a36Sopenharmony_ci .user_ctl_hi1_val = 0x00000000, 5662306a36Sopenharmony_ci}; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll0 = { 5962306a36Sopenharmony_ci .offset = 0x0, 6062306a36Sopenharmony_ci .vco_table = lucid_5lpe_vco, 6162306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(lucid_5lpe_vco), 6262306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 6362306a36Sopenharmony_ci .clkr = { 6462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data){ 6562306a36Sopenharmony_ci .name = "gpu_cc_pll0", 6662306a36Sopenharmony_ci .parent_data = &parent_data_tcxo, 6762306a36Sopenharmony_ci .num_parents = 1, 6862306a36Sopenharmony_ci .ops = &clk_alpha_pll_lucid_5lpe_ops, 6962306a36Sopenharmony_ci }, 7062306a36Sopenharmony_ci }, 7162306a36Sopenharmony_ci}; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic struct alpha_pll_config gpu_cc_pll1_config = { 7462306a36Sopenharmony_ci .l = 0x1A, 7562306a36Sopenharmony_ci .alpha = 0xaaa, 7662306a36Sopenharmony_ci .config_ctl_val = 0x20485699, 7762306a36Sopenharmony_ci .config_ctl_hi_val = 0x00002261, 7862306a36Sopenharmony_ci .config_ctl_hi1_val = 0x2a9a699c, 7962306a36Sopenharmony_ci .test_ctl_val = 0x00000000, 8062306a36Sopenharmony_ci .test_ctl_hi_val = 0x00000000, 8162306a36Sopenharmony_ci .test_ctl_hi1_val = 0x01800000, 8262306a36Sopenharmony_ci .user_ctl_val = 0x00000000, 8362306a36Sopenharmony_ci .user_ctl_hi_val = 0x00000805, 8462306a36Sopenharmony_ci .user_ctl_hi1_val = 0x00000000, 8562306a36Sopenharmony_ci}; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll1 = { 8862306a36Sopenharmony_ci .offset = 0x100, 8962306a36Sopenharmony_ci .vco_table = lucid_5lpe_vco, 9062306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(lucid_5lpe_vco), 9162306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 9262306a36Sopenharmony_ci .clkr = { 9362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data){ 9462306a36Sopenharmony_ci .name = "gpu_cc_pll1", 9562306a36Sopenharmony_ci .parent_data = &parent_data_tcxo, 9662306a36Sopenharmony_ci .num_parents = 1, 9762306a36Sopenharmony_ci .ops = &clk_alpha_pll_lucid_5lpe_ops, 9862306a36Sopenharmony_ci }, 9962306a36Sopenharmony_ci }, 10062306a36Sopenharmony_ci}; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_0[] = { 10362306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 10462306a36Sopenharmony_ci { P_GPU_CC_PLL0_OUT_MAIN, 1 }, 10562306a36Sopenharmony_ci { P_GPU_CC_PLL1_OUT_MAIN, 3 }, 10662306a36Sopenharmony_ci { P_GCC_GPU_GPLL0_CLK_SRC, 5 }, 10762306a36Sopenharmony_ci { P_GCC_GPU_GPLL0_DIV_CLK_SRC, 6 }, 10862306a36Sopenharmony_ci}; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_0[] = { 11162306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 11262306a36Sopenharmony_ci { .hw = &gpu_cc_pll0.clkr.hw }, 11362306a36Sopenharmony_ci { .hw = &gpu_cc_pll1.clkr.hw }, 11462306a36Sopenharmony_ci { .index = DT_GCC_GPU_GPLL0_CLK_SRC }, 11562306a36Sopenharmony_ci { .index = DT_GCC_GPU_GPLL0_DIV_CLK_SRC }, 11662306a36Sopenharmony_ci}; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_1[] = { 11962306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 12062306a36Sopenharmony_ci { P_GPU_CC_PLL1_OUT_MAIN, 3 }, 12162306a36Sopenharmony_ci { P_GCC_GPU_GPLL0_CLK_SRC, 5 }, 12262306a36Sopenharmony_ci { P_GCC_GPU_GPLL0_DIV_CLK_SRC, 6 }, 12362306a36Sopenharmony_ci}; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_1[] = { 12662306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 12762306a36Sopenharmony_ci { .hw = &gpu_cc_pll1.clkr.hw }, 12862306a36Sopenharmony_ci { .index = DT_GCC_GPU_GPLL0_CLK_SRC }, 12962306a36Sopenharmony_ci { .index = DT_GCC_GPU_GPLL0_DIV_CLK_SRC }, 13062306a36Sopenharmony_ci}; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = { 13362306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 13462306a36Sopenharmony_ci F(200000000, P_GCC_GPU_GPLL0_DIV_CLK_SRC, 1.5, 0, 0), 13562306a36Sopenharmony_ci F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0), 13662306a36Sopenharmony_ci { } 13762306a36Sopenharmony_ci}; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gmu_clk_src = { 14062306a36Sopenharmony_ci .cmd_rcgr = 0x1120, 14162306a36Sopenharmony_ci .mnd_width = 0, 14262306a36Sopenharmony_ci .hid_width = 5, 14362306a36Sopenharmony_ci .parent_map = gpu_cc_parent_map_0, 14462306a36Sopenharmony_ci .freq_tbl = ftbl_gpu_cc_gmu_clk_src, 14562306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data){ 14662306a36Sopenharmony_ci .name = "gpu_cc_gmu_clk_src", 14762306a36Sopenharmony_ci .parent_data = gpu_cc_parent_data_0, 14862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gpu_cc_parent_data_0), 14962306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 15062306a36Sopenharmony_ci }, 15162306a36Sopenharmony_ci}; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_hub_clk_src[] = { 15462306a36Sopenharmony_ci F(200000000, P_GCC_GPU_GPLL0_CLK_SRC, 3, 0, 0), 15562306a36Sopenharmony_ci F(300000000, P_GCC_GPU_GPLL0_CLK_SRC, 2, 0, 0), 15662306a36Sopenharmony_ci F(400000000, P_GCC_GPU_GPLL0_CLK_SRC, 1.5, 0, 0), 15762306a36Sopenharmony_ci { } 15862306a36Sopenharmony_ci}; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_hub_clk_src = { 16162306a36Sopenharmony_ci .cmd_rcgr = 0x117c, 16262306a36Sopenharmony_ci .mnd_width = 0, 16362306a36Sopenharmony_ci .hid_width = 5, 16462306a36Sopenharmony_ci .parent_map = gpu_cc_parent_map_1, 16562306a36Sopenharmony_ci .freq_tbl = ftbl_gpu_cc_hub_clk_src, 16662306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data){ 16762306a36Sopenharmony_ci .name = "gpu_cc_hub_clk_src", 16862306a36Sopenharmony_ci .parent_data = gpu_cc_parent_data_1, 16962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gpu_cc_parent_data_1), 17062306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 17162306a36Sopenharmony_ci }, 17262306a36Sopenharmony_ci}; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_hub_ahb_div_clk_src = { 17562306a36Sopenharmony_ci .reg = 0x11c0, 17662306a36Sopenharmony_ci .shift = 0, 17762306a36Sopenharmony_ci .width = 4, 17862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 17962306a36Sopenharmony_ci .name = "gpu_cc_hub_ahb_div_clk_src", 18062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 18162306a36Sopenharmony_ci &gpu_cc_hub_clk_src.clkr.hw, 18262306a36Sopenharmony_ci }, 18362306a36Sopenharmony_ci .num_parents = 1, 18462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 18562306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 18662306a36Sopenharmony_ci }, 18762306a36Sopenharmony_ci}; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_hub_cx_int_div_clk_src = { 19062306a36Sopenharmony_ci .reg = 0x11bc, 19162306a36Sopenharmony_ci .shift = 0, 19262306a36Sopenharmony_ci .width = 4, 19362306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 19462306a36Sopenharmony_ci .name = "gpu_cc_hub_cx_int_div_clk_src", 19562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 19662306a36Sopenharmony_ci &gpu_cc_hub_clk_src.clkr.hw, 19762306a36Sopenharmony_ci }, 19862306a36Sopenharmony_ci .num_parents = 1, 19962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 20062306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 20162306a36Sopenharmony_ci }, 20262306a36Sopenharmony_ci}; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_ahb_clk = { 20562306a36Sopenharmony_ci .halt_reg = 0x1078, 20662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 20762306a36Sopenharmony_ci .clkr = { 20862306a36Sopenharmony_ci .enable_reg = 0x1078, 20962306a36Sopenharmony_ci .enable_mask = BIT(0), 21062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data){ 21162306a36Sopenharmony_ci .name = "gpu_cc_ahb_clk", 21262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 21362306a36Sopenharmony_ci &gpu_cc_hub_ahb_div_clk_src.clkr.hw, 21462306a36Sopenharmony_ci }, 21562306a36Sopenharmony_ci .num_parents = 1, 21662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 21762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 21862306a36Sopenharmony_ci }, 21962306a36Sopenharmony_ci }, 22062306a36Sopenharmony_ci}; 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_cistatic struct clk_branch gpu_cc_crc_ahb_clk = { 22362306a36Sopenharmony_ci .halt_reg = 0x107c, 22462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 22562306a36Sopenharmony_ci .clkr = { 22662306a36Sopenharmony_ci .enable_reg = 0x107c, 22762306a36Sopenharmony_ci .enable_mask = BIT(0), 22862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data){ 22962306a36Sopenharmony_ci .name = "gpu_cc_crc_ahb_clk", 23062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 23162306a36Sopenharmony_ci &gpu_cc_hub_ahb_div_clk_src.clkr.hw, 23262306a36Sopenharmony_ci }, 23362306a36Sopenharmony_ci .num_parents = 1, 23462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 23562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 23662306a36Sopenharmony_ci }, 23762306a36Sopenharmony_ci }, 23862306a36Sopenharmony_ci}; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gmu_clk = { 24162306a36Sopenharmony_ci .halt_reg = 0x1098, 24262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 24362306a36Sopenharmony_ci .clkr = { 24462306a36Sopenharmony_ci .enable_reg = 0x1098, 24562306a36Sopenharmony_ci .enable_mask = BIT(0), 24662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data){ 24762306a36Sopenharmony_ci .name = "gpu_cc_cx_gmu_clk", 24862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 24962306a36Sopenharmony_ci &gpu_cc_gmu_clk_src.clkr.hw, 25062306a36Sopenharmony_ci }, 25162306a36Sopenharmony_ci .num_parents = 1, 25262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 25362306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 25462306a36Sopenharmony_ci }, 25562306a36Sopenharmony_ci }, 25662306a36Sopenharmony_ci}; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_snoc_dvm_clk = { 25962306a36Sopenharmony_ci .halt_reg = 0x108c, 26062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 26162306a36Sopenharmony_ci .clkr = { 26262306a36Sopenharmony_ci .enable_reg = 0x108c, 26362306a36Sopenharmony_ci .enable_mask = BIT(0), 26462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data){ 26562306a36Sopenharmony_ci .name = "gpu_cc_cx_snoc_dvm_clk", 26662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 26762306a36Sopenharmony_ci }, 26862306a36Sopenharmony_ci }, 26962306a36Sopenharmony_ci}; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_aon_clk = { 27262306a36Sopenharmony_ci .halt_reg = 0x1004, 27362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 27462306a36Sopenharmony_ci .clkr = { 27562306a36Sopenharmony_ci .enable_reg = 0x1004, 27662306a36Sopenharmony_ci .enable_mask = BIT(0), 27762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data){ 27862306a36Sopenharmony_ci .name = "gpu_cc_cxo_aon_clk", 27962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 28062306a36Sopenharmony_ci }, 28162306a36Sopenharmony_ci }, 28262306a36Sopenharmony_ci}; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_gmu_clk = { 28562306a36Sopenharmony_ci .halt_reg = 0x1064, 28662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 28762306a36Sopenharmony_ci .clkr = { 28862306a36Sopenharmony_ci .enable_reg = 0x1064, 28962306a36Sopenharmony_ci .enable_mask = BIT(0), 29062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data){ 29162306a36Sopenharmony_ci .name = "gpu_cc_gx_gmu_clk", 29262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 29362306a36Sopenharmony_ci &gpu_cc_gmu_clk_src.clkr.hw, 29462306a36Sopenharmony_ci }, 29562306a36Sopenharmony_ci .num_parents = 1, 29662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 29762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 29862306a36Sopenharmony_ci }, 29962306a36Sopenharmony_ci }, 30062306a36Sopenharmony_ci}; 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk = { 30362306a36Sopenharmony_ci .halt_reg = 0x5000, 30462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 30562306a36Sopenharmony_ci .clkr = { 30662306a36Sopenharmony_ci .enable_reg = 0x5000, 30762306a36Sopenharmony_ci .enable_mask = BIT(0), 30862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data){ 30962306a36Sopenharmony_ci .name = "gpu_cc_hlos1_vote_gpu_smmu_clk", 31062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 31162306a36Sopenharmony_ci }, 31262306a36Sopenharmony_ci }, 31362306a36Sopenharmony_ci}; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hub_aon_clk = { 31662306a36Sopenharmony_ci .halt_reg = 0x1178, 31762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 31862306a36Sopenharmony_ci .clkr = { 31962306a36Sopenharmony_ci .enable_reg = 0x1178, 32062306a36Sopenharmony_ci .enable_mask = BIT(0), 32162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data){ 32262306a36Sopenharmony_ci .name = "gpu_cc_hub_aon_clk", 32362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 32462306a36Sopenharmony_ci &gpu_cc_hub_clk_src.clkr.hw, 32562306a36Sopenharmony_ci }, 32662306a36Sopenharmony_ci .num_parents = 1, 32762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 32862306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 32962306a36Sopenharmony_ci }, 33062306a36Sopenharmony_ci }, 33162306a36Sopenharmony_ci}; 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hub_cx_int_clk = { 33462306a36Sopenharmony_ci .halt_reg = 0x1204, 33562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 33662306a36Sopenharmony_ci .clkr = { 33762306a36Sopenharmony_ci .enable_reg = 0x1204, 33862306a36Sopenharmony_ci .enable_mask = BIT(0), 33962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data){ 34062306a36Sopenharmony_ci .name = "gpu_cc_hub_cx_int_clk", 34162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 34262306a36Sopenharmony_ci &gpu_cc_hub_cx_int_div_clk_src.clkr.hw, 34362306a36Sopenharmony_ci }, 34462306a36Sopenharmony_ci .num_parents = 1, 34562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 34662306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 34762306a36Sopenharmony_ci }, 34862306a36Sopenharmony_ci }, 34962306a36Sopenharmony_ci}; 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_sleep_clk = { 35262306a36Sopenharmony_ci .halt_reg = 0x1090, 35362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 35462306a36Sopenharmony_ci .clkr = { 35562306a36Sopenharmony_ci .enable_reg = 0x1090, 35662306a36Sopenharmony_ci .enable_mask = BIT(0), 35762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data){ 35862306a36Sopenharmony_ci .name = "gpu_cc_sleep_clk", 35962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 36062306a36Sopenharmony_ci }, 36162306a36Sopenharmony_ci }, 36262306a36Sopenharmony_ci}; 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_cistatic struct clk_regmap *gpu_cc_sc8280xp_clocks[] = { 36562306a36Sopenharmony_ci [GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr, 36662306a36Sopenharmony_ci [GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr, 36762306a36Sopenharmony_ci [GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr, 36862306a36Sopenharmony_ci [GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr, 36962306a36Sopenharmony_ci [GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr, 37062306a36Sopenharmony_ci [GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr, 37162306a36Sopenharmony_ci [GPU_CC_GX_GMU_CLK] = &gpu_cc_gx_gmu_clk.clkr, 37262306a36Sopenharmony_ci [GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK] = &gpu_cc_hlos1_vote_gpu_smmu_clk.clkr, 37362306a36Sopenharmony_ci [GPU_CC_HUB_AHB_DIV_CLK_SRC] = &gpu_cc_hub_ahb_div_clk_src.clkr, 37462306a36Sopenharmony_ci [GPU_CC_HUB_AON_CLK] = &gpu_cc_hub_aon_clk.clkr, 37562306a36Sopenharmony_ci [GPU_CC_HUB_CLK_SRC] = &gpu_cc_hub_clk_src.clkr, 37662306a36Sopenharmony_ci [GPU_CC_HUB_CX_INT_CLK] = &gpu_cc_hub_cx_int_clk.clkr, 37762306a36Sopenharmony_ci [GPU_CC_HUB_CX_INT_DIV_CLK_SRC] = &gpu_cc_hub_cx_int_div_clk_src.clkr, 37862306a36Sopenharmony_ci [GPU_CC_PLL0] = &gpu_cc_pll0.clkr, 37962306a36Sopenharmony_ci [GPU_CC_PLL1] = &gpu_cc_pll1.clkr, 38062306a36Sopenharmony_ci [GPU_CC_SLEEP_CLK] = &gpu_cc_sleep_clk.clkr, 38162306a36Sopenharmony_ci}; 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_cistatic struct gdsc cx_gdsc = { 38462306a36Sopenharmony_ci .gdscr = 0x106c, 38562306a36Sopenharmony_ci .gds_hw_ctrl = 0x1540, 38662306a36Sopenharmony_ci .pd = { 38762306a36Sopenharmony_ci .name = "cx_gdsc", 38862306a36Sopenharmony_ci }, 38962306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 39062306a36Sopenharmony_ci .flags = VOTABLE | RETAIN_FF_ENABLE, 39162306a36Sopenharmony_ci}; 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_cistatic struct gdsc gx_gdsc = { 39462306a36Sopenharmony_ci .gdscr = 0x100c, 39562306a36Sopenharmony_ci .clamp_io_ctrl = 0x1508, 39662306a36Sopenharmony_ci .pd = { 39762306a36Sopenharmony_ci .name = "gx_gdsc", 39862306a36Sopenharmony_ci .power_on = gdsc_gx_do_nothing_enable, 39962306a36Sopenharmony_ci }, 40062306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 40162306a36Sopenharmony_ci .flags = CLAMP_IO | RETAIN_FF_ENABLE, 40262306a36Sopenharmony_ci}; 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_cistatic struct gdsc *gpu_cc_sc8280xp_gdscs[] = { 40562306a36Sopenharmony_ci [GPU_CC_CX_GDSC] = &cx_gdsc, 40662306a36Sopenharmony_ci [GPU_CC_GX_GDSC] = &gx_gdsc, 40762306a36Sopenharmony_ci}; 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_cistatic const struct regmap_config gpu_cc_sc8280xp_regmap_config = { 41062306a36Sopenharmony_ci .reg_bits = 32, 41162306a36Sopenharmony_ci .reg_stride = 4, 41262306a36Sopenharmony_ci .val_bits = 32, 41362306a36Sopenharmony_ci .max_register = 0x8030, 41462306a36Sopenharmony_ci .fast_io = true, 41562306a36Sopenharmony_ci}; 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_cistatic struct qcom_cc_desc gpu_cc_sc8280xp_desc = { 41862306a36Sopenharmony_ci .config = &gpu_cc_sc8280xp_regmap_config, 41962306a36Sopenharmony_ci .clks = gpu_cc_sc8280xp_clocks, 42062306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gpu_cc_sc8280xp_clocks), 42162306a36Sopenharmony_ci .gdscs = gpu_cc_sc8280xp_gdscs, 42262306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gpu_cc_sc8280xp_gdscs), 42362306a36Sopenharmony_ci}; 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_cistatic int gpu_cc_sc8280xp_probe(struct platform_device *pdev) 42662306a36Sopenharmony_ci{ 42762306a36Sopenharmony_ci struct regmap *regmap; 42862306a36Sopenharmony_ci int ret; 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci ret = devm_pm_runtime_enable(&pdev->dev); 43162306a36Sopenharmony_ci if (ret) 43262306a36Sopenharmony_ci return ret; 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_ci ret = pm_runtime_resume_and_get(&pdev->dev); 43562306a36Sopenharmony_ci if (ret) 43662306a36Sopenharmony_ci return ret; 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gpu_cc_sc8280xp_desc); 43962306a36Sopenharmony_ci if (IS_ERR(regmap)) { 44062306a36Sopenharmony_ci pm_runtime_put(&pdev->dev); 44162306a36Sopenharmony_ci return PTR_ERR(regmap); 44262306a36Sopenharmony_ci } 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci clk_lucid_pll_configure(&gpu_cc_pll0, regmap, &gpu_cc_pll0_config); 44562306a36Sopenharmony_ci clk_lucid_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config); 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_ci /* 44862306a36Sopenharmony_ci * Keep the clocks always-ON 44962306a36Sopenharmony_ci * GPU_CC_CB_CLK, GPU_CC_CXO_CLK 45062306a36Sopenharmony_ci */ 45162306a36Sopenharmony_ci regmap_update_bits(regmap, 0x1170, BIT(0), BIT(0)); 45262306a36Sopenharmony_ci regmap_update_bits(regmap, 0x109c, BIT(0), BIT(0)); 45362306a36Sopenharmony_ci 45462306a36Sopenharmony_ci ret = qcom_cc_really_probe(pdev, &gpu_cc_sc8280xp_desc, regmap); 45562306a36Sopenharmony_ci pm_runtime_put(&pdev->dev); 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_ci return ret; 45862306a36Sopenharmony_ci} 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_cistatic const struct of_device_id gpu_cc_sc8280xp_match_table[] = { 46162306a36Sopenharmony_ci { .compatible = "qcom,sc8280xp-gpucc" }, 46262306a36Sopenharmony_ci { } 46362306a36Sopenharmony_ci}; 46462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpu_cc_sc8280xp_match_table); 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_cistatic struct platform_driver gpu_cc_sc8280xp_driver = { 46762306a36Sopenharmony_ci .probe = gpu_cc_sc8280xp_probe, 46862306a36Sopenharmony_ci .driver = { 46962306a36Sopenharmony_ci .name = "gpu_cc-sc8280xp", 47062306a36Sopenharmony_ci .of_match_table = gpu_cc_sc8280xp_match_table, 47162306a36Sopenharmony_ci }, 47262306a36Sopenharmony_ci}; 47362306a36Sopenharmony_cimodule_platform_driver(gpu_cc_sc8280xp_driver); 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm SC8280XP GPU clock controller"); 47662306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 477