162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/module.h>
862306a36Sopenharmony_ci#include <linux/platform_device.h>
962306a36Sopenharmony_ci#include <linux/regmap.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gpucc-sc7280.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1462306a36Sopenharmony_ci#include "clk-branch.h"
1562306a36Sopenharmony_ci#include "clk-rcg.h"
1662306a36Sopenharmony_ci#include "clk-regmap-divider.h"
1762306a36Sopenharmony_ci#include "common.h"
1862306a36Sopenharmony_ci#include "reset.h"
1962306a36Sopenharmony_ci#include "gdsc.h"
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_cienum {
2262306a36Sopenharmony_ci	P_BI_TCXO,
2362306a36Sopenharmony_ci	P_GCC_GPU_GPLL0_CLK_SRC,
2462306a36Sopenharmony_ci	P_GCC_GPU_GPLL0_DIV_CLK_SRC,
2562306a36Sopenharmony_ci	P_GPU_CC_PLL0_OUT_MAIN,
2662306a36Sopenharmony_ci	P_GPU_CC_PLL1_OUT_MAIN,
2762306a36Sopenharmony_ci};
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_cistatic const struct pll_vco lucid_vco[] = {
3062306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
3162306a36Sopenharmony_ci};
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll0 = {
3462306a36Sopenharmony_ci	.offset = 0x0,
3562306a36Sopenharmony_ci	.vco_table = lucid_vco,
3662306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
3762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
3862306a36Sopenharmony_ci	.clkr = {
3962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
4062306a36Sopenharmony_ci			.name = "gpu_cc_pll0",
4162306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
4262306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
4362306a36Sopenharmony_ci			},
4462306a36Sopenharmony_ci			.num_parents = 1,
4562306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
4662306a36Sopenharmony_ci		},
4762306a36Sopenharmony_ci	},
4862306a36Sopenharmony_ci};
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci/* 500MHz Configuration */
5162306a36Sopenharmony_cistatic const struct alpha_pll_config gpu_cc_pll1_config = {
5262306a36Sopenharmony_ci	.l = 0x1A,
5362306a36Sopenharmony_ci	.alpha = 0xAAA,
5462306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
5562306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
5662306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329A299C,
5762306a36Sopenharmony_ci	.user_ctl_val = 0x00000001,
5862306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
5962306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
6062306a36Sopenharmony_ci};
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll1 = {
6362306a36Sopenharmony_ci	.offset = 0x100,
6462306a36Sopenharmony_ci	.vco_table = lucid_vco,
6562306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
6662306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
6762306a36Sopenharmony_ci	.clkr = {
6862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6962306a36Sopenharmony_ci			.name = "gpu_cc_pll1",
7062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
7162306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
7262306a36Sopenharmony_ci			},
7362306a36Sopenharmony_ci			.num_parents = 1,
7462306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
7562306a36Sopenharmony_ci		},
7662306a36Sopenharmony_ci	},
7762306a36Sopenharmony_ci};
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_0[] = {
8062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
8162306a36Sopenharmony_ci	{ P_GPU_CC_PLL0_OUT_MAIN, 1 },
8262306a36Sopenharmony_ci	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
8362306a36Sopenharmony_ci	{ P_GCC_GPU_GPLL0_CLK_SRC, 5 },
8462306a36Sopenharmony_ci	{ P_GCC_GPU_GPLL0_DIV_CLK_SRC, 6 },
8562306a36Sopenharmony_ci};
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_0[] = {
8862306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
8962306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll0.clkr.hw },
9062306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll1.clkr.hw },
9162306a36Sopenharmony_ci	{ .fw_name = "gcc_gpu_gpll0_clk_src" },
9262306a36Sopenharmony_ci	{ .fw_name = "gcc_gpu_gpll0_div_clk_src" },
9362306a36Sopenharmony_ci};
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_1[] = {
9662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
9762306a36Sopenharmony_ci	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
9862306a36Sopenharmony_ci	{ P_GCC_GPU_GPLL0_CLK_SRC, 5 },
9962306a36Sopenharmony_ci	{ P_GCC_GPU_GPLL0_DIV_CLK_SRC, 6 },
10062306a36Sopenharmony_ci};
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_1[] = {
10362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", },
10462306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll1.clkr.hw },
10562306a36Sopenharmony_ci	{ .fw_name = "gcc_gpu_gpll0_clk_src", },
10662306a36Sopenharmony_ci	{ .fw_name = "gcc_gpu_gpll0_div_clk_src", },
10762306a36Sopenharmony_ci};
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
11062306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
11162306a36Sopenharmony_ci	F(200000000, P_GCC_GPU_GPLL0_DIV_CLK_SRC, 1.5, 0, 0),
11262306a36Sopenharmony_ci	F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0),
11362306a36Sopenharmony_ci	{ }
11462306a36Sopenharmony_ci};
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gmu_clk_src = {
11762306a36Sopenharmony_ci	.cmd_rcgr = 0x1120,
11862306a36Sopenharmony_ci	.mnd_width = 0,
11962306a36Sopenharmony_ci	.hid_width = 5,
12062306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_0,
12162306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
12262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
12362306a36Sopenharmony_ci		.name = "gpu_cc_gmu_clk_src",
12462306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_0,
12562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
12662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
12762306a36Sopenharmony_ci	},
12862306a36Sopenharmony_ci};
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_hub_clk_src[] = {
13162306a36Sopenharmony_ci	F(150000000, P_GCC_GPU_GPLL0_DIV_CLK_SRC, 2, 0, 0),
13262306a36Sopenharmony_ci	F(240000000, P_GCC_GPU_GPLL0_CLK_SRC, 2.5, 0, 0),
13362306a36Sopenharmony_ci	F(300000000, P_GCC_GPU_GPLL0_CLK_SRC, 2, 0, 0),
13462306a36Sopenharmony_ci	{ }
13562306a36Sopenharmony_ci};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_hub_clk_src = {
13862306a36Sopenharmony_ci	.cmd_rcgr = 0x117c,
13962306a36Sopenharmony_ci	.mnd_width = 0,
14062306a36Sopenharmony_ci	.hid_width = 5,
14162306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_1,
14262306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_hub_clk_src,
14362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14462306a36Sopenharmony_ci		.name = "gpu_cc_hub_clk_src",
14562306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_1,
14662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_1),
14762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
14862306a36Sopenharmony_ci	},
14962306a36Sopenharmony_ci};
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_hub_ahb_div_clk_src = {
15262306a36Sopenharmony_ci	.reg = 0x11c0,
15362306a36Sopenharmony_ci	.shift = 0,
15462306a36Sopenharmony_ci	.width = 4,
15562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
15662306a36Sopenharmony_ci		.name = "gpu_cc_hub_ahb_div_clk_src",
15762306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
15862306a36Sopenharmony_ci			&gpu_cc_hub_clk_src.clkr.hw,
15962306a36Sopenharmony_ci		},
16062306a36Sopenharmony_ci		.num_parents = 1,
16162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
16262306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
16362306a36Sopenharmony_ci	},
16462306a36Sopenharmony_ci};
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_hub_cx_int_div_clk_src = {
16762306a36Sopenharmony_ci	.reg = 0x11bc,
16862306a36Sopenharmony_ci	.shift = 0,
16962306a36Sopenharmony_ci	.width = 4,
17062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
17162306a36Sopenharmony_ci		.name = "gpu_cc_hub_cx_int_div_clk_src",
17262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
17362306a36Sopenharmony_ci			&gpu_cc_hub_clk_src.clkr.hw,
17462306a36Sopenharmony_ci		},
17562306a36Sopenharmony_ci		.num_parents = 1,
17662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
17762306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
17862306a36Sopenharmony_ci	},
17962306a36Sopenharmony_ci};
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_ahb_clk = {
18262306a36Sopenharmony_ci	.halt_reg = 0x1078,
18362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
18462306a36Sopenharmony_ci	.clkr = {
18562306a36Sopenharmony_ci		.enable_reg = 0x1078,
18662306a36Sopenharmony_ci		.enable_mask = BIT(0),
18762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
18862306a36Sopenharmony_ci			.name = "gpu_cc_ahb_clk",
18962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
19062306a36Sopenharmony_ci				&gpu_cc_hub_ahb_div_clk_src.clkr.hw,
19162306a36Sopenharmony_ci			},
19262306a36Sopenharmony_ci			.num_parents = 1,
19362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
19462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
19562306a36Sopenharmony_ci		},
19662306a36Sopenharmony_ci	},
19762306a36Sopenharmony_ci};
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_crc_ahb_clk = {
20062306a36Sopenharmony_ci	.halt_reg = 0x107c,
20162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
20262306a36Sopenharmony_ci	.clkr = {
20362306a36Sopenharmony_ci		.enable_reg = 0x107c,
20462306a36Sopenharmony_ci		.enable_mask = BIT(0),
20562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20662306a36Sopenharmony_ci			.name = "gpu_cc_crc_ahb_clk",
20762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
20862306a36Sopenharmony_ci				&gpu_cc_hub_ahb_div_clk_src.clkr.hw,
20962306a36Sopenharmony_ci			},
21062306a36Sopenharmony_ci			.num_parents = 1,
21162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
21262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
21362306a36Sopenharmony_ci		},
21462306a36Sopenharmony_ci	},
21562306a36Sopenharmony_ci};
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gmu_clk = {
21862306a36Sopenharmony_ci	.halt_reg = 0x1098,
21962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
22062306a36Sopenharmony_ci	.clkr = {
22162306a36Sopenharmony_ci		.enable_reg = 0x1098,
22262306a36Sopenharmony_ci		.enable_mask = BIT(0),
22362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22462306a36Sopenharmony_ci			.name = "gpu_cc_cx_gmu_clk",
22562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
22662306a36Sopenharmony_ci				&gpu_cc_gmu_clk_src.clkr.hw,
22762306a36Sopenharmony_ci			},
22862306a36Sopenharmony_ci			.num_parents = 1,
22962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23062306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
23162306a36Sopenharmony_ci		},
23262306a36Sopenharmony_ci	},
23362306a36Sopenharmony_ci};
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
23662306a36Sopenharmony_ci	.halt_reg = 0x108c,
23762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
23862306a36Sopenharmony_ci	.clkr = {
23962306a36Sopenharmony_ci		.enable_reg = 0x108c,
24062306a36Sopenharmony_ci		.enable_mask = BIT(0),
24162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24262306a36Sopenharmony_ci			.name = "gpu_cc_cx_snoc_dvm_clk",
24362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
24462306a36Sopenharmony_ci		},
24562306a36Sopenharmony_ci	},
24662306a36Sopenharmony_ci};
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_aon_clk = {
24962306a36Sopenharmony_ci	.halt_reg = 0x1004,
25062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
25162306a36Sopenharmony_ci	.clkr = {
25262306a36Sopenharmony_ci		.enable_reg = 0x1004,
25362306a36Sopenharmony_ci		.enable_mask = BIT(0),
25462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25562306a36Sopenharmony_ci			.name = "gpu_cc_cxo_aon_clk",
25662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
25762306a36Sopenharmony_ci		},
25862306a36Sopenharmony_ci	},
25962306a36Sopenharmony_ci};
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_clk = {
26262306a36Sopenharmony_ci	.halt_reg = 0x109c,
26362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
26462306a36Sopenharmony_ci	.clkr = {
26562306a36Sopenharmony_ci		.enable_reg = 0x109c,
26662306a36Sopenharmony_ci		.enable_mask = BIT(0),
26762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26862306a36Sopenharmony_ci			.name = "gpu_cc_cxo_clk",
26962306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
27062306a36Sopenharmony_ci		},
27162306a36Sopenharmony_ci	},
27262306a36Sopenharmony_ci};
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_gx_gmu_clk = {
27562306a36Sopenharmony_ci	.halt_reg = 0x1064,
27662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
27762306a36Sopenharmony_ci	.clkr = {
27862306a36Sopenharmony_ci		.enable_reg = 0x1064,
27962306a36Sopenharmony_ci		.enable_mask = BIT(0),
28062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28162306a36Sopenharmony_ci			.name = "gpu_cc_gx_gmu_clk",
28262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
28362306a36Sopenharmony_ci				&gpu_cc_gmu_clk_src.clkr.hw,
28462306a36Sopenharmony_ci			},
28562306a36Sopenharmony_ci			.num_parents = 1,
28662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
28862306a36Sopenharmony_ci		},
28962306a36Sopenharmony_ci	},
29062306a36Sopenharmony_ci};
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk = {
29362306a36Sopenharmony_ci	.halt_reg = 0x5000,
29462306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
29562306a36Sopenharmony_ci	.clkr = {
29662306a36Sopenharmony_ci		.enable_reg = 0x5000,
29762306a36Sopenharmony_ci		.enable_mask = BIT(0),
29862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29962306a36Sopenharmony_ci			.name = "gpu_cc_hlos1_vote_gpu_smmu_clk",
30062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
30162306a36Sopenharmony_ci		},
30262306a36Sopenharmony_ci	},
30362306a36Sopenharmony_ci};
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hub_aon_clk = {
30662306a36Sopenharmony_ci	.halt_reg = 0x1178,
30762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
30862306a36Sopenharmony_ci	.clkr = {
30962306a36Sopenharmony_ci		.enable_reg = 0x1178,
31062306a36Sopenharmony_ci		.enable_mask = BIT(0),
31162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31262306a36Sopenharmony_ci			.name = "gpu_cc_hub_aon_clk",
31362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
31462306a36Sopenharmony_ci				&gpu_cc_hub_clk_src.clkr.hw,
31562306a36Sopenharmony_ci			},
31662306a36Sopenharmony_ci			.num_parents = 1,
31762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
31862306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
31962306a36Sopenharmony_ci		},
32062306a36Sopenharmony_ci	},
32162306a36Sopenharmony_ci};
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hub_cx_int_clk = {
32462306a36Sopenharmony_ci	.halt_reg = 0x1204,
32562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
32662306a36Sopenharmony_ci	.clkr = {
32762306a36Sopenharmony_ci		.enable_reg = 0x1204,
32862306a36Sopenharmony_ci		.enable_mask = BIT(0),
32962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33062306a36Sopenharmony_ci			.name = "gpu_cc_hub_cx_int_clk",
33162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
33262306a36Sopenharmony_ci				&gpu_cc_hub_cx_int_div_clk_src.clkr.hw,
33362306a36Sopenharmony_ci			},
33462306a36Sopenharmony_ci			.num_parents = 1,
33562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33662306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
33762306a36Sopenharmony_ci		},
33862306a36Sopenharmony_ci	},
33962306a36Sopenharmony_ci};
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_mnd1x_0_gfx3d_clk = {
34262306a36Sopenharmony_ci	.halt_reg = 0x802c,
34362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
34462306a36Sopenharmony_ci	.clkr = {
34562306a36Sopenharmony_ci		.enable_reg = 0x802c,
34662306a36Sopenharmony_ci		.enable_mask = BIT(0),
34762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34862306a36Sopenharmony_ci			.name = "gpu_cc_mnd1x_0_gfx3d_clk",
34962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
35062306a36Sopenharmony_ci		},
35162306a36Sopenharmony_ci	},
35262306a36Sopenharmony_ci};
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_cistatic struct clk_branch gpu_cc_mnd1x_1_gfx3d_clk = {
35562306a36Sopenharmony_ci	.halt_reg = 0x8030,
35662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
35762306a36Sopenharmony_ci	.clkr = {
35862306a36Sopenharmony_ci		.enable_reg = 0x8030,
35962306a36Sopenharmony_ci		.enable_mask = BIT(0),
36062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36162306a36Sopenharmony_ci			.name = "gpu_cc_mnd1x_1_gfx3d_clk",
36262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
36362306a36Sopenharmony_ci		},
36462306a36Sopenharmony_ci	},
36562306a36Sopenharmony_ci};
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_sleep_clk = {
36862306a36Sopenharmony_ci	.halt_reg = 0x1090,
36962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
37062306a36Sopenharmony_ci	.clkr = {
37162306a36Sopenharmony_ci		.enable_reg = 0x1090,
37262306a36Sopenharmony_ci		.enable_mask = BIT(0),
37362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37462306a36Sopenharmony_ci			.name = "gpu_cc_sleep_clk",
37562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
37662306a36Sopenharmony_ci		},
37762306a36Sopenharmony_ci	},
37862306a36Sopenharmony_ci};
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_cistatic struct gdsc cx_gdsc = {
38162306a36Sopenharmony_ci	.gdscr = 0x106c,
38262306a36Sopenharmony_ci	.gds_hw_ctrl = 0x1540,
38362306a36Sopenharmony_ci	.pd = {
38462306a36Sopenharmony_ci		.name = "cx_gdsc",
38562306a36Sopenharmony_ci	},
38662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
38762306a36Sopenharmony_ci	.flags = VOTABLE | RETAIN_FF_ENABLE,
38862306a36Sopenharmony_ci};
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_cistatic struct gdsc gx_gdsc = {
39162306a36Sopenharmony_ci	.gdscr = 0x100c,
39262306a36Sopenharmony_ci	.clamp_io_ctrl = 0x1508,
39362306a36Sopenharmony_ci	.pd = {
39462306a36Sopenharmony_ci		.name = "gx_gdsc",
39562306a36Sopenharmony_ci		.power_on = gdsc_gx_do_nothing_enable,
39662306a36Sopenharmony_ci	},
39762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
39862306a36Sopenharmony_ci	.flags = CLAMP_IO | RETAIN_FF_ENABLE,
39962306a36Sopenharmony_ci};
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_cistatic struct gdsc *gpu_cc_sc7180_gdscs[] = {
40262306a36Sopenharmony_ci	[GPU_CC_CX_GDSC] = &cx_gdsc,
40362306a36Sopenharmony_ci	[GPU_CC_GX_GDSC] = &gx_gdsc,
40462306a36Sopenharmony_ci};
40562306a36Sopenharmony_ci
40662306a36Sopenharmony_cistatic struct clk_regmap *gpu_cc_sc7280_clocks[] = {
40762306a36Sopenharmony_ci	[GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr,
40862306a36Sopenharmony_ci	[GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
40962306a36Sopenharmony_ci	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
41062306a36Sopenharmony_ci	[GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
41162306a36Sopenharmony_ci	[GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
41262306a36Sopenharmony_ci	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
41362306a36Sopenharmony_ci	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
41462306a36Sopenharmony_ci	[GPU_CC_GX_GMU_CLK] = &gpu_cc_gx_gmu_clk.clkr,
41562306a36Sopenharmony_ci	[GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK] = &gpu_cc_hlos1_vote_gpu_smmu_clk.clkr,
41662306a36Sopenharmony_ci	[GPU_CC_HUB_AHB_DIV_CLK_SRC] = &gpu_cc_hub_ahb_div_clk_src.clkr,
41762306a36Sopenharmony_ci	[GPU_CC_HUB_AON_CLK] = &gpu_cc_hub_aon_clk.clkr,
41862306a36Sopenharmony_ci	[GPU_CC_HUB_CLK_SRC] = &gpu_cc_hub_clk_src.clkr,
41962306a36Sopenharmony_ci	[GPU_CC_HUB_CX_INT_CLK] = &gpu_cc_hub_cx_int_clk.clkr,
42062306a36Sopenharmony_ci	[GPU_CC_HUB_CX_INT_DIV_CLK_SRC] = &gpu_cc_hub_cx_int_div_clk_src.clkr,
42162306a36Sopenharmony_ci	[GPU_CC_MND1X_0_GFX3D_CLK] = &gpu_cc_mnd1x_0_gfx3d_clk.clkr,
42262306a36Sopenharmony_ci	[GPU_CC_MND1X_1_GFX3D_CLK] = &gpu_cc_mnd1x_1_gfx3d_clk.clkr,
42362306a36Sopenharmony_ci	[GPU_CC_PLL0] = &gpu_cc_pll0.clkr,
42462306a36Sopenharmony_ci	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
42562306a36Sopenharmony_ci	[GPU_CC_SLEEP_CLK] = &gpu_cc_sleep_clk.clkr,
42662306a36Sopenharmony_ci};
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_cistatic const struct regmap_config gpu_cc_sc7280_regmap_config = {
42962306a36Sopenharmony_ci	.reg_bits = 32,
43062306a36Sopenharmony_ci	.reg_stride = 4,
43162306a36Sopenharmony_ci	.val_bits = 32,
43262306a36Sopenharmony_ci	.max_register = 0x8030,
43362306a36Sopenharmony_ci	.fast_io = true,
43462306a36Sopenharmony_ci};
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_cistatic const struct qcom_cc_desc gpu_cc_sc7280_desc = {
43762306a36Sopenharmony_ci	.config = &gpu_cc_sc7280_regmap_config,
43862306a36Sopenharmony_ci	.clks = gpu_cc_sc7280_clocks,
43962306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gpu_cc_sc7280_clocks),
44062306a36Sopenharmony_ci	.gdscs = gpu_cc_sc7180_gdscs,
44162306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gpu_cc_sc7180_gdscs),
44262306a36Sopenharmony_ci};
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_cistatic const struct of_device_id gpu_cc_sc7280_match_table[] = {
44562306a36Sopenharmony_ci	{ .compatible = "qcom,sc7280-gpucc" },
44662306a36Sopenharmony_ci	{ }
44762306a36Sopenharmony_ci};
44862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpu_cc_sc7280_match_table);
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_cistatic int gpu_cc_sc7280_probe(struct platform_device *pdev)
45162306a36Sopenharmony_ci{
45262306a36Sopenharmony_ci	struct regmap *regmap;
45362306a36Sopenharmony_ci
45462306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gpu_cc_sc7280_desc);
45562306a36Sopenharmony_ci	if (IS_ERR(regmap))
45662306a36Sopenharmony_ci		return PTR_ERR(regmap);
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_ci	clk_lucid_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_ci	/*
46162306a36Sopenharmony_ci	 * Keep the clocks always-ON
46262306a36Sopenharmony_ci	 * GPU_CC_CB_CLK, GPUCC_CX_GMU_CLK
46362306a36Sopenharmony_ci	 */
46462306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x1170, BIT(0), BIT(0));
46562306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x1098, BIT(0), BIT(0));
46662306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x1098, BIT(13), BIT(13));
46762306a36Sopenharmony_ci
46862306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gpu_cc_sc7280_desc, regmap);
46962306a36Sopenharmony_ci}
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_cistatic struct platform_driver gpu_cc_sc7280_driver = {
47262306a36Sopenharmony_ci	.probe = gpu_cc_sc7280_probe,
47362306a36Sopenharmony_ci	.driver = {
47462306a36Sopenharmony_ci		.name = "gpu_cc-sc7280",
47562306a36Sopenharmony_ci		.of_match_table = gpu_cc_sc7280_match_table,
47662306a36Sopenharmony_ci	},
47762306a36Sopenharmony_ci};
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_cistatic int __init gpu_cc_sc7280_init(void)
48062306a36Sopenharmony_ci{
48162306a36Sopenharmony_ci	return platform_driver_register(&gpu_cc_sc7280_driver);
48262306a36Sopenharmony_ci}
48362306a36Sopenharmony_cisubsys_initcall(gpu_cc_sc7280_init);
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_cistatic void __exit gpu_cc_sc7280_exit(void)
48662306a36Sopenharmony_ci{
48762306a36Sopenharmony_ci	platform_driver_unregister(&gpu_cc_sc7280_driver);
48862306a36Sopenharmony_ci}
48962306a36Sopenharmony_cimodule_exit(gpu_cc_sc7280_exit);
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GPU_CC SC7280 Driver");
49262306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
493