162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2019, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/module.h> 862306a36Sopenharmony_ci#include <linux/platform_device.h> 962306a36Sopenharmony_ci#include <linux/regmap.h> 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gpucc-sc7180.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1462306a36Sopenharmony_ci#include "clk-branch.h" 1562306a36Sopenharmony_ci#include "clk-rcg.h" 1662306a36Sopenharmony_ci#include "clk-regmap.h" 1762306a36Sopenharmony_ci#include "common.h" 1862306a36Sopenharmony_ci#include "gdsc.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define CX_GMU_CBCR_SLEEP_MASK 0xF 2162306a36Sopenharmony_ci#define CX_GMU_CBCR_SLEEP_SHIFT 4 2262306a36Sopenharmony_ci#define CX_GMU_CBCR_WAKE_MASK 0xF 2362306a36Sopenharmony_ci#define CX_GMU_CBCR_WAKE_SHIFT 8 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_cienum { 2662306a36Sopenharmony_ci P_BI_TCXO, 2762306a36Sopenharmony_ci P_GPLL0_OUT_MAIN, 2862306a36Sopenharmony_ci P_GPLL0_OUT_MAIN_DIV, 2962306a36Sopenharmony_ci P_GPU_CC_PLL1_OUT_MAIN, 3062306a36Sopenharmony_ci}; 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_cistatic const struct pll_vco fabia_vco[] = { 3362306a36Sopenharmony_ci { 249600000, 2000000000, 0 }, 3462306a36Sopenharmony_ci}; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll1 = { 3762306a36Sopenharmony_ci .offset = 0x100, 3862306a36Sopenharmony_ci .vco_table = fabia_vco, 3962306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(fabia_vco), 4062306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 4162306a36Sopenharmony_ci .clkr = { 4262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4362306a36Sopenharmony_ci .name = "gpu_cc_pll1", 4462306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 4562306a36Sopenharmony_ci .fw_name = "bi_tcxo", 4662306a36Sopenharmony_ci }, 4762306a36Sopenharmony_ci .num_parents = 1, 4862306a36Sopenharmony_ci .ops = &clk_alpha_pll_fabia_ops, 4962306a36Sopenharmony_ci }, 5062306a36Sopenharmony_ci }, 5162306a36Sopenharmony_ci}; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_0[] = { 5462306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 5562306a36Sopenharmony_ci { P_GPU_CC_PLL1_OUT_MAIN, 3 }, 5662306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 5 }, 5762306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN_DIV, 6 }, 5862306a36Sopenharmony_ci}; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_0[] = { 6162306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 6262306a36Sopenharmony_ci { .hw = &gpu_cc_pll1.clkr.hw }, 6362306a36Sopenharmony_ci { .fw_name = "gcc_gpu_gpll0_clk_src" }, 6462306a36Sopenharmony_ci { .fw_name = "gcc_gpu_gpll0_div_clk_src" }, 6562306a36Sopenharmony_ci}; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = { 6862306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 6962306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0), 7062306a36Sopenharmony_ci { } 7162306a36Sopenharmony_ci}; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gmu_clk_src = { 7462306a36Sopenharmony_ci .cmd_rcgr = 0x1120, 7562306a36Sopenharmony_ci .mnd_width = 0, 7662306a36Sopenharmony_ci .hid_width = 5, 7762306a36Sopenharmony_ci .parent_map = gpu_cc_parent_map_0, 7862306a36Sopenharmony_ci .freq_tbl = ftbl_gpu_cc_gmu_clk_src, 7962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 8062306a36Sopenharmony_ci .name = "gpu_cc_gmu_clk_src", 8162306a36Sopenharmony_ci .parent_data = gpu_cc_parent_data_0, 8262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gpu_cc_parent_data_0), 8362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 8462306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 8562306a36Sopenharmony_ci }, 8662306a36Sopenharmony_ci}; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic struct clk_branch gpu_cc_crc_ahb_clk = { 8962306a36Sopenharmony_ci .halt_reg = 0x107c, 9062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 9162306a36Sopenharmony_ci .clkr = { 9262306a36Sopenharmony_ci .enable_reg = 0x107c, 9362306a36Sopenharmony_ci .enable_mask = BIT(0), 9462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9562306a36Sopenharmony_ci .name = "gpu_cc_crc_ahb_clk", 9662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 9762306a36Sopenharmony_ci }, 9862306a36Sopenharmony_ci }, 9962306a36Sopenharmony_ci}; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gmu_clk = { 10262306a36Sopenharmony_ci .halt_reg = 0x1098, 10362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 10462306a36Sopenharmony_ci .clkr = { 10562306a36Sopenharmony_ci .enable_reg = 0x1098, 10662306a36Sopenharmony_ci .enable_mask = BIT(0), 10762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10862306a36Sopenharmony_ci .name = "gpu_cc_cx_gmu_clk", 10962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 11062306a36Sopenharmony_ci &gpu_cc_gmu_clk_src.clkr.hw, 11162306a36Sopenharmony_ci }, 11262306a36Sopenharmony_ci .num_parents = 1, 11362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 11462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 11562306a36Sopenharmony_ci }, 11662306a36Sopenharmony_ci }, 11762306a36Sopenharmony_ci}; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_snoc_dvm_clk = { 12062306a36Sopenharmony_ci .halt_reg = 0x108c, 12162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 12262306a36Sopenharmony_ci .clkr = { 12362306a36Sopenharmony_ci .enable_reg = 0x108c, 12462306a36Sopenharmony_ci .enable_mask = BIT(0), 12562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12662306a36Sopenharmony_ci .name = "gpu_cc_cx_snoc_dvm_clk", 12762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 12862306a36Sopenharmony_ci }, 12962306a36Sopenharmony_ci }, 13062306a36Sopenharmony_ci}; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_aon_clk = { 13362306a36Sopenharmony_ci .halt_reg = 0x1004, 13462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 13562306a36Sopenharmony_ci .clkr = { 13662306a36Sopenharmony_ci .enable_reg = 0x1004, 13762306a36Sopenharmony_ci .enable_mask = BIT(0), 13862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 13962306a36Sopenharmony_ci .name = "gpu_cc_cxo_aon_clk", 14062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 14162306a36Sopenharmony_ci }, 14262306a36Sopenharmony_ci }, 14362306a36Sopenharmony_ci}; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_clk = { 14662306a36Sopenharmony_ci .halt_reg = 0x109c, 14762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 14862306a36Sopenharmony_ci .clkr = { 14962306a36Sopenharmony_ci .enable_reg = 0x109c, 15062306a36Sopenharmony_ci .enable_mask = BIT(0), 15162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15262306a36Sopenharmony_ci .name = "gpu_cc_cxo_clk", 15362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 15462306a36Sopenharmony_ci }, 15562306a36Sopenharmony_ci }, 15662306a36Sopenharmony_ci}; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic struct gdsc cx_gdsc = { 15962306a36Sopenharmony_ci .gdscr = 0x106c, 16062306a36Sopenharmony_ci .gds_hw_ctrl = 0x1540, 16162306a36Sopenharmony_ci .clk_dis_wait_val = 8, 16262306a36Sopenharmony_ci .pd = { 16362306a36Sopenharmony_ci .name = "cx_gdsc", 16462306a36Sopenharmony_ci }, 16562306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 16662306a36Sopenharmony_ci .flags = VOTABLE, 16762306a36Sopenharmony_ci}; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_cistatic struct gdsc gx_gdsc = { 17062306a36Sopenharmony_ci .gdscr = 0x100c, 17162306a36Sopenharmony_ci .clamp_io_ctrl = 0x1508, 17262306a36Sopenharmony_ci .pd = { 17362306a36Sopenharmony_ci .name = "gx_gdsc", 17462306a36Sopenharmony_ci .power_on = gdsc_gx_do_nothing_enable, 17562306a36Sopenharmony_ci }, 17662306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 17762306a36Sopenharmony_ci .flags = CLAMP_IO, 17862306a36Sopenharmony_ci}; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistatic struct gdsc *gpu_cc_sc7180_gdscs[] = { 18162306a36Sopenharmony_ci [CX_GDSC] = &cx_gdsc, 18262306a36Sopenharmony_ci [GX_GDSC] = &gx_gdsc, 18362306a36Sopenharmony_ci}; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_cistatic struct clk_regmap *gpu_cc_sc7180_clocks[] = { 18662306a36Sopenharmony_ci [GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr, 18762306a36Sopenharmony_ci [GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr, 18862306a36Sopenharmony_ci [GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr, 18962306a36Sopenharmony_ci [GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr, 19062306a36Sopenharmony_ci [GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr, 19162306a36Sopenharmony_ci [GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr, 19262306a36Sopenharmony_ci [GPU_CC_PLL1] = &gpu_cc_pll1.clkr, 19362306a36Sopenharmony_ci}; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_cistatic const struct regmap_config gpu_cc_sc7180_regmap_config = { 19662306a36Sopenharmony_ci .reg_bits = 32, 19762306a36Sopenharmony_ci .reg_stride = 4, 19862306a36Sopenharmony_ci .val_bits = 32, 19962306a36Sopenharmony_ci .max_register = 0x8008, 20062306a36Sopenharmony_ci .fast_io = true, 20162306a36Sopenharmony_ci}; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_cistatic const struct qcom_cc_desc gpu_cc_sc7180_desc = { 20462306a36Sopenharmony_ci .config = &gpu_cc_sc7180_regmap_config, 20562306a36Sopenharmony_ci .clks = gpu_cc_sc7180_clocks, 20662306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gpu_cc_sc7180_clocks), 20762306a36Sopenharmony_ci .gdscs = gpu_cc_sc7180_gdscs, 20862306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gpu_cc_sc7180_gdscs), 20962306a36Sopenharmony_ci}; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic const struct of_device_id gpu_cc_sc7180_match_table[] = { 21262306a36Sopenharmony_ci { .compatible = "qcom,sc7180-gpucc" }, 21362306a36Sopenharmony_ci { } 21462306a36Sopenharmony_ci}; 21562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpu_cc_sc7180_match_table); 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_cistatic int gpu_cc_sc7180_probe(struct platform_device *pdev) 21862306a36Sopenharmony_ci{ 21962306a36Sopenharmony_ci struct regmap *regmap; 22062306a36Sopenharmony_ci struct alpha_pll_config gpu_cc_pll_config = {}; 22162306a36Sopenharmony_ci unsigned int value, mask; 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gpu_cc_sc7180_desc); 22462306a36Sopenharmony_ci if (IS_ERR(regmap)) 22562306a36Sopenharmony_ci return PTR_ERR(regmap); 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci /* 360MHz Configuration */ 22862306a36Sopenharmony_ci gpu_cc_pll_config.l = 0x12; 22962306a36Sopenharmony_ci gpu_cc_pll_config.alpha = 0xc000; 23062306a36Sopenharmony_ci gpu_cc_pll_config.config_ctl_val = 0x20485699; 23162306a36Sopenharmony_ci gpu_cc_pll_config.config_ctl_hi_val = 0x00002067; 23262306a36Sopenharmony_ci gpu_cc_pll_config.user_ctl_val = 0x00000001; 23362306a36Sopenharmony_ci gpu_cc_pll_config.user_ctl_hi_val = 0x00004805; 23462306a36Sopenharmony_ci gpu_cc_pll_config.test_ctl_hi_val = 0x40000000; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci clk_fabia_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll_config); 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci /* Recommended WAKEUP/SLEEP settings for the gpu_cc_cx_gmu_clk */ 23962306a36Sopenharmony_ci mask = CX_GMU_CBCR_WAKE_MASK << CX_GMU_CBCR_WAKE_SHIFT; 24062306a36Sopenharmony_ci mask |= CX_GMU_CBCR_SLEEP_MASK << CX_GMU_CBCR_SLEEP_SHIFT; 24162306a36Sopenharmony_ci value = 0xF << CX_GMU_CBCR_WAKE_SHIFT | 0xF << CX_GMU_CBCR_SLEEP_SHIFT; 24262306a36Sopenharmony_ci regmap_update_bits(regmap, 0x1098, mask, value); 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &gpu_cc_sc7180_desc, regmap); 24562306a36Sopenharmony_ci} 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_cistatic struct platform_driver gpu_cc_sc7180_driver = { 24862306a36Sopenharmony_ci .probe = gpu_cc_sc7180_probe, 24962306a36Sopenharmony_ci .driver = { 25062306a36Sopenharmony_ci .name = "sc7180-gpucc", 25162306a36Sopenharmony_ci .of_match_table = gpu_cc_sc7180_match_table, 25262306a36Sopenharmony_ci }, 25362306a36Sopenharmony_ci}; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_cistatic int __init gpu_cc_sc7180_init(void) 25662306a36Sopenharmony_ci{ 25762306a36Sopenharmony_ci return platform_driver_register(&gpu_cc_sc7180_driver); 25862306a36Sopenharmony_ci} 25962306a36Sopenharmony_cisubsys_initcall(gpu_cc_sc7180_init); 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_cistatic void __exit gpu_cc_sc7180_exit(void) 26262306a36Sopenharmony_ci{ 26362306a36Sopenharmony_ci platform_driver_unregister(&gpu_cc_sc7180_driver); 26462306a36Sopenharmony_ci} 26562306a36Sopenharmony_cimodule_exit(gpu_cc_sc7180_exit); 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GPU_CC SC7180 Driver"); 26862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 269