162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021-2022, Qualcomm Innovation Center, Inc. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2023, Linaro Limited
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk-provider.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/kernel.h>
1062306a36Sopenharmony_ci#include <linux/mod_devicetable.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/platform_device.h>
1362306a36Sopenharmony_ci#include <linux/regmap.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sa8775p-gpucc.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1862306a36Sopenharmony_ci#include "clk-branch.h"
1962306a36Sopenharmony_ci#include "clk-rcg.h"
2062306a36Sopenharmony_ci#include "clk-regmap.h"
2162306a36Sopenharmony_ci#include "clk-regmap-divider.h"
2262306a36Sopenharmony_ci#include "common.h"
2362306a36Sopenharmony_ci#include "reset.h"
2462306a36Sopenharmony_ci#include "gdsc.h"
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci/* Need to match the order of clocks in DT binding */
2762306a36Sopenharmony_cienum {
2862306a36Sopenharmony_ci	DT_BI_TCXO,
2962306a36Sopenharmony_ci	DT_GCC_GPU_GPLL0_CLK_SRC,
3062306a36Sopenharmony_ci	DT_GCC_GPU_GPLL0_DIV_CLK_SRC,
3162306a36Sopenharmony_ci};
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_cienum {
3462306a36Sopenharmony_ci	P_BI_TCXO,
3562306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
3662306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN_DIV,
3762306a36Sopenharmony_ci	P_GPU_CC_PLL0_OUT_MAIN,
3862306a36Sopenharmony_ci	P_GPU_CC_PLL1_OUT_MAIN,
3962306a36Sopenharmony_ci};
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_cistatic const struct clk_parent_data parent_data_tcxo = { .index = DT_BI_TCXO };
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cistatic const struct pll_vco lucid_evo_vco[] = {
4462306a36Sopenharmony_ci	{ 249600000, 2020000000, 0 },
4562306a36Sopenharmony_ci};
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci/* 810MHz configuration */
4862306a36Sopenharmony_cistatic struct alpha_pll_config gpu_cc_pll0_config = {
4962306a36Sopenharmony_ci	.l = 0x2a,
5062306a36Sopenharmony_ci	.alpha = 0x3000,
5162306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
5262306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00182261,
5362306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x32aa299c,
5462306a36Sopenharmony_ci	.user_ctl_val = 0x00000001,
5562306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00400805,
5662306a36Sopenharmony_ci};
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll0 = {
5962306a36Sopenharmony_ci	.offset = 0x0,
6062306a36Sopenharmony_ci	.vco_table = lucid_evo_vco,
6162306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_evo_vco),
6262306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
6362306a36Sopenharmony_ci	.clkr = {
6462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
6562306a36Sopenharmony_ci			.name = "gpu_cc_pll0",
6662306a36Sopenharmony_ci			.parent_data = &parent_data_tcxo,
6762306a36Sopenharmony_ci			.num_parents = 1,
6862306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_evo_ops,
6962306a36Sopenharmony_ci		},
7062306a36Sopenharmony_ci	},
7162306a36Sopenharmony_ci};
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci/* 1000MHz configuration */
7462306a36Sopenharmony_cistatic struct alpha_pll_config gpu_cc_pll1_config = {
7562306a36Sopenharmony_ci	.l = 0x34,
7662306a36Sopenharmony_ci	.alpha = 0x1555,
7762306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
7862306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00182261,
7962306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x32aa299c,
8062306a36Sopenharmony_ci	.user_ctl_val = 0x00000001,
8162306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00400805,
8262306a36Sopenharmony_ci};
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_cistatic struct clk_alpha_pll gpu_cc_pll1 = {
8562306a36Sopenharmony_ci	.offset = 0x1000,
8662306a36Sopenharmony_ci	.vco_table = lucid_evo_vco,
8762306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_evo_vco),
8862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
8962306a36Sopenharmony_ci	.clkr = {
9062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
9162306a36Sopenharmony_ci			.name = "gpu_cc_pll1",
9262306a36Sopenharmony_ci			.parent_data = &parent_data_tcxo,
9362306a36Sopenharmony_ci			.num_parents = 1,
9462306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_evo_ops,
9562306a36Sopenharmony_ci		},
9662306a36Sopenharmony_ci	},
9762306a36Sopenharmony_ci};
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_0[] = {
10062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
10162306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 5 },
10262306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN_DIV, 6 },
10362306a36Sopenharmony_ci};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_0[] = {
10662306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
10762306a36Sopenharmony_ci	{ .index = DT_GCC_GPU_GPLL0_CLK_SRC },
10862306a36Sopenharmony_ci	{ .index = DT_GCC_GPU_GPLL0_DIV_CLK_SRC },
10962306a36Sopenharmony_ci};
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_1[] = {
11262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
11362306a36Sopenharmony_ci	{ P_GPU_CC_PLL0_OUT_MAIN, 1 },
11462306a36Sopenharmony_ci	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
11562306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 5 },
11662306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN_DIV, 6 },
11762306a36Sopenharmony_ci};
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_1[] = {
12062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
12162306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll0.clkr.hw },
12262306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll1.clkr.hw },
12362306a36Sopenharmony_ci	{ .index = DT_GCC_GPU_GPLL0_CLK_SRC },
12462306a36Sopenharmony_ci	{ .index = DT_GCC_GPU_GPLL0_DIV_CLK_SRC },
12562306a36Sopenharmony_ci};
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_2[] = {
12862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
12962306a36Sopenharmony_ci	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
13062306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 5 },
13162306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN_DIV, 6 },
13262306a36Sopenharmony_ci};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_2[] = {
13562306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
13662306a36Sopenharmony_ci	{ .hw = &gpu_cc_pll1.clkr.hw },
13762306a36Sopenharmony_ci	{ .index = DT_GCC_GPU_GPLL0_CLK_SRC },
13862306a36Sopenharmony_ci	{ .index = DT_GCC_GPU_GPLL0_DIV_CLK_SRC },
13962306a36Sopenharmony_ci};
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_cistatic const struct parent_map gpu_cc_parent_map_3[] = {
14262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
14362306a36Sopenharmony_ci};
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cistatic const struct clk_parent_data gpu_cc_parent_data_3[] = {
14662306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
14762306a36Sopenharmony_ci};
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_ff_clk_src[] = {
15062306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
15162306a36Sopenharmony_ci	{ }
15262306a36Sopenharmony_ci};
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_ff_clk_src = {
15562306a36Sopenharmony_ci	.cmd_rcgr = 0x9474,
15662306a36Sopenharmony_ci	.mnd_width = 0,
15762306a36Sopenharmony_ci	.hid_width = 5,
15862306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_0,
15962306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_ff_clk_src,
16062306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
16162306a36Sopenharmony_ci		.name = "gpu_cc_ff_clk_src",
16262306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_0,
16362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
16462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
16562306a36Sopenharmony_ci	},
16662306a36Sopenharmony_ci};
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
16962306a36Sopenharmony_ci	F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 2, 0, 0),
17062306a36Sopenharmony_ci	{ }
17162306a36Sopenharmony_ci};
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_gmu_clk_src = {
17462306a36Sopenharmony_ci	.cmd_rcgr = 0x9318,
17562306a36Sopenharmony_ci	.mnd_width = 0,
17662306a36Sopenharmony_ci	.hid_width = 5,
17762306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_1,
17862306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
17962306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
18062306a36Sopenharmony_ci		.name = "gpu_cc_gmu_clk_src",
18162306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_1,
18262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_1),
18362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
18462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
18562306a36Sopenharmony_ci	},
18662306a36Sopenharmony_ci};
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_hub_clk_src[] = {
18962306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
19062306a36Sopenharmony_ci	{ }
19162306a36Sopenharmony_ci};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_hub_clk_src = {
19462306a36Sopenharmony_ci	.cmd_rcgr = 0x93ec,
19562306a36Sopenharmony_ci	.mnd_width = 0,
19662306a36Sopenharmony_ci	.hid_width = 5,
19762306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_2,
19862306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_hub_clk_src,
19962306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
20062306a36Sopenharmony_ci		.name = "gpu_cc_hub_clk_src",
20162306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_2,
20262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_2),
20362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
20462306a36Sopenharmony_ci	},
20562306a36Sopenharmony_ci};
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gpu_cc_xo_clk_src[] = {
20862306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
20962306a36Sopenharmony_ci	{ }
21062306a36Sopenharmony_ci};
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_cistatic struct clk_rcg2 gpu_cc_xo_clk_src = {
21362306a36Sopenharmony_ci	.cmd_rcgr = 0x9010,
21462306a36Sopenharmony_ci	.mnd_width = 0,
21562306a36Sopenharmony_ci	.hid_width = 5,
21662306a36Sopenharmony_ci	.parent_map = gpu_cc_parent_map_3,
21762306a36Sopenharmony_ci	.freq_tbl = ftbl_gpu_cc_xo_clk_src,
21862306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
21962306a36Sopenharmony_ci		.name = "gpu_cc_xo_clk_src",
22062306a36Sopenharmony_ci		.parent_data = gpu_cc_parent_data_3,
22162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_3),
22262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
22362306a36Sopenharmony_ci	},
22462306a36Sopenharmony_ci};
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_demet_div_clk_src = {
22762306a36Sopenharmony_ci	.reg = 0x9054,
22862306a36Sopenharmony_ci	.shift = 0,
22962306a36Sopenharmony_ci	.width = 4,
23062306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
23162306a36Sopenharmony_ci		.name = "gpu_cc_demet_div_clk_src",
23262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
23362306a36Sopenharmony_ci			&gpu_cc_xo_clk_src.clkr.hw,
23462306a36Sopenharmony_ci		},
23562306a36Sopenharmony_ci		.num_parents = 1,
23662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
23762306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
23862306a36Sopenharmony_ci	},
23962306a36Sopenharmony_ci};
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_hub_ahb_div_clk_src = {
24262306a36Sopenharmony_ci	.reg = 0x9430,
24362306a36Sopenharmony_ci	.shift = 0,
24462306a36Sopenharmony_ci	.width = 4,
24562306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
24662306a36Sopenharmony_ci		.name = "gpu_cc_hub_ahb_div_clk_src",
24762306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
24862306a36Sopenharmony_ci			&gpu_cc_hub_clk_src.clkr.hw,
24962306a36Sopenharmony_ci		},
25062306a36Sopenharmony_ci		.num_parents = 1,
25162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
25262306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
25362306a36Sopenharmony_ci	},
25462306a36Sopenharmony_ci};
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_cistatic struct clk_regmap_div gpu_cc_hub_cx_int_div_clk_src = {
25762306a36Sopenharmony_ci	.reg = 0x942c,
25862306a36Sopenharmony_ci	.shift = 0,
25962306a36Sopenharmony_ci	.width = 4,
26062306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
26162306a36Sopenharmony_ci		.name = "gpu_cc_hub_cx_int_div_clk_src",
26262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
26362306a36Sopenharmony_ci			&gpu_cc_hub_clk_src.clkr.hw,
26462306a36Sopenharmony_ci		},
26562306a36Sopenharmony_ci		.num_parents = 1,
26662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
26762306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
26862306a36Sopenharmony_ci	},
26962306a36Sopenharmony_ci};
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_ahb_clk = {
27262306a36Sopenharmony_ci	.halt_reg = 0x911c,
27362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
27462306a36Sopenharmony_ci	.clkr = {
27562306a36Sopenharmony_ci		.enable_reg = 0x911c,
27662306a36Sopenharmony_ci		.enable_mask = BIT(0),
27762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
27862306a36Sopenharmony_ci			.name = "gpu_cc_ahb_clk",
27962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
28062306a36Sopenharmony_ci				&gpu_cc_hub_ahb_div_clk_src.clkr.hw,
28162306a36Sopenharmony_ci			},
28262306a36Sopenharmony_ci			.num_parents = 1,
28362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
28462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
28562306a36Sopenharmony_ci		},
28662306a36Sopenharmony_ci	},
28762306a36Sopenharmony_ci};
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cb_clk = {
29062306a36Sopenharmony_ci	.halt_reg = 0x93a4,
29162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
29262306a36Sopenharmony_ci	.clkr = {
29362306a36Sopenharmony_ci		.enable_reg = 0x93a4,
29462306a36Sopenharmony_ci		.enable_mask = BIT(0),
29562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
29662306a36Sopenharmony_ci			.name = "gpu_cc_cb_clk",
29762306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
29862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
29962306a36Sopenharmony_ci		},
30062306a36Sopenharmony_ci	},
30162306a36Sopenharmony_ci};
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic struct clk_branch gpu_cc_crc_ahb_clk = {
30462306a36Sopenharmony_ci	.halt_reg = 0x9120,
30562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
30662306a36Sopenharmony_ci	.clkr = {
30762306a36Sopenharmony_ci		.enable_reg = 0x9120,
30862306a36Sopenharmony_ci		.enable_mask = BIT(0),
30962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
31062306a36Sopenharmony_ci			.name = "gpu_cc_crc_ahb_clk",
31162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
31262306a36Sopenharmony_ci				&gpu_cc_hub_ahb_div_clk_src.clkr.hw,
31362306a36Sopenharmony_ci			},
31462306a36Sopenharmony_ci			.num_parents = 1,
31562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
31662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
31762306a36Sopenharmony_ci		},
31862306a36Sopenharmony_ci	},
31962306a36Sopenharmony_ci};
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_ff_clk = {
32262306a36Sopenharmony_ci	.halt_reg = 0x914c,
32362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
32462306a36Sopenharmony_ci	.clkr = {
32562306a36Sopenharmony_ci		.enable_reg = 0x914c,
32662306a36Sopenharmony_ci		.enable_mask = BIT(0),
32762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
32862306a36Sopenharmony_ci			.name = "gpu_cc_cx_ff_clk",
32962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
33062306a36Sopenharmony_ci				&gpu_cc_ff_clk_src.clkr.hw,
33162306a36Sopenharmony_ci			},
33262306a36Sopenharmony_ci			.num_parents = 1,
33362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
33462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
33562306a36Sopenharmony_ci		},
33662306a36Sopenharmony_ci	},
33762306a36Sopenharmony_ci};
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_gmu_clk = {
34062306a36Sopenharmony_ci	.halt_reg = 0x913c,
34162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
34262306a36Sopenharmony_ci	.clkr = {
34362306a36Sopenharmony_ci		.enable_reg = 0x913c,
34462306a36Sopenharmony_ci		.enable_mask = BIT(0),
34562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
34662306a36Sopenharmony_ci			.name = "gpu_cc_cx_gmu_clk",
34762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
34862306a36Sopenharmony_ci				&gpu_cc_gmu_clk_src.clkr.hw,
34962306a36Sopenharmony_ci			},
35062306a36Sopenharmony_ci			.num_parents = 1,
35162306a36Sopenharmony_ci			.flags =  CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
35262306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
35362306a36Sopenharmony_ci		},
35462306a36Sopenharmony_ci	},
35562306a36Sopenharmony_ci};
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
35862306a36Sopenharmony_ci	.halt_reg = 0x9130,
35962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
36062306a36Sopenharmony_ci	.clkr = {
36162306a36Sopenharmony_ci		.enable_reg = 0x9130,
36262306a36Sopenharmony_ci		.enable_mask = BIT(0),
36362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
36462306a36Sopenharmony_ci			.name = "gpu_cc_cx_snoc_dvm_clk",
36562306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
36662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
36762306a36Sopenharmony_ci		},
36862306a36Sopenharmony_ci	},
36962306a36Sopenharmony_ci};
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_aon_clk = {
37262306a36Sopenharmony_ci	.halt_reg = 0x9004,
37362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
37462306a36Sopenharmony_ci	.clkr = {
37562306a36Sopenharmony_ci		.enable_reg = 0x9004,
37662306a36Sopenharmony_ci		.enable_mask = BIT(0),
37762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
37862306a36Sopenharmony_ci			.name = "gpu_cc_cxo_aon_clk",
37962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
38062306a36Sopenharmony_ci				&gpu_cc_xo_clk_src.clkr.hw,
38162306a36Sopenharmony_ci			},
38262306a36Sopenharmony_ci			.num_parents = 1,
38362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
38462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
38562306a36Sopenharmony_ci		},
38662306a36Sopenharmony_ci	},
38762306a36Sopenharmony_ci};
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_cxo_clk = {
39062306a36Sopenharmony_ci	.halt_reg = 0x9144,
39162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
39262306a36Sopenharmony_ci	.clkr = {
39362306a36Sopenharmony_ci		.enable_reg = 0x9144,
39462306a36Sopenharmony_ci		.enable_mask = BIT(0),
39562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
39662306a36Sopenharmony_ci			.name = "gpu_cc_cxo_clk",
39762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
39862306a36Sopenharmony_ci				&gpu_cc_xo_clk_src.clkr.hw,
39962306a36Sopenharmony_ci			},
40062306a36Sopenharmony_ci			.num_parents = 1,
40162306a36Sopenharmony_ci			.flags =  CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
40262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
40362306a36Sopenharmony_ci		},
40462306a36Sopenharmony_ci	},
40562306a36Sopenharmony_ci};
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_demet_clk = {
40862306a36Sopenharmony_ci	.halt_reg = 0x900c,
40962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
41062306a36Sopenharmony_ci	.clkr = {
41162306a36Sopenharmony_ci		.enable_reg = 0x900c,
41262306a36Sopenharmony_ci		.enable_mask = BIT(0),
41362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
41462306a36Sopenharmony_ci			.name = "gpu_cc_demet_clk",
41562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
41662306a36Sopenharmony_ci				&gpu_cc_demet_div_clk_src.clkr.hw,
41762306a36Sopenharmony_ci			},
41862306a36Sopenharmony_ci			.num_parents = 1,
41962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
42062306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
42162306a36Sopenharmony_ci		},
42262306a36Sopenharmony_ci	},
42362306a36Sopenharmony_ci};
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk = {
42662306a36Sopenharmony_ci	.halt_reg = 0x7000,
42762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
42862306a36Sopenharmony_ci	.clkr = {
42962306a36Sopenharmony_ci		.enable_reg = 0x7000,
43062306a36Sopenharmony_ci		.enable_mask = BIT(0),
43162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
43262306a36Sopenharmony_ci			.name = "gpu_cc_hlos1_vote_gpu_smmu_clk",
43362306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
43462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
43562306a36Sopenharmony_ci		},
43662306a36Sopenharmony_ci	},
43762306a36Sopenharmony_ci};
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hub_aon_clk = {
44062306a36Sopenharmony_ci	.halt_reg = 0x93e8,
44162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
44262306a36Sopenharmony_ci	.clkr = {
44362306a36Sopenharmony_ci		.enable_reg = 0x93e8,
44462306a36Sopenharmony_ci		.enable_mask = BIT(0),
44562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
44662306a36Sopenharmony_ci			.name = "gpu_cc_hub_aon_clk",
44762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
44862306a36Sopenharmony_ci				&gpu_cc_hub_clk_src.clkr.hw,
44962306a36Sopenharmony_ci			},
45062306a36Sopenharmony_ci			.num_parents = 1,
45162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
45262306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
45362306a36Sopenharmony_ci		},
45462306a36Sopenharmony_ci	},
45562306a36Sopenharmony_ci};
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_cistatic struct clk_branch gpu_cc_hub_cx_int_clk = {
45862306a36Sopenharmony_ci	.halt_reg = 0x9148,
45962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
46062306a36Sopenharmony_ci	.clkr = {
46162306a36Sopenharmony_ci		.enable_reg = 0x9148,
46262306a36Sopenharmony_ci		.enable_mask = BIT(0),
46362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
46462306a36Sopenharmony_ci			.name = "gpu_cc_hub_cx_int_clk",
46562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
46662306a36Sopenharmony_ci				&gpu_cc_hub_cx_int_div_clk_src.clkr.hw,
46762306a36Sopenharmony_ci			},
46862306a36Sopenharmony_ci			.num_parents = 1,
46962306a36Sopenharmony_ci			.flags =  CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
47062306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
47162306a36Sopenharmony_ci		},
47262306a36Sopenharmony_ci	},
47362306a36Sopenharmony_ci};
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_cistatic struct clk_branch gpu_cc_memnoc_gfx_clk = {
47662306a36Sopenharmony_ci	.halt_reg = 0x9150,
47762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
47862306a36Sopenharmony_ci	.clkr = {
47962306a36Sopenharmony_ci		.enable_reg = 0x9150,
48062306a36Sopenharmony_ci		.enable_mask = BIT(0),
48162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
48262306a36Sopenharmony_ci			.name = "gpu_cc_memnoc_gfx_clk",
48362306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
48462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
48562306a36Sopenharmony_ci		},
48662306a36Sopenharmony_ci	},
48762306a36Sopenharmony_ci};
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_cistatic struct clk_branch gpu_cc_sleep_clk = {
49062306a36Sopenharmony_ci	.halt_reg = 0x9134,
49162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
49262306a36Sopenharmony_ci	.clkr = {
49362306a36Sopenharmony_ci		.enable_reg = 0x9134,
49462306a36Sopenharmony_ci		.enable_mask = BIT(0),
49562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
49662306a36Sopenharmony_ci			.name = "gpu_cc_sleep_clk",
49762306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
49862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
49962306a36Sopenharmony_ci		},
50062306a36Sopenharmony_ci	},
50162306a36Sopenharmony_ci};
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_cistatic struct clk_regmap *gpu_cc_sa8775p_clocks[] = {
50462306a36Sopenharmony_ci	[GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr,
50562306a36Sopenharmony_ci	[GPU_CC_CB_CLK] = &gpu_cc_cb_clk.clkr,
50662306a36Sopenharmony_ci	[GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
50762306a36Sopenharmony_ci	[GPU_CC_CX_FF_CLK] = &gpu_cc_cx_ff_clk.clkr,
50862306a36Sopenharmony_ci	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
50962306a36Sopenharmony_ci	[GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
51062306a36Sopenharmony_ci	[GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
51162306a36Sopenharmony_ci	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
51262306a36Sopenharmony_ci	[GPU_CC_DEMET_CLK] = &gpu_cc_demet_clk.clkr,
51362306a36Sopenharmony_ci	[GPU_CC_DEMET_DIV_CLK_SRC] = &gpu_cc_demet_div_clk_src.clkr,
51462306a36Sopenharmony_ci	[GPU_CC_FF_CLK_SRC] = &gpu_cc_ff_clk_src.clkr,
51562306a36Sopenharmony_ci	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
51662306a36Sopenharmony_ci	[GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK] = &gpu_cc_hlos1_vote_gpu_smmu_clk.clkr,
51762306a36Sopenharmony_ci	[GPU_CC_HUB_AHB_DIV_CLK_SRC] = &gpu_cc_hub_ahb_div_clk_src.clkr,
51862306a36Sopenharmony_ci	[GPU_CC_HUB_AON_CLK] = &gpu_cc_hub_aon_clk.clkr,
51962306a36Sopenharmony_ci	[GPU_CC_HUB_CLK_SRC] = &gpu_cc_hub_clk_src.clkr,
52062306a36Sopenharmony_ci	[GPU_CC_HUB_CX_INT_CLK] = &gpu_cc_hub_cx_int_clk.clkr,
52162306a36Sopenharmony_ci	[GPU_CC_HUB_CX_INT_DIV_CLK_SRC] = &gpu_cc_hub_cx_int_div_clk_src.clkr,
52262306a36Sopenharmony_ci	[GPU_CC_MEMNOC_GFX_CLK] = &gpu_cc_memnoc_gfx_clk.clkr,
52362306a36Sopenharmony_ci	[GPU_CC_PLL0] = &gpu_cc_pll0.clkr,
52462306a36Sopenharmony_ci	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
52562306a36Sopenharmony_ci	[GPU_CC_SLEEP_CLK] = &gpu_cc_sleep_clk.clkr,
52662306a36Sopenharmony_ci	[GPU_CC_XO_CLK_SRC] = &gpu_cc_xo_clk_src.clkr,
52762306a36Sopenharmony_ci};
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_cistatic struct gdsc cx_gdsc = {
53062306a36Sopenharmony_ci	.gdscr = 0x9108,
53162306a36Sopenharmony_ci	.gds_hw_ctrl = 0x953c,
53262306a36Sopenharmony_ci	.pd = {
53362306a36Sopenharmony_ci		.name = "cx_gdsc",
53462306a36Sopenharmony_ci	},
53562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
53662306a36Sopenharmony_ci	.flags = VOTABLE | RETAIN_FF_ENABLE | ALWAYS_ON,
53762306a36Sopenharmony_ci};
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_cistatic struct gdsc gx_gdsc = {
54062306a36Sopenharmony_ci	.gdscr = 0x905c,
54162306a36Sopenharmony_ci	.pd = {
54262306a36Sopenharmony_ci		.name = "gx_gdsc",
54362306a36Sopenharmony_ci		.power_on = gdsc_gx_do_nothing_enable,
54462306a36Sopenharmony_ci	},
54562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
54662306a36Sopenharmony_ci	.flags = AON_RESET | RETAIN_FF_ENABLE,
54762306a36Sopenharmony_ci};
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_cistatic struct gdsc *gpu_cc_sa8775p_gdscs[] = {
55062306a36Sopenharmony_ci	[GPU_CC_CX_GDSC] = &cx_gdsc,
55162306a36Sopenharmony_ci	[GPU_CC_GX_GDSC] = &gx_gdsc,
55262306a36Sopenharmony_ci};
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_cistatic const struct qcom_reset_map gpu_cc_sa8775p_resets[] = {
55562306a36Sopenharmony_ci	[GPUCC_GPU_CC_ACD_BCR] = { 0x9358 },
55662306a36Sopenharmony_ci	[GPUCC_GPU_CC_CB_BCR] = { 0x93a0 },
55762306a36Sopenharmony_ci	[GPUCC_GPU_CC_CX_BCR] = { 0x9104 },
55862306a36Sopenharmony_ci	[GPUCC_GPU_CC_FAST_HUB_BCR] = { 0x93e4 },
55962306a36Sopenharmony_ci	[GPUCC_GPU_CC_FF_BCR] = { 0x9470 },
56062306a36Sopenharmony_ci	[GPUCC_GPU_CC_GFX3D_AON_BCR] = { 0x9198 },
56162306a36Sopenharmony_ci	[GPUCC_GPU_CC_GMU_BCR] = { 0x9314 },
56262306a36Sopenharmony_ci	[GPUCC_GPU_CC_GX_BCR] = { 0x9058 },
56362306a36Sopenharmony_ci	[GPUCC_GPU_CC_XO_BCR] = { 0x9000 },
56462306a36Sopenharmony_ci};
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_cistatic const struct regmap_config gpu_cc_sa8775p_regmap_config = {
56762306a36Sopenharmony_ci	.reg_bits = 32,
56862306a36Sopenharmony_ci	.reg_stride = 4,
56962306a36Sopenharmony_ci	.val_bits = 32,
57062306a36Sopenharmony_ci	.max_register = 0x9988,
57162306a36Sopenharmony_ci	.fast_io = true,
57262306a36Sopenharmony_ci};
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_cistatic const struct qcom_cc_desc gpu_cc_sa8775p_desc = {
57562306a36Sopenharmony_ci	.config = &gpu_cc_sa8775p_regmap_config,
57662306a36Sopenharmony_ci	.clks = gpu_cc_sa8775p_clocks,
57762306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gpu_cc_sa8775p_clocks),
57862306a36Sopenharmony_ci	.resets = gpu_cc_sa8775p_resets,
57962306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gpu_cc_sa8775p_resets),
58062306a36Sopenharmony_ci	.gdscs = gpu_cc_sa8775p_gdscs,
58162306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gpu_cc_sa8775p_gdscs),
58262306a36Sopenharmony_ci};
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_cistatic const struct of_device_id gpu_cc_sa8775p_match_table[] = {
58562306a36Sopenharmony_ci	{ .compatible = "qcom,sa8775p-gpucc" },
58662306a36Sopenharmony_ci	{ }
58762306a36Sopenharmony_ci};
58862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpu_cc_sa8775p_match_table);
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_cistatic int gpu_cc_sa8775p_probe(struct platform_device *pdev)
59162306a36Sopenharmony_ci{
59262306a36Sopenharmony_ci	struct regmap *regmap;
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gpu_cc_sa8775p_desc);
59562306a36Sopenharmony_ci	if (IS_ERR(regmap))
59662306a36Sopenharmony_ci		return PTR_ERR(regmap);
59762306a36Sopenharmony_ci
59862306a36Sopenharmony_ci	clk_lucid_evo_pll_configure(&gpu_cc_pll0, regmap, &gpu_cc_pll0_config);
59962306a36Sopenharmony_ci	clk_lucid_evo_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gpu_cc_sa8775p_desc, regmap);
60262306a36Sopenharmony_ci}
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_cistatic struct platform_driver gpu_cc_sa8775p_driver = {
60562306a36Sopenharmony_ci	.probe = gpu_cc_sa8775p_probe,
60662306a36Sopenharmony_ci	.driver = {
60762306a36Sopenharmony_ci		.name = "gpu_cc-sa8775p",
60862306a36Sopenharmony_ci		.of_match_table = gpu_cc_sa8775p_match_table,
60962306a36Sopenharmony_ci	},
61062306a36Sopenharmony_ci};
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_cistatic int __init gpu_cc_sa8775p_init(void)
61362306a36Sopenharmony_ci{
61462306a36Sopenharmony_ci	return platform_driver_register(&gpu_cc_sa8775p_driver);
61562306a36Sopenharmony_ci}
61662306a36Sopenharmony_cisubsys_initcall(gpu_cc_sa8775p_init);
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_cistatic void __exit gpu_cc_sa8775p_exit(void)
61962306a36Sopenharmony_ci{
62062306a36Sopenharmony_ci	platform_driver_unregister(&gpu_cc_sa8775p_driver);
62162306a36Sopenharmony_ci}
62262306a36Sopenharmony_cimodule_exit(gpu_cc_sa8775p_exit);
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_ciMODULE_DESCRIPTION("SA8775P GPUCC driver");
62562306a36Sopenharmony_ciMODULE_LICENSE("GPL");
626