162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
562306a36Sopenharmony_ci * Copyright (c) 2022, Linaro Limited
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/clk-provider.h>
962306a36Sopenharmony_ci#include <linux/module.h>
1062306a36Sopenharmony_ci#include <linux/of.h>
1162306a36Sopenharmony_ci#include <linux/platform_device.h>
1262306a36Sopenharmony_ci#include <linux/regmap.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sm8550-gcc.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1762306a36Sopenharmony_ci#include "clk-branch.h"
1862306a36Sopenharmony_ci#include "clk-rcg.h"
1962306a36Sopenharmony_ci#include "clk-regmap.h"
2062306a36Sopenharmony_ci#include "clk-regmap-divider.h"
2162306a36Sopenharmony_ci#include "clk-regmap-mux.h"
2262306a36Sopenharmony_ci#include "clk-regmap-phy-mux.h"
2362306a36Sopenharmony_ci#include "gdsc.h"
2462306a36Sopenharmony_ci#include "reset.h"
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_cienum {
2762306a36Sopenharmony_ci	DT_BI_TCXO,
2862306a36Sopenharmony_ci	DT_SLEEP_CLK,
2962306a36Sopenharmony_ci	DT_PCIE_0_PIPE,
3062306a36Sopenharmony_ci	DT_PCIE_1_PIPE,
3162306a36Sopenharmony_ci	DT_PCIE_1_PHY_AUX,
3262306a36Sopenharmony_ci	DT_UFS_PHY_RX_SYMBOL_0,
3362306a36Sopenharmony_ci	DT_UFS_PHY_RX_SYMBOL_1,
3462306a36Sopenharmony_ci	DT_UFS_PHY_TX_SYMBOL_0,
3562306a36Sopenharmony_ci	DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE,
3662306a36Sopenharmony_ci};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cienum {
3962306a36Sopenharmony_ci	P_BI_TCXO,
4062306a36Sopenharmony_ci	P_GCC_GPLL0_OUT_EVEN,
4162306a36Sopenharmony_ci	P_GCC_GPLL0_OUT_MAIN,
4262306a36Sopenharmony_ci	P_GCC_GPLL4_OUT_MAIN,
4362306a36Sopenharmony_ci	P_GCC_GPLL7_OUT_MAIN,
4462306a36Sopenharmony_ci	P_GCC_GPLL9_OUT_MAIN,
4562306a36Sopenharmony_ci	P_PCIE_0_PIPE_CLK,
4662306a36Sopenharmony_ci	P_PCIE_1_PHY_AUX_CLK,
4762306a36Sopenharmony_ci	P_PCIE_1_PIPE_CLK,
4862306a36Sopenharmony_ci	P_SLEEP_CLK,
4962306a36Sopenharmony_ci	P_UFS_PHY_RX_SYMBOL_0_CLK,
5062306a36Sopenharmony_ci	P_UFS_PHY_RX_SYMBOL_1_CLK,
5162306a36Sopenharmony_ci	P_UFS_PHY_TX_SYMBOL_0_CLK,
5262306a36Sopenharmony_ci	P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
5362306a36Sopenharmony_ci};
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll0 = {
5662306a36Sopenharmony_ci	.offset = 0x0,
5762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
5862306a36Sopenharmony_ci	.clkr = {
5962306a36Sopenharmony_ci		.enable_reg = 0x52018,
6062306a36Sopenharmony_ci		.enable_mask = BIT(0),
6162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6262306a36Sopenharmony_ci			.name = "gcc_gpll0",
6362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
6462306a36Sopenharmony_ci				.index = DT_BI_TCXO,
6562306a36Sopenharmony_ci			},
6662306a36Sopenharmony_ci			.num_parents = 1,
6762306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_ole_ops,
6862306a36Sopenharmony_ci		},
6962306a36Sopenharmony_ci	},
7062306a36Sopenharmony_ci};
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gcc_gpll0_out_even[] = {
7362306a36Sopenharmony_ci	{ 0x1, 2 },
7462306a36Sopenharmony_ci	{ }
7562306a36Sopenharmony_ci};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gcc_gpll0_out_even = {
7862306a36Sopenharmony_ci	.offset = 0x0,
7962306a36Sopenharmony_ci	.post_div_shift = 10,
8062306a36Sopenharmony_ci	.post_div_table = post_div_table_gcc_gpll0_out_even,
8162306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even),
8262306a36Sopenharmony_ci	.width = 4,
8362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
8462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8562306a36Sopenharmony_ci		.name = "gcc_gpll0_out_even",
8662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
8762306a36Sopenharmony_ci			&gcc_gpll0.clkr.hw,
8862306a36Sopenharmony_ci		},
8962306a36Sopenharmony_ci		.num_parents = 1,
9062306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
9162306a36Sopenharmony_ci	},
9262306a36Sopenharmony_ci};
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll4 = {
9562306a36Sopenharmony_ci	.offset = 0x4000,
9662306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
9762306a36Sopenharmony_ci	.clkr = {
9862306a36Sopenharmony_ci		.enable_reg = 0x52018,
9962306a36Sopenharmony_ci		.enable_mask = BIT(4),
10062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
10162306a36Sopenharmony_ci			.name = "gcc_gpll4",
10262306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
10362306a36Sopenharmony_ci				.index = DT_BI_TCXO,
10462306a36Sopenharmony_ci			},
10562306a36Sopenharmony_ci			.num_parents = 1,
10662306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_ole_ops,
10762306a36Sopenharmony_ci		},
10862306a36Sopenharmony_ci	},
10962306a36Sopenharmony_ci};
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll7 = {
11262306a36Sopenharmony_ci	.offset = 0x7000,
11362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
11462306a36Sopenharmony_ci	.clkr = {
11562306a36Sopenharmony_ci		.enable_reg = 0x52018,
11662306a36Sopenharmony_ci		.enable_mask = BIT(7),
11762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
11862306a36Sopenharmony_ci			.name = "gcc_gpll7",
11962306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
12062306a36Sopenharmony_ci				.index = DT_BI_TCXO,
12162306a36Sopenharmony_ci			},
12262306a36Sopenharmony_ci			.num_parents = 1,
12362306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_ole_ops,
12462306a36Sopenharmony_ci		},
12562306a36Sopenharmony_ci	},
12662306a36Sopenharmony_ci};
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll9 = {
12962306a36Sopenharmony_ci	.offset = 0x9000,
13062306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
13162306a36Sopenharmony_ci	.clkr = {
13262306a36Sopenharmony_ci		.enable_reg = 0x52018,
13362306a36Sopenharmony_ci		.enable_mask = BIT(9),
13462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
13562306a36Sopenharmony_ci			.name = "gcc_gpll9",
13662306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
13762306a36Sopenharmony_ci				.index = DT_BI_TCXO,
13862306a36Sopenharmony_ci			},
13962306a36Sopenharmony_ci			.num_parents = 1,
14062306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_ole_ops,
14162306a36Sopenharmony_ci		},
14262306a36Sopenharmony_ci	},
14362306a36Sopenharmony_ci};
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = {
14662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
14762306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_MAIN, 1 },
14862306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
14962306a36Sopenharmony_ci};
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0[] = {
15262306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
15362306a36Sopenharmony_ci	{ .hw = &gcc_gpll0.clkr.hw },
15462306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
15562306a36Sopenharmony_ci};
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = {
15862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
15962306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_MAIN, 1 },
16062306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
16162306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
16262306a36Sopenharmony_ci};
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_1[] = {
16562306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
16662306a36Sopenharmony_ci	{ .hw = &gcc_gpll0.clkr.hw },
16762306a36Sopenharmony_ci	{ .index = DT_SLEEP_CLK },
16862306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
16962306a36Sopenharmony_ci};
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = {
17262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
17362306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
17462306a36Sopenharmony_ci};
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2[] = {
17762306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
17862306a36Sopenharmony_ci	{ .index = DT_SLEEP_CLK },
17962306a36Sopenharmony_ci};
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = {
18262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
18362306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_MAIN, 1 },
18462306a36Sopenharmony_ci	{ P_GCC_GPLL4_OUT_MAIN, 5 },
18562306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
18662306a36Sopenharmony_ci};
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_3[] = {
18962306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
19062306a36Sopenharmony_ci	{ .hw = &gcc_gpll0.clkr.hw },
19162306a36Sopenharmony_ci	{ .hw = &gcc_gpll4.clkr.hw },
19262306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
19362306a36Sopenharmony_ci};
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = {
19662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
19762306a36Sopenharmony_ci};
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_4[] = {
20062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
20162306a36Sopenharmony_ci};
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_6[] = {
20462306a36Sopenharmony_ci	{ P_PCIE_1_PHY_AUX_CLK, 0 },
20562306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
20662306a36Sopenharmony_ci};
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_6[] = {
20962306a36Sopenharmony_ci	{ .index = DT_PCIE_1_PHY_AUX },
21062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
21162306a36Sopenharmony_ci};
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_8[] = {
21462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
21562306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_MAIN, 1 },
21662306a36Sopenharmony_ci	{ P_GCC_GPLL7_OUT_MAIN, 2 },
21762306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
21862306a36Sopenharmony_ci};
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_8[] = {
22162306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
22262306a36Sopenharmony_ci	{ .hw = &gcc_gpll0.clkr.hw },
22362306a36Sopenharmony_ci	{ .hw = &gcc_gpll7.clkr.hw },
22462306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
22562306a36Sopenharmony_ci};
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_9[] = {
22862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
22962306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_MAIN, 1 },
23062306a36Sopenharmony_ci	{ P_GCC_GPLL9_OUT_MAIN, 2 },
23162306a36Sopenharmony_ci	{ P_GCC_GPLL4_OUT_MAIN, 5 },
23262306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
23362306a36Sopenharmony_ci};
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_9[] = {
23662306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
23762306a36Sopenharmony_ci	{ .hw = &gcc_gpll0.clkr.hw },
23862306a36Sopenharmony_ci	{ .hw = &gcc_gpll9.clkr.hw },
23962306a36Sopenharmony_ci	{ .hw = &gcc_gpll4.clkr.hw },
24062306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
24162306a36Sopenharmony_ci};
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_10[] = {
24462306a36Sopenharmony_ci	{ P_UFS_PHY_RX_SYMBOL_0_CLK, 0 },
24562306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
24662306a36Sopenharmony_ci};
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_10[] = {
24962306a36Sopenharmony_ci	{ .index = DT_UFS_PHY_RX_SYMBOL_0 },
25062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
25162306a36Sopenharmony_ci};
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_11[] = {
25462306a36Sopenharmony_ci	{ P_UFS_PHY_RX_SYMBOL_1_CLK, 0 },
25562306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
25662306a36Sopenharmony_ci};
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_11[] = {
25962306a36Sopenharmony_ci	{ .index = DT_UFS_PHY_RX_SYMBOL_1 },
26062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
26162306a36Sopenharmony_ci};
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_12[] = {
26462306a36Sopenharmony_ci	{ P_UFS_PHY_TX_SYMBOL_0_CLK, 0 },
26562306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
26662306a36Sopenharmony_ci};
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_12[] = {
26962306a36Sopenharmony_ci	{ .index = DT_UFS_PHY_TX_SYMBOL_0 },
27062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
27162306a36Sopenharmony_ci};
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_13[] = {
27462306a36Sopenharmony_ci	{ P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
27562306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
27662306a36Sopenharmony_ci};
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_13[] = {
27962306a36Sopenharmony_ci	{ .index = DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE },
28062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
28162306a36Sopenharmony_ci};
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie_0_pipe_clk_src = {
28462306a36Sopenharmony_ci	.reg = 0x6b070,
28562306a36Sopenharmony_ci	.clkr = {
28662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28762306a36Sopenharmony_ci			.name = "gcc_pcie_0_pipe_clk_src",
28862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
28962306a36Sopenharmony_ci				.index = DT_PCIE_0_PIPE,
29062306a36Sopenharmony_ci			},
29162306a36Sopenharmony_ci			.num_parents = 1,
29262306a36Sopenharmony_ci			.ops = &clk_regmap_phy_mux_ops,
29362306a36Sopenharmony_ci		},
29462306a36Sopenharmony_ci	},
29562306a36Sopenharmony_ci};
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_pcie_1_phy_aux_clk_src = {
29862306a36Sopenharmony_ci	.reg = 0x8d094,
29962306a36Sopenharmony_ci	.shift = 0,
30062306a36Sopenharmony_ci	.width = 2,
30162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_6,
30262306a36Sopenharmony_ci	.clkr = {
30362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30462306a36Sopenharmony_ci			.name = "gcc_pcie_1_phy_aux_clk_src",
30562306a36Sopenharmony_ci			.parent_data = gcc_parent_data_6,
30662306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_6),
30762306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
30862306a36Sopenharmony_ci		},
30962306a36Sopenharmony_ci	},
31062306a36Sopenharmony_ci};
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie_1_pipe_clk_src = {
31362306a36Sopenharmony_ci	.reg = 0x8d078,
31462306a36Sopenharmony_ci	.clkr = {
31562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31662306a36Sopenharmony_ci			.name = "gcc_pcie_1_pipe_clk_src",
31762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
31862306a36Sopenharmony_ci				.index = DT_PCIE_1_PIPE,
31962306a36Sopenharmony_ci			},
32062306a36Sopenharmony_ci			.num_parents = 1,
32162306a36Sopenharmony_ci			.ops = &clk_regmap_phy_mux_ops,
32262306a36Sopenharmony_ci		},
32362306a36Sopenharmony_ci	},
32462306a36Sopenharmony_ci};
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = {
32762306a36Sopenharmony_ci	.reg = 0x77064,
32862306a36Sopenharmony_ci	.shift = 0,
32962306a36Sopenharmony_ci	.width = 2,
33062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_10,
33162306a36Sopenharmony_ci	.clkr = {
33262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33362306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_0_clk_src",
33462306a36Sopenharmony_ci			.parent_data = gcc_parent_data_10,
33562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_10),
33662306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
33762306a36Sopenharmony_ci		},
33862306a36Sopenharmony_ci	},
33962306a36Sopenharmony_ci};
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = {
34262306a36Sopenharmony_ci	.reg = 0x770e0,
34362306a36Sopenharmony_ci	.shift = 0,
34462306a36Sopenharmony_ci	.width = 2,
34562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_11,
34662306a36Sopenharmony_ci	.clkr = {
34762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34862306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_1_clk_src",
34962306a36Sopenharmony_ci			.parent_data = gcc_parent_data_11,
35062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_11),
35162306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
35262306a36Sopenharmony_ci		},
35362306a36Sopenharmony_ci	},
35462306a36Sopenharmony_ci};
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = {
35762306a36Sopenharmony_ci	.reg = 0x77054,
35862306a36Sopenharmony_ci	.shift = 0,
35962306a36Sopenharmony_ci	.width = 2,
36062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_12,
36162306a36Sopenharmony_ci	.clkr = {
36262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36362306a36Sopenharmony_ci			.name = "gcc_ufs_phy_tx_symbol_0_clk_src",
36462306a36Sopenharmony_ci			.parent_data = gcc_parent_data_12,
36562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_12),
36662306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
36762306a36Sopenharmony_ci		},
36862306a36Sopenharmony_ci	},
36962306a36Sopenharmony_ci};
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = {
37262306a36Sopenharmony_ci	.reg = 0x3906c,
37362306a36Sopenharmony_ci	.shift = 0,
37462306a36Sopenharmony_ci	.width = 2,
37562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_13,
37662306a36Sopenharmony_ci	.clkr = {
37762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37862306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_pipe_clk_src",
37962306a36Sopenharmony_ci			.parent_data = gcc_parent_data_13,
38062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_13),
38162306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
38262306a36Sopenharmony_ci		},
38362306a36Sopenharmony_ci	},
38462306a36Sopenharmony_ci};
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
38762306a36Sopenharmony_ci	F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
38862306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
38962306a36Sopenharmony_ci	F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
39062306a36Sopenharmony_ci	{ }
39162306a36Sopenharmony_ci};
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = {
39462306a36Sopenharmony_ci	.cmd_rcgr = 0x64004,
39562306a36Sopenharmony_ci	.mnd_width = 16,
39662306a36Sopenharmony_ci	.hid_width = 5,
39762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
39862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
39962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
40062306a36Sopenharmony_ci		.name = "gcc_gp1_clk_src",
40162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
40262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
40362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
40462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
40562306a36Sopenharmony_ci	},
40662306a36Sopenharmony_ci};
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = {
40962306a36Sopenharmony_ci	.cmd_rcgr = 0x65004,
41062306a36Sopenharmony_ci	.mnd_width = 16,
41162306a36Sopenharmony_ci	.hid_width = 5,
41262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
41362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
41462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
41562306a36Sopenharmony_ci		.name = "gcc_gp2_clk_src",
41662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
41762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
41862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
41962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
42062306a36Sopenharmony_ci	},
42162306a36Sopenharmony_ci};
42262306a36Sopenharmony_ci
42362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = {
42462306a36Sopenharmony_ci	.cmd_rcgr = 0x66004,
42562306a36Sopenharmony_ci	.mnd_width = 16,
42662306a36Sopenharmony_ci	.hid_width = 5,
42762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
42862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
42962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
43062306a36Sopenharmony_ci		.name = "gcc_gp3_clk_src",
43162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
43262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
43362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
43462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
43562306a36Sopenharmony_ci	},
43662306a36Sopenharmony_ci};
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
43962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
44062306a36Sopenharmony_ci	{ }
44162306a36Sopenharmony_ci};
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
44462306a36Sopenharmony_ci	.cmd_rcgr = 0x6b074,
44562306a36Sopenharmony_ci	.mnd_width = 16,
44662306a36Sopenharmony_ci	.hid_width = 5,
44762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
44862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
44962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
45062306a36Sopenharmony_ci		.name = "gcc_pcie_0_aux_clk_src",
45162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
45262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
45362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
45462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
45562306a36Sopenharmony_ci	},
45662306a36Sopenharmony_ci};
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = {
45962306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
46062306a36Sopenharmony_ci	{ }
46162306a36Sopenharmony_ci};
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = {
46462306a36Sopenharmony_ci	.cmd_rcgr = 0x6b058,
46562306a36Sopenharmony_ci	.mnd_width = 0,
46662306a36Sopenharmony_ci	.hid_width = 5,
46762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
46862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
46962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
47062306a36Sopenharmony_ci		.name = "gcc_pcie_0_phy_rchng_clk_src",
47162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
47262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
47362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
47462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
47562306a36Sopenharmony_ci	},
47662306a36Sopenharmony_ci};
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
47962306a36Sopenharmony_ci	.cmd_rcgr = 0x8d07c,
48062306a36Sopenharmony_ci	.mnd_width = 16,
48162306a36Sopenharmony_ci	.hid_width = 5,
48262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
48362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
48462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
48562306a36Sopenharmony_ci		.name = "gcc_pcie_1_aux_clk_src",
48662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
48762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
48862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
48962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
49062306a36Sopenharmony_ci	},
49162306a36Sopenharmony_ci};
49262306a36Sopenharmony_ci
49362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = {
49462306a36Sopenharmony_ci	.cmd_rcgr = 0x8d060,
49562306a36Sopenharmony_ci	.mnd_width = 0,
49662306a36Sopenharmony_ci	.hid_width = 5,
49762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
49862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
49962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
50062306a36Sopenharmony_ci		.name = "gcc_pcie_1_phy_rchng_clk_src",
50162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
50262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
50362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
50462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
50562306a36Sopenharmony_ci	},
50662306a36Sopenharmony_ci};
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
50962306a36Sopenharmony_ci	F(60000000, P_GCC_GPLL0_OUT_MAIN, 10, 0, 0),
51062306a36Sopenharmony_ci	{ }
51162306a36Sopenharmony_ci};
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = {
51462306a36Sopenharmony_ci	.cmd_rcgr = 0x33010,
51562306a36Sopenharmony_ci	.mnd_width = 0,
51662306a36Sopenharmony_ci	.hid_width = 5,
51762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
51862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pdm2_clk_src,
51962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
52062306a36Sopenharmony_ci		.name = "gcc_pdm2_clk_src",
52162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
52262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
52362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
52462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
52562306a36Sopenharmony_ci	},
52662306a36Sopenharmony_ci};
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_i2c_s0_clk_src = {
52962306a36Sopenharmony_ci	.cmd_rcgr = 0x17008,
53062306a36Sopenharmony_ci	.mnd_width = 0,
53162306a36Sopenharmony_ci	.hid_width = 5,
53262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
53362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
53462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
53562306a36Sopenharmony_ci		.name = "gcc_qupv3_i2c_s0_clk_src",
53662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
53762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
53862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
53962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
54062306a36Sopenharmony_ci	},
54162306a36Sopenharmony_ci};
54262306a36Sopenharmony_ci
54362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_i2c_s1_clk_src = {
54462306a36Sopenharmony_ci	.cmd_rcgr = 0x17024,
54562306a36Sopenharmony_ci	.mnd_width = 0,
54662306a36Sopenharmony_ci	.hid_width = 5,
54762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
54862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
54962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
55062306a36Sopenharmony_ci		.name = "gcc_qupv3_i2c_s1_clk_src",
55162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
55262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
55362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
55462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
55562306a36Sopenharmony_ci	},
55662306a36Sopenharmony_ci};
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_i2c_s2_clk_src = {
55962306a36Sopenharmony_ci	.cmd_rcgr = 0x17040,
56062306a36Sopenharmony_ci	.mnd_width = 0,
56162306a36Sopenharmony_ci	.hid_width = 5,
56262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
56362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
56462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
56562306a36Sopenharmony_ci		.name = "gcc_qupv3_i2c_s2_clk_src",
56662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
56762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
56862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
56962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
57062306a36Sopenharmony_ci	},
57162306a36Sopenharmony_ci};
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_i2c_s3_clk_src = {
57462306a36Sopenharmony_ci	.cmd_rcgr = 0x1705c,
57562306a36Sopenharmony_ci	.mnd_width = 0,
57662306a36Sopenharmony_ci	.hid_width = 5,
57762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
57862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
57962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
58062306a36Sopenharmony_ci		.name = "gcc_qupv3_i2c_s3_clk_src",
58162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
58262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
58362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
58462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
58562306a36Sopenharmony_ci	},
58662306a36Sopenharmony_ci};
58762306a36Sopenharmony_ci
58862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_i2c_s4_clk_src = {
58962306a36Sopenharmony_ci	.cmd_rcgr = 0x17078,
59062306a36Sopenharmony_ci	.mnd_width = 0,
59162306a36Sopenharmony_ci	.hid_width = 5,
59262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
59362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
59462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
59562306a36Sopenharmony_ci		.name = "gcc_qupv3_i2c_s4_clk_src",
59662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
59762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
59862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
59962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
60062306a36Sopenharmony_ci	},
60162306a36Sopenharmony_ci};
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_i2c_s5_clk_src = {
60462306a36Sopenharmony_ci	.cmd_rcgr = 0x17094,
60562306a36Sopenharmony_ci	.mnd_width = 0,
60662306a36Sopenharmony_ci	.hid_width = 5,
60762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
60862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
60962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
61062306a36Sopenharmony_ci		.name = "gcc_qupv3_i2c_s5_clk_src",
61162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
61262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
61362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
61462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
61562306a36Sopenharmony_ci	},
61662306a36Sopenharmony_ci};
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_i2c_s6_clk_src = {
61962306a36Sopenharmony_ci	.cmd_rcgr = 0x170b0,
62062306a36Sopenharmony_ci	.mnd_width = 0,
62162306a36Sopenharmony_ci	.hid_width = 5,
62262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
62362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
62462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
62562306a36Sopenharmony_ci		.name = "gcc_qupv3_i2c_s6_clk_src",
62662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
62762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
62862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
62962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
63062306a36Sopenharmony_ci	},
63162306a36Sopenharmony_ci};
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_i2c_s7_clk_src = {
63462306a36Sopenharmony_ci	.cmd_rcgr = 0x170cc,
63562306a36Sopenharmony_ci	.mnd_width = 0,
63662306a36Sopenharmony_ci	.hid_width = 5,
63762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
63862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
63962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
64062306a36Sopenharmony_ci		.name = "gcc_qupv3_i2c_s7_clk_src",
64162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
64262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
64362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
64462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
64562306a36Sopenharmony_ci	},
64662306a36Sopenharmony_ci};
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_i2c_s8_clk_src = {
64962306a36Sopenharmony_ci	.cmd_rcgr = 0x170e8,
65062306a36Sopenharmony_ci	.mnd_width = 0,
65162306a36Sopenharmony_ci	.hid_width = 5,
65262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
65362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
65462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
65562306a36Sopenharmony_ci		.name = "gcc_qupv3_i2c_s8_clk_src",
65662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
65762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
65862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
65962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
66062306a36Sopenharmony_ci	},
66162306a36Sopenharmony_ci};
66262306a36Sopenharmony_ci
66362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_i2c_s9_clk_src = {
66462306a36Sopenharmony_ci	.cmd_rcgr = 0x17104,
66562306a36Sopenharmony_ci	.mnd_width = 0,
66662306a36Sopenharmony_ci	.hid_width = 5,
66762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
66862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
66962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
67062306a36Sopenharmony_ci		.name = "gcc_qupv3_i2c_s9_clk_src",
67162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
67262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
67362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
67462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
67562306a36Sopenharmony_ci	},
67662306a36Sopenharmony_ci};
67762306a36Sopenharmony_ci
67862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap1_s0_clk_src[] = {
67962306a36Sopenharmony_ci	F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
68062306a36Sopenharmony_ci	F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
68162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
68262306a36Sopenharmony_ci	F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
68362306a36Sopenharmony_ci	F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
68462306a36Sopenharmony_ci	F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
68562306a36Sopenharmony_ci	F(51200000, P_GCC_GPLL0_OUT_EVEN, 1, 64, 375),
68662306a36Sopenharmony_ci	F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
68762306a36Sopenharmony_ci	F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
68862306a36Sopenharmony_ci	F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
68962306a36Sopenharmony_ci	F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
69062306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
69162306a36Sopenharmony_ci	F(102400000, P_GCC_GPLL0_OUT_EVEN, 1, 128, 375),
69262306a36Sopenharmony_ci	F(112000000, P_GCC_GPLL0_OUT_EVEN, 1, 28, 75),
69362306a36Sopenharmony_ci	F(117964800, P_GCC_GPLL0_OUT_EVEN, 1, 6144, 15625),
69462306a36Sopenharmony_ci	F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
69562306a36Sopenharmony_ci	{ }
69662306a36Sopenharmony_ci};
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
69962306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s0_clk_src",
70062306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
70162306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
70262306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
70362306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
70462306a36Sopenharmony_ci};
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
70762306a36Sopenharmony_ci	.cmd_rcgr = 0x18010,
70862306a36Sopenharmony_ci	.mnd_width = 16,
70962306a36Sopenharmony_ci	.hid_width = 5,
71062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
71162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
71262306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
71362306a36Sopenharmony_ci};
71462306a36Sopenharmony_ci
71562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
71662306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s1_clk_src",
71762306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
71862306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
71962306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
72062306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
72162306a36Sopenharmony_ci};
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
72462306a36Sopenharmony_ci	.cmd_rcgr = 0x18148,
72562306a36Sopenharmony_ci	.mnd_width = 16,
72662306a36Sopenharmony_ci	.hid_width = 5,
72762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
72862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
72962306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
73062306a36Sopenharmony_ci};
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap1_s2_clk_src[] = {
73362306a36Sopenharmony_ci	F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
73462306a36Sopenharmony_ci	F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
73562306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
73662306a36Sopenharmony_ci	F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
73762306a36Sopenharmony_ci	F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
73862306a36Sopenharmony_ci	F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
73962306a36Sopenharmony_ci	F(51200000, P_GCC_GPLL0_OUT_EVEN, 1, 64, 375),
74062306a36Sopenharmony_ci	F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
74162306a36Sopenharmony_ci	F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
74262306a36Sopenharmony_ci	F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
74362306a36Sopenharmony_ci	F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
74462306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
74562306a36Sopenharmony_ci	{ }
74662306a36Sopenharmony_ci};
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
74962306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s2_clk_src",
75062306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
75162306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
75262306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
75362306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
75462306a36Sopenharmony_ci};
75562306a36Sopenharmony_ci
75662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
75762306a36Sopenharmony_ci	.cmd_rcgr = 0x18280,
75862306a36Sopenharmony_ci	.mnd_width = 16,
75962306a36Sopenharmony_ci	.hid_width = 5,
76062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
76162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
76262306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
76362306a36Sopenharmony_ci};
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
76662306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s3_clk_src",
76762306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
76862306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
76962306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
77062306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
77162306a36Sopenharmony_ci};
77262306a36Sopenharmony_ci
77362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
77462306a36Sopenharmony_ci	.cmd_rcgr = 0x183b8,
77562306a36Sopenharmony_ci	.mnd_width = 16,
77662306a36Sopenharmony_ci	.hid_width = 5,
77762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
77862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
77962306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
78062306a36Sopenharmony_ci};
78162306a36Sopenharmony_ci
78262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
78362306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s4_clk_src",
78462306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
78562306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
78662306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
78762306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
78862306a36Sopenharmony_ci};
78962306a36Sopenharmony_ci
79062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
79162306a36Sopenharmony_ci	.cmd_rcgr = 0x184f0,
79262306a36Sopenharmony_ci	.mnd_width = 16,
79362306a36Sopenharmony_ci	.hid_width = 5,
79462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
79562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
79662306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
79762306a36Sopenharmony_ci};
79862306a36Sopenharmony_ci
79962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
80062306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s5_clk_src",
80162306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
80262306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
80362306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
80462306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
80562306a36Sopenharmony_ci};
80662306a36Sopenharmony_ci
80762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
80862306a36Sopenharmony_ci	.cmd_rcgr = 0x18628,
80962306a36Sopenharmony_ci	.mnd_width = 16,
81062306a36Sopenharmony_ci	.hid_width = 5,
81162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
81262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
81362306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
81462306a36Sopenharmony_ci};
81562306a36Sopenharmony_ci
81662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
81762306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s6_clk_src",
81862306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
81962306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
82062306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
82162306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
82262306a36Sopenharmony_ci};
82362306a36Sopenharmony_ci
82462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
82562306a36Sopenharmony_ci	.cmd_rcgr = 0x18760,
82662306a36Sopenharmony_ci	.mnd_width = 16,
82762306a36Sopenharmony_ci	.hid_width = 5,
82862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
82962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
83062306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
83162306a36Sopenharmony_ci};
83262306a36Sopenharmony_ci
83362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = {
83462306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s7_clk_src",
83562306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
83662306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
83762306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
83862306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
83962306a36Sopenharmony_ci};
84062306a36Sopenharmony_ci
84162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
84262306a36Sopenharmony_ci	.cmd_rcgr = 0x18898,
84362306a36Sopenharmony_ci	.mnd_width = 16,
84462306a36Sopenharmony_ci	.hid_width = 5,
84562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
84662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
84762306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_src_init,
84862306a36Sopenharmony_ci};
84962306a36Sopenharmony_ci
85062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = {
85162306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s0_clk_src",
85262306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
85362306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
85462306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
85562306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
85662306a36Sopenharmony_ci};
85762306a36Sopenharmony_ci
85862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
85962306a36Sopenharmony_ci	.cmd_rcgr = 0x1e010,
86062306a36Sopenharmony_ci	.mnd_width = 16,
86162306a36Sopenharmony_ci	.hid_width = 5,
86262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
86362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
86462306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init,
86562306a36Sopenharmony_ci};
86662306a36Sopenharmony_ci
86762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = {
86862306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s1_clk_src",
86962306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
87062306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
87162306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
87262306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
87362306a36Sopenharmony_ci};
87462306a36Sopenharmony_ci
87562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
87662306a36Sopenharmony_ci	.cmd_rcgr = 0x1e148,
87762306a36Sopenharmony_ci	.mnd_width = 16,
87862306a36Sopenharmony_ci	.hid_width = 5,
87962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
88062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
88162306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init,
88262306a36Sopenharmony_ci};
88362306a36Sopenharmony_ci
88462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = {
88562306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s2_clk_src",
88662306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
88762306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
88862306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
88962306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
89062306a36Sopenharmony_ci};
89162306a36Sopenharmony_ci
89262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
89362306a36Sopenharmony_ci	.cmd_rcgr = 0x1e280,
89462306a36Sopenharmony_ci	.mnd_width = 16,
89562306a36Sopenharmony_ci	.hid_width = 5,
89662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
89762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
89862306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init,
89962306a36Sopenharmony_ci};
90062306a36Sopenharmony_ci
90162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = {
90262306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s3_clk_src",
90362306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
90462306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
90562306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
90662306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
90762306a36Sopenharmony_ci};
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
91062306a36Sopenharmony_ci	.cmd_rcgr = 0x1e3b8,
91162306a36Sopenharmony_ci	.mnd_width = 16,
91262306a36Sopenharmony_ci	.hid_width = 5,
91362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
91462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
91562306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init,
91662306a36Sopenharmony_ci};
91762306a36Sopenharmony_ci
91862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = {
91962306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s4_clk_src",
92062306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
92162306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
92262306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
92362306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
92462306a36Sopenharmony_ci};
92562306a36Sopenharmony_ci
92662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
92762306a36Sopenharmony_ci	.cmd_rcgr = 0x1e4f0,
92862306a36Sopenharmony_ci	.mnd_width = 16,
92962306a36Sopenharmony_ci	.hid_width = 5,
93062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
93162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
93262306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init,
93362306a36Sopenharmony_ci};
93462306a36Sopenharmony_ci
93562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = {
93662306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s5_clk_src",
93762306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
93862306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
93962306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
94062306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
94162306a36Sopenharmony_ci};
94262306a36Sopenharmony_ci
94362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
94462306a36Sopenharmony_ci	.cmd_rcgr = 0x1e628,
94562306a36Sopenharmony_ci	.mnd_width = 16,
94662306a36Sopenharmony_ci	.hid_width = 5,
94762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
94862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
94962306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init,
95062306a36Sopenharmony_ci};
95162306a36Sopenharmony_ci
95262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap2_s6_clk_src[] = {
95362306a36Sopenharmony_ci	F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
95462306a36Sopenharmony_ci	F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
95562306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
95662306a36Sopenharmony_ci	F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
95762306a36Sopenharmony_ci	F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
95862306a36Sopenharmony_ci	F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
95962306a36Sopenharmony_ci	F(51200000, P_GCC_GPLL0_OUT_EVEN, 1, 64, 375),
96062306a36Sopenharmony_ci	F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
96162306a36Sopenharmony_ci	F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
96262306a36Sopenharmony_ci	F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
96362306a36Sopenharmony_ci	F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
96462306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
96562306a36Sopenharmony_ci	F(102400000, P_GCC_GPLL0_OUT_EVEN, 1, 128, 375),
96662306a36Sopenharmony_ci	F(112000000, P_GCC_GPLL0_OUT_EVEN, 1, 28, 75),
96762306a36Sopenharmony_ci	F(117964800, P_GCC_GPLL0_OUT_EVEN, 1, 6144, 15625),
96862306a36Sopenharmony_ci	F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
96962306a36Sopenharmony_ci	F(125000000, P_GCC_GPLL0_OUT_MAIN, 1, 5, 24),
97062306a36Sopenharmony_ci	{ }
97162306a36Sopenharmony_ci};
97262306a36Sopenharmony_ci
97362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s6_clk_src_init = {
97462306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s6_clk_src",
97562306a36Sopenharmony_ci	.parent_data = gcc_parent_data_8,
97662306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_8),
97762306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
97862306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
97962306a36Sopenharmony_ci};
98062306a36Sopenharmony_ci
98162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s6_clk_src = {
98262306a36Sopenharmony_ci	.cmd_rcgr = 0x1e760,
98362306a36Sopenharmony_ci	.mnd_width = 16,
98462306a36Sopenharmony_ci	.hid_width = 5,
98562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_8,
98662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap2_s6_clk_src,
98762306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s6_clk_src_init,
98862306a36Sopenharmony_ci};
98962306a36Sopenharmony_ci
99062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s7_clk_src_init = {
99162306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s7_clk_src",
99262306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
99362306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
99462306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
99562306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
99662306a36Sopenharmony_ci};
99762306a36Sopenharmony_ci
99862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s7_clk_src = {
99962306a36Sopenharmony_ci	.cmd_rcgr = 0x1e898,
100062306a36Sopenharmony_ci	.mnd_width = 16,
100162306a36Sopenharmony_ci	.hid_width = 5,
100262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
100362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
100462306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s7_clk_src_init,
100562306a36Sopenharmony_ci};
100662306a36Sopenharmony_ci
100762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
100862306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
100962306a36Sopenharmony_ci	F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
101062306a36Sopenharmony_ci	F(37500000, P_GCC_GPLL0_OUT_EVEN, 8, 0, 0),
101162306a36Sopenharmony_ci	F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
101262306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
101362306a36Sopenharmony_ci	F(202000000, P_GCC_GPLL9_OUT_MAIN, 4, 0, 0),
101462306a36Sopenharmony_ci	{ }
101562306a36Sopenharmony_ci};
101662306a36Sopenharmony_ci
101762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
101862306a36Sopenharmony_ci	.cmd_rcgr = 0x14018,
101962306a36Sopenharmony_ci	.mnd_width = 8,
102062306a36Sopenharmony_ci	.hid_width = 5,
102162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_9,
102262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
102362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
102462306a36Sopenharmony_ci		.name = "gcc_sdcc2_apps_clk_src",
102562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_9,
102662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_9),
102762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
102862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
102962306a36Sopenharmony_ci	},
103062306a36Sopenharmony_ci};
103162306a36Sopenharmony_ci
103262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
103362306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
103462306a36Sopenharmony_ci	F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
103562306a36Sopenharmony_ci	F(37500000, P_GCC_GPLL0_OUT_EVEN, 8, 0, 0),
103662306a36Sopenharmony_ci	F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
103762306a36Sopenharmony_ci	{ }
103862306a36Sopenharmony_ci};
103962306a36Sopenharmony_ci
104062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
104162306a36Sopenharmony_ci	.cmd_rcgr = 0x16018,
104262306a36Sopenharmony_ci	.mnd_width = 8,
104362306a36Sopenharmony_ci	.hid_width = 5,
104462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
104562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
104662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
104762306a36Sopenharmony_ci		.name = "gcc_sdcc4_apps_clk_src",
104862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
104962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
105062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
105162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
105262306a36Sopenharmony_ci	},
105362306a36Sopenharmony_ci};
105462306a36Sopenharmony_ci
105562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
105662306a36Sopenharmony_ci	F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
105762306a36Sopenharmony_ci	F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
105862306a36Sopenharmony_ci	F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
105962306a36Sopenharmony_ci	F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
106062306a36Sopenharmony_ci	{ }
106162306a36Sopenharmony_ci};
106262306a36Sopenharmony_ci
106362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
106462306a36Sopenharmony_ci	.cmd_rcgr = 0x77030,
106562306a36Sopenharmony_ci	.mnd_width = 8,
106662306a36Sopenharmony_ci	.hid_width = 5,
106762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
106862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
106962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
107062306a36Sopenharmony_ci		.name = "gcc_ufs_phy_axi_clk_src",
107162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
107262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
107362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
107462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
107562306a36Sopenharmony_ci	},
107662306a36Sopenharmony_ci};
107762306a36Sopenharmony_ci
107862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
107962306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
108062306a36Sopenharmony_ci	F(201500000, P_GCC_GPLL4_OUT_MAIN, 4, 0, 0),
108162306a36Sopenharmony_ci	F(403000000, P_GCC_GPLL4_OUT_MAIN, 2, 0, 0),
108262306a36Sopenharmony_ci	{ }
108362306a36Sopenharmony_ci};
108462306a36Sopenharmony_ci
108562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
108662306a36Sopenharmony_ci	.cmd_rcgr = 0x77080,
108762306a36Sopenharmony_ci	.mnd_width = 0,
108862306a36Sopenharmony_ci	.hid_width = 5,
108962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
109062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
109162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
109262306a36Sopenharmony_ci		.name = "gcc_ufs_phy_ice_core_clk_src",
109362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
109462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
109562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
109662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
109762306a36Sopenharmony_ci	},
109862306a36Sopenharmony_ci};
109962306a36Sopenharmony_ci
110062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = {
110162306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
110262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
110362306a36Sopenharmony_ci	{ }
110462306a36Sopenharmony_ci};
110562306a36Sopenharmony_ci
110662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
110762306a36Sopenharmony_ci	.cmd_rcgr = 0x770b4,
110862306a36Sopenharmony_ci	.mnd_width = 0,
110962306a36Sopenharmony_ci	.hid_width = 5,
111062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
111162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src,
111262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
111362306a36Sopenharmony_ci		.name = "gcc_ufs_phy_phy_aux_clk_src",
111462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_4,
111562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_4),
111662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
111762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
111862306a36Sopenharmony_ci	},
111962306a36Sopenharmony_ci};
112062306a36Sopenharmony_ci
112162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = {
112262306a36Sopenharmony_ci	F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
112362306a36Sopenharmony_ci	F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
112462306a36Sopenharmony_ci	F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
112562306a36Sopenharmony_ci	{ }
112662306a36Sopenharmony_ci};
112762306a36Sopenharmony_ci
112862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
112962306a36Sopenharmony_ci	.cmd_rcgr = 0x77098,
113062306a36Sopenharmony_ci	.mnd_width = 0,
113162306a36Sopenharmony_ci	.hid_width = 5,
113262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
113362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src,
113462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
113562306a36Sopenharmony_ci		.name = "gcc_ufs_phy_unipro_core_clk_src",
113662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
113762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
113862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
113962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
114062306a36Sopenharmony_ci	},
114162306a36Sopenharmony_ci};
114262306a36Sopenharmony_ci
114362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
114462306a36Sopenharmony_ci	F(66666667, P_GCC_GPLL0_OUT_EVEN, 4.5, 0, 0),
114562306a36Sopenharmony_ci	F(133333333, P_GCC_GPLL0_OUT_MAIN, 4.5, 0, 0),
114662306a36Sopenharmony_ci	F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
114762306a36Sopenharmony_ci	F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0),
114862306a36Sopenharmony_ci	{ }
114962306a36Sopenharmony_ci};
115062306a36Sopenharmony_ci
115162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
115262306a36Sopenharmony_ci	.cmd_rcgr = 0x3902c,
115362306a36Sopenharmony_ci	.mnd_width = 8,
115462306a36Sopenharmony_ci	.hid_width = 5,
115562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
115662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
115762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
115862306a36Sopenharmony_ci		.name = "gcc_usb30_prim_master_clk_src",
115962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
116062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
116162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
116262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
116362306a36Sopenharmony_ci	},
116462306a36Sopenharmony_ci};
116562306a36Sopenharmony_ci
116662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
116762306a36Sopenharmony_ci	.cmd_rcgr = 0x39044,
116862306a36Sopenharmony_ci	.mnd_width = 0,
116962306a36Sopenharmony_ci	.hid_width = 5,
117062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
117162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
117262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
117362306a36Sopenharmony_ci		.name = "gcc_usb30_prim_mock_utmi_clk_src",
117462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
117562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
117662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
117762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
117862306a36Sopenharmony_ci	},
117962306a36Sopenharmony_ci};
118062306a36Sopenharmony_ci
118162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
118262306a36Sopenharmony_ci	.cmd_rcgr = 0x39070,
118362306a36Sopenharmony_ci	.mnd_width = 0,
118462306a36Sopenharmony_ci	.hid_width = 5,
118562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
118662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
118762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
118862306a36Sopenharmony_ci		.name = "gcc_usb3_prim_phy_aux_clk_src",
118962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
119062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
119162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
119262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
119362306a36Sopenharmony_ci	},
119462306a36Sopenharmony_ci};
119562306a36Sopenharmony_ci
119662306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
119762306a36Sopenharmony_ci	.reg = 0x3905c,
119862306a36Sopenharmony_ci	.shift = 0,
119962306a36Sopenharmony_ci	.width = 4,
120062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
120162306a36Sopenharmony_ci		.name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
120262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
120362306a36Sopenharmony_ci			&gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
120462306a36Sopenharmony_ci		},
120562306a36Sopenharmony_ci		.num_parents = 1,
120662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
120762306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
120862306a36Sopenharmony_ci	},
120962306a36Sopenharmony_ci};
121062306a36Sopenharmony_ci
121162306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_pcie_axi_clk = {
121262306a36Sopenharmony_ci	.halt_reg = 0x1003c,
121362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
121462306a36Sopenharmony_ci	.hwcg_reg = 0x1003c,
121562306a36Sopenharmony_ci	.hwcg_bit = 1,
121662306a36Sopenharmony_ci	.clkr = {
121762306a36Sopenharmony_ci		.enable_reg = 0x52000,
121862306a36Sopenharmony_ci		.enable_mask = BIT(12),
121962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
122062306a36Sopenharmony_ci			.name = "gcc_aggre_noc_pcie_axi_clk",
122162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
122262306a36Sopenharmony_ci		},
122362306a36Sopenharmony_ci	},
122462306a36Sopenharmony_ci};
122562306a36Sopenharmony_ci
122662306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
122762306a36Sopenharmony_ci	.halt_reg = 0x770e4,
122862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
122962306a36Sopenharmony_ci	.hwcg_reg = 0x770e4,
123062306a36Sopenharmony_ci	.hwcg_bit = 1,
123162306a36Sopenharmony_ci	.clkr = {
123262306a36Sopenharmony_ci		.enable_reg = 0x770e4,
123362306a36Sopenharmony_ci		.enable_mask = BIT(0),
123462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
123562306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_phy_axi_clk",
123662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
123762306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
123862306a36Sopenharmony_ci			},
123962306a36Sopenharmony_ci			.num_parents = 1,
124062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
124162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
124262306a36Sopenharmony_ci		},
124362306a36Sopenharmony_ci	},
124462306a36Sopenharmony_ci};
124562306a36Sopenharmony_ci
124662306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
124762306a36Sopenharmony_ci	.halt_reg = 0x770e4,
124862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
124962306a36Sopenharmony_ci	.hwcg_reg = 0x770e4,
125062306a36Sopenharmony_ci	.hwcg_bit = 1,
125162306a36Sopenharmony_ci	.clkr = {
125262306a36Sopenharmony_ci		.enable_reg = 0x770e4,
125362306a36Sopenharmony_ci		.enable_mask = BIT(1),
125462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
125562306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
125662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
125762306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
125862306a36Sopenharmony_ci			},
125962306a36Sopenharmony_ci			.num_parents = 1,
126062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
126162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
126262306a36Sopenharmony_ci		},
126362306a36Sopenharmony_ci	},
126462306a36Sopenharmony_ci};
126562306a36Sopenharmony_ci
126662306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
126762306a36Sopenharmony_ci	.halt_reg = 0x3908c,
126862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
126962306a36Sopenharmony_ci	.hwcg_reg = 0x3908c,
127062306a36Sopenharmony_ci	.hwcg_bit = 1,
127162306a36Sopenharmony_ci	.clkr = {
127262306a36Sopenharmony_ci		.enable_reg = 0x3908c,
127362306a36Sopenharmony_ci		.enable_mask = BIT(0),
127462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
127562306a36Sopenharmony_ci			.name = "gcc_aggre_usb3_prim_axi_clk",
127662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
127762306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
127862306a36Sopenharmony_ci			},
127962306a36Sopenharmony_ci			.num_parents = 1,
128062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
128162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
128262306a36Sopenharmony_ci		},
128362306a36Sopenharmony_ci	},
128462306a36Sopenharmony_ci};
128562306a36Sopenharmony_ci
128662306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
128762306a36Sopenharmony_ci	.halt_reg = 0x38004,
128862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
128962306a36Sopenharmony_ci	.hwcg_reg = 0x38004,
129062306a36Sopenharmony_ci	.hwcg_bit = 1,
129162306a36Sopenharmony_ci	.clkr = {
129262306a36Sopenharmony_ci		.enable_reg = 0x52000,
129362306a36Sopenharmony_ci		.enable_mask = BIT(10),
129462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
129562306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
129662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
129762306a36Sopenharmony_ci		},
129862306a36Sopenharmony_ci	},
129962306a36Sopenharmony_ci};
130062306a36Sopenharmony_ci
130162306a36Sopenharmony_cistatic struct clk_branch gcc_camera_hf_axi_clk = {
130262306a36Sopenharmony_ci	.halt_reg = 0x26010,
130362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
130462306a36Sopenharmony_ci	.hwcg_reg = 0x26010,
130562306a36Sopenharmony_ci	.hwcg_bit = 1,
130662306a36Sopenharmony_ci	.clkr = {
130762306a36Sopenharmony_ci		.enable_reg = 0x26010,
130862306a36Sopenharmony_ci		.enable_mask = BIT(0),
130962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
131062306a36Sopenharmony_ci			.name = "gcc_camera_hf_axi_clk",
131162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
131262306a36Sopenharmony_ci		},
131362306a36Sopenharmony_ci	},
131462306a36Sopenharmony_ci};
131562306a36Sopenharmony_ci
131662306a36Sopenharmony_cistatic struct clk_branch gcc_camera_sf_axi_clk = {
131762306a36Sopenharmony_ci	.halt_reg = 0x2601c,
131862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
131962306a36Sopenharmony_ci	.hwcg_reg = 0x2601c,
132062306a36Sopenharmony_ci	.hwcg_bit = 1,
132162306a36Sopenharmony_ci	.clkr = {
132262306a36Sopenharmony_ci		.enable_reg = 0x2601c,
132362306a36Sopenharmony_ci		.enable_mask = BIT(0),
132462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
132562306a36Sopenharmony_ci			.name = "gcc_camera_sf_axi_clk",
132662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
132762306a36Sopenharmony_ci		},
132862306a36Sopenharmony_ci	},
132962306a36Sopenharmony_ci};
133062306a36Sopenharmony_ci
133162306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_pcie_anoc_ahb_clk = {
133262306a36Sopenharmony_ci	.halt_reg = 0x10028,
133362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
133462306a36Sopenharmony_ci	.hwcg_reg = 0x10028,
133562306a36Sopenharmony_ci	.hwcg_bit = 1,
133662306a36Sopenharmony_ci	.clkr = {
133762306a36Sopenharmony_ci		.enable_reg = 0x52000,
133862306a36Sopenharmony_ci		.enable_mask = BIT(20),
133962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
134062306a36Sopenharmony_ci			.name = "gcc_cfg_noc_pcie_anoc_ahb_clk",
134162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
134262306a36Sopenharmony_ci		},
134362306a36Sopenharmony_ci	},
134462306a36Sopenharmony_ci};
134562306a36Sopenharmony_ci
134662306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
134762306a36Sopenharmony_ci	.halt_reg = 0x39088,
134862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
134962306a36Sopenharmony_ci	.hwcg_reg = 0x39088,
135062306a36Sopenharmony_ci	.hwcg_bit = 1,
135162306a36Sopenharmony_ci	.clkr = {
135262306a36Sopenharmony_ci		.enable_reg = 0x39088,
135362306a36Sopenharmony_ci		.enable_mask = BIT(0),
135462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135562306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb3_prim_axi_clk",
135662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
135762306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
135862306a36Sopenharmony_ci			},
135962306a36Sopenharmony_ci			.num_parents = 1,
136062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
136162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
136262306a36Sopenharmony_ci		},
136362306a36Sopenharmony_ci	},
136462306a36Sopenharmony_ci};
136562306a36Sopenharmony_ci
136662306a36Sopenharmony_cistatic struct clk_branch gcc_cnoc_pcie_sf_axi_clk = {
136762306a36Sopenharmony_ci	.halt_reg = 0x10030,
136862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
136962306a36Sopenharmony_ci	.hwcg_reg = 0x10030,
137062306a36Sopenharmony_ci	.hwcg_bit = 1,
137162306a36Sopenharmony_ci	.clkr = {
137262306a36Sopenharmony_ci		.enable_reg = 0x52008,
137362306a36Sopenharmony_ci		.enable_mask = BIT(6),
137462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
137562306a36Sopenharmony_ci			.name = "gcc_cnoc_pcie_sf_axi_clk",
137662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
137762306a36Sopenharmony_ci		},
137862306a36Sopenharmony_ci	},
137962306a36Sopenharmony_ci};
138062306a36Sopenharmony_ci
138162306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_gpu_axi_clk = {
138262306a36Sopenharmony_ci	.halt_reg = 0x71154,
138362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
138462306a36Sopenharmony_ci	.hwcg_reg = 0x71154,
138562306a36Sopenharmony_ci	.hwcg_bit = 1,
138662306a36Sopenharmony_ci	.clkr = {
138762306a36Sopenharmony_ci		.enable_reg = 0x71154,
138862306a36Sopenharmony_ci		.enable_mask = BIT(0),
138962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
139062306a36Sopenharmony_ci			.name = "gcc_ddrss_gpu_axi_clk",
139162306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
139262306a36Sopenharmony_ci		},
139362306a36Sopenharmony_ci	},
139462306a36Sopenharmony_ci};
139562306a36Sopenharmony_ci
139662306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_pcie_sf_qtb_clk = {
139762306a36Sopenharmony_ci	.halt_reg = 0x1004c,
139862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
139962306a36Sopenharmony_ci	.hwcg_reg = 0x1004c,
140062306a36Sopenharmony_ci	.hwcg_bit = 1,
140162306a36Sopenharmony_ci	.clkr = {
140262306a36Sopenharmony_ci		.enable_reg = 0x52000,
140362306a36Sopenharmony_ci		.enable_mask = BIT(19),
140462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
140562306a36Sopenharmony_ci			.name = "gcc_ddrss_pcie_sf_qtb_clk",
140662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
140762306a36Sopenharmony_ci		},
140862306a36Sopenharmony_ci	},
140962306a36Sopenharmony_ci};
141062306a36Sopenharmony_ci
141162306a36Sopenharmony_cistatic struct clk_branch gcc_disp_hf_axi_clk = {
141262306a36Sopenharmony_ci	.halt_reg = 0x2700c,
141362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
141462306a36Sopenharmony_ci	.hwcg_reg = 0x2700c,
141562306a36Sopenharmony_ci	.hwcg_bit = 1,
141662306a36Sopenharmony_ci	.clkr = {
141762306a36Sopenharmony_ci		.enable_reg = 0x2700c,
141862306a36Sopenharmony_ci		.enable_mask = BIT(0),
141962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142062306a36Sopenharmony_ci			.name = "gcc_disp_hf_axi_clk",
142162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
142262306a36Sopenharmony_ci		},
142362306a36Sopenharmony_ci	},
142462306a36Sopenharmony_ci};
142562306a36Sopenharmony_ci
142662306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
142762306a36Sopenharmony_ci	.halt_reg = 0x64000,
142862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
142962306a36Sopenharmony_ci	.clkr = {
143062306a36Sopenharmony_ci		.enable_reg = 0x64000,
143162306a36Sopenharmony_ci		.enable_mask = BIT(0),
143262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
143362306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
143462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
143562306a36Sopenharmony_ci				&gcc_gp1_clk_src.clkr.hw,
143662306a36Sopenharmony_ci			},
143762306a36Sopenharmony_ci			.num_parents = 1,
143862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
143962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
144062306a36Sopenharmony_ci		},
144162306a36Sopenharmony_ci	},
144262306a36Sopenharmony_ci};
144362306a36Sopenharmony_ci
144462306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
144562306a36Sopenharmony_ci	.halt_reg = 0x65000,
144662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
144762306a36Sopenharmony_ci	.clkr = {
144862306a36Sopenharmony_ci		.enable_reg = 0x65000,
144962306a36Sopenharmony_ci		.enable_mask = BIT(0),
145062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
145162306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
145262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
145362306a36Sopenharmony_ci				&gcc_gp2_clk_src.clkr.hw,
145462306a36Sopenharmony_ci			},
145562306a36Sopenharmony_ci			.num_parents = 1,
145662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
145762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
145862306a36Sopenharmony_ci		},
145962306a36Sopenharmony_ci	},
146062306a36Sopenharmony_ci};
146162306a36Sopenharmony_ci
146262306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
146362306a36Sopenharmony_ci	.halt_reg = 0x66000,
146462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
146562306a36Sopenharmony_ci	.clkr = {
146662306a36Sopenharmony_ci		.enable_reg = 0x66000,
146762306a36Sopenharmony_ci		.enable_mask = BIT(0),
146862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
146962306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
147062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
147162306a36Sopenharmony_ci				&gcc_gp3_clk_src.clkr.hw,
147262306a36Sopenharmony_ci			},
147362306a36Sopenharmony_ci			.num_parents = 1,
147462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
147562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
147662306a36Sopenharmony_ci		},
147762306a36Sopenharmony_ci	},
147862306a36Sopenharmony_ci};
147962306a36Sopenharmony_ci
148062306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk_src = {
148162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
148262306a36Sopenharmony_ci	.clkr = {
148362306a36Sopenharmony_ci		.enable_reg = 0x52000,
148462306a36Sopenharmony_ci		.enable_mask = BIT(15),
148562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
148662306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_clk_src",
148762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
148862306a36Sopenharmony_ci				&gcc_gpll0.clkr.hw,
148962306a36Sopenharmony_ci			},
149062306a36Sopenharmony_ci			.num_parents = 1,
149162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
149262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
149362306a36Sopenharmony_ci		},
149462306a36Sopenharmony_ci	},
149562306a36Sopenharmony_ci};
149662306a36Sopenharmony_ci
149762306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk_src = {
149862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
149962306a36Sopenharmony_ci	.clkr = {
150062306a36Sopenharmony_ci		.enable_reg = 0x52000,
150162306a36Sopenharmony_ci		.enable_mask = BIT(16),
150262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
150362306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_div_clk_src",
150462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
150562306a36Sopenharmony_ci				&gcc_gpll0_out_even.clkr.hw,
150662306a36Sopenharmony_ci			},
150762306a36Sopenharmony_ci			.num_parents = 1,
150862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
150962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
151062306a36Sopenharmony_ci		},
151162306a36Sopenharmony_ci	},
151262306a36Sopenharmony_ci};
151362306a36Sopenharmony_ci
151462306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_memnoc_gfx_clk = {
151562306a36Sopenharmony_ci	.halt_reg = 0x71010,
151662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
151762306a36Sopenharmony_ci	.hwcg_reg = 0x71010,
151862306a36Sopenharmony_ci	.hwcg_bit = 1,
151962306a36Sopenharmony_ci	.clkr = {
152062306a36Sopenharmony_ci		.enable_reg = 0x71010,
152162306a36Sopenharmony_ci		.enable_mask = BIT(0),
152262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
152362306a36Sopenharmony_ci			.name = "gcc_gpu_memnoc_gfx_clk",
152462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
152562306a36Sopenharmony_ci		},
152662306a36Sopenharmony_ci	},
152762306a36Sopenharmony_ci};
152862306a36Sopenharmony_ci
152962306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
153062306a36Sopenharmony_ci	.halt_reg = 0x71018,
153162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
153262306a36Sopenharmony_ci	.clkr = {
153362306a36Sopenharmony_ci		.enable_reg = 0x71018,
153462306a36Sopenharmony_ci		.enable_mask = BIT(0),
153562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
153662306a36Sopenharmony_ci			.name = "gcc_gpu_snoc_dvm_gfx_clk",
153762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
153862306a36Sopenharmony_ci		},
153962306a36Sopenharmony_ci	},
154062306a36Sopenharmony_ci};
154162306a36Sopenharmony_ci
154262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_aux_clk = {
154362306a36Sopenharmony_ci	.halt_reg = 0x6b03c,
154462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
154562306a36Sopenharmony_ci	.clkr = {
154662306a36Sopenharmony_ci		.enable_reg = 0x52008,
154762306a36Sopenharmony_ci		.enable_mask = BIT(3),
154862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
154962306a36Sopenharmony_ci			.name = "gcc_pcie_0_aux_clk",
155062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
155162306a36Sopenharmony_ci				&gcc_pcie_0_aux_clk_src.clkr.hw,
155262306a36Sopenharmony_ci			},
155362306a36Sopenharmony_ci			.num_parents = 1,
155462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
155562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
155662306a36Sopenharmony_ci		},
155762306a36Sopenharmony_ci	},
155862306a36Sopenharmony_ci};
155962306a36Sopenharmony_ci
156062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
156162306a36Sopenharmony_ci	.halt_reg = 0x6b038,
156262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
156362306a36Sopenharmony_ci	.hwcg_reg = 0x6b038,
156462306a36Sopenharmony_ci	.hwcg_bit = 1,
156562306a36Sopenharmony_ci	.clkr = {
156662306a36Sopenharmony_ci		.enable_reg = 0x52008,
156762306a36Sopenharmony_ci		.enable_mask = BIT(2),
156862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
156962306a36Sopenharmony_ci			.name = "gcc_pcie_0_cfg_ahb_clk",
157062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
157162306a36Sopenharmony_ci		},
157262306a36Sopenharmony_ci	},
157362306a36Sopenharmony_ci};
157462306a36Sopenharmony_ci
157562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_mstr_axi_clk = {
157662306a36Sopenharmony_ci	.halt_reg = 0x6b02c,
157762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
157862306a36Sopenharmony_ci	.hwcg_reg = 0x6b02c,
157962306a36Sopenharmony_ci	.hwcg_bit = 1,
158062306a36Sopenharmony_ci	.clkr = {
158162306a36Sopenharmony_ci		.enable_reg = 0x52008,
158262306a36Sopenharmony_ci		.enable_mask = BIT(1),
158362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
158462306a36Sopenharmony_ci			.name = "gcc_pcie_0_mstr_axi_clk",
158562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
158662306a36Sopenharmony_ci		},
158762306a36Sopenharmony_ci	},
158862306a36Sopenharmony_ci};
158962306a36Sopenharmony_ci
159062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_phy_rchng_clk = {
159162306a36Sopenharmony_ci	.halt_reg = 0x6b054,
159262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
159362306a36Sopenharmony_ci	.clkr = {
159462306a36Sopenharmony_ci		.enable_reg = 0x52000,
159562306a36Sopenharmony_ci		.enable_mask = BIT(22),
159662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
159762306a36Sopenharmony_ci			.name = "gcc_pcie_0_phy_rchng_clk",
159862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
159962306a36Sopenharmony_ci				&gcc_pcie_0_phy_rchng_clk_src.clkr.hw,
160062306a36Sopenharmony_ci			},
160162306a36Sopenharmony_ci			.num_parents = 1,
160262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
160362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
160462306a36Sopenharmony_ci		},
160562306a36Sopenharmony_ci	},
160662306a36Sopenharmony_ci};
160762306a36Sopenharmony_ci
160862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipe_clk = {
160962306a36Sopenharmony_ci	.halt_reg = 0x6b048,
161062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
161162306a36Sopenharmony_ci	.clkr = {
161262306a36Sopenharmony_ci		.enable_reg = 0x52008,
161362306a36Sopenharmony_ci		.enable_mask = BIT(4),
161462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
161562306a36Sopenharmony_ci			.name = "gcc_pcie_0_pipe_clk",
161662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
161762306a36Sopenharmony_ci				&gcc_pcie_0_pipe_clk_src.clkr.hw,
161862306a36Sopenharmony_ci			},
161962306a36Sopenharmony_ci			.num_parents = 1,
162062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
162162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
162262306a36Sopenharmony_ci		},
162362306a36Sopenharmony_ci	},
162462306a36Sopenharmony_ci};
162562306a36Sopenharmony_ci
162662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_axi_clk = {
162762306a36Sopenharmony_ci	.halt_reg = 0x6b020,
162862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
162962306a36Sopenharmony_ci	.hwcg_reg = 0x6b020,
163062306a36Sopenharmony_ci	.hwcg_bit = 1,
163162306a36Sopenharmony_ci	.clkr = {
163262306a36Sopenharmony_ci		.enable_reg = 0x52008,
163362306a36Sopenharmony_ci		.enable_mask = BIT(0),
163462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
163562306a36Sopenharmony_ci			.name = "gcc_pcie_0_slv_axi_clk",
163662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
163762306a36Sopenharmony_ci		},
163862306a36Sopenharmony_ci	},
163962306a36Sopenharmony_ci};
164062306a36Sopenharmony_ci
164162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
164262306a36Sopenharmony_ci	.halt_reg = 0x6b01c,
164362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
164462306a36Sopenharmony_ci	.clkr = {
164562306a36Sopenharmony_ci		.enable_reg = 0x52008,
164662306a36Sopenharmony_ci		.enable_mask = BIT(5),
164762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
164862306a36Sopenharmony_ci			.name = "gcc_pcie_0_slv_q2a_axi_clk",
164962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
165062306a36Sopenharmony_ci		},
165162306a36Sopenharmony_ci	},
165262306a36Sopenharmony_ci};
165362306a36Sopenharmony_ci
165462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_aux_clk = {
165562306a36Sopenharmony_ci	.halt_reg = 0x8d038,
165662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
165762306a36Sopenharmony_ci	.clkr = {
165862306a36Sopenharmony_ci		.enable_reg = 0x52000,
165962306a36Sopenharmony_ci		.enable_mask = BIT(29),
166062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
166162306a36Sopenharmony_ci			.name = "gcc_pcie_1_aux_clk",
166262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
166362306a36Sopenharmony_ci				&gcc_pcie_1_aux_clk_src.clkr.hw,
166462306a36Sopenharmony_ci			},
166562306a36Sopenharmony_ci			.num_parents = 1,
166662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
166762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
166862306a36Sopenharmony_ci		},
166962306a36Sopenharmony_ci	},
167062306a36Sopenharmony_ci};
167162306a36Sopenharmony_ci
167262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
167362306a36Sopenharmony_ci	.halt_reg = 0x8d034,
167462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
167562306a36Sopenharmony_ci	.hwcg_reg = 0x8d034,
167662306a36Sopenharmony_ci	.hwcg_bit = 1,
167762306a36Sopenharmony_ci	.clkr = {
167862306a36Sopenharmony_ci		.enable_reg = 0x52000,
167962306a36Sopenharmony_ci		.enable_mask = BIT(28),
168062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
168162306a36Sopenharmony_ci			.name = "gcc_pcie_1_cfg_ahb_clk",
168262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
168362306a36Sopenharmony_ci		},
168462306a36Sopenharmony_ci	},
168562306a36Sopenharmony_ci};
168662306a36Sopenharmony_ci
168762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_mstr_axi_clk = {
168862306a36Sopenharmony_ci	.halt_reg = 0x8d028,
168962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
169062306a36Sopenharmony_ci	.hwcg_reg = 0x8d028,
169162306a36Sopenharmony_ci	.hwcg_bit = 1,
169262306a36Sopenharmony_ci	.clkr = {
169362306a36Sopenharmony_ci		.enable_reg = 0x52000,
169462306a36Sopenharmony_ci		.enable_mask = BIT(27),
169562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
169662306a36Sopenharmony_ci			.name = "gcc_pcie_1_mstr_axi_clk",
169762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
169862306a36Sopenharmony_ci		},
169962306a36Sopenharmony_ci	},
170062306a36Sopenharmony_ci};
170162306a36Sopenharmony_ci
170262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_phy_aux_clk = {
170362306a36Sopenharmony_ci	.halt_reg = 0x8d044,
170462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
170562306a36Sopenharmony_ci	.clkr = {
170662306a36Sopenharmony_ci		.enable_reg = 0x52000,
170762306a36Sopenharmony_ci		.enable_mask = BIT(24),
170862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
170962306a36Sopenharmony_ci			.name = "gcc_pcie_1_phy_aux_clk",
171062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
171162306a36Sopenharmony_ci				&gcc_pcie_1_phy_aux_clk_src.clkr.hw,
171262306a36Sopenharmony_ci			},
171362306a36Sopenharmony_ci			.num_parents = 1,
171462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
171562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
171662306a36Sopenharmony_ci		},
171762306a36Sopenharmony_ci	},
171862306a36Sopenharmony_ci};
171962306a36Sopenharmony_ci
172062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_phy_rchng_clk = {
172162306a36Sopenharmony_ci	.halt_reg = 0x8d05c,
172262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
172362306a36Sopenharmony_ci	.clkr = {
172462306a36Sopenharmony_ci		.enable_reg = 0x52000,
172562306a36Sopenharmony_ci		.enable_mask = BIT(23),
172662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
172762306a36Sopenharmony_ci			.name = "gcc_pcie_1_phy_rchng_clk",
172862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
172962306a36Sopenharmony_ci				&gcc_pcie_1_phy_rchng_clk_src.clkr.hw,
173062306a36Sopenharmony_ci			},
173162306a36Sopenharmony_ci			.num_parents = 1,
173262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
173362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
173462306a36Sopenharmony_ci		},
173562306a36Sopenharmony_ci	},
173662306a36Sopenharmony_ci};
173762306a36Sopenharmony_ci
173862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipe_clk = {
173962306a36Sopenharmony_ci	.halt_reg = 0x8d050,
174062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
174162306a36Sopenharmony_ci	.clkr = {
174262306a36Sopenharmony_ci		.enable_reg = 0x52000,
174362306a36Sopenharmony_ci		.enable_mask = BIT(30),
174462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
174562306a36Sopenharmony_ci			.name = "gcc_pcie_1_pipe_clk",
174662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
174762306a36Sopenharmony_ci				&gcc_pcie_1_pipe_clk_src.clkr.hw,
174862306a36Sopenharmony_ci			},
174962306a36Sopenharmony_ci			.num_parents = 1,
175062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
175162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175262306a36Sopenharmony_ci		},
175362306a36Sopenharmony_ci	},
175462306a36Sopenharmony_ci};
175562306a36Sopenharmony_ci
175662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_axi_clk = {
175762306a36Sopenharmony_ci	.halt_reg = 0x8d01c,
175862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
175962306a36Sopenharmony_ci	.hwcg_reg = 0x8d01c,
176062306a36Sopenharmony_ci	.hwcg_bit = 1,
176162306a36Sopenharmony_ci	.clkr = {
176262306a36Sopenharmony_ci		.enable_reg = 0x52000,
176362306a36Sopenharmony_ci		.enable_mask = BIT(26),
176462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
176562306a36Sopenharmony_ci			.name = "gcc_pcie_1_slv_axi_clk",
176662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
176762306a36Sopenharmony_ci		},
176862306a36Sopenharmony_ci	},
176962306a36Sopenharmony_ci};
177062306a36Sopenharmony_ci
177162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
177262306a36Sopenharmony_ci	.halt_reg = 0x8d018,
177362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
177462306a36Sopenharmony_ci	.clkr = {
177562306a36Sopenharmony_ci		.enable_reg = 0x52000,
177662306a36Sopenharmony_ci		.enable_mask = BIT(25),
177762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
177862306a36Sopenharmony_ci			.name = "gcc_pcie_1_slv_q2a_axi_clk",
177962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
178062306a36Sopenharmony_ci		},
178162306a36Sopenharmony_ci	},
178262306a36Sopenharmony_ci};
178362306a36Sopenharmony_ci
178462306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
178562306a36Sopenharmony_ci	.halt_reg = 0x3300c,
178662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
178762306a36Sopenharmony_ci	.clkr = {
178862306a36Sopenharmony_ci		.enable_reg = 0x3300c,
178962306a36Sopenharmony_ci		.enable_mask = BIT(0),
179062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
179162306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
179262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
179362306a36Sopenharmony_ci				&gcc_pdm2_clk_src.clkr.hw,
179462306a36Sopenharmony_ci			},
179562306a36Sopenharmony_ci			.num_parents = 1,
179662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
179762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
179862306a36Sopenharmony_ci		},
179962306a36Sopenharmony_ci	},
180062306a36Sopenharmony_ci};
180162306a36Sopenharmony_ci
180262306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
180362306a36Sopenharmony_ci	.halt_reg = 0x33004,
180462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
180562306a36Sopenharmony_ci	.hwcg_reg = 0x33004,
180662306a36Sopenharmony_ci	.hwcg_bit = 1,
180762306a36Sopenharmony_ci	.clkr = {
180862306a36Sopenharmony_ci		.enable_reg = 0x33004,
180962306a36Sopenharmony_ci		.enable_mask = BIT(0),
181062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
181162306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
181262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
181362306a36Sopenharmony_ci		},
181462306a36Sopenharmony_ci	},
181562306a36Sopenharmony_ci};
181662306a36Sopenharmony_ci
181762306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = {
181862306a36Sopenharmony_ci	.halt_reg = 0x33008,
181962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
182062306a36Sopenharmony_ci	.clkr = {
182162306a36Sopenharmony_ci		.enable_reg = 0x33008,
182262306a36Sopenharmony_ci		.enable_mask = BIT(0),
182362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
182462306a36Sopenharmony_ci			.name = "gcc_pdm_xo4_clk",
182562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
182662306a36Sopenharmony_ci		},
182762306a36Sopenharmony_ci	},
182862306a36Sopenharmony_ci};
182962306a36Sopenharmony_ci
183062306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
183162306a36Sopenharmony_ci	.halt_reg = 0x26008,
183262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
183362306a36Sopenharmony_ci	.hwcg_reg = 0x26008,
183462306a36Sopenharmony_ci	.hwcg_bit = 1,
183562306a36Sopenharmony_ci	.clkr = {
183662306a36Sopenharmony_ci		.enable_reg = 0x26008,
183762306a36Sopenharmony_ci		.enable_mask = BIT(0),
183862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
183962306a36Sopenharmony_ci			.name = "gcc_qmip_camera_nrt_ahb_clk",
184062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
184162306a36Sopenharmony_ci		},
184262306a36Sopenharmony_ci	},
184362306a36Sopenharmony_ci};
184462306a36Sopenharmony_ci
184562306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
184662306a36Sopenharmony_ci	.halt_reg = 0x2600c,
184762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
184862306a36Sopenharmony_ci	.hwcg_reg = 0x2600c,
184962306a36Sopenharmony_ci	.hwcg_bit = 1,
185062306a36Sopenharmony_ci	.clkr = {
185162306a36Sopenharmony_ci		.enable_reg = 0x2600c,
185262306a36Sopenharmony_ci		.enable_mask = BIT(0),
185362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
185462306a36Sopenharmony_ci			.name = "gcc_qmip_camera_rt_ahb_clk",
185562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
185662306a36Sopenharmony_ci		},
185762306a36Sopenharmony_ci	},
185862306a36Sopenharmony_ci};
185962306a36Sopenharmony_ci
186062306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp_ahb_clk = {
186162306a36Sopenharmony_ci	.halt_reg = 0x27008,
186262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
186362306a36Sopenharmony_ci	.hwcg_reg = 0x27008,
186462306a36Sopenharmony_ci	.hwcg_bit = 1,
186562306a36Sopenharmony_ci	.clkr = {
186662306a36Sopenharmony_ci		.enable_reg = 0x27008,
186762306a36Sopenharmony_ci		.enable_mask = BIT(0),
186862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
186962306a36Sopenharmony_ci			.name = "gcc_qmip_disp_ahb_clk",
187062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
187162306a36Sopenharmony_ci		},
187262306a36Sopenharmony_ci	},
187362306a36Sopenharmony_ci};
187462306a36Sopenharmony_ci
187562306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_gpu_ahb_clk = {
187662306a36Sopenharmony_ci	.halt_reg = 0x71008,
187762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
187862306a36Sopenharmony_ci	.hwcg_reg = 0x71008,
187962306a36Sopenharmony_ci	.hwcg_bit = 1,
188062306a36Sopenharmony_ci	.clkr = {
188162306a36Sopenharmony_ci		.enable_reg = 0x71008,
188262306a36Sopenharmony_ci		.enable_mask = BIT(0),
188362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
188462306a36Sopenharmony_ci			.name = "gcc_qmip_gpu_ahb_clk",
188562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
188662306a36Sopenharmony_ci		},
188762306a36Sopenharmony_ci	},
188862306a36Sopenharmony_ci};
188962306a36Sopenharmony_ci
189062306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_pcie_ahb_clk = {
189162306a36Sopenharmony_ci	.halt_reg = 0x6b018,
189262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
189362306a36Sopenharmony_ci	.hwcg_reg = 0x6b018,
189462306a36Sopenharmony_ci	.hwcg_bit = 1,
189562306a36Sopenharmony_ci	.clkr = {
189662306a36Sopenharmony_ci		.enable_reg = 0x52000,
189762306a36Sopenharmony_ci		.enable_mask = BIT(11),
189862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
189962306a36Sopenharmony_ci			.name = "gcc_qmip_pcie_ahb_clk",
190062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
190162306a36Sopenharmony_ci		},
190262306a36Sopenharmony_ci	},
190362306a36Sopenharmony_ci};
190462306a36Sopenharmony_ci
190562306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_cv_cpu_ahb_clk = {
190662306a36Sopenharmony_ci	.halt_reg = 0x32014,
190762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
190862306a36Sopenharmony_ci	.hwcg_reg = 0x32014,
190962306a36Sopenharmony_ci	.hwcg_bit = 1,
191062306a36Sopenharmony_ci	.clkr = {
191162306a36Sopenharmony_ci		.enable_reg = 0x32014,
191262306a36Sopenharmony_ci		.enable_mask = BIT(0),
191362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
191462306a36Sopenharmony_ci			.name = "gcc_qmip_video_cv_cpu_ahb_clk",
191562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
191662306a36Sopenharmony_ci		},
191762306a36Sopenharmony_ci	},
191862306a36Sopenharmony_ci};
191962306a36Sopenharmony_ci
192062306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
192162306a36Sopenharmony_ci	.halt_reg = 0x32008,
192262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
192362306a36Sopenharmony_ci	.hwcg_reg = 0x32008,
192462306a36Sopenharmony_ci	.hwcg_bit = 1,
192562306a36Sopenharmony_ci	.clkr = {
192662306a36Sopenharmony_ci		.enable_reg = 0x32008,
192762306a36Sopenharmony_ci		.enable_mask = BIT(0),
192862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
192962306a36Sopenharmony_ci			.name = "gcc_qmip_video_cvp_ahb_clk",
193062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
193162306a36Sopenharmony_ci		},
193262306a36Sopenharmony_ci	},
193362306a36Sopenharmony_ci};
193462306a36Sopenharmony_ci
193562306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_v_cpu_ahb_clk = {
193662306a36Sopenharmony_ci	.halt_reg = 0x32010,
193762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
193862306a36Sopenharmony_ci	.hwcg_reg = 0x32010,
193962306a36Sopenharmony_ci	.hwcg_bit = 1,
194062306a36Sopenharmony_ci	.clkr = {
194162306a36Sopenharmony_ci		.enable_reg = 0x32010,
194262306a36Sopenharmony_ci		.enable_mask = BIT(0),
194362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
194462306a36Sopenharmony_ci			.name = "gcc_qmip_video_v_cpu_ahb_clk",
194562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
194662306a36Sopenharmony_ci		},
194762306a36Sopenharmony_ci	},
194862306a36Sopenharmony_ci};
194962306a36Sopenharmony_ci
195062306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
195162306a36Sopenharmony_ci	.halt_reg = 0x3200c,
195262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
195362306a36Sopenharmony_ci	.hwcg_reg = 0x3200c,
195462306a36Sopenharmony_ci	.hwcg_bit = 1,
195562306a36Sopenharmony_ci	.clkr = {
195662306a36Sopenharmony_ci		.enable_reg = 0x3200c,
195762306a36Sopenharmony_ci		.enable_mask = BIT(0),
195862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
195962306a36Sopenharmony_ci			.name = "gcc_qmip_video_vcodec_ahb_clk",
196062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
196162306a36Sopenharmony_ci		},
196262306a36Sopenharmony_ci	},
196362306a36Sopenharmony_ci};
196462306a36Sopenharmony_ci
196562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_i2c_core_clk = {
196662306a36Sopenharmony_ci	.halt_reg = 0x23144,
196762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
196862306a36Sopenharmony_ci	.clkr = {
196962306a36Sopenharmony_ci		.enable_reg = 0x52008,
197062306a36Sopenharmony_ci		.enable_mask = BIT(8),
197162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
197262306a36Sopenharmony_ci			.name = "gcc_qupv3_i2c_core_clk",
197362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
197462306a36Sopenharmony_ci		},
197562306a36Sopenharmony_ci	},
197662306a36Sopenharmony_ci};
197762306a36Sopenharmony_ci
197862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_i2c_s0_clk = {
197962306a36Sopenharmony_ci	.halt_reg = 0x17004,
198062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
198162306a36Sopenharmony_ci	.clkr = {
198262306a36Sopenharmony_ci		.enable_reg = 0x52008,
198362306a36Sopenharmony_ci		.enable_mask = BIT(10),
198462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
198562306a36Sopenharmony_ci			.name = "gcc_qupv3_i2c_s0_clk",
198662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
198762306a36Sopenharmony_ci				&gcc_qupv3_i2c_s0_clk_src.clkr.hw,
198862306a36Sopenharmony_ci			},
198962306a36Sopenharmony_ci			.num_parents = 1,
199062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
199162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
199262306a36Sopenharmony_ci		},
199362306a36Sopenharmony_ci	},
199462306a36Sopenharmony_ci};
199562306a36Sopenharmony_ci
199662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_i2c_s1_clk = {
199762306a36Sopenharmony_ci	.halt_reg = 0x17020,
199862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
199962306a36Sopenharmony_ci	.clkr = {
200062306a36Sopenharmony_ci		.enable_reg = 0x52008,
200162306a36Sopenharmony_ci		.enable_mask = BIT(11),
200262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
200362306a36Sopenharmony_ci			.name = "gcc_qupv3_i2c_s1_clk",
200462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
200562306a36Sopenharmony_ci				&gcc_qupv3_i2c_s1_clk_src.clkr.hw,
200662306a36Sopenharmony_ci			},
200762306a36Sopenharmony_ci			.num_parents = 1,
200862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
200962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
201062306a36Sopenharmony_ci		},
201162306a36Sopenharmony_ci	},
201262306a36Sopenharmony_ci};
201362306a36Sopenharmony_ci
201462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_i2c_s2_clk = {
201562306a36Sopenharmony_ci	.halt_reg = 0x1703c,
201662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
201762306a36Sopenharmony_ci	.clkr = {
201862306a36Sopenharmony_ci		.enable_reg = 0x52008,
201962306a36Sopenharmony_ci		.enable_mask = BIT(12),
202062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
202162306a36Sopenharmony_ci			.name = "gcc_qupv3_i2c_s2_clk",
202262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
202362306a36Sopenharmony_ci				&gcc_qupv3_i2c_s2_clk_src.clkr.hw,
202462306a36Sopenharmony_ci			},
202562306a36Sopenharmony_ci			.num_parents = 1,
202662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
202762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
202862306a36Sopenharmony_ci		},
202962306a36Sopenharmony_ci	},
203062306a36Sopenharmony_ci};
203162306a36Sopenharmony_ci
203262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_i2c_s3_clk = {
203362306a36Sopenharmony_ci	.halt_reg = 0x17058,
203462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
203562306a36Sopenharmony_ci	.clkr = {
203662306a36Sopenharmony_ci		.enable_reg = 0x52008,
203762306a36Sopenharmony_ci		.enable_mask = BIT(13),
203862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
203962306a36Sopenharmony_ci			.name = "gcc_qupv3_i2c_s3_clk",
204062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
204162306a36Sopenharmony_ci				&gcc_qupv3_i2c_s3_clk_src.clkr.hw,
204262306a36Sopenharmony_ci			},
204362306a36Sopenharmony_ci			.num_parents = 1,
204462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
204562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
204662306a36Sopenharmony_ci		},
204762306a36Sopenharmony_ci	},
204862306a36Sopenharmony_ci};
204962306a36Sopenharmony_ci
205062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_i2c_s4_clk = {
205162306a36Sopenharmony_ci	.halt_reg = 0x17074,
205262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
205362306a36Sopenharmony_ci	.clkr = {
205462306a36Sopenharmony_ci		.enable_reg = 0x52008,
205562306a36Sopenharmony_ci		.enable_mask = BIT(14),
205662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
205762306a36Sopenharmony_ci			.name = "gcc_qupv3_i2c_s4_clk",
205862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
205962306a36Sopenharmony_ci				&gcc_qupv3_i2c_s4_clk_src.clkr.hw,
206062306a36Sopenharmony_ci			},
206162306a36Sopenharmony_ci			.num_parents = 1,
206262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
206362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
206462306a36Sopenharmony_ci		},
206562306a36Sopenharmony_ci	},
206662306a36Sopenharmony_ci};
206762306a36Sopenharmony_ci
206862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_i2c_s5_clk = {
206962306a36Sopenharmony_ci	.halt_reg = 0x17090,
207062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
207162306a36Sopenharmony_ci	.clkr = {
207262306a36Sopenharmony_ci		.enable_reg = 0x52008,
207362306a36Sopenharmony_ci		.enable_mask = BIT(15),
207462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
207562306a36Sopenharmony_ci			.name = "gcc_qupv3_i2c_s5_clk",
207662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
207762306a36Sopenharmony_ci				&gcc_qupv3_i2c_s5_clk_src.clkr.hw,
207862306a36Sopenharmony_ci			},
207962306a36Sopenharmony_ci			.num_parents = 1,
208062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
208162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
208262306a36Sopenharmony_ci		},
208362306a36Sopenharmony_ci	},
208462306a36Sopenharmony_ci};
208562306a36Sopenharmony_ci
208662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_i2c_s6_clk = {
208762306a36Sopenharmony_ci	.halt_reg = 0x170ac,
208862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
208962306a36Sopenharmony_ci	.clkr = {
209062306a36Sopenharmony_ci		.enable_reg = 0x52008,
209162306a36Sopenharmony_ci		.enable_mask = BIT(16),
209262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
209362306a36Sopenharmony_ci			.name = "gcc_qupv3_i2c_s6_clk",
209462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
209562306a36Sopenharmony_ci				&gcc_qupv3_i2c_s6_clk_src.clkr.hw,
209662306a36Sopenharmony_ci			},
209762306a36Sopenharmony_ci			.num_parents = 1,
209862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
209962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
210062306a36Sopenharmony_ci		},
210162306a36Sopenharmony_ci	},
210262306a36Sopenharmony_ci};
210362306a36Sopenharmony_ci
210462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_i2c_s7_clk = {
210562306a36Sopenharmony_ci	.halt_reg = 0x170c8,
210662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
210762306a36Sopenharmony_ci	.clkr = {
210862306a36Sopenharmony_ci		.enable_reg = 0x52008,
210962306a36Sopenharmony_ci		.enable_mask = BIT(17),
211062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
211162306a36Sopenharmony_ci			.name = "gcc_qupv3_i2c_s7_clk",
211262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
211362306a36Sopenharmony_ci				&gcc_qupv3_i2c_s7_clk_src.clkr.hw,
211462306a36Sopenharmony_ci			},
211562306a36Sopenharmony_ci			.num_parents = 1,
211662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
211762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
211862306a36Sopenharmony_ci		},
211962306a36Sopenharmony_ci	},
212062306a36Sopenharmony_ci};
212162306a36Sopenharmony_ci
212262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_i2c_s8_clk = {
212362306a36Sopenharmony_ci	.halt_reg = 0x170e4,
212462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
212562306a36Sopenharmony_ci	.clkr = {
212662306a36Sopenharmony_ci		.enable_reg = 0x52010,
212762306a36Sopenharmony_ci		.enable_mask = BIT(14),
212862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
212962306a36Sopenharmony_ci			.name = "gcc_qupv3_i2c_s8_clk",
213062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
213162306a36Sopenharmony_ci				&gcc_qupv3_i2c_s8_clk_src.clkr.hw,
213262306a36Sopenharmony_ci			},
213362306a36Sopenharmony_ci			.num_parents = 1,
213462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
213562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
213662306a36Sopenharmony_ci		},
213762306a36Sopenharmony_ci	},
213862306a36Sopenharmony_ci};
213962306a36Sopenharmony_ci
214062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_i2c_s9_clk = {
214162306a36Sopenharmony_ci	.halt_reg = 0x17100,
214262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
214362306a36Sopenharmony_ci	.clkr = {
214462306a36Sopenharmony_ci		.enable_reg = 0x52010,
214562306a36Sopenharmony_ci		.enable_mask = BIT(15),
214662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
214762306a36Sopenharmony_ci			.name = "gcc_qupv3_i2c_s9_clk",
214862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
214962306a36Sopenharmony_ci				&gcc_qupv3_i2c_s9_clk_src.clkr.hw,
215062306a36Sopenharmony_ci			},
215162306a36Sopenharmony_ci			.num_parents = 1,
215262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
215362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
215462306a36Sopenharmony_ci		},
215562306a36Sopenharmony_ci	},
215662306a36Sopenharmony_ci};
215762306a36Sopenharmony_ci
215862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_i2c_s_ahb_clk = {
215962306a36Sopenharmony_ci	.halt_reg = 0x23140,
216062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
216162306a36Sopenharmony_ci	.hwcg_reg = 0x23140,
216262306a36Sopenharmony_ci	.hwcg_bit = 1,
216362306a36Sopenharmony_ci	.clkr = {
216462306a36Sopenharmony_ci		.enable_reg = 0x52008,
216562306a36Sopenharmony_ci		.enable_mask = BIT(7),
216662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
216762306a36Sopenharmony_ci			.name = "gcc_qupv3_i2c_s_ahb_clk",
216862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
216962306a36Sopenharmony_ci		},
217062306a36Sopenharmony_ci	},
217162306a36Sopenharmony_ci};
217262306a36Sopenharmony_ci
217362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
217462306a36Sopenharmony_ci	.halt_reg = 0x23294,
217562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
217662306a36Sopenharmony_ci	.clkr = {
217762306a36Sopenharmony_ci		.enable_reg = 0x52008,
217862306a36Sopenharmony_ci		.enable_mask = BIT(18),
217962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
218062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_core_2x_clk",
218162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
218262306a36Sopenharmony_ci		},
218362306a36Sopenharmony_ci	},
218462306a36Sopenharmony_ci};
218562306a36Sopenharmony_ci
218662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_clk = {
218762306a36Sopenharmony_ci	.halt_reg = 0x23284,
218862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
218962306a36Sopenharmony_ci	.clkr = {
219062306a36Sopenharmony_ci		.enable_reg = 0x52008,
219162306a36Sopenharmony_ci		.enable_mask = BIT(19),
219262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
219362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_core_clk",
219462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
219562306a36Sopenharmony_ci		},
219662306a36Sopenharmony_ci	},
219762306a36Sopenharmony_ci};
219862306a36Sopenharmony_ci
219962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s0_clk = {
220062306a36Sopenharmony_ci	.halt_reg = 0x18004,
220162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
220262306a36Sopenharmony_ci	.clkr = {
220362306a36Sopenharmony_ci		.enable_reg = 0x52008,
220462306a36Sopenharmony_ci		.enable_mask = BIT(22),
220562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
220662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s0_clk",
220762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
220862306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
220962306a36Sopenharmony_ci			},
221062306a36Sopenharmony_ci			.num_parents = 1,
221162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
221262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
221362306a36Sopenharmony_ci		},
221462306a36Sopenharmony_ci	},
221562306a36Sopenharmony_ci};
221662306a36Sopenharmony_ci
221762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s1_clk = {
221862306a36Sopenharmony_ci	.halt_reg = 0x1813c,
221962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
222062306a36Sopenharmony_ci	.clkr = {
222162306a36Sopenharmony_ci		.enable_reg = 0x52008,
222262306a36Sopenharmony_ci		.enable_mask = BIT(23),
222362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
222462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s1_clk",
222562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
222662306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
222762306a36Sopenharmony_ci			},
222862306a36Sopenharmony_ci			.num_parents = 1,
222962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
223062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
223162306a36Sopenharmony_ci		},
223262306a36Sopenharmony_ci	},
223362306a36Sopenharmony_ci};
223462306a36Sopenharmony_ci
223562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s2_clk = {
223662306a36Sopenharmony_ci	.halt_reg = 0x18274,
223762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
223862306a36Sopenharmony_ci	.clkr = {
223962306a36Sopenharmony_ci		.enable_reg = 0x52008,
224062306a36Sopenharmony_ci		.enable_mask = BIT(24),
224162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
224262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s2_clk",
224362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
224462306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
224562306a36Sopenharmony_ci			},
224662306a36Sopenharmony_ci			.num_parents = 1,
224762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
224862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
224962306a36Sopenharmony_ci		},
225062306a36Sopenharmony_ci	},
225162306a36Sopenharmony_ci};
225262306a36Sopenharmony_ci
225362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s3_clk = {
225462306a36Sopenharmony_ci	.halt_reg = 0x183ac,
225562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
225662306a36Sopenharmony_ci	.clkr = {
225762306a36Sopenharmony_ci		.enable_reg = 0x52008,
225862306a36Sopenharmony_ci		.enable_mask = BIT(25),
225962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
226062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s3_clk",
226162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
226262306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
226362306a36Sopenharmony_ci			},
226462306a36Sopenharmony_ci			.num_parents = 1,
226562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
226662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
226762306a36Sopenharmony_ci		},
226862306a36Sopenharmony_ci	},
226962306a36Sopenharmony_ci};
227062306a36Sopenharmony_ci
227162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s4_clk = {
227262306a36Sopenharmony_ci	.halt_reg = 0x184e4,
227362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
227462306a36Sopenharmony_ci	.clkr = {
227562306a36Sopenharmony_ci		.enable_reg = 0x52008,
227662306a36Sopenharmony_ci		.enable_mask = BIT(26),
227762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
227862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s4_clk",
227962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
228062306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
228162306a36Sopenharmony_ci			},
228262306a36Sopenharmony_ci			.num_parents = 1,
228362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
228462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
228562306a36Sopenharmony_ci		},
228662306a36Sopenharmony_ci	},
228762306a36Sopenharmony_ci};
228862306a36Sopenharmony_ci
228962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s5_clk = {
229062306a36Sopenharmony_ci	.halt_reg = 0x1861c,
229162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
229262306a36Sopenharmony_ci	.clkr = {
229362306a36Sopenharmony_ci		.enable_reg = 0x52008,
229462306a36Sopenharmony_ci		.enable_mask = BIT(27),
229562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
229662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s5_clk",
229762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
229862306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
229962306a36Sopenharmony_ci			},
230062306a36Sopenharmony_ci			.num_parents = 1,
230162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
230262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
230362306a36Sopenharmony_ci		},
230462306a36Sopenharmony_ci	},
230562306a36Sopenharmony_ci};
230662306a36Sopenharmony_ci
230762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s6_clk = {
230862306a36Sopenharmony_ci	.halt_reg = 0x18754,
230962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
231062306a36Sopenharmony_ci	.clkr = {
231162306a36Sopenharmony_ci		.enable_reg = 0x52008,
231262306a36Sopenharmony_ci		.enable_mask = BIT(28),
231362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
231462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s6_clk",
231562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
231662306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s6_clk_src.clkr.hw,
231762306a36Sopenharmony_ci			},
231862306a36Sopenharmony_ci			.num_parents = 1,
231962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
232062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
232162306a36Sopenharmony_ci		},
232262306a36Sopenharmony_ci	},
232362306a36Sopenharmony_ci};
232462306a36Sopenharmony_ci
232562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s7_clk = {
232662306a36Sopenharmony_ci	.halt_reg = 0x1888c,
232762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
232862306a36Sopenharmony_ci	.clkr = {
232962306a36Sopenharmony_ci		.enable_reg = 0x52010,
233062306a36Sopenharmony_ci		.enable_mask = BIT(16),
233162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
233262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s7_clk",
233362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
233462306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s7_clk_src.clkr.hw,
233562306a36Sopenharmony_ci			},
233662306a36Sopenharmony_ci			.num_parents = 1,
233762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
233862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
233962306a36Sopenharmony_ci		},
234062306a36Sopenharmony_ci	},
234162306a36Sopenharmony_ci};
234262306a36Sopenharmony_ci
234362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_core_2x_clk = {
234462306a36Sopenharmony_ci	.halt_reg = 0x23004,
234562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
234662306a36Sopenharmony_ci	.clkr = {
234762306a36Sopenharmony_ci		.enable_reg = 0x52010,
234862306a36Sopenharmony_ci		.enable_mask = BIT(3),
234962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
235062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_core_2x_clk",
235162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
235262306a36Sopenharmony_ci		},
235362306a36Sopenharmony_ci	},
235462306a36Sopenharmony_ci};
235562306a36Sopenharmony_ci
235662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_core_clk = {
235762306a36Sopenharmony_ci	.halt_reg = 0x233d4,
235862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
235962306a36Sopenharmony_ci	.clkr = {
236062306a36Sopenharmony_ci		.enable_reg = 0x52010,
236162306a36Sopenharmony_ci		.enable_mask = BIT(0),
236262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
236362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_core_clk",
236462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
236562306a36Sopenharmony_ci		},
236662306a36Sopenharmony_ci	},
236762306a36Sopenharmony_ci};
236862306a36Sopenharmony_ci
236962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s0_clk = {
237062306a36Sopenharmony_ci	.halt_reg = 0x1e004,
237162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
237262306a36Sopenharmony_ci	.clkr = {
237362306a36Sopenharmony_ci		.enable_reg = 0x52010,
237462306a36Sopenharmony_ci		.enable_mask = BIT(4),
237562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
237662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s0_clk",
237762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
237862306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s0_clk_src.clkr.hw,
237962306a36Sopenharmony_ci			},
238062306a36Sopenharmony_ci			.num_parents = 1,
238162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
238262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
238362306a36Sopenharmony_ci		},
238462306a36Sopenharmony_ci	},
238562306a36Sopenharmony_ci};
238662306a36Sopenharmony_ci
238762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s1_clk = {
238862306a36Sopenharmony_ci	.halt_reg = 0x1e13c,
238962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
239062306a36Sopenharmony_ci	.clkr = {
239162306a36Sopenharmony_ci		.enable_reg = 0x52010,
239262306a36Sopenharmony_ci		.enable_mask = BIT(5),
239362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
239462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s1_clk",
239562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
239662306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s1_clk_src.clkr.hw,
239762306a36Sopenharmony_ci			},
239862306a36Sopenharmony_ci			.num_parents = 1,
239962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
240062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
240162306a36Sopenharmony_ci		},
240262306a36Sopenharmony_ci	},
240362306a36Sopenharmony_ci};
240462306a36Sopenharmony_ci
240562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s2_clk = {
240662306a36Sopenharmony_ci	.halt_reg = 0x1e274,
240762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
240862306a36Sopenharmony_ci	.clkr = {
240962306a36Sopenharmony_ci		.enable_reg = 0x52010,
241062306a36Sopenharmony_ci		.enable_mask = BIT(6),
241162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
241262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s2_clk",
241362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
241462306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s2_clk_src.clkr.hw,
241562306a36Sopenharmony_ci			},
241662306a36Sopenharmony_ci			.num_parents = 1,
241762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
241862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
241962306a36Sopenharmony_ci		},
242062306a36Sopenharmony_ci	},
242162306a36Sopenharmony_ci};
242262306a36Sopenharmony_ci
242362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s3_clk = {
242462306a36Sopenharmony_ci	.halt_reg = 0x1e3ac,
242562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
242662306a36Sopenharmony_ci	.clkr = {
242762306a36Sopenharmony_ci		.enable_reg = 0x52010,
242862306a36Sopenharmony_ci		.enable_mask = BIT(7),
242962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
243062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s3_clk",
243162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
243262306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s3_clk_src.clkr.hw,
243362306a36Sopenharmony_ci			},
243462306a36Sopenharmony_ci			.num_parents = 1,
243562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
243662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
243762306a36Sopenharmony_ci		},
243862306a36Sopenharmony_ci	},
243962306a36Sopenharmony_ci};
244062306a36Sopenharmony_ci
244162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s4_clk = {
244262306a36Sopenharmony_ci	.halt_reg = 0x1e4e4,
244362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
244462306a36Sopenharmony_ci	.clkr = {
244562306a36Sopenharmony_ci		.enable_reg = 0x52010,
244662306a36Sopenharmony_ci		.enable_mask = BIT(8),
244762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
244862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s4_clk",
244962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
245062306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s4_clk_src.clkr.hw,
245162306a36Sopenharmony_ci			},
245262306a36Sopenharmony_ci			.num_parents = 1,
245362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
245462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
245562306a36Sopenharmony_ci		},
245662306a36Sopenharmony_ci	},
245762306a36Sopenharmony_ci};
245862306a36Sopenharmony_ci
245962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s5_clk = {
246062306a36Sopenharmony_ci	.halt_reg = 0x1e61c,
246162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
246262306a36Sopenharmony_ci	.clkr = {
246362306a36Sopenharmony_ci		.enable_reg = 0x52010,
246462306a36Sopenharmony_ci		.enable_mask = BIT(9),
246562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
246662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s5_clk",
246762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
246862306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s5_clk_src.clkr.hw,
246962306a36Sopenharmony_ci			},
247062306a36Sopenharmony_ci			.num_parents = 1,
247162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
247262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
247362306a36Sopenharmony_ci		},
247462306a36Sopenharmony_ci	},
247562306a36Sopenharmony_ci};
247662306a36Sopenharmony_ci
247762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s6_clk = {
247862306a36Sopenharmony_ci	.halt_reg = 0x1e754,
247962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
248062306a36Sopenharmony_ci	.clkr = {
248162306a36Sopenharmony_ci		.enable_reg = 0x52010,
248262306a36Sopenharmony_ci		.enable_mask = BIT(10),
248362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
248462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s6_clk",
248562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
248662306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s6_clk_src.clkr.hw,
248762306a36Sopenharmony_ci			},
248862306a36Sopenharmony_ci			.num_parents = 1,
248962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
249062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
249162306a36Sopenharmony_ci		},
249262306a36Sopenharmony_ci	},
249362306a36Sopenharmony_ci};
249462306a36Sopenharmony_ci
249562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s7_clk = {
249662306a36Sopenharmony_ci	.halt_reg = 0x1e88c,
249762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
249862306a36Sopenharmony_ci	.clkr = {
249962306a36Sopenharmony_ci		.enable_reg = 0x52010,
250062306a36Sopenharmony_ci		.enable_mask = BIT(17),
250162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
250262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s7_clk",
250362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
250462306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s7_clk_src.clkr.hw,
250562306a36Sopenharmony_ci			},
250662306a36Sopenharmony_ci			.num_parents = 1,
250762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
250862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
250962306a36Sopenharmony_ci		},
251062306a36Sopenharmony_ci	},
251162306a36Sopenharmony_ci};
251262306a36Sopenharmony_ci
251362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
251462306a36Sopenharmony_ci	.halt_reg = 0x2327c,
251562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
251662306a36Sopenharmony_ci	.hwcg_reg = 0x2327c,
251762306a36Sopenharmony_ci	.hwcg_bit = 1,
251862306a36Sopenharmony_ci	.clkr = {
251962306a36Sopenharmony_ci		.enable_reg = 0x52008,
252062306a36Sopenharmony_ci		.enable_mask = BIT(20),
252162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
252262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_1_m_ahb_clk",
252362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
252462306a36Sopenharmony_ci		},
252562306a36Sopenharmony_ci	},
252662306a36Sopenharmony_ci};
252762306a36Sopenharmony_ci
252862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
252962306a36Sopenharmony_ci	.halt_reg = 0x23280,
253062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
253162306a36Sopenharmony_ci	.hwcg_reg = 0x23280,
253262306a36Sopenharmony_ci	.hwcg_bit = 1,
253362306a36Sopenharmony_ci	.clkr = {
253462306a36Sopenharmony_ci		.enable_reg = 0x52008,
253562306a36Sopenharmony_ci		.enable_mask = BIT(21),
253662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
253762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_1_s_ahb_clk",
253862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
253962306a36Sopenharmony_ci		},
254062306a36Sopenharmony_ci	},
254162306a36Sopenharmony_ci};
254262306a36Sopenharmony_ci
254362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
254462306a36Sopenharmony_ci	.halt_reg = 0x233cc,
254562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
254662306a36Sopenharmony_ci	.hwcg_reg = 0x233cc,
254762306a36Sopenharmony_ci	.hwcg_bit = 1,
254862306a36Sopenharmony_ci	.clkr = {
254962306a36Sopenharmony_ci		.enable_reg = 0x52010,
255062306a36Sopenharmony_ci		.enable_mask = BIT(2),
255162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
255262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_2_m_ahb_clk",
255362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
255462306a36Sopenharmony_ci		},
255562306a36Sopenharmony_ci	},
255662306a36Sopenharmony_ci};
255762306a36Sopenharmony_ci
255862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
255962306a36Sopenharmony_ci	.halt_reg = 0x233d0,
256062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
256162306a36Sopenharmony_ci	.hwcg_reg = 0x233d0,
256262306a36Sopenharmony_ci	.hwcg_bit = 1,
256362306a36Sopenharmony_ci	.clkr = {
256462306a36Sopenharmony_ci		.enable_reg = 0x52010,
256562306a36Sopenharmony_ci		.enable_mask = BIT(1),
256662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
256762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_2_s_ahb_clk",
256862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
256962306a36Sopenharmony_ci		},
257062306a36Sopenharmony_ci	},
257162306a36Sopenharmony_ci};
257262306a36Sopenharmony_ci
257362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
257462306a36Sopenharmony_ci	.halt_reg = 0x14010,
257562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
257662306a36Sopenharmony_ci	.clkr = {
257762306a36Sopenharmony_ci		.enable_reg = 0x14010,
257862306a36Sopenharmony_ci		.enable_mask = BIT(0),
257962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
258062306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
258162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
258262306a36Sopenharmony_ci		},
258362306a36Sopenharmony_ci	},
258462306a36Sopenharmony_ci};
258562306a36Sopenharmony_ci
258662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
258762306a36Sopenharmony_ci	.halt_reg = 0x14004,
258862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
258962306a36Sopenharmony_ci	.clkr = {
259062306a36Sopenharmony_ci		.enable_reg = 0x14004,
259162306a36Sopenharmony_ci		.enable_mask = BIT(0),
259262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
259362306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
259462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
259562306a36Sopenharmony_ci				&gcc_sdcc2_apps_clk_src.clkr.hw,
259662306a36Sopenharmony_ci			},
259762306a36Sopenharmony_ci			.num_parents = 1,
259862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
259962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
260062306a36Sopenharmony_ci		},
260162306a36Sopenharmony_ci	},
260262306a36Sopenharmony_ci};
260362306a36Sopenharmony_ci
260462306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_ahb_clk = {
260562306a36Sopenharmony_ci	.halt_reg = 0x16010,
260662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
260762306a36Sopenharmony_ci	.clkr = {
260862306a36Sopenharmony_ci		.enable_reg = 0x16010,
260962306a36Sopenharmony_ci		.enable_mask = BIT(0),
261062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
261162306a36Sopenharmony_ci			.name = "gcc_sdcc4_ahb_clk",
261262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
261362306a36Sopenharmony_ci		},
261462306a36Sopenharmony_ci	},
261562306a36Sopenharmony_ci};
261662306a36Sopenharmony_ci
261762306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_apps_clk = {
261862306a36Sopenharmony_ci	.halt_reg = 0x16004,
261962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
262062306a36Sopenharmony_ci	.clkr = {
262162306a36Sopenharmony_ci		.enable_reg = 0x16004,
262262306a36Sopenharmony_ci		.enable_mask = BIT(0),
262362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
262462306a36Sopenharmony_ci			.name = "gcc_sdcc4_apps_clk",
262562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
262662306a36Sopenharmony_ci				&gcc_sdcc4_apps_clk_src.clkr.hw,
262762306a36Sopenharmony_ci			},
262862306a36Sopenharmony_ci			.num_parents = 1,
262962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
263062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
263162306a36Sopenharmony_ci		},
263262306a36Sopenharmony_ci	},
263362306a36Sopenharmony_ci};
263462306a36Sopenharmony_ci
263562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ahb_clk = {
263662306a36Sopenharmony_ci	.halt_reg = 0x77024,
263762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
263862306a36Sopenharmony_ci	.hwcg_reg = 0x77024,
263962306a36Sopenharmony_ci	.hwcg_bit = 1,
264062306a36Sopenharmony_ci	.clkr = {
264162306a36Sopenharmony_ci		.enable_reg = 0x77024,
264262306a36Sopenharmony_ci		.enable_mask = BIT(0),
264362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
264462306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ahb_clk",
264562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
264662306a36Sopenharmony_ci		},
264762306a36Sopenharmony_ci	},
264862306a36Sopenharmony_ci};
264962306a36Sopenharmony_ci
265062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_clk = {
265162306a36Sopenharmony_ci	.halt_reg = 0x77018,
265262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
265362306a36Sopenharmony_ci	.hwcg_reg = 0x77018,
265462306a36Sopenharmony_ci	.hwcg_bit = 1,
265562306a36Sopenharmony_ci	.clkr = {
265662306a36Sopenharmony_ci		.enable_reg = 0x77018,
265762306a36Sopenharmony_ci		.enable_mask = BIT(0),
265862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
265962306a36Sopenharmony_ci			.name = "gcc_ufs_phy_axi_clk",
266062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
266162306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
266262306a36Sopenharmony_ci			},
266362306a36Sopenharmony_ci			.num_parents = 1,
266462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
266562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
266662306a36Sopenharmony_ci		},
266762306a36Sopenharmony_ci	},
266862306a36Sopenharmony_ci};
266962306a36Sopenharmony_ci
267062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
267162306a36Sopenharmony_ci	.halt_reg = 0x77018,
267262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
267362306a36Sopenharmony_ci	.hwcg_reg = 0x77018,
267462306a36Sopenharmony_ci	.hwcg_bit = 1,
267562306a36Sopenharmony_ci	.clkr = {
267662306a36Sopenharmony_ci		.enable_reg = 0x77018,
267762306a36Sopenharmony_ci		.enable_mask = BIT(1),
267862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
267962306a36Sopenharmony_ci			.name = "gcc_ufs_phy_axi_hw_ctl_clk",
268062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
268162306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
268262306a36Sopenharmony_ci			},
268362306a36Sopenharmony_ci			.num_parents = 1,
268462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
268562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
268662306a36Sopenharmony_ci		},
268762306a36Sopenharmony_ci	},
268862306a36Sopenharmony_ci};
268962306a36Sopenharmony_ci
269062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_clk = {
269162306a36Sopenharmony_ci	.halt_reg = 0x77074,
269262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
269362306a36Sopenharmony_ci	.hwcg_reg = 0x77074,
269462306a36Sopenharmony_ci	.hwcg_bit = 1,
269562306a36Sopenharmony_ci	.clkr = {
269662306a36Sopenharmony_ci		.enable_reg = 0x77074,
269762306a36Sopenharmony_ci		.enable_mask = BIT(0),
269862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
269962306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ice_core_clk",
270062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
270162306a36Sopenharmony_ci				&gcc_ufs_phy_ice_core_clk_src.clkr.hw,
270262306a36Sopenharmony_ci			},
270362306a36Sopenharmony_ci			.num_parents = 1,
270462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
270562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
270662306a36Sopenharmony_ci		},
270762306a36Sopenharmony_ci	},
270862306a36Sopenharmony_ci};
270962306a36Sopenharmony_ci
271062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
271162306a36Sopenharmony_ci	.halt_reg = 0x77074,
271262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
271362306a36Sopenharmony_ci	.hwcg_reg = 0x77074,
271462306a36Sopenharmony_ci	.hwcg_bit = 1,
271562306a36Sopenharmony_ci	.clkr = {
271662306a36Sopenharmony_ci		.enable_reg = 0x77074,
271762306a36Sopenharmony_ci		.enable_mask = BIT(1),
271862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
271962306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
272062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
272162306a36Sopenharmony_ci				&gcc_ufs_phy_ice_core_clk_src.clkr.hw,
272262306a36Sopenharmony_ci			},
272362306a36Sopenharmony_ci			.num_parents = 1,
272462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
272562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
272662306a36Sopenharmony_ci		},
272762306a36Sopenharmony_ci	},
272862306a36Sopenharmony_ci};
272962306a36Sopenharmony_ci
273062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_clk = {
273162306a36Sopenharmony_ci	.halt_reg = 0x770b0,
273262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
273362306a36Sopenharmony_ci	.hwcg_reg = 0x770b0,
273462306a36Sopenharmony_ci	.hwcg_bit = 1,
273562306a36Sopenharmony_ci	.clkr = {
273662306a36Sopenharmony_ci		.enable_reg = 0x770b0,
273762306a36Sopenharmony_ci		.enable_mask = BIT(0),
273862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
273962306a36Sopenharmony_ci			.name = "gcc_ufs_phy_phy_aux_clk",
274062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
274162306a36Sopenharmony_ci				&gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
274262306a36Sopenharmony_ci			},
274362306a36Sopenharmony_ci			.num_parents = 1,
274462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
274562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
274662306a36Sopenharmony_ci		},
274762306a36Sopenharmony_ci	},
274862306a36Sopenharmony_ci};
274962306a36Sopenharmony_ci
275062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
275162306a36Sopenharmony_ci	.halt_reg = 0x770b0,
275262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
275362306a36Sopenharmony_ci	.hwcg_reg = 0x770b0,
275462306a36Sopenharmony_ci	.hwcg_bit = 1,
275562306a36Sopenharmony_ci	.clkr = {
275662306a36Sopenharmony_ci		.enable_reg = 0x770b0,
275762306a36Sopenharmony_ci		.enable_mask = BIT(1),
275862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
275962306a36Sopenharmony_ci			.name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
276062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
276162306a36Sopenharmony_ci				&gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
276262306a36Sopenharmony_ci			},
276362306a36Sopenharmony_ci			.num_parents = 1,
276462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
276562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
276662306a36Sopenharmony_ci		},
276762306a36Sopenharmony_ci	},
276862306a36Sopenharmony_ci};
276962306a36Sopenharmony_ci
277062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
277162306a36Sopenharmony_ci	.halt_reg = 0x7702c,
277262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
277362306a36Sopenharmony_ci	.clkr = {
277462306a36Sopenharmony_ci		.enable_reg = 0x7702c,
277562306a36Sopenharmony_ci		.enable_mask = BIT(0),
277662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
277762306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_0_clk",
277862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
277962306a36Sopenharmony_ci				&gcc_ufs_phy_rx_symbol_0_clk_src.clkr.hw,
278062306a36Sopenharmony_ci			},
278162306a36Sopenharmony_ci			.num_parents = 1,
278262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
278362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
278462306a36Sopenharmony_ci		},
278562306a36Sopenharmony_ci	},
278662306a36Sopenharmony_ci};
278762306a36Sopenharmony_ci
278862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
278962306a36Sopenharmony_ci	.halt_reg = 0x770cc,
279062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
279162306a36Sopenharmony_ci	.clkr = {
279262306a36Sopenharmony_ci		.enable_reg = 0x770cc,
279362306a36Sopenharmony_ci		.enable_mask = BIT(0),
279462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
279562306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_1_clk",
279662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
279762306a36Sopenharmony_ci				&gcc_ufs_phy_rx_symbol_1_clk_src.clkr.hw,
279862306a36Sopenharmony_ci			},
279962306a36Sopenharmony_ci			.num_parents = 1,
280062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
280162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
280262306a36Sopenharmony_ci		},
280362306a36Sopenharmony_ci	},
280462306a36Sopenharmony_ci};
280562306a36Sopenharmony_ci
280662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
280762306a36Sopenharmony_ci	.halt_reg = 0x77028,
280862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
280962306a36Sopenharmony_ci	.clkr = {
281062306a36Sopenharmony_ci		.enable_reg = 0x77028,
281162306a36Sopenharmony_ci		.enable_mask = BIT(0),
281262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
281362306a36Sopenharmony_ci			.name = "gcc_ufs_phy_tx_symbol_0_clk",
281462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
281562306a36Sopenharmony_ci				&gcc_ufs_phy_tx_symbol_0_clk_src.clkr.hw,
281662306a36Sopenharmony_ci			},
281762306a36Sopenharmony_ci			.num_parents = 1,
281862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
281962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
282062306a36Sopenharmony_ci		},
282162306a36Sopenharmony_ci	},
282262306a36Sopenharmony_ci};
282362306a36Sopenharmony_ci
282462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_clk = {
282562306a36Sopenharmony_ci	.halt_reg = 0x77068,
282662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
282762306a36Sopenharmony_ci	.hwcg_reg = 0x77068,
282862306a36Sopenharmony_ci	.hwcg_bit = 1,
282962306a36Sopenharmony_ci	.clkr = {
283062306a36Sopenharmony_ci		.enable_reg = 0x77068,
283162306a36Sopenharmony_ci		.enable_mask = BIT(0),
283262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
283362306a36Sopenharmony_ci			.name = "gcc_ufs_phy_unipro_core_clk",
283462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
283562306a36Sopenharmony_ci				&gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
283662306a36Sopenharmony_ci			},
283762306a36Sopenharmony_ci			.num_parents = 1,
283862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
283962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
284062306a36Sopenharmony_ci		},
284162306a36Sopenharmony_ci	},
284262306a36Sopenharmony_ci};
284362306a36Sopenharmony_ci
284462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
284562306a36Sopenharmony_ci	.halt_reg = 0x77068,
284662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
284762306a36Sopenharmony_ci	.hwcg_reg = 0x77068,
284862306a36Sopenharmony_ci	.hwcg_bit = 1,
284962306a36Sopenharmony_ci	.clkr = {
285062306a36Sopenharmony_ci		.enable_reg = 0x77068,
285162306a36Sopenharmony_ci		.enable_mask = BIT(1),
285262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
285362306a36Sopenharmony_ci			.name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
285462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
285562306a36Sopenharmony_ci				&gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
285662306a36Sopenharmony_ci			},
285762306a36Sopenharmony_ci			.num_parents = 1,
285862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
285962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
286062306a36Sopenharmony_ci		},
286162306a36Sopenharmony_ci	},
286262306a36Sopenharmony_ci};
286362306a36Sopenharmony_ci
286462306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk = {
286562306a36Sopenharmony_ci	.halt_reg = 0x39018,
286662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
286762306a36Sopenharmony_ci	.clkr = {
286862306a36Sopenharmony_ci		.enable_reg = 0x39018,
286962306a36Sopenharmony_ci		.enable_mask = BIT(0),
287062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
287162306a36Sopenharmony_ci			.name = "gcc_usb30_prim_master_clk",
287262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
287362306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
287462306a36Sopenharmony_ci			},
287562306a36Sopenharmony_ci			.num_parents = 1,
287662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
287762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
287862306a36Sopenharmony_ci		},
287962306a36Sopenharmony_ci	},
288062306a36Sopenharmony_ci};
288162306a36Sopenharmony_ci
288262306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
288362306a36Sopenharmony_ci	.halt_reg = 0x39028,
288462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
288562306a36Sopenharmony_ci	.clkr = {
288662306a36Sopenharmony_ci		.enable_reg = 0x39028,
288762306a36Sopenharmony_ci		.enable_mask = BIT(0),
288862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
288962306a36Sopenharmony_ci			.name = "gcc_usb30_prim_mock_utmi_clk",
289062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
289162306a36Sopenharmony_ci				&gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
289262306a36Sopenharmony_ci			},
289362306a36Sopenharmony_ci			.num_parents = 1,
289462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
289562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
289662306a36Sopenharmony_ci		},
289762306a36Sopenharmony_ci	},
289862306a36Sopenharmony_ci};
289962306a36Sopenharmony_ci
290062306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_sleep_clk = {
290162306a36Sopenharmony_ci	.halt_reg = 0x39024,
290262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
290362306a36Sopenharmony_ci	.clkr = {
290462306a36Sopenharmony_ci		.enable_reg = 0x39024,
290562306a36Sopenharmony_ci		.enable_mask = BIT(0),
290662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
290762306a36Sopenharmony_ci			.name = "gcc_usb30_prim_sleep_clk",
290862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
290962306a36Sopenharmony_ci		},
291062306a36Sopenharmony_ci	},
291162306a36Sopenharmony_ci};
291262306a36Sopenharmony_ci
291362306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_aux_clk = {
291462306a36Sopenharmony_ci	.halt_reg = 0x39060,
291562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
291662306a36Sopenharmony_ci	.clkr = {
291762306a36Sopenharmony_ci		.enable_reg = 0x39060,
291862306a36Sopenharmony_ci		.enable_mask = BIT(0),
291962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
292062306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_aux_clk",
292162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
292262306a36Sopenharmony_ci				&gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
292362306a36Sopenharmony_ci			},
292462306a36Sopenharmony_ci			.num_parents = 1,
292562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
292662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
292762306a36Sopenharmony_ci		},
292862306a36Sopenharmony_ci	},
292962306a36Sopenharmony_ci};
293062306a36Sopenharmony_ci
293162306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
293262306a36Sopenharmony_ci	.halt_reg = 0x39064,
293362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
293462306a36Sopenharmony_ci	.clkr = {
293562306a36Sopenharmony_ci		.enable_reg = 0x39064,
293662306a36Sopenharmony_ci		.enable_mask = BIT(0),
293762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
293862306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_com_aux_clk",
293962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
294062306a36Sopenharmony_ci				&gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
294162306a36Sopenharmony_ci			},
294262306a36Sopenharmony_ci			.num_parents = 1,
294362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
294462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
294562306a36Sopenharmony_ci		},
294662306a36Sopenharmony_ci	},
294762306a36Sopenharmony_ci};
294862306a36Sopenharmony_ci
294962306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
295062306a36Sopenharmony_ci	.halt_reg = 0x39068,
295162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
295262306a36Sopenharmony_ci	.hwcg_reg = 0x39068,
295362306a36Sopenharmony_ci	.hwcg_bit = 1,
295462306a36Sopenharmony_ci	.clkr = {
295562306a36Sopenharmony_ci		.enable_reg = 0x39068,
295662306a36Sopenharmony_ci		.enable_mask = BIT(0),
295762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
295862306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_pipe_clk",
295962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
296062306a36Sopenharmony_ci				&gcc_usb3_prim_phy_pipe_clk_src.clkr.hw,
296162306a36Sopenharmony_ci			},
296262306a36Sopenharmony_ci			.num_parents = 1,
296362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
296462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
296562306a36Sopenharmony_ci		},
296662306a36Sopenharmony_ci	},
296762306a36Sopenharmony_ci};
296862306a36Sopenharmony_ci
296962306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi0_clk = {
297062306a36Sopenharmony_ci	.halt_reg = 0x32018,
297162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
297262306a36Sopenharmony_ci	.hwcg_reg = 0x32018,
297362306a36Sopenharmony_ci	.hwcg_bit = 1,
297462306a36Sopenharmony_ci	.clkr = {
297562306a36Sopenharmony_ci		.enable_reg = 0x32018,
297662306a36Sopenharmony_ci		.enable_mask = BIT(0),
297762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
297862306a36Sopenharmony_ci			.name = "gcc_video_axi0_clk",
297962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
298062306a36Sopenharmony_ci		},
298162306a36Sopenharmony_ci	},
298262306a36Sopenharmony_ci};
298362306a36Sopenharmony_ci
298462306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi1_clk = {
298562306a36Sopenharmony_ci	.halt_reg = 0x32024,
298662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
298762306a36Sopenharmony_ci	.hwcg_reg = 0x32024,
298862306a36Sopenharmony_ci	.hwcg_bit = 1,
298962306a36Sopenharmony_ci	.clkr = {
299062306a36Sopenharmony_ci		.enable_reg = 0x32024,
299162306a36Sopenharmony_ci		.enable_mask = BIT(0),
299262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
299362306a36Sopenharmony_ci			.name = "gcc_video_axi1_clk",
299462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
299562306a36Sopenharmony_ci		},
299662306a36Sopenharmony_ci	},
299762306a36Sopenharmony_ci};
299862306a36Sopenharmony_ci
299962306a36Sopenharmony_cistatic struct gdsc pcie_0_gdsc = {
300062306a36Sopenharmony_ci	.gdscr = 0x6b004,
300162306a36Sopenharmony_ci	.collapse_ctrl = 0x52020,
300262306a36Sopenharmony_ci	.collapse_mask = BIT(0),
300362306a36Sopenharmony_ci	.pd = {
300462306a36Sopenharmony_ci		.name = "pcie_0_gdsc",
300562306a36Sopenharmony_ci	},
300662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
300762306a36Sopenharmony_ci	.flags = VOTABLE | POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
300862306a36Sopenharmony_ci};
300962306a36Sopenharmony_ci
301062306a36Sopenharmony_cistatic struct gdsc pcie_0_phy_gdsc = {
301162306a36Sopenharmony_ci	.gdscr = 0x6c000,
301262306a36Sopenharmony_ci	.collapse_ctrl = 0x52020,
301362306a36Sopenharmony_ci	.collapse_mask = BIT(3),
301462306a36Sopenharmony_ci	.pd = {
301562306a36Sopenharmony_ci		.name = "pcie_0_phy_gdsc",
301662306a36Sopenharmony_ci	},
301762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
301862306a36Sopenharmony_ci	.flags = VOTABLE | POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
301962306a36Sopenharmony_ci};
302062306a36Sopenharmony_ci
302162306a36Sopenharmony_cistatic struct gdsc pcie_1_gdsc = {
302262306a36Sopenharmony_ci	.gdscr = 0x8d004,
302362306a36Sopenharmony_ci	.collapse_ctrl = 0x52020,
302462306a36Sopenharmony_ci	.collapse_mask = BIT(1),
302562306a36Sopenharmony_ci	.pd = {
302662306a36Sopenharmony_ci		.name = "pcie_1_gdsc",
302762306a36Sopenharmony_ci	},
302862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
302962306a36Sopenharmony_ci	.flags = VOTABLE | POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
303062306a36Sopenharmony_ci};
303162306a36Sopenharmony_ci
303262306a36Sopenharmony_cistatic struct gdsc pcie_1_phy_gdsc = {
303362306a36Sopenharmony_ci	.gdscr = 0x8e000,
303462306a36Sopenharmony_ci	.collapse_ctrl = 0x52020,
303562306a36Sopenharmony_ci	.collapse_mask = BIT(4),
303662306a36Sopenharmony_ci	.pd = {
303762306a36Sopenharmony_ci		.name = "pcie_1_phy_gdsc",
303862306a36Sopenharmony_ci	},
303962306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
304062306a36Sopenharmony_ci	.flags = VOTABLE | POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
304162306a36Sopenharmony_ci};
304262306a36Sopenharmony_ci
304362306a36Sopenharmony_cistatic struct gdsc ufs_phy_gdsc = {
304462306a36Sopenharmony_ci	.gdscr = 0x77004,
304562306a36Sopenharmony_ci	.pd = {
304662306a36Sopenharmony_ci		.name = "ufs_phy_gdsc",
304762306a36Sopenharmony_ci	},
304862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
304962306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
305062306a36Sopenharmony_ci};
305162306a36Sopenharmony_ci
305262306a36Sopenharmony_cistatic struct gdsc ufs_mem_phy_gdsc = {
305362306a36Sopenharmony_ci	.gdscr = 0x9e000,
305462306a36Sopenharmony_ci	.pd = {
305562306a36Sopenharmony_ci		.name = "ufs_mem_phy_gdsc",
305662306a36Sopenharmony_ci	},
305762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
305862306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
305962306a36Sopenharmony_ci};
306062306a36Sopenharmony_ci
306162306a36Sopenharmony_cistatic struct gdsc usb30_prim_gdsc = {
306262306a36Sopenharmony_ci	.gdscr = 0x39004,
306362306a36Sopenharmony_ci	.pd = {
306462306a36Sopenharmony_ci		.name = "usb30_prim_gdsc",
306562306a36Sopenharmony_ci	},
306662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
306762306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
306862306a36Sopenharmony_ci};
306962306a36Sopenharmony_ci
307062306a36Sopenharmony_cistatic struct gdsc usb3_phy_gdsc = {
307162306a36Sopenharmony_ci	.gdscr = 0x50018,
307262306a36Sopenharmony_ci	.pd = {
307362306a36Sopenharmony_ci		.name = "usb3_phy_gdsc",
307462306a36Sopenharmony_ci	},
307562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
307662306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
307762306a36Sopenharmony_ci};
307862306a36Sopenharmony_ci
307962306a36Sopenharmony_cistatic struct clk_regmap *gcc_sm8550_clocks[] = {
308062306a36Sopenharmony_ci	[GCC_AGGRE_NOC_PCIE_AXI_CLK] = &gcc_aggre_noc_pcie_axi_clk.clkr,
308162306a36Sopenharmony_ci	[GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
308262306a36Sopenharmony_ci	[GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
308362306a36Sopenharmony_ci	[GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
308462306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
308562306a36Sopenharmony_ci	[GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
308662306a36Sopenharmony_ci	[GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
308762306a36Sopenharmony_ci	[GCC_CFG_NOC_PCIE_ANOC_AHB_CLK] = &gcc_cfg_noc_pcie_anoc_ahb_clk.clkr,
308862306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
308962306a36Sopenharmony_ci	[GCC_CNOC_PCIE_SF_AXI_CLK] = &gcc_cnoc_pcie_sf_axi_clk.clkr,
309062306a36Sopenharmony_ci	[GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
309162306a36Sopenharmony_ci	[GCC_DDRSS_PCIE_SF_QTB_CLK] = &gcc_ddrss_pcie_sf_qtb_clk.clkr,
309262306a36Sopenharmony_ci	[GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
309362306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
309462306a36Sopenharmony_ci	[GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
309562306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
309662306a36Sopenharmony_ci	[GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
309762306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
309862306a36Sopenharmony_ci	[GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
309962306a36Sopenharmony_ci	[GCC_GPLL0] = &gcc_gpll0.clkr,
310062306a36Sopenharmony_ci	[GCC_GPLL0_OUT_EVEN] = &gcc_gpll0_out_even.clkr,
310162306a36Sopenharmony_ci	[GCC_GPLL4] = &gcc_gpll4.clkr,
310262306a36Sopenharmony_ci	[GCC_GPLL7] = &gcc_gpll7.clkr,
310362306a36Sopenharmony_ci	[GCC_GPLL9] = &gcc_gpll9.clkr,
310462306a36Sopenharmony_ci	[GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
310562306a36Sopenharmony_ci	[GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
310662306a36Sopenharmony_ci	[GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
310762306a36Sopenharmony_ci	[GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
310862306a36Sopenharmony_ci	[GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
310962306a36Sopenharmony_ci	[GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
311062306a36Sopenharmony_ci	[GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
311162306a36Sopenharmony_ci	[GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
311262306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_RCHNG_CLK] = &gcc_pcie_0_phy_rchng_clk.clkr,
311362306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_RCHNG_CLK_SRC] = &gcc_pcie_0_phy_rchng_clk_src.clkr,
311462306a36Sopenharmony_ci	[GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
311562306a36Sopenharmony_ci	[GCC_PCIE_0_PIPE_CLK_SRC] = &gcc_pcie_0_pipe_clk_src.clkr,
311662306a36Sopenharmony_ci	[GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
311762306a36Sopenharmony_ci	[GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
311862306a36Sopenharmony_ci	[GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
311962306a36Sopenharmony_ci	[GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
312062306a36Sopenharmony_ci	[GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
312162306a36Sopenharmony_ci	[GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
312262306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_AUX_CLK] = &gcc_pcie_1_phy_aux_clk.clkr,
312362306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_AUX_CLK_SRC] = &gcc_pcie_1_phy_aux_clk_src.clkr,
312462306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_RCHNG_CLK] = &gcc_pcie_1_phy_rchng_clk.clkr,
312562306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr,
312662306a36Sopenharmony_ci	[GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
312762306a36Sopenharmony_ci	[GCC_PCIE_1_PIPE_CLK_SRC] = &gcc_pcie_1_pipe_clk_src.clkr,
312862306a36Sopenharmony_ci	[GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
312962306a36Sopenharmony_ci	[GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
313062306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
313162306a36Sopenharmony_ci	[GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
313262306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
313362306a36Sopenharmony_ci	[GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
313462306a36Sopenharmony_ci	[GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
313562306a36Sopenharmony_ci	[GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
313662306a36Sopenharmony_ci	[GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
313762306a36Sopenharmony_ci	[GCC_QMIP_GPU_AHB_CLK] = &gcc_qmip_gpu_ahb_clk.clkr,
313862306a36Sopenharmony_ci	[GCC_QMIP_PCIE_AHB_CLK] = &gcc_qmip_pcie_ahb_clk.clkr,
313962306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_CV_CPU_AHB_CLK] = &gcc_qmip_video_cv_cpu_ahb_clk.clkr,
314062306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
314162306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_V_CPU_AHB_CLK] = &gcc_qmip_video_v_cpu_ahb_clk.clkr,
314262306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
314362306a36Sopenharmony_ci	[GCC_QUPV3_I2C_CORE_CLK] = &gcc_qupv3_i2c_core_clk.clkr,
314462306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S0_CLK] = &gcc_qupv3_i2c_s0_clk.clkr,
314562306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S0_CLK_SRC] = &gcc_qupv3_i2c_s0_clk_src.clkr,
314662306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S1_CLK] = &gcc_qupv3_i2c_s1_clk.clkr,
314762306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S1_CLK_SRC] = &gcc_qupv3_i2c_s1_clk_src.clkr,
314862306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S2_CLK] = &gcc_qupv3_i2c_s2_clk.clkr,
314962306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S2_CLK_SRC] = &gcc_qupv3_i2c_s2_clk_src.clkr,
315062306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S3_CLK] = &gcc_qupv3_i2c_s3_clk.clkr,
315162306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S3_CLK_SRC] = &gcc_qupv3_i2c_s3_clk_src.clkr,
315262306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S4_CLK] = &gcc_qupv3_i2c_s4_clk.clkr,
315362306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S4_CLK_SRC] = &gcc_qupv3_i2c_s4_clk_src.clkr,
315462306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S5_CLK] = &gcc_qupv3_i2c_s5_clk.clkr,
315562306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S5_CLK_SRC] = &gcc_qupv3_i2c_s5_clk_src.clkr,
315662306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S6_CLK] = &gcc_qupv3_i2c_s6_clk.clkr,
315762306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S6_CLK_SRC] = &gcc_qupv3_i2c_s6_clk_src.clkr,
315862306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S7_CLK] = &gcc_qupv3_i2c_s7_clk.clkr,
315962306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S7_CLK_SRC] = &gcc_qupv3_i2c_s7_clk_src.clkr,
316062306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S8_CLK] = &gcc_qupv3_i2c_s8_clk.clkr,
316162306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S8_CLK_SRC] = &gcc_qupv3_i2c_s8_clk_src.clkr,
316262306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S9_CLK] = &gcc_qupv3_i2c_s9_clk.clkr,
316362306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S9_CLK_SRC] = &gcc_qupv3_i2c_s9_clk_src.clkr,
316462306a36Sopenharmony_ci	[GCC_QUPV3_I2C_S_AHB_CLK] = &gcc_qupv3_i2c_s_ahb_clk.clkr,
316562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
316662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
316762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
316862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
316962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
317062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
317162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
317262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
317362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
317462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
317562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
317662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
317762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
317862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
317962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
318062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
318162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
318262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
318362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_CORE_2X_CLK] = &gcc_qupv3_wrap2_core_2x_clk.clkr,
318462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_CORE_CLK] = &gcc_qupv3_wrap2_core_clk.clkr,
318562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
318662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
318762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
318862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
318962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
319062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
319162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
319262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
319362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
319462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
319562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
319662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
319762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S6_CLK] = &gcc_qupv3_wrap2_s6_clk.clkr,
319862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S6_CLK_SRC] = &gcc_qupv3_wrap2_s6_clk_src.clkr,
319962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S7_CLK] = &gcc_qupv3_wrap2_s7_clk.clkr,
320062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S7_CLK_SRC] = &gcc_qupv3_wrap2_s7_clk_src.clkr,
320162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
320262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
320362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
320462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
320562306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
320662306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
320762306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
320862306a36Sopenharmony_ci	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
320962306a36Sopenharmony_ci	[GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
321062306a36Sopenharmony_ci	[GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
321162306a36Sopenharmony_ci	[GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
321262306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
321362306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
321462306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
321562306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
321662306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
321762306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
321862306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
321962306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
322062306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
322162306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
322262306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_rx_symbol_0_clk_src.clkr,
322362306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
322462306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_phy_rx_symbol_1_clk_src.clkr,
322562306a36Sopenharmony_ci	[GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
322662306a36Sopenharmony_ci	[GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_tx_symbol_0_clk_src.clkr,
322762306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
322862306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
322962306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
323062306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
323162306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
323262306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
323362306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
323462306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
323562306a36Sopenharmony_ci	[GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
323662306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
323762306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
323862306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
323962306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
324062306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb3_prim_phy_pipe_clk_src.clkr,
324162306a36Sopenharmony_ci	[GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
324262306a36Sopenharmony_ci	[GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
324362306a36Sopenharmony_ci};
324462306a36Sopenharmony_ci
324562306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sm8550_resets[] = {
324662306a36Sopenharmony_ci	[GCC_CAMERA_BCR] = { 0x26000 },
324762306a36Sopenharmony_ci	[GCC_DISPLAY_BCR] = { 0x27000 },
324862306a36Sopenharmony_ci	[GCC_GPU_BCR] = { 0x71000 },
324962306a36Sopenharmony_ci	[GCC_PCIE_0_BCR] = { 0x6b000 },
325062306a36Sopenharmony_ci	[GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 },
325162306a36Sopenharmony_ci	[GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 },
325262306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
325362306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 },
325462306a36Sopenharmony_ci	[GCC_PCIE_1_BCR] = { 0x8d000 },
325562306a36Sopenharmony_ci	[GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 },
325662306a36Sopenharmony_ci	[GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 },
325762306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
325862306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e024 },
325962306a36Sopenharmony_ci	[GCC_PCIE_PHY_BCR] = { 0x6f000 },
326062306a36Sopenharmony_ci	[GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f00c },
326162306a36Sopenharmony_ci	[GCC_PCIE_PHY_COM_BCR] = { 0x6f010 },
326262306a36Sopenharmony_ci	[GCC_PDM_BCR] = { 0x33000 },
326362306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
326462306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 },
326562306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_I2C_BCR] = { 0x17000 },
326662306a36Sopenharmony_ci	[GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
326762306a36Sopenharmony_ci	[GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
326862306a36Sopenharmony_ci	[GCC_SDCC2_BCR] = { 0x14000 },
326962306a36Sopenharmony_ci	[GCC_SDCC4_BCR] = { 0x16000 },
327062306a36Sopenharmony_ci	[GCC_UFS_PHY_BCR] = { 0x77000 },
327162306a36Sopenharmony_ci	[GCC_USB30_PRIM_BCR] = { 0x39000 },
327262306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
327362306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
327462306a36Sopenharmony_ci	[GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
327562306a36Sopenharmony_ci	[GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
327662306a36Sopenharmony_ci	[GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
327762306a36Sopenharmony_ci	[GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
327862306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
327962306a36Sopenharmony_ci	[GCC_VIDEO_AXI0_CLK_ARES] = { 0x32018, 2 },
328062306a36Sopenharmony_ci	[GCC_VIDEO_AXI1_CLK_ARES] = { 0x32024, 2 },
328162306a36Sopenharmony_ci	[GCC_VIDEO_BCR] = { 0x32000 },
328262306a36Sopenharmony_ci};
328362306a36Sopenharmony_ci
328462306a36Sopenharmony_cistatic const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
328562306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
328662306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
328762306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
328862306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
328962306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
329062306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
329162306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
329262306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk_src),
329362306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src),
329462306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src),
329562306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src),
329662306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src),
329762306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src),
329862306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src),
329962306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s6_clk_src),
330062306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s7_clk_src),
330162306a36Sopenharmony_ci};
330262306a36Sopenharmony_ci
330362306a36Sopenharmony_cistatic struct gdsc *gcc_sm8550_gdscs[] = {
330462306a36Sopenharmony_ci	[PCIE_0_GDSC] = &pcie_0_gdsc,
330562306a36Sopenharmony_ci	[PCIE_0_PHY_GDSC] = &pcie_0_phy_gdsc,
330662306a36Sopenharmony_ci	[PCIE_1_GDSC] = &pcie_1_gdsc,
330762306a36Sopenharmony_ci	[PCIE_1_PHY_GDSC] = &pcie_1_phy_gdsc,
330862306a36Sopenharmony_ci	[UFS_PHY_GDSC] = &ufs_phy_gdsc,
330962306a36Sopenharmony_ci	[UFS_MEM_PHY_GDSC] = &ufs_mem_phy_gdsc,
331062306a36Sopenharmony_ci	[USB30_PRIM_GDSC] = &usb30_prim_gdsc,
331162306a36Sopenharmony_ci	[USB3_PHY_GDSC] = &usb3_phy_gdsc,
331262306a36Sopenharmony_ci};
331362306a36Sopenharmony_ci
331462306a36Sopenharmony_cistatic const struct regmap_config gcc_sm8550_regmap_config = {
331562306a36Sopenharmony_ci	.reg_bits = 32,
331662306a36Sopenharmony_ci	.reg_stride = 4,
331762306a36Sopenharmony_ci	.val_bits = 32,
331862306a36Sopenharmony_ci	.max_register = 0x1f41f0,
331962306a36Sopenharmony_ci	.fast_io = true,
332062306a36Sopenharmony_ci};
332162306a36Sopenharmony_ci
332262306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sm8550_desc = {
332362306a36Sopenharmony_ci	.config = &gcc_sm8550_regmap_config,
332462306a36Sopenharmony_ci	.clks = gcc_sm8550_clocks,
332562306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_sm8550_clocks),
332662306a36Sopenharmony_ci	.resets = gcc_sm8550_resets,
332762306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_sm8550_resets),
332862306a36Sopenharmony_ci	.gdscs = gcc_sm8550_gdscs,
332962306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_sm8550_gdscs),
333062306a36Sopenharmony_ci};
333162306a36Sopenharmony_ci
333262306a36Sopenharmony_cistatic const struct of_device_id gcc_sm8550_match_table[] = {
333362306a36Sopenharmony_ci	{ .compatible = "qcom,sm8550-gcc" },
333462306a36Sopenharmony_ci	{ }
333562306a36Sopenharmony_ci};
333662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sm8550_match_table);
333762306a36Sopenharmony_ci
333862306a36Sopenharmony_cistatic int gcc_sm8550_probe(struct platform_device *pdev)
333962306a36Sopenharmony_ci{
334062306a36Sopenharmony_ci	struct regmap *regmap;
334162306a36Sopenharmony_ci	int ret;
334262306a36Sopenharmony_ci
334362306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gcc_sm8550_desc);
334462306a36Sopenharmony_ci	if (IS_ERR(regmap))
334562306a36Sopenharmony_ci		return PTR_ERR(regmap);
334662306a36Sopenharmony_ci
334762306a36Sopenharmony_ci	ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
334862306a36Sopenharmony_ci				       ARRAY_SIZE(gcc_dfs_clocks));
334962306a36Sopenharmony_ci	if (ret)
335062306a36Sopenharmony_ci		return ret;
335162306a36Sopenharmony_ci
335262306a36Sopenharmony_ci	/* FORCE_MEM_CORE_ON for ufs phy ice core clocks */
335362306a36Sopenharmony_ci	regmap_update_bits(regmap, gcc_ufs_phy_ice_core_clk.halt_reg, BIT(14), BIT(14));
335462306a36Sopenharmony_ci
335562306a36Sopenharmony_ci	/*
335662306a36Sopenharmony_ci	 * Keep the critical clock always-On
335762306a36Sopenharmony_ci	 * gcc_camera_ahb_clk, gcc_camera_xo_clk, gcc_disp_ahb_clk,
335862306a36Sopenharmony_ci	 * gcc_disp_xo_clk, gcc_gpu_cfg_ahb_clk, gcc_video_ahb_clk,
335962306a36Sopenharmony_ci	 * gcc_video_xo_clk
336062306a36Sopenharmony_ci	 */
336162306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x26004, BIT(0), BIT(0));
336262306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x26028, BIT(0), BIT(0));
336362306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x27004, BIT(0), BIT(0));
336462306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x27018, BIT(0), BIT(0));
336562306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x71004, BIT(0), BIT(0));
336662306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x32004, BIT(0), BIT(0));
336762306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x32030, BIT(0), BIT(0));
336862306a36Sopenharmony_ci
336962306a36Sopenharmony_ci	/* Clear GDSC_SLEEP_ENA_VOTE to stop votes being auto-removed in sleep. */
337062306a36Sopenharmony_ci	regmap_write(regmap, 0x52024, 0x0);
337162306a36Sopenharmony_ci
337262306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gcc_sm8550_desc, regmap);
337362306a36Sopenharmony_ci}
337462306a36Sopenharmony_ci
337562306a36Sopenharmony_cistatic struct platform_driver gcc_sm8550_driver = {
337662306a36Sopenharmony_ci	.probe = gcc_sm8550_probe,
337762306a36Sopenharmony_ci	.driver = {
337862306a36Sopenharmony_ci		.name = "gcc-sm8550",
337962306a36Sopenharmony_ci		.of_match_table = gcc_sm8550_match_table,
338062306a36Sopenharmony_ci	},
338162306a36Sopenharmony_ci};
338262306a36Sopenharmony_ci
338362306a36Sopenharmony_cistatic int __init gcc_sm8550_init(void)
338462306a36Sopenharmony_ci{
338562306a36Sopenharmony_ci	return platform_driver_register(&gcc_sm8550_driver);
338662306a36Sopenharmony_ci}
338762306a36Sopenharmony_cisubsys_initcall(gcc_sm8550_init);
338862306a36Sopenharmony_ci
338962306a36Sopenharmony_cistatic void __exit gcc_sm8550_exit(void)
339062306a36Sopenharmony_ci{
339162306a36Sopenharmony_ci	platform_driver_unregister(&gcc_sm8550_driver);
339262306a36Sopenharmony_ci}
339362306a36Sopenharmony_cimodule_exit(gcc_sm8550_exit);
339462306a36Sopenharmony_ci
339562306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SM8550 Driver");
339662306a36Sopenharmony_ciMODULE_LICENSE("GPL");
3397