162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci * Copyright (c) 2021, Linaro Limited 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/of.h> 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci#include <linux/regmap.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-sm8450.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1662306a36Sopenharmony_ci#include "clk-branch.h" 1762306a36Sopenharmony_ci#include "clk-rcg.h" 1862306a36Sopenharmony_ci#include "clk-regmap.h" 1962306a36Sopenharmony_ci#include "clk-regmap-divider.h" 2062306a36Sopenharmony_ci#include "clk-regmap-mux.h" 2162306a36Sopenharmony_ci#include "clk-regmap-phy-mux.h" 2262306a36Sopenharmony_ci#include "gdsc.h" 2362306a36Sopenharmony_ci#include "reset.h" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_cienum { 2662306a36Sopenharmony_ci P_BI_TCXO, 2762306a36Sopenharmony_ci P_GCC_GPLL0_OUT_EVEN, 2862306a36Sopenharmony_ci P_GCC_GPLL0_OUT_MAIN, 2962306a36Sopenharmony_ci P_GCC_GPLL4_OUT_MAIN, 3062306a36Sopenharmony_ci P_GCC_GPLL9_OUT_MAIN, 3162306a36Sopenharmony_ci P_PCIE_1_PHY_AUX_CLK, 3262306a36Sopenharmony_ci P_SLEEP_CLK, 3362306a36Sopenharmony_ci P_UFS_PHY_RX_SYMBOL_0_CLK, 3462306a36Sopenharmony_ci P_UFS_PHY_RX_SYMBOL_1_CLK, 3562306a36Sopenharmony_ci P_UFS_PHY_TX_SYMBOL_0_CLK, 3662306a36Sopenharmony_ci P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 3762306a36Sopenharmony_ci}; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll0 = { 4062306a36Sopenharmony_ci .offset = 0x0, 4162306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO], 4262306a36Sopenharmony_ci .clkr = { 4362306a36Sopenharmony_ci .enable_reg = 0x62018, 4462306a36Sopenharmony_ci .enable_mask = BIT(0), 4562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4662306a36Sopenharmony_ci .name = "gcc_gpll0", 4762306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 4862306a36Sopenharmony_ci .fw_name = "bi_tcxo", 4962306a36Sopenharmony_ci }, 5062306a36Sopenharmony_ci .num_parents = 1, 5162306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_evo_ops, 5262306a36Sopenharmony_ci }, 5362306a36Sopenharmony_ci }, 5462306a36Sopenharmony_ci}; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gcc_gpll0_out_even[] = { 5762306a36Sopenharmony_ci { 0x1, 2 }, 5862306a36Sopenharmony_ci { } 5962306a36Sopenharmony_ci}; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gcc_gpll0_out_even = { 6262306a36Sopenharmony_ci .offset = 0x0, 6362306a36Sopenharmony_ci .post_div_shift = 10, 6462306a36Sopenharmony_ci .post_div_table = post_div_table_gcc_gpll0_out_even, 6562306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even), 6662306a36Sopenharmony_ci .width = 4, 6762306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO], 6862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 6962306a36Sopenharmony_ci .name = "gcc_gpll0_out_even", 7062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 7162306a36Sopenharmony_ci &gcc_gpll0.clkr.hw, 7262306a36Sopenharmony_ci }, 7362306a36Sopenharmony_ci .num_parents = 1, 7462306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_lucid_evo_ops, 7562306a36Sopenharmony_ci }, 7662306a36Sopenharmony_ci}; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll4 = { 7962306a36Sopenharmony_ci .offset = 0x4000, 8062306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO], 8162306a36Sopenharmony_ci .clkr = { 8262306a36Sopenharmony_ci .enable_reg = 0x62018, 8362306a36Sopenharmony_ci .enable_mask = BIT(4), 8462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8562306a36Sopenharmony_ci .name = "gcc_gpll4", 8662306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 8762306a36Sopenharmony_ci .fw_name = "bi_tcxo", 8862306a36Sopenharmony_ci }, 8962306a36Sopenharmony_ci .num_parents = 1, 9062306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_evo_ops, 9162306a36Sopenharmony_ci }, 9262306a36Sopenharmony_ci }, 9362306a36Sopenharmony_ci}; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll9 = { 9662306a36Sopenharmony_ci .offset = 0x9000, 9762306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO], 9862306a36Sopenharmony_ci .clkr = { 9962306a36Sopenharmony_ci .enable_reg = 0x62018, 10062306a36Sopenharmony_ci .enable_mask = BIT(9), 10162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10262306a36Sopenharmony_ci .name = "gcc_gpll9", 10362306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 10462306a36Sopenharmony_ci .fw_name = "bi_tcxo", 10562306a36Sopenharmony_ci }, 10662306a36Sopenharmony_ci .num_parents = 1, 10762306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_evo_ops, 10862306a36Sopenharmony_ci }, 10962306a36Sopenharmony_ci }, 11062306a36Sopenharmony_ci}; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = { 11362306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 11462306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_MAIN, 1 }, 11562306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_EVEN, 6 }, 11662306a36Sopenharmony_ci}; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0[] = { 11962306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 12062306a36Sopenharmony_ci { .hw = &gcc_gpll0.clkr.hw }, 12162306a36Sopenharmony_ci { .hw = &gcc_gpll0_out_even.clkr.hw }, 12262306a36Sopenharmony_ci}; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = { 12562306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 12662306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_MAIN, 1 }, 12762306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 12862306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_EVEN, 6 }, 12962306a36Sopenharmony_ci}; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_1[] = { 13262306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 13362306a36Sopenharmony_ci { .hw = &gcc_gpll0.clkr.hw }, 13462306a36Sopenharmony_ci { .fw_name = "sleep_clk" }, 13562306a36Sopenharmony_ci { .hw = &gcc_gpll0_out_even.clkr.hw }, 13662306a36Sopenharmony_ci}; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = { 13962306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 14062306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 14162306a36Sopenharmony_ci}; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2[] = { 14462306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 14562306a36Sopenharmony_ci { .fw_name = "sleep_clk" }, 14662306a36Sopenharmony_ci}; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = { 14962306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 15062306a36Sopenharmony_ci}; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_3[] = { 15362306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 15462306a36Sopenharmony_ci}; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = { 15762306a36Sopenharmony_ci { P_PCIE_1_PHY_AUX_CLK, 0 }, 15862306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 15962306a36Sopenharmony_ci}; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_5[] = { 16262306a36Sopenharmony_ci { .fw_name = "pcie_1_phy_aux_clk" }, 16362306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 16462306a36Sopenharmony_ci}; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_7[] = { 16762306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 16862306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_MAIN, 1 }, 16962306a36Sopenharmony_ci { P_GCC_GPLL9_OUT_MAIN, 2 }, 17062306a36Sopenharmony_ci { P_GCC_GPLL4_OUT_MAIN, 5 }, 17162306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_EVEN, 6 }, 17262306a36Sopenharmony_ci}; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_7[] = { 17562306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 17662306a36Sopenharmony_ci { .hw = &gcc_gpll0.clkr.hw }, 17762306a36Sopenharmony_ci { .hw = &gcc_gpll9.clkr.hw }, 17862306a36Sopenharmony_ci { .hw = &gcc_gpll4.clkr.hw }, 17962306a36Sopenharmony_ci { .hw = &gcc_gpll0_out_even.clkr.hw }, 18062306a36Sopenharmony_ci}; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_8[] = { 18362306a36Sopenharmony_ci { P_UFS_PHY_RX_SYMBOL_0_CLK, 0 }, 18462306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 18562306a36Sopenharmony_ci}; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_8[] = { 18862306a36Sopenharmony_ci { .fw_name = "ufs_phy_rx_symbol_0_clk" }, 18962306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 19062306a36Sopenharmony_ci}; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_9[] = { 19362306a36Sopenharmony_ci { P_UFS_PHY_RX_SYMBOL_1_CLK, 0 }, 19462306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 19562306a36Sopenharmony_ci}; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_9[] = { 19862306a36Sopenharmony_ci { .fw_name = "ufs_phy_rx_symbol_1_clk" }, 19962306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 20062306a36Sopenharmony_ci}; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_10[] = { 20362306a36Sopenharmony_ci { P_UFS_PHY_TX_SYMBOL_0_CLK, 0 }, 20462306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 20562306a36Sopenharmony_ci}; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_10[] = { 20862306a36Sopenharmony_ci { .fw_name = "ufs_phy_tx_symbol_0_clk" }, 20962306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 21062306a36Sopenharmony_ci}; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_11[] = { 21362306a36Sopenharmony_ci { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 }, 21462306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 21562306a36Sopenharmony_ci}; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_11[] = { 21862306a36Sopenharmony_ci { .fw_name = "usb3_phy_wrapper_gcc_usb30_pipe_clk" }, 21962306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 22062306a36Sopenharmony_ci}; 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie_0_pipe_clk_src = { 22362306a36Sopenharmony_ci .reg = 0x7b060, 22462306a36Sopenharmony_ci .clkr = { 22562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 22662306a36Sopenharmony_ci .name = "gcc_pcie_0_pipe_clk_src", 22762306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 22862306a36Sopenharmony_ci .fw_name = "pcie_0_pipe_clk", 22962306a36Sopenharmony_ci }, 23062306a36Sopenharmony_ci .num_parents = 1, 23162306a36Sopenharmony_ci .ops = &clk_regmap_phy_mux_ops, 23262306a36Sopenharmony_ci }, 23362306a36Sopenharmony_ci }, 23462306a36Sopenharmony_ci}; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_pcie_1_phy_aux_clk_src = { 23762306a36Sopenharmony_ci .reg = 0x9d080, 23862306a36Sopenharmony_ci .shift = 0, 23962306a36Sopenharmony_ci .width = 2, 24062306a36Sopenharmony_ci .parent_map = gcc_parent_map_5, 24162306a36Sopenharmony_ci .clkr = { 24262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24362306a36Sopenharmony_ci .name = "gcc_pcie_1_phy_aux_clk_src", 24462306a36Sopenharmony_ci .parent_data = gcc_parent_data_5, 24562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_5), 24662306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 24762306a36Sopenharmony_ci }, 24862306a36Sopenharmony_ci }, 24962306a36Sopenharmony_ci}; 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie_1_pipe_clk_src = { 25262306a36Sopenharmony_ci .reg = 0x9d064, 25362306a36Sopenharmony_ci .clkr = { 25462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 25562306a36Sopenharmony_ci .name = "gcc_pcie_1_pipe_clk_src", 25662306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 25762306a36Sopenharmony_ci .fw_name = "pcie_1_pipe_clk", 25862306a36Sopenharmony_ci }, 25962306a36Sopenharmony_ci .num_parents = 1, 26062306a36Sopenharmony_ci .ops = &clk_regmap_phy_mux_ops, 26162306a36Sopenharmony_ci }, 26262306a36Sopenharmony_ci }, 26362306a36Sopenharmony_ci}; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = { 26662306a36Sopenharmony_ci .reg = 0x87060, 26762306a36Sopenharmony_ci .shift = 0, 26862306a36Sopenharmony_ci .width = 2, 26962306a36Sopenharmony_ci .parent_map = gcc_parent_map_8, 27062306a36Sopenharmony_ci .clkr = { 27162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 27262306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_0_clk_src", 27362306a36Sopenharmony_ci .parent_data = gcc_parent_data_8, 27462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_8), 27562306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 27662306a36Sopenharmony_ci }, 27762306a36Sopenharmony_ci }, 27862306a36Sopenharmony_ci}; 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = { 28162306a36Sopenharmony_ci .reg = 0x870d0, 28262306a36Sopenharmony_ci .shift = 0, 28362306a36Sopenharmony_ci .width = 2, 28462306a36Sopenharmony_ci .parent_map = gcc_parent_map_9, 28562306a36Sopenharmony_ci .clkr = { 28662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 28762306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_1_clk_src", 28862306a36Sopenharmony_ci .parent_data = gcc_parent_data_9, 28962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_9), 29062306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 29162306a36Sopenharmony_ci }, 29262306a36Sopenharmony_ci }, 29362306a36Sopenharmony_ci}; 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = { 29662306a36Sopenharmony_ci .reg = 0x87050, 29762306a36Sopenharmony_ci .shift = 0, 29862306a36Sopenharmony_ci .width = 2, 29962306a36Sopenharmony_ci .parent_map = gcc_parent_map_10, 30062306a36Sopenharmony_ci .clkr = { 30162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 30262306a36Sopenharmony_ci .name = "gcc_ufs_phy_tx_symbol_0_clk_src", 30362306a36Sopenharmony_ci .parent_data = gcc_parent_data_10, 30462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_10), 30562306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 30662306a36Sopenharmony_ci }, 30762306a36Sopenharmony_ci }, 30862306a36Sopenharmony_ci}; 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = { 31162306a36Sopenharmony_ci .reg = 0x49068, 31262306a36Sopenharmony_ci .shift = 0, 31362306a36Sopenharmony_ci .width = 2, 31462306a36Sopenharmony_ci .parent_map = gcc_parent_map_11, 31562306a36Sopenharmony_ci .clkr = { 31662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 31762306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_pipe_clk_src", 31862306a36Sopenharmony_ci .parent_data = gcc_parent_data_11, 31962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_11), 32062306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 32162306a36Sopenharmony_ci }, 32262306a36Sopenharmony_ci }, 32362306a36Sopenharmony_ci}; 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = { 32662306a36Sopenharmony_ci F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0), 32762306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0), 32862306a36Sopenharmony_ci F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0), 32962306a36Sopenharmony_ci { } 33062306a36Sopenharmony_ci}; 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = { 33362306a36Sopenharmony_ci .cmd_rcgr = 0x74004, 33462306a36Sopenharmony_ci .mnd_width = 8, 33562306a36Sopenharmony_ci .hid_width = 5, 33662306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 33762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 33862306a36Sopenharmony_ci .hw_clk_ctrl = true, 33962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 34062306a36Sopenharmony_ci .name = "gcc_gp1_clk_src", 34162306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 34262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 34362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 34462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 34562306a36Sopenharmony_ci }, 34662306a36Sopenharmony_ci}; 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = { 34962306a36Sopenharmony_ci .cmd_rcgr = 0x75004, 35062306a36Sopenharmony_ci .mnd_width = 8, 35162306a36Sopenharmony_ci .hid_width = 5, 35262306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 35362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 35462306a36Sopenharmony_ci .hw_clk_ctrl = true, 35562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 35662306a36Sopenharmony_ci .name = "gcc_gp2_clk_src", 35762306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 35862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 35962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 36062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 36162306a36Sopenharmony_ci }, 36262306a36Sopenharmony_ci}; 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = { 36562306a36Sopenharmony_ci .cmd_rcgr = 0x76004, 36662306a36Sopenharmony_ci .mnd_width = 8, 36762306a36Sopenharmony_ci .hid_width = 5, 36862306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 36962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 37062306a36Sopenharmony_ci .hw_clk_ctrl = true, 37162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 37262306a36Sopenharmony_ci .name = "gcc_gp3_clk_src", 37362306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 37462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 37562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 37662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 37762306a36Sopenharmony_ci }, 37862306a36Sopenharmony_ci}; 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = { 38162306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 38262306a36Sopenharmony_ci { } 38362306a36Sopenharmony_ci}; 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_0_aux_clk_src = { 38662306a36Sopenharmony_ci .cmd_rcgr = 0x7b064, 38762306a36Sopenharmony_ci .mnd_width = 16, 38862306a36Sopenharmony_ci .hid_width = 5, 38962306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 39062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src, 39162306a36Sopenharmony_ci .hw_clk_ctrl = true, 39262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 39362306a36Sopenharmony_ci .name = "gcc_pcie_0_aux_clk_src", 39462306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 39562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 39662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 39762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 39862306a36Sopenharmony_ci }, 39962306a36Sopenharmony_ci}; 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = { 40262306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 40362306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0), 40462306a36Sopenharmony_ci { } 40562306a36Sopenharmony_ci}; 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = { 40862306a36Sopenharmony_ci .cmd_rcgr = 0x7b048, 40962306a36Sopenharmony_ci .mnd_width = 0, 41062306a36Sopenharmony_ci .hid_width = 5, 41162306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 41262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src, 41362306a36Sopenharmony_ci .hw_clk_ctrl = true, 41462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 41562306a36Sopenharmony_ci .name = "gcc_pcie_0_phy_rchng_clk_src", 41662306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 41762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 41862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 41962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 42062306a36Sopenharmony_ci }, 42162306a36Sopenharmony_ci}; 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_aux_clk_src = { 42462306a36Sopenharmony_ci .cmd_rcgr = 0x9d068, 42562306a36Sopenharmony_ci .mnd_width = 16, 42662306a36Sopenharmony_ci .hid_width = 5, 42762306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 42862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src, 42962306a36Sopenharmony_ci .hw_clk_ctrl = true, 43062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 43162306a36Sopenharmony_ci .name = "gcc_pcie_1_aux_clk_src", 43262306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 43362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 43462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 43562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 43662306a36Sopenharmony_ci }, 43762306a36Sopenharmony_ci}; 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = { 44062306a36Sopenharmony_ci .cmd_rcgr = 0x9d04c, 44162306a36Sopenharmony_ci .mnd_width = 0, 44262306a36Sopenharmony_ci .hid_width = 5, 44362306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 44462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src, 44562306a36Sopenharmony_ci .hw_clk_ctrl = true, 44662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 44762306a36Sopenharmony_ci .name = "gcc_pcie_1_phy_rchng_clk_src", 44862306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 44962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 45062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 45162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 45262306a36Sopenharmony_ci }, 45362306a36Sopenharmony_ci}; 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = { 45662306a36Sopenharmony_ci F(60000000, P_GCC_GPLL0_OUT_MAIN, 10, 0, 0), 45762306a36Sopenharmony_ci { } 45862306a36Sopenharmony_ci}; 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = { 46162306a36Sopenharmony_ci .cmd_rcgr = 0x43010, 46262306a36Sopenharmony_ci .mnd_width = 0, 46362306a36Sopenharmony_ci .hid_width = 5, 46462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 46562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pdm2_clk_src, 46662306a36Sopenharmony_ci .hw_clk_ctrl = true, 46762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 46862306a36Sopenharmony_ci .name = "gcc_pdm2_clk_src", 46962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 47062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 47162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 47262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 47362306a36Sopenharmony_ci }, 47462306a36Sopenharmony_ci}; 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = { 47762306a36Sopenharmony_ci F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625), 47862306a36Sopenharmony_ci F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625), 47962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 48062306a36Sopenharmony_ci F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625), 48162306a36Sopenharmony_ci F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75), 48262306a36Sopenharmony_ci F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25), 48362306a36Sopenharmony_ci F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75), 48462306a36Sopenharmony_ci F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0), 48562306a36Sopenharmony_ci F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15), 48662306a36Sopenharmony_ci F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25), 48762306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0), 48862306a36Sopenharmony_ci { } 48962306a36Sopenharmony_ci}; 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = { 49262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s0_clk_src", 49362306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 49462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 49562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 49662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 49762306a36Sopenharmony_ci}; 49862306a36Sopenharmony_ci 49962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = { 50062306a36Sopenharmony_ci .cmd_rcgr = 0x27014, 50162306a36Sopenharmony_ci .mnd_width = 16, 50262306a36Sopenharmony_ci .hid_width = 5, 50362306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 50462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 50562306a36Sopenharmony_ci .hw_clk_ctrl = true, 50662306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init, 50762306a36Sopenharmony_ci}; 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = { 51062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s1_clk_src", 51162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 51262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 51362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 51462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 51562306a36Sopenharmony_ci}; 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = { 51862306a36Sopenharmony_ci .cmd_rcgr = 0x27148, 51962306a36Sopenharmony_ci .mnd_width = 16, 52062306a36Sopenharmony_ci .hid_width = 5, 52162306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 52262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 52362306a36Sopenharmony_ci .hw_clk_ctrl = true, 52462306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init, 52562306a36Sopenharmony_ci}; 52662306a36Sopenharmony_ci 52762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = { 52862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s2_clk_src", 52962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 53062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 53162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 53262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 53362306a36Sopenharmony_ci}; 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = { 53662306a36Sopenharmony_ci .cmd_rcgr = 0x2727c, 53762306a36Sopenharmony_ci .mnd_width = 16, 53862306a36Sopenharmony_ci .hid_width = 5, 53962306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 54062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 54162306a36Sopenharmony_ci .hw_clk_ctrl = true, 54262306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init, 54362306a36Sopenharmony_ci}; 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = { 54662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s3_clk_src", 54762306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 54862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 54962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 55062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 55162306a36Sopenharmony_ci}; 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = { 55462306a36Sopenharmony_ci .cmd_rcgr = 0x273b0, 55562306a36Sopenharmony_ci .mnd_width = 16, 55662306a36Sopenharmony_ci .hid_width = 5, 55762306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 55862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 55962306a36Sopenharmony_ci .hw_clk_ctrl = true, 56062306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init, 56162306a36Sopenharmony_ci}; 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = { 56462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s4_clk_src", 56562306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 56662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 56762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 56862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 56962306a36Sopenharmony_ci}; 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = { 57262306a36Sopenharmony_ci .cmd_rcgr = 0x274e4, 57362306a36Sopenharmony_ci .mnd_width = 16, 57462306a36Sopenharmony_ci .hid_width = 5, 57562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 57662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 57762306a36Sopenharmony_ci .hw_clk_ctrl = true, 57862306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init, 57962306a36Sopenharmony_ci}; 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s5_clk_src[] = { 58262306a36Sopenharmony_ci F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625), 58362306a36Sopenharmony_ci F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625), 58462306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 58562306a36Sopenharmony_ci F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625), 58662306a36Sopenharmony_ci F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75), 58762306a36Sopenharmony_ci F(37500000, P_GCC_GPLL0_OUT_EVEN, 8, 0, 0), 58862306a36Sopenharmony_ci F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25), 58962306a36Sopenharmony_ci F(50000000, P_GCC_GPLL0_OUT_MAIN, 12, 0, 0), 59062306a36Sopenharmony_ci { } 59162306a36Sopenharmony_ci}; 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = { 59462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s5_clk_src", 59562306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 59662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 59762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 59862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 59962306a36Sopenharmony_ci}; 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = { 60262306a36Sopenharmony_ci .cmd_rcgr = 0x27618, 60362306a36Sopenharmony_ci .mnd_width = 16, 60462306a36Sopenharmony_ci .hid_width = 5, 60562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 60662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s5_clk_src, 60762306a36Sopenharmony_ci .hw_clk_ctrl = true, 60862306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init, 60962306a36Sopenharmony_ci}; 61062306a36Sopenharmony_ci 61162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = { 61262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s6_clk_src", 61362306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 61462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 61562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 61662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 61762306a36Sopenharmony_ci}; 61862306a36Sopenharmony_ci 61962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = { 62062306a36Sopenharmony_ci .cmd_rcgr = 0x2774c, 62162306a36Sopenharmony_ci .mnd_width = 16, 62262306a36Sopenharmony_ci .hid_width = 5, 62362306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 62462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 62562306a36Sopenharmony_ci .hw_clk_ctrl = true, 62662306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init, 62762306a36Sopenharmony_ci}; 62862306a36Sopenharmony_ci 62962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = { 63062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s7_clk_src", 63162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 63262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 63362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 63462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 63562306a36Sopenharmony_ci}; 63662306a36Sopenharmony_ci 63762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = { 63862306a36Sopenharmony_ci .cmd_rcgr = 0x27880, 63962306a36Sopenharmony_ci .mnd_width = 16, 64062306a36Sopenharmony_ci .hid_width = 5, 64162306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 64262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 64362306a36Sopenharmony_ci .hw_clk_ctrl = true, 64462306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init, 64562306a36Sopenharmony_ci}; 64662306a36Sopenharmony_ci 64762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap1_s0_clk_src[] = { 64862306a36Sopenharmony_ci F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625), 64962306a36Sopenharmony_ci F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625), 65062306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 65162306a36Sopenharmony_ci F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625), 65262306a36Sopenharmony_ci F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75), 65362306a36Sopenharmony_ci F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25), 65462306a36Sopenharmony_ci F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75), 65562306a36Sopenharmony_ci F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0), 65662306a36Sopenharmony_ci F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15), 65762306a36Sopenharmony_ci F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25), 65862306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0), 65962306a36Sopenharmony_ci F(102400000, P_GCC_GPLL0_OUT_EVEN, 1, 128, 375), 66062306a36Sopenharmony_ci F(112000000, P_GCC_GPLL0_OUT_EVEN, 1, 28, 75), 66162306a36Sopenharmony_ci F(117964800, P_GCC_GPLL0_OUT_EVEN, 1, 6144, 15625), 66262306a36Sopenharmony_ci F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0), 66362306a36Sopenharmony_ci { } 66462306a36Sopenharmony_ci}; 66562306a36Sopenharmony_ci 66662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = { 66762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s0_clk_src", 66862306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 66962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 67062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 67162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 67262306a36Sopenharmony_ci}; 67362306a36Sopenharmony_ci 67462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = { 67562306a36Sopenharmony_ci .cmd_rcgr = 0x28014, 67662306a36Sopenharmony_ci .mnd_width = 16, 67762306a36Sopenharmony_ci .hid_width = 5, 67862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 67962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src, 68062306a36Sopenharmony_ci .hw_clk_ctrl = true, 68162306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init, 68262306a36Sopenharmony_ci}; 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = { 68562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s1_clk_src", 68662306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 68762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 68862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 68962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 69062306a36Sopenharmony_ci}; 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = { 69362306a36Sopenharmony_ci .cmd_rcgr = 0x28148, 69462306a36Sopenharmony_ci .mnd_width = 16, 69562306a36Sopenharmony_ci .hid_width = 5, 69662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 69762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src, 69862306a36Sopenharmony_ci .hw_clk_ctrl = true, 69962306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init, 70062306a36Sopenharmony_ci}; 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = { 70362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s2_clk_src", 70462306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 70562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 70662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 70762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 70862306a36Sopenharmony_ci}; 70962306a36Sopenharmony_ci 71062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = { 71162306a36Sopenharmony_ci .cmd_rcgr = 0x2827c, 71262306a36Sopenharmony_ci .mnd_width = 16, 71362306a36Sopenharmony_ci .hid_width = 5, 71462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 71562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 71662306a36Sopenharmony_ci .hw_clk_ctrl = true, 71762306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init, 71862306a36Sopenharmony_ci}; 71962306a36Sopenharmony_ci 72062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = { 72162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s3_clk_src", 72262306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 72362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 72462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 72562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 72662306a36Sopenharmony_ci}; 72762306a36Sopenharmony_ci 72862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = { 72962306a36Sopenharmony_ci .cmd_rcgr = 0x283b0, 73062306a36Sopenharmony_ci .mnd_width = 16, 73162306a36Sopenharmony_ci .hid_width = 5, 73262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 73362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 73462306a36Sopenharmony_ci .hw_clk_ctrl = true, 73562306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init, 73662306a36Sopenharmony_ci}; 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = { 73962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s4_clk_src", 74062306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 74162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 74262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 74362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 74462306a36Sopenharmony_ci}; 74562306a36Sopenharmony_ci 74662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = { 74762306a36Sopenharmony_ci .cmd_rcgr = 0x284e4, 74862306a36Sopenharmony_ci .mnd_width = 16, 74962306a36Sopenharmony_ci .hid_width = 5, 75062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 75162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 75262306a36Sopenharmony_ci .hw_clk_ctrl = true, 75362306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init, 75462306a36Sopenharmony_ci}; 75562306a36Sopenharmony_ci 75662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = { 75762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s5_clk_src", 75862306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 75962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 76062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 76162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 76262306a36Sopenharmony_ci}; 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = { 76562306a36Sopenharmony_ci .cmd_rcgr = 0x28618, 76662306a36Sopenharmony_ci .mnd_width = 16, 76762306a36Sopenharmony_ci .hid_width = 5, 76862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 76962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 77062306a36Sopenharmony_ci .hw_clk_ctrl = true, 77162306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init, 77262306a36Sopenharmony_ci}; 77362306a36Sopenharmony_ci 77462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = { 77562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s6_clk_src", 77662306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 77762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 77862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 77962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 78062306a36Sopenharmony_ci}; 78162306a36Sopenharmony_ci 78262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = { 78362306a36Sopenharmony_ci .cmd_rcgr = 0x2874c, 78462306a36Sopenharmony_ci .mnd_width = 16, 78562306a36Sopenharmony_ci .hid_width = 5, 78662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 78762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 78862306a36Sopenharmony_ci .hw_clk_ctrl = true, 78962306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init, 79062306a36Sopenharmony_ci}; 79162306a36Sopenharmony_ci 79262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = { 79362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s0_clk_src", 79462306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 79562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 79662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 79762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 79862306a36Sopenharmony_ci}; 79962306a36Sopenharmony_ci 80062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = { 80162306a36Sopenharmony_ci .cmd_rcgr = 0x2e014, 80262306a36Sopenharmony_ci .mnd_width = 16, 80362306a36Sopenharmony_ci .hid_width = 5, 80462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 80562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src, 80662306a36Sopenharmony_ci .hw_clk_ctrl = true, 80762306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init, 80862306a36Sopenharmony_ci}; 80962306a36Sopenharmony_ci 81062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = { 81162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s1_clk_src", 81262306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 81362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 81462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 81562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 81662306a36Sopenharmony_ci}; 81762306a36Sopenharmony_ci 81862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = { 81962306a36Sopenharmony_ci .cmd_rcgr = 0x2e148, 82062306a36Sopenharmony_ci .mnd_width = 16, 82162306a36Sopenharmony_ci .hid_width = 5, 82262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 82362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src, 82462306a36Sopenharmony_ci .hw_clk_ctrl = true, 82562306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init, 82662306a36Sopenharmony_ci}; 82762306a36Sopenharmony_ci 82862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = { 82962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s2_clk_src", 83062306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 83162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 83262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 83362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 83462306a36Sopenharmony_ci}; 83562306a36Sopenharmony_ci 83662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = { 83762306a36Sopenharmony_ci .cmd_rcgr = 0x2e27c, 83862306a36Sopenharmony_ci .mnd_width = 16, 83962306a36Sopenharmony_ci .hid_width = 5, 84062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 84162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 84262306a36Sopenharmony_ci .hw_clk_ctrl = true, 84362306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init, 84462306a36Sopenharmony_ci}; 84562306a36Sopenharmony_ci 84662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = { 84762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s3_clk_src", 84862306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 84962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 85062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 85162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 85262306a36Sopenharmony_ci}; 85362306a36Sopenharmony_ci 85462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = { 85562306a36Sopenharmony_ci .cmd_rcgr = 0x2e3b0, 85662306a36Sopenharmony_ci .mnd_width = 16, 85762306a36Sopenharmony_ci .hid_width = 5, 85862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 85962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 86062306a36Sopenharmony_ci .hw_clk_ctrl = true, 86162306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init, 86262306a36Sopenharmony_ci}; 86362306a36Sopenharmony_ci 86462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = { 86562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s4_clk_src", 86662306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 86762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 86862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 86962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 87062306a36Sopenharmony_ci}; 87162306a36Sopenharmony_ci 87262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = { 87362306a36Sopenharmony_ci .cmd_rcgr = 0x2e4e4, 87462306a36Sopenharmony_ci .mnd_width = 16, 87562306a36Sopenharmony_ci .hid_width = 5, 87662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 87762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 87862306a36Sopenharmony_ci .hw_clk_ctrl = true, 87962306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init, 88062306a36Sopenharmony_ci}; 88162306a36Sopenharmony_ci 88262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = { 88362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s5_clk_src", 88462306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 88562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 88662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 88762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 88862306a36Sopenharmony_ci}; 88962306a36Sopenharmony_ci 89062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = { 89162306a36Sopenharmony_ci .cmd_rcgr = 0x2e618, 89262306a36Sopenharmony_ci .mnd_width = 16, 89362306a36Sopenharmony_ci .hid_width = 5, 89462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 89562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 89662306a36Sopenharmony_ci .hw_clk_ctrl = true, 89762306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init, 89862306a36Sopenharmony_ci}; 89962306a36Sopenharmony_ci 90062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s6_clk_src_init = { 90162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s6_clk_src", 90262306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 90362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 90462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 90562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 90662306a36Sopenharmony_ci}; 90762306a36Sopenharmony_ci 90862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s6_clk_src = { 90962306a36Sopenharmony_ci .cmd_rcgr = 0x2e74c, 91062306a36Sopenharmony_ci .mnd_width = 16, 91162306a36Sopenharmony_ci .hid_width = 5, 91262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 91362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 91462306a36Sopenharmony_ci .hw_clk_ctrl = true, 91562306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap2_s6_clk_src_init, 91662306a36Sopenharmony_ci}; 91762306a36Sopenharmony_ci 91862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = { 91962306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 92062306a36Sopenharmony_ci F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0), 92162306a36Sopenharmony_ci F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0), 92262306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0), 92362306a36Sopenharmony_ci F(202000000, P_GCC_GPLL9_OUT_MAIN, 4, 0, 0), 92462306a36Sopenharmony_ci { } 92562306a36Sopenharmony_ci}; 92662306a36Sopenharmony_ci 92762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc2_apps_clk_src = { 92862306a36Sopenharmony_ci .cmd_rcgr = 0x24014, 92962306a36Sopenharmony_ci .mnd_width = 8, 93062306a36Sopenharmony_ci .hid_width = 5, 93162306a36Sopenharmony_ci .parent_map = gcc_parent_map_7, 93262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src, 93362306a36Sopenharmony_ci .hw_clk_ctrl = true, 93462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 93562306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk_src", 93662306a36Sopenharmony_ci .parent_data = gcc_parent_data_7, 93762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_7), 93862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 93962306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 94062306a36Sopenharmony_ci }, 94162306a36Sopenharmony_ci}; 94262306a36Sopenharmony_ci 94362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = { 94462306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 94562306a36Sopenharmony_ci F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0), 94662306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0), 94762306a36Sopenharmony_ci { } 94862306a36Sopenharmony_ci}; 94962306a36Sopenharmony_ci 95062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc4_apps_clk_src = { 95162306a36Sopenharmony_ci .cmd_rcgr = 0x26014, 95262306a36Sopenharmony_ci .mnd_width = 8, 95362306a36Sopenharmony_ci .hid_width = 5, 95462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 95562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src, 95662306a36Sopenharmony_ci .hw_clk_ctrl = true, 95762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 95862306a36Sopenharmony_ci .name = "gcc_sdcc4_apps_clk_src", 95962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 96062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 96162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 96262306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 96362306a36Sopenharmony_ci }, 96462306a36Sopenharmony_ci}; 96562306a36Sopenharmony_ci 96662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = { 96762306a36Sopenharmony_ci F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0), 96862306a36Sopenharmony_ci F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0), 96962306a36Sopenharmony_ci F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0), 97062306a36Sopenharmony_ci F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0), 97162306a36Sopenharmony_ci { } 97262306a36Sopenharmony_ci}; 97362306a36Sopenharmony_ci 97462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_axi_clk_src = { 97562306a36Sopenharmony_ci .cmd_rcgr = 0x8702c, 97662306a36Sopenharmony_ci .mnd_width = 8, 97762306a36Sopenharmony_ci .hid_width = 5, 97862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 97962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src, 98062306a36Sopenharmony_ci .hw_clk_ctrl = true, 98162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 98262306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_clk_src", 98362306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 98462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 98562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 98662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 98762306a36Sopenharmony_ci }, 98862306a36Sopenharmony_ci}; 98962306a36Sopenharmony_ci 99062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = { 99162306a36Sopenharmony_ci F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0), 99262306a36Sopenharmony_ci F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0), 99362306a36Sopenharmony_ci F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0), 99462306a36Sopenharmony_ci { } 99562306a36Sopenharmony_ci}; 99662306a36Sopenharmony_ci 99762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = { 99862306a36Sopenharmony_ci .cmd_rcgr = 0x87074, 99962306a36Sopenharmony_ci .mnd_width = 0, 100062306a36Sopenharmony_ci .hid_width = 5, 100162306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 100262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src, 100362306a36Sopenharmony_ci .hw_clk_ctrl = true, 100462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 100562306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_clk_src", 100662306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 100762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 100862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 100962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 101062306a36Sopenharmony_ci }, 101162306a36Sopenharmony_ci}; 101262306a36Sopenharmony_ci 101362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = { 101462306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 101562306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 101662306a36Sopenharmony_ci { } 101762306a36Sopenharmony_ci}; 101862306a36Sopenharmony_ci 101962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = { 102062306a36Sopenharmony_ci .cmd_rcgr = 0x870a8, 102162306a36Sopenharmony_ci .mnd_width = 0, 102262306a36Sopenharmony_ci .hid_width = 5, 102362306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 102462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src, 102562306a36Sopenharmony_ci .hw_clk_ctrl = true, 102662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 102762306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_clk_src", 102862306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 102962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 103062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 103162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 103262306a36Sopenharmony_ci }, 103362306a36Sopenharmony_ci}; 103462306a36Sopenharmony_ci 103562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = { 103662306a36Sopenharmony_ci .cmd_rcgr = 0x8708c, 103762306a36Sopenharmony_ci .mnd_width = 0, 103862306a36Sopenharmony_ci .hid_width = 5, 103962306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 104062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src, 104162306a36Sopenharmony_ci .hw_clk_ctrl = true, 104262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 104362306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_clk_src", 104462306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 104562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 104662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 104762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 104862306a36Sopenharmony_ci }, 104962306a36Sopenharmony_ci}; 105062306a36Sopenharmony_ci 105162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = { 105262306a36Sopenharmony_ci F(66666667, P_GCC_GPLL0_OUT_EVEN, 4.5, 0, 0), 105362306a36Sopenharmony_ci F(133333333, P_GCC_GPLL0_OUT_MAIN, 4.5, 0, 0), 105462306a36Sopenharmony_ci F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0), 105562306a36Sopenharmony_ci F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0), 105662306a36Sopenharmony_ci { } 105762306a36Sopenharmony_ci}; 105862306a36Sopenharmony_ci 105962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_master_clk_src = { 106062306a36Sopenharmony_ci .cmd_rcgr = 0x49028, 106162306a36Sopenharmony_ci .mnd_width = 8, 106262306a36Sopenharmony_ci .hid_width = 5, 106362306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 106462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src, 106562306a36Sopenharmony_ci .hw_clk_ctrl = true, 106662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 106762306a36Sopenharmony_ci .name = "gcc_usb30_prim_master_clk_src", 106862306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 106962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 107062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 107162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 107262306a36Sopenharmony_ci }, 107362306a36Sopenharmony_ci}; 107462306a36Sopenharmony_ci 107562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = { 107662306a36Sopenharmony_ci .cmd_rcgr = 0x49040, 107762306a36Sopenharmony_ci .mnd_width = 0, 107862306a36Sopenharmony_ci .hid_width = 5, 107962306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 108062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src, 108162306a36Sopenharmony_ci .hw_clk_ctrl = true, 108262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 108362306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_clk_src", 108462306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 108562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 108662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 108762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 108862306a36Sopenharmony_ci }, 108962306a36Sopenharmony_ci}; 109062306a36Sopenharmony_ci 109162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = { 109262306a36Sopenharmony_ci .cmd_rcgr = 0x4906c, 109362306a36Sopenharmony_ci .mnd_width = 0, 109462306a36Sopenharmony_ci .hid_width = 5, 109562306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 109662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src, 109762306a36Sopenharmony_ci .hw_clk_ctrl = true, 109862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 109962306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_aux_clk_src", 110062306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 110162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 110262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 110362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 110462306a36Sopenharmony_ci }, 110562306a36Sopenharmony_ci}; 110662306a36Sopenharmony_ci 110762306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = { 110862306a36Sopenharmony_ci .reg = 0x49058, 110962306a36Sopenharmony_ci .shift = 0, 111062306a36Sopenharmony_ci .width = 4, 111162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 111262306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src", 111362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 111462306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw, 111562306a36Sopenharmony_ci }, 111662306a36Sopenharmony_ci .num_parents = 1, 111762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 111862306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 111962306a36Sopenharmony_ci }, 112062306a36Sopenharmony_ci}; 112162306a36Sopenharmony_ci 112262306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_pcie_0_axi_clk = { 112362306a36Sopenharmony_ci .halt_reg = 0x7b08c, 112462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 112562306a36Sopenharmony_ci .hwcg_reg = 0x7b08c, 112662306a36Sopenharmony_ci .hwcg_bit = 1, 112762306a36Sopenharmony_ci .clkr = { 112862306a36Sopenharmony_ci .enable_reg = 0x62000, 112962306a36Sopenharmony_ci .enable_mask = BIT(12), 113062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 113162306a36Sopenharmony_ci .name = "gcc_aggre_noc_pcie_0_axi_clk", 113262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 113362306a36Sopenharmony_ci }, 113462306a36Sopenharmony_ci }, 113562306a36Sopenharmony_ci}; 113662306a36Sopenharmony_ci 113762306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_pcie_1_axi_clk = { 113862306a36Sopenharmony_ci .halt_reg = 0x9d098, 113962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 114062306a36Sopenharmony_ci .hwcg_reg = 0x9d098, 114162306a36Sopenharmony_ci .hwcg_bit = 1, 114262306a36Sopenharmony_ci .clkr = { 114362306a36Sopenharmony_ci .enable_reg = 0x62000, 114462306a36Sopenharmony_ci .enable_mask = BIT(11), 114562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 114662306a36Sopenharmony_ci .name = "gcc_aggre_noc_pcie_1_axi_clk", 114762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 114862306a36Sopenharmony_ci }, 114962306a36Sopenharmony_ci }, 115062306a36Sopenharmony_ci}; 115162306a36Sopenharmony_ci 115262306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_clk = { 115362306a36Sopenharmony_ci .halt_reg = 0x870d4, 115462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 115562306a36Sopenharmony_ci .hwcg_reg = 0x870d4, 115662306a36Sopenharmony_ci .hwcg_bit = 1, 115762306a36Sopenharmony_ci .clkr = { 115862306a36Sopenharmony_ci .enable_reg = 0x870d4, 115962306a36Sopenharmony_ci .enable_mask = BIT(0), 116062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 116162306a36Sopenharmony_ci .name = "gcc_aggre_ufs_phy_axi_clk", 116262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 116362306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw, 116462306a36Sopenharmony_ci }, 116562306a36Sopenharmony_ci .num_parents = 1, 116662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 116762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 116862306a36Sopenharmony_ci }, 116962306a36Sopenharmony_ci }, 117062306a36Sopenharmony_ci}; 117162306a36Sopenharmony_ci 117262306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = { 117362306a36Sopenharmony_ci .halt_reg = 0x870d4, 117462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 117562306a36Sopenharmony_ci .hwcg_reg = 0x870d4, 117662306a36Sopenharmony_ci .hwcg_bit = 1, 117762306a36Sopenharmony_ci .clkr = { 117862306a36Sopenharmony_ci .enable_reg = 0x870d4, 117962306a36Sopenharmony_ci .enable_mask = BIT(1), 118062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 118162306a36Sopenharmony_ci .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk", 118262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 118362306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw, 118462306a36Sopenharmony_ci }, 118562306a36Sopenharmony_ci .num_parents = 1, 118662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 118762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 118862306a36Sopenharmony_ci }, 118962306a36Sopenharmony_ci }, 119062306a36Sopenharmony_ci}; 119162306a36Sopenharmony_ci 119262306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_prim_axi_clk = { 119362306a36Sopenharmony_ci .halt_reg = 0x49088, 119462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 119562306a36Sopenharmony_ci .hwcg_reg = 0x49088, 119662306a36Sopenharmony_ci .hwcg_bit = 1, 119762306a36Sopenharmony_ci .clkr = { 119862306a36Sopenharmony_ci .enable_reg = 0x49088, 119962306a36Sopenharmony_ci .enable_mask = BIT(0), 120062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 120162306a36Sopenharmony_ci .name = "gcc_aggre_usb3_prim_axi_clk", 120262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 120362306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 120462306a36Sopenharmony_ci }, 120562306a36Sopenharmony_ci .num_parents = 1, 120662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 120762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 120862306a36Sopenharmony_ci }, 120962306a36Sopenharmony_ci }, 121062306a36Sopenharmony_ci}; 121162306a36Sopenharmony_ci 121262306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = { 121362306a36Sopenharmony_ci .halt_reg = 0x48004, 121462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 121562306a36Sopenharmony_ci .hwcg_reg = 0x48004, 121662306a36Sopenharmony_ci .hwcg_bit = 1, 121762306a36Sopenharmony_ci .clkr = { 121862306a36Sopenharmony_ci .enable_reg = 0x62000, 121962306a36Sopenharmony_ci .enable_mask = BIT(10), 122062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 122162306a36Sopenharmony_ci .name = "gcc_boot_rom_ahb_clk", 122262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 122362306a36Sopenharmony_ci }, 122462306a36Sopenharmony_ci }, 122562306a36Sopenharmony_ci}; 122662306a36Sopenharmony_ci 122762306a36Sopenharmony_cistatic struct clk_branch gcc_camera_hf_axi_clk = { 122862306a36Sopenharmony_ci .halt_reg = 0x36010, 122962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 123062306a36Sopenharmony_ci .hwcg_reg = 0x36010, 123162306a36Sopenharmony_ci .hwcg_bit = 1, 123262306a36Sopenharmony_ci .clkr = { 123362306a36Sopenharmony_ci .enable_reg = 0x36010, 123462306a36Sopenharmony_ci .enable_mask = BIT(0), 123562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 123662306a36Sopenharmony_ci .name = "gcc_camera_hf_axi_clk", 123762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 123862306a36Sopenharmony_ci }, 123962306a36Sopenharmony_ci }, 124062306a36Sopenharmony_ci}; 124162306a36Sopenharmony_ci 124262306a36Sopenharmony_cistatic struct clk_branch gcc_camera_sf_axi_clk = { 124362306a36Sopenharmony_ci .halt_reg = 0x36018, 124462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 124562306a36Sopenharmony_ci .hwcg_reg = 0x36018, 124662306a36Sopenharmony_ci .hwcg_bit = 1, 124762306a36Sopenharmony_ci .clkr = { 124862306a36Sopenharmony_ci .enable_reg = 0x36018, 124962306a36Sopenharmony_ci .enable_mask = BIT(0), 125062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 125162306a36Sopenharmony_ci .name = "gcc_camera_sf_axi_clk", 125262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 125362306a36Sopenharmony_ci }, 125462306a36Sopenharmony_ci }, 125562306a36Sopenharmony_ci}; 125662306a36Sopenharmony_ci 125762306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_pcie_anoc_ahb_clk = { 125862306a36Sopenharmony_ci .halt_reg = 0x20030, 125962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 126062306a36Sopenharmony_ci .hwcg_reg = 0x20030, 126162306a36Sopenharmony_ci .hwcg_bit = 1, 126262306a36Sopenharmony_ci .clkr = { 126362306a36Sopenharmony_ci .enable_reg = 0x62000, 126462306a36Sopenharmony_ci .enable_mask = BIT(20), 126562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 126662306a36Sopenharmony_ci .name = "gcc_cfg_noc_pcie_anoc_ahb_clk", 126762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 126862306a36Sopenharmony_ci }, 126962306a36Sopenharmony_ci }, 127062306a36Sopenharmony_ci}; 127162306a36Sopenharmony_ci 127262306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = { 127362306a36Sopenharmony_ci .halt_reg = 0x49084, 127462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 127562306a36Sopenharmony_ci .hwcg_reg = 0x49084, 127662306a36Sopenharmony_ci .hwcg_bit = 1, 127762306a36Sopenharmony_ci .clkr = { 127862306a36Sopenharmony_ci .enable_reg = 0x49084, 127962306a36Sopenharmony_ci .enable_mask = BIT(0), 128062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 128162306a36Sopenharmony_ci .name = "gcc_cfg_noc_usb3_prim_axi_clk", 128262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 128362306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 128462306a36Sopenharmony_ci }, 128562306a36Sopenharmony_ci .num_parents = 1, 128662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 128762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 128862306a36Sopenharmony_ci }, 128962306a36Sopenharmony_ci }, 129062306a36Sopenharmony_ci}; 129162306a36Sopenharmony_ci 129262306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_gpu_axi_clk = { 129362306a36Sopenharmony_ci .halt_reg = 0x81154, 129462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 129562306a36Sopenharmony_ci .hwcg_reg = 0x81154, 129662306a36Sopenharmony_ci .hwcg_bit = 1, 129762306a36Sopenharmony_ci .clkr = { 129862306a36Sopenharmony_ci .enable_reg = 0x81154, 129962306a36Sopenharmony_ci .enable_mask = BIT(0), 130062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 130162306a36Sopenharmony_ci .name = "gcc_ddrss_gpu_axi_clk", 130262306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 130362306a36Sopenharmony_ci }, 130462306a36Sopenharmony_ci }, 130562306a36Sopenharmony_ci}; 130662306a36Sopenharmony_ci 130762306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_pcie_sf_tbu_clk = { 130862306a36Sopenharmony_ci .halt_reg = 0x9d094, 130962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 131062306a36Sopenharmony_ci .hwcg_reg = 0x9d094, 131162306a36Sopenharmony_ci .hwcg_bit = 1, 131262306a36Sopenharmony_ci .clkr = { 131362306a36Sopenharmony_ci .enable_reg = 0x62000, 131462306a36Sopenharmony_ci .enable_mask = BIT(19), 131562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 131662306a36Sopenharmony_ci .name = "gcc_ddrss_pcie_sf_tbu_clk", 131762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 131862306a36Sopenharmony_ci }, 131962306a36Sopenharmony_ci }, 132062306a36Sopenharmony_ci}; 132162306a36Sopenharmony_ci 132262306a36Sopenharmony_cistatic struct clk_branch gcc_disp_hf_axi_clk = { 132362306a36Sopenharmony_ci .halt_reg = 0x3700c, 132462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 132562306a36Sopenharmony_ci .hwcg_reg = 0x3700c, 132662306a36Sopenharmony_ci .hwcg_bit = 1, 132762306a36Sopenharmony_ci .clkr = { 132862306a36Sopenharmony_ci .enable_reg = 0x3700c, 132962306a36Sopenharmony_ci .enable_mask = BIT(0), 133062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 133162306a36Sopenharmony_ci .name = "gcc_disp_hf_axi_clk", 133262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 133362306a36Sopenharmony_ci }, 133462306a36Sopenharmony_ci }, 133562306a36Sopenharmony_ci}; 133662306a36Sopenharmony_ci 133762306a36Sopenharmony_cistatic struct clk_branch gcc_disp_sf_axi_clk = { 133862306a36Sopenharmony_ci .halt_reg = 0x37014, 133962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 134062306a36Sopenharmony_ci .hwcg_reg = 0x37014, 134162306a36Sopenharmony_ci .hwcg_bit = 1, 134262306a36Sopenharmony_ci .clkr = { 134362306a36Sopenharmony_ci .enable_reg = 0x37014, 134462306a36Sopenharmony_ci .enable_mask = BIT(0), 134562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 134662306a36Sopenharmony_ci .name = "gcc_disp_sf_axi_clk", 134762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 134862306a36Sopenharmony_ci }, 134962306a36Sopenharmony_ci }, 135062306a36Sopenharmony_ci}; 135162306a36Sopenharmony_ci 135262306a36Sopenharmony_cistatic struct clk_branch gcc_eusb3_0_clkref_en = { 135362306a36Sopenharmony_ci .halt_reg = 0x9c00c, 135462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 135562306a36Sopenharmony_ci .clkr = { 135662306a36Sopenharmony_ci .enable_reg = 0x9c00c, 135762306a36Sopenharmony_ci .enable_mask = BIT(0), 135862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 135962306a36Sopenharmony_ci .name = "gcc_eusb3_0_clkref_en", 136062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 136162306a36Sopenharmony_ci }, 136262306a36Sopenharmony_ci }, 136362306a36Sopenharmony_ci}; 136462306a36Sopenharmony_ci 136562306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = { 136662306a36Sopenharmony_ci .halt_reg = 0x74000, 136762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 136862306a36Sopenharmony_ci .clkr = { 136962306a36Sopenharmony_ci .enable_reg = 0x74000, 137062306a36Sopenharmony_ci .enable_mask = BIT(0), 137162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 137262306a36Sopenharmony_ci .name = "gcc_gp1_clk", 137362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 137462306a36Sopenharmony_ci &gcc_gp1_clk_src.clkr.hw, 137562306a36Sopenharmony_ci }, 137662306a36Sopenharmony_ci .num_parents = 1, 137762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 137862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 137962306a36Sopenharmony_ci }, 138062306a36Sopenharmony_ci }, 138162306a36Sopenharmony_ci}; 138262306a36Sopenharmony_ci 138362306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = { 138462306a36Sopenharmony_ci .halt_reg = 0x75000, 138562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 138662306a36Sopenharmony_ci .clkr = { 138762306a36Sopenharmony_ci .enable_reg = 0x75000, 138862306a36Sopenharmony_ci .enable_mask = BIT(0), 138962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 139062306a36Sopenharmony_ci .name = "gcc_gp2_clk", 139162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 139262306a36Sopenharmony_ci &gcc_gp2_clk_src.clkr.hw, 139362306a36Sopenharmony_ci }, 139462306a36Sopenharmony_ci .num_parents = 1, 139562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 139662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 139762306a36Sopenharmony_ci }, 139862306a36Sopenharmony_ci }, 139962306a36Sopenharmony_ci}; 140062306a36Sopenharmony_ci 140162306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = { 140262306a36Sopenharmony_ci .halt_reg = 0x76000, 140362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 140462306a36Sopenharmony_ci .clkr = { 140562306a36Sopenharmony_ci .enable_reg = 0x76000, 140662306a36Sopenharmony_ci .enable_mask = BIT(0), 140762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 140862306a36Sopenharmony_ci .name = "gcc_gp3_clk", 140962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 141062306a36Sopenharmony_ci &gcc_gp3_clk_src.clkr.hw, 141162306a36Sopenharmony_ci }, 141262306a36Sopenharmony_ci .num_parents = 1, 141362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 141462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 141562306a36Sopenharmony_ci }, 141662306a36Sopenharmony_ci }, 141762306a36Sopenharmony_ci}; 141862306a36Sopenharmony_ci 141962306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk_src = { 142062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 142162306a36Sopenharmony_ci .clkr = { 142262306a36Sopenharmony_ci .enable_reg = 0x62000, 142362306a36Sopenharmony_ci .enable_mask = BIT(15), 142462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 142562306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_clk_src", 142662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 142762306a36Sopenharmony_ci &gcc_gpll0.clkr.hw, 142862306a36Sopenharmony_ci }, 142962306a36Sopenharmony_ci .num_parents = 1, 143062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 143162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 143262306a36Sopenharmony_ci }, 143362306a36Sopenharmony_ci }, 143462306a36Sopenharmony_ci}; 143562306a36Sopenharmony_ci 143662306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk_src = { 143762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 143862306a36Sopenharmony_ci .clkr = { 143962306a36Sopenharmony_ci .enable_reg = 0x62000, 144062306a36Sopenharmony_ci .enable_mask = BIT(16), 144162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 144262306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_div_clk_src", 144362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 144462306a36Sopenharmony_ci &gcc_gpll0_out_even.clkr.hw, 144562306a36Sopenharmony_ci }, 144662306a36Sopenharmony_ci .num_parents = 1, 144762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 144862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 144962306a36Sopenharmony_ci }, 145062306a36Sopenharmony_ci }, 145162306a36Sopenharmony_ci}; 145262306a36Sopenharmony_ci 145362306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_memnoc_gfx_clk = { 145462306a36Sopenharmony_ci .halt_reg = 0x81010, 145562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 145662306a36Sopenharmony_ci .hwcg_reg = 0x81010, 145762306a36Sopenharmony_ci .hwcg_bit = 1, 145862306a36Sopenharmony_ci .clkr = { 145962306a36Sopenharmony_ci .enable_reg = 0x81010, 146062306a36Sopenharmony_ci .enable_mask = BIT(0), 146162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 146262306a36Sopenharmony_ci .name = "gcc_gpu_memnoc_gfx_clk", 146362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 146462306a36Sopenharmony_ci }, 146562306a36Sopenharmony_ci }, 146662306a36Sopenharmony_ci}; 146762306a36Sopenharmony_ci 146862306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = { 146962306a36Sopenharmony_ci .halt_reg = 0x81018, 147062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 147162306a36Sopenharmony_ci .clkr = { 147262306a36Sopenharmony_ci .enable_reg = 0x81018, 147362306a36Sopenharmony_ci .enable_mask = BIT(0), 147462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 147562306a36Sopenharmony_ci .name = "gcc_gpu_snoc_dvm_gfx_clk", 147662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 147762306a36Sopenharmony_ci }, 147862306a36Sopenharmony_ci }, 147962306a36Sopenharmony_ci}; 148062306a36Sopenharmony_ci 148162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_aux_clk = { 148262306a36Sopenharmony_ci .halt_reg = 0x7b034, 148362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 148462306a36Sopenharmony_ci .clkr = { 148562306a36Sopenharmony_ci .enable_reg = 0x62008, 148662306a36Sopenharmony_ci .enable_mask = BIT(3), 148762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 148862306a36Sopenharmony_ci .name = "gcc_pcie_0_aux_clk", 148962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 149062306a36Sopenharmony_ci &gcc_pcie_0_aux_clk_src.clkr.hw, 149162306a36Sopenharmony_ci }, 149262306a36Sopenharmony_ci .num_parents = 1, 149362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 149462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 149562306a36Sopenharmony_ci }, 149662306a36Sopenharmony_ci }, 149762306a36Sopenharmony_ci}; 149862306a36Sopenharmony_ci 149962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_cfg_ahb_clk = { 150062306a36Sopenharmony_ci .halt_reg = 0x7b030, 150162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 150262306a36Sopenharmony_ci .hwcg_reg = 0x7b030, 150362306a36Sopenharmony_ci .hwcg_bit = 1, 150462306a36Sopenharmony_ci .clkr = { 150562306a36Sopenharmony_ci .enable_reg = 0x62008, 150662306a36Sopenharmony_ci .enable_mask = BIT(2), 150762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 150862306a36Sopenharmony_ci .name = "gcc_pcie_0_cfg_ahb_clk", 150962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 151062306a36Sopenharmony_ci }, 151162306a36Sopenharmony_ci }, 151262306a36Sopenharmony_ci}; 151362306a36Sopenharmony_ci 151462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_clkref_en = { 151562306a36Sopenharmony_ci .halt_reg = 0x9c004, 151662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 151762306a36Sopenharmony_ci .clkr = { 151862306a36Sopenharmony_ci .enable_reg = 0x9c004, 151962306a36Sopenharmony_ci .enable_mask = BIT(0), 152062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 152162306a36Sopenharmony_ci .name = "gcc_pcie_0_clkref_en", 152262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 152362306a36Sopenharmony_ci }, 152462306a36Sopenharmony_ci }, 152562306a36Sopenharmony_ci}; 152662306a36Sopenharmony_ci 152762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_mstr_axi_clk = { 152862306a36Sopenharmony_ci .halt_reg = 0x7b028, 152962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 153062306a36Sopenharmony_ci .clkr = { 153162306a36Sopenharmony_ci .enable_reg = 0x62008, 153262306a36Sopenharmony_ci .enable_mask = BIT(1), 153362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 153462306a36Sopenharmony_ci .name = "gcc_pcie_0_mstr_axi_clk", 153562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 153662306a36Sopenharmony_ci }, 153762306a36Sopenharmony_ci }, 153862306a36Sopenharmony_ci}; 153962306a36Sopenharmony_ci 154062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_phy_rchng_clk = { 154162306a36Sopenharmony_ci .halt_reg = 0x7b044, 154262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 154362306a36Sopenharmony_ci .clkr = { 154462306a36Sopenharmony_ci .enable_reg = 0x62000, 154562306a36Sopenharmony_ci .enable_mask = BIT(22), 154662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 154762306a36Sopenharmony_ci .name = "gcc_pcie_0_phy_rchng_clk", 154862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 154962306a36Sopenharmony_ci &gcc_pcie_0_phy_rchng_clk_src.clkr.hw, 155062306a36Sopenharmony_ci }, 155162306a36Sopenharmony_ci .num_parents = 1, 155262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 155362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 155462306a36Sopenharmony_ci }, 155562306a36Sopenharmony_ci }, 155662306a36Sopenharmony_ci}; 155762306a36Sopenharmony_ci 155862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipe_clk = { 155962306a36Sopenharmony_ci .halt_reg = 0x7b03c, 156062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 156162306a36Sopenharmony_ci .clkr = { 156262306a36Sopenharmony_ci .enable_reg = 0x62008, 156362306a36Sopenharmony_ci .enable_mask = BIT(4), 156462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 156562306a36Sopenharmony_ci .name = "gcc_pcie_0_pipe_clk", 156662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 156762306a36Sopenharmony_ci &gcc_pcie_0_pipe_clk_src.clkr.hw, 156862306a36Sopenharmony_ci }, 156962306a36Sopenharmony_ci .num_parents = 1, 157062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 157162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 157262306a36Sopenharmony_ci }, 157362306a36Sopenharmony_ci }, 157462306a36Sopenharmony_ci}; 157562306a36Sopenharmony_ci 157662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_axi_clk = { 157762306a36Sopenharmony_ci .halt_reg = 0x7b020, 157862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 157962306a36Sopenharmony_ci .hwcg_reg = 0x7b020, 158062306a36Sopenharmony_ci .hwcg_bit = 1, 158162306a36Sopenharmony_ci .clkr = { 158262306a36Sopenharmony_ci .enable_reg = 0x62008, 158362306a36Sopenharmony_ci .enable_mask = BIT(0), 158462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 158562306a36Sopenharmony_ci .name = "gcc_pcie_0_slv_axi_clk", 158662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 158762306a36Sopenharmony_ci }, 158862306a36Sopenharmony_ci }, 158962306a36Sopenharmony_ci}; 159062306a36Sopenharmony_ci 159162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = { 159262306a36Sopenharmony_ci .halt_reg = 0x7b01c, 159362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 159462306a36Sopenharmony_ci .clkr = { 159562306a36Sopenharmony_ci .enable_reg = 0x62008, 159662306a36Sopenharmony_ci .enable_mask = BIT(5), 159762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 159862306a36Sopenharmony_ci .name = "gcc_pcie_0_slv_q2a_axi_clk", 159962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 160062306a36Sopenharmony_ci }, 160162306a36Sopenharmony_ci }, 160262306a36Sopenharmony_ci}; 160362306a36Sopenharmony_ci 160462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_aux_clk = { 160562306a36Sopenharmony_ci .halt_reg = 0x9d030, 160662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 160762306a36Sopenharmony_ci .clkr = { 160862306a36Sopenharmony_ci .enable_reg = 0x62000, 160962306a36Sopenharmony_ci .enable_mask = BIT(29), 161062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 161162306a36Sopenharmony_ci .name = "gcc_pcie_1_aux_clk", 161262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 161362306a36Sopenharmony_ci &gcc_pcie_1_aux_clk_src.clkr.hw, 161462306a36Sopenharmony_ci }, 161562306a36Sopenharmony_ci .num_parents = 1, 161662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 161762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 161862306a36Sopenharmony_ci }, 161962306a36Sopenharmony_ci }, 162062306a36Sopenharmony_ci}; 162162306a36Sopenharmony_ci 162262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_cfg_ahb_clk = { 162362306a36Sopenharmony_ci .halt_reg = 0x9d02c, 162462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 162562306a36Sopenharmony_ci .hwcg_reg = 0x9d02c, 162662306a36Sopenharmony_ci .hwcg_bit = 1, 162762306a36Sopenharmony_ci .clkr = { 162862306a36Sopenharmony_ci .enable_reg = 0x62000, 162962306a36Sopenharmony_ci .enable_mask = BIT(28), 163062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 163162306a36Sopenharmony_ci .name = "gcc_pcie_1_cfg_ahb_clk", 163262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 163362306a36Sopenharmony_ci }, 163462306a36Sopenharmony_ci }, 163562306a36Sopenharmony_ci}; 163662306a36Sopenharmony_ci 163762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_clkref_en = { 163862306a36Sopenharmony_ci .halt_reg = 0x9c008, 163962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 164062306a36Sopenharmony_ci .clkr = { 164162306a36Sopenharmony_ci .enable_reg = 0x9c008, 164262306a36Sopenharmony_ci .enable_mask = BIT(0), 164362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 164462306a36Sopenharmony_ci .name = "gcc_pcie_1_clkref_en", 164562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 164662306a36Sopenharmony_ci }, 164762306a36Sopenharmony_ci }, 164862306a36Sopenharmony_ci}; 164962306a36Sopenharmony_ci 165062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_mstr_axi_clk = { 165162306a36Sopenharmony_ci .halt_reg = 0x9d024, 165262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 165362306a36Sopenharmony_ci .clkr = { 165462306a36Sopenharmony_ci .enable_reg = 0x62000, 165562306a36Sopenharmony_ci .enable_mask = BIT(27), 165662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 165762306a36Sopenharmony_ci .name = "gcc_pcie_1_mstr_axi_clk", 165862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 165962306a36Sopenharmony_ci }, 166062306a36Sopenharmony_ci }, 166162306a36Sopenharmony_ci}; 166262306a36Sopenharmony_ci 166362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_phy_aux_clk = { 166462306a36Sopenharmony_ci .halt_reg = 0x9d038, 166562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 166662306a36Sopenharmony_ci .clkr = { 166762306a36Sopenharmony_ci .enable_reg = 0x62000, 166862306a36Sopenharmony_ci .enable_mask = BIT(24), 166962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 167062306a36Sopenharmony_ci .name = "gcc_pcie_1_phy_aux_clk", 167162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 167262306a36Sopenharmony_ci &gcc_pcie_1_phy_aux_clk_src.clkr.hw, 167362306a36Sopenharmony_ci }, 167462306a36Sopenharmony_ci .num_parents = 1, 167562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 167662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 167762306a36Sopenharmony_ci }, 167862306a36Sopenharmony_ci }, 167962306a36Sopenharmony_ci}; 168062306a36Sopenharmony_ci 168162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_phy_rchng_clk = { 168262306a36Sopenharmony_ci .halt_reg = 0x9d048, 168362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 168462306a36Sopenharmony_ci .clkr = { 168562306a36Sopenharmony_ci .enable_reg = 0x62000, 168662306a36Sopenharmony_ci .enable_mask = BIT(23), 168762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 168862306a36Sopenharmony_ci .name = "gcc_pcie_1_phy_rchng_clk", 168962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 169062306a36Sopenharmony_ci &gcc_pcie_1_phy_rchng_clk_src.clkr.hw, 169162306a36Sopenharmony_ci }, 169262306a36Sopenharmony_ci .num_parents = 1, 169362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 169462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 169562306a36Sopenharmony_ci }, 169662306a36Sopenharmony_ci }, 169762306a36Sopenharmony_ci}; 169862306a36Sopenharmony_ci 169962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipe_clk = { 170062306a36Sopenharmony_ci .halt_reg = 0x9d040, 170162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 170262306a36Sopenharmony_ci .clkr = { 170362306a36Sopenharmony_ci .enable_reg = 0x62000, 170462306a36Sopenharmony_ci .enable_mask = BIT(30), 170562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 170662306a36Sopenharmony_ci .name = "gcc_pcie_1_pipe_clk", 170762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 170862306a36Sopenharmony_ci &gcc_pcie_1_pipe_clk_src.clkr.hw, 170962306a36Sopenharmony_ci }, 171062306a36Sopenharmony_ci .num_parents = 1, 171162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 171262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 171362306a36Sopenharmony_ci }, 171462306a36Sopenharmony_ci }, 171562306a36Sopenharmony_ci}; 171662306a36Sopenharmony_ci 171762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_axi_clk = { 171862306a36Sopenharmony_ci .halt_reg = 0x9d01c, 171962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 172062306a36Sopenharmony_ci .hwcg_reg = 0x9d01c, 172162306a36Sopenharmony_ci .hwcg_bit = 1, 172262306a36Sopenharmony_ci .clkr = { 172362306a36Sopenharmony_ci .enable_reg = 0x62000, 172462306a36Sopenharmony_ci .enable_mask = BIT(26), 172562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 172662306a36Sopenharmony_ci .name = "gcc_pcie_1_slv_axi_clk", 172762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 172862306a36Sopenharmony_ci }, 172962306a36Sopenharmony_ci }, 173062306a36Sopenharmony_ci}; 173162306a36Sopenharmony_ci 173262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = { 173362306a36Sopenharmony_ci .halt_reg = 0x9d018, 173462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 173562306a36Sopenharmony_ci .clkr = { 173662306a36Sopenharmony_ci .enable_reg = 0x62000, 173762306a36Sopenharmony_ci .enable_mask = BIT(25), 173862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 173962306a36Sopenharmony_ci .name = "gcc_pcie_1_slv_q2a_axi_clk", 174062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 174162306a36Sopenharmony_ci }, 174262306a36Sopenharmony_ci }, 174362306a36Sopenharmony_ci}; 174462306a36Sopenharmony_ci 174562306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = { 174662306a36Sopenharmony_ci .halt_reg = 0x4300c, 174762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 174862306a36Sopenharmony_ci .clkr = { 174962306a36Sopenharmony_ci .enable_reg = 0x4300c, 175062306a36Sopenharmony_ci .enable_mask = BIT(0), 175162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 175262306a36Sopenharmony_ci .name = "gcc_pdm2_clk", 175362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 175462306a36Sopenharmony_ci &gcc_pdm2_clk_src.clkr.hw, 175562306a36Sopenharmony_ci }, 175662306a36Sopenharmony_ci .num_parents = 1, 175762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 175862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 175962306a36Sopenharmony_ci }, 176062306a36Sopenharmony_ci }, 176162306a36Sopenharmony_ci}; 176262306a36Sopenharmony_ci 176362306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = { 176462306a36Sopenharmony_ci .halt_reg = 0x43004, 176562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 176662306a36Sopenharmony_ci .hwcg_reg = 0x43004, 176762306a36Sopenharmony_ci .hwcg_bit = 1, 176862306a36Sopenharmony_ci .clkr = { 176962306a36Sopenharmony_ci .enable_reg = 0x43004, 177062306a36Sopenharmony_ci .enable_mask = BIT(0), 177162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 177262306a36Sopenharmony_ci .name = "gcc_pdm_ahb_clk", 177362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 177462306a36Sopenharmony_ci }, 177562306a36Sopenharmony_ci }, 177662306a36Sopenharmony_ci}; 177762306a36Sopenharmony_ci 177862306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = { 177962306a36Sopenharmony_ci .halt_reg = 0x43008, 178062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 178162306a36Sopenharmony_ci .clkr = { 178262306a36Sopenharmony_ci .enable_reg = 0x43008, 178362306a36Sopenharmony_ci .enable_mask = BIT(0), 178462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 178562306a36Sopenharmony_ci .name = "gcc_pdm_xo4_clk", 178662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 178762306a36Sopenharmony_ci }, 178862306a36Sopenharmony_ci }, 178962306a36Sopenharmony_ci}; 179062306a36Sopenharmony_ci 179162306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_nrt_ahb_clk = { 179262306a36Sopenharmony_ci .halt_reg = 0x36008, 179362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 179462306a36Sopenharmony_ci .hwcg_reg = 0x36008, 179562306a36Sopenharmony_ci .hwcg_bit = 1, 179662306a36Sopenharmony_ci .clkr = { 179762306a36Sopenharmony_ci .enable_reg = 0x36008, 179862306a36Sopenharmony_ci .enable_mask = BIT(0), 179962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 180062306a36Sopenharmony_ci .name = "gcc_qmip_camera_nrt_ahb_clk", 180162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 180262306a36Sopenharmony_ci }, 180362306a36Sopenharmony_ci }, 180462306a36Sopenharmony_ci}; 180562306a36Sopenharmony_ci 180662306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_rt_ahb_clk = { 180762306a36Sopenharmony_ci .halt_reg = 0x3600c, 180862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 180962306a36Sopenharmony_ci .hwcg_reg = 0x3600c, 181062306a36Sopenharmony_ci .hwcg_bit = 1, 181162306a36Sopenharmony_ci .clkr = { 181262306a36Sopenharmony_ci .enable_reg = 0x3600c, 181362306a36Sopenharmony_ci .enable_mask = BIT(0), 181462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 181562306a36Sopenharmony_ci .name = "gcc_qmip_camera_rt_ahb_clk", 181662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 181762306a36Sopenharmony_ci }, 181862306a36Sopenharmony_ci }, 181962306a36Sopenharmony_ci}; 182062306a36Sopenharmony_ci 182162306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp_ahb_clk = { 182262306a36Sopenharmony_ci .halt_reg = 0x37008, 182362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 182462306a36Sopenharmony_ci .hwcg_reg = 0x37008, 182562306a36Sopenharmony_ci .hwcg_bit = 1, 182662306a36Sopenharmony_ci .clkr = { 182762306a36Sopenharmony_ci .enable_reg = 0x37008, 182862306a36Sopenharmony_ci .enable_mask = BIT(0), 182962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 183062306a36Sopenharmony_ci .name = "gcc_qmip_disp_ahb_clk", 183162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 183262306a36Sopenharmony_ci }, 183362306a36Sopenharmony_ci }, 183462306a36Sopenharmony_ci}; 183562306a36Sopenharmony_ci 183662306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_gpu_ahb_clk = { 183762306a36Sopenharmony_ci .halt_reg = 0x81008, 183862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 183962306a36Sopenharmony_ci .hwcg_reg = 0x81008, 184062306a36Sopenharmony_ci .hwcg_bit = 1, 184162306a36Sopenharmony_ci .clkr = { 184262306a36Sopenharmony_ci .enable_reg = 0x81008, 184362306a36Sopenharmony_ci .enable_mask = BIT(0), 184462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 184562306a36Sopenharmony_ci .name = "gcc_qmip_gpu_ahb_clk", 184662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 184762306a36Sopenharmony_ci }, 184862306a36Sopenharmony_ci }, 184962306a36Sopenharmony_ci}; 185062306a36Sopenharmony_ci 185162306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_pcie_ahb_clk = { 185262306a36Sopenharmony_ci .halt_reg = 0x7b018, 185362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 185462306a36Sopenharmony_ci .hwcg_reg = 0x7b018, 185562306a36Sopenharmony_ci .hwcg_bit = 1, 185662306a36Sopenharmony_ci .clkr = { 185762306a36Sopenharmony_ci .enable_reg = 0x7b018, 185862306a36Sopenharmony_ci .enable_mask = BIT(0), 185962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 186062306a36Sopenharmony_ci .name = "gcc_qmip_pcie_ahb_clk", 186162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 186262306a36Sopenharmony_ci }, 186362306a36Sopenharmony_ci }, 186462306a36Sopenharmony_ci}; 186562306a36Sopenharmony_ci 186662306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_cv_cpu_ahb_clk = { 186762306a36Sopenharmony_ci .halt_reg = 0x42014, 186862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 186962306a36Sopenharmony_ci .hwcg_reg = 0x42014, 187062306a36Sopenharmony_ci .hwcg_bit = 1, 187162306a36Sopenharmony_ci .clkr = { 187262306a36Sopenharmony_ci .enable_reg = 0x42014, 187362306a36Sopenharmony_ci .enable_mask = BIT(0), 187462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 187562306a36Sopenharmony_ci .name = "gcc_qmip_video_cv_cpu_ahb_clk", 187662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 187762306a36Sopenharmony_ci }, 187862306a36Sopenharmony_ci }, 187962306a36Sopenharmony_ci}; 188062306a36Sopenharmony_ci 188162306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_cvp_ahb_clk = { 188262306a36Sopenharmony_ci .halt_reg = 0x42008, 188362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 188462306a36Sopenharmony_ci .hwcg_reg = 0x42008, 188562306a36Sopenharmony_ci .hwcg_bit = 1, 188662306a36Sopenharmony_ci .clkr = { 188762306a36Sopenharmony_ci .enable_reg = 0x42008, 188862306a36Sopenharmony_ci .enable_mask = BIT(0), 188962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 189062306a36Sopenharmony_ci .name = "gcc_qmip_video_cvp_ahb_clk", 189162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 189262306a36Sopenharmony_ci }, 189362306a36Sopenharmony_ci }, 189462306a36Sopenharmony_ci}; 189562306a36Sopenharmony_ci 189662306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_v_cpu_ahb_clk = { 189762306a36Sopenharmony_ci .halt_reg = 0x42010, 189862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 189962306a36Sopenharmony_ci .hwcg_reg = 0x42010, 190062306a36Sopenharmony_ci .hwcg_bit = 1, 190162306a36Sopenharmony_ci .clkr = { 190262306a36Sopenharmony_ci .enable_reg = 0x42010, 190362306a36Sopenharmony_ci .enable_mask = BIT(0), 190462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 190562306a36Sopenharmony_ci .name = "gcc_qmip_video_v_cpu_ahb_clk", 190662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 190762306a36Sopenharmony_ci }, 190862306a36Sopenharmony_ci }, 190962306a36Sopenharmony_ci}; 191062306a36Sopenharmony_ci 191162306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_vcodec_ahb_clk = { 191262306a36Sopenharmony_ci .halt_reg = 0x4200c, 191362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 191462306a36Sopenharmony_ci .hwcg_reg = 0x4200c, 191562306a36Sopenharmony_ci .hwcg_bit = 1, 191662306a36Sopenharmony_ci .clkr = { 191762306a36Sopenharmony_ci .enable_reg = 0x4200c, 191862306a36Sopenharmony_ci .enable_mask = BIT(0), 191962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 192062306a36Sopenharmony_ci .name = "gcc_qmip_video_vcodec_ahb_clk", 192162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 192262306a36Sopenharmony_ci }, 192362306a36Sopenharmony_ci }, 192462306a36Sopenharmony_ci}; 192562306a36Sopenharmony_ci 192662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_2x_clk = { 192762306a36Sopenharmony_ci .halt_reg = 0x3300c, 192862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 192962306a36Sopenharmony_ci .clkr = { 193062306a36Sopenharmony_ci .enable_reg = 0x62008, 193162306a36Sopenharmony_ci .enable_mask = BIT(9), 193262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 193362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_core_2x_clk", 193462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 193562306a36Sopenharmony_ci }, 193662306a36Sopenharmony_ci }, 193762306a36Sopenharmony_ci}; 193862306a36Sopenharmony_ci 193962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_clk = { 194062306a36Sopenharmony_ci .halt_reg = 0x33000, 194162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 194262306a36Sopenharmony_ci .clkr = { 194362306a36Sopenharmony_ci .enable_reg = 0x62008, 194462306a36Sopenharmony_ci .enable_mask = BIT(8), 194562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 194662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_core_clk", 194762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 194862306a36Sopenharmony_ci }, 194962306a36Sopenharmony_ci }, 195062306a36Sopenharmony_ci}; 195162306a36Sopenharmony_ci 195262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s0_clk = { 195362306a36Sopenharmony_ci .halt_reg = 0x2700c, 195462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 195562306a36Sopenharmony_ci .clkr = { 195662306a36Sopenharmony_ci .enable_reg = 0x62008, 195762306a36Sopenharmony_ci .enable_mask = BIT(10), 195862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 195962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s0_clk", 196062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 196162306a36Sopenharmony_ci &gcc_qupv3_wrap0_s0_clk_src.clkr.hw, 196262306a36Sopenharmony_ci }, 196362306a36Sopenharmony_ci .num_parents = 1, 196462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 196562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 196662306a36Sopenharmony_ci }, 196762306a36Sopenharmony_ci }, 196862306a36Sopenharmony_ci}; 196962306a36Sopenharmony_ci 197062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s1_clk = { 197162306a36Sopenharmony_ci .halt_reg = 0x27140, 197262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 197362306a36Sopenharmony_ci .clkr = { 197462306a36Sopenharmony_ci .enable_reg = 0x62008, 197562306a36Sopenharmony_ci .enable_mask = BIT(11), 197662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 197762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s1_clk", 197862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 197962306a36Sopenharmony_ci &gcc_qupv3_wrap0_s1_clk_src.clkr.hw, 198062306a36Sopenharmony_ci }, 198162306a36Sopenharmony_ci .num_parents = 1, 198262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 198362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 198462306a36Sopenharmony_ci }, 198562306a36Sopenharmony_ci }, 198662306a36Sopenharmony_ci}; 198762306a36Sopenharmony_ci 198862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s2_clk = { 198962306a36Sopenharmony_ci .halt_reg = 0x27274, 199062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 199162306a36Sopenharmony_ci .clkr = { 199262306a36Sopenharmony_ci .enable_reg = 0x62008, 199362306a36Sopenharmony_ci .enable_mask = BIT(12), 199462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 199562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s2_clk", 199662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 199762306a36Sopenharmony_ci &gcc_qupv3_wrap0_s2_clk_src.clkr.hw, 199862306a36Sopenharmony_ci }, 199962306a36Sopenharmony_ci .num_parents = 1, 200062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 200162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 200262306a36Sopenharmony_ci }, 200362306a36Sopenharmony_ci }, 200462306a36Sopenharmony_ci}; 200562306a36Sopenharmony_ci 200662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s3_clk = { 200762306a36Sopenharmony_ci .halt_reg = 0x273a8, 200862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 200962306a36Sopenharmony_ci .clkr = { 201062306a36Sopenharmony_ci .enable_reg = 0x62008, 201162306a36Sopenharmony_ci .enable_mask = BIT(13), 201262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 201362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s3_clk", 201462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 201562306a36Sopenharmony_ci &gcc_qupv3_wrap0_s3_clk_src.clkr.hw, 201662306a36Sopenharmony_ci }, 201762306a36Sopenharmony_ci .num_parents = 1, 201862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 201962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 202062306a36Sopenharmony_ci }, 202162306a36Sopenharmony_ci }, 202262306a36Sopenharmony_ci}; 202362306a36Sopenharmony_ci 202462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s4_clk = { 202562306a36Sopenharmony_ci .halt_reg = 0x274dc, 202662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 202762306a36Sopenharmony_ci .clkr = { 202862306a36Sopenharmony_ci .enable_reg = 0x62008, 202962306a36Sopenharmony_ci .enable_mask = BIT(14), 203062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 203162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s4_clk", 203262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 203362306a36Sopenharmony_ci &gcc_qupv3_wrap0_s4_clk_src.clkr.hw, 203462306a36Sopenharmony_ci }, 203562306a36Sopenharmony_ci .num_parents = 1, 203662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 203762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 203862306a36Sopenharmony_ci }, 203962306a36Sopenharmony_ci }, 204062306a36Sopenharmony_ci}; 204162306a36Sopenharmony_ci 204262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s5_clk = { 204362306a36Sopenharmony_ci .halt_reg = 0x27610, 204462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 204562306a36Sopenharmony_ci .clkr = { 204662306a36Sopenharmony_ci .enable_reg = 0x62008, 204762306a36Sopenharmony_ci .enable_mask = BIT(15), 204862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 204962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s5_clk", 205062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 205162306a36Sopenharmony_ci &gcc_qupv3_wrap0_s5_clk_src.clkr.hw, 205262306a36Sopenharmony_ci }, 205362306a36Sopenharmony_ci .num_parents = 1, 205462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 205562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 205662306a36Sopenharmony_ci }, 205762306a36Sopenharmony_ci }, 205862306a36Sopenharmony_ci}; 205962306a36Sopenharmony_ci 206062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s6_clk = { 206162306a36Sopenharmony_ci .halt_reg = 0x27744, 206262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 206362306a36Sopenharmony_ci .clkr = { 206462306a36Sopenharmony_ci .enable_reg = 0x62008, 206562306a36Sopenharmony_ci .enable_mask = BIT(16), 206662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 206762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s6_clk", 206862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 206962306a36Sopenharmony_ci &gcc_qupv3_wrap0_s6_clk_src.clkr.hw, 207062306a36Sopenharmony_ci }, 207162306a36Sopenharmony_ci .num_parents = 1, 207262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 207362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 207462306a36Sopenharmony_ci }, 207562306a36Sopenharmony_ci }, 207662306a36Sopenharmony_ci}; 207762306a36Sopenharmony_ci 207862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s7_clk = { 207962306a36Sopenharmony_ci .halt_reg = 0x27878, 208062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 208162306a36Sopenharmony_ci .clkr = { 208262306a36Sopenharmony_ci .enable_reg = 0x62008, 208362306a36Sopenharmony_ci .enable_mask = BIT(17), 208462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 208562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s7_clk", 208662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 208762306a36Sopenharmony_ci &gcc_qupv3_wrap0_s7_clk_src.clkr.hw, 208862306a36Sopenharmony_ci }, 208962306a36Sopenharmony_ci .num_parents = 1, 209062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 209162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 209262306a36Sopenharmony_ci }, 209362306a36Sopenharmony_ci }, 209462306a36Sopenharmony_ci}; 209562306a36Sopenharmony_ci 209662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_2x_clk = { 209762306a36Sopenharmony_ci .halt_reg = 0x3314c, 209862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 209962306a36Sopenharmony_ci .clkr = { 210062306a36Sopenharmony_ci .enable_reg = 0x62008, 210162306a36Sopenharmony_ci .enable_mask = BIT(18), 210262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 210362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_core_2x_clk", 210462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 210562306a36Sopenharmony_ci }, 210662306a36Sopenharmony_ci }, 210762306a36Sopenharmony_ci}; 210862306a36Sopenharmony_ci 210962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_clk = { 211062306a36Sopenharmony_ci .halt_reg = 0x33140, 211162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 211262306a36Sopenharmony_ci .clkr = { 211362306a36Sopenharmony_ci .enable_reg = 0x62008, 211462306a36Sopenharmony_ci .enable_mask = BIT(19), 211562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 211662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_core_clk", 211762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 211862306a36Sopenharmony_ci }, 211962306a36Sopenharmony_ci }, 212062306a36Sopenharmony_ci}; 212162306a36Sopenharmony_ci 212262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s0_clk = { 212362306a36Sopenharmony_ci .halt_reg = 0x2800c, 212462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 212562306a36Sopenharmony_ci .clkr = { 212662306a36Sopenharmony_ci .enable_reg = 0x62008, 212762306a36Sopenharmony_ci .enable_mask = BIT(22), 212862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 212962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s0_clk", 213062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 213162306a36Sopenharmony_ci &gcc_qupv3_wrap1_s0_clk_src.clkr.hw, 213262306a36Sopenharmony_ci }, 213362306a36Sopenharmony_ci .num_parents = 1, 213462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 213562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 213662306a36Sopenharmony_ci }, 213762306a36Sopenharmony_ci }, 213862306a36Sopenharmony_ci}; 213962306a36Sopenharmony_ci 214062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s1_clk = { 214162306a36Sopenharmony_ci .halt_reg = 0x28140, 214262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 214362306a36Sopenharmony_ci .clkr = { 214462306a36Sopenharmony_ci .enable_reg = 0x62008, 214562306a36Sopenharmony_ci .enable_mask = BIT(23), 214662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 214762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s1_clk", 214862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 214962306a36Sopenharmony_ci &gcc_qupv3_wrap1_s1_clk_src.clkr.hw, 215062306a36Sopenharmony_ci }, 215162306a36Sopenharmony_ci .num_parents = 1, 215262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 215362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 215462306a36Sopenharmony_ci }, 215562306a36Sopenharmony_ci }, 215662306a36Sopenharmony_ci}; 215762306a36Sopenharmony_ci 215862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s2_clk = { 215962306a36Sopenharmony_ci .halt_reg = 0x28274, 216062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 216162306a36Sopenharmony_ci .clkr = { 216262306a36Sopenharmony_ci .enable_reg = 0x62008, 216362306a36Sopenharmony_ci .enable_mask = BIT(24), 216462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 216562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s2_clk", 216662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 216762306a36Sopenharmony_ci &gcc_qupv3_wrap1_s2_clk_src.clkr.hw, 216862306a36Sopenharmony_ci }, 216962306a36Sopenharmony_ci .num_parents = 1, 217062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 217162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 217262306a36Sopenharmony_ci }, 217362306a36Sopenharmony_ci }, 217462306a36Sopenharmony_ci}; 217562306a36Sopenharmony_ci 217662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s3_clk = { 217762306a36Sopenharmony_ci .halt_reg = 0x283a8, 217862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 217962306a36Sopenharmony_ci .clkr = { 218062306a36Sopenharmony_ci .enable_reg = 0x62008, 218162306a36Sopenharmony_ci .enable_mask = BIT(25), 218262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 218362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s3_clk", 218462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 218562306a36Sopenharmony_ci &gcc_qupv3_wrap1_s3_clk_src.clkr.hw, 218662306a36Sopenharmony_ci }, 218762306a36Sopenharmony_ci .num_parents = 1, 218862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 218962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 219062306a36Sopenharmony_ci }, 219162306a36Sopenharmony_ci }, 219262306a36Sopenharmony_ci}; 219362306a36Sopenharmony_ci 219462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s4_clk = { 219562306a36Sopenharmony_ci .halt_reg = 0x284dc, 219662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 219762306a36Sopenharmony_ci .clkr = { 219862306a36Sopenharmony_ci .enable_reg = 0x62008, 219962306a36Sopenharmony_ci .enable_mask = BIT(26), 220062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 220162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s4_clk", 220262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 220362306a36Sopenharmony_ci &gcc_qupv3_wrap1_s4_clk_src.clkr.hw, 220462306a36Sopenharmony_ci }, 220562306a36Sopenharmony_ci .num_parents = 1, 220662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 220762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 220862306a36Sopenharmony_ci }, 220962306a36Sopenharmony_ci }, 221062306a36Sopenharmony_ci}; 221162306a36Sopenharmony_ci 221262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s5_clk = { 221362306a36Sopenharmony_ci .halt_reg = 0x28610, 221462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 221562306a36Sopenharmony_ci .clkr = { 221662306a36Sopenharmony_ci .enable_reg = 0x62008, 221762306a36Sopenharmony_ci .enable_mask = BIT(27), 221862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 221962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s5_clk", 222062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 222162306a36Sopenharmony_ci &gcc_qupv3_wrap1_s5_clk_src.clkr.hw, 222262306a36Sopenharmony_ci }, 222362306a36Sopenharmony_ci .num_parents = 1, 222462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 222562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 222662306a36Sopenharmony_ci }, 222762306a36Sopenharmony_ci }, 222862306a36Sopenharmony_ci}; 222962306a36Sopenharmony_ci 223062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s6_clk = { 223162306a36Sopenharmony_ci .halt_reg = 0x28744, 223262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 223362306a36Sopenharmony_ci .clkr = { 223462306a36Sopenharmony_ci .enable_reg = 0x62008, 223562306a36Sopenharmony_ci .enable_mask = BIT(28), 223662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 223762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s6_clk", 223862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 223962306a36Sopenharmony_ci &gcc_qupv3_wrap1_s6_clk_src.clkr.hw, 224062306a36Sopenharmony_ci }, 224162306a36Sopenharmony_ci .num_parents = 1, 224262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 224362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 224462306a36Sopenharmony_ci }, 224562306a36Sopenharmony_ci }, 224662306a36Sopenharmony_ci}; 224762306a36Sopenharmony_ci 224862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_core_2x_clk = { 224962306a36Sopenharmony_ci .halt_reg = 0x3328c, 225062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 225162306a36Sopenharmony_ci .clkr = { 225262306a36Sopenharmony_ci .enable_reg = 0x62010, 225362306a36Sopenharmony_ci .enable_mask = BIT(3), 225462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 225562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_core_2x_clk", 225662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 225762306a36Sopenharmony_ci }, 225862306a36Sopenharmony_ci }, 225962306a36Sopenharmony_ci}; 226062306a36Sopenharmony_ci 226162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_core_clk = { 226262306a36Sopenharmony_ci .halt_reg = 0x33280, 226362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 226462306a36Sopenharmony_ci .clkr = { 226562306a36Sopenharmony_ci .enable_reg = 0x62010, 226662306a36Sopenharmony_ci .enable_mask = BIT(0), 226762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 226862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_core_clk", 226962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 227062306a36Sopenharmony_ci }, 227162306a36Sopenharmony_ci }, 227262306a36Sopenharmony_ci}; 227362306a36Sopenharmony_ci 227462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s0_clk = { 227562306a36Sopenharmony_ci .halt_reg = 0x2e00c, 227662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 227762306a36Sopenharmony_ci .clkr = { 227862306a36Sopenharmony_ci .enable_reg = 0x62010, 227962306a36Sopenharmony_ci .enable_mask = BIT(4), 228062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 228162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s0_clk", 228262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 228362306a36Sopenharmony_ci &gcc_qupv3_wrap2_s0_clk_src.clkr.hw, 228462306a36Sopenharmony_ci }, 228562306a36Sopenharmony_ci .num_parents = 1, 228662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 228762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 228862306a36Sopenharmony_ci }, 228962306a36Sopenharmony_ci }, 229062306a36Sopenharmony_ci}; 229162306a36Sopenharmony_ci 229262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s1_clk = { 229362306a36Sopenharmony_ci .halt_reg = 0x2e140, 229462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 229562306a36Sopenharmony_ci .clkr = { 229662306a36Sopenharmony_ci .enable_reg = 0x62010, 229762306a36Sopenharmony_ci .enable_mask = BIT(5), 229862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 229962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s1_clk", 230062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 230162306a36Sopenharmony_ci &gcc_qupv3_wrap2_s1_clk_src.clkr.hw, 230262306a36Sopenharmony_ci }, 230362306a36Sopenharmony_ci .num_parents = 1, 230462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 230562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 230662306a36Sopenharmony_ci }, 230762306a36Sopenharmony_ci }, 230862306a36Sopenharmony_ci}; 230962306a36Sopenharmony_ci 231062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s2_clk = { 231162306a36Sopenharmony_ci .halt_reg = 0x2e274, 231262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 231362306a36Sopenharmony_ci .clkr = { 231462306a36Sopenharmony_ci .enable_reg = 0x62010, 231562306a36Sopenharmony_ci .enable_mask = BIT(6), 231662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 231762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s2_clk", 231862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 231962306a36Sopenharmony_ci &gcc_qupv3_wrap2_s2_clk_src.clkr.hw, 232062306a36Sopenharmony_ci }, 232162306a36Sopenharmony_ci .num_parents = 1, 232262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 232362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 232462306a36Sopenharmony_ci }, 232562306a36Sopenharmony_ci }, 232662306a36Sopenharmony_ci}; 232762306a36Sopenharmony_ci 232862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s3_clk = { 232962306a36Sopenharmony_ci .halt_reg = 0x2e3a8, 233062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 233162306a36Sopenharmony_ci .clkr = { 233262306a36Sopenharmony_ci .enable_reg = 0x62010, 233362306a36Sopenharmony_ci .enable_mask = BIT(7), 233462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 233562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s3_clk", 233662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 233762306a36Sopenharmony_ci &gcc_qupv3_wrap2_s3_clk_src.clkr.hw, 233862306a36Sopenharmony_ci }, 233962306a36Sopenharmony_ci .num_parents = 1, 234062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 234162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 234262306a36Sopenharmony_ci }, 234362306a36Sopenharmony_ci }, 234462306a36Sopenharmony_ci}; 234562306a36Sopenharmony_ci 234662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s4_clk = { 234762306a36Sopenharmony_ci .halt_reg = 0x2e4dc, 234862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 234962306a36Sopenharmony_ci .clkr = { 235062306a36Sopenharmony_ci .enable_reg = 0x62010, 235162306a36Sopenharmony_ci .enable_mask = BIT(8), 235262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 235362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s4_clk", 235462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 235562306a36Sopenharmony_ci &gcc_qupv3_wrap2_s4_clk_src.clkr.hw, 235662306a36Sopenharmony_ci }, 235762306a36Sopenharmony_ci .num_parents = 1, 235862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 235962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 236062306a36Sopenharmony_ci }, 236162306a36Sopenharmony_ci }, 236262306a36Sopenharmony_ci}; 236362306a36Sopenharmony_ci 236462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s5_clk = { 236562306a36Sopenharmony_ci .halt_reg = 0x2e610, 236662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 236762306a36Sopenharmony_ci .clkr = { 236862306a36Sopenharmony_ci .enable_reg = 0x62010, 236962306a36Sopenharmony_ci .enable_mask = BIT(9), 237062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 237162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s5_clk", 237262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 237362306a36Sopenharmony_ci &gcc_qupv3_wrap2_s5_clk_src.clkr.hw, 237462306a36Sopenharmony_ci }, 237562306a36Sopenharmony_ci .num_parents = 1, 237662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 237762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 237862306a36Sopenharmony_ci }, 237962306a36Sopenharmony_ci }, 238062306a36Sopenharmony_ci}; 238162306a36Sopenharmony_ci 238262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s6_clk = { 238362306a36Sopenharmony_ci .halt_reg = 0x2e744, 238462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 238562306a36Sopenharmony_ci .clkr = { 238662306a36Sopenharmony_ci .enable_reg = 0x62010, 238762306a36Sopenharmony_ci .enable_mask = BIT(10), 238862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 238962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s6_clk", 239062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 239162306a36Sopenharmony_ci &gcc_qupv3_wrap2_s6_clk_src.clkr.hw, 239262306a36Sopenharmony_ci }, 239362306a36Sopenharmony_ci .num_parents = 1, 239462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 239562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 239662306a36Sopenharmony_ci }, 239762306a36Sopenharmony_ci }, 239862306a36Sopenharmony_ci}; 239962306a36Sopenharmony_ci 240062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = { 240162306a36Sopenharmony_ci .halt_reg = 0x27004, 240262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 240362306a36Sopenharmony_ci .hwcg_reg = 0x27004, 240462306a36Sopenharmony_ci .hwcg_bit = 1, 240562306a36Sopenharmony_ci .clkr = { 240662306a36Sopenharmony_ci .enable_reg = 0x62008, 240762306a36Sopenharmony_ci .enable_mask = BIT(6), 240862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 240962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_0_m_ahb_clk", 241062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 241162306a36Sopenharmony_ci }, 241262306a36Sopenharmony_ci }, 241362306a36Sopenharmony_ci}; 241462306a36Sopenharmony_ci 241562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = { 241662306a36Sopenharmony_ci .halt_reg = 0x27008, 241762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 241862306a36Sopenharmony_ci .hwcg_reg = 0x27008, 241962306a36Sopenharmony_ci .hwcg_bit = 1, 242062306a36Sopenharmony_ci .clkr = { 242162306a36Sopenharmony_ci .enable_reg = 0x62008, 242262306a36Sopenharmony_ci .enable_mask = BIT(7), 242362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 242462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_0_s_ahb_clk", 242562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 242662306a36Sopenharmony_ci }, 242762306a36Sopenharmony_ci }, 242862306a36Sopenharmony_ci}; 242962306a36Sopenharmony_ci 243062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = { 243162306a36Sopenharmony_ci .halt_reg = 0x28004, 243262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 243362306a36Sopenharmony_ci .hwcg_reg = 0x28004, 243462306a36Sopenharmony_ci .hwcg_bit = 1, 243562306a36Sopenharmony_ci .clkr = { 243662306a36Sopenharmony_ci .enable_reg = 0x62008, 243762306a36Sopenharmony_ci .enable_mask = BIT(20), 243862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 243962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_1_m_ahb_clk", 244062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 244162306a36Sopenharmony_ci }, 244262306a36Sopenharmony_ci }, 244362306a36Sopenharmony_ci}; 244462306a36Sopenharmony_ci 244562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = { 244662306a36Sopenharmony_ci .halt_reg = 0x28008, 244762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 244862306a36Sopenharmony_ci .hwcg_reg = 0x28008, 244962306a36Sopenharmony_ci .hwcg_bit = 1, 245062306a36Sopenharmony_ci .clkr = { 245162306a36Sopenharmony_ci .enable_reg = 0x62008, 245262306a36Sopenharmony_ci .enable_mask = BIT(21), 245362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 245462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_1_s_ahb_clk", 245562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 245662306a36Sopenharmony_ci }, 245762306a36Sopenharmony_ci }, 245862306a36Sopenharmony_ci}; 245962306a36Sopenharmony_ci 246062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = { 246162306a36Sopenharmony_ci .halt_reg = 0x2e004, 246262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 246362306a36Sopenharmony_ci .hwcg_reg = 0x2e004, 246462306a36Sopenharmony_ci .hwcg_bit = 1, 246562306a36Sopenharmony_ci .clkr = { 246662306a36Sopenharmony_ci .enable_reg = 0x62010, 246762306a36Sopenharmony_ci .enable_mask = BIT(2), 246862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 246962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_2_m_ahb_clk", 247062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 247162306a36Sopenharmony_ci }, 247262306a36Sopenharmony_ci }, 247362306a36Sopenharmony_ci}; 247462306a36Sopenharmony_ci 247562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = { 247662306a36Sopenharmony_ci .halt_reg = 0x2e008, 247762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 247862306a36Sopenharmony_ci .hwcg_reg = 0x2e008, 247962306a36Sopenharmony_ci .hwcg_bit = 1, 248062306a36Sopenharmony_ci .clkr = { 248162306a36Sopenharmony_ci .enable_reg = 0x62010, 248262306a36Sopenharmony_ci .enable_mask = BIT(1), 248362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 248462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_2_s_ahb_clk", 248562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 248662306a36Sopenharmony_ci }, 248762306a36Sopenharmony_ci }, 248862306a36Sopenharmony_ci}; 248962306a36Sopenharmony_ci 249062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = { 249162306a36Sopenharmony_ci .halt_reg = 0x2400c, 249262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 249362306a36Sopenharmony_ci .clkr = { 249462306a36Sopenharmony_ci .enable_reg = 0x2400c, 249562306a36Sopenharmony_ci .enable_mask = BIT(0), 249662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 249762306a36Sopenharmony_ci .name = "gcc_sdcc2_ahb_clk", 249862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 249962306a36Sopenharmony_ci }, 250062306a36Sopenharmony_ci }, 250162306a36Sopenharmony_ci}; 250262306a36Sopenharmony_ci 250362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = { 250462306a36Sopenharmony_ci .halt_reg = 0x24004, 250562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 250662306a36Sopenharmony_ci .clkr = { 250762306a36Sopenharmony_ci .enable_reg = 0x24004, 250862306a36Sopenharmony_ci .enable_mask = BIT(0), 250962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 251062306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk", 251162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 251262306a36Sopenharmony_ci &gcc_sdcc2_apps_clk_src.clkr.hw, 251362306a36Sopenharmony_ci }, 251462306a36Sopenharmony_ci .num_parents = 1, 251562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 251662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 251762306a36Sopenharmony_ci }, 251862306a36Sopenharmony_ci }, 251962306a36Sopenharmony_ci}; 252062306a36Sopenharmony_ci 252162306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_at_clk = { 252262306a36Sopenharmony_ci .halt_reg = 0x24010, 252362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 252462306a36Sopenharmony_ci .hwcg_reg = 0x24010, 252562306a36Sopenharmony_ci .hwcg_bit = 1, 252662306a36Sopenharmony_ci .clkr = { 252762306a36Sopenharmony_ci .enable_reg = 0x24010, 252862306a36Sopenharmony_ci .enable_mask = BIT(0), 252962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 253062306a36Sopenharmony_ci .name = "gcc_sdcc2_at_clk", 253162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 253262306a36Sopenharmony_ci }, 253362306a36Sopenharmony_ci }, 253462306a36Sopenharmony_ci}; 253562306a36Sopenharmony_ci 253662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_ahb_clk = { 253762306a36Sopenharmony_ci .halt_reg = 0x2600c, 253862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 253962306a36Sopenharmony_ci .clkr = { 254062306a36Sopenharmony_ci .enable_reg = 0x2600c, 254162306a36Sopenharmony_ci .enable_mask = BIT(0), 254262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 254362306a36Sopenharmony_ci .name = "gcc_sdcc4_ahb_clk", 254462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 254562306a36Sopenharmony_ci }, 254662306a36Sopenharmony_ci }, 254762306a36Sopenharmony_ci}; 254862306a36Sopenharmony_ci 254962306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_apps_clk = { 255062306a36Sopenharmony_ci .halt_reg = 0x26004, 255162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 255262306a36Sopenharmony_ci .clkr = { 255362306a36Sopenharmony_ci .enable_reg = 0x26004, 255462306a36Sopenharmony_ci .enable_mask = BIT(0), 255562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 255662306a36Sopenharmony_ci .name = "gcc_sdcc4_apps_clk", 255762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 255862306a36Sopenharmony_ci &gcc_sdcc4_apps_clk_src.clkr.hw, 255962306a36Sopenharmony_ci }, 256062306a36Sopenharmony_ci .num_parents = 1, 256162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 256262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 256362306a36Sopenharmony_ci }, 256462306a36Sopenharmony_ci }, 256562306a36Sopenharmony_ci}; 256662306a36Sopenharmony_ci 256762306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_at_clk = { 256862306a36Sopenharmony_ci .halt_reg = 0x26010, 256962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 257062306a36Sopenharmony_ci .hwcg_reg = 0x26010, 257162306a36Sopenharmony_ci .hwcg_bit = 1, 257262306a36Sopenharmony_ci .clkr = { 257362306a36Sopenharmony_ci .enable_reg = 0x26010, 257462306a36Sopenharmony_ci .enable_mask = BIT(0), 257562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 257662306a36Sopenharmony_ci .name = "gcc_sdcc4_at_clk", 257762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 257862306a36Sopenharmony_ci }, 257962306a36Sopenharmony_ci }, 258062306a36Sopenharmony_ci}; 258162306a36Sopenharmony_ci 258262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_0_clkref_en = { 258362306a36Sopenharmony_ci .halt_reg = 0x9c000, 258462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 258562306a36Sopenharmony_ci .clkr = { 258662306a36Sopenharmony_ci .enable_reg = 0x9c000, 258762306a36Sopenharmony_ci .enable_mask = BIT(0), 258862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 258962306a36Sopenharmony_ci .name = "gcc_ufs_0_clkref_en", 259062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 259162306a36Sopenharmony_ci }, 259262306a36Sopenharmony_ci }, 259362306a36Sopenharmony_ci}; 259462306a36Sopenharmony_ci 259562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ahb_clk = { 259662306a36Sopenharmony_ci .halt_reg = 0x87020, 259762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 259862306a36Sopenharmony_ci .hwcg_reg = 0x87020, 259962306a36Sopenharmony_ci .hwcg_bit = 1, 260062306a36Sopenharmony_ci .clkr = { 260162306a36Sopenharmony_ci .enable_reg = 0x87020, 260262306a36Sopenharmony_ci .enable_mask = BIT(0), 260362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 260462306a36Sopenharmony_ci .name = "gcc_ufs_phy_ahb_clk", 260562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 260662306a36Sopenharmony_ci }, 260762306a36Sopenharmony_ci }, 260862306a36Sopenharmony_ci}; 260962306a36Sopenharmony_ci 261062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_clk = { 261162306a36Sopenharmony_ci .halt_reg = 0x87018, 261262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 261362306a36Sopenharmony_ci .hwcg_reg = 0x87018, 261462306a36Sopenharmony_ci .hwcg_bit = 1, 261562306a36Sopenharmony_ci .clkr = { 261662306a36Sopenharmony_ci .enable_reg = 0x87018, 261762306a36Sopenharmony_ci .enable_mask = BIT(0), 261862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 261962306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_clk", 262062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 262162306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw, 262262306a36Sopenharmony_ci }, 262362306a36Sopenharmony_ci .num_parents = 1, 262462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 262562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 262662306a36Sopenharmony_ci }, 262762306a36Sopenharmony_ci }, 262862306a36Sopenharmony_ci}; 262962306a36Sopenharmony_ci 263062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = { 263162306a36Sopenharmony_ci .halt_reg = 0x87018, 263262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 263362306a36Sopenharmony_ci .hwcg_reg = 0x87018, 263462306a36Sopenharmony_ci .hwcg_bit = 1, 263562306a36Sopenharmony_ci .clkr = { 263662306a36Sopenharmony_ci .enable_reg = 0x87018, 263762306a36Sopenharmony_ci .enable_mask = BIT(1), 263862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 263962306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_hw_ctl_clk", 264062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 264162306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw, 264262306a36Sopenharmony_ci }, 264362306a36Sopenharmony_ci .num_parents = 1, 264462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 264562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 264662306a36Sopenharmony_ci }, 264762306a36Sopenharmony_ci }, 264862306a36Sopenharmony_ci}; 264962306a36Sopenharmony_ci 265062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_clk = { 265162306a36Sopenharmony_ci .halt_reg = 0x8706c, 265262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 265362306a36Sopenharmony_ci .hwcg_reg = 0x8706c, 265462306a36Sopenharmony_ci .hwcg_bit = 1, 265562306a36Sopenharmony_ci .clkr = { 265662306a36Sopenharmony_ci .enable_reg = 0x8706c, 265762306a36Sopenharmony_ci .enable_mask = BIT(0), 265862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 265962306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_clk", 266062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 266162306a36Sopenharmony_ci &gcc_ufs_phy_ice_core_clk_src.clkr.hw, 266262306a36Sopenharmony_ci }, 266362306a36Sopenharmony_ci .num_parents = 1, 266462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 266562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 266662306a36Sopenharmony_ci }, 266762306a36Sopenharmony_ci }, 266862306a36Sopenharmony_ci}; 266962306a36Sopenharmony_ci 267062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = { 267162306a36Sopenharmony_ci .halt_reg = 0x8706c, 267262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 267362306a36Sopenharmony_ci .hwcg_reg = 0x8706c, 267462306a36Sopenharmony_ci .hwcg_bit = 1, 267562306a36Sopenharmony_ci .clkr = { 267662306a36Sopenharmony_ci .enable_reg = 0x8706c, 267762306a36Sopenharmony_ci .enable_mask = BIT(1), 267862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 267962306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_hw_ctl_clk", 268062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 268162306a36Sopenharmony_ci &gcc_ufs_phy_ice_core_clk_src.clkr.hw, 268262306a36Sopenharmony_ci }, 268362306a36Sopenharmony_ci .num_parents = 1, 268462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 268562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 268662306a36Sopenharmony_ci }, 268762306a36Sopenharmony_ci }, 268862306a36Sopenharmony_ci}; 268962306a36Sopenharmony_ci 269062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_clk = { 269162306a36Sopenharmony_ci .halt_reg = 0x870a4, 269262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 269362306a36Sopenharmony_ci .hwcg_reg = 0x870a4, 269462306a36Sopenharmony_ci .hwcg_bit = 1, 269562306a36Sopenharmony_ci .clkr = { 269662306a36Sopenharmony_ci .enable_reg = 0x870a4, 269762306a36Sopenharmony_ci .enable_mask = BIT(0), 269862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 269962306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_clk", 270062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 270162306a36Sopenharmony_ci &gcc_ufs_phy_phy_aux_clk_src.clkr.hw, 270262306a36Sopenharmony_ci }, 270362306a36Sopenharmony_ci .num_parents = 1, 270462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 270562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 270662306a36Sopenharmony_ci }, 270762306a36Sopenharmony_ci }, 270862306a36Sopenharmony_ci}; 270962306a36Sopenharmony_ci 271062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = { 271162306a36Sopenharmony_ci .halt_reg = 0x870a4, 271262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 271362306a36Sopenharmony_ci .hwcg_reg = 0x870a4, 271462306a36Sopenharmony_ci .hwcg_bit = 1, 271562306a36Sopenharmony_ci .clkr = { 271662306a36Sopenharmony_ci .enable_reg = 0x870a4, 271762306a36Sopenharmony_ci .enable_mask = BIT(1), 271862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 271962306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk", 272062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 272162306a36Sopenharmony_ci &gcc_ufs_phy_phy_aux_clk_src.clkr.hw, 272262306a36Sopenharmony_ci }, 272362306a36Sopenharmony_ci .num_parents = 1, 272462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 272562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 272662306a36Sopenharmony_ci }, 272762306a36Sopenharmony_ci }, 272862306a36Sopenharmony_ci}; 272962306a36Sopenharmony_ci 273062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = { 273162306a36Sopenharmony_ci .halt_reg = 0x87028, 273262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 273362306a36Sopenharmony_ci .clkr = { 273462306a36Sopenharmony_ci .enable_reg = 0x87028, 273562306a36Sopenharmony_ci .enable_mask = BIT(0), 273662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 273762306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_0_clk", 273862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 273962306a36Sopenharmony_ci &gcc_ufs_phy_rx_symbol_0_clk_src.clkr.hw, 274062306a36Sopenharmony_ci }, 274162306a36Sopenharmony_ci .num_parents = 1, 274262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 274362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 274462306a36Sopenharmony_ci }, 274562306a36Sopenharmony_ci }, 274662306a36Sopenharmony_ci}; 274762306a36Sopenharmony_ci 274862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = { 274962306a36Sopenharmony_ci .halt_reg = 0x870c0, 275062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 275162306a36Sopenharmony_ci .clkr = { 275262306a36Sopenharmony_ci .enable_reg = 0x870c0, 275362306a36Sopenharmony_ci .enable_mask = BIT(0), 275462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 275562306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_1_clk", 275662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 275762306a36Sopenharmony_ci &gcc_ufs_phy_rx_symbol_1_clk_src.clkr.hw, 275862306a36Sopenharmony_ci }, 275962306a36Sopenharmony_ci .num_parents = 1, 276062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 276162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 276262306a36Sopenharmony_ci }, 276362306a36Sopenharmony_ci }, 276462306a36Sopenharmony_ci}; 276562306a36Sopenharmony_ci 276662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = { 276762306a36Sopenharmony_ci .halt_reg = 0x87024, 276862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 276962306a36Sopenharmony_ci .clkr = { 277062306a36Sopenharmony_ci .enable_reg = 0x87024, 277162306a36Sopenharmony_ci .enable_mask = BIT(0), 277262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 277362306a36Sopenharmony_ci .name = "gcc_ufs_phy_tx_symbol_0_clk", 277462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 277562306a36Sopenharmony_ci &gcc_ufs_phy_tx_symbol_0_clk_src.clkr.hw, 277662306a36Sopenharmony_ci }, 277762306a36Sopenharmony_ci .num_parents = 1, 277862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 277962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 278062306a36Sopenharmony_ci }, 278162306a36Sopenharmony_ci }, 278262306a36Sopenharmony_ci}; 278362306a36Sopenharmony_ci 278462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_clk = { 278562306a36Sopenharmony_ci .halt_reg = 0x87064, 278662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 278762306a36Sopenharmony_ci .hwcg_reg = 0x87064, 278862306a36Sopenharmony_ci .hwcg_bit = 1, 278962306a36Sopenharmony_ci .clkr = { 279062306a36Sopenharmony_ci .enable_reg = 0x87064, 279162306a36Sopenharmony_ci .enable_mask = BIT(0), 279262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 279362306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_clk", 279462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 279562306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_clk_src.clkr.hw, 279662306a36Sopenharmony_ci }, 279762306a36Sopenharmony_ci .num_parents = 1, 279862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 279962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 280062306a36Sopenharmony_ci }, 280162306a36Sopenharmony_ci }, 280262306a36Sopenharmony_ci}; 280362306a36Sopenharmony_ci 280462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = { 280562306a36Sopenharmony_ci .halt_reg = 0x87064, 280662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 280762306a36Sopenharmony_ci .hwcg_reg = 0x87064, 280862306a36Sopenharmony_ci .hwcg_bit = 1, 280962306a36Sopenharmony_ci .clkr = { 281062306a36Sopenharmony_ci .enable_reg = 0x87064, 281162306a36Sopenharmony_ci .enable_mask = BIT(1), 281262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 281362306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk", 281462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 281562306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_clk_src.clkr.hw, 281662306a36Sopenharmony_ci }, 281762306a36Sopenharmony_ci .num_parents = 1, 281862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 281962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 282062306a36Sopenharmony_ci }, 282162306a36Sopenharmony_ci }, 282262306a36Sopenharmony_ci}; 282362306a36Sopenharmony_ci 282462306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk = { 282562306a36Sopenharmony_ci .halt_reg = 0x49018, 282662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 282762306a36Sopenharmony_ci .clkr = { 282862306a36Sopenharmony_ci .enable_reg = 0x49018, 282962306a36Sopenharmony_ci .enable_mask = BIT(0), 283062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 283162306a36Sopenharmony_ci .name = "gcc_usb30_prim_master_clk", 283262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 283362306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 283462306a36Sopenharmony_ci }, 283562306a36Sopenharmony_ci .num_parents = 1, 283662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 283762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 283862306a36Sopenharmony_ci }, 283962306a36Sopenharmony_ci }, 284062306a36Sopenharmony_ci}; 284162306a36Sopenharmony_ci 284262306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_mock_utmi_clk = { 284362306a36Sopenharmony_ci .halt_reg = 0x49024, 284462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 284562306a36Sopenharmony_ci .clkr = { 284662306a36Sopenharmony_ci .enable_reg = 0x49024, 284762306a36Sopenharmony_ci .enable_mask = BIT(0), 284862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 284962306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_clk", 285062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 285162306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw, 285262306a36Sopenharmony_ci }, 285362306a36Sopenharmony_ci .num_parents = 1, 285462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 285562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 285662306a36Sopenharmony_ci }, 285762306a36Sopenharmony_ci }, 285862306a36Sopenharmony_ci}; 285962306a36Sopenharmony_ci 286062306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_sleep_clk = { 286162306a36Sopenharmony_ci .halt_reg = 0x49020, 286262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 286362306a36Sopenharmony_ci .clkr = { 286462306a36Sopenharmony_ci .enable_reg = 0x49020, 286562306a36Sopenharmony_ci .enable_mask = BIT(0), 286662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 286762306a36Sopenharmony_ci .name = "gcc_usb30_prim_sleep_clk", 286862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 286962306a36Sopenharmony_ci }, 287062306a36Sopenharmony_ci }, 287162306a36Sopenharmony_ci}; 287262306a36Sopenharmony_ci 287362306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_0_clkref_en = { 287462306a36Sopenharmony_ci .halt_reg = 0x9c010, 287562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 287662306a36Sopenharmony_ci .clkr = { 287762306a36Sopenharmony_ci .enable_reg = 0x9c010, 287862306a36Sopenharmony_ci .enable_mask = BIT(0), 287962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 288062306a36Sopenharmony_ci .name = "gcc_usb3_0_clkref_en", 288162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 288262306a36Sopenharmony_ci }, 288362306a36Sopenharmony_ci }, 288462306a36Sopenharmony_ci}; 288562306a36Sopenharmony_ci 288662306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_aux_clk = { 288762306a36Sopenharmony_ci .halt_reg = 0x4905c, 288862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 288962306a36Sopenharmony_ci .clkr = { 289062306a36Sopenharmony_ci .enable_reg = 0x4905c, 289162306a36Sopenharmony_ci .enable_mask = BIT(0), 289262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 289362306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_aux_clk", 289462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 289562306a36Sopenharmony_ci &gcc_usb3_prim_phy_aux_clk_src.clkr.hw, 289662306a36Sopenharmony_ci }, 289762306a36Sopenharmony_ci .num_parents = 1, 289862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 289962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 290062306a36Sopenharmony_ci }, 290162306a36Sopenharmony_ci }, 290262306a36Sopenharmony_ci}; 290362306a36Sopenharmony_ci 290462306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_com_aux_clk = { 290562306a36Sopenharmony_ci .halt_reg = 0x49060, 290662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 290762306a36Sopenharmony_ci .clkr = { 290862306a36Sopenharmony_ci .enable_reg = 0x49060, 290962306a36Sopenharmony_ci .enable_mask = BIT(0), 291062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 291162306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_com_aux_clk", 291262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 291362306a36Sopenharmony_ci &gcc_usb3_prim_phy_aux_clk_src.clkr.hw, 291462306a36Sopenharmony_ci }, 291562306a36Sopenharmony_ci .num_parents = 1, 291662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 291762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 291862306a36Sopenharmony_ci }, 291962306a36Sopenharmony_ci }, 292062306a36Sopenharmony_ci}; 292162306a36Sopenharmony_ci 292262306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_pipe_clk = { 292362306a36Sopenharmony_ci .halt_reg = 0x49064, 292462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 292562306a36Sopenharmony_ci .hwcg_reg = 0x49064, 292662306a36Sopenharmony_ci .hwcg_bit = 1, 292762306a36Sopenharmony_ci .clkr = { 292862306a36Sopenharmony_ci .enable_reg = 0x49064, 292962306a36Sopenharmony_ci .enable_mask = BIT(0), 293062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 293162306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_pipe_clk", 293262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 293362306a36Sopenharmony_ci &gcc_usb3_prim_phy_pipe_clk_src.clkr.hw, 293462306a36Sopenharmony_ci }, 293562306a36Sopenharmony_ci .num_parents = 1, 293662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 293762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 293862306a36Sopenharmony_ci }, 293962306a36Sopenharmony_ci }, 294062306a36Sopenharmony_ci}; 294162306a36Sopenharmony_ci 294262306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi0_clk = { 294362306a36Sopenharmony_ci .halt_reg = 0x42018, 294462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 294562306a36Sopenharmony_ci .hwcg_reg = 0x42018, 294662306a36Sopenharmony_ci .hwcg_bit = 1, 294762306a36Sopenharmony_ci .clkr = { 294862306a36Sopenharmony_ci .enable_reg = 0x42018, 294962306a36Sopenharmony_ci .enable_mask = BIT(0), 295062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 295162306a36Sopenharmony_ci .name = "gcc_video_axi0_clk", 295262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 295362306a36Sopenharmony_ci }, 295462306a36Sopenharmony_ci }, 295562306a36Sopenharmony_ci}; 295662306a36Sopenharmony_ci 295762306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi1_clk = { 295862306a36Sopenharmony_ci .halt_reg = 0x42020, 295962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 296062306a36Sopenharmony_ci .hwcg_reg = 0x42020, 296162306a36Sopenharmony_ci .hwcg_bit = 1, 296262306a36Sopenharmony_ci .clkr = { 296362306a36Sopenharmony_ci .enable_reg = 0x42020, 296462306a36Sopenharmony_ci .enable_mask = BIT(0), 296562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 296662306a36Sopenharmony_ci .name = "gcc_video_axi1_clk", 296762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 296862306a36Sopenharmony_ci }, 296962306a36Sopenharmony_ci }, 297062306a36Sopenharmony_ci}; 297162306a36Sopenharmony_ci 297262306a36Sopenharmony_cistatic struct gdsc pcie_0_gdsc = { 297362306a36Sopenharmony_ci .gdscr = 0x7b004, 297462306a36Sopenharmony_ci .pd = { 297562306a36Sopenharmony_ci .name = "pcie_0_gdsc", 297662306a36Sopenharmony_ci }, 297762306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 297862306a36Sopenharmony_ci}; 297962306a36Sopenharmony_ci 298062306a36Sopenharmony_cistatic struct gdsc pcie_1_gdsc = { 298162306a36Sopenharmony_ci .gdscr = 0x9d004, 298262306a36Sopenharmony_ci .pd = { 298362306a36Sopenharmony_ci .name = "pcie_1_gdsc", 298462306a36Sopenharmony_ci }, 298562306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 298662306a36Sopenharmony_ci}; 298762306a36Sopenharmony_ci 298862306a36Sopenharmony_cistatic struct gdsc ufs_phy_gdsc = { 298962306a36Sopenharmony_ci .gdscr = 0x87004, 299062306a36Sopenharmony_ci .pd = { 299162306a36Sopenharmony_ci .name = "ufs_phy_gdsc", 299262306a36Sopenharmony_ci }, 299362306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 299462306a36Sopenharmony_ci}; 299562306a36Sopenharmony_ci 299662306a36Sopenharmony_cistatic struct gdsc usb30_prim_gdsc = { 299762306a36Sopenharmony_ci .gdscr = 0x49004, 299862306a36Sopenharmony_ci .pd = { 299962306a36Sopenharmony_ci .name = "usb30_prim_gdsc", 300062306a36Sopenharmony_ci }, 300162306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 300262306a36Sopenharmony_ci}; 300362306a36Sopenharmony_ci 300462306a36Sopenharmony_cistatic struct clk_regmap *gcc_sm8450_clocks[] = { 300562306a36Sopenharmony_ci [GCC_AGGRE_NOC_PCIE_0_AXI_CLK] = &gcc_aggre_noc_pcie_0_axi_clk.clkr, 300662306a36Sopenharmony_ci [GCC_AGGRE_NOC_PCIE_1_AXI_CLK] = &gcc_aggre_noc_pcie_1_axi_clk.clkr, 300762306a36Sopenharmony_ci [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr, 300862306a36Sopenharmony_ci [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr, 300962306a36Sopenharmony_ci [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr, 301062306a36Sopenharmony_ci [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr, 301162306a36Sopenharmony_ci [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr, 301262306a36Sopenharmony_ci [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr, 301362306a36Sopenharmony_ci [GCC_CFG_NOC_PCIE_ANOC_AHB_CLK] = &gcc_cfg_noc_pcie_anoc_ahb_clk.clkr, 301462306a36Sopenharmony_ci [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr, 301562306a36Sopenharmony_ci [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr, 301662306a36Sopenharmony_ci [GCC_DDRSS_PCIE_SF_TBU_CLK] = &gcc_ddrss_pcie_sf_tbu_clk.clkr, 301762306a36Sopenharmony_ci [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr, 301862306a36Sopenharmony_ci [GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr, 301962306a36Sopenharmony_ci [GCC_EUSB3_0_CLKREF_EN] = &gcc_eusb3_0_clkref_en.clkr, 302062306a36Sopenharmony_ci [GCC_GP1_CLK] = &gcc_gp1_clk.clkr, 302162306a36Sopenharmony_ci [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr, 302262306a36Sopenharmony_ci [GCC_GP2_CLK] = &gcc_gp2_clk.clkr, 302362306a36Sopenharmony_ci [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr, 302462306a36Sopenharmony_ci [GCC_GP3_CLK] = &gcc_gp3_clk.clkr, 302562306a36Sopenharmony_ci [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr, 302662306a36Sopenharmony_ci [GCC_GPLL0] = &gcc_gpll0.clkr, 302762306a36Sopenharmony_ci [GCC_GPLL0_OUT_EVEN] = &gcc_gpll0_out_even.clkr, 302862306a36Sopenharmony_ci [GCC_GPLL4] = &gcc_gpll4.clkr, 302962306a36Sopenharmony_ci [GCC_GPLL9] = &gcc_gpll9.clkr, 303062306a36Sopenharmony_ci [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr, 303162306a36Sopenharmony_ci [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr, 303262306a36Sopenharmony_ci [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr, 303362306a36Sopenharmony_ci [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr, 303462306a36Sopenharmony_ci [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr, 303562306a36Sopenharmony_ci [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr, 303662306a36Sopenharmony_ci [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr, 303762306a36Sopenharmony_ci [GCC_PCIE_0_CLKREF_EN] = &gcc_pcie_0_clkref_en.clkr, 303862306a36Sopenharmony_ci [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr, 303962306a36Sopenharmony_ci [GCC_PCIE_0_PHY_RCHNG_CLK] = &gcc_pcie_0_phy_rchng_clk.clkr, 304062306a36Sopenharmony_ci [GCC_PCIE_0_PHY_RCHNG_CLK_SRC] = &gcc_pcie_0_phy_rchng_clk_src.clkr, 304162306a36Sopenharmony_ci [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr, 304262306a36Sopenharmony_ci [GCC_PCIE_0_PIPE_CLK_SRC] = &gcc_pcie_0_pipe_clk_src.clkr, 304362306a36Sopenharmony_ci [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr, 304462306a36Sopenharmony_ci [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr, 304562306a36Sopenharmony_ci [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr, 304662306a36Sopenharmony_ci [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr, 304762306a36Sopenharmony_ci [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr, 304862306a36Sopenharmony_ci [GCC_PCIE_1_CLKREF_EN] = &gcc_pcie_1_clkref_en.clkr, 304962306a36Sopenharmony_ci [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr, 305062306a36Sopenharmony_ci [GCC_PCIE_1_PHY_AUX_CLK] = &gcc_pcie_1_phy_aux_clk.clkr, 305162306a36Sopenharmony_ci [GCC_PCIE_1_PHY_AUX_CLK_SRC] = &gcc_pcie_1_phy_aux_clk_src.clkr, 305262306a36Sopenharmony_ci [GCC_PCIE_1_PHY_RCHNG_CLK] = &gcc_pcie_1_phy_rchng_clk.clkr, 305362306a36Sopenharmony_ci [GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr, 305462306a36Sopenharmony_ci [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr, 305562306a36Sopenharmony_ci [GCC_PCIE_1_PIPE_CLK_SRC] = &gcc_pcie_1_pipe_clk_src.clkr, 305662306a36Sopenharmony_ci [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr, 305762306a36Sopenharmony_ci [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr, 305862306a36Sopenharmony_ci [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr, 305962306a36Sopenharmony_ci [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr, 306062306a36Sopenharmony_ci [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr, 306162306a36Sopenharmony_ci [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr, 306262306a36Sopenharmony_ci [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr, 306362306a36Sopenharmony_ci [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr, 306462306a36Sopenharmony_ci [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr, 306562306a36Sopenharmony_ci [GCC_QMIP_GPU_AHB_CLK] = &gcc_qmip_gpu_ahb_clk.clkr, 306662306a36Sopenharmony_ci [GCC_QMIP_PCIE_AHB_CLK] = &gcc_qmip_pcie_ahb_clk.clkr, 306762306a36Sopenharmony_ci [GCC_QMIP_VIDEO_CV_CPU_AHB_CLK] = &gcc_qmip_video_cv_cpu_ahb_clk.clkr, 306862306a36Sopenharmony_ci [GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr, 306962306a36Sopenharmony_ci [GCC_QMIP_VIDEO_V_CPU_AHB_CLK] = &gcc_qmip_video_v_cpu_ahb_clk.clkr, 307062306a36Sopenharmony_ci [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr, 307162306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr, 307262306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr, 307362306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr, 307462306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr, 307562306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr, 307662306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr, 307762306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr, 307862306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr, 307962306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr, 308062306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr, 308162306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr, 308262306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr, 308362306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr, 308462306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr, 308562306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr, 308662306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr, 308762306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr, 308862306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr, 308962306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr, 309062306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr, 309162306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr, 309262306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr, 309362306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr, 309462306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr, 309562306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr, 309662306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr, 309762306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr, 309862306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr, 309962306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr, 310062306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr, 310162306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr, 310262306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr, 310362306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr, 310462306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr, 310562306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_CORE_2X_CLK] = &gcc_qupv3_wrap2_core_2x_clk.clkr, 310662306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_CORE_CLK] = &gcc_qupv3_wrap2_core_clk.clkr, 310762306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr, 310862306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr, 310962306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr, 311062306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr, 311162306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr, 311262306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr, 311362306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr, 311462306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr, 311562306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr, 311662306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr, 311762306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr, 311862306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr, 311962306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S6_CLK] = &gcc_qupv3_wrap2_s6_clk.clkr, 312062306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S6_CLK_SRC] = &gcc_qupv3_wrap2_s6_clk_src.clkr, 312162306a36Sopenharmony_ci [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr, 312262306a36Sopenharmony_ci [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr, 312362306a36Sopenharmony_ci [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr, 312462306a36Sopenharmony_ci [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr, 312562306a36Sopenharmony_ci [GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr, 312662306a36Sopenharmony_ci [GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr, 312762306a36Sopenharmony_ci [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr, 312862306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr, 312962306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr, 313062306a36Sopenharmony_ci [GCC_SDCC2_AT_CLK] = &gcc_sdcc2_at_clk.clkr, 313162306a36Sopenharmony_ci [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr, 313262306a36Sopenharmony_ci [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr, 313362306a36Sopenharmony_ci [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr, 313462306a36Sopenharmony_ci [GCC_SDCC4_AT_CLK] = &gcc_sdcc4_at_clk.clkr, 313562306a36Sopenharmony_ci [GCC_UFS_0_CLKREF_EN] = &gcc_ufs_0_clkref_en.clkr, 313662306a36Sopenharmony_ci [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr, 313762306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr, 313862306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr, 313962306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr, 314062306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr, 314162306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr, 314262306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr, 314362306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr, 314462306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr, 314562306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr, 314662306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr, 314762306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_rx_symbol_0_clk_src.clkr, 314862306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr, 314962306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_phy_rx_symbol_1_clk_src.clkr, 315062306a36Sopenharmony_ci [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr, 315162306a36Sopenharmony_ci [GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_tx_symbol_0_clk_src.clkr, 315262306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr, 315362306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr, 315462306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr, 315562306a36Sopenharmony_ci [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr, 315662306a36Sopenharmony_ci [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr, 315762306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr, 315862306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr, 315962306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr, 316062306a36Sopenharmony_ci [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr, 316162306a36Sopenharmony_ci [GCC_USB3_0_CLKREF_EN] = &gcc_usb3_0_clkref_en.clkr, 316262306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr, 316362306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr, 316462306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr, 316562306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr, 316662306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb3_prim_phy_pipe_clk_src.clkr, 316762306a36Sopenharmony_ci [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr, 316862306a36Sopenharmony_ci [GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr, 316962306a36Sopenharmony_ci}; 317062306a36Sopenharmony_ci 317162306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sm8450_resets[] = { 317262306a36Sopenharmony_ci [GCC_CAMERA_BCR] = { 0x36000 }, 317362306a36Sopenharmony_ci [GCC_DISPLAY_BCR] = { 0x37000 }, 317462306a36Sopenharmony_ci [GCC_GPU_BCR] = { 0x81000 }, 317562306a36Sopenharmony_ci [GCC_PCIE_0_BCR] = { 0x7b000 }, 317662306a36Sopenharmony_ci [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x7c014 }, 317762306a36Sopenharmony_ci [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x7c020 }, 317862306a36Sopenharmony_ci [GCC_PCIE_0_PHY_BCR] = { 0x7c01c }, 317962306a36Sopenharmony_ci [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x7c028 }, 318062306a36Sopenharmony_ci [GCC_PCIE_1_BCR] = { 0x9d000 }, 318162306a36Sopenharmony_ci [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x9e014 }, 318262306a36Sopenharmony_ci [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x9e020 }, 318362306a36Sopenharmony_ci [GCC_PCIE_1_PHY_BCR] = { 0x9e01c }, 318462306a36Sopenharmony_ci [GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x9e000 }, 318562306a36Sopenharmony_ci [GCC_PCIE_PHY_BCR] = { 0x7f000 }, 318662306a36Sopenharmony_ci [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x7f00c }, 318762306a36Sopenharmony_ci [GCC_PCIE_PHY_COM_BCR] = { 0x7f010 }, 318862306a36Sopenharmony_ci [GCC_PDM_BCR] = { 0x43000 }, 318962306a36Sopenharmony_ci [GCC_QUPV3_WRAPPER_0_BCR] = { 0x27000 }, 319062306a36Sopenharmony_ci [GCC_QUPV3_WRAPPER_1_BCR] = { 0x28000 }, 319162306a36Sopenharmony_ci [GCC_QUPV3_WRAPPER_2_BCR] = { 0x2e000 }, 319262306a36Sopenharmony_ci [GCC_QUSB2PHY_PRIM_BCR] = { 0x22000 }, 319362306a36Sopenharmony_ci [GCC_QUSB2PHY_SEC_BCR] = { 0x22004 }, 319462306a36Sopenharmony_ci [GCC_SDCC2_BCR] = { 0x24000 }, 319562306a36Sopenharmony_ci [GCC_SDCC4_BCR] = { 0x26000 }, 319662306a36Sopenharmony_ci [GCC_UFS_PHY_BCR] = { 0x87000 }, 319762306a36Sopenharmony_ci [GCC_USB30_PRIM_BCR] = { 0x49000 }, 319862306a36Sopenharmony_ci [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x60008 }, 319962306a36Sopenharmony_ci [GCC_USB3_DP_PHY_SEC_BCR] = { 0x60014 }, 320062306a36Sopenharmony_ci [GCC_USB3_PHY_PRIM_BCR] = { 0x60000 }, 320162306a36Sopenharmony_ci [GCC_USB3_PHY_SEC_BCR] = { 0x6000c }, 320262306a36Sopenharmony_ci [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x60004 }, 320362306a36Sopenharmony_ci [GCC_USB3PHY_PHY_SEC_BCR] = { 0x60010 }, 320462306a36Sopenharmony_ci [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x7a000 }, 320562306a36Sopenharmony_ci [GCC_VIDEO_AXI0_CLK_ARES] = { 0x42018, 2 }, 320662306a36Sopenharmony_ci [GCC_VIDEO_AXI1_CLK_ARES] = { 0x42020, 2 }, 320762306a36Sopenharmony_ci [GCC_VIDEO_BCR] = { 0x42000 }, 320862306a36Sopenharmony_ci}; 320962306a36Sopenharmony_ci 321062306a36Sopenharmony_cistatic const struct clk_rcg_dfs_data gcc_dfs_clocks[] = { 321162306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src), 321262306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src), 321362306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src), 321462306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src), 321562306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src), 321662306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src), 321762306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src), 321862306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src), 321962306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src), 322062306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src), 322162306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src), 322262306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src), 322362306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src), 322462306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src), 322562306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src), 322662306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src), 322762306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src), 322862306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src), 322962306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src), 323062306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src), 323162306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src), 323262306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap2_s6_clk_src), 323362306a36Sopenharmony_ci}; 323462306a36Sopenharmony_ci 323562306a36Sopenharmony_cistatic struct gdsc *gcc_sm8450_gdscs[] = { 323662306a36Sopenharmony_ci [PCIE_0_GDSC] = &pcie_0_gdsc, 323762306a36Sopenharmony_ci [PCIE_1_GDSC] = &pcie_1_gdsc, 323862306a36Sopenharmony_ci [UFS_PHY_GDSC] = &ufs_phy_gdsc, 323962306a36Sopenharmony_ci [USB30_PRIM_GDSC] = &usb30_prim_gdsc, 324062306a36Sopenharmony_ci}; 324162306a36Sopenharmony_ci 324262306a36Sopenharmony_cistatic const struct regmap_config gcc_sm8450_regmap_config = { 324362306a36Sopenharmony_ci .reg_bits = 32, 324462306a36Sopenharmony_ci .reg_stride = 4, 324562306a36Sopenharmony_ci .val_bits = 32, 324662306a36Sopenharmony_ci .max_register = 0x1f1030, 324762306a36Sopenharmony_ci .fast_io = true, 324862306a36Sopenharmony_ci}; 324962306a36Sopenharmony_ci 325062306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sm8450_desc = { 325162306a36Sopenharmony_ci .config = &gcc_sm8450_regmap_config, 325262306a36Sopenharmony_ci .clks = gcc_sm8450_clocks, 325362306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_sm8450_clocks), 325462306a36Sopenharmony_ci .resets = gcc_sm8450_resets, 325562306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_sm8450_resets), 325662306a36Sopenharmony_ci .gdscs = gcc_sm8450_gdscs, 325762306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gcc_sm8450_gdscs), 325862306a36Sopenharmony_ci}; 325962306a36Sopenharmony_ci 326062306a36Sopenharmony_cistatic const struct of_device_id gcc_sm8450_match_table[] = { 326162306a36Sopenharmony_ci { .compatible = "qcom,gcc-sm8450" }, 326262306a36Sopenharmony_ci { } 326362306a36Sopenharmony_ci}; 326462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sm8450_match_table); 326562306a36Sopenharmony_ci 326662306a36Sopenharmony_cistatic int gcc_sm8450_probe(struct platform_device *pdev) 326762306a36Sopenharmony_ci{ 326862306a36Sopenharmony_ci struct regmap *regmap; 326962306a36Sopenharmony_ci int ret; 327062306a36Sopenharmony_ci 327162306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gcc_sm8450_desc); 327262306a36Sopenharmony_ci if (IS_ERR(regmap)) 327362306a36Sopenharmony_ci return PTR_ERR(regmap); 327462306a36Sopenharmony_ci 327562306a36Sopenharmony_ci ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks, 327662306a36Sopenharmony_ci ARRAY_SIZE(gcc_dfs_clocks)); 327762306a36Sopenharmony_ci if (ret) 327862306a36Sopenharmony_ci return ret; 327962306a36Sopenharmony_ci 328062306a36Sopenharmony_ci /* FORCE_MEM_CORE_ON for ufs phy ice core clocks */ 328162306a36Sopenharmony_ci regmap_update_bits(regmap, gcc_ufs_phy_ice_core_clk.halt_reg, BIT(14), BIT(14)); 328262306a36Sopenharmony_ci 328362306a36Sopenharmony_ci /* 328462306a36Sopenharmony_ci * Keep the critical clock always-On 328562306a36Sopenharmony_ci * gcc_camera_ahb_clk, gcc_camera_xo_clk, gcc_disp_ahb_clk, 328662306a36Sopenharmony_ci * gcc_disp_xo_clk, gcc_gpu_cfg_ahb_clk, gcc_video_ahb_clk, 328762306a36Sopenharmony_ci * gcc_video_xo_clk 328862306a36Sopenharmony_ci */ 328962306a36Sopenharmony_ci regmap_update_bits(regmap, 0x36004, BIT(0), BIT(0)); 329062306a36Sopenharmony_ci regmap_update_bits(regmap, 0x36020, BIT(0), BIT(0)); 329162306a36Sopenharmony_ci regmap_update_bits(regmap, 0x37004, BIT(0), BIT(0)); 329262306a36Sopenharmony_ci regmap_update_bits(regmap, 0x3701c, BIT(0), BIT(0)); 329362306a36Sopenharmony_ci regmap_update_bits(regmap, 0x81004, BIT(0), BIT(0)); 329462306a36Sopenharmony_ci regmap_update_bits(regmap, 0x42004, BIT(0), BIT(0)); 329562306a36Sopenharmony_ci regmap_update_bits(regmap, 0x42028, BIT(0), BIT(0)); 329662306a36Sopenharmony_ci 329762306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &gcc_sm8450_desc, regmap); 329862306a36Sopenharmony_ci} 329962306a36Sopenharmony_ci 330062306a36Sopenharmony_cistatic struct platform_driver gcc_sm8450_driver = { 330162306a36Sopenharmony_ci .probe = gcc_sm8450_probe, 330262306a36Sopenharmony_ci .driver = { 330362306a36Sopenharmony_ci .name = "gcc-sm8450", 330462306a36Sopenharmony_ci .of_match_table = gcc_sm8450_match_table, 330562306a36Sopenharmony_ci }, 330662306a36Sopenharmony_ci}; 330762306a36Sopenharmony_ci 330862306a36Sopenharmony_cistatic int __init gcc_sm8450_init(void) 330962306a36Sopenharmony_ci{ 331062306a36Sopenharmony_ci return platform_driver_register(&gcc_sm8450_driver); 331162306a36Sopenharmony_ci} 331262306a36Sopenharmony_cisubsys_initcall(gcc_sm8450_init); 331362306a36Sopenharmony_ci 331462306a36Sopenharmony_cistatic void __exit gcc_sm8450_exit(void) 331562306a36Sopenharmony_ci{ 331662306a36Sopenharmony_ci platform_driver_unregister(&gcc_sm8450_driver); 331762306a36Sopenharmony_ci} 331862306a36Sopenharmony_cimodule_exit(gcc_sm8450_exit); 331962306a36Sopenharmony_ci 332062306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SM8450 Driver"); 332162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 3322