162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2019-2020, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2020-2021, Linaro Limited
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk-provider.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/regmap.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-sm8350.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1562306a36Sopenharmony_ci#include "clk-branch.h"
1662306a36Sopenharmony_ci#include "clk-rcg.h"
1762306a36Sopenharmony_ci#include "clk-regmap.h"
1862306a36Sopenharmony_ci#include "clk-regmap-divider.h"
1962306a36Sopenharmony_ci#include "clk-regmap-mux.h"
2062306a36Sopenharmony_ci#include "clk-regmap-phy-mux.h"
2162306a36Sopenharmony_ci#include "gdsc.h"
2262306a36Sopenharmony_ci#include "reset.h"
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_cienum {
2562306a36Sopenharmony_ci	P_BI_TCXO,
2662306a36Sopenharmony_ci	P_GCC_GPLL0_OUT_EVEN,
2762306a36Sopenharmony_ci	P_GCC_GPLL0_OUT_MAIN,
2862306a36Sopenharmony_ci	P_GCC_GPLL4_OUT_MAIN,
2962306a36Sopenharmony_ci	P_GCC_GPLL9_OUT_MAIN,
3062306a36Sopenharmony_ci	P_PCIE_0_PIPE_CLK,
3162306a36Sopenharmony_ci	P_PCIE_1_PIPE_CLK,
3262306a36Sopenharmony_ci	P_SLEEP_CLK,
3362306a36Sopenharmony_ci	P_UFS_CARD_RX_SYMBOL_0_CLK,
3462306a36Sopenharmony_ci	P_UFS_CARD_RX_SYMBOL_1_CLK,
3562306a36Sopenharmony_ci	P_UFS_CARD_TX_SYMBOL_0_CLK,
3662306a36Sopenharmony_ci	P_UFS_PHY_RX_SYMBOL_0_CLK,
3762306a36Sopenharmony_ci	P_UFS_PHY_RX_SYMBOL_1_CLK,
3862306a36Sopenharmony_ci	P_UFS_PHY_TX_SYMBOL_0_CLK,
3962306a36Sopenharmony_ci	P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
4062306a36Sopenharmony_ci	P_USB3_UNI_PHY_SEC_GCC_USB30_PIPE_CLK,
4162306a36Sopenharmony_ci};
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll0 = {
4462306a36Sopenharmony_ci	.offset = 0x0,
4562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
4662306a36Sopenharmony_ci	.clkr = {
4762306a36Sopenharmony_ci		.enable_reg = 0x52018,
4862306a36Sopenharmony_ci		.enable_mask = BIT(0),
4962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
5062306a36Sopenharmony_ci			.name = "gcc_gpll0",
5162306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
5262306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
5362306a36Sopenharmony_ci			},
5462306a36Sopenharmony_ci			.num_parents = 1,
5562306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
5662306a36Sopenharmony_ci		},
5762306a36Sopenharmony_ci	},
5862306a36Sopenharmony_ci};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gcc_gpll0_out_even[] = {
6162306a36Sopenharmony_ci	{ 0x1, 2 },
6262306a36Sopenharmony_ci	{ }
6362306a36Sopenharmony_ci};
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gcc_gpll0_out_even = {
6662306a36Sopenharmony_ci	.offset = 0x0,
6762306a36Sopenharmony_ci	.post_div_shift = 8,
6862306a36Sopenharmony_ci	.post_div_table = post_div_table_gcc_gpll0_out_even,
6962306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even),
7062306a36Sopenharmony_ci	.width = 4,
7162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
7262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7362306a36Sopenharmony_ci		.name = "gcc_gpll0_out_even",
7462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
7562306a36Sopenharmony_ci			&gcc_gpll0.clkr.hw,
7662306a36Sopenharmony_ci		},
7762306a36Sopenharmony_ci		.num_parents = 1,
7862306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_5lpe_ops,
7962306a36Sopenharmony_ci	},
8062306a36Sopenharmony_ci};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll4 = {
8362306a36Sopenharmony_ci	.offset = 0x76000,
8462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
8562306a36Sopenharmony_ci	.clkr = {
8662306a36Sopenharmony_ci		.enable_reg = 0x52018,
8762306a36Sopenharmony_ci		.enable_mask = BIT(4),
8862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
8962306a36Sopenharmony_ci			.name = "gcc_gpll4",
9062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
9162306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
9262306a36Sopenharmony_ci				.name = "bi_tcxo",
9362306a36Sopenharmony_ci			},
9462306a36Sopenharmony_ci			.num_parents = 1,
9562306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
9662306a36Sopenharmony_ci		},
9762306a36Sopenharmony_ci	},
9862306a36Sopenharmony_ci};
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll9 = {
10162306a36Sopenharmony_ci	.offset = 0x1c000,
10262306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
10362306a36Sopenharmony_ci	.clkr = {
10462306a36Sopenharmony_ci		.enable_reg = 0x52018,
10562306a36Sopenharmony_ci		.enable_mask = BIT(9),
10662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
10762306a36Sopenharmony_ci			.name = "gcc_gpll9",
10862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
10962306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
11062306a36Sopenharmony_ci				.name = "bi_tcxo",
11162306a36Sopenharmony_ci			},
11262306a36Sopenharmony_ci			.num_parents = 1,
11362306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
11462306a36Sopenharmony_ci		},
11562306a36Sopenharmony_ci	},
11662306a36Sopenharmony_ci};
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = {
11962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
12062306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_MAIN, 1 },
12162306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
12262306a36Sopenharmony_ci};
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0[] = {
12562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
12662306a36Sopenharmony_ci	{ .hw = &gcc_gpll0.clkr.hw },
12762306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
12862306a36Sopenharmony_ci};
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = {
13162306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
13262306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_MAIN, 1 },
13362306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
13462306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
13562306a36Sopenharmony_ci};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_1[] = {
13862306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
13962306a36Sopenharmony_ci	{ .hw = &gcc_gpll0.clkr.hw },
14062306a36Sopenharmony_ci	{ .fw_name = "sleep_clk" },
14162306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
14262306a36Sopenharmony_ci};
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = {
14562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
14662306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
14762306a36Sopenharmony_ci};
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2[] = {
15062306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
15162306a36Sopenharmony_ci	{ .fw_name = "sleep_clk" },
15262306a36Sopenharmony_ci};
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = {
15562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
15662306a36Sopenharmony_ci};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_3[] = {
15962306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
16062306a36Sopenharmony_ci};
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_6[] = {
16362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
16462306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_MAIN, 1 },
16562306a36Sopenharmony_ci	{ P_GCC_GPLL9_OUT_MAIN, 2 },
16662306a36Sopenharmony_ci	{ P_GCC_GPLL4_OUT_MAIN, 5 },
16762306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
16862306a36Sopenharmony_ci};
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_6[] = {
17162306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
17262306a36Sopenharmony_ci	{ .hw = &gcc_gpll0.clkr.hw },
17362306a36Sopenharmony_ci	{ .hw = &gcc_gpll9.clkr.hw },
17462306a36Sopenharmony_ci	{ .hw = &gcc_gpll4.clkr.hw },
17562306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
17662306a36Sopenharmony_ci};
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_7[] = {
17962306a36Sopenharmony_ci	{ P_UFS_CARD_RX_SYMBOL_0_CLK, 0 },
18062306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
18162306a36Sopenharmony_ci};
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_7[] = {
18462306a36Sopenharmony_ci	{ .fw_name = "ufs_card_rx_symbol_0_clk" },
18562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
18662306a36Sopenharmony_ci};
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_8[] = {
18962306a36Sopenharmony_ci	{ P_UFS_CARD_RX_SYMBOL_1_CLK, 0 },
19062306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
19162306a36Sopenharmony_ci};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_8[] = {
19462306a36Sopenharmony_ci	{ .fw_name = "ufs_card_rx_symbol_1_clk" },
19562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
19662306a36Sopenharmony_ci};
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_9[] = {
19962306a36Sopenharmony_ci	{ P_UFS_CARD_TX_SYMBOL_0_CLK, 0 },
20062306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
20162306a36Sopenharmony_ci};
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_9[] = {
20462306a36Sopenharmony_ci	{ .fw_name = "ufs_card_tx_symbol_0_clk" },
20562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
20662306a36Sopenharmony_ci};
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_10[] = {
20962306a36Sopenharmony_ci	{ P_UFS_PHY_RX_SYMBOL_0_CLK, 0 },
21062306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
21162306a36Sopenharmony_ci};
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_10[] = {
21462306a36Sopenharmony_ci	{ .fw_name = "ufs_phy_rx_symbol_0_clk" },
21562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
21662306a36Sopenharmony_ci};
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_11[] = {
21962306a36Sopenharmony_ci	{ P_UFS_PHY_RX_SYMBOL_1_CLK, 0 },
22062306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
22162306a36Sopenharmony_ci};
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_11[] = {
22462306a36Sopenharmony_ci	{ .fw_name = "ufs_phy_rx_symbol_1_clk" },
22562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
22662306a36Sopenharmony_ci};
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_12[] = {
22962306a36Sopenharmony_ci	{ P_UFS_PHY_TX_SYMBOL_0_CLK, 0 },
23062306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
23162306a36Sopenharmony_ci};
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_12[] = {
23462306a36Sopenharmony_ci	{ .fw_name = "ufs_phy_tx_symbol_0_clk" },
23562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
23662306a36Sopenharmony_ci};
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_13[] = {
23962306a36Sopenharmony_ci	{ P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
24062306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
24162306a36Sopenharmony_ci};
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_13[] = {
24462306a36Sopenharmony_ci	{ .fw_name = "usb3_phy_wrapper_gcc_usb30_pipe_clk" },
24562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
24662306a36Sopenharmony_ci};
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_14[] = {
24962306a36Sopenharmony_ci	{ P_USB3_UNI_PHY_SEC_GCC_USB30_PIPE_CLK, 0 },
25062306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
25162306a36Sopenharmony_ci};
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_14[] = {
25462306a36Sopenharmony_ci	{ .fw_name = "usb3_uni_phy_sec_gcc_usb30_pipe_clk" },
25562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
25662306a36Sopenharmony_ci};
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie_0_pipe_clk_src = {
25962306a36Sopenharmony_ci	.reg = 0x6b054,
26062306a36Sopenharmony_ci	.clkr = {
26162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26262306a36Sopenharmony_ci			.name = "gcc_pcie_0_pipe_clk_src",
26362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
26462306a36Sopenharmony_ci				.fw_name = "pcie_0_pipe_clk",
26562306a36Sopenharmony_ci			},
26662306a36Sopenharmony_ci			.num_parents = 1,
26762306a36Sopenharmony_ci			.ops = &clk_regmap_phy_mux_ops,
26862306a36Sopenharmony_ci		},
26962306a36Sopenharmony_ci	},
27062306a36Sopenharmony_ci};
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie_1_pipe_clk_src = {
27362306a36Sopenharmony_ci	.reg = 0x8d054,
27462306a36Sopenharmony_ci	.clkr = {
27562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27662306a36Sopenharmony_ci			.name = "gcc_pcie_1_pipe_clk_src",
27762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
27862306a36Sopenharmony_ci				.fw_name = "pcie_1_pipe_clk",
27962306a36Sopenharmony_ci			},
28062306a36Sopenharmony_ci			.num_parents = 1,
28162306a36Sopenharmony_ci			.ops = &clk_regmap_phy_mux_ops,
28262306a36Sopenharmony_ci		},
28362306a36Sopenharmony_ci	},
28462306a36Sopenharmony_ci};
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_card_rx_symbol_0_clk_src = {
28762306a36Sopenharmony_ci	.reg = 0x75058,
28862306a36Sopenharmony_ci	.shift = 0,
28962306a36Sopenharmony_ci	.width = 2,
29062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_7,
29162306a36Sopenharmony_ci	.clkr = {
29262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29362306a36Sopenharmony_ci			.name = "gcc_ufs_card_rx_symbol_0_clk_src",
29462306a36Sopenharmony_ci			.parent_data = gcc_parent_data_7,
29562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_7),
29662306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
29762306a36Sopenharmony_ci		},
29862306a36Sopenharmony_ci	},
29962306a36Sopenharmony_ci};
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_card_rx_symbol_1_clk_src = {
30262306a36Sopenharmony_ci	.reg = 0x750c8,
30362306a36Sopenharmony_ci	.shift = 0,
30462306a36Sopenharmony_ci	.width = 2,
30562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_8,
30662306a36Sopenharmony_ci	.clkr = {
30762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30862306a36Sopenharmony_ci			.name = "gcc_ufs_card_rx_symbol_1_clk_src",
30962306a36Sopenharmony_ci			.parent_data = gcc_parent_data_8,
31062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_8),
31162306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
31262306a36Sopenharmony_ci		},
31362306a36Sopenharmony_ci	},
31462306a36Sopenharmony_ci};
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_card_tx_symbol_0_clk_src = {
31762306a36Sopenharmony_ci	.reg = 0x75048,
31862306a36Sopenharmony_ci	.shift = 0,
31962306a36Sopenharmony_ci	.width = 2,
32062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_9,
32162306a36Sopenharmony_ci	.clkr = {
32262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32362306a36Sopenharmony_ci			.name = "gcc_ufs_card_tx_symbol_0_clk_src",
32462306a36Sopenharmony_ci			.parent_data = gcc_parent_data_9,
32562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_9),
32662306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
32762306a36Sopenharmony_ci		},
32862306a36Sopenharmony_ci	},
32962306a36Sopenharmony_ci};
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = {
33262306a36Sopenharmony_ci	.reg = 0x77058,
33362306a36Sopenharmony_ci	.shift = 0,
33462306a36Sopenharmony_ci	.width = 2,
33562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_10,
33662306a36Sopenharmony_ci	.clkr = {
33762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33862306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_0_clk_src",
33962306a36Sopenharmony_ci			.parent_data = gcc_parent_data_10,
34062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_10),
34162306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
34262306a36Sopenharmony_ci		},
34362306a36Sopenharmony_ci	},
34462306a36Sopenharmony_ci};
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = {
34762306a36Sopenharmony_ci	.reg = 0x770c8,
34862306a36Sopenharmony_ci	.shift = 0,
34962306a36Sopenharmony_ci	.width = 2,
35062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_11,
35162306a36Sopenharmony_ci	.clkr = {
35262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35362306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_1_clk_src",
35462306a36Sopenharmony_ci			.parent_data = gcc_parent_data_11,
35562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_11),
35662306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
35762306a36Sopenharmony_ci		},
35862306a36Sopenharmony_ci	},
35962306a36Sopenharmony_ci};
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = {
36262306a36Sopenharmony_ci	.reg = 0x77048,
36362306a36Sopenharmony_ci	.shift = 0,
36462306a36Sopenharmony_ci	.width = 2,
36562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_12,
36662306a36Sopenharmony_ci	.clkr = {
36762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36862306a36Sopenharmony_ci			.name = "gcc_ufs_phy_tx_symbol_0_clk_src",
36962306a36Sopenharmony_ci			.parent_data = gcc_parent_data_12,
37062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_12),
37162306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
37262306a36Sopenharmony_ci		},
37362306a36Sopenharmony_ci	},
37462306a36Sopenharmony_ci};
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = {
37762306a36Sopenharmony_ci	.reg = 0xf060,
37862306a36Sopenharmony_ci	.shift = 0,
37962306a36Sopenharmony_ci	.width = 2,
38062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_13,
38162306a36Sopenharmony_ci	.clkr = {
38262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
38362306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_pipe_clk_src",
38462306a36Sopenharmony_ci			.parent_data = gcc_parent_data_13,
38562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_13),
38662306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
38762306a36Sopenharmony_ci		},
38862306a36Sopenharmony_ci	},
38962306a36Sopenharmony_ci};
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_usb3_sec_phy_pipe_clk_src = {
39262306a36Sopenharmony_ci	.reg = 0x10060,
39362306a36Sopenharmony_ci	.shift = 0,
39462306a36Sopenharmony_ci	.width = 2,
39562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_14,
39662306a36Sopenharmony_ci	.clkr = {
39762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
39862306a36Sopenharmony_ci			.name = "gcc_usb3_sec_phy_pipe_clk_src",
39962306a36Sopenharmony_ci			.parent_data = gcc_parent_data_14,
40062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_14),
40162306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
40262306a36Sopenharmony_ci		},
40362306a36Sopenharmony_ci	},
40462306a36Sopenharmony_ci};
40562306a36Sopenharmony_ci
40662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
40762306a36Sopenharmony_ci	F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
40862306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
40962306a36Sopenharmony_ci	F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
41062306a36Sopenharmony_ci	{ }
41162306a36Sopenharmony_ci};
41262306a36Sopenharmony_ci
41362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = {
41462306a36Sopenharmony_ci	.cmd_rcgr = 0x64004,
41562306a36Sopenharmony_ci	.mnd_width = 8,
41662306a36Sopenharmony_ci	.hid_width = 5,
41762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
41862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
41962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
42062306a36Sopenharmony_ci		.name = "gcc_gp1_clk_src",
42162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
42262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
42362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
42462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
42562306a36Sopenharmony_ci	},
42662306a36Sopenharmony_ci};
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = {
42962306a36Sopenharmony_ci	.cmd_rcgr = 0x65004,
43062306a36Sopenharmony_ci	.mnd_width = 8,
43162306a36Sopenharmony_ci	.hid_width = 5,
43262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
43362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
43462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
43562306a36Sopenharmony_ci		.name = "gcc_gp2_clk_src",
43662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
43762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
43862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
43962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
44062306a36Sopenharmony_ci	},
44162306a36Sopenharmony_ci};
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = {
44462306a36Sopenharmony_ci	.cmd_rcgr = 0x66004,
44562306a36Sopenharmony_ci	.mnd_width = 8,
44662306a36Sopenharmony_ci	.hid_width = 5,
44762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
44862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
44962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
45062306a36Sopenharmony_ci		.name = "gcc_gp3_clk_src",
45162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
45262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
45362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
45462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
45562306a36Sopenharmony_ci	},
45662306a36Sopenharmony_ci};
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
45962306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
46062306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
46162306a36Sopenharmony_ci	{ }
46262306a36Sopenharmony_ci};
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
46562306a36Sopenharmony_ci	.cmd_rcgr = 0x6b058,
46662306a36Sopenharmony_ci	.mnd_width = 16,
46762306a36Sopenharmony_ci	.hid_width = 5,
46862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
46962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
47062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
47162306a36Sopenharmony_ci		.name = "gcc_pcie_0_aux_clk_src",
47262306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
47362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
47462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
47562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
47662306a36Sopenharmony_ci	},
47762306a36Sopenharmony_ci};
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = {
48062306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
48162306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
48262306a36Sopenharmony_ci	{ }
48362306a36Sopenharmony_ci};
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = {
48662306a36Sopenharmony_ci	.cmd_rcgr = 0x6b03c,
48762306a36Sopenharmony_ci	.mnd_width = 0,
48862306a36Sopenharmony_ci	.hid_width = 5,
48962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
49062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
49162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
49262306a36Sopenharmony_ci		.name = "gcc_pcie_0_phy_rchng_clk_src",
49362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
49462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
49562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
49662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
49762306a36Sopenharmony_ci	},
49862306a36Sopenharmony_ci};
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
50162306a36Sopenharmony_ci	.cmd_rcgr = 0x8d058,
50262306a36Sopenharmony_ci	.mnd_width = 16,
50362306a36Sopenharmony_ci	.hid_width = 5,
50462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
50562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
50662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
50762306a36Sopenharmony_ci		.name = "gcc_pcie_1_aux_clk_src",
50862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
50962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
51062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
51162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
51262306a36Sopenharmony_ci	},
51362306a36Sopenharmony_ci};
51462306a36Sopenharmony_ci
51562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = {
51662306a36Sopenharmony_ci	.cmd_rcgr = 0x8d03c,
51762306a36Sopenharmony_ci	.mnd_width = 0,
51862306a36Sopenharmony_ci	.hid_width = 5,
51962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
52062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
52162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
52262306a36Sopenharmony_ci		.name = "gcc_pcie_1_phy_rchng_clk_src",
52362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
52462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
52562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
52662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
52762306a36Sopenharmony_ci	},
52862306a36Sopenharmony_ci};
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
53162306a36Sopenharmony_ci	F(60000000, P_GCC_GPLL0_OUT_MAIN, 10, 0, 0),
53262306a36Sopenharmony_ci	{ }
53362306a36Sopenharmony_ci};
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = {
53662306a36Sopenharmony_ci	.cmd_rcgr = 0x33010,
53762306a36Sopenharmony_ci	.mnd_width = 0,
53862306a36Sopenharmony_ci	.hid_width = 5,
53962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
54062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pdm2_clk_src,
54162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
54262306a36Sopenharmony_ci		.name = "gcc_pdm2_clk_src",
54362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
54462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
54562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
54662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
54762306a36Sopenharmony_ci	},
54862306a36Sopenharmony_ci};
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
55162306a36Sopenharmony_ci	F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
55262306a36Sopenharmony_ci	F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
55362306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
55462306a36Sopenharmony_ci	F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
55562306a36Sopenharmony_ci	F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
55662306a36Sopenharmony_ci	F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
55762306a36Sopenharmony_ci	F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
55862306a36Sopenharmony_ci	F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
55962306a36Sopenharmony_ci	F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
56062306a36Sopenharmony_ci	F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
56162306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
56262306a36Sopenharmony_ci	{ }
56362306a36Sopenharmony_ci};
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
56662306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s0_clk_src",
56762306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
56862306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
56962306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
57062306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
57162306a36Sopenharmony_ci};
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
57462306a36Sopenharmony_ci	.cmd_rcgr = 0x17010,
57562306a36Sopenharmony_ci	.mnd_width = 16,
57662306a36Sopenharmony_ci	.hid_width = 5,
57762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
57862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
57962306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
58062306a36Sopenharmony_ci};
58162306a36Sopenharmony_ci
58262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
58362306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s1_clk_src",
58462306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
58562306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
58662306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
58762306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
58862306a36Sopenharmony_ci};
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
59162306a36Sopenharmony_ci	.cmd_rcgr = 0x17140,
59262306a36Sopenharmony_ci	.mnd_width = 16,
59362306a36Sopenharmony_ci	.hid_width = 5,
59462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
59562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
59662306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
59762306a36Sopenharmony_ci};
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
60062306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s2_clk_src",
60162306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
60262306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
60362306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
60462306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
60562306a36Sopenharmony_ci};
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
60862306a36Sopenharmony_ci	.cmd_rcgr = 0x17270,
60962306a36Sopenharmony_ci	.mnd_width = 16,
61062306a36Sopenharmony_ci	.hid_width = 5,
61162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
61262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
61362306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
61462306a36Sopenharmony_ci};
61562306a36Sopenharmony_ci
61662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
61762306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s3_clk_src",
61862306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
61962306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
62062306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
62162306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
62262306a36Sopenharmony_ci};
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
62562306a36Sopenharmony_ci	.cmd_rcgr = 0x173a0,
62662306a36Sopenharmony_ci	.mnd_width = 16,
62762306a36Sopenharmony_ci	.hid_width = 5,
62862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
62962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
63062306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
63162306a36Sopenharmony_ci};
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
63462306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s4_clk_src",
63562306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
63662306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
63762306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
63862306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
63962306a36Sopenharmony_ci};
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
64262306a36Sopenharmony_ci	.cmd_rcgr = 0x174d0,
64362306a36Sopenharmony_ci	.mnd_width = 16,
64462306a36Sopenharmony_ci	.hid_width = 5,
64562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
64662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
64762306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
64862306a36Sopenharmony_ci};
64962306a36Sopenharmony_ci
65062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
65162306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s5_clk_src",
65262306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
65362306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
65462306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
65562306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
65662306a36Sopenharmony_ci};
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
65962306a36Sopenharmony_ci	.cmd_rcgr = 0x17600,
66062306a36Sopenharmony_ci	.mnd_width = 16,
66162306a36Sopenharmony_ci	.hid_width = 5,
66262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
66362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
66462306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
66562306a36Sopenharmony_ci};
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
66862306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s6_clk_src",
66962306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
67062306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
67162306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
67262306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
67362306a36Sopenharmony_ci};
67462306a36Sopenharmony_ci
67562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
67662306a36Sopenharmony_ci	.cmd_rcgr = 0x17730,
67762306a36Sopenharmony_ci	.mnd_width = 16,
67862306a36Sopenharmony_ci	.hid_width = 5,
67962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
68062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
68162306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
68262306a36Sopenharmony_ci};
68362306a36Sopenharmony_ci
68462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
68562306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s7_clk_src",
68662306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
68762306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
68862306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
68962306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
69062306a36Sopenharmony_ci};
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
69362306a36Sopenharmony_ci	.cmd_rcgr = 0x17860,
69462306a36Sopenharmony_ci	.mnd_width = 16,
69562306a36Sopenharmony_ci	.hid_width = 5,
69662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
69762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
69862306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
69962306a36Sopenharmony_ci};
70062306a36Sopenharmony_ci
70162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap1_s0_clk_src[] = {
70262306a36Sopenharmony_ci	F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
70362306a36Sopenharmony_ci	F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
70462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
70562306a36Sopenharmony_ci	F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
70662306a36Sopenharmony_ci	F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
70762306a36Sopenharmony_ci	F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
70862306a36Sopenharmony_ci	F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
70962306a36Sopenharmony_ci	F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
71062306a36Sopenharmony_ci	F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
71162306a36Sopenharmony_ci	F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
71262306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
71362306a36Sopenharmony_ci	F(102400000, P_GCC_GPLL0_OUT_EVEN, 1, 128, 375),
71462306a36Sopenharmony_ci	F(112000000, P_GCC_GPLL0_OUT_EVEN, 1, 28, 75),
71562306a36Sopenharmony_ci	F(117964800, P_GCC_GPLL0_OUT_EVEN, 1, 6144, 15625),
71662306a36Sopenharmony_ci	F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
71762306a36Sopenharmony_ci	{ }
71862306a36Sopenharmony_ci};
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
72162306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s0_clk_src",
72262306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
72362306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
72462306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
72562306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
72662306a36Sopenharmony_ci};
72762306a36Sopenharmony_ci
72862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
72962306a36Sopenharmony_ci	.cmd_rcgr = 0x18010,
73062306a36Sopenharmony_ci	.mnd_width = 16,
73162306a36Sopenharmony_ci	.hid_width = 5,
73262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
73362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
73462306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
73562306a36Sopenharmony_ci};
73662306a36Sopenharmony_ci
73762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
73862306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s1_clk_src",
73962306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
74062306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
74162306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
74262306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
74362306a36Sopenharmony_ci};
74462306a36Sopenharmony_ci
74562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
74662306a36Sopenharmony_ci	.cmd_rcgr = 0x18140,
74762306a36Sopenharmony_ci	.mnd_width = 16,
74862306a36Sopenharmony_ci	.hid_width = 5,
74962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
75062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
75162306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
75262306a36Sopenharmony_ci};
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
75562306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s2_clk_src",
75662306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
75762306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
75862306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
75962306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
76062306a36Sopenharmony_ci};
76162306a36Sopenharmony_ci
76262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
76362306a36Sopenharmony_ci	.cmd_rcgr = 0x18270,
76462306a36Sopenharmony_ci	.mnd_width = 16,
76562306a36Sopenharmony_ci	.hid_width = 5,
76662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
76762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
76862306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
76962306a36Sopenharmony_ci};
77062306a36Sopenharmony_ci
77162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
77262306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s3_clk_src",
77362306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
77462306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
77562306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
77662306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
77762306a36Sopenharmony_ci};
77862306a36Sopenharmony_ci
77962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
78062306a36Sopenharmony_ci	.cmd_rcgr = 0x183a0,
78162306a36Sopenharmony_ci	.mnd_width = 16,
78262306a36Sopenharmony_ci	.hid_width = 5,
78362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
78462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
78562306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
78662306a36Sopenharmony_ci};
78762306a36Sopenharmony_ci
78862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
78962306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s4_clk_src",
79062306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
79162306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
79262306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
79362306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
79462306a36Sopenharmony_ci};
79562306a36Sopenharmony_ci
79662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
79762306a36Sopenharmony_ci	.cmd_rcgr = 0x184d0,
79862306a36Sopenharmony_ci	.mnd_width = 16,
79962306a36Sopenharmony_ci	.hid_width = 5,
80062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
80162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
80262306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
80362306a36Sopenharmony_ci};
80462306a36Sopenharmony_ci
80562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
80662306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s5_clk_src",
80762306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
80862306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
80962306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
81062306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
81162306a36Sopenharmony_ci};
81262306a36Sopenharmony_ci
81362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
81462306a36Sopenharmony_ci	.cmd_rcgr = 0x18600,
81562306a36Sopenharmony_ci	.mnd_width = 16,
81662306a36Sopenharmony_ci	.hid_width = 5,
81762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
81862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
81962306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
82062306a36Sopenharmony_ci};
82162306a36Sopenharmony_ci
82262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = {
82362306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s0_clk_src",
82462306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
82562306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
82662306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
82762306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
82862306a36Sopenharmony_ci};
82962306a36Sopenharmony_ci
83062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
83162306a36Sopenharmony_ci	.cmd_rcgr = 0x1e010,
83262306a36Sopenharmony_ci	.mnd_width = 16,
83362306a36Sopenharmony_ci	.hid_width = 5,
83462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
83562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
83662306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init,
83762306a36Sopenharmony_ci};
83862306a36Sopenharmony_ci
83962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = {
84062306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s1_clk_src",
84162306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
84262306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
84362306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
84462306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
84562306a36Sopenharmony_ci};
84662306a36Sopenharmony_ci
84762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
84862306a36Sopenharmony_ci	.cmd_rcgr = 0x1e140,
84962306a36Sopenharmony_ci	.mnd_width = 16,
85062306a36Sopenharmony_ci	.hid_width = 5,
85162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
85262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
85362306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init,
85462306a36Sopenharmony_ci};
85562306a36Sopenharmony_ci
85662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = {
85762306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s2_clk_src",
85862306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
85962306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
86062306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
86162306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
86262306a36Sopenharmony_ci};
86362306a36Sopenharmony_ci
86462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
86562306a36Sopenharmony_ci	.cmd_rcgr = 0x1e270,
86662306a36Sopenharmony_ci	.mnd_width = 16,
86762306a36Sopenharmony_ci	.hid_width = 5,
86862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
86962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
87062306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init,
87162306a36Sopenharmony_ci};
87262306a36Sopenharmony_ci
87362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = {
87462306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s3_clk_src",
87562306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
87662306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
87762306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
87862306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
87962306a36Sopenharmony_ci};
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
88262306a36Sopenharmony_ci	.cmd_rcgr = 0x1e3a0,
88362306a36Sopenharmony_ci	.mnd_width = 16,
88462306a36Sopenharmony_ci	.hid_width = 5,
88562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
88662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
88762306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init,
88862306a36Sopenharmony_ci};
88962306a36Sopenharmony_ci
89062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = {
89162306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s4_clk_src",
89262306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
89362306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
89462306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
89562306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
89662306a36Sopenharmony_ci};
89762306a36Sopenharmony_ci
89862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
89962306a36Sopenharmony_ci	.cmd_rcgr = 0x1e4d0,
90062306a36Sopenharmony_ci	.mnd_width = 16,
90162306a36Sopenharmony_ci	.hid_width = 5,
90262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
90362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
90462306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init,
90562306a36Sopenharmony_ci};
90662306a36Sopenharmony_ci
90762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = {
90862306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s5_clk_src",
90962306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
91062306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
91162306a36Sopenharmony_ci	.flags = CLK_SET_RATE_PARENT,
91262306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
91362306a36Sopenharmony_ci};
91462306a36Sopenharmony_ci
91562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
91662306a36Sopenharmony_ci	.cmd_rcgr = 0x1e600,
91762306a36Sopenharmony_ci	.mnd_width = 16,
91862306a36Sopenharmony_ci	.hid_width = 5,
91962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
92062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
92162306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init,
92262306a36Sopenharmony_ci};
92362306a36Sopenharmony_ci
92462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
92562306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
92662306a36Sopenharmony_ci	F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
92762306a36Sopenharmony_ci	F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
92862306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
92962306a36Sopenharmony_ci	F(202000000, P_GCC_GPLL9_OUT_MAIN, 4, 0, 0),
93062306a36Sopenharmony_ci	{ }
93162306a36Sopenharmony_ci};
93262306a36Sopenharmony_ci
93362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
93462306a36Sopenharmony_ci	.cmd_rcgr = 0x1400c,
93562306a36Sopenharmony_ci	.mnd_width = 8,
93662306a36Sopenharmony_ci	.hid_width = 5,
93762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_6,
93862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
93962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
94062306a36Sopenharmony_ci		.name = "gcc_sdcc2_apps_clk_src",
94162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_6,
94262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_6),
94362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
94462306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
94562306a36Sopenharmony_ci	},
94662306a36Sopenharmony_ci};
94762306a36Sopenharmony_ci
94862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
94962306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
95062306a36Sopenharmony_ci	F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
95162306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
95262306a36Sopenharmony_ci	{ }
95362306a36Sopenharmony_ci};
95462306a36Sopenharmony_ci
95562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
95662306a36Sopenharmony_ci	.cmd_rcgr = 0x1600c,
95762306a36Sopenharmony_ci	.mnd_width = 8,
95862306a36Sopenharmony_ci	.hid_width = 5,
95962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
96062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
96162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
96262306a36Sopenharmony_ci		.name = "gcc_sdcc4_apps_clk_src",
96362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
96462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
96562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
96662306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
96762306a36Sopenharmony_ci	},
96862306a36Sopenharmony_ci};
96962306a36Sopenharmony_ci
97062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
97162306a36Sopenharmony_ci	F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
97262306a36Sopenharmony_ci	F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
97362306a36Sopenharmony_ci	F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
97462306a36Sopenharmony_ci	F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
97562306a36Sopenharmony_ci	{ }
97662306a36Sopenharmony_ci};
97762306a36Sopenharmony_ci
97862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
97962306a36Sopenharmony_ci	.cmd_rcgr = 0x75024,
98062306a36Sopenharmony_ci	.mnd_width = 8,
98162306a36Sopenharmony_ci	.hid_width = 5,
98262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
98362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
98462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
98562306a36Sopenharmony_ci		.name = "gcc_ufs_card_axi_clk_src",
98662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
98762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
98862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
98962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
99062306a36Sopenharmony_ci	},
99162306a36Sopenharmony_ci};
99262306a36Sopenharmony_ci
99362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
99462306a36Sopenharmony_ci	F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
99562306a36Sopenharmony_ci	F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
99662306a36Sopenharmony_ci	F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
99762306a36Sopenharmony_ci	{ }
99862306a36Sopenharmony_ci};
99962306a36Sopenharmony_ci
100062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
100162306a36Sopenharmony_ci	.cmd_rcgr = 0x7506c,
100262306a36Sopenharmony_ci	.mnd_width = 0,
100362306a36Sopenharmony_ci	.hid_width = 5,
100462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
100562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
100662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
100762306a36Sopenharmony_ci		.name = "gcc_ufs_card_ice_core_clk_src",
100862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
100962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
101062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
101162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
101262306a36Sopenharmony_ci	},
101362306a36Sopenharmony_ci};
101462306a36Sopenharmony_ci
101562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_phy_aux_clk_src[] = {
101662306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
101762306a36Sopenharmony_ci	{ }
101862306a36Sopenharmony_ci};
101962306a36Sopenharmony_ci
102062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
102162306a36Sopenharmony_ci	.cmd_rcgr = 0x750a0,
102262306a36Sopenharmony_ci	.mnd_width = 0,
102362306a36Sopenharmony_ci	.hid_width = 5,
102462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
102562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
102662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
102762306a36Sopenharmony_ci		.name = "gcc_ufs_card_phy_aux_clk_src",
102862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
102962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
103062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
103162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
103262306a36Sopenharmony_ci	},
103362306a36Sopenharmony_ci};
103462306a36Sopenharmony_ci
103562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
103662306a36Sopenharmony_ci	.cmd_rcgr = 0x75084,
103762306a36Sopenharmony_ci	.mnd_width = 0,
103862306a36Sopenharmony_ci	.hid_width = 5,
103962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
104062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
104162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
104262306a36Sopenharmony_ci		.name = "gcc_ufs_card_unipro_core_clk_src",
104362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
104462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
104562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
104662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
104762306a36Sopenharmony_ci	},
104862306a36Sopenharmony_ci};
104962306a36Sopenharmony_ci
105062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
105162306a36Sopenharmony_ci	.cmd_rcgr = 0x77024,
105262306a36Sopenharmony_ci	.mnd_width = 8,
105362306a36Sopenharmony_ci	.hid_width = 5,
105462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
105562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
105662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
105762306a36Sopenharmony_ci		.name = "gcc_ufs_phy_axi_clk_src",
105862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
105962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
106062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
106162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
106262306a36Sopenharmony_ci	},
106362306a36Sopenharmony_ci};
106462306a36Sopenharmony_ci
106562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
106662306a36Sopenharmony_ci	.cmd_rcgr = 0x7706c,
106762306a36Sopenharmony_ci	.mnd_width = 0,
106862306a36Sopenharmony_ci	.hid_width = 5,
106962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
107062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
107162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
107262306a36Sopenharmony_ci		.name = "gcc_ufs_phy_ice_core_clk_src",
107362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
107462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
107562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
107662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
107762306a36Sopenharmony_ci	},
107862306a36Sopenharmony_ci};
107962306a36Sopenharmony_ci
108062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
108162306a36Sopenharmony_ci	.cmd_rcgr = 0x770a0,
108262306a36Sopenharmony_ci	.mnd_width = 0,
108362306a36Sopenharmony_ci	.hid_width = 5,
108462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
108562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
108662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
108762306a36Sopenharmony_ci		.name = "gcc_ufs_phy_phy_aux_clk_src",
108862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
108962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
109062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
109162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
109262306a36Sopenharmony_ci	},
109362306a36Sopenharmony_ci};
109462306a36Sopenharmony_ci
109562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
109662306a36Sopenharmony_ci	.cmd_rcgr = 0x77084,
109762306a36Sopenharmony_ci	.mnd_width = 0,
109862306a36Sopenharmony_ci	.hid_width = 5,
109962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
110062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
110162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
110262306a36Sopenharmony_ci		.name = "gcc_ufs_phy_unipro_core_clk_src",
110362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
110462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
110562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
110662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
110762306a36Sopenharmony_ci	},
110862306a36Sopenharmony_ci};
110962306a36Sopenharmony_ci
111062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
111162306a36Sopenharmony_ci	F(66666667, P_GCC_GPLL0_OUT_EVEN, 4.5, 0, 0),
111262306a36Sopenharmony_ci	F(133333333, P_GCC_GPLL0_OUT_MAIN, 4.5, 0, 0),
111362306a36Sopenharmony_ci	F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
111462306a36Sopenharmony_ci	F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0),
111562306a36Sopenharmony_ci	{ }
111662306a36Sopenharmony_ci};
111762306a36Sopenharmony_ci
111862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
111962306a36Sopenharmony_ci	.cmd_rcgr = 0xf020,
112062306a36Sopenharmony_ci	.mnd_width = 8,
112162306a36Sopenharmony_ci	.hid_width = 5,
112262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
112362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
112462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
112562306a36Sopenharmony_ci		.name = "gcc_usb30_prim_master_clk_src",
112662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
112762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
112862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
112962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
113062306a36Sopenharmony_ci	},
113162306a36Sopenharmony_ci};
113262306a36Sopenharmony_ci
113362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
113462306a36Sopenharmony_ci	.cmd_rcgr = 0xf038,
113562306a36Sopenharmony_ci	.mnd_width = 0,
113662306a36Sopenharmony_ci	.hid_width = 5,
113762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
113862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
113962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
114062306a36Sopenharmony_ci		.name = "gcc_usb30_prim_mock_utmi_clk_src",
114162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
114262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
114362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
114462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
114562306a36Sopenharmony_ci	},
114662306a36Sopenharmony_ci};
114762306a36Sopenharmony_ci
114862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
114962306a36Sopenharmony_ci	.cmd_rcgr = 0x10020,
115062306a36Sopenharmony_ci	.mnd_width = 8,
115162306a36Sopenharmony_ci	.hid_width = 5,
115262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
115362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
115462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
115562306a36Sopenharmony_ci		.name = "gcc_usb30_sec_master_clk_src",
115662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
115762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
115862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
115962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
116062306a36Sopenharmony_ci	},
116162306a36Sopenharmony_ci};
116262306a36Sopenharmony_ci
116362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
116462306a36Sopenharmony_ci	.cmd_rcgr = 0x10038,
116562306a36Sopenharmony_ci	.mnd_width = 0,
116662306a36Sopenharmony_ci	.hid_width = 5,
116762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
116862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
116962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
117062306a36Sopenharmony_ci		.name = "gcc_usb30_sec_mock_utmi_clk_src",
117162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
117262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
117362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
117462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
117562306a36Sopenharmony_ci	},
117662306a36Sopenharmony_ci};
117762306a36Sopenharmony_ci
117862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
117962306a36Sopenharmony_ci	.cmd_rcgr = 0xf064,
118062306a36Sopenharmony_ci	.mnd_width = 0,
118162306a36Sopenharmony_ci	.hid_width = 5,
118262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
118362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
118462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
118562306a36Sopenharmony_ci		.name = "gcc_usb3_prim_phy_aux_clk_src",
118662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
118762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
118862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
118962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
119062306a36Sopenharmony_ci	},
119162306a36Sopenharmony_ci};
119262306a36Sopenharmony_ci
119362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
119462306a36Sopenharmony_ci	.cmd_rcgr = 0x10064,
119562306a36Sopenharmony_ci	.mnd_width = 0,
119662306a36Sopenharmony_ci	.hid_width = 5,
119762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
119862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
119962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
120062306a36Sopenharmony_ci		.name = "gcc_usb3_sec_phy_aux_clk_src",
120162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
120262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
120362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
120462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
120562306a36Sopenharmony_ci	},
120662306a36Sopenharmony_ci};
120762306a36Sopenharmony_ci
120862306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
120962306a36Sopenharmony_ci	.reg = 0xf050,
121062306a36Sopenharmony_ci	.shift = 0,
121162306a36Sopenharmony_ci	.width = 4,
121262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
121362306a36Sopenharmony_ci		.name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
121462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
121562306a36Sopenharmony_ci			&gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
121662306a36Sopenharmony_ci		},
121762306a36Sopenharmony_ci		.num_parents = 1,
121862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
121962306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
122062306a36Sopenharmony_ci	},
122162306a36Sopenharmony_ci};
122262306a36Sopenharmony_ci
122362306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb30_sec_mock_utmi_postdiv_clk_src = {
122462306a36Sopenharmony_ci	.reg = 0x10050,
122562306a36Sopenharmony_ci	.shift = 0,
122662306a36Sopenharmony_ci	.width = 4,
122762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
122862306a36Sopenharmony_ci		.name = "gcc_usb30_sec_mock_utmi_postdiv_clk_src",
122962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
123062306a36Sopenharmony_ci			&gcc_usb30_sec_mock_utmi_clk_src.clkr.hw,
123162306a36Sopenharmony_ci		},
123262306a36Sopenharmony_ci		.num_parents = 1,
123362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
123462306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
123562306a36Sopenharmony_ci	},
123662306a36Sopenharmony_ci};
123762306a36Sopenharmony_ci
123862306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */
123962306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_pcie_0_axi_clk = {
124062306a36Sopenharmony_ci	.halt_reg = 0x6b080,
124162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
124262306a36Sopenharmony_ci	.clkr = {
124362306a36Sopenharmony_ci		.enable_reg = 0x52000,
124462306a36Sopenharmony_ci		.enable_mask = BIT(12),
124562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
124662306a36Sopenharmony_ci			.name = "gcc_aggre_noc_pcie_0_axi_clk",
124762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
124862306a36Sopenharmony_ci		},
124962306a36Sopenharmony_ci	},
125062306a36Sopenharmony_ci};
125162306a36Sopenharmony_ci
125262306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */
125362306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_pcie_1_axi_clk = {
125462306a36Sopenharmony_ci	.halt_reg = 0x8d084,
125562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
125662306a36Sopenharmony_ci	.clkr = {
125762306a36Sopenharmony_ci		.enable_reg = 0x52000,
125862306a36Sopenharmony_ci		.enable_mask = BIT(11),
125962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
126062306a36Sopenharmony_ci			.name = "gcc_aggre_noc_pcie_1_axi_clk",
126162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
126262306a36Sopenharmony_ci		},
126362306a36Sopenharmony_ci	},
126462306a36Sopenharmony_ci};
126562306a36Sopenharmony_ci
126662306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
126762306a36Sopenharmony_ci	.halt_reg = 0x9000c,
126862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
126962306a36Sopenharmony_ci	.hwcg_reg = 0x9000c,
127062306a36Sopenharmony_ci	.hwcg_bit = 1,
127162306a36Sopenharmony_ci	.clkr = {
127262306a36Sopenharmony_ci		.enable_reg = 0x52000,
127362306a36Sopenharmony_ci		.enable_mask = BIT(18),
127462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
127562306a36Sopenharmony_ci			.name = "gcc_aggre_noc_pcie_tbu_clk",
127662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
127762306a36Sopenharmony_ci		},
127862306a36Sopenharmony_ci	},
127962306a36Sopenharmony_ci};
128062306a36Sopenharmony_ci
128162306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_card_axi_clk = {
128262306a36Sopenharmony_ci	.halt_reg = 0x750cc,
128362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
128462306a36Sopenharmony_ci	.hwcg_reg = 0x750cc,
128562306a36Sopenharmony_ci	.hwcg_bit = 1,
128662306a36Sopenharmony_ci	.clkr = {
128762306a36Sopenharmony_ci		.enable_reg = 0x750cc,
128862306a36Sopenharmony_ci		.enable_mask = BIT(0),
128962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
129062306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_card_axi_clk",
129162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
129262306a36Sopenharmony_ci				&gcc_ufs_card_axi_clk_src.clkr.hw,
129362306a36Sopenharmony_ci			},
129462306a36Sopenharmony_ci			.num_parents = 1,
129562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
129662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
129762306a36Sopenharmony_ci		},
129862306a36Sopenharmony_ci	},
129962306a36Sopenharmony_ci};
130062306a36Sopenharmony_ci
130162306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_card_axi_hw_ctl_clk = {
130262306a36Sopenharmony_ci	.halt_reg = 0x750cc,
130362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
130462306a36Sopenharmony_ci	.hwcg_reg = 0x750cc,
130562306a36Sopenharmony_ci	.hwcg_bit = 1,
130662306a36Sopenharmony_ci	.clkr = {
130762306a36Sopenharmony_ci		.enable_reg = 0x750cc,
130862306a36Sopenharmony_ci		.enable_mask = BIT(1),
130962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
131062306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_card_axi_hw_ctl_clk",
131162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
131262306a36Sopenharmony_ci				&gcc_ufs_card_axi_clk_src.clkr.hw,
131362306a36Sopenharmony_ci			},
131462306a36Sopenharmony_ci			.num_parents = 1,
131562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
131662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
131762306a36Sopenharmony_ci		},
131862306a36Sopenharmony_ci	},
131962306a36Sopenharmony_ci};
132062306a36Sopenharmony_ci
132162306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
132262306a36Sopenharmony_ci	.halt_reg = 0x770cc,
132362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
132462306a36Sopenharmony_ci	.hwcg_reg = 0x770cc,
132562306a36Sopenharmony_ci	.hwcg_bit = 1,
132662306a36Sopenharmony_ci	.clkr = {
132762306a36Sopenharmony_ci		.enable_reg = 0x770cc,
132862306a36Sopenharmony_ci		.enable_mask = BIT(0),
132962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
133062306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_phy_axi_clk",
133162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
133262306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
133362306a36Sopenharmony_ci			},
133462306a36Sopenharmony_ci			.num_parents = 1,
133562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
133662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
133762306a36Sopenharmony_ci		},
133862306a36Sopenharmony_ci	},
133962306a36Sopenharmony_ci};
134062306a36Sopenharmony_ci
134162306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
134262306a36Sopenharmony_ci	.halt_reg = 0x770cc,
134362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
134462306a36Sopenharmony_ci	.hwcg_reg = 0x770cc,
134562306a36Sopenharmony_ci	.hwcg_bit = 1,
134662306a36Sopenharmony_ci	.clkr = {
134762306a36Sopenharmony_ci		.enable_reg = 0x770cc,
134862306a36Sopenharmony_ci		.enable_mask = BIT(1),
134962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135062306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
135162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
135262306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
135362306a36Sopenharmony_ci			},
135462306a36Sopenharmony_ci			.num_parents = 1,
135562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
135662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
135762306a36Sopenharmony_ci		},
135862306a36Sopenharmony_ci	},
135962306a36Sopenharmony_ci};
136062306a36Sopenharmony_ci
136162306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
136262306a36Sopenharmony_ci	.halt_reg = 0xf080,
136362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
136462306a36Sopenharmony_ci	.hwcg_reg = 0xf080,
136562306a36Sopenharmony_ci	.hwcg_bit = 1,
136662306a36Sopenharmony_ci	.clkr = {
136762306a36Sopenharmony_ci		.enable_reg = 0xf080,
136862306a36Sopenharmony_ci		.enable_mask = BIT(0),
136962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
137062306a36Sopenharmony_ci			.name = "gcc_aggre_usb3_prim_axi_clk",
137162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
137262306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
137362306a36Sopenharmony_ci			},
137462306a36Sopenharmony_ci			.num_parents = 1,
137562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
137662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
137762306a36Sopenharmony_ci		},
137862306a36Sopenharmony_ci	},
137962306a36Sopenharmony_ci};
138062306a36Sopenharmony_ci
138162306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
138262306a36Sopenharmony_ci	.halt_reg = 0x10080,
138362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
138462306a36Sopenharmony_ci	.hwcg_reg = 0x10080,
138562306a36Sopenharmony_ci	.hwcg_bit = 1,
138662306a36Sopenharmony_ci	.clkr = {
138762306a36Sopenharmony_ci		.enable_reg = 0x10080,
138862306a36Sopenharmony_ci		.enable_mask = BIT(0),
138962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
139062306a36Sopenharmony_ci			.name = "gcc_aggre_usb3_sec_axi_clk",
139162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
139262306a36Sopenharmony_ci				&gcc_usb30_sec_master_clk_src.clkr.hw,
139362306a36Sopenharmony_ci			},
139462306a36Sopenharmony_ci			.num_parents = 1,
139562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
139662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
139762306a36Sopenharmony_ci		},
139862306a36Sopenharmony_ci	},
139962306a36Sopenharmony_ci};
140062306a36Sopenharmony_ci
140162306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
140262306a36Sopenharmony_ci	.halt_reg = 0x38004,
140362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
140462306a36Sopenharmony_ci	.hwcg_reg = 0x38004,
140562306a36Sopenharmony_ci	.hwcg_bit = 1,
140662306a36Sopenharmony_ci	.clkr = {
140762306a36Sopenharmony_ci		.enable_reg = 0x52000,
140862306a36Sopenharmony_ci		.enable_mask = BIT(10),
140962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
141062306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
141162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
141262306a36Sopenharmony_ci		},
141362306a36Sopenharmony_ci	},
141462306a36Sopenharmony_ci};
141562306a36Sopenharmony_ci
141662306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */
141762306a36Sopenharmony_cistatic struct clk_branch gcc_camera_hf_axi_clk = {
141862306a36Sopenharmony_ci	.halt_reg = 0x26010,
141962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
142062306a36Sopenharmony_ci	.hwcg_reg = 0x26010,
142162306a36Sopenharmony_ci	.hwcg_bit = 1,
142262306a36Sopenharmony_ci	.clkr = {
142362306a36Sopenharmony_ci		.enable_reg = 0x26010,
142462306a36Sopenharmony_ci		.enable_mask = BIT(0),
142562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142662306a36Sopenharmony_ci			.name = "gcc_camera_hf_axi_clk",
142762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
142862306a36Sopenharmony_ci		},
142962306a36Sopenharmony_ci	},
143062306a36Sopenharmony_ci};
143162306a36Sopenharmony_ci
143262306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */
143362306a36Sopenharmony_cistatic struct clk_branch gcc_camera_sf_axi_clk = {
143462306a36Sopenharmony_ci	.halt_reg = 0x26014,
143562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
143662306a36Sopenharmony_ci	.hwcg_reg = 0x26014,
143762306a36Sopenharmony_ci	.hwcg_bit = 1,
143862306a36Sopenharmony_ci	.clkr = {
143962306a36Sopenharmony_ci		.enable_reg = 0x26014,
144062306a36Sopenharmony_ci		.enable_mask = BIT(0),
144162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
144262306a36Sopenharmony_ci			.name = "gcc_camera_sf_axi_clk",
144362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
144462306a36Sopenharmony_ci		},
144562306a36Sopenharmony_ci	},
144662306a36Sopenharmony_ci};
144762306a36Sopenharmony_ci
144862306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
144962306a36Sopenharmony_ci	.halt_reg = 0xf07c,
145062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
145162306a36Sopenharmony_ci	.hwcg_reg = 0xf07c,
145262306a36Sopenharmony_ci	.hwcg_bit = 1,
145362306a36Sopenharmony_ci	.clkr = {
145462306a36Sopenharmony_ci		.enable_reg = 0xf07c,
145562306a36Sopenharmony_ci		.enable_mask = BIT(0),
145662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
145762306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb3_prim_axi_clk",
145862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
145962306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
146062306a36Sopenharmony_ci			},
146162306a36Sopenharmony_ci			.num_parents = 1,
146262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
146362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
146462306a36Sopenharmony_ci		},
146562306a36Sopenharmony_ci	},
146662306a36Sopenharmony_ci};
146762306a36Sopenharmony_ci
146862306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
146962306a36Sopenharmony_ci	.halt_reg = 0x1007c,
147062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
147162306a36Sopenharmony_ci	.hwcg_reg = 0x1007c,
147262306a36Sopenharmony_ci	.hwcg_bit = 1,
147362306a36Sopenharmony_ci	.clkr = {
147462306a36Sopenharmony_ci		.enable_reg = 0x1007c,
147562306a36Sopenharmony_ci		.enable_mask = BIT(0),
147662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
147762306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb3_sec_axi_clk",
147862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
147962306a36Sopenharmony_ci				&gcc_usb30_sec_master_clk_src.clkr.hw,
148062306a36Sopenharmony_ci			},
148162306a36Sopenharmony_ci			.num_parents = 1,
148262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
148362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
148462306a36Sopenharmony_ci		},
148562306a36Sopenharmony_ci	},
148662306a36Sopenharmony_ci};
148762306a36Sopenharmony_ci
148862306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */
148962306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_gpu_axi_clk = {
149062306a36Sopenharmony_ci	.halt_reg = 0x71154,
149162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
149262306a36Sopenharmony_ci	.hwcg_reg = 0x71154,
149362306a36Sopenharmony_ci	.hwcg_bit = 1,
149462306a36Sopenharmony_ci	.clkr = {
149562306a36Sopenharmony_ci		.enable_reg = 0x71154,
149662306a36Sopenharmony_ci		.enable_mask = BIT(0),
149762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
149862306a36Sopenharmony_ci			.name = "gcc_ddrss_gpu_axi_clk",
149962306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
150062306a36Sopenharmony_ci		},
150162306a36Sopenharmony_ci	},
150262306a36Sopenharmony_ci};
150362306a36Sopenharmony_ci
150462306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */
150562306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_pcie_sf_tbu_clk = {
150662306a36Sopenharmony_ci	.halt_reg = 0x8d080,
150762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
150862306a36Sopenharmony_ci	.hwcg_reg = 0x8d080,
150962306a36Sopenharmony_ci	.hwcg_bit = 1,
151062306a36Sopenharmony_ci	.clkr = {
151162306a36Sopenharmony_ci		.enable_reg = 0x52000,
151262306a36Sopenharmony_ci		.enable_mask = BIT(19),
151362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
151462306a36Sopenharmony_ci			.name = "gcc_ddrss_pcie_sf_tbu_clk",
151562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
151662306a36Sopenharmony_ci		},
151762306a36Sopenharmony_ci	},
151862306a36Sopenharmony_ci};
151962306a36Sopenharmony_ci
152062306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */
152162306a36Sopenharmony_cistatic struct clk_branch gcc_disp_hf_axi_clk = {
152262306a36Sopenharmony_ci	.halt_reg = 0x2700c,
152362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
152462306a36Sopenharmony_ci	.hwcg_reg = 0x2700c,
152562306a36Sopenharmony_ci	.hwcg_bit = 1,
152662306a36Sopenharmony_ci	.clkr = {
152762306a36Sopenharmony_ci		.enable_reg = 0x2700c,
152862306a36Sopenharmony_ci		.enable_mask = BIT(0),
152962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
153062306a36Sopenharmony_ci			.name = "gcc_disp_hf_axi_clk",
153162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
153262306a36Sopenharmony_ci		},
153362306a36Sopenharmony_ci	},
153462306a36Sopenharmony_ci};
153562306a36Sopenharmony_ci
153662306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */
153762306a36Sopenharmony_cistatic struct clk_branch gcc_disp_sf_axi_clk = {
153862306a36Sopenharmony_ci	.halt_reg = 0x27014,
153962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
154062306a36Sopenharmony_ci	.hwcg_reg = 0x27014,
154162306a36Sopenharmony_ci	.hwcg_bit = 1,
154262306a36Sopenharmony_ci	.clkr = {
154362306a36Sopenharmony_ci		.enable_reg = 0x27014,
154462306a36Sopenharmony_ci		.enable_mask = BIT(0),
154562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
154662306a36Sopenharmony_ci			.name = "gcc_disp_sf_axi_clk",
154762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
154862306a36Sopenharmony_ci		},
154962306a36Sopenharmony_ci	},
155062306a36Sopenharmony_ci};
155162306a36Sopenharmony_ci
155262306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
155362306a36Sopenharmony_ci	.halt_reg = 0x64000,
155462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
155562306a36Sopenharmony_ci	.clkr = {
155662306a36Sopenharmony_ci		.enable_reg = 0x64000,
155762306a36Sopenharmony_ci		.enable_mask = BIT(0),
155862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
155962306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
156062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
156162306a36Sopenharmony_ci				&gcc_gp1_clk_src.clkr.hw,
156262306a36Sopenharmony_ci			},
156362306a36Sopenharmony_ci			.num_parents = 1,
156462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
156562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
156662306a36Sopenharmony_ci		},
156762306a36Sopenharmony_ci	},
156862306a36Sopenharmony_ci};
156962306a36Sopenharmony_ci
157062306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
157162306a36Sopenharmony_ci	.halt_reg = 0x65000,
157262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
157362306a36Sopenharmony_ci	.clkr = {
157462306a36Sopenharmony_ci		.enable_reg = 0x65000,
157562306a36Sopenharmony_ci		.enable_mask = BIT(0),
157662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
157762306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
157862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
157962306a36Sopenharmony_ci				&gcc_gp2_clk_src.clkr.hw,
158062306a36Sopenharmony_ci			},
158162306a36Sopenharmony_ci			.num_parents = 1,
158262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
158362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
158462306a36Sopenharmony_ci		},
158562306a36Sopenharmony_ci	},
158662306a36Sopenharmony_ci};
158762306a36Sopenharmony_ci
158862306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
158962306a36Sopenharmony_ci	.halt_reg = 0x66000,
159062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
159162306a36Sopenharmony_ci	.clkr = {
159262306a36Sopenharmony_ci		.enable_reg = 0x66000,
159362306a36Sopenharmony_ci		.enable_mask = BIT(0),
159462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
159562306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
159662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
159762306a36Sopenharmony_ci				&gcc_gp3_clk_src.clkr.hw,
159862306a36Sopenharmony_ci			},
159962306a36Sopenharmony_ci			.num_parents = 1,
160062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
160162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
160262306a36Sopenharmony_ci		},
160362306a36Sopenharmony_ci	},
160462306a36Sopenharmony_ci};
160562306a36Sopenharmony_ci
160662306a36Sopenharmony_ci/* Clock ON depends on external parent clock, so don't poll */
160762306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk_src = {
160862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
160962306a36Sopenharmony_ci	.clkr = {
161062306a36Sopenharmony_ci		.enable_reg = 0x52000,
161162306a36Sopenharmony_ci		.enable_mask = BIT(15),
161262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
161362306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_clk_src",
161462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
161562306a36Sopenharmony_ci				&gcc_gpll0.clkr.hw,
161662306a36Sopenharmony_ci			},
161762306a36Sopenharmony_ci			.num_parents = 1,
161862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
161962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
162062306a36Sopenharmony_ci		},
162162306a36Sopenharmony_ci	},
162262306a36Sopenharmony_ci};
162362306a36Sopenharmony_ci
162462306a36Sopenharmony_ci/* Clock ON depends on external parent clock, so don't poll */
162562306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk_src = {
162662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
162762306a36Sopenharmony_ci	.clkr = {
162862306a36Sopenharmony_ci		.enable_reg = 0x52000,
162962306a36Sopenharmony_ci		.enable_mask = BIT(16),
163062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
163162306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_div_clk_src",
163262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
163362306a36Sopenharmony_ci				&gcc_gpll0_out_even.clkr.hw,
163462306a36Sopenharmony_ci			},
163562306a36Sopenharmony_ci			.num_parents = 1,
163662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
163762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
163862306a36Sopenharmony_ci		},
163962306a36Sopenharmony_ci	},
164062306a36Sopenharmony_ci};
164162306a36Sopenharmony_ci
164262306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_iref_en = {
164362306a36Sopenharmony_ci	.halt_reg = 0x8c014,
164462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
164562306a36Sopenharmony_ci	.clkr = {
164662306a36Sopenharmony_ci		.enable_reg = 0x8c014,
164762306a36Sopenharmony_ci		.enable_mask = BIT(0),
164862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
164962306a36Sopenharmony_ci			.name = "gcc_gpu_iref_en",
165062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
165162306a36Sopenharmony_ci		},
165262306a36Sopenharmony_ci	},
165362306a36Sopenharmony_ci};
165462306a36Sopenharmony_ci
165562306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_memnoc_gfx_clk = {
165662306a36Sopenharmony_ci	.halt_reg = 0x7100c,
165762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
165862306a36Sopenharmony_ci	.hwcg_reg = 0x7100c,
165962306a36Sopenharmony_ci	.hwcg_bit = 1,
166062306a36Sopenharmony_ci	.clkr = {
166162306a36Sopenharmony_ci		.enable_reg = 0x7100c,
166262306a36Sopenharmony_ci		.enable_mask = BIT(0),
166362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
166462306a36Sopenharmony_ci			.name = "gcc_gpu_memnoc_gfx_clk",
166562306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
166662306a36Sopenharmony_ci		},
166762306a36Sopenharmony_ci	},
166862306a36Sopenharmony_ci};
166962306a36Sopenharmony_ci
167062306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
167162306a36Sopenharmony_ci	.halt_reg = 0x71018,
167262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
167362306a36Sopenharmony_ci	.clkr = {
167462306a36Sopenharmony_ci		.enable_reg = 0x71018,
167562306a36Sopenharmony_ci		.enable_mask = BIT(0),
167662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
167762306a36Sopenharmony_ci			.name = "gcc_gpu_snoc_dvm_gfx_clk",
167862306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
167962306a36Sopenharmony_ci		},
168062306a36Sopenharmony_ci	},
168162306a36Sopenharmony_ci};
168262306a36Sopenharmony_ci
168362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie0_phy_rchng_clk = {
168462306a36Sopenharmony_ci	.halt_reg = 0x6b038,
168562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
168662306a36Sopenharmony_ci	.clkr = {
168762306a36Sopenharmony_ci		.enable_reg = 0x52000,
168862306a36Sopenharmony_ci		.enable_mask = BIT(22),
168962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
169062306a36Sopenharmony_ci			.name = "gcc_pcie0_phy_rchng_clk",
169162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
169262306a36Sopenharmony_ci				&gcc_pcie_0_phy_rchng_clk_src.clkr.hw,
169362306a36Sopenharmony_ci			},
169462306a36Sopenharmony_ci			.num_parents = 1,
169562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
169662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
169762306a36Sopenharmony_ci		},
169862306a36Sopenharmony_ci	},
169962306a36Sopenharmony_ci};
170062306a36Sopenharmony_ci
170162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie1_phy_rchng_clk = {
170262306a36Sopenharmony_ci	.halt_reg = 0x8d038,
170362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
170462306a36Sopenharmony_ci	.clkr = {
170562306a36Sopenharmony_ci		.enable_reg = 0x52000,
170662306a36Sopenharmony_ci		.enable_mask = BIT(23),
170762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
170862306a36Sopenharmony_ci			.name = "gcc_pcie1_phy_rchng_clk",
170962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
171062306a36Sopenharmony_ci				&gcc_pcie_1_phy_rchng_clk_src.clkr.hw,
171162306a36Sopenharmony_ci			},
171262306a36Sopenharmony_ci			.num_parents = 1,
171362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
171462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
171562306a36Sopenharmony_ci		},
171662306a36Sopenharmony_ci	},
171762306a36Sopenharmony_ci};
171862306a36Sopenharmony_ci
171962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_aux_clk = {
172062306a36Sopenharmony_ci	.halt_reg = 0x6b028,
172162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
172262306a36Sopenharmony_ci	.clkr = {
172362306a36Sopenharmony_ci		.enable_reg = 0x52008,
172462306a36Sopenharmony_ci		.enable_mask = BIT(3),
172562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
172662306a36Sopenharmony_ci			.name = "gcc_pcie_0_aux_clk",
172762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
172862306a36Sopenharmony_ci				&gcc_pcie_0_aux_clk_src.clkr.hw,
172962306a36Sopenharmony_ci			},
173062306a36Sopenharmony_ci			.num_parents = 1,
173162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
173262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
173362306a36Sopenharmony_ci		},
173462306a36Sopenharmony_ci	},
173562306a36Sopenharmony_ci};
173662306a36Sopenharmony_ci
173762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
173862306a36Sopenharmony_ci	.halt_reg = 0x6b024,
173962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
174062306a36Sopenharmony_ci	.hwcg_reg = 0x6b024,
174162306a36Sopenharmony_ci	.hwcg_bit = 1,
174262306a36Sopenharmony_ci	.clkr = {
174362306a36Sopenharmony_ci		.enable_reg = 0x52008,
174462306a36Sopenharmony_ci		.enable_mask = BIT(2),
174562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
174662306a36Sopenharmony_ci			.name = "gcc_pcie_0_cfg_ahb_clk",
174762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
174862306a36Sopenharmony_ci		},
174962306a36Sopenharmony_ci	},
175062306a36Sopenharmony_ci};
175162306a36Sopenharmony_ci
175262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_clkref_en = {
175362306a36Sopenharmony_ci	.halt_reg = 0x8c004,
175462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
175562306a36Sopenharmony_ci	.clkr = {
175662306a36Sopenharmony_ci		.enable_reg = 0x8c004,
175762306a36Sopenharmony_ci		.enable_mask = BIT(0),
175862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
175962306a36Sopenharmony_ci			.name = "gcc_pcie_0_clkref_en",
176062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
176162306a36Sopenharmony_ci		},
176262306a36Sopenharmony_ci	},
176362306a36Sopenharmony_ci};
176462306a36Sopenharmony_ci
176562306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */
176662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_mstr_axi_clk = {
176762306a36Sopenharmony_ci	.halt_reg = 0x6b01c,
176862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
176962306a36Sopenharmony_ci	.hwcg_reg = 0x6b01c,
177062306a36Sopenharmony_ci	.hwcg_bit = 1,
177162306a36Sopenharmony_ci	.clkr = {
177262306a36Sopenharmony_ci		.enable_reg = 0x52008,
177362306a36Sopenharmony_ci		.enable_mask = BIT(1),
177462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
177562306a36Sopenharmony_ci			.name = "gcc_pcie_0_mstr_axi_clk",
177662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
177762306a36Sopenharmony_ci		},
177862306a36Sopenharmony_ci	},
177962306a36Sopenharmony_ci};
178062306a36Sopenharmony_ci
178162306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */
178262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipe_clk = {
178362306a36Sopenharmony_ci	.halt_reg = 0x6b030,
178462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
178562306a36Sopenharmony_ci	.clkr = {
178662306a36Sopenharmony_ci		.enable_reg = 0x52008,
178762306a36Sopenharmony_ci		.enable_mask = BIT(4),
178862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
178962306a36Sopenharmony_ci			.name = "gcc_pcie_0_pipe_clk",
179062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
179162306a36Sopenharmony_ci				&gcc_pcie_0_pipe_clk_src.clkr.hw,
179262306a36Sopenharmony_ci			},
179362306a36Sopenharmony_ci			.num_parents = 1,
179462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
179562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
179662306a36Sopenharmony_ci		},
179762306a36Sopenharmony_ci	},
179862306a36Sopenharmony_ci};
179962306a36Sopenharmony_ci
180062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_axi_clk = {
180162306a36Sopenharmony_ci	.halt_reg = 0x6b014,
180262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
180362306a36Sopenharmony_ci	.hwcg_reg = 0x6b014,
180462306a36Sopenharmony_ci	.hwcg_bit = 1,
180562306a36Sopenharmony_ci	.clkr = {
180662306a36Sopenharmony_ci		.enable_reg = 0x52008,
180762306a36Sopenharmony_ci		.enable_mask = BIT(0),
180862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
180962306a36Sopenharmony_ci			.name = "gcc_pcie_0_slv_axi_clk",
181062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
181162306a36Sopenharmony_ci		},
181262306a36Sopenharmony_ci	},
181362306a36Sopenharmony_ci};
181462306a36Sopenharmony_ci
181562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
181662306a36Sopenharmony_ci	.halt_reg = 0x6b010,
181762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
181862306a36Sopenharmony_ci	.clkr = {
181962306a36Sopenharmony_ci		.enable_reg = 0x52008,
182062306a36Sopenharmony_ci		.enable_mask = BIT(5),
182162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
182262306a36Sopenharmony_ci			.name = "gcc_pcie_0_slv_q2a_axi_clk",
182362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
182462306a36Sopenharmony_ci		},
182562306a36Sopenharmony_ci	},
182662306a36Sopenharmony_ci};
182762306a36Sopenharmony_ci
182862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_aux_clk = {
182962306a36Sopenharmony_ci	.halt_reg = 0x8d028,
183062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
183162306a36Sopenharmony_ci	.clkr = {
183262306a36Sopenharmony_ci		.enable_reg = 0x52000,
183362306a36Sopenharmony_ci		.enable_mask = BIT(29),
183462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
183562306a36Sopenharmony_ci			.name = "gcc_pcie_1_aux_clk",
183662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
183762306a36Sopenharmony_ci				&gcc_pcie_1_aux_clk_src.clkr.hw,
183862306a36Sopenharmony_ci			},
183962306a36Sopenharmony_ci			.num_parents = 1,
184062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
184162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
184262306a36Sopenharmony_ci		},
184362306a36Sopenharmony_ci	},
184462306a36Sopenharmony_ci};
184562306a36Sopenharmony_ci
184662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
184762306a36Sopenharmony_ci	.halt_reg = 0x8d024,
184862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
184962306a36Sopenharmony_ci	.hwcg_reg = 0x8d024,
185062306a36Sopenharmony_ci	.hwcg_bit = 1,
185162306a36Sopenharmony_ci	.clkr = {
185262306a36Sopenharmony_ci		.enable_reg = 0x52000,
185362306a36Sopenharmony_ci		.enable_mask = BIT(28),
185462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
185562306a36Sopenharmony_ci			.name = "gcc_pcie_1_cfg_ahb_clk",
185662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
185762306a36Sopenharmony_ci		},
185862306a36Sopenharmony_ci	},
185962306a36Sopenharmony_ci};
186062306a36Sopenharmony_ci
186162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_clkref_en = {
186262306a36Sopenharmony_ci	.halt_reg = 0x8c008,
186362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
186462306a36Sopenharmony_ci	.clkr = {
186562306a36Sopenharmony_ci		.enable_reg = 0x8c008,
186662306a36Sopenharmony_ci		.enable_mask = BIT(0),
186762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
186862306a36Sopenharmony_ci			.name = "gcc_pcie_1_clkref_en",
186962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
187062306a36Sopenharmony_ci		},
187162306a36Sopenharmony_ci	},
187262306a36Sopenharmony_ci};
187362306a36Sopenharmony_ci
187462306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */
187562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_mstr_axi_clk = {
187662306a36Sopenharmony_ci	.halt_reg = 0x8d01c,
187762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
187862306a36Sopenharmony_ci	.hwcg_reg = 0x8d01c,
187962306a36Sopenharmony_ci	.hwcg_bit = 1,
188062306a36Sopenharmony_ci	.clkr = {
188162306a36Sopenharmony_ci		.enable_reg = 0x52000,
188262306a36Sopenharmony_ci		.enable_mask = BIT(27),
188362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
188462306a36Sopenharmony_ci			.name = "gcc_pcie_1_mstr_axi_clk",
188562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
188662306a36Sopenharmony_ci		},
188762306a36Sopenharmony_ci	},
188862306a36Sopenharmony_ci};
188962306a36Sopenharmony_ci
189062306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */
189162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipe_clk = {
189262306a36Sopenharmony_ci	.halt_reg = 0x8d030,
189362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
189462306a36Sopenharmony_ci	.clkr = {
189562306a36Sopenharmony_ci		.enable_reg = 0x52000,
189662306a36Sopenharmony_ci		.enable_mask = BIT(30),
189762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
189862306a36Sopenharmony_ci			.name = "gcc_pcie_1_pipe_clk",
189962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
190062306a36Sopenharmony_ci				&gcc_pcie_1_pipe_clk_src.clkr.hw,
190162306a36Sopenharmony_ci			},
190262306a36Sopenharmony_ci			.num_parents = 1,
190362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
190462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
190562306a36Sopenharmony_ci		},
190662306a36Sopenharmony_ci	},
190762306a36Sopenharmony_ci};
190862306a36Sopenharmony_ci
190962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_axi_clk = {
191062306a36Sopenharmony_ci	.halt_reg = 0x8d014,
191162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
191262306a36Sopenharmony_ci	.hwcg_reg = 0x8d014,
191362306a36Sopenharmony_ci	.hwcg_bit = 1,
191462306a36Sopenharmony_ci	.clkr = {
191562306a36Sopenharmony_ci		.enable_reg = 0x52000,
191662306a36Sopenharmony_ci		.enable_mask = BIT(26),
191762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
191862306a36Sopenharmony_ci			.name = "gcc_pcie_1_slv_axi_clk",
191962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
192062306a36Sopenharmony_ci		},
192162306a36Sopenharmony_ci	},
192262306a36Sopenharmony_ci};
192362306a36Sopenharmony_ci
192462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
192562306a36Sopenharmony_ci	.halt_reg = 0x8d010,
192662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
192762306a36Sopenharmony_ci	.clkr = {
192862306a36Sopenharmony_ci		.enable_reg = 0x52000,
192962306a36Sopenharmony_ci		.enable_mask = BIT(25),
193062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
193162306a36Sopenharmony_ci			.name = "gcc_pcie_1_slv_q2a_axi_clk",
193262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
193362306a36Sopenharmony_ci		},
193462306a36Sopenharmony_ci	},
193562306a36Sopenharmony_ci};
193662306a36Sopenharmony_ci
193762306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
193862306a36Sopenharmony_ci	.halt_reg = 0x3300c,
193962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
194062306a36Sopenharmony_ci	.clkr = {
194162306a36Sopenharmony_ci		.enable_reg = 0x3300c,
194262306a36Sopenharmony_ci		.enable_mask = BIT(0),
194362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
194462306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
194562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
194662306a36Sopenharmony_ci				&gcc_pdm2_clk_src.clkr.hw,
194762306a36Sopenharmony_ci			},
194862306a36Sopenharmony_ci			.num_parents = 1,
194962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
195062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
195162306a36Sopenharmony_ci		},
195262306a36Sopenharmony_ci	},
195362306a36Sopenharmony_ci};
195462306a36Sopenharmony_ci
195562306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
195662306a36Sopenharmony_ci	.halt_reg = 0x33004,
195762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
195862306a36Sopenharmony_ci	.hwcg_reg = 0x33004,
195962306a36Sopenharmony_ci	.hwcg_bit = 1,
196062306a36Sopenharmony_ci	.clkr = {
196162306a36Sopenharmony_ci		.enable_reg = 0x33004,
196262306a36Sopenharmony_ci		.enable_mask = BIT(0),
196362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
196462306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
196562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
196662306a36Sopenharmony_ci		},
196762306a36Sopenharmony_ci	},
196862306a36Sopenharmony_ci};
196962306a36Sopenharmony_ci
197062306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = {
197162306a36Sopenharmony_ci	.halt_reg = 0x33008,
197262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
197362306a36Sopenharmony_ci	.clkr = {
197462306a36Sopenharmony_ci		.enable_reg = 0x33008,
197562306a36Sopenharmony_ci		.enable_mask = BIT(0),
197662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
197762306a36Sopenharmony_ci			.name = "gcc_pdm_xo4_clk",
197862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
197962306a36Sopenharmony_ci		},
198062306a36Sopenharmony_ci	},
198162306a36Sopenharmony_ci};
198262306a36Sopenharmony_ci
198362306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
198462306a36Sopenharmony_ci	.halt_reg = 0x26008,
198562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
198662306a36Sopenharmony_ci	.hwcg_reg = 0x26008,
198762306a36Sopenharmony_ci	.hwcg_bit = 1,
198862306a36Sopenharmony_ci	.clkr = {
198962306a36Sopenharmony_ci		.enable_reg = 0x26008,
199062306a36Sopenharmony_ci		.enable_mask = BIT(0),
199162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
199262306a36Sopenharmony_ci			.name = "gcc_qmip_camera_nrt_ahb_clk",
199362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
199462306a36Sopenharmony_ci		},
199562306a36Sopenharmony_ci	},
199662306a36Sopenharmony_ci};
199762306a36Sopenharmony_ci
199862306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
199962306a36Sopenharmony_ci	.halt_reg = 0x2600c,
200062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
200162306a36Sopenharmony_ci	.hwcg_reg = 0x2600c,
200262306a36Sopenharmony_ci	.hwcg_bit = 1,
200362306a36Sopenharmony_ci	.clkr = {
200462306a36Sopenharmony_ci		.enable_reg = 0x2600c,
200562306a36Sopenharmony_ci		.enable_mask = BIT(0),
200662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
200762306a36Sopenharmony_ci			.name = "gcc_qmip_camera_rt_ahb_clk",
200862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
200962306a36Sopenharmony_ci		},
201062306a36Sopenharmony_ci	},
201162306a36Sopenharmony_ci};
201262306a36Sopenharmony_ci
201362306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp_ahb_clk = {
201462306a36Sopenharmony_ci	.halt_reg = 0x27008,
201562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
201662306a36Sopenharmony_ci	.hwcg_reg = 0x27008,
201762306a36Sopenharmony_ci	.hwcg_bit = 1,
201862306a36Sopenharmony_ci	.clkr = {
201962306a36Sopenharmony_ci		.enable_reg = 0x27008,
202062306a36Sopenharmony_ci		.enable_mask = BIT(0),
202162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
202262306a36Sopenharmony_ci			.name = "gcc_qmip_disp_ahb_clk",
202362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
202462306a36Sopenharmony_ci		},
202562306a36Sopenharmony_ci	},
202662306a36Sopenharmony_ci};
202762306a36Sopenharmony_ci
202862306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
202962306a36Sopenharmony_ci	.halt_reg = 0x28008,
203062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
203162306a36Sopenharmony_ci	.hwcg_reg = 0x28008,
203262306a36Sopenharmony_ci	.hwcg_bit = 1,
203362306a36Sopenharmony_ci	.clkr = {
203462306a36Sopenharmony_ci		.enable_reg = 0x28008,
203562306a36Sopenharmony_ci		.enable_mask = BIT(0),
203662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
203762306a36Sopenharmony_ci			.name = "gcc_qmip_video_cvp_ahb_clk",
203862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
203962306a36Sopenharmony_ci		},
204062306a36Sopenharmony_ci	},
204162306a36Sopenharmony_ci};
204262306a36Sopenharmony_ci
204362306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
204462306a36Sopenharmony_ci	.halt_reg = 0x2800c,
204562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
204662306a36Sopenharmony_ci	.hwcg_reg = 0x2800c,
204762306a36Sopenharmony_ci	.hwcg_bit = 1,
204862306a36Sopenharmony_ci	.clkr = {
204962306a36Sopenharmony_ci		.enable_reg = 0x2800c,
205062306a36Sopenharmony_ci		.enable_mask = BIT(0),
205162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
205262306a36Sopenharmony_ci			.name = "gcc_qmip_video_vcodec_ahb_clk",
205362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
205462306a36Sopenharmony_ci		},
205562306a36Sopenharmony_ci	},
205662306a36Sopenharmony_ci};
205762306a36Sopenharmony_ci
205862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
205962306a36Sopenharmony_ci	.halt_reg = 0x23008,
206062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
206162306a36Sopenharmony_ci	.clkr = {
206262306a36Sopenharmony_ci		.enable_reg = 0x52008,
206362306a36Sopenharmony_ci		.enable_mask = BIT(9),
206462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
206562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_core_2x_clk",
206662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
206762306a36Sopenharmony_ci		},
206862306a36Sopenharmony_ci	},
206962306a36Sopenharmony_ci};
207062306a36Sopenharmony_ci
207162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_clk = {
207262306a36Sopenharmony_ci	.halt_reg = 0x23000,
207362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
207462306a36Sopenharmony_ci	.clkr = {
207562306a36Sopenharmony_ci		.enable_reg = 0x52008,
207662306a36Sopenharmony_ci		.enable_mask = BIT(8),
207762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
207862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_core_clk",
207962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
208062306a36Sopenharmony_ci		},
208162306a36Sopenharmony_ci	},
208262306a36Sopenharmony_ci};
208362306a36Sopenharmony_ci
208462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s0_clk = {
208562306a36Sopenharmony_ci	.halt_reg = 0x1700c,
208662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
208762306a36Sopenharmony_ci	.clkr = {
208862306a36Sopenharmony_ci		.enable_reg = 0x52008,
208962306a36Sopenharmony_ci		.enable_mask = BIT(10),
209062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
209162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s0_clk",
209262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
209362306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
209462306a36Sopenharmony_ci			},
209562306a36Sopenharmony_ci			.num_parents = 1,
209662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
209762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
209862306a36Sopenharmony_ci		},
209962306a36Sopenharmony_ci	},
210062306a36Sopenharmony_ci};
210162306a36Sopenharmony_ci
210262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s1_clk = {
210362306a36Sopenharmony_ci	.halt_reg = 0x1713c,
210462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
210562306a36Sopenharmony_ci	.clkr = {
210662306a36Sopenharmony_ci		.enable_reg = 0x52008,
210762306a36Sopenharmony_ci		.enable_mask = BIT(11),
210862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
210962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s1_clk",
211062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
211162306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
211262306a36Sopenharmony_ci			},
211362306a36Sopenharmony_ci			.num_parents = 1,
211462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
211562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
211662306a36Sopenharmony_ci		},
211762306a36Sopenharmony_ci	},
211862306a36Sopenharmony_ci};
211962306a36Sopenharmony_ci
212062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s2_clk = {
212162306a36Sopenharmony_ci	.halt_reg = 0x1726c,
212262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
212362306a36Sopenharmony_ci	.clkr = {
212462306a36Sopenharmony_ci		.enable_reg = 0x52008,
212562306a36Sopenharmony_ci		.enable_mask = BIT(12),
212662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
212762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s2_clk",
212862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
212962306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
213062306a36Sopenharmony_ci			},
213162306a36Sopenharmony_ci			.num_parents = 1,
213262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
213362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
213462306a36Sopenharmony_ci		},
213562306a36Sopenharmony_ci	},
213662306a36Sopenharmony_ci};
213762306a36Sopenharmony_ci
213862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s3_clk = {
213962306a36Sopenharmony_ci	.halt_reg = 0x1739c,
214062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
214162306a36Sopenharmony_ci	.clkr = {
214262306a36Sopenharmony_ci		.enable_reg = 0x52008,
214362306a36Sopenharmony_ci		.enable_mask = BIT(13),
214462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
214562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s3_clk",
214662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
214762306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
214862306a36Sopenharmony_ci			},
214962306a36Sopenharmony_ci			.num_parents = 1,
215062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
215162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
215262306a36Sopenharmony_ci		},
215362306a36Sopenharmony_ci	},
215462306a36Sopenharmony_ci};
215562306a36Sopenharmony_ci
215662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s4_clk = {
215762306a36Sopenharmony_ci	.halt_reg = 0x174cc,
215862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
215962306a36Sopenharmony_ci	.clkr = {
216062306a36Sopenharmony_ci		.enable_reg = 0x52008,
216162306a36Sopenharmony_ci		.enable_mask = BIT(14),
216262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
216362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s4_clk",
216462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
216562306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
216662306a36Sopenharmony_ci			},
216762306a36Sopenharmony_ci			.num_parents = 1,
216862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
216962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
217062306a36Sopenharmony_ci		},
217162306a36Sopenharmony_ci	},
217262306a36Sopenharmony_ci};
217362306a36Sopenharmony_ci
217462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s5_clk = {
217562306a36Sopenharmony_ci	.halt_reg = 0x175fc,
217662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
217762306a36Sopenharmony_ci	.clkr = {
217862306a36Sopenharmony_ci		.enable_reg = 0x52008,
217962306a36Sopenharmony_ci		.enable_mask = BIT(15),
218062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
218162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s5_clk",
218262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
218362306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
218462306a36Sopenharmony_ci			},
218562306a36Sopenharmony_ci			.num_parents = 1,
218662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
218762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
218862306a36Sopenharmony_ci		},
218962306a36Sopenharmony_ci	},
219062306a36Sopenharmony_ci};
219162306a36Sopenharmony_ci
219262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s6_clk = {
219362306a36Sopenharmony_ci	.halt_reg = 0x1772c,
219462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
219562306a36Sopenharmony_ci	.clkr = {
219662306a36Sopenharmony_ci		.enable_reg = 0x52008,
219762306a36Sopenharmony_ci		.enable_mask = BIT(16),
219862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
219962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s6_clk",
220062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
220162306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s6_clk_src.clkr.hw,
220262306a36Sopenharmony_ci			},
220362306a36Sopenharmony_ci			.num_parents = 1,
220462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
220562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
220662306a36Sopenharmony_ci		},
220762306a36Sopenharmony_ci	},
220862306a36Sopenharmony_ci};
220962306a36Sopenharmony_ci
221062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s7_clk = {
221162306a36Sopenharmony_ci	.halt_reg = 0x1785c,
221262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
221362306a36Sopenharmony_ci	.clkr = {
221462306a36Sopenharmony_ci		.enable_reg = 0x52008,
221562306a36Sopenharmony_ci		.enable_mask = BIT(17),
221662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
221762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s7_clk",
221862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
221962306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s7_clk_src.clkr.hw,
222062306a36Sopenharmony_ci			},
222162306a36Sopenharmony_ci			.num_parents = 1,
222262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
222362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
222462306a36Sopenharmony_ci		},
222562306a36Sopenharmony_ci	},
222662306a36Sopenharmony_ci};
222762306a36Sopenharmony_ci
222862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
222962306a36Sopenharmony_ci	.halt_reg = 0x23140,
223062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
223162306a36Sopenharmony_ci	.clkr = {
223262306a36Sopenharmony_ci		.enable_reg = 0x52008,
223362306a36Sopenharmony_ci		.enable_mask = BIT(18),
223462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
223562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_core_2x_clk",
223662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
223762306a36Sopenharmony_ci		},
223862306a36Sopenharmony_ci	},
223962306a36Sopenharmony_ci};
224062306a36Sopenharmony_ci
224162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_clk = {
224262306a36Sopenharmony_ci	.halt_reg = 0x23138,
224362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
224462306a36Sopenharmony_ci	.clkr = {
224562306a36Sopenharmony_ci		.enable_reg = 0x52008,
224662306a36Sopenharmony_ci		.enable_mask = BIT(19),
224762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
224862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_core_clk",
224962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
225062306a36Sopenharmony_ci		},
225162306a36Sopenharmony_ci	},
225262306a36Sopenharmony_ci};
225362306a36Sopenharmony_ci
225462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
225562306a36Sopenharmony_ci	.halt_reg = 0x18004,
225662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
225762306a36Sopenharmony_ci	.hwcg_reg = 0x18004,
225862306a36Sopenharmony_ci	.hwcg_bit = 1,
225962306a36Sopenharmony_ci	.clkr = {
226062306a36Sopenharmony_ci		.enable_reg = 0x52008,
226162306a36Sopenharmony_ci		.enable_mask = BIT(20),
226262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
226362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_1_m_ahb_clk",
226462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
226562306a36Sopenharmony_ci		},
226662306a36Sopenharmony_ci	},
226762306a36Sopenharmony_ci};
226862306a36Sopenharmony_ci
226962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
227062306a36Sopenharmony_ci	.halt_reg = 0x18008,
227162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
227262306a36Sopenharmony_ci	.hwcg_reg = 0x18008,
227362306a36Sopenharmony_ci	.hwcg_bit = 1,
227462306a36Sopenharmony_ci	.clkr = {
227562306a36Sopenharmony_ci		.enable_reg = 0x52008,
227662306a36Sopenharmony_ci		.enable_mask = BIT(21),
227762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
227862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_1_s_ahb_clk",
227962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
228062306a36Sopenharmony_ci		},
228162306a36Sopenharmony_ci	},
228262306a36Sopenharmony_ci};
228362306a36Sopenharmony_ci
228462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s0_clk = {
228562306a36Sopenharmony_ci	.halt_reg = 0x1800c,
228662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
228762306a36Sopenharmony_ci	.clkr = {
228862306a36Sopenharmony_ci		.enable_reg = 0x52008,
228962306a36Sopenharmony_ci		.enable_mask = BIT(22),
229062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
229162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s0_clk",
229262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
229362306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
229462306a36Sopenharmony_ci			},
229562306a36Sopenharmony_ci			.num_parents = 1,
229662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
229762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
229862306a36Sopenharmony_ci		},
229962306a36Sopenharmony_ci	},
230062306a36Sopenharmony_ci};
230162306a36Sopenharmony_ci
230262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s1_clk = {
230362306a36Sopenharmony_ci	.halt_reg = 0x1813c,
230462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
230562306a36Sopenharmony_ci	.clkr = {
230662306a36Sopenharmony_ci		.enable_reg = 0x52008,
230762306a36Sopenharmony_ci		.enable_mask = BIT(23),
230862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
230962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s1_clk",
231062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
231162306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
231262306a36Sopenharmony_ci			},
231362306a36Sopenharmony_ci			.num_parents = 1,
231462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
231562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
231662306a36Sopenharmony_ci		},
231762306a36Sopenharmony_ci	},
231862306a36Sopenharmony_ci};
231962306a36Sopenharmony_ci
232062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s2_clk = {
232162306a36Sopenharmony_ci	.halt_reg = 0x1826c,
232262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
232362306a36Sopenharmony_ci	.clkr = {
232462306a36Sopenharmony_ci		.enable_reg = 0x52008,
232562306a36Sopenharmony_ci		.enable_mask = BIT(24),
232662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
232762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s2_clk",
232862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
232962306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
233062306a36Sopenharmony_ci			},
233162306a36Sopenharmony_ci			.num_parents = 1,
233262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
233362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
233462306a36Sopenharmony_ci		},
233562306a36Sopenharmony_ci	},
233662306a36Sopenharmony_ci};
233762306a36Sopenharmony_ci
233862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s3_clk = {
233962306a36Sopenharmony_ci	.halt_reg = 0x1839c,
234062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
234162306a36Sopenharmony_ci	.clkr = {
234262306a36Sopenharmony_ci		.enable_reg = 0x52008,
234362306a36Sopenharmony_ci		.enable_mask = BIT(25),
234462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
234562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s3_clk",
234662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
234762306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
234862306a36Sopenharmony_ci			},
234962306a36Sopenharmony_ci			.num_parents = 1,
235062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
235162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
235262306a36Sopenharmony_ci		},
235362306a36Sopenharmony_ci	},
235462306a36Sopenharmony_ci};
235562306a36Sopenharmony_ci
235662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s4_clk = {
235762306a36Sopenharmony_ci	.halt_reg = 0x184cc,
235862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
235962306a36Sopenharmony_ci	.clkr = {
236062306a36Sopenharmony_ci		.enable_reg = 0x52008,
236162306a36Sopenharmony_ci		.enable_mask = BIT(26),
236262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
236362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s4_clk",
236462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
236562306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
236662306a36Sopenharmony_ci			},
236762306a36Sopenharmony_ci			.num_parents = 1,
236862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
236962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
237062306a36Sopenharmony_ci		},
237162306a36Sopenharmony_ci	},
237262306a36Sopenharmony_ci};
237362306a36Sopenharmony_ci
237462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s5_clk = {
237562306a36Sopenharmony_ci	.halt_reg = 0x185fc,
237662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
237762306a36Sopenharmony_ci	.clkr = {
237862306a36Sopenharmony_ci		.enable_reg = 0x52008,
237962306a36Sopenharmony_ci		.enable_mask = BIT(27),
238062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
238162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s5_clk",
238262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
238362306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
238462306a36Sopenharmony_ci			},
238562306a36Sopenharmony_ci			.num_parents = 1,
238662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
238762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
238862306a36Sopenharmony_ci		},
238962306a36Sopenharmony_ci	},
239062306a36Sopenharmony_ci};
239162306a36Sopenharmony_ci
239262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_core_2x_clk = {
239362306a36Sopenharmony_ci	.halt_reg = 0x23278,
239462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
239562306a36Sopenharmony_ci	.clkr = {
239662306a36Sopenharmony_ci		.enable_reg = 0x52010,
239762306a36Sopenharmony_ci		.enable_mask = BIT(3),
239862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
239962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_core_2x_clk",
240062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
240162306a36Sopenharmony_ci		},
240262306a36Sopenharmony_ci	},
240362306a36Sopenharmony_ci};
240462306a36Sopenharmony_ci
240562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_core_clk = {
240662306a36Sopenharmony_ci	.halt_reg = 0x23270,
240762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
240862306a36Sopenharmony_ci	.clkr = {
240962306a36Sopenharmony_ci		.enable_reg = 0x52010,
241062306a36Sopenharmony_ci		.enable_mask = BIT(0),
241162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
241262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_core_clk",
241362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
241462306a36Sopenharmony_ci		},
241562306a36Sopenharmony_ci	},
241662306a36Sopenharmony_ci};
241762306a36Sopenharmony_ci
241862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s0_clk = {
241962306a36Sopenharmony_ci	.halt_reg = 0x1e00c,
242062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
242162306a36Sopenharmony_ci	.clkr = {
242262306a36Sopenharmony_ci		.enable_reg = 0x52010,
242362306a36Sopenharmony_ci		.enable_mask = BIT(4),
242462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
242562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s0_clk",
242662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
242762306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s0_clk_src.clkr.hw,
242862306a36Sopenharmony_ci			},
242962306a36Sopenharmony_ci			.num_parents = 1,
243062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
243162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
243262306a36Sopenharmony_ci		},
243362306a36Sopenharmony_ci	},
243462306a36Sopenharmony_ci};
243562306a36Sopenharmony_ci
243662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s1_clk = {
243762306a36Sopenharmony_ci	.halt_reg = 0x1e13c,
243862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
243962306a36Sopenharmony_ci	.clkr = {
244062306a36Sopenharmony_ci		.enable_reg = 0x52010,
244162306a36Sopenharmony_ci		.enable_mask = BIT(5),
244262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
244362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s1_clk",
244462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
244562306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s1_clk_src.clkr.hw,
244662306a36Sopenharmony_ci			},
244762306a36Sopenharmony_ci			.num_parents = 1,
244862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
244962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
245062306a36Sopenharmony_ci		},
245162306a36Sopenharmony_ci	},
245262306a36Sopenharmony_ci};
245362306a36Sopenharmony_ci
245462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s2_clk = {
245562306a36Sopenharmony_ci	.halt_reg = 0x1e26c,
245662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
245762306a36Sopenharmony_ci	.clkr = {
245862306a36Sopenharmony_ci		.enable_reg = 0x52010,
245962306a36Sopenharmony_ci		.enable_mask = BIT(6),
246062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
246162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s2_clk",
246262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
246362306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s2_clk_src.clkr.hw,
246462306a36Sopenharmony_ci			},
246562306a36Sopenharmony_ci			.num_parents = 1,
246662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
246762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
246862306a36Sopenharmony_ci		},
246962306a36Sopenharmony_ci	},
247062306a36Sopenharmony_ci};
247162306a36Sopenharmony_ci
247262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s3_clk = {
247362306a36Sopenharmony_ci	.halt_reg = 0x1e39c,
247462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
247562306a36Sopenharmony_ci	.clkr = {
247662306a36Sopenharmony_ci		.enable_reg = 0x52010,
247762306a36Sopenharmony_ci		.enable_mask = BIT(7),
247862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
247962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s3_clk",
248062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
248162306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s3_clk_src.clkr.hw,
248262306a36Sopenharmony_ci			},
248362306a36Sopenharmony_ci			.num_parents = 1,
248462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
248562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
248662306a36Sopenharmony_ci		},
248762306a36Sopenharmony_ci	},
248862306a36Sopenharmony_ci};
248962306a36Sopenharmony_ci
249062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s4_clk = {
249162306a36Sopenharmony_ci	.halt_reg = 0x1e4cc,
249262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
249362306a36Sopenharmony_ci	.clkr = {
249462306a36Sopenharmony_ci		.enable_reg = 0x52010,
249562306a36Sopenharmony_ci		.enable_mask = BIT(8),
249662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
249762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s4_clk",
249862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
249962306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s4_clk_src.clkr.hw,
250062306a36Sopenharmony_ci			},
250162306a36Sopenharmony_ci			.num_parents = 1,
250262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
250362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
250462306a36Sopenharmony_ci		},
250562306a36Sopenharmony_ci	},
250662306a36Sopenharmony_ci};
250762306a36Sopenharmony_ci
250862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s5_clk = {
250962306a36Sopenharmony_ci	.halt_reg = 0x1e5fc,
251062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
251162306a36Sopenharmony_ci	.clkr = {
251262306a36Sopenharmony_ci		.enable_reg = 0x52010,
251362306a36Sopenharmony_ci		.enable_mask = BIT(9),
251462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
251562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s5_clk",
251662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
251762306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s5_clk_src.clkr.hw,
251862306a36Sopenharmony_ci			},
251962306a36Sopenharmony_ci			.num_parents = 1,
252062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
252162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
252262306a36Sopenharmony_ci		},
252362306a36Sopenharmony_ci	},
252462306a36Sopenharmony_ci};
252562306a36Sopenharmony_ci
252662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
252762306a36Sopenharmony_ci	.halt_reg = 0x17004,
252862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
252962306a36Sopenharmony_ci	.hwcg_reg = 0x17004,
253062306a36Sopenharmony_ci	.hwcg_bit = 1,
253162306a36Sopenharmony_ci	.clkr = {
253262306a36Sopenharmony_ci		.enable_reg = 0x52008,
253362306a36Sopenharmony_ci		.enable_mask = BIT(6),
253462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
253562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_0_m_ahb_clk",
253662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
253762306a36Sopenharmony_ci		},
253862306a36Sopenharmony_ci	},
253962306a36Sopenharmony_ci};
254062306a36Sopenharmony_ci
254162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
254262306a36Sopenharmony_ci	.halt_reg = 0x17008,
254362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
254462306a36Sopenharmony_ci	.hwcg_reg = 0x17008,
254562306a36Sopenharmony_ci	.hwcg_bit = 1,
254662306a36Sopenharmony_ci	.clkr = {
254762306a36Sopenharmony_ci		.enable_reg = 0x52008,
254862306a36Sopenharmony_ci		.enable_mask = BIT(7),
254962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
255062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_0_s_ahb_clk",
255162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
255262306a36Sopenharmony_ci		},
255362306a36Sopenharmony_ci	},
255462306a36Sopenharmony_ci};
255562306a36Sopenharmony_ci
255662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
255762306a36Sopenharmony_ci	.halt_reg = 0x1e004,
255862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
255962306a36Sopenharmony_ci	.hwcg_reg = 0x1e004,
256062306a36Sopenharmony_ci	.hwcg_bit = 1,
256162306a36Sopenharmony_ci	.clkr = {
256262306a36Sopenharmony_ci		.enable_reg = 0x52010,
256362306a36Sopenharmony_ci		.enable_mask = BIT(2),
256462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
256562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_2_m_ahb_clk",
256662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
256762306a36Sopenharmony_ci		},
256862306a36Sopenharmony_ci	},
256962306a36Sopenharmony_ci};
257062306a36Sopenharmony_ci
257162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
257262306a36Sopenharmony_ci	.halt_reg = 0x1e008,
257362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
257462306a36Sopenharmony_ci	.hwcg_reg = 0x1e008,
257562306a36Sopenharmony_ci	.hwcg_bit = 1,
257662306a36Sopenharmony_ci	.clkr = {
257762306a36Sopenharmony_ci		.enable_reg = 0x52010,
257862306a36Sopenharmony_ci		.enable_mask = BIT(1),
257962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
258062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_2_s_ahb_clk",
258162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
258262306a36Sopenharmony_ci		},
258362306a36Sopenharmony_ci	},
258462306a36Sopenharmony_ci};
258562306a36Sopenharmony_ci
258662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
258762306a36Sopenharmony_ci	.halt_reg = 0x14008,
258862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
258962306a36Sopenharmony_ci	.clkr = {
259062306a36Sopenharmony_ci		.enable_reg = 0x14008,
259162306a36Sopenharmony_ci		.enable_mask = BIT(0),
259262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
259362306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
259462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
259562306a36Sopenharmony_ci		},
259662306a36Sopenharmony_ci	},
259762306a36Sopenharmony_ci};
259862306a36Sopenharmony_ci
259962306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
260062306a36Sopenharmony_ci	.halt_reg = 0x14004,
260162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
260262306a36Sopenharmony_ci	.clkr = {
260362306a36Sopenharmony_ci		.enable_reg = 0x14004,
260462306a36Sopenharmony_ci		.enable_mask = BIT(0),
260562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
260662306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
260762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
260862306a36Sopenharmony_ci				&gcc_sdcc2_apps_clk_src.clkr.hw,
260962306a36Sopenharmony_ci			},
261062306a36Sopenharmony_ci			.num_parents = 1,
261162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
261262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
261362306a36Sopenharmony_ci		},
261462306a36Sopenharmony_ci	},
261562306a36Sopenharmony_ci};
261662306a36Sopenharmony_ci
261762306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_ahb_clk = {
261862306a36Sopenharmony_ci	.halt_reg = 0x16008,
261962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
262062306a36Sopenharmony_ci	.clkr = {
262162306a36Sopenharmony_ci		.enable_reg = 0x16008,
262262306a36Sopenharmony_ci		.enable_mask = BIT(0),
262362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
262462306a36Sopenharmony_ci			.name = "gcc_sdcc4_ahb_clk",
262562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
262662306a36Sopenharmony_ci		},
262762306a36Sopenharmony_ci	},
262862306a36Sopenharmony_ci};
262962306a36Sopenharmony_ci
263062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_apps_clk = {
263162306a36Sopenharmony_ci	.halt_reg = 0x16004,
263262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
263362306a36Sopenharmony_ci	.clkr = {
263462306a36Sopenharmony_ci		.enable_reg = 0x16004,
263562306a36Sopenharmony_ci		.enable_mask = BIT(0),
263662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
263762306a36Sopenharmony_ci			.name = "gcc_sdcc4_apps_clk",
263862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
263962306a36Sopenharmony_ci				&gcc_sdcc4_apps_clk_src.clkr.hw,
264062306a36Sopenharmony_ci			},
264162306a36Sopenharmony_ci			.num_parents = 1,
264262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
264362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
264462306a36Sopenharmony_ci		},
264562306a36Sopenharmony_ci	},
264662306a36Sopenharmony_ci};
264762306a36Sopenharmony_ci
264862306a36Sopenharmony_cistatic struct clk_branch gcc_throttle_pcie_ahb_clk = {
264962306a36Sopenharmony_ci	.halt_reg = 0x9044,
265062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
265162306a36Sopenharmony_ci	.clkr = {
265262306a36Sopenharmony_ci		.enable_reg = 0x9044,
265362306a36Sopenharmony_ci		.enable_mask = BIT(0),
265462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
265562306a36Sopenharmony_ci			.name = "gcc_throttle_pcie_ahb_clk",
265662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
265762306a36Sopenharmony_ci		},
265862306a36Sopenharmony_ci	},
265962306a36Sopenharmony_ci};
266062306a36Sopenharmony_ci
266162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_1_clkref_en = {
266262306a36Sopenharmony_ci	.halt_reg = 0x8c000,
266362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
266462306a36Sopenharmony_ci	.clkr = {
266562306a36Sopenharmony_ci		.enable_reg = 0x8c000,
266662306a36Sopenharmony_ci		.enable_mask = BIT(0),
266762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
266862306a36Sopenharmony_ci			.name = "gcc_ufs_1_clkref_en",
266962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
267062306a36Sopenharmony_ci		},
267162306a36Sopenharmony_ci	},
267262306a36Sopenharmony_ci};
267362306a36Sopenharmony_ci
267462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ahb_clk = {
267562306a36Sopenharmony_ci	.halt_reg = 0x75018,
267662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
267762306a36Sopenharmony_ci	.hwcg_reg = 0x75018,
267862306a36Sopenharmony_ci	.hwcg_bit = 1,
267962306a36Sopenharmony_ci	.clkr = {
268062306a36Sopenharmony_ci		.enable_reg = 0x75018,
268162306a36Sopenharmony_ci		.enable_mask = BIT(0),
268262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
268362306a36Sopenharmony_ci			.name = "gcc_ufs_card_ahb_clk",
268462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
268562306a36Sopenharmony_ci		},
268662306a36Sopenharmony_ci	},
268762306a36Sopenharmony_ci};
268862306a36Sopenharmony_ci
268962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_axi_clk = {
269062306a36Sopenharmony_ci	.halt_reg = 0x75010,
269162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
269262306a36Sopenharmony_ci	.hwcg_reg = 0x75010,
269362306a36Sopenharmony_ci	.hwcg_bit = 1,
269462306a36Sopenharmony_ci	.clkr = {
269562306a36Sopenharmony_ci		.enable_reg = 0x75010,
269662306a36Sopenharmony_ci		.enable_mask = BIT(0),
269762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
269862306a36Sopenharmony_ci			.name = "gcc_ufs_card_axi_clk",
269962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
270062306a36Sopenharmony_ci				&gcc_ufs_card_axi_clk_src.clkr.hw,
270162306a36Sopenharmony_ci			},
270262306a36Sopenharmony_ci			.num_parents = 1,
270362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
270462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
270562306a36Sopenharmony_ci		},
270662306a36Sopenharmony_ci	},
270762306a36Sopenharmony_ci};
270862306a36Sopenharmony_ci
270962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_axi_hw_ctl_clk = {
271062306a36Sopenharmony_ci	.halt_reg = 0x75010,
271162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
271262306a36Sopenharmony_ci	.hwcg_reg = 0x75010,
271362306a36Sopenharmony_ci	.hwcg_bit = 1,
271462306a36Sopenharmony_ci	.clkr = {
271562306a36Sopenharmony_ci		.enable_reg = 0x75010,
271662306a36Sopenharmony_ci		.enable_mask = BIT(1),
271762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
271862306a36Sopenharmony_ci			.name = "gcc_ufs_card_axi_hw_ctl_clk",
271962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
272062306a36Sopenharmony_ci				&gcc_ufs_card_axi_clk_src.clkr.hw,
272162306a36Sopenharmony_ci			},
272262306a36Sopenharmony_ci			.num_parents = 1,
272362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
272462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
272562306a36Sopenharmony_ci		},
272662306a36Sopenharmony_ci	},
272762306a36Sopenharmony_ci};
272862306a36Sopenharmony_ci
272962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ice_core_clk = {
273062306a36Sopenharmony_ci	.halt_reg = 0x75064,
273162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
273262306a36Sopenharmony_ci	.hwcg_reg = 0x75064,
273362306a36Sopenharmony_ci	.hwcg_bit = 1,
273462306a36Sopenharmony_ci	.clkr = {
273562306a36Sopenharmony_ci		.enable_reg = 0x75064,
273662306a36Sopenharmony_ci		.enable_mask = BIT(0),
273762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
273862306a36Sopenharmony_ci			.name = "gcc_ufs_card_ice_core_clk",
273962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
274062306a36Sopenharmony_ci				&gcc_ufs_card_ice_core_clk_src.clkr.hw,
274162306a36Sopenharmony_ci			},
274262306a36Sopenharmony_ci			.num_parents = 1,
274362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
274462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
274562306a36Sopenharmony_ci		},
274662306a36Sopenharmony_ci	},
274762306a36Sopenharmony_ci};
274862306a36Sopenharmony_ci
274962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ice_core_hw_ctl_clk = {
275062306a36Sopenharmony_ci	.halt_reg = 0x75064,
275162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
275262306a36Sopenharmony_ci	.hwcg_reg = 0x75064,
275362306a36Sopenharmony_ci	.hwcg_bit = 1,
275462306a36Sopenharmony_ci	.clkr = {
275562306a36Sopenharmony_ci		.enable_reg = 0x75064,
275662306a36Sopenharmony_ci		.enable_mask = BIT(1),
275762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
275862306a36Sopenharmony_ci			.name = "gcc_ufs_card_ice_core_hw_ctl_clk",
275962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
276062306a36Sopenharmony_ci				&gcc_ufs_card_ice_core_clk_src.clkr.hw,
276162306a36Sopenharmony_ci			},
276262306a36Sopenharmony_ci			.num_parents = 1,
276362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
276462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
276562306a36Sopenharmony_ci		},
276662306a36Sopenharmony_ci	},
276762306a36Sopenharmony_ci};
276862306a36Sopenharmony_ci
276962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_phy_aux_clk = {
277062306a36Sopenharmony_ci	.halt_reg = 0x7509c,
277162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
277262306a36Sopenharmony_ci	.hwcg_reg = 0x7509c,
277362306a36Sopenharmony_ci	.hwcg_bit = 1,
277462306a36Sopenharmony_ci	.clkr = {
277562306a36Sopenharmony_ci		.enable_reg = 0x7509c,
277662306a36Sopenharmony_ci		.enable_mask = BIT(0),
277762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
277862306a36Sopenharmony_ci			.name = "gcc_ufs_card_phy_aux_clk",
277962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
278062306a36Sopenharmony_ci				&gcc_ufs_card_phy_aux_clk_src.clkr.hw,
278162306a36Sopenharmony_ci			},
278262306a36Sopenharmony_ci			.num_parents = 1,
278362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
278462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
278562306a36Sopenharmony_ci		},
278662306a36Sopenharmony_ci	},
278762306a36Sopenharmony_ci};
278862306a36Sopenharmony_ci
278962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_phy_aux_hw_ctl_clk = {
279062306a36Sopenharmony_ci	.halt_reg = 0x7509c,
279162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
279262306a36Sopenharmony_ci	.hwcg_reg = 0x7509c,
279362306a36Sopenharmony_ci	.hwcg_bit = 1,
279462306a36Sopenharmony_ci	.clkr = {
279562306a36Sopenharmony_ci		.enable_reg = 0x7509c,
279662306a36Sopenharmony_ci		.enable_mask = BIT(1),
279762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
279862306a36Sopenharmony_ci			.name = "gcc_ufs_card_phy_aux_hw_ctl_clk",
279962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
280062306a36Sopenharmony_ci				&gcc_ufs_card_phy_aux_clk_src.clkr.hw,
280162306a36Sopenharmony_ci			},
280262306a36Sopenharmony_ci			.num_parents = 1,
280362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
280462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
280562306a36Sopenharmony_ci		},
280662306a36Sopenharmony_ci	},
280762306a36Sopenharmony_ci};
280862306a36Sopenharmony_ci
280962306a36Sopenharmony_ci/* Clock ON depends on external parent clock, so don't poll */
281062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
281162306a36Sopenharmony_ci	.halt_reg = 0x75020,
281262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
281362306a36Sopenharmony_ci	.clkr = {
281462306a36Sopenharmony_ci		.enable_reg = 0x75020,
281562306a36Sopenharmony_ci		.enable_mask = BIT(0),
281662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
281762306a36Sopenharmony_ci			.name = "gcc_ufs_card_rx_symbol_0_clk",
281862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
281962306a36Sopenharmony_ci				&gcc_ufs_card_rx_symbol_0_clk_src.clkr.hw,
282062306a36Sopenharmony_ci			},
282162306a36Sopenharmony_ci			.num_parents = 1,
282262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
282362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
282462306a36Sopenharmony_ci		},
282562306a36Sopenharmony_ci	},
282662306a36Sopenharmony_ci};
282762306a36Sopenharmony_ci
282862306a36Sopenharmony_ci/* Clock ON depends on external parent clock, so don't poll */
282962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
283062306a36Sopenharmony_ci	.halt_reg = 0x750b8,
283162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
283262306a36Sopenharmony_ci	.clkr = {
283362306a36Sopenharmony_ci		.enable_reg = 0x750b8,
283462306a36Sopenharmony_ci		.enable_mask = BIT(0),
283562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
283662306a36Sopenharmony_ci			.name = "gcc_ufs_card_rx_symbol_1_clk",
283762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
283862306a36Sopenharmony_ci				&gcc_ufs_card_rx_symbol_1_clk_src.clkr.hw,
283962306a36Sopenharmony_ci			},
284062306a36Sopenharmony_ci			.num_parents = 1,
284162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
284262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
284362306a36Sopenharmony_ci		},
284462306a36Sopenharmony_ci	},
284562306a36Sopenharmony_ci};
284662306a36Sopenharmony_ci
284762306a36Sopenharmony_ci/* Clock ON depends on external parent clock, so don't poll */
284862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
284962306a36Sopenharmony_ci	.halt_reg = 0x7501c,
285062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
285162306a36Sopenharmony_ci	.clkr = {
285262306a36Sopenharmony_ci		.enable_reg = 0x7501c,
285362306a36Sopenharmony_ci		.enable_mask = BIT(0),
285462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
285562306a36Sopenharmony_ci			.name = "gcc_ufs_card_tx_symbol_0_clk",
285662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
285762306a36Sopenharmony_ci				&gcc_ufs_card_tx_symbol_0_clk_src.clkr.hw,
285862306a36Sopenharmony_ci			},
285962306a36Sopenharmony_ci			.num_parents = 1,
286062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
286162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
286262306a36Sopenharmony_ci		},
286362306a36Sopenharmony_ci	},
286462306a36Sopenharmony_ci};
286562306a36Sopenharmony_ci
286662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_unipro_core_clk = {
286762306a36Sopenharmony_ci	.halt_reg = 0x7505c,
286862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
286962306a36Sopenharmony_ci	.hwcg_reg = 0x7505c,
287062306a36Sopenharmony_ci	.hwcg_bit = 1,
287162306a36Sopenharmony_ci	.clkr = {
287262306a36Sopenharmony_ci		.enable_reg = 0x7505c,
287362306a36Sopenharmony_ci		.enable_mask = BIT(0),
287462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
287562306a36Sopenharmony_ci			.name = "gcc_ufs_card_unipro_core_clk",
287662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
287762306a36Sopenharmony_ci				&gcc_ufs_card_unipro_core_clk_src.clkr.hw,
287862306a36Sopenharmony_ci			},
287962306a36Sopenharmony_ci			.num_parents = 1,
288062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
288162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
288262306a36Sopenharmony_ci		},
288362306a36Sopenharmony_ci	},
288462306a36Sopenharmony_ci};
288562306a36Sopenharmony_ci
288662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_unipro_core_hw_ctl_clk = {
288762306a36Sopenharmony_ci	.halt_reg = 0x7505c,
288862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
288962306a36Sopenharmony_ci	.hwcg_reg = 0x7505c,
289062306a36Sopenharmony_ci	.hwcg_bit = 1,
289162306a36Sopenharmony_ci	.clkr = {
289262306a36Sopenharmony_ci		.enable_reg = 0x7505c,
289362306a36Sopenharmony_ci		.enable_mask = BIT(1),
289462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
289562306a36Sopenharmony_ci			.name = "gcc_ufs_card_unipro_core_hw_ctl_clk",
289662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
289762306a36Sopenharmony_ci				&gcc_ufs_card_unipro_core_clk_src.clkr.hw,
289862306a36Sopenharmony_ci			},
289962306a36Sopenharmony_ci			.num_parents = 1,
290062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
290162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
290262306a36Sopenharmony_ci		},
290362306a36Sopenharmony_ci	},
290462306a36Sopenharmony_ci};
290562306a36Sopenharmony_ci
290662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ahb_clk = {
290762306a36Sopenharmony_ci	.halt_reg = 0x77018,
290862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
290962306a36Sopenharmony_ci	.hwcg_reg = 0x77018,
291062306a36Sopenharmony_ci	.hwcg_bit = 1,
291162306a36Sopenharmony_ci	.clkr = {
291262306a36Sopenharmony_ci		.enable_reg = 0x77018,
291362306a36Sopenharmony_ci		.enable_mask = BIT(0),
291462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
291562306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ahb_clk",
291662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
291762306a36Sopenharmony_ci		},
291862306a36Sopenharmony_ci	},
291962306a36Sopenharmony_ci};
292062306a36Sopenharmony_ci
292162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_clk = {
292262306a36Sopenharmony_ci	.halt_reg = 0x77010,
292362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
292462306a36Sopenharmony_ci	.hwcg_reg = 0x77010,
292562306a36Sopenharmony_ci	.hwcg_bit = 1,
292662306a36Sopenharmony_ci	.clkr = {
292762306a36Sopenharmony_ci		.enable_reg = 0x77010,
292862306a36Sopenharmony_ci		.enable_mask = BIT(0),
292962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
293062306a36Sopenharmony_ci			.name = "gcc_ufs_phy_axi_clk",
293162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
293262306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
293362306a36Sopenharmony_ci			},
293462306a36Sopenharmony_ci			.num_parents = 1,
293562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
293662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
293762306a36Sopenharmony_ci		},
293862306a36Sopenharmony_ci	},
293962306a36Sopenharmony_ci};
294062306a36Sopenharmony_ci
294162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
294262306a36Sopenharmony_ci	.halt_reg = 0x77010,
294362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
294462306a36Sopenharmony_ci	.hwcg_reg = 0x77010,
294562306a36Sopenharmony_ci	.hwcg_bit = 1,
294662306a36Sopenharmony_ci	.clkr = {
294762306a36Sopenharmony_ci		.enable_reg = 0x77010,
294862306a36Sopenharmony_ci		.enable_mask = BIT(1),
294962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
295062306a36Sopenharmony_ci			.name = "gcc_ufs_phy_axi_hw_ctl_clk",
295162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
295262306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
295362306a36Sopenharmony_ci			},
295462306a36Sopenharmony_ci			.num_parents = 1,
295562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
295662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
295762306a36Sopenharmony_ci		},
295862306a36Sopenharmony_ci	},
295962306a36Sopenharmony_ci};
296062306a36Sopenharmony_ci
296162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_clk = {
296262306a36Sopenharmony_ci	.halt_reg = 0x77064,
296362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
296462306a36Sopenharmony_ci	.hwcg_reg = 0x77064,
296562306a36Sopenharmony_ci	.hwcg_bit = 1,
296662306a36Sopenharmony_ci	.clkr = {
296762306a36Sopenharmony_ci		.enable_reg = 0x77064,
296862306a36Sopenharmony_ci		.enable_mask = BIT(0),
296962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
297062306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ice_core_clk",
297162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
297262306a36Sopenharmony_ci				&gcc_ufs_phy_ice_core_clk_src.clkr.hw,
297362306a36Sopenharmony_ci			},
297462306a36Sopenharmony_ci			.num_parents = 1,
297562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
297662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
297762306a36Sopenharmony_ci		},
297862306a36Sopenharmony_ci	},
297962306a36Sopenharmony_ci};
298062306a36Sopenharmony_ci
298162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
298262306a36Sopenharmony_ci	.halt_reg = 0x77064,
298362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
298462306a36Sopenharmony_ci	.hwcg_reg = 0x77064,
298562306a36Sopenharmony_ci	.hwcg_bit = 1,
298662306a36Sopenharmony_ci	.clkr = {
298762306a36Sopenharmony_ci		.enable_reg = 0x77064,
298862306a36Sopenharmony_ci		.enable_mask = BIT(1),
298962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
299062306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
299162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
299262306a36Sopenharmony_ci				&gcc_ufs_phy_ice_core_clk_src.clkr.hw,
299362306a36Sopenharmony_ci			},
299462306a36Sopenharmony_ci			.num_parents = 1,
299562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
299662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
299762306a36Sopenharmony_ci		},
299862306a36Sopenharmony_ci	},
299962306a36Sopenharmony_ci};
300062306a36Sopenharmony_ci
300162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_clk = {
300262306a36Sopenharmony_ci	.halt_reg = 0x7709c,
300362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
300462306a36Sopenharmony_ci	.hwcg_reg = 0x7709c,
300562306a36Sopenharmony_ci	.hwcg_bit = 1,
300662306a36Sopenharmony_ci	.clkr = {
300762306a36Sopenharmony_ci		.enable_reg = 0x7709c,
300862306a36Sopenharmony_ci		.enable_mask = BIT(0),
300962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
301062306a36Sopenharmony_ci			.name = "gcc_ufs_phy_phy_aux_clk",
301162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
301262306a36Sopenharmony_ci				&gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
301362306a36Sopenharmony_ci			},
301462306a36Sopenharmony_ci			.num_parents = 1,
301562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
301662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
301762306a36Sopenharmony_ci		},
301862306a36Sopenharmony_ci	},
301962306a36Sopenharmony_ci};
302062306a36Sopenharmony_ci
302162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
302262306a36Sopenharmony_ci	.halt_reg = 0x7709c,
302362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
302462306a36Sopenharmony_ci	.hwcg_reg = 0x7709c,
302562306a36Sopenharmony_ci	.hwcg_bit = 1,
302662306a36Sopenharmony_ci	.clkr = {
302762306a36Sopenharmony_ci		.enable_reg = 0x7709c,
302862306a36Sopenharmony_ci		.enable_mask = BIT(1),
302962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
303062306a36Sopenharmony_ci			.name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
303162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
303262306a36Sopenharmony_ci				&gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
303362306a36Sopenharmony_ci			},
303462306a36Sopenharmony_ci			.num_parents = 1,
303562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
303662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
303762306a36Sopenharmony_ci		},
303862306a36Sopenharmony_ci	},
303962306a36Sopenharmony_ci};
304062306a36Sopenharmony_ci
304162306a36Sopenharmony_ci/* Clock ON depends on external parent clock, so don't poll */
304262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
304362306a36Sopenharmony_ci	.halt_reg = 0x77020,
304462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
304562306a36Sopenharmony_ci	.clkr = {
304662306a36Sopenharmony_ci		.enable_reg = 0x77020,
304762306a36Sopenharmony_ci		.enable_mask = BIT(0),
304862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
304962306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_0_clk",
305062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
305162306a36Sopenharmony_ci				&gcc_ufs_phy_rx_symbol_0_clk_src.clkr.hw,
305262306a36Sopenharmony_ci			},
305362306a36Sopenharmony_ci			.num_parents = 1,
305462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
305562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
305662306a36Sopenharmony_ci		},
305762306a36Sopenharmony_ci	},
305862306a36Sopenharmony_ci};
305962306a36Sopenharmony_ci
306062306a36Sopenharmony_ci/* Clock ON depends on external parent clock, so don't poll */
306162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
306262306a36Sopenharmony_ci	.halt_reg = 0x770b8,
306362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
306462306a36Sopenharmony_ci	.clkr = {
306562306a36Sopenharmony_ci		.enable_reg = 0x770b8,
306662306a36Sopenharmony_ci		.enable_mask = BIT(0),
306762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
306862306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_1_clk",
306962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
307062306a36Sopenharmony_ci				&gcc_ufs_phy_rx_symbol_1_clk_src.clkr.hw,
307162306a36Sopenharmony_ci			},
307262306a36Sopenharmony_ci			.num_parents = 1,
307362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
307462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
307562306a36Sopenharmony_ci		},
307662306a36Sopenharmony_ci	},
307762306a36Sopenharmony_ci};
307862306a36Sopenharmony_ci
307962306a36Sopenharmony_ci/* Clock ON depends on external parent clock, so don't poll */
308062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
308162306a36Sopenharmony_ci	.halt_reg = 0x7701c,
308262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
308362306a36Sopenharmony_ci	.clkr = {
308462306a36Sopenharmony_ci		.enable_reg = 0x7701c,
308562306a36Sopenharmony_ci		.enable_mask = BIT(0),
308662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
308762306a36Sopenharmony_ci			.name = "gcc_ufs_phy_tx_symbol_0_clk",
308862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
308962306a36Sopenharmony_ci				&gcc_ufs_phy_tx_symbol_0_clk_src.clkr.hw,
309062306a36Sopenharmony_ci			},
309162306a36Sopenharmony_ci			.num_parents = 1,
309262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
309362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
309462306a36Sopenharmony_ci		},
309562306a36Sopenharmony_ci	},
309662306a36Sopenharmony_ci};
309762306a36Sopenharmony_ci
309862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_clk = {
309962306a36Sopenharmony_ci	.halt_reg = 0x7705c,
310062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
310162306a36Sopenharmony_ci	.hwcg_reg = 0x7705c,
310262306a36Sopenharmony_ci	.hwcg_bit = 1,
310362306a36Sopenharmony_ci	.clkr = {
310462306a36Sopenharmony_ci		.enable_reg = 0x7705c,
310562306a36Sopenharmony_ci		.enable_mask = BIT(0),
310662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
310762306a36Sopenharmony_ci			.name = "gcc_ufs_phy_unipro_core_clk",
310862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
310962306a36Sopenharmony_ci				&gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
311062306a36Sopenharmony_ci			},
311162306a36Sopenharmony_ci			.num_parents = 1,
311262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
311362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
311462306a36Sopenharmony_ci		},
311562306a36Sopenharmony_ci	},
311662306a36Sopenharmony_ci};
311762306a36Sopenharmony_ci
311862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
311962306a36Sopenharmony_ci	.halt_reg = 0x7705c,
312062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
312162306a36Sopenharmony_ci	.hwcg_reg = 0x7705c,
312262306a36Sopenharmony_ci	.hwcg_bit = 1,
312362306a36Sopenharmony_ci	.clkr = {
312462306a36Sopenharmony_ci		.enable_reg = 0x7705c,
312562306a36Sopenharmony_ci		.enable_mask = BIT(1),
312662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
312762306a36Sopenharmony_ci			.name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
312862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
312962306a36Sopenharmony_ci				&gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
313062306a36Sopenharmony_ci			},
313162306a36Sopenharmony_ci			.num_parents = 1,
313262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
313362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
313462306a36Sopenharmony_ci		},
313562306a36Sopenharmony_ci	},
313662306a36Sopenharmony_ci};
313762306a36Sopenharmony_ci
313862306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk = {
313962306a36Sopenharmony_ci	.halt_reg = 0xf010,
314062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
314162306a36Sopenharmony_ci	.clkr = {
314262306a36Sopenharmony_ci		.enable_reg = 0xf010,
314362306a36Sopenharmony_ci		.enable_mask = BIT(0),
314462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
314562306a36Sopenharmony_ci			.name = "gcc_usb30_prim_master_clk",
314662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
314762306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
314862306a36Sopenharmony_ci			},
314962306a36Sopenharmony_ci			.num_parents = 1,
315062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
315162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
315262306a36Sopenharmony_ci		},
315362306a36Sopenharmony_ci	},
315462306a36Sopenharmony_ci};
315562306a36Sopenharmony_ci
315662306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk__force_mem_core_on = {
315762306a36Sopenharmony_ci	.halt_reg = 0xf010,
315862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
315962306a36Sopenharmony_ci	.clkr = {
316062306a36Sopenharmony_ci		.enable_reg = 0xf010,
316162306a36Sopenharmony_ci		.enable_mask = BIT(14),
316262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
316362306a36Sopenharmony_ci			.name = "gcc_usb30_prim_master_clk__force_mem_core_on",
316462306a36Sopenharmony_ci			.ops = &clk_branch_simple_ops,
316562306a36Sopenharmony_ci		},
316662306a36Sopenharmony_ci	},
316762306a36Sopenharmony_ci};
316862306a36Sopenharmony_ci
316962306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
317062306a36Sopenharmony_ci	.halt_reg = 0xf01c,
317162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
317262306a36Sopenharmony_ci	.clkr = {
317362306a36Sopenharmony_ci		.enable_reg = 0xf01c,
317462306a36Sopenharmony_ci		.enable_mask = BIT(0),
317562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
317662306a36Sopenharmony_ci			.name = "gcc_usb30_prim_mock_utmi_clk",
317762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
317862306a36Sopenharmony_ci				&gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
317962306a36Sopenharmony_ci			},
318062306a36Sopenharmony_ci			.num_parents = 1,
318162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
318262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
318362306a36Sopenharmony_ci		},
318462306a36Sopenharmony_ci	},
318562306a36Sopenharmony_ci};
318662306a36Sopenharmony_ci
318762306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_sleep_clk = {
318862306a36Sopenharmony_ci	.halt_reg = 0xf018,
318962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
319062306a36Sopenharmony_ci	.clkr = {
319162306a36Sopenharmony_ci		.enable_reg = 0xf018,
319262306a36Sopenharmony_ci		.enable_mask = BIT(0),
319362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
319462306a36Sopenharmony_ci			.name = "gcc_usb30_prim_sleep_clk",
319562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
319662306a36Sopenharmony_ci		},
319762306a36Sopenharmony_ci	},
319862306a36Sopenharmony_ci};
319962306a36Sopenharmony_ci
320062306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_master_clk = {
320162306a36Sopenharmony_ci	.halt_reg = 0x10010,
320262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
320362306a36Sopenharmony_ci	.clkr = {
320462306a36Sopenharmony_ci		.enable_reg = 0x10010,
320562306a36Sopenharmony_ci		.enable_mask = BIT(0),
320662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
320762306a36Sopenharmony_ci			.name = "gcc_usb30_sec_master_clk",
320862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
320962306a36Sopenharmony_ci				&gcc_usb30_sec_master_clk_src.clkr.hw,
321062306a36Sopenharmony_ci			},
321162306a36Sopenharmony_ci			.num_parents = 1,
321262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
321362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
321462306a36Sopenharmony_ci		},
321562306a36Sopenharmony_ci	},
321662306a36Sopenharmony_ci};
321762306a36Sopenharmony_ci
321862306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_master_clk__force_mem_core_on = {
321962306a36Sopenharmony_ci	.halt_reg = 0x10010,
322062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
322162306a36Sopenharmony_ci	.clkr = {
322262306a36Sopenharmony_ci		.enable_reg = 0x10010,
322362306a36Sopenharmony_ci		.enable_mask = BIT(14),
322462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
322562306a36Sopenharmony_ci			.name = "gcc_usb30_sec_master_clk__force_mem_core_on",
322662306a36Sopenharmony_ci			.ops = &clk_branch_simple_ops,
322762306a36Sopenharmony_ci		},
322862306a36Sopenharmony_ci	},
322962306a36Sopenharmony_ci};
323062306a36Sopenharmony_ci
323162306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
323262306a36Sopenharmony_ci	.halt_reg = 0x1001c,
323362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
323462306a36Sopenharmony_ci	.clkr = {
323562306a36Sopenharmony_ci		.enable_reg = 0x1001c,
323662306a36Sopenharmony_ci		.enable_mask = BIT(0),
323762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
323862306a36Sopenharmony_ci			.name = "gcc_usb30_sec_mock_utmi_clk",
323962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
324062306a36Sopenharmony_ci				&gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr.hw,
324162306a36Sopenharmony_ci			},
324262306a36Sopenharmony_ci			.num_parents = 1,
324362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
324462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
324562306a36Sopenharmony_ci		},
324662306a36Sopenharmony_ci	},
324762306a36Sopenharmony_ci};
324862306a36Sopenharmony_ci
324962306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_sleep_clk = {
325062306a36Sopenharmony_ci	.halt_reg = 0x10018,
325162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
325262306a36Sopenharmony_ci	.clkr = {
325362306a36Sopenharmony_ci		.enable_reg = 0x10018,
325462306a36Sopenharmony_ci		.enable_mask = BIT(0),
325562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
325662306a36Sopenharmony_ci			.name = "gcc_usb30_sec_sleep_clk",
325762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
325862306a36Sopenharmony_ci		},
325962306a36Sopenharmony_ci	},
326062306a36Sopenharmony_ci};
326162306a36Sopenharmony_ci
326262306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_aux_clk = {
326362306a36Sopenharmony_ci	.halt_reg = 0xf054,
326462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
326562306a36Sopenharmony_ci	.clkr = {
326662306a36Sopenharmony_ci		.enable_reg = 0xf054,
326762306a36Sopenharmony_ci		.enable_mask = BIT(0),
326862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
326962306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_aux_clk",
327062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
327162306a36Sopenharmony_ci				&gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
327262306a36Sopenharmony_ci			},
327362306a36Sopenharmony_ci			.num_parents = 1,
327462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
327562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
327662306a36Sopenharmony_ci		},
327762306a36Sopenharmony_ci	},
327862306a36Sopenharmony_ci};
327962306a36Sopenharmony_ci
328062306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
328162306a36Sopenharmony_ci	.halt_reg = 0xf058,
328262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
328362306a36Sopenharmony_ci	.clkr = {
328462306a36Sopenharmony_ci		.enable_reg = 0xf058,
328562306a36Sopenharmony_ci		.enable_mask = BIT(0),
328662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
328762306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_com_aux_clk",
328862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
328962306a36Sopenharmony_ci				&gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
329062306a36Sopenharmony_ci			},
329162306a36Sopenharmony_ci			.num_parents = 1,
329262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
329362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
329462306a36Sopenharmony_ci		},
329562306a36Sopenharmony_ci	},
329662306a36Sopenharmony_ci};
329762306a36Sopenharmony_ci
329862306a36Sopenharmony_ci/* Clock ON depends on external parent clock, so don't poll */
329962306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
330062306a36Sopenharmony_ci	.halt_reg = 0xf05c,
330162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
330262306a36Sopenharmony_ci	.hwcg_reg = 0xf05c,
330362306a36Sopenharmony_ci	.hwcg_bit = 1,
330462306a36Sopenharmony_ci	.clkr = {
330562306a36Sopenharmony_ci		.enable_reg = 0xf05c,
330662306a36Sopenharmony_ci		.enable_mask = BIT(0),
330762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
330862306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_pipe_clk",
330962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
331062306a36Sopenharmony_ci				&gcc_usb3_prim_phy_pipe_clk_src.clkr.hw,
331162306a36Sopenharmony_ci			},
331262306a36Sopenharmony_ci			.num_parents = 1,
331362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
331462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
331562306a36Sopenharmony_ci		},
331662306a36Sopenharmony_ci	},
331762306a36Sopenharmony_ci};
331862306a36Sopenharmony_ci
331962306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_clkref_en = {
332062306a36Sopenharmony_ci	.halt_reg = 0x8c010,
332162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
332262306a36Sopenharmony_ci	.clkr = {
332362306a36Sopenharmony_ci		.enable_reg = 0x8c010,
332462306a36Sopenharmony_ci		.enable_mask = BIT(0),
332562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
332662306a36Sopenharmony_ci			.name = "gcc_usb3_sec_clkref_en",
332762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
332862306a36Sopenharmony_ci		},
332962306a36Sopenharmony_ci	},
333062306a36Sopenharmony_ci};
333162306a36Sopenharmony_ci
333262306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_aux_clk = {
333362306a36Sopenharmony_ci	.halt_reg = 0x10054,
333462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
333562306a36Sopenharmony_ci	.clkr = {
333662306a36Sopenharmony_ci		.enable_reg = 0x10054,
333762306a36Sopenharmony_ci		.enable_mask = BIT(0),
333862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
333962306a36Sopenharmony_ci			.name = "gcc_usb3_sec_phy_aux_clk",
334062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
334162306a36Sopenharmony_ci				&gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
334262306a36Sopenharmony_ci			},
334362306a36Sopenharmony_ci			.num_parents = 1,
334462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
334562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
334662306a36Sopenharmony_ci		},
334762306a36Sopenharmony_ci	},
334862306a36Sopenharmony_ci};
334962306a36Sopenharmony_ci
335062306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
335162306a36Sopenharmony_ci	.halt_reg = 0x10058,
335262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
335362306a36Sopenharmony_ci	.clkr = {
335462306a36Sopenharmony_ci		.enable_reg = 0x10058,
335562306a36Sopenharmony_ci		.enable_mask = BIT(0),
335662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
335762306a36Sopenharmony_ci			.name = "gcc_usb3_sec_phy_com_aux_clk",
335862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
335962306a36Sopenharmony_ci				&gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
336062306a36Sopenharmony_ci			},
336162306a36Sopenharmony_ci			.num_parents = 1,
336262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
336362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
336462306a36Sopenharmony_ci		},
336562306a36Sopenharmony_ci	},
336662306a36Sopenharmony_ci};
336762306a36Sopenharmony_ci
336862306a36Sopenharmony_ci/* Clock ON depends on external parent clock, so don't poll */
336962306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
337062306a36Sopenharmony_ci	.halt_reg = 0x1005c,
337162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
337262306a36Sopenharmony_ci	.clkr = {
337362306a36Sopenharmony_ci		.enable_reg = 0x1005c,
337462306a36Sopenharmony_ci		.enable_mask = BIT(0),
337562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
337662306a36Sopenharmony_ci			.name = "gcc_usb3_sec_phy_pipe_clk",
337762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
337862306a36Sopenharmony_ci				&gcc_usb3_sec_phy_pipe_clk_src.clkr.hw,
337962306a36Sopenharmony_ci			},
338062306a36Sopenharmony_ci			.num_parents = 1,
338162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
338262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
338362306a36Sopenharmony_ci		},
338462306a36Sopenharmony_ci	},
338562306a36Sopenharmony_ci};
338662306a36Sopenharmony_ci
338762306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */
338862306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi0_clk = {
338962306a36Sopenharmony_ci	.halt_reg = 0x28010,
339062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
339162306a36Sopenharmony_ci	.hwcg_reg = 0x28010,
339262306a36Sopenharmony_ci	.hwcg_bit = 1,
339362306a36Sopenharmony_ci	.clkr = {
339462306a36Sopenharmony_ci		.enable_reg = 0x28010,
339562306a36Sopenharmony_ci		.enable_mask = BIT(0),
339662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
339762306a36Sopenharmony_ci			.name = "gcc_video_axi0_clk",
339862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
339962306a36Sopenharmony_ci		},
340062306a36Sopenharmony_ci	},
340162306a36Sopenharmony_ci};
340262306a36Sopenharmony_ci
340362306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */
340462306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi1_clk = {
340562306a36Sopenharmony_ci	.halt_reg = 0x28018,
340662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
340762306a36Sopenharmony_ci	.hwcg_reg = 0x28018,
340862306a36Sopenharmony_ci	.hwcg_bit = 1,
340962306a36Sopenharmony_ci	.clkr = {
341062306a36Sopenharmony_ci		.enable_reg = 0x28018,
341162306a36Sopenharmony_ci		.enable_mask = BIT(0),
341262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
341362306a36Sopenharmony_ci			.name = "gcc_video_axi1_clk",
341462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
341562306a36Sopenharmony_ci		},
341662306a36Sopenharmony_ci	},
341762306a36Sopenharmony_ci};
341862306a36Sopenharmony_ci
341962306a36Sopenharmony_cistatic struct gdsc pcie_0_gdsc = {
342062306a36Sopenharmony_ci	.gdscr = 0x6b004,
342162306a36Sopenharmony_ci	.pd = {
342262306a36Sopenharmony_ci		.name = "pcie_0_gdsc",
342362306a36Sopenharmony_ci	},
342462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
342562306a36Sopenharmony_ci};
342662306a36Sopenharmony_ci
342762306a36Sopenharmony_cistatic struct gdsc pcie_1_gdsc = {
342862306a36Sopenharmony_ci	.gdscr = 0x8d004,
342962306a36Sopenharmony_ci	.pd = {
343062306a36Sopenharmony_ci		.name = "pcie_1_gdsc",
343162306a36Sopenharmony_ci	},
343262306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
343362306a36Sopenharmony_ci};
343462306a36Sopenharmony_ci
343562306a36Sopenharmony_cistatic struct gdsc ufs_card_gdsc = {
343662306a36Sopenharmony_ci	.gdscr = 0x75004,
343762306a36Sopenharmony_ci	.pd = {
343862306a36Sopenharmony_ci		.name = "ufs_card_gdsc",
343962306a36Sopenharmony_ci	},
344062306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
344162306a36Sopenharmony_ci};
344262306a36Sopenharmony_ci
344362306a36Sopenharmony_cistatic struct gdsc ufs_phy_gdsc = {
344462306a36Sopenharmony_ci	.gdscr = 0x77004,
344562306a36Sopenharmony_ci	.pd = {
344662306a36Sopenharmony_ci		.name = "ufs_phy_gdsc",
344762306a36Sopenharmony_ci	},
344862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
344962306a36Sopenharmony_ci};
345062306a36Sopenharmony_ci
345162306a36Sopenharmony_cistatic struct gdsc usb30_prim_gdsc = {
345262306a36Sopenharmony_ci	.gdscr = 0xf004,
345362306a36Sopenharmony_ci	.pd = {
345462306a36Sopenharmony_ci		.name = "usb30_prim_gdsc",
345562306a36Sopenharmony_ci	},
345662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
345762306a36Sopenharmony_ci};
345862306a36Sopenharmony_ci
345962306a36Sopenharmony_cistatic struct gdsc usb30_sec_gdsc = {
346062306a36Sopenharmony_ci	.gdscr = 0x10004,
346162306a36Sopenharmony_ci	.pd = {
346262306a36Sopenharmony_ci		.name = "usb30_sec_gdsc",
346362306a36Sopenharmony_ci	},
346462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
346562306a36Sopenharmony_ci};
346662306a36Sopenharmony_ci
346762306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
346862306a36Sopenharmony_ci	.gdscr = 0x7d050,
346962306a36Sopenharmony_ci	.pd = {
347062306a36Sopenharmony_ci		.name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
347162306a36Sopenharmony_ci	},
347262306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
347362306a36Sopenharmony_ci	.flags = VOTABLE,
347462306a36Sopenharmony_ci};
347562306a36Sopenharmony_ci
347662306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
347762306a36Sopenharmony_ci	.gdscr = 0x7d058,
347862306a36Sopenharmony_ci	.pd = {
347962306a36Sopenharmony_ci		.name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc",
348062306a36Sopenharmony_ci	},
348162306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
348262306a36Sopenharmony_ci	.flags = VOTABLE,
348362306a36Sopenharmony_ci};
348462306a36Sopenharmony_ci
348562306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc = {
348662306a36Sopenharmony_ci	.gdscr = 0x7d054,
348762306a36Sopenharmony_ci	.pd = {
348862306a36Sopenharmony_ci		.name = "hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc",
348962306a36Sopenharmony_ci	},
349062306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
349162306a36Sopenharmony_ci	.flags = VOTABLE,
349262306a36Sopenharmony_ci};
349362306a36Sopenharmony_ci
349462306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc = {
349562306a36Sopenharmony_ci	.gdscr = 0x7d06c,
349662306a36Sopenharmony_ci	.pd = {
349762306a36Sopenharmony_ci		.name = "hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc",
349862306a36Sopenharmony_ci	},
349962306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
350062306a36Sopenharmony_ci	.flags = VOTABLE,
350162306a36Sopenharmony_ci};
350262306a36Sopenharmony_ci
350362306a36Sopenharmony_cistatic struct clk_regmap *gcc_sm8350_clocks[] = {
350462306a36Sopenharmony_ci	[GCC_AGGRE_NOC_PCIE_0_AXI_CLK] = &gcc_aggre_noc_pcie_0_axi_clk.clkr,
350562306a36Sopenharmony_ci	[GCC_AGGRE_NOC_PCIE_1_AXI_CLK] = &gcc_aggre_noc_pcie_1_axi_clk.clkr,
350662306a36Sopenharmony_ci	[GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
350762306a36Sopenharmony_ci	[GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
350862306a36Sopenharmony_ci	[GCC_AGGRE_UFS_CARD_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_card_axi_hw_ctl_clk.clkr,
350962306a36Sopenharmony_ci	[GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
351062306a36Sopenharmony_ci	[GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
351162306a36Sopenharmony_ci	[GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
351262306a36Sopenharmony_ci	[GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
351362306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
351462306a36Sopenharmony_ci	[GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
351562306a36Sopenharmony_ci	[GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
351662306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
351762306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
351862306a36Sopenharmony_ci	[GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
351962306a36Sopenharmony_ci	[GCC_DDRSS_PCIE_SF_TBU_CLK] = &gcc_ddrss_pcie_sf_tbu_clk.clkr,
352062306a36Sopenharmony_ci	[GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
352162306a36Sopenharmony_ci	[GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr,
352262306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
352362306a36Sopenharmony_ci	[GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
352462306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
352562306a36Sopenharmony_ci	[GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
352662306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
352762306a36Sopenharmony_ci	[GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
352862306a36Sopenharmony_ci	[GCC_GPLL0] = &gcc_gpll0.clkr,
352962306a36Sopenharmony_ci	[GCC_GPLL0_OUT_EVEN] = &gcc_gpll0_out_even.clkr,
353062306a36Sopenharmony_ci	[GCC_GPLL4] = &gcc_gpll4.clkr,
353162306a36Sopenharmony_ci	[GCC_GPLL9] = &gcc_gpll9.clkr,
353262306a36Sopenharmony_ci	[GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
353362306a36Sopenharmony_ci	[GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
353462306a36Sopenharmony_ci	[GCC_GPU_IREF_EN] = &gcc_gpu_iref_en.clkr,
353562306a36Sopenharmony_ci	[GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
353662306a36Sopenharmony_ci	[GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
353762306a36Sopenharmony_ci	[GCC_PCIE0_PHY_RCHNG_CLK] = &gcc_pcie0_phy_rchng_clk.clkr,
353862306a36Sopenharmony_ci	[GCC_PCIE1_PHY_RCHNG_CLK] = &gcc_pcie1_phy_rchng_clk.clkr,
353962306a36Sopenharmony_ci	[GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
354062306a36Sopenharmony_ci	[GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
354162306a36Sopenharmony_ci	[GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
354262306a36Sopenharmony_ci	[GCC_PCIE_0_CLKREF_EN] = &gcc_pcie_0_clkref_en.clkr,
354362306a36Sopenharmony_ci	[GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
354462306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_RCHNG_CLK_SRC] = &gcc_pcie_0_phy_rchng_clk_src.clkr,
354562306a36Sopenharmony_ci	[GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
354662306a36Sopenharmony_ci	[GCC_PCIE_0_PIPE_CLK_SRC] = &gcc_pcie_0_pipe_clk_src.clkr,
354762306a36Sopenharmony_ci	[GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
354862306a36Sopenharmony_ci	[GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
354962306a36Sopenharmony_ci	[GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
355062306a36Sopenharmony_ci	[GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
355162306a36Sopenharmony_ci	[GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
355262306a36Sopenharmony_ci	[GCC_PCIE_1_CLKREF_EN] = &gcc_pcie_1_clkref_en.clkr,
355362306a36Sopenharmony_ci	[GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
355462306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr,
355562306a36Sopenharmony_ci	[GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
355662306a36Sopenharmony_ci	[GCC_PCIE_1_PIPE_CLK_SRC] = &gcc_pcie_1_pipe_clk_src.clkr,
355762306a36Sopenharmony_ci	[GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
355862306a36Sopenharmony_ci	[GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
355962306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
356062306a36Sopenharmony_ci	[GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
356162306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
356262306a36Sopenharmony_ci	[GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
356362306a36Sopenharmony_ci	[GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
356462306a36Sopenharmony_ci	[GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
356562306a36Sopenharmony_ci	[GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
356662306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
356762306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
356862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
356962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
357062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
357162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
357262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
357362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
357462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
357562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
357662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
357762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
357862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
357962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
358062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
358162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
358262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
358362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
358462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
358562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
358662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
358762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
358862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
358962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
359062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
359162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
359262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
359362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
359462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
359562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
359662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
359762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
359862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
359962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
360062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_CORE_2X_CLK] = &gcc_qupv3_wrap2_core_2x_clk.clkr,
360162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_CORE_CLK] = &gcc_qupv3_wrap2_core_clk.clkr,
360262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
360362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
360462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
360562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
360662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
360762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
360862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
360962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
361062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
361162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
361262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
361362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
361462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
361562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
361662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
361762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
361862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
361962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
362062306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
362162306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
362262306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
362362306a36Sopenharmony_ci	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
362462306a36Sopenharmony_ci	[GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
362562306a36Sopenharmony_ci	[GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
362662306a36Sopenharmony_ci	[GCC_THROTTLE_PCIE_AHB_CLK] = &gcc_throttle_pcie_ahb_clk.clkr,
362762306a36Sopenharmony_ci	[GCC_UFS_1_CLKREF_EN] = &gcc_ufs_1_clkref_en.clkr,
362862306a36Sopenharmony_ci	[GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
362962306a36Sopenharmony_ci	[GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
363062306a36Sopenharmony_ci	[GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
363162306a36Sopenharmony_ci	[GCC_UFS_CARD_AXI_HW_CTL_CLK] = &gcc_ufs_card_axi_hw_ctl_clk.clkr,
363262306a36Sopenharmony_ci	[GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
363362306a36Sopenharmony_ci	[GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
363462306a36Sopenharmony_ci	[GCC_UFS_CARD_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_card_ice_core_hw_ctl_clk.clkr,
363562306a36Sopenharmony_ci	[GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
363662306a36Sopenharmony_ci	[GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
363762306a36Sopenharmony_ci	[GCC_UFS_CARD_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_card_phy_aux_hw_ctl_clk.clkr,
363862306a36Sopenharmony_ci	[GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
363962306a36Sopenharmony_ci	[GCC_UFS_CARD_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_card_rx_symbol_0_clk_src.clkr,
364062306a36Sopenharmony_ci	[GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
364162306a36Sopenharmony_ci	[GCC_UFS_CARD_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_card_rx_symbol_1_clk_src.clkr,
364262306a36Sopenharmony_ci	[GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
364362306a36Sopenharmony_ci	[GCC_UFS_CARD_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_card_tx_symbol_0_clk_src.clkr,
364462306a36Sopenharmony_ci	[GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
364562306a36Sopenharmony_ci	[GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_card_unipro_core_clk_src.clkr,
364662306a36Sopenharmony_ci	[GCC_UFS_CARD_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_card_unipro_core_hw_ctl_clk.clkr,
364762306a36Sopenharmony_ci	[GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
364862306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
364962306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
365062306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
365162306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
365262306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
365362306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
365462306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
365562306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
365662306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
365762306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
365862306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_rx_symbol_0_clk_src.clkr,
365962306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
366062306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_phy_rx_symbol_1_clk_src.clkr,
366162306a36Sopenharmony_ci	[GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
366262306a36Sopenharmony_ci	[GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_tx_symbol_0_clk_src.clkr,
366362306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
366462306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
366562306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
366662306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
366762306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK__FORCE_MEM_CORE_ON] =
366862306a36Sopenharmony_ci			&gcc_usb30_prim_master_clk__force_mem_core_on.clkr,
366962306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
367062306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
367162306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
367262306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
367362306a36Sopenharmony_ci	[GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
367462306a36Sopenharmony_ci	[GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
367562306a36Sopenharmony_ci	[GCC_USB30_SEC_MASTER_CLK__FORCE_MEM_CORE_ON] =
367662306a36Sopenharmony_ci			&gcc_usb30_sec_master_clk__force_mem_core_on.clkr,
367762306a36Sopenharmony_ci	[GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
367862306a36Sopenharmony_ci	[GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
367962306a36Sopenharmony_ci	[GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] = &gcc_usb30_sec_mock_utmi_clk_src.clkr,
368062306a36Sopenharmony_ci	[GCC_USB30_SEC_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr,
368162306a36Sopenharmony_ci	[GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
368262306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
368362306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
368462306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
368562306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
368662306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb3_prim_phy_pipe_clk_src.clkr,
368762306a36Sopenharmony_ci	[GCC_USB3_SEC_CLKREF_EN] = &gcc_usb3_sec_clkref_en.clkr,
368862306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
368962306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
369062306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
369162306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
369262306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_PIPE_CLK_SRC] = &gcc_usb3_sec_phy_pipe_clk_src.clkr,
369362306a36Sopenharmony_ci	[GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
369462306a36Sopenharmony_ci	[GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
369562306a36Sopenharmony_ci};
369662306a36Sopenharmony_ci
369762306a36Sopenharmony_cistatic struct gdsc *gcc_sm8350_gdscs[] = {
369862306a36Sopenharmony_ci	[PCIE_0_GDSC] = &pcie_0_gdsc,
369962306a36Sopenharmony_ci	[PCIE_1_GDSC] = &pcie_1_gdsc,
370062306a36Sopenharmony_ci	[UFS_CARD_GDSC] = &ufs_card_gdsc,
370162306a36Sopenharmony_ci	[UFS_PHY_GDSC] = &ufs_phy_gdsc,
370262306a36Sopenharmony_ci	[USB30_PRIM_GDSC] = &usb30_prim_gdsc,
370362306a36Sopenharmony_ci	[USB30_SEC_GDSC] = &usb30_sec_gdsc,
370462306a36Sopenharmony_ci	[HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
370562306a36Sopenharmony_ci	[HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
370662306a36Sopenharmony_ci	[HLOS1_VOTE_MMNOC_MMU_TBU_SF0_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc,
370762306a36Sopenharmony_ci	[HLOS1_VOTE_MMNOC_MMU_TBU_SF1_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc,
370862306a36Sopenharmony_ci};
370962306a36Sopenharmony_ci
371062306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sm8350_resets[] = {
371162306a36Sopenharmony_ci	[GCC_CAMERA_BCR] = { 0x26000 },
371262306a36Sopenharmony_ci	[GCC_DISPLAY_BCR] = { 0x27000 },
371362306a36Sopenharmony_ci	[GCC_GPU_BCR] = { 0x71000 },
371462306a36Sopenharmony_ci	[GCC_MMSS_BCR] = { 0xb000 },
371562306a36Sopenharmony_ci	[GCC_PCIE_0_BCR] = { 0x6b000 },
371662306a36Sopenharmony_ci	[GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 },
371762306a36Sopenharmony_ci	[GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 },
371862306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
371962306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 },
372062306a36Sopenharmony_ci	[GCC_PCIE_1_BCR] = { 0x8d000 },
372162306a36Sopenharmony_ci	[GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 },
372262306a36Sopenharmony_ci	[GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 },
372362306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
372462306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e000 },
372562306a36Sopenharmony_ci	[GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f00c },
372662306a36Sopenharmony_ci	[GCC_PCIE_PHY_COM_BCR] = { 0x6f010 },
372762306a36Sopenharmony_ci	[GCC_PDM_BCR] = { 0x33000 },
372862306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
372962306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
373062306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 },
373162306a36Sopenharmony_ci	[GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
373262306a36Sopenharmony_ci	[GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
373362306a36Sopenharmony_ci	[GCC_SDCC2_BCR] = { 0x14000 },
373462306a36Sopenharmony_ci	[GCC_SDCC4_BCR] = { 0x16000 },
373562306a36Sopenharmony_ci	[GCC_UFS_CARD_BCR] = { 0x75000 },
373662306a36Sopenharmony_ci	[GCC_UFS_PHY_BCR] = { 0x77000 },
373762306a36Sopenharmony_ci	[GCC_USB30_PRIM_BCR] = { 0xf000 },
373862306a36Sopenharmony_ci	[GCC_USB30_SEC_BCR] = { 0x10000 },
373962306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
374062306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
374162306a36Sopenharmony_ci	[GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
374262306a36Sopenharmony_ci	[GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
374362306a36Sopenharmony_ci	[GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
374462306a36Sopenharmony_ci	[GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
374562306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
374662306a36Sopenharmony_ci	[GCC_VIDEO_AXI0_CLK_ARES] = { 0x28010, 2 },
374762306a36Sopenharmony_ci	[GCC_VIDEO_AXI1_CLK_ARES] = { 0x28018, 2 },
374862306a36Sopenharmony_ci	[GCC_VIDEO_BCR] = { 0x28000 },
374962306a36Sopenharmony_ci};
375062306a36Sopenharmony_ci
375162306a36Sopenharmony_cistatic const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
375262306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
375362306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
375462306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
375562306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
375662306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
375762306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
375862306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
375962306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
376062306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
376162306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
376262306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
376362306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
376462306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
376562306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
376662306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src),
376762306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src),
376862306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src),
376962306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src),
377062306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src),
377162306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src),
377262306a36Sopenharmony_ci};
377362306a36Sopenharmony_ci
377462306a36Sopenharmony_cistatic const struct regmap_config gcc_sm8350_regmap_config = {
377562306a36Sopenharmony_ci	.reg_bits = 32,
377662306a36Sopenharmony_ci	.reg_stride = 4,
377762306a36Sopenharmony_ci	.val_bits = 32,
377862306a36Sopenharmony_ci	.max_register = 0x9c100,
377962306a36Sopenharmony_ci	.fast_io = true,
378062306a36Sopenharmony_ci};
378162306a36Sopenharmony_ci
378262306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sm8350_desc = {
378362306a36Sopenharmony_ci	.config = &gcc_sm8350_regmap_config,
378462306a36Sopenharmony_ci	.clks = gcc_sm8350_clocks,
378562306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_sm8350_clocks),
378662306a36Sopenharmony_ci	.resets = gcc_sm8350_resets,
378762306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_sm8350_resets),
378862306a36Sopenharmony_ci	.gdscs = gcc_sm8350_gdscs,
378962306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_sm8350_gdscs),
379062306a36Sopenharmony_ci};
379162306a36Sopenharmony_ci
379262306a36Sopenharmony_cistatic const struct of_device_id gcc_sm8350_match_table[] = {
379362306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-sm8350" },
379462306a36Sopenharmony_ci	{ }
379562306a36Sopenharmony_ci};
379662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sm8350_match_table);
379762306a36Sopenharmony_ci
379862306a36Sopenharmony_cistatic int gcc_sm8350_probe(struct platform_device *pdev)
379962306a36Sopenharmony_ci{
380062306a36Sopenharmony_ci	struct regmap *regmap;
380162306a36Sopenharmony_ci	int ret;
380262306a36Sopenharmony_ci
380362306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gcc_sm8350_desc);
380462306a36Sopenharmony_ci	if (IS_ERR(regmap)) {
380562306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to map gcc registers\n");
380662306a36Sopenharmony_ci		return PTR_ERR(regmap);
380762306a36Sopenharmony_ci	}
380862306a36Sopenharmony_ci
380962306a36Sopenharmony_ci	/*
381062306a36Sopenharmony_ci	 * Keep the critical clock always-On
381162306a36Sopenharmony_ci	 * GCC_CAMERA_AHB_CLK, GCC_CAMERA_XO_CLK, GCC_DISP_AHB_CLK, GCC_DISP_XO_CLK,
381262306a36Sopenharmony_ci	 * GCC_GPU_CFG_AHB_CLK, GCC_VIDEO_AHB_CLK, GCC_VIDEO_XO_CLK
381362306a36Sopenharmony_ci	 */
381462306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x26004, BIT(0), BIT(0));
381562306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x26018, BIT(0), BIT(0));
381662306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x27004, BIT(0), BIT(0));
381762306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x2701c, BIT(0), BIT(0));
381862306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x71004, BIT(0), BIT(0));
381962306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x28004, BIT(0), BIT(0));
382062306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x28020, BIT(0), BIT(0));
382162306a36Sopenharmony_ci
382262306a36Sopenharmony_ci	ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks, ARRAY_SIZE(gcc_dfs_clocks));
382362306a36Sopenharmony_ci	if (ret)
382462306a36Sopenharmony_ci		return ret;
382562306a36Sopenharmony_ci
382662306a36Sopenharmony_ci	/* FORCE_MEM_CORE_ON for ufs phy ice core clocks */
382762306a36Sopenharmony_ci	regmap_update_bits(regmap, gcc_ufs_phy_ice_core_clk.halt_reg, BIT(14), BIT(14));
382862306a36Sopenharmony_ci
382962306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gcc_sm8350_desc, regmap);
383062306a36Sopenharmony_ci}
383162306a36Sopenharmony_ci
383262306a36Sopenharmony_cistatic struct platform_driver gcc_sm8350_driver = {
383362306a36Sopenharmony_ci	.probe = gcc_sm8350_probe,
383462306a36Sopenharmony_ci	.driver = {
383562306a36Sopenharmony_ci		.name = "sm8350-gcc",
383662306a36Sopenharmony_ci		.of_match_table = gcc_sm8350_match_table,
383762306a36Sopenharmony_ci	},
383862306a36Sopenharmony_ci};
383962306a36Sopenharmony_ci
384062306a36Sopenharmony_cistatic int __init gcc_sm8350_init(void)
384162306a36Sopenharmony_ci{
384262306a36Sopenharmony_ci	return platform_driver_register(&gcc_sm8350_driver);
384362306a36Sopenharmony_ci}
384462306a36Sopenharmony_cisubsys_initcall(gcc_sm8350_init);
384562306a36Sopenharmony_ci
384662306a36Sopenharmony_cistatic void __exit gcc_sm8350_exit(void)
384762306a36Sopenharmony_ci{
384862306a36Sopenharmony_ci	platform_driver_unregister(&gcc_sm8350_driver);
384962306a36Sopenharmony_ci}
385062306a36Sopenharmony_cimodule_exit(gcc_sm8350_exit);
385162306a36Sopenharmony_ci
385262306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SM8350 Driver");
385362306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
3854