162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2020, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/err.h> 862306a36Sopenharmony_ci#include <linux/kernel.h> 962306a36Sopenharmony_ci#include <linux/module.h> 1062306a36Sopenharmony_ci#include <linux/of.h> 1162306a36Sopenharmony_ci#include <linux/platform_device.h> 1262306a36Sopenharmony_ci#include <linux/regmap.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-sm8250.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1762306a36Sopenharmony_ci#include "clk-branch.h" 1862306a36Sopenharmony_ci#include "clk-rcg.h" 1962306a36Sopenharmony_ci#include "clk-regmap.h" 2062306a36Sopenharmony_ci#include "clk-regmap-divider.h" 2162306a36Sopenharmony_ci#include "common.h" 2262306a36Sopenharmony_ci#include "gdsc.h" 2362306a36Sopenharmony_ci#include "reset.h" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_cienum { 2662306a36Sopenharmony_ci P_BI_TCXO, 2762306a36Sopenharmony_ci P_AUD_REF_CLK, 2862306a36Sopenharmony_ci P_GPLL0_OUT_EVEN, 2962306a36Sopenharmony_ci P_GPLL0_OUT_MAIN, 3062306a36Sopenharmony_ci P_GPLL4_OUT_MAIN, 3162306a36Sopenharmony_ci P_GPLL9_OUT_MAIN, 3262306a36Sopenharmony_ci P_SLEEP_CLK, 3362306a36Sopenharmony_ci}; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0 = { 3662306a36Sopenharmony_ci .offset = 0x0, 3762306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 3862306a36Sopenharmony_ci .clkr = { 3962306a36Sopenharmony_ci .enable_reg = 0x52018, 4062306a36Sopenharmony_ci .enable_mask = BIT(0), 4162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4262306a36Sopenharmony_ci .name = "gpll0", 4362306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 4462306a36Sopenharmony_ci .fw_name = "bi_tcxo", 4562306a36Sopenharmony_ci }, 4662306a36Sopenharmony_ci .num_parents = 1, 4762306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ops, 4862306a36Sopenharmony_ci }, 4962306a36Sopenharmony_ci }, 5062306a36Sopenharmony_ci}; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll0_out_even[] = { 5362306a36Sopenharmony_ci { 0x1, 2 }, 5462306a36Sopenharmony_ci { } 5562306a36Sopenharmony_ci}; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_even = { 5862306a36Sopenharmony_ci .offset = 0x0, 5962306a36Sopenharmony_ci .post_div_shift = 8, 6062306a36Sopenharmony_ci .post_div_table = post_div_table_gpll0_out_even, 6162306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_even), 6262306a36Sopenharmony_ci .width = 4, 6362306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 6462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 6562306a36Sopenharmony_ci .name = "gpll0_out_even", 6662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 6762306a36Sopenharmony_ci &gpll0.clkr.hw, 6862306a36Sopenharmony_ci }, 6962306a36Sopenharmony_ci .num_parents = 1, 7062306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_lucid_ops, 7162306a36Sopenharmony_ci }, 7262306a36Sopenharmony_ci}; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4 = { 7562306a36Sopenharmony_ci .offset = 0x76000, 7662306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 7762306a36Sopenharmony_ci .clkr = { 7862306a36Sopenharmony_ci .enable_reg = 0x52018, 7962306a36Sopenharmony_ci .enable_mask = BIT(4), 8062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8162306a36Sopenharmony_ci .name = "gpll4", 8262306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 8362306a36Sopenharmony_ci .fw_name = "bi_tcxo", 8462306a36Sopenharmony_ci }, 8562306a36Sopenharmony_ci .num_parents = 1, 8662306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ops, 8762306a36Sopenharmony_ci }, 8862306a36Sopenharmony_ci }, 8962306a36Sopenharmony_ci}; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_cistatic struct clk_alpha_pll gpll9 = { 9262306a36Sopenharmony_ci .offset = 0x1c000, 9362306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 9462306a36Sopenharmony_ci .clkr = { 9562306a36Sopenharmony_ci .enable_reg = 0x52018, 9662306a36Sopenharmony_ci .enable_mask = BIT(9), 9762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9862306a36Sopenharmony_ci .name = "gpll9", 9962306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 10062306a36Sopenharmony_ci .fw_name = "bi_tcxo", 10162306a36Sopenharmony_ci }, 10262306a36Sopenharmony_ci .num_parents = 1, 10362306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ops, 10462306a36Sopenharmony_ci }, 10562306a36Sopenharmony_ci }, 10662306a36Sopenharmony_ci}; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = { 10962306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 11062306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 11162306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 11262306a36Sopenharmony_ci}; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0[] = { 11562306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 11662306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 11762306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 11862306a36Sopenharmony_ci}; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0_ao[] = { 12162306a36Sopenharmony_ci { .fw_name = "bi_tcxo_ao" }, 12262306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 12362306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 12462306a36Sopenharmony_ci}; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = { 12762306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 12862306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 12962306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 13062306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 13162306a36Sopenharmony_ci}; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_1[] = { 13462306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 13562306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 13662306a36Sopenharmony_ci { .fw_name = "sleep_clk" }, 13762306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 13862306a36Sopenharmony_ci}; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = { 14162306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 14262306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 14362306a36Sopenharmony_ci}; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2[] = { 14662306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 14762306a36Sopenharmony_ci { .fw_name = "sleep_clk" }, 14862306a36Sopenharmony_ci}; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = { 15162306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 15262306a36Sopenharmony_ci}; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_3[] = { 15562306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 15662306a36Sopenharmony_ci}; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = { 15962306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 16062306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 16162306a36Sopenharmony_ci { P_GPLL9_OUT_MAIN, 2 }, 16262306a36Sopenharmony_ci { P_GPLL4_OUT_MAIN, 5 }, 16362306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 16462306a36Sopenharmony_ci}; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_4[] = { 16762306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 16862306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 16962306a36Sopenharmony_ci { .hw = &gpll9.clkr.hw }, 17062306a36Sopenharmony_ci { .hw = &gpll4.clkr.hw }, 17162306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 17262306a36Sopenharmony_ci}; 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = { 17562306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 17662306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 17762306a36Sopenharmony_ci { P_AUD_REF_CLK, 2 }, 17862306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 17962306a36Sopenharmony_ci}; 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_5[] = { 18262306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 18362306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 18462306a36Sopenharmony_ci { .fw_name = "aud_ref_clk" }, 18562306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 18662306a36Sopenharmony_ci}; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = { 18962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 19062306a36Sopenharmony_ci { } 19162306a36Sopenharmony_ci}; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_cpuss_ahb_clk_src = { 19462306a36Sopenharmony_ci .cmd_rcgr = 0x48010, 19562306a36Sopenharmony_ci .mnd_width = 0, 19662306a36Sopenharmony_ci .hid_width = 5, 19762306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 19862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src, 19962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 20062306a36Sopenharmony_ci .name = "gcc_cpuss_ahb_clk_src", 20162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0_ao, 20262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0_ao), 20362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 20462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 20562306a36Sopenharmony_ci }, 20662306a36Sopenharmony_ci}; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = { 20962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 21062306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 21162306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 21262306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 21362306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 21462306a36Sopenharmony_ci { } 21562306a36Sopenharmony_ci}; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = { 21862306a36Sopenharmony_ci .cmd_rcgr = 0x64004, 21962306a36Sopenharmony_ci .mnd_width = 8, 22062306a36Sopenharmony_ci .hid_width = 5, 22162306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 22262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 22362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 22462306a36Sopenharmony_ci .name = "gcc_gp1_clk_src", 22562306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 22662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 22762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 22862306a36Sopenharmony_ci }, 22962306a36Sopenharmony_ci}; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = { 23262306a36Sopenharmony_ci .cmd_rcgr = 0x65004, 23362306a36Sopenharmony_ci .mnd_width = 8, 23462306a36Sopenharmony_ci .hid_width = 5, 23562306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 23662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 23762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 23862306a36Sopenharmony_ci .name = "gcc_gp2_clk_src", 23962306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 24062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 24162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 24262306a36Sopenharmony_ci }, 24362306a36Sopenharmony_ci}; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = { 24662306a36Sopenharmony_ci .cmd_rcgr = 0x66004, 24762306a36Sopenharmony_ci .mnd_width = 8, 24862306a36Sopenharmony_ci .hid_width = 5, 24962306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 25062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 25162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 25262306a36Sopenharmony_ci .name = "gcc_gp3_clk_src", 25362306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 25462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 25562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 25662306a36Sopenharmony_ci }, 25762306a36Sopenharmony_ci}; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = { 26062306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 26162306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 26262306a36Sopenharmony_ci { } 26362306a36Sopenharmony_ci}; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_0_aux_clk_src = { 26662306a36Sopenharmony_ci .cmd_rcgr = 0x6b038, 26762306a36Sopenharmony_ci .mnd_width = 16, 26862306a36Sopenharmony_ci .hid_width = 5, 26962306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 27062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src, 27162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 27262306a36Sopenharmony_ci .name = "gcc_pcie_0_aux_clk_src", 27362306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 27462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 27562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 27662306a36Sopenharmony_ci }, 27762306a36Sopenharmony_ci}; 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_aux_clk_src = { 28062306a36Sopenharmony_ci .cmd_rcgr = 0x8d038, 28162306a36Sopenharmony_ci .mnd_width = 16, 28262306a36Sopenharmony_ci .hid_width = 5, 28362306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 28462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src, 28562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 28662306a36Sopenharmony_ci .name = "gcc_pcie_1_aux_clk_src", 28762306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 28862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 28962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 29062306a36Sopenharmony_ci }, 29162306a36Sopenharmony_ci}; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_2_aux_clk_src = { 29462306a36Sopenharmony_ci .cmd_rcgr = 0x6038, 29562306a36Sopenharmony_ci .mnd_width = 16, 29662306a36Sopenharmony_ci .hid_width = 5, 29762306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 29862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src, 29962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 30062306a36Sopenharmony_ci .name = "gcc_pcie_2_aux_clk_src", 30162306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 30262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 30362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 30462306a36Sopenharmony_ci }, 30562306a36Sopenharmony_ci}; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = { 30862306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 30962306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 31062306a36Sopenharmony_ci { } 31162306a36Sopenharmony_ci}; 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = { 31462306a36Sopenharmony_ci .cmd_rcgr = 0x6f014, 31562306a36Sopenharmony_ci .mnd_width = 0, 31662306a36Sopenharmony_ci .hid_width = 5, 31762306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 31862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src, 31962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 32062306a36Sopenharmony_ci .name = "gcc_pcie_phy_refgen_clk_src", 32162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0_ao, 32262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0_ao), 32362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 32462306a36Sopenharmony_ci }, 32562306a36Sopenharmony_ci}; 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = { 32862306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 32962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 33062306a36Sopenharmony_ci F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0), 33162306a36Sopenharmony_ci { } 33262306a36Sopenharmony_ci}; 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = { 33562306a36Sopenharmony_ci .cmd_rcgr = 0x33010, 33662306a36Sopenharmony_ci .mnd_width = 0, 33762306a36Sopenharmony_ci .hid_width = 5, 33862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 33962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pdm2_clk_src, 34062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 34162306a36Sopenharmony_ci .name = "gcc_pdm2_clk_src", 34262306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 34362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 34462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 34562306a36Sopenharmony_ci }, 34662306a36Sopenharmony_ci}; 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = { 34962306a36Sopenharmony_ci F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625), 35062306a36Sopenharmony_ci F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625), 35162306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 35262306a36Sopenharmony_ci F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625), 35362306a36Sopenharmony_ci F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75), 35462306a36Sopenharmony_ci F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25), 35562306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 35662306a36Sopenharmony_ci F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75), 35762306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0), 35862306a36Sopenharmony_ci F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15), 35962306a36Sopenharmony_ci F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25), 36062306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 36162306a36Sopenharmony_ci F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375), 36262306a36Sopenharmony_ci F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75), 36362306a36Sopenharmony_ci F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625), 36462306a36Sopenharmony_ci F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0), 36562306a36Sopenharmony_ci { } 36662306a36Sopenharmony_ci}; 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = { 36962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s0_clk_src", 37062306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 37162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 37262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 37362306a36Sopenharmony_ci}; 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = { 37662306a36Sopenharmony_ci .cmd_rcgr = 0x17010, 37762306a36Sopenharmony_ci .mnd_width = 16, 37862306a36Sopenharmony_ci .hid_width = 5, 37962306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 38062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 38162306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init, 38262306a36Sopenharmony_ci}; 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = { 38562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s1_clk_src", 38662306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 38762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 38862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 38962306a36Sopenharmony_ci}; 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = { 39262306a36Sopenharmony_ci .cmd_rcgr = 0x17140, 39362306a36Sopenharmony_ci .mnd_width = 16, 39462306a36Sopenharmony_ci .hid_width = 5, 39562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 39662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 39762306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init, 39862306a36Sopenharmony_ci}; 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s2_clk_src[] = { 40162306a36Sopenharmony_ci F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625), 40262306a36Sopenharmony_ci F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625), 40362306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 40462306a36Sopenharmony_ci F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625), 40562306a36Sopenharmony_ci F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75), 40662306a36Sopenharmony_ci F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25), 40762306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 40862306a36Sopenharmony_ci F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75), 40962306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0), 41062306a36Sopenharmony_ci F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15), 41162306a36Sopenharmony_ci F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25), 41262306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 41362306a36Sopenharmony_ci { } 41462306a36Sopenharmony_ci}; 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = { 41762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s2_clk_src", 41862306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 41962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 42062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 42162306a36Sopenharmony_ci}; 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = { 42462306a36Sopenharmony_ci .cmd_rcgr = 0x17270, 42562306a36Sopenharmony_ci .mnd_width = 16, 42662306a36Sopenharmony_ci .hid_width = 5, 42762306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 42862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 42962306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init, 43062306a36Sopenharmony_ci}; 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = { 43362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s3_clk_src", 43462306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 43562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 43662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 43762306a36Sopenharmony_ci}; 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = { 44062306a36Sopenharmony_ci .cmd_rcgr = 0x173a0, 44162306a36Sopenharmony_ci .mnd_width = 16, 44262306a36Sopenharmony_ci .hid_width = 5, 44362306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 44462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 44562306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init, 44662306a36Sopenharmony_ci}; 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = { 44962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s4_clk_src", 45062306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 45162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 45262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 45362306a36Sopenharmony_ci}; 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = { 45662306a36Sopenharmony_ci .cmd_rcgr = 0x174d0, 45762306a36Sopenharmony_ci .mnd_width = 16, 45862306a36Sopenharmony_ci .hid_width = 5, 45962306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 46062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 46162306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init, 46262306a36Sopenharmony_ci}; 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = { 46562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s5_clk_src", 46662306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 46762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 46862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 46962306a36Sopenharmony_ci}; 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = { 47262306a36Sopenharmony_ci .cmd_rcgr = 0x17600, 47362306a36Sopenharmony_ci .mnd_width = 16, 47462306a36Sopenharmony_ci .hid_width = 5, 47562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 47662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 47762306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init, 47862306a36Sopenharmony_ci}; 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = { 48162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s6_clk_src", 48262306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 48362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 48462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 48562306a36Sopenharmony_ci}; 48662306a36Sopenharmony_ci 48762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = { 48862306a36Sopenharmony_ci .cmd_rcgr = 0x17730, 48962306a36Sopenharmony_ci .mnd_width = 16, 49062306a36Sopenharmony_ci .hid_width = 5, 49162306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 49262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 49362306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init, 49462306a36Sopenharmony_ci}; 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = { 49762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s7_clk_src", 49862306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 49962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 50062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 50162306a36Sopenharmony_ci}; 50262306a36Sopenharmony_ci 50362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = { 50462306a36Sopenharmony_ci .cmd_rcgr = 0x17860, 50562306a36Sopenharmony_ci .mnd_width = 16, 50662306a36Sopenharmony_ci .hid_width = 5, 50762306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 50862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 50962306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init, 51062306a36Sopenharmony_ci}; 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = { 51362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s0_clk_src", 51462306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 51562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 51662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 51762306a36Sopenharmony_ci}; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = { 52062306a36Sopenharmony_ci .cmd_rcgr = 0x18010, 52162306a36Sopenharmony_ci .mnd_width = 16, 52262306a36Sopenharmony_ci .hid_width = 5, 52362306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 52462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 52562306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init, 52662306a36Sopenharmony_ci}; 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = { 52962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s1_clk_src", 53062306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 53162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 53262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 53362306a36Sopenharmony_ci}; 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = { 53662306a36Sopenharmony_ci .cmd_rcgr = 0x18140, 53762306a36Sopenharmony_ci .mnd_width = 16, 53862306a36Sopenharmony_ci .hid_width = 5, 53962306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 54062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 54162306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init, 54262306a36Sopenharmony_ci}; 54362306a36Sopenharmony_ci 54462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = { 54562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s2_clk_src", 54662306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 54762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 54862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 54962306a36Sopenharmony_ci}; 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = { 55262306a36Sopenharmony_ci .cmd_rcgr = 0x18270, 55362306a36Sopenharmony_ci .mnd_width = 16, 55462306a36Sopenharmony_ci .hid_width = 5, 55562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 55662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 55762306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init, 55862306a36Sopenharmony_ci}; 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = { 56162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s3_clk_src", 56262306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 56362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 56462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 56562306a36Sopenharmony_ci}; 56662306a36Sopenharmony_ci 56762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = { 56862306a36Sopenharmony_ci .cmd_rcgr = 0x183a0, 56962306a36Sopenharmony_ci .mnd_width = 16, 57062306a36Sopenharmony_ci .hid_width = 5, 57162306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 57262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 57362306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init, 57462306a36Sopenharmony_ci}; 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = { 57762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s4_clk_src", 57862306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 57962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 58062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 58162306a36Sopenharmony_ci}; 58262306a36Sopenharmony_ci 58362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = { 58462306a36Sopenharmony_ci .cmd_rcgr = 0x184d0, 58562306a36Sopenharmony_ci .mnd_width = 16, 58662306a36Sopenharmony_ci .hid_width = 5, 58762306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 58862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 58962306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init, 59062306a36Sopenharmony_ci}; 59162306a36Sopenharmony_ci 59262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = { 59362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s5_clk_src", 59462306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 59562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 59662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 59762306a36Sopenharmony_ci}; 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = { 60062306a36Sopenharmony_ci .cmd_rcgr = 0x18600, 60162306a36Sopenharmony_ci .mnd_width = 16, 60262306a36Sopenharmony_ci .hid_width = 5, 60362306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 60462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 60562306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init, 60662306a36Sopenharmony_ci}; 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = { 60962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s0_clk_src", 61062306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 61162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 61262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 61362306a36Sopenharmony_ci}; 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = { 61662306a36Sopenharmony_ci .cmd_rcgr = 0x1e010, 61762306a36Sopenharmony_ci .mnd_width = 16, 61862306a36Sopenharmony_ci .hid_width = 5, 61962306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 62062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 62162306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init, 62262306a36Sopenharmony_ci}; 62362306a36Sopenharmony_ci 62462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = { 62562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s1_clk_src", 62662306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 62762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 62862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 62962306a36Sopenharmony_ci}; 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = { 63262306a36Sopenharmony_ci .cmd_rcgr = 0x1e140, 63362306a36Sopenharmony_ci .mnd_width = 16, 63462306a36Sopenharmony_ci .hid_width = 5, 63562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 63662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 63762306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init, 63862306a36Sopenharmony_ci}; 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = { 64162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s2_clk_src", 64262306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 64362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 64462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 64562306a36Sopenharmony_ci}; 64662306a36Sopenharmony_ci 64762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = { 64862306a36Sopenharmony_ci .cmd_rcgr = 0x1e270, 64962306a36Sopenharmony_ci .mnd_width = 16, 65062306a36Sopenharmony_ci .hid_width = 5, 65162306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 65262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 65362306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init, 65462306a36Sopenharmony_ci}; 65562306a36Sopenharmony_ci 65662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = { 65762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s3_clk_src", 65862306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 65962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 66062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 66162306a36Sopenharmony_ci}; 66262306a36Sopenharmony_ci 66362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = { 66462306a36Sopenharmony_ci .cmd_rcgr = 0x1e3a0, 66562306a36Sopenharmony_ci .mnd_width = 16, 66662306a36Sopenharmony_ci .hid_width = 5, 66762306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 66862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 66962306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init, 67062306a36Sopenharmony_ci}; 67162306a36Sopenharmony_ci 67262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = { 67362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s4_clk_src", 67462306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 67562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 67662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 67762306a36Sopenharmony_ci}; 67862306a36Sopenharmony_ci 67962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = { 68062306a36Sopenharmony_ci .cmd_rcgr = 0x1e4d0, 68162306a36Sopenharmony_ci .mnd_width = 16, 68262306a36Sopenharmony_ci .hid_width = 5, 68362306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 68462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 68562306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init, 68662306a36Sopenharmony_ci}; 68762306a36Sopenharmony_ci 68862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = { 68962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s5_clk_src", 69062306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 69162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 69262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 69362306a36Sopenharmony_ci}; 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = { 69662306a36Sopenharmony_ci .cmd_rcgr = 0x1e600, 69762306a36Sopenharmony_ci .mnd_width = 16, 69862306a36Sopenharmony_ci .hid_width = 5, 69962306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 70062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 70162306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init, 70262306a36Sopenharmony_ci}; 70362306a36Sopenharmony_ci 70462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = { 70562306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 70662306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 70762306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 70862306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 70962306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 71062306a36Sopenharmony_ci F(202000000, P_GPLL9_OUT_MAIN, 4, 0, 0), 71162306a36Sopenharmony_ci { } 71262306a36Sopenharmony_ci}; 71362306a36Sopenharmony_ci 71462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc2_apps_clk_src = { 71562306a36Sopenharmony_ci .cmd_rcgr = 0x1400c, 71662306a36Sopenharmony_ci .mnd_width = 8, 71762306a36Sopenharmony_ci .hid_width = 5, 71862306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 71962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src, 72062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 72162306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk_src", 72262306a36Sopenharmony_ci .parent_data = gcc_parent_data_4, 72362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_4), 72462306a36Sopenharmony_ci .flags = CLK_OPS_PARENT_ENABLE, 72562306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 72662306a36Sopenharmony_ci }, 72762306a36Sopenharmony_ci}; 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = { 73062306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 73162306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 73262306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 73362306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 73462306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 73562306a36Sopenharmony_ci { } 73662306a36Sopenharmony_ci}; 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc4_apps_clk_src = { 73962306a36Sopenharmony_ci .cmd_rcgr = 0x1600c, 74062306a36Sopenharmony_ci .mnd_width = 8, 74162306a36Sopenharmony_ci .hid_width = 5, 74262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 74362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src, 74462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 74562306a36Sopenharmony_ci .name = "gcc_sdcc4_apps_clk_src", 74662306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 74762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 74862306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 74962306a36Sopenharmony_ci }, 75062306a36Sopenharmony_ci}; 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = { 75362306a36Sopenharmony_ci F(105495, P_BI_TCXO, 2, 1, 91), 75462306a36Sopenharmony_ci { } 75562306a36Sopenharmony_ci}; 75662306a36Sopenharmony_ci 75762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_tsif_ref_clk_src = { 75862306a36Sopenharmony_ci .cmd_rcgr = 0x36010, 75962306a36Sopenharmony_ci .mnd_width = 8, 76062306a36Sopenharmony_ci .hid_width = 5, 76162306a36Sopenharmony_ci .parent_map = gcc_parent_map_5, 76262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_tsif_ref_clk_src, 76362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 76462306a36Sopenharmony_ci .name = "gcc_tsif_ref_clk_src", 76562306a36Sopenharmony_ci .parent_data = gcc_parent_data_5, 76662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_5), 76762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 76862306a36Sopenharmony_ci }, 76962306a36Sopenharmony_ci}; 77062306a36Sopenharmony_ci 77162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = { 77262306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 77362306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 77462306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 77562306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 77662306a36Sopenharmony_ci { } 77762306a36Sopenharmony_ci}; 77862306a36Sopenharmony_ci 77962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_axi_clk_src = { 78062306a36Sopenharmony_ci .cmd_rcgr = 0x75024, 78162306a36Sopenharmony_ci .mnd_width = 8, 78262306a36Sopenharmony_ci .hid_width = 5, 78362306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 78462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src, 78562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 78662306a36Sopenharmony_ci .name = "gcc_ufs_card_axi_clk_src", 78762306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 78862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 78962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 79062306a36Sopenharmony_ci }, 79162306a36Sopenharmony_ci}; 79262306a36Sopenharmony_ci 79362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = { 79462306a36Sopenharmony_ci F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0), 79562306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0), 79662306a36Sopenharmony_ci F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0), 79762306a36Sopenharmony_ci F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0), 79862306a36Sopenharmony_ci { } 79962306a36Sopenharmony_ci}; 80062306a36Sopenharmony_ci 80162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = { 80262306a36Sopenharmony_ci .cmd_rcgr = 0x7506c, 80362306a36Sopenharmony_ci .mnd_width = 0, 80462306a36Sopenharmony_ci .hid_width = 5, 80562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 80662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src, 80762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 80862306a36Sopenharmony_ci .name = "gcc_ufs_card_ice_core_clk_src", 80962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 81062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 81162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 81262306a36Sopenharmony_ci }, 81362306a36Sopenharmony_ci}; 81462306a36Sopenharmony_ci 81562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_phy_aux_clk_src[] = { 81662306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 81762306a36Sopenharmony_ci { } 81862306a36Sopenharmony_ci}; 81962306a36Sopenharmony_ci 82062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = { 82162306a36Sopenharmony_ci .cmd_rcgr = 0x750a0, 82262306a36Sopenharmony_ci .mnd_width = 0, 82362306a36Sopenharmony_ci .hid_width = 5, 82462306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 82562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src, 82662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 82762306a36Sopenharmony_ci .name = "gcc_ufs_card_phy_aux_clk_src", 82862306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 82962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 83062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 83162306a36Sopenharmony_ci }, 83262306a36Sopenharmony_ci}; 83362306a36Sopenharmony_ci 83462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = { 83562306a36Sopenharmony_ci F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0), 83662306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0), 83762306a36Sopenharmony_ci F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0), 83862306a36Sopenharmony_ci { } 83962306a36Sopenharmony_ci}; 84062306a36Sopenharmony_ci 84162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = { 84262306a36Sopenharmony_ci .cmd_rcgr = 0x75084, 84362306a36Sopenharmony_ci .mnd_width = 0, 84462306a36Sopenharmony_ci .hid_width = 5, 84562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 84662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src, 84762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 84862306a36Sopenharmony_ci .name = "gcc_ufs_card_unipro_core_clk_src", 84962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 85062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 85162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 85262306a36Sopenharmony_ci }, 85362306a36Sopenharmony_ci}; 85462306a36Sopenharmony_ci 85562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = { 85662306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 85762306a36Sopenharmony_ci F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0), 85862306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0), 85962306a36Sopenharmony_ci F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0), 86062306a36Sopenharmony_ci F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0), 86162306a36Sopenharmony_ci { } 86262306a36Sopenharmony_ci}; 86362306a36Sopenharmony_ci 86462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_axi_clk_src = { 86562306a36Sopenharmony_ci .cmd_rcgr = 0x77024, 86662306a36Sopenharmony_ci .mnd_width = 8, 86762306a36Sopenharmony_ci .hid_width = 5, 86862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 86962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src, 87062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 87162306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_clk_src", 87262306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 87362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 87462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 87562306a36Sopenharmony_ci }, 87662306a36Sopenharmony_ci}; 87762306a36Sopenharmony_ci 87862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = { 87962306a36Sopenharmony_ci .cmd_rcgr = 0x7706c, 88062306a36Sopenharmony_ci .mnd_width = 0, 88162306a36Sopenharmony_ci .hid_width = 5, 88262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 88362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src, 88462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 88562306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_clk_src", 88662306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 88762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 88862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 88962306a36Sopenharmony_ci }, 89062306a36Sopenharmony_ci}; 89162306a36Sopenharmony_ci 89262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = { 89362306a36Sopenharmony_ci .cmd_rcgr = 0x770a0, 89462306a36Sopenharmony_ci .mnd_width = 0, 89562306a36Sopenharmony_ci .hid_width = 5, 89662306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 89762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src, 89862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 89962306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_clk_src", 90062306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 90162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 90262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 90362306a36Sopenharmony_ci }, 90462306a36Sopenharmony_ci}; 90562306a36Sopenharmony_ci 90662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = { 90762306a36Sopenharmony_ci .cmd_rcgr = 0x77084, 90862306a36Sopenharmony_ci .mnd_width = 0, 90962306a36Sopenharmony_ci .hid_width = 5, 91062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 91162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src, 91262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 91362306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_clk_src", 91462306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 91562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 91662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 91762306a36Sopenharmony_ci }, 91862306a36Sopenharmony_ci}; 91962306a36Sopenharmony_ci 92062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = { 92162306a36Sopenharmony_ci F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0), 92262306a36Sopenharmony_ci F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0), 92362306a36Sopenharmony_ci F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0), 92462306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 92562306a36Sopenharmony_ci F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0), 92662306a36Sopenharmony_ci { } 92762306a36Sopenharmony_ci}; 92862306a36Sopenharmony_ci 92962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_master_clk_src = { 93062306a36Sopenharmony_ci .cmd_rcgr = 0xf020, 93162306a36Sopenharmony_ci .mnd_width = 8, 93262306a36Sopenharmony_ci .hid_width = 5, 93362306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 93462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src, 93562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 93662306a36Sopenharmony_ci .name = "gcc_usb30_prim_master_clk_src", 93762306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 93862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 93962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 94062306a36Sopenharmony_ci }, 94162306a36Sopenharmony_ci}; 94262306a36Sopenharmony_ci 94362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = { 94462306a36Sopenharmony_ci .cmd_rcgr = 0xf038, 94562306a36Sopenharmony_ci .mnd_width = 0, 94662306a36Sopenharmony_ci .hid_width = 5, 94762306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 94862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src, 94962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 95062306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_clk_src", 95162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 95262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 95362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 95462306a36Sopenharmony_ci }, 95562306a36Sopenharmony_ci}; 95662306a36Sopenharmony_ci 95762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_sec_master_clk_src = { 95862306a36Sopenharmony_ci .cmd_rcgr = 0x10020, 95962306a36Sopenharmony_ci .mnd_width = 8, 96062306a36Sopenharmony_ci .hid_width = 5, 96162306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 96262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src, 96362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 96462306a36Sopenharmony_ci .name = "gcc_usb30_sec_master_clk_src", 96562306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 96662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 96762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 96862306a36Sopenharmony_ci }, 96962306a36Sopenharmony_ci}; 97062306a36Sopenharmony_ci 97162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = { 97262306a36Sopenharmony_ci .cmd_rcgr = 0x10038, 97362306a36Sopenharmony_ci .mnd_width = 0, 97462306a36Sopenharmony_ci .hid_width = 5, 97562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 97662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src, 97762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 97862306a36Sopenharmony_ci .name = "gcc_usb30_sec_mock_utmi_clk_src", 97962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 98062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 98162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 98262306a36Sopenharmony_ci }, 98362306a36Sopenharmony_ci}; 98462306a36Sopenharmony_ci 98562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = { 98662306a36Sopenharmony_ci .cmd_rcgr = 0xf064, 98762306a36Sopenharmony_ci .mnd_width = 0, 98862306a36Sopenharmony_ci .hid_width = 5, 98962306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 99062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src, 99162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 99262306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_aux_clk_src", 99362306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 99462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 99562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 99662306a36Sopenharmony_ci }, 99762306a36Sopenharmony_ci}; 99862306a36Sopenharmony_ci 99962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = { 100062306a36Sopenharmony_ci .cmd_rcgr = 0x10064, 100162306a36Sopenharmony_ci .mnd_width = 0, 100262306a36Sopenharmony_ci .hid_width = 5, 100362306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 100462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src, 100562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 100662306a36Sopenharmony_ci .name = "gcc_usb3_sec_phy_aux_clk_src", 100762306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 100862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 100962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 101062306a36Sopenharmony_ci }, 101162306a36Sopenharmony_ci}; 101262306a36Sopenharmony_ci 101362306a36Sopenharmony_cistatic struct clk_regmap_div gcc_cpuss_ahb_postdiv_clk_src = { 101462306a36Sopenharmony_ci .reg = 0x48028, 101562306a36Sopenharmony_ci .shift = 0, 101662306a36Sopenharmony_ci .width = 4, 101762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 101862306a36Sopenharmony_ci .name = "gcc_cpuss_ahb_postdiv_clk_src", 101962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 102062306a36Sopenharmony_ci &gcc_cpuss_ahb_clk_src.clkr.hw, 102162306a36Sopenharmony_ci }, 102262306a36Sopenharmony_ci .num_parents = 1, 102362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 102462306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 102562306a36Sopenharmony_ci }, 102662306a36Sopenharmony_ci}; 102762306a36Sopenharmony_ci 102862306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = { 102962306a36Sopenharmony_ci .reg = 0xf050, 103062306a36Sopenharmony_ci .shift = 0, 103162306a36Sopenharmony_ci .width = 2, 103262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 103362306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src", 103462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 103562306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw, 103662306a36Sopenharmony_ci }, 103762306a36Sopenharmony_ci .num_parents = 1, 103862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 103962306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 104062306a36Sopenharmony_ci }, 104162306a36Sopenharmony_ci}; 104262306a36Sopenharmony_ci 104362306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb30_sec_mock_utmi_postdiv_clk_src = { 104462306a36Sopenharmony_ci .reg = 0x10050, 104562306a36Sopenharmony_ci .shift = 0, 104662306a36Sopenharmony_ci .width = 2, 104762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 104862306a36Sopenharmony_ci .name = "gcc_usb30_sec_mock_utmi_postdiv_clk_src", 104962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 105062306a36Sopenharmony_ci &gcc_usb30_sec_mock_utmi_clk_src.clkr.hw, 105162306a36Sopenharmony_ci }, 105262306a36Sopenharmony_ci .num_parents = 1, 105362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 105462306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 105562306a36Sopenharmony_ci }, 105662306a36Sopenharmony_ci}; 105762306a36Sopenharmony_ci 105862306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_pcie_tbu_clk = { 105962306a36Sopenharmony_ci .halt_reg = 0x9000c, 106062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 106162306a36Sopenharmony_ci .clkr = { 106262306a36Sopenharmony_ci .enable_reg = 0x9000c, 106362306a36Sopenharmony_ci .enable_mask = BIT(0), 106462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 106562306a36Sopenharmony_ci .name = "gcc_aggre_noc_pcie_tbu_clk", 106662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 106762306a36Sopenharmony_ci }, 106862306a36Sopenharmony_ci }, 106962306a36Sopenharmony_ci}; 107062306a36Sopenharmony_ci 107162306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_card_axi_clk = { 107262306a36Sopenharmony_ci .halt_reg = 0x750cc, 107362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 107462306a36Sopenharmony_ci .hwcg_reg = 0x750cc, 107562306a36Sopenharmony_ci .hwcg_bit = 1, 107662306a36Sopenharmony_ci .clkr = { 107762306a36Sopenharmony_ci .enable_reg = 0x750cc, 107862306a36Sopenharmony_ci .enable_mask = BIT(0), 107962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 108062306a36Sopenharmony_ci .name = "gcc_aggre_ufs_card_axi_clk", 108162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 108262306a36Sopenharmony_ci &gcc_ufs_card_axi_clk_src.clkr.hw, 108362306a36Sopenharmony_ci }, 108462306a36Sopenharmony_ci .num_parents = 1, 108562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 108662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 108762306a36Sopenharmony_ci }, 108862306a36Sopenharmony_ci }, 108962306a36Sopenharmony_ci}; 109062306a36Sopenharmony_ci 109162306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_clk = { 109262306a36Sopenharmony_ci .halt_reg = 0x770cc, 109362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 109462306a36Sopenharmony_ci .hwcg_reg = 0x770cc, 109562306a36Sopenharmony_ci .hwcg_bit = 1, 109662306a36Sopenharmony_ci .clkr = { 109762306a36Sopenharmony_ci .enable_reg = 0x770cc, 109862306a36Sopenharmony_ci .enable_mask = BIT(0), 109962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 110062306a36Sopenharmony_ci .name = "gcc_aggre_ufs_phy_axi_clk", 110162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 110262306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw, 110362306a36Sopenharmony_ci }, 110462306a36Sopenharmony_ci .num_parents = 1, 110562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 110662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 110762306a36Sopenharmony_ci }, 110862306a36Sopenharmony_ci }, 110962306a36Sopenharmony_ci}; 111062306a36Sopenharmony_ci 111162306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_prim_axi_clk = { 111262306a36Sopenharmony_ci .halt_reg = 0xf080, 111362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 111462306a36Sopenharmony_ci .clkr = { 111562306a36Sopenharmony_ci .enable_reg = 0xf080, 111662306a36Sopenharmony_ci .enable_mask = BIT(0), 111762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 111862306a36Sopenharmony_ci .name = "gcc_aggre_usb3_prim_axi_clk", 111962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 112062306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 112162306a36Sopenharmony_ci }, 112262306a36Sopenharmony_ci .num_parents = 1, 112362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 112462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 112562306a36Sopenharmony_ci }, 112662306a36Sopenharmony_ci }, 112762306a36Sopenharmony_ci}; 112862306a36Sopenharmony_ci 112962306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_sec_axi_clk = { 113062306a36Sopenharmony_ci .halt_reg = 0x10080, 113162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 113262306a36Sopenharmony_ci .clkr = { 113362306a36Sopenharmony_ci .enable_reg = 0x10080, 113462306a36Sopenharmony_ci .enable_mask = BIT(0), 113562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 113662306a36Sopenharmony_ci .name = "gcc_aggre_usb3_sec_axi_clk", 113762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 113862306a36Sopenharmony_ci &gcc_usb30_sec_master_clk_src.clkr.hw, 113962306a36Sopenharmony_ci }, 114062306a36Sopenharmony_ci .num_parents = 1, 114162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 114262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 114362306a36Sopenharmony_ci }, 114462306a36Sopenharmony_ci }, 114562306a36Sopenharmony_ci}; 114662306a36Sopenharmony_ci 114762306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = { 114862306a36Sopenharmony_ci .halt_reg = 0x38004, 114962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 115062306a36Sopenharmony_ci .hwcg_reg = 0x38004, 115162306a36Sopenharmony_ci .hwcg_bit = 1, 115262306a36Sopenharmony_ci .clkr = { 115362306a36Sopenharmony_ci .enable_reg = 0x52000, 115462306a36Sopenharmony_ci .enable_mask = BIT(10), 115562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 115662306a36Sopenharmony_ci .name = "gcc_boot_rom_ahb_clk", 115762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 115862306a36Sopenharmony_ci }, 115962306a36Sopenharmony_ci }, 116062306a36Sopenharmony_ci}; 116162306a36Sopenharmony_ci 116262306a36Sopenharmony_cistatic struct clk_branch gcc_camera_hf_axi_clk = { 116362306a36Sopenharmony_ci .halt_reg = 0xb02c, 116462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 116562306a36Sopenharmony_ci .clkr = { 116662306a36Sopenharmony_ci .enable_reg = 0xb02c, 116762306a36Sopenharmony_ci .enable_mask = BIT(0), 116862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 116962306a36Sopenharmony_ci .name = "gcc_camera_hf_axi_clk", 117062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 117162306a36Sopenharmony_ci }, 117262306a36Sopenharmony_ci }, 117362306a36Sopenharmony_ci}; 117462306a36Sopenharmony_ci 117562306a36Sopenharmony_cistatic struct clk_branch gcc_camera_sf_axi_clk = { 117662306a36Sopenharmony_ci .halt_reg = 0xb030, 117762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 117862306a36Sopenharmony_ci .clkr = { 117962306a36Sopenharmony_ci .enable_reg = 0xb030, 118062306a36Sopenharmony_ci .enable_mask = BIT(0), 118162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 118262306a36Sopenharmony_ci .name = "gcc_camera_sf_axi_clk", 118362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 118462306a36Sopenharmony_ci }, 118562306a36Sopenharmony_ci }, 118662306a36Sopenharmony_ci}; 118762306a36Sopenharmony_ci 118862306a36Sopenharmony_cistatic struct clk_branch gcc_camera_xo_clk = { 118962306a36Sopenharmony_ci .halt_reg = 0xb040, 119062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 119162306a36Sopenharmony_ci .clkr = { 119262306a36Sopenharmony_ci .enable_reg = 0xb040, 119362306a36Sopenharmony_ci .enable_mask = BIT(0), 119462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 119562306a36Sopenharmony_ci .name = "gcc_camera_xo_clk", 119662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 119762306a36Sopenharmony_ci }, 119862306a36Sopenharmony_ci }, 119962306a36Sopenharmony_ci}; 120062306a36Sopenharmony_ci 120162306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = { 120262306a36Sopenharmony_ci .halt_reg = 0xf07c, 120362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 120462306a36Sopenharmony_ci .clkr = { 120562306a36Sopenharmony_ci .enable_reg = 0xf07c, 120662306a36Sopenharmony_ci .enable_mask = BIT(0), 120762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 120862306a36Sopenharmony_ci .name = "gcc_cfg_noc_usb3_prim_axi_clk", 120962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 121062306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 121162306a36Sopenharmony_ci }, 121262306a36Sopenharmony_ci .num_parents = 1, 121362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 121462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 121562306a36Sopenharmony_ci }, 121662306a36Sopenharmony_ci }, 121762306a36Sopenharmony_ci}; 121862306a36Sopenharmony_ci 121962306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = { 122062306a36Sopenharmony_ci .halt_reg = 0x1007c, 122162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 122262306a36Sopenharmony_ci .clkr = { 122362306a36Sopenharmony_ci .enable_reg = 0x1007c, 122462306a36Sopenharmony_ci .enable_mask = BIT(0), 122562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 122662306a36Sopenharmony_ci .name = "gcc_cfg_noc_usb3_sec_axi_clk", 122762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 122862306a36Sopenharmony_ci &gcc_usb30_sec_master_clk_src.clkr.hw, 122962306a36Sopenharmony_ci }, 123062306a36Sopenharmony_ci .num_parents = 1, 123162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 123262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 123362306a36Sopenharmony_ci }, 123462306a36Sopenharmony_ci }, 123562306a36Sopenharmony_ci}; 123662306a36Sopenharmony_ci 123762306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_ahb_clk = { 123862306a36Sopenharmony_ci .halt_reg = 0x48000, 123962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 124062306a36Sopenharmony_ci .clkr = { 124162306a36Sopenharmony_ci .enable_reg = 0x52000, 124262306a36Sopenharmony_ci .enable_mask = BIT(21), 124362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 124462306a36Sopenharmony_ci .name = "gcc_cpuss_ahb_clk", 124562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 124662306a36Sopenharmony_ci &gcc_cpuss_ahb_postdiv_clk_src.clkr.hw, 124762306a36Sopenharmony_ci }, 124862306a36Sopenharmony_ci .num_parents = 1, 124962306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT, 125062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 125162306a36Sopenharmony_ci }, 125262306a36Sopenharmony_ci }, 125362306a36Sopenharmony_ci}; 125462306a36Sopenharmony_ci 125562306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_rbcpr_clk = { 125662306a36Sopenharmony_ci .halt_reg = 0x48004, 125762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 125862306a36Sopenharmony_ci .clkr = { 125962306a36Sopenharmony_ci .enable_reg = 0x48004, 126062306a36Sopenharmony_ci .enable_mask = BIT(0), 126162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 126262306a36Sopenharmony_ci .name = "gcc_cpuss_rbcpr_clk", 126362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 126462306a36Sopenharmony_ci }, 126562306a36Sopenharmony_ci }, 126662306a36Sopenharmony_ci}; 126762306a36Sopenharmony_ci 126862306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_gpu_axi_clk = { 126962306a36Sopenharmony_ci .halt_reg = 0x71154, 127062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 127162306a36Sopenharmony_ci .clkr = { 127262306a36Sopenharmony_ci .enable_reg = 0x71154, 127362306a36Sopenharmony_ci .enable_mask = BIT(0), 127462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 127562306a36Sopenharmony_ci .name = "gcc_ddrss_gpu_axi_clk", 127662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 127762306a36Sopenharmony_ci }, 127862306a36Sopenharmony_ci }, 127962306a36Sopenharmony_ci}; 128062306a36Sopenharmony_ci 128162306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_pcie_sf_tbu_clk = { 128262306a36Sopenharmony_ci .halt_reg = 0x8d058, 128362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 128462306a36Sopenharmony_ci .clkr = { 128562306a36Sopenharmony_ci .enable_reg = 0x8d058, 128662306a36Sopenharmony_ci .enable_mask = BIT(0), 128762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 128862306a36Sopenharmony_ci .name = "gcc_ddrss_pcie_sf_tbu_clk", 128962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 129062306a36Sopenharmony_ci }, 129162306a36Sopenharmony_ci }, 129262306a36Sopenharmony_ci}; 129362306a36Sopenharmony_ci 129462306a36Sopenharmony_cistatic struct clk_branch gcc_disp_hf_axi_clk = { 129562306a36Sopenharmony_ci .halt_reg = 0xb034, 129662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 129762306a36Sopenharmony_ci .clkr = { 129862306a36Sopenharmony_ci .enable_reg = 0xb034, 129962306a36Sopenharmony_ci .enable_mask = BIT(0), 130062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 130162306a36Sopenharmony_ci .name = "gcc_disp_hf_axi_clk", 130262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 130362306a36Sopenharmony_ci }, 130462306a36Sopenharmony_ci }, 130562306a36Sopenharmony_ci}; 130662306a36Sopenharmony_ci 130762306a36Sopenharmony_cistatic struct clk_branch gcc_disp_sf_axi_clk = { 130862306a36Sopenharmony_ci .halt_reg = 0xb038, 130962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 131062306a36Sopenharmony_ci .clkr = { 131162306a36Sopenharmony_ci .enable_reg = 0xb038, 131262306a36Sopenharmony_ci .enable_mask = BIT(0), 131362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 131462306a36Sopenharmony_ci .name = "gcc_disp_sf_axi_clk", 131562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 131662306a36Sopenharmony_ci }, 131762306a36Sopenharmony_ci }, 131862306a36Sopenharmony_ci}; 131962306a36Sopenharmony_ci 132062306a36Sopenharmony_cistatic struct clk_branch gcc_disp_xo_clk = { 132162306a36Sopenharmony_ci .halt_reg = 0xb044, 132262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 132362306a36Sopenharmony_ci .clkr = { 132462306a36Sopenharmony_ci .enable_reg = 0xb044, 132562306a36Sopenharmony_ci .enable_mask = BIT(0), 132662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 132762306a36Sopenharmony_ci .name = "gcc_disp_xo_clk", 132862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 132962306a36Sopenharmony_ci }, 133062306a36Sopenharmony_ci }, 133162306a36Sopenharmony_ci}; 133262306a36Sopenharmony_ci 133362306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = { 133462306a36Sopenharmony_ci .halt_reg = 0x64000, 133562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 133662306a36Sopenharmony_ci .clkr = { 133762306a36Sopenharmony_ci .enable_reg = 0x64000, 133862306a36Sopenharmony_ci .enable_mask = BIT(0), 133962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 134062306a36Sopenharmony_ci .name = "gcc_gp1_clk", 134162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 134262306a36Sopenharmony_ci &gcc_gp1_clk_src.clkr.hw, 134362306a36Sopenharmony_ci }, 134462306a36Sopenharmony_ci .num_parents = 1, 134562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 134662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 134762306a36Sopenharmony_ci }, 134862306a36Sopenharmony_ci }, 134962306a36Sopenharmony_ci}; 135062306a36Sopenharmony_ci 135162306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = { 135262306a36Sopenharmony_ci .halt_reg = 0x65000, 135362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 135462306a36Sopenharmony_ci .clkr = { 135562306a36Sopenharmony_ci .enable_reg = 0x65000, 135662306a36Sopenharmony_ci .enable_mask = BIT(0), 135762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 135862306a36Sopenharmony_ci .name = "gcc_gp2_clk", 135962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 136062306a36Sopenharmony_ci &gcc_gp2_clk_src.clkr.hw, 136162306a36Sopenharmony_ci }, 136262306a36Sopenharmony_ci .num_parents = 1, 136362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 136462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 136562306a36Sopenharmony_ci }, 136662306a36Sopenharmony_ci }, 136762306a36Sopenharmony_ci}; 136862306a36Sopenharmony_ci 136962306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = { 137062306a36Sopenharmony_ci .halt_reg = 0x66000, 137162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 137262306a36Sopenharmony_ci .clkr = { 137362306a36Sopenharmony_ci .enable_reg = 0x66000, 137462306a36Sopenharmony_ci .enable_mask = BIT(0), 137562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 137662306a36Sopenharmony_ci .name = "gcc_gp3_clk", 137762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 137862306a36Sopenharmony_ci &gcc_gp3_clk_src.clkr.hw, 137962306a36Sopenharmony_ci }, 138062306a36Sopenharmony_ci .num_parents = 1, 138162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 138262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 138362306a36Sopenharmony_ci }, 138462306a36Sopenharmony_ci }, 138562306a36Sopenharmony_ci}; 138662306a36Sopenharmony_ci 138762306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk_src = { 138862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 138962306a36Sopenharmony_ci .clkr = { 139062306a36Sopenharmony_ci .enable_reg = 0x52000, 139162306a36Sopenharmony_ci .enable_mask = BIT(15), 139262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 139362306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_clk_src", 139462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 139562306a36Sopenharmony_ci &gpll0.clkr.hw, 139662306a36Sopenharmony_ci }, 139762306a36Sopenharmony_ci .num_parents = 1, 139862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 139962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 140062306a36Sopenharmony_ci }, 140162306a36Sopenharmony_ci }, 140262306a36Sopenharmony_ci}; 140362306a36Sopenharmony_ci 140462306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk_src = { 140562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 140662306a36Sopenharmony_ci .clkr = { 140762306a36Sopenharmony_ci .enable_reg = 0x52000, 140862306a36Sopenharmony_ci .enable_mask = BIT(16), 140962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 141062306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_div_clk_src", 141162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 141262306a36Sopenharmony_ci &gpll0_out_even.clkr.hw, 141362306a36Sopenharmony_ci }, 141462306a36Sopenharmony_ci .num_parents = 1, 141562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 141662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 141762306a36Sopenharmony_ci }, 141862306a36Sopenharmony_ci }, 141962306a36Sopenharmony_ci}; 142062306a36Sopenharmony_ci 142162306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_iref_en = { 142262306a36Sopenharmony_ci .halt_reg = 0x8c014, 142362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 142462306a36Sopenharmony_ci .clkr = { 142562306a36Sopenharmony_ci .enable_reg = 0x8c014, 142662306a36Sopenharmony_ci .enable_mask = BIT(0), 142762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 142862306a36Sopenharmony_ci .name = "gcc_gpu_iref_en", 142962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 143062306a36Sopenharmony_ci }, 143162306a36Sopenharmony_ci }, 143262306a36Sopenharmony_ci}; 143362306a36Sopenharmony_ci 143462306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_memnoc_gfx_clk = { 143562306a36Sopenharmony_ci .halt_reg = 0x7100c, 143662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 143762306a36Sopenharmony_ci .clkr = { 143862306a36Sopenharmony_ci .enable_reg = 0x7100c, 143962306a36Sopenharmony_ci .enable_mask = BIT(0), 144062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 144162306a36Sopenharmony_ci .name = "gcc_gpu_memnoc_gfx_clk", 144262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 144362306a36Sopenharmony_ci }, 144462306a36Sopenharmony_ci }, 144562306a36Sopenharmony_ci}; 144662306a36Sopenharmony_ci 144762306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = { 144862306a36Sopenharmony_ci .halt_reg = 0x71018, 144962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 145062306a36Sopenharmony_ci .clkr = { 145162306a36Sopenharmony_ci .enable_reg = 0x71018, 145262306a36Sopenharmony_ci .enable_mask = BIT(0), 145362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 145462306a36Sopenharmony_ci .name = "gcc_gpu_snoc_dvm_gfx_clk", 145562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 145662306a36Sopenharmony_ci }, 145762306a36Sopenharmony_ci }, 145862306a36Sopenharmony_ci}; 145962306a36Sopenharmony_ci 146062306a36Sopenharmony_cistatic struct clk_branch gcc_npu_axi_clk = { 146162306a36Sopenharmony_ci .halt_reg = 0x4d008, 146262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 146362306a36Sopenharmony_ci .clkr = { 146462306a36Sopenharmony_ci .enable_reg = 0x4d008, 146562306a36Sopenharmony_ci .enable_mask = BIT(0), 146662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 146762306a36Sopenharmony_ci .name = "gcc_npu_axi_clk", 146862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 146962306a36Sopenharmony_ci }, 147062306a36Sopenharmony_ci }, 147162306a36Sopenharmony_ci}; 147262306a36Sopenharmony_ci 147362306a36Sopenharmony_cistatic struct clk_branch gcc_npu_bwmon_axi_clk = { 147462306a36Sopenharmony_ci .halt_reg = 0x73008, 147562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 147662306a36Sopenharmony_ci .clkr = { 147762306a36Sopenharmony_ci .enable_reg = 0x73008, 147862306a36Sopenharmony_ci .enable_mask = BIT(0), 147962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 148062306a36Sopenharmony_ci .name = "gcc_npu_bwmon_axi_clk", 148162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 148262306a36Sopenharmony_ci }, 148362306a36Sopenharmony_ci }, 148462306a36Sopenharmony_ci}; 148562306a36Sopenharmony_ci 148662306a36Sopenharmony_cistatic struct clk_branch gcc_npu_bwmon_cfg_ahb_clk = { 148762306a36Sopenharmony_ci .halt_reg = 0x73004, 148862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 148962306a36Sopenharmony_ci .clkr = { 149062306a36Sopenharmony_ci .enable_reg = 0x73004, 149162306a36Sopenharmony_ci .enable_mask = BIT(0), 149262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 149362306a36Sopenharmony_ci .name = "gcc_npu_bwmon_cfg_ahb_clk", 149462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 149562306a36Sopenharmony_ci }, 149662306a36Sopenharmony_ci }, 149762306a36Sopenharmony_ci}; 149862306a36Sopenharmony_ci 149962306a36Sopenharmony_cistatic struct clk_branch gcc_npu_cfg_ahb_clk = { 150062306a36Sopenharmony_ci .halt_reg = 0x4d004, 150162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 150262306a36Sopenharmony_ci .hwcg_reg = 0x4d004, 150362306a36Sopenharmony_ci .hwcg_bit = 1, 150462306a36Sopenharmony_ci .clkr = { 150562306a36Sopenharmony_ci .enable_reg = 0x4d004, 150662306a36Sopenharmony_ci .enable_mask = BIT(0), 150762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 150862306a36Sopenharmony_ci .name = "gcc_npu_cfg_ahb_clk", 150962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 151062306a36Sopenharmony_ci }, 151162306a36Sopenharmony_ci }, 151262306a36Sopenharmony_ci}; 151362306a36Sopenharmony_ci 151462306a36Sopenharmony_cistatic struct clk_branch gcc_npu_dma_clk = { 151562306a36Sopenharmony_ci .halt_reg = 0x4d00c, 151662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 151762306a36Sopenharmony_ci .clkr = { 151862306a36Sopenharmony_ci .enable_reg = 0x4d00c, 151962306a36Sopenharmony_ci .enable_mask = BIT(0), 152062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 152162306a36Sopenharmony_ci .name = "gcc_npu_dma_clk", 152262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 152362306a36Sopenharmony_ci }, 152462306a36Sopenharmony_ci }, 152562306a36Sopenharmony_ci}; 152662306a36Sopenharmony_ci 152762306a36Sopenharmony_cistatic struct clk_branch gcc_npu_gpll0_clk_src = { 152862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 152962306a36Sopenharmony_ci .clkr = { 153062306a36Sopenharmony_ci .enable_reg = 0x52000, 153162306a36Sopenharmony_ci .enable_mask = BIT(18), 153262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 153362306a36Sopenharmony_ci .name = "gcc_npu_gpll0_clk_src", 153462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 153562306a36Sopenharmony_ci &gpll0.clkr.hw, 153662306a36Sopenharmony_ci }, 153762306a36Sopenharmony_ci .num_parents = 1, 153862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 153962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 154062306a36Sopenharmony_ci }, 154162306a36Sopenharmony_ci }, 154262306a36Sopenharmony_ci}; 154362306a36Sopenharmony_ci 154462306a36Sopenharmony_cistatic struct clk_branch gcc_npu_gpll0_div_clk_src = { 154562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 154662306a36Sopenharmony_ci .clkr = { 154762306a36Sopenharmony_ci .enable_reg = 0x52000, 154862306a36Sopenharmony_ci .enable_mask = BIT(19), 154962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 155062306a36Sopenharmony_ci .name = "gcc_npu_gpll0_div_clk_src", 155162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 155262306a36Sopenharmony_ci &gpll0_out_even.clkr.hw, 155362306a36Sopenharmony_ci }, 155462306a36Sopenharmony_ci .num_parents = 1, 155562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 155662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 155762306a36Sopenharmony_ci }, 155862306a36Sopenharmony_ci }, 155962306a36Sopenharmony_ci}; 156062306a36Sopenharmony_ci 156162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie0_phy_refgen_clk = { 156262306a36Sopenharmony_ci .halt_reg = 0x6f02c, 156362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 156462306a36Sopenharmony_ci .clkr = { 156562306a36Sopenharmony_ci .enable_reg = 0x6f02c, 156662306a36Sopenharmony_ci .enable_mask = BIT(0), 156762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 156862306a36Sopenharmony_ci .name = "gcc_pcie0_phy_refgen_clk", 156962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 157062306a36Sopenharmony_ci &gcc_pcie_phy_refgen_clk_src.clkr.hw, 157162306a36Sopenharmony_ci }, 157262306a36Sopenharmony_ci .num_parents = 1, 157362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 157462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 157562306a36Sopenharmony_ci }, 157662306a36Sopenharmony_ci }, 157762306a36Sopenharmony_ci}; 157862306a36Sopenharmony_ci 157962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie1_phy_refgen_clk = { 158062306a36Sopenharmony_ci .halt_reg = 0x6f030, 158162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 158262306a36Sopenharmony_ci .clkr = { 158362306a36Sopenharmony_ci .enable_reg = 0x6f030, 158462306a36Sopenharmony_ci .enable_mask = BIT(0), 158562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 158662306a36Sopenharmony_ci .name = "gcc_pcie1_phy_refgen_clk", 158762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 158862306a36Sopenharmony_ci &gcc_pcie_phy_refgen_clk_src.clkr.hw, 158962306a36Sopenharmony_ci }, 159062306a36Sopenharmony_ci .num_parents = 1, 159162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 159262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 159362306a36Sopenharmony_ci }, 159462306a36Sopenharmony_ci }, 159562306a36Sopenharmony_ci}; 159662306a36Sopenharmony_ci 159762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie2_phy_refgen_clk = { 159862306a36Sopenharmony_ci .halt_reg = 0x6f034, 159962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 160062306a36Sopenharmony_ci .clkr = { 160162306a36Sopenharmony_ci .enable_reg = 0x6f034, 160262306a36Sopenharmony_ci .enable_mask = BIT(0), 160362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 160462306a36Sopenharmony_ci .name = "gcc_pcie2_phy_refgen_clk", 160562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 160662306a36Sopenharmony_ci &gcc_pcie_phy_refgen_clk_src.clkr.hw, 160762306a36Sopenharmony_ci }, 160862306a36Sopenharmony_ci .num_parents = 1, 160962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 161062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 161162306a36Sopenharmony_ci }, 161262306a36Sopenharmony_ci }, 161362306a36Sopenharmony_ci}; 161462306a36Sopenharmony_ci 161562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_aux_clk = { 161662306a36Sopenharmony_ci .halt_reg = 0x6b028, 161762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 161862306a36Sopenharmony_ci .clkr = { 161962306a36Sopenharmony_ci .enable_reg = 0x52008, 162062306a36Sopenharmony_ci .enable_mask = BIT(3), 162162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 162262306a36Sopenharmony_ci .name = "gcc_pcie_0_aux_clk", 162362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 162462306a36Sopenharmony_ci &gcc_pcie_0_aux_clk_src.clkr.hw, 162562306a36Sopenharmony_ci }, 162662306a36Sopenharmony_ci .num_parents = 1, 162762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 162862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 162962306a36Sopenharmony_ci }, 163062306a36Sopenharmony_ci }, 163162306a36Sopenharmony_ci}; 163262306a36Sopenharmony_ci 163362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_cfg_ahb_clk = { 163462306a36Sopenharmony_ci .halt_reg = 0x6b024, 163562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 163662306a36Sopenharmony_ci .hwcg_reg = 0x6b024, 163762306a36Sopenharmony_ci .hwcg_bit = 1, 163862306a36Sopenharmony_ci .clkr = { 163962306a36Sopenharmony_ci .enable_reg = 0x52008, 164062306a36Sopenharmony_ci .enable_mask = BIT(2), 164162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 164262306a36Sopenharmony_ci .name = "gcc_pcie_0_cfg_ahb_clk", 164362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 164462306a36Sopenharmony_ci }, 164562306a36Sopenharmony_ci }, 164662306a36Sopenharmony_ci}; 164762306a36Sopenharmony_ci 164862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_mstr_axi_clk = { 164962306a36Sopenharmony_ci .halt_reg = 0x6b01c, 165062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 165162306a36Sopenharmony_ci .clkr = { 165262306a36Sopenharmony_ci .enable_reg = 0x52008, 165362306a36Sopenharmony_ci .enable_mask = BIT(1), 165462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 165562306a36Sopenharmony_ci .name = "gcc_pcie_0_mstr_axi_clk", 165662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 165762306a36Sopenharmony_ci }, 165862306a36Sopenharmony_ci }, 165962306a36Sopenharmony_ci}; 166062306a36Sopenharmony_ci 166162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipe_clk = { 166262306a36Sopenharmony_ci .halt_reg = 0x6b02c, 166362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 166462306a36Sopenharmony_ci .clkr = { 166562306a36Sopenharmony_ci .enable_reg = 0x52008, 166662306a36Sopenharmony_ci .enable_mask = BIT(4), 166762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 166862306a36Sopenharmony_ci .name = "gcc_pcie_0_pipe_clk", 166962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 167062306a36Sopenharmony_ci }, 167162306a36Sopenharmony_ci }, 167262306a36Sopenharmony_ci}; 167362306a36Sopenharmony_ci 167462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_axi_clk = { 167562306a36Sopenharmony_ci .halt_reg = 0x6b014, 167662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 167762306a36Sopenharmony_ci .hwcg_reg = 0x6b014, 167862306a36Sopenharmony_ci .hwcg_bit = 1, 167962306a36Sopenharmony_ci .clkr = { 168062306a36Sopenharmony_ci .enable_reg = 0x52008, 168162306a36Sopenharmony_ci .enable_mask = BIT(0), 168262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 168362306a36Sopenharmony_ci .name = "gcc_pcie_0_slv_axi_clk", 168462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 168562306a36Sopenharmony_ci }, 168662306a36Sopenharmony_ci }, 168762306a36Sopenharmony_ci}; 168862306a36Sopenharmony_ci 168962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = { 169062306a36Sopenharmony_ci .halt_reg = 0x6b010, 169162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 169262306a36Sopenharmony_ci .clkr = { 169362306a36Sopenharmony_ci .enable_reg = 0x52008, 169462306a36Sopenharmony_ci .enable_mask = BIT(5), 169562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 169662306a36Sopenharmony_ci .name = "gcc_pcie_0_slv_q2a_axi_clk", 169762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 169862306a36Sopenharmony_ci }, 169962306a36Sopenharmony_ci }, 170062306a36Sopenharmony_ci}; 170162306a36Sopenharmony_ci 170262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_aux_clk = { 170362306a36Sopenharmony_ci .halt_reg = 0x8d028, 170462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 170562306a36Sopenharmony_ci .clkr = { 170662306a36Sopenharmony_ci .enable_reg = 0x52000, 170762306a36Sopenharmony_ci .enable_mask = BIT(29), 170862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 170962306a36Sopenharmony_ci .name = "gcc_pcie_1_aux_clk", 171062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 171162306a36Sopenharmony_ci &gcc_pcie_1_aux_clk_src.clkr.hw, 171262306a36Sopenharmony_ci }, 171362306a36Sopenharmony_ci .num_parents = 1, 171462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 171562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 171662306a36Sopenharmony_ci }, 171762306a36Sopenharmony_ci }, 171862306a36Sopenharmony_ci}; 171962306a36Sopenharmony_ci 172062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_cfg_ahb_clk = { 172162306a36Sopenharmony_ci .halt_reg = 0x8d024, 172262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 172362306a36Sopenharmony_ci .hwcg_reg = 0x8d024, 172462306a36Sopenharmony_ci .hwcg_bit = 1, 172562306a36Sopenharmony_ci .clkr = { 172662306a36Sopenharmony_ci .enable_reg = 0x52000, 172762306a36Sopenharmony_ci .enable_mask = BIT(28), 172862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 172962306a36Sopenharmony_ci .name = "gcc_pcie_1_cfg_ahb_clk", 173062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 173162306a36Sopenharmony_ci }, 173262306a36Sopenharmony_ci }, 173362306a36Sopenharmony_ci}; 173462306a36Sopenharmony_ci 173562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_mstr_axi_clk = { 173662306a36Sopenharmony_ci .halt_reg = 0x8d01c, 173762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 173862306a36Sopenharmony_ci .clkr = { 173962306a36Sopenharmony_ci .enable_reg = 0x52000, 174062306a36Sopenharmony_ci .enable_mask = BIT(27), 174162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 174262306a36Sopenharmony_ci .name = "gcc_pcie_1_mstr_axi_clk", 174362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 174462306a36Sopenharmony_ci }, 174562306a36Sopenharmony_ci }, 174662306a36Sopenharmony_ci}; 174762306a36Sopenharmony_ci 174862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipe_clk = { 174962306a36Sopenharmony_ci .halt_reg = 0x8d02c, 175062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 175162306a36Sopenharmony_ci .clkr = { 175262306a36Sopenharmony_ci .enable_reg = 0x52000, 175362306a36Sopenharmony_ci .enable_mask = BIT(30), 175462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 175562306a36Sopenharmony_ci .name = "gcc_pcie_1_pipe_clk", 175662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 175762306a36Sopenharmony_ci }, 175862306a36Sopenharmony_ci }, 175962306a36Sopenharmony_ci}; 176062306a36Sopenharmony_ci 176162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_axi_clk = { 176262306a36Sopenharmony_ci .halt_reg = 0x8d014, 176362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 176462306a36Sopenharmony_ci .hwcg_reg = 0x8d014, 176562306a36Sopenharmony_ci .hwcg_bit = 1, 176662306a36Sopenharmony_ci .clkr = { 176762306a36Sopenharmony_ci .enable_reg = 0x52000, 176862306a36Sopenharmony_ci .enable_mask = BIT(26), 176962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 177062306a36Sopenharmony_ci .name = "gcc_pcie_1_slv_axi_clk", 177162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 177262306a36Sopenharmony_ci }, 177362306a36Sopenharmony_ci }, 177462306a36Sopenharmony_ci}; 177562306a36Sopenharmony_ci 177662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = { 177762306a36Sopenharmony_ci .halt_reg = 0x8d010, 177862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 177962306a36Sopenharmony_ci .clkr = { 178062306a36Sopenharmony_ci .enable_reg = 0x52000, 178162306a36Sopenharmony_ci .enable_mask = BIT(25), 178262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 178362306a36Sopenharmony_ci .name = "gcc_pcie_1_slv_q2a_axi_clk", 178462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 178562306a36Sopenharmony_ci }, 178662306a36Sopenharmony_ci }, 178762306a36Sopenharmony_ci}; 178862306a36Sopenharmony_ci 178962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_aux_clk = { 179062306a36Sopenharmony_ci .halt_reg = 0x6028, 179162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 179262306a36Sopenharmony_ci .clkr = { 179362306a36Sopenharmony_ci .enable_reg = 0x52010, 179462306a36Sopenharmony_ci .enable_mask = BIT(14), 179562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 179662306a36Sopenharmony_ci .name = "gcc_pcie_2_aux_clk", 179762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 179862306a36Sopenharmony_ci &gcc_pcie_2_aux_clk_src.clkr.hw, 179962306a36Sopenharmony_ci }, 180062306a36Sopenharmony_ci .num_parents = 1, 180162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 180262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 180362306a36Sopenharmony_ci }, 180462306a36Sopenharmony_ci }, 180562306a36Sopenharmony_ci}; 180662306a36Sopenharmony_ci 180762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_cfg_ahb_clk = { 180862306a36Sopenharmony_ci .halt_reg = 0x6024, 180962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 181062306a36Sopenharmony_ci .hwcg_reg = 0x6024, 181162306a36Sopenharmony_ci .hwcg_bit = 1, 181262306a36Sopenharmony_ci .clkr = { 181362306a36Sopenharmony_ci .enable_reg = 0x52010, 181462306a36Sopenharmony_ci .enable_mask = BIT(13), 181562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 181662306a36Sopenharmony_ci .name = "gcc_pcie_2_cfg_ahb_clk", 181762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 181862306a36Sopenharmony_ci }, 181962306a36Sopenharmony_ci }, 182062306a36Sopenharmony_ci}; 182162306a36Sopenharmony_ci 182262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_mstr_axi_clk = { 182362306a36Sopenharmony_ci .halt_reg = 0x601c, 182462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 182562306a36Sopenharmony_ci .clkr = { 182662306a36Sopenharmony_ci .enable_reg = 0x52010, 182762306a36Sopenharmony_ci .enable_mask = BIT(12), 182862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 182962306a36Sopenharmony_ci .name = "gcc_pcie_2_mstr_axi_clk", 183062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 183162306a36Sopenharmony_ci }, 183262306a36Sopenharmony_ci }, 183362306a36Sopenharmony_ci}; 183462306a36Sopenharmony_ci 183562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_pipe_clk = { 183662306a36Sopenharmony_ci .halt_reg = 0x602c, 183762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 183862306a36Sopenharmony_ci .clkr = { 183962306a36Sopenharmony_ci .enable_reg = 0x52010, 184062306a36Sopenharmony_ci .enable_mask = BIT(15), 184162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 184262306a36Sopenharmony_ci .name = "gcc_pcie_2_pipe_clk", 184362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 184462306a36Sopenharmony_ci }, 184562306a36Sopenharmony_ci }, 184662306a36Sopenharmony_ci}; 184762306a36Sopenharmony_ci 184862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_slv_axi_clk = { 184962306a36Sopenharmony_ci .halt_reg = 0x6014, 185062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 185162306a36Sopenharmony_ci .hwcg_reg = 0x6014, 185262306a36Sopenharmony_ci .hwcg_bit = 1, 185362306a36Sopenharmony_ci .clkr = { 185462306a36Sopenharmony_ci .enable_reg = 0x52010, 185562306a36Sopenharmony_ci .enable_mask = BIT(11), 185662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 185762306a36Sopenharmony_ci .name = "gcc_pcie_2_slv_axi_clk", 185862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 185962306a36Sopenharmony_ci }, 186062306a36Sopenharmony_ci }, 186162306a36Sopenharmony_ci}; 186262306a36Sopenharmony_ci 186362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_slv_q2a_axi_clk = { 186462306a36Sopenharmony_ci .halt_reg = 0x6010, 186562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 186662306a36Sopenharmony_ci .clkr = { 186762306a36Sopenharmony_ci .enable_reg = 0x52010, 186862306a36Sopenharmony_ci .enable_mask = BIT(10), 186962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 187062306a36Sopenharmony_ci .name = "gcc_pcie_2_slv_q2a_axi_clk", 187162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 187262306a36Sopenharmony_ci }, 187362306a36Sopenharmony_ci }, 187462306a36Sopenharmony_ci}; 187562306a36Sopenharmony_ci 187662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_mdm_clkref_en = { 187762306a36Sopenharmony_ci .halt_reg = 0x8c00c, 187862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 187962306a36Sopenharmony_ci .clkr = { 188062306a36Sopenharmony_ci .enable_reg = 0x8c00c, 188162306a36Sopenharmony_ci .enable_mask = BIT(0), 188262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 188362306a36Sopenharmony_ci .name = "gcc_pcie_mdm_clkref_en", 188462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 188562306a36Sopenharmony_ci }, 188662306a36Sopenharmony_ci }, 188762306a36Sopenharmony_ci}; 188862306a36Sopenharmony_ci 188962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_phy_aux_clk = { 189062306a36Sopenharmony_ci .halt_reg = 0x6f004, 189162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 189262306a36Sopenharmony_ci .clkr = { 189362306a36Sopenharmony_ci .enable_reg = 0x6f004, 189462306a36Sopenharmony_ci .enable_mask = BIT(0), 189562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 189662306a36Sopenharmony_ci .name = "gcc_pcie_phy_aux_clk", 189762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 189862306a36Sopenharmony_ci &gcc_pcie_0_aux_clk_src.clkr.hw, 189962306a36Sopenharmony_ci }, 190062306a36Sopenharmony_ci .num_parents = 1, 190162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 190262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 190362306a36Sopenharmony_ci }, 190462306a36Sopenharmony_ci }, 190562306a36Sopenharmony_ci}; 190662306a36Sopenharmony_ci 190762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_wifi_clkref_en = { 190862306a36Sopenharmony_ci .halt_reg = 0x8c004, 190962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 191062306a36Sopenharmony_ci .clkr = { 191162306a36Sopenharmony_ci .enable_reg = 0x8c004, 191262306a36Sopenharmony_ci .enable_mask = BIT(0), 191362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 191462306a36Sopenharmony_ci .name = "gcc_pcie_wifi_clkref_en", 191562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 191662306a36Sopenharmony_ci }, 191762306a36Sopenharmony_ci }, 191862306a36Sopenharmony_ci}; 191962306a36Sopenharmony_ci 192062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_wigig_clkref_en = { 192162306a36Sopenharmony_ci .halt_reg = 0x8c008, 192262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 192362306a36Sopenharmony_ci .clkr = { 192462306a36Sopenharmony_ci .enable_reg = 0x8c008, 192562306a36Sopenharmony_ci .enable_mask = BIT(0), 192662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 192762306a36Sopenharmony_ci .name = "gcc_pcie_wigig_clkref_en", 192862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 192962306a36Sopenharmony_ci }, 193062306a36Sopenharmony_ci }, 193162306a36Sopenharmony_ci}; 193262306a36Sopenharmony_ci 193362306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = { 193462306a36Sopenharmony_ci .halt_reg = 0x3300c, 193562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 193662306a36Sopenharmony_ci .clkr = { 193762306a36Sopenharmony_ci .enable_reg = 0x3300c, 193862306a36Sopenharmony_ci .enable_mask = BIT(0), 193962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 194062306a36Sopenharmony_ci .name = "gcc_pdm2_clk", 194162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 194262306a36Sopenharmony_ci &gcc_pdm2_clk_src.clkr.hw, 194362306a36Sopenharmony_ci }, 194462306a36Sopenharmony_ci .num_parents = 1, 194562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 194662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 194762306a36Sopenharmony_ci }, 194862306a36Sopenharmony_ci }, 194962306a36Sopenharmony_ci}; 195062306a36Sopenharmony_ci 195162306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = { 195262306a36Sopenharmony_ci .halt_reg = 0x33004, 195362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 195462306a36Sopenharmony_ci .hwcg_reg = 0x33004, 195562306a36Sopenharmony_ci .hwcg_bit = 1, 195662306a36Sopenharmony_ci .clkr = { 195762306a36Sopenharmony_ci .enable_reg = 0x33004, 195862306a36Sopenharmony_ci .enable_mask = BIT(0), 195962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 196062306a36Sopenharmony_ci .name = "gcc_pdm_ahb_clk", 196162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 196262306a36Sopenharmony_ci }, 196362306a36Sopenharmony_ci }, 196462306a36Sopenharmony_ci}; 196562306a36Sopenharmony_ci 196662306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = { 196762306a36Sopenharmony_ci .halt_reg = 0x33008, 196862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 196962306a36Sopenharmony_ci .clkr = { 197062306a36Sopenharmony_ci .enable_reg = 0x33008, 197162306a36Sopenharmony_ci .enable_mask = BIT(0), 197262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 197362306a36Sopenharmony_ci .name = "gcc_pdm_xo4_clk", 197462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 197562306a36Sopenharmony_ci }, 197662306a36Sopenharmony_ci }, 197762306a36Sopenharmony_ci}; 197862306a36Sopenharmony_ci 197962306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = { 198062306a36Sopenharmony_ci .halt_reg = 0x34004, 198162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 198262306a36Sopenharmony_ci .clkr = { 198362306a36Sopenharmony_ci .enable_reg = 0x52000, 198462306a36Sopenharmony_ci .enable_mask = BIT(13), 198562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 198662306a36Sopenharmony_ci .name = "gcc_prng_ahb_clk", 198762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 198862306a36Sopenharmony_ci }, 198962306a36Sopenharmony_ci }, 199062306a36Sopenharmony_ci}; 199162306a36Sopenharmony_ci 199262306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_nrt_ahb_clk = { 199362306a36Sopenharmony_ci .halt_reg = 0xb018, 199462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 199562306a36Sopenharmony_ci .hwcg_reg = 0xb018, 199662306a36Sopenharmony_ci .hwcg_bit = 1, 199762306a36Sopenharmony_ci .clkr = { 199862306a36Sopenharmony_ci .enable_reg = 0xb018, 199962306a36Sopenharmony_ci .enable_mask = BIT(0), 200062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 200162306a36Sopenharmony_ci .name = "gcc_qmip_camera_nrt_ahb_clk", 200262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 200362306a36Sopenharmony_ci }, 200462306a36Sopenharmony_ci }, 200562306a36Sopenharmony_ci}; 200662306a36Sopenharmony_ci 200762306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_rt_ahb_clk = { 200862306a36Sopenharmony_ci .halt_reg = 0xb01c, 200962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 201062306a36Sopenharmony_ci .hwcg_reg = 0xb01c, 201162306a36Sopenharmony_ci .hwcg_bit = 1, 201262306a36Sopenharmony_ci .clkr = { 201362306a36Sopenharmony_ci .enable_reg = 0xb01c, 201462306a36Sopenharmony_ci .enable_mask = BIT(0), 201562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 201662306a36Sopenharmony_ci .name = "gcc_qmip_camera_rt_ahb_clk", 201762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 201862306a36Sopenharmony_ci }, 201962306a36Sopenharmony_ci }, 202062306a36Sopenharmony_ci}; 202162306a36Sopenharmony_ci 202262306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp_ahb_clk = { 202362306a36Sopenharmony_ci .halt_reg = 0xb020, 202462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 202562306a36Sopenharmony_ci .hwcg_reg = 0xb020, 202662306a36Sopenharmony_ci .hwcg_bit = 1, 202762306a36Sopenharmony_ci .clkr = { 202862306a36Sopenharmony_ci .enable_reg = 0xb020, 202962306a36Sopenharmony_ci .enable_mask = BIT(0), 203062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 203162306a36Sopenharmony_ci .name = "gcc_qmip_disp_ahb_clk", 203262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 203362306a36Sopenharmony_ci }, 203462306a36Sopenharmony_ci }, 203562306a36Sopenharmony_ci}; 203662306a36Sopenharmony_ci 203762306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_cvp_ahb_clk = { 203862306a36Sopenharmony_ci .halt_reg = 0xb010, 203962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 204062306a36Sopenharmony_ci .hwcg_reg = 0xb010, 204162306a36Sopenharmony_ci .hwcg_bit = 1, 204262306a36Sopenharmony_ci .clkr = { 204362306a36Sopenharmony_ci .enable_reg = 0xb010, 204462306a36Sopenharmony_ci .enable_mask = BIT(0), 204562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 204662306a36Sopenharmony_ci .name = "gcc_qmip_video_cvp_ahb_clk", 204762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 204862306a36Sopenharmony_ci }, 204962306a36Sopenharmony_ci }, 205062306a36Sopenharmony_ci}; 205162306a36Sopenharmony_ci 205262306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_vcodec_ahb_clk = { 205362306a36Sopenharmony_ci .halt_reg = 0xb014, 205462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 205562306a36Sopenharmony_ci .hwcg_reg = 0xb014, 205662306a36Sopenharmony_ci .hwcg_bit = 1, 205762306a36Sopenharmony_ci .clkr = { 205862306a36Sopenharmony_ci .enable_reg = 0xb014, 205962306a36Sopenharmony_ci .enable_mask = BIT(0), 206062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 206162306a36Sopenharmony_ci .name = "gcc_qmip_video_vcodec_ahb_clk", 206262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 206362306a36Sopenharmony_ci }, 206462306a36Sopenharmony_ci }, 206562306a36Sopenharmony_ci}; 206662306a36Sopenharmony_ci 206762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_2x_clk = { 206862306a36Sopenharmony_ci .halt_reg = 0x23008, 206962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 207062306a36Sopenharmony_ci .clkr = { 207162306a36Sopenharmony_ci .enable_reg = 0x52008, 207262306a36Sopenharmony_ci .enable_mask = BIT(9), 207362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 207462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_core_2x_clk", 207562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 207662306a36Sopenharmony_ci }, 207762306a36Sopenharmony_ci }, 207862306a36Sopenharmony_ci}; 207962306a36Sopenharmony_ci 208062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_clk = { 208162306a36Sopenharmony_ci .halt_reg = 0x23000, 208262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 208362306a36Sopenharmony_ci .clkr = { 208462306a36Sopenharmony_ci .enable_reg = 0x52008, 208562306a36Sopenharmony_ci .enable_mask = BIT(8), 208662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 208762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_core_clk", 208862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 208962306a36Sopenharmony_ci }, 209062306a36Sopenharmony_ci }, 209162306a36Sopenharmony_ci}; 209262306a36Sopenharmony_ci 209362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s0_clk = { 209462306a36Sopenharmony_ci .halt_reg = 0x1700c, 209562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 209662306a36Sopenharmony_ci .clkr = { 209762306a36Sopenharmony_ci .enable_reg = 0x52008, 209862306a36Sopenharmony_ci .enable_mask = BIT(10), 209962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 210062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s0_clk", 210162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 210262306a36Sopenharmony_ci &gcc_qupv3_wrap0_s0_clk_src.clkr.hw, 210362306a36Sopenharmony_ci }, 210462306a36Sopenharmony_ci .num_parents = 1, 210562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 210662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 210762306a36Sopenharmony_ci }, 210862306a36Sopenharmony_ci }, 210962306a36Sopenharmony_ci}; 211062306a36Sopenharmony_ci 211162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s1_clk = { 211262306a36Sopenharmony_ci .halt_reg = 0x1713c, 211362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 211462306a36Sopenharmony_ci .clkr = { 211562306a36Sopenharmony_ci .enable_reg = 0x52008, 211662306a36Sopenharmony_ci .enable_mask = BIT(11), 211762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 211862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s1_clk", 211962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 212062306a36Sopenharmony_ci &gcc_qupv3_wrap0_s1_clk_src.clkr.hw, 212162306a36Sopenharmony_ci }, 212262306a36Sopenharmony_ci .num_parents = 1, 212362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 212462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 212562306a36Sopenharmony_ci }, 212662306a36Sopenharmony_ci }, 212762306a36Sopenharmony_ci}; 212862306a36Sopenharmony_ci 212962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s2_clk = { 213062306a36Sopenharmony_ci .halt_reg = 0x1726c, 213162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 213262306a36Sopenharmony_ci .clkr = { 213362306a36Sopenharmony_ci .enable_reg = 0x52008, 213462306a36Sopenharmony_ci .enable_mask = BIT(12), 213562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 213662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s2_clk", 213762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 213862306a36Sopenharmony_ci &gcc_qupv3_wrap0_s2_clk_src.clkr.hw, 213962306a36Sopenharmony_ci }, 214062306a36Sopenharmony_ci .num_parents = 1, 214162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 214262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 214362306a36Sopenharmony_ci }, 214462306a36Sopenharmony_ci }, 214562306a36Sopenharmony_ci}; 214662306a36Sopenharmony_ci 214762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s3_clk = { 214862306a36Sopenharmony_ci .halt_reg = 0x1739c, 214962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 215062306a36Sopenharmony_ci .clkr = { 215162306a36Sopenharmony_ci .enable_reg = 0x52008, 215262306a36Sopenharmony_ci .enable_mask = BIT(13), 215362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 215462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s3_clk", 215562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 215662306a36Sopenharmony_ci &gcc_qupv3_wrap0_s3_clk_src.clkr.hw, 215762306a36Sopenharmony_ci }, 215862306a36Sopenharmony_ci .num_parents = 1, 215962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 216062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 216162306a36Sopenharmony_ci }, 216262306a36Sopenharmony_ci }, 216362306a36Sopenharmony_ci}; 216462306a36Sopenharmony_ci 216562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s4_clk = { 216662306a36Sopenharmony_ci .halt_reg = 0x174cc, 216762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 216862306a36Sopenharmony_ci .clkr = { 216962306a36Sopenharmony_ci .enable_reg = 0x52008, 217062306a36Sopenharmony_ci .enable_mask = BIT(14), 217162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 217262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s4_clk", 217362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 217462306a36Sopenharmony_ci &gcc_qupv3_wrap0_s4_clk_src.clkr.hw, 217562306a36Sopenharmony_ci }, 217662306a36Sopenharmony_ci .num_parents = 1, 217762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 217862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 217962306a36Sopenharmony_ci }, 218062306a36Sopenharmony_ci }, 218162306a36Sopenharmony_ci}; 218262306a36Sopenharmony_ci 218362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s5_clk = { 218462306a36Sopenharmony_ci .halt_reg = 0x175fc, 218562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 218662306a36Sopenharmony_ci .clkr = { 218762306a36Sopenharmony_ci .enable_reg = 0x52008, 218862306a36Sopenharmony_ci .enable_mask = BIT(15), 218962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 219062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s5_clk", 219162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 219262306a36Sopenharmony_ci &gcc_qupv3_wrap0_s5_clk_src.clkr.hw, 219362306a36Sopenharmony_ci }, 219462306a36Sopenharmony_ci .num_parents = 1, 219562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 219662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 219762306a36Sopenharmony_ci }, 219862306a36Sopenharmony_ci }, 219962306a36Sopenharmony_ci}; 220062306a36Sopenharmony_ci 220162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s6_clk = { 220262306a36Sopenharmony_ci .halt_reg = 0x1772c, 220362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 220462306a36Sopenharmony_ci .clkr = { 220562306a36Sopenharmony_ci .enable_reg = 0x52008, 220662306a36Sopenharmony_ci .enable_mask = BIT(16), 220762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 220862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s6_clk", 220962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 221062306a36Sopenharmony_ci &gcc_qupv3_wrap0_s6_clk_src.clkr.hw, 221162306a36Sopenharmony_ci }, 221262306a36Sopenharmony_ci .num_parents = 1, 221362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 221462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 221562306a36Sopenharmony_ci }, 221662306a36Sopenharmony_ci }, 221762306a36Sopenharmony_ci}; 221862306a36Sopenharmony_ci 221962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s7_clk = { 222062306a36Sopenharmony_ci .halt_reg = 0x1785c, 222162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 222262306a36Sopenharmony_ci .clkr = { 222362306a36Sopenharmony_ci .enable_reg = 0x52008, 222462306a36Sopenharmony_ci .enable_mask = BIT(17), 222562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 222662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s7_clk", 222762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 222862306a36Sopenharmony_ci &gcc_qupv3_wrap0_s7_clk_src.clkr.hw, 222962306a36Sopenharmony_ci }, 223062306a36Sopenharmony_ci .num_parents = 1, 223162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 223262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 223362306a36Sopenharmony_ci }, 223462306a36Sopenharmony_ci }, 223562306a36Sopenharmony_ci}; 223662306a36Sopenharmony_ci 223762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_2x_clk = { 223862306a36Sopenharmony_ci .halt_reg = 0x23140, 223962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 224062306a36Sopenharmony_ci .clkr = { 224162306a36Sopenharmony_ci .enable_reg = 0x52008, 224262306a36Sopenharmony_ci .enable_mask = BIT(18), 224362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 224462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_core_2x_clk", 224562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 224662306a36Sopenharmony_ci }, 224762306a36Sopenharmony_ci }, 224862306a36Sopenharmony_ci}; 224962306a36Sopenharmony_ci 225062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_clk = { 225162306a36Sopenharmony_ci .halt_reg = 0x23138, 225262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 225362306a36Sopenharmony_ci .clkr = { 225462306a36Sopenharmony_ci .enable_reg = 0x52008, 225562306a36Sopenharmony_ci .enable_mask = BIT(19), 225662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 225762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_core_clk", 225862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 225962306a36Sopenharmony_ci }, 226062306a36Sopenharmony_ci }, 226162306a36Sopenharmony_ci}; 226262306a36Sopenharmony_ci 226362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s0_clk = { 226462306a36Sopenharmony_ci .halt_reg = 0x1800c, 226562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 226662306a36Sopenharmony_ci .clkr = { 226762306a36Sopenharmony_ci .enable_reg = 0x52008, 226862306a36Sopenharmony_ci .enable_mask = BIT(22), 226962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 227062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s0_clk", 227162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 227262306a36Sopenharmony_ci &gcc_qupv3_wrap1_s0_clk_src.clkr.hw, 227362306a36Sopenharmony_ci }, 227462306a36Sopenharmony_ci .num_parents = 1, 227562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 227662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 227762306a36Sopenharmony_ci }, 227862306a36Sopenharmony_ci }, 227962306a36Sopenharmony_ci}; 228062306a36Sopenharmony_ci 228162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s1_clk = { 228262306a36Sopenharmony_ci .halt_reg = 0x1813c, 228362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 228462306a36Sopenharmony_ci .clkr = { 228562306a36Sopenharmony_ci .enable_reg = 0x52008, 228662306a36Sopenharmony_ci .enable_mask = BIT(23), 228762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 228862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s1_clk", 228962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 229062306a36Sopenharmony_ci &gcc_qupv3_wrap1_s1_clk_src.clkr.hw, 229162306a36Sopenharmony_ci }, 229262306a36Sopenharmony_ci .num_parents = 1, 229362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 229462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 229562306a36Sopenharmony_ci }, 229662306a36Sopenharmony_ci }, 229762306a36Sopenharmony_ci}; 229862306a36Sopenharmony_ci 229962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s2_clk = { 230062306a36Sopenharmony_ci .halt_reg = 0x1826c, 230162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 230262306a36Sopenharmony_ci .clkr = { 230362306a36Sopenharmony_ci .enable_reg = 0x52008, 230462306a36Sopenharmony_ci .enable_mask = BIT(24), 230562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 230662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s2_clk", 230762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 230862306a36Sopenharmony_ci &gcc_qupv3_wrap1_s2_clk_src.clkr.hw, 230962306a36Sopenharmony_ci }, 231062306a36Sopenharmony_ci .num_parents = 1, 231162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 231262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 231362306a36Sopenharmony_ci }, 231462306a36Sopenharmony_ci }, 231562306a36Sopenharmony_ci}; 231662306a36Sopenharmony_ci 231762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s3_clk = { 231862306a36Sopenharmony_ci .halt_reg = 0x1839c, 231962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 232062306a36Sopenharmony_ci .clkr = { 232162306a36Sopenharmony_ci .enable_reg = 0x52008, 232262306a36Sopenharmony_ci .enable_mask = BIT(25), 232362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 232462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s3_clk", 232562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 232662306a36Sopenharmony_ci &gcc_qupv3_wrap1_s3_clk_src.clkr.hw, 232762306a36Sopenharmony_ci }, 232862306a36Sopenharmony_ci .num_parents = 1, 232962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 233062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 233162306a36Sopenharmony_ci }, 233262306a36Sopenharmony_ci }, 233362306a36Sopenharmony_ci}; 233462306a36Sopenharmony_ci 233562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s4_clk = { 233662306a36Sopenharmony_ci .halt_reg = 0x184cc, 233762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 233862306a36Sopenharmony_ci .clkr = { 233962306a36Sopenharmony_ci .enable_reg = 0x52008, 234062306a36Sopenharmony_ci .enable_mask = BIT(26), 234162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 234262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s4_clk", 234362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 234462306a36Sopenharmony_ci &gcc_qupv3_wrap1_s4_clk_src.clkr.hw, 234562306a36Sopenharmony_ci }, 234662306a36Sopenharmony_ci .num_parents = 1, 234762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 234862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 234962306a36Sopenharmony_ci }, 235062306a36Sopenharmony_ci }, 235162306a36Sopenharmony_ci}; 235262306a36Sopenharmony_ci 235362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s5_clk = { 235462306a36Sopenharmony_ci .halt_reg = 0x185fc, 235562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 235662306a36Sopenharmony_ci .clkr = { 235762306a36Sopenharmony_ci .enable_reg = 0x52008, 235862306a36Sopenharmony_ci .enable_mask = BIT(27), 235962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 236062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s5_clk", 236162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 236262306a36Sopenharmony_ci &gcc_qupv3_wrap1_s5_clk_src.clkr.hw, 236362306a36Sopenharmony_ci }, 236462306a36Sopenharmony_ci .num_parents = 1, 236562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 236662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 236762306a36Sopenharmony_ci }, 236862306a36Sopenharmony_ci }, 236962306a36Sopenharmony_ci}; 237062306a36Sopenharmony_ci 237162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_core_2x_clk = { 237262306a36Sopenharmony_ci .halt_reg = 0x23278, 237362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 237462306a36Sopenharmony_ci .clkr = { 237562306a36Sopenharmony_ci .enable_reg = 0x52010, 237662306a36Sopenharmony_ci .enable_mask = BIT(3), 237762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 237862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_core_2x_clk", 237962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 238062306a36Sopenharmony_ci }, 238162306a36Sopenharmony_ci }, 238262306a36Sopenharmony_ci}; 238362306a36Sopenharmony_ci 238462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_core_clk = { 238562306a36Sopenharmony_ci .halt_reg = 0x23270, 238662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 238762306a36Sopenharmony_ci .clkr = { 238862306a36Sopenharmony_ci .enable_reg = 0x52010, 238962306a36Sopenharmony_ci .enable_mask = BIT(0), 239062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 239162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_core_clk", 239262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 239362306a36Sopenharmony_ci }, 239462306a36Sopenharmony_ci }, 239562306a36Sopenharmony_ci}; 239662306a36Sopenharmony_ci 239762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s0_clk = { 239862306a36Sopenharmony_ci .halt_reg = 0x1e00c, 239962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 240062306a36Sopenharmony_ci .clkr = { 240162306a36Sopenharmony_ci .enable_reg = 0x52010, 240262306a36Sopenharmony_ci .enable_mask = BIT(4), 240362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 240462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s0_clk", 240562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 240662306a36Sopenharmony_ci &gcc_qupv3_wrap2_s0_clk_src.clkr.hw, 240762306a36Sopenharmony_ci }, 240862306a36Sopenharmony_ci .num_parents = 1, 240962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 241062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 241162306a36Sopenharmony_ci }, 241262306a36Sopenharmony_ci }, 241362306a36Sopenharmony_ci}; 241462306a36Sopenharmony_ci 241562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s1_clk = { 241662306a36Sopenharmony_ci .halt_reg = 0x1e13c, 241762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 241862306a36Sopenharmony_ci .clkr = { 241962306a36Sopenharmony_ci .enable_reg = 0x52010, 242062306a36Sopenharmony_ci .enable_mask = BIT(5), 242162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 242262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s1_clk", 242362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 242462306a36Sopenharmony_ci &gcc_qupv3_wrap2_s1_clk_src.clkr.hw, 242562306a36Sopenharmony_ci }, 242662306a36Sopenharmony_ci .num_parents = 1, 242762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 242862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 242962306a36Sopenharmony_ci }, 243062306a36Sopenharmony_ci }, 243162306a36Sopenharmony_ci}; 243262306a36Sopenharmony_ci 243362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s2_clk = { 243462306a36Sopenharmony_ci .halt_reg = 0x1e26c, 243562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 243662306a36Sopenharmony_ci .clkr = { 243762306a36Sopenharmony_ci .enable_reg = 0x52010, 243862306a36Sopenharmony_ci .enable_mask = BIT(6), 243962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 244062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s2_clk", 244162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 244262306a36Sopenharmony_ci &gcc_qupv3_wrap2_s2_clk_src.clkr.hw, 244362306a36Sopenharmony_ci }, 244462306a36Sopenharmony_ci .num_parents = 1, 244562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 244662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 244762306a36Sopenharmony_ci }, 244862306a36Sopenharmony_ci }, 244962306a36Sopenharmony_ci}; 245062306a36Sopenharmony_ci 245162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s3_clk = { 245262306a36Sopenharmony_ci .halt_reg = 0x1e39c, 245362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 245462306a36Sopenharmony_ci .clkr = { 245562306a36Sopenharmony_ci .enable_reg = 0x52010, 245662306a36Sopenharmony_ci .enable_mask = BIT(7), 245762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 245862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s3_clk", 245962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 246062306a36Sopenharmony_ci &gcc_qupv3_wrap2_s3_clk_src.clkr.hw, 246162306a36Sopenharmony_ci }, 246262306a36Sopenharmony_ci .num_parents = 1, 246362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 246462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 246562306a36Sopenharmony_ci }, 246662306a36Sopenharmony_ci }, 246762306a36Sopenharmony_ci}; 246862306a36Sopenharmony_ci 246962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s4_clk = { 247062306a36Sopenharmony_ci .halt_reg = 0x1e4cc, 247162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 247262306a36Sopenharmony_ci .clkr = { 247362306a36Sopenharmony_ci .enable_reg = 0x52010, 247462306a36Sopenharmony_ci .enable_mask = BIT(8), 247562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 247662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s4_clk", 247762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 247862306a36Sopenharmony_ci &gcc_qupv3_wrap2_s4_clk_src.clkr.hw, 247962306a36Sopenharmony_ci }, 248062306a36Sopenharmony_ci .num_parents = 1, 248162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 248262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 248362306a36Sopenharmony_ci }, 248462306a36Sopenharmony_ci }, 248562306a36Sopenharmony_ci}; 248662306a36Sopenharmony_ci 248762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s5_clk = { 248862306a36Sopenharmony_ci .halt_reg = 0x1e5fc, 248962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 249062306a36Sopenharmony_ci .clkr = { 249162306a36Sopenharmony_ci .enable_reg = 0x52010, 249262306a36Sopenharmony_ci .enable_mask = BIT(9), 249362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 249462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s5_clk", 249562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 249662306a36Sopenharmony_ci &gcc_qupv3_wrap2_s5_clk_src.clkr.hw, 249762306a36Sopenharmony_ci }, 249862306a36Sopenharmony_ci .num_parents = 1, 249962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 250062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 250162306a36Sopenharmony_ci }, 250262306a36Sopenharmony_ci }, 250362306a36Sopenharmony_ci}; 250462306a36Sopenharmony_ci 250562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = { 250662306a36Sopenharmony_ci .halt_reg = 0x17004, 250762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 250862306a36Sopenharmony_ci .clkr = { 250962306a36Sopenharmony_ci .enable_reg = 0x52008, 251062306a36Sopenharmony_ci .enable_mask = BIT(6), 251162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 251262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_0_m_ahb_clk", 251362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 251462306a36Sopenharmony_ci }, 251562306a36Sopenharmony_ci }, 251662306a36Sopenharmony_ci}; 251762306a36Sopenharmony_ci 251862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = { 251962306a36Sopenharmony_ci .halt_reg = 0x17008, 252062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 252162306a36Sopenharmony_ci .hwcg_reg = 0x17008, 252262306a36Sopenharmony_ci .hwcg_bit = 1, 252362306a36Sopenharmony_ci .clkr = { 252462306a36Sopenharmony_ci .enable_reg = 0x52008, 252562306a36Sopenharmony_ci .enable_mask = BIT(7), 252662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 252762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_0_s_ahb_clk", 252862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 252962306a36Sopenharmony_ci }, 253062306a36Sopenharmony_ci }, 253162306a36Sopenharmony_ci}; 253262306a36Sopenharmony_ci 253362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = { 253462306a36Sopenharmony_ci .halt_reg = 0x18004, 253562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 253662306a36Sopenharmony_ci .clkr = { 253762306a36Sopenharmony_ci .enable_reg = 0x52008, 253862306a36Sopenharmony_ci .enable_mask = BIT(20), 253962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 254062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_1_m_ahb_clk", 254162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 254262306a36Sopenharmony_ci }, 254362306a36Sopenharmony_ci }, 254462306a36Sopenharmony_ci}; 254562306a36Sopenharmony_ci 254662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = { 254762306a36Sopenharmony_ci .halt_reg = 0x18008, 254862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 254962306a36Sopenharmony_ci .hwcg_reg = 0x18008, 255062306a36Sopenharmony_ci .hwcg_bit = 1, 255162306a36Sopenharmony_ci .clkr = { 255262306a36Sopenharmony_ci .enable_reg = 0x52008, 255362306a36Sopenharmony_ci .enable_mask = BIT(21), 255462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 255562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_1_s_ahb_clk", 255662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 255762306a36Sopenharmony_ci }, 255862306a36Sopenharmony_ci }, 255962306a36Sopenharmony_ci}; 256062306a36Sopenharmony_ci 256162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = { 256262306a36Sopenharmony_ci .halt_reg = 0x1e004, 256362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 256462306a36Sopenharmony_ci .clkr = { 256562306a36Sopenharmony_ci .enable_reg = 0x52010, 256662306a36Sopenharmony_ci .enable_mask = BIT(2), 256762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 256862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_2_m_ahb_clk", 256962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 257062306a36Sopenharmony_ci }, 257162306a36Sopenharmony_ci }, 257262306a36Sopenharmony_ci}; 257362306a36Sopenharmony_ci 257462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = { 257562306a36Sopenharmony_ci .halt_reg = 0x1e008, 257662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 257762306a36Sopenharmony_ci .hwcg_reg = 0x1e008, 257862306a36Sopenharmony_ci .hwcg_bit = 1, 257962306a36Sopenharmony_ci .clkr = { 258062306a36Sopenharmony_ci .enable_reg = 0x52010, 258162306a36Sopenharmony_ci .enable_mask = BIT(1), 258262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 258362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_2_s_ahb_clk", 258462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 258562306a36Sopenharmony_ci }, 258662306a36Sopenharmony_ci }, 258762306a36Sopenharmony_ci}; 258862306a36Sopenharmony_ci 258962306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = { 259062306a36Sopenharmony_ci .halt_reg = 0x14008, 259162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 259262306a36Sopenharmony_ci .clkr = { 259362306a36Sopenharmony_ci .enable_reg = 0x14008, 259462306a36Sopenharmony_ci .enable_mask = BIT(0), 259562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 259662306a36Sopenharmony_ci .name = "gcc_sdcc2_ahb_clk", 259762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 259862306a36Sopenharmony_ci }, 259962306a36Sopenharmony_ci }, 260062306a36Sopenharmony_ci}; 260162306a36Sopenharmony_ci 260262306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = { 260362306a36Sopenharmony_ci .halt_reg = 0x14004, 260462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 260562306a36Sopenharmony_ci .clkr = { 260662306a36Sopenharmony_ci .enable_reg = 0x14004, 260762306a36Sopenharmony_ci .enable_mask = BIT(0), 260862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 260962306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk", 261062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 261162306a36Sopenharmony_ci &gcc_sdcc2_apps_clk_src.clkr.hw, 261262306a36Sopenharmony_ci }, 261362306a36Sopenharmony_ci .num_parents = 1, 261462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 261562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 261662306a36Sopenharmony_ci }, 261762306a36Sopenharmony_ci }, 261862306a36Sopenharmony_ci}; 261962306a36Sopenharmony_ci 262062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_ahb_clk = { 262162306a36Sopenharmony_ci .halt_reg = 0x16008, 262262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 262362306a36Sopenharmony_ci .clkr = { 262462306a36Sopenharmony_ci .enable_reg = 0x16008, 262562306a36Sopenharmony_ci .enable_mask = BIT(0), 262662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 262762306a36Sopenharmony_ci .name = "gcc_sdcc4_ahb_clk", 262862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 262962306a36Sopenharmony_ci }, 263062306a36Sopenharmony_ci }, 263162306a36Sopenharmony_ci}; 263262306a36Sopenharmony_ci 263362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_apps_clk = { 263462306a36Sopenharmony_ci .halt_reg = 0x16004, 263562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 263662306a36Sopenharmony_ci .clkr = { 263762306a36Sopenharmony_ci .enable_reg = 0x16004, 263862306a36Sopenharmony_ci .enable_mask = BIT(0), 263962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 264062306a36Sopenharmony_ci .name = "gcc_sdcc4_apps_clk", 264162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 264262306a36Sopenharmony_ci &gcc_sdcc4_apps_clk_src.clkr.hw, 264362306a36Sopenharmony_ci }, 264462306a36Sopenharmony_ci .num_parents = 1, 264562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 264662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 264762306a36Sopenharmony_ci }, 264862306a36Sopenharmony_ci }, 264962306a36Sopenharmony_ci}; 265062306a36Sopenharmony_ci 265162306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ahb_clk = { 265262306a36Sopenharmony_ci .halt_reg = 0x36004, 265362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 265462306a36Sopenharmony_ci .clkr = { 265562306a36Sopenharmony_ci .enable_reg = 0x36004, 265662306a36Sopenharmony_ci .enable_mask = BIT(0), 265762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 265862306a36Sopenharmony_ci .name = "gcc_tsif_ahb_clk", 265962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 266062306a36Sopenharmony_ci }, 266162306a36Sopenharmony_ci }, 266262306a36Sopenharmony_ci}; 266362306a36Sopenharmony_ci 266462306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_inactivity_timers_clk = { 266562306a36Sopenharmony_ci .halt_reg = 0x3600c, 266662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 266762306a36Sopenharmony_ci .clkr = { 266862306a36Sopenharmony_ci .enable_reg = 0x3600c, 266962306a36Sopenharmony_ci .enable_mask = BIT(0), 267062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 267162306a36Sopenharmony_ci .name = "gcc_tsif_inactivity_timers_clk", 267262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 267362306a36Sopenharmony_ci }, 267462306a36Sopenharmony_ci }, 267562306a36Sopenharmony_ci}; 267662306a36Sopenharmony_ci 267762306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ref_clk = { 267862306a36Sopenharmony_ci .halt_reg = 0x36008, 267962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 268062306a36Sopenharmony_ci .clkr = { 268162306a36Sopenharmony_ci .enable_reg = 0x36008, 268262306a36Sopenharmony_ci .enable_mask = BIT(0), 268362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 268462306a36Sopenharmony_ci .name = "gcc_tsif_ref_clk", 268562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 268662306a36Sopenharmony_ci &gcc_tsif_ref_clk_src.clkr.hw, 268762306a36Sopenharmony_ci }, 268862306a36Sopenharmony_ci .num_parents = 1, 268962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 269062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 269162306a36Sopenharmony_ci }, 269262306a36Sopenharmony_ci }, 269362306a36Sopenharmony_ci}; 269462306a36Sopenharmony_ci 269562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_1x_clkref_en = { 269662306a36Sopenharmony_ci .halt_reg = 0x8c000, 269762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 269862306a36Sopenharmony_ci .clkr = { 269962306a36Sopenharmony_ci .enable_reg = 0x8c000, 270062306a36Sopenharmony_ci .enable_mask = BIT(0), 270162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 270262306a36Sopenharmony_ci .name = "gcc_ufs_1x_clkref_en", 270362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 270462306a36Sopenharmony_ci }, 270562306a36Sopenharmony_ci }, 270662306a36Sopenharmony_ci}; 270762306a36Sopenharmony_ci 270862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ahb_clk = { 270962306a36Sopenharmony_ci .halt_reg = 0x75018, 271062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 271162306a36Sopenharmony_ci .hwcg_reg = 0x75018, 271262306a36Sopenharmony_ci .hwcg_bit = 1, 271362306a36Sopenharmony_ci .clkr = { 271462306a36Sopenharmony_ci .enable_reg = 0x75018, 271562306a36Sopenharmony_ci .enable_mask = BIT(0), 271662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 271762306a36Sopenharmony_ci .name = "gcc_ufs_card_ahb_clk", 271862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 271962306a36Sopenharmony_ci }, 272062306a36Sopenharmony_ci }, 272162306a36Sopenharmony_ci}; 272262306a36Sopenharmony_ci 272362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_axi_clk = { 272462306a36Sopenharmony_ci .halt_reg = 0x75010, 272562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 272662306a36Sopenharmony_ci .hwcg_reg = 0x75010, 272762306a36Sopenharmony_ci .hwcg_bit = 1, 272862306a36Sopenharmony_ci .clkr = { 272962306a36Sopenharmony_ci .enable_reg = 0x75010, 273062306a36Sopenharmony_ci .enable_mask = BIT(0), 273162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 273262306a36Sopenharmony_ci .name = "gcc_ufs_card_axi_clk", 273362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 273462306a36Sopenharmony_ci &gcc_ufs_card_axi_clk_src.clkr.hw, 273562306a36Sopenharmony_ci }, 273662306a36Sopenharmony_ci .num_parents = 1, 273762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 273862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 273962306a36Sopenharmony_ci }, 274062306a36Sopenharmony_ci }, 274162306a36Sopenharmony_ci}; 274262306a36Sopenharmony_ci 274362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ice_core_clk = { 274462306a36Sopenharmony_ci .halt_reg = 0x75064, 274562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 274662306a36Sopenharmony_ci .hwcg_reg = 0x75064, 274762306a36Sopenharmony_ci .hwcg_bit = 1, 274862306a36Sopenharmony_ci .clkr = { 274962306a36Sopenharmony_ci .enable_reg = 0x75064, 275062306a36Sopenharmony_ci .enable_mask = BIT(0), 275162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 275262306a36Sopenharmony_ci .name = "gcc_ufs_card_ice_core_clk", 275362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 275462306a36Sopenharmony_ci &gcc_ufs_card_ice_core_clk_src.clkr.hw, 275562306a36Sopenharmony_ci }, 275662306a36Sopenharmony_ci .num_parents = 1, 275762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 275862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 275962306a36Sopenharmony_ci }, 276062306a36Sopenharmony_ci }, 276162306a36Sopenharmony_ci}; 276262306a36Sopenharmony_ci 276362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_phy_aux_clk = { 276462306a36Sopenharmony_ci .halt_reg = 0x7509c, 276562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 276662306a36Sopenharmony_ci .hwcg_reg = 0x7509c, 276762306a36Sopenharmony_ci .hwcg_bit = 1, 276862306a36Sopenharmony_ci .clkr = { 276962306a36Sopenharmony_ci .enable_reg = 0x7509c, 277062306a36Sopenharmony_ci .enable_mask = BIT(0), 277162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 277262306a36Sopenharmony_ci .name = "gcc_ufs_card_phy_aux_clk", 277362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 277462306a36Sopenharmony_ci &gcc_ufs_card_phy_aux_clk_src.clkr.hw, 277562306a36Sopenharmony_ci }, 277662306a36Sopenharmony_ci .num_parents = 1, 277762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 277862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 277962306a36Sopenharmony_ci }, 278062306a36Sopenharmony_ci }, 278162306a36Sopenharmony_ci}; 278262306a36Sopenharmony_ci 278362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_rx_symbol_0_clk = { 278462306a36Sopenharmony_ci .halt_reg = 0x75020, 278562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 278662306a36Sopenharmony_ci .clkr = { 278762306a36Sopenharmony_ci .enable_reg = 0x75020, 278862306a36Sopenharmony_ci .enable_mask = BIT(0), 278962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 279062306a36Sopenharmony_ci .name = "gcc_ufs_card_rx_symbol_0_clk", 279162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 279262306a36Sopenharmony_ci }, 279362306a36Sopenharmony_ci }, 279462306a36Sopenharmony_ci}; 279562306a36Sopenharmony_ci 279662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_rx_symbol_1_clk = { 279762306a36Sopenharmony_ci .halt_reg = 0x750b8, 279862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 279962306a36Sopenharmony_ci .clkr = { 280062306a36Sopenharmony_ci .enable_reg = 0x750b8, 280162306a36Sopenharmony_ci .enable_mask = BIT(0), 280262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 280362306a36Sopenharmony_ci .name = "gcc_ufs_card_rx_symbol_1_clk", 280462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 280562306a36Sopenharmony_ci }, 280662306a36Sopenharmony_ci }, 280762306a36Sopenharmony_ci}; 280862306a36Sopenharmony_ci 280962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_tx_symbol_0_clk = { 281062306a36Sopenharmony_ci .halt_reg = 0x7501c, 281162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 281262306a36Sopenharmony_ci .clkr = { 281362306a36Sopenharmony_ci .enable_reg = 0x7501c, 281462306a36Sopenharmony_ci .enable_mask = BIT(0), 281562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 281662306a36Sopenharmony_ci .name = "gcc_ufs_card_tx_symbol_0_clk", 281762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 281862306a36Sopenharmony_ci }, 281962306a36Sopenharmony_ci }, 282062306a36Sopenharmony_ci}; 282162306a36Sopenharmony_ci 282262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_unipro_core_clk = { 282362306a36Sopenharmony_ci .halt_reg = 0x7505c, 282462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 282562306a36Sopenharmony_ci .hwcg_reg = 0x7505c, 282662306a36Sopenharmony_ci .hwcg_bit = 1, 282762306a36Sopenharmony_ci .clkr = { 282862306a36Sopenharmony_ci .enable_reg = 0x7505c, 282962306a36Sopenharmony_ci .enable_mask = BIT(0), 283062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 283162306a36Sopenharmony_ci .name = "gcc_ufs_card_unipro_core_clk", 283262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 283362306a36Sopenharmony_ci &gcc_ufs_card_unipro_core_clk_src.clkr.hw, 283462306a36Sopenharmony_ci }, 283562306a36Sopenharmony_ci .num_parents = 1, 283662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 283762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 283862306a36Sopenharmony_ci }, 283962306a36Sopenharmony_ci }, 284062306a36Sopenharmony_ci}; 284162306a36Sopenharmony_ci 284262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ahb_clk = { 284362306a36Sopenharmony_ci .halt_reg = 0x77018, 284462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 284562306a36Sopenharmony_ci .hwcg_reg = 0x77018, 284662306a36Sopenharmony_ci .hwcg_bit = 1, 284762306a36Sopenharmony_ci .clkr = { 284862306a36Sopenharmony_ci .enable_reg = 0x77018, 284962306a36Sopenharmony_ci .enable_mask = BIT(0), 285062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 285162306a36Sopenharmony_ci .name = "gcc_ufs_phy_ahb_clk", 285262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 285362306a36Sopenharmony_ci }, 285462306a36Sopenharmony_ci }, 285562306a36Sopenharmony_ci}; 285662306a36Sopenharmony_ci 285762306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_clk = { 285862306a36Sopenharmony_ci .halt_reg = 0x77010, 285962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 286062306a36Sopenharmony_ci .hwcg_reg = 0x77010, 286162306a36Sopenharmony_ci .hwcg_bit = 1, 286262306a36Sopenharmony_ci .clkr = { 286362306a36Sopenharmony_ci .enable_reg = 0x77010, 286462306a36Sopenharmony_ci .enable_mask = BIT(0), 286562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 286662306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_clk", 286762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 286862306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw, 286962306a36Sopenharmony_ci }, 287062306a36Sopenharmony_ci .num_parents = 1, 287162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 287262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 287362306a36Sopenharmony_ci }, 287462306a36Sopenharmony_ci }, 287562306a36Sopenharmony_ci}; 287662306a36Sopenharmony_ci 287762306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_clk = { 287862306a36Sopenharmony_ci .halt_reg = 0x77064, 287962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 288062306a36Sopenharmony_ci .hwcg_reg = 0x77064, 288162306a36Sopenharmony_ci .hwcg_bit = 1, 288262306a36Sopenharmony_ci .clkr = { 288362306a36Sopenharmony_ci .enable_reg = 0x77064, 288462306a36Sopenharmony_ci .enable_mask = BIT(0), 288562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 288662306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_clk", 288762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 288862306a36Sopenharmony_ci &gcc_ufs_phy_ice_core_clk_src.clkr.hw, 288962306a36Sopenharmony_ci }, 289062306a36Sopenharmony_ci .num_parents = 1, 289162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 289262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 289362306a36Sopenharmony_ci }, 289462306a36Sopenharmony_ci }, 289562306a36Sopenharmony_ci}; 289662306a36Sopenharmony_ci 289762306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_clk = { 289862306a36Sopenharmony_ci .halt_reg = 0x7709c, 289962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 290062306a36Sopenharmony_ci .hwcg_reg = 0x7709c, 290162306a36Sopenharmony_ci .hwcg_bit = 1, 290262306a36Sopenharmony_ci .clkr = { 290362306a36Sopenharmony_ci .enable_reg = 0x7709c, 290462306a36Sopenharmony_ci .enable_mask = BIT(0), 290562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 290662306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_clk", 290762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 290862306a36Sopenharmony_ci &gcc_ufs_phy_phy_aux_clk_src.clkr.hw, 290962306a36Sopenharmony_ci }, 291062306a36Sopenharmony_ci .num_parents = 1, 291162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 291262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 291362306a36Sopenharmony_ci }, 291462306a36Sopenharmony_ci }, 291562306a36Sopenharmony_ci}; 291662306a36Sopenharmony_ci 291762306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = { 291862306a36Sopenharmony_ci .halt_reg = 0x77020, 291962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 292062306a36Sopenharmony_ci .clkr = { 292162306a36Sopenharmony_ci .enable_reg = 0x77020, 292262306a36Sopenharmony_ci .enable_mask = BIT(0), 292362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 292462306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_0_clk", 292562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 292662306a36Sopenharmony_ci }, 292762306a36Sopenharmony_ci }, 292862306a36Sopenharmony_ci}; 292962306a36Sopenharmony_ci 293062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = { 293162306a36Sopenharmony_ci .halt_reg = 0x770b8, 293262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 293362306a36Sopenharmony_ci .clkr = { 293462306a36Sopenharmony_ci .enable_reg = 0x770b8, 293562306a36Sopenharmony_ci .enable_mask = BIT(0), 293662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 293762306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_1_clk", 293862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 293962306a36Sopenharmony_ci }, 294062306a36Sopenharmony_ci }, 294162306a36Sopenharmony_ci}; 294262306a36Sopenharmony_ci 294362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = { 294462306a36Sopenharmony_ci .halt_reg = 0x7701c, 294562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 294662306a36Sopenharmony_ci .clkr = { 294762306a36Sopenharmony_ci .enable_reg = 0x7701c, 294862306a36Sopenharmony_ci .enable_mask = BIT(0), 294962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 295062306a36Sopenharmony_ci .name = "gcc_ufs_phy_tx_symbol_0_clk", 295162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 295262306a36Sopenharmony_ci }, 295362306a36Sopenharmony_ci }, 295462306a36Sopenharmony_ci}; 295562306a36Sopenharmony_ci 295662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_clk = { 295762306a36Sopenharmony_ci .halt_reg = 0x7705c, 295862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 295962306a36Sopenharmony_ci .hwcg_reg = 0x7705c, 296062306a36Sopenharmony_ci .hwcg_bit = 1, 296162306a36Sopenharmony_ci .clkr = { 296262306a36Sopenharmony_ci .enable_reg = 0x7705c, 296362306a36Sopenharmony_ci .enable_mask = BIT(0), 296462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 296562306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_clk", 296662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 296762306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_clk_src.clkr.hw, 296862306a36Sopenharmony_ci }, 296962306a36Sopenharmony_ci .num_parents = 1, 297062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 297162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 297262306a36Sopenharmony_ci }, 297362306a36Sopenharmony_ci }, 297462306a36Sopenharmony_ci}; 297562306a36Sopenharmony_ci 297662306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk = { 297762306a36Sopenharmony_ci .halt_reg = 0xf010, 297862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 297962306a36Sopenharmony_ci .clkr = { 298062306a36Sopenharmony_ci .enable_reg = 0xf010, 298162306a36Sopenharmony_ci .enable_mask = BIT(0), 298262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 298362306a36Sopenharmony_ci .name = "gcc_usb30_prim_master_clk", 298462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 298562306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 298662306a36Sopenharmony_ci }, 298762306a36Sopenharmony_ci .num_parents = 1, 298862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 298962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 299062306a36Sopenharmony_ci }, 299162306a36Sopenharmony_ci }, 299262306a36Sopenharmony_ci}; 299362306a36Sopenharmony_ci 299462306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_mock_utmi_clk = { 299562306a36Sopenharmony_ci .halt_reg = 0xf01c, 299662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 299762306a36Sopenharmony_ci .clkr = { 299862306a36Sopenharmony_ci .enable_reg = 0xf01c, 299962306a36Sopenharmony_ci .enable_mask = BIT(0), 300062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 300162306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_clk", 300262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 300362306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw, 300462306a36Sopenharmony_ci }, 300562306a36Sopenharmony_ci .num_parents = 1, 300662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 300762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 300862306a36Sopenharmony_ci }, 300962306a36Sopenharmony_ci }, 301062306a36Sopenharmony_ci}; 301162306a36Sopenharmony_ci 301262306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_sleep_clk = { 301362306a36Sopenharmony_ci .halt_reg = 0xf018, 301462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 301562306a36Sopenharmony_ci .clkr = { 301662306a36Sopenharmony_ci .enable_reg = 0xf018, 301762306a36Sopenharmony_ci .enable_mask = BIT(0), 301862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 301962306a36Sopenharmony_ci .name = "gcc_usb30_prim_sleep_clk", 302062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 302162306a36Sopenharmony_ci }, 302262306a36Sopenharmony_ci }, 302362306a36Sopenharmony_ci}; 302462306a36Sopenharmony_ci 302562306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_master_clk = { 302662306a36Sopenharmony_ci .halt_reg = 0x10010, 302762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 302862306a36Sopenharmony_ci .clkr = { 302962306a36Sopenharmony_ci .enable_reg = 0x10010, 303062306a36Sopenharmony_ci .enable_mask = BIT(0), 303162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 303262306a36Sopenharmony_ci .name = "gcc_usb30_sec_master_clk", 303362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 303462306a36Sopenharmony_ci &gcc_usb30_sec_master_clk_src.clkr.hw, 303562306a36Sopenharmony_ci }, 303662306a36Sopenharmony_ci .num_parents = 1, 303762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 303862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 303962306a36Sopenharmony_ci }, 304062306a36Sopenharmony_ci }, 304162306a36Sopenharmony_ci}; 304262306a36Sopenharmony_ci 304362306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_mock_utmi_clk = { 304462306a36Sopenharmony_ci .halt_reg = 0x1001c, 304562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 304662306a36Sopenharmony_ci .clkr = { 304762306a36Sopenharmony_ci .enable_reg = 0x1001c, 304862306a36Sopenharmony_ci .enable_mask = BIT(0), 304962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 305062306a36Sopenharmony_ci .name = "gcc_usb30_sec_mock_utmi_clk", 305162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 305262306a36Sopenharmony_ci &gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr.hw, 305362306a36Sopenharmony_ci }, 305462306a36Sopenharmony_ci .num_parents = 1, 305562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 305662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 305762306a36Sopenharmony_ci }, 305862306a36Sopenharmony_ci }, 305962306a36Sopenharmony_ci}; 306062306a36Sopenharmony_ci 306162306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_sleep_clk = { 306262306a36Sopenharmony_ci .halt_reg = 0x10018, 306362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 306462306a36Sopenharmony_ci .clkr = { 306562306a36Sopenharmony_ci .enable_reg = 0x10018, 306662306a36Sopenharmony_ci .enable_mask = BIT(0), 306762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 306862306a36Sopenharmony_ci .name = "gcc_usb30_sec_sleep_clk", 306962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 307062306a36Sopenharmony_ci }, 307162306a36Sopenharmony_ci }, 307262306a36Sopenharmony_ci}; 307362306a36Sopenharmony_ci 307462306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_aux_clk = { 307562306a36Sopenharmony_ci .halt_reg = 0xf054, 307662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 307762306a36Sopenharmony_ci .clkr = { 307862306a36Sopenharmony_ci .enable_reg = 0xf054, 307962306a36Sopenharmony_ci .enable_mask = BIT(0), 308062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 308162306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_aux_clk", 308262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 308362306a36Sopenharmony_ci &gcc_usb3_prim_phy_aux_clk_src.clkr.hw, 308462306a36Sopenharmony_ci }, 308562306a36Sopenharmony_ci .num_parents = 1, 308662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 308762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 308862306a36Sopenharmony_ci }, 308962306a36Sopenharmony_ci }, 309062306a36Sopenharmony_ci}; 309162306a36Sopenharmony_ci 309262306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_com_aux_clk = { 309362306a36Sopenharmony_ci .halt_reg = 0xf058, 309462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 309562306a36Sopenharmony_ci .clkr = { 309662306a36Sopenharmony_ci .enable_reg = 0xf058, 309762306a36Sopenharmony_ci .enable_mask = BIT(0), 309862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 309962306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_com_aux_clk", 310062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 310162306a36Sopenharmony_ci &gcc_usb3_prim_phy_aux_clk_src.clkr.hw, 310262306a36Sopenharmony_ci }, 310362306a36Sopenharmony_ci .num_parents = 1, 310462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 310562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 310662306a36Sopenharmony_ci }, 310762306a36Sopenharmony_ci }, 310862306a36Sopenharmony_ci}; 310962306a36Sopenharmony_ci 311062306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_pipe_clk = { 311162306a36Sopenharmony_ci .halt_reg = 0xf05c, 311262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 311362306a36Sopenharmony_ci .clkr = { 311462306a36Sopenharmony_ci .enable_reg = 0xf05c, 311562306a36Sopenharmony_ci .enable_mask = BIT(0), 311662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 311762306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_pipe_clk", 311862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 311962306a36Sopenharmony_ci }, 312062306a36Sopenharmony_ci }, 312162306a36Sopenharmony_ci}; 312262306a36Sopenharmony_ci 312362306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_clkref_en = { 312462306a36Sopenharmony_ci .halt_reg = 0x8c010, 312562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 312662306a36Sopenharmony_ci .clkr = { 312762306a36Sopenharmony_ci .enable_reg = 0x8c010, 312862306a36Sopenharmony_ci .enable_mask = BIT(0), 312962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 313062306a36Sopenharmony_ci .name = "gcc_usb3_sec_clkref_en", 313162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 313262306a36Sopenharmony_ci }, 313362306a36Sopenharmony_ci }, 313462306a36Sopenharmony_ci}; 313562306a36Sopenharmony_ci 313662306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_aux_clk = { 313762306a36Sopenharmony_ci .halt_reg = 0x10054, 313862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 313962306a36Sopenharmony_ci .clkr = { 314062306a36Sopenharmony_ci .enable_reg = 0x10054, 314162306a36Sopenharmony_ci .enable_mask = BIT(0), 314262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 314362306a36Sopenharmony_ci .name = "gcc_usb3_sec_phy_aux_clk", 314462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 314562306a36Sopenharmony_ci &gcc_usb3_sec_phy_aux_clk_src.clkr.hw, 314662306a36Sopenharmony_ci }, 314762306a36Sopenharmony_ci .num_parents = 1, 314862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 314962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 315062306a36Sopenharmony_ci }, 315162306a36Sopenharmony_ci }, 315262306a36Sopenharmony_ci}; 315362306a36Sopenharmony_ci 315462306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_com_aux_clk = { 315562306a36Sopenharmony_ci .halt_reg = 0x10058, 315662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 315762306a36Sopenharmony_ci .clkr = { 315862306a36Sopenharmony_ci .enable_reg = 0x10058, 315962306a36Sopenharmony_ci .enable_mask = BIT(0), 316062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 316162306a36Sopenharmony_ci .name = "gcc_usb3_sec_phy_com_aux_clk", 316262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 316362306a36Sopenharmony_ci &gcc_usb3_sec_phy_aux_clk_src.clkr.hw, 316462306a36Sopenharmony_ci }, 316562306a36Sopenharmony_ci .num_parents = 1, 316662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 316762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 316862306a36Sopenharmony_ci }, 316962306a36Sopenharmony_ci }, 317062306a36Sopenharmony_ci}; 317162306a36Sopenharmony_ci 317262306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_pipe_clk = { 317362306a36Sopenharmony_ci .halt_reg = 0x1005c, 317462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 317562306a36Sopenharmony_ci .clkr = { 317662306a36Sopenharmony_ci .enable_reg = 0x1005c, 317762306a36Sopenharmony_ci .enable_mask = BIT(0), 317862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 317962306a36Sopenharmony_ci .name = "gcc_usb3_sec_phy_pipe_clk", 318062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 318162306a36Sopenharmony_ci }, 318262306a36Sopenharmony_ci }, 318362306a36Sopenharmony_ci}; 318462306a36Sopenharmony_ci 318562306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi0_clk = { 318662306a36Sopenharmony_ci .halt_reg = 0xb024, 318762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 318862306a36Sopenharmony_ci .clkr = { 318962306a36Sopenharmony_ci .enable_reg = 0xb024, 319062306a36Sopenharmony_ci .enable_mask = BIT(0), 319162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 319262306a36Sopenharmony_ci .name = "gcc_video_axi0_clk", 319362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 319462306a36Sopenharmony_ci }, 319562306a36Sopenharmony_ci }, 319662306a36Sopenharmony_ci}; 319762306a36Sopenharmony_ci 319862306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi1_clk = { 319962306a36Sopenharmony_ci .halt_reg = 0xb028, 320062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 320162306a36Sopenharmony_ci .clkr = { 320262306a36Sopenharmony_ci .enable_reg = 0xb028, 320362306a36Sopenharmony_ci .enable_mask = BIT(0), 320462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 320562306a36Sopenharmony_ci .name = "gcc_video_axi1_clk", 320662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 320762306a36Sopenharmony_ci }, 320862306a36Sopenharmony_ci }, 320962306a36Sopenharmony_ci}; 321062306a36Sopenharmony_ci 321162306a36Sopenharmony_cistatic struct clk_branch gcc_video_xo_clk = { 321262306a36Sopenharmony_ci .halt_reg = 0xb03c, 321362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 321462306a36Sopenharmony_ci .clkr = { 321562306a36Sopenharmony_ci .enable_reg = 0xb03c, 321662306a36Sopenharmony_ci .enable_mask = BIT(0), 321762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 321862306a36Sopenharmony_ci .name = "gcc_video_xo_clk", 321962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 322062306a36Sopenharmony_ci }, 322162306a36Sopenharmony_ci }, 322262306a36Sopenharmony_ci}; 322362306a36Sopenharmony_ci 322462306a36Sopenharmony_cistatic struct gdsc pcie_0_gdsc = { 322562306a36Sopenharmony_ci .gdscr = 0x6b004, 322662306a36Sopenharmony_ci .pd = { 322762306a36Sopenharmony_ci .name = "pcie_0_gdsc", 322862306a36Sopenharmony_ci }, 322962306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 323062306a36Sopenharmony_ci}; 323162306a36Sopenharmony_ci 323262306a36Sopenharmony_cistatic struct gdsc pcie_1_gdsc = { 323362306a36Sopenharmony_ci .gdscr = 0x8d004, 323462306a36Sopenharmony_ci .pd = { 323562306a36Sopenharmony_ci .name = "pcie_1_gdsc", 323662306a36Sopenharmony_ci }, 323762306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 323862306a36Sopenharmony_ci}; 323962306a36Sopenharmony_ci 324062306a36Sopenharmony_cistatic struct gdsc pcie_2_gdsc = { 324162306a36Sopenharmony_ci .gdscr = 0x6004, 324262306a36Sopenharmony_ci .pd = { 324362306a36Sopenharmony_ci .name = "pcie_2_gdsc", 324462306a36Sopenharmony_ci }, 324562306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 324662306a36Sopenharmony_ci}; 324762306a36Sopenharmony_ci 324862306a36Sopenharmony_cistatic struct gdsc ufs_card_gdsc = { 324962306a36Sopenharmony_ci .gdscr = 0x75004, 325062306a36Sopenharmony_ci .pd = { 325162306a36Sopenharmony_ci .name = "ufs_card_gdsc", 325262306a36Sopenharmony_ci }, 325362306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 325462306a36Sopenharmony_ci}; 325562306a36Sopenharmony_ci 325662306a36Sopenharmony_cistatic struct gdsc ufs_phy_gdsc = { 325762306a36Sopenharmony_ci .gdscr = 0x77004, 325862306a36Sopenharmony_ci .pd = { 325962306a36Sopenharmony_ci .name = "ufs_phy_gdsc", 326062306a36Sopenharmony_ci }, 326162306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 326262306a36Sopenharmony_ci}; 326362306a36Sopenharmony_ci 326462306a36Sopenharmony_cistatic struct gdsc usb30_prim_gdsc = { 326562306a36Sopenharmony_ci .gdscr = 0xf004, 326662306a36Sopenharmony_ci .pd = { 326762306a36Sopenharmony_ci .name = "usb30_prim_gdsc", 326862306a36Sopenharmony_ci }, 326962306a36Sopenharmony_ci .pwrsts = PWRSTS_RET_ON, 327062306a36Sopenharmony_ci}; 327162306a36Sopenharmony_ci 327262306a36Sopenharmony_cistatic struct gdsc usb30_sec_gdsc = { 327362306a36Sopenharmony_ci .gdscr = 0x10004, 327462306a36Sopenharmony_ci .pd = { 327562306a36Sopenharmony_ci .name = "usb30_sec_gdsc", 327662306a36Sopenharmony_ci }, 327762306a36Sopenharmony_ci .pwrsts = PWRSTS_RET_ON, 327862306a36Sopenharmony_ci}; 327962306a36Sopenharmony_ci 328062306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = { 328162306a36Sopenharmony_ci .gdscr = 0x7d050, 328262306a36Sopenharmony_ci .pd = { 328362306a36Sopenharmony_ci .name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc", 328462306a36Sopenharmony_ci }, 328562306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 328662306a36Sopenharmony_ci .flags = VOTABLE, 328762306a36Sopenharmony_ci}; 328862306a36Sopenharmony_ci 328962306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = { 329062306a36Sopenharmony_ci .gdscr = 0x7d058, 329162306a36Sopenharmony_ci .pd = { 329262306a36Sopenharmony_ci .name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc", 329362306a36Sopenharmony_ci }, 329462306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 329562306a36Sopenharmony_ci .flags = VOTABLE, 329662306a36Sopenharmony_ci}; 329762306a36Sopenharmony_ci 329862306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc = { 329962306a36Sopenharmony_ci .gdscr = 0x7d054, 330062306a36Sopenharmony_ci .pd = { 330162306a36Sopenharmony_ci .name = "hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc", 330262306a36Sopenharmony_ci }, 330362306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 330462306a36Sopenharmony_ci .flags = VOTABLE, 330562306a36Sopenharmony_ci}; 330662306a36Sopenharmony_ci 330762306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc = { 330862306a36Sopenharmony_ci .gdscr = 0x7d06c, 330962306a36Sopenharmony_ci .pd = { 331062306a36Sopenharmony_ci .name = "hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc", 331162306a36Sopenharmony_ci }, 331262306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 331362306a36Sopenharmony_ci .flags = VOTABLE, 331462306a36Sopenharmony_ci}; 331562306a36Sopenharmony_ci 331662306a36Sopenharmony_cistatic struct clk_regmap *gcc_sm8250_clocks[] = { 331762306a36Sopenharmony_ci [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr, 331862306a36Sopenharmony_ci [GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr, 331962306a36Sopenharmony_ci [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr, 332062306a36Sopenharmony_ci [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr, 332162306a36Sopenharmony_ci [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr, 332262306a36Sopenharmony_ci [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr, 332362306a36Sopenharmony_ci [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr, 332462306a36Sopenharmony_ci [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr, 332562306a36Sopenharmony_ci [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr, 332662306a36Sopenharmony_ci [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr, 332762306a36Sopenharmony_ci [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr, 332862306a36Sopenharmony_ci [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr, 332962306a36Sopenharmony_ci [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr, 333062306a36Sopenharmony_ci [GCC_CPUSS_AHB_POSTDIV_CLK_SRC] = &gcc_cpuss_ahb_postdiv_clk_src.clkr, 333162306a36Sopenharmony_ci [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr, 333262306a36Sopenharmony_ci [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr, 333362306a36Sopenharmony_ci [GCC_DDRSS_PCIE_SF_TBU_CLK] = &gcc_ddrss_pcie_sf_tbu_clk.clkr, 333462306a36Sopenharmony_ci [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr, 333562306a36Sopenharmony_ci [GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr, 333662306a36Sopenharmony_ci [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr, 333762306a36Sopenharmony_ci [GCC_GP1_CLK] = &gcc_gp1_clk.clkr, 333862306a36Sopenharmony_ci [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr, 333962306a36Sopenharmony_ci [GCC_GP2_CLK] = &gcc_gp2_clk.clkr, 334062306a36Sopenharmony_ci [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr, 334162306a36Sopenharmony_ci [GCC_GP3_CLK] = &gcc_gp3_clk.clkr, 334262306a36Sopenharmony_ci [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr, 334362306a36Sopenharmony_ci [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr, 334462306a36Sopenharmony_ci [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr, 334562306a36Sopenharmony_ci [GCC_GPU_IREF_EN] = &gcc_gpu_iref_en.clkr, 334662306a36Sopenharmony_ci [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr, 334762306a36Sopenharmony_ci [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr, 334862306a36Sopenharmony_ci [GCC_NPU_AXI_CLK] = &gcc_npu_axi_clk.clkr, 334962306a36Sopenharmony_ci [GCC_NPU_BWMON_AXI_CLK] = &gcc_npu_bwmon_axi_clk.clkr, 335062306a36Sopenharmony_ci [GCC_NPU_BWMON_CFG_AHB_CLK] = &gcc_npu_bwmon_cfg_ahb_clk.clkr, 335162306a36Sopenharmony_ci [GCC_NPU_CFG_AHB_CLK] = &gcc_npu_cfg_ahb_clk.clkr, 335262306a36Sopenharmony_ci [GCC_NPU_DMA_CLK] = &gcc_npu_dma_clk.clkr, 335362306a36Sopenharmony_ci [GCC_NPU_GPLL0_CLK_SRC] = &gcc_npu_gpll0_clk_src.clkr, 335462306a36Sopenharmony_ci [GCC_NPU_GPLL0_DIV_CLK_SRC] = &gcc_npu_gpll0_div_clk_src.clkr, 335562306a36Sopenharmony_ci [GCC_PCIE0_PHY_REFGEN_CLK] = &gcc_pcie0_phy_refgen_clk.clkr, 335662306a36Sopenharmony_ci [GCC_PCIE1_PHY_REFGEN_CLK] = &gcc_pcie1_phy_refgen_clk.clkr, 335762306a36Sopenharmony_ci [GCC_PCIE2_PHY_REFGEN_CLK] = &gcc_pcie2_phy_refgen_clk.clkr, 335862306a36Sopenharmony_ci [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr, 335962306a36Sopenharmony_ci [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr, 336062306a36Sopenharmony_ci [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr, 336162306a36Sopenharmony_ci [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr, 336262306a36Sopenharmony_ci [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr, 336362306a36Sopenharmony_ci [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr, 336462306a36Sopenharmony_ci [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr, 336562306a36Sopenharmony_ci [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr, 336662306a36Sopenharmony_ci [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr, 336762306a36Sopenharmony_ci [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr, 336862306a36Sopenharmony_ci [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr, 336962306a36Sopenharmony_ci [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr, 337062306a36Sopenharmony_ci [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr, 337162306a36Sopenharmony_ci [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr, 337262306a36Sopenharmony_ci [GCC_PCIE_2_AUX_CLK] = &gcc_pcie_2_aux_clk.clkr, 337362306a36Sopenharmony_ci [GCC_PCIE_2_AUX_CLK_SRC] = &gcc_pcie_2_aux_clk_src.clkr, 337462306a36Sopenharmony_ci [GCC_PCIE_2_CFG_AHB_CLK] = &gcc_pcie_2_cfg_ahb_clk.clkr, 337562306a36Sopenharmony_ci [GCC_PCIE_2_MSTR_AXI_CLK] = &gcc_pcie_2_mstr_axi_clk.clkr, 337662306a36Sopenharmony_ci [GCC_PCIE_2_PIPE_CLK] = &gcc_pcie_2_pipe_clk.clkr, 337762306a36Sopenharmony_ci [GCC_PCIE_2_SLV_AXI_CLK] = &gcc_pcie_2_slv_axi_clk.clkr, 337862306a36Sopenharmony_ci [GCC_PCIE_2_SLV_Q2A_AXI_CLK] = &gcc_pcie_2_slv_q2a_axi_clk.clkr, 337962306a36Sopenharmony_ci [GCC_PCIE_MDM_CLKREF_EN] = &gcc_pcie_mdm_clkref_en.clkr, 338062306a36Sopenharmony_ci [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr, 338162306a36Sopenharmony_ci [GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr, 338262306a36Sopenharmony_ci [GCC_PCIE_WIFI_CLKREF_EN] = &gcc_pcie_wifi_clkref_en.clkr, 338362306a36Sopenharmony_ci [GCC_PCIE_WIGIG_CLKREF_EN] = &gcc_pcie_wigig_clkref_en.clkr, 338462306a36Sopenharmony_ci [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr, 338562306a36Sopenharmony_ci [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr, 338662306a36Sopenharmony_ci [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr, 338762306a36Sopenharmony_ci [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr, 338862306a36Sopenharmony_ci [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr, 338962306a36Sopenharmony_ci [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr, 339062306a36Sopenharmony_ci [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr, 339162306a36Sopenharmony_ci [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr, 339262306a36Sopenharmony_ci [GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr, 339362306a36Sopenharmony_ci [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr, 339462306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr, 339562306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr, 339662306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr, 339762306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr, 339862306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr, 339962306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr, 340062306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr, 340162306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr, 340262306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr, 340362306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr, 340462306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr, 340562306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr, 340662306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr, 340762306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr, 340862306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr, 340962306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr, 341062306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr, 341162306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr, 341262306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr, 341362306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr, 341462306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr, 341562306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr, 341662306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr, 341762306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr, 341862306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr, 341962306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr, 342062306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr, 342162306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr, 342262306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr, 342362306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr, 342462306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr, 342562306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr, 342662306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_CORE_2X_CLK] = &gcc_qupv3_wrap2_core_2x_clk.clkr, 342762306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_CORE_CLK] = &gcc_qupv3_wrap2_core_clk.clkr, 342862306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr, 342962306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr, 343062306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr, 343162306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr, 343262306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr, 343362306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr, 343462306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr, 343562306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr, 343662306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr, 343762306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr, 343862306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr, 343962306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr, 344062306a36Sopenharmony_ci [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr, 344162306a36Sopenharmony_ci [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr, 344262306a36Sopenharmony_ci [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr, 344362306a36Sopenharmony_ci [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr, 344462306a36Sopenharmony_ci [GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr, 344562306a36Sopenharmony_ci [GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr, 344662306a36Sopenharmony_ci [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr, 344762306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr, 344862306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr, 344962306a36Sopenharmony_ci [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr, 345062306a36Sopenharmony_ci [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr, 345162306a36Sopenharmony_ci [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr, 345262306a36Sopenharmony_ci [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr, 345362306a36Sopenharmony_ci [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr, 345462306a36Sopenharmony_ci [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr, 345562306a36Sopenharmony_ci [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr, 345662306a36Sopenharmony_ci [GCC_UFS_1X_CLKREF_EN] = &gcc_ufs_1x_clkref_en.clkr, 345762306a36Sopenharmony_ci [GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr, 345862306a36Sopenharmony_ci [GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr, 345962306a36Sopenharmony_ci [GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr, 346062306a36Sopenharmony_ci [GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr, 346162306a36Sopenharmony_ci [GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr, 346262306a36Sopenharmony_ci [GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr, 346362306a36Sopenharmony_ci [GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr, 346462306a36Sopenharmony_ci [GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr, 346562306a36Sopenharmony_ci [GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr, 346662306a36Sopenharmony_ci [GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr, 346762306a36Sopenharmony_ci [GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr, 346862306a36Sopenharmony_ci [GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] = 346962306a36Sopenharmony_ci &gcc_ufs_card_unipro_core_clk_src.clkr, 347062306a36Sopenharmony_ci [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr, 347162306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr, 347262306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr, 347362306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr, 347462306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr, 347562306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr, 347662306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr, 347762306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr, 347862306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr, 347962306a36Sopenharmony_ci [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr, 348062306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr, 348162306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = 348262306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_clk_src.clkr, 348362306a36Sopenharmony_ci [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr, 348462306a36Sopenharmony_ci [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr, 348562306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr, 348662306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = 348762306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_clk_src.clkr, 348862306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = 348962306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr, 349062306a36Sopenharmony_ci [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr, 349162306a36Sopenharmony_ci [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr, 349262306a36Sopenharmony_ci [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr, 349362306a36Sopenharmony_ci [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr, 349462306a36Sopenharmony_ci [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] = 349562306a36Sopenharmony_ci &gcc_usb30_sec_mock_utmi_clk_src.clkr, 349662306a36Sopenharmony_ci [GCC_USB30_SEC_MOCK_UTMI_POSTDIV_CLK_SRC] = 349762306a36Sopenharmony_ci &gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr, 349862306a36Sopenharmony_ci [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr, 349962306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr, 350062306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr, 350162306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr, 350262306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr, 350362306a36Sopenharmony_ci [GCC_USB3_SEC_CLKREF_EN] = &gcc_usb3_sec_clkref_en.clkr, 350462306a36Sopenharmony_ci [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr, 350562306a36Sopenharmony_ci [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr, 350662306a36Sopenharmony_ci [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr, 350762306a36Sopenharmony_ci [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr, 350862306a36Sopenharmony_ci [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr, 350962306a36Sopenharmony_ci [GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr, 351062306a36Sopenharmony_ci [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr, 351162306a36Sopenharmony_ci [GPLL0] = &gpll0.clkr, 351262306a36Sopenharmony_ci [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr, 351362306a36Sopenharmony_ci [GPLL4] = &gpll4.clkr, 351462306a36Sopenharmony_ci [GPLL9] = &gpll9.clkr, 351562306a36Sopenharmony_ci}; 351662306a36Sopenharmony_ci 351762306a36Sopenharmony_cistatic struct gdsc *gcc_sm8250_gdscs[] = { 351862306a36Sopenharmony_ci [PCIE_0_GDSC] = &pcie_0_gdsc, 351962306a36Sopenharmony_ci [PCIE_1_GDSC] = &pcie_1_gdsc, 352062306a36Sopenharmony_ci [PCIE_2_GDSC] = &pcie_2_gdsc, 352162306a36Sopenharmony_ci [UFS_CARD_GDSC] = &ufs_card_gdsc, 352262306a36Sopenharmony_ci [UFS_PHY_GDSC] = &ufs_phy_gdsc, 352362306a36Sopenharmony_ci [USB30_PRIM_GDSC] = &usb30_prim_gdsc, 352462306a36Sopenharmony_ci [USB30_SEC_GDSC] = &usb30_sec_gdsc, 352562306a36Sopenharmony_ci [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] = 352662306a36Sopenharmony_ci &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc, 352762306a36Sopenharmony_ci [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] = 352862306a36Sopenharmony_ci &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc, 352962306a36Sopenharmony_ci [HLOS1_VOTE_MMNOC_MMU_TBU_SF0_GDSC] = 353062306a36Sopenharmony_ci &hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc, 353162306a36Sopenharmony_ci [HLOS1_VOTE_MMNOC_MMU_TBU_SF1_GDSC] = 353262306a36Sopenharmony_ci &hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc, 353362306a36Sopenharmony_ci}; 353462306a36Sopenharmony_ci 353562306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sm8250_resets[] = { 353662306a36Sopenharmony_ci [GCC_GPU_BCR] = { 0x71000 }, 353762306a36Sopenharmony_ci [GCC_MMSS_BCR] = { 0xb000 }, 353862306a36Sopenharmony_ci [GCC_NPU_BWMON_BCR] = { 0x73000 }, 353962306a36Sopenharmony_ci [GCC_NPU_BCR] = { 0x4d000 }, 354062306a36Sopenharmony_ci [GCC_PCIE_0_BCR] = { 0x6b000 }, 354162306a36Sopenharmony_ci [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 }, 354262306a36Sopenharmony_ci [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 }, 354362306a36Sopenharmony_ci [GCC_PCIE_0_PHY_BCR] = { 0x6c01c }, 354462306a36Sopenharmony_ci [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 }, 354562306a36Sopenharmony_ci [GCC_PCIE_1_BCR] = { 0x8d000 }, 354662306a36Sopenharmony_ci [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 }, 354762306a36Sopenharmony_ci [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 }, 354862306a36Sopenharmony_ci [GCC_PCIE_1_PHY_BCR] = { 0x8e01c }, 354962306a36Sopenharmony_ci [GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e000 }, 355062306a36Sopenharmony_ci [GCC_PCIE_2_BCR] = { 0x6000 }, 355162306a36Sopenharmony_ci [GCC_PCIE_2_LINK_DOWN_BCR] = { 0x1f014 }, 355262306a36Sopenharmony_ci [GCC_PCIE_2_NOCSR_COM_PHY_BCR] = { 0x1f020 }, 355362306a36Sopenharmony_ci [GCC_PCIE_2_PHY_BCR] = { 0x1f01c }, 355462306a36Sopenharmony_ci [GCC_PCIE_2_PHY_NOCSR_COM_PHY_BCR] = { 0x1f028 }, 355562306a36Sopenharmony_ci [GCC_PCIE_PHY_BCR] = { 0x6f000 }, 355662306a36Sopenharmony_ci [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f00c }, 355762306a36Sopenharmony_ci [GCC_PCIE_PHY_COM_BCR] = { 0x6f010 }, 355862306a36Sopenharmony_ci [GCC_PDM_BCR] = { 0x33000 }, 355962306a36Sopenharmony_ci [GCC_PRNG_BCR] = { 0x34000 }, 356062306a36Sopenharmony_ci [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 }, 356162306a36Sopenharmony_ci [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 }, 356262306a36Sopenharmony_ci [GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 }, 356362306a36Sopenharmony_ci [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 }, 356462306a36Sopenharmony_ci [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 }, 356562306a36Sopenharmony_ci [GCC_SDCC2_BCR] = { 0x14000 }, 356662306a36Sopenharmony_ci [GCC_SDCC4_BCR] = { 0x16000 }, 356762306a36Sopenharmony_ci [GCC_TSIF_BCR] = { 0x36000 }, 356862306a36Sopenharmony_ci [GCC_UFS_CARD_BCR] = { 0x75000 }, 356962306a36Sopenharmony_ci [GCC_UFS_PHY_BCR] = { 0x77000 }, 357062306a36Sopenharmony_ci [GCC_USB30_PRIM_BCR] = { 0xf000 }, 357162306a36Sopenharmony_ci [GCC_USB30_SEC_BCR] = { 0x10000 }, 357262306a36Sopenharmony_ci [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 }, 357362306a36Sopenharmony_ci [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 }, 357462306a36Sopenharmony_ci [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 }, 357562306a36Sopenharmony_ci [GCC_USB3_PHY_SEC_BCR] = { 0x5000c }, 357662306a36Sopenharmony_ci [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 }, 357762306a36Sopenharmony_ci [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 }, 357862306a36Sopenharmony_ci [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 }, 357962306a36Sopenharmony_ci [GCC_VIDEO_AXI0_CLK_ARES] = { 0xb024, 2 }, 358062306a36Sopenharmony_ci [GCC_VIDEO_AXI1_CLK_ARES] = { 0xb028, 2 }, 358162306a36Sopenharmony_ci}; 358262306a36Sopenharmony_ci 358362306a36Sopenharmony_cistatic const struct clk_rcg_dfs_data gcc_dfs_clocks[] = { 358462306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src), 358562306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src), 358662306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src), 358762306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src), 358862306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src), 358962306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src), 359062306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src), 359162306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src), 359262306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src), 359362306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src), 359462306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src), 359562306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src), 359662306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src), 359762306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src), 359862306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src), 359962306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src), 360062306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src), 360162306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src), 360262306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src), 360362306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src), 360462306a36Sopenharmony_ci}; 360562306a36Sopenharmony_ci 360662306a36Sopenharmony_cistatic const struct regmap_config gcc_sm8250_regmap_config = { 360762306a36Sopenharmony_ci .reg_bits = 32, 360862306a36Sopenharmony_ci .reg_stride = 4, 360962306a36Sopenharmony_ci .val_bits = 32, 361062306a36Sopenharmony_ci .max_register = 0x9c100, 361162306a36Sopenharmony_ci .fast_io = true, 361262306a36Sopenharmony_ci}; 361362306a36Sopenharmony_ci 361462306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sm8250_desc = { 361562306a36Sopenharmony_ci .config = &gcc_sm8250_regmap_config, 361662306a36Sopenharmony_ci .clks = gcc_sm8250_clocks, 361762306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_sm8250_clocks), 361862306a36Sopenharmony_ci .resets = gcc_sm8250_resets, 361962306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_sm8250_resets), 362062306a36Sopenharmony_ci .gdscs = gcc_sm8250_gdscs, 362162306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gcc_sm8250_gdscs), 362262306a36Sopenharmony_ci}; 362362306a36Sopenharmony_ci 362462306a36Sopenharmony_cistatic const struct of_device_id gcc_sm8250_match_table[] = { 362562306a36Sopenharmony_ci { .compatible = "qcom,gcc-sm8250" }, 362662306a36Sopenharmony_ci { } 362762306a36Sopenharmony_ci}; 362862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sm8250_match_table); 362962306a36Sopenharmony_ci 363062306a36Sopenharmony_cistatic int gcc_sm8250_probe(struct platform_device *pdev) 363162306a36Sopenharmony_ci{ 363262306a36Sopenharmony_ci struct regmap *regmap; 363362306a36Sopenharmony_ci int ret; 363462306a36Sopenharmony_ci 363562306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gcc_sm8250_desc); 363662306a36Sopenharmony_ci if (IS_ERR(regmap)) 363762306a36Sopenharmony_ci return PTR_ERR(regmap); 363862306a36Sopenharmony_ci 363962306a36Sopenharmony_ci /* 364062306a36Sopenharmony_ci * Disable the GPLL0 active input to NPU and GPU 364162306a36Sopenharmony_ci * via MISC registers. 364262306a36Sopenharmony_ci */ 364362306a36Sopenharmony_ci regmap_update_bits(regmap, 0x4d110, 0x3, 0x3); 364462306a36Sopenharmony_ci regmap_update_bits(regmap, 0x71028, 0x3, 0x3); 364562306a36Sopenharmony_ci 364662306a36Sopenharmony_ci /* 364762306a36Sopenharmony_ci * Keep the clocks always-ON 364862306a36Sopenharmony_ci * GCC_VIDEO_AHB_CLK, GCC_CAMERA_AHB_CLK, GCC_DISP_AHB_CLK, 364962306a36Sopenharmony_ci * GCC_CPUSS_DVM_BUS_CLK, GCC_GPU_CFG_AHB_CLK, 365062306a36Sopenharmony_ci * GCC_SYS_NOC_CPUSS_AHB_CLK 365162306a36Sopenharmony_ci */ 365262306a36Sopenharmony_ci regmap_update_bits(regmap, 0x0b004, BIT(0), BIT(0)); 365362306a36Sopenharmony_ci regmap_update_bits(regmap, 0x0b008, BIT(0), BIT(0)); 365462306a36Sopenharmony_ci regmap_update_bits(regmap, 0x0b00c, BIT(0), BIT(0)); 365562306a36Sopenharmony_ci regmap_update_bits(regmap, 0x4818c, BIT(0), BIT(0)); 365662306a36Sopenharmony_ci regmap_update_bits(regmap, 0x71004, BIT(0), BIT(0)); 365762306a36Sopenharmony_ci regmap_update_bits(regmap, 0x52000, BIT(0), BIT(0)); 365862306a36Sopenharmony_ci 365962306a36Sopenharmony_ci ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks, 366062306a36Sopenharmony_ci ARRAY_SIZE(gcc_dfs_clocks)); 366162306a36Sopenharmony_ci if (ret) 366262306a36Sopenharmony_ci return ret; 366362306a36Sopenharmony_ci 366462306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &gcc_sm8250_desc, regmap); 366562306a36Sopenharmony_ci} 366662306a36Sopenharmony_ci 366762306a36Sopenharmony_cistatic struct platform_driver gcc_sm8250_driver = { 366862306a36Sopenharmony_ci .probe = gcc_sm8250_probe, 366962306a36Sopenharmony_ci .driver = { 367062306a36Sopenharmony_ci .name = "gcc-sm8250", 367162306a36Sopenharmony_ci .of_match_table = gcc_sm8250_match_table, 367262306a36Sopenharmony_ci }, 367362306a36Sopenharmony_ci}; 367462306a36Sopenharmony_ci 367562306a36Sopenharmony_cistatic int __init gcc_sm8250_init(void) 367662306a36Sopenharmony_ci{ 367762306a36Sopenharmony_ci return platform_driver_register(&gcc_sm8250_driver); 367862306a36Sopenharmony_ci} 367962306a36Sopenharmony_cisubsys_initcall(gcc_sm8250_init); 368062306a36Sopenharmony_ci 368162306a36Sopenharmony_cistatic void __exit gcc_sm8250_exit(void) 368262306a36Sopenharmony_ci{ 368362306a36Sopenharmony_ci platform_driver_unregister(&gcc_sm8250_driver); 368462306a36Sopenharmony_ci} 368562306a36Sopenharmony_cimodule_exit(gcc_sm8250_exit); 368662306a36Sopenharmony_ci 368762306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SM8250 Driver"); 368862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 3689