162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci// Copyright (c) 2017-2019, The Linux Foundation. All rights reserved. 362306a36Sopenharmony_ci 462306a36Sopenharmony_ci#include <linux/kernel.h> 562306a36Sopenharmony_ci#include <linux/bitops.h> 662306a36Sopenharmony_ci#include <linux/err.h> 762306a36Sopenharmony_ci#include <linux/platform_device.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/of.h> 1062306a36Sopenharmony_ci#include <linux/clk-provider.h> 1162306a36Sopenharmony_ci#include <linux/regmap.h> 1262306a36Sopenharmony_ci#include <linux/reset-controller.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-sm8150.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include "common.h" 1762306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1862306a36Sopenharmony_ci#include "clk-branch.h" 1962306a36Sopenharmony_ci#include "clk-pll.h" 2062306a36Sopenharmony_ci#include "clk-rcg.h" 2162306a36Sopenharmony_ci#include "clk-regmap.h" 2262306a36Sopenharmony_ci#include "reset.h" 2362306a36Sopenharmony_ci#include "gdsc.h" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_cienum { 2662306a36Sopenharmony_ci P_BI_TCXO, 2762306a36Sopenharmony_ci P_AUD_REF_CLK, 2862306a36Sopenharmony_ci P_GPLL0_OUT_EVEN, 2962306a36Sopenharmony_ci P_GPLL0_OUT_MAIN, 3062306a36Sopenharmony_ci P_GPLL7_OUT_MAIN, 3162306a36Sopenharmony_ci P_GPLL9_OUT_MAIN, 3262306a36Sopenharmony_ci P_SLEEP_CLK, 3362306a36Sopenharmony_ci}; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0 = { 3662306a36Sopenharmony_ci .offset = 0x0, 3762306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION], 3862306a36Sopenharmony_ci .clkr = { 3962306a36Sopenharmony_ci .enable_reg = 0x52000, 4062306a36Sopenharmony_ci .enable_mask = BIT(0), 4162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4262306a36Sopenharmony_ci .name = "gpll0", 4362306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 4462306a36Sopenharmony_ci .fw_name = "bi_tcxo", 4562306a36Sopenharmony_ci .name = "bi_tcxo", 4662306a36Sopenharmony_ci }, 4762306a36Sopenharmony_ci .num_parents = 1, 4862306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_trion_ops, 4962306a36Sopenharmony_ci }, 5062306a36Sopenharmony_ci }, 5162306a36Sopenharmony_ci}; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_trion_even[] = { 5462306a36Sopenharmony_ci { 0x0, 1 }, 5562306a36Sopenharmony_ci { 0x1, 2 }, 5662306a36Sopenharmony_ci { 0x3, 4 }, 5762306a36Sopenharmony_ci { 0x7, 8 }, 5862306a36Sopenharmony_ci { } 5962306a36Sopenharmony_ci}; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_even = { 6262306a36Sopenharmony_ci .offset = 0x0, 6362306a36Sopenharmony_ci .post_div_shift = 8, 6462306a36Sopenharmony_ci .post_div_table = post_div_table_trion_even, 6562306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_trion_even), 6662306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION], 6762306a36Sopenharmony_ci .width = 4, 6862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 6962306a36Sopenharmony_ci .name = "gpll0_out_even", 7062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 7162306a36Sopenharmony_ci &gpll0.clkr.hw, 7262306a36Sopenharmony_ci }, 7362306a36Sopenharmony_ci .num_parents = 1, 7462306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_trion_ops, 7562306a36Sopenharmony_ci }, 7662306a36Sopenharmony_ci}; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_cistatic struct clk_alpha_pll gpll7 = { 7962306a36Sopenharmony_ci .offset = 0x1a000, 8062306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION], 8162306a36Sopenharmony_ci .clkr = { 8262306a36Sopenharmony_ci .enable_reg = 0x52000, 8362306a36Sopenharmony_ci .enable_mask = BIT(7), 8462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8562306a36Sopenharmony_ci .name = "gpll7", 8662306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 8762306a36Sopenharmony_ci .fw_name = "bi_tcxo", 8862306a36Sopenharmony_ci .name = "bi_tcxo", 8962306a36Sopenharmony_ci }, 9062306a36Sopenharmony_ci .num_parents = 1, 9162306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_trion_ops, 9262306a36Sopenharmony_ci }, 9362306a36Sopenharmony_ci }, 9462306a36Sopenharmony_ci}; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_cistatic struct clk_alpha_pll gpll9 = { 9762306a36Sopenharmony_ci .offset = 0x1c000, 9862306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION], 9962306a36Sopenharmony_ci .clkr = { 10062306a36Sopenharmony_ci .enable_reg = 0x52000, 10162306a36Sopenharmony_ci .enable_mask = BIT(9), 10262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10362306a36Sopenharmony_ci .name = "gpll9", 10462306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 10562306a36Sopenharmony_ci .fw_name = "bi_tcxo", 10662306a36Sopenharmony_ci .name = "bi_tcxo", 10762306a36Sopenharmony_ci }, 10862306a36Sopenharmony_ci .num_parents = 1, 10962306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_trion_ops, 11062306a36Sopenharmony_ci }, 11162306a36Sopenharmony_ci }, 11262306a36Sopenharmony_ci}; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = { 11562306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 11662306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 11762306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 11862306a36Sopenharmony_ci}; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_0[] = { 12162306a36Sopenharmony_ci { .fw_name = "bi_tcxo", .name = "bi_tcxo" }, 12262306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 12362306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 12462306a36Sopenharmony_ci}; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = { 12762306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 12862306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 12962306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 13062306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 13162306a36Sopenharmony_ci}; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_1[] = { 13462306a36Sopenharmony_ci { .fw_name = "bi_tcxo", .name = "bi_tcxo" }, 13562306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 13662306a36Sopenharmony_ci { .fw_name = "sleep_clk", .name = "sleep_clk" }, 13762306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 13862306a36Sopenharmony_ci}; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = { 14162306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 14262306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 14362306a36Sopenharmony_ci}; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_2[] = { 14662306a36Sopenharmony_ci { .fw_name = "bi_tcxo", .name = "bi_tcxo" }, 14762306a36Sopenharmony_ci { .fw_name = "sleep_clk", .name = "sleep_clk" }, 14862306a36Sopenharmony_ci}; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = { 15162306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 15262306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 15362306a36Sopenharmony_ci}; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_3[] = { 15662306a36Sopenharmony_ci { .fw_name = "bi_tcxo", .name = "bi_tcxo" }, 15762306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 15862306a36Sopenharmony_ci}; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = { 16162306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 16262306a36Sopenharmony_ci}; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_4[] = { 16562306a36Sopenharmony_ci { .fw_name = "bi_tcxo", .name = "bi_tcxo" }, 16662306a36Sopenharmony_ci}; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = { 16962306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 17062306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 17162306a36Sopenharmony_ci { P_GPLL7_OUT_MAIN, 3 }, 17262306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 17362306a36Sopenharmony_ci}; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_5[] = { 17662306a36Sopenharmony_ci { .fw_name = "bi_tcxo", .name = "bi_tcxo" }, 17762306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 17862306a36Sopenharmony_ci { .hw = &gpll7.clkr.hw }, 17962306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 18062306a36Sopenharmony_ci}; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_6[] = { 18362306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 18462306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 18562306a36Sopenharmony_ci { P_GPLL9_OUT_MAIN, 2 }, 18662306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 18762306a36Sopenharmony_ci}; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_6[] = { 19062306a36Sopenharmony_ci { .fw_name = "bi_tcxo", .name = "bi_tcxo" }, 19162306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 19262306a36Sopenharmony_ci { .hw = &gpll9.clkr.hw }, 19362306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 19462306a36Sopenharmony_ci}; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_7[] = { 19762306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 19862306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 19962306a36Sopenharmony_ci { P_AUD_REF_CLK, 2 }, 20062306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 20162306a36Sopenharmony_ci}; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_7[] = { 20462306a36Sopenharmony_ci { .fw_name = "bi_tcxo", .name = "bi_tcxo" }, 20562306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 20662306a36Sopenharmony_ci { .fw_name = "aud_ref_clk", .name = "aud_ref_clk" }, 20762306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 20862306a36Sopenharmony_ci}; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = { 21162306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 21262306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0), 21362306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 21462306a36Sopenharmony_ci { } 21562306a36Sopenharmony_ci}; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_cpuss_ahb_clk_src = { 21862306a36Sopenharmony_ci .cmd_rcgr = 0x48014, 21962306a36Sopenharmony_ci .mnd_width = 0, 22062306a36Sopenharmony_ci .hid_width = 5, 22162306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 22262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src, 22362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 22462306a36Sopenharmony_ci .name = "gcc_cpuss_ahb_clk_src", 22562306a36Sopenharmony_ci .parent_data = gcc_parents_0, 22662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 22762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 22862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 22962306a36Sopenharmony_ci }, 23062306a36Sopenharmony_ci}; 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_emac_ptp_clk_src[] = { 23362306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 23462306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 23562306a36Sopenharmony_ci F(125000000, P_GPLL7_OUT_MAIN, 4, 0, 0), 23662306a36Sopenharmony_ci F(250000000, P_GPLL7_OUT_MAIN, 2, 0, 0), 23762306a36Sopenharmony_ci { } 23862306a36Sopenharmony_ci}; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac_ptp_clk_src = { 24162306a36Sopenharmony_ci .cmd_rcgr = 0x6038, 24262306a36Sopenharmony_ci .mnd_width = 0, 24362306a36Sopenharmony_ci .hid_width = 5, 24462306a36Sopenharmony_ci .parent_map = gcc_parent_map_5, 24562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_emac_ptp_clk_src, 24662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 24762306a36Sopenharmony_ci .name = "gcc_emac_ptp_clk_src", 24862306a36Sopenharmony_ci .parent_data = gcc_parents_5, 24962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_5), 25062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 25162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 25262306a36Sopenharmony_ci }, 25362306a36Sopenharmony_ci}; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_emac_rgmii_clk_src[] = { 25662306a36Sopenharmony_ci F(2500000, P_BI_TCXO, 1, 25, 192), 25762306a36Sopenharmony_ci F(5000000, P_BI_TCXO, 1, 25, 96), 25862306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 25962306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 26062306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 26162306a36Sopenharmony_ci F(125000000, P_GPLL7_OUT_MAIN, 4, 0, 0), 26262306a36Sopenharmony_ci F(250000000, P_GPLL7_OUT_MAIN, 2, 0, 0), 26362306a36Sopenharmony_ci { } 26462306a36Sopenharmony_ci}; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac_rgmii_clk_src = { 26762306a36Sopenharmony_ci .cmd_rcgr = 0x601c, 26862306a36Sopenharmony_ci .mnd_width = 8, 26962306a36Sopenharmony_ci .hid_width = 5, 27062306a36Sopenharmony_ci .parent_map = gcc_parent_map_5, 27162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_emac_rgmii_clk_src, 27262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 27362306a36Sopenharmony_ci .name = "gcc_emac_rgmii_clk_src", 27462306a36Sopenharmony_ci .parent_data = gcc_parents_5, 27562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_5), 27662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 27762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 27862306a36Sopenharmony_ci }, 27962306a36Sopenharmony_ci}; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = { 28262306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 28362306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 28462306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 28562306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 28662306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 28762306a36Sopenharmony_ci { } 28862306a36Sopenharmony_ci}; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = { 29162306a36Sopenharmony_ci .cmd_rcgr = 0x64004, 29262306a36Sopenharmony_ci .mnd_width = 8, 29362306a36Sopenharmony_ci .hid_width = 5, 29462306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 29562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 29662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 29762306a36Sopenharmony_ci .name = "gcc_gp1_clk_src", 29862306a36Sopenharmony_ci .parent_data = gcc_parents_1, 29962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_1), 30062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 30162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 30262306a36Sopenharmony_ci }, 30362306a36Sopenharmony_ci}; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = { 30662306a36Sopenharmony_ci .cmd_rcgr = 0x65004, 30762306a36Sopenharmony_ci .mnd_width = 8, 30862306a36Sopenharmony_ci .hid_width = 5, 30962306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 31062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 31162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 31262306a36Sopenharmony_ci .name = "gcc_gp2_clk_src", 31362306a36Sopenharmony_ci .parent_data = gcc_parents_1, 31462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_1), 31562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 31662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 31762306a36Sopenharmony_ci }, 31862306a36Sopenharmony_ci}; 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = { 32162306a36Sopenharmony_ci .cmd_rcgr = 0x66004, 32262306a36Sopenharmony_ci .mnd_width = 8, 32362306a36Sopenharmony_ci .hid_width = 5, 32462306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 32562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 32662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 32762306a36Sopenharmony_ci .name = "gcc_gp3_clk_src", 32862306a36Sopenharmony_ci .parent_data = gcc_parents_1, 32962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_1), 33062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 33162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 33262306a36Sopenharmony_ci }, 33362306a36Sopenharmony_ci}; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = { 33662306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 33762306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 33862306a36Sopenharmony_ci { } 33962306a36Sopenharmony_ci}; 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_0_aux_clk_src = { 34262306a36Sopenharmony_ci .cmd_rcgr = 0x6b02c, 34362306a36Sopenharmony_ci .mnd_width = 16, 34462306a36Sopenharmony_ci .hid_width = 5, 34562306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 34662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src, 34762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 34862306a36Sopenharmony_ci .name = "gcc_pcie_0_aux_clk_src", 34962306a36Sopenharmony_ci .parent_data = gcc_parents_2, 35062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_2), 35162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 35262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 35362306a36Sopenharmony_ci }, 35462306a36Sopenharmony_ci}; 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_aux_clk_src = { 35762306a36Sopenharmony_ci .cmd_rcgr = 0x8d02c, 35862306a36Sopenharmony_ci .mnd_width = 16, 35962306a36Sopenharmony_ci .hid_width = 5, 36062306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 36162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src, 36262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 36362306a36Sopenharmony_ci .name = "gcc_pcie_1_aux_clk_src", 36462306a36Sopenharmony_ci .parent_data = gcc_parents_2, 36562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_2), 36662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 36762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 36862306a36Sopenharmony_ci }, 36962306a36Sopenharmony_ci}; 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = { 37262306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 37362306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 37462306a36Sopenharmony_ci { } 37562306a36Sopenharmony_ci}; 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = { 37862306a36Sopenharmony_ci .cmd_rcgr = 0x6f014, 37962306a36Sopenharmony_ci .mnd_width = 0, 38062306a36Sopenharmony_ci .hid_width = 5, 38162306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 38262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src, 38362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 38462306a36Sopenharmony_ci .name = "gcc_pcie_phy_refgen_clk_src", 38562306a36Sopenharmony_ci .parent_data = gcc_parents_0, 38662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 38762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 38862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 38962306a36Sopenharmony_ci }, 39062306a36Sopenharmony_ci}; 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = { 39362306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 39462306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 39562306a36Sopenharmony_ci F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0), 39662306a36Sopenharmony_ci { } 39762306a36Sopenharmony_ci}; 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = { 40062306a36Sopenharmony_ci .cmd_rcgr = 0x33010, 40162306a36Sopenharmony_ci .mnd_width = 0, 40262306a36Sopenharmony_ci .hid_width = 5, 40362306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 40462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pdm2_clk_src, 40562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 40662306a36Sopenharmony_ci .name = "gcc_pdm2_clk_src", 40762306a36Sopenharmony_ci .parent_data = gcc_parents_0, 40862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 40962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 41062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 41162306a36Sopenharmony_ci }, 41262306a36Sopenharmony_ci}; 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qspi_core_clk_src[] = { 41562306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 41662306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0), 41762306a36Sopenharmony_ci F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0), 41862306a36Sopenharmony_ci F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0), 41962306a36Sopenharmony_ci { } 42062306a36Sopenharmony_ci}; 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qspi_core_clk_src = { 42362306a36Sopenharmony_ci .cmd_rcgr = 0x4b008, 42462306a36Sopenharmony_ci .mnd_width = 0, 42562306a36Sopenharmony_ci .hid_width = 5, 42662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 42762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qspi_core_clk_src, 42862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 42962306a36Sopenharmony_ci .name = "gcc_qspi_core_clk_src", 43062306a36Sopenharmony_ci .parent_data = gcc_parents_0, 43162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 43262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 43362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 43462306a36Sopenharmony_ci }, 43562306a36Sopenharmony_ci}; 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = { 43862306a36Sopenharmony_ci F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625), 43962306a36Sopenharmony_ci F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625), 44062306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 44162306a36Sopenharmony_ci F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625), 44262306a36Sopenharmony_ci F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75), 44362306a36Sopenharmony_ci F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25), 44462306a36Sopenharmony_ci F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75), 44562306a36Sopenharmony_ci F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15), 44662306a36Sopenharmony_ci F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25), 44762306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0), 44862306a36Sopenharmony_ci F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375), 44962306a36Sopenharmony_ci F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75), 45062306a36Sopenharmony_ci F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625), 45162306a36Sopenharmony_ci F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0), 45262306a36Sopenharmony_ci F(128000000, P_GPLL0_OUT_MAIN, 1, 16, 75), 45362306a36Sopenharmony_ci { } 45462306a36Sopenharmony_ci}; 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = { 45762306a36Sopenharmony_ci .cmd_rcgr = 0x17148, 45862306a36Sopenharmony_ci .mnd_width = 16, 45962306a36Sopenharmony_ci .hid_width = 5, 46062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 46162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 46262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 46362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s0_clk_src", 46462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 46562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 46662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 46762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 46862306a36Sopenharmony_ci }, 46962306a36Sopenharmony_ci}; 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = { 47262306a36Sopenharmony_ci .cmd_rcgr = 0x17278, 47362306a36Sopenharmony_ci .mnd_width = 16, 47462306a36Sopenharmony_ci .hid_width = 5, 47562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 47662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 47762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 47862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s1_clk_src", 47962306a36Sopenharmony_ci .parent_data = gcc_parents_0, 48062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 48162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 48262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 48362306a36Sopenharmony_ci }, 48462306a36Sopenharmony_ci}; 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = { 48762306a36Sopenharmony_ci .cmd_rcgr = 0x173a8, 48862306a36Sopenharmony_ci .mnd_width = 16, 48962306a36Sopenharmony_ci .hid_width = 5, 49062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 49162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 49262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 49362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s2_clk_src", 49462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 49562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 49662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 49762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 49862306a36Sopenharmony_ci }, 49962306a36Sopenharmony_ci}; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = { 50262306a36Sopenharmony_ci .cmd_rcgr = 0x174d8, 50362306a36Sopenharmony_ci .mnd_width = 16, 50462306a36Sopenharmony_ci .hid_width = 5, 50562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 50662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 50762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 50862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s3_clk_src", 50962306a36Sopenharmony_ci .parent_data = gcc_parents_0, 51062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 51162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 51262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 51362306a36Sopenharmony_ci }, 51462306a36Sopenharmony_ci}; 51562306a36Sopenharmony_ci 51662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = { 51762306a36Sopenharmony_ci .cmd_rcgr = 0x17608, 51862306a36Sopenharmony_ci .mnd_width = 16, 51962306a36Sopenharmony_ci .hid_width = 5, 52062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 52162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 52262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 52362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s4_clk_src", 52462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 52562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 52662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 52762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 52862306a36Sopenharmony_ci }, 52962306a36Sopenharmony_ci}; 53062306a36Sopenharmony_ci 53162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = { 53262306a36Sopenharmony_ci .cmd_rcgr = 0x17738, 53362306a36Sopenharmony_ci .mnd_width = 16, 53462306a36Sopenharmony_ci .hid_width = 5, 53562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 53662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 53762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 53862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s5_clk_src", 53962306a36Sopenharmony_ci .parent_data = gcc_parents_0, 54062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 54162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 54262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 54362306a36Sopenharmony_ci }, 54462306a36Sopenharmony_ci}; 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = { 54762306a36Sopenharmony_ci .cmd_rcgr = 0x17868, 54862306a36Sopenharmony_ci .mnd_width = 16, 54962306a36Sopenharmony_ci .hid_width = 5, 55062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 55162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 55262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 55362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s6_clk_src", 55462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 55562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 55662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 55762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 55862306a36Sopenharmony_ci }, 55962306a36Sopenharmony_ci}; 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = { 56262306a36Sopenharmony_ci .cmd_rcgr = 0x17998, 56362306a36Sopenharmony_ci .mnd_width = 16, 56462306a36Sopenharmony_ci .hid_width = 5, 56562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 56662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 56762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 56862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s7_clk_src", 56962306a36Sopenharmony_ci .parent_data = gcc_parents_0, 57062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 57162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 57262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 57362306a36Sopenharmony_ci }, 57462306a36Sopenharmony_ci}; 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = { 57762306a36Sopenharmony_ci .cmd_rcgr = 0x18148, 57862306a36Sopenharmony_ci .mnd_width = 16, 57962306a36Sopenharmony_ci .hid_width = 5, 58062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 58162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 58262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 58362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s0_clk_src", 58462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 58562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 58662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 58762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 58862306a36Sopenharmony_ci }, 58962306a36Sopenharmony_ci}; 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = { 59262306a36Sopenharmony_ci .cmd_rcgr = 0x18278, 59362306a36Sopenharmony_ci .mnd_width = 16, 59462306a36Sopenharmony_ci .hid_width = 5, 59562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 59662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 59762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 59862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s1_clk_src", 59962306a36Sopenharmony_ci .parent_data = gcc_parents_0, 60062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 60162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 60262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 60362306a36Sopenharmony_ci }, 60462306a36Sopenharmony_ci}; 60562306a36Sopenharmony_ci 60662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = { 60762306a36Sopenharmony_ci .cmd_rcgr = 0x183a8, 60862306a36Sopenharmony_ci .mnd_width = 16, 60962306a36Sopenharmony_ci .hid_width = 5, 61062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 61162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 61262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 61362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s2_clk_src", 61462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 61562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 61662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 61762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 61862306a36Sopenharmony_ci }, 61962306a36Sopenharmony_ci}; 62062306a36Sopenharmony_ci 62162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = { 62262306a36Sopenharmony_ci .cmd_rcgr = 0x184d8, 62362306a36Sopenharmony_ci .mnd_width = 16, 62462306a36Sopenharmony_ci .hid_width = 5, 62562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 62662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 62762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 62862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s3_clk_src", 62962306a36Sopenharmony_ci .parent_data = gcc_parents_0, 63062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 63162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 63262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 63362306a36Sopenharmony_ci }, 63462306a36Sopenharmony_ci}; 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = { 63762306a36Sopenharmony_ci .cmd_rcgr = 0x18608, 63862306a36Sopenharmony_ci .mnd_width = 16, 63962306a36Sopenharmony_ci .hid_width = 5, 64062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 64162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 64262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 64362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s4_clk_src", 64462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 64562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 64662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 64762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 64862306a36Sopenharmony_ci }, 64962306a36Sopenharmony_ci}; 65062306a36Sopenharmony_ci 65162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = { 65262306a36Sopenharmony_ci .cmd_rcgr = 0x18738, 65362306a36Sopenharmony_ci .mnd_width = 16, 65462306a36Sopenharmony_ci .hid_width = 5, 65562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 65662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 65762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 65862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s5_clk_src", 65962306a36Sopenharmony_ci .parent_data = gcc_parents_0, 66062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 66162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 66262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 66362306a36Sopenharmony_ci }, 66462306a36Sopenharmony_ci}; 66562306a36Sopenharmony_ci 66662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = { 66762306a36Sopenharmony_ci .cmd_rcgr = 0x1e148, 66862306a36Sopenharmony_ci .mnd_width = 16, 66962306a36Sopenharmony_ci .hid_width = 5, 67062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 67162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 67262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 67362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s0_clk_src", 67462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 67562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 67662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 67762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 67862306a36Sopenharmony_ci }, 67962306a36Sopenharmony_ci}; 68062306a36Sopenharmony_ci 68162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = { 68262306a36Sopenharmony_ci .cmd_rcgr = 0x1e278, 68362306a36Sopenharmony_ci .mnd_width = 16, 68462306a36Sopenharmony_ci .hid_width = 5, 68562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 68662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 68762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 68862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s1_clk_src", 68962306a36Sopenharmony_ci .parent_data = gcc_parents_0, 69062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 69162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 69262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 69362306a36Sopenharmony_ci }, 69462306a36Sopenharmony_ci}; 69562306a36Sopenharmony_ci 69662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = { 69762306a36Sopenharmony_ci .cmd_rcgr = 0x1e3a8, 69862306a36Sopenharmony_ci .mnd_width = 16, 69962306a36Sopenharmony_ci .hid_width = 5, 70062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 70162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 70262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 70362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s2_clk_src", 70462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 70562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 70662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 70762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 70862306a36Sopenharmony_ci }, 70962306a36Sopenharmony_ci}; 71062306a36Sopenharmony_ci 71162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = { 71262306a36Sopenharmony_ci .cmd_rcgr = 0x1e4d8, 71362306a36Sopenharmony_ci .mnd_width = 16, 71462306a36Sopenharmony_ci .hid_width = 5, 71562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 71662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 71762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 71862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s3_clk_src", 71962306a36Sopenharmony_ci .parent_data = gcc_parents_0, 72062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 72162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 72262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 72362306a36Sopenharmony_ci }, 72462306a36Sopenharmony_ci}; 72562306a36Sopenharmony_ci 72662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = { 72762306a36Sopenharmony_ci .cmd_rcgr = 0x1e608, 72862306a36Sopenharmony_ci .mnd_width = 16, 72962306a36Sopenharmony_ci .hid_width = 5, 73062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 73162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 73262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 73362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s4_clk_src", 73462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 73562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 73662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 73762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 73862306a36Sopenharmony_ci }, 73962306a36Sopenharmony_ci}; 74062306a36Sopenharmony_ci 74162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = { 74262306a36Sopenharmony_ci .cmd_rcgr = 0x1e738, 74362306a36Sopenharmony_ci .mnd_width = 16, 74462306a36Sopenharmony_ci .hid_width = 5, 74562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 74662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 74762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 74862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s5_clk_src", 74962306a36Sopenharmony_ci .parent_data = gcc_parents_0, 75062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 75162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 75262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 75362306a36Sopenharmony_ci }, 75462306a36Sopenharmony_ci}; 75562306a36Sopenharmony_ci 75662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = { 75762306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 75862306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 75962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 76062306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2), 76162306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0), 76262306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 76362306a36Sopenharmony_ci F(202000000, P_GPLL9_OUT_MAIN, 4, 0, 0), 76462306a36Sopenharmony_ci { } 76562306a36Sopenharmony_ci}; 76662306a36Sopenharmony_ci 76762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc2_apps_clk_src = { 76862306a36Sopenharmony_ci .cmd_rcgr = 0x1400c, 76962306a36Sopenharmony_ci .mnd_width = 8, 77062306a36Sopenharmony_ci .hid_width = 5, 77162306a36Sopenharmony_ci .parent_map = gcc_parent_map_6, 77262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src, 77362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 77462306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk_src", 77562306a36Sopenharmony_ci .parent_data = gcc_parents_6, 77662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_6), 77762306a36Sopenharmony_ci .flags = CLK_OPS_PARENT_ENABLE, 77862306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 77962306a36Sopenharmony_ci }, 78062306a36Sopenharmony_ci}; 78162306a36Sopenharmony_ci 78262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = { 78362306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 78462306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 78562306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 78662306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2), 78762306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0), 78862306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 78962306a36Sopenharmony_ci { } 79062306a36Sopenharmony_ci}; 79162306a36Sopenharmony_ci 79262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc4_apps_clk_src = { 79362306a36Sopenharmony_ci .cmd_rcgr = 0x1600c, 79462306a36Sopenharmony_ci .mnd_width = 8, 79562306a36Sopenharmony_ci .hid_width = 5, 79662306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 79762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src, 79862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 79962306a36Sopenharmony_ci .name = "gcc_sdcc4_apps_clk_src", 80062306a36Sopenharmony_ci .parent_data = gcc_parents_3, 80162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_3), 80262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 80362306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 80462306a36Sopenharmony_ci }, 80562306a36Sopenharmony_ci}; 80662306a36Sopenharmony_ci 80762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = { 80862306a36Sopenharmony_ci F(105495, P_BI_TCXO, 2, 1, 91), 80962306a36Sopenharmony_ci { } 81062306a36Sopenharmony_ci}; 81162306a36Sopenharmony_ci 81262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_tsif_ref_clk_src = { 81362306a36Sopenharmony_ci .cmd_rcgr = 0x36010, 81462306a36Sopenharmony_ci .mnd_width = 8, 81562306a36Sopenharmony_ci .hid_width = 5, 81662306a36Sopenharmony_ci .parent_map = gcc_parent_map_7, 81762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_tsif_ref_clk_src, 81862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 81962306a36Sopenharmony_ci .name = "gcc_tsif_ref_clk_src", 82062306a36Sopenharmony_ci .parent_data = gcc_parents_7, 82162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_7), 82262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 82362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 82462306a36Sopenharmony_ci }, 82562306a36Sopenharmony_ci}; 82662306a36Sopenharmony_ci 82762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = { 82862306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 82962306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 83062306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 83162306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 83262306a36Sopenharmony_ci F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0), 83362306a36Sopenharmony_ci { } 83462306a36Sopenharmony_ci}; 83562306a36Sopenharmony_ci 83662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_axi_clk_src = { 83762306a36Sopenharmony_ci .cmd_rcgr = 0x75020, 83862306a36Sopenharmony_ci .mnd_width = 8, 83962306a36Sopenharmony_ci .hid_width = 5, 84062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 84162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src, 84262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 84362306a36Sopenharmony_ci .name = "gcc_ufs_card_axi_clk_src", 84462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 84562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 84662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 84762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 84862306a36Sopenharmony_ci }, 84962306a36Sopenharmony_ci}; 85062306a36Sopenharmony_ci 85162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = { 85262306a36Sopenharmony_ci F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0), 85362306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0), 85462306a36Sopenharmony_ci F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0), 85562306a36Sopenharmony_ci F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0), 85662306a36Sopenharmony_ci { } 85762306a36Sopenharmony_ci}; 85862306a36Sopenharmony_ci 85962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = { 86062306a36Sopenharmony_ci .cmd_rcgr = 0x75060, 86162306a36Sopenharmony_ci .mnd_width = 0, 86262306a36Sopenharmony_ci .hid_width = 5, 86362306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 86462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src, 86562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 86662306a36Sopenharmony_ci .name = "gcc_ufs_card_ice_core_clk_src", 86762306a36Sopenharmony_ci .parent_data = gcc_parents_0, 86862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 86962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 87062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 87162306a36Sopenharmony_ci }, 87262306a36Sopenharmony_ci}; 87362306a36Sopenharmony_ci 87462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_phy_aux_clk_src[] = { 87562306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 87662306a36Sopenharmony_ci { } 87762306a36Sopenharmony_ci}; 87862306a36Sopenharmony_ci 87962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = { 88062306a36Sopenharmony_ci .cmd_rcgr = 0x75094, 88162306a36Sopenharmony_ci .mnd_width = 0, 88262306a36Sopenharmony_ci .hid_width = 5, 88362306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 88462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src, 88562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 88662306a36Sopenharmony_ci .name = "gcc_ufs_card_phy_aux_clk_src", 88762306a36Sopenharmony_ci .parent_data = gcc_parents_4, 88862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_4), 88962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 89062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 89162306a36Sopenharmony_ci }, 89262306a36Sopenharmony_ci}; 89362306a36Sopenharmony_ci 89462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = { 89562306a36Sopenharmony_ci F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0), 89662306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0), 89762306a36Sopenharmony_ci F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0), 89862306a36Sopenharmony_ci { } 89962306a36Sopenharmony_ci}; 90062306a36Sopenharmony_ci 90162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = { 90262306a36Sopenharmony_ci .cmd_rcgr = 0x75078, 90362306a36Sopenharmony_ci .mnd_width = 0, 90462306a36Sopenharmony_ci .hid_width = 5, 90562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 90662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src, 90762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 90862306a36Sopenharmony_ci .name = "gcc_ufs_card_unipro_core_clk_src", 90962306a36Sopenharmony_ci .parent_data = gcc_parents_0, 91062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 91162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 91262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 91362306a36Sopenharmony_ci }, 91462306a36Sopenharmony_ci}; 91562306a36Sopenharmony_ci 91662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = { 91762306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 91862306a36Sopenharmony_ci F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0), 91962306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0), 92062306a36Sopenharmony_ci F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0), 92162306a36Sopenharmony_ci F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0), 92262306a36Sopenharmony_ci { } 92362306a36Sopenharmony_ci}; 92462306a36Sopenharmony_ci 92562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_axi_clk_src = { 92662306a36Sopenharmony_ci .cmd_rcgr = 0x77020, 92762306a36Sopenharmony_ci .mnd_width = 8, 92862306a36Sopenharmony_ci .hid_width = 5, 92962306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 93062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src, 93162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 93262306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_clk_src", 93362306a36Sopenharmony_ci .parent_data = gcc_parents_0, 93462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 93562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 93662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 93762306a36Sopenharmony_ci }, 93862306a36Sopenharmony_ci}; 93962306a36Sopenharmony_ci 94062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = { 94162306a36Sopenharmony_ci .cmd_rcgr = 0x77060, 94262306a36Sopenharmony_ci .mnd_width = 0, 94362306a36Sopenharmony_ci .hid_width = 5, 94462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 94562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src, 94662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 94762306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_clk_src", 94862306a36Sopenharmony_ci .parent_data = gcc_parents_0, 94962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 95062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 95162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 95262306a36Sopenharmony_ci }, 95362306a36Sopenharmony_ci}; 95462306a36Sopenharmony_ci 95562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = { 95662306a36Sopenharmony_ci .cmd_rcgr = 0x77094, 95762306a36Sopenharmony_ci .mnd_width = 0, 95862306a36Sopenharmony_ci .hid_width = 5, 95962306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 96062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src, 96162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 96262306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_clk_src", 96362306a36Sopenharmony_ci .parent_data = gcc_parents_4, 96462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_4), 96562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 96662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 96762306a36Sopenharmony_ci }, 96862306a36Sopenharmony_ci}; 96962306a36Sopenharmony_ci 97062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = { 97162306a36Sopenharmony_ci .cmd_rcgr = 0x77078, 97262306a36Sopenharmony_ci .mnd_width = 0, 97362306a36Sopenharmony_ci .hid_width = 5, 97462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 97562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src, 97662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 97762306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_clk_src", 97862306a36Sopenharmony_ci .parent_data = gcc_parents_0, 97962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 98062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 98162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 98262306a36Sopenharmony_ci }, 98362306a36Sopenharmony_ci}; 98462306a36Sopenharmony_ci 98562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = { 98662306a36Sopenharmony_ci F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0), 98762306a36Sopenharmony_ci F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0), 98862306a36Sopenharmony_ci F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0), 98962306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 99062306a36Sopenharmony_ci F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0), 99162306a36Sopenharmony_ci { } 99262306a36Sopenharmony_ci}; 99362306a36Sopenharmony_ci 99462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_master_clk_src = { 99562306a36Sopenharmony_ci .cmd_rcgr = 0xf01c, 99662306a36Sopenharmony_ci .mnd_width = 8, 99762306a36Sopenharmony_ci .hid_width = 5, 99862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 99962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src, 100062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 100162306a36Sopenharmony_ci .name = "gcc_usb30_prim_master_clk_src", 100262306a36Sopenharmony_ci .parent_data = gcc_parents_0, 100362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 100462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 100562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 100662306a36Sopenharmony_ci }, 100762306a36Sopenharmony_ci}; 100862306a36Sopenharmony_ci 100962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = { 101062306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 101162306a36Sopenharmony_ci F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0), 101262306a36Sopenharmony_ci F(60000000, P_GPLL0_OUT_EVEN, 5, 0, 0), 101362306a36Sopenharmony_ci { } 101462306a36Sopenharmony_ci}; 101562306a36Sopenharmony_ci 101662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = { 101762306a36Sopenharmony_ci .cmd_rcgr = 0xf034, 101862306a36Sopenharmony_ci .mnd_width = 0, 101962306a36Sopenharmony_ci .hid_width = 5, 102062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 102162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src, 102262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 102362306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_clk_src", 102462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 102562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 102662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 102762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 102862306a36Sopenharmony_ci }, 102962306a36Sopenharmony_ci}; 103062306a36Sopenharmony_ci 103162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_sec_master_clk_src = { 103262306a36Sopenharmony_ci .cmd_rcgr = 0x1001c, 103362306a36Sopenharmony_ci .mnd_width = 8, 103462306a36Sopenharmony_ci .hid_width = 5, 103562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 103662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src, 103762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 103862306a36Sopenharmony_ci .name = "gcc_usb30_sec_master_clk_src", 103962306a36Sopenharmony_ci .parent_data = gcc_parents_0, 104062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 104162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 104262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 104362306a36Sopenharmony_ci }, 104462306a36Sopenharmony_ci}; 104562306a36Sopenharmony_ci 104662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = { 104762306a36Sopenharmony_ci .cmd_rcgr = 0x10034, 104862306a36Sopenharmony_ci .mnd_width = 0, 104962306a36Sopenharmony_ci .hid_width = 5, 105062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 105162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src, 105262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 105362306a36Sopenharmony_ci .name = "gcc_usb30_sec_mock_utmi_clk_src", 105462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 105562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 105662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 105762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 105862306a36Sopenharmony_ci }, 105962306a36Sopenharmony_ci}; 106062306a36Sopenharmony_ci 106162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = { 106262306a36Sopenharmony_ci .cmd_rcgr = 0xf060, 106362306a36Sopenharmony_ci .mnd_width = 0, 106462306a36Sopenharmony_ci .hid_width = 5, 106562306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 106662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src, 106762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 106862306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_aux_clk_src", 106962306a36Sopenharmony_ci .parent_data = gcc_parents_2, 107062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_2), 107162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 107262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 107362306a36Sopenharmony_ci }, 107462306a36Sopenharmony_ci}; 107562306a36Sopenharmony_ci 107662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = { 107762306a36Sopenharmony_ci .cmd_rcgr = 0x10060, 107862306a36Sopenharmony_ci .mnd_width = 0, 107962306a36Sopenharmony_ci .hid_width = 5, 108062306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 108162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src, 108262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 108362306a36Sopenharmony_ci .name = "gcc_usb3_sec_phy_aux_clk_src", 108462306a36Sopenharmony_ci .parent_data = gcc_parents_2, 108562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_2), 108662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 108762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 108862306a36Sopenharmony_ci }, 108962306a36Sopenharmony_ci}; 109062306a36Sopenharmony_ci 109162306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_pcie_tbu_clk = { 109262306a36Sopenharmony_ci .halt_reg = 0x90018, 109362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 109462306a36Sopenharmony_ci .clkr = { 109562306a36Sopenharmony_ci .enable_reg = 0x90018, 109662306a36Sopenharmony_ci .enable_mask = BIT(0), 109762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 109862306a36Sopenharmony_ci .name = "gcc_aggre_noc_pcie_tbu_clk", 109962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 110062306a36Sopenharmony_ci }, 110162306a36Sopenharmony_ci }, 110262306a36Sopenharmony_ci}; 110362306a36Sopenharmony_ci 110462306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_card_axi_clk = { 110562306a36Sopenharmony_ci .halt_reg = 0x750c0, 110662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 110762306a36Sopenharmony_ci .hwcg_reg = 0x750c0, 110862306a36Sopenharmony_ci .hwcg_bit = 1, 110962306a36Sopenharmony_ci .clkr = { 111062306a36Sopenharmony_ci .enable_reg = 0x750c0, 111162306a36Sopenharmony_ci .enable_mask = BIT(0), 111262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 111362306a36Sopenharmony_ci .name = "gcc_aggre_ufs_card_axi_clk", 111462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 111562306a36Sopenharmony_ci &gcc_ufs_card_axi_clk_src.clkr.hw }, 111662306a36Sopenharmony_ci .num_parents = 1, 111762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 111862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 111962306a36Sopenharmony_ci }, 112062306a36Sopenharmony_ci }, 112162306a36Sopenharmony_ci}; 112262306a36Sopenharmony_ci 112362306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_card_axi_hw_ctl_clk = { 112462306a36Sopenharmony_ci .halt_reg = 0x750c0, 112562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 112662306a36Sopenharmony_ci .hwcg_reg = 0x750c0, 112762306a36Sopenharmony_ci .hwcg_bit = 1, 112862306a36Sopenharmony_ci .clkr = { 112962306a36Sopenharmony_ci .enable_reg = 0x750c0, 113062306a36Sopenharmony_ci .enable_mask = BIT(1), 113162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 113262306a36Sopenharmony_ci .name = "gcc_aggre_ufs_card_axi_hw_ctl_clk", 113362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 113462306a36Sopenharmony_ci &gcc_aggre_ufs_card_axi_clk.clkr.hw }, 113562306a36Sopenharmony_ci .num_parents = 1, 113662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 113762306a36Sopenharmony_ci .ops = &clk_branch_simple_ops, 113862306a36Sopenharmony_ci }, 113962306a36Sopenharmony_ci }, 114062306a36Sopenharmony_ci}; 114162306a36Sopenharmony_ci 114262306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_clk = { 114362306a36Sopenharmony_ci .halt_reg = 0x770c0, 114462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 114562306a36Sopenharmony_ci .hwcg_reg = 0x770c0, 114662306a36Sopenharmony_ci .hwcg_bit = 1, 114762306a36Sopenharmony_ci .clkr = { 114862306a36Sopenharmony_ci .enable_reg = 0x770c0, 114962306a36Sopenharmony_ci .enable_mask = BIT(0), 115062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 115162306a36Sopenharmony_ci .name = "gcc_aggre_ufs_phy_axi_clk", 115262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 115362306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw }, 115462306a36Sopenharmony_ci .num_parents = 1, 115562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 115662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 115762306a36Sopenharmony_ci }, 115862306a36Sopenharmony_ci }, 115962306a36Sopenharmony_ci}; 116062306a36Sopenharmony_ci 116162306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = { 116262306a36Sopenharmony_ci .halt_reg = 0x770c0, 116362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 116462306a36Sopenharmony_ci .hwcg_reg = 0x770c0, 116562306a36Sopenharmony_ci .hwcg_bit = 1, 116662306a36Sopenharmony_ci .clkr = { 116762306a36Sopenharmony_ci .enable_reg = 0x770c0, 116862306a36Sopenharmony_ci .enable_mask = BIT(1), 116962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 117062306a36Sopenharmony_ci .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk", 117162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 117262306a36Sopenharmony_ci &gcc_aggre_ufs_phy_axi_clk.clkr.hw }, 117362306a36Sopenharmony_ci .num_parents = 1, 117462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 117562306a36Sopenharmony_ci .ops = &clk_branch_simple_ops, 117662306a36Sopenharmony_ci }, 117762306a36Sopenharmony_ci }, 117862306a36Sopenharmony_ci}; 117962306a36Sopenharmony_ci 118062306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_prim_axi_clk = { 118162306a36Sopenharmony_ci .halt_reg = 0xf07c, 118262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 118362306a36Sopenharmony_ci .clkr = { 118462306a36Sopenharmony_ci .enable_reg = 0xf07c, 118562306a36Sopenharmony_ci .enable_mask = BIT(0), 118662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 118762306a36Sopenharmony_ci .name = "gcc_aggre_usb3_prim_axi_clk", 118862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 118962306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw }, 119062306a36Sopenharmony_ci .num_parents = 1, 119162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 119262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 119362306a36Sopenharmony_ci }, 119462306a36Sopenharmony_ci }, 119562306a36Sopenharmony_ci}; 119662306a36Sopenharmony_ci 119762306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_sec_axi_clk = { 119862306a36Sopenharmony_ci .halt_reg = 0x1007c, 119962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 120062306a36Sopenharmony_ci .clkr = { 120162306a36Sopenharmony_ci .enable_reg = 0x1007c, 120262306a36Sopenharmony_ci .enable_mask = BIT(0), 120362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 120462306a36Sopenharmony_ci .name = "gcc_aggre_usb3_sec_axi_clk", 120562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 120662306a36Sopenharmony_ci &gcc_usb30_sec_master_clk_src.clkr.hw }, 120762306a36Sopenharmony_ci .num_parents = 1, 120862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 120962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 121062306a36Sopenharmony_ci }, 121162306a36Sopenharmony_ci }, 121262306a36Sopenharmony_ci}; 121362306a36Sopenharmony_ci 121462306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = { 121562306a36Sopenharmony_ci .halt_reg = 0x38004, 121662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 121762306a36Sopenharmony_ci .hwcg_reg = 0x38004, 121862306a36Sopenharmony_ci .hwcg_bit = 1, 121962306a36Sopenharmony_ci .clkr = { 122062306a36Sopenharmony_ci .enable_reg = 0x52004, 122162306a36Sopenharmony_ci .enable_mask = BIT(10), 122262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 122362306a36Sopenharmony_ci .name = "gcc_boot_rom_ahb_clk", 122462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 122562306a36Sopenharmony_ci }, 122662306a36Sopenharmony_ci }, 122762306a36Sopenharmony_ci}; 122862306a36Sopenharmony_ci 122962306a36Sopenharmony_ci/* 123062306a36Sopenharmony_ci * Clock ON depends on external parent 'config noc', so cant poll 123162306a36Sopenharmony_ci * delay and also mark as crtitical for camss boot 123262306a36Sopenharmony_ci */ 123362306a36Sopenharmony_cistatic struct clk_branch gcc_camera_ahb_clk = { 123462306a36Sopenharmony_ci .halt_reg = 0xb008, 123562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 123662306a36Sopenharmony_ci .hwcg_reg = 0xb008, 123762306a36Sopenharmony_ci .hwcg_bit = 1, 123862306a36Sopenharmony_ci .clkr = { 123962306a36Sopenharmony_ci .enable_reg = 0xb008, 124062306a36Sopenharmony_ci .enable_mask = BIT(0), 124162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 124262306a36Sopenharmony_ci .name = "gcc_camera_ahb_clk", 124362306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 124462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 124562306a36Sopenharmony_ci }, 124662306a36Sopenharmony_ci }, 124762306a36Sopenharmony_ci}; 124862306a36Sopenharmony_ci 124962306a36Sopenharmony_cistatic struct clk_branch gcc_camera_hf_axi_clk = { 125062306a36Sopenharmony_ci .halt_reg = 0xb030, 125162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 125262306a36Sopenharmony_ci .clkr = { 125362306a36Sopenharmony_ci .enable_reg = 0xb030, 125462306a36Sopenharmony_ci .enable_mask = BIT(0), 125562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 125662306a36Sopenharmony_ci .name = "gcc_camera_hf_axi_clk", 125762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 125862306a36Sopenharmony_ci }, 125962306a36Sopenharmony_ci }, 126062306a36Sopenharmony_ci}; 126162306a36Sopenharmony_ci 126262306a36Sopenharmony_cistatic struct clk_branch gcc_camera_sf_axi_clk = { 126362306a36Sopenharmony_ci .halt_reg = 0xb034, 126462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 126562306a36Sopenharmony_ci .clkr = { 126662306a36Sopenharmony_ci .enable_reg = 0xb034, 126762306a36Sopenharmony_ci .enable_mask = BIT(0), 126862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 126962306a36Sopenharmony_ci .name = "gcc_camera_sf_axi_clk", 127062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 127162306a36Sopenharmony_ci }, 127262306a36Sopenharmony_ci }, 127362306a36Sopenharmony_ci}; 127462306a36Sopenharmony_ci 127562306a36Sopenharmony_ci/* XO critical input to camss, so no need to poll */ 127662306a36Sopenharmony_cistatic struct clk_branch gcc_camera_xo_clk = { 127762306a36Sopenharmony_ci .halt_reg = 0xb044, 127862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 127962306a36Sopenharmony_ci .clkr = { 128062306a36Sopenharmony_ci .enable_reg = 0xb044, 128162306a36Sopenharmony_ci .enable_mask = BIT(0), 128262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 128362306a36Sopenharmony_ci .name = "gcc_camera_xo_clk", 128462306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 128562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 128662306a36Sopenharmony_ci }, 128762306a36Sopenharmony_ci }, 128862306a36Sopenharmony_ci}; 128962306a36Sopenharmony_ci 129062306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = { 129162306a36Sopenharmony_ci .halt_reg = 0xf078, 129262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 129362306a36Sopenharmony_ci .clkr = { 129462306a36Sopenharmony_ci .enable_reg = 0xf078, 129562306a36Sopenharmony_ci .enable_mask = BIT(0), 129662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 129762306a36Sopenharmony_ci .name = "gcc_cfg_noc_usb3_prim_axi_clk", 129862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 129962306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw }, 130062306a36Sopenharmony_ci .num_parents = 1, 130162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 130262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 130362306a36Sopenharmony_ci }, 130462306a36Sopenharmony_ci }, 130562306a36Sopenharmony_ci}; 130662306a36Sopenharmony_ci 130762306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = { 130862306a36Sopenharmony_ci .halt_reg = 0x10078, 130962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 131062306a36Sopenharmony_ci .clkr = { 131162306a36Sopenharmony_ci .enable_reg = 0x10078, 131262306a36Sopenharmony_ci .enable_mask = BIT(0), 131362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 131462306a36Sopenharmony_ci .name = "gcc_cfg_noc_usb3_sec_axi_clk", 131562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 131662306a36Sopenharmony_ci &gcc_usb30_sec_master_clk_src.clkr.hw }, 131762306a36Sopenharmony_ci .num_parents = 1, 131862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 131962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 132062306a36Sopenharmony_ci }, 132162306a36Sopenharmony_ci }, 132262306a36Sopenharmony_ci}; 132362306a36Sopenharmony_ci 132462306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_ahb_clk = { 132562306a36Sopenharmony_ci .halt_reg = 0x48000, 132662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 132762306a36Sopenharmony_ci .clkr = { 132862306a36Sopenharmony_ci .enable_reg = 0x52004, 132962306a36Sopenharmony_ci .enable_mask = BIT(21), 133062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 133162306a36Sopenharmony_ci .name = "gcc_cpuss_ahb_clk", 133262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 133362306a36Sopenharmony_ci &gcc_cpuss_ahb_clk_src.clkr.hw }, 133462306a36Sopenharmony_ci .num_parents = 1, 133562306a36Sopenharmony_ci /* required for cpuss */ 133662306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT, 133762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 133862306a36Sopenharmony_ci }, 133962306a36Sopenharmony_ci }, 134062306a36Sopenharmony_ci}; 134162306a36Sopenharmony_ci 134262306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_dvm_bus_clk = { 134362306a36Sopenharmony_ci .halt_reg = 0x48190, 134462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 134562306a36Sopenharmony_ci .clkr = { 134662306a36Sopenharmony_ci .enable_reg = 0x48190, 134762306a36Sopenharmony_ci .enable_mask = BIT(0), 134862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 134962306a36Sopenharmony_ci .name = "gcc_cpuss_dvm_bus_clk", 135062306a36Sopenharmony_ci /* required for cpuss */ 135162306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 135262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 135362306a36Sopenharmony_ci }, 135462306a36Sopenharmony_ci }, 135562306a36Sopenharmony_ci}; 135662306a36Sopenharmony_ci 135762306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_gnoc_clk = { 135862306a36Sopenharmony_ci .halt_reg = 0x48004, 135962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 136062306a36Sopenharmony_ci .hwcg_reg = 0x48004, 136162306a36Sopenharmony_ci .hwcg_bit = 1, 136262306a36Sopenharmony_ci .clkr = { 136362306a36Sopenharmony_ci .enable_reg = 0x52004, 136462306a36Sopenharmony_ci .enable_mask = BIT(22), 136562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 136662306a36Sopenharmony_ci .name = "gcc_cpuss_gnoc_clk", 136762306a36Sopenharmony_ci /* required for cpuss */ 136862306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 136962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 137062306a36Sopenharmony_ci }, 137162306a36Sopenharmony_ci }, 137262306a36Sopenharmony_ci}; 137362306a36Sopenharmony_ci 137462306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_rbcpr_clk = { 137562306a36Sopenharmony_ci .halt_reg = 0x48008, 137662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 137762306a36Sopenharmony_ci .clkr = { 137862306a36Sopenharmony_ci .enable_reg = 0x48008, 137962306a36Sopenharmony_ci .enable_mask = BIT(0), 138062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 138162306a36Sopenharmony_ci .name = "gcc_cpuss_rbcpr_clk", 138262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 138362306a36Sopenharmony_ci }, 138462306a36Sopenharmony_ci }, 138562306a36Sopenharmony_ci}; 138662306a36Sopenharmony_ci 138762306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_gpu_axi_clk = { 138862306a36Sopenharmony_ci .halt_reg = 0x71154, 138962306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 139062306a36Sopenharmony_ci .clkr = { 139162306a36Sopenharmony_ci .enable_reg = 0x71154, 139262306a36Sopenharmony_ci .enable_mask = BIT(0), 139362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 139462306a36Sopenharmony_ci .name = "gcc_ddrss_gpu_axi_clk", 139562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 139662306a36Sopenharmony_ci }, 139762306a36Sopenharmony_ci }, 139862306a36Sopenharmony_ci}; 139962306a36Sopenharmony_ci 140062306a36Sopenharmony_ci/* 140162306a36Sopenharmony_ci * Clock ON depends on external parent 'config noc', so cant poll 140262306a36Sopenharmony_ci * delay and also mark as crtitical for disp boot 140362306a36Sopenharmony_ci */ 140462306a36Sopenharmony_cistatic struct clk_branch gcc_disp_ahb_clk = { 140562306a36Sopenharmony_ci .halt_reg = 0xb00c, 140662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 140762306a36Sopenharmony_ci .hwcg_reg = 0xb00c, 140862306a36Sopenharmony_ci .hwcg_bit = 1, 140962306a36Sopenharmony_ci .clkr = { 141062306a36Sopenharmony_ci .enable_reg = 0xb00c, 141162306a36Sopenharmony_ci .enable_mask = BIT(0), 141262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 141362306a36Sopenharmony_ci .name = "gcc_disp_ahb_clk", 141462306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 141562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 141662306a36Sopenharmony_ci }, 141762306a36Sopenharmony_ci }, 141862306a36Sopenharmony_ci}; 141962306a36Sopenharmony_ci 142062306a36Sopenharmony_cistatic struct clk_branch gcc_disp_hf_axi_clk = { 142162306a36Sopenharmony_ci .halt_reg = 0xb038, 142262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 142362306a36Sopenharmony_ci .clkr = { 142462306a36Sopenharmony_ci .enable_reg = 0xb038, 142562306a36Sopenharmony_ci .enable_mask = BIT(0), 142662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 142762306a36Sopenharmony_ci .name = "gcc_disp_hf_axi_clk", 142862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 142962306a36Sopenharmony_ci }, 143062306a36Sopenharmony_ci }, 143162306a36Sopenharmony_ci}; 143262306a36Sopenharmony_ci 143362306a36Sopenharmony_cistatic struct clk_branch gcc_disp_sf_axi_clk = { 143462306a36Sopenharmony_ci .halt_reg = 0xb03c, 143562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 143662306a36Sopenharmony_ci .clkr = { 143762306a36Sopenharmony_ci .enable_reg = 0xb03c, 143862306a36Sopenharmony_ci .enable_mask = BIT(0), 143962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 144062306a36Sopenharmony_ci .name = "gcc_disp_sf_axi_clk", 144162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 144262306a36Sopenharmony_ci }, 144362306a36Sopenharmony_ci }, 144462306a36Sopenharmony_ci}; 144562306a36Sopenharmony_ci 144662306a36Sopenharmony_ci/* XO critical input to disp, so no need to poll */ 144762306a36Sopenharmony_cistatic struct clk_branch gcc_disp_xo_clk = { 144862306a36Sopenharmony_ci .halt_reg = 0xb048, 144962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 145062306a36Sopenharmony_ci .clkr = { 145162306a36Sopenharmony_ci .enable_reg = 0xb048, 145262306a36Sopenharmony_ci .enable_mask = BIT(0), 145362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 145462306a36Sopenharmony_ci .name = "gcc_disp_xo_clk", 145562306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 145662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 145762306a36Sopenharmony_ci }, 145862306a36Sopenharmony_ci }, 145962306a36Sopenharmony_ci}; 146062306a36Sopenharmony_ci 146162306a36Sopenharmony_cistatic struct clk_branch gcc_emac_axi_clk = { 146262306a36Sopenharmony_ci .halt_reg = 0x6010, 146362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 146462306a36Sopenharmony_ci .clkr = { 146562306a36Sopenharmony_ci .enable_reg = 0x6010, 146662306a36Sopenharmony_ci .enable_mask = BIT(0), 146762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 146862306a36Sopenharmony_ci .name = "gcc_emac_axi_clk", 146962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 147062306a36Sopenharmony_ci }, 147162306a36Sopenharmony_ci }, 147262306a36Sopenharmony_ci}; 147362306a36Sopenharmony_ci 147462306a36Sopenharmony_cistatic struct clk_branch gcc_emac_ptp_clk = { 147562306a36Sopenharmony_ci .halt_reg = 0x6034, 147662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 147762306a36Sopenharmony_ci .clkr = { 147862306a36Sopenharmony_ci .enable_reg = 0x6034, 147962306a36Sopenharmony_ci .enable_mask = BIT(0), 148062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 148162306a36Sopenharmony_ci .name = "gcc_emac_ptp_clk", 148262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 148362306a36Sopenharmony_ci &gcc_emac_ptp_clk_src.clkr.hw }, 148462306a36Sopenharmony_ci .num_parents = 1, 148562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 148662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 148762306a36Sopenharmony_ci }, 148862306a36Sopenharmony_ci }, 148962306a36Sopenharmony_ci}; 149062306a36Sopenharmony_ci 149162306a36Sopenharmony_cistatic struct clk_branch gcc_emac_rgmii_clk = { 149262306a36Sopenharmony_ci .halt_reg = 0x6018, 149362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 149462306a36Sopenharmony_ci .clkr = { 149562306a36Sopenharmony_ci .enable_reg = 0x6018, 149662306a36Sopenharmony_ci .enable_mask = BIT(0), 149762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 149862306a36Sopenharmony_ci .name = "gcc_emac_rgmii_clk", 149962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 150062306a36Sopenharmony_ci &gcc_emac_rgmii_clk_src.clkr.hw }, 150162306a36Sopenharmony_ci .num_parents = 1, 150262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 150362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 150462306a36Sopenharmony_ci }, 150562306a36Sopenharmony_ci }, 150662306a36Sopenharmony_ci}; 150762306a36Sopenharmony_ci 150862306a36Sopenharmony_cistatic struct clk_branch gcc_emac_slv_ahb_clk = { 150962306a36Sopenharmony_ci .halt_reg = 0x6014, 151062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 151162306a36Sopenharmony_ci .hwcg_reg = 0x6014, 151262306a36Sopenharmony_ci .hwcg_bit = 1, 151362306a36Sopenharmony_ci .clkr = { 151462306a36Sopenharmony_ci .enable_reg = 0x6014, 151562306a36Sopenharmony_ci .enable_mask = BIT(0), 151662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 151762306a36Sopenharmony_ci .name = "gcc_emac_slv_ahb_clk", 151862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 151962306a36Sopenharmony_ci }, 152062306a36Sopenharmony_ci }, 152162306a36Sopenharmony_ci}; 152262306a36Sopenharmony_ci 152362306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = { 152462306a36Sopenharmony_ci .halt_reg = 0x64000, 152562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 152662306a36Sopenharmony_ci .clkr = { 152762306a36Sopenharmony_ci .enable_reg = 0x64000, 152862306a36Sopenharmony_ci .enable_mask = BIT(0), 152962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 153062306a36Sopenharmony_ci .name = "gcc_gp1_clk", 153162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 153262306a36Sopenharmony_ci &gcc_gp1_clk_src.clkr.hw }, 153362306a36Sopenharmony_ci .num_parents = 1, 153462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 153562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 153662306a36Sopenharmony_ci }, 153762306a36Sopenharmony_ci }, 153862306a36Sopenharmony_ci}; 153962306a36Sopenharmony_ci 154062306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = { 154162306a36Sopenharmony_ci .halt_reg = 0x65000, 154262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 154362306a36Sopenharmony_ci .clkr = { 154462306a36Sopenharmony_ci .enable_reg = 0x65000, 154562306a36Sopenharmony_ci .enable_mask = BIT(0), 154662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 154762306a36Sopenharmony_ci .name = "gcc_gp2_clk", 154862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 154962306a36Sopenharmony_ci &gcc_gp2_clk_src.clkr.hw }, 155062306a36Sopenharmony_ci .num_parents = 1, 155162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 155262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 155362306a36Sopenharmony_ci }, 155462306a36Sopenharmony_ci }, 155562306a36Sopenharmony_ci}; 155662306a36Sopenharmony_ci 155762306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = { 155862306a36Sopenharmony_ci .halt_reg = 0x66000, 155962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 156062306a36Sopenharmony_ci .clkr = { 156162306a36Sopenharmony_ci .enable_reg = 0x66000, 156262306a36Sopenharmony_ci .enable_mask = BIT(0), 156362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 156462306a36Sopenharmony_ci .name = "gcc_gp3_clk", 156562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 156662306a36Sopenharmony_ci &gcc_gp3_clk_src.clkr.hw }, 156762306a36Sopenharmony_ci .num_parents = 1, 156862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 156962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 157062306a36Sopenharmony_ci }, 157162306a36Sopenharmony_ci }, 157262306a36Sopenharmony_ci}; 157362306a36Sopenharmony_ci 157462306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_cfg_ahb_clk = { 157562306a36Sopenharmony_ci .halt_reg = 0x71004, 157662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 157762306a36Sopenharmony_ci .hwcg_reg = 0x71004, 157862306a36Sopenharmony_ci .hwcg_bit = 1, 157962306a36Sopenharmony_ci .clkr = { 158062306a36Sopenharmony_ci .enable_reg = 0x71004, 158162306a36Sopenharmony_ci .enable_mask = BIT(0), 158262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 158362306a36Sopenharmony_ci .name = "gcc_gpu_cfg_ahb_clk", 158462306a36Sopenharmony_ci /* required for gpu */ 158562306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 158662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 158762306a36Sopenharmony_ci }, 158862306a36Sopenharmony_ci }, 158962306a36Sopenharmony_ci}; 159062306a36Sopenharmony_ci 159162306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk_src = { 159262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 159362306a36Sopenharmony_ci .clkr = { 159462306a36Sopenharmony_ci .enable_reg = 0x52004, 159562306a36Sopenharmony_ci .enable_mask = BIT(15), 159662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 159762306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_clk_src", 159862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 159962306a36Sopenharmony_ci &gpll0.clkr.hw }, 160062306a36Sopenharmony_ci .num_parents = 1, 160162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 160262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 160362306a36Sopenharmony_ci }, 160462306a36Sopenharmony_ci }, 160562306a36Sopenharmony_ci}; 160662306a36Sopenharmony_ci 160762306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk_src = { 160862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 160962306a36Sopenharmony_ci .clkr = { 161062306a36Sopenharmony_ci .enable_reg = 0x52004, 161162306a36Sopenharmony_ci .enable_mask = BIT(16), 161262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 161362306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_div_clk_src", 161462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 161562306a36Sopenharmony_ci &gpll0_out_even.clkr.hw }, 161662306a36Sopenharmony_ci .num_parents = 1, 161762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 161862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 161962306a36Sopenharmony_ci }, 162062306a36Sopenharmony_ci }, 162162306a36Sopenharmony_ci}; 162262306a36Sopenharmony_ci 162362306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_iref_clk = { 162462306a36Sopenharmony_ci .halt_reg = 0x8c010, 162562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 162662306a36Sopenharmony_ci .clkr = { 162762306a36Sopenharmony_ci .enable_reg = 0x8c010, 162862306a36Sopenharmony_ci .enable_mask = BIT(0), 162962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 163062306a36Sopenharmony_ci .name = "gcc_gpu_iref_clk", 163162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 163262306a36Sopenharmony_ci }, 163362306a36Sopenharmony_ci }, 163462306a36Sopenharmony_ci}; 163562306a36Sopenharmony_ci 163662306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_memnoc_gfx_clk = { 163762306a36Sopenharmony_ci .halt_reg = 0x7100c, 163862306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 163962306a36Sopenharmony_ci .clkr = { 164062306a36Sopenharmony_ci .enable_reg = 0x7100c, 164162306a36Sopenharmony_ci .enable_mask = BIT(0), 164262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 164362306a36Sopenharmony_ci .name = "gcc_gpu_memnoc_gfx_clk", 164462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 164562306a36Sopenharmony_ci }, 164662306a36Sopenharmony_ci }, 164762306a36Sopenharmony_ci}; 164862306a36Sopenharmony_ci 164962306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = { 165062306a36Sopenharmony_ci .halt_reg = 0x71018, 165162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 165262306a36Sopenharmony_ci .clkr = { 165362306a36Sopenharmony_ci .enable_reg = 0x71018, 165462306a36Sopenharmony_ci .enable_mask = BIT(0), 165562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 165662306a36Sopenharmony_ci .name = "gcc_gpu_snoc_dvm_gfx_clk", 165762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 165862306a36Sopenharmony_ci }, 165962306a36Sopenharmony_ci }, 166062306a36Sopenharmony_ci}; 166162306a36Sopenharmony_ci 166262306a36Sopenharmony_cistatic struct clk_branch gcc_npu_at_clk = { 166362306a36Sopenharmony_ci .halt_reg = 0x4d010, 166462306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 166562306a36Sopenharmony_ci .clkr = { 166662306a36Sopenharmony_ci .enable_reg = 0x4d010, 166762306a36Sopenharmony_ci .enable_mask = BIT(0), 166862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 166962306a36Sopenharmony_ci .name = "gcc_npu_at_clk", 167062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 167162306a36Sopenharmony_ci }, 167262306a36Sopenharmony_ci }, 167362306a36Sopenharmony_ci}; 167462306a36Sopenharmony_ci 167562306a36Sopenharmony_cistatic struct clk_branch gcc_npu_axi_clk = { 167662306a36Sopenharmony_ci .halt_reg = 0x4d008, 167762306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 167862306a36Sopenharmony_ci .clkr = { 167962306a36Sopenharmony_ci .enable_reg = 0x4d008, 168062306a36Sopenharmony_ci .enable_mask = BIT(0), 168162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 168262306a36Sopenharmony_ci .name = "gcc_npu_axi_clk", 168362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 168462306a36Sopenharmony_ci }, 168562306a36Sopenharmony_ci }, 168662306a36Sopenharmony_ci}; 168762306a36Sopenharmony_ci 168862306a36Sopenharmony_cistatic struct clk_branch gcc_npu_cfg_ahb_clk = { 168962306a36Sopenharmony_ci .halt_reg = 0x4d004, 169062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 169162306a36Sopenharmony_ci .hwcg_reg = 0x4d004, 169262306a36Sopenharmony_ci .hwcg_bit = 1, 169362306a36Sopenharmony_ci .clkr = { 169462306a36Sopenharmony_ci .enable_reg = 0x4d004, 169562306a36Sopenharmony_ci .enable_mask = BIT(0), 169662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 169762306a36Sopenharmony_ci .name = "gcc_npu_cfg_ahb_clk", 169862306a36Sopenharmony_ci /* required for npu */ 169962306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 170062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 170162306a36Sopenharmony_ci }, 170262306a36Sopenharmony_ci }, 170362306a36Sopenharmony_ci}; 170462306a36Sopenharmony_ci 170562306a36Sopenharmony_cistatic struct clk_branch gcc_npu_gpll0_clk_src = { 170662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 170762306a36Sopenharmony_ci .clkr = { 170862306a36Sopenharmony_ci .enable_reg = 0x52004, 170962306a36Sopenharmony_ci .enable_mask = BIT(18), 171062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 171162306a36Sopenharmony_ci .name = "gcc_npu_gpll0_clk_src", 171262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 171362306a36Sopenharmony_ci &gpll0.clkr.hw }, 171462306a36Sopenharmony_ci .num_parents = 1, 171562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 171662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 171762306a36Sopenharmony_ci }, 171862306a36Sopenharmony_ci }, 171962306a36Sopenharmony_ci}; 172062306a36Sopenharmony_ci 172162306a36Sopenharmony_cistatic struct clk_branch gcc_npu_gpll0_div_clk_src = { 172262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 172362306a36Sopenharmony_ci .clkr = { 172462306a36Sopenharmony_ci .enable_reg = 0x52004, 172562306a36Sopenharmony_ci .enable_mask = BIT(19), 172662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 172762306a36Sopenharmony_ci .name = "gcc_npu_gpll0_div_clk_src", 172862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 172962306a36Sopenharmony_ci &gpll0_out_even.clkr.hw }, 173062306a36Sopenharmony_ci .num_parents = 1, 173162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 173262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 173362306a36Sopenharmony_ci }, 173462306a36Sopenharmony_ci }, 173562306a36Sopenharmony_ci}; 173662306a36Sopenharmony_ci 173762306a36Sopenharmony_cistatic struct clk_branch gcc_npu_trig_clk = { 173862306a36Sopenharmony_ci .halt_reg = 0x4d00c, 173962306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 174062306a36Sopenharmony_ci .clkr = { 174162306a36Sopenharmony_ci .enable_reg = 0x4d00c, 174262306a36Sopenharmony_ci .enable_mask = BIT(0), 174362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 174462306a36Sopenharmony_ci .name = "gcc_npu_trig_clk", 174562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 174662306a36Sopenharmony_ci }, 174762306a36Sopenharmony_ci }, 174862306a36Sopenharmony_ci}; 174962306a36Sopenharmony_ci 175062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie0_phy_refgen_clk = { 175162306a36Sopenharmony_ci .halt_reg = 0x6f02c, 175262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 175362306a36Sopenharmony_ci .clkr = { 175462306a36Sopenharmony_ci .enable_reg = 0x6f02c, 175562306a36Sopenharmony_ci .enable_mask = BIT(0), 175662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 175762306a36Sopenharmony_ci .name = "gcc_pcie0_phy_refgen_clk", 175862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 175962306a36Sopenharmony_ci &gcc_pcie_phy_refgen_clk_src.clkr.hw }, 176062306a36Sopenharmony_ci .num_parents = 1, 176162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 176262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 176362306a36Sopenharmony_ci }, 176462306a36Sopenharmony_ci }, 176562306a36Sopenharmony_ci}; 176662306a36Sopenharmony_ci 176762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie1_phy_refgen_clk = { 176862306a36Sopenharmony_ci .halt_reg = 0x6f030, 176962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 177062306a36Sopenharmony_ci .clkr = { 177162306a36Sopenharmony_ci .enable_reg = 0x6f030, 177262306a36Sopenharmony_ci .enable_mask = BIT(0), 177362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 177462306a36Sopenharmony_ci .name = "gcc_pcie1_phy_refgen_clk", 177562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 177662306a36Sopenharmony_ci &gcc_pcie_phy_refgen_clk_src.clkr.hw }, 177762306a36Sopenharmony_ci .num_parents = 1, 177862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 177962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 178062306a36Sopenharmony_ci }, 178162306a36Sopenharmony_ci }, 178262306a36Sopenharmony_ci}; 178362306a36Sopenharmony_ci 178462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_aux_clk = { 178562306a36Sopenharmony_ci .halt_reg = 0x6b020, 178662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 178762306a36Sopenharmony_ci .clkr = { 178862306a36Sopenharmony_ci .enable_reg = 0x5200c, 178962306a36Sopenharmony_ci .enable_mask = BIT(3), 179062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 179162306a36Sopenharmony_ci .name = "gcc_pcie_0_aux_clk", 179262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 179362306a36Sopenharmony_ci &gcc_pcie_0_aux_clk_src.clkr.hw }, 179462306a36Sopenharmony_ci .num_parents = 1, 179562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 179662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 179762306a36Sopenharmony_ci }, 179862306a36Sopenharmony_ci }, 179962306a36Sopenharmony_ci}; 180062306a36Sopenharmony_ci 180162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_cfg_ahb_clk = { 180262306a36Sopenharmony_ci .halt_reg = 0x6b01c, 180362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 180462306a36Sopenharmony_ci .hwcg_reg = 0x6b01c, 180562306a36Sopenharmony_ci .hwcg_bit = 1, 180662306a36Sopenharmony_ci .clkr = { 180762306a36Sopenharmony_ci .enable_reg = 0x5200c, 180862306a36Sopenharmony_ci .enable_mask = BIT(2), 180962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 181062306a36Sopenharmony_ci .name = "gcc_pcie_0_cfg_ahb_clk", 181162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 181262306a36Sopenharmony_ci }, 181362306a36Sopenharmony_ci }, 181462306a36Sopenharmony_ci}; 181562306a36Sopenharmony_ci 181662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_clkref_clk = { 181762306a36Sopenharmony_ci .halt_reg = 0x8c00c, 181862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 181962306a36Sopenharmony_ci .clkr = { 182062306a36Sopenharmony_ci .enable_reg = 0x8c00c, 182162306a36Sopenharmony_ci .enable_mask = BIT(0), 182262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 182362306a36Sopenharmony_ci .name = "gcc_pcie_0_clkref_clk", 182462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 182562306a36Sopenharmony_ci }, 182662306a36Sopenharmony_ci }, 182762306a36Sopenharmony_ci}; 182862306a36Sopenharmony_ci 182962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_mstr_axi_clk = { 183062306a36Sopenharmony_ci .halt_reg = 0x6b018, 183162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 183262306a36Sopenharmony_ci .clkr = { 183362306a36Sopenharmony_ci .enable_reg = 0x5200c, 183462306a36Sopenharmony_ci .enable_mask = BIT(1), 183562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 183662306a36Sopenharmony_ci .name = "gcc_pcie_0_mstr_axi_clk", 183762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 183862306a36Sopenharmony_ci }, 183962306a36Sopenharmony_ci }, 184062306a36Sopenharmony_ci}; 184162306a36Sopenharmony_ci 184262306a36Sopenharmony_ci/* Clock ON depends on external parent 'PIPE' clock, so dont poll */ 184362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipe_clk = { 184462306a36Sopenharmony_ci .halt_reg = 0x6b024, 184562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 184662306a36Sopenharmony_ci .clkr = { 184762306a36Sopenharmony_ci .enable_reg = 0x5200c, 184862306a36Sopenharmony_ci .enable_mask = BIT(4), 184962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 185062306a36Sopenharmony_ci .name = "gcc_pcie_0_pipe_clk", 185162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 185262306a36Sopenharmony_ci }, 185362306a36Sopenharmony_ci }, 185462306a36Sopenharmony_ci}; 185562306a36Sopenharmony_ci 185662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_axi_clk = { 185762306a36Sopenharmony_ci .halt_reg = 0x6b014, 185862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 185962306a36Sopenharmony_ci .hwcg_reg = 0x6b014, 186062306a36Sopenharmony_ci .hwcg_bit = 1, 186162306a36Sopenharmony_ci .clkr = { 186262306a36Sopenharmony_ci .enable_reg = 0x5200c, 186362306a36Sopenharmony_ci .enable_mask = BIT(0), 186462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 186562306a36Sopenharmony_ci .name = "gcc_pcie_0_slv_axi_clk", 186662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 186762306a36Sopenharmony_ci }, 186862306a36Sopenharmony_ci }, 186962306a36Sopenharmony_ci}; 187062306a36Sopenharmony_ci 187162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = { 187262306a36Sopenharmony_ci .halt_reg = 0x6b010, 187362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 187462306a36Sopenharmony_ci .clkr = { 187562306a36Sopenharmony_ci .enable_reg = 0x5200c, 187662306a36Sopenharmony_ci .enable_mask = BIT(5), 187762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 187862306a36Sopenharmony_ci .name = "gcc_pcie_0_slv_q2a_axi_clk", 187962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 188062306a36Sopenharmony_ci }, 188162306a36Sopenharmony_ci }, 188262306a36Sopenharmony_ci}; 188362306a36Sopenharmony_ci 188462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_aux_clk = { 188562306a36Sopenharmony_ci .halt_reg = 0x8d020, 188662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 188762306a36Sopenharmony_ci .clkr = { 188862306a36Sopenharmony_ci .enable_reg = 0x52004, 188962306a36Sopenharmony_ci .enable_mask = BIT(29), 189062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 189162306a36Sopenharmony_ci .name = "gcc_pcie_1_aux_clk", 189262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 189362306a36Sopenharmony_ci &gcc_pcie_1_aux_clk_src.clkr.hw }, 189462306a36Sopenharmony_ci .num_parents = 1, 189562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 189662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 189762306a36Sopenharmony_ci }, 189862306a36Sopenharmony_ci }, 189962306a36Sopenharmony_ci}; 190062306a36Sopenharmony_ci 190162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_cfg_ahb_clk = { 190262306a36Sopenharmony_ci .halt_reg = 0x8d01c, 190362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 190462306a36Sopenharmony_ci .hwcg_reg = 0x8d01c, 190562306a36Sopenharmony_ci .hwcg_bit = 1, 190662306a36Sopenharmony_ci .clkr = { 190762306a36Sopenharmony_ci .enable_reg = 0x52004, 190862306a36Sopenharmony_ci .enable_mask = BIT(28), 190962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 191062306a36Sopenharmony_ci .name = "gcc_pcie_1_cfg_ahb_clk", 191162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 191262306a36Sopenharmony_ci }, 191362306a36Sopenharmony_ci }, 191462306a36Sopenharmony_ci}; 191562306a36Sopenharmony_ci 191662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_clkref_clk = { 191762306a36Sopenharmony_ci .halt_reg = 0x8c02c, 191862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 191962306a36Sopenharmony_ci .clkr = { 192062306a36Sopenharmony_ci .enable_reg = 0x8c02c, 192162306a36Sopenharmony_ci .enable_mask = BIT(0), 192262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 192362306a36Sopenharmony_ci .name = "gcc_pcie_1_clkref_clk", 192462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 192562306a36Sopenharmony_ci }, 192662306a36Sopenharmony_ci }, 192762306a36Sopenharmony_ci}; 192862306a36Sopenharmony_ci 192962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_mstr_axi_clk = { 193062306a36Sopenharmony_ci .halt_reg = 0x8d018, 193162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 193262306a36Sopenharmony_ci .clkr = { 193362306a36Sopenharmony_ci .enable_reg = 0x52004, 193462306a36Sopenharmony_ci .enable_mask = BIT(27), 193562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 193662306a36Sopenharmony_ci .name = "gcc_pcie_1_mstr_axi_clk", 193762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 193862306a36Sopenharmony_ci }, 193962306a36Sopenharmony_ci }, 194062306a36Sopenharmony_ci}; 194162306a36Sopenharmony_ci 194262306a36Sopenharmony_ci/* Clock ON depends on external parent 'PIPE' clock, so dont poll */ 194362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipe_clk = { 194462306a36Sopenharmony_ci .halt_reg = 0x8d024, 194562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 194662306a36Sopenharmony_ci .clkr = { 194762306a36Sopenharmony_ci .enable_reg = 0x52004, 194862306a36Sopenharmony_ci .enable_mask = BIT(30), 194962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 195062306a36Sopenharmony_ci .name = "gcc_pcie_1_pipe_clk", 195162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 195262306a36Sopenharmony_ci }, 195362306a36Sopenharmony_ci }, 195462306a36Sopenharmony_ci}; 195562306a36Sopenharmony_ci 195662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_axi_clk = { 195762306a36Sopenharmony_ci .halt_reg = 0x8d014, 195862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 195962306a36Sopenharmony_ci .hwcg_reg = 0x8d014, 196062306a36Sopenharmony_ci .hwcg_bit = 1, 196162306a36Sopenharmony_ci .clkr = { 196262306a36Sopenharmony_ci .enable_reg = 0x52004, 196362306a36Sopenharmony_ci .enable_mask = BIT(26), 196462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 196562306a36Sopenharmony_ci .name = "gcc_pcie_1_slv_axi_clk", 196662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 196762306a36Sopenharmony_ci }, 196862306a36Sopenharmony_ci }, 196962306a36Sopenharmony_ci}; 197062306a36Sopenharmony_ci 197162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = { 197262306a36Sopenharmony_ci .halt_reg = 0x8d010, 197362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 197462306a36Sopenharmony_ci .clkr = { 197562306a36Sopenharmony_ci .enable_reg = 0x52004, 197662306a36Sopenharmony_ci .enable_mask = BIT(25), 197762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 197862306a36Sopenharmony_ci .name = "gcc_pcie_1_slv_q2a_axi_clk", 197962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 198062306a36Sopenharmony_ci }, 198162306a36Sopenharmony_ci }, 198262306a36Sopenharmony_ci}; 198362306a36Sopenharmony_ci 198462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_phy_aux_clk = { 198562306a36Sopenharmony_ci .halt_reg = 0x6f004, 198662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 198762306a36Sopenharmony_ci .clkr = { 198862306a36Sopenharmony_ci .enable_reg = 0x6f004, 198962306a36Sopenharmony_ci .enable_mask = BIT(0), 199062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 199162306a36Sopenharmony_ci .name = "gcc_pcie_phy_aux_clk", 199262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 199362306a36Sopenharmony_ci &gcc_pcie_0_aux_clk_src.clkr.hw }, 199462306a36Sopenharmony_ci .num_parents = 1, 199562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 199662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 199762306a36Sopenharmony_ci }, 199862306a36Sopenharmony_ci }, 199962306a36Sopenharmony_ci}; 200062306a36Sopenharmony_ci 200162306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = { 200262306a36Sopenharmony_ci .halt_reg = 0x3300c, 200362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 200462306a36Sopenharmony_ci .clkr = { 200562306a36Sopenharmony_ci .enable_reg = 0x3300c, 200662306a36Sopenharmony_ci .enable_mask = BIT(0), 200762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 200862306a36Sopenharmony_ci .name = "gcc_pdm2_clk", 200962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 201062306a36Sopenharmony_ci &gcc_pdm2_clk_src.clkr.hw }, 201162306a36Sopenharmony_ci .num_parents = 1, 201262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 201362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 201462306a36Sopenharmony_ci }, 201562306a36Sopenharmony_ci }, 201662306a36Sopenharmony_ci}; 201762306a36Sopenharmony_ci 201862306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = { 201962306a36Sopenharmony_ci .halt_reg = 0x33004, 202062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 202162306a36Sopenharmony_ci .hwcg_reg = 0x33004, 202262306a36Sopenharmony_ci .hwcg_bit = 1, 202362306a36Sopenharmony_ci .clkr = { 202462306a36Sopenharmony_ci .enable_reg = 0x33004, 202562306a36Sopenharmony_ci .enable_mask = BIT(0), 202662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 202762306a36Sopenharmony_ci .name = "gcc_pdm_ahb_clk", 202862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 202962306a36Sopenharmony_ci }, 203062306a36Sopenharmony_ci }, 203162306a36Sopenharmony_ci}; 203262306a36Sopenharmony_ci 203362306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = { 203462306a36Sopenharmony_ci .halt_reg = 0x33008, 203562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 203662306a36Sopenharmony_ci .clkr = { 203762306a36Sopenharmony_ci .enable_reg = 0x33008, 203862306a36Sopenharmony_ci .enable_mask = BIT(0), 203962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 204062306a36Sopenharmony_ci .name = "gcc_pdm_xo4_clk", 204162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 204262306a36Sopenharmony_ci }, 204362306a36Sopenharmony_ci }, 204462306a36Sopenharmony_ci}; 204562306a36Sopenharmony_ci 204662306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = { 204762306a36Sopenharmony_ci .halt_reg = 0x34004, 204862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 204962306a36Sopenharmony_ci .clkr = { 205062306a36Sopenharmony_ci .enable_reg = 0x52004, 205162306a36Sopenharmony_ci .enable_mask = BIT(13), 205262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 205362306a36Sopenharmony_ci .name = "gcc_prng_ahb_clk", 205462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 205562306a36Sopenharmony_ci }, 205662306a36Sopenharmony_ci }, 205762306a36Sopenharmony_ci}; 205862306a36Sopenharmony_ci 205962306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_nrt_ahb_clk = { 206062306a36Sopenharmony_ci .halt_reg = 0xb018, 206162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 206262306a36Sopenharmony_ci .hwcg_reg = 0xb018, 206362306a36Sopenharmony_ci .hwcg_bit = 1, 206462306a36Sopenharmony_ci .clkr = { 206562306a36Sopenharmony_ci .enable_reg = 0xb018, 206662306a36Sopenharmony_ci .enable_mask = BIT(0), 206762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 206862306a36Sopenharmony_ci .name = "gcc_qmip_camera_nrt_ahb_clk", 206962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 207062306a36Sopenharmony_ci }, 207162306a36Sopenharmony_ci }, 207262306a36Sopenharmony_ci}; 207362306a36Sopenharmony_ci 207462306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_rt_ahb_clk = { 207562306a36Sopenharmony_ci .halt_reg = 0xb01c, 207662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 207762306a36Sopenharmony_ci .hwcg_reg = 0xb01c, 207862306a36Sopenharmony_ci .hwcg_bit = 1, 207962306a36Sopenharmony_ci .clkr = { 208062306a36Sopenharmony_ci .enable_reg = 0xb01c, 208162306a36Sopenharmony_ci .enable_mask = BIT(0), 208262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 208362306a36Sopenharmony_ci .name = "gcc_qmip_camera_rt_ahb_clk", 208462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 208562306a36Sopenharmony_ci }, 208662306a36Sopenharmony_ci }, 208762306a36Sopenharmony_ci}; 208862306a36Sopenharmony_ci 208962306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp_ahb_clk = { 209062306a36Sopenharmony_ci .halt_reg = 0xb020, 209162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 209262306a36Sopenharmony_ci .hwcg_reg = 0xb020, 209362306a36Sopenharmony_ci .hwcg_bit = 1, 209462306a36Sopenharmony_ci .clkr = { 209562306a36Sopenharmony_ci .enable_reg = 0xb020, 209662306a36Sopenharmony_ci .enable_mask = BIT(0), 209762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 209862306a36Sopenharmony_ci .name = "gcc_qmip_disp_ahb_clk", 209962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 210062306a36Sopenharmony_ci }, 210162306a36Sopenharmony_ci }, 210262306a36Sopenharmony_ci}; 210362306a36Sopenharmony_ci 210462306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_cvp_ahb_clk = { 210562306a36Sopenharmony_ci .halt_reg = 0xb010, 210662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 210762306a36Sopenharmony_ci .hwcg_reg = 0xb010, 210862306a36Sopenharmony_ci .hwcg_bit = 1, 210962306a36Sopenharmony_ci .clkr = { 211062306a36Sopenharmony_ci .enable_reg = 0xb010, 211162306a36Sopenharmony_ci .enable_mask = BIT(0), 211262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 211362306a36Sopenharmony_ci .name = "gcc_qmip_video_cvp_ahb_clk", 211462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 211562306a36Sopenharmony_ci }, 211662306a36Sopenharmony_ci }, 211762306a36Sopenharmony_ci}; 211862306a36Sopenharmony_ci 211962306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_vcodec_ahb_clk = { 212062306a36Sopenharmony_ci .halt_reg = 0xb014, 212162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 212262306a36Sopenharmony_ci .hwcg_reg = 0xb014, 212362306a36Sopenharmony_ci .hwcg_bit = 1, 212462306a36Sopenharmony_ci .clkr = { 212562306a36Sopenharmony_ci .enable_reg = 0xb014, 212662306a36Sopenharmony_ci .enable_mask = BIT(0), 212762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 212862306a36Sopenharmony_ci .name = "gcc_qmip_video_vcodec_ahb_clk", 212962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 213062306a36Sopenharmony_ci }, 213162306a36Sopenharmony_ci }, 213262306a36Sopenharmony_ci}; 213362306a36Sopenharmony_ci 213462306a36Sopenharmony_cistatic struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = { 213562306a36Sopenharmony_ci .halt_reg = 0x4b000, 213662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 213762306a36Sopenharmony_ci .clkr = { 213862306a36Sopenharmony_ci .enable_reg = 0x4b000, 213962306a36Sopenharmony_ci .enable_mask = BIT(0), 214062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 214162306a36Sopenharmony_ci .name = "gcc_qspi_cnoc_periph_ahb_clk", 214262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 214362306a36Sopenharmony_ci }, 214462306a36Sopenharmony_ci }, 214562306a36Sopenharmony_ci}; 214662306a36Sopenharmony_ci 214762306a36Sopenharmony_cistatic struct clk_branch gcc_qspi_core_clk = { 214862306a36Sopenharmony_ci .halt_reg = 0x4b004, 214962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 215062306a36Sopenharmony_ci .clkr = { 215162306a36Sopenharmony_ci .enable_reg = 0x4b004, 215262306a36Sopenharmony_ci .enable_mask = BIT(0), 215362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 215462306a36Sopenharmony_ci .name = "gcc_qspi_core_clk", 215562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 215662306a36Sopenharmony_ci &gcc_qspi_core_clk_src.clkr.hw }, 215762306a36Sopenharmony_ci .num_parents = 1, 215862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 215962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 216062306a36Sopenharmony_ci }, 216162306a36Sopenharmony_ci }, 216262306a36Sopenharmony_ci}; 216362306a36Sopenharmony_ci 216462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s0_clk = { 216562306a36Sopenharmony_ci .halt_reg = 0x17144, 216662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 216762306a36Sopenharmony_ci .clkr = { 216862306a36Sopenharmony_ci .enable_reg = 0x5200c, 216962306a36Sopenharmony_ci .enable_mask = BIT(10), 217062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 217162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s0_clk", 217262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 217362306a36Sopenharmony_ci &gcc_qupv3_wrap0_s0_clk_src.clkr.hw }, 217462306a36Sopenharmony_ci .num_parents = 1, 217562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 217662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 217762306a36Sopenharmony_ci }, 217862306a36Sopenharmony_ci }, 217962306a36Sopenharmony_ci}; 218062306a36Sopenharmony_ci 218162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s1_clk = { 218262306a36Sopenharmony_ci .halt_reg = 0x17274, 218362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 218462306a36Sopenharmony_ci .clkr = { 218562306a36Sopenharmony_ci .enable_reg = 0x5200c, 218662306a36Sopenharmony_ci .enable_mask = BIT(11), 218762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 218862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s1_clk", 218962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 219062306a36Sopenharmony_ci &gcc_qupv3_wrap0_s1_clk_src.clkr.hw }, 219162306a36Sopenharmony_ci .num_parents = 1, 219262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 219362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 219462306a36Sopenharmony_ci }, 219562306a36Sopenharmony_ci }, 219662306a36Sopenharmony_ci}; 219762306a36Sopenharmony_ci 219862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s2_clk = { 219962306a36Sopenharmony_ci .halt_reg = 0x173a4, 220062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 220162306a36Sopenharmony_ci .clkr = { 220262306a36Sopenharmony_ci .enable_reg = 0x5200c, 220362306a36Sopenharmony_ci .enable_mask = BIT(12), 220462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 220562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s2_clk", 220662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 220762306a36Sopenharmony_ci &gcc_qupv3_wrap0_s2_clk_src.clkr.hw }, 220862306a36Sopenharmony_ci .num_parents = 1, 220962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 221062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 221162306a36Sopenharmony_ci }, 221262306a36Sopenharmony_ci }, 221362306a36Sopenharmony_ci}; 221462306a36Sopenharmony_ci 221562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s3_clk = { 221662306a36Sopenharmony_ci .halt_reg = 0x174d4, 221762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 221862306a36Sopenharmony_ci .clkr = { 221962306a36Sopenharmony_ci .enable_reg = 0x5200c, 222062306a36Sopenharmony_ci .enable_mask = BIT(13), 222162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 222262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s3_clk", 222362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 222462306a36Sopenharmony_ci &gcc_qupv3_wrap0_s3_clk_src.clkr.hw }, 222562306a36Sopenharmony_ci .num_parents = 1, 222662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 222762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 222862306a36Sopenharmony_ci }, 222962306a36Sopenharmony_ci }, 223062306a36Sopenharmony_ci}; 223162306a36Sopenharmony_ci 223262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s4_clk = { 223362306a36Sopenharmony_ci .halt_reg = 0x17604, 223462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 223562306a36Sopenharmony_ci .clkr = { 223662306a36Sopenharmony_ci .enable_reg = 0x5200c, 223762306a36Sopenharmony_ci .enable_mask = BIT(14), 223862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 223962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s4_clk", 224062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 224162306a36Sopenharmony_ci &gcc_qupv3_wrap0_s4_clk_src.clkr.hw }, 224262306a36Sopenharmony_ci .num_parents = 1, 224362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 224462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 224562306a36Sopenharmony_ci }, 224662306a36Sopenharmony_ci }, 224762306a36Sopenharmony_ci}; 224862306a36Sopenharmony_ci 224962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s5_clk = { 225062306a36Sopenharmony_ci .halt_reg = 0x17734, 225162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 225262306a36Sopenharmony_ci .clkr = { 225362306a36Sopenharmony_ci .enable_reg = 0x5200c, 225462306a36Sopenharmony_ci .enable_mask = BIT(15), 225562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 225662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s5_clk", 225762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 225862306a36Sopenharmony_ci &gcc_qupv3_wrap0_s5_clk_src.clkr.hw }, 225962306a36Sopenharmony_ci .num_parents = 1, 226062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 226162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 226262306a36Sopenharmony_ci }, 226362306a36Sopenharmony_ci }, 226462306a36Sopenharmony_ci}; 226562306a36Sopenharmony_ci 226662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s6_clk = { 226762306a36Sopenharmony_ci .halt_reg = 0x17864, 226862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 226962306a36Sopenharmony_ci .clkr = { 227062306a36Sopenharmony_ci .enable_reg = 0x5200c, 227162306a36Sopenharmony_ci .enable_mask = BIT(16), 227262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 227362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s6_clk", 227462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 227562306a36Sopenharmony_ci &gcc_qupv3_wrap0_s6_clk_src.clkr.hw }, 227662306a36Sopenharmony_ci .num_parents = 1, 227762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 227862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 227962306a36Sopenharmony_ci }, 228062306a36Sopenharmony_ci }, 228162306a36Sopenharmony_ci}; 228262306a36Sopenharmony_ci 228362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s7_clk = { 228462306a36Sopenharmony_ci .halt_reg = 0x17994, 228562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 228662306a36Sopenharmony_ci .clkr = { 228762306a36Sopenharmony_ci .enable_reg = 0x5200c, 228862306a36Sopenharmony_ci .enable_mask = BIT(17), 228962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 229062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s7_clk", 229162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 229262306a36Sopenharmony_ci &gcc_qupv3_wrap0_s7_clk_src.clkr.hw }, 229362306a36Sopenharmony_ci .num_parents = 1, 229462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 229562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 229662306a36Sopenharmony_ci }, 229762306a36Sopenharmony_ci }, 229862306a36Sopenharmony_ci}; 229962306a36Sopenharmony_ci 230062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s0_clk = { 230162306a36Sopenharmony_ci .halt_reg = 0x18144, 230262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 230362306a36Sopenharmony_ci .clkr = { 230462306a36Sopenharmony_ci .enable_reg = 0x5200c, 230562306a36Sopenharmony_ci .enable_mask = BIT(22), 230662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 230762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s0_clk", 230862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 230962306a36Sopenharmony_ci &gcc_qupv3_wrap1_s0_clk_src.clkr.hw }, 231062306a36Sopenharmony_ci .num_parents = 1, 231162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 231262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 231362306a36Sopenharmony_ci }, 231462306a36Sopenharmony_ci }, 231562306a36Sopenharmony_ci}; 231662306a36Sopenharmony_ci 231762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s1_clk = { 231862306a36Sopenharmony_ci .halt_reg = 0x18274, 231962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 232062306a36Sopenharmony_ci .clkr = { 232162306a36Sopenharmony_ci .enable_reg = 0x5200c, 232262306a36Sopenharmony_ci .enable_mask = BIT(23), 232362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 232462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s1_clk", 232562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 232662306a36Sopenharmony_ci &gcc_qupv3_wrap1_s1_clk_src.clkr.hw }, 232762306a36Sopenharmony_ci .num_parents = 1, 232862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 232962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 233062306a36Sopenharmony_ci }, 233162306a36Sopenharmony_ci }, 233262306a36Sopenharmony_ci}; 233362306a36Sopenharmony_ci 233462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s2_clk = { 233562306a36Sopenharmony_ci .halt_reg = 0x183a4, 233662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 233762306a36Sopenharmony_ci .clkr = { 233862306a36Sopenharmony_ci .enable_reg = 0x5200c, 233962306a36Sopenharmony_ci .enable_mask = BIT(24), 234062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 234162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s2_clk", 234262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 234362306a36Sopenharmony_ci &gcc_qupv3_wrap1_s2_clk_src.clkr.hw }, 234462306a36Sopenharmony_ci .num_parents = 1, 234562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 234662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 234762306a36Sopenharmony_ci }, 234862306a36Sopenharmony_ci }, 234962306a36Sopenharmony_ci}; 235062306a36Sopenharmony_ci 235162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s3_clk = { 235262306a36Sopenharmony_ci .halt_reg = 0x184d4, 235362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 235462306a36Sopenharmony_ci .clkr = { 235562306a36Sopenharmony_ci .enable_reg = 0x5200c, 235662306a36Sopenharmony_ci .enable_mask = BIT(25), 235762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 235862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s3_clk", 235962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 236062306a36Sopenharmony_ci &gcc_qupv3_wrap1_s3_clk_src.clkr.hw }, 236162306a36Sopenharmony_ci .num_parents = 1, 236262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 236362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 236462306a36Sopenharmony_ci }, 236562306a36Sopenharmony_ci }, 236662306a36Sopenharmony_ci}; 236762306a36Sopenharmony_ci 236862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s4_clk = { 236962306a36Sopenharmony_ci .halt_reg = 0x18604, 237062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 237162306a36Sopenharmony_ci .clkr = { 237262306a36Sopenharmony_ci .enable_reg = 0x5200c, 237362306a36Sopenharmony_ci .enable_mask = BIT(26), 237462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 237562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s4_clk", 237662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 237762306a36Sopenharmony_ci &gcc_qupv3_wrap1_s4_clk_src.clkr.hw }, 237862306a36Sopenharmony_ci .num_parents = 1, 237962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 238062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 238162306a36Sopenharmony_ci }, 238262306a36Sopenharmony_ci }, 238362306a36Sopenharmony_ci}; 238462306a36Sopenharmony_ci 238562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s5_clk = { 238662306a36Sopenharmony_ci .halt_reg = 0x18734, 238762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 238862306a36Sopenharmony_ci .clkr = { 238962306a36Sopenharmony_ci .enable_reg = 0x5200c, 239062306a36Sopenharmony_ci .enable_mask = BIT(27), 239162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 239262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s5_clk", 239362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 239462306a36Sopenharmony_ci &gcc_qupv3_wrap1_s5_clk_src.clkr.hw }, 239562306a36Sopenharmony_ci .num_parents = 1, 239662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 239762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 239862306a36Sopenharmony_ci }, 239962306a36Sopenharmony_ci }, 240062306a36Sopenharmony_ci}; 240162306a36Sopenharmony_ci 240262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s0_clk = { 240362306a36Sopenharmony_ci .halt_reg = 0x1e144, 240462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 240562306a36Sopenharmony_ci .clkr = { 240662306a36Sopenharmony_ci .enable_reg = 0x52014, 240762306a36Sopenharmony_ci .enable_mask = BIT(4), 240862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 240962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s0_clk", 241062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 241162306a36Sopenharmony_ci &gcc_qupv3_wrap2_s0_clk_src.clkr.hw }, 241262306a36Sopenharmony_ci .num_parents = 1, 241362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 241462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 241562306a36Sopenharmony_ci }, 241662306a36Sopenharmony_ci }, 241762306a36Sopenharmony_ci}; 241862306a36Sopenharmony_ci 241962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s1_clk = { 242062306a36Sopenharmony_ci .halt_reg = 0x1e274, 242162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 242262306a36Sopenharmony_ci .clkr = { 242362306a36Sopenharmony_ci .enable_reg = 0x52014, 242462306a36Sopenharmony_ci .enable_mask = BIT(5), 242562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 242662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s1_clk", 242762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 242862306a36Sopenharmony_ci &gcc_qupv3_wrap2_s1_clk_src.clkr.hw }, 242962306a36Sopenharmony_ci .num_parents = 1, 243062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 243162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 243262306a36Sopenharmony_ci }, 243362306a36Sopenharmony_ci }, 243462306a36Sopenharmony_ci}; 243562306a36Sopenharmony_ci 243662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s2_clk = { 243762306a36Sopenharmony_ci .halt_reg = 0x1e3a4, 243862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 243962306a36Sopenharmony_ci .clkr = { 244062306a36Sopenharmony_ci .enable_reg = 0x52014, 244162306a36Sopenharmony_ci .enable_mask = BIT(6), 244262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 244362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s2_clk", 244462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 244562306a36Sopenharmony_ci &gcc_qupv3_wrap2_s2_clk_src.clkr.hw }, 244662306a36Sopenharmony_ci .num_parents = 1, 244762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 244862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 244962306a36Sopenharmony_ci }, 245062306a36Sopenharmony_ci }, 245162306a36Sopenharmony_ci}; 245262306a36Sopenharmony_ci 245362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s3_clk = { 245462306a36Sopenharmony_ci .halt_reg = 0x1e4d4, 245562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 245662306a36Sopenharmony_ci .clkr = { 245762306a36Sopenharmony_ci .enable_reg = 0x52014, 245862306a36Sopenharmony_ci .enable_mask = BIT(7), 245962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 246062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s3_clk", 246162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 246262306a36Sopenharmony_ci &gcc_qupv3_wrap2_s3_clk_src.clkr.hw }, 246362306a36Sopenharmony_ci .num_parents = 1, 246462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 246562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 246662306a36Sopenharmony_ci }, 246762306a36Sopenharmony_ci }, 246862306a36Sopenharmony_ci}; 246962306a36Sopenharmony_ci 247062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s4_clk = { 247162306a36Sopenharmony_ci .halt_reg = 0x1e604, 247262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 247362306a36Sopenharmony_ci .clkr = { 247462306a36Sopenharmony_ci .enable_reg = 0x52014, 247562306a36Sopenharmony_ci .enable_mask = BIT(8), 247662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 247762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s4_clk", 247862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 247962306a36Sopenharmony_ci &gcc_qupv3_wrap2_s4_clk_src.clkr.hw }, 248062306a36Sopenharmony_ci .num_parents = 1, 248162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 248262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 248362306a36Sopenharmony_ci }, 248462306a36Sopenharmony_ci }, 248562306a36Sopenharmony_ci}; 248662306a36Sopenharmony_ci 248762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s5_clk = { 248862306a36Sopenharmony_ci .halt_reg = 0x1e734, 248962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 249062306a36Sopenharmony_ci .clkr = { 249162306a36Sopenharmony_ci .enable_reg = 0x52014, 249262306a36Sopenharmony_ci .enable_mask = BIT(9), 249362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 249462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap2_s5_clk", 249562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 249662306a36Sopenharmony_ci &gcc_qupv3_wrap2_s5_clk_src.clkr.hw }, 249762306a36Sopenharmony_ci .num_parents = 1, 249862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 249962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 250062306a36Sopenharmony_ci }, 250162306a36Sopenharmony_ci }, 250262306a36Sopenharmony_ci}; 250362306a36Sopenharmony_ci 250462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = { 250562306a36Sopenharmony_ci .halt_reg = 0x17004, 250662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 250762306a36Sopenharmony_ci .clkr = { 250862306a36Sopenharmony_ci .enable_reg = 0x5200c, 250962306a36Sopenharmony_ci .enable_mask = BIT(6), 251062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 251162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_0_m_ahb_clk", 251262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 251362306a36Sopenharmony_ci }, 251462306a36Sopenharmony_ci }, 251562306a36Sopenharmony_ci}; 251662306a36Sopenharmony_ci 251762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = { 251862306a36Sopenharmony_ci .halt_reg = 0x17008, 251962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 252062306a36Sopenharmony_ci .hwcg_reg = 0x17008, 252162306a36Sopenharmony_ci .hwcg_bit = 1, 252262306a36Sopenharmony_ci .clkr = { 252362306a36Sopenharmony_ci .enable_reg = 0x5200c, 252462306a36Sopenharmony_ci .enable_mask = BIT(7), 252562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 252662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_0_s_ahb_clk", 252762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 252862306a36Sopenharmony_ci }, 252962306a36Sopenharmony_ci }, 253062306a36Sopenharmony_ci}; 253162306a36Sopenharmony_ci 253262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = { 253362306a36Sopenharmony_ci .halt_reg = 0x18004, 253462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 253562306a36Sopenharmony_ci .clkr = { 253662306a36Sopenharmony_ci .enable_reg = 0x5200c, 253762306a36Sopenharmony_ci .enable_mask = BIT(20), 253862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 253962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_1_m_ahb_clk", 254062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 254162306a36Sopenharmony_ci }, 254262306a36Sopenharmony_ci }, 254362306a36Sopenharmony_ci}; 254462306a36Sopenharmony_ci 254562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = { 254662306a36Sopenharmony_ci .halt_reg = 0x18008, 254762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 254862306a36Sopenharmony_ci .hwcg_reg = 0x18008, 254962306a36Sopenharmony_ci .hwcg_bit = 1, 255062306a36Sopenharmony_ci .clkr = { 255162306a36Sopenharmony_ci .enable_reg = 0x5200c, 255262306a36Sopenharmony_ci .enable_mask = BIT(21), 255362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 255462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_1_s_ahb_clk", 255562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 255662306a36Sopenharmony_ci }, 255762306a36Sopenharmony_ci }, 255862306a36Sopenharmony_ci}; 255962306a36Sopenharmony_ci 256062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = { 256162306a36Sopenharmony_ci .halt_reg = 0x1e004, 256262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 256362306a36Sopenharmony_ci .clkr = { 256462306a36Sopenharmony_ci .enable_reg = 0x52014, 256562306a36Sopenharmony_ci .enable_mask = BIT(2), 256662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 256762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_2_m_ahb_clk", 256862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 256962306a36Sopenharmony_ci }, 257062306a36Sopenharmony_ci }, 257162306a36Sopenharmony_ci}; 257262306a36Sopenharmony_ci 257362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = { 257462306a36Sopenharmony_ci .halt_reg = 0x1e008, 257562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 257662306a36Sopenharmony_ci .hwcg_reg = 0x1e008, 257762306a36Sopenharmony_ci .hwcg_bit = 1, 257862306a36Sopenharmony_ci .clkr = { 257962306a36Sopenharmony_ci .enable_reg = 0x52014, 258062306a36Sopenharmony_ci .enable_mask = BIT(1), 258162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 258262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_2_s_ahb_clk", 258362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 258462306a36Sopenharmony_ci }, 258562306a36Sopenharmony_ci }, 258662306a36Sopenharmony_ci}; 258762306a36Sopenharmony_ci 258862306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = { 258962306a36Sopenharmony_ci .halt_reg = 0x14008, 259062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 259162306a36Sopenharmony_ci .clkr = { 259262306a36Sopenharmony_ci .enable_reg = 0x14008, 259362306a36Sopenharmony_ci .enable_mask = BIT(0), 259462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 259562306a36Sopenharmony_ci .name = "gcc_sdcc2_ahb_clk", 259662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 259762306a36Sopenharmony_ci }, 259862306a36Sopenharmony_ci }, 259962306a36Sopenharmony_ci}; 260062306a36Sopenharmony_ci 260162306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = { 260262306a36Sopenharmony_ci .halt_reg = 0x14004, 260362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 260462306a36Sopenharmony_ci .clkr = { 260562306a36Sopenharmony_ci .enable_reg = 0x14004, 260662306a36Sopenharmony_ci .enable_mask = BIT(0), 260762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 260862306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk", 260962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 261062306a36Sopenharmony_ci &gcc_sdcc2_apps_clk_src.clkr.hw }, 261162306a36Sopenharmony_ci .num_parents = 1, 261262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 261362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 261462306a36Sopenharmony_ci }, 261562306a36Sopenharmony_ci }, 261662306a36Sopenharmony_ci}; 261762306a36Sopenharmony_ci 261862306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_ahb_clk = { 261962306a36Sopenharmony_ci .halt_reg = 0x16008, 262062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 262162306a36Sopenharmony_ci .clkr = { 262262306a36Sopenharmony_ci .enable_reg = 0x16008, 262362306a36Sopenharmony_ci .enable_mask = BIT(0), 262462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 262562306a36Sopenharmony_ci .name = "gcc_sdcc4_ahb_clk", 262662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 262762306a36Sopenharmony_ci }, 262862306a36Sopenharmony_ci }, 262962306a36Sopenharmony_ci}; 263062306a36Sopenharmony_ci 263162306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_apps_clk = { 263262306a36Sopenharmony_ci .halt_reg = 0x16004, 263362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 263462306a36Sopenharmony_ci .clkr = { 263562306a36Sopenharmony_ci .enable_reg = 0x16004, 263662306a36Sopenharmony_ci .enable_mask = BIT(0), 263762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 263862306a36Sopenharmony_ci .name = "gcc_sdcc4_apps_clk", 263962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 264062306a36Sopenharmony_ci &gcc_sdcc4_apps_clk_src.clkr.hw }, 264162306a36Sopenharmony_ci .num_parents = 1, 264262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 264362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 264462306a36Sopenharmony_ci }, 264562306a36Sopenharmony_ci }, 264662306a36Sopenharmony_ci}; 264762306a36Sopenharmony_ci 264862306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_cpuss_ahb_clk = { 264962306a36Sopenharmony_ci .halt_reg = 0x4819c, 265062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 265162306a36Sopenharmony_ci .clkr = { 265262306a36Sopenharmony_ci .enable_reg = 0x52004, 265362306a36Sopenharmony_ci .enable_mask = BIT(0), 265462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 265562306a36Sopenharmony_ci .name = "gcc_sys_noc_cpuss_ahb_clk", 265662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 265762306a36Sopenharmony_ci &gcc_cpuss_ahb_clk_src.clkr.hw }, 265862306a36Sopenharmony_ci .num_parents = 1, 265962306a36Sopenharmony_ci /* required for cpuss */ 266062306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT, 266162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 266262306a36Sopenharmony_ci }, 266362306a36Sopenharmony_ci }, 266462306a36Sopenharmony_ci}; 266562306a36Sopenharmony_ci 266662306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ahb_clk = { 266762306a36Sopenharmony_ci .halt_reg = 0x36004, 266862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 266962306a36Sopenharmony_ci .clkr = { 267062306a36Sopenharmony_ci .enable_reg = 0x36004, 267162306a36Sopenharmony_ci .enable_mask = BIT(0), 267262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 267362306a36Sopenharmony_ci .name = "gcc_tsif_ahb_clk", 267462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 267562306a36Sopenharmony_ci }, 267662306a36Sopenharmony_ci }, 267762306a36Sopenharmony_ci}; 267862306a36Sopenharmony_ci 267962306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_inactivity_timers_clk = { 268062306a36Sopenharmony_ci .halt_reg = 0x3600c, 268162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 268262306a36Sopenharmony_ci .clkr = { 268362306a36Sopenharmony_ci .enable_reg = 0x3600c, 268462306a36Sopenharmony_ci .enable_mask = BIT(0), 268562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 268662306a36Sopenharmony_ci .name = "gcc_tsif_inactivity_timers_clk", 268762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 268862306a36Sopenharmony_ci }, 268962306a36Sopenharmony_ci }, 269062306a36Sopenharmony_ci}; 269162306a36Sopenharmony_ci 269262306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ref_clk = { 269362306a36Sopenharmony_ci .halt_reg = 0x36008, 269462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 269562306a36Sopenharmony_ci .clkr = { 269662306a36Sopenharmony_ci .enable_reg = 0x36008, 269762306a36Sopenharmony_ci .enable_mask = BIT(0), 269862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 269962306a36Sopenharmony_ci .name = "gcc_tsif_ref_clk", 270062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 270162306a36Sopenharmony_ci &gcc_tsif_ref_clk_src.clkr.hw }, 270262306a36Sopenharmony_ci .num_parents = 1, 270362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 270462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 270562306a36Sopenharmony_ci }, 270662306a36Sopenharmony_ci }, 270762306a36Sopenharmony_ci}; 270862306a36Sopenharmony_ci 270962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ahb_clk = { 271062306a36Sopenharmony_ci .halt_reg = 0x75014, 271162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 271262306a36Sopenharmony_ci .hwcg_reg = 0x75014, 271362306a36Sopenharmony_ci .hwcg_bit = 1, 271462306a36Sopenharmony_ci .clkr = { 271562306a36Sopenharmony_ci .enable_reg = 0x75014, 271662306a36Sopenharmony_ci .enable_mask = BIT(0), 271762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 271862306a36Sopenharmony_ci .name = "gcc_ufs_card_ahb_clk", 271962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 272062306a36Sopenharmony_ci }, 272162306a36Sopenharmony_ci }, 272262306a36Sopenharmony_ci}; 272362306a36Sopenharmony_ci 272462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_axi_clk = { 272562306a36Sopenharmony_ci .halt_reg = 0x75010, 272662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 272762306a36Sopenharmony_ci .hwcg_reg = 0x75010, 272862306a36Sopenharmony_ci .hwcg_bit = 1, 272962306a36Sopenharmony_ci .clkr = { 273062306a36Sopenharmony_ci .enable_reg = 0x75010, 273162306a36Sopenharmony_ci .enable_mask = BIT(0), 273262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 273362306a36Sopenharmony_ci .name = "gcc_ufs_card_axi_clk", 273462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 273562306a36Sopenharmony_ci &gcc_ufs_card_axi_clk_src.clkr.hw }, 273662306a36Sopenharmony_ci .num_parents = 1, 273762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 273862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 273962306a36Sopenharmony_ci }, 274062306a36Sopenharmony_ci }, 274162306a36Sopenharmony_ci}; 274262306a36Sopenharmony_ci 274362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_axi_hw_ctl_clk = { 274462306a36Sopenharmony_ci .halt_reg = 0x75010, 274562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 274662306a36Sopenharmony_ci .hwcg_reg = 0x75010, 274762306a36Sopenharmony_ci .hwcg_bit = 1, 274862306a36Sopenharmony_ci .clkr = { 274962306a36Sopenharmony_ci .enable_reg = 0x75010, 275062306a36Sopenharmony_ci .enable_mask = BIT(1), 275162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 275262306a36Sopenharmony_ci .name = "gcc_ufs_card_axi_hw_ctl_clk", 275362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 275462306a36Sopenharmony_ci &gcc_ufs_card_axi_clk.clkr.hw }, 275562306a36Sopenharmony_ci .num_parents = 1, 275662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 275762306a36Sopenharmony_ci .ops = &clk_branch_simple_ops, 275862306a36Sopenharmony_ci }, 275962306a36Sopenharmony_ci }, 276062306a36Sopenharmony_ci}; 276162306a36Sopenharmony_ci 276262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_clkref_clk = { 276362306a36Sopenharmony_ci .halt_reg = 0x8c004, 276462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 276562306a36Sopenharmony_ci .clkr = { 276662306a36Sopenharmony_ci .enable_reg = 0x8c004, 276762306a36Sopenharmony_ci .enable_mask = BIT(0), 276862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 276962306a36Sopenharmony_ci .name = "gcc_ufs_card_clkref_clk", 277062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 277162306a36Sopenharmony_ci }, 277262306a36Sopenharmony_ci }, 277362306a36Sopenharmony_ci}; 277462306a36Sopenharmony_ci 277562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ice_core_clk = { 277662306a36Sopenharmony_ci .halt_reg = 0x7505c, 277762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 277862306a36Sopenharmony_ci .hwcg_reg = 0x7505c, 277962306a36Sopenharmony_ci .hwcg_bit = 1, 278062306a36Sopenharmony_ci .clkr = { 278162306a36Sopenharmony_ci .enable_reg = 0x7505c, 278262306a36Sopenharmony_ci .enable_mask = BIT(0), 278362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 278462306a36Sopenharmony_ci .name = "gcc_ufs_card_ice_core_clk", 278562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 278662306a36Sopenharmony_ci &gcc_ufs_card_ice_core_clk_src.clkr.hw }, 278762306a36Sopenharmony_ci .num_parents = 1, 278862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 278962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 279062306a36Sopenharmony_ci }, 279162306a36Sopenharmony_ci }, 279262306a36Sopenharmony_ci}; 279362306a36Sopenharmony_ci 279462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ice_core_hw_ctl_clk = { 279562306a36Sopenharmony_ci .halt_reg = 0x7505c, 279662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 279762306a36Sopenharmony_ci .hwcg_reg = 0x7505c, 279862306a36Sopenharmony_ci .hwcg_bit = 1, 279962306a36Sopenharmony_ci .clkr = { 280062306a36Sopenharmony_ci .enable_reg = 0x7505c, 280162306a36Sopenharmony_ci .enable_mask = BIT(1), 280262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 280362306a36Sopenharmony_ci .name = "gcc_ufs_card_ice_core_hw_ctl_clk", 280462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 280562306a36Sopenharmony_ci &gcc_ufs_card_ice_core_clk.clkr.hw }, 280662306a36Sopenharmony_ci .num_parents = 1, 280762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 280862306a36Sopenharmony_ci .ops = &clk_branch_simple_ops, 280962306a36Sopenharmony_ci }, 281062306a36Sopenharmony_ci }, 281162306a36Sopenharmony_ci}; 281262306a36Sopenharmony_ci 281362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_phy_aux_clk = { 281462306a36Sopenharmony_ci .halt_reg = 0x75090, 281562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 281662306a36Sopenharmony_ci .hwcg_reg = 0x75090, 281762306a36Sopenharmony_ci .hwcg_bit = 1, 281862306a36Sopenharmony_ci .clkr = { 281962306a36Sopenharmony_ci .enable_reg = 0x75090, 282062306a36Sopenharmony_ci .enable_mask = BIT(0), 282162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 282262306a36Sopenharmony_ci .name = "gcc_ufs_card_phy_aux_clk", 282362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 282462306a36Sopenharmony_ci &gcc_ufs_card_phy_aux_clk_src.clkr.hw }, 282562306a36Sopenharmony_ci .num_parents = 1, 282662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 282762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 282862306a36Sopenharmony_ci }, 282962306a36Sopenharmony_ci }, 283062306a36Sopenharmony_ci}; 283162306a36Sopenharmony_ci 283262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_phy_aux_hw_ctl_clk = { 283362306a36Sopenharmony_ci .halt_reg = 0x75090, 283462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 283562306a36Sopenharmony_ci .hwcg_reg = 0x75090, 283662306a36Sopenharmony_ci .hwcg_bit = 1, 283762306a36Sopenharmony_ci .clkr = { 283862306a36Sopenharmony_ci .enable_reg = 0x75090, 283962306a36Sopenharmony_ci .enable_mask = BIT(1), 284062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 284162306a36Sopenharmony_ci .name = "gcc_ufs_card_phy_aux_hw_ctl_clk", 284262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 284362306a36Sopenharmony_ci &gcc_ufs_card_phy_aux_clk.clkr.hw }, 284462306a36Sopenharmony_ci .num_parents = 1, 284562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 284662306a36Sopenharmony_ci .ops = &clk_branch_simple_ops, 284762306a36Sopenharmony_ci }, 284862306a36Sopenharmony_ci }, 284962306a36Sopenharmony_ci}; 285062306a36Sopenharmony_ci 285162306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */ 285262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_rx_symbol_0_clk = { 285362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 285462306a36Sopenharmony_ci .clkr = { 285562306a36Sopenharmony_ci .enable_reg = 0x7501c, 285662306a36Sopenharmony_ci .enable_mask = BIT(0), 285762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 285862306a36Sopenharmony_ci .name = "gcc_ufs_card_rx_symbol_0_clk", 285962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 286062306a36Sopenharmony_ci }, 286162306a36Sopenharmony_ci }, 286262306a36Sopenharmony_ci}; 286362306a36Sopenharmony_ci 286462306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */ 286562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_rx_symbol_1_clk = { 286662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 286762306a36Sopenharmony_ci .clkr = { 286862306a36Sopenharmony_ci .enable_reg = 0x750ac, 286962306a36Sopenharmony_ci .enable_mask = BIT(0), 287062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 287162306a36Sopenharmony_ci .name = "gcc_ufs_card_rx_symbol_1_clk", 287262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 287362306a36Sopenharmony_ci }, 287462306a36Sopenharmony_ci }, 287562306a36Sopenharmony_ci}; 287662306a36Sopenharmony_ci 287762306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */ 287862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_tx_symbol_0_clk = { 287962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 288062306a36Sopenharmony_ci .clkr = { 288162306a36Sopenharmony_ci .enable_reg = 0x75018, 288262306a36Sopenharmony_ci .enable_mask = BIT(0), 288362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 288462306a36Sopenharmony_ci .name = "gcc_ufs_card_tx_symbol_0_clk", 288562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 288662306a36Sopenharmony_ci }, 288762306a36Sopenharmony_ci }, 288862306a36Sopenharmony_ci}; 288962306a36Sopenharmony_ci 289062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_unipro_core_clk = { 289162306a36Sopenharmony_ci .halt_reg = 0x75058, 289262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 289362306a36Sopenharmony_ci .hwcg_reg = 0x75058, 289462306a36Sopenharmony_ci .hwcg_bit = 1, 289562306a36Sopenharmony_ci .clkr = { 289662306a36Sopenharmony_ci .enable_reg = 0x75058, 289762306a36Sopenharmony_ci .enable_mask = BIT(0), 289862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 289962306a36Sopenharmony_ci .name = "gcc_ufs_card_unipro_core_clk", 290062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 290162306a36Sopenharmony_ci &gcc_ufs_card_unipro_core_clk_src.clkr.hw }, 290262306a36Sopenharmony_ci .num_parents = 1, 290362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 290462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 290562306a36Sopenharmony_ci }, 290662306a36Sopenharmony_ci }, 290762306a36Sopenharmony_ci}; 290862306a36Sopenharmony_ci 290962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_unipro_core_hw_ctl_clk = { 291062306a36Sopenharmony_ci .halt_reg = 0x75058, 291162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 291262306a36Sopenharmony_ci .hwcg_reg = 0x75058, 291362306a36Sopenharmony_ci .hwcg_bit = 1, 291462306a36Sopenharmony_ci .clkr = { 291562306a36Sopenharmony_ci .enable_reg = 0x75058, 291662306a36Sopenharmony_ci .enable_mask = BIT(1), 291762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 291862306a36Sopenharmony_ci .name = "gcc_ufs_card_unipro_core_hw_ctl_clk", 291962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 292062306a36Sopenharmony_ci &gcc_ufs_card_unipro_core_clk.clkr.hw }, 292162306a36Sopenharmony_ci .num_parents = 1, 292262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 292362306a36Sopenharmony_ci .ops = &clk_branch_simple_ops, 292462306a36Sopenharmony_ci }, 292562306a36Sopenharmony_ci }, 292662306a36Sopenharmony_ci}; 292762306a36Sopenharmony_ci 292862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_mem_clkref_clk = { 292962306a36Sopenharmony_ci .halt_reg = 0x8c000, 293062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 293162306a36Sopenharmony_ci .clkr = { 293262306a36Sopenharmony_ci .enable_reg = 0x8c000, 293362306a36Sopenharmony_ci .enable_mask = BIT(0), 293462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 293562306a36Sopenharmony_ci .name = "gcc_ufs_mem_clkref_clk", 293662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 293762306a36Sopenharmony_ci }, 293862306a36Sopenharmony_ci }, 293962306a36Sopenharmony_ci}; 294062306a36Sopenharmony_ci 294162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ahb_clk = { 294262306a36Sopenharmony_ci .halt_reg = 0x77014, 294362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 294462306a36Sopenharmony_ci .hwcg_reg = 0x77014, 294562306a36Sopenharmony_ci .hwcg_bit = 1, 294662306a36Sopenharmony_ci .clkr = { 294762306a36Sopenharmony_ci .enable_reg = 0x77014, 294862306a36Sopenharmony_ci .enable_mask = BIT(0), 294962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 295062306a36Sopenharmony_ci .name = "gcc_ufs_phy_ahb_clk", 295162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 295262306a36Sopenharmony_ci }, 295362306a36Sopenharmony_ci }, 295462306a36Sopenharmony_ci}; 295562306a36Sopenharmony_ci 295662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_clk = { 295762306a36Sopenharmony_ci .halt_reg = 0x77010, 295862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 295962306a36Sopenharmony_ci .hwcg_reg = 0x77010, 296062306a36Sopenharmony_ci .hwcg_bit = 1, 296162306a36Sopenharmony_ci .clkr = { 296262306a36Sopenharmony_ci .enable_reg = 0x77010, 296362306a36Sopenharmony_ci .enable_mask = BIT(0), 296462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 296562306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_clk", 296662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 296762306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw }, 296862306a36Sopenharmony_ci .num_parents = 1, 296962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 297062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 297162306a36Sopenharmony_ci }, 297262306a36Sopenharmony_ci }, 297362306a36Sopenharmony_ci}; 297462306a36Sopenharmony_ci 297562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = { 297662306a36Sopenharmony_ci .halt_reg = 0x77010, 297762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 297862306a36Sopenharmony_ci .hwcg_reg = 0x77010, 297962306a36Sopenharmony_ci .hwcg_bit = 1, 298062306a36Sopenharmony_ci .clkr = { 298162306a36Sopenharmony_ci .enable_reg = 0x77010, 298262306a36Sopenharmony_ci .enable_mask = BIT(1), 298362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 298462306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_hw_ctl_clk", 298562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 298662306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk.clkr.hw }, 298762306a36Sopenharmony_ci .num_parents = 1, 298862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 298962306a36Sopenharmony_ci .ops = &clk_branch_simple_ops, 299062306a36Sopenharmony_ci }, 299162306a36Sopenharmony_ci }, 299262306a36Sopenharmony_ci}; 299362306a36Sopenharmony_ci 299462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_clk = { 299562306a36Sopenharmony_ci .halt_reg = 0x7705c, 299662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 299762306a36Sopenharmony_ci .hwcg_reg = 0x7705c, 299862306a36Sopenharmony_ci .hwcg_bit = 1, 299962306a36Sopenharmony_ci .clkr = { 300062306a36Sopenharmony_ci .enable_reg = 0x7705c, 300162306a36Sopenharmony_ci .enable_mask = BIT(0), 300262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 300362306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_clk", 300462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 300562306a36Sopenharmony_ci &gcc_ufs_phy_ice_core_clk_src.clkr.hw }, 300662306a36Sopenharmony_ci .num_parents = 1, 300762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 300862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 300962306a36Sopenharmony_ci }, 301062306a36Sopenharmony_ci }, 301162306a36Sopenharmony_ci}; 301262306a36Sopenharmony_ci 301362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = { 301462306a36Sopenharmony_ci .halt_reg = 0x7705c, 301562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 301662306a36Sopenharmony_ci .hwcg_reg = 0x7705c, 301762306a36Sopenharmony_ci .hwcg_bit = 1, 301862306a36Sopenharmony_ci .clkr = { 301962306a36Sopenharmony_ci .enable_reg = 0x7705c, 302062306a36Sopenharmony_ci .enable_mask = BIT(1), 302162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 302262306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_hw_ctl_clk", 302362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 302462306a36Sopenharmony_ci &gcc_ufs_phy_ice_core_clk.clkr.hw }, 302562306a36Sopenharmony_ci .num_parents = 1, 302662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 302762306a36Sopenharmony_ci .ops = &clk_branch_simple_ops, 302862306a36Sopenharmony_ci }, 302962306a36Sopenharmony_ci }, 303062306a36Sopenharmony_ci}; 303162306a36Sopenharmony_ci 303262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_clk = { 303362306a36Sopenharmony_ci .halt_reg = 0x77090, 303462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 303562306a36Sopenharmony_ci .hwcg_reg = 0x77090, 303662306a36Sopenharmony_ci .hwcg_bit = 1, 303762306a36Sopenharmony_ci .clkr = { 303862306a36Sopenharmony_ci .enable_reg = 0x77090, 303962306a36Sopenharmony_ci .enable_mask = BIT(0), 304062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 304162306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_clk", 304262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 304362306a36Sopenharmony_ci &gcc_ufs_phy_phy_aux_clk_src.clkr.hw }, 304462306a36Sopenharmony_ci .num_parents = 1, 304562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 304662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 304762306a36Sopenharmony_ci }, 304862306a36Sopenharmony_ci }, 304962306a36Sopenharmony_ci}; 305062306a36Sopenharmony_ci 305162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = { 305262306a36Sopenharmony_ci .halt_reg = 0x77090, 305362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 305462306a36Sopenharmony_ci .hwcg_reg = 0x77090, 305562306a36Sopenharmony_ci .hwcg_bit = 1, 305662306a36Sopenharmony_ci .clkr = { 305762306a36Sopenharmony_ci .enable_reg = 0x77090, 305862306a36Sopenharmony_ci .enable_mask = BIT(1), 305962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 306062306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk", 306162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 306262306a36Sopenharmony_ci &gcc_ufs_phy_phy_aux_clk.clkr.hw }, 306362306a36Sopenharmony_ci .num_parents = 1, 306462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 306562306a36Sopenharmony_ci .ops = &clk_branch_simple_ops, 306662306a36Sopenharmony_ci }, 306762306a36Sopenharmony_ci }, 306862306a36Sopenharmony_ci}; 306962306a36Sopenharmony_ci 307062306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */ 307162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = { 307262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 307362306a36Sopenharmony_ci .clkr = { 307462306a36Sopenharmony_ci .enable_reg = 0x7701c, 307562306a36Sopenharmony_ci .enable_mask = BIT(0), 307662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 307762306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_0_clk", 307862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 307962306a36Sopenharmony_ci }, 308062306a36Sopenharmony_ci }, 308162306a36Sopenharmony_ci}; 308262306a36Sopenharmony_ci 308362306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */ 308462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = { 308562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 308662306a36Sopenharmony_ci .clkr = { 308762306a36Sopenharmony_ci .enable_reg = 0x770ac, 308862306a36Sopenharmony_ci .enable_mask = BIT(0), 308962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 309062306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_1_clk", 309162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 309262306a36Sopenharmony_ci }, 309362306a36Sopenharmony_ci }, 309462306a36Sopenharmony_ci}; 309562306a36Sopenharmony_ci 309662306a36Sopenharmony_ci/* external clocks so add BRANCH_HALT_SKIP */ 309762306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = { 309862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 309962306a36Sopenharmony_ci .clkr = { 310062306a36Sopenharmony_ci .enable_reg = 0x77018, 310162306a36Sopenharmony_ci .enable_mask = BIT(0), 310262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 310362306a36Sopenharmony_ci .name = "gcc_ufs_phy_tx_symbol_0_clk", 310462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 310562306a36Sopenharmony_ci }, 310662306a36Sopenharmony_ci }, 310762306a36Sopenharmony_ci}; 310862306a36Sopenharmony_ci 310962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_clk = { 311062306a36Sopenharmony_ci .halt_reg = 0x77058, 311162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 311262306a36Sopenharmony_ci .hwcg_reg = 0x77058, 311362306a36Sopenharmony_ci .hwcg_bit = 1, 311462306a36Sopenharmony_ci .clkr = { 311562306a36Sopenharmony_ci .enable_reg = 0x77058, 311662306a36Sopenharmony_ci .enable_mask = BIT(0), 311762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 311862306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_clk", 311962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 312062306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_clk_src.clkr.hw }, 312162306a36Sopenharmony_ci .num_parents = 1, 312262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 312362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 312462306a36Sopenharmony_ci }, 312562306a36Sopenharmony_ci }, 312662306a36Sopenharmony_ci}; 312762306a36Sopenharmony_ci 312862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = { 312962306a36Sopenharmony_ci .halt_reg = 0x77058, 313062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 313162306a36Sopenharmony_ci .hwcg_reg = 0x77058, 313262306a36Sopenharmony_ci .hwcg_bit = 1, 313362306a36Sopenharmony_ci .clkr = { 313462306a36Sopenharmony_ci .enable_reg = 0x77058, 313562306a36Sopenharmony_ci .enable_mask = BIT(1), 313662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 313762306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk", 313862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 313962306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_clk.clkr.hw }, 314062306a36Sopenharmony_ci .num_parents = 1, 314162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 314262306a36Sopenharmony_ci .ops = &clk_branch_simple_ops, 314362306a36Sopenharmony_ci }, 314462306a36Sopenharmony_ci }, 314562306a36Sopenharmony_ci}; 314662306a36Sopenharmony_ci 314762306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk = { 314862306a36Sopenharmony_ci .halt_reg = 0xf010, 314962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 315062306a36Sopenharmony_ci .clkr = { 315162306a36Sopenharmony_ci .enable_reg = 0xf010, 315262306a36Sopenharmony_ci .enable_mask = BIT(0), 315362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 315462306a36Sopenharmony_ci .name = "gcc_usb30_prim_master_clk", 315562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 315662306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw }, 315762306a36Sopenharmony_ci .num_parents = 1, 315862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 315962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 316062306a36Sopenharmony_ci }, 316162306a36Sopenharmony_ci }, 316262306a36Sopenharmony_ci}; 316362306a36Sopenharmony_ci 316462306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_mock_utmi_clk = { 316562306a36Sopenharmony_ci .halt_reg = 0xf018, 316662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 316762306a36Sopenharmony_ci .clkr = { 316862306a36Sopenharmony_ci .enable_reg = 0xf018, 316962306a36Sopenharmony_ci .enable_mask = BIT(0), 317062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 317162306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_clk", 317262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 317362306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw }, 317462306a36Sopenharmony_ci .num_parents = 1, 317562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 317662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 317762306a36Sopenharmony_ci }, 317862306a36Sopenharmony_ci }, 317962306a36Sopenharmony_ci}; 318062306a36Sopenharmony_ci 318162306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_sleep_clk = { 318262306a36Sopenharmony_ci .halt_reg = 0xf014, 318362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 318462306a36Sopenharmony_ci .clkr = { 318562306a36Sopenharmony_ci .enable_reg = 0xf014, 318662306a36Sopenharmony_ci .enable_mask = BIT(0), 318762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 318862306a36Sopenharmony_ci .name = "gcc_usb30_prim_sleep_clk", 318962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 319062306a36Sopenharmony_ci }, 319162306a36Sopenharmony_ci }, 319262306a36Sopenharmony_ci}; 319362306a36Sopenharmony_ci 319462306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_master_clk = { 319562306a36Sopenharmony_ci .halt_reg = 0x10010, 319662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 319762306a36Sopenharmony_ci .clkr = { 319862306a36Sopenharmony_ci .enable_reg = 0x10010, 319962306a36Sopenharmony_ci .enable_mask = BIT(0), 320062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 320162306a36Sopenharmony_ci .name = "gcc_usb30_sec_master_clk", 320262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 320362306a36Sopenharmony_ci &gcc_usb30_sec_master_clk_src.clkr.hw }, 320462306a36Sopenharmony_ci .num_parents = 1, 320562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 320662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 320762306a36Sopenharmony_ci }, 320862306a36Sopenharmony_ci }, 320962306a36Sopenharmony_ci}; 321062306a36Sopenharmony_ci 321162306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_mock_utmi_clk = { 321262306a36Sopenharmony_ci .halt_reg = 0x10018, 321362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 321462306a36Sopenharmony_ci .clkr = { 321562306a36Sopenharmony_ci .enable_reg = 0x10018, 321662306a36Sopenharmony_ci .enable_mask = BIT(0), 321762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 321862306a36Sopenharmony_ci .name = "gcc_usb30_sec_mock_utmi_clk", 321962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 322062306a36Sopenharmony_ci &gcc_usb30_sec_mock_utmi_clk_src.clkr.hw }, 322162306a36Sopenharmony_ci .num_parents = 1, 322262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 322362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 322462306a36Sopenharmony_ci }, 322562306a36Sopenharmony_ci }, 322662306a36Sopenharmony_ci}; 322762306a36Sopenharmony_ci 322862306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_sleep_clk = { 322962306a36Sopenharmony_ci .halt_reg = 0x10014, 323062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 323162306a36Sopenharmony_ci .clkr = { 323262306a36Sopenharmony_ci .enable_reg = 0x10014, 323362306a36Sopenharmony_ci .enable_mask = BIT(0), 323462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 323562306a36Sopenharmony_ci .name = "gcc_usb30_sec_sleep_clk", 323662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 323762306a36Sopenharmony_ci }, 323862306a36Sopenharmony_ci }, 323962306a36Sopenharmony_ci}; 324062306a36Sopenharmony_ci 324162306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_clkref_clk = { 324262306a36Sopenharmony_ci .halt_reg = 0x8c008, 324362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 324462306a36Sopenharmony_ci .clkr = { 324562306a36Sopenharmony_ci .enable_reg = 0x8c008, 324662306a36Sopenharmony_ci .enable_mask = BIT(0), 324762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 324862306a36Sopenharmony_ci .name = "gcc_usb3_prim_clkref_clk", 324962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 325062306a36Sopenharmony_ci }, 325162306a36Sopenharmony_ci }, 325262306a36Sopenharmony_ci}; 325362306a36Sopenharmony_ci 325462306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_aux_clk = { 325562306a36Sopenharmony_ci .halt_reg = 0xf050, 325662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 325762306a36Sopenharmony_ci .clkr = { 325862306a36Sopenharmony_ci .enable_reg = 0xf050, 325962306a36Sopenharmony_ci .enable_mask = BIT(0), 326062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 326162306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_aux_clk", 326262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 326362306a36Sopenharmony_ci &gcc_usb3_prim_phy_aux_clk_src.clkr.hw }, 326462306a36Sopenharmony_ci .num_parents = 1, 326562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 326662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 326762306a36Sopenharmony_ci }, 326862306a36Sopenharmony_ci }, 326962306a36Sopenharmony_ci}; 327062306a36Sopenharmony_ci 327162306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_com_aux_clk = { 327262306a36Sopenharmony_ci .halt_reg = 0xf054, 327362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 327462306a36Sopenharmony_ci .clkr = { 327562306a36Sopenharmony_ci .enable_reg = 0xf054, 327662306a36Sopenharmony_ci .enable_mask = BIT(0), 327762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 327862306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_com_aux_clk", 327962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 328062306a36Sopenharmony_ci &gcc_usb3_prim_phy_aux_clk_src.clkr.hw }, 328162306a36Sopenharmony_ci .num_parents = 1, 328262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 328362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 328462306a36Sopenharmony_ci }, 328562306a36Sopenharmony_ci }, 328662306a36Sopenharmony_ci}; 328762306a36Sopenharmony_ci 328862306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_pipe_clk = { 328962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 329062306a36Sopenharmony_ci .clkr = { 329162306a36Sopenharmony_ci .enable_reg = 0xf058, 329262306a36Sopenharmony_ci .enable_mask = BIT(0), 329362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 329462306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_pipe_clk", 329562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 329662306a36Sopenharmony_ci }, 329762306a36Sopenharmony_ci }, 329862306a36Sopenharmony_ci}; 329962306a36Sopenharmony_ci 330062306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_clkref_clk = { 330162306a36Sopenharmony_ci .halt_reg = 0x8c028, 330262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 330362306a36Sopenharmony_ci .clkr = { 330462306a36Sopenharmony_ci .enable_reg = 0x8c028, 330562306a36Sopenharmony_ci .enable_mask = BIT(0), 330662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 330762306a36Sopenharmony_ci .name = "gcc_usb3_sec_clkref_clk", 330862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 330962306a36Sopenharmony_ci }, 331062306a36Sopenharmony_ci }, 331162306a36Sopenharmony_ci}; 331262306a36Sopenharmony_ci 331362306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_aux_clk = { 331462306a36Sopenharmony_ci .halt_reg = 0x10050, 331562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 331662306a36Sopenharmony_ci .clkr = { 331762306a36Sopenharmony_ci .enable_reg = 0x10050, 331862306a36Sopenharmony_ci .enable_mask = BIT(0), 331962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 332062306a36Sopenharmony_ci .name = "gcc_usb3_sec_phy_aux_clk", 332162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 332262306a36Sopenharmony_ci &gcc_usb3_sec_phy_aux_clk_src.clkr.hw }, 332362306a36Sopenharmony_ci .num_parents = 1, 332462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 332562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 332662306a36Sopenharmony_ci }, 332762306a36Sopenharmony_ci }, 332862306a36Sopenharmony_ci}; 332962306a36Sopenharmony_ci 333062306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_com_aux_clk = { 333162306a36Sopenharmony_ci .halt_reg = 0x10054, 333262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 333362306a36Sopenharmony_ci .clkr = { 333462306a36Sopenharmony_ci .enable_reg = 0x10054, 333562306a36Sopenharmony_ci .enable_mask = BIT(0), 333662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 333762306a36Sopenharmony_ci .name = "gcc_usb3_sec_phy_com_aux_clk", 333862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 333962306a36Sopenharmony_ci &gcc_usb3_sec_phy_aux_clk_src.clkr.hw }, 334062306a36Sopenharmony_ci .num_parents = 1, 334162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 334262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 334362306a36Sopenharmony_ci }, 334462306a36Sopenharmony_ci }, 334562306a36Sopenharmony_ci}; 334662306a36Sopenharmony_ci 334762306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_pipe_clk = { 334862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 334962306a36Sopenharmony_ci .clkr = { 335062306a36Sopenharmony_ci .enable_reg = 0x10058, 335162306a36Sopenharmony_ci .enable_mask = BIT(0), 335262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 335362306a36Sopenharmony_ci .name = "gcc_usb3_sec_phy_pipe_clk", 335462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 335562306a36Sopenharmony_ci }, 335662306a36Sopenharmony_ci }, 335762306a36Sopenharmony_ci}; 335862306a36Sopenharmony_ci 335962306a36Sopenharmony_ci/* 336062306a36Sopenharmony_ci * Clock ON depends on external parent 'config noc', so cant poll 336162306a36Sopenharmony_ci * delay and also mark as crtitical for video boot 336262306a36Sopenharmony_ci */ 336362306a36Sopenharmony_cistatic struct clk_branch gcc_video_ahb_clk = { 336462306a36Sopenharmony_ci .halt_reg = 0xb004, 336562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 336662306a36Sopenharmony_ci .hwcg_reg = 0xb004, 336762306a36Sopenharmony_ci .hwcg_bit = 1, 336862306a36Sopenharmony_ci .clkr = { 336962306a36Sopenharmony_ci .enable_reg = 0xb004, 337062306a36Sopenharmony_ci .enable_mask = BIT(0), 337162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 337262306a36Sopenharmony_ci .name = "gcc_video_ahb_clk", 337362306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 337462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 337562306a36Sopenharmony_ci }, 337662306a36Sopenharmony_ci }, 337762306a36Sopenharmony_ci}; 337862306a36Sopenharmony_ci 337962306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi0_clk = { 338062306a36Sopenharmony_ci .halt_reg = 0xb024, 338162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 338262306a36Sopenharmony_ci .clkr = { 338362306a36Sopenharmony_ci .enable_reg = 0xb024, 338462306a36Sopenharmony_ci .enable_mask = BIT(0), 338562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 338662306a36Sopenharmony_ci .name = "gcc_video_axi0_clk", 338762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 338862306a36Sopenharmony_ci }, 338962306a36Sopenharmony_ci }, 339062306a36Sopenharmony_ci}; 339162306a36Sopenharmony_ci 339262306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi1_clk = { 339362306a36Sopenharmony_ci .halt_reg = 0xb028, 339462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 339562306a36Sopenharmony_ci .clkr = { 339662306a36Sopenharmony_ci .enable_reg = 0xb028, 339762306a36Sopenharmony_ci .enable_mask = BIT(0), 339862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 339962306a36Sopenharmony_ci .name = "gcc_video_axi1_clk", 340062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 340162306a36Sopenharmony_ci }, 340262306a36Sopenharmony_ci }, 340362306a36Sopenharmony_ci}; 340462306a36Sopenharmony_ci 340562306a36Sopenharmony_cistatic struct clk_branch gcc_video_axic_clk = { 340662306a36Sopenharmony_ci .halt_reg = 0xb02c, 340762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 340862306a36Sopenharmony_ci .clkr = { 340962306a36Sopenharmony_ci .enable_reg = 0xb02c, 341062306a36Sopenharmony_ci .enable_mask = BIT(0), 341162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 341262306a36Sopenharmony_ci .name = "gcc_video_axic_clk", 341362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 341462306a36Sopenharmony_ci }, 341562306a36Sopenharmony_ci }, 341662306a36Sopenharmony_ci}; 341762306a36Sopenharmony_ci 341862306a36Sopenharmony_ci/* XO critical input to video, so no need to poll */ 341962306a36Sopenharmony_cistatic struct clk_branch gcc_video_xo_clk = { 342062306a36Sopenharmony_ci .halt_reg = 0xb040, 342162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 342262306a36Sopenharmony_ci .clkr = { 342362306a36Sopenharmony_ci .enable_reg = 0xb040, 342462306a36Sopenharmony_ci .enable_mask = BIT(0), 342562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 342662306a36Sopenharmony_ci .name = "gcc_video_xo_clk", 342762306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 342862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 342962306a36Sopenharmony_ci }, 343062306a36Sopenharmony_ci }, 343162306a36Sopenharmony_ci}; 343262306a36Sopenharmony_ci 343362306a36Sopenharmony_cistatic struct gdsc pcie_0_gdsc = { 343462306a36Sopenharmony_ci .gdscr = 0x6b004, 343562306a36Sopenharmony_ci .pd = { 343662306a36Sopenharmony_ci .name = "pcie_0_gdsc", 343762306a36Sopenharmony_ci }, 343862306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 343962306a36Sopenharmony_ci .flags = POLL_CFG_GDSCR, 344062306a36Sopenharmony_ci}; 344162306a36Sopenharmony_ci 344262306a36Sopenharmony_cistatic struct gdsc pcie_1_gdsc = { 344362306a36Sopenharmony_ci .gdscr = 0x8d004, 344462306a36Sopenharmony_ci .pd = { 344562306a36Sopenharmony_ci .name = "pcie_1_gdsc", 344662306a36Sopenharmony_ci }, 344762306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 344862306a36Sopenharmony_ci .flags = POLL_CFG_GDSCR, 344962306a36Sopenharmony_ci}; 345062306a36Sopenharmony_ci 345162306a36Sopenharmony_cistatic struct gdsc ufs_card_gdsc = { 345262306a36Sopenharmony_ci .gdscr = 0x75004, 345362306a36Sopenharmony_ci .pd = { 345462306a36Sopenharmony_ci .name = "ufs_card_gdsc", 345562306a36Sopenharmony_ci }, 345662306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 345762306a36Sopenharmony_ci .flags = POLL_CFG_GDSCR, 345862306a36Sopenharmony_ci}; 345962306a36Sopenharmony_ci 346062306a36Sopenharmony_cistatic struct gdsc ufs_phy_gdsc = { 346162306a36Sopenharmony_ci .gdscr = 0x77004, 346262306a36Sopenharmony_ci .pd = { 346362306a36Sopenharmony_ci .name = "ufs_phy_gdsc", 346462306a36Sopenharmony_ci }, 346562306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 346662306a36Sopenharmony_ci .flags = POLL_CFG_GDSCR, 346762306a36Sopenharmony_ci}; 346862306a36Sopenharmony_ci 346962306a36Sopenharmony_cistatic struct gdsc emac_gdsc = { 347062306a36Sopenharmony_ci .gdscr = 0x6004, 347162306a36Sopenharmony_ci .pd = { 347262306a36Sopenharmony_ci .name = "emac_gdsc", 347362306a36Sopenharmony_ci }, 347462306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 347562306a36Sopenharmony_ci .flags = POLL_CFG_GDSCR, 347662306a36Sopenharmony_ci}; 347762306a36Sopenharmony_ci 347862306a36Sopenharmony_cistatic struct gdsc usb30_prim_gdsc = { 347962306a36Sopenharmony_ci .gdscr = 0xf004, 348062306a36Sopenharmony_ci .pd = { 348162306a36Sopenharmony_ci .name = "usb30_prim_gdsc", 348262306a36Sopenharmony_ci }, 348362306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 348462306a36Sopenharmony_ci .flags = POLL_CFG_GDSCR, 348562306a36Sopenharmony_ci}; 348662306a36Sopenharmony_ci 348762306a36Sopenharmony_cistatic struct gdsc usb30_sec_gdsc = { 348862306a36Sopenharmony_ci .gdscr = 0x10004, 348962306a36Sopenharmony_ci .pd = { 349062306a36Sopenharmony_ci .name = "usb30_sec_gdsc", 349162306a36Sopenharmony_ci }, 349262306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 349362306a36Sopenharmony_ci .flags = POLL_CFG_GDSCR, 349462306a36Sopenharmony_ci}; 349562306a36Sopenharmony_ci 349662306a36Sopenharmony_cistatic struct clk_regmap *gcc_sm8150_clocks[] = { 349762306a36Sopenharmony_ci [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr, 349862306a36Sopenharmony_ci [GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr, 349962306a36Sopenharmony_ci [GCC_AGGRE_UFS_CARD_AXI_HW_CTL_CLK] = 350062306a36Sopenharmony_ci &gcc_aggre_ufs_card_axi_hw_ctl_clk.clkr, 350162306a36Sopenharmony_ci [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr, 350262306a36Sopenharmony_ci [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = 350362306a36Sopenharmony_ci &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr, 350462306a36Sopenharmony_ci [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr, 350562306a36Sopenharmony_ci [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr, 350662306a36Sopenharmony_ci [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr, 350762306a36Sopenharmony_ci [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr, 350862306a36Sopenharmony_ci [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr, 350962306a36Sopenharmony_ci [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr, 351062306a36Sopenharmony_ci [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr, 351162306a36Sopenharmony_ci [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr, 351262306a36Sopenharmony_ci [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr, 351362306a36Sopenharmony_ci [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr, 351462306a36Sopenharmony_ci [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr, 351562306a36Sopenharmony_ci [GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr, 351662306a36Sopenharmony_ci [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr, 351762306a36Sopenharmony_ci [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr, 351862306a36Sopenharmony_ci [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr, 351962306a36Sopenharmony_ci [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr, 352062306a36Sopenharmony_ci [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr, 352162306a36Sopenharmony_ci [GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr, 352262306a36Sopenharmony_ci [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr, 352362306a36Sopenharmony_ci [GCC_EMAC_AXI_CLK] = &gcc_emac_axi_clk.clkr, 352462306a36Sopenharmony_ci [GCC_EMAC_PTP_CLK] = &gcc_emac_ptp_clk.clkr, 352562306a36Sopenharmony_ci [GCC_EMAC_PTP_CLK_SRC] = &gcc_emac_ptp_clk_src.clkr, 352662306a36Sopenharmony_ci [GCC_EMAC_RGMII_CLK] = &gcc_emac_rgmii_clk.clkr, 352762306a36Sopenharmony_ci [GCC_EMAC_RGMII_CLK_SRC] = &gcc_emac_rgmii_clk_src.clkr, 352862306a36Sopenharmony_ci [GCC_EMAC_SLV_AHB_CLK] = &gcc_emac_slv_ahb_clk.clkr, 352962306a36Sopenharmony_ci [GCC_GP1_CLK] = &gcc_gp1_clk.clkr, 353062306a36Sopenharmony_ci [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr, 353162306a36Sopenharmony_ci [GCC_GP2_CLK] = &gcc_gp2_clk.clkr, 353262306a36Sopenharmony_ci [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr, 353362306a36Sopenharmony_ci [GCC_GP3_CLK] = &gcc_gp3_clk.clkr, 353462306a36Sopenharmony_ci [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr, 353562306a36Sopenharmony_ci [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr, 353662306a36Sopenharmony_ci [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr, 353762306a36Sopenharmony_ci [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr, 353862306a36Sopenharmony_ci [GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr, 353962306a36Sopenharmony_ci [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr, 354062306a36Sopenharmony_ci [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr, 354162306a36Sopenharmony_ci [GCC_NPU_AT_CLK] = &gcc_npu_at_clk.clkr, 354262306a36Sopenharmony_ci [GCC_NPU_AXI_CLK] = &gcc_npu_axi_clk.clkr, 354362306a36Sopenharmony_ci [GCC_NPU_CFG_AHB_CLK] = &gcc_npu_cfg_ahb_clk.clkr, 354462306a36Sopenharmony_ci [GCC_NPU_GPLL0_CLK_SRC] = &gcc_npu_gpll0_clk_src.clkr, 354562306a36Sopenharmony_ci [GCC_NPU_GPLL0_DIV_CLK_SRC] = &gcc_npu_gpll0_div_clk_src.clkr, 354662306a36Sopenharmony_ci [GCC_NPU_TRIG_CLK] = &gcc_npu_trig_clk.clkr, 354762306a36Sopenharmony_ci [GCC_PCIE0_PHY_REFGEN_CLK] = &gcc_pcie0_phy_refgen_clk.clkr, 354862306a36Sopenharmony_ci [GCC_PCIE1_PHY_REFGEN_CLK] = &gcc_pcie1_phy_refgen_clk.clkr, 354962306a36Sopenharmony_ci [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr, 355062306a36Sopenharmony_ci [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr, 355162306a36Sopenharmony_ci [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr, 355262306a36Sopenharmony_ci [GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr, 355362306a36Sopenharmony_ci [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr, 355462306a36Sopenharmony_ci [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr, 355562306a36Sopenharmony_ci [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr, 355662306a36Sopenharmony_ci [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr, 355762306a36Sopenharmony_ci [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr, 355862306a36Sopenharmony_ci [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr, 355962306a36Sopenharmony_ci [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr, 356062306a36Sopenharmony_ci [GCC_PCIE_1_CLKREF_CLK] = &gcc_pcie_1_clkref_clk.clkr, 356162306a36Sopenharmony_ci [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr, 356262306a36Sopenharmony_ci [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr, 356362306a36Sopenharmony_ci [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr, 356462306a36Sopenharmony_ci [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr, 356562306a36Sopenharmony_ci [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr, 356662306a36Sopenharmony_ci [GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr, 356762306a36Sopenharmony_ci [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr, 356862306a36Sopenharmony_ci [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr, 356962306a36Sopenharmony_ci [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr, 357062306a36Sopenharmony_ci [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr, 357162306a36Sopenharmony_ci [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr, 357262306a36Sopenharmony_ci [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr, 357362306a36Sopenharmony_ci [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr, 357462306a36Sopenharmony_ci [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr, 357562306a36Sopenharmony_ci [GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr, 357662306a36Sopenharmony_ci [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr, 357762306a36Sopenharmony_ci [GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr, 357862306a36Sopenharmony_ci [GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr, 357962306a36Sopenharmony_ci [GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr, 358062306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr, 358162306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr, 358262306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr, 358362306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr, 358462306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr, 358562306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr, 358662306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr, 358762306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr, 358862306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr, 358962306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr, 359062306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr, 359162306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr, 359262306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr, 359362306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr, 359462306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr, 359562306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr, 359662306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr, 359762306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr, 359862306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr, 359962306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr, 360062306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr, 360162306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr, 360262306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr, 360362306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr, 360462306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr, 360562306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr, 360662306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr, 360762306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr, 360862306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr, 360962306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr, 361062306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr, 361162306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr, 361262306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr, 361362306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr, 361462306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr, 361562306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr, 361662306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr, 361762306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr, 361862306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr, 361962306a36Sopenharmony_ci [GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr, 362062306a36Sopenharmony_ci [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr, 362162306a36Sopenharmony_ci [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr, 362262306a36Sopenharmony_ci [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr, 362362306a36Sopenharmony_ci [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr, 362462306a36Sopenharmony_ci [GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr, 362562306a36Sopenharmony_ci [GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr, 362662306a36Sopenharmony_ci [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr, 362762306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr, 362862306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr, 362962306a36Sopenharmony_ci [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr, 363062306a36Sopenharmony_ci [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr, 363162306a36Sopenharmony_ci [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr, 363262306a36Sopenharmony_ci [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr, 363362306a36Sopenharmony_ci [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr, 363462306a36Sopenharmony_ci [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr, 363562306a36Sopenharmony_ci [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr, 363662306a36Sopenharmony_ci [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr, 363762306a36Sopenharmony_ci [GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr, 363862306a36Sopenharmony_ci [GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr, 363962306a36Sopenharmony_ci [GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr, 364062306a36Sopenharmony_ci [GCC_UFS_CARD_AXI_HW_CTL_CLK] = &gcc_ufs_card_axi_hw_ctl_clk.clkr, 364162306a36Sopenharmony_ci [GCC_UFS_CARD_CLKREF_CLK] = &gcc_ufs_card_clkref_clk.clkr, 364262306a36Sopenharmony_ci [GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr, 364362306a36Sopenharmony_ci [GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr, 364462306a36Sopenharmony_ci [GCC_UFS_CARD_ICE_CORE_HW_CTL_CLK] = 364562306a36Sopenharmony_ci &gcc_ufs_card_ice_core_hw_ctl_clk.clkr, 364662306a36Sopenharmony_ci [GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr, 364762306a36Sopenharmony_ci [GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr, 364862306a36Sopenharmony_ci [GCC_UFS_CARD_PHY_AUX_HW_CTL_CLK] = 364962306a36Sopenharmony_ci &gcc_ufs_card_phy_aux_hw_ctl_clk.clkr, 365062306a36Sopenharmony_ci [GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr, 365162306a36Sopenharmony_ci [GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr, 365262306a36Sopenharmony_ci [GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr, 365362306a36Sopenharmony_ci [GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr, 365462306a36Sopenharmony_ci [GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] = 365562306a36Sopenharmony_ci &gcc_ufs_card_unipro_core_clk_src.clkr, 365662306a36Sopenharmony_ci [GCC_UFS_CARD_UNIPRO_CORE_HW_CTL_CLK] = 365762306a36Sopenharmony_ci &gcc_ufs_card_unipro_core_hw_ctl_clk.clkr, 365862306a36Sopenharmony_ci [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr, 365962306a36Sopenharmony_ci [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr, 366062306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr, 366162306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr, 366262306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr, 366362306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr, 366462306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr, 366562306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = 366662306a36Sopenharmony_ci &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr, 366762306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr, 366862306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr, 366962306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr, 367062306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr, 367162306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr, 367262306a36Sopenharmony_ci [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr, 367362306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr, 367462306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = 367562306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_clk_src.clkr, 367662306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = 367762306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr, 367862306a36Sopenharmony_ci [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr, 367962306a36Sopenharmony_ci [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr, 368062306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr, 368162306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = 368262306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_clk_src.clkr, 368362306a36Sopenharmony_ci [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr, 368462306a36Sopenharmony_ci [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr, 368562306a36Sopenharmony_ci [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr, 368662306a36Sopenharmony_ci [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr, 368762306a36Sopenharmony_ci [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] = 368862306a36Sopenharmony_ci &gcc_usb30_sec_mock_utmi_clk_src.clkr, 368962306a36Sopenharmony_ci [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr, 369062306a36Sopenharmony_ci [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr, 369162306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr, 369262306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr, 369362306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr, 369462306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr, 369562306a36Sopenharmony_ci [GCC_USB3_SEC_CLKREF_CLK] = &gcc_usb3_sec_clkref_clk.clkr, 369662306a36Sopenharmony_ci [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr, 369762306a36Sopenharmony_ci [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr, 369862306a36Sopenharmony_ci [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr, 369962306a36Sopenharmony_ci [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr, 370062306a36Sopenharmony_ci [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr, 370162306a36Sopenharmony_ci [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr, 370262306a36Sopenharmony_ci [GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr, 370362306a36Sopenharmony_ci [GCC_VIDEO_AXIC_CLK] = &gcc_video_axic_clk.clkr, 370462306a36Sopenharmony_ci [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr, 370562306a36Sopenharmony_ci [GPLL0] = &gpll0.clkr, 370662306a36Sopenharmony_ci [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr, 370762306a36Sopenharmony_ci [GPLL7] = &gpll7.clkr, 370862306a36Sopenharmony_ci [GPLL9] = &gpll9.clkr, 370962306a36Sopenharmony_ci}; 371062306a36Sopenharmony_ci 371162306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sm8150_resets[] = { 371262306a36Sopenharmony_ci [GCC_EMAC_BCR] = { 0x6000 }, 371362306a36Sopenharmony_ci [GCC_GPU_BCR] = { 0x71000 }, 371462306a36Sopenharmony_ci [GCC_MMSS_BCR] = { 0xb000 }, 371562306a36Sopenharmony_ci [GCC_NPU_BCR] = { 0x4d000 }, 371662306a36Sopenharmony_ci [GCC_PCIE_0_BCR] = { 0x6b000 }, 371762306a36Sopenharmony_ci [GCC_PCIE_0_PHY_BCR] = { 0x6c01c }, 371862306a36Sopenharmony_ci [GCC_PCIE_1_BCR] = { 0x8d000 }, 371962306a36Sopenharmony_ci [GCC_PCIE_1_PHY_BCR] = { 0x8e01c }, 372062306a36Sopenharmony_ci [GCC_PCIE_PHY_BCR] = { 0x6f000 }, 372162306a36Sopenharmony_ci [GCC_PDM_BCR] = { 0x33000 }, 372262306a36Sopenharmony_ci [GCC_PRNG_BCR] = { 0x34000 }, 372362306a36Sopenharmony_ci [GCC_QSPI_BCR] = { 0x24008 }, 372462306a36Sopenharmony_ci [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 }, 372562306a36Sopenharmony_ci [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 }, 372662306a36Sopenharmony_ci [GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 }, 372762306a36Sopenharmony_ci [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 }, 372862306a36Sopenharmony_ci [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 }, 372962306a36Sopenharmony_ci [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 }, 373062306a36Sopenharmony_ci [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 }, 373162306a36Sopenharmony_ci [GCC_USB3_PHY_SEC_BCR] = { 0x5000c }, 373262306a36Sopenharmony_ci [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 }, 373362306a36Sopenharmony_ci [GCC_SDCC2_BCR] = { 0x14000 }, 373462306a36Sopenharmony_ci [GCC_SDCC4_BCR] = { 0x16000 }, 373562306a36Sopenharmony_ci [GCC_TSIF_BCR] = { 0x36000 }, 373662306a36Sopenharmony_ci [GCC_UFS_CARD_BCR] = { 0x75000 }, 373762306a36Sopenharmony_ci [GCC_UFS_PHY_BCR] = { 0x77000 }, 373862306a36Sopenharmony_ci [GCC_USB30_PRIM_BCR] = { 0xf000 }, 373962306a36Sopenharmony_ci [GCC_USB30_SEC_BCR] = { 0x10000 }, 374062306a36Sopenharmony_ci [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 }, 374162306a36Sopenharmony_ci}; 374262306a36Sopenharmony_ci 374362306a36Sopenharmony_cistatic struct gdsc *gcc_sm8150_gdscs[] = { 374462306a36Sopenharmony_ci [EMAC_GDSC] = &emac_gdsc, 374562306a36Sopenharmony_ci [PCIE_0_GDSC] = &pcie_0_gdsc, 374662306a36Sopenharmony_ci [PCIE_1_GDSC] = &pcie_1_gdsc, 374762306a36Sopenharmony_ci [UFS_CARD_GDSC] = &ufs_card_gdsc, 374862306a36Sopenharmony_ci [UFS_PHY_GDSC] = &ufs_phy_gdsc, 374962306a36Sopenharmony_ci [USB30_PRIM_GDSC] = &usb30_prim_gdsc, 375062306a36Sopenharmony_ci [USB30_SEC_GDSC] = &usb30_sec_gdsc, 375162306a36Sopenharmony_ci}; 375262306a36Sopenharmony_ci 375362306a36Sopenharmony_cistatic const struct regmap_config gcc_sm8150_regmap_config = { 375462306a36Sopenharmony_ci .reg_bits = 32, 375562306a36Sopenharmony_ci .reg_stride = 4, 375662306a36Sopenharmony_ci .val_bits = 32, 375762306a36Sopenharmony_ci .max_register = 0x9c040, 375862306a36Sopenharmony_ci .fast_io = true, 375962306a36Sopenharmony_ci}; 376062306a36Sopenharmony_ci 376162306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sm8150_desc = { 376262306a36Sopenharmony_ci .config = &gcc_sm8150_regmap_config, 376362306a36Sopenharmony_ci .clks = gcc_sm8150_clocks, 376462306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_sm8150_clocks), 376562306a36Sopenharmony_ci .resets = gcc_sm8150_resets, 376662306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_sm8150_resets), 376762306a36Sopenharmony_ci .gdscs = gcc_sm8150_gdscs, 376862306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gcc_sm8150_gdscs), 376962306a36Sopenharmony_ci}; 377062306a36Sopenharmony_ci 377162306a36Sopenharmony_cistatic const struct of_device_id gcc_sm8150_match_table[] = { 377262306a36Sopenharmony_ci { .compatible = "qcom,gcc-sm8150" }, 377362306a36Sopenharmony_ci { } 377462306a36Sopenharmony_ci}; 377562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sm8150_match_table); 377662306a36Sopenharmony_ci 377762306a36Sopenharmony_cistatic int gcc_sm8150_probe(struct platform_device *pdev) 377862306a36Sopenharmony_ci{ 377962306a36Sopenharmony_ci struct regmap *regmap; 378062306a36Sopenharmony_ci 378162306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gcc_sm8150_desc); 378262306a36Sopenharmony_ci if (IS_ERR(regmap)) 378362306a36Sopenharmony_ci return PTR_ERR(regmap); 378462306a36Sopenharmony_ci 378562306a36Sopenharmony_ci /* Disable the GPLL0 active input to NPU and GPU via MISC registers */ 378662306a36Sopenharmony_ci regmap_update_bits(regmap, 0x4d110, 0x3, 0x3); 378762306a36Sopenharmony_ci regmap_update_bits(regmap, 0x71028, 0x3, 0x3); 378862306a36Sopenharmony_ci 378962306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &gcc_sm8150_desc, regmap); 379062306a36Sopenharmony_ci} 379162306a36Sopenharmony_ci 379262306a36Sopenharmony_cistatic struct platform_driver gcc_sm8150_driver = { 379362306a36Sopenharmony_ci .probe = gcc_sm8150_probe, 379462306a36Sopenharmony_ci .driver = { 379562306a36Sopenharmony_ci .name = "gcc-sm8150", 379662306a36Sopenharmony_ci .of_match_table = gcc_sm8150_match_table, 379762306a36Sopenharmony_ci }, 379862306a36Sopenharmony_ci}; 379962306a36Sopenharmony_ci 380062306a36Sopenharmony_cistatic int __init gcc_sm8150_init(void) 380162306a36Sopenharmony_ci{ 380262306a36Sopenharmony_ci return platform_driver_register(&gcc_sm8150_driver); 380362306a36Sopenharmony_ci} 380462306a36Sopenharmony_cisubsys_initcall(gcc_sm8150_init); 380562306a36Sopenharmony_ci 380662306a36Sopenharmony_cistatic void __exit gcc_sm8150_exit(void) 380762306a36Sopenharmony_ci{ 380862306a36Sopenharmony_ci platform_driver_unregister(&gcc_sm8150_driver); 380962306a36Sopenharmony_ci} 381062306a36Sopenharmony_cimodule_exit(gcc_sm8150_exit); 381162306a36Sopenharmony_ci 381262306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SM8150 Driver"); 381362306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 3814