162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2022, Konrad Dybcio <konrad.dybcio@somainline.org>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk-provider.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/of.h>
1062306a36Sopenharmony_ci#include <linux/platform_device.h>
1162306a36Sopenharmony_ci#include <linux/regmap.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sm6375-gcc.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1662306a36Sopenharmony_ci#include "clk-branch.h"
1762306a36Sopenharmony_ci#include "clk-rcg.h"
1862306a36Sopenharmony_ci#include "clk-regmap.h"
1962306a36Sopenharmony_ci#include "clk-regmap-divider.h"
2062306a36Sopenharmony_ci#include "clk-regmap-mux.h"
2162306a36Sopenharmony_ci#include "clk-regmap-phy-mux.h"
2262306a36Sopenharmony_ci#include "gdsc.h"
2362306a36Sopenharmony_ci#include "reset.h"
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cienum {
2662306a36Sopenharmony_ci	DT_BI_TCXO,
2762306a36Sopenharmony_ci	DT_BI_TCXO_AO,
2862306a36Sopenharmony_ci	DT_SLEEP_CLK
2962306a36Sopenharmony_ci};
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_cienum {
3262306a36Sopenharmony_ci	P_BI_TCXO,
3362306a36Sopenharmony_ci	P_GPLL0_OUT_EVEN,
3462306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
3562306a36Sopenharmony_ci	P_GPLL0_OUT_ODD,
3662306a36Sopenharmony_ci	P_GPLL10_OUT_EVEN,
3762306a36Sopenharmony_ci	P_GPLL11_OUT_EVEN,
3862306a36Sopenharmony_ci	P_GPLL11_OUT_ODD,
3962306a36Sopenharmony_ci	P_GPLL3_OUT_EVEN,
4062306a36Sopenharmony_ci	P_GPLL3_OUT_MAIN,
4162306a36Sopenharmony_ci	P_GPLL4_OUT_EVEN,
4262306a36Sopenharmony_ci	P_GPLL5_OUT_EVEN,
4362306a36Sopenharmony_ci	P_GPLL6_OUT_EVEN,
4462306a36Sopenharmony_ci	P_GPLL6_OUT_MAIN,
4562306a36Sopenharmony_ci	P_GPLL7_OUT_EVEN,
4662306a36Sopenharmony_ci	P_GPLL8_OUT_EVEN,
4762306a36Sopenharmony_ci	P_GPLL8_OUT_MAIN,
4862306a36Sopenharmony_ci	P_GPLL9_OUT_EARLY,
4962306a36Sopenharmony_ci	P_GPLL9_OUT_MAIN,
5062306a36Sopenharmony_ci	P_SLEEP_CLK,
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic struct pll_vco lucid_vco[] = {
5462306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
5562306a36Sopenharmony_ci};
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_cistatic struct pll_vco zonda_vco[] = {
5862306a36Sopenharmony_ci	{ 595200000, 3600000000UL, 0 },
5962306a36Sopenharmony_ci};
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0 = {
6262306a36Sopenharmony_ci	.offset = 0x0,
6362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
6462306a36Sopenharmony_ci	.clkr = {
6562306a36Sopenharmony_ci		.enable_reg = 0x79000,
6662306a36Sopenharmony_ci		.enable_mask = BIT(0),
6762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6862306a36Sopenharmony_ci			.name = "gpll0",
6962306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
7062306a36Sopenharmony_ci				.index = DT_BI_TCXO,
7162306a36Sopenharmony_ci			},
7262306a36Sopenharmony_ci			.num_parents = 1,
7362306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_ops,
7462306a36Sopenharmony_ci		},
7562306a36Sopenharmony_ci	},
7662306a36Sopenharmony_ci};
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll0_out_even[] = {
7962306a36Sopenharmony_ci	{ 0x1, 2 },
8062306a36Sopenharmony_ci	{ }
8162306a36Sopenharmony_ci};
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_even = {
8462306a36Sopenharmony_ci	.offset = 0x0,
8562306a36Sopenharmony_ci	.post_div_shift = 8,
8662306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll0_out_even,
8762306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_even),
8862306a36Sopenharmony_ci	.width = 4,
8962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
9062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9162306a36Sopenharmony_ci		.name = "gpll0_out_even",
9262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
9362306a36Sopenharmony_ci			&gpll0.clkr.hw,
9462306a36Sopenharmony_ci		},
9562306a36Sopenharmony_ci		.num_parents = 1,
9662306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
9762306a36Sopenharmony_ci	},
9862306a36Sopenharmony_ci};
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll0_out_odd[] = {
10162306a36Sopenharmony_ci	{ 0x3, 3 },
10262306a36Sopenharmony_ci	{ }
10362306a36Sopenharmony_ci};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_odd = {
10662306a36Sopenharmony_ci	.offset = 0x0,
10762306a36Sopenharmony_ci	.post_div_shift = 12,
10862306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll0_out_odd,
10962306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_odd),
11062306a36Sopenharmony_ci	.width = 4,
11162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
11262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
11362306a36Sopenharmony_ci		.name = "gpll0_out_odd",
11462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
11562306a36Sopenharmony_ci			&gpll0.clkr.hw,
11662306a36Sopenharmony_ci		},
11762306a36Sopenharmony_ci		.num_parents = 1,
11862306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
11962306a36Sopenharmony_ci	},
12062306a36Sopenharmony_ci};
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cistatic struct clk_alpha_pll gpll1 = {
12362306a36Sopenharmony_ci	.offset = 0x1000,
12462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
12562306a36Sopenharmony_ci	.clkr = {
12662306a36Sopenharmony_ci		.enable_reg = 0x79000,
12762306a36Sopenharmony_ci		.enable_mask = BIT(1),
12862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
12962306a36Sopenharmony_ci			.name = "gpll1",
13062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
13162306a36Sopenharmony_ci				.index = DT_BI_TCXO,
13262306a36Sopenharmony_ci			},
13362306a36Sopenharmony_ci			.num_parents = 1,
13462306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
13562306a36Sopenharmony_ci		},
13662306a36Sopenharmony_ci	},
13762306a36Sopenharmony_ci};
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci/* 1152MHz Configuration */
14062306a36Sopenharmony_cistatic const struct alpha_pll_config gpll10_config = {
14162306a36Sopenharmony_ci	.l = 0x3c,
14262306a36Sopenharmony_ci	.alpha = 0x0,
14362306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
14462306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
14562306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329a299c,
14662306a36Sopenharmony_ci	.user_ctl_val = 0x00000001,
14762306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
14862306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
14962306a36Sopenharmony_ci};
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_cistatic struct clk_alpha_pll gpll10 = {
15262306a36Sopenharmony_ci	.offset = 0xa000,
15362306a36Sopenharmony_ci	.vco_table = lucid_vco,
15462306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
15562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
15662306a36Sopenharmony_ci	.flags = SUPPORTS_FSM_LEGACY_MODE,
15762306a36Sopenharmony_ci	.clkr = {
15862306a36Sopenharmony_ci		.enable_reg = 0x79000,
15962306a36Sopenharmony_ci		.enable_mask = BIT(10),
16062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
16162306a36Sopenharmony_ci			.name = "gpll10",
16262306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
16362306a36Sopenharmony_ci				.index = DT_BI_TCXO,
16462306a36Sopenharmony_ci			},
16562306a36Sopenharmony_ci			.num_parents = 1,
16662306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_ops,
16762306a36Sopenharmony_ci		},
16862306a36Sopenharmony_ci	},
16962306a36Sopenharmony_ci};
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci/* 532MHz Configuration */
17262306a36Sopenharmony_cistatic const struct alpha_pll_config gpll11_config = {
17362306a36Sopenharmony_ci	.l = 0x1b,
17462306a36Sopenharmony_ci	.alpha = 0xb555,
17562306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
17662306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
17762306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329a299c,
17862306a36Sopenharmony_ci	.user_ctl_val = 0x00000001,
17962306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
18062306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
18162306a36Sopenharmony_ci};
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_cistatic struct clk_alpha_pll gpll11 = {
18462306a36Sopenharmony_ci	.offset = 0xb000,
18562306a36Sopenharmony_ci	.vco_table = lucid_vco,
18662306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
18762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
18862306a36Sopenharmony_ci	.flags = SUPPORTS_FSM_LEGACY_MODE,
18962306a36Sopenharmony_ci	.clkr = {
19062306a36Sopenharmony_ci		.enable_reg = 0x79000,
19162306a36Sopenharmony_ci		.enable_mask = BIT(11),
19262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
19362306a36Sopenharmony_ci			.name = "gpll11",
19462306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
19562306a36Sopenharmony_ci				.index = DT_BI_TCXO,
19662306a36Sopenharmony_ci			},
19762306a36Sopenharmony_ci			.num_parents = 1,
19862306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
19962306a36Sopenharmony_ci		},
20062306a36Sopenharmony_ci	},
20162306a36Sopenharmony_ci};
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_cistatic struct clk_alpha_pll gpll3 = {
20462306a36Sopenharmony_ci	.offset = 0x3000,
20562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
20662306a36Sopenharmony_ci	.clkr = {
20762306a36Sopenharmony_ci		.enable_reg = 0x79000,
20862306a36Sopenharmony_ci		.enable_mask = BIT(3),
20962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
21062306a36Sopenharmony_ci			.name = "gpll3",
21162306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
21262306a36Sopenharmony_ci				.index = DT_BI_TCXO,
21362306a36Sopenharmony_ci			},
21462306a36Sopenharmony_ci			.num_parents = 1,
21562306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_ops,
21662306a36Sopenharmony_ci		},
21762306a36Sopenharmony_ci	},
21862306a36Sopenharmony_ci};
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll3_out_even[] = {
22162306a36Sopenharmony_ci	{ 0x1, 2 },
22262306a36Sopenharmony_ci	{ }
22362306a36Sopenharmony_ci};
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll3_out_even = {
22662306a36Sopenharmony_ci	.offset = 0x3000,
22762306a36Sopenharmony_ci	.post_div_shift = 8,
22862306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll3_out_even,
22962306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll3_out_even),
23062306a36Sopenharmony_ci	.width = 4,
23162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
23262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
23362306a36Sopenharmony_ci		.name = "gpll3_out_even",
23462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
23562306a36Sopenharmony_ci			&gpll3.clkr.hw,
23662306a36Sopenharmony_ci		},
23762306a36Sopenharmony_ci		.num_parents = 1,
23862306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
23962306a36Sopenharmony_ci	},
24062306a36Sopenharmony_ci};
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4 = {
24362306a36Sopenharmony_ci	.offset = 0x4000,
24462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
24562306a36Sopenharmony_ci	.clkr = {
24662306a36Sopenharmony_ci		.enable_reg = 0x79000,
24762306a36Sopenharmony_ci		.enable_mask = BIT(4),
24862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24962306a36Sopenharmony_ci			.name = "gpll4",
25062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
25162306a36Sopenharmony_ci				.index = DT_BI_TCXO,
25262306a36Sopenharmony_ci			},
25362306a36Sopenharmony_ci			.num_parents = 1,
25462306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_ops,
25562306a36Sopenharmony_ci		},
25662306a36Sopenharmony_ci	},
25762306a36Sopenharmony_ci};
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_cistatic struct clk_alpha_pll gpll5 = {
26062306a36Sopenharmony_ci	.offset = 0x5000,
26162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
26262306a36Sopenharmony_ci	.clkr = {
26362306a36Sopenharmony_ci		.enable_reg = 0x79000,
26462306a36Sopenharmony_ci		.enable_mask = BIT(5),
26562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26662306a36Sopenharmony_ci			.name = "gpll5",
26762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
26862306a36Sopenharmony_ci				.index = DT_BI_TCXO,
26962306a36Sopenharmony_ci			},
27062306a36Sopenharmony_ci			.num_parents = 1,
27162306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_ops,
27262306a36Sopenharmony_ci		},
27362306a36Sopenharmony_ci	},
27462306a36Sopenharmony_ci};
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_cistatic struct clk_alpha_pll gpll6 = {
27762306a36Sopenharmony_ci	.offset = 0x6000,
27862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
27962306a36Sopenharmony_ci	.clkr = {
28062306a36Sopenharmony_ci		.enable_reg = 0x79000,
28162306a36Sopenharmony_ci		.enable_mask = BIT(6),
28262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28362306a36Sopenharmony_ci			.name = "gpll6",
28462306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
28562306a36Sopenharmony_ci				.index = DT_BI_TCXO,
28662306a36Sopenharmony_ci			},
28762306a36Sopenharmony_ci			.num_parents = 1,
28862306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_ops,
28962306a36Sopenharmony_ci		},
29062306a36Sopenharmony_ci	},
29162306a36Sopenharmony_ci};
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll6_out_even[] = {
29462306a36Sopenharmony_ci	{ 0x1, 2 },
29562306a36Sopenharmony_ci	{ }
29662306a36Sopenharmony_ci};
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll6_out_even = {
29962306a36Sopenharmony_ci	.offset = 0x6000,
30062306a36Sopenharmony_ci	.post_div_shift = 8,
30162306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll6_out_even,
30262306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll6_out_even),
30362306a36Sopenharmony_ci	.width = 4,
30462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
30562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
30662306a36Sopenharmony_ci		.name = "gpll6_out_even",
30762306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
30862306a36Sopenharmony_ci			&gpll6.clkr.hw,
30962306a36Sopenharmony_ci		},
31062306a36Sopenharmony_ci		.num_parents = 1,
31162306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
31262306a36Sopenharmony_ci	},
31362306a36Sopenharmony_ci};
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_cistatic struct clk_alpha_pll gpll7 = {
31662306a36Sopenharmony_ci	.offset = 0x7000,
31762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
31862306a36Sopenharmony_ci	.clkr = {
31962306a36Sopenharmony_ci		.enable_reg = 0x79000,
32062306a36Sopenharmony_ci		.enable_mask = BIT(7),
32162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32262306a36Sopenharmony_ci			.name = "gpll7",
32362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
32462306a36Sopenharmony_ci				.index = DT_BI_TCXO,
32562306a36Sopenharmony_ci			},
32662306a36Sopenharmony_ci			.num_parents = 1,
32762306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_ops,
32862306a36Sopenharmony_ci		},
32962306a36Sopenharmony_ci	},
33062306a36Sopenharmony_ci};
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_ci/* 400MHz Configuration */
33362306a36Sopenharmony_cistatic const struct alpha_pll_config gpll8_config = {
33462306a36Sopenharmony_ci	.l = 0x14,
33562306a36Sopenharmony_ci	.alpha = 0xd555,
33662306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
33762306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
33862306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329a299c,
33962306a36Sopenharmony_ci	.user_ctl_val = 0x00000101,
34062306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
34162306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
34262306a36Sopenharmony_ci};
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_cistatic struct clk_alpha_pll gpll8 = {
34562306a36Sopenharmony_ci	.offset = 0x8000,
34662306a36Sopenharmony_ci	.vco_table = lucid_vco,
34762306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
34862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
34962306a36Sopenharmony_ci	.flags = SUPPORTS_FSM_LEGACY_MODE,
35062306a36Sopenharmony_ci	.clkr = {
35162306a36Sopenharmony_ci		.enable_reg = 0x79000,
35262306a36Sopenharmony_ci		.enable_mask = BIT(8),
35362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35462306a36Sopenharmony_ci			.name = "gpll8",
35562306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
35662306a36Sopenharmony_ci				.index = DT_BI_TCXO,
35762306a36Sopenharmony_ci			},
35862306a36Sopenharmony_ci			.num_parents = 1,
35962306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
36062306a36Sopenharmony_ci		},
36162306a36Sopenharmony_ci	},
36262306a36Sopenharmony_ci};
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll8_out_even[] = {
36562306a36Sopenharmony_ci	{ 0x1, 2 },
36662306a36Sopenharmony_ci	{ }
36762306a36Sopenharmony_ci};
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll8_out_even = {
37062306a36Sopenharmony_ci	.offset = 0x8000,
37162306a36Sopenharmony_ci	.post_div_shift = 8,
37262306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll8_out_even,
37362306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll8_out_even),
37462306a36Sopenharmony_ci	.width = 4,
37562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
37662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
37762306a36Sopenharmony_ci		.name = "gpll8_out_even",
37862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
37962306a36Sopenharmony_ci			&gpll8.clkr.hw,
38062306a36Sopenharmony_ci		},
38162306a36Sopenharmony_ci		.num_parents = 1,
38262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
38362306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
38462306a36Sopenharmony_ci	},
38562306a36Sopenharmony_ci};
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_ci/* 1440MHz Configuration */
38862306a36Sopenharmony_cistatic const struct alpha_pll_config gpll9_config = {
38962306a36Sopenharmony_ci	.l = 0x4b,
39062306a36Sopenharmony_ci	.alpha = 0x0,
39162306a36Sopenharmony_ci	.config_ctl_val = 0x08200800,
39262306a36Sopenharmony_ci	.config_ctl_hi_val = 0x05022011,
39362306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x08000000,
39462306a36Sopenharmony_ci	.user_ctl_val = 0x00000301,
39562306a36Sopenharmony_ci};
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_cistatic struct clk_alpha_pll gpll9 = {
39862306a36Sopenharmony_ci	.offset = 0x9000,
39962306a36Sopenharmony_ci	.vco_table = zonda_vco,
40062306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(zonda_vco),
40162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
40262306a36Sopenharmony_ci	.clkr = {
40362306a36Sopenharmony_ci		.enable_reg = 0x79000,
40462306a36Sopenharmony_ci		.enable_mask = BIT(9),
40562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
40662306a36Sopenharmony_ci			.name = "gpll9",
40762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
40862306a36Sopenharmony_ci				.index = DT_BI_TCXO,
40962306a36Sopenharmony_ci			},
41062306a36Sopenharmony_ci			.num_parents = 1,
41162306a36Sopenharmony_ci			.ops = &clk_alpha_pll_zonda_ops,
41262306a36Sopenharmony_ci		},
41362306a36Sopenharmony_ci	},
41462306a36Sopenharmony_ci};
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll9_out_main[] = {
41762306a36Sopenharmony_ci	{ 0x3, 4 },
41862306a36Sopenharmony_ci	{ }
41962306a36Sopenharmony_ci};
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll9_out_main = {
42262306a36Sopenharmony_ci	.offset = 0x9000,
42362306a36Sopenharmony_ci	.post_div_shift = 8,
42462306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll9_out_main,
42562306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll9_out_main),
42662306a36Sopenharmony_ci	.width = 2,
42762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
42862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
42962306a36Sopenharmony_ci		.name = "gpll9_out_main",
43062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
43162306a36Sopenharmony_ci			&gpll9.clkr.hw,
43262306a36Sopenharmony_ci		},
43362306a36Sopenharmony_ci		.num_parents = 1,
43462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
43562306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_zonda_ops,
43662306a36Sopenharmony_ci	},
43762306a36Sopenharmony_ci};
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = {
44062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
44162306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
44262306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 2 },
44362306a36Sopenharmony_ci};
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0[] = {
44662306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
44762306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
44862306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
44962306a36Sopenharmony_ci};
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = {
45262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
45362306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
45462306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 2 },
45562306a36Sopenharmony_ci	{ P_GPLL6_OUT_EVEN, 4 },
45662306a36Sopenharmony_ci};
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_1[] = {
45962306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
46062306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
46162306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
46262306a36Sopenharmony_ci	{ .hw = &gpll6_out_even.clkr.hw },
46362306a36Sopenharmony_ci};
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = {
46662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
46762306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
46862306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 2 },
46962306a36Sopenharmony_ci	{ P_GPLL0_OUT_ODD, 4 },
47062306a36Sopenharmony_ci};
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2[] = {
47362306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
47462306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
47562306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
47662306a36Sopenharmony_ci	{ .hw = &gpll0_out_odd.clkr.hw },
47762306a36Sopenharmony_ci};
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2_ao[] = {
48062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO_AO },
48162306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
48262306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
48362306a36Sopenharmony_ci	{ .hw = &gpll0_out_odd.clkr.hw },
48462306a36Sopenharmony_ci};
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = {
48762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
48862306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
48962306a36Sopenharmony_ci	{ P_GPLL9_OUT_EARLY, 2 },
49062306a36Sopenharmony_ci	{ P_GPLL10_OUT_EVEN, 3 },
49162306a36Sopenharmony_ci	{ P_GPLL9_OUT_MAIN, 4 },
49262306a36Sopenharmony_ci	{ P_GPLL3_OUT_EVEN, 6 },
49362306a36Sopenharmony_ci};
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_3[] = {
49662306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
49762306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
49862306a36Sopenharmony_ci	{ .hw = &gpll9.clkr.hw },
49962306a36Sopenharmony_ci	{ .hw = &gpll10.clkr.hw },
50062306a36Sopenharmony_ci	{ .hw = &gpll9_out_main.clkr.hw },
50162306a36Sopenharmony_ci	{ .hw = &gpll3_out_even.clkr.hw },
50262306a36Sopenharmony_ci};
50362306a36Sopenharmony_ci
50462306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = {
50562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
50662306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
50762306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 2 },
50862306a36Sopenharmony_ci	{ P_GPLL0_OUT_ODD, 4 },
50962306a36Sopenharmony_ci	{ P_GPLL4_OUT_EVEN, 5 },
51062306a36Sopenharmony_ci	{ P_GPLL3_OUT_EVEN, 6 },
51162306a36Sopenharmony_ci};
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_4[] = {
51462306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
51562306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
51662306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
51762306a36Sopenharmony_ci	{ .hw = &gpll0_out_odd.clkr.hw },
51862306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
51962306a36Sopenharmony_ci	{ .hw = &gpll3_out_even.clkr.hw },
52062306a36Sopenharmony_ci};
52162306a36Sopenharmony_ci
52262306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = {
52362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
52462306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
52562306a36Sopenharmony_ci	{ P_GPLL8_OUT_MAIN, 2 },
52662306a36Sopenharmony_ci	{ P_GPLL10_OUT_EVEN, 3 },
52762306a36Sopenharmony_ci	{ P_GPLL9_OUT_MAIN, 4 },
52862306a36Sopenharmony_ci	{ P_GPLL8_OUT_EVEN, 5 },
52962306a36Sopenharmony_ci	{ P_GPLL3_OUT_EVEN, 6 },
53062306a36Sopenharmony_ci};
53162306a36Sopenharmony_ci
53262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_5[] = {
53362306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
53462306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
53562306a36Sopenharmony_ci	{ .hw = &gpll8.clkr.hw },
53662306a36Sopenharmony_ci	{ .hw = &gpll10.clkr.hw },
53762306a36Sopenharmony_ci	{ .hw = &gpll9_out_main.clkr.hw },
53862306a36Sopenharmony_ci	{ .hw = &gpll8_out_even.clkr.hw },
53962306a36Sopenharmony_ci	{ .hw = &gpll3_out_even.clkr.hw },
54062306a36Sopenharmony_ci};
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_6[] = {
54362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
54462306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
54562306a36Sopenharmony_ci	{ P_GPLL8_OUT_MAIN, 2 },
54662306a36Sopenharmony_ci	{ P_GPLL5_OUT_EVEN, 3 },
54762306a36Sopenharmony_ci	{ P_GPLL9_OUT_MAIN, 4 },
54862306a36Sopenharmony_ci	{ P_GPLL8_OUT_EVEN, 5 },
54962306a36Sopenharmony_ci	{ P_GPLL3_OUT_MAIN, 6 },
55062306a36Sopenharmony_ci};
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_6[] = {
55362306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
55462306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
55562306a36Sopenharmony_ci	{ .hw = &gpll8.clkr.hw },
55662306a36Sopenharmony_ci	{ .hw = &gpll5.clkr.hw },
55762306a36Sopenharmony_ci	{ .hw = &gpll9_out_main.clkr.hw },
55862306a36Sopenharmony_ci	{ .hw = &gpll8_out_even.clkr.hw },
55962306a36Sopenharmony_ci	{ .hw = &gpll3.clkr.hw },
56062306a36Sopenharmony_ci};
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_7[] = {
56362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
56462306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
56562306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 2 },
56662306a36Sopenharmony_ci	{ P_GPLL0_OUT_ODD, 4 },
56762306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
56862306a36Sopenharmony_ci};
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_7[] = {
57162306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
57262306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
57362306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
57462306a36Sopenharmony_ci	{ .hw = &gpll0_out_odd.clkr.hw },
57562306a36Sopenharmony_ci	{ .index = DT_SLEEP_CLK },
57662306a36Sopenharmony_ci};
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_8[] = {
57962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
58062306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
58162306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 2 },
58262306a36Sopenharmony_ci	{ P_GPLL10_OUT_EVEN, 3 },
58362306a36Sopenharmony_ci	{ P_GPLL4_OUT_EVEN, 5 },
58462306a36Sopenharmony_ci	{ P_GPLL3_OUT_MAIN, 6 },
58562306a36Sopenharmony_ci};
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_8[] = {
58862306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
58962306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
59062306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
59162306a36Sopenharmony_ci	{ .hw = &gpll10.clkr.hw },
59262306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
59362306a36Sopenharmony_ci	{ .hw = &gpll3.clkr.hw },
59462306a36Sopenharmony_ci};
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_9[] = {
59762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
59862306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
59962306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 2 },
60062306a36Sopenharmony_ci	{ P_GPLL10_OUT_EVEN, 3 },
60162306a36Sopenharmony_ci	{ P_GPLL9_OUT_MAIN, 4 },
60262306a36Sopenharmony_ci	{ P_GPLL8_OUT_EVEN, 5 },
60362306a36Sopenharmony_ci	{ P_GPLL3_OUT_MAIN, 6 },
60462306a36Sopenharmony_ci};
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_9[] = {
60762306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
60862306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
60962306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
61062306a36Sopenharmony_ci	{ .hw = &gpll10.clkr.hw },
61162306a36Sopenharmony_ci	{ .hw = &gpll9_out_main.clkr.hw },
61262306a36Sopenharmony_ci	{ .hw = &gpll8_out_even.clkr.hw },
61362306a36Sopenharmony_ci	{ .hw = &gpll3.clkr.hw },
61462306a36Sopenharmony_ci};
61562306a36Sopenharmony_ci
61662306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_10[] = {
61762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
61862306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
61962306a36Sopenharmony_ci	{ P_GPLL8_OUT_MAIN, 2 },
62062306a36Sopenharmony_ci	{ P_GPLL10_OUT_EVEN, 3 },
62162306a36Sopenharmony_ci	{ P_GPLL9_OUT_MAIN, 4 },
62262306a36Sopenharmony_ci	{ P_GPLL8_OUT_EVEN, 5 },
62362306a36Sopenharmony_ci	{ P_GPLL3_OUT_MAIN, 6 },
62462306a36Sopenharmony_ci};
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_10[] = {
62762306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
62862306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
62962306a36Sopenharmony_ci	{ .hw = &gpll8.clkr.hw },
63062306a36Sopenharmony_ci	{ .hw = &gpll10.clkr.hw },
63162306a36Sopenharmony_ci	{ .hw = &gpll9_out_main.clkr.hw },
63262306a36Sopenharmony_ci	{ .hw = &gpll8_out_even.clkr.hw },
63362306a36Sopenharmony_ci	{ .hw = &gpll3.clkr.hw },
63462306a36Sopenharmony_ci};
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_11[] = {
63762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
63862306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
63962306a36Sopenharmony_ci	{ P_GPLL8_OUT_MAIN, 2 },
64062306a36Sopenharmony_ci	{ P_GPLL10_OUT_EVEN, 3 },
64162306a36Sopenharmony_ci	{ P_GPLL6_OUT_MAIN, 4 },
64262306a36Sopenharmony_ci	{ P_GPLL3_OUT_EVEN, 6 },
64362306a36Sopenharmony_ci};
64462306a36Sopenharmony_ci
64562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_11[] = {
64662306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
64762306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
64862306a36Sopenharmony_ci	{ .hw = &gpll8.clkr.hw },
64962306a36Sopenharmony_ci	{ .hw = &gpll10.clkr.hw },
65062306a36Sopenharmony_ci	{ .hw = &gpll6.clkr.hw },
65162306a36Sopenharmony_ci	{ .hw = &gpll3_out_even.clkr.hw },
65262306a36Sopenharmony_ci};
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_12[] = {
65562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
65662306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
65762306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 2 },
65862306a36Sopenharmony_ci	{ P_GPLL7_OUT_EVEN, 3 },
65962306a36Sopenharmony_ci	{ P_GPLL4_OUT_EVEN, 5 },
66062306a36Sopenharmony_ci};
66162306a36Sopenharmony_ci
66262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_12[] = {
66362306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
66462306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
66562306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
66662306a36Sopenharmony_ci	{ .hw = &gpll7.clkr.hw },
66762306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
66862306a36Sopenharmony_ci};
66962306a36Sopenharmony_ci
67062306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_13[] = {
67162306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
67262306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
67362306a36Sopenharmony_ci};
67462306a36Sopenharmony_ci
67562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_13[] = {
67662306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
67762306a36Sopenharmony_ci	{ .index = DT_SLEEP_CLK },
67862306a36Sopenharmony_ci};
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_14[] = {
68162306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
68262306a36Sopenharmony_ci	{ P_GPLL11_OUT_ODD, 2 },
68362306a36Sopenharmony_ci	{ P_GPLL11_OUT_EVEN, 3 },
68462306a36Sopenharmony_ci};
68562306a36Sopenharmony_ci
68662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_14[] = {
68762306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
68862306a36Sopenharmony_ci	{ .hw = &gpll11.clkr.hw },
68962306a36Sopenharmony_ci	{ .hw = &gpll11.clkr.hw },
69062306a36Sopenharmony_ci};
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_axi_clk_src[] = {
69362306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
69462306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
69562306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
69662306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
69762306a36Sopenharmony_ci	{ }
69862306a36Sopenharmony_ci};
69962306a36Sopenharmony_ci
70062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_axi_clk_src = {
70162306a36Sopenharmony_ci	.cmd_rcgr = 0x5802c,
70262306a36Sopenharmony_ci	.mnd_width = 0,
70362306a36Sopenharmony_ci	.hid_width = 5,
70462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_8,
70562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_axi_clk_src,
70662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
70762306a36Sopenharmony_ci		.name = "gcc_camss_axi_clk_src",
70862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_8,
70962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_8),
71062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
71162306a36Sopenharmony_ci	},
71262306a36Sopenharmony_ci};
71362306a36Sopenharmony_ci
71462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_cci_0_clk_src[] = {
71562306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
71662306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
71762306a36Sopenharmony_ci	{ }
71862306a36Sopenharmony_ci};
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_cci_0_clk_src = {
72162306a36Sopenharmony_ci	.cmd_rcgr = 0x56000,
72262306a36Sopenharmony_ci	.mnd_width = 0,
72362306a36Sopenharmony_ci	.hid_width = 5,
72462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_9,
72562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_cci_0_clk_src,
72662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
72762306a36Sopenharmony_ci		.name = "gcc_camss_cci_0_clk_src",
72862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_9,
72962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_9),
73062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
73162306a36Sopenharmony_ci	},
73262306a36Sopenharmony_ci};
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_cci_1_clk_src = {
73562306a36Sopenharmony_ci	.cmd_rcgr = 0x5c000,
73662306a36Sopenharmony_ci	.mnd_width = 0,
73762306a36Sopenharmony_ci	.hid_width = 5,
73862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_9,
73962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_cci_0_clk_src,
74062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
74162306a36Sopenharmony_ci		.name = "gcc_camss_cci_1_clk_src",
74262306a36Sopenharmony_ci		.parent_data = gcc_parent_data_9,
74362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_9),
74462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
74562306a36Sopenharmony_ci	},
74662306a36Sopenharmony_ci};
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_csi0phytimer_clk_src[] = {
74962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
75062306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_ODD, 2, 0, 0),
75162306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
75262306a36Sopenharmony_ci	{ }
75362306a36Sopenharmony_ci};
75462306a36Sopenharmony_ci
75562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csi0phytimer_clk_src = {
75662306a36Sopenharmony_ci	.cmd_rcgr = 0x59000,
75762306a36Sopenharmony_ci	.mnd_width = 0,
75862306a36Sopenharmony_ci	.hid_width = 5,
75962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
76062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
76162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
76262306a36Sopenharmony_ci		.name = "gcc_camss_csi0phytimer_clk_src",
76362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_4,
76462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_4),
76562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
76662306a36Sopenharmony_ci	},
76762306a36Sopenharmony_ci};
76862306a36Sopenharmony_ci
76962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csi1phytimer_clk_src = {
77062306a36Sopenharmony_ci	.cmd_rcgr = 0x5901c,
77162306a36Sopenharmony_ci	.mnd_width = 0,
77262306a36Sopenharmony_ci	.hid_width = 5,
77362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
77462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
77562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
77662306a36Sopenharmony_ci		.name = "gcc_camss_csi1phytimer_clk_src",
77762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_4,
77862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_4),
77962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
78062306a36Sopenharmony_ci	},
78162306a36Sopenharmony_ci};
78262306a36Sopenharmony_ci
78362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csi2phytimer_clk_src = {
78462306a36Sopenharmony_ci	.cmd_rcgr = 0x59038,
78562306a36Sopenharmony_ci	.mnd_width = 0,
78662306a36Sopenharmony_ci	.hid_width = 5,
78762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
78862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
78962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
79062306a36Sopenharmony_ci		.name = "gcc_camss_csi2phytimer_clk_src",
79162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_4,
79262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_4),
79362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
79462306a36Sopenharmony_ci	},
79562306a36Sopenharmony_ci};
79662306a36Sopenharmony_ci
79762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csi3phytimer_clk_src = {
79862306a36Sopenharmony_ci	.cmd_rcgr = 0x59054,
79962306a36Sopenharmony_ci	.mnd_width = 0,
80062306a36Sopenharmony_ci	.hid_width = 5,
80162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
80262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
80362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
80462306a36Sopenharmony_ci		.name = "gcc_camss_csi3phytimer_clk_src",
80562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_4,
80662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_4),
80762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
80862306a36Sopenharmony_ci	},
80962306a36Sopenharmony_ci};
81062306a36Sopenharmony_ci
81162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_mclk0_clk_src[] = {
81262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
81362306a36Sopenharmony_ci	F(24000000, P_GPLL9_OUT_MAIN, 1, 1, 15),
81462306a36Sopenharmony_ci	F(65454545, P_GPLL9_OUT_EARLY, 11, 1, 2),
81562306a36Sopenharmony_ci	{ }
81662306a36Sopenharmony_ci};
81762306a36Sopenharmony_ci
81862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_mclk0_clk_src = {
81962306a36Sopenharmony_ci	.cmd_rcgr = 0x51000,
82062306a36Sopenharmony_ci	.mnd_width = 8,
82162306a36Sopenharmony_ci	.hid_width = 5,
82262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
82362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
82462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
82562306a36Sopenharmony_ci		.name = "gcc_camss_mclk0_clk_src",
82662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
82762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
82862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
82962306a36Sopenharmony_ci	},
83062306a36Sopenharmony_ci};
83162306a36Sopenharmony_ci
83262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_mclk1_clk_src = {
83362306a36Sopenharmony_ci	.cmd_rcgr = 0x5101c,
83462306a36Sopenharmony_ci	.mnd_width = 8,
83562306a36Sopenharmony_ci	.hid_width = 5,
83662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
83762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
83862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
83962306a36Sopenharmony_ci		.name = "gcc_camss_mclk1_clk_src",
84062306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
84162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
84262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
84362306a36Sopenharmony_ci	},
84462306a36Sopenharmony_ci};
84562306a36Sopenharmony_ci
84662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_mclk2_clk_src = {
84762306a36Sopenharmony_ci	.cmd_rcgr = 0x51038,
84862306a36Sopenharmony_ci	.mnd_width = 8,
84962306a36Sopenharmony_ci	.hid_width = 5,
85062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
85162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
85262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
85362306a36Sopenharmony_ci		.name = "gcc_camss_mclk2_clk_src",
85462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
85562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
85662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
85762306a36Sopenharmony_ci	},
85862306a36Sopenharmony_ci};
85962306a36Sopenharmony_ci
86062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_mclk3_clk_src = {
86162306a36Sopenharmony_ci	.cmd_rcgr = 0x51054,
86262306a36Sopenharmony_ci	.mnd_width = 8,
86362306a36Sopenharmony_ci	.hid_width = 5,
86462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
86562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
86662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
86762306a36Sopenharmony_ci		.name = "gcc_camss_mclk3_clk_src",
86862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
86962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
87062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
87162306a36Sopenharmony_ci	},
87262306a36Sopenharmony_ci};
87362306a36Sopenharmony_ci
87462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_mclk4_clk_src = {
87562306a36Sopenharmony_ci	.cmd_rcgr = 0x51070,
87662306a36Sopenharmony_ci	.mnd_width = 8,
87762306a36Sopenharmony_ci	.hid_width = 5,
87862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
87962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
88062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
88162306a36Sopenharmony_ci		.name = "gcc_camss_mclk4_clk_src",
88262306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
88362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
88462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
88562306a36Sopenharmony_ci	},
88662306a36Sopenharmony_ci};
88762306a36Sopenharmony_ci
88862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_ope_ahb_clk_src[] = {
88962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
89062306a36Sopenharmony_ci	F(171428571, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
89162306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
89262306a36Sopenharmony_ci	{ }
89362306a36Sopenharmony_ci};
89462306a36Sopenharmony_ci
89562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_ope_ahb_clk_src = {
89662306a36Sopenharmony_ci	.cmd_rcgr = 0x55024,
89762306a36Sopenharmony_ci	.mnd_width = 0,
89862306a36Sopenharmony_ci	.hid_width = 5,
89962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_10,
90062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_ope_ahb_clk_src,
90162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
90262306a36Sopenharmony_ci		.name = "gcc_camss_ope_ahb_clk_src",
90362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_10,
90462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_10),
90562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
90662306a36Sopenharmony_ci	},
90762306a36Sopenharmony_ci};
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_ope_clk_src[] = {
91062306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
91162306a36Sopenharmony_ci	F(200000000, P_GPLL8_OUT_EVEN, 1, 0, 0),
91262306a36Sopenharmony_ci	F(266600000, P_GPLL8_OUT_EVEN, 1, 0, 0),
91362306a36Sopenharmony_ci	F(480000000, P_GPLL8_OUT_EVEN, 1, 0, 0),
91462306a36Sopenharmony_ci	F(580000000, P_GPLL8_OUT_EVEN, 1, 0, 0),
91562306a36Sopenharmony_ci	{ }
91662306a36Sopenharmony_ci};
91762306a36Sopenharmony_ci
91862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_ope_clk_src = {
91962306a36Sopenharmony_ci	.cmd_rcgr = 0x55004,
92062306a36Sopenharmony_ci	.mnd_width = 0,
92162306a36Sopenharmony_ci	.hid_width = 5,
92262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_10,
92362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_ope_clk_src,
92462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
92562306a36Sopenharmony_ci		.name = "gcc_camss_ope_clk_src",
92662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_10,
92762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_10),
92862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
92962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
93062306a36Sopenharmony_ci	},
93162306a36Sopenharmony_ci};
93262306a36Sopenharmony_ci
93362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_tfe_0_clk_src[] = {
93462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
93562306a36Sopenharmony_ci	F(120000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
93662306a36Sopenharmony_ci	F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
93762306a36Sopenharmony_ci	F(144000000, P_GPLL9_OUT_MAIN, 2.5, 0, 0),
93862306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
93962306a36Sopenharmony_ci	F(171428571, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
94062306a36Sopenharmony_ci	F(180000000, P_GPLL9_OUT_MAIN, 2, 0, 0),
94162306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
94262306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
94362306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
94462306a36Sopenharmony_ci	F(329142857, P_GPLL10_OUT_EVEN, 3.5, 0, 0),
94562306a36Sopenharmony_ci	F(384000000, P_GPLL10_OUT_EVEN, 3, 0, 0),
94662306a36Sopenharmony_ci	F(460800000, P_GPLL10_OUT_EVEN, 2.5, 0, 0),
94762306a36Sopenharmony_ci	F(576000000, P_GPLL10_OUT_EVEN, 2, 0, 0),
94862306a36Sopenharmony_ci	{ }
94962306a36Sopenharmony_ci};
95062306a36Sopenharmony_ci
95162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_tfe_0_clk_src = {
95262306a36Sopenharmony_ci	.cmd_rcgr = 0x52004,
95362306a36Sopenharmony_ci	.mnd_width = 8,
95462306a36Sopenharmony_ci	.hid_width = 5,
95562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_5,
95662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
95762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
95862306a36Sopenharmony_ci		.name = "gcc_camss_tfe_0_clk_src",
95962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_5,
96062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_5),
96162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
96262306a36Sopenharmony_ci	},
96362306a36Sopenharmony_ci};
96462306a36Sopenharmony_ci
96562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_tfe_0_csid_clk_src[] = {
96662306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
96762306a36Sopenharmony_ci	F(120000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
96862306a36Sopenharmony_ci	F(266571429, P_GPLL5_OUT_EVEN, 3.5, 0, 0),
96962306a36Sopenharmony_ci	F(426400000, P_GPLL3_OUT_MAIN, 2.5, 0, 0),
97062306a36Sopenharmony_ci	F(466500000, P_GPLL5_OUT_EVEN, 2, 0, 0),
97162306a36Sopenharmony_ci	{ }
97262306a36Sopenharmony_ci};
97362306a36Sopenharmony_ci
97462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_tfe_0_csid_clk_src = {
97562306a36Sopenharmony_ci	.cmd_rcgr = 0x52094,
97662306a36Sopenharmony_ci	.mnd_width = 0,
97762306a36Sopenharmony_ci	.hid_width = 5,
97862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_6,
97962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
98062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
98162306a36Sopenharmony_ci		.name = "gcc_camss_tfe_0_csid_clk_src",
98262306a36Sopenharmony_ci		.parent_data = gcc_parent_data_6,
98362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_6),
98462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
98562306a36Sopenharmony_ci	},
98662306a36Sopenharmony_ci};
98762306a36Sopenharmony_ci
98862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_tfe_1_clk_src = {
98962306a36Sopenharmony_ci	.cmd_rcgr = 0x52024,
99062306a36Sopenharmony_ci	.mnd_width = 8,
99162306a36Sopenharmony_ci	.hid_width = 5,
99262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_5,
99362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
99462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
99562306a36Sopenharmony_ci		.name = "gcc_camss_tfe_1_clk_src",
99662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_5,
99762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_5),
99862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
99962306a36Sopenharmony_ci	},
100062306a36Sopenharmony_ci};
100162306a36Sopenharmony_ci
100262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_tfe_1_csid_clk_src = {
100362306a36Sopenharmony_ci	.cmd_rcgr = 0x520b4,
100462306a36Sopenharmony_ci	.mnd_width = 0,
100562306a36Sopenharmony_ci	.hid_width = 5,
100662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_6,
100762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
100862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
100962306a36Sopenharmony_ci		.name = "gcc_camss_tfe_1_csid_clk_src",
101062306a36Sopenharmony_ci		.parent_data = gcc_parent_data_6,
101162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_6),
101262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
101362306a36Sopenharmony_ci	},
101462306a36Sopenharmony_ci};
101562306a36Sopenharmony_ci
101662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_tfe_2_clk_src = {
101762306a36Sopenharmony_ci	.cmd_rcgr = 0x52044,
101862306a36Sopenharmony_ci	.mnd_width = 8,
101962306a36Sopenharmony_ci	.hid_width = 5,
102062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_5,
102162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
102262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
102362306a36Sopenharmony_ci		.name = "gcc_camss_tfe_2_clk_src",
102462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_5,
102562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_5),
102662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
102762306a36Sopenharmony_ci	},
102862306a36Sopenharmony_ci};
102962306a36Sopenharmony_ci
103062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_tfe_2_csid_clk_src = {
103162306a36Sopenharmony_ci	.cmd_rcgr = 0x520d4,
103262306a36Sopenharmony_ci	.mnd_width = 0,
103362306a36Sopenharmony_ci	.hid_width = 5,
103462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_6,
103562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
103662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
103762306a36Sopenharmony_ci		.name = "gcc_camss_tfe_2_csid_clk_src",
103862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_6,
103962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_6),
104062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
104162306a36Sopenharmony_ci	},
104262306a36Sopenharmony_ci};
104362306a36Sopenharmony_ci
104462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_tfe_cphy_rx_clk_src[] = {
104562306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
104662306a36Sopenharmony_ci	F(256000000, P_GPLL6_OUT_MAIN, 3, 0, 0),
104762306a36Sopenharmony_ci	F(384000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
104862306a36Sopenharmony_ci	{ }
104962306a36Sopenharmony_ci};
105062306a36Sopenharmony_ci
105162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_tfe_cphy_rx_clk_src = {
105262306a36Sopenharmony_ci	.cmd_rcgr = 0x52064,
105362306a36Sopenharmony_ci	.mnd_width = 0,
105462306a36Sopenharmony_ci	.hid_width = 5,
105562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_11,
105662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_tfe_cphy_rx_clk_src,
105762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
105862306a36Sopenharmony_ci		.name = "gcc_camss_tfe_cphy_rx_clk_src",
105962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_11,
106062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_11),
106162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
106262306a36Sopenharmony_ci	},
106362306a36Sopenharmony_ci};
106462306a36Sopenharmony_ci
106562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_top_ahb_clk_src[] = {
106662306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
106762306a36Sopenharmony_ci	F(40000000, P_GPLL0_OUT_EVEN, 7.5, 0, 0),
106862306a36Sopenharmony_ci	F(80000000, P_GPLL0_OUT_MAIN, 7.5, 0, 0),
106962306a36Sopenharmony_ci	{ }
107062306a36Sopenharmony_ci};
107162306a36Sopenharmony_ci
107262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_top_ahb_clk_src = {
107362306a36Sopenharmony_ci	.cmd_rcgr = 0x58010,
107462306a36Sopenharmony_ci	.mnd_width = 0,
107562306a36Sopenharmony_ci	.hid_width = 5,
107662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_8,
107762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_top_ahb_clk_src,
107862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
107962306a36Sopenharmony_ci		.name = "gcc_camss_top_ahb_clk_src",
108062306a36Sopenharmony_ci		.parent_data = gcc_parent_data_8,
108162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_8),
108262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
108362306a36Sopenharmony_ci	},
108462306a36Sopenharmony_ci};
108562306a36Sopenharmony_ci
108662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
108762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
108862306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_ODD, 4, 0, 0),
108962306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_ODD, 2, 0, 0),
109062306a36Sopenharmony_ci	{ }
109162306a36Sopenharmony_ci};
109262306a36Sopenharmony_ci
109362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
109462306a36Sopenharmony_ci	.cmd_rcgr = 0x2b13c,
109562306a36Sopenharmony_ci	.mnd_width = 0,
109662306a36Sopenharmony_ci	.hid_width = 5,
109762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
109862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
109962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
110062306a36Sopenharmony_ci		.name = "gcc_cpuss_ahb_clk_src",
110162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2_ao,
110262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2_ao),
110362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
110462306a36Sopenharmony_ci	},
110562306a36Sopenharmony_ci};
110662306a36Sopenharmony_ci
110762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
110862306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
110962306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_ODD, 4, 0, 0),
111062306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_ODD, 2, 0, 0),
111162306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_ODD, 1, 0, 0),
111262306a36Sopenharmony_ci	{ }
111362306a36Sopenharmony_ci};
111462306a36Sopenharmony_ci
111562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = {
111662306a36Sopenharmony_ci	.cmd_rcgr = 0x4d004,
111762306a36Sopenharmony_ci	.mnd_width = 16,
111862306a36Sopenharmony_ci	.hid_width = 5,
111962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_7,
112062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
112162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
112262306a36Sopenharmony_ci		.name = "gcc_gp1_clk_src",
112362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_7,
112462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_7),
112562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
112662306a36Sopenharmony_ci	},
112762306a36Sopenharmony_ci};
112862306a36Sopenharmony_ci
112962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = {
113062306a36Sopenharmony_ci	.cmd_rcgr = 0x4e004,
113162306a36Sopenharmony_ci	.mnd_width = 16,
113262306a36Sopenharmony_ci	.hid_width = 5,
113362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_7,
113462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
113562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
113662306a36Sopenharmony_ci		.name = "gcc_gp2_clk_src",
113762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_7,
113862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_7),
113962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
114062306a36Sopenharmony_ci	},
114162306a36Sopenharmony_ci};
114262306a36Sopenharmony_ci
114362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = {
114462306a36Sopenharmony_ci	.cmd_rcgr = 0x4f004,
114562306a36Sopenharmony_ci	.mnd_width = 16,
114662306a36Sopenharmony_ci	.hid_width = 5,
114762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_7,
114862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
114962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
115062306a36Sopenharmony_ci		.name = "gcc_gp3_clk_src",
115162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_7,
115262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_7),
115362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
115462306a36Sopenharmony_ci	},
115562306a36Sopenharmony_ci};
115662306a36Sopenharmony_ci
115762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
115862306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
115962306a36Sopenharmony_ci	F(60000000, P_GPLL0_OUT_EVEN, 5, 0, 0),
116062306a36Sopenharmony_ci	{ }
116162306a36Sopenharmony_ci};
116262306a36Sopenharmony_ci
116362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = {
116462306a36Sopenharmony_ci	.cmd_rcgr = 0x20010,
116562306a36Sopenharmony_ci	.mnd_width = 0,
116662306a36Sopenharmony_ci	.hid_width = 5,
116762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
116862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pdm2_clk_src,
116962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
117062306a36Sopenharmony_ci		.name = "gcc_pdm2_clk_src",
117162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
117262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
117362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
117462306a36Sopenharmony_ci	},
117562306a36Sopenharmony_ci};
117662306a36Sopenharmony_ci
117762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
117862306a36Sopenharmony_ci	F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
117962306a36Sopenharmony_ci	F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
118062306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
118162306a36Sopenharmony_ci	F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
118262306a36Sopenharmony_ci	F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
118362306a36Sopenharmony_ci	F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
118462306a36Sopenharmony_ci	F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
118562306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
118662306a36Sopenharmony_ci	F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
118762306a36Sopenharmony_ci	F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
118862306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
118962306a36Sopenharmony_ci	F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
119062306a36Sopenharmony_ci	F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
119162306a36Sopenharmony_ci	F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
119262306a36Sopenharmony_ci	F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
119362306a36Sopenharmony_ci	F(128000000, P_GPLL6_OUT_EVEN, 3, 0, 0),
119462306a36Sopenharmony_ci	{ }
119562306a36Sopenharmony_ci};
119662306a36Sopenharmony_ci
119762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
119862306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s0_clk_src",
119962306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
120062306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
120162306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
120262306a36Sopenharmony_ci};
120362306a36Sopenharmony_ci
120462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
120562306a36Sopenharmony_ci	.cmd_rcgr = 0x1f148,
120662306a36Sopenharmony_ci	.mnd_width = 16,
120762306a36Sopenharmony_ci	.hid_width = 5,
120862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
120962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
121062306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
121162306a36Sopenharmony_ci};
121262306a36Sopenharmony_ci
121362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
121462306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s1_clk_src",
121562306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
121662306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
121762306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
121862306a36Sopenharmony_ci};
121962306a36Sopenharmony_ci
122062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
122162306a36Sopenharmony_ci	.cmd_rcgr = 0x1f278,
122262306a36Sopenharmony_ci	.mnd_width = 16,
122362306a36Sopenharmony_ci	.hid_width = 5,
122462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
122562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
122662306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
122762306a36Sopenharmony_ci};
122862306a36Sopenharmony_ci
122962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
123062306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s2_clk_src",
123162306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
123262306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
123362306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
123462306a36Sopenharmony_ci};
123562306a36Sopenharmony_ci
123662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
123762306a36Sopenharmony_ci	.cmd_rcgr = 0x1f3a8,
123862306a36Sopenharmony_ci	.mnd_width = 16,
123962306a36Sopenharmony_ci	.hid_width = 5,
124062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
124162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
124262306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
124362306a36Sopenharmony_ci};
124462306a36Sopenharmony_ci
124562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
124662306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s3_clk_src",
124762306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
124862306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
124962306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
125062306a36Sopenharmony_ci};
125162306a36Sopenharmony_ci
125262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
125362306a36Sopenharmony_ci	.cmd_rcgr = 0x1f4d8,
125462306a36Sopenharmony_ci	.mnd_width = 16,
125562306a36Sopenharmony_ci	.hid_width = 5,
125662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
125762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
125862306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
125962306a36Sopenharmony_ci};
126062306a36Sopenharmony_ci
126162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
126262306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s4_clk_src",
126362306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
126462306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
126562306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
126662306a36Sopenharmony_ci};
126762306a36Sopenharmony_ci
126862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
126962306a36Sopenharmony_ci	.cmd_rcgr = 0x1f608,
127062306a36Sopenharmony_ci	.mnd_width = 16,
127162306a36Sopenharmony_ci	.hid_width = 5,
127262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
127362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
127462306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
127562306a36Sopenharmony_ci};
127662306a36Sopenharmony_ci
127762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
127862306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s5_clk_src",
127962306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
128062306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
128162306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
128262306a36Sopenharmony_ci};
128362306a36Sopenharmony_ci
128462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
128562306a36Sopenharmony_ci	.cmd_rcgr = 0x1f738,
128662306a36Sopenharmony_ci	.mnd_width = 16,
128762306a36Sopenharmony_ci	.hid_width = 5,
128862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
128962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
129062306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
129162306a36Sopenharmony_ci};
129262306a36Sopenharmony_ci
129362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
129462306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s0_clk_src",
129562306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
129662306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
129762306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
129862306a36Sopenharmony_ci};
129962306a36Sopenharmony_ci
130062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
130162306a36Sopenharmony_ci	.cmd_rcgr = 0x5301c,
130262306a36Sopenharmony_ci	.mnd_width = 16,
130362306a36Sopenharmony_ci	.hid_width = 5,
130462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
130562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
130662306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
130762306a36Sopenharmony_ci};
130862306a36Sopenharmony_ci
130962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
131062306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s1_clk_src",
131162306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
131262306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
131362306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
131462306a36Sopenharmony_ci};
131562306a36Sopenharmony_ci
131662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
131762306a36Sopenharmony_ci	.cmd_rcgr = 0x5314c,
131862306a36Sopenharmony_ci	.mnd_width = 16,
131962306a36Sopenharmony_ci	.hid_width = 5,
132062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
132162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
132262306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
132362306a36Sopenharmony_ci};
132462306a36Sopenharmony_ci
132562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
132662306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s2_clk_src",
132762306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
132862306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
132962306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
133062306a36Sopenharmony_ci};
133162306a36Sopenharmony_ci
133262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
133362306a36Sopenharmony_ci	.cmd_rcgr = 0x5327c,
133462306a36Sopenharmony_ci	.mnd_width = 16,
133562306a36Sopenharmony_ci	.hid_width = 5,
133662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
133762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
133862306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
133962306a36Sopenharmony_ci};
134062306a36Sopenharmony_ci
134162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
134262306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s3_clk_src",
134362306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
134462306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
134562306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
134662306a36Sopenharmony_ci};
134762306a36Sopenharmony_ci
134862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
134962306a36Sopenharmony_ci	.cmd_rcgr = 0x533ac,
135062306a36Sopenharmony_ci	.mnd_width = 16,
135162306a36Sopenharmony_ci	.hid_width = 5,
135262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
135362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
135462306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
135562306a36Sopenharmony_ci};
135662306a36Sopenharmony_ci
135762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
135862306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s4_clk_src",
135962306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
136062306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
136162306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
136262306a36Sopenharmony_ci};
136362306a36Sopenharmony_ci
136462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
136562306a36Sopenharmony_ci	.cmd_rcgr = 0x534dc,
136662306a36Sopenharmony_ci	.mnd_width = 16,
136762306a36Sopenharmony_ci	.hid_width = 5,
136862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
136962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
137062306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
137162306a36Sopenharmony_ci};
137262306a36Sopenharmony_ci
137362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
137462306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s5_clk_src",
137562306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
137662306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
137762306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
137862306a36Sopenharmony_ci};
137962306a36Sopenharmony_ci
138062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
138162306a36Sopenharmony_ci	.cmd_rcgr = 0x5360c,
138262306a36Sopenharmony_ci	.mnd_width = 16,
138362306a36Sopenharmony_ci	.hid_width = 5,
138462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
138562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
138662306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
138762306a36Sopenharmony_ci};
138862306a36Sopenharmony_ci
138962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
139062306a36Sopenharmony_ci	F(144000, P_BI_TCXO, 16, 3, 25),
139162306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
139262306a36Sopenharmony_ci	F(20000000, P_GPLL0_OUT_EVEN, 5, 1, 3),
139362306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 6, 1, 2),
139462306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
139562306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
139662306a36Sopenharmony_ci	F(192000000, P_GPLL6_OUT_EVEN, 2, 0, 0),
139762306a36Sopenharmony_ci	F(384000000, P_GPLL6_OUT_EVEN, 1, 0, 0),
139862306a36Sopenharmony_ci	{ }
139962306a36Sopenharmony_ci};
140062306a36Sopenharmony_ci
140162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
140262306a36Sopenharmony_ci	.cmd_rcgr = 0x38028,
140362306a36Sopenharmony_ci	.mnd_width = 8,
140462306a36Sopenharmony_ci	.hid_width = 5,
140562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
140662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
140762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
140862306a36Sopenharmony_ci		.name = "gcc_sdcc1_apps_clk_src",
140962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
141062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
141162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
141262306a36Sopenharmony_ci	},
141362306a36Sopenharmony_ci};
141462306a36Sopenharmony_ci
141562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
141662306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
141762306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
141862306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
141962306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
142062306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
142162306a36Sopenharmony_ci	{ }
142262306a36Sopenharmony_ci};
142362306a36Sopenharmony_ci
142462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
142562306a36Sopenharmony_ci	.cmd_rcgr = 0x38010,
142662306a36Sopenharmony_ci	.mnd_width = 0,
142762306a36Sopenharmony_ci	.hid_width = 5,
142862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
142962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
143062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
143162306a36Sopenharmony_ci		.name = "gcc_sdcc1_ice_core_clk_src",
143262306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
143362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
143462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
143562306a36Sopenharmony_ci	},
143662306a36Sopenharmony_ci};
143762306a36Sopenharmony_ci
143862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
143962306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
144062306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
144162306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
144262306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
144362306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
144462306a36Sopenharmony_ci	F(202000000, P_GPLL7_OUT_EVEN, 4, 0, 0),
144562306a36Sopenharmony_ci	{ }
144662306a36Sopenharmony_ci};
144762306a36Sopenharmony_ci
144862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
144962306a36Sopenharmony_ci	.cmd_rcgr = 0x1e00c,
145062306a36Sopenharmony_ci	.mnd_width = 8,
145162306a36Sopenharmony_ci	.hid_width = 5,
145262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_12,
145362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
145462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
145562306a36Sopenharmony_ci		.name = "gcc_sdcc2_apps_clk_src",
145662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_12,
145762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_12),
145862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
145962306a36Sopenharmony_ci	},
146062306a36Sopenharmony_ci};
146162306a36Sopenharmony_ci
146262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
146362306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
146462306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_ODD, 4, 0, 0),
146562306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_ODD, 2, 0, 0),
146662306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_ODD, 1, 0, 0),
146762306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
146862306a36Sopenharmony_ci	{ }
146962306a36Sopenharmony_ci};
147062306a36Sopenharmony_ci
147162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
147262306a36Sopenharmony_ci	.cmd_rcgr = 0x45020,
147362306a36Sopenharmony_ci	.mnd_width = 8,
147462306a36Sopenharmony_ci	.hid_width = 5,
147562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
147662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
147762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
147862306a36Sopenharmony_ci		.name = "gcc_ufs_phy_axi_clk_src",
147962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
148062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
148162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
148262306a36Sopenharmony_ci	},
148362306a36Sopenharmony_ci};
148462306a36Sopenharmony_ci
148562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
148662306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
148762306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
148862306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
148962306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
149062306a36Sopenharmony_ci	{ }
149162306a36Sopenharmony_ci};
149262306a36Sopenharmony_ci
149362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
149462306a36Sopenharmony_ci	.cmd_rcgr = 0x45048,
149562306a36Sopenharmony_ci	.mnd_width = 0,
149662306a36Sopenharmony_ci	.hid_width = 5,
149762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
149862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
149962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
150062306a36Sopenharmony_ci		.name = "gcc_ufs_phy_ice_core_clk_src",
150162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
150262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
150362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
150462306a36Sopenharmony_ci	},
150562306a36Sopenharmony_ci};
150662306a36Sopenharmony_ci
150762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = {
150862306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
150962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
151062306a36Sopenharmony_ci	{ }
151162306a36Sopenharmony_ci};
151262306a36Sopenharmony_ci
151362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
151462306a36Sopenharmony_ci	.cmd_rcgr = 0x4507c,
151562306a36Sopenharmony_ci	.mnd_width = 0,
151662306a36Sopenharmony_ci	.hid_width = 5,
151762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
151862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src,
151962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
152062306a36Sopenharmony_ci		.name = "gcc_ufs_phy_phy_aux_clk_src",
152162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
152262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
152362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
152462306a36Sopenharmony_ci	},
152562306a36Sopenharmony_ci};
152662306a36Sopenharmony_ci
152762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = {
152862306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
152962306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
153062306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
153162306a36Sopenharmony_ci	{ }
153262306a36Sopenharmony_ci};
153362306a36Sopenharmony_ci
153462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
153562306a36Sopenharmony_ci	.cmd_rcgr = 0x45060,
153662306a36Sopenharmony_ci	.mnd_width = 0,
153762306a36Sopenharmony_ci	.hid_width = 5,
153862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
153962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src,
154062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
154162306a36Sopenharmony_ci		.name = "gcc_ufs_phy_unipro_core_clk_src",
154262306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
154362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
154462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
154562306a36Sopenharmony_ci	},
154662306a36Sopenharmony_ci};
154762306a36Sopenharmony_ci
154862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
154962306a36Sopenharmony_ci	F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
155062306a36Sopenharmony_ci	F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
155162306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_ODD, 1, 0, 0),
155262306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
155362306a36Sopenharmony_ci	{ }
155462306a36Sopenharmony_ci};
155562306a36Sopenharmony_ci
155662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
155762306a36Sopenharmony_ci	.cmd_rcgr = 0x1a01c,
155862306a36Sopenharmony_ci	.mnd_width = 8,
155962306a36Sopenharmony_ci	.hid_width = 5,
156062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
156162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
156262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
156362306a36Sopenharmony_ci		.name = "gcc_usb30_prim_master_clk_src",
156462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
156562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
156662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
156762306a36Sopenharmony_ci	},
156862306a36Sopenharmony_ci};
156962306a36Sopenharmony_ci
157062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
157162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
157262306a36Sopenharmony_ci	{ }
157362306a36Sopenharmony_ci};
157462306a36Sopenharmony_ci
157562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
157662306a36Sopenharmony_ci	.cmd_rcgr = 0x1a034,
157762306a36Sopenharmony_ci	.mnd_width = 0,
157862306a36Sopenharmony_ci	.hid_width = 5,
157962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
158062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
158162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
158262306a36Sopenharmony_ci		.name = "gcc_usb30_prim_mock_utmi_clk_src",
158362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
158462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
158562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
158662306a36Sopenharmony_ci	},
158762306a36Sopenharmony_ci};
158862306a36Sopenharmony_ci
158962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
159062306a36Sopenharmony_ci	.cmd_rcgr = 0x1a060,
159162306a36Sopenharmony_ci	.mnd_width = 0,
159262306a36Sopenharmony_ci	.hid_width = 5,
159362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_13,
159462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
159562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
159662306a36Sopenharmony_ci		.name = "gcc_usb3_prim_phy_aux_clk_src",
159762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_13,
159862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_13),
159962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
160062306a36Sopenharmony_ci	},
160162306a36Sopenharmony_ci};
160262306a36Sopenharmony_ci
160362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_video_venus_clk_src[] = {
160462306a36Sopenharmony_ci	F(133000000, P_GPLL11_OUT_EVEN, 4, 0, 0),
160562306a36Sopenharmony_ci	F(240000000, P_GPLL11_OUT_EVEN, 2.5, 0, 0),
160662306a36Sopenharmony_ci	F(300000000, P_GPLL11_OUT_EVEN, 2, 0, 0),
160762306a36Sopenharmony_ci	F(384000000, P_GPLL11_OUT_EVEN, 2, 0, 0),
160862306a36Sopenharmony_ci	{ }
160962306a36Sopenharmony_ci};
161062306a36Sopenharmony_ci
161162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_video_venus_clk_src = {
161262306a36Sopenharmony_ci	.cmd_rcgr = 0x58060,
161362306a36Sopenharmony_ci	.mnd_width = 0,
161462306a36Sopenharmony_ci	.hid_width = 5,
161562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_14,
161662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_video_venus_clk_src,
161762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
161862306a36Sopenharmony_ci		.name = "gcc_video_venus_clk_src",
161962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_14,
162062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_14),
162162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
162262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
162362306a36Sopenharmony_ci	},
162462306a36Sopenharmony_ci};
162562306a36Sopenharmony_ci
162662306a36Sopenharmony_cistatic struct clk_regmap_div gcc_cpuss_ahb_postdiv_clk_src = {
162762306a36Sopenharmony_ci	.reg = 0x2b154,
162862306a36Sopenharmony_ci	.shift = 0,
162962306a36Sopenharmony_ci	.width = 4,
163062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
163162306a36Sopenharmony_ci		.name = "gcc_cpuss_ahb_postdiv_clk_src",
163262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
163362306a36Sopenharmony_ci			&gcc_cpuss_ahb_clk_src.clkr.hw,
163462306a36Sopenharmony_ci		},
163562306a36Sopenharmony_ci		.num_parents = 1,
163662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
163762306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
163862306a36Sopenharmony_ci	},
163962306a36Sopenharmony_ci};
164062306a36Sopenharmony_ci
164162306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
164262306a36Sopenharmony_ci	.reg = 0x1a04c,
164362306a36Sopenharmony_ci	.shift = 0,
164462306a36Sopenharmony_ci	.width = 4,
164562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
164662306a36Sopenharmony_ci		.name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
164762306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
164862306a36Sopenharmony_ci			&gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
164962306a36Sopenharmony_ci		},
165062306a36Sopenharmony_ci		.num_parents = 1,
165162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
165262306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
165362306a36Sopenharmony_ci	},
165462306a36Sopenharmony_ci};
165562306a36Sopenharmony_ci
165662306a36Sopenharmony_cistatic struct clk_branch gcc_ahb2phy_csi_clk = {
165762306a36Sopenharmony_ci	.halt_reg = 0x1d004,
165862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
165962306a36Sopenharmony_ci	.hwcg_reg = 0x1d004,
166062306a36Sopenharmony_ci	.hwcg_bit = 1,
166162306a36Sopenharmony_ci	.clkr = {
166262306a36Sopenharmony_ci		.enable_reg = 0x1d004,
166362306a36Sopenharmony_ci		.enable_mask = BIT(0),
166462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
166562306a36Sopenharmony_ci			.name = "gcc_ahb2phy_csi_clk",
166662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
166762306a36Sopenharmony_ci		},
166862306a36Sopenharmony_ci	},
166962306a36Sopenharmony_ci};
167062306a36Sopenharmony_ci
167162306a36Sopenharmony_cistatic struct clk_branch gcc_ahb2phy_usb_clk = {
167262306a36Sopenharmony_ci	.halt_reg = 0x1d008,
167362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
167462306a36Sopenharmony_ci	.hwcg_reg = 0x1d008,
167562306a36Sopenharmony_ci	.hwcg_bit = 1,
167662306a36Sopenharmony_ci	.clkr = {
167762306a36Sopenharmony_ci		.enable_reg = 0x1d008,
167862306a36Sopenharmony_ci		.enable_mask = BIT(0),
167962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
168062306a36Sopenharmony_ci			.name = "gcc_ahb2phy_usb_clk",
168162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
168262306a36Sopenharmony_ci		},
168362306a36Sopenharmony_ci	},
168462306a36Sopenharmony_ci};
168562306a36Sopenharmony_ci
168662306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_gpu_axi_clk = {
168762306a36Sopenharmony_ci	.halt_reg = 0x71154,
168862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
168962306a36Sopenharmony_ci	.hwcg_reg = 0x71154,
169062306a36Sopenharmony_ci	.hwcg_bit = 1,
169162306a36Sopenharmony_ci	.clkr = {
169262306a36Sopenharmony_ci		.enable_reg = 0x71154,
169362306a36Sopenharmony_ci		.enable_mask = BIT(0),
169462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
169562306a36Sopenharmony_ci			.name = "gcc_bimc_gpu_axi_clk",
169662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
169762306a36Sopenharmony_ci		},
169862306a36Sopenharmony_ci	},
169962306a36Sopenharmony_ci};
170062306a36Sopenharmony_ci
170162306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
170262306a36Sopenharmony_ci	.halt_reg = 0x23004,
170362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
170462306a36Sopenharmony_ci	.hwcg_reg = 0x23004,
170562306a36Sopenharmony_ci	.hwcg_bit = 1,
170662306a36Sopenharmony_ci	.clkr = {
170762306a36Sopenharmony_ci		.enable_reg = 0x79004,
170862306a36Sopenharmony_ci		.enable_mask = BIT(10),
170962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
171062306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
171162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
171262306a36Sopenharmony_ci		},
171362306a36Sopenharmony_ci	},
171462306a36Sopenharmony_ci};
171562306a36Sopenharmony_ci
171662306a36Sopenharmony_cistatic struct clk_branch gcc_cam_throttle_nrt_clk = {
171762306a36Sopenharmony_ci	.halt_reg = 0x17070,
171862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
171962306a36Sopenharmony_ci	.hwcg_reg = 0x17070,
172062306a36Sopenharmony_ci	.hwcg_bit = 1,
172162306a36Sopenharmony_ci	.clkr = {
172262306a36Sopenharmony_ci		.enable_reg = 0x79004,
172362306a36Sopenharmony_ci		.enable_mask = BIT(27),
172462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
172562306a36Sopenharmony_ci			.name = "gcc_cam_throttle_nrt_clk",
172662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
172762306a36Sopenharmony_ci		},
172862306a36Sopenharmony_ci	},
172962306a36Sopenharmony_ci};
173062306a36Sopenharmony_ci
173162306a36Sopenharmony_cistatic struct clk_branch gcc_cam_throttle_rt_clk = {
173262306a36Sopenharmony_ci	.halt_reg = 0x1706c,
173362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
173462306a36Sopenharmony_ci	.hwcg_reg = 0x1706c,
173562306a36Sopenharmony_ci	.hwcg_bit = 1,
173662306a36Sopenharmony_ci	.clkr = {
173762306a36Sopenharmony_ci		.enable_reg = 0x79004,
173862306a36Sopenharmony_ci		.enable_mask = BIT(26),
173962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
174062306a36Sopenharmony_ci			.name = "gcc_cam_throttle_rt_clk",
174162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
174262306a36Sopenharmony_ci		},
174362306a36Sopenharmony_ci	},
174462306a36Sopenharmony_ci};
174562306a36Sopenharmony_ci
174662306a36Sopenharmony_cistatic struct clk_branch gcc_camera_ahb_clk = {
174762306a36Sopenharmony_ci	.halt_reg = 0x17008,
174862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
174962306a36Sopenharmony_ci	.hwcg_reg = 0x17008,
175062306a36Sopenharmony_ci	.hwcg_bit = 1,
175162306a36Sopenharmony_ci	.clkr = {
175262306a36Sopenharmony_ci		.enable_reg = 0x17008,
175362306a36Sopenharmony_ci		.enable_mask = BIT(0),
175462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
175562306a36Sopenharmony_ci			.name = "gcc_camera_ahb_clk",
175662306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
175762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175862306a36Sopenharmony_ci		},
175962306a36Sopenharmony_ci	},
176062306a36Sopenharmony_ci};
176162306a36Sopenharmony_ci
176262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_axi_clk = {
176362306a36Sopenharmony_ci	.halt_reg = 0x58044,
176462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
176562306a36Sopenharmony_ci	.clkr = {
176662306a36Sopenharmony_ci		.enable_reg = 0x58044,
176762306a36Sopenharmony_ci		.enable_mask = BIT(0),
176862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
176962306a36Sopenharmony_ci			.name = "gcc_camss_axi_clk",
177062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
177162306a36Sopenharmony_ci				&gcc_camss_axi_clk_src.clkr.hw,
177262306a36Sopenharmony_ci			},
177362306a36Sopenharmony_ci			.num_parents = 1,
177462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
177562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
177662306a36Sopenharmony_ci		},
177762306a36Sopenharmony_ci	},
177862306a36Sopenharmony_ci};
177962306a36Sopenharmony_ci
178062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cci_0_clk = {
178162306a36Sopenharmony_ci	.halt_reg = 0x56018,
178262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
178362306a36Sopenharmony_ci	.clkr = {
178462306a36Sopenharmony_ci		.enable_reg = 0x56018,
178562306a36Sopenharmony_ci		.enable_mask = BIT(0),
178662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
178762306a36Sopenharmony_ci			.name = "gcc_camss_cci_0_clk",
178862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
178962306a36Sopenharmony_ci				&gcc_camss_cci_0_clk_src.clkr.hw,
179062306a36Sopenharmony_ci			},
179162306a36Sopenharmony_ci			.num_parents = 1,
179262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
179362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
179462306a36Sopenharmony_ci		},
179562306a36Sopenharmony_ci	},
179662306a36Sopenharmony_ci};
179762306a36Sopenharmony_ci
179862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cci_1_clk = {
179962306a36Sopenharmony_ci	.halt_reg = 0x5c018,
180062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
180162306a36Sopenharmony_ci	.clkr = {
180262306a36Sopenharmony_ci		.enable_reg = 0x5c018,
180362306a36Sopenharmony_ci		.enable_mask = BIT(0),
180462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
180562306a36Sopenharmony_ci			.name = "gcc_camss_cci_1_clk",
180662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
180762306a36Sopenharmony_ci				&gcc_camss_cci_1_clk_src.clkr.hw,
180862306a36Sopenharmony_ci			},
180962306a36Sopenharmony_ci			.num_parents = 1,
181062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
181162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
181262306a36Sopenharmony_ci		},
181362306a36Sopenharmony_ci	},
181462306a36Sopenharmony_ci};
181562306a36Sopenharmony_ci
181662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cphy_0_clk = {
181762306a36Sopenharmony_ci	.halt_reg = 0x52088,
181862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
181962306a36Sopenharmony_ci	.clkr = {
182062306a36Sopenharmony_ci		.enable_reg = 0x52088,
182162306a36Sopenharmony_ci		.enable_mask = BIT(0),
182262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
182362306a36Sopenharmony_ci			.name = "gcc_camss_cphy_0_clk",
182462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
182562306a36Sopenharmony_ci				&gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
182662306a36Sopenharmony_ci			},
182762306a36Sopenharmony_ci			.num_parents = 1,
182862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
182962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
183062306a36Sopenharmony_ci		},
183162306a36Sopenharmony_ci	},
183262306a36Sopenharmony_ci};
183362306a36Sopenharmony_ci
183462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cphy_1_clk = {
183562306a36Sopenharmony_ci	.halt_reg = 0x5208c,
183662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
183762306a36Sopenharmony_ci	.clkr = {
183862306a36Sopenharmony_ci		.enable_reg = 0x5208c,
183962306a36Sopenharmony_ci		.enable_mask = BIT(0),
184062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
184162306a36Sopenharmony_ci			.name = "gcc_camss_cphy_1_clk",
184262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
184362306a36Sopenharmony_ci				&gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
184462306a36Sopenharmony_ci			},
184562306a36Sopenharmony_ci			.num_parents = 1,
184662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
184762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
184862306a36Sopenharmony_ci		},
184962306a36Sopenharmony_ci	},
185062306a36Sopenharmony_ci};
185162306a36Sopenharmony_ci
185262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cphy_2_clk = {
185362306a36Sopenharmony_ci	.halt_reg = 0x52090,
185462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
185562306a36Sopenharmony_ci	.clkr = {
185662306a36Sopenharmony_ci		.enable_reg = 0x52090,
185762306a36Sopenharmony_ci		.enable_mask = BIT(0),
185862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
185962306a36Sopenharmony_ci			.name = "gcc_camss_cphy_2_clk",
186062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
186162306a36Sopenharmony_ci				&gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
186262306a36Sopenharmony_ci			},
186362306a36Sopenharmony_ci			.num_parents = 1,
186462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
186562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
186662306a36Sopenharmony_ci		},
186762306a36Sopenharmony_ci	},
186862306a36Sopenharmony_ci};
186962306a36Sopenharmony_ci
187062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cphy_3_clk = {
187162306a36Sopenharmony_ci	.halt_reg = 0x520f8,
187262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
187362306a36Sopenharmony_ci	.clkr = {
187462306a36Sopenharmony_ci		.enable_reg = 0x520f8,
187562306a36Sopenharmony_ci		.enable_mask = BIT(0),
187662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
187762306a36Sopenharmony_ci			.name = "gcc_camss_cphy_3_clk",
187862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
187962306a36Sopenharmony_ci				&gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
188062306a36Sopenharmony_ci			},
188162306a36Sopenharmony_ci			.num_parents = 1,
188262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
188362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
188462306a36Sopenharmony_ci		},
188562306a36Sopenharmony_ci	},
188662306a36Sopenharmony_ci};
188762306a36Sopenharmony_ci
188862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0phytimer_clk = {
188962306a36Sopenharmony_ci	.halt_reg = 0x59018,
189062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
189162306a36Sopenharmony_ci	.clkr = {
189262306a36Sopenharmony_ci		.enable_reg = 0x59018,
189362306a36Sopenharmony_ci		.enable_mask = BIT(0),
189462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
189562306a36Sopenharmony_ci			.name = "gcc_camss_csi0phytimer_clk",
189662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
189762306a36Sopenharmony_ci				&gcc_camss_csi0phytimer_clk_src.clkr.hw,
189862306a36Sopenharmony_ci			},
189962306a36Sopenharmony_ci			.num_parents = 1,
190062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
190162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
190262306a36Sopenharmony_ci		},
190362306a36Sopenharmony_ci	},
190462306a36Sopenharmony_ci};
190562306a36Sopenharmony_ci
190662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1phytimer_clk = {
190762306a36Sopenharmony_ci	.halt_reg = 0x59034,
190862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
190962306a36Sopenharmony_ci	.clkr = {
191062306a36Sopenharmony_ci		.enable_reg = 0x59034,
191162306a36Sopenharmony_ci		.enable_mask = BIT(0),
191262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
191362306a36Sopenharmony_ci			.name = "gcc_camss_csi1phytimer_clk",
191462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
191562306a36Sopenharmony_ci				&gcc_camss_csi1phytimer_clk_src.clkr.hw,
191662306a36Sopenharmony_ci			},
191762306a36Sopenharmony_ci			.num_parents = 1,
191862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
191962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
192062306a36Sopenharmony_ci		},
192162306a36Sopenharmony_ci	},
192262306a36Sopenharmony_ci};
192362306a36Sopenharmony_ci
192462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2phytimer_clk = {
192562306a36Sopenharmony_ci	.halt_reg = 0x59050,
192662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
192762306a36Sopenharmony_ci	.clkr = {
192862306a36Sopenharmony_ci		.enable_reg = 0x59050,
192962306a36Sopenharmony_ci		.enable_mask = BIT(0),
193062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
193162306a36Sopenharmony_ci			.name = "gcc_camss_csi2phytimer_clk",
193262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
193362306a36Sopenharmony_ci				&gcc_camss_csi2phytimer_clk_src.clkr.hw,
193462306a36Sopenharmony_ci			},
193562306a36Sopenharmony_ci			.num_parents = 1,
193662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
193762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
193862306a36Sopenharmony_ci		},
193962306a36Sopenharmony_ci	},
194062306a36Sopenharmony_ci};
194162306a36Sopenharmony_ci
194262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi3phytimer_clk = {
194362306a36Sopenharmony_ci	.halt_reg = 0x5906c,
194462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
194562306a36Sopenharmony_ci	.clkr = {
194662306a36Sopenharmony_ci		.enable_reg = 0x5906c,
194762306a36Sopenharmony_ci		.enable_mask = BIT(0),
194862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
194962306a36Sopenharmony_ci			.name = "gcc_camss_csi3phytimer_clk",
195062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
195162306a36Sopenharmony_ci				&gcc_camss_csi3phytimer_clk_src.clkr.hw,
195262306a36Sopenharmony_ci			},
195362306a36Sopenharmony_ci			.num_parents = 1,
195462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
195562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
195662306a36Sopenharmony_ci		},
195762306a36Sopenharmony_ci	},
195862306a36Sopenharmony_ci};
195962306a36Sopenharmony_ci
196062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk0_clk = {
196162306a36Sopenharmony_ci	.halt_reg = 0x51018,
196262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
196362306a36Sopenharmony_ci	.clkr = {
196462306a36Sopenharmony_ci		.enable_reg = 0x51018,
196562306a36Sopenharmony_ci		.enable_mask = BIT(0),
196662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
196762306a36Sopenharmony_ci			.name = "gcc_camss_mclk0_clk",
196862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
196962306a36Sopenharmony_ci				&gcc_camss_mclk0_clk_src.clkr.hw,
197062306a36Sopenharmony_ci			},
197162306a36Sopenharmony_ci			.num_parents = 1,
197262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
197362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
197462306a36Sopenharmony_ci		},
197562306a36Sopenharmony_ci	},
197662306a36Sopenharmony_ci};
197762306a36Sopenharmony_ci
197862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk1_clk = {
197962306a36Sopenharmony_ci	.halt_reg = 0x51034,
198062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
198162306a36Sopenharmony_ci	.clkr = {
198262306a36Sopenharmony_ci		.enable_reg = 0x51034,
198362306a36Sopenharmony_ci		.enable_mask = BIT(0),
198462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
198562306a36Sopenharmony_ci			.name = "gcc_camss_mclk1_clk",
198662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
198762306a36Sopenharmony_ci				&gcc_camss_mclk1_clk_src.clkr.hw,
198862306a36Sopenharmony_ci			},
198962306a36Sopenharmony_ci			.num_parents = 1,
199062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
199162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
199262306a36Sopenharmony_ci		},
199362306a36Sopenharmony_ci	},
199462306a36Sopenharmony_ci};
199562306a36Sopenharmony_ci
199662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk2_clk = {
199762306a36Sopenharmony_ci	.halt_reg = 0x51050,
199862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
199962306a36Sopenharmony_ci	.clkr = {
200062306a36Sopenharmony_ci		.enable_reg = 0x51050,
200162306a36Sopenharmony_ci		.enable_mask = BIT(0),
200262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
200362306a36Sopenharmony_ci			.name = "gcc_camss_mclk2_clk",
200462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
200562306a36Sopenharmony_ci				&gcc_camss_mclk2_clk_src.clkr.hw,
200662306a36Sopenharmony_ci			},
200762306a36Sopenharmony_ci			.num_parents = 1,
200862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
200962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
201062306a36Sopenharmony_ci		},
201162306a36Sopenharmony_ci	},
201262306a36Sopenharmony_ci};
201362306a36Sopenharmony_ci
201462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk3_clk = {
201562306a36Sopenharmony_ci	.halt_reg = 0x5106c,
201662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
201762306a36Sopenharmony_ci	.clkr = {
201862306a36Sopenharmony_ci		.enable_reg = 0x5106c,
201962306a36Sopenharmony_ci		.enable_mask = BIT(0),
202062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
202162306a36Sopenharmony_ci			.name = "gcc_camss_mclk3_clk",
202262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
202362306a36Sopenharmony_ci				&gcc_camss_mclk3_clk_src.clkr.hw,
202462306a36Sopenharmony_ci			},
202562306a36Sopenharmony_ci			.num_parents = 1,
202662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
202762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
202862306a36Sopenharmony_ci		},
202962306a36Sopenharmony_ci	},
203062306a36Sopenharmony_ci};
203162306a36Sopenharmony_ci
203262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk4_clk = {
203362306a36Sopenharmony_ci	.halt_reg = 0x51088,
203462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
203562306a36Sopenharmony_ci	.clkr = {
203662306a36Sopenharmony_ci		.enable_reg = 0x51088,
203762306a36Sopenharmony_ci		.enable_mask = BIT(0),
203862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
203962306a36Sopenharmony_ci			.name = "gcc_camss_mclk4_clk",
204062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
204162306a36Sopenharmony_ci				&gcc_camss_mclk4_clk_src.clkr.hw,
204262306a36Sopenharmony_ci			},
204362306a36Sopenharmony_ci			.num_parents = 1,
204462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
204562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
204662306a36Sopenharmony_ci		},
204762306a36Sopenharmony_ci	},
204862306a36Sopenharmony_ci};
204962306a36Sopenharmony_ci
205062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_nrt_axi_clk = {
205162306a36Sopenharmony_ci	.halt_reg = 0x58054,
205262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
205362306a36Sopenharmony_ci	.clkr = {
205462306a36Sopenharmony_ci		.enable_reg = 0x58054,
205562306a36Sopenharmony_ci		.enable_mask = BIT(0),
205662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
205762306a36Sopenharmony_ci			.name = "gcc_camss_nrt_axi_clk",
205862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
205962306a36Sopenharmony_ci		},
206062306a36Sopenharmony_ci	},
206162306a36Sopenharmony_ci};
206262306a36Sopenharmony_ci
206362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_ope_ahb_clk = {
206462306a36Sopenharmony_ci	.halt_reg = 0x5503c,
206562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
206662306a36Sopenharmony_ci	.clkr = {
206762306a36Sopenharmony_ci		.enable_reg = 0x5503c,
206862306a36Sopenharmony_ci		.enable_mask = BIT(0),
206962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
207062306a36Sopenharmony_ci			.name = "gcc_camss_ope_ahb_clk",
207162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
207262306a36Sopenharmony_ci				&gcc_camss_ope_ahb_clk_src.clkr.hw,
207362306a36Sopenharmony_ci			},
207462306a36Sopenharmony_ci			.num_parents = 1,
207562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
207662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
207762306a36Sopenharmony_ci		},
207862306a36Sopenharmony_ci	},
207962306a36Sopenharmony_ci};
208062306a36Sopenharmony_ci
208162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_ope_clk = {
208262306a36Sopenharmony_ci	.halt_reg = 0x5501c,
208362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
208462306a36Sopenharmony_ci	.clkr = {
208562306a36Sopenharmony_ci		.enable_reg = 0x5501c,
208662306a36Sopenharmony_ci		.enable_mask = BIT(0),
208762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
208862306a36Sopenharmony_ci			.name = "gcc_camss_ope_clk",
208962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
209062306a36Sopenharmony_ci				&gcc_camss_ope_clk_src.clkr.hw,
209162306a36Sopenharmony_ci			},
209262306a36Sopenharmony_ci			.num_parents = 1,
209362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
209462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
209562306a36Sopenharmony_ci		},
209662306a36Sopenharmony_ci	},
209762306a36Sopenharmony_ci};
209862306a36Sopenharmony_ci
209962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_rt_axi_clk = {
210062306a36Sopenharmony_ci	.halt_reg = 0x5805c,
210162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
210262306a36Sopenharmony_ci	.clkr = {
210362306a36Sopenharmony_ci		.enable_reg = 0x5805c,
210462306a36Sopenharmony_ci		.enable_mask = BIT(0),
210562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
210662306a36Sopenharmony_ci			.name = "gcc_camss_rt_axi_clk",
210762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
210862306a36Sopenharmony_ci		},
210962306a36Sopenharmony_ci	},
211062306a36Sopenharmony_ci};
211162306a36Sopenharmony_ci
211262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_0_clk = {
211362306a36Sopenharmony_ci	.halt_reg = 0x5201c,
211462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
211562306a36Sopenharmony_ci	.clkr = {
211662306a36Sopenharmony_ci		.enable_reg = 0x5201c,
211762306a36Sopenharmony_ci		.enable_mask = BIT(0),
211862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
211962306a36Sopenharmony_ci			.name = "gcc_camss_tfe_0_clk",
212062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
212162306a36Sopenharmony_ci				&gcc_camss_tfe_0_clk_src.clkr.hw,
212262306a36Sopenharmony_ci			},
212362306a36Sopenharmony_ci			.num_parents = 1,
212462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
212562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
212662306a36Sopenharmony_ci		},
212762306a36Sopenharmony_ci	},
212862306a36Sopenharmony_ci};
212962306a36Sopenharmony_ci
213062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_0_cphy_rx_clk = {
213162306a36Sopenharmony_ci	.halt_reg = 0x5207c,
213262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
213362306a36Sopenharmony_ci	.clkr = {
213462306a36Sopenharmony_ci		.enable_reg = 0x5207c,
213562306a36Sopenharmony_ci		.enable_mask = BIT(0),
213662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
213762306a36Sopenharmony_ci			.name = "gcc_camss_tfe_0_cphy_rx_clk",
213862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
213962306a36Sopenharmony_ci				&gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
214062306a36Sopenharmony_ci			},
214162306a36Sopenharmony_ci			.num_parents = 1,
214262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
214362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
214462306a36Sopenharmony_ci		},
214562306a36Sopenharmony_ci	},
214662306a36Sopenharmony_ci};
214762306a36Sopenharmony_ci
214862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_0_csid_clk = {
214962306a36Sopenharmony_ci	.halt_reg = 0x520ac,
215062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
215162306a36Sopenharmony_ci	.clkr = {
215262306a36Sopenharmony_ci		.enable_reg = 0x520ac,
215362306a36Sopenharmony_ci		.enable_mask = BIT(0),
215462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
215562306a36Sopenharmony_ci			.name = "gcc_camss_tfe_0_csid_clk",
215662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
215762306a36Sopenharmony_ci				&gcc_camss_tfe_0_csid_clk_src.clkr.hw,
215862306a36Sopenharmony_ci			},
215962306a36Sopenharmony_ci			.num_parents = 1,
216062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
216162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
216262306a36Sopenharmony_ci		},
216362306a36Sopenharmony_ci	},
216462306a36Sopenharmony_ci};
216562306a36Sopenharmony_ci
216662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_1_clk = {
216762306a36Sopenharmony_ci	.halt_reg = 0x5203c,
216862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
216962306a36Sopenharmony_ci	.clkr = {
217062306a36Sopenharmony_ci		.enable_reg = 0x5203c,
217162306a36Sopenharmony_ci		.enable_mask = BIT(0),
217262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
217362306a36Sopenharmony_ci			.name = "gcc_camss_tfe_1_clk",
217462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
217562306a36Sopenharmony_ci				&gcc_camss_tfe_1_clk_src.clkr.hw,
217662306a36Sopenharmony_ci			},
217762306a36Sopenharmony_ci			.num_parents = 1,
217862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
217962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
218062306a36Sopenharmony_ci		},
218162306a36Sopenharmony_ci	},
218262306a36Sopenharmony_ci};
218362306a36Sopenharmony_ci
218462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_1_cphy_rx_clk = {
218562306a36Sopenharmony_ci	.halt_reg = 0x52080,
218662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
218762306a36Sopenharmony_ci	.clkr = {
218862306a36Sopenharmony_ci		.enable_reg = 0x52080,
218962306a36Sopenharmony_ci		.enable_mask = BIT(0),
219062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
219162306a36Sopenharmony_ci			.name = "gcc_camss_tfe_1_cphy_rx_clk",
219262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
219362306a36Sopenharmony_ci				&gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
219462306a36Sopenharmony_ci			},
219562306a36Sopenharmony_ci			.num_parents = 1,
219662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
219762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
219862306a36Sopenharmony_ci		},
219962306a36Sopenharmony_ci	},
220062306a36Sopenharmony_ci};
220162306a36Sopenharmony_ci
220262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_1_csid_clk = {
220362306a36Sopenharmony_ci	.halt_reg = 0x520cc,
220462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
220562306a36Sopenharmony_ci	.clkr = {
220662306a36Sopenharmony_ci		.enable_reg = 0x520cc,
220762306a36Sopenharmony_ci		.enable_mask = BIT(0),
220862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
220962306a36Sopenharmony_ci			.name = "gcc_camss_tfe_1_csid_clk",
221062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
221162306a36Sopenharmony_ci				&gcc_camss_tfe_1_csid_clk_src.clkr.hw,
221262306a36Sopenharmony_ci			},
221362306a36Sopenharmony_ci			.num_parents = 1,
221462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
221562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
221662306a36Sopenharmony_ci		},
221762306a36Sopenharmony_ci	},
221862306a36Sopenharmony_ci};
221962306a36Sopenharmony_ci
222062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_2_clk = {
222162306a36Sopenharmony_ci	.halt_reg = 0x5205c,
222262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
222362306a36Sopenharmony_ci	.clkr = {
222462306a36Sopenharmony_ci		.enable_reg = 0x5205c,
222562306a36Sopenharmony_ci		.enable_mask = BIT(0),
222662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
222762306a36Sopenharmony_ci			.name = "gcc_camss_tfe_2_clk",
222862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
222962306a36Sopenharmony_ci				&gcc_camss_tfe_2_clk_src.clkr.hw,
223062306a36Sopenharmony_ci			},
223162306a36Sopenharmony_ci			.num_parents = 1,
223262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
223362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
223462306a36Sopenharmony_ci		},
223562306a36Sopenharmony_ci	},
223662306a36Sopenharmony_ci};
223762306a36Sopenharmony_ci
223862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_2_cphy_rx_clk = {
223962306a36Sopenharmony_ci	.halt_reg = 0x52084,
224062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
224162306a36Sopenharmony_ci	.clkr = {
224262306a36Sopenharmony_ci		.enable_reg = 0x52084,
224362306a36Sopenharmony_ci		.enable_mask = BIT(0),
224462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
224562306a36Sopenharmony_ci			.name = "gcc_camss_tfe_2_cphy_rx_clk",
224662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
224762306a36Sopenharmony_ci				&gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
224862306a36Sopenharmony_ci			},
224962306a36Sopenharmony_ci			.num_parents = 1,
225062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
225162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
225262306a36Sopenharmony_ci		},
225362306a36Sopenharmony_ci	},
225462306a36Sopenharmony_ci};
225562306a36Sopenharmony_ci
225662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_2_csid_clk = {
225762306a36Sopenharmony_ci	.halt_reg = 0x520ec,
225862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
225962306a36Sopenharmony_ci	.clkr = {
226062306a36Sopenharmony_ci		.enable_reg = 0x520ec,
226162306a36Sopenharmony_ci		.enable_mask = BIT(0),
226262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
226362306a36Sopenharmony_ci			.name = "gcc_camss_tfe_2_csid_clk",
226462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
226562306a36Sopenharmony_ci				&gcc_camss_tfe_2_csid_clk_src.clkr.hw,
226662306a36Sopenharmony_ci			},
226762306a36Sopenharmony_ci			.num_parents = 1,
226862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
226962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
227062306a36Sopenharmony_ci		},
227162306a36Sopenharmony_ci	},
227262306a36Sopenharmony_ci};
227362306a36Sopenharmony_ci
227462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_top_ahb_clk = {
227562306a36Sopenharmony_ci	.halt_reg = 0x58028,
227662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
227762306a36Sopenharmony_ci	.clkr = {
227862306a36Sopenharmony_ci		.enable_reg = 0x58028,
227962306a36Sopenharmony_ci		.enable_mask = BIT(0),
228062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
228162306a36Sopenharmony_ci			.name = "gcc_camss_top_ahb_clk",
228262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
228362306a36Sopenharmony_ci				&gcc_camss_top_ahb_clk_src.clkr.hw,
228462306a36Sopenharmony_ci			},
228562306a36Sopenharmony_ci			.num_parents = 1,
228662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
228762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
228862306a36Sopenharmony_ci		},
228962306a36Sopenharmony_ci	},
229062306a36Sopenharmony_ci};
229162306a36Sopenharmony_ci
229262306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
229362306a36Sopenharmony_ci	.halt_reg = 0x1a084,
229462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
229562306a36Sopenharmony_ci	.hwcg_reg = 0x1a084,
229662306a36Sopenharmony_ci	.hwcg_bit = 1,
229762306a36Sopenharmony_ci	.clkr = {
229862306a36Sopenharmony_ci		.enable_reg = 0x1a084,
229962306a36Sopenharmony_ci		.enable_mask = BIT(0),
230062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
230162306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb3_prim_axi_clk",
230262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
230362306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
230462306a36Sopenharmony_ci			},
230562306a36Sopenharmony_ci			.num_parents = 1,
230662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
230762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
230862306a36Sopenharmony_ci		},
230962306a36Sopenharmony_ci	},
231062306a36Sopenharmony_ci};
231162306a36Sopenharmony_ci
231262306a36Sopenharmony_cistatic struct clk_branch gcc_disp_ahb_clk = {
231362306a36Sopenharmony_ci	.halt_reg = 0x1700c,
231462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
231562306a36Sopenharmony_ci	.hwcg_reg = 0x1700c,
231662306a36Sopenharmony_ci	.hwcg_bit = 1,
231762306a36Sopenharmony_ci	.clkr = {
231862306a36Sopenharmony_ci		.enable_reg = 0x1700c,
231962306a36Sopenharmony_ci		.enable_mask = BIT(0),
232062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
232162306a36Sopenharmony_ci			.name = "gcc_disp_ahb_clk",
232262306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
232362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
232462306a36Sopenharmony_ci		},
232562306a36Sopenharmony_ci	},
232662306a36Sopenharmony_ci};
232762306a36Sopenharmony_ci
232862306a36Sopenharmony_cistatic struct clk_regmap_div gcc_disp_gpll0_clk_src = {
232962306a36Sopenharmony_ci	.reg = 0x17058,
233062306a36Sopenharmony_ci	.shift = 0,
233162306a36Sopenharmony_ci	.width = 2,
233262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
233362306a36Sopenharmony_ci		.name = "gcc_disp_gpll0_clk_src",
233462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
233562306a36Sopenharmony_ci			&gpll0.clkr.hw,
233662306a36Sopenharmony_ci		},
233762306a36Sopenharmony_ci		.num_parents = 1,
233862306a36Sopenharmony_ci		.ops = &clk_regmap_div_ops,
233962306a36Sopenharmony_ci	},
234062306a36Sopenharmony_ci};
234162306a36Sopenharmony_ci
234262306a36Sopenharmony_cistatic struct clk_branch gcc_disp_gpll0_div_clk_src = {
234362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
234462306a36Sopenharmony_ci	.clkr = {
234562306a36Sopenharmony_ci		.enable_reg = 0x79004,
234662306a36Sopenharmony_ci		.enable_mask = BIT(20),
234762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
234862306a36Sopenharmony_ci			.name = "gcc_disp_gpll0_div_clk_src",
234962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
235062306a36Sopenharmony_ci				&gcc_disp_gpll0_clk_src.clkr.hw,
235162306a36Sopenharmony_ci			},
235262306a36Sopenharmony_ci			.num_parents = 1,
235362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
235462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
235562306a36Sopenharmony_ci		},
235662306a36Sopenharmony_ci	},
235762306a36Sopenharmony_ci};
235862306a36Sopenharmony_ci
235962306a36Sopenharmony_cistatic struct clk_branch gcc_disp_hf_axi_clk = {
236062306a36Sopenharmony_ci	.halt_reg = 0x17020,
236162306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
236262306a36Sopenharmony_ci	.hwcg_reg = 0x17020,
236362306a36Sopenharmony_ci	.hwcg_bit = 1,
236462306a36Sopenharmony_ci	.clkr = {
236562306a36Sopenharmony_ci		.enable_reg = 0x17020,
236662306a36Sopenharmony_ci		.enable_mask = BIT(0),
236762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
236862306a36Sopenharmony_ci			.name = "gcc_disp_hf_axi_clk",
236962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
237062306a36Sopenharmony_ci		},
237162306a36Sopenharmony_ci	},
237262306a36Sopenharmony_ci};
237362306a36Sopenharmony_ci
237462306a36Sopenharmony_cistatic struct clk_branch gcc_disp_sleep_clk = {
237562306a36Sopenharmony_ci	.halt_reg = 0x17074,
237662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
237762306a36Sopenharmony_ci	.hwcg_reg = 0x17074,
237862306a36Sopenharmony_ci	.hwcg_bit = 1,
237962306a36Sopenharmony_ci	.clkr = {
238062306a36Sopenharmony_ci		.enable_reg = 0x17074,
238162306a36Sopenharmony_ci		.enable_mask = BIT(0),
238262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
238362306a36Sopenharmony_ci			.name = "gcc_disp_sleep_clk",
238462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
238562306a36Sopenharmony_ci		},
238662306a36Sopenharmony_ci	},
238762306a36Sopenharmony_ci};
238862306a36Sopenharmony_ci
238962306a36Sopenharmony_cistatic struct clk_branch gcc_disp_throttle_core_clk = {
239062306a36Sopenharmony_ci	.halt_reg = 0x17064,
239162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
239262306a36Sopenharmony_ci	.hwcg_reg = 0x17064,
239362306a36Sopenharmony_ci	.hwcg_bit = 1,
239462306a36Sopenharmony_ci	.clkr = {
239562306a36Sopenharmony_ci		.enable_reg = 0x7900c,
239662306a36Sopenharmony_ci		.enable_mask = BIT(5),
239762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
239862306a36Sopenharmony_ci			.name = "gcc_disp_throttle_core_clk",
239962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
240062306a36Sopenharmony_ci		},
240162306a36Sopenharmony_ci	},
240262306a36Sopenharmony_ci};
240362306a36Sopenharmony_ci
240462306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
240562306a36Sopenharmony_ci	.halt_reg = 0x4d000,
240662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
240762306a36Sopenharmony_ci	.clkr = {
240862306a36Sopenharmony_ci		.enable_reg = 0x4d000,
240962306a36Sopenharmony_ci		.enable_mask = BIT(0),
241062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
241162306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
241262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
241362306a36Sopenharmony_ci				&gcc_gp1_clk_src.clkr.hw,
241462306a36Sopenharmony_ci			},
241562306a36Sopenharmony_ci			.num_parents = 1,
241662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
241762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
241862306a36Sopenharmony_ci		},
241962306a36Sopenharmony_ci	},
242062306a36Sopenharmony_ci};
242162306a36Sopenharmony_ci
242262306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
242362306a36Sopenharmony_ci	.halt_reg = 0x4e000,
242462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
242562306a36Sopenharmony_ci	.clkr = {
242662306a36Sopenharmony_ci		.enable_reg = 0x4e000,
242762306a36Sopenharmony_ci		.enable_mask = BIT(0),
242862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
242962306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
243062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
243162306a36Sopenharmony_ci				&gcc_gp2_clk_src.clkr.hw,
243262306a36Sopenharmony_ci			},
243362306a36Sopenharmony_ci			.num_parents = 1,
243462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
243562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
243662306a36Sopenharmony_ci		},
243762306a36Sopenharmony_ci	},
243862306a36Sopenharmony_ci};
243962306a36Sopenharmony_ci
244062306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
244162306a36Sopenharmony_ci	.halt_reg = 0x4f000,
244262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
244362306a36Sopenharmony_ci	.clkr = {
244462306a36Sopenharmony_ci		.enable_reg = 0x4f000,
244562306a36Sopenharmony_ci		.enable_mask = BIT(0),
244662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
244762306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
244862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
244962306a36Sopenharmony_ci				&gcc_gp3_clk_src.clkr.hw,
245062306a36Sopenharmony_ci			},
245162306a36Sopenharmony_ci			.num_parents = 1,
245262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
245362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
245462306a36Sopenharmony_ci		},
245562306a36Sopenharmony_ci	},
245662306a36Sopenharmony_ci};
245762306a36Sopenharmony_ci
245862306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_cfg_ahb_clk = {
245962306a36Sopenharmony_ci	.halt_reg = 0x36004,
246062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
246162306a36Sopenharmony_ci	.hwcg_reg = 0x36004,
246262306a36Sopenharmony_ci	.hwcg_bit = 1,
246362306a36Sopenharmony_ci	.clkr = {
246462306a36Sopenharmony_ci		.enable_reg = 0x36004,
246562306a36Sopenharmony_ci		.enable_mask = BIT(0),
246662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
246762306a36Sopenharmony_ci			.name = "gcc_gpu_cfg_ahb_clk",
246862306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
246962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
247062306a36Sopenharmony_ci		},
247162306a36Sopenharmony_ci	},
247262306a36Sopenharmony_ci};
247362306a36Sopenharmony_ci
247462306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk_src = {
247562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
247662306a36Sopenharmony_ci	.clkr = {
247762306a36Sopenharmony_ci		.enable_reg = 0x79004,
247862306a36Sopenharmony_ci		.enable_mask = BIT(15),
247962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
248062306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_clk_src",
248162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
248262306a36Sopenharmony_ci				&gpll0.clkr.hw,
248362306a36Sopenharmony_ci			},
248462306a36Sopenharmony_ci			.num_parents = 1,
248562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
248662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
248762306a36Sopenharmony_ci		},
248862306a36Sopenharmony_ci	},
248962306a36Sopenharmony_ci};
249062306a36Sopenharmony_ci
249162306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk_src = {
249262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
249362306a36Sopenharmony_ci	.clkr = {
249462306a36Sopenharmony_ci		.enable_reg = 0x79004,
249562306a36Sopenharmony_ci		.enable_mask = BIT(16),
249662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
249762306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_div_clk_src",
249862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
249962306a36Sopenharmony_ci				&gpll0_out_even.clkr.hw,
250062306a36Sopenharmony_ci			},
250162306a36Sopenharmony_ci			.num_parents = 1,
250262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
250362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
250462306a36Sopenharmony_ci		},
250562306a36Sopenharmony_ci	},
250662306a36Sopenharmony_ci};
250762306a36Sopenharmony_ci
250862306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_memnoc_gfx_clk = {
250962306a36Sopenharmony_ci	.halt_reg = 0x3600c,
251062306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
251162306a36Sopenharmony_ci	.hwcg_reg = 0x3600c,
251262306a36Sopenharmony_ci	.hwcg_bit = 1,
251362306a36Sopenharmony_ci	.clkr = {
251462306a36Sopenharmony_ci		.enable_reg = 0x3600c,
251562306a36Sopenharmony_ci		.enable_mask = BIT(0),
251662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
251762306a36Sopenharmony_ci			.name = "gcc_gpu_memnoc_gfx_clk",
251862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
251962306a36Sopenharmony_ci		},
252062306a36Sopenharmony_ci	},
252162306a36Sopenharmony_ci};
252262306a36Sopenharmony_ci
252362306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
252462306a36Sopenharmony_ci	.halt_reg = 0x36018,
252562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
252662306a36Sopenharmony_ci	.clkr = {
252762306a36Sopenharmony_ci		.enable_reg = 0x36018,
252862306a36Sopenharmony_ci		.enable_mask = BIT(0),
252962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
253062306a36Sopenharmony_ci			.name = "gcc_gpu_snoc_dvm_gfx_clk",
253162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
253262306a36Sopenharmony_ci		},
253362306a36Sopenharmony_ci	},
253462306a36Sopenharmony_ci};
253562306a36Sopenharmony_ci
253662306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_throttle_core_clk = {
253762306a36Sopenharmony_ci	.halt_reg = 0x36048,
253862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
253962306a36Sopenharmony_ci	.hwcg_reg = 0x36048,
254062306a36Sopenharmony_ci	.hwcg_bit = 1,
254162306a36Sopenharmony_ci	.clkr = {
254262306a36Sopenharmony_ci		.enable_reg = 0x79004,
254362306a36Sopenharmony_ci		.enable_mask = BIT(31),
254462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
254562306a36Sopenharmony_ci			.name = "gcc_gpu_throttle_core_clk",
254662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
254762306a36Sopenharmony_ci		},
254862306a36Sopenharmony_ci	},
254962306a36Sopenharmony_ci};
255062306a36Sopenharmony_ci
255162306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
255262306a36Sopenharmony_ci	.halt_reg = 0x2000c,
255362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
255462306a36Sopenharmony_ci	.clkr = {
255562306a36Sopenharmony_ci		.enable_reg = 0x2000c,
255662306a36Sopenharmony_ci		.enable_mask = BIT(0),
255762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
255862306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
255962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
256062306a36Sopenharmony_ci				&gcc_pdm2_clk_src.clkr.hw,
256162306a36Sopenharmony_ci			},
256262306a36Sopenharmony_ci			.num_parents = 1,
256362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
256462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
256562306a36Sopenharmony_ci		},
256662306a36Sopenharmony_ci	},
256762306a36Sopenharmony_ci};
256862306a36Sopenharmony_ci
256962306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
257062306a36Sopenharmony_ci	.halt_reg = 0x20004,
257162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
257262306a36Sopenharmony_ci	.hwcg_reg = 0x20004,
257362306a36Sopenharmony_ci	.hwcg_bit = 1,
257462306a36Sopenharmony_ci	.clkr = {
257562306a36Sopenharmony_ci		.enable_reg = 0x20004,
257662306a36Sopenharmony_ci		.enable_mask = BIT(0),
257762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
257862306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
257962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
258062306a36Sopenharmony_ci		},
258162306a36Sopenharmony_ci	},
258262306a36Sopenharmony_ci};
258362306a36Sopenharmony_ci
258462306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = {
258562306a36Sopenharmony_ci	.halt_reg = 0x20008,
258662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
258762306a36Sopenharmony_ci	.clkr = {
258862306a36Sopenharmony_ci		.enable_reg = 0x20008,
258962306a36Sopenharmony_ci		.enable_mask = BIT(0),
259062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
259162306a36Sopenharmony_ci			.name = "gcc_pdm_xo4_clk",
259262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
259362306a36Sopenharmony_ci		},
259462306a36Sopenharmony_ci	},
259562306a36Sopenharmony_ci};
259662306a36Sopenharmony_ci
259762306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
259862306a36Sopenharmony_ci	.halt_reg = 0x21004,
259962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
260062306a36Sopenharmony_ci	.hwcg_reg = 0x21004,
260162306a36Sopenharmony_ci	.hwcg_bit = 1,
260262306a36Sopenharmony_ci	.clkr = {
260362306a36Sopenharmony_ci		.enable_reg = 0x79004,
260462306a36Sopenharmony_ci		.enable_mask = BIT(13),
260562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
260662306a36Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
260762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
260862306a36Sopenharmony_ci		},
260962306a36Sopenharmony_ci	},
261062306a36Sopenharmony_ci};
261162306a36Sopenharmony_ci
261262306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
261362306a36Sopenharmony_ci	.halt_reg = 0x17014,
261462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
261562306a36Sopenharmony_ci	.hwcg_reg = 0x17014,
261662306a36Sopenharmony_ci	.hwcg_bit = 1,
261762306a36Sopenharmony_ci	.clkr = {
261862306a36Sopenharmony_ci		.enable_reg = 0x7900c,
261962306a36Sopenharmony_ci		.enable_mask = BIT(0),
262062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
262162306a36Sopenharmony_ci			.name = "gcc_qmip_camera_nrt_ahb_clk",
262262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
262362306a36Sopenharmony_ci		},
262462306a36Sopenharmony_ci	},
262562306a36Sopenharmony_ci};
262662306a36Sopenharmony_ci
262762306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
262862306a36Sopenharmony_ci	.halt_reg = 0x17060,
262962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
263062306a36Sopenharmony_ci	.hwcg_reg = 0x17060,
263162306a36Sopenharmony_ci	.hwcg_bit = 1,
263262306a36Sopenharmony_ci	.clkr = {
263362306a36Sopenharmony_ci		.enable_reg = 0x7900c,
263462306a36Sopenharmony_ci		.enable_mask = BIT(2),
263562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
263662306a36Sopenharmony_ci			.name = "gcc_qmip_camera_rt_ahb_clk",
263762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
263862306a36Sopenharmony_ci		},
263962306a36Sopenharmony_ci	},
264062306a36Sopenharmony_ci};
264162306a36Sopenharmony_ci
264262306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp_ahb_clk = {
264362306a36Sopenharmony_ci	.halt_reg = 0x17018,
264462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
264562306a36Sopenharmony_ci	.hwcg_reg = 0x17018,
264662306a36Sopenharmony_ci	.hwcg_bit = 1,
264762306a36Sopenharmony_ci	.clkr = {
264862306a36Sopenharmony_ci		.enable_reg = 0x7900c,
264962306a36Sopenharmony_ci		.enable_mask = BIT(1),
265062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
265162306a36Sopenharmony_ci			.name = "gcc_qmip_disp_ahb_clk",
265262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
265362306a36Sopenharmony_ci		},
265462306a36Sopenharmony_ci	},
265562306a36Sopenharmony_ci};
265662306a36Sopenharmony_ci
265762306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_gpu_cfg_ahb_clk = {
265862306a36Sopenharmony_ci	.halt_reg = 0x36040,
265962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
266062306a36Sopenharmony_ci	.hwcg_reg = 0x36040,
266162306a36Sopenharmony_ci	.hwcg_bit = 1,
266262306a36Sopenharmony_ci	.clkr = {
266362306a36Sopenharmony_ci		.enable_reg = 0x7900c,
266462306a36Sopenharmony_ci		.enable_mask = BIT(4),
266562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
266662306a36Sopenharmony_ci			.name = "gcc_qmip_gpu_cfg_ahb_clk",
266762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
266862306a36Sopenharmony_ci		},
266962306a36Sopenharmony_ci	},
267062306a36Sopenharmony_ci};
267162306a36Sopenharmony_ci
267262306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
267362306a36Sopenharmony_ci	.halt_reg = 0x17010,
267462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
267562306a36Sopenharmony_ci	.hwcg_reg = 0x17010,
267662306a36Sopenharmony_ci	.hwcg_bit = 1,
267762306a36Sopenharmony_ci	.clkr = {
267862306a36Sopenharmony_ci		.enable_reg = 0x79004,
267962306a36Sopenharmony_ci		.enable_mask = BIT(25),
268062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
268162306a36Sopenharmony_ci			.name = "gcc_qmip_video_vcodec_ahb_clk",
268262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
268362306a36Sopenharmony_ci		},
268462306a36Sopenharmony_ci	},
268562306a36Sopenharmony_ci};
268662306a36Sopenharmony_ci
268762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
268862306a36Sopenharmony_ci	.halt_reg = 0x1f014,
268962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
269062306a36Sopenharmony_ci	.clkr = {
269162306a36Sopenharmony_ci		.enable_reg = 0x7900c,
269262306a36Sopenharmony_ci		.enable_mask = BIT(9),
269362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
269462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_core_2x_clk",
269562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
269662306a36Sopenharmony_ci		},
269762306a36Sopenharmony_ci	},
269862306a36Sopenharmony_ci};
269962306a36Sopenharmony_ci
270062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_clk = {
270162306a36Sopenharmony_ci	.halt_reg = 0x1f00c,
270262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
270362306a36Sopenharmony_ci	.clkr = {
270462306a36Sopenharmony_ci		.enable_reg = 0x7900c,
270562306a36Sopenharmony_ci		.enable_mask = BIT(8),
270662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
270762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_core_clk",
270862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
270962306a36Sopenharmony_ci		},
271062306a36Sopenharmony_ci	},
271162306a36Sopenharmony_ci};
271262306a36Sopenharmony_ci
271362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s0_clk = {
271462306a36Sopenharmony_ci	.halt_reg = 0x1f144,
271562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
271662306a36Sopenharmony_ci	.clkr = {
271762306a36Sopenharmony_ci		.enable_reg = 0x7900c,
271862306a36Sopenharmony_ci		.enable_mask = BIT(10),
271962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
272062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s0_clk",
272162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
272262306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
272362306a36Sopenharmony_ci			},
272462306a36Sopenharmony_ci			.num_parents = 1,
272562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
272662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
272762306a36Sopenharmony_ci		},
272862306a36Sopenharmony_ci	},
272962306a36Sopenharmony_ci};
273062306a36Sopenharmony_ci
273162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s1_clk = {
273262306a36Sopenharmony_ci	.halt_reg = 0x1f274,
273362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
273462306a36Sopenharmony_ci	.clkr = {
273562306a36Sopenharmony_ci		.enable_reg = 0x7900c,
273662306a36Sopenharmony_ci		.enable_mask = BIT(11),
273762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
273862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s1_clk",
273962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
274062306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
274162306a36Sopenharmony_ci			},
274262306a36Sopenharmony_ci			.num_parents = 1,
274362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
274462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
274562306a36Sopenharmony_ci		},
274662306a36Sopenharmony_ci	},
274762306a36Sopenharmony_ci};
274862306a36Sopenharmony_ci
274962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s2_clk = {
275062306a36Sopenharmony_ci	.halt_reg = 0x1f3a4,
275162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
275262306a36Sopenharmony_ci	.clkr = {
275362306a36Sopenharmony_ci		.enable_reg = 0x7900c,
275462306a36Sopenharmony_ci		.enable_mask = BIT(12),
275562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
275662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s2_clk",
275762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
275862306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
275962306a36Sopenharmony_ci			},
276062306a36Sopenharmony_ci			.num_parents = 1,
276162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
276262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
276362306a36Sopenharmony_ci		},
276462306a36Sopenharmony_ci	},
276562306a36Sopenharmony_ci};
276662306a36Sopenharmony_ci
276762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s3_clk = {
276862306a36Sopenharmony_ci	.halt_reg = 0x1f4d4,
276962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
277062306a36Sopenharmony_ci	.clkr = {
277162306a36Sopenharmony_ci		.enable_reg = 0x7900c,
277262306a36Sopenharmony_ci		.enable_mask = BIT(13),
277362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
277462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s3_clk",
277562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
277662306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
277762306a36Sopenharmony_ci			},
277862306a36Sopenharmony_ci			.num_parents = 1,
277962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
278062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
278162306a36Sopenharmony_ci		},
278262306a36Sopenharmony_ci	},
278362306a36Sopenharmony_ci};
278462306a36Sopenharmony_ci
278562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s4_clk = {
278662306a36Sopenharmony_ci	.halt_reg = 0x1f604,
278762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
278862306a36Sopenharmony_ci	.clkr = {
278962306a36Sopenharmony_ci		.enable_reg = 0x7900c,
279062306a36Sopenharmony_ci		.enable_mask = BIT(14),
279162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
279262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s4_clk",
279362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
279462306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
279562306a36Sopenharmony_ci			},
279662306a36Sopenharmony_ci			.num_parents = 1,
279762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
279862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
279962306a36Sopenharmony_ci		},
280062306a36Sopenharmony_ci	},
280162306a36Sopenharmony_ci};
280262306a36Sopenharmony_ci
280362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s5_clk = {
280462306a36Sopenharmony_ci	.halt_reg = 0x1f734,
280562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
280662306a36Sopenharmony_ci	.clkr = {
280762306a36Sopenharmony_ci		.enable_reg = 0x7900c,
280862306a36Sopenharmony_ci		.enable_mask = BIT(15),
280962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
281062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s5_clk",
281162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
281262306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
281362306a36Sopenharmony_ci			},
281462306a36Sopenharmony_ci			.num_parents = 1,
281562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
281662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
281762306a36Sopenharmony_ci		},
281862306a36Sopenharmony_ci	},
281962306a36Sopenharmony_ci};
282062306a36Sopenharmony_ci
282162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
282262306a36Sopenharmony_ci	.halt_reg = 0x53014,
282362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
282462306a36Sopenharmony_ci	.clkr = {
282562306a36Sopenharmony_ci		.enable_reg = 0x7900c,
282662306a36Sopenharmony_ci		.enable_mask = BIT(20),
282762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
282862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_core_2x_clk",
282962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
283062306a36Sopenharmony_ci		},
283162306a36Sopenharmony_ci	},
283262306a36Sopenharmony_ci};
283362306a36Sopenharmony_ci
283462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_clk = {
283562306a36Sopenharmony_ci	.halt_reg = 0x5300c,
283662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
283762306a36Sopenharmony_ci	.clkr = {
283862306a36Sopenharmony_ci		.enable_reg = 0x7900c,
283962306a36Sopenharmony_ci		.enable_mask = BIT(19),
284062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
284162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_core_clk",
284262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
284362306a36Sopenharmony_ci		},
284462306a36Sopenharmony_ci	},
284562306a36Sopenharmony_ci};
284662306a36Sopenharmony_ci
284762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s0_clk = {
284862306a36Sopenharmony_ci	.halt_reg = 0x53018,
284962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
285062306a36Sopenharmony_ci	.clkr = {
285162306a36Sopenharmony_ci		.enable_reg = 0x7900c,
285262306a36Sopenharmony_ci		.enable_mask = BIT(21),
285362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
285462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s0_clk",
285562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
285662306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
285762306a36Sopenharmony_ci			},
285862306a36Sopenharmony_ci			.num_parents = 1,
285962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
286062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
286162306a36Sopenharmony_ci		},
286262306a36Sopenharmony_ci	},
286362306a36Sopenharmony_ci};
286462306a36Sopenharmony_ci
286562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s1_clk = {
286662306a36Sopenharmony_ci	.halt_reg = 0x53148,
286762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
286862306a36Sopenharmony_ci	.clkr = {
286962306a36Sopenharmony_ci		.enable_reg = 0x7900c,
287062306a36Sopenharmony_ci		.enable_mask = BIT(22),
287162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
287262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s1_clk",
287362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
287462306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
287562306a36Sopenharmony_ci			},
287662306a36Sopenharmony_ci			.num_parents = 1,
287762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
287862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
287962306a36Sopenharmony_ci		},
288062306a36Sopenharmony_ci	},
288162306a36Sopenharmony_ci};
288262306a36Sopenharmony_ci
288362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s2_clk = {
288462306a36Sopenharmony_ci	.halt_reg = 0x53278,
288562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
288662306a36Sopenharmony_ci	.clkr = {
288762306a36Sopenharmony_ci		.enable_reg = 0x7900c,
288862306a36Sopenharmony_ci		.enable_mask = BIT(23),
288962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
289062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s2_clk",
289162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
289262306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
289362306a36Sopenharmony_ci			},
289462306a36Sopenharmony_ci			.num_parents = 1,
289562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
289662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
289762306a36Sopenharmony_ci		},
289862306a36Sopenharmony_ci	},
289962306a36Sopenharmony_ci};
290062306a36Sopenharmony_ci
290162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s3_clk = {
290262306a36Sopenharmony_ci	.halt_reg = 0x533a8,
290362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
290462306a36Sopenharmony_ci	.clkr = {
290562306a36Sopenharmony_ci		.enable_reg = 0x7900c,
290662306a36Sopenharmony_ci		.enable_mask = BIT(24),
290762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
290862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s3_clk",
290962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
291062306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
291162306a36Sopenharmony_ci			},
291262306a36Sopenharmony_ci			.num_parents = 1,
291362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
291462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
291562306a36Sopenharmony_ci		},
291662306a36Sopenharmony_ci	},
291762306a36Sopenharmony_ci};
291862306a36Sopenharmony_ci
291962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s4_clk = {
292062306a36Sopenharmony_ci	.halt_reg = 0x534d8,
292162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
292262306a36Sopenharmony_ci	.clkr = {
292362306a36Sopenharmony_ci		.enable_reg = 0x7900c,
292462306a36Sopenharmony_ci		.enable_mask = BIT(25),
292562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
292662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s4_clk",
292762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
292862306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
292962306a36Sopenharmony_ci			},
293062306a36Sopenharmony_ci			.num_parents = 1,
293162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
293262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
293362306a36Sopenharmony_ci		},
293462306a36Sopenharmony_ci	},
293562306a36Sopenharmony_ci};
293662306a36Sopenharmony_ci
293762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s5_clk = {
293862306a36Sopenharmony_ci	.halt_reg = 0x53608,
293962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
294062306a36Sopenharmony_ci	.clkr = {
294162306a36Sopenharmony_ci		.enable_reg = 0x7900c,
294262306a36Sopenharmony_ci		.enable_mask = BIT(26),
294362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
294462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s5_clk",
294562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
294662306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
294762306a36Sopenharmony_ci			},
294862306a36Sopenharmony_ci			.num_parents = 1,
294962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
295062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
295162306a36Sopenharmony_ci		},
295262306a36Sopenharmony_ci	},
295362306a36Sopenharmony_ci};
295462306a36Sopenharmony_ci
295562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
295662306a36Sopenharmony_ci	.halt_reg = 0x1f004,
295762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
295862306a36Sopenharmony_ci	.hwcg_reg = 0x1f004,
295962306a36Sopenharmony_ci	.hwcg_bit = 1,
296062306a36Sopenharmony_ci	.clkr = {
296162306a36Sopenharmony_ci		.enable_reg = 0x7900c,
296262306a36Sopenharmony_ci		.enable_mask = BIT(6),
296362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
296462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_0_m_ahb_clk",
296562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
296662306a36Sopenharmony_ci		},
296762306a36Sopenharmony_ci	},
296862306a36Sopenharmony_ci};
296962306a36Sopenharmony_ci
297062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
297162306a36Sopenharmony_ci	.halt_reg = 0x1f008,
297262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
297362306a36Sopenharmony_ci	.hwcg_reg = 0x1f008,
297462306a36Sopenharmony_ci	.hwcg_bit = 1,
297562306a36Sopenharmony_ci	.clkr = {
297662306a36Sopenharmony_ci		.enable_reg = 0x7900c,
297762306a36Sopenharmony_ci		.enable_mask = BIT(7),
297862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
297962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_0_s_ahb_clk",
298062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
298162306a36Sopenharmony_ci		},
298262306a36Sopenharmony_ci	},
298362306a36Sopenharmony_ci};
298462306a36Sopenharmony_ci
298562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
298662306a36Sopenharmony_ci	.halt_reg = 0x53004,
298762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
298862306a36Sopenharmony_ci	.hwcg_reg = 0x53004,
298962306a36Sopenharmony_ci	.hwcg_bit = 1,
299062306a36Sopenharmony_ci	.clkr = {
299162306a36Sopenharmony_ci		.enable_reg = 0x7900c,
299262306a36Sopenharmony_ci		.enable_mask = BIT(17),
299362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
299462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_1_m_ahb_clk",
299562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
299662306a36Sopenharmony_ci		},
299762306a36Sopenharmony_ci	},
299862306a36Sopenharmony_ci};
299962306a36Sopenharmony_ci
300062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
300162306a36Sopenharmony_ci	.halt_reg = 0x53008,
300262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
300362306a36Sopenharmony_ci	.hwcg_reg = 0x53008,
300462306a36Sopenharmony_ci	.hwcg_bit = 1,
300562306a36Sopenharmony_ci	.clkr = {
300662306a36Sopenharmony_ci		.enable_reg = 0x7900c,
300762306a36Sopenharmony_ci		.enable_mask = BIT(18),
300862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
300962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_1_s_ahb_clk",
301062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
301162306a36Sopenharmony_ci		},
301262306a36Sopenharmony_ci	},
301362306a36Sopenharmony_ci};
301462306a36Sopenharmony_ci
301562306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
301662306a36Sopenharmony_ci	.halt_reg = 0x38008,
301762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
301862306a36Sopenharmony_ci	.clkr = {
301962306a36Sopenharmony_ci		.enable_reg = 0x38008,
302062306a36Sopenharmony_ci		.enable_mask = BIT(0),
302162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
302262306a36Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
302362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
302462306a36Sopenharmony_ci		},
302562306a36Sopenharmony_ci	},
302662306a36Sopenharmony_ci};
302762306a36Sopenharmony_ci
302862306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
302962306a36Sopenharmony_ci	.halt_reg = 0x38004,
303062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
303162306a36Sopenharmony_ci	.clkr = {
303262306a36Sopenharmony_ci		.enable_reg = 0x38004,
303362306a36Sopenharmony_ci		.enable_mask = BIT(0),
303462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
303562306a36Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
303662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
303762306a36Sopenharmony_ci				&gcc_sdcc1_apps_clk_src.clkr.hw,
303862306a36Sopenharmony_ci			},
303962306a36Sopenharmony_ci			.num_parents = 1,
304062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
304162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
304262306a36Sopenharmony_ci		},
304362306a36Sopenharmony_ci	},
304462306a36Sopenharmony_ci};
304562306a36Sopenharmony_ci
304662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ice_core_clk = {
304762306a36Sopenharmony_ci	.halt_reg = 0x3800c,
304862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
304962306a36Sopenharmony_ci	.hwcg_reg = 0x3800c,
305062306a36Sopenharmony_ci	.hwcg_bit = 1,
305162306a36Sopenharmony_ci	.clkr = {
305262306a36Sopenharmony_ci		.enable_reg = 0x3800c,
305362306a36Sopenharmony_ci		.enable_mask = BIT(0),
305462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
305562306a36Sopenharmony_ci			.name = "gcc_sdcc1_ice_core_clk",
305662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
305762306a36Sopenharmony_ci				&gcc_sdcc1_ice_core_clk_src.clkr.hw,
305862306a36Sopenharmony_ci			},
305962306a36Sopenharmony_ci			.num_parents = 1,
306062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
306162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
306262306a36Sopenharmony_ci		},
306362306a36Sopenharmony_ci	},
306462306a36Sopenharmony_ci};
306562306a36Sopenharmony_ci
306662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
306762306a36Sopenharmony_ci	.halt_reg = 0x1e008,
306862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
306962306a36Sopenharmony_ci	.clkr = {
307062306a36Sopenharmony_ci		.enable_reg = 0x1e008,
307162306a36Sopenharmony_ci		.enable_mask = BIT(0),
307262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
307362306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
307462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
307562306a36Sopenharmony_ci		},
307662306a36Sopenharmony_ci	},
307762306a36Sopenharmony_ci};
307862306a36Sopenharmony_ci
307962306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
308062306a36Sopenharmony_ci	.halt_reg = 0x1e004,
308162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
308262306a36Sopenharmony_ci	.clkr = {
308362306a36Sopenharmony_ci		.enable_reg = 0x1e004,
308462306a36Sopenharmony_ci		.enable_mask = BIT(0),
308562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
308662306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
308762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
308862306a36Sopenharmony_ci				&gcc_sdcc2_apps_clk_src.clkr.hw,
308962306a36Sopenharmony_ci			},
309062306a36Sopenharmony_ci			.num_parents = 1,
309162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
309262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
309362306a36Sopenharmony_ci		},
309462306a36Sopenharmony_ci	},
309562306a36Sopenharmony_ci};
309662306a36Sopenharmony_ci
309762306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
309862306a36Sopenharmony_ci	.halt_reg = 0x2b06c,
309962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
310062306a36Sopenharmony_ci	.hwcg_reg = 0x2b06c,
310162306a36Sopenharmony_ci	.hwcg_bit = 1,
310262306a36Sopenharmony_ci	.clkr = {
310362306a36Sopenharmony_ci		.enable_reg = 0x79004,
310462306a36Sopenharmony_ci		.enable_mask = BIT(0),
310562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
310662306a36Sopenharmony_ci			.name = "gcc_sys_noc_cpuss_ahb_clk",
310762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
310862306a36Sopenharmony_ci				&gcc_cpuss_ahb_postdiv_clk_src.clkr.hw,
310962306a36Sopenharmony_ci			},
311062306a36Sopenharmony_ci			.num_parents = 1,
311162306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
311262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
311362306a36Sopenharmony_ci		},
311462306a36Sopenharmony_ci	},
311562306a36Sopenharmony_ci};
311662306a36Sopenharmony_ci
311762306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_ufs_phy_axi_clk = {
311862306a36Sopenharmony_ci	.halt_reg = 0x45098,
311962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
312062306a36Sopenharmony_ci	.clkr = {
312162306a36Sopenharmony_ci		.enable_reg = 0x45098,
312262306a36Sopenharmony_ci		.enable_mask = BIT(0),
312362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
312462306a36Sopenharmony_ci			.name = "gcc_sys_noc_ufs_phy_axi_clk",
312562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
312662306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
312762306a36Sopenharmony_ci			},
312862306a36Sopenharmony_ci			.num_parents = 1,
312962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
313062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
313162306a36Sopenharmony_ci		},
313262306a36Sopenharmony_ci	},
313362306a36Sopenharmony_ci};
313462306a36Sopenharmony_ci
313562306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_usb3_prim_axi_clk = {
313662306a36Sopenharmony_ci	.halt_reg = 0x1a080,
313762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
313862306a36Sopenharmony_ci	.hwcg_reg = 0x1a080,
313962306a36Sopenharmony_ci	.hwcg_bit = 1,
314062306a36Sopenharmony_ci	.clkr = {
314162306a36Sopenharmony_ci		.enable_reg = 0x1a080,
314262306a36Sopenharmony_ci		.enable_mask = BIT(0),
314362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
314462306a36Sopenharmony_ci			.name = "gcc_sys_noc_usb3_prim_axi_clk",
314562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
314662306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
314762306a36Sopenharmony_ci			},
314862306a36Sopenharmony_ci			.num_parents = 1,
314962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
315062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
315162306a36Sopenharmony_ci		},
315262306a36Sopenharmony_ci	},
315362306a36Sopenharmony_ci};
315462306a36Sopenharmony_ci
315562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ahb_clk = {
315662306a36Sopenharmony_ci	.halt_reg = 0x45014,
315762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
315862306a36Sopenharmony_ci	.hwcg_reg = 0x45014,
315962306a36Sopenharmony_ci	.hwcg_bit = 1,
316062306a36Sopenharmony_ci	.clkr = {
316162306a36Sopenharmony_ci		.enable_reg = 0x45014,
316262306a36Sopenharmony_ci		.enable_mask = BIT(0),
316362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
316462306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ahb_clk",
316562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
316662306a36Sopenharmony_ci		},
316762306a36Sopenharmony_ci	},
316862306a36Sopenharmony_ci};
316962306a36Sopenharmony_ci
317062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_clk = {
317162306a36Sopenharmony_ci	.halt_reg = 0x45010,
317262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
317362306a36Sopenharmony_ci	.hwcg_reg = 0x45010,
317462306a36Sopenharmony_ci	.hwcg_bit = 1,
317562306a36Sopenharmony_ci	.clkr = {
317662306a36Sopenharmony_ci		.enable_reg = 0x45010,
317762306a36Sopenharmony_ci		.enable_mask = BIT(0),
317862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
317962306a36Sopenharmony_ci			.name = "gcc_ufs_phy_axi_clk",
318062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
318162306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
318262306a36Sopenharmony_ci			},
318362306a36Sopenharmony_ci			.num_parents = 1,
318462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
318562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
318662306a36Sopenharmony_ci		},
318762306a36Sopenharmony_ci	},
318862306a36Sopenharmony_ci};
318962306a36Sopenharmony_ci
319062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_clk = {
319162306a36Sopenharmony_ci	.halt_reg = 0x45044,
319262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
319362306a36Sopenharmony_ci	.hwcg_reg = 0x45044,
319462306a36Sopenharmony_ci	.hwcg_bit = 1,
319562306a36Sopenharmony_ci	.clkr = {
319662306a36Sopenharmony_ci		.enable_reg = 0x45044,
319762306a36Sopenharmony_ci		.enable_mask = BIT(0),
319862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
319962306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ice_core_clk",
320062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
320162306a36Sopenharmony_ci				&gcc_ufs_phy_ice_core_clk_src.clkr.hw,
320262306a36Sopenharmony_ci			},
320362306a36Sopenharmony_ci			.num_parents = 1,
320462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
320562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
320662306a36Sopenharmony_ci		},
320762306a36Sopenharmony_ci	},
320862306a36Sopenharmony_ci};
320962306a36Sopenharmony_ci
321062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_clk = {
321162306a36Sopenharmony_ci	.halt_reg = 0x45078,
321262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
321362306a36Sopenharmony_ci	.hwcg_reg = 0x45078,
321462306a36Sopenharmony_ci	.hwcg_bit = 1,
321562306a36Sopenharmony_ci	.clkr = {
321662306a36Sopenharmony_ci		.enable_reg = 0x45078,
321762306a36Sopenharmony_ci		.enable_mask = BIT(0),
321862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
321962306a36Sopenharmony_ci			.name = "gcc_ufs_phy_phy_aux_clk",
322062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
322162306a36Sopenharmony_ci				&gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
322262306a36Sopenharmony_ci			},
322362306a36Sopenharmony_ci			.num_parents = 1,
322462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
322562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
322662306a36Sopenharmony_ci		},
322762306a36Sopenharmony_ci	},
322862306a36Sopenharmony_ci};
322962306a36Sopenharmony_ci
323062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
323162306a36Sopenharmony_ci	.halt_reg = 0x4501c,
323262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
323362306a36Sopenharmony_ci	.clkr = {
323462306a36Sopenharmony_ci		.enable_reg = 0x4501c,
323562306a36Sopenharmony_ci		.enable_mask = BIT(0),
323662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
323762306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_0_clk",
323862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
323962306a36Sopenharmony_ci		},
324062306a36Sopenharmony_ci	},
324162306a36Sopenharmony_ci};
324262306a36Sopenharmony_ci
324362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
324462306a36Sopenharmony_ci	.halt_reg = 0x45018,
324562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
324662306a36Sopenharmony_ci	.clkr = {
324762306a36Sopenharmony_ci		.enable_reg = 0x45018,
324862306a36Sopenharmony_ci		.enable_mask = BIT(0),
324962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
325062306a36Sopenharmony_ci			.name = "gcc_ufs_phy_tx_symbol_0_clk",
325162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
325262306a36Sopenharmony_ci		},
325362306a36Sopenharmony_ci	},
325462306a36Sopenharmony_ci};
325562306a36Sopenharmony_ci
325662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_clk = {
325762306a36Sopenharmony_ci	.halt_reg = 0x45040,
325862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
325962306a36Sopenharmony_ci	.hwcg_reg = 0x45040,
326062306a36Sopenharmony_ci	.hwcg_bit = 1,
326162306a36Sopenharmony_ci	.clkr = {
326262306a36Sopenharmony_ci		.enable_reg = 0x45040,
326362306a36Sopenharmony_ci		.enable_mask = BIT(0),
326462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
326562306a36Sopenharmony_ci			.name = "gcc_ufs_phy_unipro_core_clk",
326662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
326762306a36Sopenharmony_ci				&gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
326862306a36Sopenharmony_ci			},
326962306a36Sopenharmony_ci			.num_parents = 1,
327062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
327162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
327262306a36Sopenharmony_ci		},
327362306a36Sopenharmony_ci	},
327462306a36Sopenharmony_ci};
327562306a36Sopenharmony_ci
327662306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk = {
327762306a36Sopenharmony_ci	.halt_reg = 0x1a010,
327862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
327962306a36Sopenharmony_ci	.clkr = {
328062306a36Sopenharmony_ci		.enable_reg = 0x1a010,
328162306a36Sopenharmony_ci		.enable_mask = BIT(0),
328262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
328362306a36Sopenharmony_ci			.name = "gcc_usb30_prim_master_clk",
328462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
328562306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
328662306a36Sopenharmony_ci			},
328762306a36Sopenharmony_ci			.num_parents = 1,
328862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
328962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
329062306a36Sopenharmony_ci		},
329162306a36Sopenharmony_ci	},
329262306a36Sopenharmony_ci};
329362306a36Sopenharmony_ci
329462306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
329562306a36Sopenharmony_ci	.halt_reg = 0x1a018,
329662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
329762306a36Sopenharmony_ci	.clkr = {
329862306a36Sopenharmony_ci		.enable_reg = 0x1a018,
329962306a36Sopenharmony_ci		.enable_mask = BIT(0),
330062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
330162306a36Sopenharmony_ci			.name = "gcc_usb30_prim_mock_utmi_clk",
330262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
330362306a36Sopenharmony_ci				&gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
330462306a36Sopenharmony_ci			},
330562306a36Sopenharmony_ci			.num_parents = 1,
330662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
330762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
330862306a36Sopenharmony_ci		},
330962306a36Sopenharmony_ci	},
331062306a36Sopenharmony_ci};
331162306a36Sopenharmony_ci
331262306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_sleep_clk = {
331362306a36Sopenharmony_ci	.halt_reg = 0x1a014,
331462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
331562306a36Sopenharmony_ci	.clkr = {
331662306a36Sopenharmony_ci		.enable_reg = 0x1a014,
331762306a36Sopenharmony_ci		.enable_mask = BIT(0),
331862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
331962306a36Sopenharmony_ci			.name = "gcc_usb30_prim_sleep_clk",
332062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
332162306a36Sopenharmony_ci		},
332262306a36Sopenharmony_ci	},
332362306a36Sopenharmony_ci};
332462306a36Sopenharmony_ci
332562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_mem_clkref_clk = {
332662306a36Sopenharmony_ci	.halt_reg = 0x8c000,
332762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
332862306a36Sopenharmony_ci	.clkr = {
332962306a36Sopenharmony_ci		.enable_reg = 0x8c000,
333062306a36Sopenharmony_ci		.enable_mask = BIT(0),
333162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
333262306a36Sopenharmony_ci			.name = "gcc_ufs_mem_clkref_clk",
333362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
333462306a36Sopenharmony_ci		},
333562306a36Sopenharmony_ci	},
333662306a36Sopenharmony_ci};
333762306a36Sopenharmony_ci
333862306a36Sopenharmony_cistatic struct clk_branch gcc_rx5_pcie_clkref_en_clk = {
333962306a36Sopenharmony_ci	.halt_reg = 0x8c00c,
334062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
334162306a36Sopenharmony_ci	.clkr = {
334262306a36Sopenharmony_ci		.enable_reg = 0x8c00c,
334362306a36Sopenharmony_ci		.enable_mask = BIT(0),
334462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
334562306a36Sopenharmony_ci			.name = "gcc_rx5_pcie_clkref_en_clk",
334662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
334762306a36Sopenharmony_ci		},
334862306a36Sopenharmony_ci	},
334962306a36Sopenharmony_ci};
335062306a36Sopenharmony_ci
335162306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_clkref_clk = {
335262306a36Sopenharmony_ci	.halt_reg = 0x8c010,
335362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
335462306a36Sopenharmony_ci	.clkr = {
335562306a36Sopenharmony_ci		.enable_reg = 0x8c010,
335662306a36Sopenharmony_ci		.enable_mask = BIT(0),
335762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
335862306a36Sopenharmony_ci			.name = "gcc_usb3_prim_clkref_clk",
335962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
336062306a36Sopenharmony_ci		},
336162306a36Sopenharmony_ci	},
336262306a36Sopenharmony_ci};
336362306a36Sopenharmony_ci
336462306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
336562306a36Sopenharmony_ci	.halt_reg = 0x1a054,
336662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
336762306a36Sopenharmony_ci	.clkr = {
336862306a36Sopenharmony_ci		.enable_reg = 0x1a054,
336962306a36Sopenharmony_ci		.enable_mask = BIT(0),
337062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
337162306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_com_aux_clk",
337262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
337362306a36Sopenharmony_ci				&gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
337462306a36Sopenharmony_ci			},
337562306a36Sopenharmony_ci			.num_parents = 1,
337662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
337762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
337862306a36Sopenharmony_ci		},
337962306a36Sopenharmony_ci	},
338062306a36Sopenharmony_ci};
338162306a36Sopenharmony_ci
338262306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
338362306a36Sopenharmony_ci	.halt_reg = 0x1a058,
338462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
338562306a36Sopenharmony_ci	.hwcg_reg = 0x1a058,
338662306a36Sopenharmony_ci	.hwcg_bit = 1,
338762306a36Sopenharmony_ci	.clkr = {
338862306a36Sopenharmony_ci		.enable_reg = 0x1a058,
338962306a36Sopenharmony_ci		.enable_mask = BIT(0),
339062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
339162306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_pipe_clk",
339262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
339362306a36Sopenharmony_ci		},
339462306a36Sopenharmony_ci	},
339562306a36Sopenharmony_ci};
339662306a36Sopenharmony_ci
339762306a36Sopenharmony_cistatic struct clk_branch gcc_vcodec0_axi_clk = {
339862306a36Sopenharmony_ci	.halt_reg = 0x6e008,
339962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
340062306a36Sopenharmony_ci	.clkr = {
340162306a36Sopenharmony_ci		.enable_reg = 0x6e008,
340262306a36Sopenharmony_ci		.enable_mask = BIT(0),
340362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
340462306a36Sopenharmony_ci			.name = "gcc_vcodec0_axi_clk",
340562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
340662306a36Sopenharmony_ci		},
340762306a36Sopenharmony_ci	},
340862306a36Sopenharmony_ci};
340962306a36Sopenharmony_ci
341062306a36Sopenharmony_cistatic struct clk_branch gcc_venus_ahb_clk = {
341162306a36Sopenharmony_ci	.halt_reg = 0x6e010,
341262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
341362306a36Sopenharmony_ci	.clkr = {
341462306a36Sopenharmony_ci		.enable_reg = 0x6e010,
341562306a36Sopenharmony_ci		.enable_mask = BIT(0),
341662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
341762306a36Sopenharmony_ci			.name = "gcc_venus_ahb_clk",
341862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
341962306a36Sopenharmony_ci		},
342062306a36Sopenharmony_ci	},
342162306a36Sopenharmony_ci};
342262306a36Sopenharmony_ci
342362306a36Sopenharmony_cistatic struct clk_branch gcc_venus_ctl_axi_clk = {
342462306a36Sopenharmony_ci	.halt_reg = 0x6e004,
342562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
342662306a36Sopenharmony_ci	.clkr = {
342762306a36Sopenharmony_ci		.enable_reg = 0x6e004,
342862306a36Sopenharmony_ci		.enable_mask = BIT(0),
342962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
343062306a36Sopenharmony_ci			.name = "gcc_venus_ctl_axi_clk",
343162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
343262306a36Sopenharmony_ci		},
343362306a36Sopenharmony_ci	},
343462306a36Sopenharmony_ci};
343562306a36Sopenharmony_ci
343662306a36Sopenharmony_cistatic struct clk_branch gcc_video_ahb_clk = {
343762306a36Sopenharmony_ci	.halt_reg = 0x17004,
343862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
343962306a36Sopenharmony_ci	.hwcg_reg = 0x17004,
344062306a36Sopenharmony_ci	.hwcg_bit = 1,
344162306a36Sopenharmony_ci	.clkr = {
344262306a36Sopenharmony_ci		.enable_reg = 0x17004,
344362306a36Sopenharmony_ci		.enable_mask = BIT(0),
344462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
344562306a36Sopenharmony_ci			.name = "gcc_video_ahb_clk",
344662306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
344762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
344862306a36Sopenharmony_ci		},
344962306a36Sopenharmony_ci	},
345062306a36Sopenharmony_ci};
345162306a36Sopenharmony_ci
345262306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi0_clk = {
345362306a36Sopenharmony_ci	.halt_reg = 0x1701c,
345462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
345562306a36Sopenharmony_ci	.hwcg_reg = 0x1701c,
345662306a36Sopenharmony_ci	.hwcg_bit = 1,
345762306a36Sopenharmony_ci	.clkr = {
345862306a36Sopenharmony_ci		.enable_reg = 0x1701c,
345962306a36Sopenharmony_ci		.enable_mask = BIT(0),
346062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
346162306a36Sopenharmony_ci			.name = "gcc_video_axi0_clk",
346262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
346362306a36Sopenharmony_ci		},
346462306a36Sopenharmony_ci	},
346562306a36Sopenharmony_ci};
346662306a36Sopenharmony_ci
346762306a36Sopenharmony_cistatic struct clk_branch gcc_video_throttle_core_clk = {
346862306a36Sopenharmony_ci	.halt_reg = 0x17068,
346962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
347062306a36Sopenharmony_ci	.hwcg_reg = 0x17068,
347162306a36Sopenharmony_ci	.hwcg_bit = 1,
347262306a36Sopenharmony_ci	.clkr = {
347362306a36Sopenharmony_ci		.enable_reg = 0x79004,
347462306a36Sopenharmony_ci		.enable_mask = BIT(28),
347562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
347662306a36Sopenharmony_ci			.name = "gcc_video_throttle_core_clk",
347762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
347862306a36Sopenharmony_ci		},
347962306a36Sopenharmony_ci	},
348062306a36Sopenharmony_ci};
348162306a36Sopenharmony_ci
348262306a36Sopenharmony_cistatic struct clk_branch gcc_video_vcodec0_sys_clk = {
348362306a36Sopenharmony_ci	.halt_reg = 0x580a4,
348462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
348562306a36Sopenharmony_ci	.hwcg_reg = 0x580a4,
348662306a36Sopenharmony_ci	.hwcg_bit = 1,
348762306a36Sopenharmony_ci	.clkr = {
348862306a36Sopenharmony_ci		.enable_reg = 0x580a4,
348962306a36Sopenharmony_ci		.enable_mask = BIT(0),
349062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
349162306a36Sopenharmony_ci			.name = "gcc_video_vcodec0_sys_clk",
349262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
349362306a36Sopenharmony_ci				&gcc_video_venus_clk_src.clkr.hw,
349462306a36Sopenharmony_ci			},
349562306a36Sopenharmony_ci			.num_parents = 1,
349662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
349762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
349862306a36Sopenharmony_ci		},
349962306a36Sopenharmony_ci	},
350062306a36Sopenharmony_ci};
350162306a36Sopenharmony_ci
350262306a36Sopenharmony_cistatic struct clk_branch gcc_video_venus_ctl_clk = {
350362306a36Sopenharmony_ci	.halt_reg = 0x5808c,
350462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
350562306a36Sopenharmony_ci	.clkr = {
350662306a36Sopenharmony_ci		.enable_reg = 0x5808c,
350762306a36Sopenharmony_ci		.enable_mask = BIT(0),
350862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
350962306a36Sopenharmony_ci			.name = "gcc_video_venus_ctl_clk",
351062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
351162306a36Sopenharmony_ci				&gcc_video_venus_clk_src.clkr.hw,
351262306a36Sopenharmony_ci			},
351362306a36Sopenharmony_ci			.num_parents = 1,
351462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
351562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
351662306a36Sopenharmony_ci		},
351762306a36Sopenharmony_ci	},
351862306a36Sopenharmony_ci};
351962306a36Sopenharmony_ci
352062306a36Sopenharmony_cistatic struct clk_branch gcc_video_xo_clk = {
352162306a36Sopenharmony_ci	.halt_reg = 0x17024,
352262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
352362306a36Sopenharmony_ci	.clkr = {
352462306a36Sopenharmony_ci		.enable_reg = 0x17024,
352562306a36Sopenharmony_ci		.enable_mask = BIT(0),
352662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
352762306a36Sopenharmony_ci			.name = "gcc_video_xo_clk",
352862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
352962306a36Sopenharmony_ci		},
353062306a36Sopenharmony_ci	},
353162306a36Sopenharmony_ci};
353262306a36Sopenharmony_ci
353362306a36Sopenharmony_cistatic struct gdsc usb30_prim_gdsc = {
353462306a36Sopenharmony_ci	.gdscr = 0x1a004,
353562306a36Sopenharmony_ci	.pd = {
353662306a36Sopenharmony_ci		.name = "usb30_prim_gdsc",
353762306a36Sopenharmony_ci	},
353862306a36Sopenharmony_ci	/* TODO: Change to OFF_ON when USB drivers get proper suspend support */
353962306a36Sopenharmony_ci	.pwrsts = PWRSTS_RET_ON,
354062306a36Sopenharmony_ci};
354162306a36Sopenharmony_ci
354262306a36Sopenharmony_cistatic struct gdsc ufs_phy_gdsc = {
354362306a36Sopenharmony_ci	.gdscr = 0x45004,
354462306a36Sopenharmony_ci	.pd = {
354562306a36Sopenharmony_ci		.name = "ufs_phy_gdsc",
354662306a36Sopenharmony_ci	},
354762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
354862306a36Sopenharmony_ci};
354962306a36Sopenharmony_ci
355062306a36Sopenharmony_cistatic struct gdsc camss_top_gdsc = {
355162306a36Sopenharmony_ci	.gdscr = 0x58004,
355262306a36Sopenharmony_ci	.pd = {
355362306a36Sopenharmony_ci		.name = "camss_top_gdsc",
355462306a36Sopenharmony_ci	},
355562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
355662306a36Sopenharmony_ci};
355762306a36Sopenharmony_ci
355862306a36Sopenharmony_cistatic struct gdsc venus_gdsc = {
355962306a36Sopenharmony_ci	.gdscr = 0x5807c,
356062306a36Sopenharmony_ci	.pd = {
356162306a36Sopenharmony_ci		.name = "venus_gdsc",
356262306a36Sopenharmony_ci	},
356362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
356462306a36Sopenharmony_ci};
356562306a36Sopenharmony_ci
356662306a36Sopenharmony_cistatic struct gdsc vcodec0_gdsc = {
356762306a36Sopenharmony_ci	.gdscr = 0x58098,
356862306a36Sopenharmony_ci	.pd = {
356962306a36Sopenharmony_ci		.name = "vcodec0_gdsc",
357062306a36Sopenharmony_ci	},
357162306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
357262306a36Sopenharmony_ci	.flags = HW_CTRL,
357362306a36Sopenharmony_ci};
357462306a36Sopenharmony_ci
357562306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc = {
357662306a36Sopenharmony_ci	.gdscr = 0x7d074,
357762306a36Sopenharmony_ci	.pd = {
357862306a36Sopenharmony_ci		.name = "hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc",
357962306a36Sopenharmony_ci	},
358062306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
358162306a36Sopenharmony_ci	.flags = VOTABLE,
358262306a36Sopenharmony_ci};
358362306a36Sopenharmony_ci
358462306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc = {
358562306a36Sopenharmony_ci	.gdscr = 0x7d078,
358662306a36Sopenharmony_ci	.pd = {
358762306a36Sopenharmony_ci		.name = "hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc",
358862306a36Sopenharmony_ci	},
358962306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
359062306a36Sopenharmony_ci	.flags = VOTABLE,
359162306a36Sopenharmony_ci};
359262306a36Sopenharmony_ci
359362306a36Sopenharmony_cistatic struct gdsc hlos1_vote_turing_mmu_tbu1_gdsc = {
359462306a36Sopenharmony_ci	.gdscr = 0x7d060,
359562306a36Sopenharmony_ci	.pd = {
359662306a36Sopenharmony_ci		.name = "hlos1_vote_turing_mmu_tbu1_gdsc",
359762306a36Sopenharmony_ci	},
359862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
359962306a36Sopenharmony_ci	.flags = VOTABLE,
360062306a36Sopenharmony_ci};
360162306a36Sopenharmony_ci
360262306a36Sopenharmony_cistatic struct gdsc hlos1_vote_turing_mmu_tbu0_gdsc = {
360362306a36Sopenharmony_ci	.gdscr = 0x7d07c,
360462306a36Sopenharmony_ci	.pd = {
360562306a36Sopenharmony_ci		.name = "hlos1_vote_turing_mmu_tbu0_gdsc",
360662306a36Sopenharmony_ci	},
360762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
360862306a36Sopenharmony_ci	.flags = VOTABLE,
360962306a36Sopenharmony_ci};
361062306a36Sopenharmony_ci
361162306a36Sopenharmony_cistatic struct clk_regmap *gcc_sm6375_clocks[] = {
361262306a36Sopenharmony_ci	[GCC_AHB2PHY_CSI_CLK] = &gcc_ahb2phy_csi_clk.clkr,
361362306a36Sopenharmony_ci	[GCC_AHB2PHY_USB_CLK] = &gcc_ahb2phy_usb_clk.clkr,
361462306a36Sopenharmony_ci	[GCC_BIMC_GPU_AXI_CLK] = &gcc_bimc_gpu_axi_clk.clkr,
361562306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
361662306a36Sopenharmony_ci	[GCC_CAM_THROTTLE_NRT_CLK] = &gcc_cam_throttle_nrt_clk.clkr,
361762306a36Sopenharmony_ci	[GCC_CAM_THROTTLE_RT_CLK] = &gcc_cam_throttle_rt_clk.clkr,
361862306a36Sopenharmony_ci	[GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
361962306a36Sopenharmony_ci	[GCC_CAMSS_AXI_CLK] = &gcc_camss_axi_clk.clkr,
362062306a36Sopenharmony_ci	[GCC_CAMSS_AXI_CLK_SRC] = &gcc_camss_axi_clk_src.clkr,
362162306a36Sopenharmony_ci	[GCC_CAMSS_CCI_0_CLK] = &gcc_camss_cci_0_clk.clkr,
362262306a36Sopenharmony_ci	[GCC_CAMSS_CCI_0_CLK_SRC] = &gcc_camss_cci_0_clk_src.clkr,
362362306a36Sopenharmony_ci	[GCC_CAMSS_CCI_1_CLK] = &gcc_camss_cci_1_clk.clkr,
362462306a36Sopenharmony_ci	[GCC_CAMSS_CCI_1_CLK_SRC] = &gcc_camss_cci_1_clk_src.clkr,
362562306a36Sopenharmony_ci	[GCC_CAMSS_CPHY_0_CLK] = &gcc_camss_cphy_0_clk.clkr,
362662306a36Sopenharmony_ci	[GCC_CAMSS_CPHY_1_CLK] = &gcc_camss_cphy_1_clk.clkr,
362762306a36Sopenharmony_ci	[GCC_CAMSS_CPHY_2_CLK] = &gcc_camss_cphy_2_clk.clkr,
362862306a36Sopenharmony_ci	[GCC_CAMSS_CPHY_3_CLK] = &gcc_camss_cphy_3_clk.clkr,
362962306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
363062306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PHYTIMER_CLK_SRC] = &gcc_camss_csi0phytimer_clk_src.clkr,
363162306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
363262306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PHYTIMER_CLK_SRC] = &gcc_camss_csi1phytimer_clk_src.clkr,
363362306a36Sopenharmony_ci	[GCC_CAMSS_CSI2PHYTIMER_CLK] = &gcc_camss_csi2phytimer_clk.clkr,
363462306a36Sopenharmony_ci	[GCC_CAMSS_CSI2PHYTIMER_CLK_SRC] = &gcc_camss_csi2phytimer_clk_src.clkr,
363562306a36Sopenharmony_ci	[GCC_CAMSS_CSI3PHYTIMER_CLK] = &gcc_camss_csi3phytimer_clk.clkr,
363662306a36Sopenharmony_ci	[GCC_CAMSS_CSI3PHYTIMER_CLK_SRC] = &gcc_camss_csi3phytimer_clk_src.clkr,
363762306a36Sopenharmony_ci	[GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
363862306a36Sopenharmony_ci	[GCC_CAMSS_MCLK0_CLK_SRC] = &gcc_camss_mclk0_clk_src.clkr,
363962306a36Sopenharmony_ci	[GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
364062306a36Sopenharmony_ci	[GCC_CAMSS_MCLK1_CLK_SRC] = &gcc_camss_mclk1_clk_src.clkr,
364162306a36Sopenharmony_ci	[GCC_CAMSS_MCLK2_CLK] = &gcc_camss_mclk2_clk.clkr,
364262306a36Sopenharmony_ci	[GCC_CAMSS_MCLK2_CLK_SRC] = &gcc_camss_mclk2_clk_src.clkr,
364362306a36Sopenharmony_ci	[GCC_CAMSS_MCLK3_CLK] = &gcc_camss_mclk3_clk.clkr,
364462306a36Sopenharmony_ci	[GCC_CAMSS_MCLK3_CLK_SRC] = &gcc_camss_mclk3_clk_src.clkr,
364562306a36Sopenharmony_ci	[GCC_CAMSS_MCLK4_CLK] = &gcc_camss_mclk4_clk.clkr,
364662306a36Sopenharmony_ci	[GCC_CAMSS_MCLK4_CLK_SRC] = &gcc_camss_mclk4_clk_src.clkr,
364762306a36Sopenharmony_ci	[GCC_CAMSS_NRT_AXI_CLK] = &gcc_camss_nrt_axi_clk.clkr,
364862306a36Sopenharmony_ci	[GCC_CAMSS_OPE_AHB_CLK] = &gcc_camss_ope_ahb_clk.clkr,
364962306a36Sopenharmony_ci	[GCC_CAMSS_OPE_AHB_CLK_SRC] = &gcc_camss_ope_ahb_clk_src.clkr,
365062306a36Sopenharmony_ci	[GCC_CAMSS_OPE_CLK] = &gcc_camss_ope_clk.clkr,
365162306a36Sopenharmony_ci	[GCC_CAMSS_OPE_CLK_SRC] = &gcc_camss_ope_clk_src.clkr,
365262306a36Sopenharmony_ci	[GCC_CAMSS_RT_AXI_CLK] = &gcc_camss_rt_axi_clk.clkr,
365362306a36Sopenharmony_ci	[GCC_CAMSS_TFE_0_CLK] = &gcc_camss_tfe_0_clk.clkr,
365462306a36Sopenharmony_ci	[GCC_CAMSS_TFE_0_CLK_SRC] = &gcc_camss_tfe_0_clk_src.clkr,
365562306a36Sopenharmony_ci	[GCC_CAMSS_TFE_0_CPHY_RX_CLK] = &gcc_camss_tfe_0_cphy_rx_clk.clkr,
365662306a36Sopenharmony_ci	[GCC_CAMSS_TFE_0_CSID_CLK] = &gcc_camss_tfe_0_csid_clk.clkr,
365762306a36Sopenharmony_ci	[GCC_CAMSS_TFE_0_CSID_CLK_SRC] = &gcc_camss_tfe_0_csid_clk_src.clkr,
365862306a36Sopenharmony_ci	[GCC_CAMSS_TFE_1_CLK] = &gcc_camss_tfe_1_clk.clkr,
365962306a36Sopenharmony_ci	[GCC_CAMSS_TFE_1_CLK_SRC] = &gcc_camss_tfe_1_clk_src.clkr,
366062306a36Sopenharmony_ci	[GCC_CAMSS_TFE_1_CPHY_RX_CLK] = &gcc_camss_tfe_1_cphy_rx_clk.clkr,
366162306a36Sopenharmony_ci	[GCC_CAMSS_TFE_1_CSID_CLK] = &gcc_camss_tfe_1_csid_clk.clkr,
366262306a36Sopenharmony_ci	[GCC_CAMSS_TFE_1_CSID_CLK_SRC] = &gcc_camss_tfe_1_csid_clk_src.clkr,
366362306a36Sopenharmony_ci	[GCC_CAMSS_TFE_2_CLK] = &gcc_camss_tfe_2_clk.clkr,
366462306a36Sopenharmony_ci	[GCC_CAMSS_TFE_2_CLK_SRC] = &gcc_camss_tfe_2_clk_src.clkr,
366562306a36Sopenharmony_ci	[GCC_CAMSS_TFE_2_CPHY_RX_CLK] = &gcc_camss_tfe_2_cphy_rx_clk.clkr,
366662306a36Sopenharmony_ci	[GCC_CAMSS_TFE_2_CSID_CLK] = &gcc_camss_tfe_2_csid_clk.clkr,
366762306a36Sopenharmony_ci	[GCC_CAMSS_TFE_2_CSID_CLK_SRC] = &gcc_camss_tfe_2_csid_clk_src.clkr,
366862306a36Sopenharmony_ci	[GCC_CAMSS_TFE_CPHY_RX_CLK_SRC] = &gcc_camss_tfe_cphy_rx_clk_src.clkr,
366962306a36Sopenharmony_ci	[GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
367062306a36Sopenharmony_ci	[GCC_CAMSS_TOP_AHB_CLK_SRC] = &gcc_camss_top_ahb_clk_src.clkr,
367162306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
367262306a36Sopenharmony_ci	[GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
367362306a36Sopenharmony_ci	[GCC_CPUSS_AHB_POSTDIV_CLK_SRC] = &gcc_cpuss_ahb_postdiv_clk_src.clkr,
367462306a36Sopenharmony_ci	[GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
367562306a36Sopenharmony_ci	[GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
367662306a36Sopenharmony_ci	[GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
367762306a36Sopenharmony_ci	[GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
367862306a36Sopenharmony_ci	[GCC_DISP_SLEEP_CLK] = &gcc_disp_sleep_clk.clkr,
367962306a36Sopenharmony_ci	[GCC_DISP_THROTTLE_CORE_CLK] = &gcc_disp_throttle_core_clk.clkr,
368062306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
368162306a36Sopenharmony_ci	[GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
368262306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
368362306a36Sopenharmony_ci	[GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
368462306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
368562306a36Sopenharmony_ci	[GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
368662306a36Sopenharmony_ci	[GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
368762306a36Sopenharmony_ci	[GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
368862306a36Sopenharmony_ci	[GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
368962306a36Sopenharmony_ci	[GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
369062306a36Sopenharmony_ci	[GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
369162306a36Sopenharmony_ci	[GCC_GPU_THROTTLE_CORE_CLK] = &gcc_gpu_throttle_core_clk.clkr,
369262306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
369362306a36Sopenharmony_ci	[GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
369462306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
369562306a36Sopenharmony_ci	[GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
369662306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
369762306a36Sopenharmony_ci	[GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
369862306a36Sopenharmony_ci	[GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
369962306a36Sopenharmony_ci	[GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
370062306a36Sopenharmony_ci	[GCC_QMIP_GPU_CFG_AHB_CLK] = &gcc_qmip_gpu_cfg_ahb_clk.clkr,
370162306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
370262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
370362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
370462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
370562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
370662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
370762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
370862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
370962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
371062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
371162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
371262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
371362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
371462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
371562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
371662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
371762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
371862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
371962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
372062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
372162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
372262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
372362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
372462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
372562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
372662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
372762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
372862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
372962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
373062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
373162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
373262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
373362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
373462306a36Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
373562306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
373662306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
373762306a36Sopenharmony_ci	[GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
373862306a36Sopenharmony_ci	[GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
373962306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
374062306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
374162306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
374262306a36Sopenharmony_ci	[GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
374362306a36Sopenharmony_ci	[GCC_SYS_NOC_UFS_PHY_AXI_CLK] = &gcc_sys_noc_ufs_phy_axi_clk.clkr,
374462306a36Sopenharmony_ci	[GCC_SYS_NOC_USB3_PRIM_AXI_CLK] = &gcc_sys_noc_usb3_prim_axi_clk.clkr,
374562306a36Sopenharmony_ci	[GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
374662306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
374762306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
374862306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
374962306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
375062306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
375162306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
375262306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
375362306a36Sopenharmony_ci	[GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
375462306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
375562306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
375662306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
375762306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
375862306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
375962306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
376062306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
376162306a36Sopenharmony_ci	[GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
376262306a36Sopenharmony_ci	[GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
376362306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
376462306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
376562306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
376662306a36Sopenharmony_ci	[GCC_VCODEC0_AXI_CLK] = &gcc_vcodec0_axi_clk.clkr,
376762306a36Sopenharmony_ci	[GCC_VENUS_AHB_CLK] = &gcc_venus_ahb_clk.clkr,
376862306a36Sopenharmony_ci	[GCC_VENUS_CTL_AXI_CLK] = &gcc_venus_ctl_axi_clk.clkr,
376962306a36Sopenharmony_ci	[GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
377062306a36Sopenharmony_ci	[GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
377162306a36Sopenharmony_ci	[GCC_VIDEO_THROTTLE_CORE_CLK] = &gcc_video_throttle_core_clk.clkr,
377262306a36Sopenharmony_ci	[GCC_VIDEO_VCODEC0_SYS_CLK] = &gcc_video_vcodec0_sys_clk.clkr,
377362306a36Sopenharmony_ci	[GCC_VIDEO_VENUS_CLK_SRC] = &gcc_video_venus_clk_src.clkr,
377462306a36Sopenharmony_ci	[GCC_VIDEO_VENUS_CTL_CLK] = &gcc_video_venus_ctl_clk.clkr,
377562306a36Sopenharmony_ci	[GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
377662306a36Sopenharmony_ci	[GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
377762306a36Sopenharmony_ci	[GCC_RX5_PCIE_CLKREF_EN_CLK] = &gcc_rx5_pcie_clkref_en_clk.clkr,
377862306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
377962306a36Sopenharmony_ci	[GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
378062306a36Sopenharmony_ci	[GPLL0_OUT_ODD] = &gpll0_out_odd.clkr,
378162306a36Sopenharmony_ci	[GPLL1] = &gpll1.clkr,
378262306a36Sopenharmony_ci	[GPLL10] = &gpll10.clkr,
378362306a36Sopenharmony_ci	[GPLL11] = &gpll11.clkr,
378462306a36Sopenharmony_ci	[GPLL3] = &gpll3.clkr,
378562306a36Sopenharmony_ci	[GPLL3_OUT_EVEN] = &gpll3_out_even.clkr,
378662306a36Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
378762306a36Sopenharmony_ci	[GPLL5] = &gpll5.clkr,
378862306a36Sopenharmony_ci	[GPLL6] = &gpll6.clkr,
378962306a36Sopenharmony_ci	[GPLL6_OUT_EVEN] = &gpll6_out_even.clkr,
379062306a36Sopenharmony_ci	[GPLL7] = &gpll7.clkr,
379162306a36Sopenharmony_ci	[GPLL8] = &gpll8.clkr,
379262306a36Sopenharmony_ci	[GPLL8_OUT_EVEN] = &gpll8_out_even.clkr,
379362306a36Sopenharmony_ci	[GPLL9] = &gpll9.clkr,
379462306a36Sopenharmony_ci	[GPLL9_OUT_MAIN] = &gpll9_out_main.clkr,
379562306a36Sopenharmony_ci};
379662306a36Sopenharmony_ci
379762306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sm6375_resets[] = {
379862306a36Sopenharmony_ci	[GCC_MMSS_BCR] = { 0x17000 },
379962306a36Sopenharmony_ci	[GCC_USB30_PRIM_BCR] = { 0x1a000 },
380062306a36Sopenharmony_ci	[GCC_USB3_PHY_PRIM_SP0_BCR] = { 0x1b000 },
380162306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_PRIM_BCR] = { 0x1b020 },
380262306a36Sopenharmony_ci	[GCC_QUSB2PHY_PRIM_BCR] = { 0x1c000 },
380362306a36Sopenharmony_ci	[GCC_QUSB2PHY_SEC_BCR] = { 0x1c004 },
380462306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x1d000 },
380562306a36Sopenharmony_ci	[GCC_SDCC2_BCR] = { 0x1e000 },
380662306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_0_BCR] = { 0x1f000 },
380762306a36Sopenharmony_ci	[GCC_PDM_BCR] = { 0x20000 },
380862306a36Sopenharmony_ci	[GCC_GPU_BCR] = { 0x36000 },
380962306a36Sopenharmony_ci	[GCC_SDCC1_BCR] = { 0x38000 },
381062306a36Sopenharmony_ci	[GCC_UFS_PHY_BCR] = { 0x45000 },
381162306a36Sopenharmony_ci	[GCC_CAMSS_TFE_BCR] = { 0x52000 },
381262306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_1_BCR] = { 0x53000 },
381362306a36Sopenharmony_ci	[GCC_CAMSS_OPE_BCR] = { 0x55000 },
381462306a36Sopenharmony_ci	[GCC_CAMSS_TOP_BCR] = { 0x58000 },
381562306a36Sopenharmony_ci	[GCC_VENUS_BCR] = { 0x58078 },
381662306a36Sopenharmony_ci	[GCC_VCODEC0_BCR] = { 0x58094 },
381762306a36Sopenharmony_ci	[GCC_VIDEO_INTERFACE_BCR] = { 0x6e000 },
381862306a36Sopenharmony_ci};
381962306a36Sopenharmony_ci
382062306a36Sopenharmony_ci
382162306a36Sopenharmony_cistatic const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
382262306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
382362306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
382462306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
382562306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
382662306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
382762306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
382862306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
382962306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
383062306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
383162306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
383262306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
383362306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
383462306a36Sopenharmony_ci};
383562306a36Sopenharmony_ci
383662306a36Sopenharmony_cistatic struct gdsc *gcc_sm6375_gdscs[] = {
383762306a36Sopenharmony_ci	[USB30_PRIM_GDSC] = &usb30_prim_gdsc,
383862306a36Sopenharmony_ci	[UFS_PHY_GDSC] = &ufs_phy_gdsc,
383962306a36Sopenharmony_ci	[CAMSS_TOP_GDSC] = &camss_top_gdsc,
384062306a36Sopenharmony_ci	[VENUS_GDSC] = &venus_gdsc,
384162306a36Sopenharmony_ci	[VCODEC0_GDSC] = &vcodec0_gdsc,
384262306a36Sopenharmony_ci	[HLOS1_VOTE_MM_SNOC_MMU_TBU_NRT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc,
384362306a36Sopenharmony_ci	[HLOS1_VOTE_MM_SNOC_MMU_TBU_RT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc,
384462306a36Sopenharmony_ci	[HLOS1_VOTE_TURING_MMU_TBU0_GDSC] = &hlos1_vote_turing_mmu_tbu0_gdsc,
384562306a36Sopenharmony_ci	[HLOS1_VOTE_TURING_MMU_TBU1_GDSC] = &hlos1_vote_turing_mmu_tbu1_gdsc,
384662306a36Sopenharmony_ci};
384762306a36Sopenharmony_ci
384862306a36Sopenharmony_cistatic const struct regmap_config gcc_sm6375_regmap_config = {
384962306a36Sopenharmony_ci	.reg_bits = 32,
385062306a36Sopenharmony_ci	.reg_stride = 4,
385162306a36Sopenharmony_ci	.val_bits = 32,
385262306a36Sopenharmony_ci	.max_register = 0xc7000,
385362306a36Sopenharmony_ci	.fast_io = true,
385462306a36Sopenharmony_ci};
385562306a36Sopenharmony_ci
385662306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sm6375_desc = {
385762306a36Sopenharmony_ci	.config = &gcc_sm6375_regmap_config,
385862306a36Sopenharmony_ci	.clks = gcc_sm6375_clocks,
385962306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_sm6375_clocks),
386062306a36Sopenharmony_ci	.resets = gcc_sm6375_resets,
386162306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_sm6375_resets),
386262306a36Sopenharmony_ci	.gdscs = gcc_sm6375_gdscs,
386362306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_sm6375_gdscs),
386462306a36Sopenharmony_ci};
386562306a36Sopenharmony_ci
386662306a36Sopenharmony_cistatic const struct of_device_id gcc_sm6375_match_table[] = {
386762306a36Sopenharmony_ci	{ .compatible = "qcom,sm6375-gcc" },
386862306a36Sopenharmony_ci	{ }
386962306a36Sopenharmony_ci};
387062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sm6375_match_table);
387162306a36Sopenharmony_ci
387262306a36Sopenharmony_cistatic int gcc_sm6375_probe(struct platform_device *pdev)
387362306a36Sopenharmony_ci{
387462306a36Sopenharmony_ci	struct regmap *regmap;
387562306a36Sopenharmony_ci	int ret;
387662306a36Sopenharmony_ci
387762306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gcc_sm6375_desc);
387862306a36Sopenharmony_ci	if (IS_ERR(regmap))
387962306a36Sopenharmony_ci		return PTR_ERR(regmap);
388062306a36Sopenharmony_ci
388162306a36Sopenharmony_ci	ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks, ARRAY_SIZE(gcc_dfs_clocks));
388262306a36Sopenharmony_ci	if (ret)
388362306a36Sopenharmony_ci		return ret;
388462306a36Sopenharmony_ci
388562306a36Sopenharmony_ci	/*
388662306a36Sopenharmony_ci	 * Keep the following clocks always on:
388762306a36Sopenharmony_ci	 * GCC_CAMERA_XO_CLK, GCC_CPUSS_GNOC_CLK, GCC_DISP_XO_CLK
388862306a36Sopenharmony_ci	 */
388962306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x17028, BIT(0), BIT(0));
389062306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x2b004, BIT(0), BIT(0));
389162306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x1702c, BIT(0), BIT(0));
389262306a36Sopenharmony_ci
389362306a36Sopenharmony_ci	clk_lucid_pll_configure(&gpll10, regmap, &gpll10_config);
389462306a36Sopenharmony_ci	clk_lucid_pll_configure(&gpll11, regmap, &gpll11_config);
389562306a36Sopenharmony_ci	clk_lucid_pll_configure(&gpll8, regmap, &gpll8_config);
389662306a36Sopenharmony_ci	clk_zonda_pll_configure(&gpll9, regmap, &gpll9_config);
389762306a36Sopenharmony_ci
389862306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gcc_sm6375_desc, regmap);
389962306a36Sopenharmony_ci}
390062306a36Sopenharmony_ci
390162306a36Sopenharmony_cistatic struct platform_driver gcc_sm6375_driver = {
390262306a36Sopenharmony_ci	.probe = gcc_sm6375_probe,
390362306a36Sopenharmony_ci	.driver = {
390462306a36Sopenharmony_ci		.name = "gcc-sm6375",
390562306a36Sopenharmony_ci		.of_match_table = gcc_sm6375_match_table,
390662306a36Sopenharmony_ci	},
390762306a36Sopenharmony_ci};
390862306a36Sopenharmony_ci
390962306a36Sopenharmony_cistatic int __init gcc_sm6375_init(void)
391062306a36Sopenharmony_ci{
391162306a36Sopenharmony_ci	return platform_driver_register(&gcc_sm6375_driver);
391262306a36Sopenharmony_ci}
391362306a36Sopenharmony_cisubsys_initcall(gcc_sm6375_init);
391462306a36Sopenharmony_ci
391562306a36Sopenharmony_cistatic void __exit gcc_sm6375_exit(void)
391662306a36Sopenharmony_ci{
391762306a36Sopenharmony_ci	platform_driver_unregister(&gcc_sm6375_driver);
391862306a36Sopenharmony_ci}
391962306a36Sopenharmony_cimodule_exit(gcc_sm6375_exit);
392062306a36Sopenharmony_ci
392162306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SM6375 Driver");
392262306a36Sopenharmony_ciMODULE_LICENSE("GPL");
3923