162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2021, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci * Copyright (c) 2021, Konrad Dybcio <konrad.dybcio@somainline.org> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/platform_device.h> 1062306a36Sopenharmony_ci#include <linux/regmap.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-sm6350.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1562306a36Sopenharmony_ci#include "clk-branch.h" 1662306a36Sopenharmony_ci#include "clk-rcg.h" 1762306a36Sopenharmony_ci#include "clk-regmap.h" 1862306a36Sopenharmony_ci#include "clk-regmap-divider.h" 1962306a36Sopenharmony_ci#include "clk-regmap-mux.h" 2062306a36Sopenharmony_ci#include "common.h" 2162306a36Sopenharmony_ci#include "gdsc.h" 2262306a36Sopenharmony_ci#include "reset.h" 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_cienum { 2562306a36Sopenharmony_ci P_BI_TCXO, 2662306a36Sopenharmony_ci P_GPLL0_OUT_EVEN, 2762306a36Sopenharmony_ci P_GPLL0_OUT_MAIN, 2862306a36Sopenharmony_ci P_GPLL0_OUT_ODD, 2962306a36Sopenharmony_ci P_GPLL6_OUT_EVEN, 3062306a36Sopenharmony_ci P_GPLL7_OUT_MAIN, 3162306a36Sopenharmony_ci P_SLEEP_CLK, 3262306a36Sopenharmony_ci}; 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0 = { 3562306a36Sopenharmony_ci .offset = 0x0, 3662306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 3762306a36Sopenharmony_ci .clkr = { 3862306a36Sopenharmony_ci .enable_reg = 0x52010, 3962306a36Sopenharmony_ci .enable_mask = BIT(0), 4062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4162306a36Sopenharmony_ci .name = "gpll0", 4262306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 4362306a36Sopenharmony_ci .fw_name = "bi_tcxo", 4462306a36Sopenharmony_ci }, 4562306a36Sopenharmony_ci .num_parents = 1, 4662306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_fabia_ops, 4762306a36Sopenharmony_ci }, 4862306a36Sopenharmony_ci }, 4962306a36Sopenharmony_ci}; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll0_out_even[] = { 5262306a36Sopenharmony_ci { 0x1, 2 }, 5362306a36Sopenharmony_ci { } 5462306a36Sopenharmony_ci}; 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_even = { 5762306a36Sopenharmony_ci .offset = 0x0, 5862306a36Sopenharmony_ci .post_div_shift = 8, 5962306a36Sopenharmony_ci .post_div_table = post_div_table_gpll0_out_even, 6062306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_even), 6162306a36Sopenharmony_ci .width = 4, 6262306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 6362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 6462306a36Sopenharmony_ci .name = "gpll0_out_even", 6562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 6662306a36Sopenharmony_ci &gpll0.clkr.hw, 6762306a36Sopenharmony_ci }, 6862306a36Sopenharmony_ci .num_parents = 1, 6962306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 7062306a36Sopenharmony_ci }, 7162306a36Sopenharmony_ci}; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll0_out_odd[] = { 7462306a36Sopenharmony_ci { 0x3, 3 }, 7562306a36Sopenharmony_ci { } 7662306a36Sopenharmony_ci}; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_odd = { 7962306a36Sopenharmony_ci .offset = 0x0, 8062306a36Sopenharmony_ci .post_div_shift = 12, 8162306a36Sopenharmony_ci .post_div_table = post_div_table_gpll0_out_odd, 8262306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_odd), 8362306a36Sopenharmony_ci .width = 4, 8462306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 8562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 8662306a36Sopenharmony_ci .name = "gpll0_out_odd", 8762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 8862306a36Sopenharmony_ci &gpll0.clkr.hw, 8962306a36Sopenharmony_ci }, 9062306a36Sopenharmony_ci .num_parents = 1, 9162306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 9262306a36Sopenharmony_ci }, 9362306a36Sopenharmony_ci}; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cistatic struct clk_alpha_pll gpll6 = { 9662306a36Sopenharmony_ci .offset = 0x6000, 9762306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 9862306a36Sopenharmony_ci .clkr = { 9962306a36Sopenharmony_ci .enable_reg = 0x52010, 10062306a36Sopenharmony_ci .enable_mask = BIT(6), 10162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10262306a36Sopenharmony_ci .name = "gpll6", 10362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 10462306a36Sopenharmony_ci &gpll0.clkr.hw, 10562306a36Sopenharmony_ci }, 10662306a36Sopenharmony_ci .num_parents = 1, 10762306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_fabia_ops, 10862306a36Sopenharmony_ci }, 10962306a36Sopenharmony_ci }, 11062306a36Sopenharmony_ci}; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll6_out_even[] = { 11362306a36Sopenharmony_ci { 0x1, 2 }, 11462306a36Sopenharmony_ci { } 11562306a36Sopenharmony_ci}; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll6_out_even = { 11862306a36Sopenharmony_ci .offset = 0x6000, 11962306a36Sopenharmony_ci .post_div_shift = 8, 12062306a36Sopenharmony_ci .post_div_table = post_div_table_gpll6_out_even, 12162306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_gpll6_out_even), 12262306a36Sopenharmony_ci .width = 4, 12362306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 12462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 12562306a36Sopenharmony_ci .name = "gpll6_out_even", 12662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 12762306a36Sopenharmony_ci &gpll0.clkr.hw, 12862306a36Sopenharmony_ci }, 12962306a36Sopenharmony_ci .num_parents = 1, 13062306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 13162306a36Sopenharmony_ci }, 13262306a36Sopenharmony_ci}; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistatic struct clk_alpha_pll gpll7 = { 13562306a36Sopenharmony_ci .offset = 0x7000, 13662306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 13762306a36Sopenharmony_ci .clkr = { 13862306a36Sopenharmony_ci .enable_reg = 0x52010, 13962306a36Sopenharmony_ci .enable_mask = BIT(7), 14062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14162306a36Sopenharmony_ci .name = "gpll7", 14262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 14362306a36Sopenharmony_ci &gpll0.clkr.hw, 14462306a36Sopenharmony_ci }, 14562306a36Sopenharmony_ci .num_parents = 1, 14662306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_fabia_ops, 14762306a36Sopenharmony_ci }, 14862306a36Sopenharmony_ci }, 14962306a36Sopenharmony_ci}; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = { 15262306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 15362306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 15462306a36Sopenharmony_ci { P_GPLL6_OUT_EVEN, 2 }, 15562306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 15662306a36Sopenharmony_ci}; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0[] = { 15962306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 16062306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 16162306a36Sopenharmony_ci { .hw = &gpll6_out_even.clkr.hw }, 16262306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 16362306a36Sopenharmony_ci}; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = { 16662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 16762306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 16862306a36Sopenharmony_ci}; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_1[] = { 17162306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 17262306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 17362306a36Sopenharmony_ci}; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = { 17662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 17762306a36Sopenharmony_ci { P_GPLL0_OUT_ODD, 2 }, 17862306a36Sopenharmony_ci}; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2_ao[] = { 18162306a36Sopenharmony_ci { .fw_name = "bi_tcxo_ao" }, 18262306a36Sopenharmony_ci { .hw = &gpll0_out_odd.clkr.hw }, 18362306a36Sopenharmony_ci}; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = { 18662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 18762306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 18862306a36Sopenharmony_ci { P_GPLL0_OUT_ODD, 2 }, 18962306a36Sopenharmony_ci}; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_4[] = { 19262306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 19362306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 19462306a36Sopenharmony_ci { .hw = &gpll0_out_odd.clkr.hw }, 19562306a36Sopenharmony_ci}; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = { 19862306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 19962306a36Sopenharmony_ci { P_GPLL0_OUT_ODD, 2 }, 20062306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 20162306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 20262306a36Sopenharmony_ci}; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_5[] = { 20562306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 20662306a36Sopenharmony_ci { .hw = &gpll0_out_odd.clkr.hw }, 20762306a36Sopenharmony_ci { .fw_name = "sleep_clk" }, 20862306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 20962306a36Sopenharmony_ci}; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_6[] = { 21262306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 21362306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 21462306a36Sopenharmony_ci}; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_6[] = { 21762306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 21862306a36Sopenharmony_ci { .fw_name = "sleep_clk" } 21962306a36Sopenharmony_ci}; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_7[] = { 22262306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 22362306a36Sopenharmony_ci { P_GPLL6_OUT_EVEN, 2 }, 22462306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 22562306a36Sopenharmony_ci}; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_7[] = { 22862306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 22962306a36Sopenharmony_ci { .hw = &gpll6_out_even.clkr.hw }, 23062306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 23162306a36Sopenharmony_ci}; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_8[] = { 23462306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 23562306a36Sopenharmony_ci { P_GPLL0_OUT_ODD, 2 }, 23662306a36Sopenharmony_ci { P_GPLL7_OUT_MAIN, 3 }, 23762306a36Sopenharmony_ci}; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_8[] = { 24062306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 24162306a36Sopenharmony_ci { .hw = &gpll0_out_odd.clkr.hw }, 24262306a36Sopenharmony_ci { .hw = &gpll7.clkr.hw }, 24362306a36Sopenharmony_ci}; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_cistatic struct clk_regmap_div gcc_gpu_gpll0_main_div_clk_src = { 24662306a36Sopenharmony_ci .reg = 0x4514C, 24762306a36Sopenharmony_ci .shift = 0, 24862306a36Sopenharmony_ci .width = 2, 24962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 25062306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_main_div_clk_src", 25162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 25262306a36Sopenharmony_ci &gpll0.clkr.hw, 25362306a36Sopenharmony_ci }, 25462306a36Sopenharmony_ci .num_parents = 1, 25562306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 25662306a36Sopenharmony_ci }, 25762306a36Sopenharmony_ci}; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_cistatic struct clk_regmap_div gcc_npu_pll0_main_div_clk_src = { 26062306a36Sopenharmony_ci .reg = 0x4ce00, 26162306a36Sopenharmony_ci .shift = 0, 26262306a36Sopenharmony_ci .width = 2, 26362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 26462306a36Sopenharmony_ci .name = "gcc_npu_pll0_main_div_clk_src", 26562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 26662306a36Sopenharmony_ci &gpll0.clkr.hw, 26762306a36Sopenharmony_ci }, 26862306a36Sopenharmony_ci .num_parents = 1, 26962306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 27062306a36Sopenharmony_ci }, 27162306a36Sopenharmony_ci}; 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = { 27462306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 27562306a36Sopenharmony_ci { } 27662306a36Sopenharmony_ci}; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_cpuss_ahb_clk_src = { 27962306a36Sopenharmony_ci .cmd_rcgr = 0x30014, 28062306a36Sopenharmony_ci .mnd_width = 0, 28162306a36Sopenharmony_ci .hid_width = 5, 28262306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 28362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src, 28462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 28562306a36Sopenharmony_ci .name = "gcc_cpuss_ahb_clk_src", 28662306a36Sopenharmony_ci .parent_data = gcc_parent_data_2_ao, 28762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2_ao), 28862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 28962306a36Sopenharmony_ci }, 29062306a36Sopenharmony_ci}; 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = { 29362306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 29462306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 29562306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_ODD, 4, 0, 0), 29662306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_ODD, 2, 0, 0), 29762306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_ODD, 1, 0, 0), 29862306a36Sopenharmony_ci { } 29962306a36Sopenharmony_ci}; 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = { 30262306a36Sopenharmony_ci .cmd_rcgr = 0x37004, 30362306a36Sopenharmony_ci .mnd_width = 8, 30462306a36Sopenharmony_ci .hid_width = 5, 30562306a36Sopenharmony_ci .parent_map = gcc_parent_map_5, 30662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 30762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 30862306a36Sopenharmony_ci .name = "gcc_gp1_clk_src", 30962306a36Sopenharmony_ci .parent_data = gcc_parent_data_5, 31062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_5), 31162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 31262306a36Sopenharmony_ci }, 31362306a36Sopenharmony_ci}; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = { 31662306a36Sopenharmony_ci .cmd_rcgr = 0x38004, 31762306a36Sopenharmony_ci .mnd_width = 8, 31862306a36Sopenharmony_ci .hid_width = 5, 31962306a36Sopenharmony_ci .parent_map = gcc_parent_map_5, 32062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 32162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 32262306a36Sopenharmony_ci .name = "gcc_gp2_clk_src", 32362306a36Sopenharmony_ci .parent_data = gcc_parent_data_5, 32462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_5), 32562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 32662306a36Sopenharmony_ci }, 32762306a36Sopenharmony_ci}; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = { 33062306a36Sopenharmony_ci .cmd_rcgr = 0x39004, 33162306a36Sopenharmony_ci .mnd_width = 8, 33262306a36Sopenharmony_ci .hid_width = 5, 33362306a36Sopenharmony_ci .parent_map = gcc_parent_map_5, 33462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 33562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 33662306a36Sopenharmony_ci .name = "gcc_gp3_clk_src", 33762306a36Sopenharmony_ci .parent_data = gcc_parent_data_5, 33862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_5), 33962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 34062306a36Sopenharmony_ci }, 34162306a36Sopenharmony_ci}; 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = { 34462306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 34562306a36Sopenharmony_ci F(60000000, P_GPLL0_OUT_EVEN, 5, 0, 0), 34662306a36Sopenharmony_ci { } 34762306a36Sopenharmony_ci}; 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = { 35062306a36Sopenharmony_ci .cmd_rcgr = 0x23010, 35162306a36Sopenharmony_ci .mnd_width = 0, 35262306a36Sopenharmony_ci .hid_width = 5, 35362306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 35462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pdm2_clk_src, 35562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 35662306a36Sopenharmony_ci .name = "gcc_pdm2_clk_src", 35762306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 35862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 35962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 36062306a36Sopenharmony_ci }, 36162306a36Sopenharmony_ci}; 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = { 36462306a36Sopenharmony_ci F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625), 36562306a36Sopenharmony_ci F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625), 36662306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 36762306a36Sopenharmony_ci F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625), 36862306a36Sopenharmony_ci F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75), 36962306a36Sopenharmony_ci F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25), 37062306a36Sopenharmony_ci F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75), 37162306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0), 37262306a36Sopenharmony_ci F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15), 37362306a36Sopenharmony_ci F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25), 37462306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0), 37562306a36Sopenharmony_ci F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375), 37662306a36Sopenharmony_ci F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75), 37762306a36Sopenharmony_ci F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625), 37862306a36Sopenharmony_ci F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0), 37962306a36Sopenharmony_ci F(128000000, P_GPLL6_OUT_EVEN, 3, 0, 0), 38062306a36Sopenharmony_ci { } 38162306a36Sopenharmony_ci}; 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = { 38462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s0_clk_src", 38562306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 38662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 38762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 38862306a36Sopenharmony_ci}; 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = { 39162306a36Sopenharmony_ci .cmd_rcgr = 0x21148, 39262306a36Sopenharmony_ci .mnd_width = 16, 39362306a36Sopenharmony_ci .hid_width = 5, 39462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 39562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 39662306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init, 39762306a36Sopenharmony_ci}; 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = { 40062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s1_clk_src", 40162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 40262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 40362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 40462306a36Sopenharmony_ci}; 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = { 40762306a36Sopenharmony_ci .cmd_rcgr = 0x21278, 40862306a36Sopenharmony_ci .mnd_width = 16, 40962306a36Sopenharmony_ci .hid_width = 5, 41062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 41162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 41262306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init, 41362306a36Sopenharmony_ci}; 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = { 41662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s2_clk_src", 41762306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 41862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 41962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 42062306a36Sopenharmony_ci}; 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = { 42362306a36Sopenharmony_ci .cmd_rcgr = 0x213a8, 42462306a36Sopenharmony_ci .mnd_width = 16, 42562306a36Sopenharmony_ci .hid_width = 5, 42662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 42762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 42862306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init, 42962306a36Sopenharmony_ci}; 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = { 43262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s3_clk_src", 43362306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 43462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 43562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 43662306a36Sopenharmony_ci}; 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = { 43962306a36Sopenharmony_ci .cmd_rcgr = 0x214d8, 44062306a36Sopenharmony_ci .mnd_width = 16, 44162306a36Sopenharmony_ci .hid_width = 5, 44262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 44362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 44462306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init, 44562306a36Sopenharmony_ci}; 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = { 44862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s4_clk_src", 44962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 45062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 45162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 45262306a36Sopenharmony_ci}; 45362306a36Sopenharmony_ci 45462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = { 45562306a36Sopenharmony_ci .cmd_rcgr = 0x21608, 45662306a36Sopenharmony_ci .mnd_width = 16, 45762306a36Sopenharmony_ci .hid_width = 5, 45862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 45962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 46062306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init, 46162306a36Sopenharmony_ci}; 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = { 46462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s5_clk_src", 46562306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 46662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 46762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 46862306a36Sopenharmony_ci}; 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = { 47162306a36Sopenharmony_ci .cmd_rcgr = 0x21738, 47262306a36Sopenharmony_ci .mnd_width = 16, 47362306a36Sopenharmony_ci .hid_width = 5, 47462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 47562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 47662306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init, 47762306a36Sopenharmony_ci}; 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = { 48062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s0_clk_src", 48162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 48262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 48362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 48462306a36Sopenharmony_ci}; 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = { 48762306a36Sopenharmony_ci .cmd_rcgr = 0x22018, 48862306a36Sopenharmony_ci .mnd_width = 16, 48962306a36Sopenharmony_ci .hid_width = 5, 49062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 49162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 49262306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init, 49362306a36Sopenharmony_ci}; 49462306a36Sopenharmony_ci 49562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = { 49662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s1_clk_src", 49762306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 49862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 49962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 50062306a36Sopenharmony_ci}; 50162306a36Sopenharmony_ci 50262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = { 50362306a36Sopenharmony_ci .cmd_rcgr = 0x22148, 50462306a36Sopenharmony_ci .mnd_width = 16, 50562306a36Sopenharmony_ci .hid_width = 5, 50662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 50762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 50862306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init, 50962306a36Sopenharmony_ci}; 51062306a36Sopenharmony_ci 51162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = { 51262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s2_clk_src", 51362306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 51462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 51562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 51662306a36Sopenharmony_ci}; 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = { 51962306a36Sopenharmony_ci .cmd_rcgr = 0x22278, 52062306a36Sopenharmony_ci .mnd_width = 16, 52162306a36Sopenharmony_ci .hid_width = 5, 52262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 52362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 52462306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init, 52562306a36Sopenharmony_ci}; 52662306a36Sopenharmony_ci 52762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = { 52862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s3_clk_src", 52962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 53062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 53162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 53262306a36Sopenharmony_ci}; 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = { 53562306a36Sopenharmony_ci .cmd_rcgr = 0x223a8, 53662306a36Sopenharmony_ci .mnd_width = 16, 53762306a36Sopenharmony_ci .hid_width = 5, 53862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 53962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 54062306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init, 54162306a36Sopenharmony_ci}; 54262306a36Sopenharmony_ci 54362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = { 54462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s4_clk_src", 54562306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 54662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 54762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 54862306a36Sopenharmony_ci}; 54962306a36Sopenharmony_ci 55062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = { 55162306a36Sopenharmony_ci .cmd_rcgr = 0x224d8, 55262306a36Sopenharmony_ci .mnd_width = 16, 55362306a36Sopenharmony_ci .hid_width = 5, 55462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 55562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 55662306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init, 55762306a36Sopenharmony_ci}; 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = { 56062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s5_clk_src", 56162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 56262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 56362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 56462306a36Sopenharmony_ci}; 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = { 56762306a36Sopenharmony_ci .cmd_rcgr = 0x22608, 56862306a36Sopenharmony_ci .mnd_width = 16, 56962306a36Sopenharmony_ci .hid_width = 5, 57062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 57162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 57262306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init, 57362306a36Sopenharmony_ci}; 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = { 57662306a36Sopenharmony_ci F(144000, P_BI_TCXO, 16, 3, 25), 57762306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 57862306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 57962306a36Sopenharmony_ci F(20000000, P_GPLL0_OUT_EVEN, 5, 1, 3), 58062306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 58162306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 58262306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0), 58362306a36Sopenharmony_ci F(192000000, P_GPLL6_OUT_EVEN, 2, 0, 0), 58462306a36Sopenharmony_ci F(384000000, P_GPLL6_OUT_EVEN, 1, 0, 0), 58562306a36Sopenharmony_ci { } 58662306a36Sopenharmony_ci}; 58762306a36Sopenharmony_ci 58862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_apps_clk_src = { 58962306a36Sopenharmony_ci .cmd_rcgr = 0x4b024, 59062306a36Sopenharmony_ci .mnd_width = 8, 59162306a36Sopenharmony_ci .hid_width = 5, 59262306a36Sopenharmony_ci .parent_map = gcc_parent_map_7, 59362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src, 59462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 59562306a36Sopenharmony_ci .name = "gcc_sdcc1_apps_clk_src", 59662306a36Sopenharmony_ci .parent_data = gcc_parent_data_7, 59762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_7), 59862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 59962306a36Sopenharmony_ci }, 60062306a36Sopenharmony_ci}; 60162306a36Sopenharmony_ci 60262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = { 60362306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0), 60462306a36Sopenharmony_ci F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0), 60562306a36Sopenharmony_ci F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0), 60662306a36Sopenharmony_ci { } 60762306a36Sopenharmony_ci}; 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = { 61062306a36Sopenharmony_ci .cmd_rcgr = 0x4b00c, 61162306a36Sopenharmony_ci .mnd_width = 0, 61262306a36Sopenharmony_ci .hid_width = 5, 61362306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 61462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src, 61562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 61662306a36Sopenharmony_ci .name = "gcc_sdcc1_ice_core_clk_src", 61762306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 61862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 61962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 62062306a36Sopenharmony_ci }, 62162306a36Sopenharmony_ci}; 62262306a36Sopenharmony_ci 62362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = { 62462306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 62562306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 62662306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 62762306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_ODD, 8, 0, 0), 62862306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_ODD, 4, 0, 0), 62962306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_ODD, 2, 0, 0), 63062306a36Sopenharmony_ci F(202000000, P_GPLL7_OUT_MAIN, 4, 0, 0), 63162306a36Sopenharmony_ci { } 63262306a36Sopenharmony_ci}; 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc2_apps_clk_src = { 63562306a36Sopenharmony_ci .cmd_rcgr = 0x2000c, 63662306a36Sopenharmony_ci .mnd_width = 8, 63762306a36Sopenharmony_ci .hid_width = 5, 63862306a36Sopenharmony_ci .parent_map = gcc_parent_map_8, 63962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src, 64062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 64162306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk_src", 64262306a36Sopenharmony_ci .parent_data = gcc_parent_data_8, 64362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_8), 64462306a36Sopenharmony_ci .flags = CLK_OPS_PARENT_ENABLE, 64562306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 64662306a36Sopenharmony_ci }, 64762306a36Sopenharmony_ci}; 64862306a36Sopenharmony_ci 64962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = { 65062306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_ODD, 8, 0, 0), 65162306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_ODD, 4, 0, 0), 65262306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_ODD, 2, 0, 0), 65362306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_ODD, 1, 0, 0), 65462306a36Sopenharmony_ci F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0), 65562306a36Sopenharmony_ci { } 65662306a36Sopenharmony_ci}; 65762306a36Sopenharmony_ci 65862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_axi_clk_src = { 65962306a36Sopenharmony_ci .cmd_rcgr = 0x3a01c, 66062306a36Sopenharmony_ci .mnd_width = 8, 66162306a36Sopenharmony_ci .hid_width = 5, 66262306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 66362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src, 66462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 66562306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_clk_src", 66662306a36Sopenharmony_ci .parent_data = gcc_parent_data_4, 66762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_4), 66862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 66962306a36Sopenharmony_ci }, 67062306a36Sopenharmony_ci}; 67162306a36Sopenharmony_ci 67262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = { 67362306a36Sopenharmony_ci F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0), 67462306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0), 67562306a36Sopenharmony_ci F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0), 67662306a36Sopenharmony_ci F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0), 67762306a36Sopenharmony_ci { } 67862306a36Sopenharmony_ci}; 67962306a36Sopenharmony_ci 68062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = { 68162306a36Sopenharmony_ci .cmd_rcgr = 0x3a048, 68262306a36Sopenharmony_ci .mnd_width = 0, 68362306a36Sopenharmony_ci .hid_width = 5, 68462306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 68562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src, 68662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 68762306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_clk_src", 68862306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 68962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 69062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 69162306a36Sopenharmony_ci }, 69262306a36Sopenharmony_ci}; 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = { 69562306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 69662306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 69762306a36Sopenharmony_ci { } 69862306a36Sopenharmony_ci}; 69962306a36Sopenharmony_ci 70062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = { 70162306a36Sopenharmony_ci .cmd_rcgr = 0x3a0b0, 70262306a36Sopenharmony_ci .mnd_width = 0, 70362306a36Sopenharmony_ci .hid_width = 5, 70462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src, 70562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 70662306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_clk_src", 70762306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 70862306a36Sopenharmony_ci .fw_name = "bi_tcxo", 70962306a36Sopenharmony_ci }, 71062306a36Sopenharmony_ci .num_parents = 1, 71162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 71262306a36Sopenharmony_ci }, 71362306a36Sopenharmony_ci}; 71462306a36Sopenharmony_ci 71562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = { 71662306a36Sopenharmony_ci F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0), 71762306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0), 71862306a36Sopenharmony_ci F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0), 71962306a36Sopenharmony_ci { } 72062306a36Sopenharmony_ci}; 72162306a36Sopenharmony_ci 72262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = { 72362306a36Sopenharmony_ci .cmd_rcgr = 0x3a060, 72462306a36Sopenharmony_ci .mnd_width = 0, 72562306a36Sopenharmony_ci .hid_width = 5, 72662306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 72762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src, 72862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 72962306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_clk_src", 73062306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 73162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 73262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 73362306a36Sopenharmony_ci }, 73462306a36Sopenharmony_ci}; 73562306a36Sopenharmony_ci 73662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = { 73762306a36Sopenharmony_ci F(66666667, P_GPLL0_OUT_ODD, 3, 0, 0), 73862306a36Sopenharmony_ci F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0), 73962306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 74062306a36Sopenharmony_ci F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0), 74162306a36Sopenharmony_ci { } 74262306a36Sopenharmony_ci}; 74362306a36Sopenharmony_ci 74462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_master_clk_src = { 74562306a36Sopenharmony_ci .cmd_rcgr = 0x1a01c, 74662306a36Sopenharmony_ci .mnd_width = 8, 74762306a36Sopenharmony_ci .hid_width = 5, 74862306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 74962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src, 75062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 75162306a36Sopenharmony_ci .name = "gcc_usb30_prim_master_clk_src", 75262306a36Sopenharmony_ci .parent_data = gcc_parent_data_4, 75362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_4), 75462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 75562306a36Sopenharmony_ci }, 75662306a36Sopenharmony_ci}; 75762306a36Sopenharmony_ci 75862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = { 75962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 76062306a36Sopenharmony_ci { } 76162306a36Sopenharmony_ci}; 76262306a36Sopenharmony_ci 76362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = { 76462306a36Sopenharmony_ci .cmd_rcgr = 0x1a034, 76562306a36Sopenharmony_ci .mnd_width = 0, 76662306a36Sopenharmony_ci .hid_width = 5, 76762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src, 76862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 76962306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_clk_src", 77062306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 77162306a36Sopenharmony_ci .fw_name = "bi_tcxo", 77262306a36Sopenharmony_ci }, 77362306a36Sopenharmony_ci .num_parents = 1, 77462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 77562306a36Sopenharmony_ci }, 77662306a36Sopenharmony_ci}; 77762306a36Sopenharmony_ci 77862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = { 77962306a36Sopenharmony_ci .cmd_rcgr = 0x1a060, 78062306a36Sopenharmony_ci .mnd_width = 0, 78162306a36Sopenharmony_ci .hid_width = 5, 78262306a36Sopenharmony_ci .parent_map = gcc_parent_map_6, 78362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src, 78462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 78562306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_aux_clk_src", 78662306a36Sopenharmony_ci .parent_data = gcc_parent_data_6, 78762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_6), 78862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 78962306a36Sopenharmony_ci }, 79062306a36Sopenharmony_ci}; 79162306a36Sopenharmony_ci 79262306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_clk = { 79362306a36Sopenharmony_ci .halt_reg = 0x3e014, 79462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 79562306a36Sopenharmony_ci .hwcg_reg = 0x3e014, 79662306a36Sopenharmony_ci .hwcg_bit = 1, 79762306a36Sopenharmony_ci .clkr = { 79862306a36Sopenharmony_ci .enable_reg = 0x3e014, 79962306a36Sopenharmony_ci .enable_mask = BIT(0), 80062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 80162306a36Sopenharmony_ci .name = "gcc_aggre_ufs_phy_axi_clk", 80262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 80362306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw, 80462306a36Sopenharmony_ci }, 80562306a36Sopenharmony_ci .num_parents = 1, 80662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 80762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 80862306a36Sopenharmony_ci }, 80962306a36Sopenharmony_ci }, 81062306a36Sopenharmony_ci}; 81162306a36Sopenharmony_ci 81262306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = { 81362306a36Sopenharmony_ci .halt_reg = 0x3e014, 81462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 81562306a36Sopenharmony_ci .hwcg_reg = 0x3e014, 81662306a36Sopenharmony_ci .hwcg_bit = 1, 81762306a36Sopenharmony_ci .clkr = { 81862306a36Sopenharmony_ci .enable_reg = 0x3e014, 81962306a36Sopenharmony_ci .enable_mask = BIT(1), 82062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 82162306a36Sopenharmony_ci .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk", 82262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 82362306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw, 82462306a36Sopenharmony_ci }, 82562306a36Sopenharmony_ci .num_parents = 1, 82662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 82762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 82862306a36Sopenharmony_ci }, 82962306a36Sopenharmony_ci }, 83062306a36Sopenharmony_ci}; 83162306a36Sopenharmony_ci 83262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = { 83362306a36Sopenharmony_ci .halt_reg = 0x3e014, 83462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 83562306a36Sopenharmony_ci .hwcg_reg = 0x3e014, 83662306a36Sopenharmony_ci .hwcg_bit = 1, 83762306a36Sopenharmony_ci .clkr = { 83862306a36Sopenharmony_ci .enable_reg = 0x3e014, 83962306a36Sopenharmony_ci .enable_mask = BIT(1), 84062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 84162306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_hw_ctl_clk", 84262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 84362306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw, 84462306a36Sopenharmony_ci }, 84562306a36Sopenharmony_ci .num_parents = 1, 84662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 84762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 84862306a36Sopenharmony_ci }, 84962306a36Sopenharmony_ci }, 85062306a36Sopenharmony_ci}; 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_prim_axi_clk = { 85362306a36Sopenharmony_ci .halt_reg = 0x3e010, 85462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 85562306a36Sopenharmony_ci .hwcg_reg = 0x3e010, 85662306a36Sopenharmony_ci .hwcg_bit = 1, 85762306a36Sopenharmony_ci .clkr = { 85862306a36Sopenharmony_ci .enable_reg = 0x3e010, 85962306a36Sopenharmony_ci .enable_mask = BIT(0), 86062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 86162306a36Sopenharmony_ci .name = "gcc_aggre_usb3_prim_axi_clk", 86262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 86362306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 86462306a36Sopenharmony_ci }, 86562306a36Sopenharmony_ci .num_parents = 1, 86662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 86762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 86862306a36Sopenharmony_ci }, 86962306a36Sopenharmony_ci }, 87062306a36Sopenharmony_ci}; 87162306a36Sopenharmony_ci 87262306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = { 87362306a36Sopenharmony_ci .halt_reg = 0x26004, 87462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 87562306a36Sopenharmony_ci .hwcg_reg = 0x26004, 87662306a36Sopenharmony_ci .hwcg_bit = 1, 87762306a36Sopenharmony_ci .clkr = { 87862306a36Sopenharmony_ci .enable_reg = 0x52000, 87962306a36Sopenharmony_ci .enable_mask = BIT(28), 88062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 88162306a36Sopenharmony_ci .name = "gcc_boot_rom_ahb_clk", 88262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 88362306a36Sopenharmony_ci }, 88462306a36Sopenharmony_ci }, 88562306a36Sopenharmony_ci}; 88662306a36Sopenharmony_ci 88762306a36Sopenharmony_cistatic struct clk_branch gcc_camera_ahb_clk = { 88862306a36Sopenharmony_ci .halt_reg = 0x17008, 88962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 89062306a36Sopenharmony_ci .hwcg_reg = 0x17008, 89162306a36Sopenharmony_ci .hwcg_bit = 1, 89262306a36Sopenharmony_ci .clkr = { 89362306a36Sopenharmony_ci .enable_reg = 0x17008, 89462306a36Sopenharmony_ci .enable_mask = BIT(0), 89562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 89662306a36Sopenharmony_ci .name = "gcc_camera_ahb_clk", 89762306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 89862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 89962306a36Sopenharmony_ci }, 90062306a36Sopenharmony_ci }, 90162306a36Sopenharmony_ci}; 90262306a36Sopenharmony_ci 90362306a36Sopenharmony_cistatic struct clk_branch gcc_camera_axi_clk = { 90462306a36Sopenharmony_ci .halt_reg = 0x17018, 90562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 90662306a36Sopenharmony_ci .hwcg_reg = 0x17018, 90762306a36Sopenharmony_ci .hwcg_bit = 1, 90862306a36Sopenharmony_ci .clkr = { 90962306a36Sopenharmony_ci .enable_reg = 0x17018, 91062306a36Sopenharmony_ci .enable_mask = BIT(0), 91162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 91262306a36Sopenharmony_ci .name = "gcc_camera_axi_clk", 91362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 91462306a36Sopenharmony_ci }, 91562306a36Sopenharmony_ci }, 91662306a36Sopenharmony_ci}; 91762306a36Sopenharmony_ci 91862306a36Sopenharmony_cistatic struct clk_branch gcc_camera_throttle_nrt_axi_clk = { 91962306a36Sopenharmony_ci .halt_reg = 0x17078, 92062306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 92162306a36Sopenharmony_ci .hwcg_reg = 0x17078, 92262306a36Sopenharmony_ci .hwcg_bit = 1, 92362306a36Sopenharmony_ci .clkr = { 92462306a36Sopenharmony_ci .enable_reg = 0x17078, 92562306a36Sopenharmony_ci .enable_mask = BIT(0), 92662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 92762306a36Sopenharmony_ci .name = "gcc_camera_throttle_nrt_axi_clk", 92862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 92962306a36Sopenharmony_ci }, 93062306a36Sopenharmony_ci }, 93162306a36Sopenharmony_ci}; 93262306a36Sopenharmony_ci 93362306a36Sopenharmony_cistatic struct clk_branch gcc_camera_throttle_rt_axi_clk = { 93462306a36Sopenharmony_ci .halt_reg = 0x17024, 93562306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 93662306a36Sopenharmony_ci .hwcg_reg = 0x17024, 93762306a36Sopenharmony_ci .hwcg_bit = 1, 93862306a36Sopenharmony_ci .clkr = { 93962306a36Sopenharmony_ci .enable_reg = 0x17024, 94062306a36Sopenharmony_ci .enable_mask = BIT(0), 94162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 94262306a36Sopenharmony_ci .name = "gcc_camera_throttle_rt_axi_clk", 94362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 94462306a36Sopenharmony_ci }, 94562306a36Sopenharmony_ci }, 94662306a36Sopenharmony_ci}; 94762306a36Sopenharmony_ci 94862306a36Sopenharmony_cistatic struct clk_branch gcc_camera_xo_clk = { 94962306a36Sopenharmony_ci .halt_reg = 0x17030, 95062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 95162306a36Sopenharmony_ci .clkr = { 95262306a36Sopenharmony_ci .enable_reg = 0x17030, 95362306a36Sopenharmony_ci .enable_mask = BIT(0), 95462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 95562306a36Sopenharmony_ci .name = "gcc_camera_xo_clk", 95662306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 95762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 95862306a36Sopenharmony_ci }, 95962306a36Sopenharmony_ci }, 96062306a36Sopenharmony_ci}; 96162306a36Sopenharmony_ci 96262306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_ahb_clk = { 96362306a36Sopenharmony_ci .halt_reg = 0x2b00c, 96462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 96562306a36Sopenharmony_ci .hwcg_reg = 0x2b00c, 96662306a36Sopenharmony_ci .hwcg_bit = 1, 96762306a36Sopenharmony_ci .clkr = { 96862306a36Sopenharmony_ci .enable_reg = 0x52008, 96962306a36Sopenharmony_ci .enable_mask = BIT(3), 97062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 97162306a36Sopenharmony_ci .name = "gcc_ce1_ahb_clk", 97262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 97362306a36Sopenharmony_ci }, 97462306a36Sopenharmony_ci }, 97562306a36Sopenharmony_ci}; 97662306a36Sopenharmony_ci 97762306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_axi_clk = { 97862306a36Sopenharmony_ci .halt_reg = 0x2b008, 97962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 98062306a36Sopenharmony_ci .clkr = { 98162306a36Sopenharmony_ci .enable_reg = 0x52008, 98262306a36Sopenharmony_ci .enable_mask = BIT(2), 98362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 98462306a36Sopenharmony_ci .name = "gcc_ce1_axi_clk", 98562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 98662306a36Sopenharmony_ci }, 98762306a36Sopenharmony_ci }, 98862306a36Sopenharmony_ci}; 98962306a36Sopenharmony_ci 99062306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_clk = { 99162306a36Sopenharmony_ci .halt_reg = 0x2b004, 99262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 99362306a36Sopenharmony_ci .clkr = { 99462306a36Sopenharmony_ci .enable_reg = 0x52008, 99562306a36Sopenharmony_ci .enable_mask = BIT(1), 99662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 99762306a36Sopenharmony_ci .name = "gcc_ce1_clk", 99862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 99962306a36Sopenharmony_ci }, 100062306a36Sopenharmony_ci }, 100162306a36Sopenharmony_ci}; 100262306a36Sopenharmony_ci 100362306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = { 100462306a36Sopenharmony_ci .halt_reg = 0x1101c, 100562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 100662306a36Sopenharmony_ci .hwcg_reg = 0x1101c, 100762306a36Sopenharmony_ci .hwcg_bit = 1, 100862306a36Sopenharmony_ci .clkr = { 100962306a36Sopenharmony_ci .enable_reg = 0x1101c, 101062306a36Sopenharmony_ci .enable_mask = BIT(0), 101162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 101262306a36Sopenharmony_ci .name = "gcc_cfg_noc_usb3_prim_axi_clk", 101362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 101462306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 101562306a36Sopenharmony_ci }, 101662306a36Sopenharmony_ci .num_parents = 1, 101762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 101862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 101962306a36Sopenharmony_ci }, 102062306a36Sopenharmony_ci }, 102162306a36Sopenharmony_ci}; 102262306a36Sopenharmony_ci 102362306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_ahb_clk = { 102462306a36Sopenharmony_ci .halt_reg = 0x30000, 102562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 102662306a36Sopenharmony_ci .hwcg_reg = 0x30000, 102762306a36Sopenharmony_ci .hwcg_bit = 1, 102862306a36Sopenharmony_ci .clkr = { 102962306a36Sopenharmony_ci .enable_reg = 0x52008, 103062306a36Sopenharmony_ci .enable_mask = BIT(4), 103162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 103262306a36Sopenharmony_ci .name = "gcc_cpuss_ahb_clk", 103362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 103462306a36Sopenharmony_ci &gcc_cpuss_ahb_clk_src.clkr.hw, 103562306a36Sopenharmony_ci }, 103662306a36Sopenharmony_ci .num_parents = 1, 103762306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT, 103862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 103962306a36Sopenharmony_ci }, 104062306a36Sopenharmony_ci }, 104162306a36Sopenharmony_ci}; 104262306a36Sopenharmony_ci 104362306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_gnoc_clk = { 104462306a36Sopenharmony_ci .halt_reg = 0x30004, 104562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 104662306a36Sopenharmony_ci .hwcg_reg = 0x30004, 104762306a36Sopenharmony_ci .hwcg_bit = 1, 104862306a36Sopenharmony_ci .clkr = { 104962306a36Sopenharmony_ci .enable_reg = 0x52008, 105062306a36Sopenharmony_ci .enable_mask = BIT(5), 105162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 105262306a36Sopenharmony_ci .name = "gcc_cpuss_gnoc_clk", 105362306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 105462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 105562306a36Sopenharmony_ci }, 105662306a36Sopenharmony_ci }, 105762306a36Sopenharmony_ci}; 105862306a36Sopenharmony_ci 105962306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_rbcpr_clk = { 106062306a36Sopenharmony_ci .halt_reg = 0x30008, 106162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 106262306a36Sopenharmony_ci .clkr = { 106362306a36Sopenharmony_ci .enable_reg = 0x30008, 106462306a36Sopenharmony_ci .enable_mask = BIT(0), 106562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 106662306a36Sopenharmony_ci .name = "gcc_cpuss_rbcpr_clk", 106762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 106862306a36Sopenharmony_ci }, 106962306a36Sopenharmony_ci }, 107062306a36Sopenharmony_ci}; 107162306a36Sopenharmony_ci 107262306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_gpu_axi_clk = { 107362306a36Sopenharmony_ci .halt_reg = 0x2d038, 107462306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 107562306a36Sopenharmony_ci .hwcg_reg = 0x2d038, 107662306a36Sopenharmony_ci .hwcg_bit = 1, 107762306a36Sopenharmony_ci .clkr = { 107862306a36Sopenharmony_ci .enable_reg = 0x2d038, 107962306a36Sopenharmony_ci .enable_mask = BIT(0), 108062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 108162306a36Sopenharmony_ci .name = "gcc_ddrss_gpu_axi_clk", 108262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 108362306a36Sopenharmony_ci }, 108462306a36Sopenharmony_ci }, 108562306a36Sopenharmony_ci}; 108662306a36Sopenharmony_ci 108762306a36Sopenharmony_cistatic struct clk_branch gcc_disp_ahb_clk = { 108862306a36Sopenharmony_ci .halt_reg = 0x1700c, 108962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 109062306a36Sopenharmony_ci .hwcg_reg = 0x1700c, 109162306a36Sopenharmony_ci .hwcg_bit = 1, 109262306a36Sopenharmony_ci .clkr = { 109362306a36Sopenharmony_ci .enable_reg = 0x1700c, 109462306a36Sopenharmony_ci .enable_mask = BIT(0), 109562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 109662306a36Sopenharmony_ci .name = "gcc_disp_ahb_clk", 109762306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 109862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 109962306a36Sopenharmony_ci }, 110062306a36Sopenharmony_ci }, 110162306a36Sopenharmony_ci}; 110262306a36Sopenharmony_ci 110362306a36Sopenharmony_cistatic struct clk_branch gcc_disp_axi_clk = { 110462306a36Sopenharmony_ci .halt_reg = 0x1701c, 110562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 110662306a36Sopenharmony_ci .hwcg_reg = 0x1701c, 110762306a36Sopenharmony_ci .hwcg_bit = 1, 110862306a36Sopenharmony_ci .clkr = { 110962306a36Sopenharmony_ci .enable_reg = 0x1701c, 111062306a36Sopenharmony_ci .enable_mask = BIT(0), 111162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 111262306a36Sopenharmony_ci .name = "gcc_disp_axi_clk", 111362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 111462306a36Sopenharmony_ci }, 111562306a36Sopenharmony_ci }, 111662306a36Sopenharmony_ci}; 111762306a36Sopenharmony_ci 111862306a36Sopenharmony_cistatic struct clk_branch gcc_disp_cc_sleep_clk = { 111962306a36Sopenharmony_ci .halt_reg = 0x17074, 112062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 112162306a36Sopenharmony_ci .hwcg_reg = 0x17074, 112262306a36Sopenharmony_ci .hwcg_bit = 1, 112362306a36Sopenharmony_ci .clkr = { 112462306a36Sopenharmony_ci .enable_reg = 0x17074, 112562306a36Sopenharmony_ci .enable_mask = BIT(0), 112662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 112762306a36Sopenharmony_ci .name = "gcc_disp_cc_sleep_clk", 112862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 112962306a36Sopenharmony_ci }, 113062306a36Sopenharmony_ci }, 113162306a36Sopenharmony_ci}; 113262306a36Sopenharmony_ci 113362306a36Sopenharmony_cistatic struct clk_branch gcc_disp_cc_xo_clk = { 113462306a36Sopenharmony_ci .halt_reg = 0x17070, 113562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 113662306a36Sopenharmony_ci .hwcg_reg = 0x17070, 113762306a36Sopenharmony_ci .hwcg_bit = 1, 113862306a36Sopenharmony_ci .clkr = { 113962306a36Sopenharmony_ci .enable_reg = 0x17070, 114062306a36Sopenharmony_ci .enable_mask = BIT(0), 114162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 114262306a36Sopenharmony_ci .name = "gcc_disp_cc_xo_clk", 114362306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 114462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 114562306a36Sopenharmony_ci }, 114662306a36Sopenharmony_ci }, 114762306a36Sopenharmony_ci}; 114862306a36Sopenharmony_ci 114962306a36Sopenharmony_cistatic struct clk_branch gcc_disp_gpll0_clk = { 115062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 115162306a36Sopenharmony_ci .clkr = { 115262306a36Sopenharmony_ci .enable_reg = 0x52000, 115362306a36Sopenharmony_ci .enable_mask = BIT(2), 115462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 115562306a36Sopenharmony_ci .name = "gcc_disp_gpll0_clk", 115662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 115762306a36Sopenharmony_ci &gpll0.clkr.hw, 115862306a36Sopenharmony_ci }, 115962306a36Sopenharmony_ci .num_parents = 1, 116062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 116162306a36Sopenharmony_ci }, 116262306a36Sopenharmony_ci }, 116362306a36Sopenharmony_ci}; 116462306a36Sopenharmony_ci 116562306a36Sopenharmony_cistatic struct clk_branch gcc_disp_throttle_axi_clk = { 116662306a36Sopenharmony_ci .halt_reg = 0x17028, 116762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 116862306a36Sopenharmony_ci .hwcg_reg = 0x17028, 116962306a36Sopenharmony_ci .hwcg_bit = 1, 117062306a36Sopenharmony_ci .clkr = { 117162306a36Sopenharmony_ci .enable_reg = 0x17028, 117262306a36Sopenharmony_ci .enable_mask = BIT(0), 117362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 117462306a36Sopenharmony_ci .name = "gcc_disp_throttle_axi_clk", 117562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 117662306a36Sopenharmony_ci }, 117762306a36Sopenharmony_ci }, 117862306a36Sopenharmony_ci}; 117962306a36Sopenharmony_ci 118062306a36Sopenharmony_cistatic struct clk_branch gcc_disp_xo_clk = { 118162306a36Sopenharmony_ci .halt_reg = 0x17034, 118262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 118362306a36Sopenharmony_ci .clkr = { 118462306a36Sopenharmony_ci .enable_reg = 0x17034, 118562306a36Sopenharmony_ci .enable_mask = BIT(0), 118662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 118762306a36Sopenharmony_ci .name = "gcc_disp_xo_clk", 118862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 118962306a36Sopenharmony_ci }, 119062306a36Sopenharmony_ci }, 119162306a36Sopenharmony_ci}; 119262306a36Sopenharmony_ci 119362306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = { 119462306a36Sopenharmony_ci .halt_reg = 0x37000, 119562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 119662306a36Sopenharmony_ci .clkr = { 119762306a36Sopenharmony_ci .enable_reg = 0x37000, 119862306a36Sopenharmony_ci .enable_mask = BIT(0), 119962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 120062306a36Sopenharmony_ci .name = "gcc_gp1_clk", 120162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 120262306a36Sopenharmony_ci &gcc_gp1_clk_src.clkr.hw, 120362306a36Sopenharmony_ci }, 120462306a36Sopenharmony_ci .num_parents = 1, 120562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 120662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 120762306a36Sopenharmony_ci }, 120862306a36Sopenharmony_ci }, 120962306a36Sopenharmony_ci}; 121062306a36Sopenharmony_ci 121162306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = { 121262306a36Sopenharmony_ci .halt_reg = 0x38000, 121362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 121462306a36Sopenharmony_ci .clkr = { 121562306a36Sopenharmony_ci .enable_reg = 0x38000, 121662306a36Sopenharmony_ci .enable_mask = BIT(0), 121762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 121862306a36Sopenharmony_ci .name = "gcc_gp2_clk", 121962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 122062306a36Sopenharmony_ci &gcc_gp2_clk_src.clkr.hw, 122162306a36Sopenharmony_ci }, 122262306a36Sopenharmony_ci .num_parents = 1, 122362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 122462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 122562306a36Sopenharmony_ci }, 122662306a36Sopenharmony_ci }, 122762306a36Sopenharmony_ci}; 122862306a36Sopenharmony_ci 122962306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = { 123062306a36Sopenharmony_ci .halt_reg = 0x39000, 123162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 123262306a36Sopenharmony_ci .clkr = { 123362306a36Sopenharmony_ci .enable_reg = 0x39000, 123462306a36Sopenharmony_ci .enable_mask = BIT(0), 123562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 123662306a36Sopenharmony_ci .name = "gcc_gp3_clk", 123762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 123862306a36Sopenharmony_ci &gcc_gp3_clk_src.clkr.hw, 123962306a36Sopenharmony_ci }, 124062306a36Sopenharmony_ci .num_parents = 1, 124162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 124262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 124362306a36Sopenharmony_ci }, 124462306a36Sopenharmony_ci }, 124562306a36Sopenharmony_ci}; 124662306a36Sopenharmony_ci 124762306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_cfg_ahb_clk = { 124862306a36Sopenharmony_ci .halt_reg = 0x45004, 124962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 125062306a36Sopenharmony_ci .hwcg_reg = 0x45004, 125162306a36Sopenharmony_ci .hwcg_bit = 1, 125262306a36Sopenharmony_ci .clkr = { 125362306a36Sopenharmony_ci .enable_reg = 0x45004, 125462306a36Sopenharmony_ci .enable_mask = BIT(0), 125562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 125662306a36Sopenharmony_ci .name = "gcc_gpu_cfg_ahb_clk", 125762306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 125862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 125962306a36Sopenharmony_ci }, 126062306a36Sopenharmony_ci }, 126162306a36Sopenharmony_ci}; 126262306a36Sopenharmony_ci 126362306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk = { 126462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 126562306a36Sopenharmony_ci .clkr = { 126662306a36Sopenharmony_ci .enable_reg = 0x52008, 126762306a36Sopenharmony_ci .enable_mask = BIT(7), 126862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 126962306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_clk", 127062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 127162306a36Sopenharmony_ci &gpll0.clkr.hw, 127262306a36Sopenharmony_ci }, 127362306a36Sopenharmony_ci .num_parents = 1, 127462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 127562306a36Sopenharmony_ci }, 127662306a36Sopenharmony_ci }, 127762306a36Sopenharmony_ci}; 127862306a36Sopenharmony_ci 127962306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk = { 128062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 128162306a36Sopenharmony_ci .clkr = { 128262306a36Sopenharmony_ci .enable_reg = 0x52008, 128362306a36Sopenharmony_ci .enable_mask = BIT(8), 128462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 128562306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_div_clk", 128662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 128762306a36Sopenharmony_ci &gcc_gpu_gpll0_main_div_clk_src.clkr.hw, 128862306a36Sopenharmony_ci }, 128962306a36Sopenharmony_ci .num_parents = 1, 129062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 129162306a36Sopenharmony_ci }, 129262306a36Sopenharmony_ci }, 129362306a36Sopenharmony_ci}; 129462306a36Sopenharmony_ci 129562306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_memnoc_gfx_clk = { 129662306a36Sopenharmony_ci .halt_reg = 0x4500c, 129762306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 129862306a36Sopenharmony_ci .hwcg_reg = 0x4500c, 129962306a36Sopenharmony_ci .hwcg_bit = 1, 130062306a36Sopenharmony_ci .clkr = { 130162306a36Sopenharmony_ci .enable_reg = 0x4500c, 130262306a36Sopenharmony_ci .enable_mask = BIT(0), 130362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 130462306a36Sopenharmony_ci .name = "gcc_gpu_memnoc_gfx_clk", 130562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 130662306a36Sopenharmony_ci }, 130762306a36Sopenharmony_ci }, 130862306a36Sopenharmony_ci}; 130962306a36Sopenharmony_ci 131062306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = { 131162306a36Sopenharmony_ci .halt_reg = 0x45014, 131262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 131362306a36Sopenharmony_ci .hwcg_reg = 0x45014, 131462306a36Sopenharmony_ci .hwcg_bit = 1, 131562306a36Sopenharmony_ci .clkr = { 131662306a36Sopenharmony_ci .enable_reg = 0x45014, 131762306a36Sopenharmony_ci .enable_mask = BIT(0), 131862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 131962306a36Sopenharmony_ci .name = "gcc_gpu_snoc_dvm_gfx_clk", 132062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 132162306a36Sopenharmony_ci }, 132262306a36Sopenharmony_ci }, 132362306a36Sopenharmony_ci}; 132462306a36Sopenharmony_ci 132562306a36Sopenharmony_cistatic struct clk_branch gcc_npu_axi_clk = { 132662306a36Sopenharmony_ci .halt_reg = 0x4c008, 132762306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 132862306a36Sopenharmony_ci .hwcg_reg = 0x4c008, 132962306a36Sopenharmony_ci .hwcg_bit = 1, 133062306a36Sopenharmony_ci .clkr = { 133162306a36Sopenharmony_ci .enable_reg = 0x4c008, 133262306a36Sopenharmony_ci .enable_mask = BIT(0), 133362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 133462306a36Sopenharmony_ci .name = "gcc_npu_axi_clk", 133562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 133662306a36Sopenharmony_ci }, 133762306a36Sopenharmony_ci }, 133862306a36Sopenharmony_ci}; 133962306a36Sopenharmony_ci 134062306a36Sopenharmony_cistatic struct clk_branch gcc_npu_bwmon_axi_clk = { 134162306a36Sopenharmony_ci .halt_reg = 0x4d004, 134262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 134362306a36Sopenharmony_ci .hwcg_reg = 0x4d004, 134462306a36Sopenharmony_ci .hwcg_bit = 1, 134562306a36Sopenharmony_ci .clkr = { 134662306a36Sopenharmony_ci .enable_reg = 0x4d004, 134762306a36Sopenharmony_ci .enable_mask = BIT(0), 134862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 134962306a36Sopenharmony_ci .name = "gcc_npu_bwmon_axi_clk", 135062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 135162306a36Sopenharmony_ci }, 135262306a36Sopenharmony_ci }, 135362306a36Sopenharmony_ci}; 135462306a36Sopenharmony_ci 135562306a36Sopenharmony_cistatic struct clk_branch gcc_npu_bwmon_dma_cfg_ahb_clk = { 135662306a36Sopenharmony_ci .halt_reg = 0x4d008, 135762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 135862306a36Sopenharmony_ci .clkr = { 135962306a36Sopenharmony_ci .enable_reg = 0x4d008, 136062306a36Sopenharmony_ci .enable_mask = BIT(0), 136162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 136262306a36Sopenharmony_ci .name = "gcc_npu_bwmon_dma_cfg_ahb_clk", 136362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 136462306a36Sopenharmony_ci }, 136562306a36Sopenharmony_ci }, 136662306a36Sopenharmony_ci}; 136762306a36Sopenharmony_ci 136862306a36Sopenharmony_cistatic struct clk_branch gcc_npu_bwmon_dsp_cfg_ahb_clk = { 136962306a36Sopenharmony_ci .halt_reg = 0x4d00c, 137062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 137162306a36Sopenharmony_ci .clkr = { 137262306a36Sopenharmony_ci .enable_reg = 0x4d00c, 137362306a36Sopenharmony_ci .enable_mask = BIT(0), 137462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 137562306a36Sopenharmony_ci .name = "gcc_npu_bwmon_dsp_cfg_ahb_clk", 137662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 137762306a36Sopenharmony_ci }, 137862306a36Sopenharmony_ci }, 137962306a36Sopenharmony_ci}; 138062306a36Sopenharmony_ci 138162306a36Sopenharmony_cistatic struct clk_branch gcc_npu_cfg_ahb_clk = { 138262306a36Sopenharmony_ci .halt_reg = 0x4c004, 138362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 138462306a36Sopenharmony_ci .hwcg_reg = 0x4c004, 138562306a36Sopenharmony_ci .hwcg_bit = 1, 138662306a36Sopenharmony_ci .clkr = { 138762306a36Sopenharmony_ci .enable_reg = 0x4c004, 138862306a36Sopenharmony_ci .enable_mask = BIT(0), 138962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 139062306a36Sopenharmony_ci .name = "gcc_npu_cfg_ahb_clk", 139162306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 139262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 139362306a36Sopenharmony_ci }, 139462306a36Sopenharmony_ci }, 139562306a36Sopenharmony_ci}; 139662306a36Sopenharmony_ci 139762306a36Sopenharmony_cistatic struct clk_branch gcc_npu_dma_clk = { 139862306a36Sopenharmony_ci .halt_reg = 0x4c140, 139962306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 140062306a36Sopenharmony_ci .hwcg_reg = 0x4c140, 140162306a36Sopenharmony_ci .hwcg_bit = 1, 140262306a36Sopenharmony_ci .clkr = { 140362306a36Sopenharmony_ci .enable_reg = 0x4c140, 140462306a36Sopenharmony_ci .enable_mask = BIT(0), 140562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 140662306a36Sopenharmony_ci .name = "gcc_npu_dma_clk", 140762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 140862306a36Sopenharmony_ci }, 140962306a36Sopenharmony_ci }, 141062306a36Sopenharmony_ci}; 141162306a36Sopenharmony_ci 141262306a36Sopenharmony_cistatic struct clk_branch gcc_npu_gpll0_clk = { 141362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 141462306a36Sopenharmony_ci .clkr = { 141562306a36Sopenharmony_ci .enable_reg = 0x52008, 141662306a36Sopenharmony_ci .enable_mask = BIT(9), 141762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 141862306a36Sopenharmony_ci .name = "gcc_npu_gpll0_clk", 141962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 142062306a36Sopenharmony_ci &gpll0.clkr.hw, 142162306a36Sopenharmony_ci }, 142262306a36Sopenharmony_ci .num_parents = 1, 142362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 142462306a36Sopenharmony_ci }, 142562306a36Sopenharmony_ci }, 142662306a36Sopenharmony_ci}; 142762306a36Sopenharmony_ci 142862306a36Sopenharmony_cistatic struct clk_branch gcc_npu_gpll0_div_clk = { 142962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 143062306a36Sopenharmony_ci .clkr = { 143162306a36Sopenharmony_ci .enable_reg = 0x52008, 143262306a36Sopenharmony_ci .enable_mask = BIT(10), 143362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 143462306a36Sopenharmony_ci .name = "gcc_npu_gpll0_div_clk", 143562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 143662306a36Sopenharmony_ci &gcc_npu_pll0_main_div_clk_src.clkr.hw, 143762306a36Sopenharmony_ci }, 143862306a36Sopenharmony_ci .num_parents = 1, 143962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 144062306a36Sopenharmony_ci }, 144162306a36Sopenharmony_ci }, 144262306a36Sopenharmony_ci}; 144362306a36Sopenharmony_ci 144462306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = { 144562306a36Sopenharmony_ci .halt_reg = 0x2300c, 144662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 144762306a36Sopenharmony_ci .clkr = { 144862306a36Sopenharmony_ci .enable_reg = 0x2300c, 144962306a36Sopenharmony_ci .enable_mask = BIT(0), 145062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 145162306a36Sopenharmony_ci .name = "gcc_pdm2_clk", 145262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 145362306a36Sopenharmony_ci &gcc_pdm2_clk_src.clkr.hw, 145462306a36Sopenharmony_ci }, 145562306a36Sopenharmony_ci .num_parents = 1, 145662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 145762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 145862306a36Sopenharmony_ci }, 145962306a36Sopenharmony_ci }, 146062306a36Sopenharmony_ci}; 146162306a36Sopenharmony_ci 146262306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = { 146362306a36Sopenharmony_ci .halt_reg = 0x23004, 146462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 146562306a36Sopenharmony_ci .hwcg_reg = 0x23004, 146662306a36Sopenharmony_ci .hwcg_bit = 1, 146762306a36Sopenharmony_ci .clkr = { 146862306a36Sopenharmony_ci .enable_reg = 0x23004, 146962306a36Sopenharmony_ci .enable_mask = BIT(0), 147062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 147162306a36Sopenharmony_ci .name = "gcc_pdm_ahb_clk", 147262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 147362306a36Sopenharmony_ci }, 147462306a36Sopenharmony_ci }, 147562306a36Sopenharmony_ci}; 147662306a36Sopenharmony_ci 147762306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = { 147862306a36Sopenharmony_ci .halt_reg = 0x23008, 147962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 148062306a36Sopenharmony_ci .clkr = { 148162306a36Sopenharmony_ci .enable_reg = 0x23008, 148262306a36Sopenharmony_ci .enable_mask = BIT(0), 148362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 148462306a36Sopenharmony_ci .name = "gcc_pdm_xo4_clk", 148562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 148662306a36Sopenharmony_ci }, 148762306a36Sopenharmony_ci }, 148862306a36Sopenharmony_ci}; 148962306a36Sopenharmony_ci 149062306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = { 149162306a36Sopenharmony_ci .halt_reg = 0x24004, 149262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 149362306a36Sopenharmony_ci .hwcg_reg = 0x24004, 149462306a36Sopenharmony_ci .hwcg_bit = 1, 149562306a36Sopenharmony_ci .clkr = { 149662306a36Sopenharmony_ci .enable_reg = 0x52000, 149762306a36Sopenharmony_ci .enable_mask = BIT(26), 149862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 149962306a36Sopenharmony_ci .name = "gcc_prng_ahb_clk", 150062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 150162306a36Sopenharmony_ci }, 150262306a36Sopenharmony_ci }, 150362306a36Sopenharmony_ci}; 150462306a36Sopenharmony_ci 150562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_2x_clk = { 150662306a36Sopenharmony_ci .halt_reg = 0x21014, 150762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 150862306a36Sopenharmony_ci .clkr = { 150962306a36Sopenharmony_ci .enable_reg = 0x52000, 151062306a36Sopenharmony_ci .enable_mask = BIT(9), 151162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 151262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_core_2x_clk", 151362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 151462306a36Sopenharmony_ci }, 151562306a36Sopenharmony_ci }, 151662306a36Sopenharmony_ci}; 151762306a36Sopenharmony_ci 151862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_clk = { 151962306a36Sopenharmony_ci .halt_reg = 0x2100c, 152062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 152162306a36Sopenharmony_ci .clkr = { 152262306a36Sopenharmony_ci .enable_reg = 0x52000, 152362306a36Sopenharmony_ci .enable_mask = BIT(8), 152462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 152562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_core_clk", 152662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 152762306a36Sopenharmony_ci }, 152862306a36Sopenharmony_ci }, 152962306a36Sopenharmony_ci}; 153062306a36Sopenharmony_ci 153162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s0_clk = { 153262306a36Sopenharmony_ci .halt_reg = 0x21144, 153362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 153462306a36Sopenharmony_ci .clkr = { 153562306a36Sopenharmony_ci .enable_reg = 0x52000, 153662306a36Sopenharmony_ci .enable_mask = BIT(10), 153762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 153862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s0_clk", 153962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 154062306a36Sopenharmony_ci &gcc_qupv3_wrap0_s0_clk_src.clkr.hw, 154162306a36Sopenharmony_ci }, 154262306a36Sopenharmony_ci .num_parents = 1, 154362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 154462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 154562306a36Sopenharmony_ci }, 154662306a36Sopenharmony_ci }, 154762306a36Sopenharmony_ci}; 154862306a36Sopenharmony_ci 154962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s1_clk = { 155062306a36Sopenharmony_ci .halt_reg = 0x21274, 155162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 155262306a36Sopenharmony_ci .clkr = { 155362306a36Sopenharmony_ci .enable_reg = 0x52000, 155462306a36Sopenharmony_ci .enable_mask = BIT(11), 155562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 155662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s1_clk", 155762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 155862306a36Sopenharmony_ci &gcc_qupv3_wrap0_s1_clk_src.clkr.hw, 155962306a36Sopenharmony_ci }, 156062306a36Sopenharmony_ci .num_parents = 1, 156162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 156262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 156362306a36Sopenharmony_ci }, 156462306a36Sopenharmony_ci }, 156562306a36Sopenharmony_ci}; 156662306a36Sopenharmony_ci 156762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s2_clk = { 156862306a36Sopenharmony_ci .halt_reg = 0x213a4, 156962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 157062306a36Sopenharmony_ci .clkr = { 157162306a36Sopenharmony_ci .enable_reg = 0x52000, 157262306a36Sopenharmony_ci .enable_mask = BIT(12), 157362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 157462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s2_clk", 157562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 157662306a36Sopenharmony_ci &gcc_qupv3_wrap0_s2_clk_src.clkr.hw, 157762306a36Sopenharmony_ci }, 157862306a36Sopenharmony_ci .num_parents = 1, 157962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 158062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 158162306a36Sopenharmony_ci }, 158262306a36Sopenharmony_ci }, 158362306a36Sopenharmony_ci}; 158462306a36Sopenharmony_ci 158562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s3_clk = { 158662306a36Sopenharmony_ci .halt_reg = 0x214d4, 158762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 158862306a36Sopenharmony_ci .clkr = { 158962306a36Sopenharmony_ci .enable_reg = 0x52000, 159062306a36Sopenharmony_ci .enable_mask = BIT(13), 159162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 159262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s3_clk", 159362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 159462306a36Sopenharmony_ci &gcc_qupv3_wrap0_s3_clk_src.clkr.hw, 159562306a36Sopenharmony_ci }, 159662306a36Sopenharmony_ci .num_parents = 1, 159762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 159862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 159962306a36Sopenharmony_ci }, 160062306a36Sopenharmony_ci }, 160162306a36Sopenharmony_ci}; 160262306a36Sopenharmony_ci 160362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s4_clk = { 160462306a36Sopenharmony_ci .halt_reg = 0x21604, 160562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 160662306a36Sopenharmony_ci .clkr = { 160762306a36Sopenharmony_ci .enable_reg = 0x52000, 160862306a36Sopenharmony_ci .enable_mask = BIT(14), 160962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 161062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s4_clk", 161162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 161262306a36Sopenharmony_ci &gcc_qupv3_wrap0_s4_clk_src.clkr.hw, 161362306a36Sopenharmony_ci }, 161462306a36Sopenharmony_ci .num_parents = 1, 161562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 161662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 161762306a36Sopenharmony_ci }, 161862306a36Sopenharmony_ci }, 161962306a36Sopenharmony_ci}; 162062306a36Sopenharmony_ci 162162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s5_clk = { 162262306a36Sopenharmony_ci .halt_reg = 0x21734, 162362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 162462306a36Sopenharmony_ci .clkr = { 162562306a36Sopenharmony_ci .enable_reg = 0x52000, 162662306a36Sopenharmony_ci .enable_mask = BIT(15), 162762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 162862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s5_clk", 162962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 163062306a36Sopenharmony_ci &gcc_qupv3_wrap0_s5_clk_src.clkr.hw, 163162306a36Sopenharmony_ci }, 163262306a36Sopenharmony_ci .num_parents = 1, 163362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 163462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 163562306a36Sopenharmony_ci }, 163662306a36Sopenharmony_ci }, 163762306a36Sopenharmony_ci}; 163862306a36Sopenharmony_ci 163962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_2x_clk = { 164062306a36Sopenharmony_ci .halt_reg = 0x22004, 164162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 164262306a36Sopenharmony_ci .clkr = { 164362306a36Sopenharmony_ci .enable_reg = 0x52000, 164462306a36Sopenharmony_ci .enable_mask = BIT(16), 164562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 164662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_core_2x_clk", 164762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 164862306a36Sopenharmony_ci }, 164962306a36Sopenharmony_ci }, 165062306a36Sopenharmony_ci}; 165162306a36Sopenharmony_ci 165262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_clk = { 165362306a36Sopenharmony_ci .halt_reg = 0x22008, 165462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 165562306a36Sopenharmony_ci .clkr = { 165662306a36Sopenharmony_ci .enable_reg = 0x52000, 165762306a36Sopenharmony_ci .enable_mask = BIT(17), 165862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 165962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_core_clk", 166062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 166162306a36Sopenharmony_ci }, 166262306a36Sopenharmony_ci }, 166362306a36Sopenharmony_ci}; 166462306a36Sopenharmony_ci 166562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s0_clk = { 166662306a36Sopenharmony_ci .halt_reg = 0x22014, 166762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 166862306a36Sopenharmony_ci .clkr = { 166962306a36Sopenharmony_ci .enable_reg = 0x52000, 167062306a36Sopenharmony_ci .enable_mask = BIT(20), 167162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 167262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s0_clk", 167362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 167462306a36Sopenharmony_ci &gcc_qupv3_wrap1_s0_clk_src.clkr.hw, 167562306a36Sopenharmony_ci }, 167662306a36Sopenharmony_ci .num_parents = 1, 167762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 167862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 167962306a36Sopenharmony_ci }, 168062306a36Sopenharmony_ci }, 168162306a36Sopenharmony_ci}; 168262306a36Sopenharmony_ci 168362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s1_clk = { 168462306a36Sopenharmony_ci .halt_reg = 0x22144, 168562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 168662306a36Sopenharmony_ci .clkr = { 168762306a36Sopenharmony_ci .enable_reg = 0x52000, 168862306a36Sopenharmony_ci .enable_mask = BIT(21), 168962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 169062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s1_clk", 169162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 169262306a36Sopenharmony_ci &gcc_qupv3_wrap1_s1_clk_src.clkr.hw, 169362306a36Sopenharmony_ci }, 169462306a36Sopenharmony_ci .num_parents = 1, 169562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 169662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 169762306a36Sopenharmony_ci }, 169862306a36Sopenharmony_ci }, 169962306a36Sopenharmony_ci}; 170062306a36Sopenharmony_ci 170162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s2_clk = { 170262306a36Sopenharmony_ci .halt_reg = 0x22274, 170362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 170462306a36Sopenharmony_ci .clkr = { 170562306a36Sopenharmony_ci .enable_reg = 0x52000, 170662306a36Sopenharmony_ci .enable_mask = BIT(22), 170762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 170862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s2_clk", 170962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 171062306a36Sopenharmony_ci &gcc_qupv3_wrap1_s2_clk_src.clkr.hw, 171162306a36Sopenharmony_ci }, 171262306a36Sopenharmony_ci .num_parents = 1, 171362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 171462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 171562306a36Sopenharmony_ci }, 171662306a36Sopenharmony_ci }, 171762306a36Sopenharmony_ci}; 171862306a36Sopenharmony_ci 171962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s3_clk = { 172062306a36Sopenharmony_ci .halt_reg = 0x223a4, 172162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 172262306a36Sopenharmony_ci .clkr = { 172362306a36Sopenharmony_ci .enable_reg = 0x52000, 172462306a36Sopenharmony_ci .enable_mask = BIT(23), 172562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 172662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s3_clk", 172762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 172862306a36Sopenharmony_ci &gcc_qupv3_wrap1_s3_clk_src.clkr.hw, 172962306a36Sopenharmony_ci }, 173062306a36Sopenharmony_ci .num_parents = 1, 173162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 173262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 173362306a36Sopenharmony_ci }, 173462306a36Sopenharmony_ci }, 173562306a36Sopenharmony_ci}; 173662306a36Sopenharmony_ci 173762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s4_clk = { 173862306a36Sopenharmony_ci .halt_reg = 0x224d4, 173962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 174062306a36Sopenharmony_ci .clkr = { 174162306a36Sopenharmony_ci .enable_reg = 0x52000, 174262306a36Sopenharmony_ci .enable_mask = BIT(24), 174362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 174462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s4_clk", 174562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 174662306a36Sopenharmony_ci &gcc_qupv3_wrap1_s4_clk_src.clkr.hw, 174762306a36Sopenharmony_ci }, 174862306a36Sopenharmony_ci .num_parents = 1, 174962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 175062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 175162306a36Sopenharmony_ci }, 175262306a36Sopenharmony_ci }, 175362306a36Sopenharmony_ci}; 175462306a36Sopenharmony_ci 175562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s5_clk = { 175662306a36Sopenharmony_ci .halt_reg = 0x22604, 175762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 175862306a36Sopenharmony_ci .clkr = { 175962306a36Sopenharmony_ci .enable_reg = 0x52000, 176062306a36Sopenharmony_ci .enable_mask = BIT(25), 176162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 176262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s5_clk", 176362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 176462306a36Sopenharmony_ci &gcc_qupv3_wrap1_s5_clk_src.clkr.hw, 176562306a36Sopenharmony_ci }, 176662306a36Sopenharmony_ci .num_parents = 1, 176762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 176862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 176962306a36Sopenharmony_ci }, 177062306a36Sopenharmony_ci }, 177162306a36Sopenharmony_ci}; 177262306a36Sopenharmony_ci 177362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = { 177462306a36Sopenharmony_ci .halt_reg = 0x21004, 177562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 177662306a36Sopenharmony_ci .hwcg_reg = 0x21004, 177762306a36Sopenharmony_ci .hwcg_bit = 1, 177862306a36Sopenharmony_ci .clkr = { 177962306a36Sopenharmony_ci .enable_reg = 0x52000, 178062306a36Sopenharmony_ci .enable_mask = BIT(6), 178162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 178262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_0_m_ahb_clk", 178362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 178462306a36Sopenharmony_ci }, 178562306a36Sopenharmony_ci }, 178662306a36Sopenharmony_ci}; 178762306a36Sopenharmony_ci 178862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = { 178962306a36Sopenharmony_ci .halt_reg = 0x21008, 179062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 179162306a36Sopenharmony_ci .hwcg_reg = 0x21008, 179262306a36Sopenharmony_ci .hwcg_bit = 1, 179362306a36Sopenharmony_ci .clkr = { 179462306a36Sopenharmony_ci .enable_reg = 0x52000, 179562306a36Sopenharmony_ci .enable_mask = BIT(7), 179662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 179762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_0_s_ahb_clk", 179862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 179962306a36Sopenharmony_ci }, 180062306a36Sopenharmony_ci }, 180162306a36Sopenharmony_ci}; 180262306a36Sopenharmony_ci 180362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = { 180462306a36Sopenharmony_ci .halt_reg = 0x2200c, 180562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 180662306a36Sopenharmony_ci .hwcg_reg = 0x2200c, 180762306a36Sopenharmony_ci .hwcg_bit = 1, 180862306a36Sopenharmony_ci .clkr = { 180962306a36Sopenharmony_ci .enable_reg = 0x52000, 181062306a36Sopenharmony_ci .enable_mask = BIT(18), 181162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 181262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_1_m_ahb_clk", 181362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 181462306a36Sopenharmony_ci }, 181562306a36Sopenharmony_ci }, 181662306a36Sopenharmony_ci}; 181762306a36Sopenharmony_ci 181862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = { 181962306a36Sopenharmony_ci .halt_reg = 0x22010, 182062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 182162306a36Sopenharmony_ci .hwcg_reg = 0x22010, 182262306a36Sopenharmony_ci .hwcg_bit = 1, 182362306a36Sopenharmony_ci .clkr = { 182462306a36Sopenharmony_ci .enable_reg = 0x52000, 182562306a36Sopenharmony_ci .enable_mask = BIT(19), 182662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 182762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_1_s_ahb_clk", 182862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 182962306a36Sopenharmony_ci }, 183062306a36Sopenharmony_ci }, 183162306a36Sopenharmony_ci}; 183262306a36Sopenharmony_ci 183362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = { 183462306a36Sopenharmony_ci .halt_reg = 0x4b004, 183562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 183662306a36Sopenharmony_ci .clkr = { 183762306a36Sopenharmony_ci .enable_reg = 0x4b004, 183862306a36Sopenharmony_ci .enable_mask = BIT(0), 183962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 184062306a36Sopenharmony_ci .name = "gcc_sdcc1_ahb_clk", 184162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 184262306a36Sopenharmony_ci }, 184362306a36Sopenharmony_ci }, 184462306a36Sopenharmony_ci}; 184562306a36Sopenharmony_ci 184662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = { 184762306a36Sopenharmony_ci .halt_reg = 0x4b008, 184862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 184962306a36Sopenharmony_ci .clkr = { 185062306a36Sopenharmony_ci .enable_reg = 0x4b008, 185162306a36Sopenharmony_ci .enable_mask = BIT(0), 185262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 185362306a36Sopenharmony_ci .name = "gcc_sdcc1_apps_clk", 185462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 185562306a36Sopenharmony_ci &gcc_sdcc1_apps_clk_src.clkr.hw, 185662306a36Sopenharmony_ci }, 185762306a36Sopenharmony_ci .num_parents = 1, 185862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 185962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 186062306a36Sopenharmony_ci }, 186162306a36Sopenharmony_ci }, 186262306a36Sopenharmony_ci}; 186362306a36Sopenharmony_ci 186462306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ice_core_clk = { 186562306a36Sopenharmony_ci .halt_reg = 0x4b03c, 186662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 186762306a36Sopenharmony_ci .hwcg_reg = 0x4b03c, 186862306a36Sopenharmony_ci .hwcg_bit = 1, 186962306a36Sopenharmony_ci .clkr = { 187062306a36Sopenharmony_ci .enable_reg = 0x4b03c, 187162306a36Sopenharmony_ci .enable_mask = BIT(0), 187262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 187362306a36Sopenharmony_ci .name = "gcc_sdcc1_ice_core_clk", 187462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 187562306a36Sopenharmony_ci &gcc_sdcc1_ice_core_clk_src.clkr.hw, 187662306a36Sopenharmony_ci }, 187762306a36Sopenharmony_ci .num_parents = 1, 187862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 187962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 188062306a36Sopenharmony_ci }, 188162306a36Sopenharmony_ci }, 188262306a36Sopenharmony_ci}; 188362306a36Sopenharmony_ci 188462306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = { 188562306a36Sopenharmony_ci .halt_reg = 0x20008, 188662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 188762306a36Sopenharmony_ci .clkr = { 188862306a36Sopenharmony_ci .enable_reg = 0x20008, 188962306a36Sopenharmony_ci .enable_mask = BIT(0), 189062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 189162306a36Sopenharmony_ci .name = "gcc_sdcc2_ahb_clk", 189262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 189362306a36Sopenharmony_ci }, 189462306a36Sopenharmony_ci }, 189562306a36Sopenharmony_ci}; 189662306a36Sopenharmony_ci 189762306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = { 189862306a36Sopenharmony_ci .halt_reg = 0x20004, 189962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 190062306a36Sopenharmony_ci .clkr = { 190162306a36Sopenharmony_ci .enable_reg = 0x20004, 190262306a36Sopenharmony_ci .enable_mask = BIT(0), 190362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 190462306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk", 190562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 190662306a36Sopenharmony_ci &gcc_sdcc2_apps_clk_src.clkr.hw, 190762306a36Sopenharmony_ci }, 190862306a36Sopenharmony_ci .num_parents = 1, 190962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 191062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 191162306a36Sopenharmony_ci }, 191262306a36Sopenharmony_ci }, 191362306a36Sopenharmony_ci}; 191462306a36Sopenharmony_ci 191562306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_cpuss_ahb_clk = { 191662306a36Sopenharmony_ci .halt_reg = 0x10140, 191762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 191862306a36Sopenharmony_ci .hwcg_reg = 0x10140, 191962306a36Sopenharmony_ci .hwcg_bit = 1, 192062306a36Sopenharmony_ci .clkr = { 192162306a36Sopenharmony_ci .enable_reg = 0x52000, 192262306a36Sopenharmony_ci .enable_mask = BIT(0), 192362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 192462306a36Sopenharmony_ci .name = "gcc_sys_noc_cpuss_ahb_clk", 192562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 192662306a36Sopenharmony_ci &gcc_cpuss_ahb_clk_src.clkr.hw, 192762306a36Sopenharmony_ci }, 192862306a36Sopenharmony_ci .num_parents = 1, 192962306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT, 193062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 193162306a36Sopenharmony_ci }, 193262306a36Sopenharmony_ci }, 193362306a36Sopenharmony_ci}; 193462306a36Sopenharmony_ci 193562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_mem_clkref_clk = { 193662306a36Sopenharmony_ci .halt_reg = 0x8c000, 193762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 193862306a36Sopenharmony_ci .clkr = { 193962306a36Sopenharmony_ci .enable_reg = 0x8c000, 194062306a36Sopenharmony_ci .enable_mask = BIT(0), 194162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 194262306a36Sopenharmony_ci .name = "gcc_ufs_mem_clkref_clk", 194362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 194462306a36Sopenharmony_ci }, 194562306a36Sopenharmony_ci }, 194662306a36Sopenharmony_ci}; 194762306a36Sopenharmony_ci 194862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ahb_clk = { 194962306a36Sopenharmony_ci .halt_reg = 0x3a00c, 195062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 195162306a36Sopenharmony_ci .hwcg_reg = 0x3a00c, 195262306a36Sopenharmony_ci .hwcg_bit = 1, 195362306a36Sopenharmony_ci .clkr = { 195462306a36Sopenharmony_ci .enable_reg = 0x3a00c, 195562306a36Sopenharmony_ci .enable_mask = BIT(0), 195662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 195762306a36Sopenharmony_ci .name = "gcc_ufs_phy_ahb_clk", 195862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 195962306a36Sopenharmony_ci }, 196062306a36Sopenharmony_ci }, 196162306a36Sopenharmony_ci}; 196262306a36Sopenharmony_ci 196362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_clk = { 196462306a36Sopenharmony_ci .halt_reg = 0x3a034, 196562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 196662306a36Sopenharmony_ci .hwcg_reg = 0x3a034, 196762306a36Sopenharmony_ci .hwcg_bit = 1, 196862306a36Sopenharmony_ci .clkr = { 196962306a36Sopenharmony_ci .enable_reg = 0x3a034, 197062306a36Sopenharmony_ci .enable_mask = BIT(0), 197162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 197262306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_clk", 197362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 197462306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw, 197562306a36Sopenharmony_ci }, 197662306a36Sopenharmony_ci .num_parents = 1, 197762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 197862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 197962306a36Sopenharmony_ci }, 198062306a36Sopenharmony_ci }, 198162306a36Sopenharmony_ci}; 198262306a36Sopenharmony_ci 198362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_clk = { 198462306a36Sopenharmony_ci .halt_reg = 0x3a0a4, 198562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 198662306a36Sopenharmony_ci .hwcg_reg = 0x3a0a4, 198762306a36Sopenharmony_ci .hwcg_bit = 1, 198862306a36Sopenharmony_ci .clkr = { 198962306a36Sopenharmony_ci .enable_reg = 0x3a0a4, 199062306a36Sopenharmony_ci .enable_mask = BIT(0), 199162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 199262306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_clk", 199362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 199462306a36Sopenharmony_ci &gcc_ufs_phy_ice_core_clk_src.clkr.hw, 199562306a36Sopenharmony_ci }, 199662306a36Sopenharmony_ci .num_parents = 1, 199762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 199862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 199962306a36Sopenharmony_ci }, 200062306a36Sopenharmony_ci }, 200162306a36Sopenharmony_ci}; 200262306a36Sopenharmony_ci 200362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = { 200462306a36Sopenharmony_ci .halt_reg = 0x3a0a4, 200562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 200662306a36Sopenharmony_ci .hwcg_reg = 0x3a0a4, 200762306a36Sopenharmony_ci .hwcg_bit = 1, 200862306a36Sopenharmony_ci .clkr = { 200962306a36Sopenharmony_ci .enable_reg = 0x3a0a4, 201062306a36Sopenharmony_ci .enable_mask = BIT(1), 201162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 201262306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_hw_ctl_clk", 201362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 201462306a36Sopenharmony_ci &gcc_ufs_phy_ice_core_clk_src.clkr.hw, 201562306a36Sopenharmony_ci }, 201662306a36Sopenharmony_ci .num_parents = 1, 201762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 201862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 201962306a36Sopenharmony_ci }, 202062306a36Sopenharmony_ci }, 202162306a36Sopenharmony_ci}; 202262306a36Sopenharmony_ci 202362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_clk = { 202462306a36Sopenharmony_ci .halt_reg = 0x3a0ac, 202562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 202662306a36Sopenharmony_ci .hwcg_reg = 0x3a0ac, 202762306a36Sopenharmony_ci .hwcg_bit = 1, 202862306a36Sopenharmony_ci .clkr = { 202962306a36Sopenharmony_ci .enable_reg = 0x3a0ac, 203062306a36Sopenharmony_ci .enable_mask = BIT(0), 203162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 203262306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_clk", 203362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 203462306a36Sopenharmony_ci &gcc_ufs_phy_phy_aux_clk_src.clkr.hw, 203562306a36Sopenharmony_ci }, 203662306a36Sopenharmony_ci .num_parents = 1, 203762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 203862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 203962306a36Sopenharmony_ci }, 204062306a36Sopenharmony_ci }, 204162306a36Sopenharmony_ci}; 204262306a36Sopenharmony_ci 204362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = { 204462306a36Sopenharmony_ci .halt_reg = 0x3a0ac, 204562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 204662306a36Sopenharmony_ci .hwcg_reg = 0x3a0ac, 204762306a36Sopenharmony_ci .hwcg_bit = 1, 204862306a36Sopenharmony_ci .clkr = { 204962306a36Sopenharmony_ci .enable_reg = 0x3a0ac, 205062306a36Sopenharmony_ci .enable_mask = BIT(1), 205162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 205262306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk", 205362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 205462306a36Sopenharmony_ci &gcc_ufs_phy_phy_aux_clk_src.clkr.hw, 205562306a36Sopenharmony_ci }, 205662306a36Sopenharmony_ci .num_parents = 1, 205762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 205862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 205962306a36Sopenharmony_ci }, 206062306a36Sopenharmony_ci }, 206162306a36Sopenharmony_ci}; 206262306a36Sopenharmony_ci 206362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = { 206462306a36Sopenharmony_ci .halt_reg = 0x3a014, 206562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 206662306a36Sopenharmony_ci .clkr = { 206762306a36Sopenharmony_ci .enable_reg = 0x3a014, 206862306a36Sopenharmony_ci .enable_mask = BIT(0), 206962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 207062306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_0_clk", 207162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 207262306a36Sopenharmony_ci }, 207362306a36Sopenharmony_ci }, 207462306a36Sopenharmony_ci}; 207562306a36Sopenharmony_ci 207662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = { 207762306a36Sopenharmony_ci .halt_reg = 0x3a018, 207862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 207962306a36Sopenharmony_ci .clkr = { 208062306a36Sopenharmony_ci .enable_reg = 0x3a018, 208162306a36Sopenharmony_ci .enable_mask = BIT(0), 208262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 208362306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_1_clk", 208462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 208562306a36Sopenharmony_ci }, 208662306a36Sopenharmony_ci }, 208762306a36Sopenharmony_ci}; 208862306a36Sopenharmony_ci 208962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = { 209062306a36Sopenharmony_ci .halt_reg = 0x3a010, 209162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 209262306a36Sopenharmony_ci .clkr = { 209362306a36Sopenharmony_ci .enable_reg = 0x3a010, 209462306a36Sopenharmony_ci .enable_mask = BIT(0), 209562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 209662306a36Sopenharmony_ci .name = "gcc_ufs_phy_tx_symbol_0_clk", 209762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 209862306a36Sopenharmony_ci }, 209962306a36Sopenharmony_ci }, 210062306a36Sopenharmony_ci}; 210162306a36Sopenharmony_ci 210262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_clk = { 210362306a36Sopenharmony_ci .halt_reg = 0x3a09c, 210462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 210562306a36Sopenharmony_ci .hwcg_reg = 0x3a09c, 210662306a36Sopenharmony_ci .hwcg_bit = 1, 210762306a36Sopenharmony_ci .clkr = { 210862306a36Sopenharmony_ci .enable_reg = 0x3a09c, 210962306a36Sopenharmony_ci .enable_mask = BIT(0), 211062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 211162306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_clk", 211262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 211362306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_clk_src.clkr.hw, 211462306a36Sopenharmony_ci }, 211562306a36Sopenharmony_ci .num_parents = 1, 211662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 211762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 211862306a36Sopenharmony_ci }, 211962306a36Sopenharmony_ci }, 212062306a36Sopenharmony_ci}; 212162306a36Sopenharmony_ci 212262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = { 212362306a36Sopenharmony_ci .halt_reg = 0x3a09c, 212462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 212562306a36Sopenharmony_ci .hwcg_reg = 0x3a09c, 212662306a36Sopenharmony_ci .hwcg_bit = 1, 212762306a36Sopenharmony_ci .clkr = { 212862306a36Sopenharmony_ci .enable_reg = 0x3a09c, 212962306a36Sopenharmony_ci .enable_mask = BIT(1), 213062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 213162306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk", 213262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 213362306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_clk_src.clkr.hw, 213462306a36Sopenharmony_ci }, 213562306a36Sopenharmony_ci .num_parents = 1, 213662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 213762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 213862306a36Sopenharmony_ci }, 213962306a36Sopenharmony_ci }, 214062306a36Sopenharmony_ci}; 214162306a36Sopenharmony_ci 214262306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk = { 214362306a36Sopenharmony_ci .halt_reg = 0x1a00c, 214462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 214562306a36Sopenharmony_ci .clkr = { 214662306a36Sopenharmony_ci .enable_reg = 0x1a00c, 214762306a36Sopenharmony_ci .enable_mask = BIT(0), 214862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 214962306a36Sopenharmony_ci .name = "gcc_usb30_prim_master_clk", 215062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 215162306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 215262306a36Sopenharmony_ci }, 215362306a36Sopenharmony_ci .num_parents = 1, 215462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 215562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 215662306a36Sopenharmony_ci }, 215762306a36Sopenharmony_ci }, 215862306a36Sopenharmony_ci}; 215962306a36Sopenharmony_ci 216062306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_mock_utmi_clk = { 216162306a36Sopenharmony_ci .halt_reg = 0x1a018, 216262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 216362306a36Sopenharmony_ci .clkr = { 216462306a36Sopenharmony_ci .enable_reg = 0x1a018, 216562306a36Sopenharmony_ci .enable_mask = BIT(0), 216662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 216762306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_clk", 216862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 216962306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw, 217062306a36Sopenharmony_ci }, 217162306a36Sopenharmony_ci .num_parents = 1, 217262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 217362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 217462306a36Sopenharmony_ci }, 217562306a36Sopenharmony_ci }, 217662306a36Sopenharmony_ci}; 217762306a36Sopenharmony_ci 217862306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_sleep_clk = { 217962306a36Sopenharmony_ci .halt_reg = 0x1a014, 218062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 218162306a36Sopenharmony_ci .clkr = { 218262306a36Sopenharmony_ci .enable_reg = 0x1a014, 218362306a36Sopenharmony_ci .enable_mask = BIT(0), 218462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 218562306a36Sopenharmony_ci .name = "gcc_usb30_prim_sleep_clk", 218662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 218762306a36Sopenharmony_ci }, 218862306a36Sopenharmony_ci }, 218962306a36Sopenharmony_ci}; 219062306a36Sopenharmony_ci 219162306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_clkref_clk = { 219262306a36Sopenharmony_ci .halt_reg = 0x8c010, 219362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 219462306a36Sopenharmony_ci .clkr = { 219562306a36Sopenharmony_ci .enable_reg = 0x8c010, 219662306a36Sopenharmony_ci .enable_mask = BIT(0), 219762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 219862306a36Sopenharmony_ci .name = "gcc_usb3_prim_clkref_clk", 219962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 220062306a36Sopenharmony_ci }, 220162306a36Sopenharmony_ci }, 220262306a36Sopenharmony_ci}; 220362306a36Sopenharmony_ci 220462306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_aux_clk = { 220562306a36Sopenharmony_ci .halt_reg = 0x1a050, 220662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 220762306a36Sopenharmony_ci .clkr = { 220862306a36Sopenharmony_ci .enable_reg = 0x1a050, 220962306a36Sopenharmony_ci .enable_mask = BIT(0), 221062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 221162306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_aux_clk", 221262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 221362306a36Sopenharmony_ci &gcc_usb3_prim_phy_aux_clk_src.clkr.hw, 221462306a36Sopenharmony_ci }, 221562306a36Sopenharmony_ci .num_parents = 1, 221662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 221762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 221862306a36Sopenharmony_ci }, 221962306a36Sopenharmony_ci }, 222062306a36Sopenharmony_ci}; 222162306a36Sopenharmony_ci 222262306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_com_aux_clk = { 222362306a36Sopenharmony_ci .halt_reg = 0x1a054, 222462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 222562306a36Sopenharmony_ci .clkr = { 222662306a36Sopenharmony_ci .enable_reg = 0x1a054, 222762306a36Sopenharmony_ci .enable_mask = BIT(0), 222862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 222962306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_com_aux_clk", 223062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 223162306a36Sopenharmony_ci &gcc_usb3_prim_phy_aux_clk_src.clkr.hw, 223262306a36Sopenharmony_ci }, 223362306a36Sopenharmony_ci .num_parents = 1, 223462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 223562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 223662306a36Sopenharmony_ci }, 223762306a36Sopenharmony_ci }, 223862306a36Sopenharmony_ci}; 223962306a36Sopenharmony_ci 224062306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_pipe_clk = { 224162306a36Sopenharmony_ci .halt_reg = 0x1a058, 224262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 224362306a36Sopenharmony_ci .hwcg_reg = 0x1a058, 224462306a36Sopenharmony_ci .hwcg_bit = 1, 224562306a36Sopenharmony_ci .clkr = { 224662306a36Sopenharmony_ci .enable_reg = 0x1a058, 224762306a36Sopenharmony_ci .enable_mask = BIT(0), 224862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 224962306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_pipe_clk", 225062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 225162306a36Sopenharmony_ci }, 225262306a36Sopenharmony_ci }, 225362306a36Sopenharmony_ci}; 225462306a36Sopenharmony_ci 225562306a36Sopenharmony_cistatic struct clk_branch gcc_video_ahb_clk = { 225662306a36Sopenharmony_ci .halt_reg = 0x17004, 225762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 225862306a36Sopenharmony_ci .hwcg_reg = 0x17004, 225962306a36Sopenharmony_ci .hwcg_bit = 1, 226062306a36Sopenharmony_ci .clkr = { 226162306a36Sopenharmony_ci .enable_reg = 0x17004, 226262306a36Sopenharmony_ci .enable_mask = BIT(0), 226362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 226462306a36Sopenharmony_ci .name = "gcc_video_ahb_clk", 226562306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 226662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 226762306a36Sopenharmony_ci }, 226862306a36Sopenharmony_ci }, 226962306a36Sopenharmony_ci}; 227062306a36Sopenharmony_ci 227162306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi_clk = { 227262306a36Sopenharmony_ci .halt_reg = 0x17014, 227362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 227462306a36Sopenharmony_ci .hwcg_reg = 0x17014, 227562306a36Sopenharmony_ci .hwcg_bit = 1, 227662306a36Sopenharmony_ci .clkr = { 227762306a36Sopenharmony_ci .enable_reg = 0x17014, 227862306a36Sopenharmony_ci .enable_mask = BIT(0), 227962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 228062306a36Sopenharmony_ci .name = "gcc_video_axi_clk", 228162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 228262306a36Sopenharmony_ci }, 228362306a36Sopenharmony_ci }, 228462306a36Sopenharmony_ci}; 228562306a36Sopenharmony_ci 228662306a36Sopenharmony_cistatic struct clk_branch gcc_video_throttle_axi_clk = { 228762306a36Sopenharmony_ci .halt_reg = 0x17020, 228862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 228962306a36Sopenharmony_ci .hwcg_reg = 0x17020, 229062306a36Sopenharmony_ci .hwcg_bit = 1, 229162306a36Sopenharmony_ci .clkr = { 229262306a36Sopenharmony_ci .enable_reg = 0x17020, 229362306a36Sopenharmony_ci .enable_mask = BIT(0), 229462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 229562306a36Sopenharmony_ci .name = "gcc_video_throttle_axi_clk", 229662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 229762306a36Sopenharmony_ci }, 229862306a36Sopenharmony_ci }, 229962306a36Sopenharmony_ci}; 230062306a36Sopenharmony_ci 230162306a36Sopenharmony_cistatic struct clk_branch gcc_video_xo_clk = { 230262306a36Sopenharmony_ci .halt_reg = 0x1702c, 230362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 230462306a36Sopenharmony_ci .clkr = { 230562306a36Sopenharmony_ci .enable_reg = 0x1702c, 230662306a36Sopenharmony_ci .enable_mask = BIT(0), 230762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 230862306a36Sopenharmony_ci .name = "gcc_video_xo_clk", 230962306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 231062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 231162306a36Sopenharmony_ci }, 231262306a36Sopenharmony_ci }, 231362306a36Sopenharmony_ci}; 231462306a36Sopenharmony_ci 231562306a36Sopenharmony_cistatic struct gdsc usb30_prim_gdsc = { 231662306a36Sopenharmony_ci .gdscr = 0x1a004, 231762306a36Sopenharmony_ci .pd = { 231862306a36Sopenharmony_ci .name = "usb30_prim_gdsc", 231962306a36Sopenharmony_ci }, 232062306a36Sopenharmony_ci .pwrsts = PWRSTS_RET_ON, 232162306a36Sopenharmony_ci}; 232262306a36Sopenharmony_ci 232362306a36Sopenharmony_cistatic struct gdsc ufs_phy_gdsc = { 232462306a36Sopenharmony_ci .gdscr = 0x3a004, 232562306a36Sopenharmony_ci .pd = { 232662306a36Sopenharmony_ci .name = "ufs_phy_gdsc", 232762306a36Sopenharmony_ci }, 232862306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 232962306a36Sopenharmony_ci}; 233062306a36Sopenharmony_ci 233162306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = { 233262306a36Sopenharmony_ci .gdscr = 0xb7040, 233362306a36Sopenharmony_ci .pd = { 233462306a36Sopenharmony_ci .name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc", 233562306a36Sopenharmony_ci }, 233662306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 233762306a36Sopenharmony_ci .flags = VOTABLE, 233862306a36Sopenharmony_ci}; 233962306a36Sopenharmony_ci 234062306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = { 234162306a36Sopenharmony_ci .gdscr = 0xb7044, 234262306a36Sopenharmony_ci .pd = { 234362306a36Sopenharmony_ci .name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc", 234462306a36Sopenharmony_ci }, 234562306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 234662306a36Sopenharmony_ci .flags = VOTABLE, 234762306a36Sopenharmony_ci}; 234862306a36Sopenharmony_ci 234962306a36Sopenharmony_cistatic struct clk_regmap *gcc_sm6350_clocks[] = { 235062306a36Sopenharmony_ci [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr, 235162306a36Sopenharmony_ci [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr, 235262306a36Sopenharmony_ci [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr, 235362306a36Sopenharmony_ci [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr, 235462306a36Sopenharmony_ci [GCC_CAMERA_AXI_CLK] = &gcc_camera_axi_clk.clkr, 235562306a36Sopenharmony_ci [GCC_CAMERA_THROTTLE_NRT_AXI_CLK] = 235662306a36Sopenharmony_ci &gcc_camera_throttle_nrt_axi_clk.clkr, 235762306a36Sopenharmony_ci [GCC_CAMERA_THROTTLE_RT_AXI_CLK] = &gcc_camera_throttle_rt_axi_clk.clkr, 235862306a36Sopenharmony_ci [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr, 235962306a36Sopenharmony_ci [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr, 236062306a36Sopenharmony_ci [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr, 236162306a36Sopenharmony_ci [GCC_CE1_CLK] = &gcc_ce1_clk.clkr, 236262306a36Sopenharmony_ci [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr, 236362306a36Sopenharmony_ci [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr, 236462306a36Sopenharmony_ci [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr, 236562306a36Sopenharmony_ci [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr, 236662306a36Sopenharmony_ci [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr, 236762306a36Sopenharmony_ci [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr, 236862306a36Sopenharmony_ci [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr, 236962306a36Sopenharmony_ci [GCC_DISP_AXI_CLK] = &gcc_disp_axi_clk.clkr, 237062306a36Sopenharmony_ci [GCC_DISP_CC_SLEEP_CLK] = &gcc_disp_cc_sleep_clk.clkr, 237162306a36Sopenharmony_ci [GCC_DISP_CC_XO_CLK] = &gcc_disp_cc_xo_clk.clkr, 237262306a36Sopenharmony_ci [GCC_DISP_GPLL0_CLK] = &gcc_disp_gpll0_clk.clkr, 237362306a36Sopenharmony_ci [GCC_DISP_THROTTLE_AXI_CLK] = &gcc_disp_throttle_axi_clk.clkr, 237462306a36Sopenharmony_ci [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr, 237562306a36Sopenharmony_ci [GCC_GP1_CLK] = &gcc_gp1_clk.clkr, 237662306a36Sopenharmony_ci [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr, 237762306a36Sopenharmony_ci [GCC_GP2_CLK] = &gcc_gp2_clk.clkr, 237862306a36Sopenharmony_ci [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr, 237962306a36Sopenharmony_ci [GCC_GP3_CLK] = &gcc_gp3_clk.clkr, 238062306a36Sopenharmony_ci [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr, 238162306a36Sopenharmony_ci [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr, 238262306a36Sopenharmony_ci [GCC_GPU_GPLL0_CLK] = &gcc_gpu_gpll0_clk.clkr, 238362306a36Sopenharmony_ci [GCC_GPU_GPLL0_DIV_CLK] = &gcc_gpu_gpll0_div_clk.clkr, 238462306a36Sopenharmony_ci [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr, 238562306a36Sopenharmony_ci [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr, 238662306a36Sopenharmony_ci [GCC_NPU_AXI_CLK] = &gcc_npu_axi_clk.clkr, 238762306a36Sopenharmony_ci [GCC_NPU_BWMON_AXI_CLK] = &gcc_npu_bwmon_axi_clk.clkr, 238862306a36Sopenharmony_ci [GCC_NPU_BWMON_DMA_CFG_AHB_CLK] = &gcc_npu_bwmon_dma_cfg_ahb_clk.clkr, 238962306a36Sopenharmony_ci [GCC_NPU_BWMON_DSP_CFG_AHB_CLK] = &gcc_npu_bwmon_dsp_cfg_ahb_clk.clkr, 239062306a36Sopenharmony_ci [GCC_NPU_CFG_AHB_CLK] = &gcc_npu_cfg_ahb_clk.clkr, 239162306a36Sopenharmony_ci [GCC_NPU_DMA_CLK] = &gcc_npu_dma_clk.clkr, 239262306a36Sopenharmony_ci [GCC_NPU_GPLL0_CLK] = &gcc_npu_gpll0_clk.clkr, 239362306a36Sopenharmony_ci [GCC_NPU_GPLL0_DIV_CLK] = &gcc_npu_gpll0_div_clk.clkr, 239462306a36Sopenharmony_ci [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr, 239562306a36Sopenharmony_ci [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr, 239662306a36Sopenharmony_ci [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr, 239762306a36Sopenharmony_ci [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr, 239862306a36Sopenharmony_ci [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr, 239962306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr, 240062306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr, 240162306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr, 240262306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr, 240362306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr, 240462306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr, 240562306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr, 240662306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr, 240762306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr, 240862306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr, 240962306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr, 241062306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr, 241162306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr, 241262306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr, 241362306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr, 241462306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr, 241562306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr, 241662306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr, 241762306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr, 241862306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr, 241962306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr, 242062306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr, 242162306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr, 242262306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr, 242362306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr, 242462306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr, 242562306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr, 242662306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr, 242762306a36Sopenharmony_ci [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr, 242862306a36Sopenharmony_ci [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr, 242962306a36Sopenharmony_ci [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr, 243062306a36Sopenharmony_ci [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr, 243162306a36Sopenharmony_ci [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr, 243262306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr, 243362306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr, 243462306a36Sopenharmony_ci [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr, 243562306a36Sopenharmony_ci [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr, 243662306a36Sopenharmony_ci [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr, 243762306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr, 243862306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr, 243962306a36Sopenharmony_ci [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr, 244062306a36Sopenharmony_ci [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr, 244162306a36Sopenharmony_ci [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr, 244262306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr, 244362306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr, 244462306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr, 244562306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr, 244662306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr, 244762306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr, 244862306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr, 244962306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr, 245062306a36Sopenharmony_ci [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr, 245162306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr, 245262306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = 245362306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_clk_src.clkr, 245462306a36Sopenharmony_ci [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr, 245562306a36Sopenharmony_ci [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr, 245662306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr, 245762306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = 245862306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_clk_src.clkr, 245962306a36Sopenharmony_ci [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr, 246062306a36Sopenharmony_ci [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr, 246162306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr, 246262306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr, 246362306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr, 246462306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr, 246562306a36Sopenharmony_ci [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr, 246662306a36Sopenharmony_ci [GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr, 246762306a36Sopenharmony_ci [GCC_VIDEO_THROTTLE_AXI_CLK] = &gcc_video_throttle_axi_clk.clkr, 246862306a36Sopenharmony_ci [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr, 246962306a36Sopenharmony_ci [GPLL0] = &gpll0.clkr, 247062306a36Sopenharmony_ci [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr, 247162306a36Sopenharmony_ci [GPLL0_OUT_ODD] = &gpll0_out_odd.clkr, 247262306a36Sopenharmony_ci [GPLL6] = &gpll6.clkr, 247362306a36Sopenharmony_ci [GPLL6_OUT_EVEN] = &gpll6_out_even.clkr, 247462306a36Sopenharmony_ci [GPLL7] = &gpll7.clkr, 247562306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr, 247662306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr, 247762306a36Sopenharmony_ci [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = 247862306a36Sopenharmony_ci &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr, 247962306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = 248062306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr, 248162306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = 248262306a36Sopenharmony_ci &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr, 248362306a36Sopenharmony_ci [GCC_GPU_GPLL0_MAIN_DIV_CLK_SRC] = &gcc_gpu_gpll0_main_div_clk_src.clkr, 248462306a36Sopenharmony_ci [GCC_NPU_PLL0_MAIN_DIV_CLK_SRC] = &gcc_npu_pll0_main_div_clk_src.clkr, 248562306a36Sopenharmony_ci}; 248662306a36Sopenharmony_ci 248762306a36Sopenharmony_cistatic struct gdsc *gcc_sm6350_gdscs[] = { 248862306a36Sopenharmony_ci [USB30_PRIM_GDSC] = &usb30_prim_gdsc, 248962306a36Sopenharmony_ci [UFS_PHY_GDSC] = &ufs_phy_gdsc, 249062306a36Sopenharmony_ci [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc, 249162306a36Sopenharmony_ci [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc, 249262306a36Sopenharmony_ci}; 249362306a36Sopenharmony_ci 249462306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sm6350_resets[] = { 249562306a36Sopenharmony_ci [GCC_QUSB2PHY_PRIM_BCR] = { 0x1d000 }, 249662306a36Sopenharmony_ci [GCC_QUSB2PHY_SEC_BCR] = { 0x1e000 }, 249762306a36Sopenharmony_ci [GCC_SDCC1_BCR] = { 0x4b000 }, 249862306a36Sopenharmony_ci [GCC_SDCC2_BCR] = { 0x20000 }, 249962306a36Sopenharmony_ci [GCC_UFS_PHY_BCR] = { 0x3a000 }, 250062306a36Sopenharmony_ci [GCC_USB30_PRIM_BCR] = { 0x1a000 }, 250162306a36Sopenharmony_ci [GCC_USB3_PHY_PRIM_BCR] = { 0x1c000 }, 250262306a36Sopenharmony_ci [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x1c008 }, 250362306a36Sopenharmony_ci}; 250462306a36Sopenharmony_ci 250562306a36Sopenharmony_cistatic const struct clk_rcg_dfs_data gcc_dfs_clocks[] = { 250662306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src), 250762306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src), 250862306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src), 250962306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src), 251062306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src), 251162306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src), 251262306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src), 251362306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src), 251462306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src), 251562306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src), 251662306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src), 251762306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src), 251862306a36Sopenharmony_ci}; 251962306a36Sopenharmony_ci 252062306a36Sopenharmony_cistatic const struct regmap_config gcc_sm6350_regmap_config = { 252162306a36Sopenharmony_ci .reg_bits = 32, 252262306a36Sopenharmony_ci .reg_stride = 4, 252362306a36Sopenharmony_ci .val_bits = 32, 252462306a36Sopenharmony_ci .max_register = 0xbf030, 252562306a36Sopenharmony_ci .fast_io = true, 252662306a36Sopenharmony_ci}; 252762306a36Sopenharmony_ci 252862306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sm6350_desc = { 252962306a36Sopenharmony_ci .config = &gcc_sm6350_regmap_config, 253062306a36Sopenharmony_ci .clks = gcc_sm6350_clocks, 253162306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_sm6350_clocks), 253262306a36Sopenharmony_ci .resets = gcc_sm6350_resets, 253362306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_sm6350_resets), 253462306a36Sopenharmony_ci .gdscs = gcc_sm6350_gdscs, 253562306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gcc_sm6350_gdscs), 253662306a36Sopenharmony_ci}; 253762306a36Sopenharmony_ci 253862306a36Sopenharmony_cistatic const struct of_device_id gcc_sm6350_match_table[] = { 253962306a36Sopenharmony_ci { .compatible = "qcom,gcc-sm6350" }, 254062306a36Sopenharmony_ci { } 254162306a36Sopenharmony_ci}; 254262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sm6350_match_table); 254362306a36Sopenharmony_ci 254462306a36Sopenharmony_cistatic int gcc_sm6350_probe(struct platform_device *pdev) 254562306a36Sopenharmony_ci{ 254662306a36Sopenharmony_ci struct regmap *regmap; 254762306a36Sopenharmony_ci int ret; 254862306a36Sopenharmony_ci 254962306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gcc_sm6350_desc); 255062306a36Sopenharmony_ci if (IS_ERR(regmap)) 255162306a36Sopenharmony_ci return PTR_ERR(regmap); 255262306a36Sopenharmony_ci 255362306a36Sopenharmony_ci /* Disable the GPLL0 active input to NPU and GPU via MISC registers */ 255462306a36Sopenharmony_ci regmap_update_bits(regmap, 0x4cf00, 0x3, 0x3); 255562306a36Sopenharmony_ci regmap_update_bits(regmap, 0x45f00, 0x3, 0x3); 255662306a36Sopenharmony_ci 255762306a36Sopenharmony_ci ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks, 255862306a36Sopenharmony_ci ARRAY_SIZE(gcc_dfs_clocks)); 255962306a36Sopenharmony_ci if (ret) 256062306a36Sopenharmony_ci return ret; 256162306a36Sopenharmony_ci 256262306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &gcc_sm6350_desc, regmap); 256362306a36Sopenharmony_ci} 256462306a36Sopenharmony_ci 256562306a36Sopenharmony_cistatic struct platform_driver gcc_sm6350_driver = { 256662306a36Sopenharmony_ci .probe = gcc_sm6350_probe, 256762306a36Sopenharmony_ci .driver = { 256862306a36Sopenharmony_ci .name = "gcc-sm6350", 256962306a36Sopenharmony_ci .of_match_table = gcc_sm6350_match_table, 257062306a36Sopenharmony_ci }, 257162306a36Sopenharmony_ci}; 257262306a36Sopenharmony_ci 257362306a36Sopenharmony_cistatic int __init gcc_sm6350_init(void) 257462306a36Sopenharmony_ci{ 257562306a36Sopenharmony_ci return platform_driver_register(&gcc_sm6350_driver); 257662306a36Sopenharmony_ci} 257762306a36Sopenharmony_cicore_initcall(gcc_sm6350_init); 257862306a36Sopenharmony_ci 257962306a36Sopenharmony_cistatic void __exit gcc_sm6350_exit(void) 258062306a36Sopenharmony_ci{ 258162306a36Sopenharmony_ci platform_driver_unregister(&gcc_sm6350_driver); 258262306a36Sopenharmony_ci} 258362306a36Sopenharmony_cimodule_exit(gcc_sm6350_exit); 258462306a36Sopenharmony_ci 258562306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SM6350 Driver"); 258662306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 2587