162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2021, Konrad Dybcio <konrad.dybcio@somainline.org> 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/kernel.h> 762306a36Sopenharmony_ci#include <linux/err.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/platform_device.h> 1062306a36Sopenharmony_ci#include <linux/of.h> 1162306a36Sopenharmony_ci#include <linux/clk-provider.h> 1262306a36Sopenharmony_ci#include <linux/regmap.h> 1362306a36Sopenharmony_ci#include <linux/reset-controller.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-sm6125.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1862306a36Sopenharmony_ci#include "clk-branch.h" 1962306a36Sopenharmony_ci#include "clk-rcg.h" 2062306a36Sopenharmony_ci#include "clk-regmap.h" 2162306a36Sopenharmony_ci#include "common.h" 2262306a36Sopenharmony_ci#include "gdsc.h" 2362306a36Sopenharmony_ci#include "reset.h" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_cienum { 2662306a36Sopenharmony_ci P_BI_TCXO, 2762306a36Sopenharmony_ci P_GPLL0_OUT_AUX2, 2862306a36Sopenharmony_ci P_GPLL0_OUT_EARLY, 2962306a36Sopenharmony_ci P_GPLL3_OUT_EARLY, 3062306a36Sopenharmony_ci P_GPLL4_OUT_MAIN, 3162306a36Sopenharmony_ci P_GPLL5_OUT_MAIN, 3262306a36Sopenharmony_ci P_GPLL6_OUT_EARLY, 3362306a36Sopenharmony_ci P_GPLL6_OUT_MAIN, 3462306a36Sopenharmony_ci P_GPLL7_OUT_MAIN, 3562306a36Sopenharmony_ci P_GPLL8_OUT_EARLY, 3662306a36Sopenharmony_ci P_GPLL8_OUT_MAIN, 3762306a36Sopenharmony_ci P_GPLL9_OUT_MAIN, 3862306a36Sopenharmony_ci P_SLEEP_CLK, 3962306a36Sopenharmony_ci}; 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0_out_early = { 4262306a36Sopenharmony_ci .offset = 0x0, 4362306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 4462306a36Sopenharmony_ci .clkr = { 4562306a36Sopenharmony_ci .enable_reg = 0x79000, 4662306a36Sopenharmony_ci .enable_mask = BIT(0), 4762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4862306a36Sopenharmony_ci .name = "gpll0_out_early", 4962306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 5062306a36Sopenharmony_ci .fw_name = "bi_tcxo", 5162306a36Sopenharmony_ci }, 5262306a36Sopenharmony_ci .num_parents = 1, 5362306a36Sopenharmony_ci .ops = &clk_alpha_pll_ops, 5462306a36Sopenharmony_ci }, 5562306a36Sopenharmony_ci }, 5662306a36Sopenharmony_ci}; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_cistatic struct clk_fixed_factor gpll0_out_aux2 = { 5962306a36Sopenharmony_ci .mult = 1, 6062306a36Sopenharmony_ci .div = 2, 6162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6262306a36Sopenharmony_ci .name = "gpll0_out_aux2", 6362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 6462306a36Sopenharmony_ci &gpll0_out_early.clkr.hw, 6562306a36Sopenharmony_ci }, 6662306a36Sopenharmony_ci .num_parents = 1, 6762306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 6862306a36Sopenharmony_ci }, 6962306a36Sopenharmony_ci}; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_cistatic struct clk_fixed_factor gpll0_out_main = { 7262306a36Sopenharmony_ci .mult = 1, 7362306a36Sopenharmony_ci .div = 2, 7462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7562306a36Sopenharmony_ci .name = "gpll0_out_main", 7662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 7762306a36Sopenharmony_ci &gpll0_out_early.clkr.hw, 7862306a36Sopenharmony_ci }, 7962306a36Sopenharmony_ci .num_parents = 1, 8062306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 8162306a36Sopenharmony_ci }, 8262306a36Sopenharmony_ci}; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_cistatic struct clk_alpha_pll gpll3_out_early = { 8562306a36Sopenharmony_ci .offset = 0x3000, 8662306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 8762306a36Sopenharmony_ci .clkr = { 8862306a36Sopenharmony_ci .enable_reg = 0x79000, 8962306a36Sopenharmony_ci .enable_mask = BIT(3), 9062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9162306a36Sopenharmony_ci .name = "gpll3_out_early", 9262306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 9362306a36Sopenharmony_ci .fw_name = "bi_tcxo", 9462306a36Sopenharmony_ci }, 9562306a36Sopenharmony_ci .num_parents = 1, 9662306a36Sopenharmony_ci .ops = &clk_alpha_pll_ops, 9762306a36Sopenharmony_ci }, 9862306a36Sopenharmony_ci }, 9962306a36Sopenharmony_ci}; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4_out_main = { 10262306a36Sopenharmony_ci .offset = 0x4000, 10362306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 10462306a36Sopenharmony_ci .clkr = { 10562306a36Sopenharmony_ci .enable_reg = 0x79000, 10662306a36Sopenharmony_ci .enable_mask = BIT(4), 10762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10862306a36Sopenharmony_ci .name = "gpll4_out_main", 10962306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 11062306a36Sopenharmony_ci .fw_name = "bi_tcxo", 11162306a36Sopenharmony_ci }, 11262306a36Sopenharmony_ci .num_parents = 1, 11362306a36Sopenharmony_ci .ops = &clk_alpha_pll_ops, 11462306a36Sopenharmony_ci }, 11562306a36Sopenharmony_ci }, 11662306a36Sopenharmony_ci}; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_cistatic struct clk_alpha_pll gpll5_out_main = { 11962306a36Sopenharmony_ci .offset = 0x5000, 12062306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 12162306a36Sopenharmony_ci .clkr = { 12262306a36Sopenharmony_ci .enable_reg = 0x79000, 12362306a36Sopenharmony_ci .enable_mask = BIT(5), 12462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12562306a36Sopenharmony_ci .name = "gpll5_out_main", 12662306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 12762306a36Sopenharmony_ci .fw_name = "bi_tcxo", 12862306a36Sopenharmony_ci }, 12962306a36Sopenharmony_ci .num_parents = 1, 13062306a36Sopenharmony_ci .ops = &clk_alpha_pll_ops, 13162306a36Sopenharmony_ci }, 13262306a36Sopenharmony_ci }, 13362306a36Sopenharmony_ci}; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_cistatic struct clk_alpha_pll gpll6_out_early = { 13662306a36Sopenharmony_ci .offset = 0x6000, 13762306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 13862306a36Sopenharmony_ci .clkr = { 13962306a36Sopenharmony_ci .enable_reg = 0x79000, 14062306a36Sopenharmony_ci .enable_mask = BIT(6), 14162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14262306a36Sopenharmony_ci .name = "gpll6_out_early", 14362306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 14462306a36Sopenharmony_ci .fw_name = "bi_tcxo", 14562306a36Sopenharmony_ci }, 14662306a36Sopenharmony_ci .num_parents = 1, 14762306a36Sopenharmony_ci .ops = &clk_alpha_pll_ops, 14862306a36Sopenharmony_ci }, 14962306a36Sopenharmony_ci }, 15062306a36Sopenharmony_ci}; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic struct clk_fixed_factor gpll6_out_main = { 15362306a36Sopenharmony_ci .mult = 1, 15462306a36Sopenharmony_ci .div = 2, 15562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15662306a36Sopenharmony_ci .name = "gpll6_out_main", 15762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 15862306a36Sopenharmony_ci &gpll6_out_early.clkr.hw, 15962306a36Sopenharmony_ci }, 16062306a36Sopenharmony_ci .num_parents = 1, 16162306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 16262306a36Sopenharmony_ci }, 16362306a36Sopenharmony_ci}; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cistatic struct clk_alpha_pll gpll7_out_early = { 16662306a36Sopenharmony_ci .offset = 0x7000, 16762306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 16862306a36Sopenharmony_ci .clkr = { 16962306a36Sopenharmony_ci .enable_reg = 0x79000, 17062306a36Sopenharmony_ci .enable_mask = BIT(7), 17162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17262306a36Sopenharmony_ci .name = "gpll7_out_early", 17362306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 17462306a36Sopenharmony_ci .fw_name = "bi_tcxo", 17562306a36Sopenharmony_ci }, 17662306a36Sopenharmony_ci .num_parents = 1, 17762306a36Sopenharmony_ci .ops = &clk_alpha_pll_ops, 17862306a36Sopenharmony_ci }, 17962306a36Sopenharmony_ci }, 18062306a36Sopenharmony_ci}; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic struct clk_fixed_factor gpll7_out_main = { 18362306a36Sopenharmony_ci .mult = 1, 18462306a36Sopenharmony_ci .div = 2, 18562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 18662306a36Sopenharmony_ci .name = "gpll7_out_main", 18762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 18862306a36Sopenharmony_ci &gpll7_out_early.clkr.hw, 18962306a36Sopenharmony_ci }, 19062306a36Sopenharmony_ci .num_parents = 1, 19162306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 19262306a36Sopenharmony_ci }, 19362306a36Sopenharmony_ci}; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_cistatic struct clk_alpha_pll gpll8_out_early = { 19662306a36Sopenharmony_ci .offset = 0x8000, 19762306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 19862306a36Sopenharmony_ci .clkr = { 19962306a36Sopenharmony_ci .enable_reg = 0x79000, 20062306a36Sopenharmony_ci .enable_mask = BIT(8), 20162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 20262306a36Sopenharmony_ci .name = "gpll8_out_early", 20362306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 20462306a36Sopenharmony_ci .fw_name = "bi_tcxo", 20562306a36Sopenharmony_ci }, 20662306a36Sopenharmony_ci .num_parents = 1, 20762306a36Sopenharmony_ci .ops = &clk_alpha_pll_ops, 20862306a36Sopenharmony_ci }, 20962306a36Sopenharmony_ci }, 21062306a36Sopenharmony_ci}; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_cistatic struct clk_fixed_factor gpll8_out_main = { 21362306a36Sopenharmony_ci .mult = 1, 21462306a36Sopenharmony_ci .div = 2, 21562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 21662306a36Sopenharmony_ci .name = "gpll8_out_main", 21762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 21862306a36Sopenharmony_ci &gpll8_out_early.clkr.hw, 21962306a36Sopenharmony_ci }, 22062306a36Sopenharmony_ci .num_parents = 1, 22162306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 22262306a36Sopenharmony_ci }, 22362306a36Sopenharmony_ci}; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_cistatic struct clk_alpha_pll gpll9_out_early = { 22662306a36Sopenharmony_ci .offset = 0x9000, 22762306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 22862306a36Sopenharmony_ci .clkr = { 22962306a36Sopenharmony_ci .enable_reg = 0x79000, 23062306a36Sopenharmony_ci .enable_mask = BIT(9), 23162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 23262306a36Sopenharmony_ci .name = "gpll9_out_early", 23362306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 23462306a36Sopenharmony_ci .fw_name = "bi_tcxo", 23562306a36Sopenharmony_ci }, 23662306a36Sopenharmony_ci .num_parents = 1, 23762306a36Sopenharmony_ci .ops = &clk_alpha_pll_ops, 23862306a36Sopenharmony_ci }, 23962306a36Sopenharmony_ci }, 24062306a36Sopenharmony_ci}; 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_cistatic struct clk_fixed_factor gpll9_out_main = { 24362306a36Sopenharmony_ci .mult = 1, 24462306a36Sopenharmony_ci .div = 2, 24562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 24662306a36Sopenharmony_ci .name = "gpll9_out_main", 24762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 24862306a36Sopenharmony_ci &gpll9_out_early.clkr.hw, 24962306a36Sopenharmony_ci }, 25062306a36Sopenharmony_ci .num_parents = 1, 25162306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 25262306a36Sopenharmony_ci }, 25362306a36Sopenharmony_ci}; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = { 25662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 25762306a36Sopenharmony_ci { P_GPLL0_OUT_EARLY, 1 }, 25862306a36Sopenharmony_ci { P_GPLL0_OUT_AUX2, 2 }, 25962306a36Sopenharmony_ci}; 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0[] = { 26262306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 26362306a36Sopenharmony_ci { .hw = &gpll0_out_early.clkr.hw }, 26462306a36Sopenharmony_ci { .hw = &gpll0_out_aux2.hw }, 26562306a36Sopenharmony_ci}; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = { 26862306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 26962306a36Sopenharmony_ci { P_GPLL0_OUT_EARLY, 1 }, 27062306a36Sopenharmony_ci { P_GPLL0_OUT_AUX2, 2 }, 27162306a36Sopenharmony_ci { P_GPLL6_OUT_MAIN, 4 }, 27262306a36Sopenharmony_ci}; 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_1[] = { 27562306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 27662306a36Sopenharmony_ci { .hw = &gpll0_out_early.clkr.hw }, 27762306a36Sopenharmony_ci { .hw = &gpll0_out_aux2.hw }, 27862306a36Sopenharmony_ci { .hw = &gpll6_out_main.hw }, 27962306a36Sopenharmony_ci}; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = { 28262306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 28362306a36Sopenharmony_ci { P_GPLL0_OUT_EARLY, 1 }, 28462306a36Sopenharmony_ci { P_GPLL0_OUT_AUX2, 2 }, 28562306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 28662306a36Sopenharmony_ci}; 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2[] = { 28962306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 29062306a36Sopenharmony_ci { .hw = &gpll0_out_early.clkr.hw }, 29162306a36Sopenharmony_ci { .hw = &gpll0_out_aux2.hw }, 29262306a36Sopenharmony_ci { .fw_name = "sleep_clk" }, 29362306a36Sopenharmony_ci}; 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = { 29662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 29762306a36Sopenharmony_ci { P_GPLL0_OUT_EARLY, 1 }, 29862306a36Sopenharmony_ci { P_GPLL5_OUT_MAIN, 3 }, 29962306a36Sopenharmony_ci { P_GPLL4_OUT_MAIN, 5 }, 30062306a36Sopenharmony_ci}; 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_3[] = { 30362306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 30462306a36Sopenharmony_ci { .hw = &gpll0_out_early.clkr.hw }, 30562306a36Sopenharmony_ci { .hw = &gpll5_out_main.clkr.hw }, 30662306a36Sopenharmony_ci { .hw = &gpll4_out_main.clkr.hw }, 30762306a36Sopenharmony_ci}; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = { 31062306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 31162306a36Sopenharmony_ci { P_GPLL0_OUT_EARLY, 1 }, 31262306a36Sopenharmony_ci { P_GPLL9_OUT_MAIN, 2 }, 31362306a36Sopenharmony_ci}; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_4[] = { 31662306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 31762306a36Sopenharmony_ci { .hw = &gpll0_out_early.clkr.hw }, 31862306a36Sopenharmony_ci { .hw = &gpll9_out_main.hw }, 31962306a36Sopenharmony_ci}; 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = { 32262306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 32362306a36Sopenharmony_ci { P_GPLL0_OUT_EARLY, 1 }, 32462306a36Sopenharmony_ci}; 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_5[] = { 32762306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 32862306a36Sopenharmony_ci { .hw = &gpll0_out_early.clkr.hw }, 32962306a36Sopenharmony_ci}; 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_6[] = { 33262306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 33362306a36Sopenharmony_ci { P_GPLL0_OUT_EARLY, 1 }, 33462306a36Sopenharmony_ci { P_GPLL4_OUT_MAIN, 5 }, 33562306a36Sopenharmony_ci}; 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_6[] = { 33862306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 33962306a36Sopenharmony_ci { .hw = &gpll0_out_early.clkr.hw }, 34062306a36Sopenharmony_ci { .hw = &gpll4_out_main.clkr.hw }, 34162306a36Sopenharmony_ci}; 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_7[] = { 34462306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 34562306a36Sopenharmony_ci { P_GPLL0_OUT_EARLY, 1 }, 34662306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 34762306a36Sopenharmony_ci}; 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_7[] = { 35062306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 35162306a36Sopenharmony_ci { .hw = &gpll0_out_early.clkr.hw }, 35262306a36Sopenharmony_ci { .fw_name = "sleep_clk" }, 35362306a36Sopenharmony_ci}; 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_8[] = { 35662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 35762306a36Sopenharmony_ci { P_GPLL0_OUT_EARLY, 1 }, 35862306a36Sopenharmony_ci { P_GPLL9_OUT_MAIN, 2 }, 35962306a36Sopenharmony_ci { P_GPLL6_OUT_EARLY, 3 }, 36062306a36Sopenharmony_ci { P_GPLL8_OUT_MAIN, 4 }, 36162306a36Sopenharmony_ci { P_GPLL4_OUT_MAIN, 5 }, 36262306a36Sopenharmony_ci { P_GPLL3_OUT_EARLY, 6 }, 36362306a36Sopenharmony_ci}; 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_8[] = { 36662306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 36762306a36Sopenharmony_ci { .hw = &gpll0_out_early.clkr.hw }, 36862306a36Sopenharmony_ci { .hw = &gpll9_out_main.hw }, 36962306a36Sopenharmony_ci { .hw = &gpll6_out_early.clkr.hw }, 37062306a36Sopenharmony_ci { .hw = &gpll8_out_main.hw }, 37162306a36Sopenharmony_ci { .hw = &gpll4_out_main.clkr.hw }, 37262306a36Sopenharmony_ci { .hw = &gpll3_out_early.clkr.hw }, 37362306a36Sopenharmony_ci}; 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_9[] = { 37662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 37762306a36Sopenharmony_ci { P_GPLL0_OUT_EARLY, 1 }, 37862306a36Sopenharmony_ci { P_GPLL8_OUT_MAIN, 4 }, 37962306a36Sopenharmony_ci}; 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_9[] = { 38262306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 38362306a36Sopenharmony_ci { .hw = &gpll0_out_early.clkr.hw }, 38462306a36Sopenharmony_ci { .hw = &gpll8_out_main.hw }, 38562306a36Sopenharmony_ci}; 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_10[] = { 38862306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 38962306a36Sopenharmony_ci { P_GPLL0_OUT_EARLY, 1 }, 39062306a36Sopenharmony_ci { P_GPLL9_OUT_MAIN, 2 }, 39162306a36Sopenharmony_ci { P_GPLL6_OUT_EARLY, 3 }, 39262306a36Sopenharmony_ci { P_GPLL8_OUT_MAIN, 4 }, 39362306a36Sopenharmony_ci { P_GPLL3_OUT_EARLY, 6 }, 39462306a36Sopenharmony_ci}; 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_10[] = { 39762306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 39862306a36Sopenharmony_ci { .hw = &gpll0_out_early.clkr.hw }, 39962306a36Sopenharmony_ci { .hw = &gpll9_out_main.hw }, 40062306a36Sopenharmony_ci { .hw = &gpll6_out_early.clkr.hw }, 40162306a36Sopenharmony_ci { .hw = &gpll8_out_main.hw }, 40262306a36Sopenharmony_ci { .hw = &gpll3_out_early.clkr.hw }, 40362306a36Sopenharmony_ci}; 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_11[] = { 40662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 40762306a36Sopenharmony_ci { P_GPLL0_OUT_EARLY, 1 }, 40862306a36Sopenharmony_ci { P_GPLL8_OUT_EARLY, 4 }, 40962306a36Sopenharmony_ci { P_GPLL4_OUT_MAIN, 5 }, 41062306a36Sopenharmony_ci}; 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_11[] = { 41362306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 41462306a36Sopenharmony_ci { .hw = &gpll0_out_early.clkr.hw }, 41562306a36Sopenharmony_ci { .hw = &gpll8_out_early.clkr.hw }, 41662306a36Sopenharmony_ci { .hw = &gpll4_out_main.clkr.hw }, 41762306a36Sopenharmony_ci}; 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_12[] = { 42062306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 42162306a36Sopenharmony_ci { P_GPLL0_OUT_EARLY, 1 }, 42262306a36Sopenharmony_ci { P_GPLL6_OUT_EARLY, 3 }, 42362306a36Sopenharmony_ci { P_GPLL8_OUT_EARLY, 4 }, 42462306a36Sopenharmony_ci}; 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_12[] = { 42762306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 42862306a36Sopenharmony_ci { .hw = &gpll0_out_early.clkr.hw }, 42962306a36Sopenharmony_ci { .hw = &gpll6_out_early.clkr.hw }, 43062306a36Sopenharmony_ci { .hw = &gpll8_out_early.clkr.hw }, 43162306a36Sopenharmony_ci}; 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_13[] = { 43462306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 43562306a36Sopenharmony_ci { P_GPLL0_OUT_EARLY, 1 }, 43662306a36Sopenharmony_ci { P_GPLL0_OUT_AUX2, 2 }, 43762306a36Sopenharmony_ci { P_GPLL7_OUT_MAIN, 3 }, 43862306a36Sopenharmony_ci { P_GPLL4_OUT_MAIN, 5 }, 43962306a36Sopenharmony_ci}; 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_13[] = { 44262306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 44362306a36Sopenharmony_ci { .hw = &gpll0_out_early.clkr.hw }, 44462306a36Sopenharmony_ci { .hw = &gpll0_out_aux2.hw }, 44562306a36Sopenharmony_ci { .hw = &gpll7_out_main.hw }, 44662306a36Sopenharmony_ci { .hw = &gpll4_out_main.clkr.hw }, 44762306a36Sopenharmony_ci}; 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_14[] = { 45062306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 45162306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 45262306a36Sopenharmony_ci}; 45362306a36Sopenharmony_ci 45462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_14[] = { 45562306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 45662306a36Sopenharmony_ci { .fw_name = "sleep_clk" }, 45762306a36Sopenharmony_ci}; 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_ahb_clk_src[] = { 46062306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 46162306a36Sopenharmony_ci F(40000000, P_GPLL8_OUT_MAIN, 12, 0, 0), 46262306a36Sopenharmony_ci F(80000000, P_GPLL8_OUT_MAIN, 6, 0, 0), 46362306a36Sopenharmony_ci { } 46462306a36Sopenharmony_ci}; 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_ahb_clk_src = { 46762306a36Sopenharmony_ci .cmd_rcgr = 0x56088, 46862306a36Sopenharmony_ci .mnd_width = 0, 46962306a36Sopenharmony_ci .hid_width = 5, 47062306a36Sopenharmony_ci .parent_map = gcc_parent_map_9, 47162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_ahb_clk_src, 47262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 47362306a36Sopenharmony_ci .name = "gcc_camss_ahb_clk_src", 47462306a36Sopenharmony_ci .parent_data = gcc_parent_data_9, 47562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_9), 47662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 47762306a36Sopenharmony_ci }, 47862306a36Sopenharmony_ci}; 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_cci_clk_src[] = { 48162306a36Sopenharmony_ci F(37500000, P_GPLL0_OUT_EARLY, 16, 0, 0), 48262306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EARLY, 12, 0, 0), 48362306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0), 48462306a36Sopenharmony_ci { } 48562306a36Sopenharmony_ci}; 48662306a36Sopenharmony_ci 48762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_cci_clk_src = { 48862306a36Sopenharmony_ci .cmd_rcgr = 0x52004, 48962306a36Sopenharmony_ci .mnd_width = 8, 49062306a36Sopenharmony_ci .hid_width = 5, 49162306a36Sopenharmony_ci .parent_map = gcc_parent_map_5, 49262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_cci_clk_src, 49362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 49462306a36Sopenharmony_ci .name = "gcc_camss_cci_clk_src", 49562306a36Sopenharmony_ci .parent_data = gcc_parent_data_5, 49662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_5), 49762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 49862306a36Sopenharmony_ci }, 49962306a36Sopenharmony_ci}; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_cpp_clk_src[] = { 50262306a36Sopenharmony_ci F(120000000, P_GPLL8_OUT_MAIN, 4, 0, 0), 50362306a36Sopenharmony_ci F(240000000, P_GPLL8_OUT_MAIN, 2, 0, 0), 50462306a36Sopenharmony_ci F(320000000, P_GPLL8_OUT_MAIN, 1.5, 0, 0), 50562306a36Sopenharmony_ci F(480000000, P_GPLL8_OUT_MAIN, 1, 0, 0), 50662306a36Sopenharmony_ci F(576000000, P_GPLL9_OUT_MAIN, 1, 0, 0), 50762306a36Sopenharmony_ci { } 50862306a36Sopenharmony_ci}; 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_cpp_clk_src = { 51162306a36Sopenharmony_ci .cmd_rcgr = 0x560c8, 51262306a36Sopenharmony_ci .mnd_width = 0, 51362306a36Sopenharmony_ci .hid_width = 5, 51462306a36Sopenharmony_ci .parent_map = gcc_parent_map_10, 51562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_cpp_clk_src, 51662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 51762306a36Sopenharmony_ci .name = "gcc_camss_cpp_clk_src", 51862306a36Sopenharmony_ci .parent_data = gcc_parent_data_10, 51962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_10), 52062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 52162306a36Sopenharmony_ci }, 52262306a36Sopenharmony_ci}; 52362306a36Sopenharmony_ci 52462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_csi0_clk_src[] = { 52562306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0), 52662306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0), 52762306a36Sopenharmony_ci F(311000000, P_GPLL5_OUT_MAIN, 3, 0, 0), 52862306a36Sopenharmony_ci F(403200000, P_GPLL4_OUT_MAIN, 2, 0, 0), 52962306a36Sopenharmony_ci F(466500000, P_GPLL5_OUT_MAIN, 2, 0, 0), 53062306a36Sopenharmony_ci { } 53162306a36Sopenharmony_ci}; 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csi0_clk_src = { 53462306a36Sopenharmony_ci .cmd_rcgr = 0x55030, 53562306a36Sopenharmony_ci .mnd_width = 0, 53662306a36Sopenharmony_ci .hid_width = 5, 53762306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 53862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_csi0_clk_src, 53962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 54062306a36Sopenharmony_ci .name = "gcc_camss_csi0_clk_src", 54162306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 54262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 54362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 54462306a36Sopenharmony_ci }, 54562306a36Sopenharmony_ci}; 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_csi0phytimer_clk_src[] = { 54862306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0), 54962306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0), 55062306a36Sopenharmony_ci F(268800000, P_GPLL4_OUT_MAIN, 3, 0, 0), 55162306a36Sopenharmony_ci { } 55262306a36Sopenharmony_ci}; 55362306a36Sopenharmony_ci 55462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csi0phytimer_clk_src = { 55562306a36Sopenharmony_ci .cmd_rcgr = 0x53004, 55662306a36Sopenharmony_ci .mnd_width = 0, 55762306a36Sopenharmony_ci .hid_width = 5, 55862306a36Sopenharmony_ci .parent_map = gcc_parent_map_6, 55962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src, 56062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 56162306a36Sopenharmony_ci .name = "gcc_camss_csi0phytimer_clk_src", 56262306a36Sopenharmony_ci .parent_data = gcc_parent_data_6, 56362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_6), 56462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 56562306a36Sopenharmony_ci }, 56662306a36Sopenharmony_ci}; 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csi1_clk_src = { 56962306a36Sopenharmony_ci .cmd_rcgr = 0x5506c, 57062306a36Sopenharmony_ci .mnd_width = 0, 57162306a36Sopenharmony_ci .hid_width = 5, 57262306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 57362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_csi0_clk_src, 57462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 57562306a36Sopenharmony_ci .name = "gcc_camss_csi1_clk_src", 57662306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 57762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 57862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 57962306a36Sopenharmony_ci }, 58062306a36Sopenharmony_ci}; 58162306a36Sopenharmony_ci 58262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csi1phytimer_clk_src = { 58362306a36Sopenharmony_ci .cmd_rcgr = 0x53024, 58462306a36Sopenharmony_ci .mnd_width = 0, 58562306a36Sopenharmony_ci .hid_width = 5, 58662306a36Sopenharmony_ci .parent_map = gcc_parent_map_6, 58762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src, 58862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 58962306a36Sopenharmony_ci .name = "gcc_camss_csi1phytimer_clk_src", 59062306a36Sopenharmony_ci .parent_data = gcc_parent_data_6, 59162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_6), 59262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 59362306a36Sopenharmony_ci }, 59462306a36Sopenharmony_ci}; 59562306a36Sopenharmony_ci 59662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csi2_clk_src = { 59762306a36Sopenharmony_ci .cmd_rcgr = 0x550a4, 59862306a36Sopenharmony_ci .mnd_width = 0, 59962306a36Sopenharmony_ci .hid_width = 5, 60062306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 60162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_csi0_clk_src, 60262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 60362306a36Sopenharmony_ci .name = "gcc_camss_csi2_clk_src", 60462306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 60562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 60662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 60762306a36Sopenharmony_ci }, 60862306a36Sopenharmony_ci}; 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csi2phytimer_clk_src = { 61162306a36Sopenharmony_ci .cmd_rcgr = 0x53044, 61262306a36Sopenharmony_ci .mnd_width = 0, 61362306a36Sopenharmony_ci .hid_width = 5, 61462306a36Sopenharmony_ci .parent_map = gcc_parent_map_6, 61562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src, 61662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 61762306a36Sopenharmony_ci .name = "gcc_camss_csi2phytimer_clk_src", 61862306a36Sopenharmony_ci .parent_data = gcc_parent_data_6, 61962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_6), 62062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 62162306a36Sopenharmony_ci }, 62262306a36Sopenharmony_ci}; 62362306a36Sopenharmony_ci 62462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csi3_clk_src = { 62562306a36Sopenharmony_ci .cmd_rcgr = 0x550e0, 62662306a36Sopenharmony_ci .mnd_width = 0, 62762306a36Sopenharmony_ci .hid_width = 5, 62862306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 62962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_csi0_clk_src, 63062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 63162306a36Sopenharmony_ci .name = "gcc_camss_csi3_clk_src", 63262306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 63362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 63462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 63562306a36Sopenharmony_ci }, 63662306a36Sopenharmony_ci}; 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_csiphy_clk_src[] = { 63962306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0), 64062306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0), 64162306a36Sopenharmony_ci F(268800000, P_GPLL4_OUT_MAIN, 3, 0, 0), 64262306a36Sopenharmony_ci F(320000000, P_GPLL8_OUT_EARLY, 3, 0, 0), 64362306a36Sopenharmony_ci { } 64462306a36Sopenharmony_ci}; 64562306a36Sopenharmony_ci 64662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csiphy_clk_src = { 64762306a36Sopenharmony_ci .cmd_rcgr = 0x55000, 64862306a36Sopenharmony_ci .mnd_width = 0, 64962306a36Sopenharmony_ci .hid_width = 5, 65062306a36Sopenharmony_ci .parent_map = gcc_parent_map_11, 65162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_csiphy_clk_src, 65262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 65362306a36Sopenharmony_ci .name = "gcc_camss_csiphy_clk_src", 65462306a36Sopenharmony_ci .parent_data = gcc_parent_data_11, 65562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_11), 65662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 65762306a36Sopenharmony_ci }, 65862306a36Sopenharmony_ci}; 65962306a36Sopenharmony_ci 66062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_gp0_clk_src[] = { 66162306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EARLY, 12, 0, 0), 66262306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0), 66362306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0), 66462306a36Sopenharmony_ci { } 66562306a36Sopenharmony_ci}; 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_gp0_clk_src = { 66862306a36Sopenharmony_ci .cmd_rcgr = 0x50000, 66962306a36Sopenharmony_ci .mnd_width = 8, 67062306a36Sopenharmony_ci .hid_width = 5, 67162306a36Sopenharmony_ci .parent_map = gcc_parent_map_7, 67262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_gp0_clk_src, 67362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 67462306a36Sopenharmony_ci .name = "gcc_camss_gp0_clk_src", 67562306a36Sopenharmony_ci .parent_data = gcc_parent_data_7, 67662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_7), 67762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 67862306a36Sopenharmony_ci }, 67962306a36Sopenharmony_ci}; 68062306a36Sopenharmony_ci 68162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_gp1_clk_src = { 68262306a36Sopenharmony_ci .cmd_rcgr = 0x5001c, 68362306a36Sopenharmony_ci .mnd_width = 8, 68462306a36Sopenharmony_ci .hid_width = 5, 68562306a36Sopenharmony_ci .parent_map = gcc_parent_map_7, 68662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_gp0_clk_src, 68762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 68862306a36Sopenharmony_ci .name = "gcc_camss_gp1_clk_src", 68962306a36Sopenharmony_ci .parent_data = gcc_parent_data_7, 69062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_7), 69162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 69262306a36Sopenharmony_ci }, 69362306a36Sopenharmony_ci}; 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_jpeg_clk_src[] = { 69662306a36Sopenharmony_ci F(66666667, P_GPLL0_OUT_EARLY, 9, 0, 0), 69762306a36Sopenharmony_ci F(133333333, P_GPLL0_OUT_EARLY, 4.5, 0, 0), 69862306a36Sopenharmony_ci F(219428571, P_GPLL6_OUT_EARLY, 3.5, 0, 0), 69962306a36Sopenharmony_ci F(320000000, P_GPLL8_OUT_EARLY, 3, 0, 0), 70062306a36Sopenharmony_ci F(480000000, P_GPLL8_OUT_EARLY, 2, 0, 0), 70162306a36Sopenharmony_ci { } 70262306a36Sopenharmony_ci}; 70362306a36Sopenharmony_ci 70462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_jpeg_clk_src = { 70562306a36Sopenharmony_ci .cmd_rcgr = 0x52028, 70662306a36Sopenharmony_ci .mnd_width = 0, 70762306a36Sopenharmony_ci .hid_width = 5, 70862306a36Sopenharmony_ci .parent_map = gcc_parent_map_12, 70962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_jpeg_clk_src, 71062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 71162306a36Sopenharmony_ci .name = "gcc_camss_jpeg_clk_src", 71262306a36Sopenharmony_ci .parent_data = gcc_parent_data_12, 71362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_12), 71462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 71562306a36Sopenharmony_ci }, 71662306a36Sopenharmony_ci}; 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_mclk0_clk_src[] = { 71962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 72062306a36Sopenharmony_ci F(24000000, P_GPLL9_OUT_MAIN, 1, 1, 24), 72162306a36Sopenharmony_ci F(64000000, P_GPLL9_OUT_MAIN, 1, 1, 9), 72262306a36Sopenharmony_ci { } 72362306a36Sopenharmony_ci}; 72462306a36Sopenharmony_ci 72562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_mclk0_clk_src = { 72662306a36Sopenharmony_ci .cmd_rcgr = 0x51000, 72762306a36Sopenharmony_ci .mnd_width = 8, 72862306a36Sopenharmony_ci .hid_width = 5, 72962306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 73062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_mclk0_clk_src, 73162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 73262306a36Sopenharmony_ci .name = "gcc_camss_mclk0_clk_src", 73362306a36Sopenharmony_ci .parent_data = gcc_parent_data_4, 73462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_4), 73562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 73662306a36Sopenharmony_ci }, 73762306a36Sopenharmony_ci}; 73862306a36Sopenharmony_ci 73962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_mclk1_clk_src = { 74062306a36Sopenharmony_ci .cmd_rcgr = 0x5101c, 74162306a36Sopenharmony_ci .mnd_width = 8, 74262306a36Sopenharmony_ci .hid_width = 5, 74362306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 74462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_mclk0_clk_src, 74562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 74662306a36Sopenharmony_ci .name = "gcc_camss_mclk1_clk_src", 74762306a36Sopenharmony_ci .parent_data = gcc_parent_data_4, 74862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_4), 74962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 75062306a36Sopenharmony_ci }, 75162306a36Sopenharmony_ci}; 75262306a36Sopenharmony_ci 75362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_mclk2_clk_src = { 75462306a36Sopenharmony_ci .cmd_rcgr = 0x51038, 75562306a36Sopenharmony_ci .mnd_width = 8, 75662306a36Sopenharmony_ci .hid_width = 5, 75762306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 75862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_mclk0_clk_src, 75962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 76062306a36Sopenharmony_ci .name = "gcc_camss_mclk2_clk_src", 76162306a36Sopenharmony_ci .parent_data = gcc_parent_data_4, 76262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_4), 76362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 76462306a36Sopenharmony_ci }, 76562306a36Sopenharmony_ci}; 76662306a36Sopenharmony_ci 76762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_mclk3_clk_src = { 76862306a36Sopenharmony_ci .cmd_rcgr = 0x51054, 76962306a36Sopenharmony_ci .mnd_width = 8, 77062306a36Sopenharmony_ci .hid_width = 5, 77162306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 77262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_mclk0_clk_src, 77362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 77462306a36Sopenharmony_ci .name = "gcc_camss_mclk3_clk_src", 77562306a36Sopenharmony_ci .parent_data = gcc_parent_data_4, 77662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_4), 77762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 77862306a36Sopenharmony_ci }, 77962306a36Sopenharmony_ci}; 78062306a36Sopenharmony_ci 78162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_vfe0_clk_src[] = { 78262306a36Sopenharmony_ci F(120000000, P_GPLL8_OUT_MAIN, 4, 0, 0), 78362306a36Sopenharmony_ci F(256000000, P_GPLL6_OUT_EARLY, 3, 0, 0), 78462306a36Sopenharmony_ci F(403200000, P_GPLL4_OUT_MAIN, 2, 0, 0), 78562306a36Sopenharmony_ci F(480000000, P_GPLL8_OUT_MAIN, 1, 0, 0), 78662306a36Sopenharmony_ci F(533000000, P_GPLL3_OUT_EARLY, 2, 0, 0), 78762306a36Sopenharmony_ci F(576000000, P_GPLL9_OUT_MAIN, 1, 0, 0), 78862306a36Sopenharmony_ci { } 78962306a36Sopenharmony_ci}; 79062306a36Sopenharmony_ci 79162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_vfe0_clk_src = { 79262306a36Sopenharmony_ci .cmd_rcgr = 0x54010, 79362306a36Sopenharmony_ci .mnd_width = 0, 79462306a36Sopenharmony_ci .hid_width = 5, 79562306a36Sopenharmony_ci .parent_map = gcc_parent_map_8, 79662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_vfe0_clk_src, 79762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 79862306a36Sopenharmony_ci .name = "gcc_camss_vfe0_clk_src", 79962306a36Sopenharmony_ci .parent_data = gcc_parent_data_8, 80062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_8), 80162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 80262306a36Sopenharmony_ci }, 80362306a36Sopenharmony_ci}; 80462306a36Sopenharmony_ci 80562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_vfe1_clk_src = { 80662306a36Sopenharmony_ci .cmd_rcgr = 0x54048, 80762306a36Sopenharmony_ci .mnd_width = 0, 80862306a36Sopenharmony_ci .hid_width = 5, 80962306a36Sopenharmony_ci .parent_map = gcc_parent_map_8, 81062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_vfe0_clk_src, 81162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 81262306a36Sopenharmony_ci .name = "gcc_camss_vfe1_clk_src", 81362306a36Sopenharmony_ci .parent_data = gcc_parent_data_8, 81462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_8), 81562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 81662306a36Sopenharmony_ci }, 81762306a36Sopenharmony_ci}; 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = { 82062306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0), 82162306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0), 82262306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0), 82362306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0), 82462306a36Sopenharmony_ci { } 82562306a36Sopenharmony_ci}; 82662306a36Sopenharmony_ci 82762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = { 82862306a36Sopenharmony_ci .cmd_rcgr = 0x4d004, 82962306a36Sopenharmony_ci .mnd_width = 8, 83062306a36Sopenharmony_ci .hid_width = 5, 83162306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 83262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 83362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 83462306a36Sopenharmony_ci .name = "gcc_gp1_clk_src", 83562306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 83662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 83762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 83862306a36Sopenharmony_ci }, 83962306a36Sopenharmony_ci}; 84062306a36Sopenharmony_ci 84162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = { 84262306a36Sopenharmony_ci .cmd_rcgr = 0x4e004, 84362306a36Sopenharmony_ci .mnd_width = 8, 84462306a36Sopenharmony_ci .hid_width = 5, 84562306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 84662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 84762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 84862306a36Sopenharmony_ci .name = "gcc_gp2_clk_src", 84962306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 85062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 85162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 85262306a36Sopenharmony_ci }, 85362306a36Sopenharmony_ci}; 85462306a36Sopenharmony_ci 85562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = { 85662306a36Sopenharmony_ci .cmd_rcgr = 0x4f004, 85762306a36Sopenharmony_ci .mnd_width = 8, 85862306a36Sopenharmony_ci .hid_width = 5, 85962306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 86062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 86162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 86262306a36Sopenharmony_ci .name = "gcc_gp3_clk_src", 86362306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 86462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 86562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 86662306a36Sopenharmony_ci }, 86762306a36Sopenharmony_ci}; 86862306a36Sopenharmony_ci 86962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = { 87062306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 87162306a36Sopenharmony_ci F(60000000, P_GPLL0_OUT_EARLY, 10, 0, 0), 87262306a36Sopenharmony_ci { } 87362306a36Sopenharmony_ci}; 87462306a36Sopenharmony_ci 87562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = { 87662306a36Sopenharmony_ci .cmd_rcgr = 0x20010, 87762306a36Sopenharmony_ci .mnd_width = 0, 87862306a36Sopenharmony_ci .hid_width = 5, 87962306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 88062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pdm2_clk_src, 88162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 88262306a36Sopenharmony_ci .name = "gcc_pdm2_clk_src", 88362306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 88462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 88562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 88662306a36Sopenharmony_ci }, 88762306a36Sopenharmony_ci}; 88862306a36Sopenharmony_ci 88962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = { 89062306a36Sopenharmony_ci F(7372800, P_GPLL0_OUT_AUX2, 1, 384, 15625), 89162306a36Sopenharmony_ci F(14745600, P_GPLL0_OUT_AUX2, 1, 768, 15625), 89262306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 89362306a36Sopenharmony_ci F(29491200, P_GPLL0_OUT_AUX2, 1, 1536, 15625), 89462306a36Sopenharmony_ci F(32000000, P_GPLL0_OUT_AUX2, 1, 8, 75), 89562306a36Sopenharmony_ci F(48000000, P_GPLL0_OUT_AUX2, 1, 4, 25), 89662306a36Sopenharmony_ci F(64000000, P_GPLL0_OUT_AUX2, 1, 16, 75), 89762306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0), 89862306a36Sopenharmony_ci F(80000000, P_GPLL0_OUT_AUX2, 1, 4, 15), 89962306a36Sopenharmony_ci F(96000000, P_GPLL0_OUT_AUX2, 1, 8, 25), 90062306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0), 90162306a36Sopenharmony_ci F(102400000, P_GPLL0_OUT_AUX2, 1, 128, 375), 90262306a36Sopenharmony_ci F(112000000, P_GPLL0_OUT_AUX2, 1, 28, 75), 90362306a36Sopenharmony_ci F(117964800, P_GPLL0_OUT_AUX2, 1, 6144, 15625), 90462306a36Sopenharmony_ci F(120000000, P_GPLL0_OUT_AUX2, 2.5, 0, 0), 90562306a36Sopenharmony_ci F(128000000, P_GPLL6_OUT_MAIN, 3, 0, 0), 90662306a36Sopenharmony_ci { } 90762306a36Sopenharmony_ci}; 90862306a36Sopenharmony_ci 90962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = { 91062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s0_clk_src", 91162306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 91262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 91362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 91462306a36Sopenharmony_ci}; 91562306a36Sopenharmony_ci 91662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = { 91762306a36Sopenharmony_ci .cmd_rcgr = 0x1f148, 91862306a36Sopenharmony_ci .mnd_width = 16, 91962306a36Sopenharmony_ci .hid_width = 5, 92062306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 92162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 92262306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init, 92362306a36Sopenharmony_ci}; 92462306a36Sopenharmony_ci 92562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = { 92662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s1_clk_src", 92762306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 92862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 92962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 93062306a36Sopenharmony_ci}; 93162306a36Sopenharmony_ci 93262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = { 93362306a36Sopenharmony_ci .cmd_rcgr = 0x1f278, 93462306a36Sopenharmony_ci .mnd_width = 16, 93562306a36Sopenharmony_ci .hid_width = 5, 93662306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 93762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 93862306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init, 93962306a36Sopenharmony_ci}; 94062306a36Sopenharmony_ci 94162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = { 94262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s2_clk_src", 94362306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 94462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 94562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 94662306a36Sopenharmony_ci}; 94762306a36Sopenharmony_ci 94862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = { 94962306a36Sopenharmony_ci .cmd_rcgr = 0x1f3a8, 95062306a36Sopenharmony_ci .mnd_width = 16, 95162306a36Sopenharmony_ci .hid_width = 5, 95262306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 95362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 95462306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init, 95562306a36Sopenharmony_ci}; 95662306a36Sopenharmony_ci 95762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = { 95862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s3_clk_src", 95962306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 96062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 96162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 96262306a36Sopenharmony_ci}; 96362306a36Sopenharmony_ci 96462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = { 96562306a36Sopenharmony_ci .cmd_rcgr = 0x1f4d8, 96662306a36Sopenharmony_ci .mnd_width = 16, 96762306a36Sopenharmony_ci .hid_width = 5, 96862306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 96962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 97062306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init, 97162306a36Sopenharmony_ci}; 97262306a36Sopenharmony_ci 97362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = { 97462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s4_clk_src", 97562306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 97662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 97762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 97862306a36Sopenharmony_ci}; 97962306a36Sopenharmony_ci 98062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = { 98162306a36Sopenharmony_ci .cmd_rcgr = 0x1f608, 98262306a36Sopenharmony_ci .mnd_width = 16, 98362306a36Sopenharmony_ci .hid_width = 5, 98462306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 98562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 98662306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init, 98762306a36Sopenharmony_ci}; 98862306a36Sopenharmony_ci 98962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = { 99062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s5_clk_src", 99162306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 99262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 99362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 99462306a36Sopenharmony_ci}; 99562306a36Sopenharmony_ci 99662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = { 99762306a36Sopenharmony_ci .cmd_rcgr = 0x1f738, 99862306a36Sopenharmony_ci .mnd_width = 16, 99962306a36Sopenharmony_ci .hid_width = 5, 100062306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 100162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 100262306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init, 100362306a36Sopenharmony_ci}; 100462306a36Sopenharmony_ci 100562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = { 100662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s0_clk_src", 100762306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 100862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 100962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 101062306a36Sopenharmony_ci}; 101162306a36Sopenharmony_ci 101262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = { 101362306a36Sopenharmony_ci .cmd_rcgr = 0x39148, 101462306a36Sopenharmony_ci .mnd_width = 16, 101562306a36Sopenharmony_ci .hid_width = 5, 101662306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 101762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 101862306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init, 101962306a36Sopenharmony_ci}; 102062306a36Sopenharmony_ci 102162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = { 102262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s1_clk_src", 102362306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 102462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 102562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 102662306a36Sopenharmony_ci}; 102762306a36Sopenharmony_ci 102862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = { 102962306a36Sopenharmony_ci .cmd_rcgr = 0x39278, 103062306a36Sopenharmony_ci .mnd_width = 16, 103162306a36Sopenharmony_ci .hid_width = 5, 103262306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 103362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 103462306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init, 103562306a36Sopenharmony_ci}; 103662306a36Sopenharmony_ci 103762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = { 103862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s2_clk_src", 103962306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 104062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 104162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 104262306a36Sopenharmony_ci}; 104362306a36Sopenharmony_ci 104462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = { 104562306a36Sopenharmony_ci .cmd_rcgr = 0x393a8, 104662306a36Sopenharmony_ci .mnd_width = 16, 104762306a36Sopenharmony_ci .hid_width = 5, 104862306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 104962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 105062306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init, 105162306a36Sopenharmony_ci}; 105262306a36Sopenharmony_ci 105362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = { 105462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s3_clk_src", 105562306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 105662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 105762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 105862306a36Sopenharmony_ci}; 105962306a36Sopenharmony_ci 106062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = { 106162306a36Sopenharmony_ci .cmd_rcgr = 0x394d8, 106262306a36Sopenharmony_ci .mnd_width = 16, 106362306a36Sopenharmony_ci .hid_width = 5, 106462306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 106562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 106662306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init, 106762306a36Sopenharmony_ci}; 106862306a36Sopenharmony_ci 106962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = { 107062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s4_clk_src", 107162306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 107262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 107362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 107462306a36Sopenharmony_ci}; 107562306a36Sopenharmony_ci 107662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = { 107762306a36Sopenharmony_ci .cmd_rcgr = 0x39608, 107862306a36Sopenharmony_ci .mnd_width = 16, 107962306a36Sopenharmony_ci .hid_width = 5, 108062306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 108162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 108262306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init, 108362306a36Sopenharmony_ci}; 108462306a36Sopenharmony_ci 108562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = { 108662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s5_clk_src", 108762306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 108862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 108962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 109062306a36Sopenharmony_ci}; 109162306a36Sopenharmony_ci 109262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = { 109362306a36Sopenharmony_ci .cmd_rcgr = 0x39738, 109462306a36Sopenharmony_ci .mnd_width = 16, 109562306a36Sopenharmony_ci .hid_width = 5, 109662306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 109762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 109862306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init, 109962306a36Sopenharmony_ci}; 110062306a36Sopenharmony_ci 110162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = { 110262306a36Sopenharmony_ci F(144000, P_BI_TCXO, 16, 3, 25), 110362306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 110462306a36Sopenharmony_ci F(20000000, P_GPLL0_OUT_AUX2, 5, 1, 3), 110562306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_AUX2, 6, 1, 2), 110662306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0), 110762306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0), 110862306a36Sopenharmony_ci F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0), 110962306a36Sopenharmony_ci F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0), 111062306a36Sopenharmony_ci { } 111162306a36Sopenharmony_ci}; 111262306a36Sopenharmony_ci 111362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_apps_clk_src = { 111462306a36Sopenharmony_ci .cmd_rcgr = 0x38028, 111562306a36Sopenharmony_ci .mnd_width = 8, 111662306a36Sopenharmony_ci .hid_width = 5, 111762306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 111862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src, 111962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 112062306a36Sopenharmony_ci .name = "gcc_sdcc1_apps_clk_src", 112162306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 112262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 112362306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 112462306a36Sopenharmony_ci }, 112562306a36Sopenharmony_ci}; 112662306a36Sopenharmony_ci 112762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = { 112862306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0), 112962306a36Sopenharmony_ci F(150000000, P_GPLL0_OUT_EARLY, 4, 0, 0), 113062306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0), 113162306a36Sopenharmony_ci F(300000000, P_GPLL0_OUT_EARLY, 2, 0, 0), 113262306a36Sopenharmony_ci { } 113362306a36Sopenharmony_ci}; 113462306a36Sopenharmony_ci 113562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = { 113662306a36Sopenharmony_ci .cmd_rcgr = 0x38010, 113762306a36Sopenharmony_ci .mnd_width = 0, 113862306a36Sopenharmony_ci .hid_width = 5, 113962306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 114062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src, 114162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 114262306a36Sopenharmony_ci .name = "gcc_sdcc1_ice_core_clk_src", 114362306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 114462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 114562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 114662306a36Sopenharmony_ci }, 114762306a36Sopenharmony_ci}; 114862306a36Sopenharmony_ci 114962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = { 115062306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 115162306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 115262306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0), 115362306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0), 115462306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0), 115562306a36Sopenharmony_ci { } 115662306a36Sopenharmony_ci}; 115762306a36Sopenharmony_ci 115862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc2_apps_clk_src = { 115962306a36Sopenharmony_ci .cmd_rcgr = 0x1e00c, 116062306a36Sopenharmony_ci .mnd_width = 8, 116162306a36Sopenharmony_ci .hid_width = 5, 116262306a36Sopenharmony_ci .parent_map = gcc_parent_map_13, 116362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src, 116462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 116562306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk_src", 116662306a36Sopenharmony_ci .parent_data = gcc_parent_data_13, 116762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_13), 116862306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 116962306a36Sopenharmony_ci }, 117062306a36Sopenharmony_ci}; 117162306a36Sopenharmony_ci 117262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = { 117362306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0), 117462306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0), 117562306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EARLY, 6, 0, 0), 117662306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0), 117762306a36Sopenharmony_ci F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0), 117862306a36Sopenharmony_ci { } 117962306a36Sopenharmony_ci}; 118062306a36Sopenharmony_ci 118162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_axi_clk_src = { 118262306a36Sopenharmony_ci .cmd_rcgr = 0x45020, 118362306a36Sopenharmony_ci .mnd_width = 8, 118462306a36Sopenharmony_ci .hid_width = 5, 118562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 118662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src, 118762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 118862306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_clk_src", 118962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 119062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 119162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 119262306a36Sopenharmony_ci }, 119362306a36Sopenharmony_ci}; 119462306a36Sopenharmony_ci 119562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = { 119662306a36Sopenharmony_ci F(37500000, P_GPLL0_OUT_AUX2, 8, 0, 0), 119762306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0), 119862306a36Sopenharmony_ci F(150000000, P_GPLL0_OUT_EARLY, 4, 0, 0), 119962306a36Sopenharmony_ci F(300000000, P_GPLL0_OUT_EARLY, 2, 0, 0), 120062306a36Sopenharmony_ci { } 120162306a36Sopenharmony_ci}; 120262306a36Sopenharmony_ci 120362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = { 120462306a36Sopenharmony_ci .cmd_rcgr = 0x45048, 120562306a36Sopenharmony_ci .mnd_width = 0, 120662306a36Sopenharmony_ci .hid_width = 5, 120762306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 120862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src, 120962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 121062306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_clk_src", 121162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 121262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 121362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 121462306a36Sopenharmony_ci }, 121562306a36Sopenharmony_ci}; 121662306a36Sopenharmony_ci 121762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = { 121862306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 121962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 122062306a36Sopenharmony_ci { } 122162306a36Sopenharmony_ci}; 122262306a36Sopenharmony_ci 122362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = { 122462306a36Sopenharmony_ci .cmd_rcgr = 0x4507c, 122562306a36Sopenharmony_ci .mnd_width = 0, 122662306a36Sopenharmony_ci .hid_width = 5, 122762306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 122862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src, 122962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 123062306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_clk_src", 123162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 123262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 123362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 123462306a36Sopenharmony_ci }, 123562306a36Sopenharmony_ci}; 123662306a36Sopenharmony_ci 123762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = { 123862306a36Sopenharmony_ci F(37500000, P_GPLL0_OUT_AUX2, 8, 0, 0), 123962306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_EARLY, 8, 0, 0), 124062306a36Sopenharmony_ci F(150000000, P_GPLL0_OUT_EARLY, 4, 0, 0), 124162306a36Sopenharmony_ci { } 124262306a36Sopenharmony_ci}; 124362306a36Sopenharmony_ci 124462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = { 124562306a36Sopenharmony_ci .cmd_rcgr = 0x45060, 124662306a36Sopenharmony_ci .mnd_width = 0, 124762306a36Sopenharmony_ci .hid_width = 5, 124862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 124962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src, 125062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 125162306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_clk_src", 125262306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 125362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 125462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 125562306a36Sopenharmony_ci }, 125662306a36Sopenharmony_ci}; 125762306a36Sopenharmony_ci 125862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = { 125962306a36Sopenharmony_ci F(66666667, P_GPLL0_OUT_AUX2, 4.5, 0, 0), 126062306a36Sopenharmony_ci F(133333333, P_GPLL0_OUT_EARLY, 4.5, 0, 0), 126162306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0), 126262306a36Sopenharmony_ci F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0), 126362306a36Sopenharmony_ci { } 126462306a36Sopenharmony_ci}; 126562306a36Sopenharmony_ci 126662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_master_clk_src = { 126762306a36Sopenharmony_ci .cmd_rcgr = 0x1a01c, 126862306a36Sopenharmony_ci .mnd_width = 8, 126962306a36Sopenharmony_ci .hid_width = 5, 127062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 127162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src, 127262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 127362306a36Sopenharmony_ci .name = "gcc_usb30_prim_master_clk_src", 127462306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 127562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 127662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 127762306a36Sopenharmony_ci }, 127862306a36Sopenharmony_ci}; 127962306a36Sopenharmony_ci 128062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = { 128162306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 128262306a36Sopenharmony_ci F(20000000, P_GPLL0_OUT_AUX2, 15, 0, 0), 128362306a36Sopenharmony_ci F(40000000, P_GPLL0_OUT_AUX2, 7.5, 0, 0), 128462306a36Sopenharmony_ci F(60000000, P_GPLL0_OUT_EARLY, 10, 0, 0), 128562306a36Sopenharmony_ci { } 128662306a36Sopenharmony_ci}; 128762306a36Sopenharmony_ci 128862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = { 128962306a36Sopenharmony_ci .cmd_rcgr = 0x1a034, 129062306a36Sopenharmony_ci .mnd_width = 0, 129162306a36Sopenharmony_ci .hid_width = 5, 129262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 129362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src, 129462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 129562306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_clk_src", 129662306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 129762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 129862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 129962306a36Sopenharmony_ci }, 130062306a36Sopenharmony_ci}; 130162306a36Sopenharmony_ci 130262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb3_prim_phy_aux_clk_src[] = { 130362306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 130462306a36Sopenharmony_ci { } 130562306a36Sopenharmony_ci}; 130662306a36Sopenharmony_ci 130762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = { 130862306a36Sopenharmony_ci .cmd_rcgr = 0x1a060, 130962306a36Sopenharmony_ci .mnd_width = 0, 131062306a36Sopenharmony_ci .hid_width = 5, 131162306a36Sopenharmony_ci .parent_map = gcc_parent_map_14, 131262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb3_prim_phy_aux_clk_src, 131362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 131462306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_aux_clk_src", 131562306a36Sopenharmony_ci .parent_data = gcc_parent_data_14, 131662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_14), 131762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 131862306a36Sopenharmony_ci }, 131962306a36Sopenharmony_ci}; 132062306a36Sopenharmony_ci 132162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_vs_ctrl_clk_src = { 132262306a36Sopenharmony_ci .cmd_rcgr = 0x42030, 132362306a36Sopenharmony_ci .mnd_width = 0, 132462306a36Sopenharmony_ci .hid_width = 5, 132562306a36Sopenharmony_ci .parent_map = gcc_parent_map_5, 132662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb3_prim_phy_aux_clk_src, 132762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 132862306a36Sopenharmony_ci .name = "gcc_vs_ctrl_clk_src", 132962306a36Sopenharmony_ci .parent_data = gcc_parent_data_5, 133062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_5), 133162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 133262306a36Sopenharmony_ci }, 133362306a36Sopenharmony_ci}; 133462306a36Sopenharmony_ci 133562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_vsensor_clk_src[] = { 133662306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 133762306a36Sopenharmony_ci F(400000000, P_GPLL0_OUT_EARLY, 1.5, 0, 0), 133862306a36Sopenharmony_ci F(600000000, P_GPLL0_OUT_EARLY, 1, 0, 0), 133962306a36Sopenharmony_ci { } 134062306a36Sopenharmony_ci}; 134162306a36Sopenharmony_ci 134262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_vsensor_clk_src = { 134362306a36Sopenharmony_ci .cmd_rcgr = 0x42018, 134462306a36Sopenharmony_ci .mnd_width = 0, 134562306a36Sopenharmony_ci .hid_width = 5, 134662306a36Sopenharmony_ci .parent_map = gcc_parent_map_5, 134762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_vsensor_clk_src, 134862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 134962306a36Sopenharmony_ci .name = "gcc_vsensor_clk_src", 135062306a36Sopenharmony_ci .parent_data = gcc_parent_data_5, 135162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_5), 135262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 135362306a36Sopenharmony_ci }, 135462306a36Sopenharmony_ci}; 135562306a36Sopenharmony_ci 135662306a36Sopenharmony_cistatic struct clk_branch gcc_ahb2phy_csi_clk = { 135762306a36Sopenharmony_ci .halt_reg = 0x1d004, 135862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 135962306a36Sopenharmony_ci .hwcg_reg = 0x1d004, 136062306a36Sopenharmony_ci .hwcg_bit = 1, 136162306a36Sopenharmony_ci .clkr = { 136262306a36Sopenharmony_ci .enable_reg = 0x1d004, 136362306a36Sopenharmony_ci .enable_mask = BIT(0), 136462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 136562306a36Sopenharmony_ci .name = "gcc_ahb2phy_csi_clk", 136662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 136762306a36Sopenharmony_ci }, 136862306a36Sopenharmony_ci }, 136962306a36Sopenharmony_ci}; 137062306a36Sopenharmony_ci 137162306a36Sopenharmony_cistatic struct clk_branch gcc_ahb2phy_usb_clk = { 137262306a36Sopenharmony_ci .halt_reg = 0x1d008, 137362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 137462306a36Sopenharmony_ci .hwcg_reg = 0x1d008, 137562306a36Sopenharmony_ci .hwcg_bit = 1, 137662306a36Sopenharmony_ci .clkr = { 137762306a36Sopenharmony_ci .enable_reg = 0x1d008, 137862306a36Sopenharmony_ci .enable_mask = BIT(0), 137962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 138062306a36Sopenharmony_ci .name = "gcc_ahb2phy_usb_clk", 138162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 138262306a36Sopenharmony_ci }, 138362306a36Sopenharmony_ci }, 138462306a36Sopenharmony_ci}; 138562306a36Sopenharmony_ci 138662306a36Sopenharmony_cistatic struct clk_branch gcc_apc_vs_clk = { 138762306a36Sopenharmony_ci .halt_reg = 0x4204c, 138862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 138962306a36Sopenharmony_ci .clkr = { 139062306a36Sopenharmony_ci .enable_reg = 0x4204c, 139162306a36Sopenharmony_ci .enable_mask = BIT(0), 139262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 139362306a36Sopenharmony_ci .name = "gcc_apc_vs_clk", 139462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 139562306a36Sopenharmony_ci &gcc_vsensor_clk_src.clkr.hw, 139662306a36Sopenharmony_ci }, 139762306a36Sopenharmony_ci .num_parents = 1, 139862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 139962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 140062306a36Sopenharmony_ci }, 140162306a36Sopenharmony_ci }, 140262306a36Sopenharmony_ci}; 140362306a36Sopenharmony_ci 140462306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_gpu_axi_clk = { 140562306a36Sopenharmony_ci .halt_reg = 0x71154, 140662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 140762306a36Sopenharmony_ci .clkr = { 140862306a36Sopenharmony_ci .enable_reg = 0x71154, 140962306a36Sopenharmony_ci .enable_mask = BIT(0), 141062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 141162306a36Sopenharmony_ci .name = "gcc_bimc_gpu_axi_clk", 141262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 141362306a36Sopenharmony_ci }, 141462306a36Sopenharmony_ci }, 141562306a36Sopenharmony_ci}; 141662306a36Sopenharmony_ci 141762306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = { 141862306a36Sopenharmony_ci .halt_reg = 0x23004, 141962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 142062306a36Sopenharmony_ci .hwcg_reg = 0x23004, 142162306a36Sopenharmony_ci .hwcg_bit = 1, 142262306a36Sopenharmony_ci .clkr = { 142362306a36Sopenharmony_ci .enable_reg = 0x79004, 142462306a36Sopenharmony_ci .enable_mask = BIT(10), 142562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 142662306a36Sopenharmony_ci .name = "gcc_boot_rom_ahb_clk", 142762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 142862306a36Sopenharmony_ci }, 142962306a36Sopenharmony_ci }, 143062306a36Sopenharmony_ci}; 143162306a36Sopenharmony_ci 143262306a36Sopenharmony_cistatic struct clk_branch gcc_camera_ahb_clk = { 143362306a36Sopenharmony_ci .halt_reg = 0x17008, 143462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 143562306a36Sopenharmony_ci .hwcg_reg = 0x17008, 143662306a36Sopenharmony_ci .hwcg_bit = 1, 143762306a36Sopenharmony_ci .clkr = { 143862306a36Sopenharmony_ci .enable_reg = 0x17008, 143962306a36Sopenharmony_ci .enable_mask = BIT(0), 144062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 144162306a36Sopenharmony_ci .name = "gcc_camera_ahb_clk", 144262306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 144362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 144462306a36Sopenharmony_ci }, 144562306a36Sopenharmony_ci }, 144662306a36Sopenharmony_ci}; 144762306a36Sopenharmony_ci 144862306a36Sopenharmony_cistatic struct clk_branch gcc_camera_xo_clk = { 144962306a36Sopenharmony_ci .halt_reg = 0x17028, 145062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 145162306a36Sopenharmony_ci .clkr = { 145262306a36Sopenharmony_ci .enable_reg = 0x17028, 145362306a36Sopenharmony_ci .enable_mask = BIT(0), 145462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 145562306a36Sopenharmony_ci .name = "gcc_camera_xo_clk", 145662306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 145762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 145862306a36Sopenharmony_ci }, 145962306a36Sopenharmony_ci }, 146062306a36Sopenharmony_ci}; 146162306a36Sopenharmony_ci 146262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cci_ahb_clk = { 146362306a36Sopenharmony_ci .halt_reg = 0x52020, 146462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 146562306a36Sopenharmony_ci .clkr = { 146662306a36Sopenharmony_ci .enable_reg = 0x52020, 146762306a36Sopenharmony_ci .enable_mask = BIT(0), 146862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 146962306a36Sopenharmony_ci .name = "gcc_camss_cci_ahb_clk", 147062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 147162306a36Sopenharmony_ci &gcc_camss_ahb_clk_src.clkr.hw, 147262306a36Sopenharmony_ci }, 147362306a36Sopenharmony_ci .num_parents = 1, 147462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 147562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 147662306a36Sopenharmony_ci }, 147762306a36Sopenharmony_ci }, 147862306a36Sopenharmony_ci}; 147962306a36Sopenharmony_ci 148062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cci_clk = { 148162306a36Sopenharmony_ci .halt_reg = 0x5201c, 148262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 148362306a36Sopenharmony_ci .clkr = { 148462306a36Sopenharmony_ci .enable_reg = 0x5201c, 148562306a36Sopenharmony_ci .enable_mask = BIT(0), 148662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 148762306a36Sopenharmony_ci .name = "gcc_camss_cci_clk", 148862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 148962306a36Sopenharmony_ci &gcc_camss_cci_clk_src.clkr.hw, 149062306a36Sopenharmony_ci }, 149162306a36Sopenharmony_ci .num_parents = 1, 149262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 149362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 149462306a36Sopenharmony_ci }, 149562306a36Sopenharmony_ci }, 149662306a36Sopenharmony_ci}; 149762306a36Sopenharmony_ci 149862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cphy_csid0_clk = { 149962306a36Sopenharmony_ci .halt_reg = 0x5504c, 150062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 150162306a36Sopenharmony_ci .clkr = { 150262306a36Sopenharmony_ci .enable_reg = 0x5504c, 150362306a36Sopenharmony_ci .enable_mask = BIT(0), 150462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 150562306a36Sopenharmony_ci .name = "gcc_camss_cphy_csid0_clk", 150662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 150762306a36Sopenharmony_ci &gcc_camss_csiphy_clk_src.clkr.hw, 150862306a36Sopenharmony_ci }, 150962306a36Sopenharmony_ci .num_parents = 1, 151062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 151162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 151262306a36Sopenharmony_ci }, 151362306a36Sopenharmony_ci }, 151462306a36Sopenharmony_ci}; 151562306a36Sopenharmony_ci 151662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cphy_csid1_clk = { 151762306a36Sopenharmony_ci .halt_reg = 0x55088, 151862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 151962306a36Sopenharmony_ci .clkr = { 152062306a36Sopenharmony_ci .enable_reg = 0x55088, 152162306a36Sopenharmony_ci .enable_mask = BIT(0), 152262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 152362306a36Sopenharmony_ci .name = "gcc_camss_cphy_csid1_clk", 152462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 152562306a36Sopenharmony_ci &gcc_camss_csiphy_clk_src.clkr.hw, 152662306a36Sopenharmony_ci }, 152762306a36Sopenharmony_ci .num_parents = 1, 152862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 152962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 153062306a36Sopenharmony_ci }, 153162306a36Sopenharmony_ci }, 153262306a36Sopenharmony_ci}; 153362306a36Sopenharmony_ci 153462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cphy_csid2_clk = { 153562306a36Sopenharmony_ci .halt_reg = 0x550c0, 153662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 153762306a36Sopenharmony_ci .clkr = { 153862306a36Sopenharmony_ci .enable_reg = 0x550c0, 153962306a36Sopenharmony_ci .enable_mask = BIT(0), 154062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 154162306a36Sopenharmony_ci .name = "gcc_camss_cphy_csid2_clk", 154262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 154362306a36Sopenharmony_ci &gcc_camss_csiphy_clk_src.clkr.hw, 154462306a36Sopenharmony_ci }, 154562306a36Sopenharmony_ci .num_parents = 1, 154662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 154762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 154862306a36Sopenharmony_ci }, 154962306a36Sopenharmony_ci }, 155062306a36Sopenharmony_ci}; 155162306a36Sopenharmony_ci 155262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cphy_csid3_clk = { 155362306a36Sopenharmony_ci .halt_reg = 0x550fc, 155462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 155562306a36Sopenharmony_ci .clkr = { 155662306a36Sopenharmony_ci .enable_reg = 0x550fc, 155762306a36Sopenharmony_ci .enable_mask = BIT(0), 155862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 155962306a36Sopenharmony_ci .name = "gcc_camss_cphy_csid3_clk", 156062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 156162306a36Sopenharmony_ci &gcc_camss_csiphy_clk_src.clkr.hw, 156262306a36Sopenharmony_ci }, 156362306a36Sopenharmony_ci .num_parents = 1, 156462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 156562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 156662306a36Sopenharmony_ci }, 156762306a36Sopenharmony_ci }, 156862306a36Sopenharmony_ci}; 156962306a36Sopenharmony_ci 157062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_ahb_clk = { 157162306a36Sopenharmony_ci .halt_reg = 0x560e8, 157262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 157362306a36Sopenharmony_ci .clkr = { 157462306a36Sopenharmony_ci .enable_reg = 0x560e8, 157562306a36Sopenharmony_ci .enable_mask = BIT(0), 157662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 157762306a36Sopenharmony_ci .name = "gcc_camss_cpp_ahb_clk", 157862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 157962306a36Sopenharmony_ci &gcc_camss_ahb_clk_src.clkr.hw, 158062306a36Sopenharmony_ci }, 158162306a36Sopenharmony_ci .num_parents = 1, 158262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 158362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 158462306a36Sopenharmony_ci }, 158562306a36Sopenharmony_ci }, 158662306a36Sopenharmony_ci}; 158762306a36Sopenharmony_ci 158862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_axi_clk = { 158962306a36Sopenharmony_ci .halt_reg = 0x560f4, 159062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 159162306a36Sopenharmony_ci .clkr = { 159262306a36Sopenharmony_ci .enable_reg = 0x560f4, 159362306a36Sopenharmony_ci .enable_mask = BIT(0), 159462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 159562306a36Sopenharmony_ci .name = "gcc_camss_cpp_axi_clk", 159662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 159762306a36Sopenharmony_ci }, 159862306a36Sopenharmony_ci }, 159962306a36Sopenharmony_ci}; 160062306a36Sopenharmony_ci 160162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_clk = { 160262306a36Sopenharmony_ci .halt_reg = 0x560e0, 160362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 160462306a36Sopenharmony_ci .clkr = { 160562306a36Sopenharmony_ci .enable_reg = 0x560e0, 160662306a36Sopenharmony_ci .enable_mask = BIT(0), 160762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 160862306a36Sopenharmony_ci .name = "gcc_camss_cpp_clk", 160962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 161062306a36Sopenharmony_ci &gcc_camss_cpp_clk_src.clkr.hw, 161162306a36Sopenharmony_ci }, 161262306a36Sopenharmony_ci .num_parents = 1, 161362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 161462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 161562306a36Sopenharmony_ci }, 161662306a36Sopenharmony_ci }, 161762306a36Sopenharmony_ci}; 161862306a36Sopenharmony_ci 161962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_vbif_ahb_clk = { 162062306a36Sopenharmony_ci .halt_reg = 0x560f0, 162162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 162262306a36Sopenharmony_ci .clkr = { 162362306a36Sopenharmony_ci .enable_reg = 0x560f0, 162462306a36Sopenharmony_ci .enable_mask = BIT(0), 162562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 162662306a36Sopenharmony_ci .name = "gcc_camss_cpp_vbif_ahb_clk", 162762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 162862306a36Sopenharmony_ci &gcc_camss_ahb_clk_src.clkr.hw, 162962306a36Sopenharmony_ci }, 163062306a36Sopenharmony_ci .num_parents = 1, 163162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 163262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 163362306a36Sopenharmony_ci }, 163462306a36Sopenharmony_ci }, 163562306a36Sopenharmony_ci}; 163662306a36Sopenharmony_ci 163762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0_ahb_clk = { 163862306a36Sopenharmony_ci .halt_reg = 0x55050, 163962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 164062306a36Sopenharmony_ci .clkr = { 164162306a36Sopenharmony_ci .enable_reg = 0x55050, 164262306a36Sopenharmony_ci .enable_mask = BIT(0), 164362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 164462306a36Sopenharmony_ci .name = "gcc_camss_csi0_ahb_clk", 164562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 164662306a36Sopenharmony_ci &gcc_camss_ahb_clk_src.clkr.hw, 164762306a36Sopenharmony_ci }, 164862306a36Sopenharmony_ci .num_parents = 1, 164962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 165062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 165162306a36Sopenharmony_ci }, 165262306a36Sopenharmony_ci }, 165362306a36Sopenharmony_ci}; 165462306a36Sopenharmony_ci 165562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0_clk = { 165662306a36Sopenharmony_ci .halt_reg = 0x55048, 165762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 165862306a36Sopenharmony_ci .clkr = { 165962306a36Sopenharmony_ci .enable_reg = 0x55048, 166062306a36Sopenharmony_ci .enable_mask = BIT(0), 166162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 166262306a36Sopenharmony_ci .name = "gcc_camss_csi0_clk", 166362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 166462306a36Sopenharmony_ci &gcc_camss_csi0_clk_src.clkr.hw, 166562306a36Sopenharmony_ci }, 166662306a36Sopenharmony_ci .num_parents = 1, 166762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 166862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 166962306a36Sopenharmony_ci }, 167062306a36Sopenharmony_ci }, 167162306a36Sopenharmony_ci}; 167262306a36Sopenharmony_ci 167362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0phytimer_clk = { 167462306a36Sopenharmony_ci .halt_reg = 0x5301c, 167562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 167662306a36Sopenharmony_ci .clkr = { 167762306a36Sopenharmony_ci .enable_reg = 0x5301c, 167862306a36Sopenharmony_ci .enable_mask = BIT(0), 167962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 168062306a36Sopenharmony_ci .name = "gcc_camss_csi0phytimer_clk", 168162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 168262306a36Sopenharmony_ci &gcc_camss_csi0phytimer_clk_src.clkr.hw, 168362306a36Sopenharmony_ci }, 168462306a36Sopenharmony_ci .num_parents = 1, 168562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 168662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 168762306a36Sopenharmony_ci }, 168862306a36Sopenharmony_ci }, 168962306a36Sopenharmony_ci}; 169062306a36Sopenharmony_ci 169162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0pix_clk = { 169262306a36Sopenharmony_ci .halt_reg = 0x55060, 169362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 169462306a36Sopenharmony_ci .clkr = { 169562306a36Sopenharmony_ci .enable_reg = 0x55060, 169662306a36Sopenharmony_ci .enable_mask = BIT(0), 169762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 169862306a36Sopenharmony_ci .name = "gcc_camss_csi0pix_clk", 169962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 170062306a36Sopenharmony_ci &gcc_camss_csi0_clk_src.clkr.hw, 170162306a36Sopenharmony_ci }, 170262306a36Sopenharmony_ci .num_parents = 1, 170362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 170462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 170562306a36Sopenharmony_ci }, 170662306a36Sopenharmony_ci }, 170762306a36Sopenharmony_ci}; 170862306a36Sopenharmony_ci 170962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0rdi_clk = { 171062306a36Sopenharmony_ci .halt_reg = 0x55058, 171162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 171262306a36Sopenharmony_ci .clkr = { 171362306a36Sopenharmony_ci .enable_reg = 0x55058, 171462306a36Sopenharmony_ci .enable_mask = BIT(0), 171562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 171662306a36Sopenharmony_ci .name = "gcc_camss_csi0rdi_clk", 171762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 171862306a36Sopenharmony_ci &gcc_camss_csi0_clk_src.clkr.hw, 171962306a36Sopenharmony_ci }, 172062306a36Sopenharmony_ci .num_parents = 1, 172162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 172262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 172362306a36Sopenharmony_ci }, 172462306a36Sopenharmony_ci }, 172562306a36Sopenharmony_ci}; 172662306a36Sopenharmony_ci 172762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1_ahb_clk = { 172862306a36Sopenharmony_ci .halt_reg = 0x5508c, 172962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 173062306a36Sopenharmony_ci .clkr = { 173162306a36Sopenharmony_ci .enable_reg = 0x5508c, 173262306a36Sopenharmony_ci .enable_mask = BIT(0), 173362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 173462306a36Sopenharmony_ci .name = "gcc_camss_csi1_ahb_clk", 173562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 173662306a36Sopenharmony_ci &gcc_camss_ahb_clk_src.clkr.hw, 173762306a36Sopenharmony_ci }, 173862306a36Sopenharmony_ci .num_parents = 1, 173962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 174062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 174162306a36Sopenharmony_ci }, 174262306a36Sopenharmony_ci }, 174362306a36Sopenharmony_ci}; 174462306a36Sopenharmony_ci 174562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1_clk = { 174662306a36Sopenharmony_ci .halt_reg = 0x55084, 174762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 174862306a36Sopenharmony_ci .clkr = { 174962306a36Sopenharmony_ci .enable_reg = 0x55084, 175062306a36Sopenharmony_ci .enable_mask = BIT(0), 175162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 175262306a36Sopenharmony_ci .name = "gcc_camss_csi1_clk", 175362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 175462306a36Sopenharmony_ci &gcc_camss_csi1_clk_src.clkr.hw, 175562306a36Sopenharmony_ci }, 175662306a36Sopenharmony_ci .num_parents = 1, 175762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 175862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 175962306a36Sopenharmony_ci }, 176062306a36Sopenharmony_ci }, 176162306a36Sopenharmony_ci}; 176262306a36Sopenharmony_ci 176362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1phytimer_clk = { 176462306a36Sopenharmony_ci .halt_reg = 0x5303c, 176562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 176662306a36Sopenharmony_ci .clkr = { 176762306a36Sopenharmony_ci .enable_reg = 0x5303c, 176862306a36Sopenharmony_ci .enable_mask = BIT(0), 176962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 177062306a36Sopenharmony_ci .name = "gcc_camss_csi1phytimer_clk", 177162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 177262306a36Sopenharmony_ci &gcc_camss_csi1phytimer_clk_src.clkr.hw, 177362306a36Sopenharmony_ci }, 177462306a36Sopenharmony_ci .num_parents = 1, 177562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 177662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 177762306a36Sopenharmony_ci }, 177862306a36Sopenharmony_ci }, 177962306a36Sopenharmony_ci}; 178062306a36Sopenharmony_ci 178162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1pix_clk = { 178262306a36Sopenharmony_ci .halt_reg = 0x5509c, 178362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 178462306a36Sopenharmony_ci .clkr = { 178562306a36Sopenharmony_ci .enable_reg = 0x5509c, 178662306a36Sopenharmony_ci .enable_mask = BIT(0), 178762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 178862306a36Sopenharmony_ci .name = "gcc_camss_csi1pix_clk", 178962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 179062306a36Sopenharmony_ci &gcc_camss_csi1_clk_src.clkr.hw, 179162306a36Sopenharmony_ci }, 179262306a36Sopenharmony_ci .num_parents = 1, 179362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 179462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 179562306a36Sopenharmony_ci }, 179662306a36Sopenharmony_ci }, 179762306a36Sopenharmony_ci}; 179862306a36Sopenharmony_ci 179962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1rdi_clk = { 180062306a36Sopenharmony_ci .halt_reg = 0x55094, 180162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 180262306a36Sopenharmony_ci .clkr = { 180362306a36Sopenharmony_ci .enable_reg = 0x55094, 180462306a36Sopenharmony_ci .enable_mask = BIT(0), 180562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 180662306a36Sopenharmony_ci .name = "gcc_camss_csi1rdi_clk", 180762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 180862306a36Sopenharmony_ci &gcc_camss_csi1_clk_src.clkr.hw, 180962306a36Sopenharmony_ci }, 181062306a36Sopenharmony_ci .num_parents = 1, 181162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 181262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 181362306a36Sopenharmony_ci }, 181462306a36Sopenharmony_ci }, 181562306a36Sopenharmony_ci}; 181662306a36Sopenharmony_ci 181762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2_ahb_clk = { 181862306a36Sopenharmony_ci .halt_reg = 0x550c4, 181962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 182062306a36Sopenharmony_ci .clkr = { 182162306a36Sopenharmony_ci .enable_reg = 0x550c4, 182262306a36Sopenharmony_ci .enable_mask = BIT(0), 182362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 182462306a36Sopenharmony_ci .name = "gcc_camss_csi2_ahb_clk", 182562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 182662306a36Sopenharmony_ci &gcc_camss_ahb_clk_src.clkr.hw, 182762306a36Sopenharmony_ci }, 182862306a36Sopenharmony_ci .num_parents = 1, 182962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 183062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 183162306a36Sopenharmony_ci }, 183262306a36Sopenharmony_ci }, 183362306a36Sopenharmony_ci}; 183462306a36Sopenharmony_ci 183562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2_clk = { 183662306a36Sopenharmony_ci .halt_reg = 0x550bc, 183762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 183862306a36Sopenharmony_ci .clkr = { 183962306a36Sopenharmony_ci .enable_reg = 0x550bc, 184062306a36Sopenharmony_ci .enable_mask = BIT(0), 184162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 184262306a36Sopenharmony_ci .name = "gcc_camss_csi2_clk", 184362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 184462306a36Sopenharmony_ci &gcc_camss_csi2_clk_src.clkr.hw, 184562306a36Sopenharmony_ci }, 184662306a36Sopenharmony_ci .num_parents = 1, 184762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 184862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 184962306a36Sopenharmony_ci }, 185062306a36Sopenharmony_ci }, 185162306a36Sopenharmony_ci}; 185262306a36Sopenharmony_ci 185362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2phytimer_clk = { 185462306a36Sopenharmony_ci .halt_reg = 0x5305c, 185562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 185662306a36Sopenharmony_ci .clkr = { 185762306a36Sopenharmony_ci .enable_reg = 0x5305c, 185862306a36Sopenharmony_ci .enable_mask = BIT(0), 185962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 186062306a36Sopenharmony_ci .name = "gcc_camss_csi2phytimer_clk", 186162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 186262306a36Sopenharmony_ci &gcc_camss_csi2phytimer_clk_src.clkr.hw, 186362306a36Sopenharmony_ci }, 186462306a36Sopenharmony_ci .num_parents = 1, 186562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 186662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 186762306a36Sopenharmony_ci }, 186862306a36Sopenharmony_ci }, 186962306a36Sopenharmony_ci}; 187062306a36Sopenharmony_ci 187162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2pix_clk = { 187262306a36Sopenharmony_ci .halt_reg = 0x550d4, 187362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 187462306a36Sopenharmony_ci .clkr = { 187562306a36Sopenharmony_ci .enable_reg = 0x550d4, 187662306a36Sopenharmony_ci .enable_mask = BIT(0), 187762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 187862306a36Sopenharmony_ci .name = "gcc_camss_csi2pix_clk", 187962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 188062306a36Sopenharmony_ci &gcc_camss_csi2_clk_src.clkr.hw, 188162306a36Sopenharmony_ci }, 188262306a36Sopenharmony_ci .num_parents = 1, 188362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 188462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 188562306a36Sopenharmony_ci }, 188662306a36Sopenharmony_ci }, 188762306a36Sopenharmony_ci}; 188862306a36Sopenharmony_ci 188962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2rdi_clk = { 189062306a36Sopenharmony_ci .halt_reg = 0x550cc, 189162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 189262306a36Sopenharmony_ci .clkr = { 189362306a36Sopenharmony_ci .enable_reg = 0x550cc, 189462306a36Sopenharmony_ci .enable_mask = BIT(0), 189562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 189662306a36Sopenharmony_ci .name = "gcc_camss_csi2rdi_clk", 189762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 189862306a36Sopenharmony_ci &gcc_camss_csi2_clk_src.clkr.hw, 189962306a36Sopenharmony_ci }, 190062306a36Sopenharmony_ci .num_parents = 1, 190162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 190262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 190362306a36Sopenharmony_ci }, 190462306a36Sopenharmony_ci }, 190562306a36Sopenharmony_ci}; 190662306a36Sopenharmony_ci 190762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi3_ahb_clk = { 190862306a36Sopenharmony_ci .halt_reg = 0x55100, 190962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 191062306a36Sopenharmony_ci .clkr = { 191162306a36Sopenharmony_ci .enable_reg = 0x55100, 191262306a36Sopenharmony_ci .enable_mask = BIT(0), 191362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 191462306a36Sopenharmony_ci .name = "gcc_camss_csi3_ahb_clk", 191562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 191662306a36Sopenharmony_ci &gcc_camss_ahb_clk_src.clkr.hw, 191762306a36Sopenharmony_ci }, 191862306a36Sopenharmony_ci .num_parents = 1, 191962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 192062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 192162306a36Sopenharmony_ci }, 192262306a36Sopenharmony_ci }, 192362306a36Sopenharmony_ci}; 192462306a36Sopenharmony_ci 192562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi3_clk = { 192662306a36Sopenharmony_ci .halt_reg = 0x550f8, 192762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 192862306a36Sopenharmony_ci .clkr = { 192962306a36Sopenharmony_ci .enable_reg = 0x550f8, 193062306a36Sopenharmony_ci .enable_mask = BIT(0), 193162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 193262306a36Sopenharmony_ci .name = "gcc_camss_csi3_clk", 193362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 193462306a36Sopenharmony_ci &gcc_camss_csi3_clk_src.clkr.hw, 193562306a36Sopenharmony_ci }, 193662306a36Sopenharmony_ci .num_parents = 1, 193762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 193862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 193962306a36Sopenharmony_ci }, 194062306a36Sopenharmony_ci }, 194162306a36Sopenharmony_ci}; 194262306a36Sopenharmony_ci 194362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi3pix_clk = { 194462306a36Sopenharmony_ci .halt_reg = 0x55110, 194562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 194662306a36Sopenharmony_ci .clkr = { 194762306a36Sopenharmony_ci .enable_reg = 0x55110, 194862306a36Sopenharmony_ci .enable_mask = BIT(0), 194962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 195062306a36Sopenharmony_ci .name = "gcc_camss_csi3pix_clk", 195162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 195262306a36Sopenharmony_ci &gcc_camss_csi3_clk_src.clkr.hw, 195362306a36Sopenharmony_ci }, 195462306a36Sopenharmony_ci .num_parents = 1, 195562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 195662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 195762306a36Sopenharmony_ci }, 195862306a36Sopenharmony_ci }, 195962306a36Sopenharmony_ci}; 196062306a36Sopenharmony_ci 196162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi3rdi_clk = { 196262306a36Sopenharmony_ci .halt_reg = 0x55108, 196362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 196462306a36Sopenharmony_ci .clkr = { 196562306a36Sopenharmony_ci .enable_reg = 0x55108, 196662306a36Sopenharmony_ci .enable_mask = BIT(0), 196762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 196862306a36Sopenharmony_ci .name = "gcc_camss_csi3rdi_clk", 196962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 197062306a36Sopenharmony_ci &gcc_camss_csi3_clk_src.clkr.hw, 197162306a36Sopenharmony_ci }, 197262306a36Sopenharmony_ci .num_parents = 1, 197362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 197462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 197562306a36Sopenharmony_ci }, 197662306a36Sopenharmony_ci }, 197762306a36Sopenharmony_ci}; 197862306a36Sopenharmony_ci 197962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi_vfe0_clk = { 198062306a36Sopenharmony_ci .halt_reg = 0x54074, 198162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 198262306a36Sopenharmony_ci .clkr = { 198362306a36Sopenharmony_ci .enable_reg = 0x54074, 198462306a36Sopenharmony_ci .enable_mask = BIT(0), 198562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 198662306a36Sopenharmony_ci .name = "gcc_camss_csi_vfe0_clk", 198762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 198862306a36Sopenharmony_ci &gcc_camss_vfe0_clk_src.clkr.hw, 198962306a36Sopenharmony_ci }, 199062306a36Sopenharmony_ci .num_parents = 1, 199162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 199262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 199362306a36Sopenharmony_ci }, 199462306a36Sopenharmony_ci }, 199562306a36Sopenharmony_ci}; 199662306a36Sopenharmony_ci 199762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi_vfe1_clk = { 199862306a36Sopenharmony_ci .halt_reg = 0x54080, 199962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 200062306a36Sopenharmony_ci .clkr = { 200162306a36Sopenharmony_ci .enable_reg = 0x54080, 200262306a36Sopenharmony_ci .enable_mask = BIT(0), 200362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 200462306a36Sopenharmony_ci .name = "gcc_camss_csi_vfe1_clk", 200562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 200662306a36Sopenharmony_ci &gcc_camss_vfe1_clk_src.clkr.hw, 200762306a36Sopenharmony_ci }, 200862306a36Sopenharmony_ci .num_parents = 1, 200962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 201062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 201162306a36Sopenharmony_ci }, 201262306a36Sopenharmony_ci }, 201362306a36Sopenharmony_ci}; 201462306a36Sopenharmony_ci 201562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csiphy0_clk = { 201662306a36Sopenharmony_ci .halt_reg = 0x55018, 201762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 201862306a36Sopenharmony_ci .clkr = { 201962306a36Sopenharmony_ci .enable_reg = 0x55018, 202062306a36Sopenharmony_ci .enable_mask = BIT(0), 202162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 202262306a36Sopenharmony_ci .name = "gcc_camss_csiphy0_clk", 202362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 202462306a36Sopenharmony_ci &gcc_camss_csiphy_clk_src.clkr.hw, 202562306a36Sopenharmony_ci }, 202662306a36Sopenharmony_ci .num_parents = 1, 202762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 202862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 202962306a36Sopenharmony_ci }, 203062306a36Sopenharmony_ci }, 203162306a36Sopenharmony_ci}; 203262306a36Sopenharmony_ci 203362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csiphy1_clk = { 203462306a36Sopenharmony_ci .halt_reg = 0x5501c, 203562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 203662306a36Sopenharmony_ci .clkr = { 203762306a36Sopenharmony_ci .enable_reg = 0x5501c, 203862306a36Sopenharmony_ci .enable_mask = BIT(0), 203962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 204062306a36Sopenharmony_ci .name = "gcc_camss_csiphy1_clk", 204162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 204262306a36Sopenharmony_ci &gcc_camss_csiphy_clk_src.clkr.hw, 204362306a36Sopenharmony_ci }, 204462306a36Sopenharmony_ci .num_parents = 1, 204562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 204662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 204762306a36Sopenharmony_ci }, 204862306a36Sopenharmony_ci }, 204962306a36Sopenharmony_ci}; 205062306a36Sopenharmony_ci 205162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csiphy2_clk = { 205262306a36Sopenharmony_ci .halt_reg = 0x55020, 205362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 205462306a36Sopenharmony_ci .clkr = { 205562306a36Sopenharmony_ci .enable_reg = 0x55020, 205662306a36Sopenharmony_ci .enable_mask = BIT(0), 205762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 205862306a36Sopenharmony_ci .name = "gcc_camss_csiphy2_clk", 205962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 206062306a36Sopenharmony_ci &gcc_camss_csiphy_clk_src.clkr.hw, 206162306a36Sopenharmony_ci }, 206262306a36Sopenharmony_ci .num_parents = 1, 206362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 206462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 206562306a36Sopenharmony_ci }, 206662306a36Sopenharmony_ci }, 206762306a36Sopenharmony_ci}; 206862306a36Sopenharmony_ci 206962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_gp0_clk = { 207062306a36Sopenharmony_ci .halt_reg = 0x50018, 207162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 207262306a36Sopenharmony_ci .clkr = { 207362306a36Sopenharmony_ci .enable_reg = 0x50018, 207462306a36Sopenharmony_ci .enable_mask = BIT(0), 207562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 207662306a36Sopenharmony_ci .name = "gcc_camss_gp0_clk", 207762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 207862306a36Sopenharmony_ci &gcc_camss_gp0_clk_src.clkr.hw, 207962306a36Sopenharmony_ci }, 208062306a36Sopenharmony_ci .num_parents = 1, 208162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 208262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 208362306a36Sopenharmony_ci }, 208462306a36Sopenharmony_ci }, 208562306a36Sopenharmony_ci}; 208662306a36Sopenharmony_ci 208762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_gp1_clk = { 208862306a36Sopenharmony_ci .halt_reg = 0x50034, 208962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 209062306a36Sopenharmony_ci .clkr = { 209162306a36Sopenharmony_ci .enable_reg = 0x50034, 209262306a36Sopenharmony_ci .enable_mask = BIT(0), 209362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 209462306a36Sopenharmony_ci .name = "gcc_camss_gp1_clk", 209562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 209662306a36Sopenharmony_ci &gcc_camss_gp1_clk_src.clkr.hw, 209762306a36Sopenharmony_ci }, 209862306a36Sopenharmony_ci .num_parents = 1, 209962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 210062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 210162306a36Sopenharmony_ci }, 210262306a36Sopenharmony_ci }, 210362306a36Sopenharmony_ci}; 210462306a36Sopenharmony_ci 210562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_ispif_ahb_clk = { 210662306a36Sopenharmony_ci .halt_reg = 0x540a4, 210762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 210862306a36Sopenharmony_ci .clkr = { 210962306a36Sopenharmony_ci .enable_reg = 0x540a4, 211062306a36Sopenharmony_ci .enable_mask = BIT(0), 211162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 211262306a36Sopenharmony_ci .name = "gcc_camss_ispif_ahb_clk", 211362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 211462306a36Sopenharmony_ci &gcc_camss_ahb_clk_src.clkr.hw, 211562306a36Sopenharmony_ci }, 211662306a36Sopenharmony_ci .num_parents = 1, 211762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 211862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 211962306a36Sopenharmony_ci }, 212062306a36Sopenharmony_ci }, 212162306a36Sopenharmony_ci}; 212262306a36Sopenharmony_ci 212362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg_ahb_clk = { 212462306a36Sopenharmony_ci .halt_reg = 0x52048, 212562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 212662306a36Sopenharmony_ci .clkr = { 212762306a36Sopenharmony_ci .enable_reg = 0x52048, 212862306a36Sopenharmony_ci .enable_mask = BIT(0), 212962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 213062306a36Sopenharmony_ci .name = "gcc_camss_jpeg_ahb_clk", 213162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 213262306a36Sopenharmony_ci &gcc_camss_ahb_clk_src.clkr.hw, 213362306a36Sopenharmony_ci }, 213462306a36Sopenharmony_ci .num_parents = 1, 213562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 213662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 213762306a36Sopenharmony_ci }, 213862306a36Sopenharmony_ci }, 213962306a36Sopenharmony_ci}; 214062306a36Sopenharmony_ci 214162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg_axi_clk = { 214262306a36Sopenharmony_ci .halt_reg = 0x5204c, 214362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 214462306a36Sopenharmony_ci .clkr = { 214562306a36Sopenharmony_ci .enable_reg = 0x5204c, 214662306a36Sopenharmony_ci .enable_mask = BIT(0), 214762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 214862306a36Sopenharmony_ci .name = "gcc_camss_jpeg_axi_clk", 214962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 215062306a36Sopenharmony_ci }, 215162306a36Sopenharmony_ci }, 215262306a36Sopenharmony_ci}; 215362306a36Sopenharmony_ci 215462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg_clk = { 215562306a36Sopenharmony_ci .halt_reg = 0x52040, 215662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 215762306a36Sopenharmony_ci .clkr = { 215862306a36Sopenharmony_ci .enable_reg = 0x52040, 215962306a36Sopenharmony_ci .enable_mask = BIT(0), 216062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 216162306a36Sopenharmony_ci .name = "gcc_camss_jpeg_clk", 216262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 216362306a36Sopenharmony_ci &gcc_camss_jpeg_clk_src.clkr.hw, 216462306a36Sopenharmony_ci }, 216562306a36Sopenharmony_ci .num_parents = 1, 216662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 216762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 216862306a36Sopenharmony_ci }, 216962306a36Sopenharmony_ci }, 217062306a36Sopenharmony_ci}; 217162306a36Sopenharmony_ci 217262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk0_clk = { 217362306a36Sopenharmony_ci .halt_reg = 0x51018, 217462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 217562306a36Sopenharmony_ci .clkr = { 217662306a36Sopenharmony_ci .enable_reg = 0x51018, 217762306a36Sopenharmony_ci .enable_mask = BIT(0), 217862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 217962306a36Sopenharmony_ci .name = "gcc_camss_mclk0_clk", 218062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 218162306a36Sopenharmony_ci &gcc_camss_mclk0_clk_src.clkr.hw, 218262306a36Sopenharmony_ci }, 218362306a36Sopenharmony_ci .num_parents = 1, 218462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 218562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 218662306a36Sopenharmony_ci }, 218762306a36Sopenharmony_ci }, 218862306a36Sopenharmony_ci}; 218962306a36Sopenharmony_ci 219062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk1_clk = { 219162306a36Sopenharmony_ci .halt_reg = 0x51034, 219262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 219362306a36Sopenharmony_ci .clkr = { 219462306a36Sopenharmony_ci .enable_reg = 0x51034, 219562306a36Sopenharmony_ci .enable_mask = BIT(0), 219662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 219762306a36Sopenharmony_ci .name = "gcc_camss_mclk1_clk", 219862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 219962306a36Sopenharmony_ci &gcc_camss_mclk1_clk_src.clkr.hw, 220062306a36Sopenharmony_ci }, 220162306a36Sopenharmony_ci .num_parents = 1, 220262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 220362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 220462306a36Sopenharmony_ci }, 220562306a36Sopenharmony_ci }, 220662306a36Sopenharmony_ci}; 220762306a36Sopenharmony_ci 220862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk2_clk = { 220962306a36Sopenharmony_ci .halt_reg = 0x51050, 221062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 221162306a36Sopenharmony_ci .clkr = { 221262306a36Sopenharmony_ci .enable_reg = 0x51050, 221362306a36Sopenharmony_ci .enable_mask = BIT(0), 221462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 221562306a36Sopenharmony_ci .name = "gcc_camss_mclk2_clk", 221662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 221762306a36Sopenharmony_ci &gcc_camss_mclk2_clk_src.clkr.hw, 221862306a36Sopenharmony_ci }, 221962306a36Sopenharmony_ci .num_parents = 1, 222062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 222162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 222262306a36Sopenharmony_ci }, 222362306a36Sopenharmony_ci }, 222462306a36Sopenharmony_ci}; 222562306a36Sopenharmony_ci 222662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk3_clk = { 222762306a36Sopenharmony_ci .halt_reg = 0x5106c, 222862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 222962306a36Sopenharmony_ci .clkr = { 223062306a36Sopenharmony_ci .enable_reg = 0x5106c, 223162306a36Sopenharmony_ci .enable_mask = BIT(0), 223262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 223362306a36Sopenharmony_ci .name = "gcc_camss_mclk3_clk", 223462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 223562306a36Sopenharmony_ci &gcc_camss_mclk3_clk_src.clkr.hw, 223662306a36Sopenharmony_ci }, 223762306a36Sopenharmony_ci .num_parents = 1, 223862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 223962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 224062306a36Sopenharmony_ci }, 224162306a36Sopenharmony_ci }, 224262306a36Sopenharmony_ci}; 224362306a36Sopenharmony_ci 224462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_micro_ahb_clk = { 224562306a36Sopenharmony_ci .halt_reg = 0x560b0, 224662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 224762306a36Sopenharmony_ci .clkr = { 224862306a36Sopenharmony_ci .enable_reg = 0x560b0, 224962306a36Sopenharmony_ci .enable_mask = BIT(0), 225062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 225162306a36Sopenharmony_ci .name = "gcc_camss_micro_ahb_clk", 225262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 225362306a36Sopenharmony_ci &gcc_camss_ahb_clk_src.clkr.hw, 225462306a36Sopenharmony_ci }, 225562306a36Sopenharmony_ci .num_parents = 1, 225662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 225762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 225862306a36Sopenharmony_ci }, 225962306a36Sopenharmony_ci }, 226062306a36Sopenharmony_ci}; 226162306a36Sopenharmony_ci 226262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_throttle_nrt_axi_clk = { 226362306a36Sopenharmony_ci .halt_reg = 0x560a4, 226462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 226562306a36Sopenharmony_ci .clkr = { 226662306a36Sopenharmony_ci .enable_reg = 0x79004, 226762306a36Sopenharmony_ci .enable_mask = BIT(27), 226862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 226962306a36Sopenharmony_ci .name = "gcc_camss_throttle_nrt_axi_clk", 227062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 227162306a36Sopenharmony_ci }, 227262306a36Sopenharmony_ci }, 227362306a36Sopenharmony_ci}; 227462306a36Sopenharmony_ci 227562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_throttle_rt_axi_clk = { 227662306a36Sopenharmony_ci .halt_reg = 0x560a8, 227762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 227862306a36Sopenharmony_ci .clkr = { 227962306a36Sopenharmony_ci .enable_reg = 0x79004, 228062306a36Sopenharmony_ci .enable_mask = BIT(26), 228162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 228262306a36Sopenharmony_ci .name = "gcc_camss_throttle_rt_axi_clk", 228362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 228462306a36Sopenharmony_ci }, 228562306a36Sopenharmony_ci }, 228662306a36Sopenharmony_ci}; 228762306a36Sopenharmony_ci 228862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_top_ahb_clk = { 228962306a36Sopenharmony_ci .halt_reg = 0x560a0, 229062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 229162306a36Sopenharmony_ci .clkr = { 229262306a36Sopenharmony_ci .enable_reg = 0x560a0, 229362306a36Sopenharmony_ci .enable_mask = BIT(0), 229462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 229562306a36Sopenharmony_ci .name = "gcc_camss_top_ahb_clk", 229662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 229762306a36Sopenharmony_ci &gcc_camss_ahb_clk_src.clkr.hw, 229862306a36Sopenharmony_ci }, 229962306a36Sopenharmony_ci .num_parents = 1, 230062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 230162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 230262306a36Sopenharmony_ci }, 230362306a36Sopenharmony_ci }, 230462306a36Sopenharmony_ci}; 230562306a36Sopenharmony_ci 230662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe0_ahb_clk = { 230762306a36Sopenharmony_ci .halt_reg = 0x54034, 230862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 230962306a36Sopenharmony_ci .clkr = { 231062306a36Sopenharmony_ci .enable_reg = 0x54034, 231162306a36Sopenharmony_ci .enable_mask = BIT(0), 231262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 231362306a36Sopenharmony_ci .name = "gcc_camss_vfe0_ahb_clk", 231462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 231562306a36Sopenharmony_ci &gcc_camss_ahb_clk_src.clkr.hw, 231662306a36Sopenharmony_ci }, 231762306a36Sopenharmony_ci .num_parents = 1, 231862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 231962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 232062306a36Sopenharmony_ci }, 232162306a36Sopenharmony_ci }, 232262306a36Sopenharmony_ci}; 232362306a36Sopenharmony_ci 232462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe0_clk = { 232562306a36Sopenharmony_ci .halt_reg = 0x54028, 232662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 232762306a36Sopenharmony_ci .clkr = { 232862306a36Sopenharmony_ci .enable_reg = 0x54028, 232962306a36Sopenharmony_ci .enable_mask = BIT(0), 233062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 233162306a36Sopenharmony_ci .name = "gcc_camss_vfe0_clk", 233262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 233362306a36Sopenharmony_ci &gcc_camss_vfe0_clk_src.clkr.hw, 233462306a36Sopenharmony_ci }, 233562306a36Sopenharmony_ci .num_parents = 1, 233662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 233762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 233862306a36Sopenharmony_ci }, 233962306a36Sopenharmony_ci }, 234062306a36Sopenharmony_ci}; 234162306a36Sopenharmony_ci 234262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe0_stream_clk = { 234362306a36Sopenharmony_ci .halt_reg = 0x54030, 234462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 234562306a36Sopenharmony_ci .clkr = { 234662306a36Sopenharmony_ci .enable_reg = 0x54030, 234762306a36Sopenharmony_ci .enable_mask = BIT(0), 234862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 234962306a36Sopenharmony_ci .name = "gcc_camss_vfe0_stream_clk", 235062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 235162306a36Sopenharmony_ci &gcc_camss_vfe0_clk_src.clkr.hw, 235262306a36Sopenharmony_ci }, 235362306a36Sopenharmony_ci .num_parents = 1, 235462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 235562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 235662306a36Sopenharmony_ci }, 235762306a36Sopenharmony_ci }, 235862306a36Sopenharmony_ci}; 235962306a36Sopenharmony_ci 236062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe1_ahb_clk = { 236162306a36Sopenharmony_ci .halt_reg = 0x5406c, 236262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 236362306a36Sopenharmony_ci .clkr = { 236462306a36Sopenharmony_ci .enable_reg = 0x5406c, 236562306a36Sopenharmony_ci .enable_mask = BIT(0), 236662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 236762306a36Sopenharmony_ci .name = "gcc_camss_vfe1_ahb_clk", 236862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 236962306a36Sopenharmony_ci &gcc_camss_ahb_clk_src.clkr.hw, 237062306a36Sopenharmony_ci }, 237162306a36Sopenharmony_ci .num_parents = 1, 237262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 237362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 237462306a36Sopenharmony_ci }, 237562306a36Sopenharmony_ci }, 237662306a36Sopenharmony_ci}; 237762306a36Sopenharmony_ci 237862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe1_clk = { 237962306a36Sopenharmony_ci .halt_reg = 0x54060, 238062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 238162306a36Sopenharmony_ci .clkr = { 238262306a36Sopenharmony_ci .enable_reg = 0x54060, 238362306a36Sopenharmony_ci .enable_mask = BIT(0), 238462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 238562306a36Sopenharmony_ci .name = "gcc_camss_vfe1_clk", 238662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 238762306a36Sopenharmony_ci &gcc_camss_vfe1_clk_src.clkr.hw, 238862306a36Sopenharmony_ci }, 238962306a36Sopenharmony_ci .num_parents = 1, 239062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 239162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 239262306a36Sopenharmony_ci }, 239362306a36Sopenharmony_ci }, 239462306a36Sopenharmony_ci}; 239562306a36Sopenharmony_ci 239662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe1_stream_clk = { 239762306a36Sopenharmony_ci .halt_reg = 0x54068, 239862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 239962306a36Sopenharmony_ci .clkr = { 240062306a36Sopenharmony_ci .enable_reg = 0x54068, 240162306a36Sopenharmony_ci .enable_mask = BIT(0), 240262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 240362306a36Sopenharmony_ci .name = "gcc_camss_vfe1_stream_clk", 240462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 240562306a36Sopenharmony_ci &gcc_camss_vfe1_clk_src.clkr.hw, 240662306a36Sopenharmony_ci }, 240762306a36Sopenharmony_ci .num_parents = 1, 240862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 240962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 241062306a36Sopenharmony_ci }, 241162306a36Sopenharmony_ci }, 241262306a36Sopenharmony_ci}; 241362306a36Sopenharmony_ci 241462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe_tsctr_clk = { 241562306a36Sopenharmony_ci .halt_reg = 0x5409c, 241662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 241762306a36Sopenharmony_ci .clkr = { 241862306a36Sopenharmony_ci .enable_reg = 0x5409c, 241962306a36Sopenharmony_ci .enable_mask = BIT(0), 242062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 242162306a36Sopenharmony_ci .name = "gcc_camss_vfe_tsctr_clk", 242262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 242362306a36Sopenharmony_ci }, 242462306a36Sopenharmony_ci }, 242562306a36Sopenharmony_ci}; 242662306a36Sopenharmony_ci 242762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe_vbif_ahb_clk = { 242862306a36Sopenharmony_ci .halt_reg = 0x5408c, 242962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 243062306a36Sopenharmony_ci .clkr = { 243162306a36Sopenharmony_ci .enable_reg = 0x5408c, 243262306a36Sopenharmony_ci .enable_mask = BIT(0), 243362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 243462306a36Sopenharmony_ci .name = "gcc_camss_vfe_vbif_ahb_clk", 243562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 243662306a36Sopenharmony_ci &gcc_camss_ahb_clk_src.clkr.hw, 243762306a36Sopenharmony_ci }, 243862306a36Sopenharmony_ci .num_parents = 1, 243962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 244062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 244162306a36Sopenharmony_ci }, 244262306a36Sopenharmony_ci }, 244362306a36Sopenharmony_ci}; 244462306a36Sopenharmony_ci 244562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe_vbif_axi_clk = { 244662306a36Sopenharmony_ci .halt_reg = 0x54090, 244762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 244862306a36Sopenharmony_ci .clkr = { 244962306a36Sopenharmony_ci .enable_reg = 0x54090, 245062306a36Sopenharmony_ci .enable_mask = BIT(0), 245162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 245262306a36Sopenharmony_ci .name = "gcc_camss_vfe_vbif_axi_clk", 245362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 245462306a36Sopenharmony_ci }, 245562306a36Sopenharmony_ci }, 245662306a36Sopenharmony_ci}; 245762306a36Sopenharmony_ci 245862306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_ahb_clk = { 245962306a36Sopenharmony_ci .halt_reg = 0x2700c, 246062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 246162306a36Sopenharmony_ci .hwcg_reg = 0x2700c, 246262306a36Sopenharmony_ci .hwcg_bit = 1, 246362306a36Sopenharmony_ci .clkr = { 246462306a36Sopenharmony_ci .enable_reg = 0x79004, 246562306a36Sopenharmony_ci .enable_mask = BIT(3), 246662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 246762306a36Sopenharmony_ci .name = "gcc_ce1_ahb_clk", 246862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 246962306a36Sopenharmony_ci }, 247062306a36Sopenharmony_ci }, 247162306a36Sopenharmony_ci}; 247262306a36Sopenharmony_ci 247362306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_axi_clk = { 247462306a36Sopenharmony_ci .halt_reg = 0x27008, 247562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 247662306a36Sopenharmony_ci .clkr = { 247762306a36Sopenharmony_ci .enable_reg = 0x79004, 247862306a36Sopenharmony_ci .enable_mask = BIT(4), 247962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 248062306a36Sopenharmony_ci .name = "gcc_ce1_axi_clk", 248162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 248262306a36Sopenharmony_ci }, 248362306a36Sopenharmony_ci }, 248462306a36Sopenharmony_ci}; 248562306a36Sopenharmony_ci 248662306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_clk = { 248762306a36Sopenharmony_ci .halt_reg = 0x27004, 248862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 248962306a36Sopenharmony_ci .clkr = { 249062306a36Sopenharmony_ci .enable_reg = 0x79004, 249162306a36Sopenharmony_ci .enable_mask = BIT(5), 249262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 249362306a36Sopenharmony_ci .name = "gcc_ce1_clk", 249462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 249562306a36Sopenharmony_ci }, 249662306a36Sopenharmony_ci }, 249762306a36Sopenharmony_ci}; 249862306a36Sopenharmony_ci 249962306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = { 250062306a36Sopenharmony_ci .halt_reg = 0x1a084, 250162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 250262306a36Sopenharmony_ci .clkr = { 250362306a36Sopenharmony_ci .enable_reg = 0x1a084, 250462306a36Sopenharmony_ci .enable_mask = BIT(0), 250562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 250662306a36Sopenharmony_ci .name = "gcc_cfg_noc_usb3_prim_axi_clk", 250762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 250862306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 250962306a36Sopenharmony_ci }, 251062306a36Sopenharmony_ci .num_parents = 1, 251162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 251262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 251362306a36Sopenharmony_ci }, 251462306a36Sopenharmony_ci }, 251562306a36Sopenharmony_ci}; 251662306a36Sopenharmony_ci 251762306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_gnoc_clk = { 251862306a36Sopenharmony_ci .halt_reg = 0x2b004, 251962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 252062306a36Sopenharmony_ci .hwcg_reg = 0x2b004, 252162306a36Sopenharmony_ci .hwcg_bit = 1, 252262306a36Sopenharmony_ci .clkr = { 252362306a36Sopenharmony_ci .enable_reg = 0x79004, 252462306a36Sopenharmony_ci .enable_mask = BIT(22), 252562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 252662306a36Sopenharmony_ci .name = "gcc_cpuss_gnoc_clk", 252762306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 252862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 252962306a36Sopenharmony_ci }, 253062306a36Sopenharmony_ci }, 253162306a36Sopenharmony_ci}; 253262306a36Sopenharmony_ci 253362306a36Sopenharmony_cistatic struct clk_branch gcc_disp_ahb_clk = { 253462306a36Sopenharmony_ci .halt_reg = 0x1700c, 253562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 253662306a36Sopenharmony_ci .hwcg_reg = 0x1700c, 253762306a36Sopenharmony_ci .hwcg_bit = 1, 253862306a36Sopenharmony_ci .clkr = { 253962306a36Sopenharmony_ci .enable_reg = 0x1700c, 254062306a36Sopenharmony_ci .enable_mask = BIT(0), 254162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 254262306a36Sopenharmony_ci .name = "gcc_disp_ahb_clk", 254362306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 254462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 254562306a36Sopenharmony_ci }, 254662306a36Sopenharmony_ci }, 254762306a36Sopenharmony_ci}; 254862306a36Sopenharmony_ci 254962306a36Sopenharmony_cistatic struct clk_branch gcc_disp_gpll0_div_clk_src = { 255062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 255162306a36Sopenharmony_ci .clkr = { 255262306a36Sopenharmony_ci .enable_reg = 0x79004, 255362306a36Sopenharmony_ci .enable_mask = BIT(20), 255462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 255562306a36Sopenharmony_ci .name = "gcc_disp_gpll0_div_clk_src", 255662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 255762306a36Sopenharmony_ci &gpll0_out_early.clkr.hw, 255862306a36Sopenharmony_ci }, 255962306a36Sopenharmony_ci .num_parents = 1, 256062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 256162306a36Sopenharmony_ci }, 256262306a36Sopenharmony_ci }, 256362306a36Sopenharmony_ci}; 256462306a36Sopenharmony_ci 256562306a36Sopenharmony_cistatic struct clk_branch gcc_disp_hf_axi_clk = { 256662306a36Sopenharmony_ci .halt_reg = 0x17020, 256762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 256862306a36Sopenharmony_ci .clkr = { 256962306a36Sopenharmony_ci .enable_reg = 0x17020, 257062306a36Sopenharmony_ci .enable_mask = BIT(0), 257162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 257262306a36Sopenharmony_ci .name = "gcc_disp_hf_axi_clk", 257362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 257462306a36Sopenharmony_ci }, 257562306a36Sopenharmony_ci }, 257662306a36Sopenharmony_ci}; 257762306a36Sopenharmony_ci 257862306a36Sopenharmony_cistatic struct clk_branch gcc_disp_throttle_core_clk = { 257962306a36Sopenharmony_ci .halt_reg = 0x17064, 258062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 258162306a36Sopenharmony_ci .clkr = { 258262306a36Sopenharmony_ci .enable_reg = 0x7900c, 258362306a36Sopenharmony_ci .enable_mask = BIT(5), 258462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 258562306a36Sopenharmony_ci .name = "gcc_disp_throttle_core_clk", 258662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 258762306a36Sopenharmony_ci }, 258862306a36Sopenharmony_ci }, 258962306a36Sopenharmony_ci}; 259062306a36Sopenharmony_ci 259162306a36Sopenharmony_cistatic struct clk_branch gcc_disp_xo_clk = { 259262306a36Sopenharmony_ci .halt_reg = 0x1702c, 259362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 259462306a36Sopenharmony_ci .clkr = { 259562306a36Sopenharmony_ci .enable_reg = 0x1702c, 259662306a36Sopenharmony_ci .enable_mask = BIT(0), 259762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 259862306a36Sopenharmony_ci .name = "gcc_disp_xo_clk", 259962306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 260062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 260162306a36Sopenharmony_ci }, 260262306a36Sopenharmony_ci }, 260362306a36Sopenharmony_ci}; 260462306a36Sopenharmony_ci 260562306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = { 260662306a36Sopenharmony_ci .halt_reg = 0x4d000, 260762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 260862306a36Sopenharmony_ci .clkr = { 260962306a36Sopenharmony_ci .enable_reg = 0x4d000, 261062306a36Sopenharmony_ci .enable_mask = BIT(0), 261162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 261262306a36Sopenharmony_ci .name = "gcc_gp1_clk", 261362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 261462306a36Sopenharmony_ci &gcc_gp1_clk_src.clkr.hw, 261562306a36Sopenharmony_ci }, 261662306a36Sopenharmony_ci .num_parents = 1, 261762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 261862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 261962306a36Sopenharmony_ci }, 262062306a36Sopenharmony_ci }, 262162306a36Sopenharmony_ci}; 262262306a36Sopenharmony_ci 262362306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = { 262462306a36Sopenharmony_ci .halt_reg = 0x4e000, 262562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 262662306a36Sopenharmony_ci .clkr = { 262762306a36Sopenharmony_ci .enable_reg = 0x4e000, 262862306a36Sopenharmony_ci .enable_mask = BIT(0), 262962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 263062306a36Sopenharmony_ci .name = "gcc_gp2_clk", 263162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 263262306a36Sopenharmony_ci &gcc_gp2_clk_src.clkr.hw, 263362306a36Sopenharmony_ci }, 263462306a36Sopenharmony_ci .num_parents = 1, 263562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 263662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 263762306a36Sopenharmony_ci }, 263862306a36Sopenharmony_ci }, 263962306a36Sopenharmony_ci}; 264062306a36Sopenharmony_ci 264162306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = { 264262306a36Sopenharmony_ci .halt_reg = 0x4f000, 264362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 264462306a36Sopenharmony_ci .clkr = { 264562306a36Sopenharmony_ci .enable_reg = 0x4f000, 264662306a36Sopenharmony_ci .enable_mask = BIT(0), 264762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 264862306a36Sopenharmony_ci .name = "gcc_gp3_clk", 264962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 265062306a36Sopenharmony_ci &gcc_gp3_clk_src.clkr.hw, 265162306a36Sopenharmony_ci }, 265262306a36Sopenharmony_ci .num_parents = 1, 265362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 265462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 265562306a36Sopenharmony_ci }, 265662306a36Sopenharmony_ci }, 265762306a36Sopenharmony_ci}; 265862306a36Sopenharmony_ci 265962306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_cfg_ahb_clk = { 266062306a36Sopenharmony_ci .halt_reg = 0x36004, 266162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 266262306a36Sopenharmony_ci .hwcg_reg = 0x36004, 266362306a36Sopenharmony_ci .hwcg_bit = 1, 266462306a36Sopenharmony_ci .clkr = { 266562306a36Sopenharmony_ci .enable_reg = 0x36004, 266662306a36Sopenharmony_ci .enable_mask = BIT(0), 266762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 266862306a36Sopenharmony_ci .name = "gcc_gpu_cfg_ahb_clk", 266962306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 267062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 267162306a36Sopenharmony_ci }, 267262306a36Sopenharmony_ci }, 267362306a36Sopenharmony_ci}; 267462306a36Sopenharmony_ci 267562306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk_src = { 267662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 267762306a36Sopenharmony_ci .clkr = { 267862306a36Sopenharmony_ci .enable_reg = 0x79004, 267962306a36Sopenharmony_ci .enable_mask = BIT(15), 268062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 268162306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_clk_src", 268262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 268362306a36Sopenharmony_ci &gpll0_out_early.clkr.hw, 268462306a36Sopenharmony_ci }, 268562306a36Sopenharmony_ci .num_parents = 1, 268662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 268762306a36Sopenharmony_ci }, 268862306a36Sopenharmony_ci }, 268962306a36Sopenharmony_ci}; 269062306a36Sopenharmony_ci 269162306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk_src = { 269262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 269362306a36Sopenharmony_ci .clkr = { 269462306a36Sopenharmony_ci .enable_reg = 0x79004, 269562306a36Sopenharmony_ci .enable_mask = BIT(16), 269662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 269762306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_div_clk_src", 269862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 269962306a36Sopenharmony_ci &gpll0_out_aux2.hw, 270062306a36Sopenharmony_ci }, 270162306a36Sopenharmony_ci .num_parents = 1, 270262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 270362306a36Sopenharmony_ci }, 270462306a36Sopenharmony_ci }, 270562306a36Sopenharmony_ci}; 270662306a36Sopenharmony_ci 270762306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_memnoc_gfx_clk = { 270862306a36Sopenharmony_ci .halt_reg = 0x3600c, 270962306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 271062306a36Sopenharmony_ci .clkr = { 271162306a36Sopenharmony_ci .enable_reg = 0x3600c, 271262306a36Sopenharmony_ci .enable_mask = BIT(0), 271362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 271462306a36Sopenharmony_ci .name = "gcc_gpu_memnoc_gfx_clk", 271562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 271662306a36Sopenharmony_ci }, 271762306a36Sopenharmony_ci }, 271862306a36Sopenharmony_ci}; 271962306a36Sopenharmony_ci 272062306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = { 272162306a36Sopenharmony_ci .halt_reg = 0x36018, 272262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 272362306a36Sopenharmony_ci .clkr = { 272462306a36Sopenharmony_ci .enable_reg = 0x36018, 272562306a36Sopenharmony_ci .enable_mask = BIT(0), 272662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 272762306a36Sopenharmony_ci .name = "gcc_gpu_snoc_dvm_gfx_clk", 272862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 272962306a36Sopenharmony_ci }, 273062306a36Sopenharmony_ci }, 273162306a36Sopenharmony_ci}; 273262306a36Sopenharmony_ci 273362306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_throttle_core_clk = { 273462306a36Sopenharmony_ci .halt_reg = 0x36048, 273562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 273662306a36Sopenharmony_ci .clkr = { 273762306a36Sopenharmony_ci .enable_reg = 0x79004, 273862306a36Sopenharmony_ci .enable_mask = BIT(31), 273962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 274062306a36Sopenharmony_ci .name = "gcc_gpu_throttle_core_clk", 274162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 274262306a36Sopenharmony_ci }, 274362306a36Sopenharmony_ci }, 274462306a36Sopenharmony_ci}; 274562306a36Sopenharmony_ci 274662306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_throttle_xo_clk = { 274762306a36Sopenharmony_ci .halt_reg = 0x36044, 274862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 274962306a36Sopenharmony_ci .clkr = { 275062306a36Sopenharmony_ci .enable_reg = 0x36044, 275162306a36Sopenharmony_ci .enable_mask = BIT(0), 275262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 275362306a36Sopenharmony_ci .name = "gcc_gpu_throttle_xo_clk", 275462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 275562306a36Sopenharmony_ci }, 275662306a36Sopenharmony_ci }, 275762306a36Sopenharmony_ci}; 275862306a36Sopenharmony_ci 275962306a36Sopenharmony_cistatic struct clk_branch gcc_mss_vs_clk = { 276062306a36Sopenharmony_ci .halt_reg = 0x42048, 276162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 276262306a36Sopenharmony_ci .clkr = { 276362306a36Sopenharmony_ci .enable_reg = 0x42048, 276462306a36Sopenharmony_ci .enable_mask = BIT(0), 276562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 276662306a36Sopenharmony_ci .name = "gcc_mss_vs_clk", 276762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 276862306a36Sopenharmony_ci &gcc_vsensor_clk_src.clkr.hw, 276962306a36Sopenharmony_ci }, 277062306a36Sopenharmony_ci .num_parents = 1, 277162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 277262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 277362306a36Sopenharmony_ci }, 277462306a36Sopenharmony_ci }, 277562306a36Sopenharmony_ci}; 277662306a36Sopenharmony_ci 277762306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = { 277862306a36Sopenharmony_ci .halt_reg = 0x2000c, 277962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 278062306a36Sopenharmony_ci .clkr = { 278162306a36Sopenharmony_ci .enable_reg = 0x2000c, 278262306a36Sopenharmony_ci .enable_mask = BIT(0), 278362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 278462306a36Sopenharmony_ci .name = "gcc_pdm2_clk", 278562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 278662306a36Sopenharmony_ci &gcc_pdm2_clk_src.clkr.hw, 278762306a36Sopenharmony_ci }, 278862306a36Sopenharmony_ci .num_parents = 1, 278962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 279062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 279162306a36Sopenharmony_ci }, 279262306a36Sopenharmony_ci }, 279362306a36Sopenharmony_ci}; 279462306a36Sopenharmony_ci 279562306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = { 279662306a36Sopenharmony_ci .halt_reg = 0x20004, 279762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 279862306a36Sopenharmony_ci .hwcg_reg = 0x20004, 279962306a36Sopenharmony_ci .hwcg_bit = 1, 280062306a36Sopenharmony_ci .clkr = { 280162306a36Sopenharmony_ci .enable_reg = 0x20004, 280262306a36Sopenharmony_ci .enable_mask = BIT(0), 280362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 280462306a36Sopenharmony_ci .name = "gcc_pdm_ahb_clk", 280562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 280662306a36Sopenharmony_ci }, 280762306a36Sopenharmony_ci }, 280862306a36Sopenharmony_ci}; 280962306a36Sopenharmony_ci 281062306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = { 281162306a36Sopenharmony_ci .halt_reg = 0x20008, 281262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 281362306a36Sopenharmony_ci .clkr = { 281462306a36Sopenharmony_ci .enable_reg = 0x20008, 281562306a36Sopenharmony_ci .enable_mask = BIT(0), 281662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 281762306a36Sopenharmony_ci .name = "gcc_pdm_xo4_clk", 281862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 281962306a36Sopenharmony_ci }, 282062306a36Sopenharmony_ci }, 282162306a36Sopenharmony_ci}; 282262306a36Sopenharmony_ci 282362306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = { 282462306a36Sopenharmony_ci .halt_reg = 0x21004, 282562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 282662306a36Sopenharmony_ci .hwcg_reg = 0x21004, 282762306a36Sopenharmony_ci .hwcg_bit = 1, 282862306a36Sopenharmony_ci .clkr = { 282962306a36Sopenharmony_ci .enable_reg = 0x79004, 283062306a36Sopenharmony_ci .enable_mask = BIT(13), 283162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 283262306a36Sopenharmony_ci .name = "gcc_prng_ahb_clk", 283362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 283462306a36Sopenharmony_ci }, 283562306a36Sopenharmony_ci }, 283662306a36Sopenharmony_ci}; 283762306a36Sopenharmony_ci 283862306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_nrt_ahb_clk = { 283962306a36Sopenharmony_ci .halt_reg = 0x17014, 284062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 284162306a36Sopenharmony_ci .hwcg_reg = 0x17014, 284262306a36Sopenharmony_ci .hwcg_bit = 1, 284362306a36Sopenharmony_ci .clkr = { 284462306a36Sopenharmony_ci .enable_reg = 0x7900c, 284562306a36Sopenharmony_ci .enable_mask = BIT(0), 284662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 284762306a36Sopenharmony_ci .name = "gcc_qmip_camera_nrt_ahb_clk", 284862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 284962306a36Sopenharmony_ci }, 285062306a36Sopenharmony_ci }, 285162306a36Sopenharmony_ci}; 285262306a36Sopenharmony_ci 285362306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_rt_ahb_clk = { 285462306a36Sopenharmony_ci .halt_reg = 0x17060, 285562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 285662306a36Sopenharmony_ci .hwcg_reg = 0x17060, 285762306a36Sopenharmony_ci .hwcg_bit = 1, 285862306a36Sopenharmony_ci .clkr = { 285962306a36Sopenharmony_ci .enable_reg = 0x7900c, 286062306a36Sopenharmony_ci .enable_mask = BIT(2), 286162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 286262306a36Sopenharmony_ci .name = "gcc_qmip_camera_rt_ahb_clk", 286362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 286462306a36Sopenharmony_ci }, 286562306a36Sopenharmony_ci }, 286662306a36Sopenharmony_ci}; 286762306a36Sopenharmony_ci 286862306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp_ahb_clk = { 286962306a36Sopenharmony_ci .halt_reg = 0x17018, 287062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 287162306a36Sopenharmony_ci .hwcg_reg = 0x17018, 287262306a36Sopenharmony_ci .hwcg_bit = 1, 287362306a36Sopenharmony_ci .clkr = { 287462306a36Sopenharmony_ci .enable_reg = 0x7900c, 287562306a36Sopenharmony_ci .enable_mask = BIT(1), 287662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 287762306a36Sopenharmony_ci .name = "gcc_qmip_disp_ahb_clk", 287862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 287962306a36Sopenharmony_ci }, 288062306a36Sopenharmony_ci }, 288162306a36Sopenharmony_ci}; 288262306a36Sopenharmony_ci 288362306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_gpu_cfg_ahb_clk = { 288462306a36Sopenharmony_ci .halt_reg = 0x36040, 288562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 288662306a36Sopenharmony_ci .hwcg_reg = 0x36040, 288762306a36Sopenharmony_ci .hwcg_bit = 1, 288862306a36Sopenharmony_ci .clkr = { 288962306a36Sopenharmony_ci .enable_reg = 0x7900c, 289062306a36Sopenharmony_ci .enable_mask = BIT(4), 289162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 289262306a36Sopenharmony_ci .name = "gcc_qmip_gpu_cfg_ahb_clk", 289362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 289462306a36Sopenharmony_ci }, 289562306a36Sopenharmony_ci }, 289662306a36Sopenharmony_ci}; 289762306a36Sopenharmony_ci 289862306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_vcodec_ahb_clk = { 289962306a36Sopenharmony_ci .halt_reg = 0x17010, 290062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 290162306a36Sopenharmony_ci .hwcg_reg = 0x17010, 290262306a36Sopenharmony_ci .hwcg_bit = 1, 290362306a36Sopenharmony_ci .clkr = { 290462306a36Sopenharmony_ci .enable_reg = 0x79004, 290562306a36Sopenharmony_ci .enable_mask = BIT(25), 290662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 290762306a36Sopenharmony_ci .name = "gcc_qmip_video_vcodec_ahb_clk", 290862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 290962306a36Sopenharmony_ci }, 291062306a36Sopenharmony_ci }, 291162306a36Sopenharmony_ci}; 291262306a36Sopenharmony_ci 291362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_2x_clk = { 291462306a36Sopenharmony_ci .halt_reg = 0x1f014, 291562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 291662306a36Sopenharmony_ci .clkr = { 291762306a36Sopenharmony_ci .enable_reg = 0x7900c, 291862306a36Sopenharmony_ci .enable_mask = BIT(9), 291962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 292062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_core_2x_clk", 292162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 292262306a36Sopenharmony_ci }, 292362306a36Sopenharmony_ci }, 292462306a36Sopenharmony_ci}; 292562306a36Sopenharmony_ci 292662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_clk = { 292762306a36Sopenharmony_ci .halt_reg = 0x1f00c, 292862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 292962306a36Sopenharmony_ci .clkr = { 293062306a36Sopenharmony_ci .enable_reg = 0x7900c, 293162306a36Sopenharmony_ci .enable_mask = BIT(8), 293262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 293362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_core_clk", 293462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 293562306a36Sopenharmony_ci }, 293662306a36Sopenharmony_ci }, 293762306a36Sopenharmony_ci}; 293862306a36Sopenharmony_ci 293962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s0_clk = { 294062306a36Sopenharmony_ci .halt_reg = 0x1f144, 294162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 294262306a36Sopenharmony_ci .clkr = { 294362306a36Sopenharmony_ci .enable_reg = 0x7900c, 294462306a36Sopenharmony_ci .enable_mask = BIT(10), 294562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 294662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s0_clk", 294762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 294862306a36Sopenharmony_ci &gcc_qupv3_wrap0_s0_clk_src.clkr.hw, 294962306a36Sopenharmony_ci }, 295062306a36Sopenharmony_ci .num_parents = 1, 295162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 295262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 295362306a36Sopenharmony_ci }, 295462306a36Sopenharmony_ci }, 295562306a36Sopenharmony_ci}; 295662306a36Sopenharmony_ci 295762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s1_clk = { 295862306a36Sopenharmony_ci .halt_reg = 0x1f274, 295962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 296062306a36Sopenharmony_ci .clkr = { 296162306a36Sopenharmony_ci .enable_reg = 0x7900c, 296262306a36Sopenharmony_ci .enable_mask = BIT(11), 296362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 296462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s1_clk", 296562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 296662306a36Sopenharmony_ci &gcc_qupv3_wrap0_s1_clk_src.clkr.hw, 296762306a36Sopenharmony_ci }, 296862306a36Sopenharmony_ci .num_parents = 1, 296962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 297062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 297162306a36Sopenharmony_ci }, 297262306a36Sopenharmony_ci }, 297362306a36Sopenharmony_ci}; 297462306a36Sopenharmony_ci 297562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s2_clk = { 297662306a36Sopenharmony_ci .halt_reg = 0x1f3a4, 297762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 297862306a36Sopenharmony_ci .clkr = { 297962306a36Sopenharmony_ci .enable_reg = 0x7900c, 298062306a36Sopenharmony_ci .enable_mask = BIT(12), 298162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 298262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s2_clk", 298362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 298462306a36Sopenharmony_ci &gcc_qupv3_wrap0_s2_clk_src.clkr.hw, 298562306a36Sopenharmony_ci }, 298662306a36Sopenharmony_ci .num_parents = 1, 298762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 298862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 298962306a36Sopenharmony_ci }, 299062306a36Sopenharmony_ci }, 299162306a36Sopenharmony_ci}; 299262306a36Sopenharmony_ci 299362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s3_clk = { 299462306a36Sopenharmony_ci .halt_reg = 0x1f4d4, 299562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 299662306a36Sopenharmony_ci .clkr = { 299762306a36Sopenharmony_ci .enable_reg = 0x7900c, 299862306a36Sopenharmony_ci .enable_mask = BIT(13), 299962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 300062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s3_clk", 300162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 300262306a36Sopenharmony_ci &gcc_qupv3_wrap0_s3_clk_src.clkr.hw, 300362306a36Sopenharmony_ci }, 300462306a36Sopenharmony_ci .num_parents = 1, 300562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 300662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 300762306a36Sopenharmony_ci }, 300862306a36Sopenharmony_ci }, 300962306a36Sopenharmony_ci}; 301062306a36Sopenharmony_ci 301162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s4_clk = { 301262306a36Sopenharmony_ci .halt_reg = 0x1f604, 301362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 301462306a36Sopenharmony_ci .clkr = { 301562306a36Sopenharmony_ci .enable_reg = 0x7900c, 301662306a36Sopenharmony_ci .enable_mask = BIT(14), 301762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 301862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s4_clk", 301962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 302062306a36Sopenharmony_ci &gcc_qupv3_wrap0_s4_clk_src.clkr.hw, 302162306a36Sopenharmony_ci }, 302262306a36Sopenharmony_ci .num_parents = 1, 302362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 302462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 302562306a36Sopenharmony_ci }, 302662306a36Sopenharmony_ci }, 302762306a36Sopenharmony_ci}; 302862306a36Sopenharmony_ci 302962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s5_clk = { 303062306a36Sopenharmony_ci .halt_reg = 0x1f734, 303162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 303262306a36Sopenharmony_ci .clkr = { 303362306a36Sopenharmony_ci .enable_reg = 0x7900c, 303462306a36Sopenharmony_ci .enable_mask = BIT(15), 303562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 303662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s5_clk", 303762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 303862306a36Sopenharmony_ci &gcc_qupv3_wrap0_s5_clk_src.clkr.hw, 303962306a36Sopenharmony_ci }, 304062306a36Sopenharmony_ci .num_parents = 1, 304162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 304262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 304362306a36Sopenharmony_ci }, 304462306a36Sopenharmony_ci }, 304562306a36Sopenharmony_ci}; 304662306a36Sopenharmony_ci 304762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_2x_clk = { 304862306a36Sopenharmony_ci .halt_reg = 0x39014, 304962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 305062306a36Sopenharmony_ci .clkr = { 305162306a36Sopenharmony_ci .enable_reg = 0x7900c, 305262306a36Sopenharmony_ci .enable_mask = BIT(18), 305362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 305462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_core_2x_clk", 305562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 305662306a36Sopenharmony_ci }, 305762306a36Sopenharmony_ci }, 305862306a36Sopenharmony_ci}; 305962306a36Sopenharmony_ci 306062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_clk = { 306162306a36Sopenharmony_ci .halt_reg = 0x3900c, 306262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 306362306a36Sopenharmony_ci .clkr = { 306462306a36Sopenharmony_ci .enable_reg = 0x7900c, 306562306a36Sopenharmony_ci .enable_mask = BIT(19), 306662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 306762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_core_clk", 306862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 306962306a36Sopenharmony_ci }, 307062306a36Sopenharmony_ci }, 307162306a36Sopenharmony_ci}; 307262306a36Sopenharmony_ci 307362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s0_clk = { 307462306a36Sopenharmony_ci .halt_reg = 0x39144, 307562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 307662306a36Sopenharmony_ci .clkr = { 307762306a36Sopenharmony_ci .enable_reg = 0x7900c, 307862306a36Sopenharmony_ci .enable_mask = BIT(22), 307962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 308062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s0_clk", 308162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 308262306a36Sopenharmony_ci &gcc_qupv3_wrap1_s0_clk_src.clkr.hw, 308362306a36Sopenharmony_ci }, 308462306a36Sopenharmony_ci .num_parents = 1, 308562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 308662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 308762306a36Sopenharmony_ci }, 308862306a36Sopenharmony_ci }, 308962306a36Sopenharmony_ci}; 309062306a36Sopenharmony_ci 309162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s1_clk = { 309262306a36Sopenharmony_ci .halt_reg = 0x39274, 309362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 309462306a36Sopenharmony_ci .clkr = { 309562306a36Sopenharmony_ci .enable_reg = 0x7900c, 309662306a36Sopenharmony_ci .enable_mask = BIT(23), 309762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 309862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s1_clk", 309962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 310062306a36Sopenharmony_ci &gcc_qupv3_wrap1_s1_clk_src.clkr.hw, 310162306a36Sopenharmony_ci }, 310262306a36Sopenharmony_ci .num_parents = 1, 310362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 310462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 310562306a36Sopenharmony_ci }, 310662306a36Sopenharmony_ci }, 310762306a36Sopenharmony_ci}; 310862306a36Sopenharmony_ci 310962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s2_clk = { 311062306a36Sopenharmony_ci .halt_reg = 0x393a4, 311162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 311262306a36Sopenharmony_ci .clkr = { 311362306a36Sopenharmony_ci .enable_reg = 0x7900c, 311462306a36Sopenharmony_ci .enable_mask = BIT(24), 311562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 311662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s2_clk", 311762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 311862306a36Sopenharmony_ci &gcc_qupv3_wrap1_s2_clk_src.clkr.hw, 311962306a36Sopenharmony_ci }, 312062306a36Sopenharmony_ci .num_parents = 1, 312162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 312262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 312362306a36Sopenharmony_ci }, 312462306a36Sopenharmony_ci }, 312562306a36Sopenharmony_ci}; 312662306a36Sopenharmony_ci 312762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s3_clk = { 312862306a36Sopenharmony_ci .halt_reg = 0x394d4, 312962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 313062306a36Sopenharmony_ci .clkr = { 313162306a36Sopenharmony_ci .enable_reg = 0x7900c, 313262306a36Sopenharmony_ci .enable_mask = BIT(25), 313362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 313462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s3_clk", 313562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 313662306a36Sopenharmony_ci &gcc_qupv3_wrap1_s3_clk_src.clkr.hw, 313762306a36Sopenharmony_ci }, 313862306a36Sopenharmony_ci .num_parents = 1, 313962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 314062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 314162306a36Sopenharmony_ci }, 314262306a36Sopenharmony_ci }, 314362306a36Sopenharmony_ci}; 314462306a36Sopenharmony_ci 314562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s4_clk = { 314662306a36Sopenharmony_ci .halt_reg = 0x39604, 314762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 314862306a36Sopenharmony_ci .clkr = { 314962306a36Sopenharmony_ci .enable_reg = 0x7900c, 315062306a36Sopenharmony_ci .enable_mask = BIT(26), 315162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 315262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s4_clk", 315362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 315462306a36Sopenharmony_ci &gcc_qupv3_wrap1_s4_clk_src.clkr.hw, 315562306a36Sopenharmony_ci }, 315662306a36Sopenharmony_ci .num_parents = 1, 315762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 315862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 315962306a36Sopenharmony_ci }, 316062306a36Sopenharmony_ci }, 316162306a36Sopenharmony_ci}; 316262306a36Sopenharmony_ci 316362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s5_clk = { 316462306a36Sopenharmony_ci .halt_reg = 0x39734, 316562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 316662306a36Sopenharmony_ci .clkr = { 316762306a36Sopenharmony_ci .enable_reg = 0x7900c, 316862306a36Sopenharmony_ci .enable_mask = BIT(27), 316962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 317062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s5_clk", 317162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 317262306a36Sopenharmony_ci &gcc_qupv3_wrap1_s5_clk_src.clkr.hw, 317362306a36Sopenharmony_ci }, 317462306a36Sopenharmony_ci .num_parents = 1, 317562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 317662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 317762306a36Sopenharmony_ci }, 317862306a36Sopenharmony_ci }, 317962306a36Sopenharmony_ci}; 318062306a36Sopenharmony_ci 318162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = { 318262306a36Sopenharmony_ci .halt_reg = 0x1f004, 318362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 318462306a36Sopenharmony_ci .clkr = { 318562306a36Sopenharmony_ci .enable_reg = 0x7900c, 318662306a36Sopenharmony_ci .enable_mask = BIT(6), 318762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 318862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_0_m_ahb_clk", 318962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 319062306a36Sopenharmony_ci }, 319162306a36Sopenharmony_ci }, 319262306a36Sopenharmony_ci}; 319362306a36Sopenharmony_ci 319462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = { 319562306a36Sopenharmony_ci .halt_reg = 0x1f008, 319662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 319762306a36Sopenharmony_ci .hwcg_reg = 0x1f008, 319862306a36Sopenharmony_ci .hwcg_bit = 1, 319962306a36Sopenharmony_ci .clkr = { 320062306a36Sopenharmony_ci .enable_reg = 0x7900c, 320162306a36Sopenharmony_ci .enable_mask = BIT(7), 320262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 320362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_0_s_ahb_clk", 320462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 320562306a36Sopenharmony_ci }, 320662306a36Sopenharmony_ci }, 320762306a36Sopenharmony_ci}; 320862306a36Sopenharmony_ci 320962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = { 321062306a36Sopenharmony_ci .halt_reg = 0x39004, 321162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 321262306a36Sopenharmony_ci .clkr = { 321362306a36Sopenharmony_ci .enable_reg = 0x7900c, 321462306a36Sopenharmony_ci .enable_mask = BIT(20), 321562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 321662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_1_m_ahb_clk", 321762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 321862306a36Sopenharmony_ci }, 321962306a36Sopenharmony_ci }, 322062306a36Sopenharmony_ci}; 322162306a36Sopenharmony_ci 322262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = { 322362306a36Sopenharmony_ci .halt_reg = 0x39008, 322462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 322562306a36Sopenharmony_ci .hwcg_reg = 0x39008, 322662306a36Sopenharmony_ci .hwcg_bit = 1, 322762306a36Sopenharmony_ci .clkr = { 322862306a36Sopenharmony_ci .enable_reg = 0x7900c, 322962306a36Sopenharmony_ci .enable_mask = BIT(21), 323062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 323162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_1_s_ahb_clk", 323262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 323362306a36Sopenharmony_ci }, 323462306a36Sopenharmony_ci }, 323562306a36Sopenharmony_ci}; 323662306a36Sopenharmony_ci 323762306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = { 323862306a36Sopenharmony_ci .halt_reg = 0x38008, 323962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 324062306a36Sopenharmony_ci .clkr = { 324162306a36Sopenharmony_ci .enable_reg = 0x38008, 324262306a36Sopenharmony_ci .enable_mask = BIT(0), 324362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 324462306a36Sopenharmony_ci .name = "gcc_sdcc1_ahb_clk", 324562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 324662306a36Sopenharmony_ci }, 324762306a36Sopenharmony_ci }, 324862306a36Sopenharmony_ci}; 324962306a36Sopenharmony_ci 325062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = { 325162306a36Sopenharmony_ci .halt_reg = 0x38004, 325262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 325362306a36Sopenharmony_ci .clkr = { 325462306a36Sopenharmony_ci .enable_reg = 0x38004, 325562306a36Sopenharmony_ci .enable_mask = BIT(0), 325662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 325762306a36Sopenharmony_ci .name = "gcc_sdcc1_apps_clk", 325862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 325962306a36Sopenharmony_ci &gcc_sdcc1_apps_clk_src.clkr.hw, 326062306a36Sopenharmony_ci }, 326162306a36Sopenharmony_ci .num_parents = 1, 326262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 326362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 326462306a36Sopenharmony_ci }, 326562306a36Sopenharmony_ci }, 326662306a36Sopenharmony_ci}; 326762306a36Sopenharmony_ci 326862306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ice_core_clk = { 326962306a36Sopenharmony_ci .halt_reg = 0x3800c, 327062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 327162306a36Sopenharmony_ci .clkr = { 327262306a36Sopenharmony_ci .enable_reg = 0x3800c, 327362306a36Sopenharmony_ci .enable_mask = BIT(0), 327462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 327562306a36Sopenharmony_ci .name = "gcc_sdcc1_ice_core_clk", 327662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 327762306a36Sopenharmony_ci &gcc_sdcc1_ice_core_clk_src.clkr.hw, 327862306a36Sopenharmony_ci }, 327962306a36Sopenharmony_ci .num_parents = 1, 328062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 328162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 328262306a36Sopenharmony_ci }, 328362306a36Sopenharmony_ci }, 328462306a36Sopenharmony_ci}; 328562306a36Sopenharmony_ci 328662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = { 328762306a36Sopenharmony_ci .halt_reg = 0x1e008, 328862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 328962306a36Sopenharmony_ci .clkr = { 329062306a36Sopenharmony_ci .enable_reg = 0x1e008, 329162306a36Sopenharmony_ci .enable_mask = BIT(0), 329262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 329362306a36Sopenharmony_ci .name = "gcc_sdcc2_ahb_clk", 329462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 329562306a36Sopenharmony_ci }, 329662306a36Sopenharmony_ci }, 329762306a36Sopenharmony_ci}; 329862306a36Sopenharmony_ci 329962306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = { 330062306a36Sopenharmony_ci .halt_reg = 0x1e004, 330162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 330262306a36Sopenharmony_ci .clkr = { 330362306a36Sopenharmony_ci .enable_reg = 0x1e004, 330462306a36Sopenharmony_ci .enable_mask = BIT(0), 330562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 330662306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk", 330762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 330862306a36Sopenharmony_ci &gcc_sdcc2_apps_clk_src.clkr.hw, 330962306a36Sopenharmony_ci }, 331062306a36Sopenharmony_ci .num_parents = 1, 331162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 331262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 331362306a36Sopenharmony_ci }, 331462306a36Sopenharmony_ci }, 331562306a36Sopenharmony_ci}; 331662306a36Sopenharmony_ci 331762306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_compute_sf_axi_clk = { 331862306a36Sopenharmony_ci .halt_reg = 0x1050c, 331962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 332062306a36Sopenharmony_ci .clkr = { 332162306a36Sopenharmony_ci .enable_reg = 0x1050c, 332262306a36Sopenharmony_ci .enable_mask = BIT(0), 332362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 332462306a36Sopenharmony_ci .name = "gcc_sys_noc_compute_sf_axi_clk", 332562306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 332662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 332762306a36Sopenharmony_ci }, 332862306a36Sopenharmony_ci }, 332962306a36Sopenharmony_ci}; 333062306a36Sopenharmony_ci 333162306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_cpuss_ahb_clk = { 333262306a36Sopenharmony_ci .halt_reg = 0x2b06c, 333362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 333462306a36Sopenharmony_ci .clkr = { 333562306a36Sopenharmony_ci .enable_reg = 0x79004, 333662306a36Sopenharmony_ci .enable_mask = BIT(0), 333762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 333862306a36Sopenharmony_ci .name = "gcc_sys_noc_cpuss_ahb_clk", 333962306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 334062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 334162306a36Sopenharmony_ci }, 334262306a36Sopenharmony_ci }, 334362306a36Sopenharmony_ci}; 334462306a36Sopenharmony_ci 334562306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_ufs_phy_axi_clk = { 334662306a36Sopenharmony_ci .halt_reg = 0x45098, 334762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 334862306a36Sopenharmony_ci .clkr = { 334962306a36Sopenharmony_ci .enable_reg = 0x45098, 335062306a36Sopenharmony_ci .enable_mask = BIT(0), 335162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 335262306a36Sopenharmony_ci .name = "gcc_sys_noc_ufs_phy_axi_clk", 335362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 335462306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw, 335562306a36Sopenharmony_ci }, 335662306a36Sopenharmony_ci .num_parents = 1, 335762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 335862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 335962306a36Sopenharmony_ci }, 336062306a36Sopenharmony_ci }, 336162306a36Sopenharmony_ci}; 336262306a36Sopenharmony_ci 336362306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_usb3_prim_axi_clk = { 336462306a36Sopenharmony_ci .halt_reg = 0x1a080, 336562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 336662306a36Sopenharmony_ci .clkr = { 336762306a36Sopenharmony_ci .enable_reg = 0x1a080, 336862306a36Sopenharmony_ci .enable_mask = BIT(0), 336962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 337062306a36Sopenharmony_ci .name = "gcc_sys_noc_usb3_prim_axi_clk", 337162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 337262306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 337362306a36Sopenharmony_ci }, 337462306a36Sopenharmony_ci .num_parents = 1, 337562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 337662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 337762306a36Sopenharmony_ci }, 337862306a36Sopenharmony_ci }, 337962306a36Sopenharmony_ci}; 338062306a36Sopenharmony_ci 338162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_mem_clkref_clk = { 338262306a36Sopenharmony_ci .halt_reg = 0x8c000, 338362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 338462306a36Sopenharmony_ci .clkr = { 338562306a36Sopenharmony_ci .enable_reg = 0x8c000, 338662306a36Sopenharmony_ci .enable_mask = BIT(0), 338762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 338862306a36Sopenharmony_ci .name = "gcc_ufs_mem_clkref_clk", 338962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 339062306a36Sopenharmony_ci }, 339162306a36Sopenharmony_ci }, 339262306a36Sopenharmony_ci}; 339362306a36Sopenharmony_ci 339462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ahb_clk = { 339562306a36Sopenharmony_ci .halt_reg = 0x45014, 339662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 339762306a36Sopenharmony_ci .hwcg_reg = 0x45014, 339862306a36Sopenharmony_ci .hwcg_bit = 1, 339962306a36Sopenharmony_ci .clkr = { 340062306a36Sopenharmony_ci .enable_reg = 0x45014, 340162306a36Sopenharmony_ci .enable_mask = BIT(0), 340262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 340362306a36Sopenharmony_ci .name = "gcc_ufs_phy_ahb_clk", 340462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 340562306a36Sopenharmony_ci }, 340662306a36Sopenharmony_ci }, 340762306a36Sopenharmony_ci}; 340862306a36Sopenharmony_ci 340962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_clk = { 341062306a36Sopenharmony_ci .halt_reg = 0x45010, 341162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 341262306a36Sopenharmony_ci .hwcg_reg = 0x45010, 341362306a36Sopenharmony_ci .hwcg_bit = 1, 341462306a36Sopenharmony_ci .clkr = { 341562306a36Sopenharmony_ci .enable_reg = 0x45010, 341662306a36Sopenharmony_ci .enable_mask = BIT(0), 341762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 341862306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_clk", 341962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 342062306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw, 342162306a36Sopenharmony_ci }, 342262306a36Sopenharmony_ci .num_parents = 1, 342362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 342462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 342562306a36Sopenharmony_ci }, 342662306a36Sopenharmony_ci }, 342762306a36Sopenharmony_ci}; 342862306a36Sopenharmony_ci 342962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_clk = { 343062306a36Sopenharmony_ci .halt_reg = 0x45044, 343162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 343262306a36Sopenharmony_ci .hwcg_reg = 0x45044, 343362306a36Sopenharmony_ci .hwcg_bit = 1, 343462306a36Sopenharmony_ci .clkr = { 343562306a36Sopenharmony_ci .enable_reg = 0x45044, 343662306a36Sopenharmony_ci .enable_mask = BIT(0), 343762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 343862306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_clk", 343962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 344062306a36Sopenharmony_ci &gcc_ufs_phy_ice_core_clk_src.clkr.hw, 344162306a36Sopenharmony_ci }, 344262306a36Sopenharmony_ci .num_parents = 1, 344362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 344462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 344562306a36Sopenharmony_ci }, 344662306a36Sopenharmony_ci }, 344762306a36Sopenharmony_ci}; 344862306a36Sopenharmony_ci 344962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_clk = { 345062306a36Sopenharmony_ci .halt_reg = 0x45078, 345162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 345262306a36Sopenharmony_ci .hwcg_reg = 0x45078, 345362306a36Sopenharmony_ci .hwcg_bit = 1, 345462306a36Sopenharmony_ci .clkr = { 345562306a36Sopenharmony_ci .enable_reg = 0x45078, 345662306a36Sopenharmony_ci .enable_mask = BIT(0), 345762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 345862306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_clk", 345962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 346062306a36Sopenharmony_ci &gcc_ufs_phy_phy_aux_clk_src.clkr.hw, 346162306a36Sopenharmony_ci }, 346262306a36Sopenharmony_ci .num_parents = 1, 346362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 346462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 346562306a36Sopenharmony_ci }, 346662306a36Sopenharmony_ci }, 346762306a36Sopenharmony_ci}; 346862306a36Sopenharmony_ci 346962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = { 347062306a36Sopenharmony_ci .halt_reg = 0x4501c, 347162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 347262306a36Sopenharmony_ci .clkr = { 347362306a36Sopenharmony_ci .enable_reg = 0x4501c, 347462306a36Sopenharmony_ci .enable_mask = BIT(0), 347562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 347662306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_0_clk", 347762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 347862306a36Sopenharmony_ci }, 347962306a36Sopenharmony_ci }, 348062306a36Sopenharmony_ci}; 348162306a36Sopenharmony_ci 348262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = { 348362306a36Sopenharmony_ci .halt_reg = 0x45018, 348462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 348562306a36Sopenharmony_ci .clkr = { 348662306a36Sopenharmony_ci .enable_reg = 0x45018, 348762306a36Sopenharmony_ci .enable_mask = BIT(0), 348862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 348962306a36Sopenharmony_ci .name = "gcc_ufs_phy_tx_symbol_0_clk", 349062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 349162306a36Sopenharmony_ci }, 349262306a36Sopenharmony_ci }, 349362306a36Sopenharmony_ci}; 349462306a36Sopenharmony_ci 349562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_clk = { 349662306a36Sopenharmony_ci .halt_reg = 0x45040, 349762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 349862306a36Sopenharmony_ci .hwcg_reg = 0x45040, 349962306a36Sopenharmony_ci .hwcg_bit = 1, 350062306a36Sopenharmony_ci .clkr = { 350162306a36Sopenharmony_ci .enable_reg = 0x45040, 350262306a36Sopenharmony_ci .enable_mask = BIT(0), 350362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 350462306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_clk", 350562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 350662306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_clk_src.clkr.hw, 350762306a36Sopenharmony_ci }, 350862306a36Sopenharmony_ci .num_parents = 1, 350962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 351062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 351162306a36Sopenharmony_ci }, 351262306a36Sopenharmony_ci }, 351362306a36Sopenharmony_ci}; 351462306a36Sopenharmony_ci 351562306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk = { 351662306a36Sopenharmony_ci .halt_reg = 0x1a010, 351762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 351862306a36Sopenharmony_ci .clkr = { 351962306a36Sopenharmony_ci .enable_reg = 0x1a010, 352062306a36Sopenharmony_ci .enable_mask = BIT(0), 352162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 352262306a36Sopenharmony_ci .name = "gcc_usb30_prim_master_clk", 352362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 352462306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 352562306a36Sopenharmony_ci }, 352662306a36Sopenharmony_ci .num_parents = 1, 352762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 352862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 352962306a36Sopenharmony_ci }, 353062306a36Sopenharmony_ci }, 353162306a36Sopenharmony_ci}; 353262306a36Sopenharmony_ci 353362306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_mock_utmi_clk = { 353462306a36Sopenharmony_ci .halt_reg = 0x1a018, 353562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 353662306a36Sopenharmony_ci .clkr = { 353762306a36Sopenharmony_ci .enable_reg = 0x1a018, 353862306a36Sopenharmony_ci .enable_mask = BIT(0), 353962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 354062306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_clk", 354162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 354262306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw, 354362306a36Sopenharmony_ci }, 354462306a36Sopenharmony_ci .num_parents = 1, 354562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 354662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 354762306a36Sopenharmony_ci }, 354862306a36Sopenharmony_ci }, 354962306a36Sopenharmony_ci}; 355062306a36Sopenharmony_ci 355162306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_sleep_clk = { 355262306a36Sopenharmony_ci .halt_reg = 0x1a014, 355362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 355462306a36Sopenharmony_ci .clkr = { 355562306a36Sopenharmony_ci .enable_reg = 0x1a014, 355662306a36Sopenharmony_ci .enable_mask = BIT(0), 355762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 355862306a36Sopenharmony_ci .name = "gcc_usb30_prim_sleep_clk", 355962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 356062306a36Sopenharmony_ci }, 356162306a36Sopenharmony_ci }, 356262306a36Sopenharmony_ci}; 356362306a36Sopenharmony_ci 356462306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_clkref_clk = { 356562306a36Sopenharmony_ci .halt_reg = 0x80278, 356662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 356762306a36Sopenharmony_ci .clkr = { 356862306a36Sopenharmony_ci .enable_reg = 0x80278, 356962306a36Sopenharmony_ci .enable_mask = BIT(0), 357062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 357162306a36Sopenharmony_ci .name = "gcc_usb3_prim_clkref_clk", 357262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 357362306a36Sopenharmony_ci }, 357462306a36Sopenharmony_ci }, 357562306a36Sopenharmony_ci}; 357662306a36Sopenharmony_ci 357762306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_com_aux_clk = { 357862306a36Sopenharmony_ci .halt_reg = 0x1a054, 357962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 358062306a36Sopenharmony_ci .clkr = { 358162306a36Sopenharmony_ci .enable_reg = 0x1a054, 358262306a36Sopenharmony_ci .enable_mask = BIT(0), 358362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 358462306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_com_aux_clk", 358562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 358662306a36Sopenharmony_ci &gcc_usb3_prim_phy_aux_clk_src.clkr.hw, 358762306a36Sopenharmony_ci }, 358862306a36Sopenharmony_ci .num_parents = 1, 358962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 359062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 359162306a36Sopenharmony_ci }, 359262306a36Sopenharmony_ci }, 359362306a36Sopenharmony_ci}; 359462306a36Sopenharmony_ci 359562306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_pipe_clk = { 359662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 359762306a36Sopenharmony_ci .clkr = { 359862306a36Sopenharmony_ci .enable_reg = 0x1a058, 359962306a36Sopenharmony_ci .enable_mask = BIT(0), 360062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 360162306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_pipe_clk", 360262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 360362306a36Sopenharmony_ci }, 360462306a36Sopenharmony_ci }, 360562306a36Sopenharmony_ci}; 360662306a36Sopenharmony_ci 360762306a36Sopenharmony_cistatic struct clk_branch gcc_vdda_vs_clk = { 360862306a36Sopenharmony_ci .halt_reg = 0x4200c, 360962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 361062306a36Sopenharmony_ci .clkr = { 361162306a36Sopenharmony_ci .enable_reg = 0x4200c, 361262306a36Sopenharmony_ci .enable_mask = BIT(0), 361362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 361462306a36Sopenharmony_ci .name = "gcc_vdda_vs_clk", 361562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 361662306a36Sopenharmony_ci &gcc_vsensor_clk_src.clkr.hw, 361762306a36Sopenharmony_ci }, 361862306a36Sopenharmony_ci .num_parents = 1, 361962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 362062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 362162306a36Sopenharmony_ci }, 362262306a36Sopenharmony_ci }, 362362306a36Sopenharmony_ci}; 362462306a36Sopenharmony_ci 362562306a36Sopenharmony_cistatic struct clk_branch gcc_vddcx_vs_clk = { 362662306a36Sopenharmony_ci .halt_reg = 0x42004, 362762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 362862306a36Sopenharmony_ci .clkr = { 362962306a36Sopenharmony_ci .enable_reg = 0x42004, 363062306a36Sopenharmony_ci .enable_mask = BIT(0), 363162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 363262306a36Sopenharmony_ci .name = "gcc_vddcx_vs_clk", 363362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 363462306a36Sopenharmony_ci &gcc_vsensor_clk_src.clkr.hw, 363562306a36Sopenharmony_ci }, 363662306a36Sopenharmony_ci .num_parents = 1, 363762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 363862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 363962306a36Sopenharmony_ci }, 364062306a36Sopenharmony_ci }, 364162306a36Sopenharmony_ci}; 364262306a36Sopenharmony_ci 364362306a36Sopenharmony_cistatic struct clk_branch gcc_vddmx_vs_clk = { 364462306a36Sopenharmony_ci .halt_reg = 0x42008, 364562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 364662306a36Sopenharmony_ci .clkr = { 364762306a36Sopenharmony_ci .enable_reg = 0x42008, 364862306a36Sopenharmony_ci .enable_mask = BIT(0), 364962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 365062306a36Sopenharmony_ci .name = "gcc_vddmx_vs_clk", 365162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 365262306a36Sopenharmony_ci &gcc_vsensor_clk_src.clkr.hw, 365362306a36Sopenharmony_ci }, 365462306a36Sopenharmony_ci .num_parents = 1, 365562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 365662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 365762306a36Sopenharmony_ci }, 365862306a36Sopenharmony_ci }, 365962306a36Sopenharmony_ci}; 366062306a36Sopenharmony_ci 366162306a36Sopenharmony_cistatic struct clk_branch gcc_video_ahb_clk = { 366262306a36Sopenharmony_ci .halt_reg = 0x17004, 366362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 366462306a36Sopenharmony_ci .hwcg_reg = 0x17004, 366562306a36Sopenharmony_ci .hwcg_bit = 1, 366662306a36Sopenharmony_ci .clkr = { 366762306a36Sopenharmony_ci .enable_reg = 0x17004, 366862306a36Sopenharmony_ci .enable_mask = BIT(0), 366962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 367062306a36Sopenharmony_ci .name = "gcc_video_ahb_clk", 367162306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 367262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 367362306a36Sopenharmony_ci }, 367462306a36Sopenharmony_ci }, 367562306a36Sopenharmony_ci}; 367662306a36Sopenharmony_ci 367762306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi0_clk = { 367862306a36Sopenharmony_ci .halt_reg = 0x1701c, 367962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 368062306a36Sopenharmony_ci .clkr = { 368162306a36Sopenharmony_ci .enable_reg = 0x1701c, 368262306a36Sopenharmony_ci .enable_mask = BIT(0), 368362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 368462306a36Sopenharmony_ci .name = "gcc_video_axi0_clk", 368562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 368662306a36Sopenharmony_ci }, 368762306a36Sopenharmony_ci }, 368862306a36Sopenharmony_ci}; 368962306a36Sopenharmony_ci 369062306a36Sopenharmony_cistatic struct clk_branch gcc_video_throttle_core_clk = { 369162306a36Sopenharmony_ci .halt_reg = 0x17068, 369262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 369362306a36Sopenharmony_ci .clkr = { 369462306a36Sopenharmony_ci .enable_reg = 0x79004, 369562306a36Sopenharmony_ci .enable_mask = BIT(28), 369662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 369762306a36Sopenharmony_ci .name = "gcc_video_throttle_core_clk", 369862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 369962306a36Sopenharmony_ci }, 370062306a36Sopenharmony_ci }, 370162306a36Sopenharmony_ci}; 370262306a36Sopenharmony_ci 370362306a36Sopenharmony_cistatic struct clk_branch gcc_video_xo_clk = { 370462306a36Sopenharmony_ci .halt_reg = 0x17024, 370562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 370662306a36Sopenharmony_ci .clkr = { 370762306a36Sopenharmony_ci .enable_reg = 0x17024, 370862306a36Sopenharmony_ci .enable_mask = BIT(0), 370962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 371062306a36Sopenharmony_ci .name = "gcc_video_xo_clk", 371162306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 371262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 371362306a36Sopenharmony_ci }, 371462306a36Sopenharmony_ci }, 371562306a36Sopenharmony_ci}; 371662306a36Sopenharmony_ci 371762306a36Sopenharmony_cistatic struct clk_branch gcc_vs_ctrl_ahb_clk = { 371862306a36Sopenharmony_ci .halt_reg = 0x42014, 371962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 372062306a36Sopenharmony_ci .hwcg_reg = 0x42014, 372162306a36Sopenharmony_ci .hwcg_bit = 1, 372262306a36Sopenharmony_ci .clkr = { 372362306a36Sopenharmony_ci .enable_reg = 0x42014, 372462306a36Sopenharmony_ci .enable_mask = BIT(0), 372562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 372662306a36Sopenharmony_ci .name = "gcc_vs_ctrl_ahb_clk", 372762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 372862306a36Sopenharmony_ci }, 372962306a36Sopenharmony_ci }, 373062306a36Sopenharmony_ci}; 373162306a36Sopenharmony_ci 373262306a36Sopenharmony_cistatic struct clk_branch gcc_vs_ctrl_clk = { 373362306a36Sopenharmony_ci .halt_reg = 0x42010, 373462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 373562306a36Sopenharmony_ci .clkr = { 373662306a36Sopenharmony_ci .enable_reg = 0x42010, 373762306a36Sopenharmony_ci .enable_mask = BIT(0), 373862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 373962306a36Sopenharmony_ci .name = "gcc_vs_ctrl_clk", 374062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 374162306a36Sopenharmony_ci &gcc_vs_ctrl_clk_src.clkr.hw, 374262306a36Sopenharmony_ci }, 374362306a36Sopenharmony_ci .num_parents = 1, 374462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 374562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 374662306a36Sopenharmony_ci }, 374762306a36Sopenharmony_ci }, 374862306a36Sopenharmony_ci}; 374962306a36Sopenharmony_ci 375062306a36Sopenharmony_cistatic struct clk_branch gcc_wcss_vs_clk = { 375162306a36Sopenharmony_ci .halt_reg = 0x42050, 375262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 375362306a36Sopenharmony_ci .clkr = { 375462306a36Sopenharmony_ci .enable_reg = 0x42050, 375562306a36Sopenharmony_ci .enable_mask = BIT(0), 375662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 375762306a36Sopenharmony_ci .name = "gcc_wcss_vs_clk", 375862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 375962306a36Sopenharmony_ci &gcc_vsensor_clk_src.clkr.hw, 376062306a36Sopenharmony_ci }, 376162306a36Sopenharmony_ci .num_parents = 1, 376262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 376362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 376462306a36Sopenharmony_ci }, 376562306a36Sopenharmony_ci }, 376662306a36Sopenharmony_ci}; 376762306a36Sopenharmony_ci 376862306a36Sopenharmony_cistatic struct gdsc usb30_prim_gdsc = { 376962306a36Sopenharmony_ci .gdscr = 0x1a004, 377062306a36Sopenharmony_ci .pd = { 377162306a36Sopenharmony_ci .name = "usb30_prim_gdsc", 377262306a36Sopenharmony_ci }, 377362306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 377462306a36Sopenharmony_ci}; 377562306a36Sopenharmony_ci 377662306a36Sopenharmony_cistatic struct gdsc ufs_phy_gdsc = { 377762306a36Sopenharmony_ci .gdscr = 0x45004, 377862306a36Sopenharmony_ci .pd = { 377962306a36Sopenharmony_ci .name = "ufs_phy_gdsc", 378062306a36Sopenharmony_ci }, 378162306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 378262306a36Sopenharmony_ci}; 378362306a36Sopenharmony_ci 378462306a36Sopenharmony_cistatic struct gdsc camss_vfe0_gdsc = { 378562306a36Sopenharmony_ci .gdscr = 0x54004, 378662306a36Sopenharmony_ci .pd = { 378762306a36Sopenharmony_ci .name = "camss_vfe0_gdsc", 378862306a36Sopenharmony_ci }, 378962306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 379062306a36Sopenharmony_ci}; 379162306a36Sopenharmony_ci 379262306a36Sopenharmony_cistatic struct gdsc camss_vfe1_gdsc = { 379362306a36Sopenharmony_ci .gdscr = 0x5403c, 379462306a36Sopenharmony_ci .pd = { 379562306a36Sopenharmony_ci .name = "camss_vfe1_gdsc", 379662306a36Sopenharmony_ci }, 379762306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 379862306a36Sopenharmony_ci}; 379962306a36Sopenharmony_ci 380062306a36Sopenharmony_cistatic struct gdsc camss_top_gdsc = { 380162306a36Sopenharmony_ci .gdscr = 0x5607c, 380262306a36Sopenharmony_ci .pd = { 380362306a36Sopenharmony_ci .name = "camss_top_gdsc", 380462306a36Sopenharmony_ci }, 380562306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 380662306a36Sopenharmony_ci}; 380762306a36Sopenharmony_ci 380862306a36Sopenharmony_cistatic struct gdsc cam_cpp_gdsc = { 380962306a36Sopenharmony_ci .gdscr = 0x560bc, 381062306a36Sopenharmony_ci .pd = { 381162306a36Sopenharmony_ci .name = "cam_cpp_gdsc", 381262306a36Sopenharmony_ci }, 381362306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 381462306a36Sopenharmony_ci}; 381562306a36Sopenharmony_ci 381662306a36Sopenharmony_cistatic struct gdsc hlos1_vote_turing_mmu_tbu1_gdsc = { 381762306a36Sopenharmony_ci .gdscr = 0x7d060, 381862306a36Sopenharmony_ci .pd = { 381962306a36Sopenharmony_ci .name = "hlos1_vote_turing_mmu_tbu1_gdsc", 382062306a36Sopenharmony_ci }, 382162306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 382262306a36Sopenharmony_ci .flags = VOTABLE, 382362306a36Sopenharmony_ci}; 382462306a36Sopenharmony_ci 382562306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc = { 382662306a36Sopenharmony_ci .gdscr = 0x80074, 382762306a36Sopenharmony_ci .pd = { 382862306a36Sopenharmony_ci .name = "hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc", 382962306a36Sopenharmony_ci }, 383062306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 383162306a36Sopenharmony_ci .flags = VOTABLE, 383262306a36Sopenharmony_ci}; 383362306a36Sopenharmony_ci 383462306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc = { 383562306a36Sopenharmony_ci .gdscr = 0x80084, 383662306a36Sopenharmony_ci .pd = { 383762306a36Sopenharmony_ci .name = "hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc", 383862306a36Sopenharmony_ci }, 383962306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 384062306a36Sopenharmony_ci .flags = VOTABLE, 384162306a36Sopenharmony_ci}; 384262306a36Sopenharmony_ci 384362306a36Sopenharmony_ci 384462306a36Sopenharmony_cistatic struct gdsc hlos1_vote_turing_mmu_tbu0_gdsc = { 384562306a36Sopenharmony_ci .gdscr = 0x80094, 384662306a36Sopenharmony_ci .pd = { 384762306a36Sopenharmony_ci .name = "hlos1_vote_turing_mmu_tbu0_gdsc", 384862306a36Sopenharmony_ci }, 384962306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 385062306a36Sopenharmony_ci .flags = VOTABLE, 385162306a36Sopenharmony_ci}; 385262306a36Sopenharmony_ci 385362306a36Sopenharmony_cistatic struct gdsc *gcc_sm6125_gdscs[] = { 385462306a36Sopenharmony_ci [USB30_PRIM_GDSC] = &usb30_prim_gdsc, 385562306a36Sopenharmony_ci [UFS_PHY_GDSC] = &ufs_phy_gdsc, 385662306a36Sopenharmony_ci [CAMSS_VFE0_GDSC] = &camss_vfe0_gdsc, 385762306a36Sopenharmony_ci [CAMSS_VFE1_GDSC] = &camss_vfe1_gdsc, 385862306a36Sopenharmony_ci [CAMSS_TOP_GDSC] = &camss_top_gdsc, 385962306a36Sopenharmony_ci [CAM_CPP_GDSC] = &cam_cpp_gdsc, 386062306a36Sopenharmony_ci [HLOS1_VOTE_TURING_MMU_TBU1_GDSC] = &hlos1_vote_turing_mmu_tbu1_gdsc, 386162306a36Sopenharmony_ci [HLOS1_VOTE_MM_SNOC_MMU_TBU_RT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc, 386262306a36Sopenharmony_ci [HLOS1_VOTE_MM_SNOC_MMU_TBU_NRT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc, 386362306a36Sopenharmony_ci [HLOS1_VOTE_TURING_MMU_TBU0_GDSC] = &hlos1_vote_turing_mmu_tbu0_gdsc, 386462306a36Sopenharmony_ci}; 386562306a36Sopenharmony_ci 386662306a36Sopenharmony_cistatic struct clk_hw *gcc_sm6125_hws[] = { 386762306a36Sopenharmony_ci [GPLL0_OUT_AUX2] = &gpll0_out_aux2.hw, 386862306a36Sopenharmony_ci [GPLL0_OUT_MAIN] = &gpll0_out_main.hw, 386962306a36Sopenharmony_ci [GPLL6_OUT_MAIN] = &gpll6_out_main.hw, 387062306a36Sopenharmony_ci [GPLL7_OUT_MAIN] = &gpll7_out_main.hw, 387162306a36Sopenharmony_ci [GPLL8_OUT_MAIN] = &gpll8_out_main.hw, 387262306a36Sopenharmony_ci [GPLL9_OUT_MAIN] = &gpll9_out_main.hw, 387362306a36Sopenharmony_ci}; 387462306a36Sopenharmony_ci 387562306a36Sopenharmony_cistatic struct clk_regmap *gcc_sm6125_clocks[] = { 387662306a36Sopenharmony_ci [GCC_AHB2PHY_CSI_CLK] = &gcc_ahb2phy_csi_clk.clkr, 387762306a36Sopenharmony_ci [GCC_AHB2PHY_USB_CLK] = &gcc_ahb2phy_usb_clk.clkr, 387862306a36Sopenharmony_ci [GCC_APC_VS_CLK] = &gcc_apc_vs_clk.clkr, 387962306a36Sopenharmony_ci [GCC_BIMC_GPU_AXI_CLK] = &gcc_bimc_gpu_axi_clk.clkr, 388062306a36Sopenharmony_ci [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr, 388162306a36Sopenharmony_ci [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr, 388262306a36Sopenharmony_ci [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr, 388362306a36Sopenharmony_ci [GCC_CAMSS_AHB_CLK_SRC] = &gcc_camss_ahb_clk_src.clkr, 388462306a36Sopenharmony_ci [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr, 388562306a36Sopenharmony_ci [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr, 388662306a36Sopenharmony_ci [GCC_CAMSS_CCI_CLK_SRC] = &gcc_camss_cci_clk_src.clkr, 388762306a36Sopenharmony_ci [GCC_CAMSS_CPHY_CSID0_CLK] = &gcc_camss_cphy_csid0_clk.clkr, 388862306a36Sopenharmony_ci [GCC_CAMSS_CPHY_CSID1_CLK] = &gcc_camss_cphy_csid1_clk.clkr, 388962306a36Sopenharmony_ci [GCC_CAMSS_CPHY_CSID2_CLK] = &gcc_camss_cphy_csid2_clk.clkr, 389062306a36Sopenharmony_ci [GCC_CAMSS_CPHY_CSID3_CLK] = &gcc_camss_cphy_csid3_clk.clkr, 389162306a36Sopenharmony_ci [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr, 389262306a36Sopenharmony_ci [GCC_CAMSS_CPP_AXI_CLK] = &gcc_camss_cpp_axi_clk.clkr, 389362306a36Sopenharmony_ci [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr, 389462306a36Sopenharmony_ci [GCC_CAMSS_CPP_CLK_SRC] = &gcc_camss_cpp_clk_src.clkr, 389562306a36Sopenharmony_ci [GCC_CAMSS_CPP_VBIF_AHB_CLK] = &gcc_camss_cpp_vbif_ahb_clk.clkr, 389662306a36Sopenharmony_ci [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr, 389762306a36Sopenharmony_ci [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr, 389862306a36Sopenharmony_ci [GCC_CAMSS_CSI0_CLK_SRC] = &gcc_camss_csi0_clk_src.clkr, 389962306a36Sopenharmony_ci [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr, 390062306a36Sopenharmony_ci [GCC_CAMSS_CSI0PHYTIMER_CLK_SRC] = &gcc_camss_csi0phytimer_clk_src.clkr, 390162306a36Sopenharmony_ci [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr, 390262306a36Sopenharmony_ci [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr, 390362306a36Sopenharmony_ci [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr, 390462306a36Sopenharmony_ci [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr, 390562306a36Sopenharmony_ci [GCC_CAMSS_CSI1_CLK_SRC] = &gcc_camss_csi1_clk_src.clkr, 390662306a36Sopenharmony_ci [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr, 390762306a36Sopenharmony_ci [GCC_CAMSS_CSI1PHYTIMER_CLK_SRC] = &gcc_camss_csi1phytimer_clk_src.clkr, 390862306a36Sopenharmony_ci [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr, 390962306a36Sopenharmony_ci [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr, 391062306a36Sopenharmony_ci [GCC_CAMSS_CSI2_AHB_CLK] = &gcc_camss_csi2_ahb_clk.clkr, 391162306a36Sopenharmony_ci [GCC_CAMSS_CSI2_CLK] = &gcc_camss_csi2_clk.clkr, 391262306a36Sopenharmony_ci [GCC_CAMSS_CSI2_CLK_SRC] = &gcc_camss_csi2_clk_src.clkr, 391362306a36Sopenharmony_ci [GCC_CAMSS_CSI2PHYTIMER_CLK] = &gcc_camss_csi2phytimer_clk.clkr, 391462306a36Sopenharmony_ci [GCC_CAMSS_CSI2PHYTIMER_CLK_SRC] = &gcc_camss_csi2phytimer_clk_src.clkr, 391562306a36Sopenharmony_ci [GCC_CAMSS_CSI2PIX_CLK] = &gcc_camss_csi2pix_clk.clkr, 391662306a36Sopenharmony_ci [GCC_CAMSS_CSI2RDI_CLK] = &gcc_camss_csi2rdi_clk.clkr, 391762306a36Sopenharmony_ci [GCC_CAMSS_CSI3_AHB_CLK] = &gcc_camss_csi3_ahb_clk.clkr, 391862306a36Sopenharmony_ci [GCC_CAMSS_CSI3_CLK] = &gcc_camss_csi3_clk.clkr, 391962306a36Sopenharmony_ci [GCC_CAMSS_CSI3_CLK_SRC] = &gcc_camss_csi3_clk_src.clkr, 392062306a36Sopenharmony_ci [GCC_CAMSS_CSI3PIX_CLK] = &gcc_camss_csi3pix_clk.clkr, 392162306a36Sopenharmony_ci [GCC_CAMSS_CSI3RDI_CLK] = &gcc_camss_csi3rdi_clk.clkr, 392262306a36Sopenharmony_ci [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr, 392362306a36Sopenharmony_ci [GCC_CAMSS_CSI_VFE1_CLK] = &gcc_camss_csi_vfe1_clk.clkr, 392462306a36Sopenharmony_ci [GCC_CAMSS_CSIPHY0_CLK] = &gcc_camss_csiphy0_clk.clkr, 392562306a36Sopenharmony_ci [GCC_CAMSS_CSIPHY1_CLK] = &gcc_camss_csiphy1_clk.clkr, 392662306a36Sopenharmony_ci [GCC_CAMSS_CSIPHY2_CLK] = &gcc_camss_csiphy2_clk.clkr, 392762306a36Sopenharmony_ci [GCC_CAMSS_CSIPHY_CLK_SRC] = &gcc_camss_csiphy_clk_src.clkr, 392862306a36Sopenharmony_ci [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr, 392962306a36Sopenharmony_ci [GCC_CAMSS_GP0_CLK_SRC] = &gcc_camss_gp0_clk_src.clkr, 393062306a36Sopenharmony_ci [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr, 393162306a36Sopenharmony_ci [GCC_CAMSS_GP1_CLK_SRC] = &gcc_camss_gp1_clk_src.clkr, 393262306a36Sopenharmony_ci [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr, 393362306a36Sopenharmony_ci [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr, 393462306a36Sopenharmony_ci [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr, 393562306a36Sopenharmony_ci [GCC_CAMSS_JPEG_CLK] = &gcc_camss_jpeg_clk.clkr, 393662306a36Sopenharmony_ci [GCC_CAMSS_JPEG_CLK_SRC] = &gcc_camss_jpeg_clk_src.clkr, 393762306a36Sopenharmony_ci [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr, 393862306a36Sopenharmony_ci [GCC_CAMSS_MCLK0_CLK_SRC] = &gcc_camss_mclk0_clk_src.clkr, 393962306a36Sopenharmony_ci [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr, 394062306a36Sopenharmony_ci [GCC_CAMSS_MCLK1_CLK_SRC] = &gcc_camss_mclk1_clk_src.clkr, 394162306a36Sopenharmony_ci [GCC_CAMSS_MCLK2_CLK] = &gcc_camss_mclk2_clk.clkr, 394262306a36Sopenharmony_ci [GCC_CAMSS_MCLK2_CLK_SRC] = &gcc_camss_mclk2_clk_src.clkr, 394362306a36Sopenharmony_ci [GCC_CAMSS_MCLK3_CLK] = &gcc_camss_mclk3_clk.clkr, 394462306a36Sopenharmony_ci [GCC_CAMSS_MCLK3_CLK_SRC] = &gcc_camss_mclk3_clk_src.clkr, 394562306a36Sopenharmony_ci [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr, 394662306a36Sopenharmony_ci [GCC_CAMSS_THROTTLE_NRT_AXI_CLK] = &gcc_camss_throttle_nrt_axi_clk.clkr, 394762306a36Sopenharmony_ci [GCC_CAMSS_THROTTLE_RT_AXI_CLK] = &gcc_camss_throttle_rt_axi_clk.clkr, 394862306a36Sopenharmony_ci [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr, 394962306a36Sopenharmony_ci [GCC_CAMSS_VFE0_AHB_CLK] = &gcc_camss_vfe0_ahb_clk.clkr, 395062306a36Sopenharmony_ci [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr, 395162306a36Sopenharmony_ci [GCC_CAMSS_VFE0_CLK_SRC] = &gcc_camss_vfe0_clk_src.clkr, 395262306a36Sopenharmony_ci [GCC_CAMSS_VFE0_STREAM_CLK] = &gcc_camss_vfe0_stream_clk.clkr, 395362306a36Sopenharmony_ci [GCC_CAMSS_VFE1_AHB_CLK] = &gcc_camss_vfe1_ahb_clk.clkr, 395462306a36Sopenharmony_ci [GCC_CAMSS_VFE1_CLK] = &gcc_camss_vfe1_clk.clkr, 395562306a36Sopenharmony_ci [GCC_CAMSS_VFE1_CLK_SRC] = &gcc_camss_vfe1_clk_src.clkr, 395662306a36Sopenharmony_ci [GCC_CAMSS_VFE1_STREAM_CLK] = &gcc_camss_vfe1_stream_clk.clkr, 395762306a36Sopenharmony_ci [GCC_CAMSS_VFE_TSCTR_CLK] = &gcc_camss_vfe_tsctr_clk.clkr, 395862306a36Sopenharmony_ci [GCC_CAMSS_VFE_VBIF_AHB_CLK] = &gcc_camss_vfe_vbif_ahb_clk.clkr, 395962306a36Sopenharmony_ci [GCC_CAMSS_VFE_VBIF_AXI_CLK] = &gcc_camss_vfe_vbif_axi_clk.clkr, 396062306a36Sopenharmony_ci [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr, 396162306a36Sopenharmony_ci [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr, 396262306a36Sopenharmony_ci [GCC_CE1_CLK] = &gcc_ce1_clk.clkr, 396362306a36Sopenharmony_ci [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr, 396462306a36Sopenharmony_ci [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr, 396562306a36Sopenharmony_ci [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr, 396662306a36Sopenharmony_ci [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr, 396762306a36Sopenharmony_ci [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr, 396862306a36Sopenharmony_ci [GCC_DISP_THROTTLE_CORE_CLK] = &gcc_disp_throttle_core_clk.clkr, 396962306a36Sopenharmony_ci [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr, 397062306a36Sopenharmony_ci [GCC_GP1_CLK] = &gcc_gp1_clk.clkr, 397162306a36Sopenharmony_ci [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr, 397262306a36Sopenharmony_ci [GCC_GP2_CLK] = &gcc_gp2_clk.clkr, 397362306a36Sopenharmony_ci [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr, 397462306a36Sopenharmony_ci [GCC_GP3_CLK] = &gcc_gp3_clk.clkr, 397562306a36Sopenharmony_ci [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr, 397662306a36Sopenharmony_ci [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr, 397762306a36Sopenharmony_ci [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr, 397862306a36Sopenharmony_ci [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr, 397962306a36Sopenharmony_ci [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr, 398062306a36Sopenharmony_ci [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr, 398162306a36Sopenharmony_ci [GCC_GPU_THROTTLE_CORE_CLK] = &gcc_gpu_throttle_core_clk.clkr, 398262306a36Sopenharmony_ci [GCC_GPU_THROTTLE_XO_CLK] = &gcc_gpu_throttle_xo_clk.clkr, 398362306a36Sopenharmony_ci [GCC_MSS_VS_CLK] = &gcc_mss_vs_clk.clkr, 398462306a36Sopenharmony_ci [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr, 398562306a36Sopenharmony_ci [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr, 398662306a36Sopenharmony_ci [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr, 398762306a36Sopenharmony_ci [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr, 398862306a36Sopenharmony_ci [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr, 398962306a36Sopenharmony_ci [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr, 399062306a36Sopenharmony_ci [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr, 399162306a36Sopenharmony_ci [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr, 399262306a36Sopenharmony_ci [GCC_QMIP_GPU_CFG_AHB_CLK] = &gcc_qmip_gpu_cfg_ahb_clk.clkr, 399362306a36Sopenharmony_ci [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr, 399462306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr, 399562306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr, 399662306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr, 399762306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr, 399862306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr, 399962306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr, 400062306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr, 400162306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr, 400262306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr, 400362306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr, 400462306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr, 400562306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr, 400662306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr, 400762306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr, 400862306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr, 400962306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr, 401062306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr, 401162306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr, 401262306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr, 401362306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr, 401462306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr, 401562306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr, 401662306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr, 401762306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr, 401862306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr, 401962306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr, 402062306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr, 402162306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr, 402262306a36Sopenharmony_ci [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr, 402362306a36Sopenharmony_ci [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr, 402462306a36Sopenharmony_ci [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr, 402562306a36Sopenharmony_ci [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr, 402662306a36Sopenharmony_ci [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr, 402762306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr, 402862306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr, 402962306a36Sopenharmony_ci [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr, 403062306a36Sopenharmony_ci [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr, 403162306a36Sopenharmony_ci [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr, 403262306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr, 403362306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr, 403462306a36Sopenharmony_ci [GCC_SYS_NOC_COMPUTE_SF_AXI_CLK] = &gcc_sys_noc_compute_sf_axi_clk.clkr, 403562306a36Sopenharmony_ci [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr, 403662306a36Sopenharmony_ci [GCC_SYS_NOC_UFS_PHY_AXI_CLK] = &gcc_sys_noc_ufs_phy_axi_clk.clkr, 403762306a36Sopenharmony_ci [GCC_SYS_NOC_USB3_PRIM_AXI_CLK] = &gcc_sys_noc_usb3_prim_axi_clk.clkr, 403862306a36Sopenharmony_ci [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr, 403962306a36Sopenharmony_ci [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr, 404062306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr, 404162306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr, 404262306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr, 404362306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr, 404462306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr, 404562306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr, 404662306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr, 404762306a36Sopenharmony_ci [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr, 404862306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr, 404962306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = 405062306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_clk_src.clkr, 405162306a36Sopenharmony_ci [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr, 405262306a36Sopenharmony_ci [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr, 405362306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr, 405462306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = 405562306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_clk_src.clkr, 405662306a36Sopenharmony_ci [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr, 405762306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr, 405862306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr, 405962306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr, 406062306a36Sopenharmony_ci [GCC_VDDA_VS_CLK] = &gcc_vdda_vs_clk.clkr, 406162306a36Sopenharmony_ci [GCC_VDDCX_VS_CLK] = &gcc_vddcx_vs_clk.clkr, 406262306a36Sopenharmony_ci [GCC_VDDMX_VS_CLK] = &gcc_vddmx_vs_clk.clkr, 406362306a36Sopenharmony_ci [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr, 406462306a36Sopenharmony_ci [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr, 406562306a36Sopenharmony_ci [GCC_VIDEO_THROTTLE_CORE_CLK] = &gcc_video_throttle_core_clk.clkr, 406662306a36Sopenharmony_ci [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr, 406762306a36Sopenharmony_ci [GCC_VS_CTRL_AHB_CLK] = &gcc_vs_ctrl_ahb_clk.clkr, 406862306a36Sopenharmony_ci [GCC_VS_CTRL_CLK] = &gcc_vs_ctrl_clk.clkr, 406962306a36Sopenharmony_ci [GCC_VS_CTRL_CLK_SRC] = &gcc_vs_ctrl_clk_src.clkr, 407062306a36Sopenharmony_ci [GCC_VSENSOR_CLK_SRC] = &gcc_vsensor_clk_src.clkr, 407162306a36Sopenharmony_ci [GCC_WCSS_VS_CLK] = &gcc_wcss_vs_clk.clkr, 407262306a36Sopenharmony_ci [GPLL0_OUT_EARLY] = &gpll0_out_early.clkr, 407362306a36Sopenharmony_ci [GPLL3_OUT_EARLY] = &gpll3_out_early.clkr, 407462306a36Sopenharmony_ci [GPLL4_OUT_MAIN] = &gpll4_out_main.clkr, 407562306a36Sopenharmony_ci [GPLL5_OUT_MAIN] = &gpll5_out_main.clkr, 407662306a36Sopenharmony_ci [GPLL6_OUT_EARLY] = &gpll6_out_early.clkr, 407762306a36Sopenharmony_ci [GPLL7_OUT_EARLY] = &gpll7_out_early.clkr, 407862306a36Sopenharmony_ci [GPLL8_OUT_EARLY] = &gpll8_out_early.clkr, 407962306a36Sopenharmony_ci [GPLL9_OUT_EARLY] = &gpll9_out_early.clkr, 408062306a36Sopenharmony_ci [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr, 408162306a36Sopenharmony_ci}; 408262306a36Sopenharmony_ci 408362306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sm6125_resets[] = { 408462306a36Sopenharmony_ci [GCC_QUSB2PHY_PRIM_BCR] = { 0x1c000 }, 408562306a36Sopenharmony_ci [GCC_QUSB2PHY_SEC_BCR] = { 0x1c004 }, 408662306a36Sopenharmony_ci [GCC_UFS_PHY_BCR] = { 0x45000 }, 408762306a36Sopenharmony_ci [GCC_USB30_PRIM_BCR] = { 0x1a000 }, 408862306a36Sopenharmony_ci [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x1d000 }, 408962306a36Sopenharmony_ci [GCC_USB3PHY_PHY_PRIM_SP0_BCR] = { 0x1b008 }, 409062306a36Sopenharmony_ci [GCC_USB3_PHY_PRIM_SP0_BCR] = { 0x1b000 }, 409162306a36Sopenharmony_ci [GCC_CAMSS_MICRO_BCR] = { 0x560ac }, 409262306a36Sopenharmony_ci}; 409362306a36Sopenharmony_ci 409462306a36Sopenharmony_cistatic struct clk_rcg_dfs_data gcc_dfs_clocks[] = { 409562306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src), 409662306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src), 409762306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src), 409862306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src), 409962306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src), 410062306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src), 410162306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src), 410262306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src), 410362306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src), 410462306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src), 410562306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src), 410662306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src), 410762306a36Sopenharmony_ci}; 410862306a36Sopenharmony_ci 410962306a36Sopenharmony_cistatic const struct regmap_config gcc_sm6125_regmap_config = { 411062306a36Sopenharmony_ci .reg_bits = 32, 411162306a36Sopenharmony_ci .reg_stride = 4, 411262306a36Sopenharmony_ci .val_bits = 32, 411362306a36Sopenharmony_ci .max_register = 0xc7000, 411462306a36Sopenharmony_ci .fast_io = true, 411562306a36Sopenharmony_ci}; 411662306a36Sopenharmony_ci 411762306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sm6125_desc = { 411862306a36Sopenharmony_ci .config = &gcc_sm6125_regmap_config, 411962306a36Sopenharmony_ci .clks = gcc_sm6125_clocks, 412062306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_sm6125_clocks), 412162306a36Sopenharmony_ci .clk_hws = gcc_sm6125_hws, 412262306a36Sopenharmony_ci .num_clk_hws = ARRAY_SIZE(gcc_sm6125_hws), 412362306a36Sopenharmony_ci .resets = gcc_sm6125_resets, 412462306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_sm6125_resets), 412562306a36Sopenharmony_ci .gdscs = gcc_sm6125_gdscs, 412662306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gcc_sm6125_gdscs), 412762306a36Sopenharmony_ci}; 412862306a36Sopenharmony_ci 412962306a36Sopenharmony_cistatic const struct of_device_id gcc_sm6125_match_table[] = { 413062306a36Sopenharmony_ci { .compatible = "qcom,gcc-sm6125" }, 413162306a36Sopenharmony_ci { } 413262306a36Sopenharmony_ci}; 413362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sm6125_match_table); 413462306a36Sopenharmony_ci 413562306a36Sopenharmony_cistatic int gcc_sm6125_probe(struct platform_device *pdev) 413662306a36Sopenharmony_ci{ 413762306a36Sopenharmony_ci struct regmap *regmap; 413862306a36Sopenharmony_ci int ret; 413962306a36Sopenharmony_ci 414062306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gcc_sm6125_desc); 414162306a36Sopenharmony_ci if (IS_ERR(regmap)) 414262306a36Sopenharmony_ci return PTR_ERR(regmap); 414362306a36Sopenharmony_ci 414462306a36Sopenharmony_ci /* 414562306a36Sopenharmony_ci * Disable the GPLL0 active input to video block via 414662306a36Sopenharmony_ci * MISC registers. 414762306a36Sopenharmony_ci */ 414862306a36Sopenharmony_ci regmap_update_bits(regmap, 0x80258, 0x1, 0x1); 414962306a36Sopenharmony_ci 415062306a36Sopenharmony_ci /* 415162306a36Sopenharmony_ci * Enable DUAL_EDGE mode for MCLK RCGs 415262306a36Sopenharmony_ci * This is required to enable MND divider mode 415362306a36Sopenharmony_ci */ 415462306a36Sopenharmony_ci regmap_update_bits(regmap, 0x51004, 0x3000, 0x2000); 415562306a36Sopenharmony_ci regmap_update_bits(regmap, 0x51020, 0x3000, 0x2000); 415662306a36Sopenharmony_ci regmap_update_bits(regmap, 0x5103c, 0x3000, 0x2000); 415762306a36Sopenharmony_ci regmap_update_bits(regmap, 0x51058, 0x3000, 0x2000); 415862306a36Sopenharmony_ci 415962306a36Sopenharmony_ci ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks, 416062306a36Sopenharmony_ci ARRAY_SIZE(gcc_dfs_clocks)); 416162306a36Sopenharmony_ci if (ret) 416262306a36Sopenharmony_ci return ret; 416362306a36Sopenharmony_ci 416462306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &gcc_sm6125_desc, regmap); 416562306a36Sopenharmony_ci} 416662306a36Sopenharmony_ci 416762306a36Sopenharmony_cistatic struct platform_driver gcc_sm6125_driver = { 416862306a36Sopenharmony_ci .probe = gcc_sm6125_probe, 416962306a36Sopenharmony_ci .driver = { 417062306a36Sopenharmony_ci .name = "gcc-sm6125", 417162306a36Sopenharmony_ci .of_match_table = gcc_sm6125_match_table, 417262306a36Sopenharmony_ci }, 417362306a36Sopenharmony_ci}; 417462306a36Sopenharmony_ci 417562306a36Sopenharmony_cistatic int __init gcc_sm6125_init(void) 417662306a36Sopenharmony_ci{ 417762306a36Sopenharmony_ci return platform_driver_register(&gcc_sm6125_driver); 417862306a36Sopenharmony_ci} 417962306a36Sopenharmony_cisubsys_initcall(gcc_sm6125_init); 418062306a36Sopenharmony_ci 418162306a36Sopenharmony_cistatic void __exit gcc_sm6125_exit(void) 418262306a36Sopenharmony_ci{ 418362306a36Sopenharmony_ci platform_driver_unregister(&gcc_sm6125_driver); 418462306a36Sopenharmony_ci} 418562306a36Sopenharmony_cimodule_exit(gcc_sm6125_exit); 418662306a36Sopenharmony_ci 418762306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SM6125 Driver"); 418862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 4189