162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2019-2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/err.h>
762306a36Sopenharmony_ci#include <linux/kernel.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/of.h>
1062306a36Sopenharmony_ci#include <linux/platform_device.h>
1162306a36Sopenharmony_ci#include <linux/clk-provider.h>
1262306a36Sopenharmony_ci#include <linux/regmap.h>
1362306a36Sopenharmony_ci#include <linux/reset-controller.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-sm6115.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1862306a36Sopenharmony_ci#include "clk-branch.h"
1962306a36Sopenharmony_ci#include "clk-pll.h"
2062306a36Sopenharmony_ci#include "clk-rcg.h"
2162306a36Sopenharmony_ci#include "clk-regmap.h"
2262306a36Sopenharmony_ci#include "clk-regmap-divider.h"
2362306a36Sopenharmony_ci#include "common.h"
2462306a36Sopenharmony_ci#include "gdsc.h"
2562306a36Sopenharmony_ci#include "reset.h"
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cienum {
2862306a36Sopenharmony_ci	P_BI_TCXO,
2962306a36Sopenharmony_ci	P_GPLL0_OUT_AUX2,
3062306a36Sopenharmony_ci	P_GPLL0_OUT_EARLY,
3162306a36Sopenharmony_ci	P_GPLL10_OUT_MAIN,
3262306a36Sopenharmony_ci	P_GPLL11_OUT_MAIN,
3362306a36Sopenharmony_ci	P_GPLL3_OUT_EARLY,
3462306a36Sopenharmony_ci	P_GPLL4_OUT_MAIN,
3562306a36Sopenharmony_ci	P_GPLL6_OUT_EARLY,
3662306a36Sopenharmony_ci	P_GPLL6_OUT_MAIN,
3762306a36Sopenharmony_ci	P_GPLL7_OUT_MAIN,
3862306a36Sopenharmony_ci	P_GPLL8_OUT_EARLY,
3962306a36Sopenharmony_ci	P_GPLL8_OUT_MAIN,
4062306a36Sopenharmony_ci	P_GPLL9_OUT_EARLY,
4162306a36Sopenharmony_ci	P_GPLL9_OUT_MAIN,
4262306a36Sopenharmony_ci	P_SLEEP_CLK,
4362306a36Sopenharmony_ci};
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cistatic struct pll_vco default_vco[] = {
4662306a36Sopenharmony_ci	{ 500000000, 1000000000, 2 },
4762306a36Sopenharmony_ci};
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_cistatic struct pll_vco gpll9_vco[] = {
5062306a36Sopenharmony_ci	{ 500000000, 1250000000, 0 },
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic struct pll_vco gpll10_vco[] = {
5462306a36Sopenharmony_ci	{ 750000000, 1500000000, 1 },
5562306a36Sopenharmony_ci};
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0 = {
5862306a36Sopenharmony_ci	.offset = 0x0,
5962306a36Sopenharmony_ci	.vco_table = default_vco,
6062306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(default_vco),
6162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
6262306a36Sopenharmony_ci	.clkr = {
6362306a36Sopenharmony_ci		.enable_reg = 0x79000,
6462306a36Sopenharmony_ci		.enable_mask = BIT(0),
6562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6662306a36Sopenharmony_ci			.name = "gpll0",
6762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
6862306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
6962306a36Sopenharmony_ci			},
7062306a36Sopenharmony_ci			.num_parents = 1,
7162306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
7262306a36Sopenharmony_ci		},
7362306a36Sopenharmony_ci	},
7462306a36Sopenharmony_ci};
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll0_out_aux2[] = {
7762306a36Sopenharmony_ci	{ 0x1, 2 },
7862306a36Sopenharmony_ci	{ }
7962306a36Sopenharmony_ci};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_aux2 = {
8262306a36Sopenharmony_ci	.offset = 0x0,
8362306a36Sopenharmony_ci	.post_div_shift = 8,
8462306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll0_out_aux2,
8562306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_aux2),
8662306a36Sopenharmony_ci	.width = 4,
8762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
8862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8962306a36Sopenharmony_ci		.name = "gpll0_out_aux2",
9062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
9162306a36Sopenharmony_ci		.num_parents = 1,
9262306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
9362306a36Sopenharmony_ci	},
9462306a36Sopenharmony_ci};
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll0_out_main[] = {
9762306a36Sopenharmony_ci	{ 0x0, 1 },
9862306a36Sopenharmony_ci	{ }
9962306a36Sopenharmony_ci};
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_main = {
10262306a36Sopenharmony_ci	.offset = 0x0,
10362306a36Sopenharmony_ci	.post_div_shift = 8,
10462306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll0_out_main,
10562306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_main),
10662306a36Sopenharmony_ci	.width = 4,
10762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
10862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10962306a36Sopenharmony_ci		.name = "gpll0_out_main",
11062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
11162306a36Sopenharmony_ci		.num_parents = 1,
11262306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
11362306a36Sopenharmony_ci	},
11462306a36Sopenharmony_ci};
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci/* 1152MHz configuration */
11762306a36Sopenharmony_cistatic const struct alpha_pll_config gpll10_config = {
11862306a36Sopenharmony_ci	.l = 0x3c,
11962306a36Sopenharmony_ci	.vco_val = 0x1 << 20,
12062306a36Sopenharmony_ci	.vco_mask = GENMASK(21, 20),
12162306a36Sopenharmony_ci	.main_output_mask = BIT(0),
12262306a36Sopenharmony_ci	.config_ctl_val = 0x4001055b,
12362306a36Sopenharmony_ci	.test_ctl_hi1_val = 0x1,
12462306a36Sopenharmony_ci	.test_ctl_hi_mask = 0x1,
12562306a36Sopenharmony_ci};
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_cistatic struct clk_alpha_pll gpll10 = {
12862306a36Sopenharmony_ci	.offset = 0xa000,
12962306a36Sopenharmony_ci	.vco_table = gpll10_vco,
13062306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(gpll10_vco),
13162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
13262306a36Sopenharmony_ci	.clkr = {
13362306a36Sopenharmony_ci		.enable_reg = 0x79000,
13462306a36Sopenharmony_ci		.enable_mask = BIT(10),
13562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
13662306a36Sopenharmony_ci			.name = "gpll10",
13762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
13862306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
13962306a36Sopenharmony_ci			},
14062306a36Sopenharmony_ci			.num_parents = 1,
14162306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
14262306a36Sopenharmony_ci		},
14362306a36Sopenharmony_ci	},
14462306a36Sopenharmony_ci};
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll10_out_main[] = {
14762306a36Sopenharmony_ci	{ 0x0, 1 },
14862306a36Sopenharmony_ci	{ }
14962306a36Sopenharmony_ci};
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll10_out_main = {
15262306a36Sopenharmony_ci	.offset = 0xa000,
15362306a36Sopenharmony_ci	.post_div_shift = 8,
15462306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll10_out_main,
15562306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll10_out_main),
15662306a36Sopenharmony_ci	.width = 4,
15762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
15862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15962306a36Sopenharmony_ci		.name = "gpll10_out_main",
16062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &gpll10.clkr.hw },
16162306a36Sopenharmony_ci		.num_parents = 1,
16262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
16362306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
16462306a36Sopenharmony_ci	},
16562306a36Sopenharmony_ci};
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci/* 600MHz configuration */
16862306a36Sopenharmony_cistatic const struct alpha_pll_config gpll11_config = {
16962306a36Sopenharmony_ci	.l = 0x1F,
17062306a36Sopenharmony_ci	.alpha = 0x0,
17162306a36Sopenharmony_ci	.alpha_hi = 0x40,
17262306a36Sopenharmony_ci	.alpha_en_mask = BIT(24),
17362306a36Sopenharmony_ci	.vco_val = 0x2 << 20,
17462306a36Sopenharmony_ci	.vco_mask = GENMASK(21, 20),
17562306a36Sopenharmony_ci	.config_ctl_val = 0x4001055b,
17662306a36Sopenharmony_ci	.test_ctl_hi1_val = 0x1,
17762306a36Sopenharmony_ci	.test_ctl_hi_mask = 0x1,
17862306a36Sopenharmony_ci};
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_cistatic struct clk_alpha_pll gpll11 = {
18162306a36Sopenharmony_ci	.offset = 0xb000,
18262306a36Sopenharmony_ci	.vco_table = default_vco,
18362306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(default_vco),
18462306a36Sopenharmony_ci	.flags = SUPPORTS_DYNAMIC_UPDATE,
18562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
18662306a36Sopenharmony_ci	.clkr = {
18762306a36Sopenharmony_ci		.enable_reg = 0x79000,
18862306a36Sopenharmony_ci		.enable_mask = BIT(11),
18962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
19062306a36Sopenharmony_ci			.name = "gpll11",
19162306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
19262306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
19362306a36Sopenharmony_ci			},
19462306a36Sopenharmony_ci			.num_parents = 1,
19562306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
19662306a36Sopenharmony_ci		},
19762306a36Sopenharmony_ci	},
19862306a36Sopenharmony_ci};
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll11_out_main[] = {
20162306a36Sopenharmony_ci	{ 0x0, 1 },
20262306a36Sopenharmony_ci	{ }
20362306a36Sopenharmony_ci};
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll11_out_main = {
20662306a36Sopenharmony_ci	.offset = 0xb000,
20762306a36Sopenharmony_ci	.post_div_shift = 8,
20862306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll11_out_main,
20962306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll11_out_main),
21062306a36Sopenharmony_ci	.width = 4,
21162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
21262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
21362306a36Sopenharmony_ci		.name = "gpll11_out_main",
21462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &gpll11.clkr.hw },
21562306a36Sopenharmony_ci		.num_parents = 1,
21662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
21762306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
21862306a36Sopenharmony_ci	},
21962306a36Sopenharmony_ci};
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_cistatic struct clk_alpha_pll gpll3 = {
22262306a36Sopenharmony_ci	.offset = 0x3000,
22362306a36Sopenharmony_ci	.vco_table = default_vco,
22462306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(default_vco),
22562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
22662306a36Sopenharmony_ci	.clkr = {
22762306a36Sopenharmony_ci		.enable_reg = 0x79000,
22862306a36Sopenharmony_ci		.enable_mask = BIT(3),
22962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
23062306a36Sopenharmony_ci			.name = "gpll3",
23162306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
23262306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
23362306a36Sopenharmony_ci			},
23462306a36Sopenharmony_ci			.num_parents = 1,
23562306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
23662306a36Sopenharmony_ci		},
23762306a36Sopenharmony_ci	},
23862306a36Sopenharmony_ci};
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4 = {
24162306a36Sopenharmony_ci	.offset = 0x4000,
24262306a36Sopenharmony_ci	.vco_table = default_vco,
24362306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(default_vco),
24462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
24562306a36Sopenharmony_ci	.clkr = {
24662306a36Sopenharmony_ci		.enable_reg = 0x79000,
24762306a36Sopenharmony_ci		.enable_mask = BIT(4),
24862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
24962306a36Sopenharmony_ci			.name = "gpll4",
25062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
25162306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
25262306a36Sopenharmony_ci			},
25362306a36Sopenharmony_ci			.num_parents = 1,
25462306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
25562306a36Sopenharmony_ci		},
25662306a36Sopenharmony_ci	},
25762306a36Sopenharmony_ci};
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll4_out_main[] = {
26062306a36Sopenharmony_ci	{ 0x0, 1 },
26162306a36Sopenharmony_ci	{ }
26262306a36Sopenharmony_ci};
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4_out_main = {
26562306a36Sopenharmony_ci	.offset = 0x4000,
26662306a36Sopenharmony_ci	.post_div_shift = 8,
26762306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll4_out_main,
26862306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll4_out_main),
26962306a36Sopenharmony_ci	.width = 4,
27062306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
27162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
27262306a36Sopenharmony_ci		.name = "gpll4_out_main",
27362306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &gpll4.clkr.hw },
27462306a36Sopenharmony_ci		.num_parents = 1,
27562306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
27662306a36Sopenharmony_ci	},
27762306a36Sopenharmony_ci};
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_cistatic struct clk_alpha_pll gpll6 = {
28062306a36Sopenharmony_ci	.offset = 0x6000,
28162306a36Sopenharmony_ci	.vco_table = default_vco,
28262306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(default_vco),
28362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
28462306a36Sopenharmony_ci	.clkr = {
28562306a36Sopenharmony_ci		.enable_reg = 0x79000,
28662306a36Sopenharmony_ci		.enable_mask = BIT(6),
28762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28862306a36Sopenharmony_ci			.name = "gpll6",
28962306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
29062306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
29162306a36Sopenharmony_ci			},
29262306a36Sopenharmony_ci			.num_parents = 1,
29362306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
29462306a36Sopenharmony_ci		},
29562306a36Sopenharmony_ci	},
29662306a36Sopenharmony_ci};
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll6_out_main[] = {
29962306a36Sopenharmony_ci	{ 0x1, 2 },
30062306a36Sopenharmony_ci	{ }
30162306a36Sopenharmony_ci};
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll6_out_main = {
30462306a36Sopenharmony_ci	.offset = 0x6000,
30562306a36Sopenharmony_ci	.post_div_shift = 8,
30662306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll6_out_main,
30762306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll6_out_main),
30862306a36Sopenharmony_ci	.width = 4,
30962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
31062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
31162306a36Sopenharmony_ci		.name = "gpll6_out_main",
31262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &gpll6.clkr.hw },
31362306a36Sopenharmony_ci		.num_parents = 1,
31462306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
31562306a36Sopenharmony_ci	},
31662306a36Sopenharmony_ci};
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_cistatic struct clk_alpha_pll gpll7 = {
31962306a36Sopenharmony_ci	.offset = 0x7000,
32062306a36Sopenharmony_ci	.vco_table = default_vco,
32162306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(default_vco),
32262306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
32362306a36Sopenharmony_ci	.clkr = {
32462306a36Sopenharmony_ci		.enable_reg = 0x79000,
32562306a36Sopenharmony_ci		.enable_mask = BIT(7),
32662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32762306a36Sopenharmony_ci			.name = "gpll7",
32862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
32962306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
33062306a36Sopenharmony_ci			},
33162306a36Sopenharmony_ci			.num_parents = 1,
33262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
33362306a36Sopenharmony_ci		},
33462306a36Sopenharmony_ci	},
33562306a36Sopenharmony_ci};
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll7_out_main[] = {
33862306a36Sopenharmony_ci	{ 0x0, 1 },
33962306a36Sopenharmony_ci	{ }
34062306a36Sopenharmony_ci};
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll7_out_main = {
34362306a36Sopenharmony_ci	.offset = 0x7000,
34462306a36Sopenharmony_ci	.post_div_shift = 8,
34562306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll7_out_main,
34662306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll7_out_main),
34762306a36Sopenharmony_ci	.width = 4,
34862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
34962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
35062306a36Sopenharmony_ci		.name = "gpll7_out_main",
35162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &gpll7.clkr.hw },
35262306a36Sopenharmony_ci		.num_parents = 1,
35362306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
35462306a36Sopenharmony_ci	},
35562306a36Sopenharmony_ci};
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci/* 800MHz configuration */
35862306a36Sopenharmony_cistatic const struct alpha_pll_config gpll8_config = {
35962306a36Sopenharmony_ci	.l = 0x29,
36062306a36Sopenharmony_ci	.alpha = 0xAAAAAAAA,
36162306a36Sopenharmony_ci	.alpha_hi = 0xAA,
36262306a36Sopenharmony_ci	.alpha_en_mask = BIT(24),
36362306a36Sopenharmony_ci	.vco_val = 0x2 << 20,
36462306a36Sopenharmony_ci	.vco_mask = GENMASK(21, 20),
36562306a36Sopenharmony_ci	.main_output_mask = BIT(0),
36662306a36Sopenharmony_ci	.early_output_mask = BIT(3),
36762306a36Sopenharmony_ci	.post_div_val = 0x1 << 8,
36862306a36Sopenharmony_ci	.post_div_mask = GENMASK(11, 8),
36962306a36Sopenharmony_ci	.config_ctl_val = 0x4001055b,
37062306a36Sopenharmony_ci	.test_ctl_hi1_val = 0x1,
37162306a36Sopenharmony_ci	.test_ctl_hi_mask = 0x1,
37262306a36Sopenharmony_ci};
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_cistatic struct clk_alpha_pll gpll8 = {
37562306a36Sopenharmony_ci	.offset = 0x8000,
37662306a36Sopenharmony_ci	.vco_table = default_vco,
37762306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(default_vco),
37862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
37962306a36Sopenharmony_ci	.flags = SUPPORTS_DYNAMIC_UPDATE,
38062306a36Sopenharmony_ci	.clkr = {
38162306a36Sopenharmony_ci		.enable_reg = 0x79000,
38262306a36Sopenharmony_ci		.enable_mask = BIT(8),
38362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
38462306a36Sopenharmony_ci			.name = "gpll8",
38562306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
38662306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
38762306a36Sopenharmony_ci			},
38862306a36Sopenharmony_ci			.num_parents = 1,
38962306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
39062306a36Sopenharmony_ci		},
39162306a36Sopenharmony_ci	},
39262306a36Sopenharmony_ci};
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll8_out_main[] = {
39562306a36Sopenharmony_ci	{ 0x1, 2 },
39662306a36Sopenharmony_ci	{ }
39762306a36Sopenharmony_ci};
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll8_out_main = {
40062306a36Sopenharmony_ci	.offset = 0x8000,
40162306a36Sopenharmony_ci	.post_div_shift = 8,
40262306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll8_out_main,
40362306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll8_out_main),
40462306a36Sopenharmony_ci	.width = 4,
40562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
40662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
40762306a36Sopenharmony_ci		.name = "gpll8_out_main",
40862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &gpll8.clkr.hw },
40962306a36Sopenharmony_ci		.num_parents = 1,
41062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
41162306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
41262306a36Sopenharmony_ci	},
41362306a36Sopenharmony_ci};
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci/* 1152MHz configuration */
41662306a36Sopenharmony_cistatic const struct alpha_pll_config gpll9_config = {
41762306a36Sopenharmony_ci	.l = 0x3C,
41862306a36Sopenharmony_ci	.alpha = 0x0,
41962306a36Sopenharmony_ci	.post_div_val = 0x1 << 8,
42062306a36Sopenharmony_ci	.post_div_mask = GENMASK(9, 8),
42162306a36Sopenharmony_ci	.main_output_mask = BIT(0),
42262306a36Sopenharmony_ci	.config_ctl_val = 0x00004289,
42362306a36Sopenharmony_ci	.test_ctl_mask = GENMASK(31, 0),
42462306a36Sopenharmony_ci	.test_ctl_val = 0x08000000,
42562306a36Sopenharmony_ci};
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_cistatic struct clk_alpha_pll gpll9 = {
42862306a36Sopenharmony_ci	.offset = 0x9000,
42962306a36Sopenharmony_ci	.vco_table = gpll9_vco,
43062306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(gpll9_vco),
43162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO_EVO],
43262306a36Sopenharmony_ci	.clkr = {
43362306a36Sopenharmony_ci		.enable_reg = 0x79000,
43462306a36Sopenharmony_ci		.enable_mask = BIT(9),
43562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
43662306a36Sopenharmony_ci			.name = "gpll9",
43762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
43862306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
43962306a36Sopenharmony_ci			},
44062306a36Sopenharmony_ci			.num_parents = 1,
44162306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
44262306a36Sopenharmony_ci		},
44362306a36Sopenharmony_ci	},
44462306a36Sopenharmony_ci};
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll9_out_main[] = {
44762306a36Sopenharmony_ci	{ 0x1, 2 },
44862306a36Sopenharmony_ci	{ }
44962306a36Sopenharmony_ci};
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll9_out_main = {
45262306a36Sopenharmony_ci	.offset = 0x9000,
45362306a36Sopenharmony_ci	.post_div_shift = 8,
45462306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll9_out_main,
45562306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll9_out_main),
45662306a36Sopenharmony_ci	.width = 2,
45762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO_EVO],
45862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
45962306a36Sopenharmony_ci		.name = "gpll9_out_main",
46062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &gpll9.clkr.hw },
46162306a36Sopenharmony_ci		.num_parents = 1,
46262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
46362306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
46462306a36Sopenharmony_ci	},
46562306a36Sopenharmony_ci};
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = {
46862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
46962306a36Sopenharmony_ci	{ P_GPLL0_OUT_EARLY, 1 },
47062306a36Sopenharmony_ci	{ P_GPLL0_OUT_AUX2, 2 },
47162306a36Sopenharmony_ci};
47262306a36Sopenharmony_ci
47362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_0[] = {
47462306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
47562306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
47662306a36Sopenharmony_ci	{ .hw = &gpll0_out_aux2.clkr.hw },
47762306a36Sopenharmony_ci};
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = {
48062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
48162306a36Sopenharmony_ci	{ P_GPLL0_OUT_EARLY, 1 },
48262306a36Sopenharmony_ci	{ P_GPLL0_OUT_AUX2, 2 },
48362306a36Sopenharmony_ci	{ P_GPLL6_OUT_MAIN, 4 },
48462306a36Sopenharmony_ci};
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_1[] = {
48762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
48862306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
48962306a36Sopenharmony_ci	{ .hw = &gpll0_out_aux2.clkr.hw },
49062306a36Sopenharmony_ci	{ .hw = &gpll6_out_main.clkr.hw },
49162306a36Sopenharmony_ci};
49262306a36Sopenharmony_ci
49362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = {
49462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
49562306a36Sopenharmony_ci	{ P_GPLL0_OUT_EARLY, 1 },
49662306a36Sopenharmony_ci	{ P_GPLL0_OUT_AUX2, 2 },
49762306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
49862306a36Sopenharmony_ci};
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_2[] = {
50162306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
50262306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
50362306a36Sopenharmony_ci	{ .hw = &gpll0_out_aux2.clkr.hw },
50462306a36Sopenharmony_ci	{ .fw_name = "sleep_clk" },
50562306a36Sopenharmony_ci};
50662306a36Sopenharmony_ci
50762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = {
50862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
50962306a36Sopenharmony_ci	{ P_GPLL0_OUT_EARLY, 1 },
51062306a36Sopenharmony_ci	{ P_GPLL9_OUT_EARLY, 2 },
51162306a36Sopenharmony_ci	{ P_GPLL10_OUT_MAIN, 3 },
51262306a36Sopenharmony_ci	{ P_GPLL9_OUT_MAIN, 5 },
51362306a36Sopenharmony_ci};
51462306a36Sopenharmony_ci
51562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_3[] = {
51662306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
51762306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
51862306a36Sopenharmony_ci	{ .hw = &gpll9.clkr.hw },
51962306a36Sopenharmony_ci	{ .hw = &gpll10_out_main.clkr.hw },
52062306a36Sopenharmony_ci	{ .hw = &gpll9_out_main.clkr.hw },
52162306a36Sopenharmony_ci};
52262306a36Sopenharmony_ci
52362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = {
52462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
52562306a36Sopenharmony_ci	{ P_GPLL0_OUT_EARLY, 1 },
52662306a36Sopenharmony_ci	{ P_GPLL0_OUT_AUX2, 2 },
52762306a36Sopenharmony_ci	{ P_GPLL4_OUT_MAIN, 5 },
52862306a36Sopenharmony_ci};
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_4[] = {
53162306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
53262306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
53362306a36Sopenharmony_ci	{ .hw = &gpll0_out_aux2.clkr.hw },
53462306a36Sopenharmony_ci	{ .hw = &gpll4_out_main.clkr.hw },
53562306a36Sopenharmony_ci};
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = {
53862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
53962306a36Sopenharmony_ci	{ P_GPLL0_OUT_EARLY, 1 },
54062306a36Sopenharmony_ci	{ P_GPLL8_OUT_EARLY, 2 },
54162306a36Sopenharmony_ci	{ P_GPLL10_OUT_MAIN, 3 },
54262306a36Sopenharmony_ci	{ P_GPLL8_OUT_MAIN, 4 },
54362306a36Sopenharmony_ci	{ P_GPLL9_OUT_MAIN, 5 },
54462306a36Sopenharmony_ci};
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_5[] = {
54762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
54862306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
54962306a36Sopenharmony_ci	{ .hw = &gpll8.clkr.hw },
55062306a36Sopenharmony_ci	{ .hw = &gpll10_out_main.clkr.hw },
55162306a36Sopenharmony_ci	{ .hw = &gpll8_out_main.clkr.hw },
55262306a36Sopenharmony_ci	{ .hw = &gpll9_out_main.clkr.hw },
55362306a36Sopenharmony_ci};
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_6[] = {
55662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
55762306a36Sopenharmony_ci	{ P_GPLL0_OUT_EARLY, 1 },
55862306a36Sopenharmony_ci	{ P_GPLL8_OUT_EARLY, 2 },
55962306a36Sopenharmony_ci	{ P_GPLL10_OUT_MAIN, 3 },
56062306a36Sopenharmony_ci	{ P_GPLL6_OUT_MAIN, 4 },
56162306a36Sopenharmony_ci	{ P_GPLL9_OUT_MAIN, 5 },
56262306a36Sopenharmony_ci	{ P_GPLL3_OUT_EARLY, 6 },
56362306a36Sopenharmony_ci};
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_6[] = {
56662306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
56762306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
56862306a36Sopenharmony_ci	{ .hw = &gpll8.clkr.hw },
56962306a36Sopenharmony_ci	{ .hw = &gpll10_out_main.clkr.hw },
57062306a36Sopenharmony_ci	{ .hw = &gpll6_out_main.clkr.hw },
57162306a36Sopenharmony_ci	{ .hw = &gpll9_out_main.clkr.hw },
57262306a36Sopenharmony_ci	{ .hw = &gpll3.clkr.hw },
57362306a36Sopenharmony_ci};
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_7[] = {
57662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
57762306a36Sopenharmony_ci	{ P_GPLL0_OUT_EARLY, 1 },
57862306a36Sopenharmony_ci	{ P_GPLL0_OUT_AUX2, 2 },
57962306a36Sopenharmony_ci	{ P_GPLL10_OUT_MAIN, 3 },
58062306a36Sopenharmony_ci	{ P_GPLL4_OUT_MAIN, 5 },
58162306a36Sopenharmony_ci	{ P_GPLL3_OUT_EARLY, 6 },
58262306a36Sopenharmony_ci};
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_7[] = {
58562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
58662306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
58762306a36Sopenharmony_ci	{ .hw = &gpll0_out_aux2.clkr.hw },
58862306a36Sopenharmony_ci	{ .hw = &gpll10_out_main.clkr.hw },
58962306a36Sopenharmony_ci	{ .hw = &gpll4_out_main.clkr.hw },
59062306a36Sopenharmony_ci	{ .hw = &gpll3.clkr.hw },
59162306a36Sopenharmony_ci};
59262306a36Sopenharmony_ci
59362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_8[] = {
59462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
59562306a36Sopenharmony_ci	{ P_GPLL0_OUT_EARLY, 1 },
59662306a36Sopenharmony_ci	{ P_GPLL8_OUT_EARLY, 2 },
59762306a36Sopenharmony_ci	{ P_GPLL10_OUT_MAIN, 3 },
59862306a36Sopenharmony_ci	{ P_GPLL8_OUT_MAIN, 4 },
59962306a36Sopenharmony_ci	{ P_GPLL9_OUT_MAIN, 5 },
60062306a36Sopenharmony_ci	{ P_GPLL3_OUT_EARLY, 6 },
60162306a36Sopenharmony_ci};
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_8[] = {
60462306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
60562306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
60662306a36Sopenharmony_ci	{ .hw = &gpll8.clkr.hw },
60762306a36Sopenharmony_ci	{ .hw = &gpll10_out_main.clkr.hw },
60862306a36Sopenharmony_ci	{ .hw = &gpll8_out_main.clkr.hw },
60962306a36Sopenharmony_ci	{ .hw = &gpll9_out_main.clkr.hw },
61062306a36Sopenharmony_ci	{ .hw = &gpll3.clkr.hw },
61162306a36Sopenharmony_ci};
61262306a36Sopenharmony_ci
61362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_9[] = {
61462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
61562306a36Sopenharmony_ci	{ P_GPLL0_OUT_EARLY, 1 },
61662306a36Sopenharmony_ci	{ P_GPLL0_OUT_AUX2, 2 },
61762306a36Sopenharmony_ci	{ P_GPLL10_OUT_MAIN, 3 },
61862306a36Sopenharmony_ci	{ P_GPLL8_OUT_MAIN, 4 },
61962306a36Sopenharmony_ci	{ P_GPLL9_OUT_MAIN, 5 },
62062306a36Sopenharmony_ci	{ P_GPLL3_OUT_EARLY, 6 },
62162306a36Sopenharmony_ci};
62262306a36Sopenharmony_ci
62362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_9[] = {
62462306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
62562306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
62662306a36Sopenharmony_ci	{ .hw = &gpll0_out_aux2.clkr.hw },
62762306a36Sopenharmony_ci	{ .hw = &gpll10_out_main.clkr.hw },
62862306a36Sopenharmony_ci	{ .hw = &gpll8_out_main.clkr.hw },
62962306a36Sopenharmony_ci	{ .hw = &gpll9_out_main.clkr.hw },
63062306a36Sopenharmony_ci	{ .hw = &gpll3.clkr.hw },
63162306a36Sopenharmony_ci};
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_10[] = {
63462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
63562306a36Sopenharmony_ci	{ P_GPLL0_OUT_EARLY, 1 },
63662306a36Sopenharmony_ci	{ P_GPLL8_OUT_EARLY, 2 },
63762306a36Sopenharmony_ci	{ P_GPLL10_OUT_MAIN, 3 },
63862306a36Sopenharmony_ci	{ P_GPLL6_OUT_EARLY, 4 },
63962306a36Sopenharmony_ci	{ P_GPLL9_OUT_MAIN, 5 },
64062306a36Sopenharmony_ci};
64162306a36Sopenharmony_ci
64262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_10[] = {
64362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
64462306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
64562306a36Sopenharmony_ci	{ .hw = &gpll8.clkr.hw },
64662306a36Sopenharmony_ci	{ .hw = &gpll10_out_main.clkr.hw },
64762306a36Sopenharmony_ci	{ .hw = &gpll6.clkr.hw },
64862306a36Sopenharmony_ci	{ .hw = &gpll9_out_main.clkr.hw },
64962306a36Sopenharmony_ci};
65062306a36Sopenharmony_ci
65162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_11[] = {
65262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
65362306a36Sopenharmony_ci	{ P_GPLL0_OUT_EARLY, 1 },
65462306a36Sopenharmony_ci	{ P_GPLL0_OUT_AUX2, 2 },
65562306a36Sopenharmony_ci	{ P_GPLL7_OUT_MAIN, 3 },
65662306a36Sopenharmony_ci	{ P_GPLL4_OUT_MAIN, 5 },
65762306a36Sopenharmony_ci};
65862306a36Sopenharmony_ci
65962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_11[] = {
66062306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
66162306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
66262306a36Sopenharmony_ci	{ .hw = &gpll0_out_aux2.clkr.hw },
66362306a36Sopenharmony_ci	{ .hw = &gpll7_out_main.clkr.hw },
66462306a36Sopenharmony_ci	{ .hw = &gpll4_out_main.clkr.hw },
66562306a36Sopenharmony_ci};
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_12[] = {
66862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
66962306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
67062306a36Sopenharmony_ci};
67162306a36Sopenharmony_ci
67262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_12[] = {
67362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
67462306a36Sopenharmony_ci	{ .fw_name = "sleep_clk" },
67562306a36Sopenharmony_ci};
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_13[] = {
67862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
67962306a36Sopenharmony_ci	{ P_GPLL11_OUT_MAIN, 1 },
68062306a36Sopenharmony_ci};
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_13[] = {
68362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
68462306a36Sopenharmony_ci	{ .hw = &gpll11_out_main.clkr.hw },
68562306a36Sopenharmony_ci};
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_axi_clk_src[] = {
68862306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
68962306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_AUX2, 2, 0, 0),
69062306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_AUX2, 1.5, 0, 0),
69162306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_AUX2, 1, 0, 0),
69262306a36Sopenharmony_ci	{ }
69362306a36Sopenharmony_ci};
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_axi_clk_src = {
69662306a36Sopenharmony_ci	.cmd_rcgr = 0x5802c,
69762306a36Sopenharmony_ci	.mnd_width = 0,
69862306a36Sopenharmony_ci	.hid_width = 5,
69962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_7,
70062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_axi_clk_src,
70162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
70262306a36Sopenharmony_ci		.name = "gcc_camss_axi_clk_src",
70362306a36Sopenharmony_ci		.parent_data = gcc_parents_7,
70462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_7),
70562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
70662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
70762306a36Sopenharmony_ci	},
70862306a36Sopenharmony_ci};
70962306a36Sopenharmony_ci
71062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_cci_clk_src[] = {
71162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
71262306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_AUX2, 8, 0, 0),
71362306a36Sopenharmony_ci	{ }
71462306a36Sopenharmony_ci};
71562306a36Sopenharmony_ci
71662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_cci_clk_src = {
71762306a36Sopenharmony_ci	.cmd_rcgr = 0x56000,
71862306a36Sopenharmony_ci	.mnd_width = 0,
71962306a36Sopenharmony_ci	.hid_width = 5,
72062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_9,
72162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_cci_clk_src,
72262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
72362306a36Sopenharmony_ci		.name = "gcc_camss_cci_clk_src",
72462306a36Sopenharmony_ci		.parent_data = gcc_parents_9,
72562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_9),
72662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
72762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
72862306a36Sopenharmony_ci	},
72962306a36Sopenharmony_ci};
73062306a36Sopenharmony_ci
73162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_csi0phytimer_clk_src[] = {
73262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
73362306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
73462306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_AUX2, 1.5, 0, 0),
73562306a36Sopenharmony_ci	F(268800000, P_GPLL4_OUT_MAIN, 3, 0, 0),
73662306a36Sopenharmony_ci	{ }
73762306a36Sopenharmony_ci};
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csi0phytimer_clk_src = {
74062306a36Sopenharmony_ci	.cmd_rcgr = 0x59000,
74162306a36Sopenharmony_ci	.mnd_width = 0,
74262306a36Sopenharmony_ci	.hid_width = 5,
74362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
74462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
74562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
74662306a36Sopenharmony_ci		.name = "gcc_camss_csi0phytimer_clk_src",
74762306a36Sopenharmony_ci		.parent_data = gcc_parents_4,
74862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_4),
74962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
75062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
75162306a36Sopenharmony_ci	},
75262306a36Sopenharmony_ci};
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csi1phytimer_clk_src = {
75562306a36Sopenharmony_ci	.cmd_rcgr = 0x5901c,
75662306a36Sopenharmony_ci	.mnd_width = 0,
75762306a36Sopenharmony_ci	.hid_width = 5,
75862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
75962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
76062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
76162306a36Sopenharmony_ci		.name = "gcc_camss_csi1phytimer_clk_src",
76262306a36Sopenharmony_ci		.parent_data = gcc_parents_4,
76362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_4),
76462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
76562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
76662306a36Sopenharmony_ci	},
76762306a36Sopenharmony_ci};
76862306a36Sopenharmony_ci
76962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_csi2phytimer_clk_src = {
77062306a36Sopenharmony_ci	.cmd_rcgr = 0x59038,
77162306a36Sopenharmony_ci	.mnd_width = 0,
77262306a36Sopenharmony_ci	.hid_width = 5,
77362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
77462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
77562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
77662306a36Sopenharmony_ci		.name = "gcc_camss_csi2phytimer_clk_src",
77762306a36Sopenharmony_ci		.parent_data = gcc_parents_4,
77862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_4),
77962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
78062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
78162306a36Sopenharmony_ci	},
78262306a36Sopenharmony_ci};
78362306a36Sopenharmony_ci
78462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_mclk0_clk_src[] = {
78562306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
78662306a36Sopenharmony_ci	F(24000000, P_GPLL9_OUT_MAIN, 1, 1, 24),
78762306a36Sopenharmony_ci	F(64000000, P_GPLL9_OUT_MAIN, 1, 1, 9),
78862306a36Sopenharmony_ci	{ }
78962306a36Sopenharmony_ci};
79062306a36Sopenharmony_ci
79162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_mclk0_clk_src = {
79262306a36Sopenharmony_ci	.cmd_rcgr = 0x51000,
79362306a36Sopenharmony_ci	.mnd_width = 8,
79462306a36Sopenharmony_ci	.hid_width = 5,
79562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
79662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
79762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
79862306a36Sopenharmony_ci		.name = "gcc_camss_mclk0_clk_src",
79962306a36Sopenharmony_ci		.parent_data = gcc_parents_3,
80062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_3),
80162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
80262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
80362306a36Sopenharmony_ci	},
80462306a36Sopenharmony_ci};
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_mclk1_clk_src = {
80762306a36Sopenharmony_ci	.cmd_rcgr = 0x5101c,
80862306a36Sopenharmony_ci	.mnd_width = 8,
80962306a36Sopenharmony_ci	.hid_width = 5,
81062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
81162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
81262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
81362306a36Sopenharmony_ci		.name = "gcc_camss_mclk1_clk_src",
81462306a36Sopenharmony_ci		.parent_data = gcc_parents_3,
81562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_3),
81662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
81762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
81862306a36Sopenharmony_ci	},
81962306a36Sopenharmony_ci};
82062306a36Sopenharmony_ci
82162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_mclk2_clk_src = {
82262306a36Sopenharmony_ci	.cmd_rcgr = 0x51038,
82362306a36Sopenharmony_ci	.mnd_width = 8,
82462306a36Sopenharmony_ci	.hid_width = 5,
82562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
82662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
82762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
82862306a36Sopenharmony_ci		.name = "gcc_camss_mclk2_clk_src",
82962306a36Sopenharmony_ci		.parent_data = gcc_parents_3,
83062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_3),
83162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
83262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
83362306a36Sopenharmony_ci	},
83462306a36Sopenharmony_ci};
83562306a36Sopenharmony_ci
83662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_mclk3_clk_src = {
83762306a36Sopenharmony_ci	.cmd_rcgr = 0x51054,
83862306a36Sopenharmony_ci	.mnd_width = 8,
83962306a36Sopenharmony_ci	.hid_width = 5,
84062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
84162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
84262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
84362306a36Sopenharmony_ci		.name = "gcc_camss_mclk3_clk_src",
84462306a36Sopenharmony_ci		.parent_data = gcc_parents_3,
84562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_3),
84662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
84762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
84862306a36Sopenharmony_ci	},
84962306a36Sopenharmony_ci};
85062306a36Sopenharmony_ci
85162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_ope_ahb_clk_src[] = {
85262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
85362306a36Sopenharmony_ci	F(171428571, P_GPLL0_OUT_EARLY, 3.5, 0, 0),
85462306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
85562306a36Sopenharmony_ci	{ }
85662306a36Sopenharmony_ci};
85762306a36Sopenharmony_ci
85862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_ope_ahb_clk_src = {
85962306a36Sopenharmony_ci	.cmd_rcgr = 0x55024,
86062306a36Sopenharmony_ci	.mnd_width = 0,
86162306a36Sopenharmony_ci	.hid_width = 5,
86262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_8,
86362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_ope_ahb_clk_src,
86462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
86562306a36Sopenharmony_ci		.name = "gcc_camss_ope_ahb_clk_src",
86662306a36Sopenharmony_ci		.parent_data = gcc_parents_8,
86762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_8),
86862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
86962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
87062306a36Sopenharmony_ci	},
87162306a36Sopenharmony_ci};
87262306a36Sopenharmony_ci
87362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_ope_clk_src[] = {
87462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
87562306a36Sopenharmony_ci	F(200000000, P_GPLL8_OUT_MAIN, 2, 0, 0),
87662306a36Sopenharmony_ci	F(266600000, P_GPLL8_OUT_MAIN, 1, 0, 0),
87762306a36Sopenharmony_ci	F(465000000, P_GPLL8_OUT_MAIN, 1, 0, 0),
87862306a36Sopenharmony_ci	F(576000000, P_GPLL9_OUT_MAIN, 1, 0, 0),
87962306a36Sopenharmony_ci	{ }
88062306a36Sopenharmony_ci};
88162306a36Sopenharmony_ci
88262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_ope_clk_src = {
88362306a36Sopenharmony_ci	.cmd_rcgr = 0x55004,
88462306a36Sopenharmony_ci	.mnd_width = 0,
88562306a36Sopenharmony_ci	.hid_width = 5,
88662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_8,
88762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_ope_clk_src,
88862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
88962306a36Sopenharmony_ci		.name = "gcc_camss_ope_clk_src",
89062306a36Sopenharmony_ci		.parent_data = gcc_parents_8,
89162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_8),
89262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
89362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
89462306a36Sopenharmony_ci	},
89562306a36Sopenharmony_ci};
89662306a36Sopenharmony_ci
89762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_tfe_0_clk_src[] = {
89862306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
89962306a36Sopenharmony_ci	F(128000000, P_GPLL10_OUT_MAIN, 9, 0, 0),
90062306a36Sopenharmony_ci	F(135529412, P_GPLL10_OUT_MAIN, 8.5, 0, 0),
90162306a36Sopenharmony_ci	F(144000000, P_GPLL10_OUT_MAIN, 8, 0, 0),
90262306a36Sopenharmony_ci	F(153600000, P_GPLL10_OUT_MAIN, 7.5, 0, 0),
90362306a36Sopenharmony_ci	F(164571429, P_GPLL10_OUT_MAIN, 7, 0, 0),
90462306a36Sopenharmony_ci	F(177230769, P_GPLL10_OUT_MAIN, 6.5, 0, 0),
90562306a36Sopenharmony_ci	F(192000000, P_GPLL10_OUT_MAIN, 6, 0, 0),
90662306a36Sopenharmony_ci	F(209454545, P_GPLL10_OUT_MAIN, 5.5, 0, 0),
90762306a36Sopenharmony_ci	F(230400000, P_GPLL10_OUT_MAIN, 5, 0, 0),
90862306a36Sopenharmony_ci	F(256000000, P_GPLL10_OUT_MAIN, 4.5, 0, 0),
90962306a36Sopenharmony_ci	F(288000000, P_GPLL10_OUT_MAIN, 4, 0, 0),
91062306a36Sopenharmony_ci	F(329142857, P_GPLL10_OUT_MAIN, 3.5, 0, 0),
91162306a36Sopenharmony_ci	F(384000000, P_GPLL10_OUT_MAIN, 3, 0, 0),
91262306a36Sopenharmony_ci	F(460800000, P_GPLL10_OUT_MAIN, 2.5, 0, 0),
91362306a36Sopenharmony_ci	F(576000000, P_GPLL10_OUT_MAIN, 2, 0, 0),
91462306a36Sopenharmony_ci	{ }
91562306a36Sopenharmony_ci};
91662306a36Sopenharmony_ci
91762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_tfe_0_clk_src = {
91862306a36Sopenharmony_ci	.cmd_rcgr = 0x52004,
91962306a36Sopenharmony_ci	.mnd_width = 8,
92062306a36Sopenharmony_ci	.hid_width = 5,
92162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_5,
92262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
92362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
92462306a36Sopenharmony_ci		.name = "gcc_camss_tfe_0_clk_src",
92562306a36Sopenharmony_ci		.parent_data = gcc_parents_5,
92662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_5),
92762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
92862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
92962306a36Sopenharmony_ci	},
93062306a36Sopenharmony_ci};
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_tfe_0_csid_clk_src[] = {
93362306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
93462306a36Sopenharmony_ci	F(120000000, P_GPLL0_OUT_EARLY, 5, 0, 0),
93562306a36Sopenharmony_ci	F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
93662306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
93762306a36Sopenharmony_ci	F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
93862306a36Sopenharmony_ci	F(426400000, P_GPLL3_OUT_EARLY, 2.5, 0, 0),
93962306a36Sopenharmony_ci	{ }
94062306a36Sopenharmony_ci};
94162306a36Sopenharmony_ci
94262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_tfe_0_csid_clk_src = {
94362306a36Sopenharmony_ci	.cmd_rcgr = 0x52094,
94462306a36Sopenharmony_ci	.mnd_width = 0,
94562306a36Sopenharmony_ci	.hid_width = 5,
94662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_6,
94762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
94862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
94962306a36Sopenharmony_ci		.name = "gcc_camss_tfe_0_csid_clk_src",
95062306a36Sopenharmony_ci		.parent_data = gcc_parents_6,
95162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_6),
95262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
95362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
95462306a36Sopenharmony_ci	},
95562306a36Sopenharmony_ci};
95662306a36Sopenharmony_ci
95762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_tfe_1_clk_src = {
95862306a36Sopenharmony_ci	.cmd_rcgr = 0x52024,
95962306a36Sopenharmony_ci	.mnd_width = 8,
96062306a36Sopenharmony_ci	.hid_width = 5,
96162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_5,
96262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
96362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
96462306a36Sopenharmony_ci		.name = "gcc_camss_tfe_1_clk_src",
96562306a36Sopenharmony_ci		.parent_data = gcc_parents_5,
96662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_5),
96762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
96862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
96962306a36Sopenharmony_ci	},
97062306a36Sopenharmony_ci};
97162306a36Sopenharmony_ci
97262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_tfe_1_csid_clk_src = {
97362306a36Sopenharmony_ci	.cmd_rcgr = 0x520b4,
97462306a36Sopenharmony_ci	.mnd_width = 0,
97562306a36Sopenharmony_ci	.hid_width = 5,
97662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_6,
97762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
97862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
97962306a36Sopenharmony_ci		.name = "gcc_camss_tfe_1_csid_clk_src",
98062306a36Sopenharmony_ci		.parent_data = gcc_parents_6,
98162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_6),
98262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
98362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
98462306a36Sopenharmony_ci	},
98562306a36Sopenharmony_ci};
98662306a36Sopenharmony_ci
98762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_tfe_2_clk_src = {
98862306a36Sopenharmony_ci	.cmd_rcgr = 0x52044,
98962306a36Sopenharmony_ci	.mnd_width = 8,
99062306a36Sopenharmony_ci	.hid_width = 5,
99162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_5,
99262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
99362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
99462306a36Sopenharmony_ci		.name = "gcc_camss_tfe_2_clk_src",
99562306a36Sopenharmony_ci		.parent_data = gcc_parents_5,
99662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_5),
99762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
99862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
99962306a36Sopenharmony_ci	},
100062306a36Sopenharmony_ci};
100162306a36Sopenharmony_ci
100262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_tfe_2_csid_clk_src = {
100362306a36Sopenharmony_ci	.cmd_rcgr = 0x520d4,
100462306a36Sopenharmony_ci	.mnd_width = 0,
100562306a36Sopenharmony_ci	.hid_width = 5,
100662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_6,
100762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
100862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
100962306a36Sopenharmony_ci		.name = "gcc_camss_tfe_2_csid_clk_src",
101062306a36Sopenharmony_ci		.parent_data = gcc_parents_6,
101162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_6),
101262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
101362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
101462306a36Sopenharmony_ci	},
101562306a36Sopenharmony_ci};
101662306a36Sopenharmony_ci
101762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_tfe_cphy_rx_clk_src[] = {
101862306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
101962306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
102062306a36Sopenharmony_ci	F(341333333, P_GPLL6_OUT_EARLY, 1, 4, 9),
102162306a36Sopenharmony_ci	F(384000000, P_GPLL6_OUT_EARLY, 2, 0, 0),
102262306a36Sopenharmony_ci	{ }
102362306a36Sopenharmony_ci};
102462306a36Sopenharmony_ci
102562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_tfe_cphy_rx_clk_src = {
102662306a36Sopenharmony_ci	.cmd_rcgr = 0x52064,
102762306a36Sopenharmony_ci	.mnd_width = 16,
102862306a36Sopenharmony_ci	.hid_width = 5,
102962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_10,
103062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_tfe_cphy_rx_clk_src,
103162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
103262306a36Sopenharmony_ci		.name = "gcc_camss_tfe_cphy_rx_clk_src",
103362306a36Sopenharmony_ci		.parent_data = gcc_parents_10,
103462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_10),
103562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
103662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
103762306a36Sopenharmony_ci	},
103862306a36Sopenharmony_ci};
103962306a36Sopenharmony_ci
104062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_top_ahb_clk_src[] = {
104162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
104262306a36Sopenharmony_ci	F(40000000, P_GPLL0_OUT_AUX2, 7.5, 0, 0),
104362306a36Sopenharmony_ci	F(80000000, P_GPLL0_OUT_EARLY, 7.5, 0, 0),
104462306a36Sopenharmony_ci	{ }
104562306a36Sopenharmony_ci};
104662306a36Sopenharmony_ci
104762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_camss_top_ahb_clk_src = {
104862306a36Sopenharmony_ci	.cmd_rcgr = 0x58010,
104962306a36Sopenharmony_ci	.mnd_width = 0,
105062306a36Sopenharmony_ci	.hid_width = 5,
105162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_7,
105262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_top_ahb_clk_src,
105362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
105462306a36Sopenharmony_ci		.name = "gcc_camss_top_ahb_clk_src",
105562306a36Sopenharmony_ci		.parent_data = gcc_parents_7,
105662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_7),
105762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
105862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
105962306a36Sopenharmony_ci	},
106062306a36Sopenharmony_ci};
106162306a36Sopenharmony_ci
106262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
106362306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0),
106462306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
106562306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
106662306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_AUX2, 1.5, 0, 0),
106762306a36Sopenharmony_ci	{ }
106862306a36Sopenharmony_ci};
106962306a36Sopenharmony_ci
107062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = {
107162306a36Sopenharmony_ci	.cmd_rcgr = 0x4d004,
107262306a36Sopenharmony_ci	.mnd_width = 8,
107362306a36Sopenharmony_ci	.hid_width = 5,
107462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
107562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
107662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
107762306a36Sopenharmony_ci		.name = "gcc_gp1_clk_src",
107862306a36Sopenharmony_ci		.parent_data = gcc_parents_2,
107962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_2),
108062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
108162306a36Sopenharmony_ci	},
108262306a36Sopenharmony_ci};
108362306a36Sopenharmony_ci
108462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = {
108562306a36Sopenharmony_ci	.cmd_rcgr = 0x4e004,
108662306a36Sopenharmony_ci	.mnd_width = 8,
108762306a36Sopenharmony_ci	.hid_width = 5,
108862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
108962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
109062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
109162306a36Sopenharmony_ci		.name = "gcc_gp2_clk_src",
109262306a36Sopenharmony_ci		.parent_data = gcc_parents_2,
109362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_2),
109462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
109562306a36Sopenharmony_ci	},
109662306a36Sopenharmony_ci};
109762306a36Sopenharmony_ci
109862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = {
109962306a36Sopenharmony_ci	.cmd_rcgr = 0x4f004,
110062306a36Sopenharmony_ci	.mnd_width = 8,
110162306a36Sopenharmony_ci	.hid_width = 5,
110262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
110362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
110462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
110562306a36Sopenharmony_ci		.name = "gcc_gp3_clk_src",
110662306a36Sopenharmony_ci		.parent_data = gcc_parents_2,
110762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_2),
110862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
110962306a36Sopenharmony_ci	},
111062306a36Sopenharmony_ci};
111162306a36Sopenharmony_ci
111262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
111362306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
111462306a36Sopenharmony_ci	F(60000000, P_GPLL0_OUT_AUX2, 5, 0, 0),
111562306a36Sopenharmony_ci	{ }
111662306a36Sopenharmony_ci};
111762306a36Sopenharmony_ci
111862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = {
111962306a36Sopenharmony_ci	.cmd_rcgr = 0x20010,
112062306a36Sopenharmony_ci	.mnd_width = 0,
112162306a36Sopenharmony_ci	.hid_width = 5,
112262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
112362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pdm2_clk_src,
112462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
112562306a36Sopenharmony_ci		.name = "gcc_pdm2_clk_src",
112662306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
112762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
112862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
112962306a36Sopenharmony_ci	},
113062306a36Sopenharmony_ci};
113162306a36Sopenharmony_ci
113262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
113362306a36Sopenharmony_ci	F(7372800, P_GPLL0_OUT_AUX2, 1, 384, 15625),
113462306a36Sopenharmony_ci	F(14745600, P_GPLL0_OUT_AUX2, 1, 768, 15625),
113562306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
113662306a36Sopenharmony_ci	F(29491200, P_GPLL0_OUT_AUX2, 1, 1536, 15625),
113762306a36Sopenharmony_ci	F(32000000, P_GPLL0_OUT_AUX2, 1, 8, 75),
113862306a36Sopenharmony_ci	F(48000000, P_GPLL0_OUT_AUX2, 1, 4, 25),
113962306a36Sopenharmony_ci	F(64000000, P_GPLL0_OUT_AUX2, 1, 16, 75),
114062306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
114162306a36Sopenharmony_ci	F(80000000, P_GPLL0_OUT_AUX2, 1, 4, 15),
114262306a36Sopenharmony_ci	F(96000000, P_GPLL0_OUT_AUX2, 1, 8, 25),
114362306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
114462306a36Sopenharmony_ci	F(102400000, P_GPLL0_OUT_AUX2, 1, 128, 375),
114562306a36Sopenharmony_ci	F(112000000, P_GPLL0_OUT_AUX2, 1, 28, 75),
114662306a36Sopenharmony_ci	F(117964800, P_GPLL0_OUT_AUX2, 1, 6144, 15625),
114762306a36Sopenharmony_ci	F(120000000, P_GPLL0_OUT_AUX2, 2.5, 0, 0),
114862306a36Sopenharmony_ci	F(128000000, P_GPLL6_OUT_MAIN, 3, 0, 0),
114962306a36Sopenharmony_ci	{ }
115062306a36Sopenharmony_ci};
115162306a36Sopenharmony_ci
115262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
115362306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s0_clk_src",
115462306a36Sopenharmony_ci	.parent_data = gcc_parents_1,
115562306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parents_1),
115662306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
115762306a36Sopenharmony_ci};
115862306a36Sopenharmony_ci
115962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
116062306a36Sopenharmony_ci	.cmd_rcgr = 0x1f148,
116162306a36Sopenharmony_ci	.mnd_width = 16,
116262306a36Sopenharmony_ci	.hid_width = 5,
116362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
116462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
116562306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
116662306a36Sopenharmony_ci};
116762306a36Sopenharmony_ci
116862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
116962306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s1_clk_src",
117062306a36Sopenharmony_ci	.parent_data = gcc_parents_1,
117162306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parents_1),
117262306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
117362306a36Sopenharmony_ci};
117462306a36Sopenharmony_ci
117562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
117662306a36Sopenharmony_ci	.cmd_rcgr = 0x1f278,
117762306a36Sopenharmony_ci	.mnd_width = 16,
117862306a36Sopenharmony_ci	.hid_width = 5,
117962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
118062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
118162306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
118262306a36Sopenharmony_ci};
118362306a36Sopenharmony_ci
118462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
118562306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s2_clk_src",
118662306a36Sopenharmony_ci	.parent_data = gcc_parents_1,
118762306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parents_1),
118862306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
118962306a36Sopenharmony_ci};
119062306a36Sopenharmony_ci
119162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
119262306a36Sopenharmony_ci	.cmd_rcgr = 0x1f3a8,
119362306a36Sopenharmony_ci	.mnd_width = 16,
119462306a36Sopenharmony_ci	.hid_width = 5,
119562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
119662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
119762306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
119862306a36Sopenharmony_ci};
119962306a36Sopenharmony_ci
120062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
120162306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s3_clk_src",
120262306a36Sopenharmony_ci	.parent_data = gcc_parents_1,
120362306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parents_1),
120462306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
120562306a36Sopenharmony_ci};
120662306a36Sopenharmony_ci
120762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
120862306a36Sopenharmony_ci	.cmd_rcgr = 0x1f4d8,
120962306a36Sopenharmony_ci	.mnd_width = 16,
121062306a36Sopenharmony_ci	.hid_width = 5,
121162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
121262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
121362306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
121462306a36Sopenharmony_ci};
121562306a36Sopenharmony_ci
121662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
121762306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s4_clk_src",
121862306a36Sopenharmony_ci	.parent_data = gcc_parents_1,
121962306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parents_1),
122062306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
122162306a36Sopenharmony_ci};
122262306a36Sopenharmony_ci
122362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
122462306a36Sopenharmony_ci	.cmd_rcgr = 0x1f608,
122562306a36Sopenharmony_ci	.mnd_width = 16,
122662306a36Sopenharmony_ci	.hid_width = 5,
122762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
122862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
122962306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
123062306a36Sopenharmony_ci};
123162306a36Sopenharmony_ci
123262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
123362306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s5_clk_src",
123462306a36Sopenharmony_ci	.parent_data = gcc_parents_1,
123562306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parents_1),
123662306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
123762306a36Sopenharmony_ci};
123862306a36Sopenharmony_ci
123962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
124062306a36Sopenharmony_ci	.cmd_rcgr = 0x1f738,
124162306a36Sopenharmony_ci	.mnd_width = 16,
124262306a36Sopenharmony_ci	.hid_width = 5,
124362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
124462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
124562306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
124662306a36Sopenharmony_ci};
124762306a36Sopenharmony_ci
124862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
124962306a36Sopenharmony_ci	F(144000, P_BI_TCXO, 16, 3, 25),
125062306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
125162306a36Sopenharmony_ci	F(20000000, P_GPLL0_OUT_AUX2, 5, 1, 3),
125262306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_AUX2, 6, 1, 2),
125362306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
125462306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
125562306a36Sopenharmony_ci	F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
125662306a36Sopenharmony_ci	F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
125762306a36Sopenharmony_ci	{ }
125862306a36Sopenharmony_ci};
125962306a36Sopenharmony_ci
126062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
126162306a36Sopenharmony_ci	.cmd_rcgr = 0x38028,
126262306a36Sopenharmony_ci	.mnd_width = 8,
126362306a36Sopenharmony_ci	.hid_width = 5,
126462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
126562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
126662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
126762306a36Sopenharmony_ci		.name = "gcc_sdcc1_apps_clk_src",
126862306a36Sopenharmony_ci		.parent_data = gcc_parents_1,
126962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_1),
127062306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
127162306a36Sopenharmony_ci	},
127262306a36Sopenharmony_ci};
127362306a36Sopenharmony_ci
127462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
127562306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
127662306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
127762306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_AUX2, 2, 0, 0),
127862306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
127962306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_AUX2, 1, 0, 0),
128062306a36Sopenharmony_ci	{ }
128162306a36Sopenharmony_ci};
128262306a36Sopenharmony_ci
128362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
128462306a36Sopenharmony_ci	.cmd_rcgr = 0x38010,
128562306a36Sopenharmony_ci	.mnd_width = 0,
128662306a36Sopenharmony_ci	.hid_width = 5,
128762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
128862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
128962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
129062306a36Sopenharmony_ci		.name = "gcc_sdcc1_ice_core_clk_src",
129162306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
129262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
129362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
129462306a36Sopenharmony_ci	},
129562306a36Sopenharmony_ci};
129662306a36Sopenharmony_ci
129762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
129862306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
129962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
130062306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0),
130162306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
130262306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
130362306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
130462306a36Sopenharmony_ci	{ }
130562306a36Sopenharmony_ci};
130662306a36Sopenharmony_ci
130762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
130862306a36Sopenharmony_ci	.cmd_rcgr = 0x1e00c,
130962306a36Sopenharmony_ci	.mnd_width = 8,
131062306a36Sopenharmony_ci	.hid_width = 5,
131162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_11,
131262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
131362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
131462306a36Sopenharmony_ci		.name = "gcc_sdcc2_apps_clk_src",
131562306a36Sopenharmony_ci		.parent_data = gcc_parents_11,
131662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_11),
131762306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
131862306a36Sopenharmony_ci		.flags = CLK_OPS_PARENT_ENABLE,
131962306a36Sopenharmony_ci	},
132062306a36Sopenharmony_ci};
132162306a36Sopenharmony_ci
132262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
132362306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0),
132462306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
132562306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
132662306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
132762306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
132862306a36Sopenharmony_ci	{ }
132962306a36Sopenharmony_ci};
133062306a36Sopenharmony_ci
133162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
133262306a36Sopenharmony_ci	.cmd_rcgr = 0x45020,
133362306a36Sopenharmony_ci	.mnd_width = 8,
133462306a36Sopenharmony_ci	.hid_width = 5,
133562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
133662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
133762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
133862306a36Sopenharmony_ci		.name = "gcc_ufs_phy_axi_clk_src",
133962306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
134062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
134162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
134262306a36Sopenharmony_ci	},
134362306a36Sopenharmony_ci};
134462306a36Sopenharmony_ci
134562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
134662306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_AUX2, 8, 0, 0),
134762306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
134862306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_AUX2, 2, 0, 0),
134962306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_AUX2, 1, 0, 0),
135062306a36Sopenharmony_ci	{ }
135162306a36Sopenharmony_ci};
135262306a36Sopenharmony_ci
135362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
135462306a36Sopenharmony_ci	.cmd_rcgr = 0x45048,
135562306a36Sopenharmony_ci	.mnd_width = 0,
135662306a36Sopenharmony_ci	.hid_width = 5,
135762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
135862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
135962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
136062306a36Sopenharmony_ci		.name = "gcc_ufs_phy_ice_core_clk_src",
136162306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
136262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
136362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
136462306a36Sopenharmony_ci	},
136562306a36Sopenharmony_ci};
136662306a36Sopenharmony_ci
136762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = {
136862306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
136962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
137062306a36Sopenharmony_ci	{ }
137162306a36Sopenharmony_ci};
137262306a36Sopenharmony_ci
137362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
137462306a36Sopenharmony_ci	.cmd_rcgr = 0x4507c,
137562306a36Sopenharmony_ci	.mnd_width = 0,
137662306a36Sopenharmony_ci	.hid_width = 5,
137762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
137862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src,
137962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
138062306a36Sopenharmony_ci		.name = "gcc_ufs_phy_phy_aux_clk_src",
138162306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
138262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
138362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
138462306a36Sopenharmony_ci	},
138562306a36Sopenharmony_ci};
138662306a36Sopenharmony_ci
138762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = {
138862306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_AUX2, 8, 0, 0),
138962306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
139062306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_AUX2, 2, 0, 0),
139162306a36Sopenharmony_ci	{ }
139262306a36Sopenharmony_ci};
139362306a36Sopenharmony_ci
139462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
139562306a36Sopenharmony_ci	.cmd_rcgr = 0x45060,
139662306a36Sopenharmony_ci	.mnd_width = 0,
139762306a36Sopenharmony_ci	.hid_width = 5,
139862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
139962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src,
140062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
140162306a36Sopenharmony_ci		.name = "gcc_ufs_phy_unipro_core_clk_src",
140262306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
140362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
140462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
140562306a36Sopenharmony_ci	},
140662306a36Sopenharmony_ci};
140762306a36Sopenharmony_ci
140862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
140962306a36Sopenharmony_ci	F(66666667, P_GPLL0_OUT_AUX2, 4.5, 0, 0),
141062306a36Sopenharmony_ci	F(133333333, P_GPLL0_OUT_EARLY, 4.5, 0, 0),
141162306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
141262306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
141362306a36Sopenharmony_ci	{ }
141462306a36Sopenharmony_ci};
141562306a36Sopenharmony_ci
141662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
141762306a36Sopenharmony_ci	.cmd_rcgr = 0x1a01c,
141862306a36Sopenharmony_ci	.mnd_width = 8,
141962306a36Sopenharmony_ci	.hid_width = 5,
142062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
142162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
142262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
142362306a36Sopenharmony_ci		.name = "gcc_usb30_prim_master_clk_src",
142462306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
142562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
142662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
142762306a36Sopenharmony_ci	},
142862306a36Sopenharmony_ci};
142962306a36Sopenharmony_ci
143062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
143162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
143262306a36Sopenharmony_ci	{ }
143362306a36Sopenharmony_ci};
143462306a36Sopenharmony_ci
143562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
143662306a36Sopenharmony_ci	.cmd_rcgr = 0x1a034,
143762306a36Sopenharmony_ci	.mnd_width = 0,
143862306a36Sopenharmony_ci	.hid_width = 5,
143962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
144062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
144162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
144262306a36Sopenharmony_ci		.name = "gcc_usb30_prim_mock_utmi_clk_src",
144362306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
144462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
144562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
144662306a36Sopenharmony_ci	},
144762306a36Sopenharmony_ci};
144862306a36Sopenharmony_ci
144962306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
145062306a36Sopenharmony_ci	.reg = 0x1a04c,
145162306a36Sopenharmony_ci	.shift = 0,
145262306a36Sopenharmony_ci	.width = 2,
145362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
145462306a36Sopenharmony_ci		.name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
145562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]) {
145662306a36Sopenharmony_ci			&gcc_usb30_prim_mock_utmi_clk_src.clkr.hw },
145762306a36Sopenharmony_ci		.num_parents = 1,
145862306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
145962306a36Sopenharmony_ci	},
146062306a36Sopenharmony_ci};
146162306a36Sopenharmony_ci
146262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
146362306a36Sopenharmony_ci	.cmd_rcgr = 0x1a060,
146462306a36Sopenharmony_ci	.mnd_width = 0,
146562306a36Sopenharmony_ci	.hid_width = 5,
146662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_12,
146762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
146862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
146962306a36Sopenharmony_ci		.name = "gcc_usb3_prim_phy_aux_clk_src",
147062306a36Sopenharmony_ci		.parent_data = gcc_parents_12,
147162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_12),
147262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
147362306a36Sopenharmony_ci	},
147462306a36Sopenharmony_ci};
147562306a36Sopenharmony_ci
147662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_video_venus_clk_src[] = {
147762306a36Sopenharmony_ci	F(133333333, P_GPLL11_OUT_MAIN, 4.5, 0, 0),
147862306a36Sopenharmony_ci	F(240000000, P_GPLL11_OUT_MAIN, 2.5, 0, 0),
147962306a36Sopenharmony_ci	F(300000000, P_GPLL11_OUT_MAIN, 2, 0, 0),
148062306a36Sopenharmony_ci	F(384000000, P_GPLL11_OUT_MAIN, 2, 0, 0),
148162306a36Sopenharmony_ci	{ }
148262306a36Sopenharmony_ci};
148362306a36Sopenharmony_ci
148462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_video_venus_clk_src = {
148562306a36Sopenharmony_ci	.cmd_rcgr = 0x58060,
148662306a36Sopenharmony_ci	.mnd_width = 0,
148762306a36Sopenharmony_ci	.hid_width = 5,
148862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_13,
148962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_video_venus_clk_src,
149062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
149162306a36Sopenharmony_ci		.name = "gcc_video_venus_clk_src",
149262306a36Sopenharmony_ci		.parent_data = gcc_parents_13,
149362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_13),
149462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
149562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
149662306a36Sopenharmony_ci	},
149762306a36Sopenharmony_ci};
149862306a36Sopenharmony_ci
149962306a36Sopenharmony_cistatic struct clk_branch gcc_ahb2phy_csi_clk = {
150062306a36Sopenharmony_ci	.halt_reg = 0x1d004,
150162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
150262306a36Sopenharmony_ci	.hwcg_reg = 0x1d004,
150362306a36Sopenharmony_ci	.hwcg_bit = 1,
150462306a36Sopenharmony_ci	.clkr = {
150562306a36Sopenharmony_ci		.enable_reg = 0x1d004,
150662306a36Sopenharmony_ci		.enable_mask = BIT(0),
150762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
150862306a36Sopenharmony_ci			.name = "gcc_ahb2phy_csi_clk",
150962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
151062306a36Sopenharmony_ci		},
151162306a36Sopenharmony_ci	},
151262306a36Sopenharmony_ci};
151362306a36Sopenharmony_ci
151462306a36Sopenharmony_cistatic struct clk_branch gcc_ahb2phy_usb_clk = {
151562306a36Sopenharmony_ci	.halt_reg = 0x1d008,
151662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
151762306a36Sopenharmony_ci	.hwcg_reg = 0x1d008,
151862306a36Sopenharmony_ci	.hwcg_bit = 1,
151962306a36Sopenharmony_ci	.clkr = {
152062306a36Sopenharmony_ci		.enable_reg = 0x1d008,
152162306a36Sopenharmony_ci		.enable_mask = BIT(0),
152262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
152362306a36Sopenharmony_ci			.name = "gcc_ahb2phy_usb_clk",
152462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
152562306a36Sopenharmony_ci		},
152662306a36Sopenharmony_ci	},
152762306a36Sopenharmony_ci};
152862306a36Sopenharmony_ci
152962306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_gpu_axi_clk = {
153062306a36Sopenharmony_ci	.halt_reg = 0x71154,
153162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
153262306a36Sopenharmony_ci	.hwcg_reg = 0x71154,
153362306a36Sopenharmony_ci	.hwcg_bit = 1,
153462306a36Sopenharmony_ci	.clkr = {
153562306a36Sopenharmony_ci		.enable_reg = 0x71154,
153662306a36Sopenharmony_ci		.enable_mask = BIT(0),
153762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
153862306a36Sopenharmony_ci			.name = "gcc_bimc_gpu_axi_clk",
153962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
154062306a36Sopenharmony_ci		},
154162306a36Sopenharmony_ci	},
154262306a36Sopenharmony_ci};
154362306a36Sopenharmony_ci
154462306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
154562306a36Sopenharmony_ci	.halt_reg = 0x23004,
154662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
154762306a36Sopenharmony_ci	.hwcg_reg = 0x23004,
154862306a36Sopenharmony_ci	.hwcg_bit = 1,
154962306a36Sopenharmony_ci	.clkr = {
155062306a36Sopenharmony_ci		.enable_reg = 0x79004,
155162306a36Sopenharmony_ci		.enable_mask = BIT(10),
155262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
155362306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
155462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
155562306a36Sopenharmony_ci		},
155662306a36Sopenharmony_ci	},
155762306a36Sopenharmony_ci};
155862306a36Sopenharmony_ci
155962306a36Sopenharmony_cistatic struct clk_branch gcc_cam_throttle_nrt_clk = {
156062306a36Sopenharmony_ci	.halt_reg = 0x17070,
156162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
156262306a36Sopenharmony_ci	.hwcg_reg = 0x17070,
156362306a36Sopenharmony_ci	.hwcg_bit = 1,
156462306a36Sopenharmony_ci	.clkr = {
156562306a36Sopenharmony_ci		.enable_reg = 0x79004,
156662306a36Sopenharmony_ci		.enable_mask = BIT(27),
156762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
156862306a36Sopenharmony_ci			.name = "gcc_cam_throttle_nrt_clk",
156962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
157062306a36Sopenharmony_ci		},
157162306a36Sopenharmony_ci	},
157262306a36Sopenharmony_ci};
157362306a36Sopenharmony_ci
157462306a36Sopenharmony_cistatic struct clk_branch gcc_cam_throttle_rt_clk = {
157562306a36Sopenharmony_ci	.halt_reg = 0x1706c,
157662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
157762306a36Sopenharmony_ci	.hwcg_reg = 0x1706c,
157862306a36Sopenharmony_ci	.hwcg_bit = 1,
157962306a36Sopenharmony_ci	.clkr = {
158062306a36Sopenharmony_ci		.enable_reg = 0x79004,
158162306a36Sopenharmony_ci		.enable_mask = BIT(26),
158262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
158362306a36Sopenharmony_ci			.name = "gcc_cam_throttle_rt_clk",
158462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
158562306a36Sopenharmony_ci		},
158662306a36Sopenharmony_ci	},
158762306a36Sopenharmony_ci};
158862306a36Sopenharmony_ci
158962306a36Sopenharmony_cistatic struct clk_branch gcc_camera_ahb_clk = {
159062306a36Sopenharmony_ci	.halt_reg = 0x17008,
159162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
159262306a36Sopenharmony_ci	.hwcg_reg = 0x17008,
159362306a36Sopenharmony_ci	.hwcg_bit = 1,
159462306a36Sopenharmony_ci	.clkr = {
159562306a36Sopenharmony_ci		.enable_reg = 0x17008,
159662306a36Sopenharmony_ci		.enable_mask = BIT(0),
159762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
159862306a36Sopenharmony_ci			.name = "gcc_camera_ahb_clk",
159962306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
160062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
160162306a36Sopenharmony_ci		},
160262306a36Sopenharmony_ci	},
160362306a36Sopenharmony_ci};
160462306a36Sopenharmony_ci
160562306a36Sopenharmony_cistatic struct clk_branch gcc_camera_xo_clk = {
160662306a36Sopenharmony_ci	.halt_reg = 0x17028,
160762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
160862306a36Sopenharmony_ci	.clkr = {
160962306a36Sopenharmony_ci		.enable_reg = 0x17028,
161062306a36Sopenharmony_ci		.enable_mask = BIT(0),
161162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
161262306a36Sopenharmony_ci			.name = "gcc_camera_xo_clk",
161362306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
161462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
161562306a36Sopenharmony_ci		},
161662306a36Sopenharmony_ci	},
161762306a36Sopenharmony_ci};
161862306a36Sopenharmony_ci
161962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_axi_clk = {
162062306a36Sopenharmony_ci	.halt_reg = 0x58044,
162162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
162262306a36Sopenharmony_ci	.clkr = {
162362306a36Sopenharmony_ci		.enable_reg = 0x58044,
162462306a36Sopenharmony_ci		.enable_mask = BIT(0),
162562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
162662306a36Sopenharmony_ci			.name = "gcc_camss_axi_clk",
162762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
162862306a36Sopenharmony_ci				&gcc_camss_axi_clk_src.clkr.hw,
162962306a36Sopenharmony_ci			},
163062306a36Sopenharmony_ci			.num_parents = 1,
163162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
163262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
163362306a36Sopenharmony_ci		},
163462306a36Sopenharmony_ci	},
163562306a36Sopenharmony_ci};
163662306a36Sopenharmony_ci
163762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_camnoc_atb_clk = {
163862306a36Sopenharmony_ci	.halt_reg = 0x5804c,
163962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
164062306a36Sopenharmony_ci	.hwcg_reg = 0x5804c,
164162306a36Sopenharmony_ci	.hwcg_bit = 1,
164262306a36Sopenharmony_ci	.clkr = {
164362306a36Sopenharmony_ci		.enable_reg = 0x5804c,
164462306a36Sopenharmony_ci		.enable_mask = BIT(0),
164562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
164662306a36Sopenharmony_ci			.name = "gcc_camss_camnoc_atb_clk",
164762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
164862306a36Sopenharmony_ci		},
164962306a36Sopenharmony_ci	},
165062306a36Sopenharmony_ci};
165162306a36Sopenharmony_ci
165262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_camnoc_nts_xo_clk = {
165362306a36Sopenharmony_ci	.halt_reg = 0x58050,
165462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
165562306a36Sopenharmony_ci	.hwcg_reg = 0x58050,
165662306a36Sopenharmony_ci	.hwcg_bit = 1,
165762306a36Sopenharmony_ci	.clkr = {
165862306a36Sopenharmony_ci		.enable_reg = 0x58050,
165962306a36Sopenharmony_ci		.enable_mask = BIT(0),
166062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
166162306a36Sopenharmony_ci			.name = "gcc_camss_camnoc_nts_xo_clk",
166262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
166362306a36Sopenharmony_ci		},
166462306a36Sopenharmony_ci	},
166562306a36Sopenharmony_ci};
166662306a36Sopenharmony_ci
166762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cci_0_clk = {
166862306a36Sopenharmony_ci	.halt_reg = 0x56018,
166962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
167062306a36Sopenharmony_ci	.clkr = {
167162306a36Sopenharmony_ci		.enable_reg = 0x56018,
167262306a36Sopenharmony_ci		.enable_mask = BIT(0),
167362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
167462306a36Sopenharmony_ci			.name = "gcc_camss_cci_0_clk",
167562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
167662306a36Sopenharmony_ci				&gcc_camss_cci_clk_src.clkr.hw,
167762306a36Sopenharmony_ci			},
167862306a36Sopenharmony_ci			.num_parents = 1,
167962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
168062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
168162306a36Sopenharmony_ci		},
168262306a36Sopenharmony_ci	},
168362306a36Sopenharmony_ci};
168462306a36Sopenharmony_ci
168562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cphy_0_clk = {
168662306a36Sopenharmony_ci	.halt_reg = 0x52088,
168762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
168862306a36Sopenharmony_ci	.clkr = {
168962306a36Sopenharmony_ci		.enable_reg = 0x52088,
169062306a36Sopenharmony_ci		.enable_mask = BIT(0),
169162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
169262306a36Sopenharmony_ci			.name = "gcc_camss_cphy_0_clk",
169362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
169462306a36Sopenharmony_ci				&gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
169562306a36Sopenharmony_ci			},
169662306a36Sopenharmony_ci			.num_parents = 1,
169762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
169862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
169962306a36Sopenharmony_ci		},
170062306a36Sopenharmony_ci	},
170162306a36Sopenharmony_ci};
170262306a36Sopenharmony_ci
170362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cphy_1_clk = {
170462306a36Sopenharmony_ci	.halt_reg = 0x5208c,
170562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
170662306a36Sopenharmony_ci	.clkr = {
170762306a36Sopenharmony_ci		.enable_reg = 0x5208c,
170862306a36Sopenharmony_ci		.enable_mask = BIT(0),
170962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
171062306a36Sopenharmony_ci			.name = "gcc_camss_cphy_1_clk",
171162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
171262306a36Sopenharmony_ci				&gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
171362306a36Sopenharmony_ci			},
171462306a36Sopenharmony_ci			.num_parents = 1,
171562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
171662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
171762306a36Sopenharmony_ci		},
171862306a36Sopenharmony_ci	},
171962306a36Sopenharmony_ci};
172062306a36Sopenharmony_ci
172162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cphy_2_clk = {
172262306a36Sopenharmony_ci	.halt_reg = 0x52090,
172362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
172462306a36Sopenharmony_ci	.clkr = {
172562306a36Sopenharmony_ci		.enable_reg = 0x52090,
172662306a36Sopenharmony_ci		.enable_mask = BIT(0),
172762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
172862306a36Sopenharmony_ci			.name = "gcc_camss_cphy_2_clk",
172962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
173062306a36Sopenharmony_ci				&gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
173162306a36Sopenharmony_ci			},
173262306a36Sopenharmony_ci			.num_parents = 1,
173362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
173462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
173562306a36Sopenharmony_ci		},
173662306a36Sopenharmony_ci	},
173762306a36Sopenharmony_ci};
173862306a36Sopenharmony_ci
173962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0phytimer_clk = {
174062306a36Sopenharmony_ci	.halt_reg = 0x59018,
174162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
174262306a36Sopenharmony_ci	.clkr = {
174362306a36Sopenharmony_ci		.enable_reg = 0x59018,
174462306a36Sopenharmony_ci		.enable_mask = BIT(0),
174562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
174662306a36Sopenharmony_ci			.name = "gcc_camss_csi0phytimer_clk",
174762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
174862306a36Sopenharmony_ci				&gcc_camss_csi0phytimer_clk_src.clkr.hw,
174962306a36Sopenharmony_ci			},
175062306a36Sopenharmony_ci			.num_parents = 1,
175162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
175262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175362306a36Sopenharmony_ci		},
175462306a36Sopenharmony_ci	},
175562306a36Sopenharmony_ci};
175662306a36Sopenharmony_ci
175762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1phytimer_clk = {
175862306a36Sopenharmony_ci	.halt_reg = 0x59034,
175962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
176062306a36Sopenharmony_ci	.clkr = {
176162306a36Sopenharmony_ci		.enable_reg = 0x59034,
176262306a36Sopenharmony_ci		.enable_mask = BIT(0),
176362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
176462306a36Sopenharmony_ci			.name = "gcc_camss_csi1phytimer_clk",
176562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
176662306a36Sopenharmony_ci				&gcc_camss_csi1phytimer_clk_src.clkr.hw,
176762306a36Sopenharmony_ci			},
176862306a36Sopenharmony_ci			.num_parents = 1,
176962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
177062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
177162306a36Sopenharmony_ci		},
177262306a36Sopenharmony_ci	},
177362306a36Sopenharmony_ci};
177462306a36Sopenharmony_ci
177562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2phytimer_clk = {
177662306a36Sopenharmony_ci	.halt_reg = 0x59050,
177762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
177862306a36Sopenharmony_ci	.clkr = {
177962306a36Sopenharmony_ci		.enable_reg = 0x59050,
178062306a36Sopenharmony_ci		.enable_mask = BIT(0),
178162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
178262306a36Sopenharmony_ci			.name = "gcc_camss_csi2phytimer_clk",
178362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
178462306a36Sopenharmony_ci				&gcc_camss_csi2phytimer_clk_src.clkr.hw,
178562306a36Sopenharmony_ci			},
178662306a36Sopenharmony_ci			.num_parents = 1,
178762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
178862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
178962306a36Sopenharmony_ci		},
179062306a36Sopenharmony_ci	},
179162306a36Sopenharmony_ci};
179262306a36Sopenharmony_ci
179362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk0_clk = {
179462306a36Sopenharmony_ci	.halt_reg = 0x51018,
179562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
179662306a36Sopenharmony_ci	.clkr = {
179762306a36Sopenharmony_ci		.enable_reg = 0x51018,
179862306a36Sopenharmony_ci		.enable_mask = BIT(0),
179962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
180062306a36Sopenharmony_ci			.name = "gcc_camss_mclk0_clk",
180162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
180262306a36Sopenharmony_ci				&gcc_camss_mclk0_clk_src.clkr.hw,
180362306a36Sopenharmony_ci			},
180462306a36Sopenharmony_ci			.num_parents = 1,
180562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
180662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
180762306a36Sopenharmony_ci		},
180862306a36Sopenharmony_ci	},
180962306a36Sopenharmony_ci};
181062306a36Sopenharmony_ci
181162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk1_clk = {
181262306a36Sopenharmony_ci	.halt_reg = 0x51034,
181362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
181462306a36Sopenharmony_ci	.clkr = {
181562306a36Sopenharmony_ci		.enable_reg = 0x51034,
181662306a36Sopenharmony_ci		.enable_mask = BIT(0),
181762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
181862306a36Sopenharmony_ci			.name = "gcc_camss_mclk1_clk",
181962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
182062306a36Sopenharmony_ci				&gcc_camss_mclk1_clk_src.clkr.hw,
182162306a36Sopenharmony_ci			},
182262306a36Sopenharmony_ci			.num_parents = 1,
182362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
182462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
182562306a36Sopenharmony_ci		},
182662306a36Sopenharmony_ci	},
182762306a36Sopenharmony_ci};
182862306a36Sopenharmony_ci
182962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk2_clk = {
183062306a36Sopenharmony_ci	.halt_reg = 0x51050,
183162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
183262306a36Sopenharmony_ci	.clkr = {
183362306a36Sopenharmony_ci		.enable_reg = 0x51050,
183462306a36Sopenharmony_ci		.enable_mask = BIT(0),
183562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
183662306a36Sopenharmony_ci			.name = "gcc_camss_mclk2_clk",
183762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
183862306a36Sopenharmony_ci				&gcc_camss_mclk2_clk_src.clkr.hw,
183962306a36Sopenharmony_ci			},
184062306a36Sopenharmony_ci			.num_parents = 1,
184162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
184262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
184362306a36Sopenharmony_ci		},
184462306a36Sopenharmony_ci	},
184562306a36Sopenharmony_ci};
184662306a36Sopenharmony_ci
184762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk3_clk = {
184862306a36Sopenharmony_ci	.halt_reg = 0x5106c,
184962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
185062306a36Sopenharmony_ci	.clkr = {
185162306a36Sopenharmony_ci		.enable_reg = 0x5106c,
185262306a36Sopenharmony_ci		.enable_mask = BIT(0),
185362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
185462306a36Sopenharmony_ci			.name = "gcc_camss_mclk3_clk",
185562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
185662306a36Sopenharmony_ci				&gcc_camss_mclk3_clk_src.clkr.hw,
185762306a36Sopenharmony_ci			},
185862306a36Sopenharmony_ci			.num_parents = 1,
185962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
186062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
186162306a36Sopenharmony_ci		},
186262306a36Sopenharmony_ci	},
186362306a36Sopenharmony_ci};
186462306a36Sopenharmony_ci
186562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_nrt_axi_clk = {
186662306a36Sopenharmony_ci	.halt_reg = 0x58054,
186762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
186862306a36Sopenharmony_ci	.clkr = {
186962306a36Sopenharmony_ci		.enable_reg = 0x58054,
187062306a36Sopenharmony_ci		.enable_mask = BIT(0),
187162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
187262306a36Sopenharmony_ci			.name = "gcc_camss_nrt_axi_clk",
187362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
187462306a36Sopenharmony_ci		},
187562306a36Sopenharmony_ci	},
187662306a36Sopenharmony_ci};
187762306a36Sopenharmony_ci
187862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_ope_ahb_clk = {
187962306a36Sopenharmony_ci	.halt_reg = 0x5503c,
188062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
188162306a36Sopenharmony_ci	.clkr = {
188262306a36Sopenharmony_ci		.enable_reg = 0x5503c,
188362306a36Sopenharmony_ci		.enable_mask = BIT(0),
188462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
188562306a36Sopenharmony_ci			.name = "gcc_camss_ope_ahb_clk",
188662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
188762306a36Sopenharmony_ci				&gcc_camss_ope_ahb_clk_src.clkr.hw,
188862306a36Sopenharmony_ci			},
188962306a36Sopenharmony_ci			.num_parents = 1,
189062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
189162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
189262306a36Sopenharmony_ci		},
189362306a36Sopenharmony_ci	},
189462306a36Sopenharmony_ci};
189562306a36Sopenharmony_ci
189662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_ope_clk = {
189762306a36Sopenharmony_ci	.halt_reg = 0x5501c,
189862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
189962306a36Sopenharmony_ci	.clkr = {
190062306a36Sopenharmony_ci		.enable_reg = 0x5501c,
190162306a36Sopenharmony_ci		.enable_mask = BIT(0),
190262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
190362306a36Sopenharmony_ci			.name = "gcc_camss_ope_clk",
190462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
190562306a36Sopenharmony_ci				&gcc_camss_ope_clk_src.clkr.hw,
190662306a36Sopenharmony_ci			},
190762306a36Sopenharmony_ci			.num_parents = 1,
190862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
190962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
191062306a36Sopenharmony_ci		},
191162306a36Sopenharmony_ci	},
191262306a36Sopenharmony_ci};
191362306a36Sopenharmony_ci
191462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_rt_axi_clk = {
191562306a36Sopenharmony_ci	.halt_reg = 0x5805c,
191662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
191762306a36Sopenharmony_ci	.clkr = {
191862306a36Sopenharmony_ci		.enable_reg = 0x5805c,
191962306a36Sopenharmony_ci		.enable_mask = BIT(0),
192062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
192162306a36Sopenharmony_ci			.name = "gcc_camss_rt_axi_clk",
192262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
192362306a36Sopenharmony_ci		},
192462306a36Sopenharmony_ci	},
192562306a36Sopenharmony_ci};
192662306a36Sopenharmony_ci
192762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_0_clk = {
192862306a36Sopenharmony_ci	.halt_reg = 0x5201c,
192962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
193062306a36Sopenharmony_ci	.clkr = {
193162306a36Sopenharmony_ci		.enable_reg = 0x5201c,
193262306a36Sopenharmony_ci		.enable_mask = BIT(0),
193362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
193462306a36Sopenharmony_ci			.name = "gcc_camss_tfe_0_clk",
193562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
193662306a36Sopenharmony_ci				&gcc_camss_tfe_0_clk_src.clkr.hw,
193762306a36Sopenharmony_ci			},
193862306a36Sopenharmony_ci			.num_parents = 1,
193962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
194062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
194162306a36Sopenharmony_ci		},
194262306a36Sopenharmony_ci	},
194362306a36Sopenharmony_ci};
194462306a36Sopenharmony_ci
194562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_0_cphy_rx_clk = {
194662306a36Sopenharmony_ci	.halt_reg = 0x5207c,
194762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
194862306a36Sopenharmony_ci	.clkr = {
194962306a36Sopenharmony_ci		.enable_reg = 0x5207c,
195062306a36Sopenharmony_ci		.enable_mask = BIT(0),
195162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
195262306a36Sopenharmony_ci			.name = "gcc_camss_tfe_0_cphy_rx_clk",
195362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
195462306a36Sopenharmony_ci				&gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
195562306a36Sopenharmony_ci			},
195662306a36Sopenharmony_ci			.num_parents = 1,
195762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
195862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
195962306a36Sopenharmony_ci		},
196062306a36Sopenharmony_ci	},
196162306a36Sopenharmony_ci};
196262306a36Sopenharmony_ci
196362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_0_csid_clk = {
196462306a36Sopenharmony_ci	.halt_reg = 0x520ac,
196562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
196662306a36Sopenharmony_ci	.clkr = {
196762306a36Sopenharmony_ci		.enable_reg = 0x520ac,
196862306a36Sopenharmony_ci		.enable_mask = BIT(0),
196962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
197062306a36Sopenharmony_ci			.name = "gcc_camss_tfe_0_csid_clk",
197162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
197262306a36Sopenharmony_ci				&gcc_camss_tfe_0_csid_clk_src.clkr.hw,
197362306a36Sopenharmony_ci			},
197462306a36Sopenharmony_ci			.num_parents = 1,
197562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
197662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
197762306a36Sopenharmony_ci		},
197862306a36Sopenharmony_ci	},
197962306a36Sopenharmony_ci};
198062306a36Sopenharmony_ci
198162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_1_clk = {
198262306a36Sopenharmony_ci	.halt_reg = 0x5203c,
198362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
198462306a36Sopenharmony_ci	.clkr = {
198562306a36Sopenharmony_ci		.enable_reg = 0x5203c,
198662306a36Sopenharmony_ci		.enable_mask = BIT(0),
198762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
198862306a36Sopenharmony_ci			.name = "gcc_camss_tfe_1_clk",
198962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
199062306a36Sopenharmony_ci				&gcc_camss_tfe_1_clk_src.clkr.hw,
199162306a36Sopenharmony_ci			},
199262306a36Sopenharmony_ci			.num_parents = 1,
199362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
199462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
199562306a36Sopenharmony_ci		},
199662306a36Sopenharmony_ci	},
199762306a36Sopenharmony_ci};
199862306a36Sopenharmony_ci
199962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_1_cphy_rx_clk = {
200062306a36Sopenharmony_ci	.halt_reg = 0x52080,
200162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
200262306a36Sopenharmony_ci	.clkr = {
200362306a36Sopenharmony_ci		.enable_reg = 0x52080,
200462306a36Sopenharmony_ci		.enable_mask = BIT(0),
200562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
200662306a36Sopenharmony_ci			.name = "gcc_camss_tfe_1_cphy_rx_clk",
200762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
200862306a36Sopenharmony_ci				&gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
200962306a36Sopenharmony_ci			},
201062306a36Sopenharmony_ci			.num_parents = 1,
201162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
201262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
201362306a36Sopenharmony_ci		},
201462306a36Sopenharmony_ci	},
201562306a36Sopenharmony_ci};
201662306a36Sopenharmony_ci
201762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_1_csid_clk = {
201862306a36Sopenharmony_ci	.halt_reg = 0x520cc,
201962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
202062306a36Sopenharmony_ci	.clkr = {
202162306a36Sopenharmony_ci		.enable_reg = 0x520cc,
202262306a36Sopenharmony_ci		.enable_mask = BIT(0),
202362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
202462306a36Sopenharmony_ci			.name = "gcc_camss_tfe_1_csid_clk",
202562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
202662306a36Sopenharmony_ci				&gcc_camss_tfe_1_csid_clk_src.clkr.hw,
202762306a36Sopenharmony_ci			},
202862306a36Sopenharmony_ci			.num_parents = 1,
202962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
203062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
203162306a36Sopenharmony_ci		},
203262306a36Sopenharmony_ci	},
203362306a36Sopenharmony_ci};
203462306a36Sopenharmony_ci
203562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_2_clk = {
203662306a36Sopenharmony_ci	.halt_reg = 0x5205c,
203762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
203862306a36Sopenharmony_ci	.clkr = {
203962306a36Sopenharmony_ci		.enable_reg = 0x5205c,
204062306a36Sopenharmony_ci		.enable_mask = BIT(0),
204162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
204262306a36Sopenharmony_ci			.name = "gcc_camss_tfe_2_clk",
204362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
204462306a36Sopenharmony_ci				&gcc_camss_tfe_2_clk_src.clkr.hw,
204562306a36Sopenharmony_ci			},
204662306a36Sopenharmony_ci			.num_parents = 1,
204762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
204862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
204962306a36Sopenharmony_ci		},
205062306a36Sopenharmony_ci	},
205162306a36Sopenharmony_ci};
205262306a36Sopenharmony_ci
205362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_2_cphy_rx_clk = {
205462306a36Sopenharmony_ci	.halt_reg = 0x52084,
205562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
205662306a36Sopenharmony_ci	.clkr = {
205762306a36Sopenharmony_ci		.enable_reg = 0x52084,
205862306a36Sopenharmony_ci		.enable_mask = BIT(0),
205962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
206062306a36Sopenharmony_ci			.name = "gcc_camss_tfe_2_cphy_rx_clk",
206162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
206262306a36Sopenharmony_ci				&gcc_camss_tfe_cphy_rx_clk_src.clkr.hw,
206362306a36Sopenharmony_ci			},
206462306a36Sopenharmony_ci			.num_parents = 1,
206562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
206662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
206762306a36Sopenharmony_ci		},
206862306a36Sopenharmony_ci	},
206962306a36Sopenharmony_ci};
207062306a36Sopenharmony_ci
207162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_tfe_2_csid_clk = {
207262306a36Sopenharmony_ci	.halt_reg = 0x520ec,
207362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
207462306a36Sopenharmony_ci	.clkr = {
207562306a36Sopenharmony_ci		.enable_reg = 0x520ec,
207662306a36Sopenharmony_ci		.enable_mask = BIT(0),
207762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
207862306a36Sopenharmony_ci			.name = "gcc_camss_tfe_2_csid_clk",
207962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
208062306a36Sopenharmony_ci				&gcc_camss_tfe_2_csid_clk_src.clkr.hw,
208162306a36Sopenharmony_ci			},
208262306a36Sopenharmony_ci			.num_parents = 1,
208362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
208462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
208562306a36Sopenharmony_ci		},
208662306a36Sopenharmony_ci	},
208762306a36Sopenharmony_ci};
208862306a36Sopenharmony_ci
208962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_top_ahb_clk = {
209062306a36Sopenharmony_ci	.halt_reg = 0x58028,
209162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
209262306a36Sopenharmony_ci	.clkr = {
209362306a36Sopenharmony_ci		.enable_reg = 0x58028,
209462306a36Sopenharmony_ci		.enable_mask = BIT(0),
209562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
209662306a36Sopenharmony_ci			.name = "gcc_camss_top_ahb_clk",
209762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
209862306a36Sopenharmony_ci				&gcc_camss_top_ahb_clk_src.clkr.hw,
209962306a36Sopenharmony_ci			},
210062306a36Sopenharmony_ci			.num_parents = 1,
210162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
210262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
210362306a36Sopenharmony_ci		},
210462306a36Sopenharmony_ci	},
210562306a36Sopenharmony_ci};
210662306a36Sopenharmony_ci
210762306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
210862306a36Sopenharmony_ci	.halt_reg = 0x1a084,
210962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
211062306a36Sopenharmony_ci	.hwcg_reg = 0x1a084,
211162306a36Sopenharmony_ci	.hwcg_bit = 1,
211262306a36Sopenharmony_ci	.clkr = {
211362306a36Sopenharmony_ci		.enable_reg = 0x1a084,
211462306a36Sopenharmony_ci		.enable_mask = BIT(0),
211562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
211662306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb3_prim_axi_clk",
211762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
211862306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
211962306a36Sopenharmony_ci			},
212062306a36Sopenharmony_ci			.num_parents = 1,
212162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
212262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
212362306a36Sopenharmony_ci		},
212462306a36Sopenharmony_ci	},
212562306a36Sopenharmony_ci};
212662306a36Sopenharmony_ci
212762306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_gnoc_clk = {
212862306a36Sopenharmony_ci	.halt_reg = 0x2b004,
212962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
213062306a36Sopenharmony_ci	.hwcg_reg = 0x2b004,
213162306a36Sopenharmony_ci	.hwcg_bit = 1,
213262306a36Sopenharmony_ci	.clkr = {
213362306a36Sopenharmony_ci		.enable_reg = 0x79004,
213462306a36Sopenharmony_ci		.enable_mask = BIT(22),
213562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
213662306a36Sopenharmony_ci			.name = "gcc_cpuss_gnoc_clk",
213762306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
213862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
213962306a36Sopenharmony_ci		},
214062306a36Sopenharmony_ci	},
214162306a36Sopenharmony_ci};
214262306a36Sopenharmony_ci
214362306a36Sopenharmony_cistatic struct clk_branch gcc_disp_ahb_clk = {
214462306a36Sopenharmony_ci	.halt_reg = 0x1700c,
214562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
214662306a36Sopenharmony_ci	.hwcg_reg = 0x1700c,
214762306a36Sopenharmony_ci	.hwcg_bit = 1,
214862306a36Sopenharmony_ci	.clkr = {
214962306a36Sopenharmony_ci		.enable_reg = 0x1700c,
215062306a36Sopenharmony_ci		.enable_mask = BIT(0),
215162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
215262306a36Sopenharmony_ci			.name = "gcc_disp_ahb_clk",
215362306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
215462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
215562306a36Sopenharmony_ci		},
215662306a36Sopenharmony_ci	},
215762306a36Sopenharmony_ci};
215862306a36Sopenharmony_ci
215962306a36Sopenharmony_cistatic struct clk_regmap_div gcc_disp_gpll0_clk_src = {
216062306a36Sopenharmony_ci	.reg = 0x17058,
216162306a36Sopenharmony_ci	.shift = 0,
216262306a36Sopenharmony_ci	.width = 2,
216362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
216462306a36Sopenharmony_ci		.name = "gcc_disp_gpll0_clk_src",
216562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
216662306a36Sopenharmony_ci		.num_parents = 1,
216762306a36Sopenharmony_ci		.ops = &clk_regmap_div_ops,
216862306a36Sopenharmony_ci	},
216962306a36Sopenharmony_ci};
217062306a36Sopenharmony_ci
217162306a36Sopenharmony_cistatic struct clk_branch gcc_disp_gpll0_div_clk_src = {
217262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
217362306a36Sopenharmony_ci	.clkr = {
217462306a36Sopenharmony_ci		.enable_reg = 0x79004,
217562306a36Sopenharmony_ci		.enable_mask = BIT(20),
217662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
217762306a36Sopenharmony_ci			.name = "gcc_disp_gpll0_div_clk_src",
217862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
217962306a36Sopenharmony_ci				&gcc_disp_gpll0_clk_src.clkr.hw,
218062306a36Sopenharmony_ci			},
218162306a36Sopenharmony_ci			.num_parents = 1,
218262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
218362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
218462306a36Sopenharmony_ci		},
218562306a36Sopenharmony_ci	},
218662306a36Sopenharmony_ci};
218762306a36Sopenharmony_ci
218862306a36Sopenharmony_cistatic struct clk_branch gcc_disp_hf_axi_clk = {
218962306a36Sopenharmony_ci	.halt_reg = 0x17020,
219062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
219162306a36Sopenharmony_ci	.hwcg_reg = 0x17020,
219262306a36Sopenharmony_ci	.hwcg_bit = 1,
219362306a36Sopenharmony_ci	.clkr = {
219462306a36Sopenharmony_ci		.enable_reg = 0x17020,
219562306a36Sopenharmony_ci		.enable_mask = BIT(0),
219662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
219762306a36Sopenharmony_ci			.name = "gcc_disp_hf_axi_clk",
219862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
219962306a36Sopenharmony_ci		},
220062306a36Sopenharmony_ci	},
220162306a36Sopenharmony_ci};
220262306a36Sopenharmony_ci
220362306a36Sopenharmony_cistatic struct clk_branch gcc_disp_throttle_core_clk = {
220462306a36Sopenharmony_ci	.halt_reg = 0x17064,
220562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
220662306a36Sopenharmony_ci	.hwcg_reg = 0x17064,
220762306a36Sopenharmony_ci	.hwcg_bit = 1,
220862306a36Sopenharmony_ci	.clkr = {
220962306a36Sopenharmony_ci		.enable_reg = 0x7900c,
221062306a36Sopenharmony_ci		.enable_mask = BIT(5),
221162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
221262306a36Sopenharmony_ci			.name = "gcc_disp_throttle_core_clk",
221362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
221462306a36Sopenharmony_ci		},
221562306a36Sopenharmony_ci	},
221662306a36Sopenharmony_ci};
221762306a36Sopenharmony_ci
221862306a36Sopenharmony_cistatic struct clk_branch gcc_disp_xo_clk = {
221962306a36Sopenharmony_ci	.halt_reg = 0x1702c,
222062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
222162306a36Sopenharmony_ci	.clkr = {
222262306a36Sopenharmony_ci		.enable_reg = 0x1702c,
222362306a36Sopenharmony_ci		.enable_mask = BIT(0),
222462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
222562306a36Sopenharmony_ci			.name = "gcc_disp_xo_clk",
222662306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
222762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
222862306a36Sopenharmony_ci		},
222962306a36Sopenharmony_ci	},
223062306a36Sopenharmony_ci};
223162306a36Sopenharmony_ci
223262306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
223362306a36Sopenharmony_ci	.halt_reg = 0x4d000,
223462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
223562306a36Sopenharmony_ci	.clkr = {
223662306a36Sopenharmony_ci		.enable_reg = 0x4d000,
223762306a36Sopenharmony_ci		.enable_mask = BIT(0),
223862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
223962306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
224062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
224162306a36Sopenharmony_ci				&gcc_gp1_clk_src.clkr.hw,
224262306a36Sopenharmony_ci			},
224362306a36Sopenharmony_ci			.num_parents = 1,
224462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
224562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
224662306a36Sopenharmony_ci		},
224762306a36Sopenharmony_ci	},
224862306a36Sopenharmony_ci};
224962306a36Sopenharmony_ci
225062306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
225162306a36Sopenharmony_ci	.halt_reg = 0x4e000,
225262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
225362306a36Sopenharmony_ci	.clkr = {
225462306a36Sopenharmony_ci		.enable_reg = 0x4e000,
225562306a36Sopenharmony_ci		.enable_mask = BIT(0),
225662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
225762306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
225862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
225962306a36Sopenharmony_ci				&gcc_gp2_clk_src.clkr.hw,
226062306a36Sopenharmony_ci			},
226162306a36Sopenharmony_ci			.num_parents = 1,
226262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
226362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
226462306a36Sopenharmony_ci		},
226562306a36Sopenharmony_ci	},
226662306a36Sopenharmony_ci};
226762306a36Sopenharmony_ci
226862306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
226962306a36Sopenharmony_ci	.halt_reg = 0x4f000,
227062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
227162306a36Sopenharmony_ci	.clkr = {
227262306a36Sopenharmony_ci		.enable_reg = 0x4f000,
227362306a36Sopenharmony_ci		.enable_mask = BIT(0),
227462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
227562306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
227662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
227762306a36Sopenharmony_ci				&gcc_gp3_clk_src.clkr.hw,
227862306a36Sopenharmony_ci			},
227962306a36Sopenharmony_ci			.num_parents = 1,
228062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
228162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
228262306a36Sopenharmony_ci		},
228362306a36Sopenharmony_ci	},
228462306a36Sopenharmony_ci};
228562306a36Sopenharmony_ci
228662306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_cfg_ahb_clk = {
228762306a36Sopenharmony_ci	.halt_reg = 0x36004,
228862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
228962306a36Sopenharmony_ci	.hwcg_reg = 0x36004,
229062306a36Sopenharmony_ci	.hwcg_bit = 1,
229162306a36Sopenharmony_ci	.clkr = {
229262306a36Sopenharmony_ci		.enable_reg = 0x36004,
229362306a36Sopenharmony_ci		.enable_mask = BIT(0),
229462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
229562306a36Sopenharmony_ci			.name = "gcc_gpu_cfg_ahb_clk",
229662306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
229762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
229862306a36Sopenharmony_ci		},
229962306a36Sopenharmony_ci	},
230062306a36Sopenharmony_ci};
230162306a36Sopenharmony_ci
230262306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk_src = {
230362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
230462306a36Sopenharmony_ci	.clkr = {
230562306a36Sopenharmony_ci		.enable_reg = 0x79004,
230662306a36Sopenharmony_ci		.enable_mask = BIT(15),
230762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
230862306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_clk_src",
230962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
231062306a36Sopenharmony_ci				&gpll0.clkr.hw,
231162306a36Sopenharmony_ci			},
231262306a36Sopenharmony_ci			.num_parents = 1,
231362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
231462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
231562306a36Sopenharmony_ci		},
231662306a36Sopenharmony_ci	},
231762306a36Sopenharmony_ci};
231862306a36Sopenharmony_ci
231962306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk_src = {
232062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
232162306a36Sopenharmony_ci	.clkr = {
232262306a36Sopenharmony_ci		.enable_reg = 0x79004,
232362306a36Sopenharmony_ci		.enable_mask = BIT(16),
232462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
232562306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_div_clk_src",
232662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
232762306a36Sopenharmony_ci				&gpll0_out_aux2.clkr.hw,
232862306a36Sopenharmony_ci			},
232962306a36Sopenharmony_ci			.num_parents = 1,
233062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
233162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
233262306a36Sopenharmony_ci		},
233362306a36Sopenharmony_ci	},
233462306a36Sopenharmony_ci};
233562306a36Sopenharmony_ci
233662306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_iref_clk = {
233762306a36Sopenharmony_ci	.halt_reg = 0x36100,
233862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
233962306a36Sopenharmony_ci	.clkr = {
234062306a36Sopenharmony_ci		.enable_reg = 0x36100,
234162306a36Sopenharmony_ci		.enable_mask = BIT(0),
234262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
234362306a36Sopenharmony_ci			.name = "gcc_gpu_iref_clk",
234462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
234562306a36Sopenharmony_ci		},
234662306a36Sopenharmony_ci	},
234762306a36Sopenharmony_ci};
234862306a36Sopenharmony_ci
234962306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_memnoc_gfx_clk = {
235062306a36Sopenharmony_ci	.halt_reg = 0x3600c,
235162306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
235262306a36Sopenharmony_ci	.hwcg_reg = 0x3600c,
235362306a36Sopenharmony_ci	.hwcg_bit = 1,
235462306a36Sopenharmony_ci	.clkr = {
235562306a36Sopenharmony_ci		.enable_reg = 0x3600c,
235662306a36Sopenharmony_ci		.enable_mask = BIT(0),
235762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
235862306a36Sopenharmony_ci			.name = "gcc_gpu_memnoc_gfx_clk",
235962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
236062306a36Sopenharmony_ci		},
236162306a36Sopenharmony_ci	},
236262306a36Sopenharmony_ci};
236362306a36Sopenharmony_ci
236462306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
236562306a36Sopenharmony_ci	.halt_reg = 0x36018,
236662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
236762306a36Sopenharmony_ci	.clkr = {
236862306a36Sopenharmony_ci		.enable_reg = 0x36018,
236962306a36Sopenharmony_ci		.enable_mask = BIT(0),
237062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
237162306a36Sopenharmony_ci			.name = "gcc_gpu_snoc_dvm_gfx_clk",
237262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
237362306a36Sopenharmony_ci		},
237462306a36Sopenharmony_ci	},
237562306a36Sopenharmony_ci};
237662306a36Sopenharmony_ci
237762306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_throttle_core_clk = {
237862306a36Sopenharmony_ci	.halt_reg = 0x36048,
237962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
238062306a36Sopenharmony_ci	.hwcg_reg = 0x36048,
238162306a36Sopenharmony_ci	.hwcg_bit = 1,
238262306a36Sopenharmony_ci	.clkr = {
238362306a36Sopenharmony_ci		.enable_reg = 0x79004,
238462306a36Sopenharmony_ci		.enable_mask = BIT(31),
238562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
238662306a36Sopenharmony_ci			.name = "gcc_gpu_throttle_core_clk",
238762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
238862306a36Sopenharmony_ci		},
238962306a36Sopenharmony_ci	},
239062306a36Sopenharmony_ci};
239162306a36Sopenharmony_ci
239262306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
239362306a36Sopenharmony_ci	.halt_reg = 0x2000c,
239462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
239562306a36Sopenharmony_ci	.clkr = {
239662306a36Sopenharmony_ci		.enable_reg = 0x2000c,
239762306a36Sopenharmony_ci		.enable_mask = BIT(0),
239862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
239962306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
240062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
240162306a36Sopenharmony_ci				&gcc_pdm2_clk_src.clkr.hw,
240262306a36Sopenharmony_ci			},
240362306a36Sopenharmony_ci			.num_parents = 1,
240462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
240562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
240662306a36Sopenharmony_ci		},
240762306a36Sopenharmony_ci	},
240862306a36Sopenharmony_ci};
240962306a36Sopenharmony_ci
241062306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
241162306a36Sopenharmony_ci	.halt_reg = 0x20004,
241262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
241362306a36Sopenharmony_ci	.hwcg_reg = 0x20004,
241462306a36Sopenharmony_ci	.hwcg_bit = 1,
241562306a36Sopenharmony_ci	.clkr = {
241662306a36Sopenharmony_ci		.enable_reg = 0x20004,
241762306a36Sopenharmony_ci		.enable_mask = BIT(0),
241862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
241962306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
242062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
242162306a36Sopenharmony_ci		},
242262306a36Sopenharmony_ci	},
242362306a36Sopenharmony_ci};
242462306a36Sopenharmony_ci
242562306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = {
242662306a36Sopenharmony_ci	.halt_reg = 0x20008,
242762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
242862306a36Sopenharmony_ci	.clkr = {
242962306a36Sopenharmony_ci		.enable_reg = 0x20008,
243062306a36Sopenharmony_ci		.enable_mask = BIT(0),
243162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
243262306a36Sopenharmony_ci			.name = "gcc_pdm_xo4_clk",
243362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
243462306a36Sopenharmony_ci		},
243562306a36Sopenharmony_ci	},
243662306a36Sopenharmony_ci};
243762306a36Sopenharmony_ci
243862306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
243962306a36Sopenharmony_ci	.halt_reg = 0x21004,
244062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
244162306a36Sopenharmony_ci	.hwcg_reg = 0x21004,
244262306a36Sopenharmony_ci	.hwcg_bit = 1,
244362306a36Sopenharmony_ci	.clkr = {
244462306a36Sopenharmony_ci		.enable_reg = 0x79004,
244562306a36Sopenharmony_ci		.enable_mask = BIT(13),
244662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
244762306a36Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
244862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
244962306a36Sopenharmony_ci		},
245062306a36Sopenharmony_ci	},
245162306a36Sopenharmony_ci};
245262306a36Sopenharmony_ci
245362306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
245462306a36Sopenharmony_ci	.halt_reg = 0x17014,
245562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
245662306a36Sopenharmony_ci	.hwcg_reg = 0x17014,
245762306a36Sopenharmony_ci	.hwcg_bit = 1,
245862306a36Sopenharmony_ci	.clkr = {
245962306a36Sopenharmony_ci		.enable_reg = 0x7900c,
246062306a36Sopenharmony_ci		.enable_mask = BIT(0),
246162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
246262306a36Sopenharmony_ci			.name = "gcc_qmip_camera_nrt_ahb_clk",
246362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
246462306a36Sopenharmony_ci		},
246562306a36Sopenharmony_ci	},
246662306a36Sopenharmony_ci};
246762306a36Sopenharmony_ci
246862306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
246962306a36Sopenharmony_ci	.halt_reg = 0x17060,
247062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
247162306a36Sopenharmony_ci	.hwcg_reg = 0x17060,
247262306a36Sopenharmony_ci	.hwcg_bit = 1,
247362306a36Sopenharmony_ci	.clkr = {
247462306a36Sopenharmony_ci		.enable_reg = 0x7900c,
247562306a36Sopenharmony_ci		.enable_mask = BIT(2),
247662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
247762306a36Sopenharmony_ci			.name = "gcc_qmip_camera_rt_ahb_clk",
247862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
247962306a36Sopenharmony_ci		},
248062306a36Sopenharmony_ci	},
248162306a36Sopenharmony_ci};
248262306a36Sopenharmony_ci
248362306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp_ahb_clk = {
248462306a36Sopenharmony_ci	.halt_reg = 0x17018,
248562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
248662306a36Sopenharmony_ci	.hwcg_reg = 0x17018,
248762306a36Sopenharmony_ci	.hwcg_bit = 1,
248862306a36Sopenharmony_ci	.clkr = {
248962306a36Sopenharmony_ci		.enable_reg = 0x7900c,
249062306a36Sopenharmony_ci		.enable_mask = BIT(1),
249162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
249262306a36Sopenharmony_ci			.name = "gcc_qmip_disp_ahb_clk",
249362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
249462306a36Sopenharmony_ci		},
249562306a36Sopenharmony_ci	},
249662306a36Sopenharmony_ci};
249762306a36Sopenharmony_ci
249862306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_gpu_cfg_ahb_clk = {
249962306a36Sopenharmony_ci	.halt_reg = 0x36040,
250062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
250162306a36Sopenharmony_ci	.hwcg_reg = 0x36040,
250262306a36Sopenharmony_ci	.hwcg_bit = 1,
250362306a36Sopenharmony_ci	.clkr = {
250462306a36Sopenharmony_ci		.enable_reg = 0x7900c,
250562306a36Sopenharmony_ci		.enable_mask = BIT(4),
250662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
250762306a36Sopenharmony_ci			.name = "gcc_qmip_gpu_cfg_ahb_clk",
250862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
250962306a36Sopenharmony_ci		},
251062306a36Sopenharmony_ci	},
251162306a36Sopenharmony_ci};
251262306a36Sopenharmony_ci
251362306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
251462306a36Sopenharmony_ci	.halt_reg = 0x17010,
251562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
251662306a36Sopenharmony_ci	.hwcg_reg = 0x17010,
251762306a36Sopenharmony_ci	.hwcg_bit = 1,
251862306a36Sopenharmony_ci	.clkr = {
251962306a36Sopenharmony_ci		.enable_reg = 0x79004,
252062306a36Sopenharmony_ci		.enable_mask = BIT(25),
252162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
252262306a36Sopenharmony_ci			.name = "gcc_qmip_video_vcodec_ahb_clk",
252362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
252462306a36Sopenharmony_ci		},
252562306a36Sopenharmony_ci	},
252662306a36Sopenharmony_ci};
252762306a36Sopenharmony_ci
252862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
252962306a36Sopenharmony_ci	.halt_reg = 0x1f014,
253062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
253162306a36Sopenharmony_ci	.clkr = {
253262306a36Sopenharmony_ci		.enable_reg = 0x7900c,
253362306a36Sopenharmony_ci		.enable_mask = BIT(9),
253462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
253562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_core_2x_clk",
253662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
253762306a36Sopenharmony_ci		},
253862306a36Sopenharmony_ci	},
253962306a36Sopenharmony_ci};
254062306a36Sopenharmony_ci
254162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_clk = {
254262306a36Sopenharmony_ci	.halt_reg = 0x1f00c,
254362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
254462306a36Sopenharmony_ci	.clkr = {
254562306a36Sopenharmony_ci		.enable_reg = 0x7900c,
254662306a36Sopenharmony_ci		.enable_mask = BIT(8),
254762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
254862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_core_clk",
254962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
255062306a36Sopenharmony_ci		},
255162306a36Sopenharmony_ci	},
255262306a36Sopenharmony_ci};
255362306a36Sopenharmony_ci
255462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s0_clk = {
255562306a36Sopenharmony_ci	.halt_reg = 0x1f144,
255662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
255762306a36Sopenharmony_ci	.clkr = {
255862306a36Sopenharmony_ci		.enable_reg = 0x7900c,
255962306a36Sopenharmony_ci		.enable_mask = BIT(10),
256062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
256162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s0_clk",
256262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
256362306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
256462306a36Sopenharmony_ci			},
256562306a36Sopenharmony_ci			.num_parents = 1,
256662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
256762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
256862306a36Sopenharmony_ci		},
256962306a36Sopenharmony_ci	},
257062306a36Sopenharmony_ci};
257162306a36Sopenharmony_ci
257262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s1_clk = {
257362306a36Sopenharmony_ci	.halt_reg = 0x1f274,
257462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
257562306a36Sopenharmony_ci	.clkr = {
257662306a36Sopenharmony_ci		.enable_reg = 0x7900c,
257762306a36Sopenharmony_ci		.enable_mask = BIT(11),
257862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
257962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s1_clk",
258062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
258162306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
258262306a36Sopenharmony_ci			},
258362306a36Sopenharmony_ci			.num_parents = 1,
258462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
258562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
258662306a36Sopenharmony_ci		},
258762306a36Sopenharmony_ci	},
258862306a36Sopenharmony_ci};
258962306a36Sopenharmony_ci
259062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s2_clk = {
259162306a36Sopenharmony_ci	.halt_reg = 0x1f3a4,
259262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
259362306a36Sopenharmony_ci	.clkr = {
259462306a36Sopenharmony_ci		.enable_reg = 0x7900c,
259562306a36Sopenharmony_ci		.enable_mask = BIT(12),
259662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
259762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s2_clk",
259862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
259962306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
260062306a36Sopenharmony_ci			},
260162306a36Sopenharmony_ci			.num_parents = 1,
260262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
260362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
260462306a36Sopenharmony_ci		},
260562306a36Sopenharmony_ci	},
260662306a36Sopenharmony_ci};
260762306a36Sopenharmony_ci
260862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s3_clk = {
260962306a36Sopenharmony_ci	.halt_reg = 0x1f4d4,
261062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
261162306a36Sopenharmony_ci	.clkr = {
261262306a36Sopenharmony_ci		.enable_reg = 0x7900c,
261362306a36Sopenharmony_ci		.enable_mask = BIT(13),
261462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
261562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s3_clk",
261662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
261762306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
261862306a36Sopenharmony_ci			},
261962306a36Sopenharmony_ci			.num_parents = 1,
262062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
262162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
262262306a36Sopenharmony_ci		},
262362306a36Sopenharmony_ci	},
262462306a36Sopenharmony_ci};
262562306a36Sopenharmony_ci
262662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s4_clk = {
262762306a36Sopenharmony_ci	.halt_reg = 0x1f604,
262862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
262962306a36Sopenharmony_ci	.clkr = {
263062306a36Sopenharmony_ci		.enable_reg = 0x7900c,
263162306a36Sopenharmony_ci		.enable_mask = BIT(14),
263262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
263362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s4_clk",
263462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
263562306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
263662306a36Sopenharmony_ci			},
263762306a36Sopenharmony_ci			.num_parents = 1,
263862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
263962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
264062306a36Sopenharmony_ci		},
264162306a36Sopenharmony_ci	},
264262306a36Sopenharmony_ci};
264362306a36Sopenharmony_ci
264462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s5_clk = {
264562306a36Sopenharmony_ci	.halt_reg = 0x1f734,
264662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
264762306a36Sopenharmony_ci	.clkr = {
264862306a36Sopenharmony_ci		.enable_reg = 0x7900c,
264962306a36Sopenharmony_ci		.enable_mask = BIT(15),
265062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
265162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s5_clk",
265262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
265362306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
265462306a36Sopenharmony_ci			},
265562306a36Sopenharmony_ci			.num_parents = 1,
265662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
265762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
265862306a36Sopenharmony_ci		},
265962306a36Sopenharmony_ci	},
266062306a36Sopenharmony_ci};
266162306a36Sopenharmony_ci
266262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
266362306a36Sopenharmony_ci	.halt_reg = 0x1f004,
266462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
266562306a36Sopenharmony_ci	.hwcg_reg = 0x1f004,
266662306a36Sopenharmony_ci	.hwcg_bit = 1,
266762306a36Sopenharmony_ci	.clkr = {
266862306a36Sopenharmony_ci		.enable_reg = 0x7900c,
266962306a36Sopenharmony_ci		.enable_mask = BIT(6),
267062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
267162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_0_m_ahb_clk",
267262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
267362306a36Sopenharmony_ci		},
267462306a36Sopenharmony_ci	},
267562306a36Sopenharmony_ci};
267662306a36Sopenharmony_ci
267762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
267862306a36Sopenharmony_ci	.halt_reg = 0x1f008,
267962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
268062306a36Sopenharmony_ci	.hwcg_reg = 0x1f008,
268162306a36Sopenharmony_ci	.hwcg_bit = 1,
268262306a36Sopenharmony_ci	.clkr = {
268362306a36Sopenharmony_ci		.enable_reg = 0x7900c,
268462306a36Sopenharmony_ci		.enable_mask = BIT(7),
268562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
268662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_0_s_ahb_clk",
268762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
268862306a36Sopenharmony_ci		},
268962306a36Sopenharmony_ci	},
269062306a36Sopenharmony_ci};
269162306a36Sopenharmony_ci
269262306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
269362306a36Sopenharmony_ci	.halt_reg = 0x38008,
269462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
269562306a36Sopenharmony_ci	.clkr = {
269662306a36Sopenharmony_ci		.enable_reg = 0x38008,
269762306a36Sopenharmony_ci		.enable_mask = BIT(0),
269862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
269962306a36Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
270062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
270162306a36Sopenharmony_ci		},
270262306a36Sopenharmony_ci	},
270362306a36Sopenharmony_ci};
270462306a36Sopenharmony_ci
270562306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
270662306a36Sopenharmony_ci	.halt_reg = 0x38004,
270762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
270862306a36Sopenharmony_ci	.clkr = {
270962306a36Sopenharmony_ci		.enable_reg = 0x38004,
271062306a36Sopenharmony_ci		.enable_mask = BIT(0),
271162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
271262306a36Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
271362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
271462306a36Sopenharmony_ci				&gcc_sdcc1_apps_clk_src.clkr.hw,
271562306a36Sopenharmony_ci			},
271662306a36Sopenharmony_ci			.num_parents = 1,
271762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT /* | CLK_ENABLE_HAND_OFF */,
271862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
271962306a36Sopenharmony_ci		},
272062306a36Sopenharmony_ci	},
272162306a36Sopenharmony_ci};
272262306a36Sopenharmony_ci
272362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ice_core_clk = {
272462306a36Sopenharmony_ci	.halt_reg = 0x3800c,
272562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
272662306a36Sopenharmony_ci	.hwcg_reg = 0x3800c,
272762306a36Sopenharmony_ci	.hwcg_bit = 1,
272862306a36Sopenharmony_ci	.clkr = {
272962306a36Sopenharmony_ci		.enable_reg = 0x3800c,
273062306a36Sopenharmony_ci		.enable_mask = BIT(0),
273162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
273262306a36Sopenharmony_ci			.name = "gcc_sdcc1_ice_core_clk",
273362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
273462306a36Sopenharmony_ci				&gcc_sdcc1_ice_core_clk_src.clkr.hw,
273562306a36Sopenharmony_ci			},
273662306a36Sopenharmony_ci			.num_parents = 1,
273762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
273862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
273962306a36Sopenharmony_ci		},
274062306a36Sopenharmony_ci	},
274162306a36Sopenharmony_ci};
274262306a36Sopenharmony_ci
274362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
274462306a36Sopenharmony_ci	.halt_reg = 0x1e008,
274562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
274662306a36Sopenharmony_ci	.clkr = {
274762306a36Sopenharmony_ci		.enable_reg = 0x1e008,
274862306a36Sopenharmony_ci		.enable_mask = BIT(0),
274962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
275062306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
275162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
275262306a36Sopenharmony_ci		},
275362306a36Sopenharmony_ci	},
275462306a36Sopenharmony_ci};
275562306a36Sopenharmony_ci
275662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
275762306a36Sopenharmony_ci	.halt_reg = 0x1e004,
275862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
275962306a36Sopenharmony_ci	.clkr = {
276062306a36Sopenharmony_ci		.enable_reg = 0x1e004,
276162306a36Sopenharmony_ci		.enable_mask = BIT(0),
276262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
276362306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
276462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
276562306a36Sopenharmony_ci				&gcc_sdcc2_apps_clk_src.clkr.hw,
276662306a36Sopenharmony_ci			},
276762306a36Sopenharmony_ci			.num_parents = 1,
276862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
276962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
277062306a36Sopenharmony_ci		},
277162306a36Sopenharmony_ci	},
277262306a36Sopenharmony_ci};
277362306a36Sopenharmony_ci
277462306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
277562306a36Sopenharmony_ci	.halt_reg = 0x2b06c,
277662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
277762306a36Sopenharmony_ci	.hwcg_reg = 0x2b06c,
277862306a36Sopenharmony_ci	.hwcg_bit = 1,
277962306a36Sopenharmony_ci	.clkr = {
278062306a36Sopenharmony_ci		.enable_reg = 0x79004,
278162306a36Sopenharmony_ci		.enable_mask = BIT(0),
278262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
278362306a36Sopenharmony_ci			.name = "gcc_sys_noc_cpuss_ahb_clk",
278462306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
278562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
278662306a36Sopenharmony_ci		},
278762306a36Sopenharmony_ci	},
278862306a36Sopenharmony_ci};
278962306a36Sopenharmony_ci
279062306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_ufs_phy_axi_clk = {
279162306a36Sopenharmony_ci	.halt_reg = 0x45098,
279262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
279362306a36Sopenharmony_ci	.clkr = {
279462306a36Sopenharmony_ci		.enable_reg = 0x45098,
279562306a36Sopenharmony_ci		.enable_mask = BIT(0),
279662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
279762306a36Sopenharmony_ci			.name = "gcc_sys_noc_ufs_phy_axi_clk",
279862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
279962306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
280062306a36Sopenharmony_ci			},
280162306a36Sopenharmony_ci			.num_parents = 1,
280262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
280362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
280462306a36Sopenharmony_ci		},
280562306a36Sopenharmony_ci	},
280662306a36Sopenharmony_ci};
280762306a36Sopenharmony_ci
280862306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_usb3_prim_axi_clk = {
280962306a36Sopenharmony_ci	.halt_reg = 0x1a080,
281062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
281162306a36Sopenharmony_ci	.hwcg_reg = 0x1a080,
281262306a36Sopenharmony_ci	.hwcg_bit = 1,
281362306a36Sopenharmony_ci	.clkr = {
281462306a36Sopenharmony_ci		.enable_reg = 0x1a080,
281562306a36Sopenharmony_ci		.enable_mask = BIT(0),
281662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
281762306a36Sopenharmony_ci			.name = "gcc_sys_noc_usb3_prim_axi_clk",
281862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
281962306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
282062306a36Sopenharmony_ci			},
282162306a36Sopenharmony_ci			.num_parents = 1,
282262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
282362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
282462306a36Sopenharmony_ci		},
282562306a36Sopenharmony_ci	},
282662306a36Sopenharmony_ci};
282762306a36Sopenharmony_ci
282862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_clkref_clk = {
282962306a36Sopenharmony_ci	.halt_reg = 0x8c000,
283062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
283162306a36Sopenharmony_ci	.clkr = {
283262306a36Sopenharmony_ci		.enable_reg = 0x8c000,
283362306a36Sopenharmony_ci		.enable_mask = BIT(0),
283462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
283562306a36Sopenharmony_ci			.name = "gcc_ufs_clkref_clk",
283662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
283762306a36Sopenharmony_ci		},
283862306a36Sopenharmony_ci	},
283962306a36Sopenharmony_ci};
284062306a36Sopenharmony_ci
284162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ahb_clk = {
284262306a36Sopenharmony_ci	.halt_reg = 0x45014,
284362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
284462306a36Sopenharmony_ci	.hwcg_reg = 0x45014,
284562306a36Sopenharmony_ci	.hwcg_bit = 1,
284662306a36Sopenharmony_ci	.clkr = {
284762306a36Sopenharmony_ci		.enable_reg = 0x45014,
284862306a36Sopenharmony_ci		.enable_mask = BIT(0),
284962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
285062306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ahb_clk",
285162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
285262306a36Sopenharmony_ci		},
285362306a36Sopenharmony_ci	},
285462306a36Sopenharmony_ci};
285562306a36Sopenharmony_ci
285662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_clk = {
285762306a36Sopenharmony_ci	.halt_reg = 0x45010,
285862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
285962306a36Sopenharmony_ci	.hwcg_reg = 0x45010,
286062306a36Sopenharmony_ci	.hwcg_bit = 1,
286162306a36Sopenharmony_ci	.clkr = {
286262306a36Sopenharmony_ci		.enable_reg = 0x45010,
286362306a36Sopenharmony_ci		.enable_mask = BIT(0),
286462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
286562306a36Sopenharmony_ci			.name = "gcc_ufs_phy_axi_clk",
286662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
286762306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
286862306a36Sopenharmony_ci			},
286962306a36Sopenharmony_ci			.num_parents = 1,
287062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
287162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
287262306a36Sopenharmony_ci		},
287362306a36Sopenharmony_ci	},
287462306a36Sopenharmony_ci};
287562306a36Sopenharmony_ci
287662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_clk = {
287762306a36Sopenharmony_ci	.halt_reg = 0x45044,
287862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
287962306a36Sopenharmony_ci	.hwcg_reg = 0x45044,
288062306a36Sopenharmony_ci	.hwcg_bit = 1,
288162306a36Sopenharmony_ci	.clkr = {
288262306a36Sopenharmony_ci		.enable_reg = 0x45044,
288362306a36Sopenharmony_ci		.enable_mask = BIT(0),
288462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
288562306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ice_core_clk",
288662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
288762306a36Sopenharmony_ci				&gcc_ufs_phy_ice_core_clk_src.clkr.hw,
288862306a36Sopenharmony_ci			},
288962306a36Sopenharmony_ci			.num_parents = 1,
289062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
289162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
289262306a36Sopenharmony_ci		},
289362306a36Sopenharmony_ci	},
289462306a36Sopenharmony_ci};
289562306a36Sopenharmony_ci
289662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_clk = {
289762306a36Sopenharmony_ci	.halt_reg = 0x45078,
289862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
289962306a36Sopenharmony_ci	.hwcg_reg = 0x45078,
290062306a36Sopenharmony_ci	.hwcg_bit = 1,
290162306a36Sopenharmony_ci	.clkr = {
290262306a36Sopenharmony_ci		.enable_reg = 0x45078,
290362306a36Sopenharmony_ci		.enable_mask = BIT(0),
290462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
290562306a36Sopenharmony_ci			.name = "gcc_ufs_phy_phy_aux_clk",
290662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
290762306a36Sopenharmony_ci				&gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
290862306a36Sopenharmony_ci			},
290962306a36Sopenharmony_ci			.num_parents = 1,
291062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
291162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
291262306a36Sopenharmony_ci		},
291362306a36Sopenharmony_ci	},
291462306a36Sopenharmony_ci};
291562306a36Sopenharmony_ci
291662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
291762306a36Sopenharmony_ci	.halt_reg = 0x4501c,
291862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
291962306a36Sopenharmony_ci	.clkr = {
292062306a36Sopenharmony_ci		.enable_reg = 0x4501c,
292162306a36Sopenharmony_ci		.enable_mask = BIT(0),
292262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
292362306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_0_clk",
292462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
292562306a36Sopenharmony_ci		},
292662306a36Sopenharmony_ci	},
292762306a36Sopenharmony_ci};
292862306a36Sopenharmony_ci
292962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
293062306a36Sopenharmony_ci	.halt_reg = 0x45018,
293162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
293262306a36Sopenharmony_ci	.clkr = {
293362306a36Sopenharmony_ci		.enable_reg = 0x45018,
293462306a36Sopenharmony_ci		.enable_mask = BIT(0),
293562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
293662306a36Sopenharmony_ci			.name = "gcc_ufs_phy_tx_symbol_0_clk",
293762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
293862306a36Sopenharmony_ci		},
293962306a36Sopenharmony_ci	},
294062306a36Sopenharmony_ci};
294162306a36Sopenharmony_ci
294262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_clk = {
294362306a36Sopenharmony_ci	.halt_reg = 0x45040,
294462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
294562306a36Sopenharmony_ci	.hwcg_reg = 0x45040,
294662306a36Sopenharmony_ci	.hwcg_bit = 1,
294762306a36Sopenharmony_ci	.clkr = {
294862306a36Sopenharmony_ci		.enable_reg = 0x45040,
294962306a36Sopenharmony_ci		.enable_mask = BIT(0),
295062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
295162306a36Sopenharmony_ci			.name = "gcc_ufs_phy_unipro_core_clk",
295262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
295362306a36Sopenharmony_ci				&gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
295462306a36Sopenharmony_ci			},
295562306a36Sopenharmony_ci			.num_parents = 1,
295662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
295762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
295862306a36Sopenharmony_ci		},
295962306a36Sopenharmony_ci	},
296062306a36Sopenharmony_ci};
296162306a36Sopenharmony_ci
296262306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk = {
296362306a36Sopenharmony_ci	.halt_reg = 0x1a010,
296462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
296562306a36Sopenharmony_ci	.clkr = {
296662306a36Sopenharmony_ci		.enable_reg = 0x1a010,
296762306a36Sopenharmony_ci		.enable_mask = BIT(0),
296862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
296962306a36Sopenharmony_ci			.name = "gcc_usb30_prim_master_clk",
297062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
297162306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
297262306a36Sopenharmony_ci			},
297362306a36Sopenharmony_ci			.num_parents = 1,
297462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
297562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
297662306a36Sopenharmony_ci		},
297762306a36Sopenharmony_ci	},
297862306a36Sopenharmony_ci};
297962306a36Sopenharmony_ci
298062306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
298162306a36Sopenharmony_ci	.halt_reg = 0x1a018,
298262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
298362306a36Sopenharmony_ci	.clkr = {
298462306a36Sopenharmony_ci		.enable_reg = 0x1a018,
298562306a36Sopenharmony_ci		.enable_mask = BIT(0),
298662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
298762306a36Sopenharmony_ci			.name = "gcc_usb30_prim_mock_utmi_clk",
298862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
298962306a36Sopenharmony_ci				&gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
299062306a36Sopenharmony_ci			},
299162306a36Sopenharmony_ci			.num_parents = 1,
299262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
299362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
299462306a36Sopenharmony_ci		},
299562306a36Sopenharmony_ci	},
299662306a36Sopenharmony_ci};
299762306a36Sopenharmony_ci
299862306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_sleep_clk = {
299962306a36Sopenharmony_ci	.halt_reg = 0x1a014,
300062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
300162306a36Sopenharmony_ci	.clkr = {
300262306a36Sopenharmony_ci		.enable_reg = 0x1a014,
300362306a36Sopenharmony_ci		.enable_mask = BIT(0),
300462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
300562306a36Sopenharmony_ci			.name = "gcc_usb30_prim_sleep_clk",
300662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
300762306a36Sopenharmony_ci		},
300862306a36Sopenharmony_ci	},
300962306a36Sopenharmony_ci};
301062306a36Sopenharmony_ci
301162306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_clkref_clk = {
301262306a36Sopenharmony_ci	.halt_reg = 0x9f000,
301362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
301462306a36Sopenharmony_ci	.clkr = {
301562306a36Sopenharmony_ci		.enable_reg = 0x9f000,
301662306a36Sopenharmony_ci		.enable_mask = BIT(0),
301762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
301862306a36Sopenharmony_ci			.name = "gcc_usb3_prim_clkref_clk",
301962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
302062306a36Sopenharmony_ci		},
302162306a36Sopenharmony_ci	},
302262306a36Sopenharmony_ci};
302362306a36Sopenharmony_ci
302462306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
302562306a36Sopenharmony_ci	.halt_reg = 0x1a054,
302662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
302762306a36Sopenharmony_ci	.clkr = {
302862306a36Sopenharmony_ci		.enable_reg = 0x1a054,
302962306a36Sopenharmony_ci		.enable_mask = BIT(0),
303062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
303162306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_com_aux_clk",
303262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
303362306a36Sopenharmony_ci				&gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
303462306a36Sopenharmony_ci			},
303562306a36Sopenharmony_ci			.num_parents = 1,
303662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
303762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
303862306a36Sopenharmony_ci		},
303962306a36Sopenharmony_ci	},
304062306a36Sopenharmony_ci};
304162306a36Sopenharmony_ci
304262306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
304362306a36Sopenharmony_ci	.halt_reg = 0x1a058,
304462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
304562306a36Sopenharmony_ci	.hwcg_reg = 0x1a058,
304662306a36Sopenharmony_ci	.hwcg_bit = 1,
304762306a36Sopenharmony_ci	.clkr = {
304862306a36Sopenharmony_ci		.enable_reg = 0x1a058,
304962306a36Sopenharmony_ci		.enable_mask = BIT(0),
305062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
305162306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_pipe_clk",
305262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
305362306a36Sopenharmony_ci		},
305462306a36Sopenharmony_ci	},
305562306a36Sopenharmony_ci};
305662306a36Sopenharmony_ci
305762306a36Sopenharmony_cistatic struct clk_branch gcc_vcodec0_axi_clk = {
305862306a36Sopenharmony_ci	.halt_reg = 0x6e008,
305962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
306062306a36Sopenharmony_ci	.clkr = {
306162306a36Sopenharmony_ci		.enable_reg = 0x6e008,
306262306a36Sopenharmony_ci		.enable_mask = BIT(0),
306362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
306462306a36Sopenharmony_ci			.name = "gcc_vcodec0_axi_clk",
306562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
306662306a36Sopenharmony_ci		},
306762306a36Sopenharmony_ci	},
306862306a36Sopenharmony_ci};
306962306a36Sopenharmony_ci
307062306a36Sopenharmony_cistatic struct clk_branch gcc_venus_ahb_clk = {
307162306a36Sopenharmony_ci	.halt_reg = 0x6e010,
307262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
307362306a36Sopenharmony_ci	.clkr = {
307462306a36Sopenharmony_ci		.enable_reg = 0x6e010,
307562306a36Sopenharmony_ci		.enable_mask = BIT(0),
307662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
307762306a36Sopenharmony_ci			.name = "gcc_venus_ahb_clk",
307862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
307962306a36Sopenharmony_ci		},
308062306a36Sopenharmony_ci	},
308162306a36Sopenharmony_ci};
308262306a36Sopenharmony_ci
308362306a36Sopenharmony_cistatic struct clk_branch gcc_venus_ctl_axi_clk = {
308462306a36Sopenharmony_ci	.halt_reg = 0x6e004,
308562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
308662306a36Sopenharmony_ci	.clkr = {
308762306a36Sopenharmony_ci		.enable_reg = 0x6e004,
308862306a36Sopenharmony_ci		.enable_mask = BIT(0),
308962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
309062306a36Sopenharmony_ci			.name = "gcc_venus_ctl_axi_clk",
309162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
309262306a36Sopenharmony_ci		},
309362306a36Sopenharmony_ci	},
309462306a36Sopenharmony_ci};
309562306a36Sopenharmony_ci
309662306a36Sopenharmony_cistatic struct clk_branch gcc_video_ahb_clk = {
309762306a36Sopenharmony_ci	.halt_reg = 0x17004,
309862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
309962306a36Sopenharmony_ci	.hwcg_reg = 0x17004,
310062306a36Sopenharmony_ci	.hwcg_bit = 1,
310162306a36Sopenharmony_ci	.clkr = {
310262306a36Sopenharmony_ci		.enable_reg = 0x17004,
310362306a36Sopenharmony_ci		.enable_mask = BIT(0),
310462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
310562306a36Sopenharmony_ci			.name = "gcc_video_ahb_clk",
310662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
310762306a36Sopenharmony_ci		},
310862306a36Sopenharmony_ci	},
310962306a36Sopenharmony_ci};
311062306a36Sopenharmony_ci
311162306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi0_clk = {
311262306a36Sopenharmony_ci	.halt_reg = 0x1701c,
311362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
311462306a36Sopenharmony_ci	.hwcg_reg = 0x1701c,
311562306a36Sopenharmony_ci	.hwcg_bit = 1,
311662306a36Sopenharmony_ci	.clkr = {
311762306a36Sopenharmony_ci		.enable_reg = 0x1701c,
311862306a36Sopenharmony_ci		.enable_mask = BIT(0),
311962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
312062306a36Sopenharmony_ci			.name = "gcc_video_axi0_clk",
312162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
312262306a36Sopenharmony_ci		},
312362306a36Sopenharmony_ci	},
312462306a36Sopenharmony_ci};
312562306a36Sopenharmony_ci
312662306a36Sopenharmony_cistatic struct clk_branch gcc_video_throttle_core_clk = {
312762306a36Sopenharmony_ci	.halt_reg = 0x17068,
312862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
312962306a36Sopenharmony_ci	.hwcg_reg = 0x17068,
313062306a36Sopenharmony_ci	.hwcg_bit = 1,
313162306a36Sopenharmony_ci	.clkr = {
313262306a36Sopenharmony_ci		.enable_reg = 0x79004,
313362306a36Sopenharmony_ci		.enable_mask = BIT(28),
313462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
313562306a36Sopenharmony_ci			.name = "gcc_video_throttle_core_clk",
313662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
313762306a36Sopenharmony_ci		},
313862306a36Sopenharmony_ci	},
313962306a36Sopenharmony_ci};
314062306a36Sopenharmony_ci
314162306a36Sopenharmony_cistatic struct clk_branch gcc_video_vcodec0_sys_clk = {
314262306a36Sopenharmony_ci	.halt_reg = 0x580a4,
314362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
314462306a36Sopenharmony_ci	.hwcg_reg = 0x580a4,
314562306a36Sopenharmony_ci	.hwcg_bit = 1,
314662306a36Sopenharmony_ci	.clkr = {
314762306a36Sopenharmony_ci		.enable_reg = 0x580a4,
314862306a36Sopenharmony_ci		.enable_mask = BIT(0),
314962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
315062306a36Sopenharmony_ci			.name = "gcc_video_vcodec0_sys_clk",
315162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
315262306a36Sopenharmony_ci				&gcc_video_venus_clk_src.clkr.hw,
315362306a36Sopenharmony_ci			},
315462306a36Sopenharmony_ci			.num_parents = 1,
315562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
315662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
315762306a36Sopenharmony_ci		},
315862306a36Sopenharmony_ci	},
315962306a36Sopenharmony_ci};
316062306a36Sopenharmony_ci
316162306a36Sopenharmony_cistatic struct clk_branch gcc_video_venus_ctl_clk = {
316262306a36Sopenharmony_ci	.halt_reg = 0x5808c,
316362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
316462306a36Sopenharmony_ci	.clkr = {
316562306a36Sopenharmony_ci		.enable_reg = 0x5808c,
316662306a36Sopenharmony_ci		.enable_mask = BIT(0),
316762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
316862306a36Sopenharmony_ci			.name = "gcc_video_venus_ctl_clk",
316962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
317062306a36Sopenharmony_ci				&gcc_video_venus_clk_src.clkr.hw,
317162306a36Sopenharmony_ci			},
317262306a36Sopenharmony_ci			.num_parents = 1,
317362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
317462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
317562306a36Sopenharmony_ci		},
317662306a36Sopenharmony_ci	},
317762306a36Sopenharmony_ci};
317862306a36Sopenharmony_ci
317962306a36Sopenharmony_cistatic struct clk_branch gcc_video_xo_clk = {
318062306a36Sopenharmony_ci	.halt_reg = 0x17024,
318162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
318262306a36Sopenharmony_ci	.clkr = {
318362306a36Sopenharmony_ci		.enable_reg = 0x17024,
318462306a36Sopenharmony_ci		.enable_mask = BIT(0),
318562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
318662306a36Sopenharmony_ci			.name = "gcc_video_xo_clk",
318762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
318862306a36Sopenharmony_ci		},
318962306a36Sopenharmony_ci	},
319062306a36Sopenharmony_ci};
319162306a36Sopenharmony_ci
319262306a36Sopenharmony_cistatic struct gdsc gcc_camss_top_gdsc = {
319362306a36Sopenharmony_ci	.gdscr = 0x58004,
319462306a36Sopenharmony_ci	.pd = {
319562306a36Sopenharmony_ci		.name = "gcc_camss_top",
319662306a36Sopenharmony_ci	},
319762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
319862306a36Sopenharmony_ci};
319962306a36Sopenharmony_ci
320062306a36Sopenharmony_cistatic struct gdsc gcc_ufs_phy_gdsc = {
320162306a36Sopenharmony_ci	.gdscr = 0x45004,
320262306a36Sopenharmony_ci	.pd = {
320362306a36Sopenharmony_ci		.name = "gcc_ufs_phy",
320462306a36Sopenharmony_ci	},
320562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
320662306a36Sopenharmony_ci};
320762306a36Sopenharmony_ci
320862306a36Sopenharmony_cistatic struct gdsc gcc_usb30_prim_gdsc = {
320962306a36Sopenharmony_ci	.gdscr = 0x1a004,
321062306a36Sopenharmony_ci	.pd = {
321162306a36Sopenharmony_ci		.name = "gcc_usb30_prim",
321262306a36Sopenharmony_ci	},
321362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
321462306a36Sopenharmony_ci};
321562306a36Sopenharmony_ci
321662306a36Sopenharmony_cistatic struct gdsc gcc_vcodec0_gdsc = {
321762306a36Sopenharmony_ci	.gdscr = 0x58098,
321862306a36Sopenharmony_ci	.pd = {
321962306a36Sopenharmony_ci		.name = "gcc_vcodec0",
322062306a36Sopenharmony_ci	},
322162306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
322262306a36Sopenharmony_ci};
322362306a36Sopenharmony_ci
322462306a36Sopenharmony_cistatic struct gdsc gcc_venus_gdsc = {
322562306a36Sopenharmony_ci	.gdscr = 0x5807c,
322662306a36Sopenharmony_ci	.pd = {
322762306a36Sopenharmony_ci		.name = "gcc_venus",
322862306a36Sopenharmony_ci	},
322962306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
323062306a36Sopenharmony_ci};
323162306a36Sopenharmony_ci
323262306a36Sopenharmony_cistatic struct gdsc hlos1_vote_turing_mmu_tbu1_gdsc = {
323362306a36Sopenharmony_ci	.gdscr = 0x7d060,
323462306a36Sopenharmony_ci	.pd = {
323562306a36Sopenharmony_ci		.name = "hlos1_vote_turing_mmu_tbu1",
323662306a36Sopenharmony_ci	},
323762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
323862306a36Sopenharmony_ci	.flags = VOTABLE,
323962306a36Sopenharmony_ci};
324062306a36Sopenharmony_ci
324162306a36Sopenharmony_cistatic struct gdsc hlos1_vote_turing_mmu_tbu0_gdsc = {
324262306a36Sopenharmony_ci	.gdscr = 0x7d07c,
324362306a36Sopenharmony_ci	.pd = {
324462306a36Sopenharmony_ci		.name = "hlos1_vote_turing_mmu_tbu0",
324562306a36Sopenharmony_ci	},
324662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
324762306a36Sopenharmony_ci	.flags = VOTABLE,
324862306a36Sopenharmony_ci};
324962306a36Sopenharmony_ci
325062306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc = {
325162306a36Sopenharmony_ci	.gdscr = 0x7d074,
325262306a36Sopenharmony_ci	.pd = {
325362306a36Sopenharmony_ci		.name = "hlos1_vote_mm_snoc_mmu_tbu_rt",
325462306a36Sopenharmony_ci	},
325562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
325662306a36Sopenharmony_ci	.flags = VOTABLE,
325762306a36Sopenharmony_ci};
325862306a36Sopenharmony_ci
325962306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc = {
326062306a36Sopenharmony_ci	.gdscr = 0x7d078,
326162306a36Sopenharmony_ci	.pd = {
326262306a36Sopenharmony_ci		.name = "hlos1_vote_mm_snoc_mmu_tbu_nrt",
326362306a36Sopenharmony_ci	},
326462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
326562306a36Sopenharmony_ci	.flags = VOTABLE,
326662306a36Sopenharmony_ci};
326762306a36Sopenharmony_ci
326862306a36Sopenharmony_cistatic struct clk_regmap *gcc_sm6115_clocks[] = {
326962306a36Sopenharmony_ci	[GCC_AHB2PHY_CSI_CLK] = &gcc_ahb2phy_csi_clk.clkr,
327062306a36Sopenharmony_ci	[GCC_AHB2PHY_USB_CLK] = &gcc_ahb2phy_usb_clk.clkr,
327162306a36Sopenharmony_ci	[GCC_BIMC_GPU_AXI_CLK] = &gcc_bimc_gpu_axi_clk.clkr,
327262306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
327362306a36Sopenharmony_ci	[GCC_CAM_THROTTLE_NRT_CLK] = &gcc_cam_throttle_nrt_clk.clkr,
327462306a36Sopenharmony_ci	[GCC_CAM_THROTTLE_RT_CLK] = &gcc_cam_throttle_rt_clk.clkr,
327562306a36Sopenharmony_ci	[GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
327662306a36Sopenharmony_ci	[GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
327762306a36Sopenharmony_ci	[GCC_CAMSS_AXI_CLK] = &gcc_camss_axi_clk.clkr,
327862306a36Sopenharmony_ci	[GCC_CAMSS_AXI_CLK_SRC] = &gcc_camss_axi_clk_src.clkr,
327962306a36Sopenharmony_ci	[GCC_CAMSS_CAMNOC_ATB_CLK] = &gcc_camss_camnoc_atb_clk.clkr,
328062306a36Sopenharmony_ci	[GCC_CAMSS_CAMNOC_NTS_XO_CLK] = &gcc_camss_camnoc_nts_xo_clk.clkr,
328162306a36Sopenharmony_ci	[GCC_CAMSS_CCI_0_CLK] = &gcc_camss_cci_0_clk.clkr,
328262306a36Sopenharmony_ci	[GCC_CAMSS_CCI_CLK_SRC] = &gcc_camss_cci_clk_src.clkr,
328362306a36Sopenharmony_ci	[GCC_CAMSS_CPHY_0_CLK] = &gcc_camss_cphy_0_clk.clkr,
328462306a36Sopenharmony_ci	[GCC_CAMSS_CPHY_1_CLK] = &gcc_camss_cphy_1_clk.clkr,
328562306a36Sopenharmony_ci	[GCC_CAMSS_CPHY_2_CLK] = &gcc_camss_cphy_2_clk.clkr,
328662306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
328762306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PHYTIMER_CLK_SRC] = &gcc_camss_csi0phytimer_clk_src.clkr,
328862306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
328962306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PHYTIMER_CLK_SRC] = &gcc_camss_csi1phytimer_clk_src.clkr,
329062306a36Sopenharmony_ci	[GCC_CAMSS_CSI2PHYTIMER_CLK] = &gcc_camss_csi2phytimer_clk.clkr,
329162306a36Sopenharmony_ci	[GCC_CAMSS_CSI2PHYTIMER_CLK_SRC] = &gcc_camss_csi2phytimer_clk_src.clkr,
329262306a36Sopenharmony_ci	[GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
329362306a36Sopenharmony_ci	[GCC_CAMSS_MCLK0_CLK_SRC] = &gcc_camss_mclk0_clk_src.clkr,
329462306a36Sopenharmony_ci	[GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
329562306a36Sopenharmony_ci	[GCC_CAMSS_MCLK1_CLK_SRC] = &gcc_camss_mclk1_clk_src.clkr,
329662306a36Sopenharmony_ci	[GCC_CAMSS_MCLK2_CLK] = &gcc_camss_mclk2_clk.clkr,
329762306a36Sopenharmony_ci	[GCC_CAMSS_MCLK2_CLK_SRC] = &gcc_camss_mclk2_clk_src.clkr,
329862306a36Sopenharmony_ci	[GCC_CAMSS_MCLK3_CLK] = &gcc_camss_mclk3_clk.clkr,
329962306a36Sopenharmony_ci	[GCC_CAMSS_MCLK3_CLK_SRC] = &gcc_camss_mclk3_clk_src.clkr,
330062306a36Sopenharmony_ci	[GCC_CAMSS_NRT_AXI_CLK] = &gcc_camss_nrt_axi_clk.clkr,
330162306a36Sopenharmony_ci	[GCC_CAMSS_OPE_AHB_CLK] = &gcc_camss_ope_ahb_clk.clkr,
330262306a36Sopenharmony_ci	[GCC_CAMSS_OPE_AHB_CLK_SRC] = &gcc_camss_ope_ahb_clk_src.clkr,
330362306a36Sopenharmony_ci	[GCC_CAMSS_OPE_CLK] = &gcc_camss_ope_clk.clkr,
330462306a36Sopenharmony_ci	[GCC_CAMSS_OPE_CLK_SRC] = &gcc_camss_ope_clk_src.clkr,
330562306a36Sopenharmony_ci	[GCC_CAMSS_RT_AXI_CLK] = &gcc_camss_rt_axi_clk.clkr,
330662306a36Sopenharmony_ci	[GCC_CAMSS_TFE_0_CLK] = &gcc_camss_tfe_0_clk.clkr,
330762306a36Sopenharmony_ci	[GCC_CAMSS_TFE_0_CLK_SRC] = &gcc_camss_tfe_0_clk_src.clkr,
330862306a36Sopenharmony_ci	[GCC_CAMSS_TFE_0_CPHY_RX_CLK] = &gcc_camss_tfe_0_cphy_rx_clk.clkr,
330962306a36Sopenharmony_ci	[GCC_CAMSS_TFE_0_CSID_CLK] = &gcc_camss_tfe_0_csid_clk.clkr,
331062306a36Sopenharmony_ci	[GCC_CAMSS_TFE_0_CSID_CLK_SRC] = &gcc_camss_tfe_0_csid_clk_src.clkr,
331162306a36Sopenharmony_ci	[GCC_CAMSS_TFE_1_CLK] = &gcc_camss_tfe_1_clk.clkr,
331262306a36Sopenharmony_ci	[GCC_CAMSS_TFE_1_CLK_SRC] = &gcc_camss_tfe_1_clk_src.clkr,
331362306a36Sopenharmony_ci	[GCC_CAMSS_TFE_1_CPHY_RX_CLK] = &gcc_camss_tfe_1_cphy_rx_clk.clkr,
331462306a36Sopenharmony_ci	[GCC_CAMSS_TFE_1_CSID_CLK] = &gcc_camss_tfe_1_csid_clk.clkr,
331562306a36Sopenharmony_ci	[GCC_CAMSS_TFE_1_CSID_CLK_SRC] = &gcc_camss_tfe_1_csid_clk_src.clkr,
331662306a36Sopenharmony_ci	[GCC_CAMSS_TFE_2_CLK] = &gcc_camss_tfe_2_clk.clkr,
331762306a36Sopenharmony_ci	[GCC_CAMSS_TFE_2_CLK_SRC] = &gcc_camss_tfe_2_clk_src.clkr,
331862306a36Sopenharmony_ci	[GCC_CAMSS_TFE_2_CPHY_RX_CLK] = &gcc_camss_tfe_2_cphy_rx_clk.clkr,
331962306a36Sopenharmony_ci	[GCC_CAMSS_TFE_2_CSID_CLK] = &gcc_camss_tfe_2_csid_clk.clkr,
332062306a36Sopenharmony_ci	[GCC_CAMSS_TFE_2_CSID_CLK_SRC] = &gcc_camss_tfe_2_csid_clk_src.clkr,
332162306a36Sopenharmony_ci	[GCC_CAMSS_TFE_CPHY_RX_CLK_SRC] = &gcc_camss_tfe_cphy_rx_clk_src.clkr,
332262306a36Sopenharmony_ci	[GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
332362306a36Sopenharmony_ci	[GCC_CAMSS_TOP_AHB_CLK_SRC] = &gcc_camss_top_ahb_clk_src.clkr,
332462306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
332562306a36Sopenharmony_ci	[GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
332662306a36Sopenharmony_ci	[GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
332762306a36Sopenharmony_ci	[GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
332862306a36Sopenharmony_ci	[GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
332962306a36Sopenharmony_ci	[GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
333062306a36Sopenharmony_ci	[GCC_DISP_THROTTLE_CORE_CLK] = &gcc_disp_throttle_core_clk.clkr,
333162306a36Sopenharmony_ci	[GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
333262306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
333362306a36Sopenharmony_ci	[GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
333462306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
333562306a36Sopenharmony_ci	[GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
333662306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
333762306a36Sopenharmony_ci	[GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
333862306a36Sopenharmony_ci	[GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
333962306a36Sopenharmony_ci	[GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
334062306a36Sopenharmony_ci	[GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
334162306a36Sopenharmony_ci	[GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
334262306a36Sopenharmony_ci	[GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
334362306a36Sopenharmony_ci	[GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
334462306a36Sopenharmony_ci	[GCC_GPU_THROTTLE_CORE_CLK] = &gcc_gpu_throttle_core_clk.clkr,
334562306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
334662306a36Sopenharmony_ci	[GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
334762306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
334862306a36Sopenharmony_ci	[GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
334962306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
335062306a36Sopenharmony_ci	[GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
335162306a36Sopenharmony_ci	[GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
335262306a36Sopenharmony_ci	[GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
335362306a36Sopenharmony_ci	[GCC_QMIP_GPU_CFG_AHB_CLK] = &gcc_qmip_gpu_cfg_ahb_clk.clkr,
335462306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
335562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
335662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
335762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
335862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
335962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
336062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
336162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
336262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
336362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
336462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
336562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
336662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
336762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
336862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
336962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
337062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
337162306a36Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
337262306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
337362306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
337462306a36Sopenharmony_ci	[GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
337562306a36Sopenharmony_ci	[GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
337662306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
337762306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
337862306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
337962306a36Sopenharmony_ci	[GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
338062306a36Sopenharmony_ci	[GCC_SYS_NOC_UFS_PHY_AXI_CLK] = &gcc_sys_noc_ufs_phy_axi_clk.clkr,
338162306a36Sopenharmony_ci	[GCC_SYS_NOC_USB3_PRIM_AXI_CLK] = &gcc_sys_noc_usb3_prim_axi_clk.clkr,
338262306a36Sopenharmony_ci	[GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr,
338362306a36Sopenharmony_ci	[GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
338462306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
338562306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
338662306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
338762306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
338862306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
338962306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
339062306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
339162306a36Sopenharmony_ci	[GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
339262306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
339362306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
339462306a36Sopenharmony_ci		&gcc_ufs_phy_unipro_core_clk_src.clkr,
339562306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
339662306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
339762306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
339862306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
339962306a36Sopenharmony_ci		&gcc_usb30_prim_mock_utmi_clk_src.clkr,
340062306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] =
340162306a36Sopenharmony_ci		&gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
340262306a36Sopenharmony_ci	[GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
340362306a36Sopenharmony_ci	[GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
340462306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
340562306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
340662306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
340762306a36Sopenharmony_ci	[GCC_VCODEC0_AXI_CLK] = &gcc_vcodec0_axi_clk.clkr,
340862306a36Sopenharmony_ci	[GCC_VENUS_AHB_CLK] = &gcc_venus_ahb_clk.clkr,
340962306a36Sopenharmony_ci	[GCC_VENUS_CTL_AXI_CLK] = &gcc_venus_ctl_axi_clk.clkr,
341062306a36Sopenharmony_ci	[GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
341162306a36Sopenharmony_ci	[GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
341262306a36Sopenharmony_ci	[GCC_VIDEO_THROTTLE_CORE_CLK] = &gcc_video_throttle_core_clk.clkr,
341362306a36Sopenharmony_ci	[GCC_VIDEO_VCODEC0_SYS_CLK] = &gcc_video_vcodec0_sys_clk.clkr,
341462306a36Sopenharmony_ci	[GCC_VIDEO_VENUS_CLK_SRC] = &gcc_video_venus_clk_src.clkr,
341562306a36Sopenharmony_ci	[GCC_VIDEO_VENUS_CTL_CLK] = &gcc_video_venus_ctl_clk.clkr,
341662306a36Sopenharmony_ci	[GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
341762306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
341862306a36Sopenharmony_ci	[GPLL0_OUT_AUX2] = &gpll0_out_aux2.clkr,
341962306a36Sopenharmony_ci	[GPLL0_OUT_MAIN] = &gpll0_out_main.clkr,
342062306a36Sopenharmony_ci	[GPLL10] = &gpll10.clkr,
342162306a36Sopenharmony_ci	[GPLL10_OUT_MAIN] = &gpll10_out_main.clkr,
342262306a36Sopenharmony_ci	[GPLL11] = &gpll11.clkr,
342362306a36Sopenharmony_ci	[GPLL11_OUT_MAIN] = &gpll11_out_main.clkr,
342462306a36Sopenharmony_ci	[GPLL3] = &gpll3.clkr,
342562306a36Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
342662306a36Sopenharmony_ci	[GPLL4_OUT_MAIN] = &gpll4_out_main.clkr,
342762306a36Sopenharmony_ci	[GPLL6] = &gpll6.clkr,
342862306a36Sopenharmony_ci	[GPLL6_OUT_MAIN] = &gpll6_out_main.clkr,
342962306a36Sopenharmony_ci	[GPLL7] = &gpll7.clkr,
343062306a36Sopenharmony_ci	[GPLL7_OUT_MAIN] = &gpll7_out_main.clkr,
343162306a36Sopenharmony_ci	[GPLL8] = &gpll8.clkr,
343262306a36Sopenharmony_ci	[GPLL8_OUT_MAIN] = &gpll8_out_main.clkr,
343362306a36Sopenharmony_ci	[GPLL9] = &gpll9.clkr,
343462306a36Sopenharmony_ci	[GPLL9_OUT_MAIN] = &gpll9_out_main.clkr,
343562306a36Sopenharmony_ci};
343662306a36Sopenharmony_ci
343762306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sm6115_resets[] = {
343862306a36Sopenharmony_ci	[GCC_QUSB2PHY_PRIM_BCR] = { 0x1c000 },
343962306a36Sopenharmony_ci	[GCC_QUSB2PHY_SEC_BCR] = { 0x1c004 },
344062306a36Sopenharmony_ci	[GCC_SDCC1_BCR] = { 0x38000 },
344162306a36Sopenharmony_ci	[GCC_SDCC2_BCR] = { 0x1e000 },
344262306a36Sopenharmony_ci	[GCC_UFS_PHY_BCR] = { 0x45000 },
344362306a36Sopenharmony_ci	[GCC_USB30_PRIM_BCR] = { 0x1a000 },
344462306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x1d000 },
344562306a36Sopenharmony_ci	[GCC_USB3PHY_PHY_PRIM_SP0_BCR] = { 0x1b008 },
344662306a36Sopenharmony_ci	[GCC_USB3_PHY_PRIM_SP0_BCR] = { 0x1b000 },
344762306a36Sopenharmony_ci	[GCC_VCODEC0_BCR] = { 0x58094 },
344862306a36Sopenharmony_ci	[GCC_VENUS_BCR] = { 0x58078 },
344962306a36Sopenharmony_ci	[GCC_VIDEO_INTERFACE_BCR] = { 0x6e000 },
345062306a36Sopenharmony_ci};
345162306a36Sopenharmony_ci
345262306a36Sopenharmony_cistatic struct gdsc *gcc_sm6115_gdscs[] = {
345362306a36Sopenharmony_ci	[GCC_CAMSS_TOP_GDSC] = &gcc_camss_top_gdsc,
345462306a36Sopenharmony_ci	[GCC_UFS_PHY_GDSC] = &gcc_ufs_phy_gdsc,
345562306a36Sopenharmony_ci	[GCC_USB30_PRIM_GDSC] = &gcc_usb30_prim_gdsc,
345662306a36Sopenharmony_ci	[GCC_VCODEC0_GDSC] = &gcc_vcodec0_gdsc,
345762306a36Sopenharmony_ci	[GCC_VENUS_GDSC] = &gcc_venus_gdsc,
345862306a36Sopenharmony_ci	[HLOS1_VOTE_TURING_MMU_TBU1_GDSC] = &hlos1_vote_turing_mmu_tbu1_gdsc,
345962306a36Sopenharmony_ci	[HLOS1_VOTE_TURING_MMU_TBU0_GDSC] = &hlos1_vote_turing_mmu_tbu0_gdsc,
346062306a36Sopenharmony_ci	[HLOS1_VOTE_MM_SNOC_MMU_TBU_RT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc,
346162306a36Sopenharmony_ci	[HLOS1_VOTE_MM_SNOC_MMU_TBU_NRT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc,
346262306a36Sopenharmony_ci};
346362306a36Sopenharmony_ci
346462306a36Sopenharmony_cistatic const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
346562306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
346662306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
346762306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
346862306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
346962306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
347062306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
347162306a36Sopenharmony_ci};
347262306a36Sopenharmony_ci
347362306a36Sopenharmony_cistatic const struct regmap_config gcc_sm6115_regmap_config = {
347462306a36Sopenharmony_ci	.reg_bits = 32,
347562306a36Sopenharmony_ci	.reg_stride = 4,
347662306a36Sopenharmony_ci	.val_bits = 32,
347762306a36Sopenharmony_ci	.max_register = 0xc7000,
347862306a36Sopenharmony_ci	.fast_io = true,
347962306a36Sopenharmony_ci};
348062306a36Sopenharmony_ci
348162306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sm6115_desc = {
348262306a36Sopenharmony_ci	.config = &gcc_sm6115_regmap_config,
348362306a36Sopenharmony_ci	.clks = gcc_sm6115_clocks,
348462306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_sm6115_clocks),
348562306a36Sopenharmony_ci	.resets = gcc_sm6115_resets,
348662306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_sm6115_resets),
348762306a36Sopenharmony_ci	.gdscs = gcc_sm6115_gdscs,
348862306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_sm6115_gdscs),
348962306a36Sopenharmony_ci};
349062306a36Sopenharmony_ci
349162306a36Sopenharmony_cistatic const struct of_device_id gcc_sm6115_match_table[] = {
349262306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-sm6115" },
349362306a36Sopenharmony_ci	{ }
349462306a36Sopenharmony_ci};
349562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sm6115_match_table);
349662306a36Sopenharmony_ci
349762306a36Sopenharmony_cistatic int gcc_sm6115_probe(struct platform_device *pdev)
349862306a36Sopenharmony_ci{
349962306a36Sopenharmony_ci	struct regmap *regmap;
350062306a36Sopenharmony_ci	int ret;
350162306a36Sopenharmony_ci
350262306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gcc_sm6115_desc);
350362306a36Sopenharmony_ci	if (IS_ERR(regmap))
350462306a36Sopenharmony_ci		return PTR_ERR(regmap);
350562306a36Sopenharmony_ci
350662306a36Sopenharmony_ci	ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
350762306a36Sopenharmony_ci			ARRAY_SIZE(gcc_dfs_clocks));
350862306a36Sopenharmony_ci	if (ret)
350962306a36Sopenharmony_ci		return ret;
351062306a36Sopenharmony_ci
351162306a36Sopenharmony_ci	clk_alpha_pll_configure(&gpll8, regmap, &gpll8_config);
351262306a36Sopenharmony_ci	clk_alpha_pll_configure(&gpll9, regmap, &gpll9_config);
351362306a36Sopenharmony_ci	clk_alpha_pll_configure(&gpll10, regmap, &gpll10_config);
351462306a36Sopenharmony_ci	clk_alpha_pll_configure(&gpll11, regmap, &gpll11_config);
351562306a36Sopenharmony_ci
351662306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gcc_sm6115_desc, regmap);
351762306a36Sopenharmony_ci}
351862306a36Sopenharmony_ci
351962306a36Sopenharmony_cistatic struct platform_driver gcc_sm6115_driver = {
352062306a36Sopenharmony_ci	.probe = gcc_sm6115_probe,
352162306a36Sopenharmony_ci	.driver = {
352262306a36Sopenharmony_ci		.name = "gcc-sm6115",
352362306a36Sopenharmony_ci		.of_match_table = gcc_sm6115_match_table,
352462306a36Sopenharmony_ci	},
352562306a36Sopenharmony_ci};
352662306a36Sopenharmony_ci
352762306a36Sopenharmony_cistatic int __init gcc_sm6115_init(void)
352862306a36Sopenharmony_ci{
352962306a36Sopenharmony_ci	return platform_driver_register(&gcc_sm6115_driver);
353062306a36Sopenharmony_ci}
353162306a36Sopenharmony_cisubsys_initcall(gcc_sm6115_init);
353262306a36Sopenharmony_ci
353362306a36Sopenharmony_cistatic void __exit gcc_sm6115_exit(void)
353462306a36Sopenharmony_ci{
353562306a36Sopenharmony_ci	platform_driver_unregister(&gcc_sm6115_driver);
353662306a36Sopenharmony_ci}
353762306a36Sopenharmony_cimodule_exit(gcc_sm6115_exit);
353862306a36Sopenharmony_ci
353962306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SM6115 and SM4250 Driver");
354062306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
354162306a36Sopenharmony_ciMODULE_ALIAS("platform:gcc-sm6115");
3542