162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2022-2023, Qualcomm Innovation Center, Inc. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/platform_device.h> 1062306a36Sopenharmony_ci#include <linux/regmap.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sdx75-gcc.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1562306a36Sopenharmony_ci#include "clk-branch.h" 1662306a36Sopenharmony_ci#include "clk-rcg.h" 1762306a36Sopenharmony_ci#include "clk-regmap.h" 1862306a36Sopenharmony_ci#include "clk-regmap-divider.h" 1962306a36Sopenharmony_ci#include "clk-regmap-mux.h" 2062306a36Sopenharmony_ci#include "clk-regmap-phy-mux.h" 2162306a36Sopenharmony_ci#include "gdsc.h" 2262306a36Sopenharmony_ci#include "reset.h" 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_cienum { 2562306a36Sopenharmony_ci DT_BI_TCXO, 2662306a36Sopenharmony_ci DT_SLEEP_CLK, 2762306a36Sopenharmony_ci DT_EMAC0_SGMIIPHY_MAC_RCLK, 2862306a36Sopenharmony_ci DT_EMAC0_SGMIIPHY_MAC_TCLK, 2962306a36Sopenharmony_ci DT_EMAC0_SGMIIPHY_RCLK, 3062306a36Sopenharmony_ci DT_EMAC0_SGMIIPHY_TCLK, 3162306a36Sopenharmony_ci DT_EMAC1_SGMIIPHY_MAC_RCLK, 3262306a36Sopenharmony_ci DT_EMAC1_SGMIIPHY_MAC_TCLK, 3362306a36Sopenharmony_ci DT_EMAC1_SGMIIPHY_RCLK, 3462306a36Sopenharmony_ci DT_EMAC1_SGMIIPHY_TCLK, 3562306a36Sopenharmony_ci DT_PCIE20_PHY_AUX_CLK, 3662306a36Sopenharmony_ci DT_PCIE_1_PIPE_CLK, 3762306a36Sopenharmony_ci DT_PCIE_2_PIPE_CLK, 3862306a36Sopenharmony_ci DT_PCIE_PIPE_CLK, 3962306a36Sopenharmony_ci DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 4062306a36Sopenharmony_ci}; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cienum { 4362306a36Sopenharmony_ci P_BI_TCXO, 4462306a36Sopenharmony_ci P_EMAC0_SGMIIPHY_MAC_RCLK, 4562306a36Sopenharmony_ci P_EMAC0_SGMIIPHY_MAC_TCLK, 4662306a36Sopenharmony_ci P_EMAC0_SGMIIPHY_RCLK, 4762306a36Sopenharmony_ci P_EMAC0_SGMIIPHY_TCLK, 4862306a36Sopenharmony_ci P_EMAC1_SGMIIPHY_MAC_RCLK, 4962306a36Sopenharmony_ci P_EMAC1_SGMIIPHY_MAC_TCLK, 5062306a36Sopenharmony_ci P_EMAC1_SGMIIPHY_RCLK, 5162306a36Sopenharmony_ci P_EMAC1_SGMIIPHY_TCLK, 5262306a36Sopenharmony_ci P_GPLL0_OUT_EVEN, 5362306a36Sopenharmony_ci P_GPLL0_OUT_MAIN, 5462306a36Sopenharmony_ci P_GPLL4_OUT_MAIN, 5562306a36Sopenharmony_ci P_GPLL5_OUT_MAIN, 5662306a36Sopenharmony_ci P_GPLL6_OUT_MAIN, 5762306a36Sopenharmony_ci P_GPLL8_OUT_MAIN, 5862306a36Sopenharmony_ci P_PCIE20_PHY_AUX_CLK, 5962306a36Sopenharmony_ci P_PCIE_1_PIPE_CLK, 6062306a36Sopenharmony_ci P_PCIE_2_PIPE_CLK, 6162306a36Sopenharmony_ci P_PCIE_PIPE_CLK, 6262306a36Sopenharmony_ci P_SLEEP_CLK, 6362306a36Sopenharmony_ci P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 6462306a36Sopenharmony_ci}; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0 = { 6762306a36Sopenharmony_ci .offset = 0x0, 6862306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE], 6962306a36Sopenharmony_ci .clkr = { 7062306a36Sopenharmony_ci .enable_reg = 0x7d000, 7162306a36Sopenharmony_ci .enable_mask = BIT(0), 7262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 7362306a36Sopenharmony_ci .name = "gpll0", 7462306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 7562306a36Sopenharmony_ci .index = DT_BI_TCXO, 7662306a36Sopenharmony_ci }, 7762306a36Sopenharmony_ci .num_parents = 1, 7862306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ole_ops, 7962306a36Sopenharmony_ci }, 8062306a36Sopenharmony_ci }, 8162306a36Sopenharmony_ci}; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll0_out_even[] = { 8462306a36Sopenharmony_ci { 0x1, 2 }, 8562306a36Sopenharmony_ci { } 8662306a36Sopenharmony_ci}; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_even = { 8962306a36Sopenharmony_ci .offset = 0x0, 9062306a36Sopenharmony_ci .post_div_shift = 10, 9162306a36Sopenharmony_ci .post_div_table = post_div_table_gpll0_out_even, 9262306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_even), 9362306a36Sopenharmony_ci .width = 4, 9462306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE], 9562306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 9662306a36Sopenharmony_ci .name = "gpll0_out_even", 9762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 9862306a36Sopenharmony_ci &gpll0.clkr.hw, 9962306a36Sopenharmony_ci }, 10062306a36Sopenharmony_ci .num_parents = 1, 10162306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_lucid_ole_ops, 10262306a36Sopenharmony_ci }, 10362306a36Sopenharmony_ci}; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4 = { 10662306a36Sopenharmony_ci .offset = 0x4000, 10762306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE], 10862306a36Sopenharmony_ci .clkr = { 10962306a36Sopenharmony_ci .enable_reg = 0x7d000, 11062306a36Sopenharmony_ci .enable_mask = BIT(4), 11162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 11262306a36Sopenharmony_ci .name = "gpll4", 11362306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 11462306a36Sopenharmony_ci .index = DT_BI_TCXO, 11562306a36Sopenharmony_ci }, 11662306a36Sopenharmony_ci .num_parents = 1, 11762306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ole_ops, 11862306a36Sopenharmony_ci }, 11962306a36Sopenharmony_ci }, 12062306a36Sopenharmony_ci}; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cistatic struct clk_alpha_pll gpll5 = { 12362306a36Sopenharmony_ci .offset = 0x5000, 12462306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE], 12562306a36Sopenharmony_ci .clkr = { 12662306a36Sopenharmony_ci .enable_reg = 0x7d000, 12762306a36Sopenharmony_ci .enable_mask = BIT(5), 12862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 12962306a36Sopenharmony_ci .name = "gpll5", 13062306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 13162306a36Sopenharmony_ci .index = DT_BI_TCXO, 13262306a36Sopenharmony_ci }, 13362306a36Sopenharmony_ci .num_parents = 1, 13462306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ole_ops, 13562306a36Sopenharmony_ci }, 13662306a36Sopenharmony_ci }, 13762306a36Sopenharmony_ci}; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic struct clk_alpha_pll gpll6 = { 14062306a36Sopenharmony_ci .offset = 0x6000, 14162306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE], 14262306a36Sopenharmony_ci .clkr = { 14362306a36Sopenharmony_ci .enable_reg = 0x7d000, 14462306a36Sopenharmony_ci .enable_mask = BIT(6), 14562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 14662306a36Sopenharmony_ci .name = "gpll6", 14762306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 14862306a36Sopenharmony_ci .index = DT_BI_TCXO, 14962306a36Sopenharmony_ci }, 15062306a36Sopenharmony_ci .num_parents = 1, 15162306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ole_ops, 15262306a36Sopenharmony_ci }, 15362306a36Sopenharmony_ci }, 15462306a36Sopenharmony_ci}; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_cistatic struct clk_alpha_pll gpll8 = { 15762306a36Sopenharmony_ci .offset = 0x8000, 15862306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE], 15962306a36Sopenharmony_ci .clkr = { 16062306a36Sopenharmony_ci .enable_reg = 0x7d000, 16162306a36Sopenharmony_ci .enable_mask = BIT(8), 16262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 16362306a36Sopenharmony_ci .name = "gpll8", 16462306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 16562306a36Sopenharmony_ci .index = DT_BI_TCXO, 16662306a36Sopenharmony_ci }, 16762306a36Sopenharmony_ci .num_parents = 1, 16862306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ole_ops, 16962306a36Sopenharmony_ci }, 17062306a36Sopenharmony_ci }, 17162306a36Sopenharmony_ci}; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = { 17462306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 17562306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 17662306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 17762306a36Sopenharmony_ci}; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0[] = { 18062306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 18162306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 18262306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 18362306a36Sopenharmony_ci}; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = { 18662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 18762306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 18862306a36Sopenharmony_ci { P_GPLL4_OUT_MAIN, 2 }, 18962306a36Sopenharmony_ci { P_GPLL5_OUT_MAIN, 5 }, 19062306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 19162306a36Sopenharmony_ci}; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_1[] = { 19462306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 19562306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 19662306a36Sopenharmony_ci { .hw = &gpll4.clkr.hw }, 19762306a36Sopenharmony_ci { .hw = &gpll5.clkr.hw }, 19862306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 19962306a36Sopenharmony_ci}; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = { 20262306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 20362306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 20462306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 20562306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 20662306a36Sopenharmony_ci}; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2[] = { 20962306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 21062306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 21162306a36Sopenharmony_ci { .index = DT_SLEEP_CLK }, 21262306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 21362306a36Sopenharmony_ci}; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = { 21662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 21762306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 21862306a36Sopenharmony_ci}; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_3[] = { 22162306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 22262306a36Sopenharmony_ci { .index = DT_SLEEP_CLK }, 22362306a36Sopenharmony_ci}; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = { 22662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 22762306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 22862306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 22962306a36Sopenharmony_ci}; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_4[] = { 23262306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 23362306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 23462306a36Sopenharmony_ci { .index = DT_SLEEP_CLK }, 23562306a36Sopenharmony_ci}; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = { 23862306a36Sopenharmony_ci { P_EMAC0_SGMIIPHY_RCLK, 0 }, 23962306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 24062306a36Sopenharmony_ci}; 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_5[] = { 24362306a36Sopenharmony_ci { .index = DT_EMAC0_SGMIIPHY_RCLK }, 24462306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 24562306a36Sopenharmony_ci}; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_6[] = { 24862306a36Sopenharmony_ci { P_EMAC0_SGMIIPHY_TCLK, 0 }, 24962306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 25062306a36Sopenharmony_ci}; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_6[] = { 25362306a36Sopenharmony_ci { .index = DT_EMAC0_SGMIIPHY_TCLK }, 25462306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 25562306a36Sopenharmony_ci}; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_7[] = { 25862306a36Sopenharmony_ci { P_EMAC0_SGMIIPHY_MAC_RCLK, 0 }, 25962306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 26062306a36Sopenharmony_ci}; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_7[] = { 26362306a36Sopenharmony_ci { .index = DT_EMAC0_SGMIIPHY_MAC_RCLK }, 26462306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 26562306a36Sopenharmony_ci}; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_8[] = { 26862306a36Sopenharmony_ci { P_EMAC0_SGMIIPHY_MAC_TCLK, 0 }, 26962306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 27062306a36Sopenharmony_ci}; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_8[] = { 27362306a36Sopenharmony_ci { .index = DT_EMAC0_SGMIIPHY_MAC_TCLK }, 27462306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 27562306a36Sopenharmony_ci}; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_9[] = { 27862306a36Sopenharmony_ci { P_EMAC1_SGMIIPHY_RCLK, 0 }, 27962306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 28062306a36Sopenharmony_ci}; 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_9[] = { 28362306a36Sopenharmony_ci { .index = DT_EMAC1_SGMIIPHY_RCLK }, 28462306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 28562306a36Sopenharmony_ci}; 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_10[] = { 28862306a36Sopenharmony_ci { P_EMAC1_SGMIIPHY_TCLK, 0 }, 28962306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 29062306a36Sopenharmony_ci}; 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_10[] = { 29362306a36Sopenharmony_ci { .index = DT_EMAC1_SGMIIPHY_TCLK }, 29462306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 29562306a36Sopenharmony_ci}; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_11[] = { 29862306a36Sopenharmony_ci { P_EMAC1_SGMIIPHY_MAC_RCLK, 0 }, 29962306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 30062306a36Sopenharmony_ci}; 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_11[] = { 30362306a36Sopenharmony_ci { .index = DT_EMAC1_SGMIIPHY_MAC_RCLK }, 30462306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 30562306a36Sopenharmony_ci}; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_12[] = { 30862306a36Sopenharmony_ci { P_EMAC1_SGMIIPHY_MAC_TCLK, 0 }, 30962306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 31062306a36Sopenharmony_ci}; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_12[] = { 31362306a36Sopenharmony_ci { .index = DT_EMAC1_SGMIIPHY_MAC_TCLK }, 31462306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 31562306a36Sopenharmony_ci}; 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_15[] = { 31862306a36Sopenharmony_ci { P_PCIE20_PHY_AUX_CLK, 0 }, 31962306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 32062306a36Sopenharmony_ci}; 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_15[] = { 32362306a36Sopenharmony_ci { .index = DT_PCIE20_PHY_AUX_CLK }, 32462306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 32562306a36Sopenharmony_ci}; 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_17[] = { 32862306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 32962306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 33062306a36Sopenharmony_ci { P_GPLL6_OUT_MAIN, 2 }, 33162306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 33262306a36Sopenharmony_ci}; 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_17[] = { 33562306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 33662306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 33762306a36Sopenharmony_ci { .hw = &gpll6.clkr.hw }, 33862306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 33962306a36Sopenharmony_ci}; 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_18[] = { 34262306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 34362306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 34462306a36Sopenharmony_ci { P_GPLL8_OUT_MAIN, 2 }, 34562306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 34662306a36Sopenharmony_ci}; 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_18[] = { 34962306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 35062306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 35162306a36Sopenharmony_ci { .hw = &gpll8.clkr.hw }, 35262306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 35362306a36Sopenharmony_ci}; 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_19[] = { 35662306a36Sopenharmony_ci { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 }, 35762306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 35862306a36Sopenharmony_ci}; 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_19[] = { 36162306a36Sopenharmony_ci { .index = DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK }, 36262306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 36362306a36Sopenharmony_ci}; 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_emac0_cc_sgmiiphy_rx_clk_src = { 36662306a36Sopenharmony_ci .reg = 0x71060, 36762306a36Sopenharmony_ci .shift = 0, 36862306a36Sopenharmony_ci .width = 2, 36962306a36Sopenharmony_ci .parent_map = gcc_parent_map_5, 37062306a36Sopenharmony_ci .clkr = { 37162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 37262306a36Sopenharmony_ci .name = "gcc_emac0_cc_sgmiiphy_rx_clk_src", 37362306a36Sopenharmony_ci .parent_data = gcc_parent_data_5, 37462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_5), 37562306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 37662306a36Sopenharmony_ci }, 37762306a36Sopenharmony_ci }, 37862306a36Sopenharmony_ci}; 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_emac0_cc_sgmiiphy_tx_clk_src = { 38162306a36Sopenharmony_ci .reg = 0x71058, 38262306a36Sopenharmony_ci .shift = 0, 38362306a36Sopenharmony_ci .width = 2, 38462306a36Sopenharmony_ci .parent_map = gcc_parent_map_6, 38562306a36Sopenharmony_ci .clkr = { 38662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 38762306a36Sopenharmony_ci .name = "gcc_emac0_cc_sgmiiphy_tx_clk_src", 38862306a36Sopenharmony_ci .parent_data = gcc_parent_data_6, 38962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_6), 39062306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 39162306a36Sopenharmony_ci }, 39262306a36Sopenharmony_ci }, 39362306a36Sopenharmony_ci}; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_emac0_sgmiiphy_mac_rclk_src = { 39662306a36Sopenharmony_ci .reg = 0x71098, 39762306a36Sopenharmony_ci .shift = 0, 39862306a36Sopenharmony_ci .width = 2, 39962306a36Sopenharmony_ci .parent_map = gcc_parent_map_7, 40062306a36Sopenharmony_ci .clkr = { 40162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 40262306a36Sopenharmony_ci .name = "gcc_emac0_sgmiiphy_mac_rclk_src", 40362306a36Sopenharmony_ci .parent_data = gcc_parent_data_7, 40462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_7), 40562306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 40662306a36Sopenharmony_ci }, 40762306a36Sopenharmony_ci }, 40862306a36Sopenharmony_ci}; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_emac0_sgmiiphy_mac_tclk_src = { 41162306a36Sopenharmony_ci .reg = 0x71094, 41262306a36Sopenharmony_ci .shift = 0, 41362306a36Sopenharmony_ci .width = 2, 41462306a36Sopenharmony_ci .parent_map = gcc_parent_map_8, 41562306a36Sopenharmony_ci .clkr = { 41662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 41762306a36Sopenharmony_ci .name = "gcc_emac0_sgmiiphy_mac_tclk_src", 41862306a36Sopenharmony_ci .parent_data = gcc_parent_data_8, 41962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_8), 42062306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 42162306a36Sopenharmony_ci }, 42262306a36Sopenharmony_ci }, 42362306a36Sopenharmony_ci}; 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_emac1_cc_sgmiiphy_rx_clk_src = { 42662306a36Sopenharmony_ci .reg = 0x72060, 42762306a36Sopenharmony_ci .shift = 0, 42862306a36Sopenharmony_ci .width = 2, 42962306a36Sopenharmony_ci .parent_map = gcc_parent_map_9, 43062306a36Sopenharmony_ci .clkr = { 43162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 43262306a36Sopenharmony_ci .name = "gcc_emac1_cc_sgmiiphy_rx_clk_src", 43362306a36Sopenharmony_ci .parent_data = gcc_parent_data_9, 43462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_9), 43562306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 43662306a36Sopenharmony_ci }, 43762306a36Sopenharmony_ci }, 43862306a36Sopenharmony_ci}; 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_emac1_cc_sgmiiphy_tx_clk_src = { 44162306a36Sopenharmony_ci .reg = 0x72058, 44262306a36Sopenharmony_ci .shift = 0, 44362306a36Sopenharmony_ci .width = 2, 44462306a36Sopenharmony_ci .parent_map = gcc_parent_map_10, 44562306a36Sopenharmony_ci .clkr = { 44662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 44762306a36Sopenharmony_ci .name = "gcc_emac1_cc_sgmiiphy_tx_clk_src", 44862306a36Sopenharmony_ci .parent_data = gcc_parent_data_10, 44962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_10), 45062306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 45162306a36Sopenharmony_ci }, 45262306a36Sopenharmony_ci }, 45362306a36Sopenharmony_ci}; 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_emac1_sgmiiphy_mac_rclk_src = { 45662306a36Sopenharmony_ci .reg = 0x72098, 45762306a36Sopenharmony_ci .shift = 0, 45862306a36Sopenharmony_ci .width = 2, 45962306a36Sopenharmony_ci .parent_map = gcc_parent_map_11, 46062306a36Sopenharmony_ci .clkr = { 46162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 46262306a36Sopenharmony_ci .name = "gcc_emac1_sgmiiphy_mac_rclk_src", 46362306a36Sopenharmony_ci .parent_data = gcc_parent_data_11, 46462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_11), 46562306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 46662306a36Sopenharmony_ci }, 46762306a36Sopenharmony_ci }, 46862306a36Sopenharmony_ci}; 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_emac1_sgmiiphy_mac_tclk_src = { 47162306a36Sopenharmony_ci .reg = 0x72094, 47262306a36Sopenharmony_ci .shift = 0, 47362306a36Sopenharmony_ci .width = 2, 47462306a36Sopenharmony_ci .parent_map = gcc_parent_map_12, 47562306a36Sopenharmony_ci .clkr = { 47662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 47762306a36Sopenharmony_ci .name = "gcc_emac1_sgmiiphy_mac_tclk_src", 47862306a36Sopenharmony_ci .parent_data = gcc_parent_data_12, 47962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_12), 48062306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 48162306a36Sopenharmony_ci }, 48262306a36Sopenharmony_ci }, 48362306a36Sopenharmony_ci}; 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie_1_pipe_clk_src = { 48662306a36Sopenharmony_ci .reg = 0x67084, 48762306a36Sopenharmony_ci .clkr = { 48862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 48962306a36Sopenharmony_ci .name = "gcc_pcie_1_pipe_clk_src", 49062306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 49162306a36Sopenharmony_ci .index = DT_PCIE_1_PIPE_CLK, 49262306a36Sopenharmony_ci }, 49362306a36Sopenharmony_ci .num_parents = 1, 49462306a36Sopenharmony_ci .ops = &clk_regmap_phy_mux_ops, 49562306a36Sopenharmony_ci }, 49662306a36Sopenharmony_ci }, 49762306a36Sopenharmony_ci}; 49862306a36Sopenharmony_ci 49962306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie_2_pipe_clk_src = { 50062306a36Sopenharmony_ci .reg = 0x68050, 50162306a36Sopenharmony_ci .clkr = { 50262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 50362306a36Sopenharmony_ci .name = "gcc_pcie_2_pipe_clk_src", 50462306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 50562306a36Sopenharmony_ci .index = DT_PCIE_2_PIPE_CLK, 50662306a36Sopenharmony_ci }, 50762306a36Sopenharmony_ci .num_parents = 1, 50862306a36Sopenharmony_ci .ops = &clk_regmap_phy_mux_ops, 50962306a36Sopenharmony_ci }, 51062306a36Sopenharmony_ci }, 51162306a36Sopenharmony_ci}; 51262306a36Sopenharmony_ci 51362306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_pcie_aux_clk_src = { 51462306a36Sopenharmony_ci .reg = 0x53074, 51562306a36Sopenharmony_ci .shift = 0, 51662306a36Sopenharmony_ci .width = 2, 51762306a36Sopenharmony_ci .parent_map = gcc_parent_map_15, 51862306a36Sopenharmony_ci .clkr = { 51962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 52062306a36Sopenharmony_ci .name = "gcc_pcie_aux_clk_src", 52162306a36Sopenharmony_ci .parent_data = gcc_parent_data_15, 52262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_15), 52362306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 52462306a36Sopenharmony_ci }, 52562306a36Sopenharmony_ci }, 52662306a36Sopenharmony_ci}; 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie_pipe_clk_src = { 52962306a36Sopenharmony_ci .reg = 0x53058, 53062306a36Sopenharmony_ci .clkr = { 53162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 53262306a36Sopenharmony_ci .name = "gcc_pcie_pipe_clk_src", 53362306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 53462306a36Sopenharmony_ci .index = DT_PCIE_PIPE_CLK, 53562306a36Sopenharmony_ci }, 53662306a36Sopenharmony_ci .num_parents = 1, 53762306a36Sopenharmony_ci .ops = &clk_regmap_phy_mux_ops, 53862306a36Sopenharmony_ci }, 53962306a36Sopenharmony_ci }, 54062306a36Sopenharmony_ci}; 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_usb3_phy_pipe_clk_src = { 54362306a36Sopenharmony_ci .reg = 0x27070, 54462306a36Sopenharmony_ci .shift = 0, 54562306a36Sopenharmony_ci .width = 2, 54662306a36Sopenharmony_ci .parent_map = gcc_parent_map_19, 54762306a36Sopenharmony_ci .clkr = { 54862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 54962306a36Sopenharmony_ci .name = "gcc_usb3_phy_pipe_clk_src", 55062306a36Sopenharmony_ci .parent_data = gcc_parent_data_19, 55162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_19), 55262306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 55362306a36Sopenharmony_ci }, 55462306a36Sopenharmony_ci }, 55562306a36Sopenharmony_ci}; 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_eee_emac0_clk_src[] = { 55862306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0), 55962306a36Sopenharmony_ci { } 56062306a36Sopenharmony_ci}; 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_eee_emac0_clk_src = { 56362306a36Sopenharmony_ci .cmd_rcgr = 0x710b0, 56462306a36Sopenharmony_ci .mnd_width = 16, 56562306a36Sopenharmony_ci .hid_width = 5, 56662306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 56762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_eee_emac0_clk_src, 56862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 56962306a36Sopenharmony_ci .name = "gcc_eee_emac0_clk_src", 57062306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 57162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 57262306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 57362306a36Sopenharmony_ci }, 57462306a36Sopenharmony_ci}; 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_eee_emac1_clk_src = { 57762306a36Sopenharmony_ci .cmd_rcgr = 0x720b0, 57862306a36Sopenharmony_ci .mnd_width = 16, 57962306a36Sopenharmony_ci .hid_width = 5, 58062306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 58162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_eee_emac0_clk_src, 58262306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 58362306a36Sopenharmony_ci .name = "gcc_eee_emac1_clk_src", 58462306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 58562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 58662306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 58762306a36Sopenharmony_ci }, 58862306a36Sopenharmony_ci}; 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_emac0_phy_aux_clk_src[] = { 59162306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 59262306a36Sopenharmony_ci { } 59362306a36Sopenharmony_ci}; 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac0_phy_aux_clk_src = { 59662306a36Sopenharmony_ci .cmd_rcgr = 0x7102c, 59762306a36Sopenharmony_ci .mnd_width = 0, 59862306a36Sopenharmony_ci .hid_width = 5, 59962306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 60062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src, 60162306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 60262306a36Sopenharmony_ci .name = "gcc_emac0_phy_aux_clk_src", 60362306a36Sopenharmony_ci .parent_data = gcc_parent_data_4, 60462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_4), 60562306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 60662306a36Sopenharmony_ci }, 60762306a36Sopenharmony_ci}; 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_emac0_ptp_clk_src[] = { 61062306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0), 61162306a36Sopenharmony_ci F(125000000, P_GPLL4_OUT_MAIN, 4, 0, 0), 61262306a36Sopenharmony_ci F(230400000, P_GPLL5_OUT_MAIN, 3.5, 0, 0), 61362306a36Sopenharmony_ci { } 61462306a36Sopenharmony_ci}; 61562306a36Sopenharmony_ci 61662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac0_ptp_clk_src = { 61762306a36Sopenharmony_ci .cmd_rcgr = 0x7107c, 61862306a36Sopenharmony_ci .mnd_width = 16, 61962306a36Sopenharmony_ci .hid_width = 5, 62062306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 62162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_emac0_ptp_clk_src, 62262306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 62362306a36Sopenharmony_ci .name = "gcc_emac0_ptp_clk_src", 62462306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 62562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 62662306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 62762306a36Sopenharmony_ci }, 62862306a36Sopenharmony_ci}; 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_emac0_rgmii_clk_src[] = { 63162306a36Sopenharmony_ci F(5000000, P_GPLL0_OUT_EVEN, 10, 1, 6), 63262306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 63362306a36Sopenharmony_ci F(125000000, P_GPLL4_OUT_MAIN, 4, 0, 0), 63462306a36Sopenharmony_ci F(250000000, P_GPLL4_OUT_MAIN, 2, 0, 0), 63562306a36Sopenharmony_ci { } 63662306a36Sopenharmony_ci}; 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac0_rgmii_clk_src = { 63962306a36Sopenharmony_ci .cmd_rcgr = 0x71064, 64062306a36Sopenharmony_ci .mnd_width = 16, 64162306a36Sopenharmony_ci .hid_width = 5, 64262306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 64362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_emac0_rgmii_clk_src, 64462306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 64562306a36Sopenharmony_ci .name = "gcc_emac0_rgmii_clk_src", 64662306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 64762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 64862306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 64962306a36Sopenharmony_ci }, 65062306a36Sopenharmony_ci}; 65162306a36Sopenharmony_ci 65262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac1_phy_aux_clk_src = { 65362306a36Sopenharmony_ci .cmd_rcgr = 0x7202c, 65462306a36Sopenharmony_ci .mnd_width = 0, 65562306a36Sopenharmony_ci .hid_width = 5, 65662306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 65762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src, 65862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 65962306a36Sopenharmony_ci .name = "gcc_emac1_phy_aux_clk_src", 66062306a36Sopenharmony_ci .parent_data = gcc_parent_data_4, 66162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_4), 66262306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 66362306a36Sopenharmony_ci }, 66462306a36Sopenharmony_ci}; 66562306a36Sopenharmony_ci 66662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac1_ptp_clk_src = { 66762306a36Sopenharmony_ci .cmd_rcgr = 0x7207c, 66862306a36Sopenharmony_ci .mnd_width = 16, 66962306a36Sopenharmony_ci .hid_width = 5, 67062306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 67162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_emac0_ptp_clk_src, 67262306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 67362306a36Sopenharmony_ci .name = "gcc_emac1_ptp_clk_src", 67462306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 67562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 67662306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 67762306a36Sopenharmony_ci }, 67862306a36Sopenharmony_ci}; 67962306a36Sopenharmony_ci 68062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac1_rgmii_clk_src = { 68162306a36Sopenharmony_ci .cmd_rcgr = 0x72064, 68262306a36Sopenharmony_ci .mnd_width = 16, 68362306a36Sopenharmony_ci .hid_width = 5, 68462306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 68562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_emac0_rgmii_clk_src, 68662306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 68762306a36Sopenharmony_ci .name = "gcc_emac1_rgmii_clk_src", 68862306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 68962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 69062306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 69162306a36Sopenharmony_ci }, 69262306a36Sopenharmony_ci}; 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = { 69562306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 69662306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 69762306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 69862306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 69962306a36Sopenharmony_ci { } 70062306a36Sopenharmony_ci}; 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = { 70362306a36Sopenharmony_ci .cmd_rcgr = 0x47004, 70462306a36Sopenharmony_ci .mnd_width = 16, 70562306a36Sopenharmony_ci .hid_width = 5, 70662306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 70762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 70862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 70962306a36Sopenharmony_ci .name = "gcc_gp1_clk_src", 71062306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 71162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 71262306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 71362306a36Sopenharmony_ci }, 71462306a36Sopenharmony_ci}; 71562306a36Sopenharmony_ci 71662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = { 71762306a36Sopenharmony_ci .cmd_rcgr = 0x48004, 71862306a36Sopenharmony_ci .mnd_width = 16, 71962306a36Sopenharmony_ci .hid_width = 5, 72062306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 72162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 72262306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 72362306a36Sopenharmony_ci .name = "gcc_gp2_clk_src", 72462306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 72562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 72662306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 72762306a36Sopenharmony_ci }, 72862306a36Sopenharmony_ci}; 72962306a36Sopenharmony_ci 73062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = { 73162306a36Sopenharmony_ci .cmd_rcgr = 0x49004, 73262306a36Sopenharmony_ci .mnd_width = 16, 73362306a36Sopenharmony_ci .hid_width = 5, 73462306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 73562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 73662306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 73762306a36Sopenharmony_ci .name = "gcc_gp3_clk_src", 73862306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 73962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 74062306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 74162306a36Sopenharmony_ci }, 74262306a36Sopenharmony_ci}; 74362306a36Sopenharmony_ci 74462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_aux_phy_clk_src = { 74562306a36Sopenharmony_ci .cmd_rcgr = 0x67044, 74662306a36Sopenharmony_ci .mnd_width = 16, 74762306a36Sopenharmony_ci .hid_width = 5, 74862306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 74962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src, 75062306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 75162306a36Sopenharmony_ci .name = "gcc_pcie_1_aux_phy_clk_src", 75262306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 75362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 75462306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 75562306a36Sopenharmony_ci }, 75662306a36Sopenharmony_ci}; 75762306a36Sopenharmony_ci 75862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_1_phy_rchng_clk_src[] = { 75962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 76062306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0), 76162306a36Sopenharmony_ci { } 76262306a36Sopenharmony_ci}; 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = { 76562306a36Sopenharmony_ci .cmd_rcgr = 0x6706c, 76662306a36Sopenharmony_ci .mnd_width = 0, 76762306a36Sopenharmony_ci .hid_width = 5, 76862306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 76962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_1_phy_rchng_clk_src, 77062306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 77162306a36Sopenharmony_ci .name = "gcc_pcie_1_phy_rchng_clk_src", 77262306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 77362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 77462306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 77562306a36Sopenharmony_ci }, 77662306a36Sopenharmony_ci}; 77762306a36Sopenharmony_ci 77862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_2_aux_phy_clk_src = { 77962306a36Sopenharmony_ci .cmd_rcgr = 0x68064, 78062306a36Sopenharmony_ci .mnd_width = 16, 78162306a36Sopenharmony_ci .hid_width = 5, 78262306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 78362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src, 78462306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 78562306a36Sopenharmony_ci .name = "gcc_pcie_2_aux_phy_clk_src", 78662306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 78762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 78862306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 78962306a36Sopenharmony_ci }, 79062306a36Sopenharmony_ci}; 79162306a36Sopenharmony_ci 79262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_2_phy_rchng_clk_src = { 79362306a36Sopenharmony_ci .cmd_rcgr = 0x68038, 79462306a36Sopenharmony_ci .mnd_width = 0, 79562306a36Sopenharmony_ci .hid_width = 5, 79662306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 79762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_1_phy_rchng_clk_src, 79862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 79962306a36Sopenharmony_ci .name = "gcc_pcie_2_phy_rchng_clk_src", 80062306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 80162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 80262306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 80362306a36Sopenharmony_ci }, 80462306a36Sopenharmony_ci}; 80562306a36Sopenharmony_ci 80662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_aux_phy_clk_src = { 80762306a36Sopenharmony_ci .cmd_rcgr = 0x5305c, 80862306a36Sopenharmony_ci .mnd_width = 16, 80962306a36Sopenharmony_ci .hid_width = 5, 81062306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 81162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src, 81262306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 81362306a36Sopenharmony_ci .name = "gcc_pcie_aux_phy_clk_src", 81462306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 81562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 81662306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 81762306a36Sopenharmony_ci }, 81862306a36Sopenharmony_ci}; 81962306a36Sopenharmony_ci 82062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_rchng_phy_clk_src = { 82162306a36Sopenharmony_ci .cmd_rcgr = 0x53078, 82262306a36Sopenharmony_ci .mnd_width = 0, 82362306a36Sopenharmony_ci .hid_width = 5, 82462306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 82562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_1_phy_rchng_clk_src, 82662306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 82762306a36Sopenharmony_ci .name = "gcc_pcie_rchng_phy_clk_src", 82862306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 82962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 83062306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 83162306a36Sopenharmony_ci }, 83262306a36Sopenharmony_ci}; 83362306a36Sopenharmony_ci 83462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = { 83562306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 83662306a36Sopenharmony_ci F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0), 83762306a36Sopenharmony_ci { } 83862306a36Sopenharmony_ci}; 83962306a36Sopenharmony_ci 84062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = { 84162306a36Sopenharmony_ci .cmd_rcgr = 0x34010, 84262306a36Sopenharmony_ci .mnd_width = 0, 84362306a36Sopenharmony_ci .hid_width = 5, 84462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 84562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pdm2_clk_src, 84662306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 84762306a36Sopenharmony_ci .name = "gcc_pdm2_clk_src", 84862306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 84962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 85062306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 85162306a36Sopenharmony_ci }, 85262306a36Sopenharmony_ci}; 85362306a36Sopenharmony_ci 85462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = { 85562306a36Sopenharmony_ci F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625), 85662306a36Sopenharmony_ci F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625), 85762306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 85862306a36Sopenharmony_ci F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625), 85962306a36Sopenharmony_ci F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75), 86062306a36Sopenharmony_ci F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25), 86162306a36Sopenharmony_ci F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75), 86262306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0), 86362306a36Sopenharmony_ci F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15), 86462306a36Sopenharmony_ci F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25), 86562306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 86662306a36Sopenharmony_ci { } 86762306a36Sopenharmony_ci}; 86862306a36Sopenharmony_ci 86962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = { 87062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s0_clk_src", 87162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 87262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 87362306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 87462306a36Sopenharmony_ci}; 87562306a36Sopenharmony_ci 87662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = { 87762306a36Sopenharmony_ci .cmd_rcgr = 0x6c010, 87862306a36Sopenharmony_ci .mnd_width = 16, 87962306a36Sopenharmony_ci .hid_width = 5, 88062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 88162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 88262306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init, 88362306a36Sopenharmony_ci}; 88462306a36Sopenharmony_ci 88562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = { 88662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s1_clk_src", 88762306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 88862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 88962306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 89062306a36Sopenharmony_ci}; 89162306a36Sopenharmony_ci 89262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = { 89362306a36Sopenharmony_ci .cmd_rcgr = 0x6c148, 89462306a36Sopenharmony_ci .mnd_width = 16, 89562306a36Sopenharmony_ci .hid_width = 5, 89662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 89762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 89862306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init, 89962306a36Sopenharmony_ci}; 90062306a36Sopenharmony_ci 90162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = { 90262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s2_clk_src", 90362306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 90462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 90562306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 90662306a36Sopenharmony_ci}; 90762306a36Sopenharmony_ci 90862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = { 90962306a36Sopenharmony_ci .cmd_rcgr = 0x6c280, 91062306a36Sopenharmony_ci .mnd_width = 16, 91162306a36Sopenharmony_ci .hid_width = 5, 91262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 91362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 91462306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init, 91562306a36Sopenharmony_ci}; 91662306a36Sopenharmony_ci 91762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = { 91862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s3_clk_src", 91962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 92062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 92162306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 92262306a36Sopenharmony_ci}; 92362306a36Sopenharmony_ci 92462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = { 92562306a36Sopenharmony_ci .cmd_rcgr = 0x6c3b8, 92662306a36Sopenharmony_ci .mnd_width = 16, 92762306a36Sopenharmony_ci .hid_width = 5, 92862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 92962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 93062306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init, 93162306a36Sopenharmony_ci}; 93262306a36Sopenharmony_ci 93362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = { 93462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s4_clk_src", 93562306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 93662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 93762306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 93862306a36Sopenharmony_ci}; 93962306a36Sopenharmony_ci 94062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = { 94162306a36Sopenharmony_ci .cmd_rcgr = 0x6c4f0, 94262306a36Sopenharmony_ci .mnd_width = 16, 94362306a36Sopenharmony_ci .hid_width = 5, 94462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 94562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 94662306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init, 94762306a36Sopenharmony_ci}; 94862306a36Sopenharmony_ci 94962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = { 95062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s5_clk_src", 95162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 95262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 95362306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 95462306a36Sopenharmony_ci}; 95562306a36Sopenharmony_ci 95662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = { 95762306a36Sopenharmony_ci .cmd_rcgr = 0x6c628, 95862306a36Sopenharmony_ci .mnd_width = 16, 95962306a36Sopenharmony_ci .hid_width = 5, 96062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 96162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 96262306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init, 96362306a36Sopenharmony_ci}; 96462306a36Sopenharmony_ci 96562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = { 96662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s6_clk_src", 96762306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 96862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 96962306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 97062306a36Sopenharmony_ci}; 97162306a36Sopenharmony_ci 97262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = { 97362306a36Sopenharmony_ci .cmd_rcgr = 0x6c760, 97462306a36Sopenharmony_ci .mnd_width = 16, 97562306a36Sopenharmony_ci .hid_width = 5, 97662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 97762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 97862306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init, 97962306a36Sopenharmony_ci}; 98062306a36Sopenharmony_ci 98162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = { 98262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s7_clk_src", 98362306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 98462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 98562306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 98662306a36Sopenharmony_ci}; 98762306a36Sopenharmony_ci 98862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = { 98962306a36Sopenharmony_ci .cmd_rcgr = 0x6c898, 99062306a36Sopenharmony_ci .mnd_width = 16, 99162306a36Sopenharmony_ci .hid_width = 5, 99262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 99362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 99462306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init, 99562306a36Sopenharmony_ci}; 99662306a36Sopenharmony_ci 99762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s8_clk_src_init = { 99862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s8_clk_src", 99962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 100062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 100162306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 100262306a36Sopenharmony_ci}; 100362306a36Sopenharmony_ci 100462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s8_clk_src = { 100562306a36Sopenharmony_ci .cmd_rcgr = 0x6c9d0, 100662306a36Sopenharmony_ci .mnd_width = 16, 100762306a36Sopenharmony_ci .hid_width = 5, 100862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 100962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 101062306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s8_clk_src_init, 101162306a36Sopenharmony_ci}; 101262306a36Sopenharmony_ci 101362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = { 101462306a36Sopenharmony_ci F(144000, P_BI_TCXO, 16, 3, 25), 101562306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 101662306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 101762306a36Sopenharmony_ci F(20000000, P_GPLL0_OUT_EVEN, 5, 1, 3), 101862306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 101962306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 102062306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0), 102162306a36Sopenharmony_ci F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0), 102262306a36Sopenharmony_ci F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0), 102362306a36Sopenharmony_ci { } 102462306a36Sopenharmony_ci}; 102562306a36Sopenharmony_ci 102662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_apps_clk_src = { 102762306a36Sopenharmony_ci .cmd_rcgr = 0x6b014, 102862306a36Sopenharmony_ci .mnd_width = 8, 102962306a36Sopenharmony_ci .hid_width = 5, 103062306a36Sopenharmony_ci .parent_map = gcc_parent_map_17, 103162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src, 103262306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 103362306a36Sopenharmony_ci .name = "gcc_sdcc1_apps_clk_src", 103462306a36Sopenharmony_ci .parent_data = gcc_parent_data_17, 103562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_17), 103662306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 103762306a36Sopenharmony_ci }, 103862306a36Sopenharmony_ci}; 103962306a36Sopenharmony_ci 104062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = { 104162306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 104262306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 104362306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 104462306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 104562306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0), 104662306a36Sopenharmony_ci F(202000000, P_GPLL8_OUT_MAIN, 4, 0, 0), 104762306a36Sopenharmony_ci { } 104862306a36Sopenharmony_ci}; 104962306a36Sopenharmony_ci 105062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc2_apps_clk_src = { 105162306a36Sopenharmony_ci .cmd_rcgr = 0x6a018, 105262306a36Sopenharmony_ci .mnd_width = 8, 105362306a36Sopenharmony_ci .hid_width = 5, 105462306a36Sopenharmony_ci .parent_map = gcc_parent_map_18, 105562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src, 105662306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 105762306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk_src", 105862306a36Sopenharmony_ci .parent_data = gcc_parent_data_18, 105962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_18), 106062306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 106162306a36Sopenharmony_ci }, 106262306a36Sopenharmony_ci}; 106362306a36Sopenharmony_ci 106462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_master_clk_src[] = { 106562306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_EVEN, 1.5, 0, 0), 106662306a36Sopenharmony_ci { } 106762306a36Sopenharmony_ci}; 106862306a36Sopenharmony_ci 106962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_master_clk_src = { 107062306a36Sopenharmony_ci .cmd_rcgr = 0x27034, 107162306a36Sopenharmony_ci .mnd_width = 8, 107262306a36Sopenharmony_ci .hid_width = 5, 107362306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 107462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_master_clk_src, 107562306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 107662306a36Sopenharmony_ci .name = "gcc_usb30_master_clk_src", 107762306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 107862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 107962306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 108062306a36Sopenharmony_ci }, 108162306a36Sopenharmony_ci}; 108262306a36Sopenharmony_ci 108362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_mock_utmi_clk_src = { 108462306a36Sopenharmony_ci .cmd_rcgr = 0x2704c, 108562306a36Sopenharmony_ci .mnd_width = 0, 108662306a36Sopenharmony_ci .hid_width = 5, 108762306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 108862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src, 108962306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 109062306a36Sopenharmony_ci .name = "gcc_usb30_mock_utmi_clk_src", 109162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 109262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 109362306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 109462306a36Sopenharmony_ci }, 109562306a36Sopenharmony_ci}; 109662306a36Sopenharmony_ci 109762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb3_phy_aux_clk_src[] = { 109862306a36Sopenharmony_ci F(1000000, P_BI_TCXO, 1, 5, 96), 109962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 110062306a36Sopenharmony_ci { } 110162306a36Sopenharmony_ci}; 110262306a36Sopenharmony_ci 110362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_phy_aux_clk_src = { 110462306a36Sopenharmony_ci .cmd_rcgr = 0x27074, 110562306a36Sopenharmony_ci .mnd_width = 16, 110662306a36Sopenharmony_ci .hid_width = 5, 110762306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 110862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb3_phy_aux_clk_src, 110962306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 111062306a36Sopenharmony_ci .name = "gcc_usb3_phy_aux_clk_src", 111162306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 111262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 111362306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 111462306a36Sopenharmony_ci }, 111562306a36Sopenharmony_ci}; 111662306a36Sopenharmony_ci 111762306a36Sopenharmony_cistatic struct clk_regmap_div gcc_pcie_1_pipe_div2_clk_src = { 111862306a36Sopenharmony_ci .reg = 0x67088, 111962306a36Sopenharmony_ci .shift = 0, 112062306a36Sopenharmony_ci .width = 4, 112162306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 112262306a36Sopenharmony_ci .name = "gcc_pcie_1_pipe_div2_clk_src", 112362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 112462306a36Sopenharmony_ci &gcc_pcie_1_pipe_clk_src.clkr.hw, 112562306a36Sopenharmony_ci }, 112662306a36Sopenharmony_ci .num_parents = 1, 112762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 112862306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 112962306a36Sopenharmony_ci }, 113062306a36Sopenharmony_ci}; 113162306a36Sopenharmony_ci 113262306a36Sopenharmony_cistatic struct clk_regmap_div gcc_pcie_2_pipe_div2_clk_src = { 113362306a36Sopenharmony_ci .reg = 0x68088, 113462306a36Sopenharmony_ci .shift = 0, 113562306a36Sopenharmony_ci .width = 4, 113662306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 113762306a36Sopenharmony_ci .name = "gcc_pcie_2_pipe_div2_clk_src", 113862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 113962306a36Sopenharmony_ci &gcc_pcie_2_pipe_clk_src.clkr.hw, 114062306a36Sopenharmony_ci }, 114162306a36Sopenharmony_ci .num_parents = 1, 114262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 114362306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 114462306a36Sopenharmony_ci }, 114562306a36Sopenharmony_ci}; 114662306a36Sopenharmony_ci 114762306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb30_mock_utmi_postdiv_clk_src = { 114862306a36Sopenharmony_ci .reg = 0x27064, 114962306a36Sopenharmony_ci .shift = 0, 115062306a36Sopenharmony_ci .width = 4, 115162306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 115262306a36Sopenharmony_ci .name = "gcc_usb30_mock_utmi_postdiv_clk_src", 115362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 115462306a36Sopenharmony_ci &gcc_usb30_mock_utmi_clk_src.clkr.hw, 115562306a36Sopenharmony_ci }, 115662306a36Sopenharmony_ci .num_parents = 1, 115762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 115862306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 115962306a36Sopenharmony_ci }, 116062306a36Sopenharmony_ci}; 116162306a36Sopenharmony_ci 116262306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = { 116362306a36Sopenharmony_ci .halt_reg = 0x37004, 116462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 116562306a36Sopenharmony_ci .hwcg_reg = 0x37004, 116662306a36Sopenharmony_ci .hwcg_bit = 1, 116762306a36Sopenharmony_ci .clkr = { 116862306a36Sopenharmony_ci .enable_reg = 0x7d008, 116962306a36Sopenharmony_ci .enable_mask = BIT(26), 117062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 117162306a36Sopenharmony_ci .name = "gcc_boot_rom_ahb_clk", 117262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 117362306a36Sopenharmony_ci }, 117462306a36Sopenharmony_ci }, 117562306a36Sopenharmony_ci}; 117662306a36Sopenharmony_ci 117762306a36Sopenharmony_cistatic struct clk_branch gcc_eee_emac0_clk = { 117862306a36Sopenharmony_ci .halt_reg = 0x710ac, 117962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 118062306a36Sopenharmony_ci .clkr = { 118162306a36Sopenharmony_ci .enable_reg = 0x710ac, 118262306a36Sopenharmony_ci .enable_mask = BIT(0), 118362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 118462306a36Sopenharmony_ci .name = "gcc_eee_emac0_clk", 118562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 118662306a36Sopenharmony_ci &gcc_eee_emac0_clk_src.clkr.hw, 118762306a36Sopenharmony_ci }, 118862306a36Sopenharmony_ci .num_parents = 1, 118962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 119062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 119162306a36Sopenharmony_ci }, 119262306a36Sopenharmony_ci }, 119362306a36Sopenharmony_ci}; 119462306a36Sopenharmony_ci 119562306a36Sopenharmony_cistatic struct clk_branch gcc_eee_emac1_clk = { 119662306a36Sopenharmony_ci .halt_reg = 0x720ac, 119762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 119862306a36Sopenharmony_ci .clkr = { 119962306a36Sopenharmony_ci .enable_reg = 0x720ac, 120062306a36Sopenharmony_ci .enable_mask = BIT(0), 120162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 120262306a36Sopenharmony_ci .name = "gcc_eee_emac1_clk", 120362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 120462306a36Sopenharmony_ci &gcc_eee_emac1_clk_src.clkr.hw, 120562306a36Sopenharmony_ci }, 120662306a36Sopenharmony_ci .num_parents = 1, 120762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 120862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 120962306a36Sopenharmony_ci }, 121062306a36Sopenharmony_ci }, 121162306a36Sopenharmony_ci}; 121262306a36Sopenharmony_ci 121362306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_axi_clk = { 121462306a36Sopenharmony_ci .halt_reg = 0x71018, 121562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 121662306a36Sopenharmony_ci .hwcg_reg = 0x71018, 121762306a36Sopenharmony_ci .hwcg_bit = 1, 121862306a36Sopenharmony_ci .clkr = { 121962306a36Sopenharmony_ci .enable_reg = 0x71018, 122062306a36Sopenharmony_ci .enable_mask = BIT(0), 122162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 122262306a36Sopenharmony_ci .name = "gcc_emac0_axi_clk", 122362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 122462306a36Sopenharmony_ci }, 122562306a36Sopenharmony_ci }, 122662306a36Sopenharmony_ci}; 122762306a36Sopenharmony_ci 122862306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_cc_sgmiiphy_rx_clk = { 122962306a36Sopenharmony_ci .halt_reg = 0x7105c, 123062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 123162306a36Sopenharmony_ci .clkr = { 123262306a36Sopenharmony_ci .enable_reg = 0x7105c, 123362306a36Sopenharmony_ci .enable_mask = BIT(0), 123462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 123562306a36Sopenharmony_ci .name = "gcc_emac0_cc_sgmiiphy_rx_clk", 123662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 123762306a36Sopenharmony_ci &gcc_emac0_cc_sgmiiphy_rx_clk_src.clkr.hw, 123862306a36Sopenharmony_ci }, 123962306a36Sopenharmony_ci .num_parents = 1, 124062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 124162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 124262306a36Sopenharmony_ci }, 124362306a36Sopenharmony_ci }, 124462306a36Sopenharmony_ci}; 124562306a36Sopenharmony_ci 124662306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_cc_sgmiiphy_tx_clk = { 124762306a36Sopenharmony_ci .halt_reg = 0x71054, 124862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 124962306a36Sopenharmony_ci .clkr = { 125062306a36Sopenharmony_ci .enable_reg = 0x71054, 125162306a36Sopenharmony_ci .enable_mask = BIT(0), 125262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 125362306a36Sopenharmony_ci .name = "gcc_emac0_cc_sgmiiphy_tx_clk", 125462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 125562306a36Sopenharmony_ci &gcc_emac0_cc_sgmiiphy_tx_clk_src.clkr.hw, 125662306a36Sopenharmony_ci }, 125762306a36Sopenharmony_ci .num_parents = 1, 125862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 125962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 126062306a36Sopenharmony_ci }, 126162306a36Sopenharmony_ci }, 126262306a36Sopenharmony_ci}; 126362306a36Sopenharmony_ci 126462306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_phy_aux_clk = { 126562306a36Sopenharmony_ci .halt_reg = 0x71028, 126662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 126762306a36Sopenharmony_ci .clkr = { 126862306a36Sopenharmony_ci .enable_reg = 0x71028, 126962306a36Sopenharmony_ci .enable_mask = BIT(0), 127062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 127162306a36Sopenharmony_ci .name = "gcc_emac0_phy_aux_clk", 127262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 127362306a36Sopenharmony_ci &gcc_emac0_phy_aux_clk_src.clkr.hw, 127462306a36Sopenharmony_ci }, 127562306a36Sopenharmony_ci .num_parents = 1, 127662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 127762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 127862306a36Sopenharmony_ci }, 127962306a36Sopenharmony_ci }, 128062306a36Sopenharmony_ci}; 128162306a36Sopenharmony_ci 128262306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_ptp_clk = { 128362306a36Sopenharmony_ci .halt_reg = 0x71044, 128462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 128562306a36Sopenharmony_ci .clkr = { 128662306a36Sopenharmony_ci .enable_reg = 0x71044, 128762306a36Sopenharmony_ci .enable_mask = BIT(0), 128862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 128962306a36Sopenharmony_ci .name = "gcc_emac0_ptp_clk", 129062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 129162306a36Sopenharmony_ci &gcc_emac0_ptp_clk_src.clkr.hw, 129262306a36Sopenharmony_ci }, 129362306a36Sopenharmony_ci .num_parents = 1, 129462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 129562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 129662306a36Sopenharmony_ci }, 129762306a36Sopenharmony_ci }, 129862306a36Sopenharmony_ci}; 129962306a36Sopenharmony_ci 130062306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_rgmii_clk = { 130162306a36Sopenharmony_ci .halt_reg = 0x71050, 130262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 130362306a36Sopenharmony_ci .clkr = { 130462306a36Sopenharmony_ci .enable_reg = 0x71050, 130562306a36Sopenharmony_ci .enable_mask = BIT(0), 130662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 130762306a36Sopenharmony_ci .name = "gcc_emac0_rgmii_clk", 130862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 130962306a36Sopenharmony_ci &gcc_emac0_rgmii_clk_src.clkr.hw, 131062306a36Sopenharmony_ci }, 131162306a36Sopenharmony_ci .num_parents = 1, 131262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 131362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 131462306a36Sopenharmony_ci }, 131562306a36Sopenharmony_ci }, 131662306a36Sopenharmony_ci}; 131762306a36Sopenharmony_ci 131862306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_rpcs_rx_clk = { 131962306a36Sopenharmony_ci .halt_reg = 0x710a0, 132062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 132162306a36Sopenharmony_ci .clkr = { 132262306a36Sopenharmony_ci .enable_reg = 0x710a0, 132362306a36Sopenharmony_ci .enable_mask = BIT(0), 132462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 132562306a36Sopenharmony_ci .name = "gcc_emac0_rpcs_rx_clk", 132662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 132762306a36Sopenharmony_ci &gcc_emac0_sgmiiphy_mac_rclk_src.clkr.hw, 132862306a36Sopenharmony_ci }, 132962306a36Sopenharmony_ci .num_parents = 1, 133062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 133162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 133262306a36Sopenharmony_ci }, 133362306a36Sopenharmony_ci }, 133462306a36Sopenharmony_ci}; 133562306a36Sopenharmony_ci 133662306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_rpcs_tx_clk = { 133762306a36Sopenharmony_ci .halt_reg = 0x7109c, 133862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 133962306a36Sopenharmony_ci .clkr = { 134062306a36Sopenharmony_ci .enable_reg = 0x7109c, 134162306a36Sopenharmony_ci .enable_mask = BIT(0), 134262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 134362306a36Sopenharmony_ci .name = "gcc_emac0_rpcs_tx_clk", 134462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 134562306a36Sopenharmony_ci &gcc_emac0_sgmiiphy_mac_tclk_src.clkr.hw, 134662306a36Sopenharmony_ci }, 134762306a36Sopenharmony_ci .num_parents = 1, 134862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 134962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 135062306a36Sopenharmony_ci }, 135162306a36Sopenharmony_ci }, 135262306a36Sopenharmony_ci}; 135362306a36Sopenharmony_ci 135462306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_slv_ahb_clk = { 135562306a36Sopenharmony_ci .halt_reg = 0x71024, 135662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 135762306a36Sopenharmony_ci .hwcg_reg = 0x71024, 135862306a36Sopenharmony_ci .hwcg_bit = 1, 135962306a36Sopenharmony_ci .clkr = { 136062306a36Sopenharmony_ci .enable_reg = 0x71024, 136162306a36Sopenharmony_ci .enable_mask = BIT(0), 136262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 136362306a36Sopenharmony_ci .name = "gcc_emac0_slv_ahb_clk", 136462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 136562306a36Sopenharmony_ci }, 136662306a36Sopenharmony_ci }, 136762306a36Sopenharmony_ci}; 136862306a36Sopenharmony_ci 136962306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_xgxs_rx_clk = { 137062306a36Sopenharmony_ci .halt_reg = 0x710a8, 137162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 137262306a36Sopenharmony_ci .clkr = { 137362306a36Sopenharmony_ci .enable_reg = 0x710a8, 137462306a36Sopenharmony_ci .enable_mask = BIT(0), 137562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 137662306a36Sopenharmony_ci .name = "gcc_emac0_xgxs_rx_clk", 137762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 137862306a36Sopenharmony_ci &gcc_emac0_sgmiiphy_mac_rclk_src.clkr.hw, 137962306a36Sopenharmony_ci }, 138062306a36Sopenharmony_ci .num_parents = 1, 138162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 138262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 138362306a36Sopenharmony_ci }, 138462306a36Sopenharmony_ci }, 138562306a36Sopenharmony_ci}; 138662306a36Sopenharmony_ci 138762306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_xgxs_tx_clk = { 138862306a36Sopenharmony_ci .halt_reg = 0x710a4, 138962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 139062306a36Sopenharmony_ci .clkr = { 139162306a36Sopenharmony_ci .enable_reg = 0x710a4, 139262306a36Sopenharmony_ci .enable_mask = BIT(0), 139362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 139462306a36Sopenharmony_ci .name = "gcc_emac0_xgxs_tx_clk", 139562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 139662306a36Sopenharmony_ci &gcc_emac0_sgmiiphy_mac_tclk_src.clkr.hw, 139762306a36Sopenharmony_ci }, 139862306a36Sopenharmony_ci .num_parents = 1, 139962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 140062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 140162306a36Sopenharmony_ci }, 140262306a36Sopenharmony_ci }, 140362306a36Sopenharmony_ci}; 140462306a36Sopenharmony_ci 140562306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_axi_clk = { 140662306a36Sopenharmony_ci .halt_reg = 0x72018, 140762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 140862306a36Sopenharmony_ci .hwcg_reg = 0x72018, 140962306a36Sopenharmony_ci .hwcg_bit = 1, 141062306a36Sopenharmony_ci .clkr = { 141162306a36Sopenharmony_ci .enable_reg = 0x72018, 141262306a36Sopenharmony_ci .enable_mask = BIT(0), 141362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 141462306a36Sopenharmony_ci .name = "gcc_emac1_axi_clk", 141562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 141662306a36Sopenharmony_ci }, 141762306a36Sopenharmony_ci }, 141862306a36Sopenharmony_ci}; 141962306a36Sopenharmony_ci 142062306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_cc_sgmiiphy_rx_clk = { 142162306a36Sopenharmony_ci .halt_reg = 0x7205c, 142262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 142362306a36Sopenharmony_ci .clkr = { 142462306a36Sopenharmony_ci .enable_reg = 0x7205c, 142562306a36Sopenharmony_ci .enable_mask = BIT(0), 142662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 142762306a36Sopenharmony_ci .name = "gcc_emac1_cc_sgmiiphy_rx_clk", 142862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 142962306a36Sopenharmony_ci &gcc_emac1_cc_sgmiiphy_rx_clk_src.clkr.hw, 143062306a36Sopenharmony_ci }, 143162306a36Sopenharmony_ci .num_parents = 1, 143262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 143362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 143462306a36Sopenharmony_ci }, 143562306a36Sopenharmony_ci }, 143662306a36Sopenharmony_ci}; 143762306a36Sopenharmony_ci 143862306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_cc_sgmiiphy_tx_clk = { 143962306a36Sopenharmony_ci .halt_reg = 0x72054, 144062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 144162306a36Sopenharmony_ci .clkr = { 144262306a36Sopenharmony_ci .enable_reg = 0x72054, 144362306a36Sopenharmony_ci .enable_mask = BIT(0), 144462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 144562306a36Sopenharmony_ci .name = "gcc_emac1_cc_sgmiiphy_tx_clk", 144662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 144762306a36Sopenharmony_ci &gcc_emac1_cc_sgmiiphy_tx_clk_src.clkr.hw, 144862306a36Sopenharmony_ci }, 144962306a36Sopenharmony_ci .num_parents = 1, 145062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 145162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 145262306a36Sopenharmony_ci }, 145362306a36Sopenharmony_ci }, 145462306a36Sopenharmony_ci}; 145562306a36Sopenharmony_ci 145662306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_phy_aux_clk = { 145762306a36Sopenharmony_ci .halt_reg = 0x72028, 145862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 145962306a36Sopenharmony_ci .clkr = { 146062306a36Sopenharmony_ci .enable_reg = 0x72028, 146162306a36Sopenharmony_ci .enable_mask = BIT(0), 146262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 146362306a36Sopenharmony_ci .name = "gcc_emac1_phy_aux_clk", 146462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 146562306a36Sopenharmony_ci &gcc_emac1_phy_aux_clk_src.clkr.hw, 146662306a36Sopenharmony_ci }, 146762306a36Sopenharmony_ci .num_parents = 1, 146862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 146962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 147062306a36Sopenharmony_ci }, 147162306a36Sopenharmony_ci }, 147262306a36Sopenharmony_ci}; 147362306a36Sopenharmony_ci 147462306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_ptp_clk = { 147562306a36Sopenharmony_ci .halt_reg = 0x72044, 147662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 147762306a36Sopenharmony_ci .clkr = { 147862306a36Sopenharmony_ci .enable_reg = 0x72044, 147962306a36Sopenharmony_ci .enable_mask = BIT(0), 148062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 148162306a36Sopenharmony_ci .name = "gcc_emac1_ptp_clk", 148262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 148362306a36Sopenharmony_ci &gcc_emac1_ptp_clk_src.clkr.hw, 148462306a36Sopenharmony_ci }, 148562306a36Sopenharmony_ci .num_parents = 1, 148662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 148762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 148862306a36Sopenharmony_ci }, 148962306a36Sopenharmony_ci }, 149062306a36Sopenharmony_ci}; 149162306a36Sopenharmony_ci 149262306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_rgmii_clk = { 149362306a36Sopenharmony_ci .halt_reg = 0x72050, 149462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 149562306a36Sopenharmony_ci .clkr = { 149662306a36Sopenharmony_ci .enable_reg = 0x72050, 149762306a36Sopenharmony_ci .enable_mask = BIT(0), 149862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 149962306a36Sopenharmony_ci .name = "gcc_emac1_rgmii_clk", 150062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 150162306a36Sopenharmony_ci &gcc_emac1_rgmii_clk_src.clkr.hw, 150262306a36Sopenharmony_ci }, 150362306a36Sopenharmony_ci .num_parents = 1, 150462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 150562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 150662306a36Sopenharmony_ci }, 150762306a36Sopenharmony_ci }, 150862306a36Sopenharmony_ci}; 150962306a36Sopenharmony_ci 151062306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_rpcs_rx_clk = { 151162306a36Sopenharmony_ci .halt_reg = 0x720a0, 151262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 151362306a36Sopenharmony_ci .clkr = { 151462306a36Sopenharmony_ci .enable_reg = 0x720a0, 151562306a36Sopenharmony_ci .enable_mask = BIT(0), 151662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 151762306a36Sopenharmony_ci .name = "gcc_emac1_rpcs_rx_clk", 151862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 151962306a36Sopenharmony_ci &gcc_emac1_sgmiiphy_mac_rclk_src.clkr.hw, 152062306a36Sopenharmony_ci }, 152162306a36Sopenharmony_ci .num_parents = 1, 152262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 152362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 152462306a36Sopenharmony_ci }, 152562306a36Sopenharmony_ci }, 152662306a36Sopenharmony_ci}; 152762306a36Sopenharmony_ci 152862306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_rpcs_tx_clk = { 152962306a36Sopenharmony_ci .halt_reg = 0x7209c, 153062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 153162306a36Sopenharmony_ci .clkr = { 153262306a36Sopenharmony_ci .enable_reg = 0x7209c, 153362306a36Sopenharmony_ci .enable_mask = BIT(0), 153462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 153562306a36Sopenharmony_ci .name = "gcc_emac1_rpcs_tx_clk", 153662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 153762306a36Sopenharmony_ci &gcc_emac1_sgmiiphy_mac_tclk_src.clkr.hw, 153862306a36Sopenharmony_ci }, 153962306a36Sopenharmony_ci .num_parents = 1, 154062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 154162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 154262306a36Sopenharmony_ci }, 154362306a36Sopenharmony_ci }, 154462306a36Sopenharmony_ci}; 154562306a36Sopenharmony_ci 154662306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_slv_ahb_clk = { 154762306a36Sopenharmony_ci .halt_reg = 0x72024, 154862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 154962306a36Sopenharmony_ci .hwcg_reg = 0x72024, 155062306a36Sopenharmony_ci .hwcg_bit = 1, 155162306a36Sopenharmony_ci .clkr = { 155262306a36Sopenharmony_ci .enable_reg = 0x72024, 155362306a36Sopenharmony_ci .enable_mask = BIT(0), 155462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 155562306a36Sopenharmony_ci .name = "gcc_emac1_slv_ahb_clk", 155662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 155762306a36Sopenharmony_ci }, 155862306a36Sopenharmony_ci }, 155962306a36Sopenharmony_ci}; 156062306a36Sopenharmony_ci 156162306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_xgxs_rx_clk = { 156262306a36Sopenharmony_ci .halt_reg = 0x720a8, 156362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 156462306a36Sopenharmony_ci .clkr = { 156562306a36Sopenharmony_ci .enable_reg = 0x720a8, 156662306a36Sopenharmony_ci .enable_mask = BIT(0), 156762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 156862306a36Sopenharmony_ci .name = "gcc_emac1_xgxs_rx_clk", 156962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 157062306a36Sopenharmony_ci &gcc_emac1_sgmiiphy_mac_rclk_src.clkr.hw, 157162306a36Sopenharmony_ci }, 157262306a36Sopenharmony_ci .num_parents = 1, 157362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 157462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 157562306a36Sopenharmony_ci }, 157662306a36Sopenharmony_ci }, 157762306a36Sopenharmony_ci}; 157862306a36Sopenharmony_ci 157962306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_xgxs_tx_clk = { 158062306a36Sopenharmony_ci .halt_reg = 0x720a4, 158162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 158262306a36Sopenharmony_ci .clkr = { 158362306a36Sopenharmony_ci .enable_reg = 0x720a4, 158462306a36Sopenharmony_ci .enable_mask = BIT(0), 158562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 158662306a36Sopenharmony_ci .name = "gcc_emac1_xgxs_tx_clk", 158762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 158862306a36Sopenharmony_ci &gcc_emac1_sgmiiphy_mac_tclk_src.clkr.hw, 158962306a36Sopenharmony_ci }, 159062306a36Sopenharmony_ci .num_parents = 1, 159162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 159262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 159362306a36Sopenharmony_ci }, 159462306a36Sopenharmony_ci }, 159562306a36Sopenharmony_ci}; 159662306a36Sopenharmony_ci 159762306a36Sopenharmony_cistatic struct clk_branch gcc_emac_0_clkref_en = { 159862306a36Sopenharmony_ci .halt_reg = 0x98108, 159962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_ENABLE, 160062306a36Sopenharmony_ci .clkr = { 160162306a36Sopenharmony_ci .enable_reg = 0x98108, 160262306a36Sopenharmony_ci .enable_mask = BIT(0), 160362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 160462306a36Sopenharmony_ci .name = "gcc_emac_0_clkref_en", 160562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 160662306a36Sopenharmony_ci }, 160762306a36Sopenharmony_ci }, 160862306a36Sopenharmony_ci}; 160962306a36Sopenharmony_ci 161062306a36Sopenharmony_cistatic struct clk_branch gcc_emac_1_clkref_en = { 161162306a36Sopenharmony_ci .halt_reg = 0x9810c, 161262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_ENABLE, 161362306a36Sopenharmony_ci .clkr = { 161462306a36Sopenharmony_ci .enable_reg = 0x9810c, 161562306a36Sopenharmony_ci .enable_mask = BIT(0), 161662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 161762306a36Sopenharmony_ci .name = "gcc_emac_1_clkref_en", 161862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 161962306a36Sopenharmony_ci }, 162062306a36Sopenharmony_ci }, 162162306a36Sopenharmony_ci}; 162262306a36Sopenharmony_ci 162362306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = { 162462306a36Sopenharmony_ci .halt_reg = 0x47000, 162562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 162662306a36Sopenharmony_ci .clkr = { 162762306a36Sopenharmony_ci .enable_reg = 0x47000, 162862306a36Sopenharmony_ci .enable_mask = BIT(0), 162962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 163062306a36Sopenharmony_ci .name = "gcc_gp1_clk", 163162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 163262306a36Sopenharmony_ci &gcc_gp1_clk_src.clkr.hw, 163362306a36Sopenharmony_ci }, 163462306a36Sopenharmony_ci .num_parents = 1, 163562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 163662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 163762306a36Sopenharmony_ci }, 163862306a36Sopenharmony_ci }, 163962306a36Sopenharmony_ci}; 164062306a36Sopenharmony_ci 164162306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = { 164262306a36Sopenharmony_ci .halt_reg = 0x48000, 164362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 164462306a36Sopenharmony_ci .clkr = { 164562306a36Sopenharmony_ci .enable_reg = 0x48000, 164662306a36Sopenharmony_ci .enable_mask = BIT(0), 164762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 164862306a36Sopenharmony_ci .name = "gcc_gp2_clk", 164962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 165062306a36Sopenharmony_ci &gcc_gp2_clk_src.clkr.hw, 165162306a36Sopenharmony_ci }, 165262306a36Sopenharmony_ci .num_parents = 1, 165362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 165462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 165562306a36Sopenharmony_ci }, 165662306a36Sopenharmony_ci }, 165762306a36Sopenharmony_ci}; 165862306a36Sopenharmony_ci 165962306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = { 166062306a36Sopenharmony_ci .halt_reg = 0x49000, 166162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 166262306a36Sopenharmony_ci .clkr = { 166362306a36Sopenharmony_ci .enable_reg = 0x49000, 166462306a36Sopenharmony_ci .enable_mask = BIT(0), 166562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 166662306a36Sopenharmony_ci .name = "gcc_gp3_clk", 166762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 166862306a36Sopenharmony_ci &gcc_gp3_clk_src.clkr.hw, 166962306a36Sopenharmony_ci }, 167062306a36Sopenharmony_ci .num_parents = 1, 167162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 167262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 167362306a36Sopenharmony_ci }, 167462306a36Sopenharmony_ci }, 167562306a36Sopenharmony_ci}; 167662306a36Sopenharmony_ci 167762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_clkref_en = { 167862306a36Sopenharmony_ci .halt_reg = 0x98004, 167962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_ENABLE, 168062306a36Sopenharmony_ci .clkr = { 168162306a36Sopenharmony_ci .enable_reg = 0x98004, 168262306a36Sopenharmony_ci .enable_mask = BIT(0), 168362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 168462306a36Sopenharmony_ci .name = "gcc_pcie_0_clkref_en", 168562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 168662306a36Sopenharmony_ci }, 168762306a36Sopenharmony_ci }, 168862306a36Sopenharmony_ci}; 168962306a36Sopenharmony_ci 169062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_aux_clk = { 169162306a36Sopenharmony_ci .halt_reg = 0x67038, 169262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 169362306a36Sopenharmony_ci .clkr = { 169462306a36Sopenharmony_ci .enable_reg = 0x7d010, 169562306a36Sopenharmony_ci .enable_mask = BIT(22), 169662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 169762306a36Sopenharmony_ci .name = "gcc_pcie_1_aux_clk", 169862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 169962306a36Sopenharmony_ci &gcc_pcie_1_aux_phy_clk_src.clkr.hw, 170062306a36Sopenharmony_ci }, 170162306a36Sopenharmony_ci .num_parents = 1, 170262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 170362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 170462306a36Sopenharmony_ci }, 170562306a36Sopenharmony_ci }, 170662306a36Sopenharmony_ci}; 170762306a36Sopenharmony_ci 170862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_cfg_ahb_clk = { 170962306a36Sopenharmony_ci .halt_reg = 0x67034, 171062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 171162306a36Sopenharmony_ci .hwcg_reg = 0x67034, 171262306a36Sopenharmony_ci .hwcg_bit = 1, 171362306a36Sopenharmony_ci .clkr = { 171462306a36Sopenharmony_ci .enable_reg = 0x7d010, 171562306a36Sopenharmony_ci .enable_mask = BIT(21), 171662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 171762306a36Sopenharmony_ci .name = "gcc_pcie_1_cfg_ahb_clk", 171862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 171962306a36Sopenharmony_ci }, 172062306a36Sopenharmony_ci }, 172162306a36Sopenharmony_ci}; 172262306a36Sopenharmony_ci 172362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_clkref_en = { 172462306a36Sopenharmony_ci .halt_reg = 0x98114, 172562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_ENABLE, 172662306a36Sopenharmony_ci .clkr = { 172762306a36Sopenharmony_ci .enable_reg = 0x98114, 172862306a36Sopenharmony_ci .enable_mask = BIT(0), 172962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 173062306a36Sopenharmony_ci .name = "gcc_pcie_1_clkref_en", 173162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 173262306a36Sopenharmony_ci }, 173362306a36Sopenharmony_ci }, 173462306a36Sopenharmony_ci}; 173562306a36Sopenharmony_ci 173662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_mstr_axi_clk = { 173762306a36Sopenharmony_ci .halt_reg = 0x67028, 173862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 173962306a36Sopenharmony_ci .clkr = { 174062306a36Sopenharmony_ci .enable_reg = 0x7d010, 174162306a36Sopenharmony_ci .enable_mask = BIT(20), 174262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 174362306a36Sopenharmony_ci .name = "gcc_pcie_1_mstr_axi_clk", 174462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 174562306a36Sopenharmony_ci }, 174662306a36Sopenharmony_ci }, 174762306a36Sopenharmony_ci}; 174862306a36Sopenharmony_ci 174962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_phy_rchng_clk = { 175062306a36Sopenharmony_ci .halt_reg = 0x67068, 175162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 175262306a36Sopenharmony_ci .clkr = { 175362306a36Sopenharmony_ci .enable_reg = 0x7d010, 175462306a36Sopenharmony_ci .enable_mask = BIT(24), 175562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 175662306a36Sopenharmony_ci .name = "gcc_pcie_1_phy_rchng_clk", 175762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 175862306a36Sopenharmony_ci &gcc_pcie_1_phy_rchng_clk_src.clkr.hw, 175962306a36Sopenharmony_ci }, 176062306a36Sopenharmony_ci .num_parents = 1, 176162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 176262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 176362306a36Sopenharmony_ci }, 176462306a36Sopenharmony_ci }, 176562306a36Sopenharmony_ci}; 176662306a36Sopenharmony_ci 176762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipe_clk = { 176862306a36Sopenharmony_ci .halt_reg = 0x6705c, 176962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 177062306a36Sopenharmony_ci .clkr = { 177162306a36Sopenharmony_ci .enable_reg = 0x7d010, 177262306a36Sopenharmony_ci .enable_mask = BIT(23), 177362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 177462306a36Sopenharmony_ci .name = "gcc_pcie_1_pipe_clk", 177562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 177662306a36Sopenharmony_ci &gcc_pcie_1_pipe_clk_src.clkr.hw, 177762306a36Sopenharmony_ci }, 177862306a36Sopenharmony_ci .num_parents = 1, 177962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 178062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 178162306a36Sopenharmony_ci }, 178262306a36Sopenharmony_ci }, 178362306a36Sopenharmony_ci}; 178462306a36Sopenharmony_ci 178562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipe_div2_clk = { 178662306a36Sopenharmony_ci .halt_reg = 0x6708c, 178762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 178862306a36Sopenharmony_ci .clkr = { 178962306a36Sopenharmony_ci .enable_reg = 0x7d020, 179062306a36Sopenharmony_ci .enable_mask = BIT(3), 179162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 179262306a36Sopenharmony_ci .name = "gcc_pcie_1_pipe_div2_clk", 179362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 179462306a36Sopenharmony_ci &gcc_pcie_1_pipe_div2_clk_src.clkr.hw, 179562306a36Sopenharmony_ci }, 179662306a36Sopenharmony_ci .num_parents = 1, 179762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 179862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 179962306a36Sopenharmony_ci }, 180062306a36Sopenharmony_ci }, 180162306a36Sopenharmony_ci}; 180262306a36Sopenharmony_ci 180362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_axi_clk = { 180462306a36Sopenharmony_ci .halt_reg = 0x6701c, 180562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 180662306a36Sopenharmony_ci .clkr = { 180762306a36Sopenharmony_ci .enable_reg = 0x7d010, 180862306a36Sopenharmony_ci .enable_mask = BIT(19), 180962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 181062306a36Sopenharmony_ci .name = "gcc_pcie_1_slv_axi_clk", 181162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 181262306a36Sopenharmony_ci }, 181362306a36Sopenharmony_ci }, 181462306a36Sopenharmony_ci}; 181562306a36Sopenharmony_ci 181662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = { 181762306a36Sopenharmony_ci .halt_reg = 0x67018, 181862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 181962306a36Sopenharmony_ci .clkr = { 182062306a36Sopenharmony_ci .enable_reg = 0x7d010, 182162306a36Sopenharmony_ci .enable_mask = BIT(18), 182262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 182362306a36Sopenharmony_ci .name = "gcc_pcie_1_slv_q2a_axi_clk", 182462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 182562306a36Sopenharmony_ci }, 182662306a36Sopenharmony_ci }, 182762306a36Sopenharmony_ci}; 182862306a36Sopenharmony_ci 182962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_aux_clk = { 183062306a36Sopenharmony_ci .halt_reg = 0x68058, 183162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 183262306a36Sopenharmony_ci .clkr = { 183362306a36Sopenharmony_ci .enable_reg = 0x7d010, 183462306a36Sopenharmony_ci .enable_mask = BIT(29), 183562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 183662306a36Sopenharmony_ci .name = "gcc_pcie_2_aux_clk", 183762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 183862306a36Sopenharmony_ci &gcc_pcie_2_aux_phy_clk_src.clkr.hw, 183962306a36Sopenharmony_ci }, 184062306a36Sopenharmony_ci .num_parents = 1, 184162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 184262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 184362306a36Sopenharmony_ci }, 184462306a36Sopenharmony_ci }, 184562306a36Sopenharmony_ci}; 184662306a36Sopenharmony_ci 184762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_cfg_ahb_clk = { 184862306a36Sopenharmony_ci .halt_reg = 0x68034, 184962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 185062306a36Sopenharmony_ci .hwcg_reg = 0x68034, 185162306a36Sopenharmony_ci .hwcg_bit = 1, 185262306a36Sopenharmony_ci .clkr = { 185362306a36Sopenharmony_ci .enable_reg = 0x7d010, 185462306a36Sopenharmony_ci .enable_mask = BIT(28), 185562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 185662306a36Sopenharmony_ci .name = "gcc_pcie_2_cfg_ahb_clk", 185762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 185862306a36Sopenharmony_ci }, 185962306a36Sopenharmony_ci }, 186062306a36Sopenharmony_ci}; 186162306a36Sopenharmony_ci 186262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_clkref_en = { 186362306a36Sopenharmony_ci .halt_reg = 0x98110, 186462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_ENABLE, 186562306a36Sopenharmony_ci .clkr = { 186662306a36Sopenharmony_ci .enable_reg = 0x98110, 186762306a36Sopenharmony_ci .enable_mask = BIT(0), 186862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 186962306a36Sopenharmony_ci .name = "gcc_pcie_2_clkref_en", 187062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 187162306a36Sopenharmony_ci }, 187262306a36Sopenharmony_ci }, 187362306a36Sopenharmony_ci}; 187462306a36Sopenharmony_ci 187562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_mstr_axi_clk = { 187662306a36Sopenharmony_ci .halt_reg = 0x68028, 187762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 187862306a36Sopenharmony_ci .clkr = { 187962306a36Sopenharmony_ci .enable_reg = 0x7d008, 188062306a36Sopenharmony_ci .enable_mask = BIT(8), 188162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 188262306a36Sopenharmony_ci .name = "gcc_pcie_2_mstr_axi_clk", 188362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 188462306a36Sopenharmony_ci }, 188562306a36Sopenharmony_ci }, 188662306a36Sopenharmony_ci}; 188762306a36Sopenharmony_ci 188862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_phy_rchng_clk = { 188962306a36Sopenharmony_ci .halt_reg = 0x68098, 189062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 189162306a36Sopenharmony_ci .clkr = { 189262306a36Sopenharmony_ci .enable_reg = 0x7d010, 189362306a36Sopenharmony_ci .enable_mask = BIT(31), 189462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 189562306a36Sopenharmony_ci .name = "gcc_pcie_2_phy_rchng_clk", 189662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 189762306a36Sopenharmony_ci &gcc_pcie_2_phy_rchng_clk_src.clkr.hw, 189862306a36Sopenharmony_ci }, 189962306a36Sopenharmony_ci .num_parents = 1, 190062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 190162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 190262306a36Sopenharmony_ci }, 190362306a36Sopenharmony_ci }, 190462306a36Sopenharmony_ci}; 190562306a36Sopenharmony_ci 190662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_pipe_clk = { 190762306a36Sopenharmony_ci .halt_reg = 0x6807c, 190862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 190962306a36Sopenharmony_ci .clkr = { 191062306a36Sopenharmony_ci .enable_reg = 0x7d010, 191162306a36Sopenharmony_ci .enable_mask = BIT(30), 191262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 191362306a36Sopenharmony_ci .name = "gcc_pcie_2_pipe_clk", 191462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 191562306a36Sopenharmony_ci &gcc_pcie_2_pipe_clk_src.clkr.hw, 191662306a36Sopenharmony_ci }, 191762306a36Sopenharmony_ci .num_parents = 1, 191862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 191962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 192062306a36Sopenharmony_ci }, 192162306a36Sopenharmony_ci }, 192262306a36Sopenharmony_ci}; 192362306a36Sopenharmony_ci 192462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_pipe_div2_clk = { 192562306a36Sopenharmony_ci .halt_reg = 0x6808c, 192662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 192762306a36Sopenharmony_ci .clkr = { 192862306a36Sopenharmony_ci .enable_reg = 0x7d020, 192962306a36Sopenharmony_ci .enable_mask = BIT(4), 193062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 193162306a36Sopenharmony_ci .name = "gcc_pcie_2_pipe_div2_clk", 193262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 193362306a36Sopenharmony_ci &gcc_pcie_2_pipe_div2_clk_src.clkr.hw, 193462306a36Sopenharmony_ci }, 193562306a36Sopenharmony_ci .num_parents = 1, 193662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 193762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 193862306a36Sopenharmony_ci }, 193962306a36Sopenharmony_ci }, 194062306a36Sopenharmony_ci}; 194162306a36Sopenharmony_ci 194262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_slv_axi_clk = { 194362306a36Sopenharmony_ci .halt_reg = 0x6801c, 194462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 194562306a36Sopenharmony_ci .clkr = { 194662306a36Sopenharmony_ci .enable_reg = 0x7d010, 194762306a36Sopenharmony_ci .enable_mask = BIT(26), 194862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 194962306a36Sopenharmony_ci .name = "gcc_pcie_2_slv_axi_clk", 195062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 195162306a36Sopenharmony_ci }, 195262306a36Sopenharmony_ci }, 195362306a36Sopenharmony_ci}; 195462306a36Sopenharmony_ci 195562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_slv_q2a_axi_clk = { 195662306a36Sopenharmony_ci .halt_reg = 0x68018, 195762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 195862306a36Sopenharmony_ci .clkr = { 195962306a36Sopenharmony_ci .enable_reg = 0x7d010, 196062306a36Sopenharmony_ci .enable_mask = BIT(25), 196162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 196262306a36Sopenharmony_ci .name = "gcc_pcie_2_slv_q2a_axi_clk", 196362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 196462306a36Sopenharmony_ci }, 196562306a36Sopenharmony_ci }, 196662306a36Sopenharmony_ci}; 196762306a36Sopenharmony_ci 196862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_aux_clk = { 196962306a36Sopenharmony_ci .halt_reg = 0x5303c, 197062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 197162306a36Sopenharmony_ci .hwcg_reg = 0x5303c, 197262306a36Sopenharmony_ci .hwcg_bit = 1, 197362306a36Sopenharmony_ci .clkr = { 197462306a36Sopenharmony_ci .enable_reg = 0x7d010, 197562306a36Sopenharmony_ci .enable_mask = BIT(15), 197662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 197762306a36Sopenharmony_ci .name = "gcc_pcie_aux_clk", 197862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 197962306a36Sopenharmony_ci &gcc_pcie_aux_clk_src.clkr.hw, 198062306a36Sopenharmony_ci }, 198162306a36Sopenharmony_ci .num_parents = 1, 198262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 198362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 198462306a36Sopenharmony_ci }, 198562306a36Sopenharmony_ci }, 198662306a36Sopenharmony_ci}; 198762306a36Sopenharmony_ci 198862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_cfg_ahb_clk = { 198962306a36Sopenharmony_ci .halt_reg = 0x53034, 199062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 199162306a36Sopenharmony_ci .hwcg_reg = 0x53034, 199262306a36Sopenharmony_ci .hwcg_bit = 1, 199362306a36Sopenharmony_ci .clkr = { 199462306a36Sopenharmony_ci .enable_reg = 0x7d010, 199562306a36Sopenharmony_ci .enable_mask = BIT(13), 199662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 199762306a36Sopenharmony_ci .name = "gcc_pcie_cfg_ahb_clk", 199862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 199962306a36Sopenharmony_ci }, 200062306a36Sopenharmony_ci }, 200162306a36Sopenharmony_ci}; 200262306a36Sopenharmony_ci 200362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_mstr_axi_clk = { 200462306a36Sopenharmony_ci .halt_reg = 0x53028, 200562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 200662306a36Sopenharmony_ci .hwcg_reg = 0x53028, 200762306a36Sopenharmony_ci .hwcg_bit = 1, 200862306a36Sopenharmony_ci .clkr = { 200962306a36Sopenharmony_ci .enable_reg = 0x7d010, 201062306a36Sopenharmony_ci .enable_mask = BIT(12), 201162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 201262306a36Sopenharmony_ci .name = "gcc_pcie_mstr_axi_clk", 201362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 201462306a36Sopenharmony_ci }, 201562306a36Sopenharmony_ci }, 201662306a36Sopenharmony_ci}; 201762306a36Sopenharmony_ci 201862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_pipe_clk = { 201962306a36Sopenharmony_ci .halt_reg = 0x5304c, 202062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 202162306a36Sopenharmony_ci .hwcg_reg = 0x5304c, 202262306a36Sopenharmony_ci .hwcg_bit = 1, 202362306a36Sopenharmony_ci .clkr = { 202462306a36Sopenharmony_ci .enable_reg = 0x7d010, 202562306a36Sopenharmony_ci .enable_mask = BIT(17), 202662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 202762306a36Sopenharmony_ci .name = "gcc_pcie_pipe_clk", 202862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 202962306a36Sopenharmony_ci &gcc_pcie_pipe_clk_src.clkr.hw, 203062306a36Sopenharmony_ci }, 203162306a36Sopenharmony_ci .num_parents = 1, 203262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 203362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 203462306a36Sopenharmony_ci }, 203562306a36Sopenharmony_ci }, 203662306a36Sopenharmony_ci}; 203762306a36Sopenharmony_ci 203862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_rchng_phy_clk = { 203962306a36Sopenharmony_ci .halt_reg = 0x53038, 204062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 204162306a36Sopenharmony_ci .hwcg_reg = 0x53038, 204262306a36Sopenharmony_ci .hwcg_bit = 1, 204362306a36Sopenharmony_ci .clkr = { 204462306a36Sopenharmony_ci .enable_reg = 0x7d010, 204562306a36Sopenharmony_ci .enable_mask = BIT(14), 204662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 204762306a36Sopenharmony_ci .name = "gcc_pcie_rchng_phy_clk", 204862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 204962306a36Sopenharmony_ci &gcc_pcie_rchng_phy_clk_src.clkr.hw, 205062306a36Sopenharmony_ci }, 205162306a36Sopenharmony_ci .num_parents = 1, 205262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 205362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 205462306a36Sopenharmony_ci }, 205562306a36Sopenharmony_ci }, 205662306a36Sopenharmony_ci}; 205762306a36Sopenharmony_ci 205862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_sleep_clk = { 205962306a36Sopenharmony_ci .halt_reg = 0x53048, 206062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 206162306a36Sopenharmony_ci .hwcg_reg = 0x53048, 206262306a36Sopenharmony_ci .hwcg_bit = 1, 206362306a36Sopenharmony_ci .clkr = { 206462306a36Sopenharmony_ci .enable_reg = 0x7d010, 206562306a36Sopenharmony_ci .enable_mask = BIT(16), 206662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 206762306a36Sopenharmony_ci .name = "gcc_pcie_sleep_clk", 206862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 206962306a36Sopenharmony_ci &gcc_pcie_aux_phy_clk_src.clkr.hw, 207062306a36Sopenharmony_ci }, 207162306a36Sopenharmony_ci .num_parents = 1, 207262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 207362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 207462306a36Sopenharmony_ci }, 207562306a36Sopenharmony_ci }, 207662306a36Sopenharmony_ci}; 207762306a36Sopenharmony_ci 207862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_slv_axi_clk = { 207962306a36Sopenharmony_ci .halt_reg = 0x5301c, 208062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 208162306a36Sopenharmony_ci .clkr = { 208262306a36Sopenharmony_ci .enable_reg = 0x7d010, 208362306a36Sopenharmony_ci .enable_mask = BIT(11), 208462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 208562306a36Sopenharmony_ci .name = "gcc_pcie_slv_axi_clk", 208662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 208762306a36Sopenharmony_ci }, 208862306a36Sopenharmony_ci }, 208962306a36Sopenharmony_ci}; 209062306a36Sopenharmony_ci 209162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_slv_q2a_axi_clk = { 209262306a36Sopenharmony_ci .halt_reg = 0x53018, 209362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 209462306a36Sopenharmony_ci .hwcg_reg = 0x53018, 209562306a36Sopenharmony_ci .hwcg_bit = 1, 209662306a36Sopenharmony_ci .clkr = { 209762306a36Sopenharmony_ci .enable_reg = 0x7d010, 209862306a36Sopenharmony_ci .enable_mask = BIT(10), 209962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 210062306a36Sopenharmony_ci .name = "gcc_pcie_slv_q2a_axi_clk", 210162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 210262306a36Sopenharmony_ci }, 210362306a36Sopenharmony_ci }, 210462306a36Sopenharmony_ci}; 210562306a36Sopenharmony_ci 210662306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = { 210762306a36Sopenharmony_ci .halt_reg = 0x3400c, 210862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 210962306a36Sopenharmony_ci .clkr = { 211062306a36Sopenharmony_ci .enable_reg = 0x3400c, 211162306a36Sopenharmony_ci .enable_mask = BIT(0), 211262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 211362306a36Sopenharmony_ci .name = "gcc_pdm2_clk", 211462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 211562306a36Sopenharmony_ci &gcc_pdm2_clk_src.clkr.hw, 211662306a36Sopenharmony_ci }, 211762306a36Sopenharmony_ci .num_parents = 1, 211862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 211962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 212062306a36Sopenharmony_ci }, 212162306a36Sopenharmony_ci }, 212262306a36Sopenharmony_ci}; 212362306a36Sopenharmony_ci 212462306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = { 212562306a36Sopenharmony_ci .halt_reg = 0x34004, 212662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 212762306a36Sopenharmony_ci .clkr = { 212862306a36Sopenharmony_ci .enable_reg = 0x34004, 212962306a36Sopenharmony_ci .enable_mask = BIT(0), 213062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 213162306a36Sopenharmony_ci .name = "gcc_pdm_ahb_clk", 213262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 213362306a36Sopenharmony_ci }, 213462306a36Sopenharmony_ci }, 213562306a36Sopenharmony_ci}; 213662306a36Sopenharmony_ci 213762306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = { 213862306a36Sopenharmony_ci .halt_reg = 0x34008, 213962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 214062306a36Sopenharmony_ci .clkr = { 214162306a36Sopenharmony_ci .enable_reg = 0x34008, 214262306a36Sopenharmony_ci .enable_mask = BIT(0), 214362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 214462306a36Sopenharmony_ci .name = "gcc_pdm_xo4_clk", 214562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 214662306a36Sopenharmony_ci }, 214762306a36Sopenharmony_ci }, 214862306a36Sopenharmony_ci}; 214962306a36Sopenharmony_ci 215062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_2x_clk = { 215162306a36Sopenharmony_ci .halt_reg = 0x2d018, 215262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 215362306a36Sopenharmony_ci .clkr = { 215462306a36Sopenharmony_ci .enable_reg = 0x7d008, 215562306a36Sopenharmony_ci .enable_mask = BIT(15), 215662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 215762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_core_2x_clk", 215862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 215962306a36Sopenharmony_ci }, 216062306a36Sopenharmony_ci }, 216162306a36Sopenharmony_ci}; 216262306a36Sopenharmony_ci 216362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_clk = { 216462306a36Sopenharmony_ci .halt_reg = 0x2d008, 216562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 216662306a36Sopenharmony_ci .clkr = { 216762306a36Sopenharmony_ci .enable_reg = 0x7d008, 216862306a36Sopenharmony_ci .enable_mask = BIT(14), 216962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 217062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_core_clk", 217162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 217262306a36Sopenharmony_ci }, 217362306a36Sopenharmony_ci }, 217462306a36Sopenharmony_ci}; 217562306a36Sopenharmony_ci 217662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s0_clk = { 217762306a36Sopenharmony_ci .halt_reg = 0x6c004, 217862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 217962306a36Sopenharmony_ci .clkr = { 218062306a36Sopenharmony_ci .enable_reg = 0x7d008, 218162306a36Sopenharmony_ci .enable_mask = BIT(16), 218262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 218362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s0_clk", 218462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 218562306a36Sopenharmony_ci &gcc_qupv3_wrap0_s0_clk_src.clkr.hw, 218662306a36Sopenharmony_ci }, 218762306a36Sopenharmony_ci .num_parents = 1, 218862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 218962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 219062306a36Sopenharmony_ci }, 219162306a36Sopenharmony_ci }, 219262306a36Sopenharmony_ci}; 219362306a36Sopenharmony_ci 219462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s1_clk = { 219562306a36Sopenharmony_ci .halt_reg = 0x6c13c, 219662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 219762306a36Sopenharmony_ci .clkr = { 219862306a36Sopenharmony_ci .enable_reg = 0x7d008, 219962306a36Sopenharmony_ci .enable_mask = BIT(17), 220062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 220162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s1_clk", 220262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 220362306a36Sopenharmony_ci &gcc_qupv3_wrap0_s1_clk_src.clkr.hw, 220462306a36Sopenharmony_ci }, 220562306a36Sopenharmony_ci .num_parents = 1, 220662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 220762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 220862306a36Sopenharmony_ci }, 220962306a36Sopenharmony_ci }, 221062306a36Sopenharmony_ci}; 221162306a36Sopenharmony_ci 221262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s2_clk = { 221362306a36Sopenharmony_ci .halt_reg = 0x6c274, 221462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 221562306a36Sopenharmony_ci .clkr = { 221662306a36Sopenharmony_ci .enable_reg = 0x7d008, 221762306a36Sopenharmony_ci .enable_mask = BIT(18), 221862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 221962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s2_clk", 222062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 222162306a36Sopenharmony_ci &gcc_qupv3_wrap0_s2_clk_src.clkr.hw, 222262306a36Sopenharmony_ci }, 222362306a36Sopenharmony_ci .num_parents = 1, 222462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 222562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 222662306a36Sopenharmony_ci }, 222762306a36Sopenharmony_ci }, 222862306a36Sopenharmony_ci}; 222962306a36Sopenharmony_ci 223062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s3_clk = { 223162306a36Sopenharmony_ci .halt_reg = 0x6c3ac, 223262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 223362306a36Sopenharmony_ci .clkr = { 223462306a36Sopenharmony_ci .enable_reg = 0x7d008, 223562306a36Sopenharmony_ci .enable_mask = BIT(19), 223662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 223762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s3_clk", 223862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 223962306a36Sopenharmony_ci &gcc_qupv3_wrap0_s3_clk_src.clkr.hw, 224062306a36Sopenharmony_ci }, 224162306a36Sopenharmony_ci .num_parents = 1, 224262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 224362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 224462306a36Sopenharmony_ci }, 224562306a36Sopenharmony_ci }, 224662306a36Sopenharmony_ci}; 224762306a36Sopenharmony_ci 224862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s4_clk = { 224962306a36Sopenharmony_ci .halt_reg = 0x6c4e4, 225062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 225162306a36Sopenharmony_ci .clkr = { 225262306a36Sopenharmony_ci .enable_reg = 0x7d008, 225362306a36Sopenharmony_ci .enable_mask = BIT(20), 225462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 225562306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s4_clk", 225662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 225762306a36Sopenharmony_ci &gcc_qupv3_wrap0_s4_clk_src.clkr.hw, 225862306a36Sopenharmony_ci }, 225962306a36Sopenharmony_ci .num_parents = 1, 226062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 226162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 226262306a36Sopenharmony_ci }, 226362306a36Sopenharmony_ci }, 226462306a36Sopenharmony_ci}; 226562306a36Sopenharmony_ci 226662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s5_clk = { 226762306a36Sopenharmony_ci .halt_reg = 0x6c61c, 226862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 226962306a36Sopenharmony_ci .clkr = { 227062306a36Sopenharmony_ci .enable_reg = 0x7d008, 227162306a36Sopenharmony_ci .enable_mask = BIT(21), 227262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 227362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s5_clk", 227462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 227562306a36Sopenharmony_ci &gcc_qupv3_wrap0_s5_clk_src.clkr.hw, 227662306a36Sopenharmony_ci }, 227762306a36Sopenharmony_ci .num_parents = 1, 227862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 227962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 228062306a36Sopenharmony_ci }, 228162306a36Sopenharmony_ci }, 228262306a36Sopenharmony_ci}; 228362306a36Sopenharmony_ci 228462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s6_clk = { 228562306a36Sopenharmony_ci .halt_reg = 0x6c754, 228662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 228762306a36Sopenharmony_ci .clkr = { 228862306a36Sopenharmony_ci .enable_reg = 0x7d008, 228962306a36Sopenharmony_ci .enable_mask = BIT(22), 229062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 229162306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s6_clk", 229262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 229362306a36Sopenharmony_ci &gcc_qupv3_wrap0_s6_clk_src.clkr.hw, 229462306a36Sopenharmony_ci }, 229562306a36Sopenharmony_ci .num_parents = 1, 229662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 229762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 229862306a36Sopenharmony_ci }, 229962306a36Sopenharmony_ci }, 230062306a36Sopenharmony_ci}; 230162306a36Sopenharmony_ci 230262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s7_clk = { 230362306a36Sopenharmony_ci .halt_reg = 0x6c88c, 230462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 230562306a36Sopenharmony_ci .clkr = { 230662306a36Sopenharmony_ci .enable_reg = 0x7d008, 230762306a36Sopenharmony_ci .enable_mask = BIT(23), 230862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 230962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s7_clk", 231062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 231162306a36Sopenharmony_ci &gcc_qupv3_wrap0_s7_clk_src.clkr.hw, 231262306a36Sopenharmony_ci }, 231362306a36Sopenharmony_ci .num_parents = 1, 231462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 231562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 231662306a36Sopenharmony_ci }, 231762306a36Sopenharmony_ci }, 231862306a36Sopenharmony_ci}; 231962306a36Sopenharmony_ci 232062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s8_clk = { 232162306a36Sopenharmony_ci .halt_reg = 0x6c9c4, 232262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 232362306a36Sopenharmony_ci .clkr = { 232462306a36Sopenharmony_ci .enable_reg = 0x7d020, 232562306a36Sopenharmony_ci .enable_mask = BIT(7), 232662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 232762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s8_clk", 232862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 232962306a36Sopenharmony_ci &gcc_qupv3_wrap0_s8_clk_src.clkr.hw, 233062306a36Sopenharmony_ci }, 233162306a36Sopenharmony_ci .num_parents = 1, 233262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 233362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 233462306a36Sopenharmony_ci }, 233562306a36Sopenharmony_ci }, 233662306a36Sopenharmony_ci}; 233762306a36Sopenharmony_ci 233862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = { 233962306a36Sopenharmony_ci .halt_reg = 0x2d000, 234062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 234162306a36Sopenharmony_ci .hwcg_reg = 0x2d000, 234262306a36Sopenharmony_ci .hwcg_bit = 1, 234362306a36Sopenharmony_ci .clkr = { 234462306a36Sopenharmony_ci .enable_reg = 0x7d008, 234562306a36Sopenharmony_ci .enable_mask = BIT(12), 234662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 234762306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_0_m_ahb_clk", 234862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 234962306a36Sopenharmony_ci }, 235062306a36Sopenharmony_ci }, 235162306a36Sopenharmony_ci}; 235262306a36Sopenharmony_ci 235362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = { 235462306a36Sopenharmony_ci .halt_reg = 0x2d004, 235562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 235662306a36Sopenharmony_ci .hwcg_reg = 0x2d004, 235762306a36Sopenharmony_ci .hwcg_bit = 1, 235862306a36Sopenharmony_ci .clkr = { 235962306a36Sopenharmony_ci .enable_reg = 0x7d008, 236062306a36Sopenharmony_ci .enable_mask = BIT(13), 236162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 236262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_0_s_ahb_clk", 236362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 236462306a36Sopenharmony_ci }, 236562306a36Sopenharmony_ci }, 236662306a36Sopenharmony_ci}; 236762306a36Sopenharmony_ci 236862306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = { 236962306a36Sopenharmony_ci .halt_reg = 0x6b004, 237062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 237162306a36Sopenharmony_ci .clkr = { 237262306a36Sopenharmony_ci .enable_reg = 0x6b004, 237362306a36Sopenharmony_ci .enable_mask = BIT(0), 237462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 237562306a36Sopenharmony_ci .name = "gcc_sdcc1_ahb_clk", 237662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 237762306a36Sopenharmony_ci }, 237862306a36Sopenharmony_ci }, 237962306a36Sopenharmony_ci}; 238062306a36Sopenharmony_ci 238162306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = { 238262306a36Sopenharmony_ci .halt_reg = 0x6b008, 238362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 238462306a36Sopenharmony_ci .clkr = { 238562306a36Sopenharmony_ci .enable_reg = 0x6b008, 238662306a36Sopenharmony_ci .enable_mask = BIT(0), 238762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 238862306a36Sopenharmony_ci .name = "gcc_sdcc1_apps_clk", 238962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 239062306a36Sopenharmony_ci &gcc_sdcc1_apps_clk_src.clkr.hw, 239162306a36Sopenharmony_ci }, 239262306a36Sopenharmony_ci .num_parents = 1, 239362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 239462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 239562306a36Sopenharmony_ci }, 239662306a36Sopenharmony_ci }, 239762306a36Sopenharmony_ci}; 239862306a36Sopenharmony_ci 239962306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = { 240062306a36Sopenharmony_ci .halt_reg = 0x6a010, 240162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 240262306a36Sopenharmony_ci .clkr = { 240362306a36Sopenharmony_ci .enable_reg = 0x6a010, 240462306a36Sopenharmony_ci .enable_mask = BIT(0), 240562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 240662306a36Sopenharmony_ci .name = "gcc_sdcc2_ahb_clk", 240762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 240862306a36Sopenharmony_ci }, 240962306a36Sopenharmony_ci }, 241062306a36Sopenharmony_ci}; 241162306a36Sopenharmony_ci 241262306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = { 241362306a36Sopenharmony_ci .halt_reg = 0x6a004, 241462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 241562306a36Sopenharmony_ci .clkr = { 241662306a36Sopenharmony_ci .enable_reg = 0x6a004, 241762306a36Sopenharmony_ci .enable_mask = BIT(0), 241862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 241962306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk", 242062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 242162306a36Sopenharmony_ci &gcc_sdcc2_apps_clk_src.clkr.hw, 242262306a36Sopenharmony_ci }, 242362306a36Sopenharmony_ci .num_parents = 1, 242462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 242562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 242662306a36Sopenharmony_ci }, 242762306a36Sopenharmony_ci }, 242862306a36Sopenharmony_ci}; 242962306a36Sopenharmony_ci 243062306a36Sopenharmony_cistatic struct clk_branch gcc_usb2_clkref_en = { 243162306a36Sopenharmony_ci .halt_reg = 0x98008, 243262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_ENABLE, 243362306a36Sopenharmony_ci .clkr = { 243462306a36Sopenharmony_ci .enable_reg = 0x98008, 243562306a36Sopenharmony_ci .enable_mask = BIT(0), 243662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 243762306a36Sopenharmony_ci .name = "gcc_usb2_clkref_en", 243862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 243962306a36Sopenharmony_ci }, 244062306a36Sopenharmony_ci }, 244162306a36Sopenharmony_ci}; 244262306a36Sopenharmony_ci 244362306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_master_clk = { 244462306a36Sopenharmony_ci .halt_reg = 0x27018, 244562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 244662306a36Sopenharmony_ci .clkr = { 244762306a36Sopenharmony_ci .enable_reg = 0x27018, 244862306a36Sopenharmony_ci .enable_mask = BIT(0), 244962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 245062306a36Sopenharmony_ci .name = "gcc_usb30_master_clk", 245162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 245262306a36Sopenharmony_ci &gcc_usb30_master_clk_src.clkr.hw, 245362306a36Sopenharmony_ci }, 245462306a36Sopenharmony_ci .num_parents = 1, 245562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 245662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 245762306a36Sopenharmony_ci }, 245862306a36Sopenharmony_ci }, 245962306a36Sopenharmony_ci}; 246062306a36Sopenharmony_ci 246162306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_mock_utmi_clk = { 246262306a36Sopenharmony_ci .halt_reg = 0x27030, 246362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 246462306a36Sopenharmony_ci .clkr = { 246562306a36Sopenharmony_ci .enable_reg = 0x27030, 246662306a36Sopenharmony_ci .enable_mask = BIT(0), 246762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 246862306a36Sopenharmony_ci .name = "gcc_usb30_mock_utmi_clk", 246962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 247062306a36Sopenharmony_ci &gcc_usb30_mock_utmi_postdiv_clk_src.clkr.hw, 247162306a36Sopenharmony_ci }, 247262306a36Sopenharmony_ci .num_parents = 1, 247362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 247462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 247562306a36Sopenharmony_ci }, 247662306a36Sopenharmony_ci }, 247762306a36Sopenharmony_ci}; 247862306a36Sopenharmony_ci 247962306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_mstr_axi_clk = { 248062306a36Sopenharmony_ci .halt_reg = 0x27024, 248162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 248262306a36Sopenharmony_ci .clkr = { 248362306a36Sopenharmony_ci .enable_reg = 0x27024, 248462306a36Sopenharmony_ci .enable_mask = BIT(0), 248562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 248662306a36Sopenharmony_ci .name = "gcc_usb30_mstr_axi_clk", 248762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 248862306a36Sopenharmony_ci }, 248962306a36Sopenharmony_ci }, 249062306a36Sopenharmony_ci}; 249162306a36Sopenharmony_ci 249262306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sleep_clk = { 249362306a36Sopenharmony_ci .halt_reg = 0x2702c, 249462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 249562306a36Sopenharmony_ci .clkr = { 249662306a36Sopenharmony_ci .enable_reg = 0x2702c, 249762306a36Sopenharmony_ci .enable_mask = BIT(0), 249862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 249962306a36Sopenharmony_ci .name = "gcc_usb30_sleep_clk", 250062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 250162306a36Sopenharmony_ci }, 250262306a36Sopenharmony_ci }, 250362306a36Sopenharmony_ci}; 250462306a36Sopenharmony_ci 250562306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_slv_ahb_clk = { 250662306a36Sopenharmony_ci .halt_reg = 0x27028, 250762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 250862306a36Sopenharmony_ci .clkr = { 250962306a36Sopenharmony_ci .enable_reg = 0x27028, 251062306a36Sopenharmony_ci .enable_mask = BIT(0), 251162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 251262306a36Sopenharmony_ci .name = "gcc_usb30_slv_ahb_clk", 251362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 251462306a36Sopenharmony_ci }, 251562306a36Sopenharmony_ci }, 251662306a36Sopenharmony_ci}; 251762306a36Sopenharmony_ci 251862306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_phy_aux_clk = { 251962306a36Sopenharmony_ci .halt_reg = 0x27068, 252062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 252162306a36Sopenharmony_ci .clkr = { 252262306a36Sopenharmony_ci .enable_reg = 0x27068, 252362306a36Sopenharmony_ci .enable_mask = BIT(0), 252462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 252562306a36Sopenharmony_ci .name = "gcc_usb3_phy_aux_clk", 252662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 252762306a36Sopenharmony_ci &gcc_usb3_phy_aux_clk_src.clkr.hw, 252862306a36Sopenharmony_ci }, 252962306a36Sopenharmony_ci .num_parents = 1, 253062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 253162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 253262306a36Sopenharmony_ci }, 253362306a36Sopenharmony_ci }, 253462306a36Sopenharmony_ci}; 253562306a36Sopenharmony_ci 253662306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_phy_pipe_clk = { 253762306a36Sopenharmony_ci .halt_reg = 0x2706c, 253862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 253962306a36Sopenharmony_ci .hwcg_reg = 0x2706c, 254062306a36Sopenharmony_ci .hwcg_bit = 1, 254162306a36Sopenharmony_ci .clkr = { 254262306a36Sopenharmony_ci .enable_reg = 0x2706c, 254362306a36Sopenharmony_ci .enable_mask = BIT(0), 254462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 254562306a36Sopenharmony_ci .name = "gcc_usb3_phy_pipe_clk", 254662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 254762306a36Sopenharmony_ci &gcc_usb3_phy_pipe_clk_src.clkr.hw, 254862306a36Sopenharmony_ci }, 254962306a36Sopenharmony_ci .num_parents = 1, 255062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 255162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 255262306a36Sopenharmony_ci }, 255362306a36Sopenharmony_ci }, 255462306a36Sopenharmony_ci}; 255562306a36Sopenharmony_ci 255662306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_clkref_en = { 255762306a36Sopenharmony_ci .halt_reg = 0x98000, 255862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_ENABLE, 255962306a36Sopenharmony_ci .clkr = { 256062306a36Sopenharmony_ci .enable_reg = 0x98000, 256162306a36Sopenharmony_ci .enable_mask = BIT(0), 256262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 256362306a36Sopenharmony_ci .name = "gcc_usb3_prim_clkref_en", 256462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 256562306a36Sopenharmony_ci }, 256662306a36Sopenharmony_ci }, 256762306a36Sopenharmony_ci}; 256862306a36Sopenharmony_ci 256962306a36Sopenharmony_cistatic struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = { 257062306a36Sopenharmony_ci .halt_reg = 0x29004, 257162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 257262306a36Sopenharmony_ci .hwcg_reg = 0x29004, 257362306a36Sopenharmony_ci .hwcg_bit = 1, 257462306a36Sopenharmony_ci .clkr = { 257562306a36Sopenharmony_ci .enable_reg = 0x29004, 257662306a36Sopenharmony_ci .enable_mask = BIT(0), 257762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 257862306a36Sopenharmony_ci .name = "gcc_usb_phy_cfg_ahb2phy_clk", 257962306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 258062306a36Sopenharmony_ci }, 258162306a36Sopenharmony_ci }, 258262306a36Sopenharmony_ci}; 258362306a36Sopenharmony_ci 258462306a36Sopenharmony_cistatic struct gdsc gcc_emac0_gdsc = { 258562306a36Sopenharmony_ci .gdscr = 0x71004, 258662306a36Sopenharmony_ci .en_rest_wait_val = 0x2, 258762306a36Sopenharmony_ci .en_few_wait_val = 0x2, 258862306a36Sopenharmony_ci .clk_dis_wait_val = 0xf, 258962306a36Sopenharmony_ci .pd = { 259062306a36Sopenharmony_ci .name = "gcc_emac0_gdsc", 259162306a36Sopenharmony_ci }, 259262306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 259362306a36Sopenharmony_ci .flags = RETAIN_FF_ENABLE, 259462306a36Sopenharmony_ci}; 259562306a36Sopenharmony_ci 259662306a36Sopenharmony_cistatic struct gdsc gcc_emac1_gdsc = { 259762306a36Sopenharmony_ci .gdscr = 0x72004, 259862306a36Sopenharmony_ci .en_rest_wait_val = 0x2, 259962306a36Sopenharmony_ci .en_few_wait_val = 0x2, 260062306a36Sopenharmony_ci .clk_dis_wait_val = 0xf, 260162306a36Sopenharmony_ci .pd = { 260262306a36Sopenharmony_ci .name = "gcc_emac1_gdsc", 260362306a36Sopenharmony_ci }, 260462306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 260562306a36Sopenharmony_ci .flags = RETAIN_FF_ENABLE, 260662306a36Sopenharmony_ci}; 260762306a36Sopenharmony_ci 260862306a36Sopenharmony_cistatic struct gdsc gcc_pcie_1_gdsc = { 260962306a36Sopenharmony_ci .gdscr = 0x67004, 261062306a36Sopenharmony_ci .en_rest_wait_val = 0x2, 261162306a36Sopenharmony_ci .en_few_wait_val = 0x2, 261262306a36Sopenharmony_ci .clk_dis_wait_val = 0xf, 261362306a36Sopenharmony_ci .pd = { 261462306a36Sopenharmony_ci .name = "gcc_pcie_1_gdsc", 261562306a36Sopenharmony_ci }, 261662306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 261762306a36Sopenharmony_ci .flags = RETAIN_FF_ENABLE, 261862306a36Sopenharmony_ci}; 261962306a36Sopenharmony_ci 262062306a36Sopenharmony_cistatic struct gdsc gcc_pcie_1_phy_gdsc = { 262162306a36Sopenharmony_ci .gdscr = 0x56004, 262262306a36Sopenharmony_ci .en_rest_wait_val = 0x2, 262362306a36Sopenharmony_ci .en_few_wait_val = 0x2, 262462306a36Sopenharmony_ci .clk_dis_wait_val = 0x2, 262562306a36Sopenharmony_ci .pd = { 262662306a36Sopenharmony_ci .name = "gcc_pcie_1_phy_gdsc", 262762306a36Sopenharmony_ci }, 262862306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 262962306a36Sopenharmony_ci .flags = RETAIN_FF_ENABLE, 263062306a36Sopenharmony_ci}; 263162306a36Sopenharmony_ci 263262306a36Sopenharmony_cistatic struct gdsc gcc_pcie_2_gdsc = { 263362306a36Sopenharmony_ci .gdscr = 0x68004, 263462306a36Sopenharmony_ci .en_rest_wait_val = 0x2, 263562306a36Sopenharmony_ci .en_few_wait_val = 0x2, 263662306a36Sopenharmony_ci .clk_dis_wait_val = 0xf, 263762306a36Sopenharmony_ci .pd = { 263862306a36Sopenharmony_ci .name = "gcc_pcie_2_gdsc", 263962306a36Sopenharmony_ci }, 264062306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 264162306a36Sopenharmony_ci .flags = RETAIN_FF_ENABLE, 264262306a36Sopenharmony_ci}; 264362306a36Sopenharmony_ci 264462306a36Sopenharmony_cistatic struct gdsc gcc_pcie_2_phy_gdsc = { 264562306a36Sopenharmony_ci .gdscr = 0x6e004, 264662306a36Sopenharmony_ci .en_rest_wait_val = 0x2, 264762306a36Sopenharmony_ci .en_few_wait_val = 0x2, 264862306a36Sopenharmony_ci .clk_dis_wait_val = 0x2, 264962306a36Sopenharmony_ci .pd = { 265062306a36Sopenharmony_ci .name = "gcc_pcie_2_phy_gdsc", 265162306a36Sopenharmony_ci }, 265262306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 265362306a36Sopenharmony_ci .flags = RETAIN_FF_ENABLE, 265462306a36Sopenharmony_ci}; 265562306a36Sopenharmony_ci 265662306a36Sopenharmony_cistatic struct gdsc gcc_pcie_gdsc = { 265762306a36Sopenharmony_ci .gdscr = 0x53004, 265862306a36Sopenharmony_ci .en_rest_wait_val = 0x2, 265962306a36Sopenharmony_ci .en_few_wait_val = 0x2, 266062306a36Sopenharmony_ci .clk_dis_wait_val = 0xf, 266162306a36Sopenharmony_ci .pd = { 266262306a36Sopenharmony_ci .name = "gcc_pcie_gdsc", 266362306a36Sopenharmony_ci }, 266462306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 266562306a36Sopenharmony_ci .flags = RETAIN_FF_ENABLE, 266662306a36Sopenharmony_ci}; 266762306a36Sopenharmony_ci 266862306a36Sopenharmony_cistatic struct gdsc gcc_pcie_phy_gdsc = { 266962306a36Sopenharmony_ci .gdscr = 0x54004, 267062306a36Sopenharmony_ci .en_rest_wait_val = 0x2, 267162306a36Sopenharmony_ci .en_few_wait_val = 0x2, 267262306a36Sopenharmony_ci .clk_dis_wait_val = 0x2, 267362306a36Sopenharmony_ci .pd = { 267462306a36Sopenharmony_ci .name = "gcc_pcie_phy_gdsc", 267562306a36Sopenharmony_ci }, 267662306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 267762306a36Sopenharmony_ci .flags = RETAIN_FF_ENABLE, 267862306a36Sopenharmony_ci}; 267962306a36Sopenharmony_ci 268062306a36Sopenharmony_cistatic struct gdsc gcc_usb30_gdsc = { 268162306a36Sopenharmony_ci .gdscr = 0x27004, 268262306a36Sopenharmony_ci .en_rest_wait_val = 0x2, 268362306a36Sopenharmony_ci .en_few_wait_val = 0x2, 268462306a36Sopenharmony_ci .clk_dis_wait_val = 0xf, 268562306a36Sopenharmony_ci .pd = { 268662306a36Sopenharmony_ci .name = "gcc_usb30_gdsc", 268762306a36Sopenharmony_ci }, 268862306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 268962306a36Sopenharmony_ci .flags = RETAIN_FF_ENABLE, 269062306a36Sopenharmony_ci}; 269162306a36Sopenharmony_ci 269262306a36Sopenharmony_cistatic struct gdsc gcc_usb3_phy_gdsc = { 269362306a36Sopenharmony_ci .gdscr = 0x28008, 269462306a36Sopenharmony_ci .en_rest_wait_val = 0x2, 269562306a36Sopenharmony_ci .en_few_wait_val = 0x2, 269662306a36Sopenharmony_ci .clk_dis_wait_val = 0x2, 269762306a36Sopenharmony_ci .pd = { 269862306a36Sopenharmony_ci .name = "gcc_usb3_phy_gdsc", 269962306a36Sopenharmony_ci }, 270062306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 270162306a36Sopenharmony_ci .flags = RETAIN_FF_ENABLE, 270262306a36Sopenharmony_ci}; 270362306a36Sopenharmony_ci 270462306a36Sopenharmony_cistatic struct clk_regmap *gcc_sdx75_clocks[] = { 270562306a36Sopenharmony_ci [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr, 270662306a36Sopenharmony_ci [GCC_EEE_EMAC0_CLK] = &gcc_eee_emac0_clk.clkr, 270762306a36Sopenharmony_ci [GCC_EEE_EMAC0_CLK_SRC] = &gcc_eee_emac0_clk_src.clkr, 270862306a36Sopenharmony_ci [GCC_EEE_EMAC1_CLK] = &gcc_eee_emac1_clk.clkr, 270962306a36Sopenharmony_ci [GCC_EEE_EMAC1_CLK_SRC] = &gcc_eee_emac1_clk_src.clkr, 271062306a36Sopenharmony_ci [GCC_EMAC0_AXI_CLK] = &gcc_emac0_axi_clk.clkr, 271162306a36Sopenharmony_ci [GCC_EMAC0_CC_SGMIIPHY_RX_CLK] = &gcc_emac0_cc_sgmiiphy_rx_clk.clkr, 271262306a36Sopenharmony_ci [GCC_EMAC0_CC_SGMIIPHY_RX_CLK_SRC] = &gcc_emac0_cc_sgmiiphy_rx_clk_src.clkr, 271362306a36Sopenharmony_ci [GCC_EMAC0_CC_SGMIIPHY_TX_CLK] = &gcc_emac0_cc_sgmiiphy_tx_clk.clkr, 271462306a36Sopenharmony_ci [GCC_EMAC0_CC_SGMIIPHY_TX_CLK_SRC] = &gcc_emac0_cc_sgmiiphy_tx_clk_src.clkr, 271562306a36Sopenharmony_ci [GCC_EMAC0_PHY_AUX_CLK] = &gcc_emac0_phy_aux_clk.clkr, 271662306a36Sopenharmony_ci [GCC_EMAC0_PHY_AUX_CLK_SRC] = &gcc_emac0_phy_aux_clk_src.clkr, 271762306a36Sopenharmony_ci [GCC_EMAC0_PTP_CLK] = &gcc_emac0_ptp_clk.clkr, 271862306a36Sopenharmony_ci [GCC_EMAC0_PTP_CLK_SRC] = &gcc_emac0_ptp_clk_src.clkr, 271962306a36Sopenharmony_ci [GCC_EMAC0_RGMII_CLK] = &gcc_emac0_rgmii_clk.clkr, 272062306a36Sopenharmony_ci [GCC_EMAC0_RGMII_CLK_SRC] = &gcc_emac0_rgmii_clk_src.clkr, 272162306a36Sopenharmony_ci [GCC_EMAC0_RPCS_RX_CLK] = &gcc_emac0_rpcs_rx_clk.clkr, 272262306a36Sopenharmony_ci [GCC_EMAC0_RPCS_TX_CLK] = &gcc_emac0_rpcs_tx_clk.clkr, 272362306a36Sopenharmony_ci [GCC_EMAC0_SGMIIPHY_MAC_RCLK_SRC] = &gcc_emac0_sgmiiphy_mac_rclk_src.clkr, 272462306a36Sopenharmony_ci [GCC_EMAC0_SGMIIPHY_MAC_TCLK_SRC] = &gcc_emac0_sgmiiphy_mac_tclk_src.clkr, 272562306a36Sopenharmony_ci [GCC_EMAC0_SLV_AHB_CLK] = &gcc_emac0_slv_ahb_clk.clkr, 272662306a36Sopenharmony_ci [GCC_EMAC0_XGXS_RX_CLK] = &gcc_emac0_xgxs_rx_clk.clkr, 272762306a36Sopenharmony_ci [GCC_EMAC0_XGXS_TX_CLK] = &gcc_emac0_xgxs_tx_clk.clkr, 272862306a36Sopenharmony_ci [GCC_EMAC1_AXI_CLK] = &gcc_emac1_axi_clk.clkr, 272962306a36Sopenharmony_ci [GCC_EMAC1_CC_SGMIIPHY_RX_CLK] = &gcc_emac1_cc_sgmiiphy_rx_clk.clkr, 273062306a36Sopenharmony_ci [GCC_EMAC1_CC_SGMIIPHY_RX_CLK_SRC] = &gcc_emac1_cc_sgmiiphy_rx_clk_src.clkr, 273162306a36Sopenharmony_ci [GCC_EMAC1_CC_SGMIIPHY_TX_CLK] = &gcc_emac1_cc_sgmiiphy_tx_clk.clkr, 273262306a36Sopenharmony_ci [GCC_EMAC1_CC_SGMIIPHY_TX_CLK_SRC] = &gcc_emac1_cc_sgmiiphy_tx_clk_src.clkr, 273362306a36Sopenharmony_ci [GCC_EMAC1_PHY_AUX_CLK] = &gcc_emac1_phy_aux_clk.clkr, 273462306a36Sopenharmony_ci [GCC_EMAC1_PHY_AUX_CLK_SRC] = &gcc_emac1_phy_aux_clk_src.clkr, 273562306a36Sopenharmony_ci [GCC_EMAC1_PTP_CLK] = &gcc_emac1_ptp_clk.clkr, 273662306a36Sopenharmony_ci [GCC_EMAC1_PTP_CLK_SRC] = &gcc_emac1_ptp_clk_src.clkr, 273762306a36Sopenharmony_ci [GCC_EMAC1_RGMII_CLK] = &gcc_emac1_rgmii_clk.clkr, 273862306a36Sopenharmony_ci [GCC_EMAC1_RGMII_CLK_SRC] = &gcc_emac1_rgmii_clk_src.clkr, 273962306a36Sopenharmony_ci [GCC_EMAC1_RPCS_RX_CLK] = &gcc_emac1_rpcs_rx_clk.clkr, 274062306a36Sopenharmony_ci [GCC_EMAC1_RPCS_TX_CLK] = &gcc_emac1_rpcs_tx_clk.clkr, 274162306a36Sopenharmony_ci [GCC_EMAC1_SGMIIPHY_MAC_RCLK_SRC] = &gcc_emac1_sgmiiphy_mac_rclk_src.clkr, 274262306a36Sopenharmony_ci [GCC_EMAC1_SGMIIPHY_MAC_TCLK_SRC] = &gcc_emac1_sgmiiphy_mac_tclk_src.clkr, 274362306a36Sopenharmony_ci [GCC_EMAC1_SLV_AHB_CLK] = &gcc_emac1_slv_ahb_clk.clkr, 274462306a36Sopenharmony_ci [GCC_EMAC1_XGXS_RX_CLK] = &gcc_emac1_xgxs_rx_clk.clkr, 274562306a36Sopenharmony_ci [GCC_EMAC1_XGXS_TX_CLK] = &gcc_emac1_xgxs_tx_clk.clkr, 274662306a36Sopenharmony_ci [GCC_EMAC_0_CLKREF_EN] = &gcc_emac_0_clkref_en.clkr, 274762306a36Sopenharmony_ci [GCC_EMAC_1_CLKREF_EN] = &gcc_emac_1_clkref_en.clkr, 274862306a36Sopenharmony_ci [GCC_GP1_CLK] = &gcc_gp1_clk.clkr, 274962306a36Sopenharmony_ci [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr, 275062306a36Sopenharmony_ci [GCC_GP2_CLK] = &gcc_gp2_clk.clkr, 275162306a36Sopenharmony_ci [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr, 275262306a36Sopenharmony_ci [GCC_GP3_CLK] = &gcc_gp3_clk.clkr, 275362306a36Sopenharmony_ci [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr, 275462306a36Sopenharmony_ci [GCC_PCIE_0_CLKREF_EN] = &gcc_pcie_0_clkref_en.clkr, 275562306a36Sopenharmony_ci [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr, 275662306a36Sopenharmony_ci [GCC_PCIE_1_AUX_PHY_CLK_SRC] = &gcc_pcie_1_aux_phy_clk_src.clkr, 275762306a36Sopenharmony_ci [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr, 275862306a36Sopenharmony_ci [GCC_PCIE_1_CLKREF_EN] = &gcc_pcie_1_clkref_en.clkr, 275962306a36Sopenharmony_ci [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr, 276062306a36Sopenharmony_ci [GCC_PCIE_1_PHY_RCHNG_CLK] = &gcc_pcie_1_phy_rchng_clk.clkr, 276162306a36Sopenharmony_ci [GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr, 276262306a36Sopenharmony_ci [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr, 276362306a36Sopenharmony_ci [GCC_PCIE_1_PIPE_CLK_SRC] = &gcc_pcie_1_pipe_clk_src.clkr, 276462306a36Sopenharmony_ci [GCC_PCIE_1_PIPE_DIV2_CLK] = &gcc_pcie_1_pipe_div2_clk.clkr, 276562306a36Sopenharmony_ci [GCC_PCIE_1_PIPE_DIV2_CLK_SRC] = &gcc_pcie_1_pipe_div2_clk_src.clkr, 276662306a36Sopenharmony_ci [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr, 276762306a36Sopenharmony_ci [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr, 276862306a36Sopenharmony_ci [GCC_PCIE_2_AUX_CLK] = &gcc_pcie_2_aux_clk.clkr, 276962306a36Sopenharmony_ci [GCC_PCIE_2_AUX_PHY_CLK_SRC] = &gcc_pcie_2_aux_phy_clk_src.clkr, 277062306a36Sopenharmony_ci [GCC_PCIE_2_CFG_AHB_CLK] = &gcc_pcie_2_cfg_ahb_clk.clkr, 277162306a36Sopenharmony_ci [GCC_PCIE_2_CLKREF_EN] = &gcc_pcie_2_clkref_en.clkr, 277262306a36Sopenharmony_ci [GCC_PCIE_2_MSTR_AXI_CLK] = &gcc_pcie_2_mstr_axi_clk.clkr, 277362306a36Sopenharmony_ci [GCC_PCIE_2_PHY_RCHNG_CLK] = &gcc_pcie_2_phy_rchng_clk.clkr, 277462306a36Sopenharmony_ci [GCC_PCIE_2_PHY_RCHNG_CLK_SRC] = &gcc_pcie_2_phy_rchng_clk_src.clkr, 277562306a36Sopenharmony_ci [GCC_PCIE_2_PIPE_CLK] = &gcc_pcie_2_pipe_clk.clkr, 277662306a36Sopenharmony_ci [GCC_PCIE_2_PIPE_CLK_SRC] = &gcc_pcie_2_pipe_clk_src.clkr, 277762306a36Sopenharmony_ci [GCC_PCIE_2_PIPE_DIV2_CLK] = &gcc_pcie_2_pipe_div2_clk.clkr, 277862306a36Sopenharmony_ci [GCC_PCIE_2_PIPE_DIV2_CLK_SRC] = &gcc_pcie_2_pipe_div2_clk_src.clkr, 277962306a36Sopenharmony_ci [GCC_PCIE_2_SLV_AXI_CLK] = &gcc_pcie_2_slv_axi_clk.clkr, 278062306a36Sopenharmony_ci [GCC_PCIE_2_SLV_Q2A_AXI_CLK] = &gcc_pcie_2_slv_q2a_axi_clk.clkr, 278162306a36Sopenharmony_ci [GCC_PCIE_AUX_CLK] = &gcc_pcie_aux_clk.clkr, 278262306a36Sopenharmony_ci [GCC_PCIE_AUX_CLK_SRC] = &gcc_pcie_aux_clk_src.clkr, 278362306a36Sopenharmony_ci [GCC_PCIE_AUX_PHY_CLK_SRC] = &gcc_pcie_aux_phy_clk_src.clkr, 278462306a36Sopenharmony_ci [GCC_PCIE_CFG_AHB_CLK] = &gcc_pcie_cfg_ahb_clk.clkr, 278562306a36Sopenharmony_ci [GCC_PCIE_MSTR_AXI_CLK] = &gcc_pcie_mstr_axi_clk.clkr, 278662306a36Sopenharmony_ci [GCC_PCIE_PIPE_CLK] = &gcc_pcie_pipe_clk.clkr, 278762306a36Sopenharmony_ci [GCC_PCIE_PIPE_CLK_SRC] = &gcc_pcie_pipe_clk_src.clkr, 278862306a36Sopenharmony_ci [GCC_PCIE_RCHNG_PHY_CLK] = &gcc_pcie_rchng_phy_clk.clkr, 278962306a36Sopenharmony_ci [GCC_PCIE_RCHNG_PHY_CLK_SRC] = &gcc_pcie_rchng_phy_clk_src.clkr, 279062306a36Sopenharmony_ci [GCC_PCIE_SLEEP_CLK] = &gcc_pcie_sleep_clk.clkr, 279162306a36Sopenharmony_ci [GCC_PCIE_SLV_AXI_CLK] = &gcc_pcie_slv_axi_clk.clkr, 279262306a36Sopenharmony_ci [GCC_PCIE_SLV_Q2A_AXI_CLK] = &gcc_pcie_slv_q2a_axi_clk.clkr, 279362306a36Sopenharmony_ci [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr, 279462306a36Sopenharmony_ci [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr, 279562306a36Sopenharmony_ci [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr, 279662306a36Sopenharmony_ci [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr, 279762306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr, 279862306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr, 279962306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr, 280062306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr, 280162306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr, 280262306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr, 280362306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr, 280462306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr, 280562306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr, 280662306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr, 280762306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr, 280862306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr, 280962306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr, 281062306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr, 281162306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr, 281262306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr, 281362306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr, 281462306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr, 281562306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S8_CLK] = &gcc_qupv3_wrap0_s8_clk.clkr, 281662306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S8_CLK_SRC] = &gcc_qupv3_wrap0_s8_clk_src.clkr, 281762306a36Sopenharmony_ci [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr, 281862306a36Sopenharmony_ci [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr, 281962306a36Sopenharmony_ci [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr, 282062306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr, 282162306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr, 282262306a36Sopenharmony_ci [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr, 282362306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr, 282462306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr, 282562306a36Sopenharmony_ci [GCC_USB2_CLKREF_EN] = &gcc_usb2_clkref_en.clkr, 282662306a36Sopenharmony_ci [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr, 282762306a36Sopenharmony_ci [GCC_USB30_MASTER_CLK_SRC] = &gcc_usb30_master_clk_src.clkr, 282862306a36Sopenharmony_ci [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr, 282962306a36Sopenharmony_ci [GCC_USB30_MOCK_UTMI_CLK_SRC] = &gcc_usb30_mock_utmi_clk_src.clkr, 283062306a36Sopenharmony_ci [GCC_USB30_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_mock_utmi_postdiv_clk_src.clkr, 283162306a36Sopenharmony_ci [GCC_USB30_MSTR_AXI_CLK] = &gcc_usb30_mstr_axi_clk.clkr, 283262306a36Sopenharmony_ci [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr, 283362306a36Sopenharmony_ci [GCC_USB30_SLV_AHB_CLK] = &gcc_usb30_slv_ahb_clk.clkr, 283462306a36Sopenharmony_ci [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr, 283562306a36Sopenharmony_ci [GCC_USB3_PHY_AUX_CLK_SRC] = &gcc_usb3_phy_aux_clk_src.clkr, 283662306a36Sopenharmony_ci [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr, 283762306a36Sopenharmony_ci [GCC_USB3_PHY_PIPE_CLK_SRC] = &gcc_usb3_phy_pipe_clk_src.clkr, 283862306a36Sopenharmony_ci [GCC_USB3_PRIM_CLKREF_EN] = &gcc_usb3_prim_clkref_en.clkr, 283962306a36Sopenharmony_ci [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr, 284062306a36Sopenharmony_ci [GPLL0] = &gpll0.clkr, 284162306a36Sopenharmony_ci [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr, 284262306a36Sopenharmony_ci [GPLL4] = &gpll4.clkr, 284362306a36Sopenharmony_ci [GPLL5] = &gpll5.clkr, 284462306a36Sopenharmony_ci [GPLL6] = &gpll6.clkr, 284562306a36Sopenharmony_ci [GPLL8] = &gpll8.clkr, 284662306a36Sopenharmony_ci}; 284762306a36Sopenharmony_ci 284862306a36Sopenharmony_cistatic struct gdsc *gcc_sdx75_gdscs[] = { 284962306a36Sopenharmony_ci [GCC_EMAC0_GDSC] = &gcc_emac0_gdsc, 285062306a36Sopenharmony_ci [GCC_EMAC1_GDSC] = &gcc_emac1_gdsc, 285162306a36Sopenharmony_ci [GCC_PCIE_1_GDSC] = &gcc_pcie_1_gdsc, 285262306a36Sopenharmony_ci [GCC_PCIE_1_PHY_GDSC] = &gcc_pcie_1_phy_gdsc, 285362306a36Sopenharmony_ci [GCC_PCIE_2_GDSC] = &gcc_pcie_2_gdsc, 285462306a36Sopenharmony_ci [GCC_PCIE_2_PHY_GDSC] = &gcc_pcie_2_phy_gdsc, 285562306a36Sopenharmony_ci [GCC_PCIE_GDSC] = &gcc_pcie_gdsc, 285662306a36Sopenharmony_ci [GCC_PCIE_PHY_GDSC] = &gcc_pcie_phy_gdsc, 285762306a36Sopenharmony_ci [GCC_USB30_GDSC] = &gcc_usb30_gdsc, 285862306a36Sopenharmony_ci [GCC_USB3_PHY_GDSC] = &gcc_usb3_phy_gdsc, 285962306a36Sopenharmony_ci}; 286062306a36Sopenharmony_ci 286162306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sdx75_resets[] = { 286262306a36Sopenharmony_ci [GCC_EMAC0_BCR] = { 0x71000 }, 286362306a36Sopenharmony_ci [GCC_EMAC0_RGMII_CLK_ARES] = { 0x71050, 2 }, 286462306a36Sopenharmony_ci [GCC_EMAC1_BCR] = { 0x72000 }, 286562306a36Sopenharmony_ci [GCC_EMMC_BCR] = { 0x6b000 }, 286662306a36Sopenharmony_ci [GCC_PCIE_1_BCR] = { 0x67000 }, 286762306a36Sopenharmony_ci [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x9e700 }, 286862306a36Sopenharmony_ci [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x56120 }, 286962306a36Sopenharmony_ci [GCC_PCIE_1_PHY_BCR] = { 0x56000 }, 287062306a36Sopenharmony_ci [GCC_PCIE_2_BCR] = { 0x68000 }, 287162306a36Sopenharmony_ci [GCC_PCIE_2_LINK_DOWN_BCR] = { 0x9f700 }, 287262306a36Sopenharmony_ci [GCC_PCIE_2_NOCSR_COM_PHY_BCR] = { 0x6e130 }, 287362306a36Sopenharmony_ci [GCC_PCIE_2_PHY_BCR] = { 0x6e000 }, 287462306a36Sopenharmony_ci [GCC_PCIE_BCR] = { 0x53000 }, 287562306a36Sopenharmony_ci [GCC_PCIE_LINK_DOWN_BCR] = { 0x87000 }, 287662306a36Sopenharmony_ci [GCC_PCIE_NOCSR_COM_PHY_BCR] = { 0x88008 }, 287762306a36Sopenharmony_ci [GCC_PCIE_PHY_BCR] = { 0x54000 }, 287862306a36Sopenharmony_ci [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x88000 }, 287962306a36Sopenharmony_ci [GCC_PCIE_PHY_COM_BCR] = { 0x88004 }, 288062306a36Sopenharmony_ci [GCC_PCIE_PHY_NOCSR_COM_PHY_BCR] = { 0x8800c }, 288162306a36Sopenharmony_ci [GCC_QUSB2PHY_BCR] = { 0x2a000 }, 288262306a36Sopenharmony_ci [GCC_TCSR_PCIE_BCR] = { 0x84000 }, 288362306a36Sopenharmony_ci [GCC_USB30_BCR] = { 0x27000 }, 288462306a36Sopenharmony_ci [GCC_USB3_PHY_BCR] = { 0x28000 }, 288562306a36Sopenharmony_ci [GCC_USB3PHY_PHY_BCR] = { 0x28004 }, 288662306a36Sopenharmony_ci [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x29000 }, 288762306a36Sopenharmony_ci}; 288862306a36Sopenharmony_ci 288962306a36Sopenharmony_cistatic const struct clk_rcg_dfs_data gcc_dfs_clocks[] = { 289062306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src), 289162306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src), 289262306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src), 289362306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src), 289462306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src), 289562306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src), 289662306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src), 289762306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src), 289862306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s8_clk_src), 289962306a36Sopenharmony_ci}; 290062306a36Sopenharmony_ci 290162306a36Sopenharmony_cistatic const struct regmap_config gcc_sdx75_regmap_config = { 290262306a36Sopenharmony_ci .reg_bits = 32, 290362306a36Sopenharmony_ci .reg_stride = 4, 290462306a36Sopenharmony_ci .val_bits = 32, 290562306a36Sopenharmony_ci .max_register = 0x1f41f0, 290662306a36Sopenharmony_ci .fast_io = true, 290762306a36Sopenharmony_ci}; 290862306a36Sopenharmony_ci 290962306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sdx75_desc = { 291062306a36Sopenharmony_ci .config = &gcc_sdx75_regmap_config, 291162306a36Sopenharmony_ci .clks = gcc_sdx75_clocks, 291262306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_sdx75_clocks), 291362306a36Sopenharmony_ci .resets = gcc_sdx75_resets, 291462306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_sdx75_resets), 291562306a36Sopenharmony_ci .gdscs = gcc_sdx75_gdscs, 291662306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gcc_sdx75_gdscs), 291762306a36Sopenharmony_ci}; 291862306a36Sopenharmony_ci 291962306a36Sopenharmony_cistatic const struct of_device_id gcc_sdx75_match_table[] = { 292062306a36Sopenharmony_ci { .compatible = "qcom,sdx75-gcc" }, 292162306a36Sopenharmony_ci { } 292262306a36Sopenharmony_ci}; 292362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sdx75_match_table); 292462306a36Sopenharmony_ci 292562306a36Sopenharmony_cistatic int gcc_sdx75_probe(struct platform_device *pdev) 292662306a36Sopenharmony_ci{ 292762306a36Sopenharmony_ci struct regmap *regmap; 292862306a36Sopenharmony_ci int ret; 292962306a36Sopenharmony_ci 293062306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gcc_sdx75_desc); 293162306a36Sopenharmony_ci if (IS_ERR(regmap)) 293262306a36Sopenharmony_ci return PTR_ERR(regmap); 293362306a36Sopenharmony_ci 293462306a36Sopenharmony_ci ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks, 293562306a36Sopenharmony_ci ARRAY_SIZE(gcc_dfs_clocks)); 293662306a36Sopenharmony_ci if (ret) 293762306a36Sopenharmony_ci return ret; 293862306a36Sopenharmony_ci 293962306a36Sopenharmony_ci /* 294062306a36Sopenharmony_ci * Keep clocks always enabled: 294162306a36Sopenharmony_ci * gcc_ahb_pcie_link_clk 294262306a36Sopenharmony_ci * gcc_xo_pcie_link_clk 294362306a36Sopenharmony_ci */ 294462306a36Sopenharmony_ci regmap_update_bits(regmap, 0x3e004, BIT(0), BIT(0)); 294562306a36Sopenharmony_ci regmap_update_bits(regmap, 0x3e008, BIT(0), BIT(0)); 294662306a36Sopenharmony_ci 294762306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &gcc_sdx75_desc, regmap); 294862306a36Sopenharmony_ci} 294962306a36Sopenharmony_ci 295062306a36Sopenharmony_cistatic struct platform_driver gcc_sdx75_driver = { 295162306a36Sopenharmony_ci .probe = gcc_sdx75_probe, 295262306a36Sopenharmony_ci .driver = { 295362306a36Sopenharmony_ci .name = "gcc-sdx75", 295462306a36Sopenharmony_ci .of_match_table = gcc_sdx75_match_table, 295562306a36Sopenharmony_ci }, 295662306a36Sopenharmony_ci}; 295762306a36Sopenharmony_ci 295862306a36Sopenharmony_cistatic int __init gcc_sdx75_init(void) 295962306a36Sopenharmony_ci{ 296062306a36Sopenharmony_ci return platform_driver_register(&gcc_sdx75_driver); 296162306a36Sopenharmony_ci} 296262306a36Sopenharmony_cisubsys_initcall(gcc_sdx75_init); 296362306a36Sopenharmony_ci 296462306a36Sopenharmony_cistatic void __exit gcc_sdx75_exit(void) 296562306a36Sopenharmony_ci{ 296662306a36Sopenharmony_ci platform_driver_unregister(&gcc_sdx75_driver); 296762306a36Sopenharmony_ci} 296862306a36Sopenharmony_cimodule_exit(gcc_sdx75_exit); 296962306a36Sopenharmony_ci 297062306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SDX75 Driver"); 297162306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 2972