162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci * Copyright (c) 2020, Linaro Ltd. 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/platform_device.h> 1062306a36Sopenharmony_ci#include <linux/regmap.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-sdx55.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include "common.h" 1562306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1662306a36Sopenharmony_ci#include "clk-branch.h" 1762306a36Sopenharmony_ci#include "clk-pll.h" 1862306a36Sopenharmony_ci#include "clk-rcg.h" 1962306a36Sopenharmony_ci#include "clk-regmap.h" 2062306a36Sopenharmony_ci#include "gdsc.h" 2162306a36Sopenharmony_ci#include "reset.h" 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cienum { 2462306a36Sopenharmony_ci P_BI_TCXO, 2562306a36Sopenharmony_ci P_GPLL0_OUT_EVEN, 2662306a36Sopenharmony_ci P_GPLL0_OUT_MAIN, 2762306a36Sopenharmony_ci P_GPLL4_OUT_EVEN, 2862306a36Sopenharmony_ci P_GPLL5_OUT_MAIN, 2962306a36Sopenharmony_ci P_SLEEP_CLK, 3062306a36Sopenharmony_ci}; 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_cistatic const struct pll_vco lucid_vco[] = { 3362306a36Sopenharmony_ci { 249600000, 2000000000, 0 }, 3462306a36Sopenharmony_ci}; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0 = { 3762306a36Sopenharmony_ci .offset = 0x0, 3862306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 3962306a36Sopenharmony_ci .vco_table = lucid_vco, 4062306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(lucid_vco), 4162306a36Sopenharmony_ci .clkr = { 4262306a36Sopenharmony_ci .enable_reg = 0x6d000, 4362306a36Sopenharmony_ci .enable_mask = BIT(0), 4462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4562306a36Sopenharmony_ci .name = "gpll0", 4662306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 4762306a36Sopenharmony_ci .fw_name = "bi_tcxo", 4862306a36Sopenharmony_ci }, 4962306a36Sopenharmony_ci .num_parents = 1, 5062306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ops, 5162306a36Sopenharmony_ci }, 5262306a36Sopenharmony_ci }, 5362306a36Sopenharmony_ci}; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_lucid_even[] = { 5662306a36Sopenharmony_ci { 0x0, 1 }, 5762306a36Sopenharmony_ci { 0x1, 2 }, 5862306a36Sopenharmony_ci { 0x3, 4 }, 5962306a36Sopenharmony_ci { 0x7, 8 }, 6062306a36Sopenharmony_ci { } 6162306a36Sopenharmony_ci}; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_even = { 6462306a36Sopenharmony_ci .offset = 0x0, 6562306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 6662306a36Sopenharmony_ci .post_div_shift = 8, 6762306a36Sopenharmony_ci .post_div_table = post_div_table_lucid_even, 6862306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_lucid_even), 6962306a36Sopenharmony_ci .width = 4, 7062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 7162306a36Sopenharmony_ci .name = "gpll0_out_even", 7262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 7362306a36Sopenharmony_ci &gpll0.clkr.hw, 7462306a36Sopenharmony_ci }, 7562306a36Sopenharmony_ci .num_parents = 1, 7662306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_lucid_ops, 7762306a36Sopenharmony_ci }, 7862306a36Sopenharmony_ci}; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4 = { 8162306a36Sopenharmony_ci .offset = 0x76000, 8262306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 8362306a36Sopenharmony_ci .vco_table = lucid_vco, 8462306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(lucid_vco), 8562306a36Sopenharmony_ci .clkr = { 8662306a36Sopenharmony_ci .enable_reg = 0x6d000, 8762306a36Sopenharmony_ci .enable_mask = BIT(4), 8862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8962306a36Sopenharmony_ci .name = "gpll4", 9062306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 9162306a36Sopenharmony_ci .fw_name = "bi_tcxo", 9262306a36Sopenharmony_ci }, 9362306a36Sopenharmony_ci .num_parents = 1, 9462306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ops, 9562306a36Sopenharmony_ci }, 9662306a36Sopenharmony_ci }, 9762306a36Sopenharmony_ci}; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4_out_even = { 10062306a36Sopenharmony_ci .offset = 0x76000, 10162306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 10262306a36Sopenharmony_ci .post_div_shift = 8, 10362306a36Sopenharmony_ci .post_div_table = post_div_table_lucid_even, 10462306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_lucid_even), 10562306a36Sopenharmony_ci .width = 4, 10662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 10762306a36Sopenharmony_ci .name = "gpll4_out_even", 10862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 10962306a36Sopenharmony_ci &gpll4.clkr.hw, 11062306a36Sopenharmony_ci }, 11162306a36Sopenharmony_ci .num_parents = 1, 11262306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_lucid_ops, 11362306a36Sopenharmony_ci }, 11462306a36Sopenharmony_ci}; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_cistatic struct clk_alpha_pll gpll5 = { 11762306a36Sopenharmony_ci .offset = 0x74000, 11862306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 11962306a36Sopenharmony_ci .vco_table = lucid_vco, 12062306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(lucid_vco), 12162306a36Sopenharmony_ci .clkr = { 12262306a36Sopenharmony_ci .enable_reg = 0x6d000, 12362306a36Sopenharmony_ci .enable_mask = BIT(5), 12462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12562306a36Sopenharmony_ci .name = "gpll5", 12662306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 12762306a36Sopenharmony_ci .fw_name = "bi_tcxo", 12862306a36Sopenharmony_ci }, 12962306a36Sopenharmony_ci .num_parents = 1, 13062306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ops, 13162306a36Sopenharmony_ci }, 13262306a36Sopenharmony_ci }, 13362306a36Sopenharmony_ci}; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = { 13662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 13762306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 13862306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 13962306a36Sopenharmony_ci}; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_0[] = { 14262306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 14362306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 14462306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 14562306a36Sopenharmony_ci}; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_0_ao[] = { 14862306a36Sopenharmony_ci { .fw_name = "bi_tcxo_ao" }, 14962306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 15062306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 15162306a36Sopenharmony_ci}; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = { 15462306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 15562306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 15662306a36Sopenharmony_ci { P_GPLL4_OUT_EVEN, 2 }, 15762306a36Sopenharmony_ci { P_GPLL5_OUT_MAIN, 5 }, 15862306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 15962306a36Sopenharmony_ci}; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_2[] = { 16262306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 16362306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 16462306a36Sopenharmony_ci { .hw = &gpll4_out_even.clkr.hw }, 16562306a36Sopenharmony_ci { .hw = &gpll5.clkr.hw }, 16662306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 16762306a36Sopenharmony_ci}; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = { 17062306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 17162306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 17262306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 17362306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 17462306a36Sopenharmony_ci}; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_3[] = { 17762306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 17862306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 17962306a36Sopenharmony_ci { .fw_name = "sleep_clk", .name = "sleep_clk" }, 18062306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 18162306a36Sopenharmony_ci}; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = { 18462306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 18562306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 18662306a36Sopenharmony_ci}; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_4[] = { 18962306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 19062306a36Sopenharmony_ci { .fw_name = "sleep_clk", .name = "sleep_clk" }, 19162306a36Sopenharmony_ci}; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = { 19462306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 19562306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 19662306a36Sopenharmony_ci { P_GPLL4_OUT_EVEN, 2 }, 19762306a36Sopenharmony_ci { P_GPLL0_OUT_EVEN, 6 }, 19862306a36Sopenharmony_ci}; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_5[] = { 20162306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 20262306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 20362306a36Sopenharmony_ci { .hw = &gpll4_out_even.clkr.hw }, 20462306a36Sopenharmony_ci { .hw = &gpll0_out_even.clkr.hw }, 20562306a36Sopenharmony_ci}; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_qup1_i2c_apps_clk_src[] = { 20862306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 20962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 21062306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0), 21162306a36Sopenharmony_ci { } 21262306a36Sopenharmony_ci}; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_qup1_i2c_apps_clk_src = { 21562306a36Sopenharmony_ci .cmd_rcgr = 0x11024, 21662306a36Sopenharmony_ci .mnd_width = 8, 21762306a36Sopenharmony_ci .hid_width = 5, 21862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 21962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src, 22062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 22162306a36Sopenharmony_ci .name = "gcc_blsp1_qup1_i2c_apps_clk_src", 22262306a36Sopenharmony_ci .parent_data = gcc_parents_0, 22362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 22462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 22562306a36Sopenharmony_ci }, 22662306a36Sopenharmony_ci}; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_qup1_spi_apps_clk_src[] = { 22962306a36Sopenharmony_ci F(960000, P_BI_TCXO, 10, 1, 2), 23062306a36Sopenharmony_ci F(4800000, P_BI_TCXO, 4, 0, 0), 23162306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 23262306a36Sopenharmony_ci F(15000000, P_GPLL0_OUT_EVEN, 5, 1, 4), 23362306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 23462306a36Sopenharmony_ci F(24000000, P_GPLL0_OUT_MAIN, 12.5, 1, 2), 23562306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2), 23662306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0), 23762306a36Sopenharmony_ci { } 23862306a36Sopenharmony_ci}; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_qup1_spi_apps_clk_src = { 24162306a36Sopenharmony_ci .cmd_rcgr = 0x1100c, 24262306a36Sopenharmony_ci .mnd_width = 8, 24362306a36Sopenharmony_ci .hid_width = 5, 24462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 24562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src, 24662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 24762306a36Sopenharmony_ci .name = "gcc_blsp1_qup1_spi_apps_clk_src", 24862306a36Sopenharmony_ci .parent_data = gcc_parents_0, 24962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 25062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 25162306a36Sopenharmony_ci }, 25262306a36Sopenharmony_ci}; 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_qup2_i2c_apps_clk_src = { 25562306a36Sopenharmony_ci .cmd_rcgr = 0x13024, 25662306a36Sopenharmony_ci .mnd_width = 8, 25762306a36Sopenharmony_ci .hid_width = 5, 25862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 25962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src, 26062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 26162306a36Sopenharmony_ci .name = "gcc_blsp1_qup2_i2c_apps_clk_src", 26262306a36Sopenharmony_ci .parent_data = gcc_parents_0, 26362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 26462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 26562306a36Sopenharmony_ci }, 26662306a36Sopenharmony_ci}; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_qup2_spi_apps_clk_src = { 26962306a36Sopenharmony_ci .cmd_rcgr = 0x1300c, 27062306a36Sopenharmony_ci .mnd_width = 8, 27162306a36Sopenharmony_ci .hid_width = 5, 27262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 27362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src, 27462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 27562306a36Sopenharmony_ci .name = "gcc_blsp1_qup2_spi_apps_clk_src", 27662306a36Sopenharmony_ci .parent_data = gcc_parents_0, 27762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 27862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 27962306a36Sopenharmony_ci }, 28062306a36Sopenharmony_ci}; 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_qup3_i2c_apps_clk_src = { 28362306a36Sopenharmony_ci .cmd_rcgr = 0x15024, 28462306a36Sopenharmony_ci .mnd_width = 8, 28562306a36Sopenharmony_ci .hid_width = 5, 28662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 28762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src, 28862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 28962306a36Sopenharmony_ci .name = "gcc_blsp1_qup3_i2c_apps_clk_src", 29062306a36Sopenharmony_ci .parent_data = gcc_parents_0, 29162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 29262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 29362306a36Sopenharmony_ci }, 29462306a36Sopenharmony_ci}; 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_qup3_spi_apps_clk_src = { 29762306a36Sopenharmony_ci .cmd_rcgr = 0x1500c, 29862306a36Sopenharmony_ci .mnd_width = 8, 29962306a36Sopenharmony_ci .hid_width = 5, 30062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 30162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src, 30262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 30362306a36Sopenharmony_ci .name = "gcc_blsp1_qup3_spi_apps_clk_src", 30462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 30562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 30662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 30762306a36Sopenharmony_ci }, 30862306a36Sopenharmony_ci}; 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_qup4_i2c_apps_clk_src = { 31162306a36Sopenharmony_ci .cmd_rcgr = 0x17024, 31262306a36Sopenharmony_ci .mnd_width = 8, 31362306a36Sopenharmony_ci .hid_width = 5, 31462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 31562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_i2c_apps_clk_src, 31662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 31762306a36Sopenharmony_ci .name = "gcc_blsp1_qup4_i2c_apps_clk_src", 31862306a36Sopenharmony_ci .parent_data = gcc_parents_0, 31962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 32062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 32162306a36Sopenharmony_ci }, 32262306a36Sopenharmony_ci}; 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_qup4_spi_apps_clk_src = { 32562306a36Sopenharmony_ci .cmd_rcgr = 0x1700c, 32662306a36Sopenharmony_ci .mnd_width = 8, 32762306a36Sopenharmony_ci .hid_width = 5, 32862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 32962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src, 33062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 33162306a36Sopenharmony_ci .name = "gcc_blsp1_qup4_spi_apps_clk_src", 33262306a36Sopenharmony_ci .parent_data = gcc_parents_0, 33362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 33462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 33562306a36Sopenharmony_ci }, 33662306a36Sopenharmony_ci}; 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_uart1_apps_clk_src[] = { 33962306a36Sopenharmony_ci F(3686400, P_GPLL0_OUT_EVEN, 1, 192, 15625), 34062306a36Sopenharmony_ci F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625), 34162306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 34262306a36Sopenharmony_ci F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625), 34362306a36Sopenharmony_ci F(16000000, P_GPLL0_OUT_EVEN, 1, 4, 75), 34462306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 34562306a36Sopenharmony_ci F(19354839, P_GPLL0_OUT_MAIN, 15.5, 1, 2), 34662306a36Sopenharmony_ci F(20000000, P_GPLL0_OUT_MAIN, 15, 1, 2), 34762306a36Sopenharmony_ci F(20689655, P_GPLL0_OUT_MAIN, 14.5, 1, 2), 34862306a36Sopenharmony_ci F(21428571, P_GPLL0_OUT_MAIN, 14, 1, 2), 34962306a36Sopenharmony_ci F(22222222, P_GPLL0_OUT_MAIN, 13.5, 1, 2), 35062306a36Sopenharmony_ci F(23076923, P_GPLL0_OUT_MAIN, 13, 1, 2), 35162306a36Sopenharmony_ci F(24000000, P_GPLL0_OUT_MAIN, 5, 1, 5), 35262306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2), 35362306a36Sopenharmony_ci F(26086957, P_GPLL0_OUT_MAIN, 11.5, 1, 2), 35462306a36Sopenharmony_ci F(27272727, P_GPLL0_OUT_MAIN, 11, 1, 2), 35562306a36Sopenharmony_ci F(28571429, P_GPLL0_OUT_MAIN, 10.5, 1, 2), 35662306a36Sopenharmony_ci F(32000000, P_GPLL0_OUT_MAIN, 1, 4, 75), 35762306a36Sopenharmony_ci F(40000000, P_GPLL0_OUT_MAIN, 15, 0, 0), 35862306a36Sopenharmony_ci F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 375), 35962306a36Sopenharmony_ci F(48000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0), 36062306a36Sopenharmony_ci F(51200000, P_GPLL0_OUT_MAIN, 1, 32, 375), 36162306a36Sopenharmony_ci F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 75), 36262306a36Sopenharmony_ci F(58982400, P_GPLL0_OUT_MAIN, 1, 1536, 15625), 36362306a36Sopenharmony_ci F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0), 36462306a36Sopenharmony_ci F(63157895, P_GPLL0_OUT_MAIN, 9.5, 0, 0), 36562306a36Sopenharmony_ci { } 36662306a36Sopenharmony_ci}; 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_uart1_apps_clk_src = { 36962306a36Sopenharmony_ci .cmd_rcgr = 0x1200c, 37062306a36Sopenharmony_ci .mnd_width = 16, 37162306a36Sopenharmony_ci .hid_width = 5, 37262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 37362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src, 37462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 37562306a36Sopenharmony_ci .name = "gcc_blsp1_uart1_apps_clk_src", 37662306a36Sopenharmony_ci .parent_data = gcc_parents_0, 37762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 37862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 37962306a36Sopenharmony_ci }, 38062306a36Sopenharmony_ci}; 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_uart2_apps_clk_src = { 38362306a36Sopenharmony_ci .cmd_rcgr = 0x1400c, 38462306a36Sopenharmony_ci .mnd_width = 16, 38562306a36Sopenharmony_ci .hid_width = 5, 38662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 38762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src, 38862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 38962306a36Sopenharmony_ci .name = "gcc_blsp1_uart2_apps_clk_src", 39062306a36Sopenharmony_ci .parent_data = gcc_parents_0, 39162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 39262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 39362306a36Sopenharmony_ci }, 39462306a36Sopenharmony_ci}; 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_uart3_apps_clk_src = { 39762306a36Sopenharmony_ci .cmd_rcgr = 0x1600c, 39862306a36Sopenharmony_ci .mnd_width = 16, 39962306a36Sopenharmony_ci .hid_width = 5, 40062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 40162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src, 40262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 40362306a36Sopenharmony_ci .name = "gcc_blsp1_uart3_apps_clk_src", 40462306a36Sopenharmony_ci .parent_data = gcc_parents_0, 40562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 40662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 40762306a36Sopenharmony_ci }, 40862306a36Sopenharmony_ci}; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_uart4_apps_clk_src = { 41162306a36Sopenharmony_ci .cmd_rcgr = 0x1800c, 41262306a36Sopenharmony_ci .mnd_width = 16, 41362306a36Sopenharmony_ci .hid_width = 5, 41462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 41562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src, 41662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 41762306a36Sopenharmony_ci .name = "gcc_blsp1_uart4_apps_clk_src", 41862306a36Sopenharmony_ci .parent_data = gcc_parents_0, 41962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 42062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 42162306a36Sopenharmony_ci }, 42262306a36Sopenharmony_ci}; 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = { 42562306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 42662306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 42762306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 42862306a36Sopenharmony_ci F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0), 42962306a36Sopenharmony_ci { } 43062306a36Sopenharmony_ci}; 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_cpuss_ahb_clk_src = { 43362306a36Sopenharmony_ci .cmd_rcgr = 0x24010, 43462306a36Sopenharmony_ci .mnd_width = 0, 43562306a36Sopenharmony_ci .hid_width = 5, 43662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 43762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src, 43862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 43962306a36Sopenharmony_ci .name = "gcc_cpuss_ahb_clk_src", 44062306a36Sopenharmony_ci .parent_data = gcc_parents_0_ao, 44162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0_ao), 44262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 44362306a36Sopenharmony_ci }, 44462306a36Sopenharmony_ci}; 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_cpuss_rbcpr_clk_src[] = { 44762306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 44862306a36Sopenharmony_ci { } 44962306a36Sopenharmony_ci}; 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_cpuss_rbcpr_clk_src = { 45262306a36Sopenharmony_ci .cmd_rcgr = 0x2402c, 45362306a36Sopenharmony_ci .mnd_width = 0, 45462306a36Sopenharmony_ci .hid_width = 5, 45562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 45662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src, 45762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 45862306a36Sopenharmony_ci .name = "gcc_cpuss_rbcpr_clk_src", 45962306a36Sopenharmony_ci .parent_data = gcc_parents_0_ao, 46062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0_ao), 46162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 46262306a36Sopenharmony_ci }, 46362306a36Sopenharmony_ci}; 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_emac_clk_src[] = { 46662306a36Sopenharmony_ci F(2500000, P_BI_TCXO, 1, 25, 192), 46762306a36Sopenharmony_ci F(5000000, P_BI_TCXO, 1, 25, 96), 46862306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 46962306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 47062306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 47162306a36Sopenharmony_ci F(250000000, P_GPLL4_OUT_EVEN, 2, 0, 0), 47262306a36Sopenharmony_ci { } 47362306a36Sopenharmony_ci}; 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac_clk_src = { 47662306a36Sopenharmony_ci .cmd_rcgr = 0x47020, 47762306a36Sopenharmony_ci .mnd_width = 8, 47862306a36Sopenharmony_ci .hid_width = 5, 47962306a36Sopenharmony_ci .parent_map = gcc_parent_map_5, 48062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_emac_clk_src, 48162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 48262306a36Sopenharmony_ci .name = "gcc_emac_clk_src", 48362306a36Sopenharmony_ci .parent_data = gcc_parents_5, 48462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_5), 48562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 48662306a36Sopenharmony_ci }, 48762306a36Sopenharmony_ci}; 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_emac_ptp_clk_src[] = { 49062306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 49162306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 49262306a36Sopenharmony_ci F(230400000, P_GPLL5_OUT_MAIN, 3.5, 0, 0), 49362306a36Sopenharmony_ci { } 49462306a36Sopenharmony_ci}; 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac_ptp_clk_src = { 49762306a36Sopenharmony_ci .cmd_rcgr = 0x47038, 49862306a36Sopenharmony_ci .mnd_width = 0, 49962306a36Sopenharmony_ci .hid_width = 5, 50062306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 50162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_emac_ptp_clk_src, 50262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 50362306a36Sopenharmony_ci .name = "gcc_emac_ptp_clk_src", 50462306a36Sopenharmony_ci .parent_data = gcc_parents_2, 50562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_2), 50662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 50762306a36Sopenharmony_ci }, 50862306a36Sopenharmony_ci}; 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = { 51162306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 51262306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0), 51362306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0), 51462306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0), 51562306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 51662306a36Sopenharmony_ci { } 51762306a36Sopenharmony_ci}; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = { 52062306a36Sopenharmony_ci .cmd_rcgr = 0x2b004, 52162306a36Sopenharmony_ci .mnd_width = 8, 52262306a36Sopenharmony_ci .hid_width = 5, 52362306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 52462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 52562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 52662306a36Sopenharmony_ci .name = "gcc_gp1_clk_src", 52762306a36Sopenharmony_ci .parent_data = gcc_parents_3, 52862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_3), 52962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 53062306a36Sopenharmony_ci }, 53162306a36Sopenharmony_ci}; 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = { 53462306a36Sopenharmony_ci .cmd_rcgr = 0x2c004, 53562306a36Sopenharmony_ci .mnd_width = 8, 53662306a36Sopenharmony_ci .hid_width = 5, 53762306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 53862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 53962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 54062306a36Sopenharmony_ci .name = "gcc_gp2_clk_src", 54162306a36Sopenharmony_ci .parent_data = gcc_parents_3, 54262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_3), 54362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 54462306a36Sopenharmony_ci }, 54562306a36Sopenharmony_ci}; 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = { 54862306a36Sopenharmony_ci .cmd_rcgr = 0x2d004, 54962306a36Sopenharmony_ci .mnd_width = 8, 55062306a36Sopenharmony_ci .hid_width = 5, 55162306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 55262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 55362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 55462306a36Sopenharmony_ci .name = "gcc_gp3_clk_src", 55562306a36Sopenharmony_ci .parent_data = gcc_parents_3, 55662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_3), 55762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 55862306a36Sopenharmony_ci }, 55962306a36Sopenharmony_ci}; 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_aux_phy_clk_src = { 56262306a36Sopenharmony_ci .cmd_rcgr = 0x37034, 56362306a36Sopenharmony_ci .mnd_width = 16, 56462306a36Sopenharmony_ci .hid_width = 5, 56562306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 56662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src, 56762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 56862306a36Sopenharmony_ci .name = "gcc_pcie_aux_phy_clk_src", 56962306a36Sopenharmony_ci .parent_data = gcc_parents_4, 57062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_4), 57162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 57262306a36Sopenharmony_ci }, 57362306a36Sopenharmony_ci}; 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_rchng_phy_clk_src[] = { 57662306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0), 57762306a36Sopenharmony_ci { } 57862306a36Sopenharmony_ci}; 57962306a36Sopenharmony_ci 58062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_rchng_phy_clk_src = { 58162306a36Sopenharmony_ci .cmd_rcgr = 0x37050, 58262306a36Sopenharmony_ci .mnd_width = 0, 58362306a36Sopenharmony_ci .hid_width = 5, 58462306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 58562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_rchng_phy_clk_src, 58662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 58762306a36Sopenharmony_ci .name = "gcc_pcie_rchng_phy_clk_src", 58862306a36Sopenharmony_ci .parent_data = gcc_parents_3, 58962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_3), 59062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 59162306a36Sopenharmony_ci }, 59262306a36Sopenharmony_ci}; 59362306a36Sopenharmony_ci 59462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = { 59562306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 59662306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 59762306a36Sopenharmony_ci F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0), 59862306a36Sopenharmony_ci { } 59962306a36Sopenharmony_ci}; 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = { 60262306a36Sopenharmony_ci .cmd_rcgr = 0x19010, 60362306a36Sopenharmony_ci .mnd_width = 0, 60462306a36Sopenharmony_ci .hid_width = 5, 60562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 60662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pdm2_clk_src, 60762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 60862306a36Sopenharmony_ci .name = "gcc_pdm2_clk_src", 60962306a36Sopenharmony_ci .parent_data = gcc_parents_0, 61062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 61162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 61262306a36Sopenharmony_ci }, 61362306a36Sopenharmony_ci}; 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_apps_clk_src = { 61662306a36Sopenharmony_ci .cmd_rcgr = 0xf00c, 61762306a36Sopenharmony_ci .mnd_width = 8, 61862306a36Sopenharmony_ci .hid_width = 5, 61962306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 62062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 62162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 62262306a36Sopenharmony_ci .name = "gcc_sdcc1_apps_clk_src", 62362306a36Sopenharmony_ci .parent_data = gcc_parents_0, 62462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 62562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 62662306a36Sopenharmony_ci }, 62762306a36Sopenharmony_ci}; 62862306a36Sopenharmony_ci 62962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_master_clk_src[] = { 63062306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_EVEN, 1.5, 0, 0), 63162306a36Sopenharmony_ci { } 63262306a36Sopenharmony_ci}; 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_master_clk_src = { 63562306a36Sopenharmony_ci .cmd_rcgr = 0xb024, 63662306a36Sopenharmony_ci .mnd_width = 8, 63762306a36Sopenharmony_ci .hid_width = 5, 63862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 63962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_master_clk_src, 64062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 64162306a36Sopenharmony_ci .name = "gcc_usb30_master_clk_src", 64262306a36Sopenharmony_ci .parent_data = gcc_parents_0, 64362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 64462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 64562306a36Sopenharmony_ci }, 64662306a36Sopenharmony_ci}; 64762306a36Sopenharmony_ci 64862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk_src[] = { 64962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 65062306a36Sopenharmony_ci { } 65162306a36Sopenharmony_ci}; 65262306a36Sopenharmony_ci 65362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_mock_utmi_clk_src = { 65462306a36Sopenharmony_ci .cmd_rcgr = 0xb03c, 65562306a36Sopenharmony_ci .mnd_width = 0, 65662306a36Sopenharmony_ci .hid_width = 5, 65762306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 65862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk_src, 65962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 66062306a36Sopenharmony_ci .name = "gcc_usb30_mock_utmi_clk_src", 66162306a36Sopenharmony_ci .parent_data = gcc_parents_0, 66262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_0), 66362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 66462306a36Sopenharmony_ci }, 66562306a36Sopenharmony_ci}; 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb3_phy_aux_clk_src[] = { 66862306a36Sopenharmony_ci F(1000000, P_BI_TCXO, 1, 5, 96), 66962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 67062306a36Sopenharmony_ci { } 67162306a36Sopenharmony_ci}; 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_phy_aux_clk_src = { 67462306a36Sopenharmony_ci .cmd_rcgr = 0xb064, 67562306a36Sopenharmony_ci .mnd_width = 16, 67662306a36Sopenharmony_ci .hid_width = 5, 67762306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 67862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb3_phy_aux_clk_src, 67962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 68062306a36Sopenharmony_ci .name = "gcc_usb3_phy_aux_clk_src", 68162306a36Sopenharmony_ci .parent_data = gcc_parents_4, 68262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parents_4), 68362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 68462306a36Sopenharmony_ci }, 68562306a36Sopenharmony_ci}; 68662306a36Sopenharmony_ci 68762306a36Sopenharmony_cistatic struct clk_branch gcc_ahb_pcie_link_clk = { 68862306a36Sopenharmony_ci .halt_reg = 0x22004, 68962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 69062306a36Sopenharmony_ci .clkr = { 69162306a36Sopenharmony_ci .enable_reg = 0x22004, 69262306a36Sopenharmony_ci .enable_mask = BIT(0), 69362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 69462306a36Sopenharmony_ci .name = "gcc_ahb_pcie_link_clk", 69562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 69662306a36Sopenharmony_ci }, 69762306a36Sopenharmony_ci }, 69862306a36Sopenharmony_ci}; 69962306a36Sopenharmony_ci 70062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = { 70162306a36Sopenharmony_ci .halt_reg = 0x10004, 70262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 70362306a36Sopenharmony_ci .clkr = { 70462306a36Sopenharmony_ci .enable_reg = 0x6d008, 70562306a36Sopenharmony_ci .enable_mask = BIT(14), 70662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 70762306a36Sopenharmony_ci .name = "gcc_blsp1_ahb_clk", 70862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 70962306a36Sopenharmony_ci }, 71062306a36Sopenharmony_ci }, 71162306a36Sopenharmony_ci}; 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = { 71462306a36Sopenharmony_ci .halt_reg = 0x11008, 71562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 71662306a36Sopenharmony_ci .clkr = { 71762306a36Sopenharmony_ci .enable_reg = 0x11008, 71862306a36Sopenharmony_ci .enable_mask = BIT(0), 71962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 72062306a36Sopenharmony_ci .name = "gcc_blsp1_qup1_i2c_apps_clk", 72162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 72262306a36Sopenharmony_ci &gcc_blsp1_qup1_i2c_apps_clk_src.clkr.hw }, 72362306a36Sopenharmony_ci .num_parents = 1, 72462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 72562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 72662306a36Sopenharmony_ci }, 72762306a36Sopenharmony_ci }, 72862306a36Sopenharmony_ci}; 72962306a36Sopenharmony_ci 73062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = { 73162306a36Sopenharmony_ci .halt_reg = 0x11004, 73262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 73362306a36Sopenharmony_ci .clkr = { 73462306a36Sopenharmony_ci .enable_reg = 0x11004, 73562306a36Sopenharmony_ci .enable_mask = BIT(0), 73662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 73762306a36Sopenharmony_ci .name = "gcc_blsp1_qup1_spi_apps_clk", 73862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 73962306a36Sopenharmony_ci &gcc_blsp1_qup1_spi_apps_clk_src.clkr.hw }, 74062306a36Sopenharmony_ci .num_parents = 1, 74162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 74262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 74362306a36Sopenharmony_ci }, 74462306a36Sopenharmony_ci }, 74562306a36Sopenharmony_ci}; 74662306a36Sopenharmony_ci 74762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = { 74862306a36Sopenharmony_ci .halt_reg = 0x13008, 74962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 75062306a36Sopenharmony_ci .clkr = { 75162306a36Sopenharmony_ci .enable_reg = 0x13008, 75262306a36Sopenharmony_ci .enable_mask = BIT(0), 75362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 75462306a36Sopenharmony_ci .name = "gcc_blsp1_qup2_i2c_apps_clk", 75562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 75662306a36Sopenharmony_ci &gcc_blsp1_qup2_i2c_apps_clk_src.clkr.hw }, 75762306a36Sopenharmony_ci .num_parents = 1, 75862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 75962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 76062306a36Sopenharmony_ci }, 76162306a36Sopenharmony_ci }, 76262306a36Sopenharmony_ci}; 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = { 76562306a36Sopenharmony_ci .halt_reg = 0x13004, 76662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 76762306a36Sopenharmony_ci .clkr = { 76862306a36Sopenharmony_ci .enable_reg = 0x13004, 76962306a36Sopenharmony_ci .enable_mask = BIT(0), 77062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 77162306a36Sopenharmony_ci .name = "gcc_blsp1_qup2_spi_apps_clk", 77262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 77362306a36Sopenharmony_ci &gcc_blsp1_qup2_spi_apps_clk_src.clkr.hw }, 77462306a36Sopenharmony_ci .num_parents = 1, 77562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 77662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 77762306a36Sopenharmony_ci }, 77862306a36Sopenharmony_ci }, 77962306a36Sopenharmony_ci}; 78062306a36Sopenharmony_ci 78162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = { 78262306a36Sopenharmony_ci .halt_reg = 0x15008, 78362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 78462306a36Sopenharmony_ci .clkr = { 78562306a36Sopenharmony_ci .enable_reg = 0x15008, 78662306a36Sopenharmony_ci .enable_mask = BIT(0), 78762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 78862306a36Sopenharmony_ci .name = "gcc_blsp1_qup3_i2c_apps_clk", 78962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 79062306a36Sopenharmony_ci &gcc_blsp1_qup3_i2c_apps_clk_src.clkr.hw }, 79162306a36Sopenharmony_ci .num_parents = 1, 79262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 79362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 79462306a36Sopenharmony_ci }, 79562306a36Sopenharmony_ci }, 79662306a36Sopenharmony_ci}; 79762306a36Sopenharmony_ci 79862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = { 79962306a36Sopenharmony_ci .halt_reg = 0x15004, 80062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 80162306a36Sopenharmony_ci .clkr = { 80262306a36Sopenharmony_ci .enable_reg = 0x15004, 80362306a36Sopenharmony_ci .enable_mask = BIT(0), 80462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 80562306a36Sopenharmony_ci .name = "gcc_blsp1_qup3_spi_apps_clk", 80662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 80762306a36Sopenharmony_ci &gcc_blsp1_qup3_spi_apps_clk_src.clkr.hw }, 80862306a36Sopenharmony_ci .num_parents = 1, 80962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 81062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 81162306a36Sopenharmony_ci }, 81262306a36Sopenharmony_ci }, 81362306a36Sopenharmony_ci}; 81462306a36Sopenharmony_ci 81562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = { 81662306a36Sopenharmony_ci .halt_reg = 0x17008, 81762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 81862306a36Sopenharmony_ci .clkr = { 81962306a36Sopenharmony_ci .enable_reg = 0x17008, 82062306a36Sopenharmony_ci .enable_mask = BIT(0), 82162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 82262306a36Sopenharmony_ci .name = "gcc_blsp1_qup4_i2c_apps_clk", 82362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 82462306a36Sopenharmony_ci &gcc_blsp1_qup4_i2c_apps_clk_src.clkr.hw }, 82562306a36Sopenharmony_ci .num_parents = 1, 82662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 82762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 82862306a36Sopenharmony_ci }, 82962306a36Sopenharmony_ci }, 83062306a36Sopenharmony_ci}; 83162306a36Sopenharmony_ci 83262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = { 83362306a36Sopenharmony_ci .halt_reg = 0x17004, 83462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 83562306a36Sopenharmony_ci .clkr = { 83662306a36Sopenharmony_ci .enable_reg = 0x17004, 83762306a36Sopenharmony_ci .enable_mask = BIT(0), 83862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 83962306a36Sopenharmony_ci .name = "gcc_blsp1_qup4_spi_apps_clk", 84062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 84162306a36Sopenharmony_ci &gcc_blsp1_qup4_spi_apps_clk_src.clkr.hw }, 84262306a36Sopenharmony_ci .num_parents = 1, 84362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 84462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 84562306a36Sopenharmony_ci }, 84662306a36Sopenharmony_ci }, 84762306a36Sopenharmony_ci}; 84862306a36Sopenharmony_ci 84962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = { 85062306a36Sopenharmony_ci .halt_reg = 0x12004, 85162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 85262306a36Sopenharmony_ci .clkr = { 85362306a36Sopenharmony_ci .enable_reg = 0x12004, 85462306a36Sopenharmony_ci .enable_mask = BIT(0), 85562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 85662306a36Sopenharmony_ci .name = "gcc_blsp1_uart1_apps_clk", 85762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 85862306a36Sopenharmony_ci &gcc_blsp1_uart1_apps_clk_src.clkr.hw }, 85962306a36Sopenharmony_ci .num_parents = 1, 86062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 86162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 86262306a36Sopenharmony_ci }, 86362306a36Sopenharmony_ci }, 86462306a36Sopenharmony_ci}; 86562306a36Sopenharmony_ci 86662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = { 86762306a36Sopenharmony_ci .halt_reg = 0x14004, 86862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 86962306a36Sopenharmony_ci .clkr = { 87062306a36Sopenharmony_ci .enable_reg = 0x14004, 87162306a36Sopenharmony_ci .enable_mask = BIT(0), 87262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 87362306a36Sopenharmony_ci .name = "gcc_blsp1_uart2_apps_clk", 87462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 87562306a36Sopenharmony_ci &gcc_blsp1_uart2_apps_clk_src.clkr.hw }, 87662306a36Sopenharmony_ci .num_parents = 1, 87762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 87862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 87962306a36Sopenharmony_ci }, 88062306a36Sopenharmony_ci }, 88162306a36Sopenharmony_ci}; 88262306a36Sopenharmony_ci 88362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart3_apps_clk = { 88462306a36Sopenharmony_ci .halt_reg = 0x16004, 88562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 88662306a36Sopenharmony_ci .clkr = { 88762306a36Sopenharmony_ci .enable_reg = 0x16004, 88862306a36Sopenharmony_ci .enable_mask = BIT(0), 88962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 89062306a36Sopenharmony_ci .name = "gcc_blsp1_uart3_apps_clk", 89162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 89262306a36Sopenharmony_ci &gcc_blsp1_uart3_apps_clk_src.clkr.hw }, 89362306a36Sopenharmony_ci .num_parents = 1, 89462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 89562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 89662306a36Sopenharmony_ci }, 89762306a36Sopenharmony_ci }, 89862306a36Sopenharmony_ci}; 89962306a36Sopenharmony_ci 90062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart4_apps_clk = { 90162306a36Sopenharmony_ci .halt_reg = 0x18004, 90262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 90362306a36Sopenharmony_ci .clkr = { 90462306a36Sopenharmony_ci .enable_reg = 0x18004, 90562306a36Sopenharmony_ci .enable_mask = BIT(0), 90662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 90762306a36Sopenharmony_ci .name = "gcc_blsp1_uart4_apps_clk", 90862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 90962306a36Sopenharmony_ci &gcc_blsp1_uart4_apps_clk_src.clkr.hw }, 91062306a36Sopenharmony_ci .num_parents = 1, 91162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 91262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 91362306a36Sopenharmony_ci }, 91462306a36Sopenharmony_ci }, 91562306a36Sopenharmony_ci}; 91662306a36Sopenharmony_ci 91762306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = { 91862306a36Sopenharmony_ci .halt_reg = 0x1c004, 91962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 92062306a36Sopenharmony_ci .hwcg_reg = 0x1c004, 92162306a36Sopenharmony_ci .hwcg_bit = 1, 92262306a36Sopenharmony_ci .clkr = { 92362306a36Sopenharmony_ci .enable_reg = 0x6d008, 92462306a36Sopenharmony_ci .enable_mask = BIT(10), 92562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 92662306a36Sopenharmony_ci .name = "gcc_boot_rom_ahb_clk", 92762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 92862306a36Sopenharmony_ci }, 92962306a36Sopenharmony_ci }, 93062306a36Sopenharmony_ci}; 93162306a36Sopenharmony_ci 93262306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_ahb_clk = { 93362306a36Sopenharmony_ci .halt_reg = 0x2100c, 93462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 93562306a36Sopenharmony_ci .hwcg_reg = 0x2100c, 93662306a36Sopenharmony_ci .hwcg_bit = 1, 93762306a36Sopenharmony_ci .clkr = { 93862306a36Sopenharmony_ci .enable_reg = 0x6d008, 93962306a36Sopenharmony_ci .enable_mask = BIT(3), 94062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 94162306a36Sopenharmony_ci .name = "gcc_ce1_ahb_clk", 94262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 94362306a36Sopenharmony_ci }, 94462306a36Sopenharmony_ci }, 94562306a36Sopenharmony_ci}; 94662306a36Sopenharmony_ci 94762306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_axi_clk = { 94862306a36Sopenharmony_ci .halt_reg = 0x21008, 94962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 95062306a36Sopenharmony_ci .clkr = { 95162306a36Sopenharmony_ci .enable_reg = 0x6d008, 95262306a36Sopenharmony_ci .enable_mask = BIT(4), 95362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 95462306a36Sopenharmony_ci .name = "gcc_ce1_axi_clk", 95562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 95662306a36Sopenharmony_ci }, 95762306a36Sopenharmony_ci }, 95862306a36Sopenharmony_ci}; 95962306a36Sopenharmony_ci 96062306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_clk = { 96162306a36Sopenharmony_ci .halt_reg = 0x21004, 96262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 96362306a36Sopenharmony_ci .clkr = { 96462306a36Sopenharmony_ci .enable_reg = 0x6d008, 96562306a36Sopenharmony_ci .enable_mask = BIT(5), 96662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 96762306a36Sopenharmony_ci .name = "gcc_ce1_clk", 96862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 96962306a36Sopenharmony_ci }, 97062306a36Sopenharmony_ci }, 97162306a36Sopenharmony_ci}; 97262306a36Sopenharmony_ci 97362306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_rbcpr_clk = { 97462306a36Sopenharmony_ci .halt_reg = 0x24008, 97562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 97662306a36Sopenharmony_ci .clkr = { 97762306a36Sopenharmony_ci .enable_reg = 0x24008, 97862306a36Sopenharmony_ci .enable_mask = BIT(0), 97962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 98062306a36Sopenharmony_ci .name = "gcc_cpuss_rbcpr_clk", 98162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 98262306a36Sopenharmony_ci &gcc_cpuss_rbcpr_clk_src.clkr.hw }, 98362306a36Sopenharmony_ci .num_parents = 1, 98462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 98562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 98662306a36Sopenharmony_ci }, 98762306a36Sopenharmony_ci }, 98862306a36Sopenharmony_ci}; 98962306a36Sopenharmony_ci 99062306a36Sopenharmony_cistatic struct clk_branch gcc_eth_axi_clk = { 99162306a36Sopenharmony_ci .halt_reg = 0x4701c, 99262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 99362306a36Sopenharmony_ci .clkr = { 99462306a36Sopenharmony_ci .enable_reg = 0x4701c, 99562306a36Sopenharmony_ci .enable_mask = BIT(0), 99662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 99762306a36Sopenharmony_ci .name = "gcc_eth_axi_clk", 99862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 99962306a36Sopenharmony_ci }, 100062306a36Sopenharmony_ci }, 100162306a36Sopenharmony_ci}; 100262306a36Sopenharmony_ci 100362306a36Sopenharmony_cistatic struct clk_branch gcc_eth_ptp_clk = { 100462306a36Sopenharmony_ci .halt_reg = 0x47018, 100562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 100662306a36Sopenharmony_ci .clkr = { 100762306a36Sopenharmony_ci .enable_reg = 0x47018, 100862306a36Sopenharmony_ci .enable_mask = BIT(0), 100962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 101062306a36Sopenharmony_ci .name = "gcc_eth_ptp_clk", 101162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 101262306a36Sopenharmony_ci &gcc_emac_ptp_clk_src.clkr.hw }, 101362306a36Sopenharmony_ci .num_parents = 1, 101462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 101562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 101662306a36Sopenharmony_ci }, 101762306a36Sopenharmony_ci }, 101862306a36Sopenharmony_ci}; 101962306a36Sopenharmony_ci 102062306a36Sopenharmony_cistatic struct clk_branch gcc_eth_rgmii_clk = { 102162306a36Sopenharmony_ci .halt_reg = 0x47010, 102262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 102362306a36Sopenharmony_ci .clkr = { 102462306a36Sopenharmony_ci .enable_reg = 0x47010, 102562306a36Sopenharmony_ci .enable_mask = BIT(0), 102662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 102762306a36Sopenharmony_ci .name = "gcc_eth_rgmii_clk", 102862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 102962306a36Sopenharmony_ci &gcc_emac_clk_src.clkr.hw }, 103062306a36Sopenharmony_ci .num_parents = 1, 103162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 103262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 103362306a36Sopenharmony_ci }, 103462306a36Sopenharmony_ci }, 103562306a36Sopenharmony_ci}; 103662306a36Sopenharmony_ci 103762306a36Sopenharmony_cistatic struct clk_branch gcc_eth_slave_ahb_clk = { 103862306a36Sopenharmony_ci .halt_reg = 0x47014, 103962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 104062306a36Sopenharmony_ci .clkr = { 104162306a36Sopenharmony_ci .enable_reg = 0x47014, 104262306a36Sopenharmony_ci .enable_mask = BIT(0), 104362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 104462306a36Sopenharmony_ci .name = "gcc_eth_slave_ahb_clk", 104562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 104662306a36Sopenharmony_ci }, 104762306a36Sopenharmony_ci }, 104862306a36Sopenharmony_ci}; 104962306a36Sopenharmony_ci 105062306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = { 105162306a36Sopenharmony_ci .halt_reg = 0x2b000, 105262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 105362306a36Sopenharmony_ci .clkr = { 105462306a36Sopenharmony_ci .enable_reg = 0x2b000, 105562306a36Sopenharmony_ci .enable_mask = BIT(0), 105662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 105762306a36Sopenharmony_ci .name = "gcc_gp1_clk", 105862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 105962306a36Sopenharmony_ci &gcc_gp1_clk_src.clkr.hw }, 106062306a36Sopenharmony_ci .num_parents = 1, 106162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 106262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 106362306a36Sopenharmony_ci }, 106462306a36Sopenharmony_ci }, 106562306a36Sopenharmony_ci}; 106662306a36Sopenharmony_ci 106762306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = { 106862306a36Sopenharmony_ci .halt_reg = 0x2c000, 106962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 107062306a36Sopenharmony_ci .clkr = { 107162306a36Sopenharmony_ci .enable_reg = 0x2c000, 107262306a36Sopenharmony_ci .enable_mask = BIT(0), 107362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 107462306a36Sopenharmony_ci .name = "gcc_gp2_clk", 107562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 107662306a36Sopenharmony_ci &gcc_gp2_clk_src.clkr.hw }, 107762306a36Sopenharmony_ci .num_parents = 1, 107862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 107962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 108062306a36Sopenharmony_ci }, 108162306a36Sopenharmony_ci }, 108262306a36Sopenharmony_ci}; 108362306a36Sopenharmony_ci 108462306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = { 108562306a36Sopenharmony_ci .halt_reg = 0x2d000, 108662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 108762306a36Sopenharmony_ci .clkr = { 108862306a36Sopenharmony_ci .enable_reg = 0x2d000, 108962306a36Sopenharmony_ci .enable_mask = BIT(0), 109062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 109162306a36Sopenharmony_ci .name = "gcc_gp3_clk", 109262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 109362306a36Sopenharmony_ci &gcc_gp3_clk_src.clkr.hw }, 109462306a36Sopenharmony_ci .num_parents = 1, 109562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 109662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 109762306a36Sopenharmony_ci }, 109862306a36Sopenharmony_ci }, 109962306a36Sopenharmony_ci}; 110062306a36Sopenharmony_ci 110162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_clkref_clk = { 110262306a36Sopenharmony_ci .halt_reg = 0x88004, 110362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 110462306a36Sopenharmony_ci .clkr = { 110562306a36Sopenharmony_ci .enable_reg = 0x88004, 110662306a36Sopenharmony_ci .enable_mask = BIT(0), 110762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 110862306a36Sopenharmony_ci .name = "gcc_pcie_0_clkref_clk", 110962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 111062306a36Sopenharmony_ci }, 111162306a36Sopenharmony_ci }, 111262306a36Sopenharmony_ci}; 111362306a36Sopenharmony_ci 111462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_aux_clk = { 111562306a36Sopenharmony_ci .halt_reg = 0x37024, 111662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 111762306a36Sopenharmony_ci .clkr = { 111862306a36Sopenharmony_ci .enable_reg = 0x6d010, 111962306a36Sopenharmony_ci .enable_mask = BIT(3), 112062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 112162306a36Sopenharmony_ci .name = "gcc_pcie_aux_clk", 112262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 112362306a36Sopenharmony_ci }, 112462306a36Sopenharmony_ci }, 112562306a36Sopenharmony_ci}; 112662306a36Sopenharmony_ci 112762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_cfg_ahb_clk = { 112862306a36Sopenharmony_ci .halt_reg = 0x3701c, 112962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 113062306a36Sopenharmony_ci .clkr = { 113162306a36Sopenharmony_ci .enable_reg = 0x6d010, 113262306a36Sopenharmony_ci .enable_mask = BIT(2), 113362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 113462306a36Sopenharmony_ci .name = "gcc_pcie_cfg_ahb_clk", 113562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 113662306a36Sopenharmony_ci }, 113762306a36Sopenharmony_ci }, 113862306a36Sopenharmony_ci}; 113962306a36Sopenharmony_ci 114062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_mstr_axi_clk = { 114162306a36Sopenharmony_ci .halt_reg = 0x37018, 114262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 114362306a36Sopenharmony_ci .clkr = { 114462306a36Sopenharmony_ci .enable_reg = 0x6d010, 114562306a36Sopenharmony_ci .enable_mask = BIT(1), 114662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 114762306a36Sopenharmony_ci .name = "gcc_pcie_mstr_axi_clk", 114862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 114962306a36Sopenharmony_ci }, 115062306a36Sopenharmony_ci }, 115162306a36Sopenharmony_ci}; 115262306a36Sopenharmony_ci 115362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_pipe_clk = { 115462306a36Sopenharmony_ci .halt_reg = 0x3702c, 115562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 115662306a36Sopenharmony_ci .clkr = { 115762306a36Sopenharmony_ci .enable_reg = 0x6d010, 115862306a36Sopenharmony_ci .enable_mask = BIT(4), 115962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 116062306a36Sopenharmony_ci .name = "gcc_pcie_pipe_clk", 116162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 116262306a36Sopenharmony_ci }, 116362306a36Sopenharmony_ci }, 116462306a36Sopenharmony_ci}; 116562306a36Sopenharmony_ci 116662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_rchng_phy_clk = { 116762306a36Sopenharmony_ci .halt_reg = 0x37020, 116862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 116962306a36Sopenharmony_ci .clkr = { 117062306a36Sopenharmony_ci .enable_reg = 0x6d010, 117162306a36Sopenharmony_ci .enable_mask = BIT(7), 117262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 117362306a36Sopenharmony_ci .name = "gcc_pcie_rchng_phy_clk", 117462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 117562306a36Sopenharmony_ci &gcc_pcie_rchng_phy_clk_src.clkr.hw }, 117662306a36Sopenharmony_ci .num_parents = 1, 117762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 117862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 117962306a36Sopenharmony_ci }, 118062306a36Sopenharmony_ci }, 118162306a36Sopenharmony_ci}; 118262306a36Sopenharmony_ci 118362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_sleep_clk = { 118462306a36Sopenharmony_ci .halt_reg = 0x37028, 118562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 118662306a36Sopenharmony_ci .clkr = { 118762306a36Sopenharmony_ci .enable_reg = 0x6d010, 118862306a36Sopenharmony_ci .enable_mask = BIT(6), 118962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 119062306a36Sopenharmony_ci .name = "gcc_pcie_sleep_clk", 119162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 119262306a36Sopenharmony_ci &gcc_pcie_aux_phy_clk_src.clkr.hw }, 119362306a36Sopenharmony_ci .num_parents = 1, 119462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 119562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 119662306a36Sopenharmony_ci }, 119762306a36Sopenharmony_ci }, 119862306a36Sopenharmony_ci}; 119962306a36Sopenharmony_ci 120062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_slv_axi_clk = { 120162306a36Sopenharmony_ci .halt_reg = 0x37014, 120262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 120362306a36Sopenharmony_ci .hwcg_reg = 0x37014, 120462306a36Sopenharmony_ci .hwcg_bit = 1, 120562306a36Sopenharmony_ci .clkr = { 120662306a36Sopenharmony_ci .enable_reg = 0x6d010, 120762306a36Sopenharmony_ci .enable_mask = BIT(0), 120862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 120962306a36Sopenharmony_ci .name = "gcc_pcie_slv_axi_clk", 121062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 121162306a36Sopenharmony_ci }, 121262306a36Sopenharmony_ci }, 121362306a36Sopenharmony_ci}; 121462306a36Sopenharmony_ci 121562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_slv_q2a_axi_clk = { 121662306a36Sopenharmony_ci .halt_reg = 0x37010, 121762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 121862306a36Sopenharmony_ci .clkr = { 121962306a36Sopenharmony_ci .enable_reg = 0x6d010, 122062306a36Sopenharmony_ci .enable_mask = BIT(5), 122162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 122262306a36Sopenharmony_ci .name = "gcc_pcie_slv_q2a_axi_clk", 122362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 122462306a36Sopenharmony_ci }, 122562306a36Sopenharmony_ci }, 122662306a36Sopenharmony_ci}; 122762306a36Sopenharmony_ci 122862306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = { 122962306a36Sopenharmony_ci .halt_reg = 0x1900c, 123062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 123162306a36Sopenharmony_ci .clkr = { 123262306a36Sopenharmony_ci .enable_reg = 0x1900c, 123362306a36Sopenharmony_ci .enable_mask = BIT(0), 123462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 123562306a36Sopenharmony_ci .name = "gcc_pdm2_clk", 123662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 123762306a36Sopenharmony_ci &gcc_pdm2_clk_src.clkr.hw }, 123862306a36Sopenharmony_ci .num_parents = 1, 123962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 124062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 124162306a36Sopenharmony_ci }, 124262306a36Sopenharmony_ci }, 124362306a36Sopenharmony_ci}; 124462306a36Sopenharmony_ci 124562306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = { 124662306a36Sopenharmony_ci .halt_reg = 0x19004, 124762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 124862306a36Sopenharmony_ci .hwcg_reg = 0x19004, 124962306a36Sopenharmony_ci .hwcg_bit = 1, 125062306a36Sopenharmony_ci .clkr = { 125162306a36Sopenharmony_ci .enable_reg = 0x19004, 125262306a36Sopenharmony_ci .enable_mask = BIT(0), 125362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 125462306a36Sopenharmony_ci .name = "gcc_pdm_ahb_clk", 125562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 125662306a36Sopenharmony_ci }, 125762306a36Sopenharmony_ci }, 125862306a36Sopenharmony_ci}; 125962306a36Sopenharmony_ci 126062306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = { 126162306a36Sopenharmony_ci .halt_reg = 0x19008, 126262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 126362306a36Sopenharmony_ci .clkr = { 126462306a36Sopenharmony_ci .enable_reg = 0x19008, 126562306a36Sopenharmony_ci .enable_mask = BIT(0), 126662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 126762306a36Sopenharmony_ci .name = "gcc_pdm_xo4_clk", 126862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 126962306a36Sopenharmony_ci }, 127062306a36Sopenharmony_ci }, 127162306a36Sopenharmony_ci}; 127262306a36Sopenharmony_ci 127362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = { 127462306a36Sopenharmony_ci .halt_reg = 0xf008, 127562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 127662306a36Sopenharmony_ci .clkr = { 127762306a36Sopenharmony_ci .enable_reg = 0xf008, 127862306a36Sopenharmony_ci .enable_mask = BIT(0), 127962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 128062306a36Sopenharmony_ci .name = "gcc_sdcc1_ahb_clk", 128162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 128262306a36Sopenharmony_ci }, 128362306a36Sopenharmony_ci }, 128462306a36Sopenharmony_ci}; 128562306a36Sopenharmony_ci 128662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = { 128762306a36Sopenharmony_ci .halt_reg = 0xf004, 128862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 128962306a36Sopenharmony_ci .clkr = { 129062306a36Sopenharmony_ci .enable_reg = 0xf004, 129162306a36Sopenharmony_ci .enable_mask = BIT(0), 129262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 129362306a36Sopenharmony_ci .name = "gcc_sdcc1_apps_clk", 129462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 129562306a36Sopenharmony_ci &gcc_sdcc1_apps_clk_src.clkr.hw }, 129662306a36Sopenharmony_ci .num_parents = 1, 129762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 129862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 129962306a36Sopenharmony_ci }, 130062306a36Sopenharmony_ci }, 130162306a36Sopenharmony_ci}; 130262306a36Sopenharmony_ci 130362306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_master_clk = { 130462306a36Sopenharmony_ci .halt_reg = 0xb010, 130562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 130662306a36Sopenharmony_ci .clkr = { 130762306a36Sopenharmony_ci .enable_reg = 0xb010, 130862306a36Sopenharmony_ci .enable_mask = BIT(0), 130962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 131062306a36Sopenharmony_ci .name = "gcc_usb30_master_clk", 131162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 131262306a36Sopenharmony_ci &gcc_usb30_master_clk_src.clkr.hw }, 131362306a36Sopenharmony_ci .num_parents = 1, 131462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 131562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 131662306a36Sopenharmony_ci }, 131762306a36Sopenharmony_ci }, 131862306a36Sopenharmony_ci}; 131962306a36Sopenharmony_ci 132062306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_mock_utmi_clk = { 132162306a36Sopenharmony_ci .halt_reg = 0xb020, 132262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 132362306a36Sopenharmony_ci .clkr = { 132462306a36Sopenharmony_ci .enable_reg = 0xb020, 132562306a36Sopenharmony_ci .enable_mask = BIT(0), 132662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 132762306a36Sopenharmony_ci .name = "gcc_usb30_mock_utmi_clk", 132862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 132962306a36Sopenharmony_ci &gcc_usb30_mock_utmi_clk_src.clkr.hw }, 133062306a36Sopenharmony_ci .num_parents = 1, 133162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 133262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 133362306a36Sopenharmony_ci }, 133462306a36Sopenharmony_ci }, 133562306a36Sopenharmony_ci}; 133662306a36Sopenharmony_ci 133762306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_mstr_axi_clk = { 133862306a36Sopenharmony_ci .halt_reg = 0xb014, 133962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 134062306a36Sopenharmony_ci .clkr = { 134162306a36Sopenharmony_ci .enable_reg = 0xb014, 134262306a36Sopenharmony_ci .enable_mask = BIT(0), 134362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 134462306a36Sopenharmony_ci .name = "gcc_usb30_mstr_axi_clk", 134562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 134662306a36Sopenharmony_ci }, 134762306a36Sopenharmony_ci }, 134862306a36Sopenharmony_ci}; 134962306a36Sopenharmony_ci 135062306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sleep_clk = { 135162306a36Sopenharmony_ci .halt_reg = 0xb01c, 135262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 135362306a36Sopenharmony_ci .clkr = { 135462306a36Sopenharmony_ci .enable_reg = 0xb01c, 135562306a36Sopenharmony_ci .enable_mask = BIT(0), 135662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 135762306a36Sopenharmony_ci .name = "gcc_usb30_sleep_clk", 135862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 135962306a36Sopenharmony_ci }, 136062306a36Sopenharmony_ci }, 136162306a36Sopenharmony_ci}; 136262306a36Sopenharmony_ci 136362306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_slv_ahb_clk = { 136462306a36Sopenharmony_ci .halt_reg = 0xb018, 136562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 136662306a36Sopenharmony_ci .clkr = { 136762306a36Sopenharmony_ci .enable_reg = 0xb018, 136862306a36Sopenharmony_ci .enable_mask = BIT(0), 136962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 137062306a36Sopenharmony_ci .name = "gcc_usb30_slv_ahb_clk", 137162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 137262306a36Sopenharmony_ci }, 137362306a36Sopenharmony_ci }, 137462306a36Sopenharmony_ci}; 137562306a36Sopenharmony_ci 137662306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_phy_aux_clk = { 137762306a36Sopenharmony_ci .halt_reg = 0xb058, 137862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 137962306a36Sopenharmony_ci .clkr = { 138062306a36Sopenharmony_ci .enable_reg = 0xb058, 138162306a36Sopenharmony_ci .enable_mask = BIT(0), 138262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 138362306a36Sopenharmony_ci .name = "gcc_usb3_phy_aux_clk", 138462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]){ 138562306a36Sopenharmony_ci &gcc_usb3_phy_aux_clk_src.clkr.hw }, 138662306a36Sopenharmony_ci .num_parents = 1, 138762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 138862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 138962306a36Sopenharmony_ci }, 139062306a36Sopenharmony_ci }, 139162306a36Sopenharmony_ci}; 139262306a36Sopenharmony_ci 139362306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_phy_pipe_clk = { 139462306a36Sopenharmony_ci .halt_reg = 0xb05c, 139562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 139662306a36Sopenharmony_ci .clkr = { 139762306a36Sopenharmony_ci .enable_reg = 0xb05c, 139862306a36Sopenharmony_ci .enable_mask = BIT(0), 139962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 140062306a36Sopenharmony_ci .name = "gcc_usb3_phy_pipe_clk", 140162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 140262306a36Sopenharmony_ci }, 140362306a36Sopenharmony_ci }, 140462306a36Sopenharmony_ci}; 140562306a36Sopenharmony_ci 140662306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_clkref_clk = { 140762306a36Sopenharmony_ci .halt_reg = 0x88000, 140862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 140962306a36Sopenharmony_ci .clkr = { 141062306a36Sopenharmony_ci .enable_reg = 0x88000, 141162306a36Sopenharmony_ci .enable_mask = BIT(0), 141262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 141362306a36Sopenharmony_ci .name = "gcc_usb3_prim_clkref_clk", 141462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 141562306a36Sopenharmony_ci }, 141662306a36Sopenharmony_ci }, 141762306a36Sopenharmony_ci}; 141862306a36Sopenharmony_ci 141962306a36Sopenharmony_cistatic struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = { 142062306a36Sopenharmony_ci .halt_reg = 0xe004, 142162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 142262306a36Sopenharmony_ci .hwcg_reg = 0xe004, 142362306a36Sopenharmony_ci .hwcg_bit = 1, 142462306a36Sopenharmony_ci .clkr = { 142562306a36Sopenharmony_ci .enable_reg = 0xe004, 142662306a36Sopenharmony_ci .enable_mask = BIT(0), 142762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 142862306a36Sopenharmony_ci .name = "gcc_usb_phy_cfg_ahb2phy_clk", 142962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 143062306a36Sopenharmony_ci }, 143162306a36Sopenharmony_ci }, 143262306a36Sopenharmony_ci}; 143362306a36Sopenharmony_ci 143462306a36Sopenharmony_cistatic struct clk_branch gcc_xo_pcie_link_clk = { 143562306a36Sopenharmony_ci .halt_reg = 0x22008, 143662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 143762306a36Sopenharmony_ci .clkr = { 143862306a36Sopenharmony_ci .enable_reg = 0x22008, 143962306a36Sopenharmony_ci .enable_mask = BIT(0), 144062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 144162306a36Sopenharmony_ci .name = "gcc_xo_pcie_link_clk", 144262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 144362306a36Sopenharmony_ci }, 144462306a36Sopenharmony_ci }, 144562306a36Sopenharmony_ci}; 144662306a36Sopenharmony_ci 144762306a36Sopenharmony_cistatic struct gdsc usb30_gdsc = { 144862306a36Sopenharmony_ci .gdscr = 0x0b004, 144962306a36Sopenharmony_ci .pd = { 145062306a36Sopenharmony_ci .name = "usb30_gdsc", 145162306a36Sopenharmony_ci }, 145262306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 145362306a36Sopenharmony_ci}; 145462306a36Sopenharmony_ci 145562306a36Sopenharmony_cistatic struct gdsc pcie_gdsc = { 145662306a36Sopenharmony_ci .gdscr = 0x37004, 145762306a36Sopenharmony_ci .pd = { 145862306a36Sopenharmony_ci .name = "pcie_gdsc", 145962306a36Sopenharmony_ci }, 146062306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 146162306a36Sopenharmony_ci}; 146262306a36Sopenharmony_ci 146362306a36Sopenharmony_cistatic struct gdsc emac_gdsc = { 146462306a36Sopenharmony_ci .gdscr = 0x47004, 146562306a36Sopenharmony_ci .pd = { 146662306a36Sopenharmony_ci .name = "emac_gdsc", 146762306a36Sopenharmony_ci }, 146862306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 146962306a36Sopenharmony_ci}; 147062306a36Sopenharmony_ci 147162306a36Sopenharmony_cistatic struct clk_regmap *gcc_sdx55_clocks[] = { 147262306a36Sopenharmony_ci [GCC_AHB_PCIE_LINK_CLK] = &gcc_ahb_pcie_link_clk.clkr, 147362306a36Sopenharmony_ci [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr, 147462306a36Sopenharmony_ci [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr, 147562306a36Sopenharmony_ci [GCC_BLSP1_QUP1_I2C_APPS_CLK_SRC] = 147662306a36Sopenharmony_ci &gcc_blsp1_qup1_i2c_apps_clk_src.clkr, 147762306a36Sopenharmony_ci [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr, 147862306a36Sopenharmony_ci [GCC_BLSP1_QUP1_SPI_APPS_CLK_SRC] = 147962306a36Sopenharmony_ci &gcc_blsp1_qup1_spi_apps_clk_src.clkr, 148062306a36Sopenharmony_ci [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr, 148162306a36Sopenharmony_ci [GCC_BLSP1_QUP2_I2C_APPS_CLK_SRC] = 148262306a36Sopenharmony_ci &gcc_blsp1_qup2_i2c_apps_clk_src.clkr, 148362306a36Sopenharmony_ci [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr, 148462306a36Sopenharmony_ci [GCC_BLSP1_QUP2_SPI_APPS_CLK_SRC] = 148562306a36Sopenharmony_ci &gcc_blsp1_qup2_spi_apps_clk_src.clkr, 148662306a36Sopenharmony_ci [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr, 148762306a36Sopenharmony_ci [GCC_BLSP1_QUP3_I2C_APPS_CLK_SRC] = 148862306a36Sopenharmony_ci &gcc_blsp1_qup3_i2c_apps_clk_src.clkr, 148962306a36Sopenharmony_ci [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr, 149062306a36Sopenharmony_ci [GCC_BLSP1_QUP3_SPI_APPS_CLK_SRC] = 149162306a36Sopenharmony_ci &gcc_blsp1_qup3_spi_apps_clk_src.clkr, 149262306a36Sopenharmony_ci [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr, 149362306a36Sopenharmony_ci [GCC_BLSP1_QUP4_I2C_APPS_CLK_SRC] = 149462306a36Sopenharmony_ci &gcc_blsp1_qup4_i2c_apps_clk_src.clkr, 149562306a36Sopenharmony_ci [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr, 149662306a36Sopenharmony_ci [GCC_BLSP1_QUP4_SPI_APPS_CLK_SRC] = 149762306a36Sopenharmony_ci &gcc_blsp1_qup4_spi_apps_clk_src.clkr, 149862306a36Sopenharmony_ci [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr, 149962306a36Sopenharmony_ci [GCC_BLSP1_UART1_APPS_CLK_SRC] = &gcc_blsp1_uart1_apps_clk_src.clkr, 150062306a36Sopenharmony_ci [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr, 150162306a36Sopenharmony_ci [GCC_BLSP1_UART2_APPS_CLK_SRC] = &gcc_blsp1_uart2_apps_clk_src.clkr, 150262306a36Sopenharmony_ci [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr, 150362306a36Sopenharmony_ci [GCC_BLSP1_UART3_APPS_CLK_SRC] = &gcc_blsp1_uart3_apps_clk_src.clkr, 150462306a36Sopenharmony_ci [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr, 150562306a36Sopenharmony_ci [GCC_BLSP1_UART4_APPS_CLK_SRC] = &gcc_blsp1_uart4_apps_clk_src.clkr, 150662306a36Sopenharmony_ci [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr, 150762306a36Sopenharmony_ci [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr, 150862306a36Sopenharmony_ci [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr, 150962306a36Sopenharmony_ci [GCC_CE1_CLK] = &gcc_ce1_clk.clkr, 151062306a36Sopenharmony_ci [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr, 151162306a36Sopenharmony_ci [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr, 151262306a36Sopenharmony_ci [GCC_CPUSS_RBCPR_CLK_SRC] = &gcc_cpuss_rbcpr_clk_src.clkr, 151362306a36Sopenharmony_ci [GCC_EMAC_CLK_SRC] = &gcc_emac_clk_src.clkr, 151462306a36Sopenharmony_ci [GCC_EMAC_PTP_CLK_SRC] = &gcc_emac_ptp_clk_src.clkr, 151562306a36Sopenharmony_ci [GCC_ETH_AXI_CLK] = &gcc_eth_axi_clk.clkr, 151662306a36Sopenharmony_ci [GCC_ETH_PTP_CLK] = &gcc_eth_ptp_clk.clkr, 151762306a36Sopenharmony_ci [GCC_ETH_RGMII_CLK] = &gcc_eth_rgmii_clk.clkr, 151862306a36Sopenharmony_ci [GCC_ETH_SLAVE_AHB_CLK] = &gcc_eth_slave_ahb_clk.clkr, 151962306a36Sopenharmony_ci [GCC_GP1_CLK] = &gcc_gp1_clk.clkr, 152062306a36Sopenharmony_ci [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr, 152162306a36Sopenharmony_ci [GCC_GP2_CLK] = &gcc_gp2_clk.clkr, 152262306a36Sopenharmony_ci [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr, 152362306a36Sopenharmony_ci [GCC_GP3_CLK] = &gcc_gp3_clk.clkr, 152462306a36Sopenharmony_ci [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr, 152562306a36Sopenharmony_ci [GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr, 152662306a36Sopenharmony_ci [GCC_PCIE_AUX_CLK] = &gcc_pcie_aux_clk.clkr, 152762306a36Sopenharmony_ci [GCC_PCIE_AUX_PHY_CLK_SRC] = &gcc_pcie_aux_phy_clk_src.clkr, 152862306a36Sopenharmony_ci [GCC_PCIE_CFG_AHB_CLK] = &gcc_pcie_cfg_ahb_clk.clkr, 152962306a36Sopenharmony_ci [GCC_PCIE_MSTR_AXI_CLK] = &gcc_pcie_mstr_axi_clk.clkr, 153062306a36Sopenharmony_ci [GCC_PCIE_PIPE_CLK] = &gcc_pcie_pipe_clk.clkr, 153162306a36Sopenharmony_ci [GCC_PCIE_RCHNG_PHY_CLK] = &gcc_pcie_rchng_phy_clk.clkr, 153262306a36Sopenharmony_ci [GCC_PCIE_RCHNG_PHY_CLK_SRC] = &gcc_pcie_rchng_phy_clk_src.clkr, 153362306a36Sopenharmony_ci [GCC_PCIE_SLEEP_CLK] = &gcc_pcie_sleep_clk.clkr, 153462306a36Sopenharmony_ci [GCC_PCIE_SLV_AXI_CLK] = &gcc_pcie_slv_axi_clk.clkr, 153562306a36Sopenharmony_ci [GCC_PCIE_SLV_Q2A_AXI_CLK] = &gcc_pcie_slv_q2a_axi_clk.clkr, 153662306a36Sopenharmony_ci [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr, 153762306a36Sopenharmony_ci [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr, 153862306a36Sopenharmony_ci [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr, 153962306a36Sopenharmony_ci [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr, 154062306a36Sopenharmony_ci [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr, 154162306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr, 154262306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr, 154362306a36Sopenharmony_ci [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr, 154462306a36Sopenharmony_ci [GCC_USB30_MASTER_CLK_SRC] = &gcc_usb30_master_clk_src.clkr, 154562306a36Sopenharmony_ci [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr, 154662306a36Sopenharmony_ci [GCC_USB30_MOCK_UTMI_CLK_SRC] = &gcc_usb30_mock_utmi_clk_src.clkr, 154762306a36Sopenharmony_ci [GCC_USB30_MSTR_AXI_CLK] = &gcc_usb30_mstr_axi_clk.clkr, 154862306a36Sopenharmony_ci [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr, 154962306a36Sopenharmony_ci [GCC_USB30_SLV_AHB_CLK] = &gcc_usb30_slv_ahb_clk.clkr, 155062306a36Sopenharmony_ci [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr, 155162306a36Sopenharmony_ci [GCC_USB3_PHY_AUX_CLK_SRC] = &gcc_usb3_phy_aux_clk_src.clkr, 155262306a36Sopenharmony_ci [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr, 155362306a36Sopenharmony_ci [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr, 155462306a36Sopenharmony_ci [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr, 155562306a36Sopenharmony_ci [GCC_XO_PCIE_LINK_CLK] = &gcc_xo_pcie_link_clk.clkr, 155662306a36Sopenharmony_ci [GPLL0] = &gpll0.clkr, 155762306a36Sopenharmony_ci [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr, 155862306a36Sopenharmony_ci [GPLL4] = &gpll4.clkr, 155962306a36Sopenharmony_ci [GPLL4_OUT_EVEN] = &gpll4_out_even.clkr, 156062306a36Sopenharmony_ci [GPLL5] = &gpll5.clkr, 156162306a36Sopenharmony_ci}; 156262306a36Sopenharmony_ci 156362306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sdx55_resets[] = { 156462306a36Sopenharmony_ci [GCC_EMAC_BCR] = { 0x47000 }, 156562306a36Sopenharmony_ci [GCC_PCIE_BCR] = { 0x37000 }, 156662306a36Sopenharmony_ci [GCC_PCIE_LINK_DOWN_BCR] = { 0x77000 }, 156762306a36Sopenharmony_ci [GCC_PCIE_PHY_BCR] = { 0x39000 }, 156862306a36Sopenharmony_ci [GCC_PCIE_PHY_COM_BCR] = { 0x78004 }, 156962306a36Sopenharmony_ci [GCC_QUSB2PHY_BCR] = { 0xd000 }, 157062306a36Sopenharmony_ci [GCC_USB30_BCR] = { 0xb000 }, 157162306a36Sopenharmony_ci [GCC_USB3_PHY_BCR] = { 0xc000 }, 157262306a36Sopenharmony_ci [GCC_USB3PHY_PHY_BCR] = { 0xc004 }, 157362306a36Sopenharmony_ci [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0xe000 }, 157462306a36Sopenharmony_ci}; 157562306a36Sopenharmony_ci 157662306a36Sopenharmony_cistatic struct gdsc *gcc_sdx55_gdscs[] = { 157762306a36Sopenharmony_ci [USB30_GDSC] = &usb30_gdsc, 157862306a36Sopenharmony_ci [PCIE_GDSC] = &pcie_gdsc, 157962306a36Sopenharmony_ci [EMAC_GDSC] = &emac_gdsc, 158062306a36Sopenharmony_ci}; 158162306a36Sopenharmony_ci 158262306a36Sopenharmony_cistatic const struct regmap_config gcc_sdx55_regmap_config = { 158362306a36Sopenharmony_ci .reg_bits = 32, 158462306a36Sopenharmony_ci .reg_stride = 4, 158562306a36Sopenharmony_ci .val_bits = 32, 158662306a36Sopenharmony_ci .max_register = 0x9b040, 158762306a36Sopenharmony_ci .fast_io = true, 158862306a36Sopenharmony_ci}; 158962306a36Sopenharmony_ci 159062306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sdx55_desc = { 159162306a36Sopenharmony_ci .config = &gcc_sdx55_regmap_config, 159262306a36Sopenharmony_ci .clks = gcc_sdx55_clocks, 159362306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_sdx55_clocks), 159462306a36Sopenharmony_ci .resets = gcc_sdx55_resets, 159562306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_sdx55_resets), 159662306a36Sopenharmony_ci .gdscs = gcc_sdx55_gdscs, 159762306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gcc_sdx55_gdscs), 159862306a36Sopenharmony_ci}; 159962306a36Sopenharmony_ci 160062306a36Sopenharmony_cistatic const struct of_device_id gcc_sdx55_match_table[] = { 160162306a36Sopenharmony_ci { .compatible = "qcom,gcc-sdx55" }, 160262306a36Sopenharmony_ci { } 160362306a36Sopenharmony_ci}; 160462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sdx55_match_table); 160562306a36Sopenharmony_ci 160662306a36Sopenharmony_cistatic int gcc_sdx55_probe(struct platform_device *pdev) 160762306a36Sopenharmony_ci{ 160862306a36Sopenharmony_ci struct regmap *regmap; 160962306a36Sopenharmony_ci 161062306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gcc_sdx55_desc); 161162306a36Sopenharmony_ci if (IS_ERR(regmap)) 161262306a36Sopenharmony_ci return PTR_ERR(regmap); 161362306a36Sopenharmony_ci 161462306a36Sopenharmony_ci /* 161562306a36Sopenharmony_ci * Keep the clocks always-ON as they are critical to the functioning 161662306a36Sopenharmony_ci * of the system: 161762306a36Sopenharmony_ci * GCC_SYS_NOC_CPUSS_AHB_CLK, GCC_CPUSS_AHB_CLK, GCC_CPUSS_GNOC_CLK 161862306a36Sopenharmony_ci */ 161962306a36Sopenharmony_ci regmap_update_bits(regmap, 0x6d008, BIT(0), BIT(0)); 162062306a36Sopenharmony_ci regmap_update_bits(regmap, 0x6d008, BIT(21), BIT(21)); 162162306a36Sopenharmony_ci regmap_update_bits(regmap, 0x6d008, BIT(22), BIT(22)); 162262306a36Sopenharmony_ci 162362306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &gcc_sdx55_desc, regmap); 162462306a36Sopenharmony_ci} 162562306a36Sopenharmony_ci 162662306a36Sopenharmony_cistatic struct platform_driver gcc_sdx55_driver = { 162762306a36Sopenharmony_ci .probe = gcc_sdx55_probe, 162862306a36Sopenharmony_ci .driver = { 162962306a36Sopenharmony_ci .name = "gcc-sdx55", 163062306a36Sopenharmony_ci .of_match_table = gcc_sdx55_match_table, 163162306a36Sopenharmony_ci }, 163262306a36Sopenharmony_ci}; 163362306a36Sopenharmony_ci 163462306a36Sopenharmony_cistatic int __init gcc_sdx55_init(void) 163562306a36Sopenharmony_ci{ 163662306a36Sopenharmony_ci return platform_driver_register(&gcc_sdx55_driver); 163762306a36Sopenharmony_ci} 163862306a36Sopenharmony_cisubsys_initcall(gcc_sdx55_init); 163962306a36Sopenharmony_ci 164062306a36Sopenharmony_cistatic void __exit gcc_sdx55_exit(void) 164162306a36Sopenharmony_ci{ 164262306a36Sopenharmony_ci platform_driver_unregister(&gcc_sdx55_driver); 164362306a36Sopenharmony_ci} 164462306a36Sopenharmony_cimodule_exit(gcc_sdx55_exit); 164562306a36Sopenharmony_ci 164662306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SDX55 Driver"); 164762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 1648