162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2018, 2020, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/bitops.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/clk-provider.h>
1362306a36Sopenharmony_ci#include <linux/regmap.h>
1462306a36Sopenharmony_ci#include <linux/reset-controller.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-sdm845.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include "common.h"
1962306a36Sopenharmony_ci#include "clk-regmap.h"
2062306a36Sopenharmony_ci#include "clk-pll.h"
2162306a36Sopenharmony_ci#include "clk-rcg.h"
2262306a36Sopenharmony_ci#include "clk-branch.h"
2362306a36Sopenharmony_ci#include "clk-alpha-pll.h"
2462306a36Sopenharmony_ci#include "gdsc.h"
2562306a36Sopenharmony_ci#include "reset.h"
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cienum {
2862306a36Sopenharmony_ci	P_BI_TCXO,
2962306a36Sopenharmony_ci	P_AUD_REF_CLK,
3062306a36Sopenharmony_ci	P_GPLL0_OUT_EVEN,
3162306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
3262306a36Sopenharmony_ci	P_GPLL4_OUT_MAIN,
3362306a36Sopenharmony_ci	P_GPLL6_OUT_MAIN,
3462306a36Sopenharmony_ci	P_SLEEP_CLK,
3562306a36Sopenharmony_ci};
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0 = {
3862306a36Sopenharmony_ci	.offset = 0x0,
3962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
4062306a36Sopenharmony_ci	.clkr = {
4162306a36Sopenharmony_ci		.enable_reg = 0x52000,
4262306a36Sopenharmony_ci		.enable_mask = BIT(0),
4362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
4462306a36Sopenharmony_ci			.name = "gpll0",
4562306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
4662306a36Sopenharmony_ci				.fw_name = "bi_tcxo", .name = "bi_tcxo",
4762306a36Sopenharmony_ci			},
4862306a36Sopenharmony_ci			.num_parents = 1,
4962306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_fabia_ops,
5062306a36Sopenharmony_ci		},
5162306a36Sopenharmony_ci	},
5262306a36Sopenharmony_ci};
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4 = {
5562306a36Sopenharmony_ci	.offset = 0x76000,
5662306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
5762306a36Sopenharmony_ci	.clkr = {
5862306a36Sopenharmony_ci		.enable_reg = 0x52000,
5962306a36Sopenharmony_ci		.enable_mask = BIT(4),
6062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6162306a36Sopenharmony_ci			.name = "gpll4",
6262306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
6362306a36Sopenharmony_ci				.fw_name = "bi_tcxo", .name = "bi_tcxo",
6462306a36Sopenharmony_ci			},
6562306a36Sopenharmony_ci			.num_parents = 1,
6662306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_fabia_ops,
6762306a36Sopenharmony_ci		},
6862306a36Sopenharmony_ci	},
6962306a36Sopenharmony_ci};
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_cistatic struct clk_alpha_pll gpll6 = {
7262306a36Sopenharmony_ci	.offset = 0x13000,
7362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
7462306a36Sopenharmony_ci	.clkr = {
7562306a36Sopenharmony_ci		.enable_reg = 0x52000,
7662306a36Sopenharmony_ci		.enable_mask = BIT(6),
7762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
7862306a36Sopenharmony_ci			.name = "gpll6",
7962306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
8062306a36Sopenharmony_ci				.fw_name = "bi_tcxo", .name = "bi_tcxo",
8162306a36Sopenharmony_ci			},
8262306a36Sopenharmony_ci			.num_parents = 1,
8362306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_fabia_ops,
8462306a36Sopenharmony_ci		},
8562306a36Sopenharmony_ci	},
8662306a36Sopenharmony_ci};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_fabia_even[] = {
8962306a36Sopenharmony_ci	{ 0x0, 1 },
9062306a36Sopenharmony_ci	{ 0x1, 2 },
9162306a36Sopenharmony_ci	{ 0x3, 4 },
9262306a36Sopenharmony_ci	{ 0x7, 8 },
9362306a36Sopenharmony_ci	{ }
9462306a36Sopenharmony_ci};
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_even = {
9762306a36Sopenharmony_ci	.offset = 0x0,
9862306a36Sopenharmony_ci	.post_div_shift = 8,
9962306a36Sopenharmony_ci	.post_div_table = post_div_table_fabia_even,
10062306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
10162306a36Sopenharmony_ci	.width = 4,
10262306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
10362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10462306a36Sopenharmony_ci		.name = "gpll0_out_even",
10562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
10662306a36Sopenharmony_ci			&gpll0.clkr.hw,
10762306a36Sopenharmony_ci		},
10862306a36Sopenharmony_ci		.num_parents = 1,
10962306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
11062306a36Sopenharmony_ci	},
11162306a36Sopenharmony_ci};
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = {
11462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
11562306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
11662306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
11762306a36Sopenharmony_ci};
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0[] = {
12062306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
12162306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
12262306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
12362306a36Sopenharmony_ci};
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = {
12662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
12762306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
12862306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
12962306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
13062306a36Sopenharmony_ci};
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_1[] = {
13362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
13462306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
13562306a36Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "core_pi_sleep_clk" },
13662306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
13762306a36Sopenharmony_ci};
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = {
14062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
14162306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
14262306a36Sopenharmony_ci};
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2[] = {
14562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
14662306a36Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "core_pi_sleep_clk" },
14762306a36Sopenharmony_ci};
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = {
15062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
15162306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
15262306a36Sopenharmony_ci};
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_3[] = {
15562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
15662306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
15762306a36Sopenharmony_ci};
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = {
16062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
16162306a36Sopenharmony_ci};
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_4[] = {
16462306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
16562306a36Sopenharmony_ci};
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_6[] = {
16862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
16962306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
17062306a36Sopenharmony_ci	{ P_AUD_REF_CLK, 2 },
17162306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
17262306a36Sopenharmony_ci};
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_6[] = {
17562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
17662306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
17762306a36Sopenharmony_ci	{ .fw_name = "aud_ref_clk", .name = "aud_ref_clk" },
17862306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
17962306a36Sopenharmony_ci};
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_7_ao[] = {
18262306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo_ao", .name = "bi_tcxo_ao" },
18362306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
18462306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
18562306a36Sopenharmony_ci	{ .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
18662306a36Sopenharmony_ci};
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_8[] = {
18962306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
19062306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
19162306a36Sopenharmony_ci	{ .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
19262306a36Sopenharmony_ci};
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_8_ao[] = {
19562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo_ao", .name = "bi_tcxo_ao" },
19662306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
19762306a36Sopenharmony_ci	{ .fw_name = "core_bi_pll_test_se", .name = "core_bi_pll_test_se" },
19862306a36Sopenharmony_ci};
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_10[] = {
20162306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
20262306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
20362306a36Sopenharmony_ci	{ P_GPLL4_OUT_MAIN, 5 },
20462306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
20562306a36Sopenharmony_ci};
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_10[] = {
20862306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
20962306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
21062306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
21162306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
21262306a36Sopenharmony_ci};
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_11[] = {
21562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
21662306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
21762306a36Sopenharmony_ci	{ P_GPLL6_OUT_MAIN, 2 },
21862306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
21962306a36Sopenharmony_ci};
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_11[] = {
22262306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
22362306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
22462306a36Sopenharmony_ci	{ .hw = &gpll6.clkr.hw },
22562306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
22662306a36Sopenharmony_ci};
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
22962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
23062306a36Sopenharmony_ci	{ }
23162306a36Sopenharmony_ci};
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
23462306a36Sopenharmony_ci	.cmd_rcgr = 0x48014,
23562306a36Sopenharmony_ci	.mnd_width = 0,
23662306a36Sopenharmony_ci	.hid_width = 5,
23762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
23862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
23962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
24062306a36Sopenharmony_ci		.name = "gcc_cpuss_ahb_clk_src",
24162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_7_ao,
24262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_7_ao),
24362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
24462306a36Sopenharmony_ci	},
24562306a36Sopenharmony_ci};
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_cpuss_rbcpr_clk_src[] = {
24862306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
24962306a36Sopenharmony_ci	{ }
25062306a36Sopenharmony_ci};
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_cpuss_rbcpr_clk_src = {
25362306a36Sopenharmony_ci	.cmd_rcgr = 0x4815c,
25462306a36Sopenharmony_ci	.mnd_width = 0,
25562306a36Sopenharmony_ci	.hid_width = 5,
25662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
25762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
25862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
25962306a36Sopenharmony_ci		.name = "gcc_cpuss_rbcpr_clk_src",
26062306a36Sopenharmony_ci		.parent_data = gcc_parent_data_8_ao,
26162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_8_ao),
26262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
26362306a36Sopenharmony_ci	},
26462306a36Sopenharmony_ci};
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdm670_cpuss_rbcpr_clk_src[] = {
26762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
26862306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
26962306a36Sopenharmony_ci	{ }
27062306a36Sopenharmony_ci};
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdm670_cpuss_rbcpr_clk_src = {
27362306a36Sopenharmony_ci	.cmd_rcgr = 0x4815c,
27462306a36Sopenharmony_ci	.mnd_width = 0,
27562306a36Sopenharmony_ci	.hid_width = 5,
27662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
27762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdm670_cpuss_rbcpr_clk_src,
27862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
27962306a36Sopenharmony_ci		.name = "gcc_cpuss_rbcpr_clk_src",
28062306a36Sopenharmony_ci		.parent_data = gcc_parent_data_8_ao,
28162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_8_ao),
28262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
28362306a36Sopenharmony_ci	},
28462306a36Sopenharmony_ci};
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
28762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
28862306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
28962306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
29062306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
29162306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
29262306a36Sopenharmony_ci	{ }
29362306a36Sopenharmony_ci};
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = {
29662306a36Sopenharmony_ci	.cmd_rcgr = 0x64004,
29762306a36Sopenharmony_ci	.mnd_width = 8,
29862306a36Sopenharmony_ci	.hid_width = 5,
29962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
30062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
30162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
30262306a36Sopenharmony_ci		.name = "gcc_gp1_clk_src",
30362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
30462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
30562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
30662306a36Sopenharmony_ci	},
30762306a36Sopenharmony_ci};
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = {
31062306a36Sopenharmony_ci	.cmd_rcgr = 0x65004,
31162306a36Sopenharmony_ci	.mnd_width = 8,
31262306a36Sopenharmony_ci	.hid_width = 5,
31362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
31462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
31562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
31662306a36Sopenharmony_ci		.name = "gcc_gp2_clk_src",
31762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
31862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
31962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
32062306a36Sopenharmony_ci	},
32162306a36Sopenharmony_ci};
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = {
32462306a36Sopenharmony_ci	.cmd_rcgr = 0x66004,
32562306a36Sopenharmony_ci	.mnd_width = 8,
32662306a36Sopenharmony_ci	.hid_width = 5,
32762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
32862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
32962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
33062306a36Sopenharmony_ci		.name = "gcc_gp3_clk_src",
33162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
33262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
33362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
33462306a36Sopenharmony_ci	},
33562306a36Sopenharmony_ci};
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
33862306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
33962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
34062306a36Sopenharmony_ci	{ }
34162306a36Sopenharmony_ci};
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
34462306a36Sopenharmony_ci	.cmd_rcgr = 0x6b028,
34562306a36Sopenharmony_ci	.mnd_width = 16,
34662306a36Sopenharmony_ci	.hid_width = 5,
34762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
34862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
34962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
35062306a36Sopenharmony_ci		.name = "gcc_pcie_0_aux_clk_src",
35162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
35262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
35362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
35462306a36Sopenharmony_ci	},
35562306a36Sopenharmony_ci};
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
35862306a36Sopenharmony_ci	.cmd_rcgr = 0x8d028,
35962306a36Sopenharmony_ci	.mnd_width = 16,
36062306a36Sopenharmony_ci	.hid_width = 5,
36162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
36262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
36362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
36462306a36Sopenharmony_ci		.name = "gcc_pcie_1_aux_clk_src",
36562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
36662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
36762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
36862306a36Sopenharmony_ci	},
36962306a36Sopenharmony_ci};
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = {
37262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
37362306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
37462306a36Sopenharmony_ci	{ }
37562306a36Sopenharmony_ci};
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
37862306a36Sopenharmony_ci	.cmd_rcgr = 0x6f014,
37962306a36Sopenharmony_ci	.mnd_width = 0,
38062306a36Sopenharmony_ci	.hid_width = 5,
38162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
38262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src,
38362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
38462306a36Sopenharmony_ci		.name = "gcc_pcie_phy_refgen_clk_src",
38562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
38662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
38762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
38862306a36Sopenharmony_ci	},
38962306a36Sopenharmony_ci};
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qspi_core_clk_src[] = {
39262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
39362306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
39462306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
39562306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
39662306a36Sopenharmony_ci	{ }
39762306a36Sopenharmony_ci};
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qspi_core_clk_src = {
40062306a36Sopenharmony_ci	.cmd_rcgr = 0x4b008,
40162306a36Sopenharmony_ci	.mnd_width = 0,
40262306a36Sopenharmony_ci	.hid_width = 5,
40362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
40462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qspi_core_clk_src,
40562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
40662306a36Sopenharmony_ci		.name = "gcc_qspi_core_clk_src",
40762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
40862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
40962306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
41062306a36Sopenharmony_ci	},
41162306a36Sopenharmony_ci};
41262306a36Sopenharmony_ci
41362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
41462306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
41562306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
41662306a36Sopenharmony_ci	F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
41762306a36Sopenharmony_ci	{ }
41862306a36Sopenharmony_ci};
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = {
42162306a36Sopenharmony_ci	.cmd_rcgr = 0x33010,
42262306a36Sopenharmony_ci	.mnd_width = 0,
42362306a36Sopenharmony_ci	.hid_width = 5,
42462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
42562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pdm2_clk_src,
42662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
42762306a36Sopenharmony_ci		.name = "gcc_pdm2_clk_src",
42862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
42962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
43062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
43162306a36Sopenharmony_ci	},
43262306a36Sopenharmony_ci};
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
43562306a36Sopenharmony_ci	F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
43662306a36Sopenharmony_ci	F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
43762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
43862306a36Sopenharmony_ci	F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
43962306a36Sopenharmony_ci	F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
44062306a36Sopenharmony_ci	F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
44162306a36Sopenharmony_ci	F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
44262306a36Sopenharmony_ci	F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
44362306a36Sopenharmony_ci	F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
44462306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
44562306a36Sopenharmony_ci	F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
44662306a36Sopenharmony_ci	F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
44762306a36Sopenharmony_ci	F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
44862306a36Sopenharmony_ci	F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
44962306a36Sopenharmony_ci	F(128000000, P_GPLL0_OUT_MAIN, 1, 16, 75),
45062306a36Sopenharmony_ci	{ }
45162306a36Sopenharmony_ci};
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
45462306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s0_clk_src",
45562306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
45662306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
45762306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
45862306a36Sopenharmony_ci};
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
46162306a36Sopenharmony_ci	.cmd_rcgr = 0x17034,
46262306a36Sopenharmony_ci	.mnd_width = 16,
46362306a36Sopenharmony_ci	.hid_width = 5,
46462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
46562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
46662306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
46762306a36Sopenharmony_ci};
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
47062306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s1_clk_src",
47162306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
47262306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
47362306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
47462306a36Sopenharmony_ci};
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
47762306a36Sopenharmony_ci	.cmd_rcgr = 0x17164,
47862306a36Sopenharmony_ci	.mnd_width = 16,
47962306a36Sopenharmony_ci	.hid_width = 5,
48062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
48162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
48262306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
48362306a36Sopenharmony_ci};
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
48662306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s2_clk_src",
48762306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
48862306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
48962306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
49062306a36Sopenharmony_ci};
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
49362306a36Sopenharmony_ci	.cmd_rcgr = 0x17294,
49462306a36Sopenharmony_ci	.mnd_width = 16,
49562306a36Sopenharmony_ci	.hid_width = 5,
49662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
49762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
49862306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
49962306a36Sopenharmony_ci};
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
50262306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s3_clk_src",
50362306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
50462306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
50562306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
50662306a36Sopenharmony_ci};
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
50962306a36Sopenharmony_ci	.cmd_rcgr = 0x173c4,
51062306a36Sopenharmony_ci	.mnd_width = 16,
51162306a36Sopenharmony_ci	.hid_width = 5,
51262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
51362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
51462306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
51562306a36Sopenharmony_ci};
51662306a36Sopenharmony_ci
51762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
51862306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s4_clk_src",
51962306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
52062306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
52162306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
52262306a36Sopenharmony_ci};
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
52562306a36Sopenharmony_ci	.cmd_rcgr = 0x174f4,
52662306a36Sopenharmony_ci	.mnd_width = 16,
52762306a36Sopenharmony_ci	.hid_width = 5,
52862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
52962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
53062306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
53162306a36Sopenharmony_ci};
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
53462306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s5_clk_src",
53562306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
53662306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
53762306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
53862306a36Sopenharmony_ci};
53962306a36Sopenharmony_ci
54062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
54162306a36Sopenharmony_ci	.cmd_rcgr = 0x17624,
54262306a36Sopenharmony_ci	.mnd_width = 16,
54362306a36Sopenharmony_ci	.hid_width = 5,
54462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
54562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
54662306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
54762306a36Sopenharmony_ci};
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
55062306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s6_clk_src",
55162306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
55262306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
55362306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
55462306a36Sopenharmony_ci};
55562306a36Sopenharmony_ci
55662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
55762306a36Sopenharmony_ci	.cmd_rcgr = 0x17754,
55862306a36Sopenharmony_ci	.mnd_width = 16,
55962306a36Sopenharmony_ci	.hid_width = 5,
56062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
56162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
56262306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
56362306a36Sopenharmony_ci};
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
56662306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s7_clk_src",
56762306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
56862306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
56962306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
57062306a36Sopenharmony_ci};
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
57362306a36Sopenharmony_ci	.cmd_rcgr = 0x17884,
57462306a36Sopenharmony_ci	.mnd_width = 16,
57562306a36Sopenharmony_ci	.hid_width = 5,
57662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
57762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
57862306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
57962306a36Sopenharmony_ci};
58062306a36Sopenharmony_ci
58162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
58262306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s0_clk_src",
58362306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
58462306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
58562306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
58662306a36Sopenharmony_ci};
58762306a36Sopenharmony_ci
58862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
58962306a36Sopenharmony_ci	.cmd_rcgr = 0x18018,
59062306a36Sopenharmony_ci	.mnd_width = 16,
59162306a36Sopenharmony_ci	.hid_width = 5,
59262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
59362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
59462306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
59562306a36Sopenharmony_ci};
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
59862306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s1_clk_src",
59962306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
60062306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
60162306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
60262306a36Sopenharmony_ci};
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
60562306a36Sopenharmony_ci	.cmd_rcgr = 0x18148,
60662306a36Sopenharmony_ci	.mnd_width = 16,
60762306a36Sopenharmony_ci	.hid_width = 5,
60862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
60962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
61062306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
61162306a36Sopenharmony_ci};
61262306a36Sopenharmony_ci
61362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
61462306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s2_clk_src",
61562306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
61662306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
61762306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
61862306a36Sopenharmony_ci};
61962306a36Sopenharmony_ci
62062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
62162306a36Sopenharmony_ci	.cmd_rcgr = 0x18278,
62262306a36Sopenharmony_ci	.mnd_width = 16,
62362306a36Sopenharmony_ci	.hid_width = 5,
62462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
62562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
62662306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
62762306a36Sopenharmony_ci};
62862306a36Sopenharmony_ci
62962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
63062306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s3_clk_src",
63162306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
63262306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
63362306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
63462306a36Sopenharmony_ci};
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
63762306a36Sopenharmony_ci	.cmd_rcgr = 0x183a8,
63862306a36Sopenharmony_ci	.mnd_width = 16,
63962306a36Sopenharmony_ci	.hid_width = 5,
64062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
64162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
64262306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
64362306a36Sopenharmony_ci};
64462306a36Sopenharmony_ci
64562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
64662306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s4_clk_src",
64762306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
64862306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
64962306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
65062306a36Sopenharmony_ci};
65162306a36Sopenharmony_ci
65262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
65362306a36Sopenharmony_ci	.cmd_rcgr = 0x184d8,
65462306a36Sopenharmony_ci	.mnd_width = 16,
65562306a36Sopenharmony_ci	.hid_width = 5,
65662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
65762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
65862306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
65962306a36Sopenharmony_ci};
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
66262306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s5_clk_src",
66362306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
66462306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
66562306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
66662306a36Sopenharmony_ci};
66762306a36Sopenharmony_ci
66862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
66962306a36Sopenharmony_ci	.cmd_rcgr = 0x18608,
67062306a36Sopenharmony_ci	.mnd_width = 16,
67162306a36Sopenharmony_ci	.hid_width = 5,
67262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
67362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
67462306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
67562306a36Sopenharmony_ci};
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
67862306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s6_clk_src",
67962306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
68062306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
68162306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
68262306a36Sopenharmony_ci};
68362306a36Sopenharmony_ci
68462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
68562306a36Sopenharmony_ci	.cmd_rcgr = 0x18738,
68662306a36Sopenharmony_ci	.mnd_width = 16,
68762306a36Sopenharmony_ci	.hid_width = 5,
68862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
68962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
69062306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
69162306a36Sopenharmony_ci};
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = {
69462306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s7_clk_src",
69562306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
69662306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
69762306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
69862306a36Sopenharmony_ci};
69962306a36Sopenharmony_ci
70062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
70162306a36Sopenharmony_ci	.cmd_rcgr = 0x18868,
70262306a36Sopenharmony_ci	.mnd_width = 16,
70362306a36Sopenharmony_ci	.hid_width = 5,
70462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
70562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
70662306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_src_init,
70762306a36Sopenharmony_ci};
70862306a36Sopenharmony_ci
70962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
71062306a36Sopenharmony_ci	F(144000, P_BI_TCXO, 16, 3, 25),
71162306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
71262306a36Sopenharmony_ci	F(20000000, P_GPLL0_OUT_EVEN, 5, 1, 3),
71362306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 6, 1, 2),
71462306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
71562306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
71662306a36Sopenharmony_ci	F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
71762306a36Sopenharmony_ci	F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
71862306a36Sopenharmony_ci	{ }
71962306a36Sopenharmony_ci};
72062306a36Sopenharmony_ci
72162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
72262306a36Sopenharmony_ci	.cmd_rcgr = 0x26028,
72362306a36Sopenharmony_ci	.mnd_width = 8,
72462306a36Sopenharmony_ci	.hid_width = 5,
72562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_11,
72662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
72762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
72862306a36Sopenharmony_ci		.name = "gcc_sdcc1_apps_clk_src",
72962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_11,
73062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_11),
73162306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
73262306a36Sopenharmony_ci	},
73362306a36Sopenharmony_ci};
73462306a36Sopenharmony_ci
73562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
73662306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
73762306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
73862306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
73962306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
74062306a36Sopenharmony_ci	{ }
74162306a36Sopenharmony_ci};
74262306a36Sopenharmony_ci
74362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
74462306a36Sopenharmony_ci	.cmd_rcgr = 0x26010,
74562306a36Sopenharmony_ci	.mnd_width = 8,
74662306a36Sopenharmony_ci	.hid_width = 5,
74762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
74862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
74962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
75062306a36Sopenharmony_ci		.name = "gcc_sdcc1_ice_core_clk_src",
75162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
75262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
75362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
75462306a36Sopenharmony_ci	},
75562306a36Sopenharmony_ci};
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
75862306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
75962306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
76062306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
76162306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
76262306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
76362306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
76462306a36Sopenharmony_ci	F(201500000, P_GPLL4_OUT_MAIN, 4, 0, 0),
76562306a36Sopenharmony_ci	{ }
76662306a36Sopenharmony_ci};
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
76962306a36Sopenharmony_ci	.cmd_rcgr = 0x1400c,
77062306a36Sopenharmony_ci	.mnd_width = 8,
77162306a36Sopenharmony_ci	.hid_width = 5,
77262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_10,
77362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
77462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
77562306a36Sopenharmony_ci		.name = "gcc_sdcc2_apps_clk_src",
77662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_10,
77762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_10),
77862306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
77962306a36Sopenharmony_ci	},
78062306a36Sopenharmony_ci};
78162306a36Sopenharmony_ci
78262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
78362306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
78462306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
78562306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
78662306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
78762306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
78862306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
78962306a36Sopenharmony_ci	{ }
79062306a36Sopenharmony_ci};
79162306a36Sopenharmony_ci
79262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
79362306a36Sopenharmony_ci	.cmd_rcgr = 0x1600c,
79462306a36Sopenharmony_ci	.mnd_width = 8,
79562306a36Sopenharmony_ci	.hid_width = 5,
79662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
79762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
79862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
79962306a36Sopenharmony_ci		.name = "gcc_sdcc4_apps_clk_src",
80062306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
80162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
80262306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
80362306a36Sopenharmony_ci	},
80462306a36Sopenharmony_ci};
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdm670_sdcc4_apps_clk_src[] = {
80762306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
80862306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
80962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
81062306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
81162306a36Sopenharmony_ci	F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
81262306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
81362306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
81462306a36Sopenharmony_ci	{ }
81562306a36Sopenharmony_ci};
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdm670_sdcc4_apps_clk_src = {
81862306a36Sopenharmony_ci	.cmd_rcgr = 0x1600c,
81962306a36Sopenharmony_ci	.mnd_width = 8,
82062306a36Sopenharmony_ci	.hid_width = 5,
82162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
82262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdm670_sdcc4_apps_clk_src,
82362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
82462306a36Sopenharmony_ci		.name = "gcc_sdcc4_apps_clk_src",
82562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
82662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
82762306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
82862306a36Sopenharmony_ci	},
82962306a36Sopenharmony_ci};
83062306a36Sopenharmony_ci
83162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = {
83262306a36Sopenharmony_ci	F(105495, P_BI_TCXO, 2, 1, 91),
83362306a36Sopenharmony_ci	{ }
83462306a36Sopenharmony_ci};
83562306a36Sopenharmony_ci
83662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_tsif_ref_clk_src = {
83762306a36Sopenharmony_ci	.cmd_rcgr = 0x36010,
83862306a36Sopenharmony_ci	.mnd_width = 8,
83962306a36Sopenharmony_ci	.hid_width = 5,
84062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_6,
84162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_tsif_ref_clk_src,
84262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
84362306a36Sopenharmony_ci		.name = "gcc_tsif_ref_clk_src",
84462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_6,
84562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_6),
84662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
84762306a36Sopenharmony_ci	},
84862306a36Sopenharmony_ci};
84962306a36Sopenharmony_ci
85062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
85162306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
85262306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
85362306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
85462306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
85562306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
85662306a36Sopenharmony_ci	{ }
85762306a36Sopenharmony_ci};
85862306a36Sopenharmony_ci
85962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
86062306a36Sopenharmony_ci	.cmd_rcgr = 0x7501c,
86162306a36Sopenharmony_ci	.mnd_width = 8,
86262306a36Sopenharmony_ci	.hid_width = 5,
86362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
86462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
86562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
86662306a36Sopenharmony_ci		.name = "gcc_ufs_card_axi_clk_src",
86762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
86862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
86962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
87062306a36Sopenharmony_ci	},
87162306a36Sopenharmony_ci};
87262306a36Sopenharmony_ci
87362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
87462306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
87562306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
87662306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
87762306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
87862306a36Sopenharmony_ci	{ }
87962306a36Sopenharmony_ci};
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
88262306a36Sopenharmony_ci	.cmd_rcgr = 0x7505c,
88362306a36Sopenharmony_ci	.mnd_width = 0,
88462306a36Sopenharmony_ci	.hid_width = 5,
88562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
88662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
88762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
88862306a36Sopenharmony_ci		.name = "gcc_ufs_card_ice_core_clk_src",
88962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
89062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
89162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
89262306a36Sopenharmony_ci	},
89362306a36Sopenharmony_ci};
89462306a36Sopenharmony_ci
89562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
89662306a36Sopenharmony_ci	.cmd_rcgr = 0x75090,
89762306a36Sopenharmony_ci	.mnd_width = 0,
89862306a36Sopenharmony_ci	.hid_width = 5,
89962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
90062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
90162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
90262306a36Sopenharmony_ci		.name = "gcc_ufs_card_phy_aux_clk_src",
90362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_4,
90462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_4),
90562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
90662306a36Sopenharmony_ci	},
90762306a36Sopenharmony_ci};
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = {
91062306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
91162306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
91262306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
91362306a36Sopenharmony_ci	{ }
91462306a36Sopenharmony_ci};
91562306a36Sopenharmony_ci
91662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
91762306a36Sopenharmony_ci	.cmd_rcgr = 0x75074,
91862306a36Sopenharmony_ci	.mnd_width = 0,
91962306a36Sopenharmony_ci	.hid_width = 5,
92062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
92162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
92262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
92362306a36Sopenharmony_ci		.name = "gcc_ufs_card_unipro_core_clk_src",
92462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
92562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
92662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
92762306a36Sopenharmony_ci	},
92862306a36Sopenharmony_ci};
92962306a36Sopenharmony_ci
93062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
93162306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
93262306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
93362306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
93462306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
93562306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
93662306a36Sopenharmony_ci	{ }
93762306a36Sopenharmony_ci};
93862306a36Sopenharmony_ci
93962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
94062306a36Sopenharmony_ci	.cmd_rcgr = 0x7701c,
94162306a36Sopenharmony_ci	.mnd_width = 8,
94262306a36Sopenharmony_ci	.hid_width = 5,
94362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
94462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
94562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
94662306a36Sopenharmony_ci		.name = "gcc_ufs_phy_axi_clk_src",
94762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
94862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
94962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
95062306a36Sopenharmony_ci	},
95162306a36Sopenharmony_ci};
95262306a36Sopenharmony_ci
95362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
95462306a36Sopenharmony_ci	.cmd_rcgr = 0x7705c,
95562306a36Sopenharmony_ci	.mnd_width = 0,
95662306a36Sopenharmony_ci	.hid_width = 5,
95762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
95862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
95962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
96062306a36Sopenharmony_ci		.name = "gcc_ufs_phy_ice_core_clk_src",
96162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
96262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
96362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
96462306a36Sopenharmony_ci	},
96562306a36Sopenharmony_ci};
96662306a36Sopenharmony_ci
96762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
96862306a36Sopenharmony_ci	.cmd_rcgr = 0x77090,
96962306a36Sopenharmony_ci	.mnd_width = 0,
97062306a36Sopenharmony_ci	.hid_width = 5,
97162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
97262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
97362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
97462306a36Sopenharmony_ci		.name = "gcc_ufs_phy_phy_aux_clk_src",
97562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_4,
97662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_4),
97762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
97862306a36Sopenharmony_ci	},
97962306a36Sopenharmony_ci};
98062306a36Sopenharmony_ci
98162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
98262306a36Sopenharmony_ci	.cmd_rcgr = 0x77074,
98362306a36Sopenharmony_ci	.mnd_width = 0,
98462306a36Sopenharmony_ci	.hid_width = 5,
98562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
98662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
98762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
98862306a36Sopenharmony_ci		.name = "gcc_ufs_phy_unipro_core_clk_src",
98962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
99062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
99162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
99262306a36Sopenharmony_ci	},
99362306a36Sopenharmony_ci};
99462306a36Sopenharmony_ci
99562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
99662306a36Sopenharmony_ci	F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
99762306a36Sopenharmony_ci	F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
99862306a36Sopenharmony_ci	F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
99962306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
100062306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
100162306a36Sopenharmony_ci	{ }
100262306a36Sopenharmony_ci};
100362306a36Sopenharmony_ci
100462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
100562306a36Sopenharmony_ci	.cmd_rcgr = 0xf018,
100662306a36Sopenharmony_ci	.mnd_width = 8,
100762306a36Sopenharmony_ci	.hid_width = 5,
100862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
100962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
101062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
101162306a36Sopenharmony_ci		.name = "gcc_usb30_prim_master_clk_src",
101262306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
101362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
101462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
101562306a36Sopenharmony_ci	},
101662306a36Sopenharmony_ci};
101762306a36Sopenharmony_ci
101862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
101962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
102062306a36Sopenharmony_ci	F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0),
102162306a36Sopenharmony_ci	F(40000000, P_GPLL0_OUT_EVEN, 7.5, 0, 0),
102262306a36Sopenharmony_ci	F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
102362306a36Sopenharmony_ci	{ }
102462306a36Sopenharmony_ci};
102562306a36Sopenharmony_ci
102662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
102762306a36Sopenharmony_ci	.cmd_rcgr = 0xf030,
102862306a36Sopenharmony_ci	.mnd_width = 0,
102962306a36Sopenharmony_ci	.hid_width = 5,
103062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
103162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
103262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
103362306a36Sopenharmony_ci		.name = "gcc_usb30_prim_mock_utmi_clk_src",
103462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
103562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
103662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
103762306a36Sopenharmony_ci	},
103862306a36Sopenharmony_ci};
103962306a36Sopenharmony_ci
104062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
104162306a36Sopenharmony_ci	.cmd_rcgr = 0x10018,
104262306a36Sopenharmony_ci	.mnd_width = 8,
104362306a36Sopenharmony_ci	.hid_width = 5,
104462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
104562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
104662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
104762306a36Sopenharmony_ci		.name = "gcc_usb30_sec_master_clk_src",
104862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
104962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
105062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
105162306a36Sopenharmony_ci	},
105262306a36Sopenharmony_ci};
105362306a36Sopenharmony_ci
105462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
105562306a36Sopenharmony_ci	.cmd_rcgr = 0x10030,
105662306a36Sopenharmony_ci	.mnd_width = 0,
105762306a36Sopenharmony_ci	.hid_width = 5,
105862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
105962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
106062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
106162306a36Sopenharmony_ci		.name = "gcc_usb30_sec_mock_utmi_clk_src",
106262306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
106362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
106462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
106562306a36Sopenharmony_ci	},
106662306a36Sopenharmony_ci};
106762306a36Sopenharmony_ci
106862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
106962306a36Sopenharmony_ci	.cmd_rcgr = 0xf05c,
107062306a36Sopenharmony_ci	.mnd_width = 0,
107162306a36Sopenharmony_ci	.hid_width = 5,
107262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
107362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
107462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
107562306a36Sopenharmony_ci		.name = "gcc_usb3_prim_phy_aux_clk_src",
107662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
107762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
107862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
107962306a36Sopenharmony_ci	},
108062306a36Sopenharmony_ci};
108162306a36Sopenharmony_ci
108262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
108362306a36Sopenharmony_ci	.cmd_rcgr = 0x1005c,
108462306a36Sopenharmony_ci	.mnd_width = 0,
108562306a36Sopenharmony_ci	.hid_width = 5,
108662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
108762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
108862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
108962306a36Sopenharmony_ci		.name = "gcc_usb3_sec_phy_aux_clk_src",
109062306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
109162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
109262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
109362306a36Sopenharmony_ci	},
109462306a36Sopenharmony_ci};
109562306a36Sopenharmony_ci
109662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_vs_ctrl_clk_src = {
109762306a36Sopenharmony_ci	.cmd_rcgr = 0x7a030,
109862306a36Sopenharmony_ci	.mnd_width = 0,
109962306a36Sopenharmony_ci	.hid_width = 5,
110062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
110162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
110262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
110362306a36Sopenharmony_ci		.name = "gcc_vs_ctrl_clk_src",
110462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
110562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
110662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
110762306a36Sopenharmony_ci	},
110862306a36Sopenharmony_ci};
110962306a36Sopenharmony_ci
111062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_vsensor_clk_src[] = {
111162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
111262306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
111362306a36Sopenharmony_ci	F(600000000, P_GPLL0_OUT_MAIN, 1, 0, 0),
111462306a36Sopenharmony_ci	{ }
111562306a36Sopenharmony_ci};
111662306a36Sopenharmony_ci
111762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_vsensor_clk_src = {
111862306a36Sopenharmony_ci	.cmd_rcgr = 0x7a018,
111962306a36Sopenharmony_ci	.mnd_width = 0,
112062306a36Sopenharmony_ci	.hid_width = 5,
112162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
112262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_vsensor_clk_src,
112362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
112462306a36Sopenharmony_ci		.name = "gcc_vsensor_clk_src",
112562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_8,
112662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_8),
112762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
112862306a36Sopenharmony_ci	},
112962306a36Sopenharmony_ci};
113062306a36Sopenharmony_ci
113162306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
113262306a36Sopenharmony_ci	.halt_reg = 0x90014,
113362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
113462306a36Sopenharmony_ci	.clkr = {
113562306a36Sopenharmony_ci		.enable_reg = 0x90014,
113662306a36Sopenharmony_ci		.enable_mask = BIT(0),
113762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
113862306a36Sopenharmony_ci			.name = "gcc_aggre_noc_pcie_tbu_clk",
113962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
114062306a36Sopenharmony_ci		},
114162306a36Sopenharmony_ci	},
114262306a36Sopenharmony_ci};
114362306a36Sopenharmony_ci
114462306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_card_axi_clk = {
114562306a36Sopenharmony_ci	.halt_reg = 0x82028,
114662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
114762306a36Sopenharmony_ci	.hwcg_reg = 0x82028,
114862306a36Sopenharmony_ci	.hwcg_bit = 1,
114962306a36Sopenharmony_ci	.clkr = {
115062306a36Sopenharmony_ci		.enable_reg = 0x82028,
115162306a36Sopenharmony_ci		.enable_mask = BIT(0),
115262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
115362306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_card_axi_clk",
115462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
115562306a36Sopenharmony_ci				&gcc_ufs_card_axi_clk_src.clkr.hw,
115662306a36Sopenharmony_ci			},
115762306a36Sopenharmony_ci			.num_parents = 1,
115862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
115962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
116062306a36Sopenharmony_ci		},
116162306a36Sopenharmony_ci	},
116262306a36Sopenharmony_ci};
116362306a36Sopenharmony_ci
116462306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
116562306a36Sopenharmony_ci	.halt_reg = 0x82024,
116662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
116762306a36Sopenharmony_ci	.hwcg_reg = 0x82024,
116862306a36Sopenharmony_ci	.hwcg_bit = 1,
116962306a36Sopenharmony_ci	.clkr = {
117062306a36Sopenharmony_ci		.enable_reg = 0x82024,
117162306a36Sopenharmony_ci		.enable_mask = BIT(0),
117262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
117362306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_phy_axi_clk",
117462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
117562306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
117662306a36Sopenharmony_ci			},
117762306a36Sopenharmony_ci			.num_parents = 1,
117862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
117962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
118062306a36Sopenharmony_ci		},
118162306a36Sopenharmony_ci	},
118262306a36Sopenharmony_ci};
118362306a36Sopenharmony_ci
118462306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
118562306a36Sopenharmony_ci	.halt_reg = 0x8201c,
118662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
118762306a36Sopenharmony_ci	.clkr = {
118862306a36Sopenharmony_ci		.enable_reg = 0x8201c,
118962306a36Sopenharmony_ci		.enable_mask = BIT(0),
119062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
119162306a36Sopenharmony_ci			.name = "gcc_aggre_usb3_prim_axi_clk",
119262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
119362306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
119462306a36Sopenharmony_ci			},
119562306a36Sopenharmony_ci			.num_parents = 1,
119662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
119762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
119862306a36Sopenharmony_ci		},
119962306a36Sopenharmony_ci	},
120062306a36Sopenharmony_ci};
120162306a36Sopenharmony_ci
120262306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
120362306a36Sopenharmony_ci	.halt_reg = 0x82020,
120462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
120562306a36Sopenharmony_ci	.clkr = {
120662306a36Sopenharmony_ci		.enable_reg = 0x82020,
120762306a36Sopenharmony_ci		.enable_mask = BIT(0),
120862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
120962306a36Sopenharmony_ci			.name = "gcc_aggre_usb3_sec_axi_clk",
121062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
121162306a36Sopenharmony_ci				&gcc_usb30_sec_master_clk_src.clkr.hw,
121262306a36Sopenharmony_ci			},
121362306a36Sopenharmony_ci			.num_parents = 1,
121462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
121562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
121662306a36Sopenharmony_ci		},
121762306a36Sopenharmony_ci	},
121862306a36Sopenharmony_ci};
121962306a36Sopenharmony_ci
122062306a36Sopenharmony_cistatic struct clk_branch gcc_apc_vs_clk = {
122162306a36Sopenharmony_ci	.halt_reg = 0x7a050,
122262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
122362306a36Sopenharmony_ci	.clkr = {
122462306a36Sopenharmony_ci		.enable_reg = 0x7a050,
122562306a36Sopenharmony_ci		.enable_mask = BIT(0),
122662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
122762306a36Sopenharmony_ci			.name = "gcc_apc_vs_clk",
122862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
122962306a36Sopenharmony_ci				&gcc_vsensor_clk_src.clkr.hw,
123062306a36Sopenharmony_ci			},
123162306a36Sopenharmony_ci			.num_parents = 1,
123262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
123362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
123462306a36Sopenharmony_ci		},
123562306a36Sopenharmony_ci	},
123662306a36Sopenharmony_ci};
123762306a36Sopenharmony_ci
123862306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
123962306a36Sopenharmony_ci	.halt_reg = 0x38004,
124062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
124162306a36Sopenharmony_ci	.hwcg_reg = 0x38004,
124262306a36Sopenharmony_ci	.hwcg_bit = 1,
124362306a36Sopenharmony_ci	.clkr = {
124462306a36Sopenharmony_ci		.enable_reg = 0x52004,
124562306a36Sopenharmony_ci		.enable_mask = BIT(10),
124662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
124762306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
124862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
124962306a36Sopenharmony_ci		},
125062306a36Sopenharmony_ci	},
125162306a36Sopenharmony_ci};
125262306a36Sopenharmony_ci
125362306a36Sopenharmony_cistatic struct clk_branch gcc_camera_ahb_clk = {
125462306a36Sopenharmony_ci	.halt_reg = 0xb008,
125562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
125662306a36Sopenharmony_ci	.hwcg_reg = 0xb008,
125762306a36Sopenharmony_ci	.hwcg_bit = 1,
125862306a36Sopenharmony_ci	.clkr = {
125962306a36Sopenharmony_ci		.enable_reg = 0xb008,
126062306a36Sopenharmony_ci		.enable_mask = BIT(0),
126162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
126262306a36Sopenharmony_ci			.name = "gcc_camera_ahb_clk",
126362306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
126462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
126562306a36Sopenharmony_ci		},
126662306a36Sopenharmony_ci	},
126762306a36Sopenharmony_ci};
126862306a36Sopenharmony_ci
126962306a36Sopenharmony_cistatic struct clk_branch gcc_camera_axi_clk = {
127062306a36Sopenharmony_ci	.halt_reg = 0xb020,
127162306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
127262306a36Sopenharmony_ci	.clkr = {
127362306a36Sopenharmony_ci		.enable_reg = 0xb020,
127462306a36Sopenharmony_ci		.enable_mask = BIT(0),
127562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
127662306a36Sopenharmony_ci			.name = "gcc_camera_axi_clk",
127762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
127862306a36Sopenharmony_ci		},
127962306a36Sopenharmony_ci	},
128062306a36Sopenharmony_ci};
128162306a36Sopenharmony_ci
128262306a36Sopenharmony_cistatic struct clk_branch gcc_camera_xo_clk = {
128362306a36Sopenharmony_ci	.halt_reg = 0xb02c,
128462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
128562306a36Sopenharmony_ci	.clkr = {
128662306a36Sopenharmony_ci		.enable_reg = 0xb02c,
128762306a36Sopenharmony_ci		.enable_mask = BIT(0),
128862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
128962306a36Sopenharmony_ci			.name = "gcc_camera_xo_clk",
129062306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
129162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
129262306a36Sopenharmony_ci		},
129362306a36Sopenharmony_ci	},
129462306a36Sopenharmony_ci};
129562306a36Sopenharmony_ci
129662306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_ahb_clk = {
129762306a36Sopenharmony_ci	.halt_reg = 0x4100c,
129862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
129962306a36Sopenharmony_ci	.hwcg_reg = 0x4100c,
130062306a36Sopenharmony_ci	.hwcg_bit = 1,
130162306a36Sopenharmony_ci	.clkr = {
130262306a36Sopenharmony_ci		.enable_reg = 0x52004,
130362306a36Sopenharmony_ci		.enable_mask = BIT(3),
130462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
130562306a36Sopenharmony_ci			.name = "gcc_ce1_ahb_clk",
130662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
130762306a36Sopenharmony_ci		},
130862306a36Sopenharmony_ci	},
130962306a36Sopenharmony_ci};
131062306a36Sopenharmony_ci
131162306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_axi_clk = {
131262306a36Sopenharmony_ci	.halt_reg = 0x41008,
131362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
131462306a36Sopenharmony_ci	.clkr = {
131562306a36Sopenharmony_ci		.enable_reg = 0x52004,
131662306a36Sopenharmony_ci		.enable_mask = BIT(4),
131762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
131862306a36Sopenharmony_ci			.name = "gcc_ce1_axi_clk",
131962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
132062306a36Sopenharmony_ci		},
132162306a36Sopenharmony_ci	},
132262306a36Sopenharmony_ci};
132362306a36Sopenharmony_ci
132462306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_clk = {
132562306a36Sopenharmony_ci	.halt_reg = 0x41004,
132662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
132762306a36Sopenharmony_ci	.clkr = {
132862306a36Sopenharmony_ci		.enable_reg = 0x52004,
132962306a36Sopenharmony_ci		.enable_mask = BIT(5),
133062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
133162306a36Sopenharmony_ci			.name = "gcc_ce1_clk",
133262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
133362306a36Sopenharmony_ci		},
133462306a36Sopenharmony_ci	},
133562306a36Sopenharmony_ci};
133662306a36Sopenharmony_ci
133762306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
133862306a36Sopenharmony_ci	.halt_reg = 0x502c,
133962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
134062306a36Sopenharmony_ci	.clkr = {
134162306a36Sopenharmony_ci		.enable_reg = 0x502c,
134262306a36Sopenharmony_ci		.enable_mask = BIT(0),
134362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
134462306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb3_prim_axi_clk",
134562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
134662306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
134762306a36Sopenharmony_ci			},
134862306a36Sopenharmony_ci			.num_parents = 1,
134962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
135062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
135162306a36Sopenharmony_ci		},
135262306a36Sopenharmony_ci	},
135362306a36Sopenharmony_ci};
135462306a36Sopenharmony_ci
135562306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
135662306a36Sopenharmony_ci	.halt_reg = 0x5030,
135762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
135862306a36Sopenharmony_ci	.clkr = {
135962306a36Sopenharmony_ci		.enable_reg = 0x5030,
136062306a36Sopenharmony_ci		.enable_mask = BIT(0),
136162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
136262306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb3_sec_axi_clk",
136362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
136462306a36Sopenharmony_ci				&gcc_usb30_sec_master_clk_src.clkr.hw,
136562306a36Sopenharmony_ci			},
136662306a36Sopenharmony_ci			.num_parents = 1,
136762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
136862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
136962306a36Sopenharmony_ci		},
137062306a36Sopenharmony_ci	},
137162306a36Sopenharmony_ci};
137262306a36Sopenharmony_ci
137362306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_ahb_clk = {
137462306a36Sopenharmony_ci	.halt_reg = 0x48000,
137562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
137662306a36Sopenharmony_ci	.clkr = {
137762306a36Sopenharmony_ci		.enable_reg = 0x52004,
137862306a36Sopenharmony_ci		.enable_mask = BIT(21),
137962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
138062306a36Sopenharmony_ci			.name = "gcc_cpuss_ahb_clk",
138162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
138262306a36Sopenharmony_ci				&gcc_cpuss_ahb_clk_src.clkr.hw,
138362306a36Sopenharmony_ci			},
138462306a36Sopenharmony_ci			.num_parents = 1,
138562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
138662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
138762306a36Sopenharmony_ci		},
138862306a36Sopenharmony_ci	},
138962306a36Sopenharmony_ci};
139062306a36Sopenharmony_ci
139162306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_rbcpr_clk = {
139262306a36Sopenharmony_ci	.halt_reg = 0x48008,
139362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
139462306a36Sopenharmony_ci	.clkr = {
139562306a36Sopenharmony_ci		.enable_reg = 0x48008,
139662306a36Sopenharmony_ci		.enable_mask = BIT(0),
139762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
139862306a36Sopenharmony_ci			.name = "gcc_cpuss_rbcpr_clk",
139962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
140062306a36Sopenharmony_ci				&gcc_cpuss_rbcpr_clk_src.clkr.hw,
140162306a36Sopenharmony_ci			},
140262306a36Sopenharmony_ci			.num_parents = 1,
140362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
140462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
140562306a36Sopenharmony_ci		},
140662306a36Sopenharmony_ci	},
140762306a36Sopenharmony_ci};
140862306a36Sopenharmony_ci
140962306a36Sopenharmony_ci/*
141062306a36Sopenharmony_ci * The source clock frequencies are different for SDM670; define a child clock
141162306a36Sopenharmony_ci * pointing to the source clock that uses SDM670 frequencies.
141262306a36Sopenharmony_ci */
141362306a36Sopenharmony_cistatic struct clk_branch gcc_sdm670_cpuss_rbcpr_clk = {
141462306a36Sopenharmony_ci	.halt_reg = 0x48008,
141562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
141662306a36Sopenharmony_ci	.clkr = {
141762306a36Sopenharmony_ci		.enable_reg = 0x48008,
141862306a36Sopenharmony_ci		.enable_mask = BIT(0),
141962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142062306a36Sopenharmony_ci			.name = "gcc_cpuss_rbcpr_clk",
142162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
142262306a36Sopenharmony_ci				&gcc_sdm670_cpuss_rbcpr_clk_src.clkr.hw,
142362306a36Sopenharmony_ci			},
142462306a36Sopenharmony_ci			.num_parents = 1,
142562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
142662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
142762306a36Sopenharmony_ci		},
142862306a36Sopenharmony_ci	},
142962306a36Sopenharmony_ci};
143062306a36Sopenharmony_ci
143162306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_gpu_axi_clk = {
143262306a36Sopenharmony_ci	.halt_reg = 0x44038,
143362306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
143462306a36Sopenharmony_ci	.clkr = {
143562306a36Sopenharmony_ci		.enable_reg = 0x44038,
143662306a36Sopenharmony_ci		.enable_mask = BIT(0),
143762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
143862306a36Sopenharmony_ci			.name = "gcc_ddrss_gpu_axi_clk",
143962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
144062306a36Sopenharmony_ci		},
144162306a36Sopenharmony_ci	},
144262306a36Sopenharmony_ci};
144362306a36Sopenharmony_ci
144462306a36Sopenharmony_cistatic struct clk_branch gcc_disp_ahb_clk = {
144562306a36Sopenharmony_ci	.halt_reg = 0xb00c,
144662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
144762306a36Sopenharmony_ci	.hwcg_reg = 0xb00c,
144862306a36Sopenharmony_ci	.hwcg_bit = 1,
144962306a36Sopenharmony_ci	.clkr = {
145062306a36Sopenharmony_ci		.enable_reg = 0xb00c,
145162306a36Sopenharmony_ci		.enable_mask = BIT(0),
145262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
145362306a36Sopenharmony_ci			.name = "gcc_disp_ahb_clk",
145462306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
145562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
145662306a36Sopenharmony_ci		},
145762306a36Sopenharmony_ci	},
145862306a36Sopenharmony_ci};
145962306a36Sopenharmony_ci
146062306a36Sopenharmony_cistatic struct clk_branch gcc_disp_axi_clk = {
146162306a36Sopenharmony_ci	.halt_reg = 0xb024,
146262306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
146362306a36Sopenharmony_ci	.clkr = {
146462306a36Sopenharmony_ci		.enable_reg = 0xb024,
146562306a36Sopenharmony_ci		.enable_mask = BIT(0),
146662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
146762306a36Sopenharmony_ci			.name = "gcc_disp_axi_clk",
146862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
146962306a36Sopenharmony_ci		},
147062306a36Sopenharmony_ci	},
147162306a36Sopenharmony_ci};
147262306a36Sopenharmony_ci
147362306a36Sopenharmony_cistatic struct clk_branch gcc_disp_gpll0_clk_src = {
147462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
147562306a36Sopenharmony_ci	.clkr = {
147662306a36Sopenharmony_ci		.enable_reg = 0x52004,
147762306a36Sopenharmony_ci		.enable_mask = BIT(18),
147862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
147962306a36Sopenharmony_ci			.name = "gcc_disp_gpll0_clk_src",
148062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
148162306a36Sopenharmony_ci				&gpll0.clkr.hw,
148262306a36Sopenharmony_ci			},
148362306a36Sopenharmony_ci			.num_parents = 1,
148462306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
148562306a36Sopenharmony_ci		},
148662306a36Sopenharmony_ci	},
148762306a36Sopenharmony_ci};
148862306a36Sopenharmony_ci
148962306a36Sopenharmony_cistatic struct clk_branch gcc_disp_gpll0_div_clk_src = {
149062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
149162306a36Sopenharmony_ci	.clkr = {
149262306a36Sopenharmony_ci		.enable_reg = 0x52004,
149362306a36Sopenharmony_ci		.enable_mask = BIT(19),
149462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
149562306a36Sopenharmony_ci			.name = "gcc_disp_gpll0_div_clk_src",
149662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
149762306a36Sopenharmony_ci				&gpll0_out_even.clkr.hw,
149862306a36Sopenharmony_ci			},
149962306a36Sopenharmony_ci			.num_parents = 1,
150062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
150162306a36Sopenharmony_ci		},
150262306a36Sopenharmony_ci	},
150362306a36Sopenharmony_ci};
150462306a36Sopenharmony_ci
150562306a36Sopenharmony_cistatic struct clk_branch gcc_disp_xo_clk = {
150662306a36Sopenharmony_ci	.halt_reg = 0xb030,
150762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
150862306a36Sopenharmony_ci	.clkr = {
150962306a36Sopenharmony_ci		.enable_reg = 0xb030,
151062306a36Sopenharmony_ci		.enable_mask = BIT(0),
151162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
151262306a36Sopenharmony_ci			.name = "gcc_disp_xo_clk",
151362306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
151462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
151562306a36Sopenharmony_ci		},
151662306a36Sopenharmony_ci	},
151762306a36Sopenharmony_ci};
151862306a36Sopenharmony_ci
151962306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
152062306a36Sopenharmony_ci	.halt_reg = 0x64000,
152162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
152262306a36Sopenharmony_ci	.clkr = {
152362306a36Sopenharmony_ci		.enable_reg = 0x64000,
152462306a36Sopenharmony_ci		.enable_mask = BIT(0),
152562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
152662306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
152762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
152862306a36Sopenharmony_ci				&gcc_gp1_clk_src.clkr.hw,
152962306a36Sopenharmony_ci			},
153062306a36Sopenharmony_ci			.num_parents = 1,
153162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
153262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
153362306a36Sopenharmony_ci		},
153462306a36Sopenharmony_ci	},
153562306a36Sopenharmony_ci};
153662306a36Sopenharmony_ci
153762306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
153862306a36Sopenharmony_ci	.halt_reg = 0x65000,
153962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
154062306a36Sopenharmony_ci	.clkr = {
154162306a36Sopenharmony_ci		.enable_reg = 0x65000,
154262306a36Sopenharmony_ci		.enable_mask = BIT(0),
154362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
154462306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
154562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
154662306a36Sopenharmony_ci				&gcc_gp2_clk_src.clkr.hw,
154762306a36Sopenharmony_ci			},
154862306a36Sopenharmony_ci			.num_parents = 1,
154962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
155062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
155162306a36Sopenharmony_ci		},
155262306a36Sopenharmony_ci	},
155362306a36Sopenharmony_ci};
155462306a36Sopenharmony_ci
155562306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
155662306a36Sopenharmony_ci	.halt_reg = 0x66000,
155762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
155862306a36Sopenharmony_ci	.clkr = {
155962306a36Sopenharmony_ci		.enable_reg = 0x66000,
156062306a36Sopenharmony_ci		.enable_mask = BIT(0),
156162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
156262306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
156362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
156462306a36Sopenharmony_ci				&gcc_gp3_clk_src.clkr.hw,
156562306a36Sopenharmony_ci			},
156662306a36Sopenharmony_ci			.num_parents = 1,
156762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
156862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
156962306a36Sopenharmony_ci		},
157062306a36Sopenharmony_ci	},
157162306a36Sopenharmony_ci};
157262306a36Sopenharmony_ci
157362306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_cfg_ahb_clk = {
157462306a36Sopenharmony_ci	.halt_reg = 0x71004,
157562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
157662306a36Sopenharmony_ci	.hwcg_reg = 0x71004,
157762306a36Sopenharmony_ci	.hwcg_bit = 1,
157862306a36Sopenharmony_ci	.clkr = {
157962306a36Sopenharmony_ci		.enable_reg = 0x71004,
158062306a36Sopenharmony_ci		.enable_mask = BIT(0),
158162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
158262306a36Sopenharmony_ci			.name = "gcc_gpu_cfg_ahb_clk",
158362306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
158462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
158562306a36Sopenharmony_ci		},
158662306a36Sopenharmony_ci	},
158762306a36Sopenharmony_ci};
158862306a36Sopenharmony_ci
158962306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk_src = {
159062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
159162306a36Sopenharmony_ci	.clkr = {
159262306a36Sopenharmony_ci		.enable_reg = 0x52004,
159362306a36Sopenharmony_ci		.enable_mask = BIT(15),
159462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
159562306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_clk_src",
159662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
159762306a36Sopenharmony_ci				&gpll0.clkr.hw,
159862306a36Sopenharmony_ci			},
159962306a36Sopenharmony_ci			.num_parents = 1,
160062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
160162306a36Sopenharmony_ci		},
160262306a36Sopenharmony_ci	},
160362306a36Sopenharmony_ci};
160462306a36Sopenharmony_ci
160562306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk_src = {
160662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
160762306a36Sopenharmony_ci	.clkr = {
160862306a36Sopenharmony_ci		.enable_reg = 0x52004,
160962306a36Sopenharmony_ci		.enable_mask = BIT(16),
161062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
161162306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_div_clk_src",
161262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
161362306a36Sopenharmony_ci				&gpll0_out_even.clkr.hw,
161462306a36Sopenharmony_ci			},
161562306a36Sopenharmony_ci			.num_parents = 1,
161662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
161762306a36Sopenharmony_ci		},
161862306a36Sopenharmony_ci	},
161962306a36Sopenharmony_ci};
162062306a36Sopenharmony_ci
162162306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_iref_clk = {
162262306a36Sopenharmony_ci	.halt_reg = 0x8c010,
162362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
162462306a36Sopenharmony_ci	.clkr = {
162562306a36Sopenharmony_ci		.enable_reg = 0x8c010,
162662306a36Sopenharmony_ci		.enable_mask = BIT(0),
162762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
162862306a36Sopenharmony_ci			.name = "gcc_gpu_iref_clk",
162962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
163062306a36Sopenharmony_ci		},
163162306a36Sopenharmony_ci	},
163262306a36Sopenharmony_ci};
163362306a36Sopenharmony_ci
163462306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_memnoc_gfx_clk = {
163562306a36Sopenharmony_ci	.halt_reg = 0x7100c,
163662306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
163762306a36Sopenharmony_ci	.clkr = {
163862306a36Sopenharmony_ci		.enable_reg = 0x7100c,
163962306a36Sopenharmony_ci		.enable_mask = BIT(0),
164062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
164162306a36Sopenharmony_ci			.name = "gcc_gpu_memnoc_gfx_clk",
164262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
164362306a36Sopenharmony_ci		},
164462306a36Sopenharmony_ci	},
164562306a36Sopenharmony_ci};
164662306a36Sopenharmony_ci
164762306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
164862306a36Sopenharmony_ci	.halt_reg = 0x71018,
164962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
165062306a36Sopenharmony_ci	.clkr = {
165162306a36Sopenharmony_ci		.enable_reg = 0x71018,
165262306a36Sopenharmony_ci		.enable_mask = BIT(0),
165362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
165462306a36Sopenharmony_ci			.name = "gcc_gpu_snoc_dvm_gfx_clk",
165562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
165662306a36Sopenharmony_ci		},
165762306a36Sopenharmony_ci	},
165862306a36Sopenharmony_ci};
165962306a36Sopenharmony_ci
166062306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_vs_clk = {
166162306a36Sopenharmony_ci	.halt_reg = 0x7a04c,
166262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
166362306a36Sopenharmony_ci	.clkr = {
166462306a36Sopenharmony_ci		.enable_reg = 0x7a04c,
166562306a36Sopenharmony_ci		.enable_mask = BIT(0),
166662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
166762306a36Sopenharmony_ci			.name = "gcc_gpu_vs_clk",
166862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
166962306a36Sopenharmony_ci				&gcc_vsensor_clk_src.clkr.hw,
167062306a36Sopenharmony_ci			},
167162306a36Sopenharmony_ci			.num_parents = 1,
167262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
167362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
167462306a36Sopenharmony_ci		},
167562306a36Sopenharmony_ci	},
167662306a36Sopenharmony_ci};
167762306a36Sopenharmony_ci
167862306a36Sopenharmony_cistatic struct clk_branch gcc_mss_axis2_clk = {
167962306a36Sopenharmony_ci	.halt_reg = 0x8a008,
168062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
168162306a36Sopenharmony_ci	.clkr = {
168262306a36Sopenharmony_ci		.enable_reg = 0x8a008,
168362306a36Sopenharmony_ci		.enable_mask = BIT(0),
168462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
168562306a36Sopenharmony_ci			.name = "gcc_mss_axis2_clk",
168662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
168762306a36Sopenharmony_ci		},
168862306a36Sopenharmony_ci	},
168962306a36Sopenharmony_ci};
169062306a36Sopenharmony_ci
169162306a36Sopenharmony_cistatic struct clk_branch gcc_mss_cfg_ahb_clk = {
169262306a36Sopenharmony_ci	.halt_reg = 0x8a000,
169362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
169462306a36Sopenharmony_ci	.hwcg_reg = 0x8a000,
169562306a36Sopenharmony_ci	.hwcg_bit = 1,
169662306a36Sopenharmony_ci	.clkr = {
169762306a36Sopenharmony_ci		.enable_reg = 0x8a000,
169862306a36Sopenharmony_ci		.enable_mask = BIT(0),
169962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
170062306a36Sopenharmony_ci			.name = "gcc_mss_cfg_ahb_clk",
170162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
170262306a36Sopenharmony_ci		},
170362306a36Sopenharmony_ci	},
170462306a36Sopenharmony_ci};
170562306a36Sopenharmony_ci
170662306a36Sopenharmony_cistatic struct clk_branch gcc_mss_gpll0_div_clk_src = {
170762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
170862306a36Sopenharmony_ci	.clkr = {
170962306a36Sopenharmony_ci		.enable_reg = 0x52004,
171062306a36Sopenharmony_ci		.enable_mask = BIT(17),
171162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
171262306a36Sopenharmony_ci			.name = "gcc_mss_gpll0_div_clk_src",
171362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
171462306a36Sopenharmony_ci		},
171562306a36Sopenharmony_ci	},
171662306a36Sopenharmony_ci};
171762306a36Sopenharmony_ci
171862306a36Sopenharmony_cistatic struct clk_branch gcc_mss_mfab_axis_clk = {
171962306a36Sopenharmony_ci	.halt_reg = 0x8a004,
172062306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
172162306a36Sopenharmony_ci	.hwcg_reg = 0x8a004,
172262306a36Sopenharmony_ci	.hwcg_bit = 1,
172362306a36Sopenharmony_ci	.clkr = {
172462306a36Sopenharmony_ci		.enable_reg = 0x8a004,
172562306a36Sopenharmony_ci		.enable_mask = BIT(0),
172662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
172762306a36Sopenharmony_ci			.name = "gcc_mss_mfab_axis_clk",
172862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
172962306a36Sopenharmony_ci		},
173062306a36Sopenharmony_ci	},
173162306a36Sopenharmony_ci};
173262306a36Sopenharmony_ci
173362306a36Sopenharmony_cistatic struct clk_branch gcc_mss_q6_memnoc_axi_clk = {
173462306a36Sopenharmony_ci	.halt_reg = 0x8a154,
173562306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
173662306a36Sopenharmony_ci	.clkr = {
173762306a36Sopenharmony_ci		.enable_reg = 0x8a154,
173862306a36Sopenharmony_ci		.enable_mask = BIT(0),
173962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
174062306a36Sopenharmony_ci			.name = "gcc_mss_q6_memnoc_axi_clk",
174162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
174262306a36Sopenharmony_ci		},
174362306a36Sopenharmony_ci	},
174462306a36Sopenharmony_ci};
174562306a36Sopenharmony_ci
174662306a36Sopenharmony_cistatic struct clk_branch gcc_mss_snoc_axi_clk = {
174762306a36Sopenharmony_ci	.halt_reg = 0x8a150,
174862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
174962306a36Sopenharmony_ci	.clkr = {
175062306a36Sopenharmony_ci		.enable_reg = 0x8a150,
175162306a36Sopenharmony_ci		.enable_mask = BIT(0),
175262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
175362306a36Sopenharmony_ci			.name = "gcc_mss_snoc_axi_clk",
175462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175562306a36Sopenharmony_ci		},
175662306a36Sopenharmony_ci	},
175762306a36Sopenharmony_ci};
175862306a36Sopenharmony_ci
175962306a36Sopenharmony_cistatic struct clk_branch gcc_mss_vs_clk = {
176062306a36Sopenharmony_ci	.halt_reg = 0x7a048,
176162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
176262306a36Sopenharmony_ci	.clkr = {
176362306a36Sopenharmony_ci		.enable_reg = 0x7a048,
176462306a36Sopenharmony_ci		.enable_mask = BIT(0),
176562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
176662306a36Sopenharmony_ci			.name = "gcc_mss_vs_clk",
176762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
176862306a36Sopenharmony_ci				&gcc_vsensor_clk_src.clkr.hw,
176962306a36Sopenharmony_ci			},
177062306a36Sopenharmony_ci			.num_parents = 1,
177162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
177262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
177362306a36Sopenharmony_ci		},
177462306a36Sopenharmony_ci	},
177562306a36Sopenharmony_ci};
177662306a36Sopenharmony_ci
177762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_aux_clk = {
177862306a36Sopenharmony_ci	.halt_reg = 0x6b01c,
177962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
178062306a36Sopenharmony_ci	.clkr = {
178162306a36Sopenharmony_ci		.enable_reg = 0x5200c,
178262306a36Sopenharmony_ci		.enable_mask = BIT(3),
178362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
178462306a36Sopenharmony_ci			.name = "gcc_pcie_0_aux_clk",
178562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
178662306a36Sopenharmony_ci				&gcc_pcie_0_aux_clk_src.clkr.hw,
178762306a36Sopenharmony_ci			},
178862306a36Sopenharmony_ci			.num_parents = 1,
178962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
179062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
179162306a36Sopenharmony_ci		},
179262306a36Sopenharmony_ci	},
179362306a36Sopenharmony_ci};
179462306a36Sopenharmony_ci
179562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
179662306a36Sopenharmony_ci	.halt_reg = 0x6b018,
179762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
179862306a36Sopenharmony_ci	.hwcg_reg = 0x6b018,
179962306a36Sopenharmony_ci	.hwcg_bit = 1,
180062306a36Sopenharmony_ci	.clkr = {
180162306a36Sopenharmony_ci		.enable_reg = 0x5200c,
180262306a36Sopenharmony_ci		.enable_mask = BIT(2),
180362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
180462306a36Sopenharmony_ci			.name = "gcc_pcie_0_cfg_ahb_clk",
180562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
180662306a36Sopenharmony_ci		},
180762306a36Sopenharmony_ci	},
180862306a36Sopenharmony_ci};
180962306a36Sopenharmony_ci
181062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_clkref_clk = {
181162306a36Sopenharmony_ci	.halt_reg = 0x8c00c,
181262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
181362306a36Sopenharmony_ci	.clkr = {
181462306a36Sopenharmony_ci		.enable_reg = 0x8c00c,
181562306a36Sopenharmony_ci		.enable_mask = BIT(0),
181662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
181762306a36Sopenharmony_ci			.name = "gcc_pcie_0_clkref_clk",
181862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
181962306a36Sopenharmony_ci		},
182062306a36Sopenharmony_ci	},
182162306a36Sopenharmony_ci};
182262306a36Sopenharmony_ci
182362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_mstr_axi_clk = {
182462306a36Sopenharmony_ci	.halt_reg = 0x6b014,
182562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
182662306a36Sopenharmony_ci	.clkr = {
182762306a36Sopenharmony_ci		.enable_reg = 0x5200c,
182862306a36Sopenharmony_ci		.enable_mask = BIT(1),
182962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
183062306a36Sopenharmony_ci			.name = "gcc_pcie_0_mstr_axi_clk",
183162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
183262306a36Sopenharmony_ci		},
183362306a36Sopenharmony_ci	},
183462306a36Sopenharmony_ci};
183562306a36Sopenharmony_ci
183662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipe_clk = {
183762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
183862306a36Sopenharmony_ci	.clkr = {
183962306a36Sopenharmony_ci		.enable_reg = 0x5200c,
184062306a36Sopenharmony_ci		.enable_mask = BIT(4),
184162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
184262306a36Sopenharmony_ci			.name = "gcc_pcie_0_pipe_clk",
184362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
184462306a36Sopenharmony_ci				.fw_name = "pcie_0_pipe_clk", .name = "pcie_0_pipe_clk",
184562306a36Sopenharmony_ci			},
184662306a36Sopenharmony_ci			.num_parents = 1,
184762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
184862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
184962306a36Sopenharmony_ci		},
185062306a36Sopenharmony_ci	},
185162306a36Sopenharmony_ci};
185262306a36Sopenharmony_ci
185362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_axi_clk = {
185462306a36Sopenharmony_ci	.halt_reg = 0x6b010,
185562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
185662306a36Sopenharmony_ci	.hwcg_reg = 0x6b010,
185762306a36Sopenharmony_ci	.hwcg_bit = 1,
185862306a36Sopenharmony_ci	.clkr = {
185962306a36Sopenharmony_ci		.enable_reg = 0x5200c,
186062306a36Sopenharmony_ci		.enable_mask = BIT(0),
186162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
186262306a36Sopenharmony_ci			.name = "gcc_pcie_0_slv_axi_clk",
186362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
186462306a36Sopenharmony_ci		},
186562306a36Sopenharmony_ci	},
186662306a36Sopenharmony_ci};
186762306a36Sopenharmony_ci
186862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
186962306a36Sopenharmony_ci	.halt_reg = 0x6b00c,
187062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
187162306a36Sopenharmony_ci	.clkr = {
187262306a36Sopenharmony_ci		.enable_reg = 0x5200c,
187362306a36Sopenharmony_ci		.enable_mask = BIT(5),
187462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
187562306a36Sopenharmony_ci			.name = "gcc_pcie_0_slv_q2a_axi_clk",
187662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
187762306a36Sopenharmony_ci		},
187862306a36Sopenharmony_ci	},
187962306a36Sopenharmony_ci};
188062306a36Sopenharmony_ci
188162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_aux_clk = {
188262306a36Sopenharmony_ci	.halt_reg = 0x8d01c,
188362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
188462306a36Sopenharmony_ci	.clkr = {
188562306a36Sopenharmony_ci		.enable_reg = 0x52004,
188662306a36Sopenharmony_ci		.enable_mask = BIT(29),
188762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
188862306a36Sopenharmony_ci			.name = "gcc_pcie_1_aux_clk",
188962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
189062306a36Sopenharmony_ci				&gcc_pcie_1_aux_clk_src.clkr.hw,
189162306a36Sopenharmony_ci			},
189262306a36Sopenharmony_ci			.num_parents = 1,
189362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
189462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
189562306a36Sopenharmony_ci		},
189662306a36Sopenharmony_ci	},
189762306a36Sopenharmony_ci};
189862306a36Sopenharmony_ci
189962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
190062306a36Sopenharmony_ci	.halt_reg = 0x8d018,
190162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
190262306a36Sopenharmony_ci	.hwcg_reg = 0x8d018,
190362306a36Sopenharmony_ci	.hwcg_bit = 1,
190462306a36Sopenharmony_ci	.clkr = {
190562306a36Sopenharmony_ci		.enable_reg = 0x52004,
190662306a36Sopenharmony_ci		.enable_mask = BIT(28),
190762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
190862306a36Sopenharmony_ci			.name = "gcc_pcie_1_cfg_ahb_clk",
190962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
191062306a36Sopenharmony_ci		},
191162306a36Sopenharmony_ci	},
191262306a36Sopenharmony_ci};
191362306a36Sopenharmony_ci
191462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_clkref_clk = {
191562306a36Sopenharmony_ci	.halt_reg = 0x8c02c,
191662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
191762306a36Sopenharmony_ci	.clkr = {
191862306a36Sopenharmony_ci		.enable_reg = 0x8c02c,
191962306a36Sopenharmony_ci		.enable_mask = BIT(0),
192062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
192162306a36Sopenharmony_ci			.name = "gcc_pcie_1_clkref_clk",
192262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
192362306a36Sopenharmony_ci		},
192462306a36Sopenharmony_ci	},
192562306a36Sopenharmony_ci};
192662306a36Sopenharmony_ci
192762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_mstr_axi_clk = {
192862306a36Sopenharmony_ci	.halt_reg = 0x8d014,
192962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
193062306a36Sopenharmony_ci	.clkr = {
193162306a36Sopenharmony_ci		.enable_reg = 0x52004,
193262306a36Sopenharmony_ci		.enable_mask = BIT(27),
193362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
193462306a36Sopenharmony_ci			.name = "gcc_pcie_1_mstr_axi_clk",
193562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
193662306a36Sopenharmony_ci		},
193762306a36Sopenharmony_ci	},
193862306a36Sopenharmony_ci};
193962306a36Sopenharmony_ci
194062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipe_clk = {
194162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
194262306a36Sopenharmony_ci	.clkr = {
194362306a36Sopenharmony_ci		.enable_reg = 0x52004,
194462306a36Sopenharmony_ci		.enable_mask = BIT(30),
194562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
194662306a36Sopenharmony_ci			.name = "gcc_pcie_1_pipe_clk",
194762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
194862306a36Sopenharmony_ci				.fw_name = "pcie_1_pipe_clk", .name = "pcie_1_pipe_clk",
194962306a36Sopenharmony_ci			},
195062306a36Sopenharmony_ci			.num_parents = 1,
195162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
195262306a36Sopenharmony_ci		},
195362306a36Sopenharmony_ci	},
195462306a36Sopenharmony_ci};
195562306a36Sopenharmony_ci
195662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_axi_clk = {
195762306a36Sopenharmony_ci	.halt_reg = 0x8d010,
195862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
195962306a36Sopenharmony_ci	.hwcg_reg = 0x8d010,
196062306a36Sopenharmony_ci	.hwcg_bit = 1,
196162306a36Sopenharmony_ci	.clkr = {
196262306a36Sopenharmony_ci		.enable_reg = 0x52004,
196362306a36Sopenharmony_ci		.enable_mask = BIT(26),
196462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
196562306a36Sopenharmony_ci			.name = "gcc_pcie_1_slv_axi_clk",
196662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
196762306a36Sopenharmony_ci		},
196862306a36Sopenharmony_ci	},
196962306a36Sopenharmony_ci};
197062306a36Sopenharmony_ci
197162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
197262306a36Sopenharmony_ci	.halt_reg = 0x8d00c,
197362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
197462306a36Sopenharmony_ci	.clkr = {
197562306a36Sopenharmony_ci		.enable_reg = 0x52004,
197662306a36Sopenharmony_ci		.enable_mask = BIT(25),
197762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
197862306a36Sopenharmony_ci			.name = "gcc_pcie_1_slv_q2a_axi_clk",
197962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
198062306a36Sopenharmony_ci		},
198162306a36Sopenharmony_ci	},
198262306a36Sopenharmony_ci};
198362306a36Sopenharmony_ci
198462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_phy_aux_clk = {
198562306a36Sopenharmony_ci	.halt_reg = 0x6f004,
198662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
198762306a36Sopenharmony_ci	.clkr = {
198862306a36Sopenharmony_ci		.enable_reg = 0x6f004,
198962306a36Sopenharmony_ci		.enable_mask = BIT(0),
199062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
199162306a36Sopenharmony_ci			.name = "gcc_pcie_phy_aux_clk",
199262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
199362306a36Sopenharmony_ci				&gcc_pcie_0_aux_clk_src.clkr.hw,
199462306a36Sopenharmony_ci			},
199562306a36Sopenharmony_ci			.num_parents = 1,
199662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
199762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
199862306a36Sopenharmony_ci		},
199962306a36Sopenharmony_ci	},
200062306a36Sopenharmony_ci};
200162306a36Sopenharmony_ci
200262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_phy_refgen_clk = {
200362306a36Sopenharmony_ci	.halt_reg = 0x6f02c,
200462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
200562306a36Sopenharmony_ci	.clkr = {
200662306a36Sopenharmony_ci		.enable_reg = 0x6f02c,
200762306a36Sopenharmony_ci		.enable_mask = BIT(0),
200862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
200962306a36Sopenharmony_ci			.name = "gcc_pcie_phy_refgen_clk",
201062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
201162306a36Sopenharmony_ci				&gcc_pcie_phy_refgen_clk_src.clkr.hw,
201262306a36Sopenharmony_ci			},
201362306a36Sopenharmony_ci			.num_parents = 1,
201462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
201562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
201662306a36Sopenharmony_ci		},
201762306a36Sopenharmony_ci	},
201862306a36Sopenharmony_ci};
201962306a36Sopenharmony_ci
202062306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
202162306a36Sopenharmony_ci	.halt_reg = 0x3300c,
202262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
202362306a36Sopenharmony_ci	.clkr = {
202462306a36Sopenharmony_ci		.enable_reg = 0x3300c,
202562306a36Sopenharmony_ci		.enable_mask = BIT(0),
202662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
202762306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
202862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
202962306a36Sopenharmony_ci				&gcc_pdm2_clk_src.clkr.hw,
203062306a36Sopenharmony_ci			},
203162306a36Sopenharmony_ci			.num_parents = 1,
203262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
203362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
203462306a36Sopenharmony_ci		},
203562306a36Sopenharmony_ci	},
203662306a36Sopenharmony_ci};
203762306a36Sopenharmony_ci
203862306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
203962306a36Sopenharmony_ci	.halt_reg = 0x33004,
204062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
204162306a36Sopenharmony_ci	.hwcg_reg = 0x33004,
204262306a36Sopenharmony_ci	.hwcg_bit = 1,
204362306a36Sopenharmony_ci	.clkr = {
204462306a36Sopenharmony_ci		.enable_reg = 0x33004,
204562306a36Sopenharmony_ci		.enable_mask = BIT(0),
204662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
204762306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
204862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
204962306a36Sopenharmony_ci		},
205062306a36Sopenharmony_ci	},
205162306a36Sopenharmony_ci};
205262306a36Sopenharmony_ci
205362306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = {
205462306a36Sopenharmony_ci	.halt_reg = 0x33008,
205562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
205662306a36Sopenharmony_ci	.clkr = {
205762306a36Sopenharmony_ci		.enable_reg = 0x33008,
205862306a36Sopenharmony_ci		.enable_mask = BIT(0),
205962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
206062306a36Sopenharmony_ci			.name = "gcc_pdm_xo4_clk",
206162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
206262306a36Sopenharmony_ci		},
206362306a36Sopenharmony_ci	},
206462306a36Sopenharmony_ci};
206562306a36Sopenharmony_ci
206662306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
206762306a36Sopenharmony_ci	.halt_reg = 0x34004,
206862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
206962306a36Sopenharmony_ci	.hwcg_reg = 0x34004,
207062306a36Sopenharmony_ci	.hwcg_bit = 1,
207162306a36Sopenharmony_ci	.clkr = {
207262306a36Sopenharmony_ci		.enable_reg = 0x52004,
207362306a36Sopenharmony_ci		.enable_mask = BIT(13),
207462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
207562306a36Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
207662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
207762306a36Sopenharmony_ci		},
207862306a36Sopenharmony_ci	},
207962306a36Sopenharmony_ci};
208062306a36Sopenharmony_ci
208162306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_ahb_clk = {
208262306a36Sopenharmony_ci	.halt_reg = 0xb014,
208362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
208462306a36Sopenharmony_ci	.hwcg_reg = 0xb014,
208562306a36Sopenharmony_ci	.hwcg_bit = 1,
208662306a36Sopenharmony_ci	.clkr = {
208762306a36Sopenharmony_ci		.enable_reg = 0xb014,
208862306a36Sopenharmony_ci		.enable_mask = BIT(0),
208962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
209062306a36Sopenharmony_ci			.name = "gcc_qmip_camera_ahb_clk",
209162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
209262306a36Sopenharmony_ci		},
209362306a36Sopenharmony_ci	},
209462306a36Sopenharmony_ci};
209562306a36Sopenharmony_ci
209662306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp_ahb_clk = {
209762306a36Sopenharmony_ci	.halt_reg = 0xb018,
209862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
209962306a36Sopenharmony_ci	.hwcg_reg = 0xb018,
210062306a36Sopenharmony_ci	.hwcg_bit = 1,
210162306a36Sopenharmony_ci	.clkr = {
210262306a36Sopenharmony_ci		.enable_reg = 0xb018,
210362306a36Sopenharmony_ci		.enable_mask = BIT(0),
210462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
210562306a36Sopenharmony_ci			.name = "gcc_qmip_disp_ahb_clk",
210662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
210762306a36Sopenharmony_ci		},
210862306a36Sopenharmony_ci	},
210962306a36Sopenharmony_ci};
211062306a36Sopenharmony_ci
211162306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_ahb_clk = {
211262306a36Sopenharmony_ci	.halt_reg = 0xb010,
211362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
211462306a36Sopenharmony_ci	.hwcg_reg = 0xb010,
211562306a36Sopenharmony_ci	.hwcg_bit = 1,
211662306a36Sopenharmony_ci	.clkr = {
211762306a36Sopenharmony_ci		.enable_reg = 0xb010,
211862306a36Sopenharmony_ci		.enable_mask = BIT(0),
211962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
212062306a36Sopenharmony_ci			.name = "gcc_qmip_video_ahb_clk",
212162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
212262306a36Sopenharmony_ci		},
212362306a36Sopenharmony_ci	},
212462306a36Sopenharmony_ci};
212562306a36Sopenharmony_ci
212662306a36Sopenharmony_cistatic struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = {
212762306a36Sopenharmony_ci	.halt_reg = 0x4b000,
212862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
212962306a36Sopenharmony_ci	.clkr = {
213062306a36Sopenharmony_ci		.enable_reg = 0x4b000,
213162306a36Sopenharmony_ci		.enable_mask = BIT(0),
213262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
213362306a36Sopenharmony_ci			.name = "gcc_qspi_cnoc_periph_ahb_clk",
213462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
213562306a36Sopenharmony_ci		},
213662306a36Sopenharmony_ci	},
213762306a36Sopenharmony_ci};
213862306a36Sopenharmony_ci
213962306a36Sopenharmony_cistatic struct clk_branch gcc_qspi_core_clk = {
214062306a36Sopenharmony_ci	.halt_reg = 0x4b004,
214162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
214262306a36Sopenharmony_ci	.clkr = {
214362306a36Sopenharmony_ci		.enable_reg = 0x4b004,
214462306a36Sopenharmony_ci		.enable_mask = BIT(0),
214562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
214662306a36Sopenharmony_ci			.name = "gcc_qspi_core_clk",
214762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
214862306a36Sopenharmony_ci				&gcc_qspi_core_clk_src.clkr.hw,
214962306a36Sopenharmony_ci			},
215062306a36Sopenharmony_ci			.num_parents = 1,
215162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
215262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
215362306a36Sopenharmony_ci		},
215462306a36Sopenharmony_ci	},
215562306a36Sopenharmony_ci};
215662306a36Sopenharmony_ci
215762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s0_clk = {
215862306a36Sopenharmony_ci	.halt_reg = 0x17030,
215962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
216062306a36Sopenharmony_ci	.clkr = {
216162306a36Sopenharmony_ci		.enable_reg = 0x5200c,
216262306a36Sopenharmony_ci		.enable_mask = BIT(10),
216362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
216462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s0_clk",
216562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
216662306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
216762306a36Sopenharmony_ci			},
216862306a36Sopenharmony_ci			.num_parents = 1,
216962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
217062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
217162306a36Sopenharmony_ci		},
217262306a36Sopenharmony_ci	},
217362306a36Sopenharmony_ci};
217462306a36Sopenharmony_ci
217562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s1_clk = {
217662306a36Sopenharmony_ci	.halt_reg = 0x17160,
217762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
217862306a36Sopenharmony_ci	.clkr = {
217962306a36Sopenharmony_ci		.enable_reg = 0x5200c,
218062306a36Sopenharmony_ci		.enable_mask = BIT(11),
218162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
218262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s1_clk",
218362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
218462306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
218562306a36Sopenharmony_ci			},
218662306a36Sopenharmony_ci			.num_parents = 1,
218762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
218862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
218962306a36Sopenharmony_ci		},
219062306a36Sopenharmony_ci	},
219162306a36Sopenharmony_ci};
219262306a36Sopenharmony_ci
219362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s2_clk = {
219462306a36Sopenharmony_ci	.halt_reg = 0x17290,
219562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
219662306a36Sopenharmony_ci	.clkr = {
219762306a36Sopenharmony_ci		.enable_reg = 0x5200c,
219862306a36Sopenharmony_ci		.enable_mask = BIT(12),
219962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
220062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s2_clk",
220162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
220262306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
220362306a36Sopenharmony_ci			},
220462306a36Sopenharmony_ci			.num_parents = 1,
220562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
220662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
220762306a36Sopenharmony_ci		},
220862306a36Sopenharmony_ci	},
220962306a36Sopenharmony_ci};
221062306a36Sopenharmony_ci
221162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s3_clk = {
221262306a36Sopenharmony_ci	.halt_reg = 0x173c0,
221362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
221462306a36Sopenharmony_ci	.clkr = {
221562306a36Sopenharmony_ci		.enable_reg = 0x5200c,
221662306a36Sopenharmony_ci		.enable_mask = BIT(13),
221762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
221862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s3_clk",
221962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
222062306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
222162306a36Sopenharmony_ci			},
222262306a36Sopenharmony_ci			.num_parents = 1,
222362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
222462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
222562306a36Sopenharmony_ci		},
222662306a36Sopenharmony_ci	},
222762306a36Sopenharmony_ci};
222862306a36Sopenharmony_ci
222962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s4_clk = {
223062306a36Sopenharmony_ci	.halt_reg = 0x174f0,
223162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
223262306a36Sopenharmony_ci	.clkr = {
223362306a36Sopenharmony_ci		.enable_reg = 0x5200c,
223462306a36Sopenharmony_ci		.enable_mask = BIT(14),
223562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
223662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s4_clk",
223762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
223862306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
223962306a36Sopenharmony_ci			},
224062306a36Sopenharmony_ci			.num_parents = 1,
224162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
224262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
224362306a36Sopenharmony_ci		},
224462306a36Sopenharmony_ci	},
224562306a36Sopenharmony_ci};
224662306a36Sopenharmony_ci
224762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s5_clk = {
224862306a36Sopenharmony_ci	.halt_reg = 0x17620,
224962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
225062306a36Sopenharmony_ci	.clkr = {
225162306a36Sopenharmony_ci		.enable_reg = 0x5200c,
225262306a36Sopenharmony_ci		.enable_mask = BIT(15),
225362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
225462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s5_clk",
225562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
225662306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
225762306a36Sopenharmony_ci			},
225862306a36Sopenharmony_ci			.num_parents = 1,
225962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
226062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
226162306a36Sopenharmony_ci		},
226262306a36Sopenharmony_ci	},
226362306a36Sopenharmony_ci};
226462306a36Sopenharmony_ci
226562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s6_clk = {
226662306a36Sopenharmony_ci	.halt_reg = 0x17750,
226762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
226862306a36Sopenharmony_ci	.clkr = {
226962306a36Sopenharmony_ci		.enable_reg = 0x5200c,
227062306a36Sopenharmony_ci		.enable_mask = BIT(16),
227162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
227262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s6_clk",
227362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
227462306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s6_clk_src.clkr.hw,
227562306a36Sopenharmony_ci			},
227662306a36Sopenharmony_ci			.num_parents = 1,
227762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
227862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
227962306a36Sopenharmony_ci		},
228062306a36Sopenharmony_ci	},
228162306a36Sopenharmony_ci};
228262306a36Sopenharmony_ci
228362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s7_clk = {
228462306a36Sopenharmony_ci	.halt_reg = 0x17880,
228562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
228662306a36Sopenharmony_ci	.clkr = {
228762306a36Sopenharmony_ci		.enable_reg = 0x5200c,
228862306a36Sopenharmony_ci		.enable_mask = BIT(17),
228962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
229062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s7_clk",
229162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
229262306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s7_clk_src.clkr.hw,
229362306a36Sopenharmony_ci			},
229462306a36Sopenharmony_ci			.num_parents = 1,
229562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
229662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
229762306a36Sopenharmony_ci		},
229862306a36Sopenharmony_ci	},
229962306a36Sopenharmony_ci};
230062306a36Sopenharmony_ci
230162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s0_clk = {
230262306a36Sopenharmony_ci	.halt_reg = 0x18014,
230362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
230462306a36Sopenharmony_ci	.clkr = {
230562306a36Sopenharmony_ci		.enable_reg = 0x5200c,
230662306a36Sopenharmony_ci		.enable_mask = BIT(22),
230762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
230862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s0_clk",
230962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
231062306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
231162306a36Sopenharmony_ci			},
231262306a36Sopenharmony_ci			.num_parents = 1,
231362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
231462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
231562306a36Sopenharmony_ci		},
231662306a36Sopenharmony_ci	},
231762306a36Sopenharmony_ci};
231862306a36Sopenharmony_ci
231962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s1_clk = {
232062306a36Sopenharmony_ci	.halt_reg = 0x18144,
232162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
232262306a36Sopenharmony_ci	.clkr = {
232362306a36Sopenharmony_ci		.enable_reg = 0x5200c,
232462306a36Sopenharmony_ci		.enable_mask = BIT(23),
232562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
232662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s1_clk",
232762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
232862306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
232962306a36Sopenharmony_ci			},
233062306a36Sopenharmony_ci			.num_parents = 1,
233162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
233262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
233362306a36Sopenharmony_ci		},
233462306a36Sopenharmony_ci	},
233562306a36Sopenharmony_ci};
233662306a36Sopenharmony_ci
233762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s2_clk = {
233862306a36Sopenharmony_ci	.halt_reg = 0x18274,
233962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
234062306a36Sopenharmony_ci	.clkr = {
234162306a36Sopenharmony_ci		.enable_reg = 0x5200c,
234262306a36Sopenharmony_ci		.enable_mask = BIT(24),
234362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
234462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s2_clk",
234562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
234662306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
234762306a36Sopenharmony_ci			},
234862306a36Sopenharmony_ci			.num_parents = 1,
234962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
235062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
235162306a36Sopenharmony_ci		},
235262306a36Sopenharmony_ci	},
235362306a36Sopenharmony_ci};
235462306a36Sopenharmony_ci
235562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s3_clk = {
235662306a36Sopenharmony_ci	.halt_reg = 0x183a4,
235762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
235862306a36Sopenharmony_ci	.clkr = {
235962306a36Sopenharmony_ci		.enable_reg = 0x5200c,
236062306a36Sopenharmony_ci		.enable_mask = BIT(25),
236162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
236262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s3_clk",
236362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
236462306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
236562306a36Sopenharmony_ci			},
236662306a36Sopenharmony_ci			.num_parents = 1,
236762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
236862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
236962306a36Sopenharmony_ci		},
237062306a36Sopenharmony_ci	},
237162306a36Sopenharmony_ci};
237262306a36Sopenharmony_ci
237362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s4_clk = {
237462306a36Sopenharmony_ci	.halt_reg = 0x184d4,
237562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
237662306a36Sopenharmony_ci	.clkr = {
237762306a36Sopenharmony_ci		.enable_reg = 0x5200c,
237862306a36Sopenharmony_ci		.enable_mask = BIT(26),
237962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
238062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s4_clk",
238162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
238262306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
238362306a36Sopenharmony_ci			},
238462306a36Sopenharmony_ci			.num_parents = 1,
238562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
238662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
238762306a36Sopenharmony_ci		},
238862306a36Sopenharmony_ci	},
238962306a36Sopenharmony_ci};
239062306a36Sopenharmony_ci
239162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s5_clk = {
239262306a36Sopenharmony_ci	.halt_reg = 0x18604,
239362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
239462306a36Sopenharmony_ci	.clkr = {
239562306a36Sopenharmony_ci		.enable_reg = 0x5200c,
239662306a36Sopenharmony_ci		.enable_mask = BIT(27),
239762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
239862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s5_clk",
239962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
240062306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
240162306a36Sopenharmony_ci			},
240262306a36Sopenharmony_ci			.num_parents = 1,
240362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
240462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
240562306a36Sopenharmony_ci		},
240662306a36Sopenharmony_ci	},
240762306a36Sopenharmony_ci};
240862306a36Sopenharmony_ci
240962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s6_clk = {
241062306a36Sopenharmony_ci	.halt_reg = 0x18734,
241162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
241262306a36Sopenharmony_ci	.clkr = {
241362306a36Sopenharmony_ci		.enable_reg = 0x5200c,
241462306a36Sopenharmony_ci		.enable_mask = BIT(28),
241562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
241662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s6_clk",
241762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
241862306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s6_clk_src.clkr.hw,
241962306a36Sopenharmony_ci			},
242062306a36Sopenharmony_ci			.num_parents = 1,
242162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
242262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
242362306a36Sopenharmony_ci		},
242462306a36Sopenharmony_ci	},
242562306a36Sopenharmony_ci};
242662306a36Sopenharmony_ci
242762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s7_clk = {
242862306a36Sopenharmony_ci	.halt_reg = 0x18864,
242962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
243062306a36Sopenharmony_ci	.clkr = {
243162306a36Sopenharmony_ci		.enable_reg = 0x5200c,
243262306a36Sopenharmony_ci		.enable_mask = BIT(29),
243362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
243462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s7_clk",
243562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
243662306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s7_clk_src.clkr.hw,
243762306a36Sopenharmony_ci			},
243862306a36Sopenharmony_ci			.num_parents = 1,
243962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
244062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
244162306a36Sopenharmony_ci		},
244262306a36Sopenharmony_ci	},
244362306a36Sopenharmony_ci};
244462306a36Sopenharmony_ci
244562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
244662306a36Sopenharmony_ci	.halt_reg = 0x17004,
244762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
244862306a36Sopenharmony_ci	.clkr = {
244962306a36Sopenharmony_ci		.enable_reg = 0x5200c,
245062306a36Sopenharmony_ci		.enable_mask = BIT(6),
245162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
245262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_0_m_ahb_clk",
245362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
245462306a36Sopenharmony_ci		},
245562306a36Sopenharmony_ci	},
245662306a36Sopenharmony_ci};
245762306a36Sopenharmony_ci
245862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
245962306a36Sopenharmony_ci	.halt_reg = 0x17008,
246062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
246162306a36Sopenharmony_ci	.hwcg_reg = 0x17008,
246262306a36Sopenharmony_ci	.hwcg_bit = 1,
246362306a36Sopenharmony_ci	.clkr = {
246462306a36Sopenharmony_ci		.enable_reg = 0x5200c,
246562306a36Sopenharmony_ci		.enable_mask = BIT(7),
246662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
246762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_0_s_ahb_clk",
246862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
246962306a36Sopenharmony_ci		},
247062306a36Sopenharmony_ci	},
247162306a36Sopenharmony_ci};
247262306a36Sopenharmony_ci
247362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
247462306a36Sopenharmony_ci	.halt_reg = 0x1800c,
247562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
247662306a36Sopenharmony_ci	.clkr = {
247762306a36Sopenharmony_ci		.enable_reg = 0x5200c,
247862306a36Sopenharmony_ci		.enable_mask = BIT(20),
247962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
248062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_1_m_ahb_clk",
248162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
248262306a36Sopenharmony_ci		},
248362306a36Sopenharmony_ci	},
248462306a36Sopenharmony_ci};
248562306a36Sopenharmony_ci
248662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
248762306a36Sopenharmony_ci	.halt_reg = 0x18010,
248862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
248962306a36Sopenharmony_ci	.hwcg_reg = 0x18010,
249062306a36Sopenharmony_ci	.hwcg_bit = 1,
249162306a36Sopenharmony_ci	.clkr = {
249262306a36Sopenharmony_ci		.enable_reg = 0x5200c,
249362306a36Sopenharmony_ci		.enable_mask = BIT(21),
249462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
249562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_1_s_ahb_clk",
249662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
249762306a36Sopenharmony_ci		},
249862306a36Sopenharmony_ci	},
249962306a36Sopenharmony_ci};
250062306a36Sopenharmony_ci
250162306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
250262306a36Sopenharmony_ci	.halt_reg = 0x26008,
250362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
250462306a36Sopenharmony_ci	.clkr = {
250562306a36Sopenharmony_ci		.enable_reg = 0x26008,
250662306a36Sopenharmony_ci		.enable_mask = BIT(0),
250762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
250862306a36Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
250962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
251062306a36Sopenharmony_ci		},
251162306a36Sopenharmony_ci	},
251262306a36Sopenharmony_ci};
251362306a36Sopenharmony_ci
251462306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
251562306a36Sopenharmony_ci	.halt_reg = 0x26004,
251662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
251762306a36Sopenharmony_ci	.clkr = {
251862306a36Sopenharmony_ci		.enable_reg = 0x26004,
251962306a36Sopenharmony_ci		.enable_mask = BIT(0),
252062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
252162306a36Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
252262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
252362306a36Sopenharmony_ci				&gcc_sdcc1_apps_clk_src.clkr.hw,
252462306a36Sopenharmony_ci			},
252562306a36Sopenharmony_ci			.num_parents = 1,
252662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
252762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
252862306a36Sopenharmony_ci		},
252962306a36Sopenharmony_ci	},
253062306a36Sopenharmony_ci};
253162306a36Sopenharmony_ci
253262306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ice_core_clk = {
253362306a36Sopenharmony_ci	.halt_reg = 0x2600c,
253462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
253562306a36Sopenharmony_ci	.clkr = {
253662306a36Sopenharmony_ci		.enable_reg = 0x2600c,
253762306a36Sopenharmony_ci		.enable_mask = BIT(0),
253862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
253962306a36Sopenharmony_ci			.name = "gcc_sdcc1_ice_core_clk",
254062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
254162306a36Sopenharmony_ci				&gcc_sdcc1_ice_core_clk_src.clkr.hw,
254262306a36Sopenharmony_ci			},
254362306a36Sopenharmony_ci			.num_parents = 1,
254462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
254562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
254662306a36Sopenharmony_ci		},
254762306a36Sopenharmony_ci	},
254862306a36Sopenharmony_ci};
254962306a36Sopenharmony_ci
255062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
255162306a36Sopenharmony_ci	.halt_reg = 0x14008,
255262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
255362306a36Sopenharmony_ci	.clkr = {
255462306a36Sopenharmony_ci		.enable_reg = 0x14008,
255562306a36Sopenharmony_ci		.enable_mask = BIT(0),
255662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
255762306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
255862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
255962306a36Sopenharmony_ci		},
256062306a36Sopenharmony_ci	},
256162306a36Sopenharmony_ci};
256262306a36Sopenharmony_ci
256362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
256462306a36Sopenharmony_ci	.halt_reg = 0x14004,
256562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
256662306a36Sopenharmony_ci	.clkr = {
256762306a36Sopenharmony_ci		.enable_reg = 0x14004,
256862306a36Sopenharmony_ci		.enable_mask = BIT(0),
256962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
257062306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
257162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
257262306a36Sopenharmony_ci				&gcc_sdcc2_apps_clk_src.clkr.hw,
257362306a36Sopenharmony_ci			},
257462306a36Sopenharmony_ci			.num_parents = 1,
257562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
257662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
257762306a36Sopenharmony_ci		},
257862306a36Sopenharmony_ci	},
257962306a36Sopenharmony_ci};
258062306a36Sopenharmony_ci
258162306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_ahb_clk = {
258262306a36Sopenharmony_ci	.halt_reg = 0x16008,
258362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
258462306a36Sopenharmony_ci	.clkr = {
258562306a36Sopenharmony_ci		.enable_reg = 0x16008,
258662306a36Sopenharmony_ci		.enable_mask = BIT(0),
258762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
258862306a36Sopenharmony_ci			.name = "gcc_sdcc4_ahb_clk",
258962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
259062306a36Sopenharmony_ci		},
259162306a36Sopenharmony_ci	},
259262306a36Sopenharmony_ci};
259362306a36Sopenharmony_ci
259462306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_apps_clk = {
259562306a36Sopenharmony_ci	.halt_reg = 0x16004,
259662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
259762306a36Sopenharmony_ci	.clkr = {
259862306a36Sopenharmony_ci		.enable_reg = 0x16004,
259962306a36Sopenharmony_ci		.enable_mask = BIT(0),
260062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
260162306a36Sopenharmony_ci			.name = "gcc_sdcc4_apps_clk",
260262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
260362306a36Sopenharmony_ci				&gcc_sdcc4_apps_clk_src.clkr.hw,
260462306a36Sopenharmony_ci			},
260562306a36Sopenharmony_ci			.num_parents = 1,
260662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
260762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
260862306a36Sopenharmony_ci		},
260962306a36Sopenharmony_ci	},
261062306a36Sopenharmony_ci};
261162306a36Sopenharmony_ci
261262306a36Sopenharmony_ci/*
261362306a36Sopenharmony_ci * The source clock frequencies are different for SDM670; define a child clock
261462306a36Sopenharmony_ci * pointing to the source clock that uses SDM670 frequencies.
261562306a36Sopenharmony_ci */
261662306a36Sopenharmony_cistatic struct clk_branch gcc_sdm670_sdcc4_apps_clk = {
261762306a36Sopenharmony_ci	.halt_reg = 0x16004,
261862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
261962306a36Sopenharmony_ci	.clkr = {
262062306a36Sopenharmony_ci		.enable_reg = 0x16004,
262162306a36Sopenharmony_ci		.enable_mask = BIT(0),
262262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
262362306a36Sopenharmony_ci			.name = "gcc_sdcc4_apps_clk",
262462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
262562306a36Sopenharmony_ci				&gcc_sdm670_sdcc4_apps_clk_src.clkr.hw,
262662306a36Sopenharmony_ci			},
262762306a36Sopenharmony_ci			.num_parents = 1,
262862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
262962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
263062306a36Sopenharmony_ci		},
263162306a36Sopenharmony_ci	},
263262306a36Sopenharmony_ci};
263362306a36Sopenharmony_ci
263462306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
263562306a36Sopenharmony_ci	.halt_reg = 0x414c,
263662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
263762306a36Sopenharmony_ci	.clkr = {
263862306a36Sopenharmony_ci		.enable_reg = 0x52004,
263962306a36Sopenharmony_ci		.enable_mask = BIT(0),
264062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
264162306a36Sopenharmony_ci			.name = "gcc_sys_noc_cpuss_ahb_clk",
264262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
264362306a36Sopenharmony_ci				&gcc_cpuss_ahb_clk_src.clkr.hw,
264462306a36Sopenharmony_ci			},
264562306a36Sopenharmony_ci			.num_parents = 1,
264662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
264762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
264862306a36Sopenharmony_ci		},
264962306a36Sopenharmony_ci	},
265062306a36Sopenharmony_ci};
265162306a36Sopenharmony_ci
265262306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ahb_clk = {
265362306a36Sopenharmony_ci	.halt_reg = 0x36004,
265462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
265562306a36Sopenharmony_ci	.clkr = {
265662306a36Sopenharmony_ci		.enable_reg = 0x36004,
265762306a36Sopenharmony_ci		.enable_mask = BIT(0),
265862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
265962306a36Sopenharmony_ci			.name = "gcc_tsif_ahb_clk",
266062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
266162306a36Sopenharmony_ci		},
266262306a36Sopenharmony_ci	},
266362306a36Sopenharmony_ci};
266462306a36Sopenharmony_ci
266562306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_inactivity_timers_clk = {
266662306a36Sopenharmony_ci	.halt_reg = 0x3600c,
266762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
266862306a36Sopenharmony_ci	.clkr = {
266962306a36Sopenharmony_ci		.enable_reg = 0x3600c,
267062306a36Sopenharmony_ci		.enable_mask = BIT(0),
267162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
267262306a36Sopenharmony_ci			.name = "gcc_tsif_inactivity_timers_clk",
267362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
267462306a36Sopenharmony_ci		},
267562306a36Sopenharmony_ci	},
267662306a36Sopenharmony_ci};
267762306a36Sopenharmony_ci
267862306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ref_clk = {
267962306a36Sopenharmony_ci	.halt_reg = 0x36008,
268062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
268162306a36Sopenharmony_ci	.clkr = {
268262306a36Sopenharmony_ci		.enable_reg = 0x36008,
268362306a36Sopenharmony_ci		.enable_mask = BIT(0),
268462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
268562306a36Sopenharmony_ci			.name = "gcc_tsif_ref_clk",
268662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
268762306a36Sopenharmony_ci				&gcc_tsif_ref_clk_src.clkr.hw,
268862306a36Sopenharmony_ci			},
268962306a36Sopenharmony_ci			.num_parents = 1,
269062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
269162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
269262306a36Sopenharmony_ci		},
269362306a36Sopenharmony_ci	},
269462306a36Sopenharmony_ci};
269562306a36Sopenharmony_ci
269662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ahb_clk = {
269762306a36Sopenharmony_ci	.halt_reg = 0x75010,
269862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
269962306a36Sopenharmony_ci	.hwcg_reg = 0x75010,
270062306a36Sopenharmony_ci	.hwcg_bit = 1,
270162306a36Sopenharmony_ci	.clkr = {
270262306a36Sopenharmony_ci		.enable_reg = 0x75010,
270362306a36Sopenharmony_ci		.enable_mask = BIT(0),
270462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
270562306a36Sopenharmony_ci			.name = "gcc_ufs_card_ahb_clk",
270662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
270762306a36Sopenharmony_ci		},
270862306a36Sopenharmony_ci	},
270962306a36Sopenharmony_ci};
271062306a36Sopenharmony_ci
271162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_axi_clk = {
271262306a36Sopenharmony_ci	.halt_reg = 0x7500c,
271362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
271462306a36Sopenharmony_ci	.hwcg_reg = 0x7500c,
271562306a36Sopenharmony_ci	.hwcg_bit = 1,
271662306a36Sopenharmony_ci	.clkr = {
271762306a36Sopenharmony_ci		.enable_reg = 0x7500c,
271862306a36Sopenharmony_ci		.enable_mask = BIT(0),
271962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
272062306a36Sopenharmony_ci			.name = "gcc_ufs_card_axi_clk",
272162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
272262306a36Sopenharmony_ci				&gcc_ufs_card_axi_clk_src.clkr.hw,
272362306a36Sopenharmony_ci			},
272462306a36Sopenharmony_ci			.num_parents = 1,
272562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
272662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
272762306a36Sopenharmony_ci		},
272862306a36Sopenharmony_ci	},
272962306a36Sopenharmony_ci};
273062306a36Sopenharmony_ci
273162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_clkref_clk = {
273262306a36Sopenharmony_ci	.halt_reg = 0x8c004,
273362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
273462306a36Sopenharmony_ci	.clkr = {
273562306a36Sopenharmony_ci		.enable_reg = 0x8c004,
273662306a36Sopenharmony_ci		.enable_mask = BIT(0),
273762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
273862306a36Sopenharmony_ci			.name = "gcc_ufs_card_clkref_clk",
273962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
274062306a36Sopenharmony_ci		},
274162306a36Sopenharmony_ci	},
274262306a36Sopenharmony_ci};
274362306a36Sopenharmony_ci
274462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ice_core_clk = {
274562306a36Sopenharmony_ci	.halt_reg = 0x75058,
274662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
274762306a36Sopenharmony_ci	.hwcg_reg = 0x75058,
274862306a36Sopenharmony_ci	.hwcg_bit = 1,
274962306a36Sopenharmony_ci	.clkr = {
275062306a36Sopenharmony_ci		.enable_reg = 0x75058,
275162306a36Sopenharmony_ci		.enable_mask = BIT(0),
275262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
275362306a36Sopenharmony_ci			.name = "gcc_ufs_card_ice_core_clk",
275462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
275562306a36Sopenharmony_ci				&gcc_ufs_card_ice_core_clk_src.clkr.hw,
275662306a36Sopenharmony_ci			},
275762306a36Sopenharmony_ci			.num_parents = 1,
275862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
275962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
276062306a36Sopenharmony_ci		},
276162306a36Sopenharmony_ci	},
276262306a36Sopenharmony_ci};
276362306a36Sopenharmony_ci
276462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_phy_aux_clk = {
276562306a36Sopenharmony_ci	.halt_reg = 0x7508c,
276662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
276762306a36Sopenharmony_ci	.hwcg_reg = 0x7508c,
276862306a36Sopenharmony_ci	.hwcg_bit = 1,
276962306a36Sopenharmony_ci	.clkr = {
277062306a36Sopenharmony_ci		.enable_reg = 0x7508c,
277162306a36Sopenharmony_ci		.enable_mask = BIT(0),
277262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
277362306a36Sopenharmony_ci			.name = "gcc_ufs_card_phy_aux_clk",
277462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
277562306a36Sopenharmony_ci				&gcc_ufs_card_phy_aux_clk_src.clkr.hw,
277662306a36Sopenharmony_ci			},
277762306a36Sopenharmony_ci			.num_parents = 1,
277862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
277962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
278062306a36Sopenharmony_ci		},
278162306a36Sopenharmony_ci	},
278262306a36Sopenharmony_ci};
278362306a36Sopenharmony_ci
278462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
278562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
278662306a36Sopenharmony_ci	.clkr = {
278762306a36Sopenharmony_ci		.enable_reg = 0x75018,
278862306a36Sopenharmony_ci		.enable_mask = BIT(0),
278962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
279062306a36Sopenharmony_ci			.name = "gcc_ufs_card_rx_symbol_0_clk",
279162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
279262306a36Sopenharmony_ci		},
279362306a36Sopenharmony_ci	},
279462306a36Sopenharmony_ci};
279562306a36Sopenharmony_ci
279662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
279762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
279862306a36Sopenharmony_ci	.clkr = {
279962306a36Sopenharmony_ci		.enable_reg = 0x750a8,
280062306a36Sopenharmony_ci		.enable_mask = BIT(0),
280162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
280262306a36Sopenharmony_ci			.name = "gcc_ufs_card_rx_symbol_1_clk",
280362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
280462306a36Sopenharmony_ci		},
280562306a36Sopenharmony_ci	},
280662306a36Sopenharmony_ci};
280762306a36Sopenharmony_ci
280862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
280962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
281062306a36Sopenharmony_ci	.clkr = {
281162306a36Sopenharmony_ci		.enable_reg = 0x75014,
281262306a36Sopenharmony_ci		.enable_mask = BIT(0),
281362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
281462306a36Sopenharmony_ci			.name = "gcc_ufs_card_tx_symbol_0_clk",
281562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
281662306a36Sopenharmony_ci		},
281762306a36Sopenharmony_ci	},
281862306a36Sopenharmony_ci};
281962306a36Sopenharmony_ci
282062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_unipro_core_clk = {
282162306a36Sopenharmony_ci	.halt_reg = 0x75054,
282262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
282362306a36Sopenharmony_ci	.hwcg_reg = 0x75054,
282462306a36Sopenharmony_ci	.hwcg_bit = 1,
282562306a36Sopenharmony_ci	.clkr = {
282662306a36Sopenharmony_ci		.enable_reg = 0x75054,
282762306a36Sopenharmony_ci		.enable_mask = BIT(0),
282862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
282962306a36Sopenharmony_ci			.name = "gcc_ufs_card_unipro_core_clk",
283062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
283162306a36Sopenharmony_ci				&gcc_ufs_card_unipro_core_clk_src.clkr.hw,
283262306a36Sopenharmony_ci			},
283362306a36Sopenharmony_ci			.num_parents = 1,
283462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
283562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
283662306a36Sopenharmony_ci		},
283762306a36Sopenharmony_ci	},
283862306a36Sopenharmony_ci};
283962306a36Sopenharmony_ci
284062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_mem_clkref_clk = {
284162306a36Sopenharmony_ci	.halt_reg = 0x8c000,
284262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
284362306a36Sopenharmony_ci	.clkr = {
284462306a36Sopenharmony_ci		.enable_reg = 0x8c000,
284562306a36Sopenharmony_ci		.enable_mask = BIT(0),
284662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
284762306a36Sopenharmony_ci			.name = "gcc_ufs_mem_clkref_clk",
284862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
284962306a36Sopenharmony_ci		},
285062306a36Sopenharmony_ci	},
285162306a36Sopenharmony_ci};
285262306a36Sopenharmony_ci
285362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ahb_clk = {
285462306a36Sopenharmony_ci	.halt_reg = 0x77010,
285562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
285662306a36Sopenharmony_ci	.hwcg_reg = 0x77010,
285762306a36Sopenharmony_ci	.hwcg_bit = 1,
285862306a36Sopenharmony_ci	.clkr = {
285962306a36Sopenharmony_ci		.enable_reg = 0x77010,
286062306a36Sopenharmony_ci		.enable_mask = BIT(0),
286162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
286262306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ahb_clk",
286362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
286462306a36Sopenharmony_ci		},
286562306a36Sopenharmony_ci	},
286662306a36Sopenharmony_ci};
286762306a36Sopenharmony_ci
286862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_clk = {
286962306a36Sopenharmony_ci	.halt_reg = 0x7700c,
287062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
287162306a36Sopenharmony_ci	.hwcg_reg = 0x7700c,
287262306a36Sopenharmony_ci	.hwcg_bit = 1,
287362306a36Sopenharmony_ci	.clkr = {
287462306a36Sopenharmony_ci		.enable_reg = 0x7700c,
287562306a36Sopenharmony_ci		.enable_mask = BIT(0),
287662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
287762306a36Sopenharmony_ci			.name = "gcc_ufs_phy_axi_clk",
287862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
287962306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
288062306a36Sopenharmony_ci			},
288162306a36Sopenharmony_ci			.num_parents = 1,
288262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
288362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
288462306a36Sopenharmony_ci		},
288562306a36Sopenharmony_ci	},
288662306a36Sopenharmony_ci};
288762306a36Sopenharmony_ci
288862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_clk = {
288962306a36Sopenharmony_ci	.halt_reg = 0x77058,
289062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
289162306a36Sopenharmony_ci	.hwcg_reg = 0x77058,
289262306a36Sopenharmony_ci	.hwcg_bit = 1,
289362306a36Sopenharmony_ci	.clkr = {
289462306a36Sopenharmony_ci		.enable_reg = 0x77058,
289562306a36Sopenharmony_ci		.enable_mask = BIT(0),
289662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
289762306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ice_core_clk",
289862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
289962306a36Sopenharmony_ci				&gcc_ufs_phy_ice_core_clk_src.clkr.hw,
290062306a36Sopenharmony_ci			},
290162306a36Sopenharmony_ci			.num_parents = 1,
290262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
290362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
290462306a36Sopenharmony_ci		},
290562306a36Sopenharmony_ci	},
290662306a36Sopenharmony_ci};
290762306a36Sopenharmony_ci
290862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_clk = {
290962306a36Sopenharmony_ci	.halt_reg = 0x7708c,
291062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
291162306a36Sopenharmony_ci	.hwcg_reg = 0x7708c,
291262306a36Sopenharmony_ci	.hwcg_bit = 1,
291362306a36Sopenharmony_ci	.clkr = {
291462306a36Sopenharmony_ci		.enable_reg = 0x7708c,
291562306a36Sopenharmony_ci		.enable_mask = BIT(0),
291662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
291762306a36Sopenharmony_ci			.name = "gcc_ufs_phy_phy_aux_clk",
291862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
291962306a36Sopenharmony_ci				&gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
292062306a36Sopenharmony_ci			},
292162306a36Sopenharmony_ci			.num_parents = 1,
292262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
292362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
292462306a36Sopenharmony_ci		},
292562306a36Sopenharmony_ci	},
292662306a36Sopenharmony_ci};
292762306a36Sopenharmony_ci
292862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
292962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
293062306a36Sopenharmony_ci	.clkr = {
293162306a36Sopenharmony_ci		.enable_reg = 0x77018,
293262306a36Sopenharmony_ci		.enable_mask = BIT(0),
293362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
293462306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_0_clk",
293562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
293662306a36Sopenharmony_ci		},
293762306a36Sopenharmony_ci	},
293862306a36Sopenharmony_ci};
293962306a36Sopenharmony_ci
294062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
294162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
294262306a36Sopenharmony_ci	.clkr = {
294362306a36Sopenharmony_ci		.enable_reg = 0x770a8,
294462306a36Sopenharmony_ci		.enable_mask = BIT(0),
294562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
294662306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_1_clk",
294762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
294862306a36Sopenharmony_ci		},
294962306a36Sopenharmony_ci	},
295062306a36Sopenharmony_ci};
295162306a36Sopenharmony_ci
295262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
295362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
295462306a36Sopenharmony_ci	.clkr = {
295562306a36Sopenharmony_ci		.enable_reg = 0x77014,
295662306a36Sopenharmony_ci		.enable_mask = BIT(0),
295762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
295862306a36Sopenharmony_ci			.name = "gcc_ufs_phy_tx_symbol_0_clk",
295962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
296062306a36Sopenharmony_ci		},
296162306a36Sopenharmony_ci	},
296262306a36Sopenharmony_ci};
296362306a36Sopenharmony_ci
296462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_clk = {
296562306a36Sopenharmony_ci	.halt_reg = 0x77054,
296662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
296762306a36Sopenharmony_ci	.hwcg_reg = 0x77054,
296862306a36Sopenharmony_ci	.hwcg_bit = 1,
296962306a36Sopenharmony_ci	.clkr = {
297062306a36Sopenharmony_ci		.enable_reg = 0x77054,
297162306a36Sopenharmony_ci		.enable_mask = BIT(0),
297262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
297362306a36Sopenharmony_ci			.name = "gcc_ufs_phy_unipro_core_clk",
297462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
297562306a36Sopenharmony_ci				&gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
297662306a36Sopenharmony_ci			},
297762306a36Sopenharmony_ci			.num_parents = 1,
297862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
297962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
298062306a36Sopenharmony_ci		},
298162306a36Sopenharmony_ci	},
298262306a36Sopenharmony_ci};
298362306a36Sopenharmony_ci
298462306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk = {
298562306a36Sopenharmony_ci	.halt_reg = 0xf00c,
298662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
298762306a36Sopenharmony_ci	.clkr = {
298862306a36Sopenharmony_ci		.enable_reg = 0xf00c,
298962306a36Sopenharmony_ci		.enable_mask = BIT(0),
299062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
299162306a36Sopenharmony_ci			.name = "gcc_usb30_prim_master_clk",
299262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
299362306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
299462306a36Sopenharmony_ci			},
299562306a36Sopenharmony_ci			.num_parents = 1,
299662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
299762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
299862306a36Sopenharmony_ci		},
299962306a36Sopenharmony_ci	},
300062306a36Sopenharmony_ci};
300162306a36Sopenharmony_ci
300262306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
300362306a36Sopenharmony_ci	.halt_reg = 0xf014,
300462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
300562306a36Sopenharmony_ci	.clkr = {
300662306a36Sopenharmony_ci		.enable_reg = 0xf014,
300762306a36Sopenharmony_ci		.enable_mask = BIT(0),
300862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
300962306a36Sopenharmony_ci			.name = "gcc_usb30_prim_mock_utmi_clk",
301062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
301162306a36Sopenharmony_ci				&gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
301262306a36Sopenharmony_ci			},
301362306a36Sopenharmony_ci			.num_parents = 1,
301462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
301562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
301662306a36Sopenharmony_ci		},
301762306a36Sopenharmony_ci	},
301862306a36Sopenharmony_ci};
301962306a36Sopenharmony_ci
302062306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_sleep_clk = {
302162306a36Sopenharmony_ci	.halt_reg = 0xf010,
302262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
302362306a36Sopenharmony_ci	.clkr = {
302462306a36Sopenharmony_ci		.enable_reg = 0xf010,
302562306a36Sopenharmony_ci		.enable_mask = BIT(0),
302662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
302762306a36Sopenharmony_ci			.name = "gcc_usb30_prim_sleep_clk",
302862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
302962306a36Sopenharmony_ci		},
303062306a36Sopenharmony_ci	},
303162306a36Sopenharmony_ci};
303262306a36Sopenharmony_ci
303362306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_master_clk = {
303462306a36Sopenharmony_ci	.halt_reg = 0x1000c,
303562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
303662306a36Sopenharmony_ci	.clkr = {
303762306a36Sopenharmony_ci		.enable_reg = 0x1000c,
303862306a36Sopenharmony_ci		.enable_mask = BIT(0),
303962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
304062306a36Sopenharmony_ci			.name = "gcc_usb30_sec_master_clk",
304162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
304262306a36Sopenharmony_ci				&gcc_usb30_sec_master_clk_src.clkr.hw,
304362306a36Sopenharmony_ci			},
304462306a36Sopenharmony_ci			.num_parents = 1,
304562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
304662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
304762306a36Sopenharmony_ci		},
304862306a36Sopenharmony_ci	},
304962306a36Sopenharmony_ci};
305062306a36Sopenharmony_ci
305162306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
305262306a36Sopenharmony_ci	.halt_reg = 0x10014,
305362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
305462306a36Sopenharmony_ci	.clkr = {
305562306a36Sopenharmony_ci		.enable_reg = 0x10014,
305662306a36Sopenharmony_ci		.enable_mask = BIT(0),
305762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
305862306a36Sopenharmony_ci			.name = "gcc_usb30_sec_mock_utmi_clk",
305962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
306062306a36Sopenharmony_ci				&gcc_usb30_sec_mock_utmi_clk_src.clkr.hw,
306162306a36Sopenharmony_ci			},
306262306a36Sopenharmony_ci			.num_parents = 1,
306362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
306462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
306562306a36Sopenharmony_ci		},
306662306a36Sopenharmony_ci	},
306762306a36Sopenharmony_ci};
306862306a36Sopenharmony_ci
306962306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_sleep_clk = {
307062306a36Sopenharmony_ci	.halt_reg = 0x10010,
307162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
307262306a36Sopenharmony_ci	.clkr = {
307362306a36Sopenharmony_ci		.enable_reg = 0x10010,
307462306a36Sopenharmony_ci		.enable_mask = BIT(0),
307562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
307662306a36Sopenharmony_ci			.name = "gcc_usb30_sec_sleep_clk",
307762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
307862306a36Sopenharmony_ci		},
307962306a36Sopenharmony_ci	},
308062306a36Sopenharmony_ci};
308162306a36Sopenharmony_ci
308262306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_clkref_clk = {
308362306a36Sopenharmony_ci	.halt_reg = 0x8c008,
308462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
308562306a36Sopenharmony_ci	.clkr = {
308662306a36Sopenharmony_ci		.enable_reg = 0x8c008,
308762306a36Sopenharmony_ci		.enable_mask = BIT(0),
308862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
308962306a36Sopenharmony_ci			.name = "gcc_usb3_prim_clkref_clk",
309062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
309162306a36Sopenharmony_ci		},
309262306a36Sopenharmony_ci	},
309362306a36Sopenharmony_ci};
309462306a36Sopenharmony_ci
309562306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_aux_clk = {
309662306a36Sopenharmony_ci	.halt_reg = 0xf04c,
309762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
309862306a36Sopenharmony_ci	.clkr = {
309962306a36Sopenharmony_ci		.enable_reg = 0xf04c,
310062306a36Sopenharmony_ci		.enable_mask = BIT(0),
310162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
310262306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_aux_clk",
310362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
310462306a36Sopenharmony_ci				&gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
310562306a36Sopenharmony_ci			},
310662306a36Sopenharmony_ci			.num_parents = 1,
310762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
310862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
310962306a36Sopenharmony_ci		},
311062306a36Sopenharmony_ci	},
311162306a36Sopenharmony_ci};
311262306a36Sopenharmony_ci
311362306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
311462306a36Sopenharmony_ci	.halt_reg = 0xf050,
311562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
311662306a36Sopenharmony_ci	.clkr = {
311762306a36Sopenharmony_ci		.enable_reg = 0xf050,
311862306a36Sopenharmony_ci		.enable_mask = BIT(0),
311962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
312062306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_com_aux_clk",
312162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
312262306a36Sopenharmony_ci				&gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
312362306a36Sopenharmony_ci			},
312462306a36Sopenharmony_ci			.num_parents = 1,
312562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
312662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
312762306a36Sopenharmony_ci		},
312862306a36Sopenharmony_ci	},
312962306a36Sopenharmony_ci};
313062306a36Sopenharmony_ci
313162306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
313262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
313362306a36Sopenharmony_ci	.clkr = {
313462306a36Sopenharmony_ci		.enable_reg = 0xf054,
313562306a36Sopenharmony_ci		.enable_mask = BIT(0),
313662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
313762306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_pipe_clk",
313862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
313962306a36Sopenharmony_ci		},
314062306a36Sopenharmony_ci	},
314162306a36Sopenharmony_ci};
314262306a36Sopenharmony_ci
314362306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_clkref_clk = {
314462306a36Sopenharmony_ci	.halt_reg = 0x8c028,
314562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
314662306a36Sopenharmony_ci	.clkr = {
314762306a36Sopenharmony_ci		.enable_reg = 0x8c028,
314862306a36Sopenharmony_ci		.enable_mask = BIT(0),
314962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
315062306a36Sopenharmony_ci			.name = "gcc_usb3_sec_clkref_clk",
315162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
315262306a36Sopenharmony_ci		},
315362306a36Sopenharmony_ci	},
315462306a36Sopenharmony_ci};
315562306a36Sopenharmony_ci
315662306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_aux_clk = {
315762306a36Sopenharmony_ci	.halt_reg = 0x1004c,
315862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
315962306a36Sopenharmony_ci	.clkr = {
316062306a36Sopenharmony_ci		.enable_reg = 0x1004c,
316162306a36Sopenharmony_ci		.enable_mask = BIT(0),
316262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
316362306a36Sopenharmony_ci			.name = "gcc_usb3_sec_phy_aux_clk",
316462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
316562306a36Sopenharmony_ci				&gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
316662306a36Sopenharmony_ci			},
316762306a36Sopenharmony_ci			.num_parents = 1,
316862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
316962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
317062306a36Sopenharmony_ci		},
317162306a36Sopenharmony_ci	},
317262306a36Sopenharmony_ci};
317362306a36Sopenharmony_ci
317462306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
317562306a36Sopenharmony_ci	.halt_reg = 0x10050,
317662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
317762306a36Sopenharmony_ci	.clkr = {
317862306a36Sopenharmony_ci		.enable_reg = 0x10050,
317962306a36Sopenharmony_ci		.enable_mask = BIT(0),
318062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
318162306a36Sopenharmony_ci			.name = "gcc_usb3_sec_phy_com_aux_clk",
318262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
318362306a36Sopenharmony_ci				&gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
318462306a36Sopenharmony_ci			},
318562306a36Sopenharmony_ci			.num_parents = 1,
318662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
318762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
318862306a36Sopenharmony_ci		},
318962306a36Sopenharmony_ci	},
319062306a36Sopenharmony_ci};
319162306a36Sopenharmony_ci
319262306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
319362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
319462306a36Sopenharmony_ci	.clkr = {
319562306a36Sopenharmony_ci		.enable_reg = 0x10054,
319662306a36Sopenharmony_ci		.enable_mask = BIT(0),
319762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
319862306a36Sopenharmony_ci			.name = "gcc_usb3_sec_phy_pipe_clk",
319962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
320062306a36Sopenharmony_ci		},
320162306a36Sopenharmony_ci	},
320262306a36Sopenharmony_ci};
320362306a36Sopenharmony_ci
320462306a36Sopenharmony_cistatic struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
320562306a36Sopenharmony_ci	.halt_reg = 0x6a004,
320662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
320762306a36Sopenharmony_ci	.hwcg_reg = 0x6a004,
320862306a36Sopenharmony_ci	.hwcg_bit = 1,
320962306a36Sopenharmony_ci	.clkr = {
321062306a36Sopenharmony_ci		.enable_reg = 0x6a004,
321162306a36Sopenharmony_ci		.enable_mask = BIT(0),
321262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
321362306a36Sopenharmony_ci			.name = "gcc_usb_phy_cfg_ahb2phy_clk",
321462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
321562306a36Sopenharmony_ci		},
321662306a36Sopenharmony_ci	},
321762306a36Sopenharmony_ci};
321862306a36Sopenharmony_ci
321962306a36Sopenharmony_cistatic struct clk_branch gcc_vdda_vs_clk = {
322062306a36Sopenharmony_ci	.halt_reg = 0x7a00c,
322162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
322262306a36Sopenharmony_ci	.clkr = {
322362306a36Sopenharmony_ci		.enable_reg = 0x7a00c,
322462306a36Sopenharmony_ci		.enable_mask = BIT(0),
322562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
322662306a36Sopenharmony_ci			.name = "gcc_vdda_vs_clk",
322762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
322862306a36Sopenharmony_ci				&gcc_vsensor_clk_src.clkr.hw,
322962306a36Sopenharmony_ci			},
323062306a36Sopenharmony_ci			.num_parents = 1,
323162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
323262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
323362306a36Sopenharmony_ci		},
323462306a36Sopenharmony_ci	},
323562306a36Sopenharmony_ci};
323662306a36Sopenharmony_ci
323762306a36Sopenharmony_cistatic struct clk_branch gcc_vddcx_vs_clk = {
323862306a36Sopenharmony_ci	.halt_reg = 0x7a004,
323962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
324062306a36Sopenharmony_ci	.clkr = {
324162306a36Sopenharmony_ci		.enable_reg = 0x7a004,
324262306a36Sopenharmony_ci		.enable_mask = BIT(0),
324362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
324462306a36Sopenharmony_ci			.name = "gcc_vddcx_vs_clk",
324562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
324662306a36Sopenharmony_ci				&gcc_vsensor_clk_src.clkr.hw,
324762306a36Sopenharmony_ci			},
324862306a36Sopenharmony_ci			.num_parents = 1,
324962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
325062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
325162306a36Sopenharmony_ci		},
325262306a36Sopenharmony_ci	},
325362306a36Sopenharmony_ci};
325462306a36Sopenharmony_ci
325562306a36Sopenharmony_cistatic struct clk_branch gcc_vddmx_vs_clk = {
325662306a36Sopenharmony_ci	.halt_reg = 0x7a008,
325762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
325862306a36Sopenharmony_ci	.clkr = {
325962306a36Sopenharmony_ci		.enable_reg = 0x7a008,
326062306a36Sopenharmony_ci		.enable_mask = BIT(0),
326162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
326262306a36Sopenharmony_ci			.name = "gcc_vddmx_vs_clk",
326362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
326462306a36Sopenharmony_ci				&gcc_vsensor_clk_src.clkr.hw,
326562306a36Sopenharmony_ci			},
326662306a36Sopenharmony_ci			.num_parents = 1,
326762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
326862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
326962306a36Sopenharmony_ci		},
327062306a36Sopenharmony_ci	},
327162306a36Sopenharmony_ci};
327262306a36Sopenharmony_ci
327362306a36Sopenharmony_cistatic struct clk_branch gcc_video_ahb_clk = {
327462306a36Sopenharmony_ci	.halt_reg = 0xb004,
327562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
327662306a36Sopenharmony_ci	.hwcg_reg = 0xb004,
327762306a36Sopenharmony_ci	.hwcg_bit = 1,
327862306a36Sopenharmony_ci	.clkr = {
327962306a36Sopenharmony_ci		.enable_reg = 0xb004,
328062306a36Sopenharmony_ci		.enable_mask = BIT(0),
328162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
328262306a36Sopenharmony_ci			.name = "gcc_video_ahb_clk",
328362306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
328462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
328562306a36Sopenharmony_ci		},
328662306a36Sopenharmony_ci	},
328762306a36Sopenharmony_ci};
328862306a36Sopenharmony_ci
328962306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi_clk = {
329062306a36Sopenharmony_ci	.halt_reg = 0xb01c,
329162306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
329262306a36Sopenharmony_ci	.clkr = {
329362306a36Sopenharmony_ci		.enable_reg = 0xb01c,
329462306a36Sopenharmony_ci		.enable_mask = BIT(0),
329562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
329662306a36Sopenharmony_ci			.name = "gcc_video_axi_clk",
329762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
329862306a36Sopenharmony_ci		},
329962306a36Sopenharmony_ci	},
330062306a36Sopenharmony_ci};
330162306a36Sopenharmony_ci
330262306a36Sopenharmony_cistatic struct clk_branch gcc_video_xo_clk = {
330362306a36Sopenharmony_ci	.halt_reg = 0xb028,
330462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
330562306a36Sopenharmony_ci	.clkr = {
330662306a36Sopenharmony_ci		.enable_reg = 0xb028,
330762306a36Sopenharmony_ci		.enable_mask = BIT(0),
330862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
330962306a36Sopenharmony_ci			.name = "gcc_video_xo_clk",
331062306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
331162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
331262306a36Sopenharmony_ci		},
331362306a36Sopenharmony_ci	},
331462306a36Sopenharmony_ci};
331562306a36Sopenharmony_ci
331662306a36Sopenharmony_cistatic struct clk_branch gcc_vs_ctrl_ahb_clk = {
331762306a36Sopenharmony_ci	.halt_reg = 0x7a014,
331862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
331962306a36Sopenharmony_ci	.hwcg_reg = 0x7a014,
332062306a36Sopenharmony_ci	.hwcg_bit = 1,
332162306a36Sopenharmony_ci	.clkr = {
332262306a36Sopenharmony_ci		.enable_reg = 0x7a014,
332362306a36Sopenharmony_ci		.enable_mask = BIT(0),
332462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
332562306a36Sopenharmony_ci			.name = "gcc_vs_ctrl_ahb_clk",
332662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
332762306a36Sopenharmony_ci		},
332862306a36Sopenharmony_ci	},
332962306a36Sopenharmony_ci};
333062306a36Sopenharmony_ci
333162306a36Sopenharmony_cistatic struct clk_branch gcc_vs_ctrl_clk = {
333262306a36Sopenharmony_ci	.halt_reg = 0x7a010,
333362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
333462306a36Sopenharmony_ci	.clkr = {
333562306a36Sopenharmony_ci		.enable_reg = 0x7a010,
333662306a36Sopenharmony_ci		.enable_mask = BIT(0),
333762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
333862306a36Sopenharmony_ci			.name = "gcc_vs_ctrl_clk",
333962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
334062306a36Sopenharmony_ci				&gcc_vs_ctrl_clk_src.clkr.hw,
334162306a36Sopenharmony_ci			},
334262306a36Sopenharmony_ci			.num_parents = 1,
334362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
334462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
334562306a36Sopenharmony_ci		},
334662306a36Sopenharmony_ci	},
334762306a36Sopenharmony_ci};
334862306a36Sopenharmony_ci
334962306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_dvm_bus_clk = {
335062306a36Sopenharmony_ci	.halt_reg = 0x48190,
335162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
335262306a36Sopenharmony_ci	.clkr = {
335362306a36Sopenharmony_ci		.enable_reg = 0x48190,
335462306a36Sopenharmony_ci		.enable_mask = BIT(0),
335562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
335662306a36Sopenharmony_ci			.name = "gcc_cpuss_dvm_bus_clk",
335762306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
335862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
335962306a36Sopenharmony_ci		},
336062306a36Sopenharmony_ci	},
336162306a36Sopenharmony_ci};
336262306a36Sopenharmony_ci
336362306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_gnoc_clk = {
336462306a36Sopenharmony_ci	.halt_reg = 0x48004,
336562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
336662306a36Sopenharmony_ci	.hwcg_reg = 0x48004,
336762306a36Sopenharmony_ci	.hwcg_bit = 1,
336862306a36Sopenharmony_ci	.clkr = {
336962306a36Sopenharmony_ci		.enable_reg = 0x52004,
337062306a36Sopenharmony_ci		.enable_mask = BIT(22),
337162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
337262306a36Sopenharmony_ci			.name = "gcc_cpuss_gnoc_clk",
337362306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
337462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
337562306a36Sopenharmony_ci		},
337662306a36Sopenharmony_ci	},
337762306a36Sopenharmony_ci};
337862306a36Sopenharmony_ci
337962306a36Sopenharmony_ci/* TODO: Remove after DTS updated to protect these */
338062306a36Sopenharmony_ci#ifdef CONFIG_SDM_LPASSCC_845
338162306a36Sopenharmony_cistatic struct clk_branch gcc_lpass_q6_axi_clk = {
338262306a36Sopenharmony_ci	.halt_reg = 0x47000,
338362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
338462306a36Sopenharmony_ci	.clkr = {
338562306a36Sopenharmony_ci		.enable_reg = 0x47000,
338662306a36Sopenharmony_ci		.enable_mask = BIT(0),
338762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
338862306a36Sopenharmony_ci			.name = "gcc_lpass_q6_axi_clk",
338962306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
339062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
339162306a36Sopenharmony_ci		},
339262306a36Sopenharmony_ci	},
339362306a36Sopenharmony_ci};
339462306a36Sopenharmony_ci
339562306a36Sopenharmony_cistatic struct clk_branch gcc_lpass_sway_clk = {
339662306a36Sopenharmony_ci	.halt_reg = 0x47008,
339762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
339862306a36Sopenharmony_ci	.clkr = {
339962306a36Sopenharmony_ci		.enable_reg = 0x47008,
340062306a36Sopenharmony_ci		.enable_mask = BIT(0),
340162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
340262306a36Sopenharmony_ci			.name = "gcc_lpass_sway_clk",
340362306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
340462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
340562306a36Sopenharmony_ci		},
340662306a36Sopenharmony_ci	},
340762306a36Sopenharmony_ci};
340862306a36Sopenharmony_ci#endif
340962306a36Sopenharmony_ci
341062306a36Sopenharmony_cistatic struct gdsc pcie_0_gdsc = {
341162306a36Sopenharmony_ci	.gdscr = 0x6b004,
341262306a36Sopenharmony_ci	.pd = {
341362306a36Sopenharmony_ci		.name = "pcie_0_gdsc",
341462306a36Sopenharmony_ci	},
341562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
341662306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
341762306a36Sopenharmony_ci};
341862306a36Sopenharmony_ci
341962306a36Sopenharmony_cistatic struct gdsc pcie_1_gdsc = {
342062306a36Sopenharmony_ci	.gdscr = 0x8d004,
342162306a36Sopenharmony_ci	.pd = {
342262306a36Sopenharmony_ci		.name = "pcie_1_gdsc",
342362306a36Sopenharmony_ci	},
342462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
342562306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
342662306a36Sopenharmony_ci};
342762306a36Sopenharmony_ci
342862306a36Sopenharmony_cistatic struct gdsc ufs_card_gdsc = {
342962306a36Sopenharmony_ci	.gdscr = 0x75004,
343062306a36Sopenharmony_ci	.pd = {
343162306a36Sopenharmony_ci		.name = "ufs_card_gdsc",
343262306a36Sopenharmony_ci	},
343362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
343462306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
343562306a36Sopenharmony_ci};
343662306a36Sopenharmony_ci
343762306a36Sopenharmony_cistatic struct gdsc ufs_phy_gdsc = {
343862306a36Sopenharmony_ci	.gdscr = 0x77004,
343962306a36Sopenharmony_ci	.pd = {
344062306a36Sopenharmony_ci		.name = "ufs_phy_gdsc",
344162306a36Sopenharmony_ci	},
344262306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
344362306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
344462306a36Sopenharmony_ci};
344562306a36Sopenharmony_ci
344662306a36Sopenharmony_cistatic struct gdsc usb30_prim_gdsc = {
344762306a36Sopenharmony_ci	.gdscr = 0xf004,
344862306a36Sopenharmony_ci	.pd = {
344962306a36Sopenharmony_ci		.name = "usb30_prim_gdsc",
345062306a36Sopenharmony_ci	},
345162306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
345262306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
345362306a36Sopenharmony_ci};
345462306a36Sopenharmony_ci
345562306a36Sopenharmony_cistatic struct gdsc usb30_sec_gdsc = {
345662306a36Sopenharmony_ci	.gdscr = 0x10004,
345762306a36Sopenharmony_ci	.pd = {
345862306a36Sopenharmony_ci		.name = "usb30_sec_gdsc",
345962306a36Sopenharmony_ci	},
346062306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
346162306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
346262306a36Sopenharmony_ci};
346362306a36Sopenharmony_ci
346462306a36Sopenharmony_cistatic struct gdsc hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc = {
346562306a36Sopenharmony_ci	.gdscr = 0x7d030,
346662306a36Sopenharmony_ci	.pd = {
346762306a36Sopenharmony_ci		.name = "hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc",
346862306a36Sopenharmony_ci	},
346962306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
347062306a36Sopenharmony_ci	.flags = VOTABLE,
347162306a36Sopenharmony_ci};
347262306a36Sopenharmony_ci
347362306a36Sopenharmony_cistatic struct gdsc hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc = {
347462306a36Sopenharmony_ci	.gdscr = 0x7d03c,
347562306a36Sopenharmony_ci	.pd = {
347662306a36Sopenharmony_ci		.name = "hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc",
347762306a36Sopenharmony_ci	},
347862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
347962306a36Sopenharmony_ci	.flags = VOTABLE,
348062306a36Sopenharmony_ci};
348162306a36Sopenharmony_ci
348262306a36Sopenharmony_cistatic struct gdsc hlos1_vote_aggre_noc_mmu_tbu1_gdsc = {
348362306a36Sopenharmony_ci	.gdscr = 0x7d034,
348462306a36Sopenharmony_ci	.pd = {
348562306a36Sopenharmony_ci		.name = "hlos1_vote_aggre_noc_mmu_tbu1_gdsc",
348662306a36Sopenharmony_ci	},
348762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
348862306a36Sopenharmony_ci	.flags = VOTABLE,
348962306a36Sopenharmony_ci};
349062306a36Sopenharmony_ci
349162306a36Sopenharmony_cistatic struct gdsc hlos1_vote_aggre_noc_mmu_tbu2_gdsc = {
349262306a36Sopenharmony_ci	.gdscr = 0x7d038,
349362306a36Sopenharmony_ci	.pd = {
349462306a36Sopenharmony_ci		.name = "hlos1_vote_aggre_noc_mmu_tbu2_gdsc",
349562306a36Sopenharmony_ci	},
349662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
349762306a36Sopenharmony_ci	.flags = VOTABLE,
349862306a36Sopenharmony_ci};
349962306a36Sopenharmony_ci
350062306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
350162306a36Sopenharmony_ci	.gdscr = 0x7d040,
350262306a36Sopenharmony_ci	.pd = {
350362306a36Sopenharmony_ci		.name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
350462306a36Sopenharmony_ci	},
350562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
350662306a36Sopenharmony_ci	.flags = VOTABLE,
350762306a36Sopenharmony_ci};
350862306a36Sopenharmony_ci
350962306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
351062306a36Sopenharmony_ci	.gdscr = 0x7d048,
351162306a36Sopenharmony_ci	.pd = {
351262306a36Sopenharmony_ci		.name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc",
351362306a36Sopenharmony_ci	},
351462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
351562306a36Sopenharmony_ci	.flags = VOTABLE,
351662306a36Sopenharmony_ci};
351762306a36Sopenharmony_ci
351862306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf_gdsc = {
351962306a36Sopenharmony_ci	.gdscr = 0x7d044,
352062306a36Sopenharmony_ci	.pd = {
352162306a36Sopenharmony_ci		.name = "hlos1_vote_mmnoc_mmu_tbu_sf_gdsc",
352262306a36Sopenharmony_ci	},
352362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
352462306a36Sopenharmony_ci	.flags = VOTABLE,
352562306a36Sopenharmony_ci};
352662306a36Sopenharmony_ci
352762306a36Sopenharmony_cistatic struct clk_regmap *gcc_sdm670_clocks[] = {
352862306a36Sopenharmony_ci	[GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
352962306a36Sopenharmony_ci	[GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
353062306a36Sopenharmony_ci	[GCC_APC_VS_CLK] = &gcc_apc_vs_clk.clkr,
353162306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
353262306a36Sopenharmony_ci	[GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
353362306a36Sopenharmony_ci	[GCC_CAMERA_AXI_CLK] = &gcc_camera_axi_clk.clkr,
353462306a36Sopenharmony_ci	[GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
353562306a36Sopenharmony_ci	[GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
353662306a36Sopenharmony_ci	[GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
353762306a36Sopenharmony_ci	[GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
353862306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
353962306a36Sopenharmony_ci	[GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
354062306a36Sopenharmony_ci	[GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
354162306a36Sopenharmony_ci	[GCC_CPUSS_RBCPR_CLK] = &gcc_sdm670_cpuss_rbcpr_clk.clkr,
354262306a36Sopenharmony_ci	[GCC_CPUSS_RBCPR_CLK_SRC] = &gcc_sdm670_cpuss_rbcpr_clk_src.clkr,
354362306a36Sopenharmony_ci	[GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
354462306a36Sopenharmony_ci	[GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
354562306a36Sopenharmony_ci	[GCC_DISP_AXI_CLK] = &gcc_disp_axi_clk.clkr,
354662306a36Sopenharmony_ci	[GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
354762306a36Sopenharmony_ci	[GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
354862306a36Sopenharmony_ci	[GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
354962306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
355062306a36Sopenharmony_ci	[GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
355162306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
355262306a36Sopenharmony_ci	[GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
355362306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
355462306a36Sopenharmony_ci	[GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
355562306a36Sopenharmony_ci	[GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
355662306a36Sopenharmony_ci	[GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
355762306a36Sopenharmony_ci	[GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
355862306a36Sopenharmony_ci	[GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
355962306a36Sopenharmony_ci	[GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
356062306a36Sopenharmony_ci	[GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
356162306a36Sopenharmony_ci	[GCC_GPU_VS_CLK] = &gcc_gpu_vs_clk.clkr,
356262306a36Sopenharmony_ci	[GCC_MSS_AXIS2_CLK] = &gcc_mss_axis2_clk.clkr,
356362306a36Sopenharmony_ci	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
356462306a36Sopenharmony_ci	[GCC_MSS_GPLL0_DIV_CLK_SRC] = &gcc_mss_gpll0_div_clk_src.clkr,
356562306a36Sopenharmony_ci	[GCC_MSS_MFAB_AXIS_CLK] = &gcc_mss_mfab_axis_clk.clkr,
356662306a36Sopenharmony_ci	[GCC_MSS_Q6_MEMNOC_AXI_CLK] = &gcc_mss_q6_memnoc_axi_clk.clkr,
356762306a36Sopenharmony_ci	[GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
356862306a36Sopenharmony_ci	[GCC_MSS_VS_CLK] = &gcc_mss_vs_clk.clkr,
356962306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
357062306a36Sopenharmony_ci	[GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
357162306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
357262306a36Sopenharmony_ci	[GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
357362306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
357462306a36Sopenharmony_ci	[GCC_QMIP_CAMERA_AHB_CLK] = &gcc_qmip_camera_ahb_clk.clkr,
357562306a36Sopenharmony_ci	[GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
357662306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_AHB_CLK] = &gcc_qmip_video_ahb_clk.clkr,
357762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
357862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
357962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
358062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
358162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
358262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
358362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
358462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
358562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
358662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
358762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
358862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
358962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
359062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
359162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
359262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
359362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
359462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
359562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
359662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
359762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
359862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
359962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
360062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
360162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
360262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
360362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
360462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
360562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
360662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
360762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
360862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
360962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
361062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
361162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
361262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
361362306a36Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
361462306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
361562306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
361662306a36Sopenharmony_ci	[GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
361762306a36Sopenharmony_ci	[GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
361862306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
361962306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
362062306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
362162306a36Sopenharmony_ci	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
362262306a36Sopenharmony_ci	[GCC_SDCC4_APPS_CLK] = &gcc_sdm670_sdcc4_apps_clk.clkr,
362362306a36Sopenharmony_ci	[GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdm670_sdcc4_apps_clk_src.clkr,
362462306a36Sopenharmony_ci	[GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
362562306a36Sopenharmony_ci	[GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
362662306a36Sopenharmony_ci	[GCC_TSIF_INACTIVITY_TIMERS_CLK] =
362762306a36Sopenharmony_ci					&gcc_tsif_inactivity_timers_clk.clkr,
362862306a36Sopenharmony_ci	[GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
362962306a36Sopenharmony_ci	[GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
363062306a36Sopenharmony_ci	[GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
363162306a36Sopenharmony_ci	[GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
363262306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
363362306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
363462306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
363562306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
363662306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
363762306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
363862306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
363962306a36Sopenharmony_ci	[GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
364062306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
364162306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
364262306a36Sopenharmony_ci					&gcc_ufs_phy_unipro_core_clk_src.clkr,
364362306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
364462306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
364562306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
364662306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
364762306a36Sopenharmony_ci					&gcc_usb30_prim_mock_utmi_clk_src.clkr,
364862306a36Sopenharmony_ci	[GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
364962306a36Sopenharmony_ci	[GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
365062306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
365162306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
365262306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
365362306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
365462306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
365562306a36Sopenharmony_ci	[GCC_VDDA_VS_CLK] = &gcc_vdda_vs_clk.clkr,
365662306a36Sopenharmony_ci	[GCC_VDDCX_VS_CLK] = &gcc_vddcx_vs_clk.clkr,
365762306a36Sopenharmony_ci	[GCC_VDDMX_VS_CLK] = &gcc_vddmx_vs_clk.clkr,
365862306a36Sopenharmony_ci	[GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
365962306a36Sopenharmony_ci	[GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr,
366062306a36Sopenharmony_ci	[GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
366162306a36Sopenharmony_ci	[GCC_VS_CTRL_AHB_CLK] = &gcc_vs_ctrl_ahb_clk.clkr,
366262306a36Sopenharmony_ci	[GCC_VS_CTRL_CLK] = &gcc_vs_ctrl_clk.clkr,
366362306a36Sopenharmony_ci	[GCC_VS_CTRL_CLK_SRC] = &gcc_vs_ctrl_clk_src.clkr,
366462306a36Sopenharmony_ci	[GCC_VSENSOR_CLK_SRC] = &gcc_vsensor_clk_src.clkr,
366562306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
366662306a36Sopenharmony_ci	[GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
366762306a36Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
366862306a36Sopenharmony_ci	[GPLL6] = &gpll6.clkr,
366962306a36Sopenharmony_ci	[GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr,
367062306a36Sopenharmony_ci	[GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
367162306a36Sopenharmony_ci	[GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
367262306a36Sopenharmony_ci	[GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
367362306a36Sopenharmony_ci	[GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
367462306a36Sopenharmony_ci};
367562306a36Sopenharmony_ci
367662306a36Sopenharmony_cistatic struct clk_regmap *gcc_sdm845_clocks[] = {
367762306a36Sopenharmony_ci	[GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
367862306a36Sopenharmony_ci	[GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
367962306a36Sopenharmony_ci	[GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
368062306a36Sopenharmony_ci	[GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
368162306a36Sopenharmony_ci	[GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
368262306a36Sopenharmony_ci	[GCC_APC_VS_CLK] = &gcc_apc_vs_clk.clkr,
368362306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
368462306a36Sopenharmony_ci	[GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
368562306a36Sopenharmony_ci	[GCC_CAMERA_AXI_CLK] = &gcc_camera_axi_clk.clkr,
368662306a36Sopenharmony_ci	[GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
368762306a36Sopenharmony_ci	[GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
368862306a36Sopenharmony_ci	[GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
368962306a36Sopenharmony_ci	[GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
369062306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
369162306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
369262306a36Sopenharmony_ci	[GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
369362306a36Sopenharmony_ci	[GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
369462306a36Sopenharmony_ci	[GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
369562306a36Sopenharmony_ci	[GCC_CPUSS_RBCPR_CLK_SRC] = &gcc_cpuss_rbcpr_clk_src.clkr,
369662306a36Sopenharmony_ci	[GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
369762306a36Sopenharmony_ci	[GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
369862306a36Sopenharmony_ci	[GCC_DISP_AXI_CLK] = &gcc_disp_axi_clk.clkr,
369962306a36Sopenharmony_ci	[GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
370062306a36Sopenharmony_ci	[GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
370162306a36Sopenharmony_ci	[GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
370262306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
370362306a36Sopenharmony_ci	[GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
370462306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
370562306a36Sopenharmony_ci	[GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
370662306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
370762306a36Sopenharmony_ci	[GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
370862306a36Sopenharmony_ci	[GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
370962306a36Sopenharmony_ci	[GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
371062306a36Sopenharmony_ci	[GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
371162306a36Sopenharmony_ci	[GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
371262306a36Sopenharmony_ci	[GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
371362306a36Sopenharmony_ci	[GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
371462306a36Sopenharmony_ci	[GCC_GPU_VS_CLK] = &gcc_gpu_vs_clk.clkr,
371562306a36Sopenharmony_ci	[GCC_MSS_AXIS2_CLK] = &gcc_mss_axis2_clk.clkr,
371662306a36Sopenharmony_ci	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
371762306a36Sopenharmony_ci	[GCC_MSS_GPLL0_DIV_CLK_SRC] = &gcc_mss_gpll0_div_clk_src.clkr,
371862306a36Sopenharmony_ci	[GCC_MSS_MFAB_AXIS_CLK] = &gcc_mss_mfab_axis_clk.clkr,
371962306a36Sopenharmony_ci	[GCC_MSS_Q6_MEMNOC_AXI_CLK] = &gcc_mss_q6_memnoc_axi_clk.clkr,
372062306a36Sopenharmony_ci	[GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
372162306a36Sopenharmony_ci	[GCC_MSS_VS_CLK] = &gcc_mss_vs_clk.clkr,
372262306a36Sopenharmony_ci	[GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
372362306a36Sopenharmony_ci	[GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
372462306a36Sopenharmony_ci	[GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
372562306a36Sopenharmony_ci	[GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr,
372662306a36Sopenharmony_ci	[GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
372762306a36Sopenharmony_ci	[GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
372862306a36Sopenharmony_ci	[GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
372962306a36Sopenharmony_ci	[GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
373062306a36Sopenharmony_ci	[GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
373162306a36Sopenharmony_ci	[GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
373262306a36Sopenharmony_ci	[GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
373362306a36Sopenharmony_ci	[GCC_PCIE_1_CLKREF_CLK] = &gcc_pcie_1_clkref_clk.clkr,
373462306a36Sopenharmony_ci	[GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
373562306a36Sopenharmony_ci	[GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
373662306a36Sopenharmony_ci	[GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
373762306a36Sopenharmony_ci	[GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
373862306a36Sopenharmony_ci	[GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
373962306a36Sopenharmony_ci	[GCC_PCIE_PHY_REFGEN_CLK] = &gcc_pcie_phy_refgen_clk.clkr,
374062306a36Sopenharmony_ci	[GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr,
374162306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
374262306a36Sopenharmony_ci	[GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
374362306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
374462306a36Sopenharmony_ci	[GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
374562306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
374662306a36Sopenharmony_ci	[GCC_QMIP_CAMERA_AHB_CLK] = &gcc_qmip_camera_ahb_clk.clkr,
374762306a36Sopenharmony_ci	[GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
374862306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_AHB_CLK] = &gcc_qmip_video_ahb_clk.clkr,
374962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
375062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
375162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
375262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
375362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
375462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
375562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
375662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
375762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
375862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
375962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
376062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
376162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
376262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
376362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
376462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
376562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
376662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
376762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
376862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
376962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
377062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
377162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
377262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
377362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
377462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
377562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
377662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
377762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
377862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
377962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
378062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
378162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
378262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
378362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
378462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
378562306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
378662306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
378762306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
378862306a36Sopenharmony_ci	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
378962306a36Sopenharmony_ci	[GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
379062306a36Sopenharmony_ci	[GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
379162306a36Sopenharmony_ci	[GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
379262306a36Sopenharmony_ci	[GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
379362306a36Sopenharmony_ci	[GCC_TSIF_INACTIVITY_TIMERS_CLK] =
379462306a36Sopenharmony_ci					&gcc_tsif_inactivity_timers_clk.clkr,
379562306a36Sopenharmony_ci	[GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
379662306a36Sopenharmony_ci	[GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
379762306a36Sopenharmony_ci	[GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
379862306a36Sopenharmony_ci	[GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
379962306a36Sopenharmony_ci	[GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
380062306a36Sopenharmony_ci	[GCC_UFS_CARD_CLKREF_CLK] = &gcc_ufs_card_clkref_clk.clkr,
380162306a36Sopenharmony_ci	[GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
380262306a36Sopenharmony_ci	[GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
380362306a36Sopenharmony_ci	[GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
380462306a36Sopenharmony_ci	[GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
380562306a36Sopenharmony_ci	[GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
380662306a36Sopenharmony_ci	[GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
380762306a36Sopenharmony_ci	[GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
380862306a36Sopenharmony_ci	[GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
380962306a36Sopenharmony_ci	[GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] =
381062306a36Sopenharmony_ci					&gcc_ufs_card_unipro_core_clk_src.clkr,
381162306a36Sopenharmony_ci	[GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
381262306a36Sopenharmony_ci	[GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
381362306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
381462306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
381562306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
381662306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
381762306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
381862306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
381962306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
382062306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
382162306a36Sopenharmony_ci	[GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
382262306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
382362306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
382462306a36Sopenharmony_ci					&gcc_ufs_phy_unipro_core_clk_src.clkr,
382562306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
382662306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
382762306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
382862306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
382962306a36Sopenharmony_ci					&gcc_usb30_prim_mock_utmi_clk_src.clkr,
383062306a36Sopenharmony_ci	[GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
383162306a36Sopenharmony_ci	[GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
383262306a36Sopenharmony_ci	[GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
383362306a36Sopenharmony_ci	[GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
383462306a36Sopenharmony_ci	[GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] =
383562306a36Sopenharmony_ci					&gcc_usb30_sec_mock_utmi_clk_src.clkr,
383662306a36Sopenharmony_ci	[GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
383762306a36Sopenharmony_ci	[GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
383862306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
383962306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
384062306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
384162306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
384262306a36Sopenharmony_ci	[GCC_USB3_SEC_CLKREF_CLK] = &gcc_usb3_sec_clkref_clk.clkr,
384362306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
384462306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
384562306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
384662306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
384762306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
384862306a36Sopenharmony_ci	[GCC_VDDA_VS_CLK] = &gcc_vdda_vs_clk.clkr,
384962306a36Sopenharmony_ci	[GCC_VDDCX_VS_CLK] = &gcc_vddcx_vs_clk.clkr,
385062306a36Sopenharmony_ci	[GCC_VDDMX_VS_CLK] = &gcc_vddmx_vs_clk.clkr,
385162306a36Sopenharmony_ci	[GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
385262306a36Sopenharmony_ci	[GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr,
385362306a36Sopenharmony_ci	[GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
385462306a36Sopenharmony_ci	[GCC_VS_CTRL_AHB_CLK] = &gcc_vs_ctrl_ahb_clk.clkr,
385562306a36Sopenharmony_ci	[GCC_VS_CTRL_CLK] = &gcc_vs_ctrl_clk.clkr,
385662306a36Sopenharmony_ci	[GCC_VS_CTRL_CLK_SRC] = &gcc_vs_ctrl_clk_src.clkr,
385762306a36Sopenharmony_ci	[GCC_VSENSOR_CLK_SRC] = &gcc_vsensor_clk_src.clkr,
385862306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
385962306a36Sopenharmony_ci	[GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
386062306a36Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
386162306a36Sopenharmony_ci	[GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr,
386262306a36Sopenharmony_ci	[GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
386362306a36Sopenharmony_ci	[GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
386462306a36Sopenharmony_ci	[GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
386562306a36Sopenharmony_ci	[GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
386662306a36Sopenharmony_ci#ifdef CONFIG_SDM_LPASSCC_845
386762306a36Sopenharmony_ci	[GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
386862306a36Sopenharmony_ci	[GCC_LPASS_SWAY_CLK] = &gcc_lpass_sway_clk.clkr,
386962306a36Sopenharmony_ci#endif
387062306a36Sopenharmony_ci};
387162306a36Sopenharmony_ci
387262306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sdm845_resets[] = {
387362306a36Sopenharmony_ci	[GCC_MMSS_BCR] = { 0xb000 },
387462306a36Sopenharmony_ci	[GCC_PCIE_0_BCR] = { 0x6b000 },
387562306a36Sopenharmony_ci	[GCC_PCIE_1_BCR] = { 0x8d000 },
387662306a36Sopenharmony_ci	[GCC_PCIE_PHY_BCR] = { 0x6f000 },
387762306a36Sopenharmony_ci	[GCC_PDM_BCR] = { 0x33000 },
387862306a36Sopenharmony_ci	[GCC_PRNG_BCR] = { 0x34000 },
387962306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
388062306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
388162306a36Sopenharmony_ci	[GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
388262306a36Sopenharmony_ci	[GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
388362306a36Sopenharmony_ci	[GCC_SDCC2_BCR] = { 0x14000 },
388462306a36Sopenharmony_ci	[GCC_SDCC4_BCR] = { 0x16000 },
388562306a36Sopenharmony_ci	[GCC_TSIF_BCR] = { 0x36000 },
388662306a36Sopenharmony_ci	[GCC_UFS_CARD_BCR] = { 0x75000 },
388762306a36Sopenharmony_ci	[GCC_UFS_PHY_BCR] = { 0x77000 },
388862306a36Sopenharmony_ci	[GCC_USB30_PRIM_BCR] = { 0xf000 },
388962306a36Sopenharmony_ci	[GCC_USB30_SEC_BCR] = { 0x10000 },
389062306a36Sopenharmony_ci	[GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
389162306a36Sopenharmony_ci	[GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
389262306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
389362306a36Sopenharmony_ci	[GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
389462306a36Sopenharmony_ci	[GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
389562306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
389662306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
389762306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
389862306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
389962306a36Sopenharmony_ci};
390062306a36Sopenharmony_ci
390162306a36Sopenharmony_cistatic struct gdsc *gcc_sdm670_gdscs[] = {
390262306a36Sopenharmony_ci	[UFS_PHY_GDSC] = &ufs_phy_gdsc,
390362306a36Sopenharmony_ci	[USB30_PRIM_GDSC] = &usb30_prim_gdsc,
390462306a36Sopenharmony_ci	[HLOS1_VOTE_AGGRE_NOC_MMU_AUDIO_TBU_GDSC] =
390562306a36Sopenharmony_ci			&hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc,
390662306a36Sopenharmony_ci	[HLOS1_VOTE_AGGRE_NOC_MMU_TBU1_GDSC] =
390762306a36Sopenharmony_ci			&hlos1_vote_aggre_noc_mmu_tbu1_gdsc,
390862306a36Sopenharmony_ci	[HLOS1_VOTE_AGGRE_NOC_MMU_TBU2_GDSC] =
390962306a36Sopenharmony_ci			&hlos1_vote_aggre_noc_mmu_tbu2_gdsc,
391062306a36Sopenharmony_ci	[HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] =
391162306a36Sopenharmony_ci			&hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
391262306a36Sopenharmony_ci	[HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] =
391362306a36Sopenharmony_ci			&hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
391462306a36Sopenharmony_ci	[HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf_gdsc,
391562306a36Sopenharmony_ci};
391662306a36Sopenharmony_ci
391762306a36Sopenharmony_cistatic struct gdsc *gcc_sdm845_gdscs[] = {
391862306a36Sopenharmony_ci	[PCIE_0_GDSC] = &pcie_0_gdsc,
391962306a36Sopenharmony_ci	[PCIE_1_GDSC] = &pcie_1_gdsc,
392062306a36Sopenharmony_ci	[UFS_CARD_GDSC] = &ufs_card_gdsc,
392162306a36Sopenharmony_ci	[UFS_PHY_GDSC] = &ufs_phy_gdsc,
392262306a36Sopenharmony_ci	[USB30_PRIM_GDSC] = &usb30_prim_gdsc,
392362306a36Sopenharmony_ci	[USB30_SEC_GDSC] = &usb30_sec_gdsc,
392462306a36Sopenharmony_ci	[HLOS1_VOTE_AGGRE_NOC_MMU_AUDIO_TBU_GDSC] =
392562306a36Sopenharmony_ci			&hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc,
392662306a36Sopenharmony_ci	[HLOS1_VOTE_AGGRE_NOC_MMU_PCIE_TBU_GDSC] =
392762306a36Sopenharmony_ci			&hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc,
392862306a36Sopenharmony_ci	[HLOS1_VOTE_AGGRE_NOC_MMU_TBU1_GDSC] =
392962306a36Sopenharmony_ci			&hlos1_vote_aggre_noc_mmu_tbu1_gdsc,
393062306a36Sopenharmony_ci	[HLOS1_VOTE_AGGRE_NOC_MMU_TBU2_GDSC] =
393162306a36Sopenharmony_ci			&hlos1_vote_aggre_noc_mmu_tbu2_gdsc,
393262306a36Sopenharmony_ci	[HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] =
393362306a36Sopenharmony_ci			&hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
393462306a36Sopenharmony_ci	[HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] =
393562306a36Sopenharmony_ci			&hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
393662306a36Sopenharmony_ci	[HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf_gdsc,
393762306a36Sopenharmony_ci};
393862306a36Sopenharmony_ci
393962306a36Sopenharmony_cistatic const struct regmap_config gcc_sdm845_regmap_config = {
394062306a36Sopenharmony_ci	.reg_bits	= 32,
394162306a36Sopenharmony_ci	.reg_stride	= 4,
394262306a36Sopenharmony_ci	.val_bits	= 32,
394362306a36Sopenharmony_ci	.max_register	= 0x182090,
394462306a36Sopenharmony_ci	.fast_io	= true,
394562306a36Sopenharmony_ci};
394662306a36Sopenharmony_ci
394762306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sdm670_desc = {
394862306a36Sopenharmony_ci	.config = &gcc_sdm845_regmap_config,
394962306a36Sopenharmony_ci	.clks = gcc_sdm670_clocks,
395062306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_sdm670_clocks),
395162306a36Sopenharmony_ci	/* Snapdragon 670 can function without its own exclusive resets. */
395262306a36Sopenharmony_ci	.resets = gcc_sdm845_resets,
395362306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_sdm845_resets),
395462306a36Sopenharmony_ci	.gdscs = gcc_sdm670_gdscs,
395562306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_sdm670_gdscs),
395662306a36Sopenharmony_ci};
395762306a36Sopenharmony_ci
395862306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sdm845_desc = {
395962306a36Sopenharmony_ci	.config = &gcc_sdm845_regmap_config,
396062306a36Sopenharmony_ci	.clks = gcc_sdm845_clocks,
396162306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_sdm845_clocks),
396262306a36Sopenharmony_ci	.resets = gcc_sdm845_resets,
396362306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_sdm845_resets),
396462306a36Sopenharmony_ci	.gdscs = gcc_sdm845_gdscs,
396562306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_sdm845_gdscs),
396662306a36Sopenharmony_ci};
396762306a36Sopenharmony_ci
396862306a36Sopenharmony_cistatic const struct of_device_id gcc_sdm845_match_table[] = {
396962306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-sdm670", .data = &gcc_sdm670_desc },
397062306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-sdm845", .data = &gcc_sdm845_desc },
397162306a36Sopenharmony_ci	{ }
397262306a36Sopenharmony_ci};
397362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sdm845_match_table);
397462306a36Sopenharmony_ci
397562306a36Sopenharmony_cistatic const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
397662306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
397762306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
397862306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
397962306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
398062306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
398162306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
398262306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
398362306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
398462306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
398562306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
398662306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
398762306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
398862306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
398962306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
399062306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
399162306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk_src),
399262306a36Sopenharmony_ci};
399362306a36Sopenharmony_ci
399462306a36Sopenharmony_cistatic int gcc_sdm845_probe(struct platform_device *pdev)
399562306a36Sopenharmony_ci{
399662306a36Sopenharmony_ci	const struct qcom_cc_desc *gcc_desc;
399762306a36Sopenharmony_ci	struct regmap *regmap;
399862306a36Sopenharmony_ci	int ret;
399962306a36Sopenharmony_ci
400062306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gcc_sdm845_desc);
400162306a36Sopenharmony_ci	if (IS_ERR(regmap))
400262306a36Sopenharmony_ci		return PTR_ERR(regmap);
400362306a36Sopenharmony_ci
400462306a36Sopenharmony_ci	/* Disable the GPLL0 active input to MMSS and GPU via MISC registers */
400562306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x09ffc, 0x3, 0x3);
400662306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
400762306a36Sopenharmony_ci
400862306a36Sopenharmony_ci	ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
400962306a36Sopenharmony_ci					ARRAY_SIZE(gcc_dfs_clocks));
401062306a36Sopenharmony_ci	if (ret)
401162306a36Sopenharmony_ci		return ret;
401262306a36Sopenharmony_ci
401362306a36Sopenharmony_ci	gcc_desc = of_device_get_match_data(&pdev->dev);
401462306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, gcc_desc, regmap);
401562306a36Sopenharmony_ci}
401662306a36Sopenharmony_ci
401762306a36Sopenharmony_cistatic struct platform_driver gcc_sdm845_driver = {
401862306a36Sopenharmony_ci	.probe		= gcc_sdm845_probe,
401962306a36Sopenharmony_ci	.driver		= {
402062306a36Sopenharmony_ci		.name	= "gcc-sdm845",
402162306a36Sopenharmony_ci		.of_match_table = gcc_sdm845_match_table,
402262306a36Sopenharmony_ci	},
402362306a36Sopenharmony_ci};
402462306a36Sopenharmony_ci
402562306a36Sopenharmony_cistatic int __init gcc_sdm845_init(void)
402662306a36Sopenharmony_ci{
402762306a36Sopenharmony_ci	return platform_driver_register(&gcc_sdm845_driver);
402862306a36Sopenharmony_ci}
402962306a36Sopenharmony_cicore_initcall(gcc_sdm845_init);
403062306a36Sopenharmony_ci
403162306a36Sopenharmony_cistatic void __exit gcc_sdm845_exit(void)
403262306a36Sopenharmony_ci{
403362306a36Sopenharmony_ci	platform_driver_unregister(&gcc_sdm845_driver);
403462306a36Sopenharmony_ci}
403562306a36Sopenharmony_cimodule_exit(gcc_sdm845_exit);
403662306a36Sopenharmony_ci
403762306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SDM845 Driver");
403862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
403962306a36Sopenharmony_ciMODULE_ALIAS("platform:gcc-sdm845");
404062306a36Sopenharmony_ciMODULE_SOFTDEP("pre: rpmhpd");
4041