162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci * Copyright (c) 2018, Craig Tatlor. 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/kernel.h> 862306a36Sopenharmony_ci#include <linux/bitops.h> 962306a36Sopenharmony_ci#include <linux/err.h> 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci#include <linux/module.h> 1262306a36Sopenharmony_ci#include <linux/of.h> 1362306a36Sopenharmony_ci#include <linux/clk-provider.h> 1462306a36Sopenharmony_ci#include <linux/regmap.h> 1562306a36Sopenharmony_ci#include <linux/reset-controller.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-sdm660.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include "common.h" 2062306a36Sopenharmony_ci#include "clk-regmap.h" 2162306a36Sopenharmony_ci#include "clk-alpha-pll.h" 2262306a36Sopenharmony_ci#include "clk-rcg.h" 2362306a36Sopenharmony_ci#include "clk-branch.h" 2462306a36Sopenharmony_ci#include "reset.h" 2562306a36Sopenharmony_ci#include "gdsc.h" 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_cienum { 2862306a36Sopenharmony_ci P_XO, 2962306a36Sopenharmony_ci P_SLEEP_CLK, 3062306a36Sopenharmony_ci P_GPLL0, 3162306a36Sopenharmony_ci P_GPLL1, 3262306a36Sopenharmony_ci P_GPLL4, 3362306a36Sopenharmony_ci P_GPLL0_EARLY_DIV, 3462306a36Sopenharmony_ci P_GPLL1_EARLY_DIV, 3562306a36Sopenharmony_ci}; 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_cistatic struct clk_fixed_factor xo = { 3862306a36Sopenharmony_ci .mult = 1, 3962306a36Sopenharmony_ci .div = 1, 4062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4162306a36Sopenharmony_ci .name = "xo", 4262306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 4362306a36Sopenharmony_ci .fw_name = "xo" 4462306a36Sopenharmony_ci }, 4562306a36Sopenharmony_ci .num_parents = 1, 4662306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 4762306a36Sopenharmony_ci }, 4862306a36Sopenharmony_ci}; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0_early = { 5162306a36Sopenharmony_ci .offset = 0x0, 5262306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 5362306a36Sopenharmony_ci .clkr = { 5462306a36Sopenharmony_ci .enable_reg = 0x52000, 5562306a36Sopenharmony_ci .enable_mask = BIT(0), 5662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 5762306a36Sopenharmony_ci .name = "gpll0_early", 5862306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 5962306a36Sopenharmony_ci .fw_name = "xo", 6062306a36Sopenharmony_ci }, 6162306a36Sopenharmony_ci .num_parents = 1, 6262306a36Sopenharmony_ci .ops = &clk_alpha_pll_ops, 6362306a36Sopenharmony_ci }, 6462306a36Sopenharmony_ci }, 6562306a36Sopenharmony_ci}; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic struct clk_fixed_factor gpll0_early_div = { 6862306a36Sopenharmony_ci .mult = 1, 6962306a36Sopenharmony_ci .div = 2, 7062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 7162306a36Sopenharmony_ci .name = "gpll0_early_div", 7262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 7362306a36Sopenharmony_ci &gpll0_early.clkr.hw, 7462306a36Sopenharmony_ci }, 7562306a36Sopenharmony_ci .num_parents = 1, 7662306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 7762306a36Sopenharmony_ci }, 7862306a36Sopenharmony_ci}; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0 = { 8162306a36Sopenharmony_ci .offset = 0x00000, 8262306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 8362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 8462306a36Sopenharmony_ci .name = "gpll0", 8562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 8662306a36Sopenharmony_ci &gpll0_early.clkr.hw, 8762306a36Sopenharmony_ci }, 8862306a36Sopenharmony_ci .num_parents = 1, 8962306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_ops, 9062306a36Sopenharmony_ci }, 9162306a36Sopenharmony_ci}; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic struct clk_alpha_pll gpll1_early = { 9462306a36Sopenharmony_ci .offset = 0x1000, 9562306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 9662306a36Sopenharmony_ci .clkr = { 9762306a36Sopenharmony_ci .enable_reg = 0x52000, 9862306a36Sopenharmony_ci .enable_mask = BIT(1), 9962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 10062306a36Sopenharmony_ci .name = "gpll1_early", 10162306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 10262306a36Sopenharmony_ci .fw_name = "xo", 10362306a36Sopenharmony_ci }, 10462306a36Sopenharmony_ci .num_parents = 1, 10562306a36Sopenharmony_ci .ops = &clk_alpha_pll_ops, 10662306a36Sopenharmony_ci }, 10762306a36Sopenharmony_ci }, 10862306a36Sopenharmony_ci}; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic struct clk_fixed_factor gpll1_early_div = { 11162306a36Sopenharmony_ci .mult = 1, 11262306a36Sopenharmony_ci .div = 2, 11362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 11462306a36Sopenharmony_ci .name = "gpll1_early_div", 11562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 11662306a36Sopenharmony_ci &gpll1_early.clkr.hw, 11762306a36Sopenharmony_ci }, 11862306a36Sopenharmony_ci .num_parents = 1, 11962306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 12062306a36Sopenharmony_ci }, 12162306a36Sopenharmony_ci}; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll1 = { 12462306a36Sopenharmony_ci .offset = 0x1000, 12562306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 12662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 12762306a36Sopenharmony_ci .name = "gpll1", 12862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 12962306a36Sopenharmony_ci &gpll1_early.clkr.hw, 13062306a36Sopenharmony_ci }, 13162306a36Sopenharmony_ci .num_parents = 1, 13262306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_ops, 13362306a36Sopenharmony_ci }, 13462306a36Sopenharmony_ci}; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4_early = { 13762306a36Sopenharmony_ci .offset = 0x77000, 13862306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 13962306a36Sopenharmony_ci .clkr = { 14062306a36Sopenharmony_ci .enable_reg = 0x52000, 14162306a36Sopenharmony_ci .enable_mask = BIT(4), 14262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14362306a36Sopenharmony_ci .name = "gpll4_early", 14462306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 14562306a36Sopenharmony_ci .fw_name = "xo", 14662306a36Sopenharmony_ci }, 14762306a36Sopenharmony_ci .num_parents = 1, 14862306a36Sopenharmony_ci .ops = &clk_alpha_pll_ops, 14962306a36Sopenharmony_ci }, 15062306a36Sopenharmony_ci }, 15162306a36Sopenharmony_ci}; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4 = { 15462306a36Sopenharmony_ci .offset = 0x77000, 15562306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT], 15662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) 15762306a36Sopenharmony_ci { 15862306a36Sopenharmony_ci .name = "gpll4", 15962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 16062306a36Sopenharmony_ci &gpll4_early.clkr.hw, 16162306a36Sopenharmony_ci }, 16262306a36Sopenharmony_ci .num_parents = 1, 16362306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_ops, 16462306a36Sopenharmony_ci }, 16562306a36Sopenharmony_ci}; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div[] = { 16862306a36Sopenharmony_ci { P_XO, 0 }, 16962306a36Sopenharmony_ci { P_GPLL0, 1 }, 17062306a36Sopenharmony_ci { P_GPLL0_EARLY_DIV, 6 }, 17162306a36Sopenharmony_ci}; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_xo_gpll0_gpll0_early_div[] = { 17462306a36Sopenharmony_ci { .fw_name = "xo" }, 17562306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 17662306a36Sopenharmony_ci { .hw = &gpll0_early_div.hw }, 17762306a36Sopenharmony_ci}; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_xo_gpll0[] = { 18062306a36Sopenharmony_ci { P_XO, 0 }, 18162306a36Sopenharmony_ci { P_GPLL0, 1 }, 18262306a36Sopenharmony_ci}; 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_xo_gpll0[] = { 18562306a36Sopenharmony_ci { .fw_name = "xo" }, 18662306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 18762306a36Sopenharmony_ci}; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div[] = { 19062306a36Sopenharmony_ci { P_XO, 0 }, 19162306a36Sopenharmony_ci { P_GPLL0, 1 }, 19262306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 19362306a36Sopenharmony_ci { P_GPLL0_EARLY_DIV, 6 }, 19462306a36Sopenharmony_ci}; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div[] = { 19762306a36Sopenharmony_ci { .fw_name = "xo" }, 19862306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 19962306a36Sopenharmony_ci { .fw_name = "sleep_clk" }, 20062306a36Sopenharmony_ci { .hw = &gpll0_early_div.hw }, 20162306a36Sopenharmony_ci}; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_xo_sleep_clk[] = { 20462306a36Sopenharmony_ci { P_XO, 0 }, 20562306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 20662306a36Sopenharmony_ci}; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_xo_sleep_clk[] = { 20962306a36Sopenharmony_ci { .fw_name = "xo" }, 21062306a36Sopenharmony_ci { .fw_name = "sleep_clk" }, 21162306a36Sopenharmony_ci}; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_xo_gpll4[] = { 21462306a36Sopenharmony_ci { P_XO, 0 }, 21562306a36Sopenharmony_ci { P_GPLL4, 5 }, 21662306a36Sopenharmony_ci}; 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_xo_gpll4[] = { 21962306a36Sopenharmony_ci { .fw_name = "xo" }, 22062306a36Sopenharmony_ci { .hw = &gpll4.clkr.hw }, 22162306a36Sopenharmony_ci}; 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div[] = { 22462306a36Sopenharmony_ci { P_XO, 0 }, 22562306a36Sopenharmony_ci { P_GPLL0, 1 }, 22662306a36Sopenharmony_ci { P_GPLL0_EARLY_DIV, 3 }, 22762306a36Sopenharmony_ci { P_GPLL1, 4 }, 22862306a36Sopenharmony_ci { P_GPLL4, 5 }, 22962306a36Sopenharmony_ci { P_GPLL1_EARLY_DIV, 6 }, 23062306a36Sopenharmony_ci}; 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div[] = { 23362306a36Sopenharmony_ci { .fw_name = "xo" }, 23462306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 23562306a36Sopenharmony_ci { .hw = &gpll0_early_div.hw }, 23662306a36Sopenharmony_ci { .hw = &gpll1.clkr.hw }, 23762306a36Sopenharmony_ci { .hw = &gpll4.clkr.hw }, 23862306a36Sopenharmony_ci { .hw = &gpll1_early_div.hw }, 23962306a36Sopenharmony_ci}; 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_xo_gpll0_gpll4_gpll0_early_div[] = { 24262306a36Sopenharmony_ci { P_XO, 0 }, 24362306a36Sopenharmony_ci { P_GPLL0, 1 }, 24462306a36Sopenharmony_ci { P_GPLL4, 5 }, 24562306a36Sopenharmony_ci { P_GPLL0_EARLY_DIV, 6 }, 24662306a36Sopenharmony_ci}; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_xo_gpll0_gpll4_gpll0_early_div[] = { 24962306a36Sopenharmony_ci { .fw_name = "xo" }, 25062306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 25162306a36Sopenharmony_ci { .hw = &gpll4.clkr.hw }, 25262306a36Sopenharmony_ci { .hw = &gpll0_early_div.hw }, 25362306a36Sopenharmony_ci}; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div_gpll4[] = { 25662306a36Sopenharmony_ci { P_XO, 0 }, 25762306a36Sopenharmony_ci { P_GPLL0, 1 }, 25862306a36Sopenharmony_ci { P_GPLL0_EARLY_DIV, 2 }, 25962306a36Sopenharmony_ci { P_GPLL4, 5 }, 26062306a36Sopenharmony_ci}; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_xo_gpll0_gpll0_early_div_gpll4[] = { 26362306a36Sopenharmony_ci { .fw_name = "xo" }, 26462306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 26562306a36Sopenharmony_ci { .hw = &gpll0_early_div.hw }, 26662306a36Sopenharmony_ci { .hw = &gpll4.clkr.hw }, 26762306a36Sopenharmony_ci}; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = { 27062306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 27162306a36Sopenharmony_ci F(50000000, P_GPLL0, 12, 0, 0), 27262306a36Sopenharmony_ci { } 27362306a36Sopenharmony_ci}; 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = { 27662306a36Sopenharmony_ci .cmd_rcgr = 0x19020, 27762306a36Sopenharmony_ci .mnd_width = 0, 27862306a36Sopenharmony_ci .hid_width = 5, 27962306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 28062306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 28162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 28262306a36Sopenharmony_ci .name = "blsp1_qup1_i2c_apps_clk_src", 28362306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 28462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 28562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 28662306a36Sopenharmony_ci }, 28762306a36Sopenharmony_ci}; 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = { 29062306a36Sopenharmony_ci F(960000, P_XO, 10, 1, 2), 29162306a36Sopenharmony_ci F(4800000, P_XO, 4, 0, 0), 29262306a36Sopenharmony_ci F(9600000, P_XO, 2, 0, 0), 29362306a36Sopenharmony_ci F(15000000, P_GPLL0, 10, 1, 4), 29462306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 29562306a36Sopenharmony_ci F(25000000, P_GPLL0, 12, 1, 2), 29662306a36Sopenharmony_ci F(50000000, P_GPLL0, 12, 0, 0), 29762306a36Sopenharmony_ci { } 29862306a36Sopenharmony_ci}; 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = { 30162306a36Sopenharmony_ci .cmd_rcgr = 0x1900c, 30262306a36Sopenharmony_ci .mnd_width = 8, 30362306a36Sopenharmony_ci .hid_width = 5, 30462306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 30562306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 30662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 30762306a36Sopenharmony_ci .name = "blsp1_qup1_spi_apps_clk_src", 30862306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 30962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 31062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 31162306a36Sopenharmony_ci }, 31262306a36Sopenharmony_ci}; 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = { 31562306a36Sopenharmony_ci .cmd_rcgr = 0x1b020, 31662306a36Sopenharmony_ci .mnd_width = 0, 31762306a36Sopenharmony_ci .hid_width = 5, 31862306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 31962306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 32062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 32162306a36Sopenharmony_ci .name = "blsp1_qup2_i2c_apps_clk_src", 32262306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 32362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 32462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 32562306a36Sopenharmony_ci }, 32662306a36Sopenharmony_ci}; 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = { 32962306a36Sopenharmony_ci .cmd_rcgr = 0x1b00c, 33062306a36Sopenharmony_ci .mnd_width = 8, 33162306a36Sopenharmony_ci .hid_width = 5, 33262306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 33362306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 33462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 33562306a36Sopenharmony_ci .name = "blsp1_qup2_spi_apps_clk_src", 33662306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 33762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 33862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 33962306a36Sopenharmony_ci }, 34062306a36Sopenharmony_ci}; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = { 34362306a36Sopenharmony_ci .cmd_rcgr = 0x1d020, 34462306a36Sopenharmony_ci .mnd_width = 0, 34562306a36Sopenharmony_ci .hid_width = 5, 34662306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 34762306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 34862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 34962306a36Sopenharmony_ci .name = "blsp1_qup3_i2c_apps_clk_src", 35062306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 35162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 35262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 35362306a36Sopenharmony_ci }, 35462306a36Sopenharmony_ci}; 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = { 35762306a36Sopenharmony_ci .cmd_rcgr = 0x1d00c, 35862306a36Sopenharmony_ci .mnd_width = 8, 35962306a36Sopenharmony_ci .hid_width = 5, 36062306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 36162306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 36262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 36362306a36Sopenharmony_ci .name = "blsp1_qup3_spi_apps_clk_src", 36462306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 36562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 36662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 36762306a36Sopenharmony_ci }, 36862306a36Sopenharmony_ci}; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = { 37162306a36Sopenharmony_ci .cmd_rcgr = 0x1f020, 37262306a36Sopenharmony_ci .mnd_width = 0, 37362306a36Sopenharmony_ci .hid_width = 5, 37462306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 37562306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 37662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 37762306a36Sopenharmony_ci .name = "blsp1_qup4_i2c_apps_clk_src", 37862306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 37962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 38062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 38162306a36Sopenharmony_ci }, 38262306a36Sopenharmony_ci}; 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = { 38562306a36Sopenharmony_ci .cmd_rcgr = 0x1f00c, 38662306a36Sopenharmony_ci .mnd_width = 8, 38762306a36Sopenharmony_ci .hid_width = 5, 38862306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 38962306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 39062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 39162306a36Sopenharmony_ci .name = "blsp1_qup4_spi_apps_clk_src", 39262306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 39362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 39462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 39562306a36Sopenharmony_ci }, 39662306a36Sopenharmony_ci}; 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = { 39962306a36Sopenharmony_ci F(3686400, P_GPLL0, 1, 96, 15625), 40062306a36Sopenharmony_ci F(7372800, P_GPLL0, 1, 192, 15625), 40162306a36Sopenharmony_ci F(14745600, P_GPLL0, 1, 384, 15625), 40262306a36Sopenharmony_ci F(16000000, P_GPLL0, 5, 2, 15), 40362306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 40462306a36Sopenharmony_ci F(24000000, P_GPLL0, 5, 1, 5), 40562306a36Sopenharmony_ci F(32000000, P_GPLL0, 1, 4, 75), 40662306a36Sopenharmony_ci F(40000000, P_GPLL0, 15, 0, 0), 40762306a36Sopenharmony_ci F(46400000, P_GPLL0, 1, 29, 375), 40862306a36Sopenharmony_ci F(48000000, P_GPLL0, 12.5, 0, 0), 40962306a36Sopenharmony_ci F(51200000, P_GPLL0, 1, 32, 375), 41062306a36Sopenharmony_ci F(56000000, P_GPLL0, 1, 7, 75), 41162306a36Sopenharmony_ci F(58982400, P_GPLL0, 1, 1536, 15625), 41262306a36Sopenharmony_ci F(60000000, P_GPLL0, 10, 0, 0), 41362306a36Sopenharmony_ci F(63157895, P_GPLL0, 9.5, 0, 0), 41462306a36Sopenharmony_ci { } 41562306a36Sopenharmony_ci}; 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart1_apps_clk_src = { 41862306a36Sopenharmony_ci .cmd_rcgr = 0x1a00c, 41962306a36Sopenharmony_ci .mnd_width = 16, 42062306a36Sopenharmony_ci .hid_width = 5, 42162306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 42262306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_uart1_apps_clk_src, 42362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 42462306a36Sopenharmony_ci .name = "blsp1_uart1_apps_clk_src", 42562306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 42662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 42762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 42862306a36Sopenharmony_ci }, 42962306a36Sopenharmony_ci}; 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart2_apps_clk_src = { 43262306a36Sopenharmony_ci .cmd_rcgr = 0x1c00c, 43362306a36Sopenharmony_ci .mnd_width = 16, 43462306a36Sopenharmony_ci .hid_width = 5, 43562306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 43662306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_uart1_apps_clk_src, 43762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 43862306a36Sopenharmony_ci .name = "blsp1_uart2_apps_clk_src", 43962306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 44062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 44162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 44262306a36Sopenharmony_ci }, 44362306a36Sopenharmony_ci}; 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = { 44662306a36Sopenharmony_ci .cmd_rcgr = 0x26020, 44762306a36Sopenharmony_ci .mnd_width = 0, 44862306a36Sopenharmony_ci .hid_width = 5, 44962306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 45062306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 45162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 45262306a36Sopenharmony_ci .name = "blsp2_qup1_i2c_apps_clk_src", 45362306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 45462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 45562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 45662306a36Sopenharmony_ci }, 45762306a36Sopenharmony_ci}; 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = { 46062306a36Sopenharmony_ci .cmd_rcgr = 0x2600c, 46162306a36Sopenharmony_ci .mnd_width = 8, 46262306a36Sopenharmony_ci .hid_width = 5, 46362306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 46462306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 46562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 46662306a36Sopenharmony_ci .name = "blsp2_qup1_spi_apps_clk_src", 46762306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 46862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 46962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 47062306a36Sopenharmony_ci }, 47162306a36Sopenharmony_ci}; 47262306a36Sopenharmony_ci 47362306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = { 47462306a36Sopenharmony_ci .cmd_rcgr = 0x28020, 47562306a36Sopenharmony_ci .mnd_width = 0, 47662306a36Sopenharmony_ci .hid_width = 5, 47762306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 47862306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 47962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 48062306a36Sopenharmony_ci .name = "blsp2_qup2_i2c_apps_clk_src", 48162306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 48262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 48362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 48462306a36Sopenharmony_ci }, 48562306a36Sopenharmony_ci}; 48662306a36Sopenharmony_ci 48762306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = { 48862306a36Sopenharmony_ci .cmd_rcgr = 0x2800c, 48962306a36Sopenharmony_ci .mnd_width = 8, 49062306a36Sopenharmony_ci .hid_width = 5, 49162306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 49262306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 49362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 49462306a36Sopenharmony_ci .name = "blsp2_qup2_spi_apps_clk_src", 49562306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 49662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 49762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 49862306a36Sopenharmony_ci }, 49962306a36Sopenharmony_ci}; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = { 50262306a36Sopenharmony_ci .cmd_rcgr = 0x2a020, 50362306a36Sopenharmony_ci .mnd_width = 0, 50462306a36Sopenharmony_ci .hid_width = 5, 50562306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 50662306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 50762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 50862306a36Sopenharmony_ci .name = "blsp2_qup3_i2c_apps_clk_src", 50962306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 51062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 51162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 51262306a36Sopenharmony_ci }, 51362306a36Sopenharmony_ci}; 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = { 51662306a36Sopenharmony_ci .cmd_rcgr = 0x2a00c, 51762306a36Sopenharmony_ci .mnd_width = 8, 51862306a36Sopenharmony_ci .hid_width = 5, 51962306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 52062306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 52162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 52262306a36Sopenharmony_ci .name = "blsp2_qup3_spi_apps_clk_src", 52362306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 52462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 52562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 52662306a36Sopenharmony_ci }, 52762306a36Sopenharmony_ci}; 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = { 53062306a36Sopenharmony_ci .cmd_rcgr = 0x2c020, 53162306a36Sopenharmony_ci .mnd_width = 0, 53262306a36Sopenharmony_ci .hid_width = 5, 53362306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 53462306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src, 53562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 53662306a36Sopenharmony_ci .name = "blsp2_qup4_i2c_apps_clk_src", 53762306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 53862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 53962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 54062306a36Sopenharmony_ci }, 54162306a36Sopenharmony_ci}; 54262306a36Sopenharmony_ci 54362306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = { 54462306a36Sopenharmony_ci .cmd_rcgr = 0x2c00c, 54562306a36Sopenharmony_ci .mnd_width = 8, 54662306a36Sopenharmony_ci .hid_width = 5, 54762306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 54862306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src, 54962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 55062306a36Sopenharmony_ci .name = "blsp2_qup4_spi_apps_clk_src", 55162306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 55262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 55362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 55462306a36Sopenharmony_ci }, 55562306a36Sopenharmony_ci}; 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart1_apps_clk_src = { 55862306a36Sopenharmony_ci .cmd_rcgr = 0x2700c, 55962306a36Sopenharmony_ci .mnd_width = 16, 56062306a36Sopenharmony_ci .hid_width = 5, 56162306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 56262306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_uart1_apps_clk_src, 56362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 56462306a36Sopenharmony_ci .name = "blsp2_uart1_apps_clk_src", 56562306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 56662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 56762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 56862306a36Sopenharmony_ci }, 56962306a36Sopenharmony_ci}; 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart2_apps_clk_src = { 57262306a36Sopenharmony_ci .cmd_rcgr = 0x2900c, 57362306a36Sopenharmony_ci .mnd_width = 16, 57462306a36Sopenharmony_ci .hid_width = 5, 57562306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 57662306a36Sopenharmony_ci .freq_tbl = ftbl_blsp1_uart1_apps_clk_src, 57762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 57862306a36Sopenharmony_ci .name = "blsp2_uart2_apps_clk_src", 57962306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 58062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 58162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 58262306a36Sopenharmony_ci }, 58362306a36Sopenharmony_ci}; 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gp1_clk_src[] = { 58662306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 58762306a36Sopenharmony_ci F(100000000, P_GPLL0, 6, 0, 0), 58862306a36Sopenharmony_ci F(200000000, P_GPLL0, 3, 0, 0), 58962306a36Sopenharmony_ci { } 59062306a36Sopenharmony_ci}; 59162306a36Sopenharmony_ci 59262306a36Sopenharmony_cistatic struct clk_rcg2 gp1_clk_src = { 59362306a36Sopenharmony_ci .cmd_rcgr = 0x64004, 59462306a36Sopenharmony_ci .mnd_width = 8, 59562306a36Sopenharmony_ci .hid_width = 5, 59662306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div, 59762306a36Sopenharmony_ci .freq_tbl = ftbl_gp1_clk_src, 59862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 59962306a36Sopenharmony_ci .name = "gp1_clk_src", 60062306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div, 60162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div), 60262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 60362306a36Sopenharmony_ci }, 60462306a36Sopenharmony_ci}; 60562306a36Sopenharmony_ci 60662306a36Sopenharmony_cistatic struct clk_rcg2 gp2_clk_src = { 60762306a36Sopenharmony_ci .cmd_rcgr = 0x65004, 60862306a36Sopenharmony_ci .mnd_width = 8, 60962306a36Sopenharmony_ci .hid_width = 5, 61062306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div, 61162306a36Sopenharmony_ci .freq_tbl = ftbl_gp1_clk_src, 61262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 61362306a36Sopenharmony_ci .name = "gp2_clk_src", 61462306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div, 61562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div), 61662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 61762306a36Sopenharmony_ci }, 61862306a36Sopenharmony_ci}; 61962306a36Sopenharmony_ci 62062306a36Sopenharmony_cistatic struct clk_rcg2 gp3_clk_src = { 62162306a36Sopenharmony_ci .cmd_rcgr = 0x66004, 62262306a36Sopenharmony_ci .mnd_width = 8, 62362306a36Sopenharmony_ci .hid_width = 5, 62462306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div, 62562306a36Sopenharmony_ci .freq_tbl = ftbl_gp1_clk_src, 62662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 62762306a36Sopenharmony_ci .name = "gp3_clk_src", 62862306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div, 62962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div), 63062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 63162306a36Sopenharmony_ci }, 63262306a36Sopenharmony_ci}; 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_hmss_gpll0_clk_src[] = { 63562306a36Sopenharmony_ci F(300000000, P_GPLL0, 2, 0, 0), 63662306a36Sopenharmony_ci F(600000000, P_GPLL0, 1, 0, 0), 63762306a36Sopenharmony_ci { } 63862306a36Sopenharmony_ci}; 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_cistatic struct clk_rcg2 hmss_gpll0_clk_src = { 64162306a36Sopenharmony_ci .cmd_rcgr = 0x4805c, 64262306a36Sopenharmony_ci .mnd_width = 0, 64362306a36Sopenharmony_ci .hid_width = 5, 64462306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 64562306a36Sopenharmony_ci .freq_tbl = ftbl_hmss_gpll0_clk_src, 64662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 64762306a36Sopenharmony_ci .name = "hmss_gpll0_clk_src", 64862306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 64962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 65062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 65162306a36Sopenharmony_ci }, 65262306a36Sopenharmony_ci}; 65362306a36Sopenharmony_ci 65462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_hmss_gpll4_clk_src[] = { 65562306a36Sopenharmony_ci F(384000000, P_GPLL4, 4, 0, 0), 65662306a36Sopenharmony_ci F(768000000, P_GPLL4, 2, 0, 0), 65762306a36Sopenharmony_ci F(1536000000, P_GPLL4, 1, 0, 0), 65862306a36Sopenharmony_ci { } 65962306a36Sopenharmony_ci}; 66062306a36Sopenharmony_ci 66162306a36Sopenharmony_cistatic struct clk_rcg2 hmss_gpll4_clk_src = { 66262306a36Sopenharmony_ci .cmd_rcgr = 0x48074, 66362306a36Sopenharmony_ci .mnd_width = 0, 66462306a36Sopenharmony_ci .hid_width = 5, 66562306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll4, 66662306a36Sopenharmony_ci .freq_tbl = ftbl_hmss_gpll4_clk_src, 66762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 66862306a36Sopenharmony_ci .name = "hmss_gpll4_clk_src", 66962306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll4, 67062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll4), 67162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 67262306a36Sopenharmony_ci }, 67362306a36Sopenharmony_ci}; 67462306a36Sopenharmony_ci 67562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_hmss_rbcpr_clk_src[] = { 67662306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 67762306a36Sopenharmony_ci { } 67862306a36Sopenharmony_ci}; 67962306a36Sopenharmony_ci 68062306a36Sopenharmony_cistatic struct clk_rcg2 hmss_rbcpr_clk_src = { 68162306a36Sopenharmony_ci .cmd_rcgr = 0x48044, 68262306a36Sopenharmony_ci .mnd_width = 0, 68362306a36Sopenharmony_ci .hid_width = 5, 68462306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0, 68562306a36Sopenharmony_ci .freq_tbl = ftbl_hmss_rbcpr_clk_src, 68662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 68762306a36Sopenharmony_ci .name = "hmss_rbcpr_clk_src", 68862306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0, 68962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0), 69062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 69162306a36Sopenharmony_ci }, 69262306a36Sopenharmony_ci}; 69362306a36Sopenharmony_ci 69462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_pdm2_clk_src[] = { 69562306a36Sopenharmony_ci F(60000000, P_GPLL0, 10, 0, 0), 69662306a36Sopenharmony_ci { } 69762306a36Sopenharmony_ci}; 69862306a36Sopenharmony_ci 69962306a36Sopenharmony_cistatic struct clk_rcg2 pdm2_clk_src = { 70062306a36Sopenharmony_ci .cmd_rcgr = 0x33010, 70162306a36Sopenharmony_ci .mnd_width = 0, 70262306a36Sopenharmony_ci .hid_width = 5, 70362306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 70462306a36Sopenharmony_ci .freq_tbl = ftbl_pdm2_clk_src, 70562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 70662306a36Sopenharmony_ci .name = "pdm2_clk_src", 70762306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 70862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 70962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 71062306a36Sopenharmony_ci }, 71162306a36Sopenharmony_ci}; 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_qspi_ser_clk_src[] = { 71462306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 71562306a36Sopenharmony_ci F(80200000, P_GPLL1_EARLY_DIV, 5, 0, 0), 71662306a36Sopenharmony_ci F(160400000, P_GPLL1, 5, 0, 0), 71762306a36Sopenharmony_ci F(267333333, P_GPLL1, 3, 0, 0), 71862306a36Sopenharmony_ci { } 71962306a36Sopenharmony_ci}; 72062306a36Sopenharmony_ci 72162306a36Sopenharmony_cistatic struct clk_rcg2 qspi_ser_clk_src = { 72262306a36Sopenharmony_ci .cmd_rcgr = 0x4d00c, 72362306a36Sopenharmony_ci .mnd_width = 0, 72462306a36Sopenharmony_ci .hid_width = 5, 72562306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div, 72662306a36Sopenharmony_ci .freq_tbl = ftbl_qspi_ser_clk_src, 72762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 72862306a36Sopenharmony_ci .name = "qspi_ser_clk_src", 72962306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div, 73062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div), 73162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 73262306a36Sopenharmony_ci }, 73362306a36Sopenharmony_ci}; 73462306a36Sopenharmony_ci 73562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = { 73662306a36Sopenharmony_ci F(144000, P_XO, 16, 3, 25), 73762306a36Sopenharmony_ci F(400000, P_XO, 12, 1, 4), 73862306a36Sopenharmony_ci F(20000000, P_GPLL0_EARLY_DIV, 5, 1, 3), 73962306a36Sopenharmony_ci F(25000000, P_GPLL0_EARLY_DIV, 6, 1, 2), 74062306a36Sopenharmony_ci F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0), 74162306a36Sopenharmony_ci F(100000000, P_GPLL0, 6, 0, 0), 74262306a36Sopenharmony_ci F(192000000, P_GPLL4, 8, 0, 0), 74362306a36Sopenharmony_ci F(384000000, P_GPLL4, 4, 0, 0), 74462306a36Sopenharmony_ci { } 74562306a36Sopenharmony_ci}; 74662306a36Sopenharmony_ci 74762306a36Sopenharmony_cistatic struct clk_rcg2 sdcc1_apps_clk_src = { 74862306a36Sopenharmony_ci .cmd_rcgr = 0x1602c, 74962306a36Sopenharmony_ci .mnd_width = 8, 75062306a36Sopenharmony_ci .hid_width = 5, 75162306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll4_gpll0_early_div, 75262306a36Sopenharmony_ci .freq_tbl = ftbl_sdcc1_apps_clk_src, 75362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 75462306a36Sopenharmony_ci .name = "sdcc1_apps_clk_src", 75562306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll4_gpll0_early_div, 75662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll4_gpll0_early_div), 75762306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 75862306a36Sopenharmony_ci }, 75962306a36Sopenharmony_ci}; 76062306a36Sopenharmony_ci 76162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = { 76262306a36Sopenharmony_ci F(75000000, P_GPLL0_EARLY_DIV, 4, 0, 0), 76362306a36Sopenharmony_ci F(150000000, P_GPLL0, 4, 0, 0), 76462306a36Sopenharmony_ci F(200000000, P_GPLL0, 3, 0, 0), 76562306a36Sopenharmony_ci F(300000000, P_GPLL0, 2, 0, 0), 76662306a36Sopenharmony_ci { } 76762306a36Sopenharmony_ci}; 76862306a36Sopenharmony_ci 76962306a36Sopenharmony_cistatic struct clk_rcg2 sdcc1_ice_core_clk_src = { 77062306a36Sopenharmony_ci .cmd_rcgr = 0x16010, 77162306a36Sopenharmony_ci .mnd_width = 0, 77262306a36Sopenharmony_ci .hid_width = 5, 77362306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 77462306a36Sopenharmony_ci .freq_tbl = ftbl_sdcc1_ice_core_clk_src, 77562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 77662306a36Sopenharmony_ci .name = "sdcc1_ice_core_clk_src", 77762306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 77862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 77962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 78062306a36Sopenharmony_ci }, 78162306a36Sopenharmony_ci}; 78262306a36Sopenharmony_ci 78362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = { 78462306a36Sopenharmony_ci F(144000, P_XO, 16, 3, 25), 78562306a36Sopenharmony_ci F(400000, P_XO, 12, 1, 4), 78662306a36Sopenharmony_ci F(20000000, P_GPLL0_EARLY_DIV, 5, 1, 3), 78762306a36Sopenharmony_ci F(25000000, P_GPLL0_EARLY_DIV, 6, 1, 2), 78862306a36Sopenharmony_ci F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0), 78962306a36Sopenharmony_ci F(100000000, P_GPLL0, 6, 0, 0), 79062306a36Sopenharmony_ci F(192000000, P_GPLL4, 8, 0, 0), 79162306a36Sopenharmony_ci F(200000000, P_GPLL0, 3, 0, 0), 79262306a36Sopenharmony_ci { } 79362306a36Sopenharmony_ci}; 79462306a36Sopenharmony_ci 79562306a36Sopenharmony_cistatic struct clk_rcg2 sdcc2_apps_clk_src = { 79662306a36Sopenharmony_ci .cmd_rcgr = 0x14010, 79762306a36Sopenharmony_ci .mnd_width = 8, 79862306a36Sopenharmony_ci .hid_width = 5, 79962306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div_gpll4, 80062306a36Sopenharmony_ci .freq_tbl = ftbl_sdcc2_apps_clk_src, 80162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 80262306a36Sopenharmony_ci .name = "sdcc2_apps_clk_src", 80362306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div_gpll4, 80462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div_gpll4), 80562306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 80662306a36Sopenharmony_ci }, 80762306a36Sopenharmony_ci}; 80862306a36Sopenharmony_ci 80962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_ufs_axi_clk_src[] = { 81062306a36Sopenharmony_ci F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0), 81162306a36Sopenharmony_ci F(100000000, P_GPLL0, 6, 0, 0), 81262306a36Sopenharmony_ci F(150000000, P_GPLL0, 4, 0, 0), 81362306a36Sopenharmony_ci F(200000000, P_GPLL0, 3, 0, 0), 81462306a36Sopenharmony_ci F(240000000, P_GPLL0, 2.5, 0, 0), 81562306a36Sopenharmony_ci { } 81662306a36Sopenharmony_ci}; 81762306a36Sopenharmony_ci 81862306a36Sopenharmony_cistatic struct clk_rcg2 ufs_axi_clk_src = { 81962306a36Sopenharmony_ci .cmd_rcgr = 0x75018, 82062306a36Sopenharmony_ci .mnd_width = 8, 82162306a36Sopenharmony_ci .hid_width = 5, 82262306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 82362306a36Sopenharmony_ci .freq_tbl = ftbl_ufs_axi_clk_src, 82462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 82562306a36Sopenharmony_ci .name = "ufs_axi_clk_src", 82662306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 82762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 82862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 82962306a36Sopenharmony_ci }, 83062306a36Sopenharmony_ci}; 83162306a36Sopenharmony_ci 83262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_ufs_ice_core_clk_src[] = { 83362306a36Sopenharmony_ci F(75000000, P_GPLL0_EARLY_DIV, 4, 0, 0), 83462306a36Sopenharmony_ci F(150000000, P_GPLL0, 4, 0, 0), 83562306a36Sopenharmony_ci F(300000000, P_GPLL0, 2, 0, 0), 83662306a36Sopenharmony_ci { } 83762306a36Sopenharmony_ci}; 83862306a36Sopenharmony_ci 83962306a36Sopenharmony_cistatic struct clk_rcg2 ufs_ice_core_clk_src = { 84062306a36Sopenharmony_ci .cmd_rcgr = 0x76010, 84162306a36Sopenharmony_ci .mnd_width = 0, 84262306a36Sopenharmony_ci .hid_width = 5, 84362306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 84462306a36Sopenharmony_ci .freq_tbl = ftbl_ufs_ice_core_clk_src, 84562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 84662306a36Sopenharmony_ci .name = "ufs_ice_core_clk_src", 84762306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 84862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 84962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 85062306a36Sopenharmony_ci }, 85162306a36Sopenharmony_ci}; 85262306a36Sopenharmony_ci 85362306a36Sopenharmony_cistatic struct clk_rcg2 ufs_phy_aux_clk_src = { 85462306a36Sopenharmony_ci .cmd_rcgr = 0x76044, 85562306a36Sopenharmony_ci .mnd_width = 0, 85662306a36Sopenharmony_ci .hid_width = 5, 85762306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_sleep_clk, 85862306a36Sopenharmony_ci .freq_tbl = ftbl_hmss_rbcpr_clk_src, 85962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 86062306a36Sopenharmony_ci .name = "ufs_phy_aux_clk_src", 86162306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_sleep_clk, 86262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_sleep_clk), 86362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 86462306a36Sopenharmony_ci }, 86562306a36Sopenharmony_ci}; 86662306a36Sopenharmony_ci 86762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_ufs_unipro_core_clk_src[] = { 86862306a36Sopenharmony_ci F(37500000, P_GPLL0_EARLY_DIV, 8, 0, 0), 86962306a36Sopenharmony_ci F(75000000, P_GPLL0, 8, 0, 0), 87062306a36Sopenharmony_ci F(150000000, P_GPLL0, 4, 0, 0), 87162306a36Sopenharmony_ci { } 87262306a36Sopenharmony_ci}; 87362306a36Sopenharmony_ci 87462306a36Sopenharmony_cistatic struct clk_rcg2 ufs_unipro_core_clk_src = { 87562306a36Sopenharmony_ci .cmd_rcgr = 0x76028, 87662306a36Sopenharmony_ci .mnd_width = 0, 87762306a36Sopenharmony_ci .hid_width = 5, 87862306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 87962306a36Sopenharmony_ci .freq_tbl = ftbl_ufs_unipro_core_clk_src, 88062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 88162306a36Sopenharmony_ci .name = "ufs_unipro_core_clk_src", 88262306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 88362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 88462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 88562306a36Sopenharmony_ci }, 88662306a36Sopenharmony_ci}; 88762306a36Sopenharmony_ci 88862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_usb20_master_clk_src[] = { 88962306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 89062306a36Sopenharmony_ci F(60000000, P_GPLL0, 10, 0, 0), 89162306a36Sopenharmony_ci F(120000000, P_GPLL0, 5, 0, 0), 89262306a36Sopenharmony_ci { } 89362306a36Sopenharmony_ci}; 89462306a36Sopenharmony_ci 89562306a36Sopenharmony_cistatic struct clk_rcg2 usb20_master_clk_src = { 89662306a36Sopenharmony_ci .cmd_rcgr = 0x2f010, 89762306a36Sopenharmony_ci .mnd_width = 8, 89862306a36Sopenharmony_ci .hid_width = 5, 89962306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 90062306a36Sopenharmony_ci .freq_tbl = ftbl_usb20_master_clk_src, 90162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 90262306a36Sopenharmony_ci .name = "usb20_master_clk_src", 90362306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 90462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 90562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 90662306a36Sopenharmony_ci }, 90762306a36Sopenharmony_ci}; 90862306a36Sopenharmony_ci 90962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_usb20_mock_utmi_clk_src[] = { 91062306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 91162306a36Sopenharmony_ci F(60000000, P_GPLL0, 10, 0, 0), 91262306a36Sopenharmony_ci { } 91362306a36Sopenharmony_ci}; 91462306a36Sopenharmony_ci 91562306a36Sopenharmony_cistatic struct clk_rcg2 usb20_mock_utmi_clk_src = { 91662306a36Sopenharmony_ci .cmd_rcgr = 0x2f024, 91762306a36Sopenharmony_ci .mnd_width = 0, 91862306a36Sopenharmony_ci .hid_width = 5, 91962306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 92062306a36Sopenharmony_ci .freq_tbl = ftbl_usb20_mock_utmi_clk_src, 92162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 92262306a36Sopenharmony_ci .name = "usb20_mock_utmi_clk_src", 92362306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 92462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 92562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 92662306a36Sopenharmony_ci }, 92762306a36Sopenharmony_ci}; 92862306a36Sopenharmony_ci 92962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_usb30_master_clk_src[] = { 93062306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 93162306a36Sopenharmony_ci F(66666667, P_GPLL0_EARLY_DIV, 4.5, 0, 0), 93262306a36Sopenharmony_ci F(120000000, P_GPLL0, 5, 0, 0), 93362306a36Sopenharmony_ci F(133333333, P_GPLL0, 4.5, 0, 0), 93462306a36Sopenharmony_ci F(150000000, P_GPLL0, 4, 0, 0), 93562306a36Sopenharmony_ci F(200000000, P_GPLL0, 3, 0, 0), 93662306a36Sopenharmony_ci F(240000000, P_GPLL0, 2.5, 0, 0), 93762306a36Sopenharmony_ci { } 93862306a36Sopenharmony_ci}; 93962306a36Sopenharmony_ci 94062306a36Sopenharmony_cistatic struct clk_rcg2 usb30_master_clk_src = { 94162306a36Sopenharmony_ci .cmd_rcgr = 0xf014, 94262306a36Sopenharmony_ci .mnd_width = 8, 94362306a36Sopenharmony_ci .hid_width = 5, 94462306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 94562306a36Sopenharmony_ci .freq_tbl = ftbl_usb30_master_clk_src, 94662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 94762306a36Sopenharmony_ci .name = "usb30_master_clk_src", 94862306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 94962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 95062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 95162306a36Sopenharmony_ci }, 95262306a36Sopenharmony_ci}; 95362306a36Sopenharmony_ci 95462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = { 95562306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 95662306a36Sopenharmony_ci F(40000000, P_GPLL0_EARLY_DIV, 7.5, 0, 0), 95762306a36Sopenharmony_ci F(60000000, P_GPLL0, 10, 0, 0), 95862306a36Sopenharmony_ci { } 95962306a36Sopenharmony_ci}; 96062306a36Sopenharmony_ci 96162306a36Sopenharmony_cistatic struct clk_rcg2 usb30_mock_utmi_clk_src = { 96262306a36Sopenharmony_ci .cmd_rcgr = 0xf028, 96362306a36Sopenharmony_ci .mnd_width = 0, 96462306a36Sopenharmony_ci .hid_width = 5, 96562306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div, 96662306a36Sopenharmony_ci .freq_tbl = ftbl_usb30_mock_utmi_clk_src, 96762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 96862306a36Sopenharmony_ci .name = "usb30_mock_utmi_clk_src", 96962306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div, 97062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div), 97162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 97262306a36Sopenharmony_ci }, 97362306a36Sopenharmony_ci}; 97462306a36Sopenharmony_ci 97562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = { 97662306a36Sopenharmony_ci F(1200000, P_XO, 16, 0, 0), 97762306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 97862306a36Sopenharmony_ci { } 97962306a36Sopenharmony_ci}; 98062306a36Sopenharmony_ci 98162306a36Sopenharmony_cistatic struct clk_rcg2 usb3_phy_aux_clk_src = { 98262306a36Sopenharmony_ci .cmd_rcgr = 0x5000c, 98362306a36Sopenharmony_ci .mnd_width = 0, 98462306a36Sopenharmony_ci .hid_width = 5, 98562306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo_sleep_clk, 98662306a36Sopenharmony_ci .freq_tbl = ftbl_usb3_phy_aux_clk_src, 98762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 98862306a36Sopenharmony_ci .name = "usb3_phy_aux_clk_src", 98962306a36Sopenharmony_ci .parent_data = gcc_parent_data_xo_sleep_clk, 99062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_xo_sleep_clk), 99162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 99262306a36Sopenharmony_ci }, 99362306a36Sopenharmony_ci}; 99462306a36Sopenharmony_ci 99562306a36Sopenharmony_cistatic struct clk_branch gcc_aggre2_ufs_axi_clk = { 99662306a36Sopenharmony_ci .halt_reg = 0x75034, 99762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 99862306a36Sopenharmony_ci .clkr = { 99962306a36Sopenharmony_ci .enable_reg = 0x75034, 100062306a36Sopenharmony_ci .enable_mask = BIT(0), 100162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 100262306a36Sopenharmony_ci .name = "gcc_aggre2_ufs_axi_clk", 100362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 100462306a36Sopenharmony_ci &ufs_axi_clk_src.clkr.hw, 100562306a36Sopenharmony_ci }, 100662306a36Sopenharmony_ci .num_parents = 1, 100762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 100862306a36Sopenharmony_ci }, 100962306a36Sopenharmony_ci }, 101062306a36Sopenharmony_ci}; 101162306a36Sopenharmony_ci 101262306a36Sopenharmony_cistatic struct clk_branch gcc_aggre2_usb3_axi_clk = { 101362306a36Sopenharmony_ci .halt_reg = 0xf03c, 101462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 101562306a36Sopenharmony_ci .clkr = { 101662306a36Sopenharmony_ci .enable_reg = 0xf03c, 101762306a36Sopenharmony_ci .enable_mask = BIT(0), 101862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 101962306a36Sopenharmony_ci .name = "gcc_aggre2_usb3_axi_clk", 102062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 102162306a36Sopenharmony_ci &usb30_master_clk_src.clkr.hw, 102262306a36Sopenharmony_ci }, 102362306a36Sopenharmony_ci .num_parents = 1, 102462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 102562306a36Sopenharmony_ci }, 102662306a36Sopenharmony_ci }, 102762306a36Sopenharmony_ci}; 102862306a36Sopenharmony_ci 102962306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_gfx_clk = { 103062306a36Sopenharmony_ci .halt_reg = 0x7106c, 103162306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 103262306a36Sopenharmony_ci .clkr = { 103362306a36Sopenharmony_ci .enable_reg = 0x7106c, 103462306a36Sopenharmony_ci .enable_mask = BIT(0), 103562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 103662306a36Sopenharmony_ci .name = "gcc_bimc_gfx_clk", 103762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 103862306a36Sopenharmony_ci }, 103962306a36Sopenharmony_ci }, 104062306a36Sopenharmony_ci}; 104162306a36Sopenharmony_ci 104262306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_hmss_axi_clk = { 104362306a36Sopenharmony_ci .halt_reg = 0x48004, 104462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 104562306a36Sopenharmony_ci .clkr = { 104662306a36Sopenharmony_ci .enable_reg = 0x52004, 104762306a36Sopenharmony_ci .enable_mask = BIT(22), 104862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 104962306a36Sopenharmony_ci .name = "gcc_bimc_hmss_axi_clk", 105062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 105162306a36Sopenharmony_ci }, 105262306a36Sopenharmony_ci }, 105362306a36Sopenharmony_ci}; 105462306a36Sopenharmony_ci 105562306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_mss_q6_axi_clk = { 105662306a36Sopenharmony_ci .halt_reg = 0x4401c, 105762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 105862306a36Sopenharmony_ci .clkr = { 105962306a36Sopenharmony_ci .enable_reg = 0x4401c, 106062306a36Sopenharmony_ci .enable_mask = BIT(0), 106162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 106262306a36Sopenharmony_ci .name = "gcc_bimc_mss_q6_axi_clk", 106362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 106462306a36Sopenharmony_ci }, 106562306a36Sopenharmony_ci }, 106662306a36Sopenharmony_ci}; 106762306a36Sopenharmony_ci 106862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = { 106962306a36Sopenharmony_ci .halt_reg = 0x17004, 107062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 107162306a36Sopenharmony_ci .clkr = { 107262306a36Sopenharmony_ci .enable_reg = 0x52004, 107362306a36Sopenharmony_ci .enable_mask = BIT(17), 107462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 107562306a36Sopenharmony_ci .name = "gcc_blsp1_ahb_clk", 107662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 107762306a36Sopenharmony_ci }, 107862306a36Sopenharmony_ci }, 107962306a36Sopenharmony_ci}; 108062306a36Sopenharmony_ci 108162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = { 108262306a36Sopenharmony_ci .halt_reg = 0x19008, 108362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 108462306a36Sopenharmony_ci .clkr = { 108562306a36Sopenharmony_ci .enable_reg = 0x19008, 108662306a36Sopenharmony_ci .enable_mask = BIT(0), 108762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 108862306a36Sopenharmony_ci .name = "gcc_blsp1_qup1_i2c_apps_clk", 108962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 109062306a36Sopenharmony_ci &blsp1_qup1_i2c_apps_clk_src.clkr.hw, 109162306a36Sopenharmony_ci }, 109262306a36Sopenharmony_ci .num_parents = 1, 109362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 109462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 109562306a36Sopenharmony_ci }, 109662306a36Sopenharmony_ci }, 109762306a36Sopenharmony_ci}; 109862306a36Sopenharmony_ci 109962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = { 110062306a36Sopenharmony_ci .halt_reg = 0x19004, 110162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 110262306a36Sopenharmony_ci .clkr = { 110362306a36Sopenharmony_ci .enable_reg = 0x19004, 110462306a36Sopenharmony_ci .enable_mask = BIT(0), 110562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 110662306a36Sopenharmony_ci .name = "gcc_blsp1_qup1_spi_apps_clk", 110762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 110862306a36Sopenharmony_ci &blsp1_qup1_spi_apps_clk_src.clkr.hw, 110962306a36Sopenharmony_ci }, 111062306a36Sopenharmony_ci .num_parents = 1, 111162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 111262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 111362306a36Sopenharmony_ci }, 111462306a36Sopenharmony_ci }, 111562306a36Sopenharmony_ci}; 111662306a36Sopenharmony_ci 111762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = { 111862306a36Sopenharmony_ci .halt_reg = 0x1b008, 111962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 112062306a36Sopenharmony_ci .clkr = { 112162306a36Sopenharmony_ci .enable_reg = 0x1b008, 112262306a36Sopenharmony_ci .enable_mask = BIT(0), 112362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 112462306a36Sopenharmony_ci .name = "gcc_blsp1_qup2_i2c_apps_clk", 112562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 112662306a36Sopenharmony_ci &blsp1_qup2_i2c_apps_clk_src.clkr.hw, 112762306a36Sopenharmony_ci }, 112862306a36Sopenharmony_ci .num_parents = 1, 112962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 113062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 113162306a36Sopenharmony_ci }, 113262306a36Sopenharmony_ci }, 113362306a36Sopenharmony_ci}; 113462306a36Sopenharmony_ci 113562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = { 113662306a36Sopenharmony_ci .halt_reg = 0x1b004, 113762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 113862306a36Sopenharmony_ci .clkr = { 113962306a36Sopenharmony_ci .enable_reg = 0x1b004, 114062306a36Sopenharmony_ci .enable_mask = BIT(0), 114162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 114262306a36Sopenharmony_ci .name = "gcc_blsp1_qup2_spi_apps_clk", 114362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 114462306a36Sopenharmony_ci &blsp1_qup2_spi_apps_clk_src.clkr.hw, 114562306a36Sopenharmony_ci }, 114662306a36Sopenharmony_ci .num_parents = 1, 114762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 114862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 114962306a36Sopenharmony_ci }, 115062306a36Sopenharmony_ci }, 115162306a36Sopenharmony_ci}; 115262306a36Sopenharmony_ci 115362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = { 115462306a36Sopenharmony_ci .halt_reg = 0x1d008, 115562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 115662306a36Sopenharmony_ci .clkr = { 115762306a36Sopenharmony_ci .enable_reg = 0x1d008, 115862306a36Sopenharmony_ci .enable_mask = BIT(0), 115962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 116062306a36Sopenharmony_ci .name = "gcc_blsp1_qup3_i2c_apps_clk", 116162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 116262306a36Sopenharmony_ci &blsp1_qup3_i2c_apps_clk_src.clkr.hw, 116362306a36Sopenharmony_ci }, 116462306a36Sopenharmony_ci .num_parents = 1, 116562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 116662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 116762306a36Sopenharmony_ci }, 116862306a36Sopenharmony_ci }, 116962306a36Sopenharmony_ci}; 117062306a36Sopenharmony_ci 117162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = { 117262306a36Sopenharmony_ci .halt_reg = 0x1d004, 117362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 117462306a36Sopenharmony_ci .clkr = { 117562306a36Sopenharmony_ci .enable_reg = 0x1d004, 117662306a36Sopenharmony_ci .enable_mask = BIT(0), 117762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 117862306a36Sopenharmony_ci .name = "gcc_blsp1_qup3_spi_apps_clk", 117962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 118062306a36Sopenharmony_ci &blsp1_qup3_spi_apps_clk_src.clkr.hw, 118162306a36Sopenharmony_ci }, 118262306a36Sopenharmony_ci .num_parents = 1, 118362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 118462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 118562306a36Sopenharmony_ci }, 118662306a36Sopenharmony_ci }, 118762306a36Sopenharmony_ci}; 118862306a36Sopenharmony_ci 118962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = { 119062306a36Sopenharmony_ci .halt_reg = 0x1f008, 119162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 119262306a36Sopenharmony_ci .clkr = { 119362306a36Sopenharmony_ci .enable_reg = 0x1f008, 119462306a36Sopenharmony_ci .enable_mask = BIT(0), 119562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 119662306a36Sopenharmony_ci .name = "gcc_blsp1_qup4_i2c_apps_clk", 119762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 119862306a36Sopenharmony_ci &blsp1_qup4_i2c_apps_clk_src.clkr.hw, 119962306a36Sopenharmony_ci }, 120062306a36Sopenharmony_ci .num_parents = 1, 120162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 120262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 120362306a36Sopenharmony_ci }, 120462306a36Sopenharmony_ci }, 120562306a36Sopenharmony_ci}; 120662306a36Sopenharmony_ci 120762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = { 120862306a36Sopenharmony_ci .halt_reg = 0x1f004, 120962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 121062306a36Sopenharmony_ci .clkr = { 121162306a36Sopenharmony_ci .enable_reg = 0x1f004, 121262306a36Sopenharmony_ci .enable_mask = BIT(0), 121362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 121462306a36Sopenharmony_ci .name = "gcc_blsp1_qup4_spi_apps_clk", 121562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 121662306a36Sopenharmony_ci &blsp1_qup4_spi_apps_clk_src.clkr.hw, 121762306a36Sopenharmony_ci }, 121862306a36Sopenharmony_ci .num_parents = 1, 121962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 122062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 122162306a36Sopenharmony_ci }, 122262306a36Sopenharmony_ci }, 122362306a36Sopenharmony_ci}; 122462306a36Sopenharmony_ci 122562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = { 122662306a36Sopenharmony_ci .halt_reg = 0x1a004, 122762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 122862306a36Sopenharmony_ci .clkr = { 122962306a36Sopenharmony_ci .enable_reg = 0x1a004, 123062306a36Sopenharmony_ci .enable_mask = BIT(0), 123162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 123262306a36Sopenharmony_ci .name = "gcc_blsp1_uart1_apps_clk", 123362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 123462306a36Sopenharmony_ci &blsp1_uart1_apps_clk_src.clkr.hw, 123562306a36Sopenharmony_ci }, 123662306a36Sopenharmony_ci .num_parents = 1, 123762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 123862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 123962306a36Sopenharmony_ci }, 124062306a36Sopenharmony_ci }, 124162306a36Sopenharmony_ci}; 124262306a36Sopenharmony_ci 124362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = { 124462306a36Sopenharmony_ci .halt_reg = 0x1c004, 124562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 124662306a36Sopenharmony_ci .clkr = { 124762306a36Sopenharmony_ci .enable_reg = 0x1c004, 124862306a36Sopenharmony_ci .enable_mask = BIT(0), 124962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 125062306a36Sopenharmony_ci .name = "gcc_blsp1_uart2_apps_clk", 125162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 125262306a36Sopenharmony_ci &blsp1_uart2_apps_clk_src.clkr.hw, 125362306a36Sopenharmony_ci }, 125462306a36Sopenharmony_ci .num_parents = 1, 125562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 125662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 125762306a36Sopenharmony_ci }, 125862306a36Sopenharmony_ci }, 125962306a36Sopenharmony_ci}; 126062306a36Sopenharmony_ci 126162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_ahb_clk = { 126262306a36Sopenharmony_ci .halt_reg = 0x25004, 126362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 126462306a36Sopenharmony_ci .clkr = { 126562306a36Sopenharmony_ci .enable_reg = 0x52004, 126662306a36Sopenharmony_ci .enable_mask = BIT(15), 126762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 126862306a36Sopenharmony_ci .name = "gcc_blsp2_ahb_clk", 126962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 127062306a36Sopenharmony_ci }, 127162306a36Sopenharmony_ci }, 127262306a36Sopenharmony_ci}; 127362306a36Sopenharmony_ci 127462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = { 127562306a36Sopenharmony_ci .halt_reg = 0x26008, 127662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 127762306a36Sopenharmony_ci .clkr = { 127862306a36Sopenharmony_ci .enable_reg = 0x26008, 127962306a36Sopenharmony_ci .enable_mask = BIT(0), 128062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 128162306a36Sopenharmony_ci .name = "gcc_blsp2_qup1_i2c_apps_clk", 128262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 128362306a36Sopenharmony_ci &blsp2_qup1_i2c_apps_clk_src.clkr.hw, 128462306a36Sopenharmony_ci }, 128562306a36Sopenharmony_ci .num_parents = 1, 128662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 128762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 128862306a36Sopenharmony_ci }, 128962306a36Sopenharmony_ci }, 129062306a36Sopenharmony_ci}; 129162306a36Sopenharmony_ci 129262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_spi_apps_clk = { 129362306a36Sopenharmony_ci .halt_reg = 0x26004, 129462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 129562306a36Sopenharmony_ci .clkr = { 129662306a36Sopenharmony_ci .enable_reg = 0x26004, 129762306a36Sopenharmony_ci .enable_mask = BIT(0), 129862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 129962306a36Sopenharmony_ci .name = "gcc_blsp2_qup1_spi_apps_clk", 130062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 130162306a36Sopenharmony_ci &blsp2_qup1_spi_apps_clk_src.clkr.hw, 130262306a36Sopenharmony_ci }, 130362306a36Sopenharmony_ci .num_parents = 1, 130462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 130562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 130662306a36Sopenharmony_ci }, 130762306a36Sopenharmony_ci }, 130862306a36Sopenharmony_ci}; 130962306a36Sopenharmony_ci 131062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = { 131162306a36Sopenharmony_ci .halt_reg = 0x28008, 131262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 131362306a36Sopenharmony_ci .clkr = { 131462306a36Sopenharmony_ci .enable_reg = 0x28008, 131562306a36Sopenharmony_ci .enable_mask = BIT(0), 131662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 131762306a36Sopenharmony_ci .name = "gcc_blsp2_qup2_i2c_apps_clk", 131862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 131962306a36Sopenharmony_ci &blsp2_qup2_i2c_apps_clk_src.clkr.hw, 132062306a36Sopenharmony_ci }, 132162306a36Sopenharmony_ci .num_parents = 1, 132262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 132362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 132462306a36Sopenharmony_ci }, 132562306a36Sopenharmony_ci }, 132662306a36Sopenharmony_ci}; 132762306a36Sopenharmony_ci 132862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_spi_apps_clk = { 132962306a36Sopenharmony_ci .halt_reg = 0x28004, 133062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 133162306a36Sopenharmony_ci .clkr = { 133262306a36Sopenharmony_ci .enable_reg = 0x28004, 133362306a36Sopenharmony_ci .enable_mask = BIT(0), 133462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 133562306a36Sopenharmony_ci .name = "gcc_blsp2_qup2_spi_apps_clk", 133662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 133762306a36Sopenharmony_ci &blsp2_qup2_spi_apps_clk_src.clkr.hw, 133862306a36Sopenharmony_ci }, 133962306a36Sopenharmony_ci .num_parents = 1, 134062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 134162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 134262306a36Sopenharmony_ci }, 134362306a36Sopenharmony_ci }, 134462306a36Sopenharmony_ci}; 134562306a36Sopenharmony_ci 134662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = { 134762306a36Sopenharmony_ci .halt_reg = 0x2a008, 134862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 134962306a36Sopenharmony_ci .clkr = { 135062306a36Sopenharmony_ci .enable_reg = 0x2a008, 135162306a36Sopenharmony_ci .enable_mask = BIT(0), 135262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 135362306a36Sopenharmony_ci .name = "gcc_blsp2_qup3_i2c_apps_clk", 135462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 135562306a36Sopenharmony_ci &blsp2_qup3_i2c_apps_clk_src.clkr.hw, 135662306a36Sopenharmony_ci }, 135762306a36Sopenharmony_ci .num_parents = 1, 135862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 135962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 136062306a36Sopenharmony_ci }, 136162306a36Sopenharmony_ci }, 136262306a36Sopenharmony_ci}; 136362306a36Sopenharmony_ci 136462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_spi_apps_clk = { 136562306a36Sopenharmony_ci .halt_reg = 0x2a004, 136662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 136762306a36Sopenharmony_ci .clkr = { 136862306a36Sopenharmony_ci .enable_reg = 0x2a004, 136962306a36Sopenharmony_ci .enable_mask = BIT(0), 137062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 137162306a36Sopenharmony_ci .name = "gcc_blsp2_qup3_spi_apps_clk", 137262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 137362306a36Sopenharmony_ci &blsp2_qup3_spi_apps_clk_src.clkr.hw, 137462306a36Sopenharmony_ci }, 137562306a36Sopenharmony_ci .num_parents = 1, 137662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 137762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 137862306a36Sopenharmony_ci }, 137962306a36Sopenharmony_ci }, 138062306a36Sopenharmony_ci}; 138162306a36Sopenharmony_ci 138262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = { 138362306a36Sopenharmony_ci .halt_reg = 0x2c008, 138462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 138562306a36Sopenharmony_ci .clkr = { 138662306a36Sopenharmony_ci .enable_reg = 0x2c008, 138762306a36Sopenharmony_ci .enable_mask = BIT(0), 138862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 138962306a36Sopenharmony_ci .name = "gcc_blsp2_qup4_i2c_apps_clk", 139062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 139162306a36Sopenharmony_ci &blsp2_qup4_i2c_apps_clk_src.clkr.hw, 139262306a36Sopenharmony_ci }, 139362306a36Sopenharmony_ci .num_parents = 1, 139462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 139562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 139662306a36Sopenharmony_ci }, 139762306a36Sopenharmony_ci }, 139862306a36Sopenharmony_ci}; 139962306a36Sopenharmony_ci 140062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_spi_apps_clk = { 140162306a36Sopenharmony_ci .halt_reg = 0x2c004, 140262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 140362306a36Sopenharmony_ci .clkr = { 140462306a36Sopenharmony_ci .enable_reg = 0x2c004, 140562306a36Sopenharmony_ci .enable_mask = BIT(0), 140662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 140762306a36Sopenharmony_ci .name = "gcc_blsp2_qup4_spi_apps_clk", 140862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 140962306a36Sopenharmony_ci &blsp2_qup4_spi_apps_clk_src.clkr.hw, 141062306a36Sopenharmony_ci }, 141162306a36Sopenharmony_ci .num_parents = 1, 141262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 141362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 141462306a36Sopenharmony_ci }, 141562306a36Sopenharmony_ci }, 141662306a36Sopenharmony_ci}; 141762306a36Sopenharmony_ci 141862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart1_apps_clk = { 141962306a36Sopenharmony_ci .halt_reg = 0x27004, 142062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 142162306a36Sopenharmony_ci .clkr = { 142262306a36Sopenharmony_ci .enable_reg = 0x27004, 142362306a36Sopenharmony_ci .enable_mask = BIT(0), 142462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 142562306a36Sopenharmony_ci .name = "gcc_blsp2_uart1_apps_clk", 142662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 142762306a36Sopenharmony_ci &blsp2_uart1_apps_clk_src.clkr.hw, 142862306a36Sopenharmony_ci }, 142962306a36Sopenharmony_ci .num_parents = 1, 143062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 143162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 143262306a36Sopenharmony_ci }, 143362306a36Sopenharmony_ci }, 143462306a36Sopenharmony_ci}; 143562306a36Sopenharmony_ci 143662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart2_apps_clk = { 143762306a36Sopenharmony_ci .halt_reg = 0x29004, 143862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 143962306a36Sopenharmony_ci .clkr = { 144062306a36Sopenharmony_ci .enable_reg = 0x29004, 144162306a36Sopenharmony_ci .enable_mask = BIT(0), 144262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 144362306a36Sopenharmony_ci .name = "gcc_blsp2_uart2_apps_clk", 144462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 144562306a36Sopenharmony_ci &blsp2_uart2_apps_clk_src.clkr.hw, 144662306a36Sopenharmony_ci }, 144762306a36Sopenharmony_ci .num_parents = 1, 144862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 144962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 145062306a36Sopenharmony_ci }, 145162306a36Sopenharmony_ci }, 145262306a36Sopenharmony_ci}; 145362306a36Sopenharmony_ci 145462306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = { 145562306a36Sopenharmony_ci .halt_reg = 0x38004, 145662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 145762306a36Sopenharmony_ci .clkr = { 145862306a36Sopenharmony_ci .enable_reg = 0x52004, 145962306a36Sopenharmony_ci .enable_mask = BIT(10), 146062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 146162306a36Sopenharmony_ci .name = "gcc_boot_rom_ahb_clk", 146262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 146362306a36Sopenharmony_ci }, 146462306a36Sopenharmony_ci }, 146562306a36Sopenharmony_ci}; 146662306a36Sopenharmony_ci 146762306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb2_axi_clk = { 146862306a36Sopenharmony_ci .halt_reg = 0x5058, 146962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 147062306a36Sopenharmony_ci .clkr = { 147162306a36Sopenharmony_ci .enable_reg = 0x5058, 147262306a36Sopenharmony_ci .enable_mask = BIT(0), 147362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 147462306a36Sopenharmony_ci .name = "gcc_cfg_noc_usb2_axi_clk", 147562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 147662306a36Sopenharmony_ci &usb20_master_clk_src.clkr.hw, 147762306a36Sopenharmony_ci }, 147862306a36Sopenharmony_ci .num_parents = 1, 147962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 148062306a36Sopenharmony_ci }, 148162306a36Sopenharmony_ci }, 148262306a36Sopenharmony_ci}; 148362306a36Sopenharmony_ci 148462306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_axi_clk = { 148562306a36Sopenharmony_ci .halt_reg = 0x5018, 148662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 148762306a36Sopenharmony_ci .clkr = { 148862306a36Sopenharmony_ci .enable_reg = 0x5018, 148962306a36Sopenharmony_ci .enable_mask = BIT(0), 149062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 149162306a36Sopenharmony_ci .name = "gcc_cfg_noc_usb3_axi_clk", 149262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 149362306a36Sopenharmony_ci &usb30_master_clk_src.clkr.hw, 149462306a36Sopenharmony_ci }, 149562306a36Sopenharmony_ci .num_parents = 1, 149662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 149762306a36Sopenharmony_ci }, 149862306a36Sopenharmony_ci }, 149962306a36Sopenharmony_ci}; 150062306a36Sopenharmony_ci 150162306a36Sopenharmony_cistatic struct clk_branch gcc_dcc_ahb_clk = { 150262306a36Sopenharmony_ci .halt_reg = 0x84004, 150362306a36Sopenharmony_ci .clkr = { 150462306a36Sopenharmony_ci .enable_reg = 0x84004, 150562306a36Sopenharmony_ci .enable_mask = BIT(0), 150662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 150762306a36Sopenharmony_ci .name = "gcc_dcc_ahb_clk", 150862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 150962306a36Sopenharmony_ci }, 151062306a36Sopenharmony_ci }, 151162306a36Sopenharmony_ci}; 151262306a36Sopenharmony_ci 151362306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = { 151462306a36Sopenharmony_ci .halt_reg = 0x64000, 151562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 151662306a36Sopenharmony_ci .clkr = { 151762306a36Sopenharmony_ci .enable_reg = 0x64000, 151862306a36Sopenharmony_ci .enable_mask = BIT(0), 151962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 152062306a36Sopenharmony_ci .name = "gcc_gp1_clk", 152162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 152262306a36Sopenharmony_ci &gp1_clk_src.clkr.hw, 152362306a36Sopenharmony_ci }, 152462306a36Sopenharmony_ci .num_parents = 1, 152562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 152662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 152762306a36Sopenharmony_ci }, 152862306a36Sopenharmony_ci }, 152962306a36Sopenharmony_ci}; 153062306a36Sopenharmony_ci 153162306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = { 153262306a36Sopenharmony_ci .halt_reg = 0x65000, 153362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 153462306a36Sopenharmony_ci .clkr = { 153562306a36Sopenharmony_ci .enable_reg = 0x65000, 153662306a36Sopenharmony_ci .enable_mask = BIT(0), 153762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 153862306a36Sopenharmony_ci .name = "gcc_gp2_clk", 153962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 154062306a36Sopenharmony_ci &gp2_clk_src.clkr.hw, 154162306a36Sopenharmony_ci }, 154262306a36Sopenharmony_ci .num_parents = 1, 154362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 154462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 154562306a36Sopenharmony_ci }, 154662306a36Sopenharmony_ci }, 154762306a36Sopenharmony_ci}; 154862306a36Sopenharmony_ci 154962306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = { 155062306a36Sopenharmony_ci .halt_reg = 0x66000, 155162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 155262306a36Sopenharmony_ci .clkr = { 155362306a36Sopenharmony_ci .enable_reg = 0x66000, 155462306a36Sopenharmony_ci .enable_mask = BIT(0), 155562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 155662306a36Sopenharmony_ci .name = "gcc_gp3_clk", 155762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 155862306a36Sopenharmony_ci &gp3_clk_src.clkr.hw, 155962306a36Sopenharmony_ci }, 156062306a36Sopenharmony_ci .num_parents = 1, 156162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 156262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 156362306a36Sopenharmony_ci }, 156462306a36Sopenharmony_ci }, 156562306a36Sopenharmony_ci}; 156662306a36Sopenharmony_ci 156762306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_bimc_gfx_clk = { 156862306a36Sopenharmony_ci .halt_reg = 0x71010, 156962306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 157062306a36Sopenharmony_ci .clkr = { 157162306a36Sopenharmony_ci .enable_reg = 0x71010, 157262306a36Sopenharmony_ci .enable_mask = BIT(0), 157362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 157462306a36Sopenharmony_ci .name = "gcc_gpu_bimc_gfx_clk", 157562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 157662306a36Sopenharmony_ci }, 157762306a36Sopenharmony_ci }, 157862306a36Sopenharmony_ci}; 157962306a36Sopenharmony_ci 158062306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_cfg_ahb_clk = { 158162306a36Sopenharmony_ci .halt_reg = 0x71004, 158262306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 158362306a36Sopenharmony_ci .clkr = { 158462306a36Sopenharmony_ci .enable_reg = 0x71004, 158562306a36Sopenharmony_ci .enable_mask = BIT(0), 158662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 158762306a36Sopenharmony_ci .name = "gcc_gpu_cfg_ahb_clk", 158862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 158962306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 159062306a36Sopenharmony_ci }, 159162306a36Sopenharmony_ci }, 159262306a36Sopenharmony_ci}; 159362306a36Sopenharmony_ci 159462306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk = { 159562306a36Sopenharmony_ci .halt_reg = 0x5200c, 159662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 159762306a36Sopenharmony_ci .clkr = { 159862306a36Sopenharmony_ci .enable_reg = 0x5200c, 159962306a36Sopenharmony_ci .enable_mask = BIT(4), 160062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 160162306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_clk", 160262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 160362306a36Sopenharmony_ci &gpll0.clkr.hw, 160462306a36Sopenharmony_ci }, 160562306a36Sopenharmony_ci .num_parents = 1, 160662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 160762306a36Sopenharmony_ci }, 160862306a36Sopenharmony_ci }, 160962306a36Sopenharmony_ci}; 161062306a36Sopenharmony_ci 161162306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk = { 161262306a36Sopenharmony_ci .halt_reg = 0x5200c, 161362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 161462306a36Sopenharmony_ci .clkr = { 161562306a36Sopenharmony_ci .enable_reg = 0x5200c, 161662306a36Sopenharmony_ci .enable_mask = BIT(3), 161762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 161862306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_div_clk", 161962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 162062306a36Sopenharmony_ci &gpll0_early_div.hw, 162162306a36Sopenharmony_ci }, 162262306a36Sopenharmony_ci .num_parents = 1, 162362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 162462306a36Sopenharmony_ci }, 162562306a36Sopenharmony_ci }, 162662306a36Sopenharmony_ci}; 162762306a36Sopenharmony_ci 162862306a36Sopenharmony_cistatic struct clk_branch gcc_hmss_dvm_bus_clk = { 162962306a36Sopenharmony_ci .halt_reg = 0x4808c, 163062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 163162306a36Sopenharmony_ci .clkr = { 163262306a36Sopenharmony_ci .enable_reg = 0x4808c, 163362306a36Sopenharmony_ci .enable_mask = BIT(0), 163462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 163562306a36Sopenharmony_ci .name = "gcc_hmss_dvm_bus_clk", 163662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 163762306a36Sopenharmony_ci .flags = CLK_IGNORE_UNUSED, 163862306a36Sopenharmony_ci }, 163962306a36Sopenharmony_ci }, 164062306a36Sopenharmony_ci}; 164162306a36Sopenharmony_ci 164262306a36Sopenharmony_cistatic struct clk_branch gcc_hmss_rbcpr_clk = { 164362306a36Sopenharmony_ci .halt_reg = 0x48008, 164462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 164562306a36Sopenharmony_ci .clkr = { 164662306a36Sopenharmony_ci .enable_reg = 0x48008, 164762306a36Sopenharmony_ci .enable_mask = BIT(0), 164862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 164962306a36Sopenharmony_ci .name = "gcc_hmss_rbcpr_clk", 165062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 165162306a36Sopenharmony_ci &hmss_rbcpr_clk_src.clkr.hw, 165262306a36Sopenharmony_ci }, 165362306a36Sopenharmony_ci .num_parents = 1, 165462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 165562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 165662306a36Sopenharmony_ci }, 165762306a36Sopenharmony_ci }, 165862306a36Sopenharmony_ci}; 165962306a36Sopenharmony_ci 166062306a36Sopenharmony_cistatic struct clk_branch gcc_mmss_gpll0_clk = { 166162306a36Sopenharmony_ci .halt_reg = 0x5200c, 166262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 166362306a36Sopenharmony_ci .clkr = { 166462306a36Sopenharmony_ci .enable_reg = 0x5200c, 166562306a36Sopenharmony_ci .enable_mask = BIT(1), 166662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 166762306a36Sopenharmony_ci .name = "gcc_mmss_gpll0_clk", 166862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 166962306a36Sopenharmony_ci &gpll0.clkr.hw, 167062306a36Sopenharmony_ci }, 167162306a36Sopenharmony_ci .num_parents = 1, 167262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 167362306a36Sopenharmony_ci }, 167462306a36Sopenharmony_ci }, 167562306a36Sopenharmony_ci}; 167662306a36Sopenharmony_ci 167762306a36Sopenharmony_cistatic struct clk_branch gcc_mmss_gpll0_div_clk = { 167862306a36Sopenharmony_ci .halt_reg = 0x5200c, 167962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 168062306a36Sopenharmony_ci .clkr = { 168162306a36Sopenharmony_ci .enable_reg = 0x5200c, 168262306a36Sopenharmony_ci .enable_mask = BIT(0), 168362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 168462306a36Sopenharmony_ci .name = "gcc_mmss_gpll0_div_clk", 168562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 168662306a36Sopenharmony_ci &gpll0_early_div.hw, 168762306a36Sopenharmony_ci }, 168862306a36Sopenharmony_ci .num_parents = 1, 168962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 169062306a36Sopenharmony_ci }, 169162306a36Sopenharmony_ci }, 169262306a36Sopenharmony_ci}; 169362306a36Sopenharmony_ci 169462306a36Sopenharmony_cistatic struct clk_branch gcc_mmss_noc_cfg_ahb_clk = { 169562306a36Sopenharmony_ci .halt_reg = 0x9004, 169662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 169762306a36Sopenharmony_ci .clkr = { 169862306a36Sopenharmony_ci .enable_reg = 0x9004, 169962306a36Sopenharmony_ci .enable_mask = BIT(0), 170062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 170162306a36Sopenharmony_ci .name = "gcc_mmss_noc_cfg_ahb_clk", 170262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 170362306a36Sopenharmony_ci /* 170462306a36Sopenharmony_ci * Any access to mmss depends on this clock. 170562306a36Sopenharmony_ci * Gating this clock has been shown to crash the system 170662306a36Sopenharmony_ci * when mmssnoc_axi_rpm_clk is inited in rpmcc. 170762306a36Sopenharmony_ci */ 170862306a36Sopenharmony_ci .flags = CLK_IS_CRITICAL, 170962306a36Sopenharmony_ci }, 171062306a36Sopenharmony_ci }, 171162306a36Sopenharmony_ci}; 171262306a36Sopenharmony_ci 171362306a36Sopenharmony_cistatic struct clk_branch gcc_mmss_sys_noc_axi_clk = { 171462306a36Sopenharmony_ci .halt_reg = 0x9000, 171562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 171662306a36Sopenharmony_ci .clkr = { 171762306a36Sopenharmony_ci .enable_reg = 0x9000, 171862306a36Sopenharmony_ci .enable_mask = BIT(0), 171962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 172062306a36Sopenharmony_ci .name = "gcc_mmss_sys_noc_axi_clk", 172162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 172262306a36Sopenharmony_ci }, 172362306a36Sopenharmony_ci }, 172462306a36Sopenharmony_ci}; 172562306a36Sopenharmony_ci 172662306a36Sopenharmony_cistatic struct clk_branch gcc_mss_cfg_ahb_clk = { 172762306a36Sopenharmony_ci .halt_reg = 0x8a000, 172862306a36Sopenharmony_ci .clkr = { 172962306a36Sopenharmony_ci .enable_reg = 0x8a000, 173062306a36Sopenharmony_ci .enable_mask = BIT(0), 173162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 173262306a36Sopenharmony_ci .name = "gcc_mss_cfg_ahb_clk", 173362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 173462306a36Sopenharmony_ci }, 173562306a36Sopenharmony_ci }, 173662306a36Sopenharmony_ci}; 173762306a36Sopenharmony_ci 173862306a36Sopenharmony_cistatic struct clk_branch gcc_mss_mnoc_bimc_axi_clk = { 173962306a36Sopenharmony_ci .halt_reg = 0x8a004, 174062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 174162306a36Sopenharmony_ci .hwcg_reg = 0x8a004, 174262306a36Sopenharmony_ci .hwcg_bit = 1, 174362306a36Sopenharmony_ci .clkr = { 174462306a36Sopenharmony_ci .enable_reg = 0x8a004, 174562306a36Sopenharmony_ci .enable_mask = BIT(0), 174662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 174762306a36Sopenharmony_ci .name = "gcc_mss_mnoc_bimc_axi_clk", 174862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 174962306a36Sopenharmony_ci }, 175062306a36Sopenharmony_ci }, 175162306a36Sopenharmony_ci}; 175262306a36Sopenharmony_ci 175362306a36Sopenharmony_cistatic struct clk_branch gcc_mss_q6_bimc_axi_clk = { 175462306a36Sopenharmony_ci .halt_reg = 0x8a040, 175562306a36Sopenharmony_ci .clkr = { 175662306a36Sopenharmony_ci .enable_reg = 0x8a040, 175762306a36Sopenharmony_ci .enable_mask = BIT(0), 175862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 175962306a36Sopenharmony_ci .name = "gcc_mss_q6_bimc_axi_clk", 176062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 176162306a36Sopenharmony_ci }, 176262306a36Sopenharmony_ci }, 176362306a36Sopenharmony_ci}; 176462306a36Sopenharmony_ci 176562306a36Sopenharmony_cistatic struct clk_branch gcc_mss_snoc_axi_clk = { 176662306a36Sopenharmony_ci .halt_reg = 0x8a03c, 176762306a36Sopenharmony_ci .clkr = { 176862306a36Sopenharmony_ci .enable_reg = 0x8a03c, 176962306a36Sopenharmony_ci .enable_mask = BIT(0), 177062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 177162306a36Sopenharmony_ci .name = "gcc_mss_snoc_axi_clk", 177262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 177362306a36Sopenharmony_ci }, 177462306a36Sopenharmony_ci }, 177562306a36Sopenharmony_ci}; 177662306a36Sopenharmony_ci 177762306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = { 177862306a36Sopenharmony_ci .halt_reg = 0x3300c, 177962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 178062306a36Sopenharmony_ci .clkr = { 178162306a36Sopenharmony_ci .enable_reg = 0x3300c, 178262306a36Sopenharmony_ci .enable_mask = BIT(0), 178362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 178462306a36Sopenharmony_ci .name = "gcc_pdm2_clk", 178562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 178662306a36Sopenharmony_ci &pdm2_clk_src.clkr.hw, 178762306a36Sopenharmony_ci }, 178862306a36Sopenharmony_ci .num_parents = 1, 178962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 179062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 179162306a36Sopenharmony_ci }, 179262306a36Sopenharmony_ci }, 179362306a36Sopenharmony_ci}; 179462306a36Sopenharmony_ci 179562306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = { 179662306a36Sopenharmony_ci .halt_reg = 0x33004, 179762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 179862306a36Sopenharmony_ci .clkr = { 179962306a36Sopenharmony_ci .enable_reg = 0x33004, 180062306a36Sopenharmony_ci .enable_mask = BIT(0), 180162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 180262306a36Sopenharmony_ci .name = "gcc_pdm_ahb_clk", 180362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 180462306a36Sopenharmony_ci }, 180562306a36Sopenharmony_ci }, 180662306a36Sopenharmony_ci}; 180762306a36Sopenharmony_ci 180862306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = { 180962306a36Sopenharmony_ci .halt_reg = 0x34004, 181062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 181162306a36Sopenharmony_ci .clkr = { 181262306a36Sopenharmony_ci .enable_reg = 0x52004, 181362306a36Sopenharmony_ci .enable_mask = BIT(13), 181462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 181562306a36Sopenharmony_ci .name = "gcc_prng_ahb_clk", 181662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 181762306a36Sopenharmony_ci }, 181862306a36Sopenharmony_ci }, 181962306a36Sopenharmony_ci}; 182062306a36Sopenharmony_ci 182162306a36Sopenharmony_cistatic struct clk_branch gcc_qspi_ahb_clk = { 182262306a36Sopenharmony_ci .halt_reg = 0x4d004, 182362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 182462306a36Sopenharmony_ci .clkr = { 182562306a36Sopenharmony_ci .enable_reg = 0x4d004, 182662306a36Sopenharmony_ci .enable_mask = BIT(0), 182762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 182862306a36Sopenharmony_ci .name = "gcc_qspi_ahb_clk", 182962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 183062306a36Sopenharmony_ci }, 183162306a36Sopenharmony_ci }, 183262306a36Sopenharmony_ci}; 183362306a36Sopenharmony_ci 183462306a36Sopenharmony_cistatic struct clk_branch gcc_qspi_ser_clk = { 183562306a36Sopenharmony_ci .halt_reg = 0x4d008, 183662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 183762306a36Sopenharmony_ci .clkr = { 183862306a36Sopenharmony_ci .enable_reg = 0x4d008, 183962306a36Sopenharmony_ci .enable_mask = BIT(0), 184062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 184162306a36Sopenharmony_ci .name = "gcc_qspi_ser_clk", 184262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 184362306a36Sopenharmony_ci &qspi_ser_clk_src.clkr.hw, 184462306a36Sopenharmony_ci }, 184562306a36Sopenharmony_ci .num_parents = 1, 184662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 184762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 184862306a36Sopenharmony_ci }, 184962306a36Sopenharmony_ci }, 185062306a36Sopenharmony_ci}; 185162306a36Sopenharmony_ci 185262306a36Sopenharmony_cistatic struct clk_branch gcc_rx0_usb2_clkref_clk = { 185362306a36Sopenharmony_ci .halt_reg = 0x88018, 185462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 185562306a36Sopenharmony_ci .clkr = { 185662306a36Sopenharmony_ci .enable_reg = 0x88018, 185762306a36Sopenharmony_ci .enable_mask = BIT(0), 185862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 185962306a36Sopenharmony_ci .name = "gcc_rx0_usb2_clkref_clk", 186062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 186162306a36Sopenharmony_ci }, 186262306a36Sopenharmony_ci }, 186362306a36Sopenharmony_ci}; 186462306a36Sopenharmony_ci 186562306a36Sopenharmony_cistatic struct clk_branch gcc_rx1_usb2_clkref_clk = { 186662306a36Sopenharmony_ci .halt_reg = 0x88014, 186762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 186862306a36Sopenharmony_ci .clkr = { 186962306a36Sopenharmony_ci .enable_reg = 0x88014, 187062306a36Sopenharmony_ci .enable_mask = BIT(0), 187162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 187262306a36Sopenharmony_ci .name = "gcc_rx1_usb2_clkref_clk", 187362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 187462306a36Sopenharmony_ci }, 187562306a36Sopenharmony_ci }, 187662306a36Sopenharmony_ci}; 187762306a36Sopenharmony_ci 187862306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = { 187962306a36Sopenharmony_ci .halt_reg = 0x16008, 188062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 188162306a36Sopenharmony_ci .clkr = { 188262306a36Sopenharmony_ci .enable_reg = 0x16008, 188362306a36Sopenharmony_ci .enable_mask = BIT(0), 188462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 188562306a36Sopenharmony_ci .name = "gcc_sdcc1_ahb_clk", 188662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 188762306a36Sopenharmony_ci }, 188862306a36Sopenharmony_ci }, 188962306a36Sopenharmony_ci}; 189062306a36Sopenharmony_ci 189162306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = { 189262306a36Sopenharmony_ci .halt_reg = 0x16004, 189362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 189462306a36Sopenharmony_ci .clkr = { 189562306a36Sopenharmony_ci .enable_reg = 0x16004, 189662306a36Sopenharmony_ci .enable_mask = BIT(0), 189762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 189862306a36Sopenharmony_ci .name = "gcc_sdcc1_apps_clk", 189962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 190062306a36Sopenharmony_ci &sdcc1_apps_clk_src.clkr.hw, 190162306a36Sopenharmony_ci }, 190262306a36Sopenharmony_ci .num_parents = 1, 190362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 190462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 190562306a36Sopenharmony_ci }, 190662306a36Sopenharmony_ci }, 190762306a36Sopenharmony_ci}; 190862306a36Sopenharmony_ci 190962306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ice_core_clk = { 191062306a36Sopenharmony_ci .halt_reg = 0x1600c, 191162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 191262306a36Sopenharmony_ci .clkr = { 191362306a36Sopenharmony_ci .enable_reg = 0x1600c, 191462306a36Sopenharmony_ci .enable_mask = BIT(0), 191562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 191662306a36Sopenharmony_ci .name = "gcc_sdcc1_ice_core_clk", 191762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 191862306a36Sopenharmony_ci &sdcc1_ice_core_clk_src.clkr.hw, 191962306a36Sopenharmony_ci }, 192062306a36Sopenharmony_ci .num_parents = 1, 192162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 192262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 192362306a36Sopenharmony_ci }, 192462306a36Sopenharmony_ci }, 192562306a36Sopenharmony_ci}; 192662306a36Sopenharmony_ci 192762306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = { 192862306a36Sopenharmony_ci .halt_reg = 0x14008, 192962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 193062306a36Sopenharmony_ci .clkr = { 193162306a36Sopenharmony_ci .enable_reg = 0x14008, 193262306a36Sopenharmony_ci .enable_mask = BIT(0), 193362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 193462306a36Sopenharmony_ci .name = "gcc_sdcc2_ahb_clk", 193562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 193662306a36Sopenharmony_ci }, 193762306a36Sopenharmony_ci }, 193862306a36Sopenharmony_ci}; 193962306a36Sopenharmony_ci 194062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = { 194162306a36Sopenharmony_ci .halt_reg = 0x14004, 194262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 194362306a36Sopenharmony_ci .clkr = { 194462306a36Sopenharmony_ci .enable_reg = 0x14004, 194562306a36Sopenharmony_ci .enable_mask = BIT(0), 194662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 194762306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk", 194862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 194962306a36Sopenharmony_ci &sdcc2_apps_clk_src.clkr.hw, 195062306a36Sopenharmony_ci }, 195162306a36Sopenharmony_ci .num_parents = 1, 195262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 195362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 195462306a36Sopenharmony_ci }, 195562306a36Sopenharmony_ci }, 195662306a36Sopenharmony_ci}; 195762306a36Sopenharmony_ci 195862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_ahb_clk = { 195962306a36Sopenharmony_ci .halt_reg = 0x7500c, 196062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 196162306a36Sopenharmony_ci .clkr = { 196262306a36Sopenharmony_ci .enable_reg = 0x7500c, 196362306a36Sopenharmony_ci .enable_mask = BIT(0), 196462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 196562306a36Sopenharmony_ci .name = "gcc_ufs_ahb_clk", 196662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 196762306a36Sopenharmony_ci }, 196862306a36Sopenharmony_ci }, 196962306a36Sopenharmony_ci}; 197062306a36Sopenharmony_ci 197162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_axi_clk = { 197262306a36Sopenharmony_ci .halt_reg = 0x75008, 197362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 197462306a36Sopenharmony_ci .clkr = { 197562306a36Sopenharmony_ci .enable_reg = 0x75008, 197662306a36Sopenharmony_ci .enable_mask = BIT(0), 197762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 197862306a36Sopenharmony_ci .name = "gcc_ufs_axi_clk", 197962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 198062306a36Sopenharmony_ci &ufs_axi_clk_src.clkr.hw, 198162306a36Sopenharmony_ci }, 198262306a36Sopenharmony_ci .num_parents = 1, 198362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 198462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 198562306a36Sopenharmony_ci }, 198662306a36Sopenharmony_ci }, 198762306a36Sopenharmony_ci}; 198862306a36Sopenharmony_ci 198962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_clkref_clk = { 199062306a36Sopenharmony_ci .halt_reg = 0x88008, 199162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 199262306a36Sopenharmony_ci .clkr = { 199362306a36Sopenharmony_ci .enable_reg = 0x88008, 199462306a36Sopenharmony_ci .enable_mask = BIT(0), 199562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 199662306a36Sopenharmony_ci .name = "gcc_ufs_clkref_clk", 199762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 199862306a36Sopenharmony_ci }, 199962306a36Sopenharmony_ci }, 200062306a36Sopenharmony_ci}; 200162306a36Sopenharmony_ci 200262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_ice_core_clk = { 200362306a36Sopenharmony_ci .halt_reg = 0x7600c, 200462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 200562306a36Sopenharmony_ci .clkr = { 200662306a36Sopenharmony_ci .enable_reg = 0x7600c, 200762306a36Sopenharmony_ci .enable_mask = BIT(0), 200862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 200962306a36Sopenharmony_ci .name = "gcc_ufs_ice_core_clk", 201062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 201162306a36Sopenharmony_ci &ufs_ice_core_clk_src.clkr.hw, 201262306a36Sopenharmony_ci }, 201362306a36Sopenharmony_ci .num_parents = 1, 201462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 201562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 201662306a36Sopenharmony_ci }, 201762306a36Sopenharmony_ci }, 201862306a36Sopenharmony_ci}; 201962306a36Sopenharmony_ci 202062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_aux_clk = { 202162306a36Sopenharmony_ci .halt_reg = 0x76040, 202262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 202362306a36Sopenharmony_ci .clkr = { 202462306a36Sopenharmony_ci .enable_reg = 0x76040, 202562306a36Sopenharmony_ci .enable_mask = BIT(0), 202662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 202762306a36Sopenharmony_ci .name = "gcc_ufs_phy_aux_clk", 202862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 202962306a36Sopenharmony_ci &ufs_phy_aux_clk_src.clkr.hw, 203062306a36Sopenharmony_ci }, 203162306a36Sopenharmony_ci .num_parents = 1, 203262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 203362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 203462306a36Sopenharmony_ci }, 203562306a36Sopenharmony_ci }, 203662306a36Sopenharmony_ci}; 203762306a36Sopenharmony_ci 203862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_symbol_0_clk = { 203962306a36Sopenharmony_ci .halt_reg = 0x75014, 204062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 204162306a36Sopenharmony_ci .clkr = { 204262306a36Sopenharmony_ci .enable_reg = 0x75014, 204362306a36Sopenharmony_ci .enable_mask = BIT(0), 204462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 204562306a36Sopenharmony_ci .name = "gcc_ufs_rx_symbol_0_clk", 204662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 204762306a36Sopenharmony_ci }, 204862306a36Sopenharmony_ci }, 204962306a36Sopenharmony_ci}; 205062306a36Sopenharmony_ci 205162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_symbol_1_clk = { 205262306a36Sopenharmony_ci .halt_reg = 0x7605c, 205362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 205462306a36Sopenharmony_ci .clkr = { 205562306a36Sopenharmony_ci .enable_reg = 0x7605c, 205662306a36Sopenharmony_ci .enable_mask = BIT(0), 205762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 205862306a36Sopenharmony_ci .name = "gcc_ufs_rx_symbol_1_clk", 205962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 206062306a36Sopenharmony_ci }, 206162306a36Sopenharmony_ci }, 206262306a36Sopenharmony_ci}; 206362306a36Sopenharmony_ci 206462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_tx_symbol_0_clk = { 206562306a36Sopenharmony_ci .halt_reg = 0x75010, 206662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 206762306a36Sopenharmony_ci .clkr = { 206862306a36Sopenharmony_ci .enable_reg = 0x75010, 206962306a36Sopenharmony_ci .enable_mask = BIT(0), 207062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 207162306a36Sopenharmony_ci .name = "gcc_ufs_tx_symbol_0_clk", 207262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 207362306a36Sopenharmony_ci }, 207462306a36Sopenharmony_ci }, 207562306a36Sopenharmony_ci}; 207662306a36Sopenharmony_ci 207762306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_unipro_core_clk = { 207862306a36Sopenharmony_ci .halt_reg = 0x76008, 207962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 208062306a36Sopenharmony_ci .clkr = { 208162306a36Sopenharmony_ci .enable_reg = 0x76008, 208262306a36Sopenharmony_ci .enable_mask = BIT(0), 208362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 208462306a36Sopenharmony_ci .name = "gcc_ufs_unipro_core_clk", 208562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 208662306a36Sopenharmony_ci &ufs_unipro_core_clk_src.clkr.hw, 208762306a36Sopenharmony_ci }, 208862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 208962306a36Sopenharmony_ci .num_parents = 1, 209062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 209162306a36Sopenharmony_ci }, 209262306a36Sopenharmony_ci }, 209362306a36Sopenharmony_ci}; 209462306a36Sopenharmony_ci 209562306a36Sopenharmony_cistatic struct clk_branch gcc_usb20_master_clk = { 209662306a36Sopenharmony_ci .halt_reg = 0x2f004, 209762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 209862306a36Sopenharmony_ci .clkr = { 209962306a36Sopenharmony_ci .enable_reg = 0x2f004, 210062306a36Sopenharmony_ci .enable_mask = BIT(0), 210162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 210262306a36Sopenharmony_ci .name = "gcc_usb20_master_clk", 210362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 210462306a36Sopenharmony_ci &usb20_master_clk_src.clkr.hw, 210562306a36Sopenharmony_ci }, 210662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 210762306a36Sopenharmony_ci .num_parents = 1, 210862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 210962306a36Sopenharmony_ci }, 211062306a36Sopenharmony_ci }, 211162306a36Sopenharmony_ci}; 211262306a36Sopenharmony_ci 211362306a36Sopenharmony_cistatic struct clk_branch gcc_usb20_mock_utmi_clk = { 211462306a36Sopenharmony_ci .halt_reg = 0x2f00c, 211562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 211662306a36Sopenharmony_ci .clkr = { 211762306a36Sopenharmony_ci .enable_reg = 0x2f00c, 211862306a36Sopenharmony_ci .enable_mask = BIT(0), 211962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 212062306a36Sopenharmony_ci .name = "gcc_usb20_mock_utmi_clk", 212162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 212262306a36Sopenharmony_ci &usb20_mock_utmi_clk_src.clkr.hw, 212362306a36Sopenharmony_ci }, 212462306a36Sopenharmony_ci .num_parents = 1, 212562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 212662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 212762306a36Sopenharmony_ci }, 212862306a36Sopenharmony_ci }, 212962306a36Sopenharmony_ci}; 213062306a36Sopenharmony_ci 213162306a36Sopenharmony_cistatic struct clk_branch gcc_usb20_sleep_clk = { 213262306a36Sopenharmony_ci .halt_reg = 0x2f008, 213362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 213462306a36Sopenharmony_ci .clkr = { 213562306a36Sopenharmony_ci .enable_reg = 0x2f008, 213662306a36Sopenharmony_ci .enable_mask = BIT(0), 213762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 213862306a36Sopenharmony_ci .name = "gcc_usb20_sleep_clk", 213962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 214062306a36Sopenharmony_ci }, 214162306a36Sopenharmony_ci }, 214262306a36Sopenharmony_ci}; 214362306a36Sopenharmony_ci 214462306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_master_clk = { 214562306a36Sopenharmony_ci .halt_reg = 0xf008, 214662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 214762306a36Sopenharmony_ci .clkr = { 214862306a36Sopenharmony_ci .enable_reg = 0xf008, 214962306a36Sopenharmony_ci .enable_mask = BIT(0), 215062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 215162306a36Sopenharmony_ci .name = "gcc_usb30_master_clk", 215262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 215362306a36Sopenharmony_ci &usb30_master_clk_src.clkr.hw, 215462306a36Sopenharmony_ci }, 215562306a36Sopenharmony_ci .num_parents = 1, 215662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 215762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 215862306a36Sopenharmony_ci }, 215962306a36Sopenharmony_ci }, 216062306a36Sopenharmony_ci}; 216162306a36Sopenharmony_ci 216262306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_mock_utmi_clk = { 216362306a36Sopenharmony_ci .halt_reg = 0xf010, 216462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 216562306a36Sopenharmony_ci .clkr = { 216662306a36Sopenharmony_ci .enable_reg = 0xf010, 216762306a36Sopenharmony_ci .enable_mask = BIT(0), 216862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 216962306a36Sopenharmony_ci .name = "gcc_usb30_mock_utmi_clk", 217062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 217162306a36Sopenharmony_ci &usb30_mock_utmi_clk_src.clkr.hw, 217262306a36Sopenharmony_ci }, 217362306a36Sopenharmony_ci .num_parents = 1, 217462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 217562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 217662306a36Sopenharmony_ci }, 217762306a36Sopenharmony_ci }, 217862306a36Sopenharmony_ci}; 217962306a36Sopenharmony_ci 218062306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sleep_clk = { 218162306a36Sopenharmony_ci .halt_reg = 0xf00c, 218262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 218362306a36Sopenharmony_ci .clkr = { 218462306a36Sopenharmony_ci .enable_reg = 0xf00c, 218562306a36Sopenharmony_ci .enable_mask = BIT(0), 218662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 218762306a36Sopenharmony_ci .name = "gcc_usb30_sleep_clk", 218862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 218962306a36Sopenharmony_ci }, 219062306a36Sopenharmony_ci }, 219162306a36Sopenharmony_ci}; 219262306a36Sopenharmony_ci 219362306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_clkref_clk = { 219462306a36Sopenharmony_ci .halt_reg = 0x8800c, 219562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 219662306a36Sopenharmony_ci .clkr = { 219762306a36Sopenharmony_ci .enable_reg = 0x8800c, 219862306a36Sopenharmony_ci .enable_mask = BIT(0), 219962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 220062306a36Sopenharmony_ci .name = "gcc_usb3_clkref_clk", 220162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 220262306a36Sopenharmony_ci }, 220362306a36Sopenharmony_ci }, 220462306a36Sopenharmony_ci}; 220562306a36Sopenharmony_ci 220662306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_phy_aux_clk = { 220762306a36Sopenharmony_ci .halt_reg = 0x50000, 220862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 220962306a36Sopenharmony_ci .clkr = { 221062306a36Sopenharmony_ci .enable_reg = 0x50000, 221162306a36Sopenharmony_ci .enable_mask = BIT(0), 221262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 221362306a36Sopenharmony_ci .name = "gcc_usb3_phy_aux_clk", 221462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 221562306a36Sopenharmony_ci &usb3_phy_aux_clk_src.clkr.hw, 221662306a36Sopenharmony_ci }, 221762306a36Sopenharmony_ci .num_parents = 1, 221862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 221962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 222062306a36Sopenharmony_ci }, 222162306a36Sopenharmony_ci }, 222262306a36Sopenharmony_ci}; 222362306a36Sopenharmony_ci 222462306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_phy_pipe_clk = { 222562306a36Sopenharmony_ci .halt_reg = 0x50004, 222662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 222762306a36Sopenharmony_ci .clkr = { 222862306a36Sopenharmony_ci .enable_reg = 0x50004, 222962306a36Sopenharmony_ci .enable_mask = BIT(0), 223062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 223162306a36Sopenharmony_ci .name = "gcc_usb3_phy_pipe_clk", 223262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 223362306a36Sopenharmony_ci }, 223462306a36Sopenharmony_ci }, 223562306a36Sopenharmony_ci}; 223662306a36Sopenharmony_ci 223762306a36Sopenharmony_cistatic struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = { 223862306a36Sopenharmony_ci .halt_reg = 0x6a004, 223962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 224062306a36Sopenharmony_ci .clkr = { 224162306a36Sopenharmony_ci .enable_reg = 0x6a004, 224262306a36Sopenharmony_ci .enable_mask = BIT(0), 224362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 224462306a36Sopenharmony_ci .name = "gcc_usb_phy_cfg_ahb2phy_clk", 224562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 224662306a36Sopenharmony_ci }, 224762306a36Sopenharmony_ci }, 224862306a36Sopenharmony_ci}; 224962306a36Sopenharmony_ci 225062306a36Sopenharmony_cistatic struct gdsc ufs_gdsc = { 225162306a36Sopenharmony_ci .gdscr = 0x75004, 225262306a36Sopenharmony_ci .gds_hw_ctrl = 0x0, 225362306a36Sopenharmony_ci .pd = { 225462306a36Sopenharmony_ci .name = "ufs_gdsc", 225562306a36Sopenharmony_ci }, 225662306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 225762306a36Sopenharmony_ci .flags = VOTABLE, 225862306a36Sopenharmony_ci}; 225962306a36Sopenharmony_ci 226062306a36Sopenharmony_cistatic struct gdsc usb_30_gdsc = { 226162306a36Sopenharmony_ci .gdscr = 0xf004, 226262306a36Sopenharmony_ci .gds_hw_ctrl = 0x0, 226362306a36Sopenharmony_ci .pd = { 226462306a36Sopenharmony_ci .name = "usb_30_gdsc", 226562306a36Sopenharmony_ci }, 226662306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 226762306a36Sopenharmony_ci .flags = VOTABLE, 226862306a36Sopenharmony_ci}; 226962306a36Sopenharmony_ci 227062306a36Sopenharmony_cistatic struct gdsc pcie_0_gdsc = { 227162306a36Sopenharmony_ci .gdscr = 0x6b004, 227262306a36Sopenharmony_ci .gds_hw_ctrl = 0x0, 227362306a36Sopenharmony_ci .pd = { 227462306a36Sopenharmony_ci .name = "pcie_0_gdsc", 227562306a36Sopenharmony_ci }, 227662306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 227762306a36Sopenharmony_ci .flags = VOTABLE, 227862306a36Sopenharmony_ci}; 227962306a36Sopenharmony_ci 228062306a36Sopenharmony_cistatic struct clk_hw *gcc_sdm660_hws[] = { 228162306a36Sopenharmony_ci &xo.hw, 228262306a36Sopenharmony_ci &gpll0_early_div.hw, 228362306a36Sopenharmony_ci &gpll1_early_div.hw, 228462306a36Sopenharmony_ci}; 228562306a36Sopenharmony_ci 228662306a36Sopenharmony_cistatic struct clk_regmap *gcc_sdm660_clocks[] = { 228762306a36Sopenharmony_ci [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr, 228862306a36Sopenharmony_ci [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr, 228962306a36Sopenharmony_ci [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr, 229062306a36Sopenharmony_ci [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr, 229162306a36Sopenharmony_ci [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr, 229262306a36Sopenharmony_ci [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr, 229362306a36Sopenharmony_ci [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr, 229462306a36Sopenharmony_ci [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr, 229562306a36Sopenharmony_ci [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr, 229662306a36Sopenharmony_ci [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr, 229762306a36Sopenharmony_ci [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr, 229862306a36Sopenharmony_ci [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr, 229962306a36Sopenharmony_ci [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr, 230062306a36Sopenharmony_ci [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr, 230162306a36Sopenharmony_ci [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr, 230262306a36Sopenharmony_ci [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr, 230362306a36Sopenharmony_ci [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr, 230462306a36Sopenharmony_ci [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr, 230562306a36Sopenharmony_ci [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr, 230662306a36Sopenharmony_ci [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr, 230762306a36Sopenharmony_ci [GCC_AGGRE2_UFS_AXI_CLK] = &gcc_aggre2_ufs_axi_clk.clkr, 230862306a36Sopenharmony_ci [GCC_AGGRE2_USB3_AXI_CLK] = &gcc_aggre2_usb3_axi_clk.clkr, 230962306a36Sopenharmony_ci [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr, 231062306a36Sopenharmony_ci [GCC_BIMC_HMSS_AXI_CLK] = &gcc_bimc_hmss_axi_clk.clkr, 231162306a36Sopenharmony_ci [GCC_BIMC_MSS_Q6_AXI_CLK] = &gcc_bimc_mss_q6_axi_clk.clkr, 231262306a36Sopenharmony_ci [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr, 231362306a36Sopenharmony_ci [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr, 231462306a36Sopenharmony_ci [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr, 231562306a36Sopenharmony_ci [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr, 231662306a36Sopenharmony_ci [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr, 231762306a36Sopenharmony_ci [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr, 231862306a36Sopenharmony_ci [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr, 231962306a36Sopenharmony_ci [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr, 232062306a36Sopenharmony_ci [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr, 232162306a36Sopenharmony_ci [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr, 232262306a36Sopenharmony_ci [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr, 232362306a36Sopenharmony_ci [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr, 232462306a36Sopenharmony_ci [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr, 232562306a36Sopenharmony_ci [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr, 232662306a36Sopenharmony_ci [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr, 232762306a36Sopenharmony_ci [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr, 232862306a36Sopenharmony_ci [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr, 232962306a36Sopenharmony_ci [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr, 233062306a36Sopenharmony_ci [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr, 233162306a36Sopenharmony_ci [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr, 233262306a36Sopenharmony_ci [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr, 233362306a36Sopenharmony_ci [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr, 233462306a36Sopenharmony_ci [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr, 233562306a36Sopenharmony_ci [GCC_CFG_NOC_USB2_AXI_CLK] = &gcc_cfg_noc_usb2_axi_clk.clkr, 233662306a36Sopenharmony_ci [GCC_CFG_NOC_USB3_AXI_CLK] = &gcc_cfg_noc_usb3_axi_clk.clkr, 233762306a36Sopenharmony_ci [GCC_DCC_AHB_CLK] = &gcc_dcc_ahb_clk.clkr, 233862306a36Sopenharmony_ci [GCC_GP1_CLK] = &gcc_gp1_clk.clkr, 233962306a36Sopenharmony_ci [GCC_GP2_CLK] = &gcc_gp2_clk.clkr, 234062306a36Sopenharmony_ci [GCC_GP3_CLK] = &gcc_gp3_clk.clkr, 234162306a36Sopenharmony_ci [GCC_GPU_BIMC_GFX_CLK] = &gcc_gpu_bimc_gfx_clk.clkr, 234262306a36Sopenharmony_ci [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr, 234362306a36Sopenharmony_ci [GCC_GPU_GPLL0_CLK] = &gcc_gpu_gpll0_clk.clkr, 234462306a36Sopenharmony_ci [GCC_GPU_GPLL0_DIV_CLK] = &gcc_gpu_gpll0_div_clk.clkr, 234562306a36Sopenharmony_ci [GCC_HMSS_DVM_BUS_CLK] = &gcc_hmss_dvm_bus_clk.clkr, 234662306a36Sopenharmony_ci [GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr, 234762306a36Sopenharmony_ci [GCC_MMSS_GPLL0_CLK] = &gcc_mmss_gpll0_clk.clkr, 234862306a36Sopenharmony_ci [GCC_MMSS_GPLL0_DIV_CLK] = &gcc_mmss_gpll0_div_clk.clkr, 234962306a36Sopenharmony_ci [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr, 235062306a36Sopenharmony_ci [GCC_MMSS_SYS_NOC_AXI_CLK] = &gcc_mmss_sys_noc_axi_clk.clkr, 235162306a36Sopenharmony_ci [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr, 235262306a36Sopenharmony_ci [GCC_MSS_MNOC_BIMC_AXI_CLK] = &gcc_mss_mnoc_bimc_axi_clk.clkr, 235362306a36Sopenharmony_ci [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr, 235462306a36Sopenharmony_ci [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr, 235562306a36Sopenharmony_ci [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr, 235662306a36Sopenharmony_ci [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr, 235762306a36Sopenharmony_ci [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr, 235862306a36Sopenharmony_ci [GCC_QSPI_AHB_CLK] = &gcc_qspi_ahb_clk.clkr, 235962306a36Sopenharmony_ci [GCC_QSPI_SER_CLK] = &gcc_qspi_ser_clk.clkr, 236062306a36Sopenharmony_ci [GCC_RX0_USB2_CLKREF_CLK] = &gcc_rx0_usb2_clkref_clk.clkr, 236162306a36Sopenharmony_ci [GCC_RX1_USB2_CLKREF_CLK] = &gcc_rx1_usb2_clkref_clk.clkr, 236262306a36Sopenharmony_ci [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr, 236362306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr, 236462306a36Sopenharmony_ci [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr, 236562306a36Sopenharmony_ci [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr, 236662306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr, 236762306a36Sopenharmony_ci [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr, 236862306a36Sopenharmony_ci [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr, 236962306a36Sopenharmony_ci [GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr, 237062306a36Sopenharmony_ci [GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr, 237162306a36Sopenharmony_ci [GCC_UFS_PHY_AUX_CLK] = &gcc_ufs_phy_aux_clk.clkr, 237262306a36Sopenharmony_ci [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr, 237362306a36Sopenharmony_ci [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr, 237462306a36Sopenharmony_ci [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr, 237562306a36Sopenharmony_ci [GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr, 237662306a36Sopenharmony_ci [GCC_USB20_MASTER_CLK] = &gcc_usb20_master_clk.clkr, 237762306a36Sopenharmony_ci [GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr, 237862306a36Sopenharmony_ci [GCC_USB20_SLEEP_CLK] = &gcc_usb20_sleep_clk.clkr, 237962306a36Sopenharmony_ci [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr, 238062306a36Sopenharmony_ci [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr, 238162306a36Sopenharmony_ci [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr, 238262306a36Sopenharmony_ci [GCC_USB3_CLKREF_CLK] = &gcc_usb3_clkref_clk.clkr, 238362306a36Sopenharmony_ci [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr, 238462306a36Sopenharmony_ci [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr, 238562306a36Sopenharmony_ci [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr, 238662306a36Sopenharmony_ci [GP1_CLK_SRC] = &gp1_clk_src.clkr, 238762306a36Sopenharmony_ci [GP2_CLK_SRC] = &gp2_clk_src.clkr, 238862306a36Sopenharmony_ci [GP3_CLK_SRC] = &gp3_clk_src.clkr, 238962306a36Sopenharmony_ci [GPLL0] = &gpll0.clkr, 239062306a36Sopenharmony_ci [GPLL0_EARLY] = &gpll0_early.clkr, 239162306a36Sopenharmony_ci [GPLL1] = &gpll1.clkr, 239262306a36Sopenharmony_ci [GPLL1_EARLY] = &gpll1_early.clkr, 239362306a36Sopenharmony_ci [GPLL4] = &gpll4.clkr, 239462306a36Sopenharmony_ci [GPLL4_EARLY] = &gpll4_early.clkr, 239562306a36Sopenharmony_ci [HMSS_GPLL0_CLK_SRC] = &hmss_gpll0_clk_src.clkr, 239662306a36Sopenharmony_ci [HMSS_GPLL4_CLK_SRC] = &hmss_gpll4_clk_src.clkr, 239762306a36Sopenharmony_ci [HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr, 239862306a36Sopenharmony_ci [PDM2_CLK_SRC] = &pdm2_clk_src.clkr, 239962306a36Sopenharmony_ci [QSPI_SER_CLK_SRC] = &qspi_ser_clk_src.clkr, 240062306a36Sopenharmony_ci [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr, 240162306a36Sopenharmony_ci [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr, 240262306a36Sopenharmony_ci [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr, 240362306a36Sopenharmony_ci [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr, 240462306a36Sopenharmony_ci [UFS_ICE_CORE_CLK_SRC] = &ufs_ice_core_clk_src.clkr, 240562306a36Sopenharmony_ci [UFS_PHY_AUX_CLK_SRC] = &ufs_phy_aux_clk_src.clkr, 240662306a36Sopenharmony_ci [UFS_UNIPRO_CORE_CLK_SRC] = &ufs_unipro_core_clk_src.clkr, 240762306a36Sopenharmony_ci [USB20_MASTER_CLK_SRC] = &usb20_master_clk_src.clkr, 240862306a36Sopenharmony_ci [USB20_MOCK_UTMI_CLK_SRC] = &usb20_mock_utmi_clk_src.clkr, 240962306a36Sopenharmony_ci [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr, 241062306a36Sopenharmony_ci [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr, 241162306a36Sopenharmony_ci [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr, 241262306a36Sopenharmony_ci}; 241362306a36Sopenharmony_ci 241462306a36Sopenharmony_cistatic struct gdsc *gcc_sdm660_gdscs[] = { 241562306a36Sopenharmony_ci [UFS_GDSC] = &ufs_gdsc, 241662306a36Sopenharmony_ci [USB_30_GDSC] = &usb_30_gdsc, 241762306a36Sopenharmony_ci [PCIE_0_GDSC] = &pcie_0_gdsc, 241862306a36Sopenharmony_ci}; 241962306a36Sopenharmony_ci 242062306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sdm660_resets[] = { 242162306a36Sopenharmony_ci [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 }, 242262306a36Sopenharmony_ci [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 }, 242362306a36Sopenharmony_ci [GCC_UFS_BCR] = { 0x75000 }, 242462306a36Sopenharmony_ci [GCC_USB3_DP_PHY_BCR] = { 0x50028 }, 242562306a36Sopenharmony_ci [GCC_USB3_PHY_BCR] = { 0x50020 }, 242662306a36Sopenharmony_ci [GCC_USB3PHY_PHY_BCR] = { 0x50024 }, 242762306a36Sopenharmony_ci [GCC_USB_20_BCR] = { 0x2f000 }, 242862306a36Sopenharmony_ci [GCC_USB_30_BCR] = { 0xf000 }, 242962306a36Sopenharmony_ci [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 }, 243062306a36Sopenharmony_ci [GCC_MSS_RESTART] = { 0x79000 }, 243162306a36Sopenharmony_ci}; 243262306a36Sopenharmony_ci 243362306a36Sopenharmony_cistatic const struct regmap_config gcc_sdm660_regmap_config = { 243462306a36Sopenharmony_ci .reg_bits = 32, 243562306a36Sopenharmony_ci .reg_stride = 4, 243662306a36Sopenharmony_ci .val_bits = 32, 243762306a36Sopenharmony_ci .max_register = 0x94000, 243862306a36Sopenharmony_ci .fast_io = true, 243962306a36Sopenharmony_ci}; 244062306a36Sopenharmony_ci 244162306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sdm660_desc = { 244262306a36Sopenharmony_ci .config = &gcc_sdm660_regmap_config, 244362306a36Sopenharmony_ci .clks = gcc_sdm660_clocks, 244462306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_sdm660_clocks), 244562306a36Sopenharmony_ci .resets = gcc_sdm660_resets, 244662306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_sdm660_resets), 244762306a36Sopenharmony_ci .gdscs = gcc_sdm660_gdscs, 244862306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gcc_sdm660_gdscs), 244962306a36Sopenharmony_ci .clk_hws = gcc_sdm660_hws, 245062306a36Sopenharmony_ci .num_clk_hws = ARRAY_SIZE(gcc_sdm660_hws), 245162306a36Sopenharmony_ci}; 245262306a36Sopenharmony_ci 245362306a36Sopenharmony_cistatic const struct of_device_id gcc_sdm660_match_table[] = { 245462306a36Sopenharmony_ci { .compatible = "qcom,gcc-sdm630" }, 245562306a36Sopenharmony_ci { .compatible = "qcom,gcc-sdm660" }, 245662306a36Sopenharmony_ci { } 245762306a36Sopenharmony_ci}; 245862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sdm660_match_table); 245962306a36Sopenharmony_ci 246062306a36Sopenharmony_cistatic int gcc_sdm660_probe(struct platform_device *pdev) 246162306a36Sopenharmony_ci{ 246262306a36Sopenharmony_ci int ret; 246362306a36Sopenharmony_ci struct regmap *regmap; 246462306a36Sopenharmony_ci 246562306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gcc_sdm660_desc); 246662306a36Sopenharmony_ci if (IS_ERR(regmap)) 246762306a36Sopenharmony_ci return PTR_ERR(regmap); 246862306a36Sopenharmony_ci 246962306a36Sopenharmony_ci /* 247062306a36Sopenharmony_ci * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be 247162306a36Sopenharmony_ci * turned off by hardware during certain apps low power modes. 247262306a36Sopenharmony_ci */ 247362306a36Sopenharmony_ci ret = regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21)); 247462306a36Sopenharmony_ci if (ret) 247562306a36Sopenharmony_ci return ret; 247662306a36Sopenharmony_ci 247762306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &gcc_sdm660_desc, regmap); 247862306a36Sopenharmony_ci} 247962306a36Sopenharmony_ci 248062306a36Sopenharmony_cistatic struct platform_driver gcc_sdm660_driver = { 248162306a36Sopenharmony_ci .probe = gcc_sdm660_probe, 248262306a36Sopenharmony_ci .driver = { 248362306a36Sopenharmony_ci .name = "gcc-sdm660", 248462306a36Sopenharmony_ci .of_match_table = gcc_sdm660_match_table, 248562306a36Sopenharmony_ci }, 248662306a36Sopenharmony_ci}; 248762306a36Sopenharmony_ci 248862306a36Sopenharmony_cistatic int __init gcc_sdm660_init(void) 248962306a36Sopenharmony_ci{ 249062306a36Sopenharmony_ci return platform_driver_register(&gcc_sdm660_driver); 249162306a36Sopenharmony_ci} 249262306a36Sopenharmony_cicore_initcall_sync(gcc_sdm660_init); 249362306a36Sopenharmony_ci 249462306a36Sopenharmony_cistatic void __exit gcc_sdm660_exit(void) 249562306a36Sopenharmony_ci{ 249662306a36Sopenharmony_ci platform_driver_unregister(&gcc_sdm660_driver); 249762306a36Sopenharmony_ci} 249862306a36Sopenharmony_cimodule_exit(gcc_sdm660_exit); 249962306a36Sopenharmony_ci 250062306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 250162306a36Sopenharmony_ciMODULE_DESCRIPTION("QCOM GCC sdm660 Driver"); 2502