162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2020-2021, Linaro Ltd.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/bitops.h>
862306a36Sopenharmony_ci#include <linux/clk-provider.h>
962306a36Sopenharmony_ci#include <linux/err.h>
1062306a36Sopenharmony_ci#include <linux/kernel.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/platform_device.h>
1462306a36Sopenharmony_ci#include <linux/regmap.h>
1562306a36Sopenharmony_ci#include <linux/reset-controller.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-sc8180x.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#include "common.h"
2062306a36Sopenharmony_ci#include "clk-alpha-pll.h"
2162306a36Sopenharmony_ci#include "clk-branch.h"
2262306a36Sopenharmony_ci#include "clk-pll.h"
2362306a36Sopenharmony_ci#include "clk-rcg.h"
2462306a36Sopenharmony_ci#include "clk-regmap.h"
2562306a36Sopenharmony_ci#include "gdsc.h"
2662306a36Sopenharmony_ci#include "reset.h"
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_cienum {
2962306a36Sopenharmony_ci	P_AUD_REF_CLK,
3062306a36Sopenharmony_ci	P_BI_TCXO,
3162306a36Sopenharmony_ci	P_GPLL0_OUT_EVEN,
3262306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
3362306a36Sopenharmony_ci	P_GPLL1_OUT_MAIN,
3462306a36Sopenharmony_ci	P_GPLL2_OUT_MAIN,
3562306a36Sopenharmony_ci	P_GPLL4_OUT_MAIN,
3662306a36Sopenharmony_ci	P_GPLL5_OUT_MAIN,
3762306a36Sopenharmony_ci	P_GPLL7_OUT_MAIN,
3862306a36Sopenharmony_ci	P_GPLL9_OUT_MAIN,
3962306a36Sopenharmony_ci	P_SLEEP_CLK,
4062306a36Sopenharmony_ci};
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_cistatic struct pll_vco trion_vco[] = {
4362306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
4462306a36Sopenharmony_ci};
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0 = {
4762306a36Sopenharmony_ci	.offset = 0x0,
4862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
4962306a36Sopenharmony_ci	.vco_table = trion_vco,
5062306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(trion_vco),
5162306a36Sopenharmony_ci	.clkr = {
5262306a36Sopenharmony_ci		.enable_reg = 0x52000,
5362306a36Sopenharmony_ci		.enable_mask = BIT(0),
5462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
5562306a36Sopenharmony_ci			.name = "gpll0",
5662306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
5762306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
5862306a36Sopenharmony_ci			},
5962306a36Sopenharmony_ci			.num_parents = 1,
6062306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_trion_ops,
6162306a36Sopenharmony_ci		},
6262306a36Sopenharmony_ci	},
6362306a36Sopenharmony_ci};
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_trion_even[] = {
6662306a36Sopenharmony_ci	{ 0x0, 1 },
6762306a36Sopenharmony_ci	{ 0x1, 2 },
6862306a36Sopenharmony_ci	{ 0x3, 4 },
6962306a36Sopenharmony_ci	{ 0x7, 8 },
7062306a36Sopenharmony_ci	{ }
7162306a36Sopenharmony_ci};
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_even = {
7462306a36Sopenharmony_ci	.offset = 0x0,
7562306a36Sopenharmony_ci	.post_div_shift = 8,
7662306a36Sopenharmony_ci	.post_div_table = post_div_table_trion_even,
7762306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_trion_even),
7862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
7962306a36Sopenharmony_ci	.width = 4,
8062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8162306a36Sopenharmony_ci		.name = "gpll0_out_even",
8262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
8362306a36Sopenharmony_ci		.num_parents = 1,
8462306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_trion_ops,
8562306a36Sopenharmony_ci	},
8662306a36Sopenharmony_ci};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_cistatic struct clk_alpha_pll gpll1 = {
8962306a36Sopenharmony_ci	.offset = 0x1000,
9062306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
9162306a36Sopenharmony_ci	.vco_table = trion_vco,
9262306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(trion_vco),
9362306a36Sopenharmony_ci	.clkr = {
9462306a36Sopenharmony_ci		.enable_reg = 0x52000,
9562306a36Sopenharmony_ci		.enable_mask = BIT(1),
9662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
9762306a36Sopenharmony_ci			.name = "gpll1",
9862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
9962306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
10062306a36Sopenharmony_ci			},
10162306a36Sopenharmony_ci			.num_parents = 1,
10262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_trion_ops,
10362306a36Sopenharmony_ci		},
10462306a36Sopenharmony_ci	},
10562306a36Sopenharmony_ci};
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4 = {
10862306a36Sopenharmony_ci	.offset = 0x76000,
10962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
11062306a36Sopenharmony_ci	.vco_table = trion_vco,
11162306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(trion_vco),
11262306a36Sopenharmony_ci	.clkr = {
11362306a36Sopenharmony_ci		.enable_reg = 0x52000,
11462306a36Sopenharmony_ci		.enable_mask = BIT(4),
11562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
11662306a36Sopenharmony_ci			.name = "gpll4",
11762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
11862306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
11962306a36Sopenharmony_ci			},
12062306a36Sopenharmony_ci			.num_parents = 1,
12162306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_trion_ops,
12262306a36Sopenharmony_ci		},
12362306a36Sopenharmony_ci	},
12462306a36Sopenharmony_ci};
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_cistatic struct clk_alpha_pll gpll7 = {
12762306a36Sopenharmony_ci	.offset = 0x1a000,
12862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
12962306a36Sopenharmony_ci	.vco_table = trion_vco,
13062306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(trion_vco),
13162306a36Sopenharmony_ci	.clkr = {
13262306a36Sopenharmony_ci		.enable_reg = 0x52000,
13362306a36Sopenharmony_ci		.enable_mask = BIT(7),
13462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
13562306a36Sopenharmony_ci			.name = "gpll7",
13662306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
13762306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
13862306a36Sopenharmony_ci			},
13962306a36Sopenharmony_ci			.num_parents = 1,
14062306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_trion_ops,
14162306a36Sopenharmony_ci		},
14262306a36Sopenharmony_ci	},
14362306a36Sopenharmony_ci};
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = {
14662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
14762306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
14862306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
14962306a36Sopenharmony_ci};
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_0[] = {
15262306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
15362306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
15462306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
15562306a36Sopenharmony_ci};
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = {
15862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
15962306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
16062306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
16162306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
16262306a36Sopenharmony_ci};
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_1[] = {
16562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", },
16662306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
16762306a36Sopenharmony_ci	{ .fw_name = "sleep_clk", },
16862306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
16962306a36Sopenharmony_ci};
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = {
17262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
17362306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
17462306a36Sopenharmony_ci};
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_2[] = {
17762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", },
17862306a36Sopenharmony_ci	{ .fw_name = "sleep_clk", },
17962306a36Sopenharmony_ci};
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = {
18262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
18362306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
18462306a36Sopenharmony_ci	{ P_GPLL2_OUT_MAIN, 2 },
18562306a36Sopenharmony_ci	{ P_GPLL5_OUT_MAIN, 3 },
18662306a36Sopenharmony_ci	{ P_GPLL1_OUT_MAIN, 4 },
18762306a36Sopenharmony_ci	{ P_GPLL4_OUT_MAIN, 5 },
18862306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
18962306a36Sopenharmony_ci};
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_3[] = {
19262306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", },
19362306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
19462306a36Sopenharmony_ci	{ .name = "gpll2" },
19562306a36Sopenharmony_ci	{ .name = "gpll5" },
19662306a36Sopenharmony_ci	{ .hw = &gpll1.clkr.hw },
19762306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
19862306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
19962306a36Sopenharmony_ci};
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = {
20262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
20362306a36Sopenharmony_ci};
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_4[] = {
20662306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", },
20762306a36Sopenharmony_ci};
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = {
21062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
21162306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
21262306a36Sopenharmony_ci};
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_5[] = {
21562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", },
21662306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
21762306a36Sopenharmony_ci};
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_6[] = {
22062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
22162306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
22262306a36Sopenharmony_ci	{ P_GPLL7_OUT_MAIN, 3 },
22362306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
22462306a36Sopenharmony_ci};
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_6[] = {
22762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", },
22862306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
22962306a36Sopenharmony_ci	{ .hw = &gpll7.clkr.hw },
23062306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
23162306a36Sopenharmony_ci};
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_7[] = {
23462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
23562306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
23662306a36Sopenharmony_ci	{ P_GPLL9_OUT_MAIN, 2 },
23762306a36Sopenharmony_ci	{ P_GPLL4_OUT_MAIN, 5 },
23862306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
23962306a36Sopenharmony_ci};
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_7[] = {
24262306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", },
24362306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
24462306a36Sopenharmony_ci	{ .name = "gppl9" },
24562306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
24662306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
24762306a36Sopenharmony_ci};
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_8[] = {
25062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
25162306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
25262306a36Sopenharmony_ci	{ P_AUD_REF_CLK, 2 },
25362306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
25462306a36Sopenharmony_ci};
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parents_8[] = {
25762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", },
25862306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
25962306a36Sopenharmony_ci	{ .name = "aud_ref_clk" },
26062306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
26162306a36Sopenharmony_ci};
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
26462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
26562306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
26662306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
26762306a36Sopenharmony_ci	{ }
26862306a36Sopenharmony_ci};
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
27162306a36Sopenharmony_ci	.cmd_rcgr = 0x48014,
27262306a36Sopenharmony_ci	.mnd_width = 0,
27362306a36Sopenharmony_ci	.hid_width = 5,
27462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
27562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
27662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
27762306a36Sopenharmony_ci		.name = "gcc_cpuss_ahb_clk_src",
27862306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
27962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
28062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
28162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
28262306a36Sopenharmony_ci	},
28362306a36Sopenharmony_ci};
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_emac_ptp_clk_src[] = {
28662306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
28762306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
28862306a36Sopenharmony_ci	F(125000000, P_GPLL7_OUT_MAIN, 4, 0, 0),
28962306a36Sopenharmony_ci	F(250000000, P_GPLL7_OUT_MAIN, 2, 0, 0),
29062306a36Sopenharmony_ci	{ }
29162306a36Sopenharmony_ci};
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac_ptp_clk_src = {
29462306a36Sopenharmony_ci	.cmd_rcgr = 0x6038,
29562306a36Sopenharmony_ci	.mnd_width = 0,
29662306a36Sopenharmony_ci	.hid_width = 5,
29762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_6,
29862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac_ptp_clk_src,
29962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
30062306a36Sopenharmony_ci		.name = "gcc_emac_ptp_clk_src",
30162306a36Sopenharmony_ci		.parent_data = gcc_parents_6,
30262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_6),
30362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
30462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
30562306a36Sopenharmony_ci	},
30662306a36Sopenharmony_ci};
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_emac_rgmii_clk_src[] = {
30962306a36Sopenharmony_ci	F(2500000, P_BI_TCXO, 1, 25, 192),
31062306a36Sopenharmony_ci	F(5000000, P_BI_TCXO, 1, 25, 96),
31162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
31262306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
31362306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
31462306a36Sopenharmony_ci	F(125000000, P_GPLL7_OUT_MAIN, 4, 0, 0),
31562306a36Sopenharmony_ci	F(250000000, P_GPLL7_OUT_MAIN, 2, 0, 0),
31662306a36Sopenharmony_ci	{ }
31762306a36Sopenharmony_ci};
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac_rgmii_clk_src = {
32062306a36Sopenharmony_ci	.cmd_rcgr = 0x601c,
32162306a36Sopenharmony_ci	.mnd_width = 8,
32262306a36Sopenharmony_ci	.hid_width = 5,
32362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_6,
32462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac_rgmii_clk_src,
32562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
32662306a36Sopenharmony_ci		.name = "gcc_emac_rgmii_clk_src",
32762306a36Sopenharmony_ci		.parent_data = gcc_parents_6,
32862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_6),
32962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
33062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
33162306a36Sopenharmony_ci	},
33262306a36Sopenharmony_ci};
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
33562306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
33662306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
33762306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
33862306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
33962306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
34062306a36Sopenharmony_ci	{ }
34162306a36Sopenharmony_ci};
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = {
34462306a36Sopenharmony_ci	.cmd_rcgr = 0x64004,
34562306a36Sopenharmony_ci	.mnd_width = 8,
34662306a36Sopenharmony_ci	.hid_width = 5,
34762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
34862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
34962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
35062306a36Sopenharmony_ci		.name = "gcc_gp1_clk_src",
35162306a36Sopenharmony_ci		.parent_data = gcc_parents_1,
35262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_1),
35362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
35462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
35562306a36Sopenharmony_ci	},
35662306a36Sopenharmony_ci};
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = {
35962306a36Sopenharmony_ci	.cmd_rcgr = 0x65004,
36062306a36Sopenharmony_ci	.mnd_width = 8,
36162306a36Sopenharmony_ci	.hid_width = 5,
36262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
36362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
36462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
36562306a36Sopenharmony_ci		.name = "gcc_gp2_clk_src",
36662306a36Sopenharmony_ci		.parent_data = gcc_parents_1,
36762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_1),
36862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
36962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
37062306a36Sopenharmony_ci	},
37162306a36Sopenharmony_ci};
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = {
37462306a36Sopenharmony_ci	.cmd_rcgr = 0x66004,
37562306a36Sopenharmony_ci	.mnd_width = 8,
37662306a36Sopenharmony_ci	.hid_width = 5,
37762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
37862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
37962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
38062306a36Sopenharmony_ci		.name = "gcc_gp3_clk_src",
38162306a36Sopenharmony_ci		.parent_data = gcc_parents_1,
38262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_1),
38362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
38462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
38562306a36Sopenharmony_ci	},
38662306a36Sopenharmony_ci};
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp4_clk_src = {
38962306a36Sopenharmony_ci	.cmd_rcgr = 0xbe004,
39062306a36Sopenharmony_ci	.mnd_width = 8,
39162306a36Sopenharmony_ci	.hid_width = 5,
39262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
39362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
39462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
39562306a36Sopenharmony_ci		.name = "gcc_gp4_clk_src",
39662306a36Sopenharmony_ci		.parent_data = gcc_parents_1,
39762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_1),
39862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
39962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
40062306a36Sopenharmony_ci	},
40162306a36Sopenharmony_ci};
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp5_clk_src = {
40462306a36Sopenharmony_ci	.cmd_rcgr = 0xbf004,
40562306a36Sopenharmony_ci	.mnd_width = 8,
40662306a36Sopenharmony_ci	.hid_width = 5,
40762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
40862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
40962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
41062306a36Sopenharmony_ci		.name = "gcc_gp5_clk_src",
41162306a36Sopenharmony_ci		.parent_data = gcc_parents_1,
41262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_1),
41362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
41462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
41562306a36Sopenharmony_ci	},
41662306a36Sopenharmony_ci};
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_npu_axi_clk_src[] = {
41962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
42062306a36Sopenharmony_ci	F(60000000, P_GPLL0_OUT_EVEN, 5, 0, 0),
42162306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
42262306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
42362306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
42462306a36Sopenharmony_ci	F(403000000, P_GPLL4_OUT_MAIN, 2, 0, 0),
42562306a36Sopenharmony_ci	F(533000000, P_GPLL1_OUT_MAIN, 2, 0, 0),
42662306a36Sopenharmony_ci	{ }
42762306a36Sopenharmony_ci};
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_npu_axi_clk_src = {
43062306a36Sopenharmony_ci	.cmd_rcgr = 0x4d014,
43162306a36Sopenharmony_ci	.mnd_width = 0,
43262306a36Sopenharmony_ci	.hid_width = 5,
43362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
43462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_npu_axi_clk_src,
43562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
43662306a36Sopenharmony_ci		.name = "gcc_npu_axi_clk_src",
43762306a36Sopenharmony_ci		.parent_data = gcc_parents_3,
43862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_3),
43962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
44062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
44162306a36Sopenharmony_ci	},
44262306a36Sopenharmony_ci};
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
44562306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
44662306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
44762306a36Sopenharmony_ci	{ }
44862306a36Sopenharmony_ci};
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
45162306a36Sopenharmony_ci	.cmd_rcgr = 0x6b02c,
45262306a36Sopenharmony_ci	.mnd_width = 16,
45362306a36Sopenharmony_ci	.hid_width = 5,
45462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
45562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
45662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
45762306a36Sopenharmony_ci		.name = "gcc_pcie_0_aux_clk_src",
45862306a36Sopenharmony_ci		.parent_data = gcc_parents_2,
45962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_2),
46062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
46162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
46262306a36Sopenharmony_ci	},
46362306a36Sopenharmony_ci};
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
46662306a36Sopenharmony_ci	.cmd_rcgr = 0x8d02c,
46762306a36Sopenharmony_ci	.mnd_width = 16,
46862306a36Sopenharmony_ci	.hid_width = 5,
46962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
47062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
47162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
47262306a36Sopenharmony_ci		.name = "gcc_pcie_1_aux_clk_src",
47362306a36Sopenharmony_ci		.parent_data = gcc_parents_2,
47462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_2),
47562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
47662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
47762306a36Sopenharmony_ci	},
47862306a36Sopenharmony_ci};
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_2_aux_clk_src = {
48162306a36Sopenharmony_ci	.cmd_rcgr = 0x9d02c,
48262306a36Sopenharmony_ci	.mnd_width = 16,
48362306a36Sopenharmony_ci	.hid_width = 5,
48462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
48562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
48662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
48762306a36Sopenharmony_ci		.name = "gcc_pcie_2_aux_clk_src",
48862306a36Sopenharmony_ci		.parent_data = gcc_parents_2,
48962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_2),
49062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
49162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
49262306a36Sopenharmony_ci	},
49362306a36Sopenharmony_ci};
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_3_aux_clk_src = {
49662306a36Sopenharmony_ci	.cmd_rcgr = 0xa302c,
49762306a36Sopenharmony_ci	.mnd_width = 16,
49862306a36Sopenharmony_ci	.hid_width = 5,
49962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
50062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
50162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
50262306a36Sopenharmony_ci		.name = "gcc_pcie_3_aux_clk_src",
50362306a36Sopenharmony_ci		.parent_data = gcc_parents_2,
50462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_2),
50562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
50662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
50762306a36Sopenharmony_ci	},
50862306a36Sopenharmony_ci};
50962306a36Sopenharmony_ci
51062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = {
51162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
51262306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
51362306a36Sopenharmony_ci	{ }
51462306a36Sopenharmony_ci};
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
51762306a36Sopenharmony_ci	.cmd_rcgr = 0x6f014,
51862306a36Sopenharmony_ci	.mnd_width = 0,
51962306a36Sopenharmony_ci	.hid_width = 5,
52062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
52162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src,
52262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
52362306a36Sopenharmony_ci		.name = "gcc_pcie_phy_refgen_clk_src",
52462306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
52562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
52662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
52762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
52862306a36Sopenharmony_ci	},
52962306a36Sopenharmony_ci};
53062306a36Sopenharmony_ci
53162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
53262306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
53362306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
53462306a36Sopenharmony_ci	F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
53562306a36Sopenharmony_ci	{ }
53662306a36Sopenharmony_ci};
53762306a36Sopenharmony_ci
53862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = {
53962306a36Sopenharmony_ci	.cmd_rcgr = 0x33010,
54062306a36Sopenharmony_ci	.mnd_width = 0,
54162306a36Sopenharmony_ci	.hid_width = 5,
54262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
54362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pdm2_clk_src,
54462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
54562306a36Sopenharmony_ci		.name = "gcc_pdm2_clk_src",
54662306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
54762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
54862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
54962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
55062306a36Sopenharmony_ci	},
55162306a36Sopenharmony_ci};
55262306a36Sopenharmony_ci
55362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qspi_1_core_clk_src[] = {
55462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
55562306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
55662306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
55762306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
55862306a36Sopenharmony_ci	{ }
55962306a36Sopenharmony_ci};
56062306a36Sopenharmony_ci
56162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qspi_1_core_clk_src = {
56262306a36Sopenharmony_ci	.cmd_rcgr = 0x4a00c,
56362306a36Sopenharmony_ci	.mnd_width = 0,
56462306a36Sopenharmony_ci	.hid_width = 5,
56562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
56662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qspi_1_core_clk_src,
56762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
56862306a36Sopenharmony_ci		.name = "gcc_qspi_1_core_clk_src",
56962306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
57062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
57162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
57262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
57362306a36Sopenharmony_ci	},
57462306a36Sopenharmony_ci};
57562306a36Sopenharmony_ci
57662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qspi_core_clk_src = {
57762306a36Sopenharmony_ci	.cmd_rcgr = 0x4b008,
57862306a36Sopenharmony_ci	.mnd_width = 0,
57962306a36Sopenharmony_ci	.hid_width = 5,
58062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
58162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qspi_1_core_clk_src,
58262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
58362306a36Sopenharmony_ci		.name = "gcc_qspi_core_clk_src",
58462306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
58562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
58662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
58762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
58862306a36Sopenharmony_ci	},
58962306a36Sopenharmony_ci};
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
59262306a36Sopenharmony_ci	F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
59362306a36Sopenharmony_ci	F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
59462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
59562306a36Sopenharmony_ci	F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
59662306a36Sopenharmony_ci	F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
59762306a36Sopenharmony_ci	F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
59862306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
59962306a36Sopenharmony_ci	F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
60062306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
60162306a36Sopenharmony_ci	F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
60262306a36Sopenharmony_ci	F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
60362306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
60462306a36Sopenharmony_ci	F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
60562306a36Sopenharmony_ci	F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
60662306a36Sopenharmony_ci	F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
60762306a36Sopenharmony_ci	F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
60862306a36Sopenharmony_ci	F(128000000, P_GPLL0_OUT_MAIN, 1, 16, 75),
60962306a36Sopenharmony_ci	{ }
61062306a36Sopenharmony_ci};
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
61362306a36Sopenharmony_ci	.cmd_rcgr = 0x17148,
61462306a36Sopenharmony_ci	.mnd_width = 16,
61562306a36Sopenharmony_ci	.hid_width = 5,
61662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
61762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
61862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
61962306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap0_s0_clk_src",
62062306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
62162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
62262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
62362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
62462306a36Sopenharmony_ci	},
62562306a36Sopenharmony_ci};
62662306a36Sopenharmony_ci
62762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
62862306a36Sopenharmony_ci	.cmd_rcgr = 0x17278,
62962306a36Sopenharmony_ci	.mnd_width = 16,
63062306a36Sopenharmony_ci	.hid_width = 5,
63162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
63262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
63362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
63462306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap0_s1_clk_src",
63562306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
63662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
63762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
63862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
63962306a36Sopenharmony_ci	},
64062306a36Sopenharmony_ci};
64162306a36Sopenharmony_ci
64262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
64362306a36Sopenharmony_ci	.cmd_rcgr = 0x173a8,
64462306a36Sopenharmony_ci	.mnd_width = 16,
64562306a36Sopenharmony_ci	.hid_width = 5,
64662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
64762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
64862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
64962306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap0_s2_clk_src",
65062306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
65162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
65262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
65362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
65462306a36Sopenharmony_ci	},
65562306a36Sopenharmony_ci};
65662306a36Sopenharmony_ci
65762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
65862306a36Sopenharmony_ci	.cmd_rcgr = 0x174d8,
65962306a36Sopenharmony_ci	.mnd_width = 16,
66062306a36Sopenharmony_ci	.hid_width = 5,
66162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
66262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
66362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
66462306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap0_s3_clk_src",
66562306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
66662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
66762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
66862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
66962306a36Sopenharmony_ci	},
67062306a36Sopenharmony_ci};
67162306a36Sopenharmony_ci
67262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
67362306a36Sopenharmony_ci	.cmd_rcgr = 0x17608,
67462306a36Sopenharmony_ci	.mnd_width = 16,
67562306a36Sopenharmony_ci	.hid_width = 5,
67662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
67762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
67862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
67962306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap0_s4_clk_src",
68062306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
68162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
68262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
68362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
68462306a36Sopenharmony_ci	},
68562306a36Sopenharmony_ci};
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
68862306a36Sopenharmony_ci	.cmd_rcgr = 0x17738,
68962306a36Sopenharmony_ci	.mnd_width = 16,
69062306a36Sopenharmony_ci	.hid_width = 5,
69162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
69262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
69362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
69462306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap0_s5_clk_src",
69562306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
69662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
69762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
69862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
69962306a36Sopenharmony_ci	},
70062306a36Sopenharmony_ci};
70162306a36Sopenharmony_ci
70262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
70362306a36Sopenharmony_ci	.cmd_rcgr = 0x17868,
70462306a36Sopenharmony_ci	.mnd_width = 16,
70562306a36Sopenharmony_ci	.hid_width = 5,
70662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
70762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
70862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
70962306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap0_s6_clk_src",
71062306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
71162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
71262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
71362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
71462306a36Sopenharmony_ci	},
71562306a36Sopenharmony_ci};
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
71862306a36Sopenharmony_ci	.cmd_rcgr = 0x17998,
71962306a36Sopenharmony_ci	.mnd_width = 16,
72062306a36Sopenharmony_ci	.hid_width = 5,
72162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
72262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
72362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
72462306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap0_s7_clk_src",
72562306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
72662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
72762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
72862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
72962306a36Sopenharmony_ci	},
73062306a36Sopenharmony_ci};
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
73362306a36Sopenharmony_ci	.cmd_rcgr = 0x18148,
73462306a36Sopenharmony_ci	.mnd_width = 16,
73562306a36Sopenharmony_ci	.hid_width = 5,
73662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
73762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
73862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
73962306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap1_s0_clk_src",
74062306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
74162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
74262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
74362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
74462306a36Sopenharmony_ci	},
74562306a36Sopenharmony_ci};
74662306a36Sopenharmony_ci
74762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
74862306a36Sopenharmony_ci	.cmd_rcgr = 0x18278,
74962306a36Sopenharmony_ci	.mnd_width = 16,
75062306a36Sopenharmony_ci	.hid_width = 5,
75162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
75262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
75362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
75462306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap1_s1_clk_src",
75562306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
75662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
75762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
75862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
75962306a36Sopenharmony_ci	},
76062306a36Sopenharmony_ci};
76162306a36Sopenharmony_ci
76262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
76362306a36Sopenharmony_ci	.cmd_rcgr = 0x183a8,
76462306a36Sopenharmony_ci	.mnd_width = 16,
76562306a36Sopenharmony_ci	.hid_width = 5,
76662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
76762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
76862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
76962306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap1_s2_clk_src",
77062306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
77162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
77262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
77362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
77462306a36Sopenharmony_ci	},
77562306a36Sopenharmony_ci};
77662306a36Sopenharmony_ci
77762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
77862306a36Sopenharmony_ci	.cmd_rcgr = 0x184d8,
77962306a36Sopenharmony_ci	.mnd_width = 16,
78062306a36Sopenharmony_ci	.hid_width = 5,
78162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
78262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
78362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
78462306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap1_s3_clk_src",
78562306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
78662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
78762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
78862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
78962306a36Sopenharmony_ci	},
79062306a36Sopenharmony_ci};
79162306a36Sopenharmony_ci
79262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
79362306a36Sopenharmony_ci	.cmd_rcgr = 0x18608,
79462306a36Sopenharmony_ci	.mnd_width = 16,
79562306a36Sopenharmony_ci	.hid_width = 5,
79662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
79762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
79862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
79962306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap1_s4_clk_src",
80062306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
80162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
80262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
80362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
80462306a36Sopenharmony_ci	},
80562306a36Sopenharmony_ci};
80662306a36Sopenharmony_ci
80762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
80862306a36Sopenharmony_ci	.cmd_rcgr = 0x18738,
80962306a36Sopenharmony_ci	.mnd_width = 16,
81062306a36Sopenharmony_ci	.hid_width = 5,
81162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
81262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
81362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
81462306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap1_s5_clk_src",
81562306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
81662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
81762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
81862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
81962306a36Sopenharmony_ci	},
82062306a36Sopenharmony_ci};
82162306a36Sopenharmony_ci
82262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
82362306a36Sopenharmony_ci	.cmd_rcgr = 0x1e148,
82462306a36Sopenharmony_ci	.mnd_width = 16,
82562306a36Sopenharmony_ci	.hid_width = 5,
82662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
82762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
82862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
82962306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap2_s0_clk_src",
83062306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
83162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
83262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
83362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
83462306a36Sopenharmony_ci	},
83562306a36Sopenharmony_ci};
83662306a36Sopenharmony_ci
83762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
83862306a36Sopenharmony_ci	.cmd_rcgr = 0x1e278,
83962306a36Sopenharmony_ci	.mnd_width = 16,
84062306a36Sopenharmony_ci	.hid_width = 5,
84162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
84262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
84362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
84462306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap2_s1_clk_src",
84562306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
84662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
84762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
84862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
84962306a36Sopenharmony_ci	},
85062306a36Sopenharmony_ci};
85162306a36Sopenharmony_ci
85262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
85362306a36Sopenharmony_ci	.cmd_rcgr = 0x1e3a8,
85462306a36Sopenharmony_ci	.mnd_width = 16,
85562306a36Sopenharmony_ci	.hid_width = 5,
85662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
85762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
85862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
85962306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap2_s2_clk_src",
86062306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
86162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
86262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
86362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
86462306a36Sopenharmony_ci	},
86562306a36Sopenharmony_ci};
86662306a36Sopenharmony_ci
86762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
86862306a36Sopenharmony_ci	.cmd_rcgr = 0x1e4d8,
86962306a36Sopenharmony_ci	.mnd_width = 16,
87062306a36Sopenharmony_ci	.hid_width = 5,
87162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
87262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
87362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
87462306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap2_s3_clk_src",
87562306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
87662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
87762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
87862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
87962306a36Sopenharmony_ci	},
88062306a36Sopenharmony_ci};
88162306a36Sopenharmony_ci
88262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
88362306a36Sopenharmony_ci	.cmd_rcgr = 0x1e608,
88462306a36Sopenharmony_ci	.mnd_width = 16,
88562306a36Sopenharmony_ci	.hid_width = 5,
88662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
88762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
88862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
88962306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap2_s4_clk_src",
89062306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
89162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
89262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
89362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
89462306a36Sopenharmony_ci	},
89562306a36Sopenharmony_ci};
89662306a36Sopenharmony_ci
89762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
89862306a36Sopenharmony_ci	.cmd_rcgr = 0x1e738,
89962306a36Sopenharmony_ci	.mnd_width = 16,
90062306a36Sopenharmony_ci	.hid_width = 5,
90162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
90262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
90362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
90462306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap2_s5_clk_src",
90562306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
90662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
90762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
90862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
90962306a36Sopenharmony_ci	},
91062306a36Sopenharmony_ci};
91162306a36Sopenharmony_ci
91262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
91362306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
91462306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
91562306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
91662306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
91762306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
91862306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
91962306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
92062306a36Sopenharmony_ci	{ }
92162306a36Sopenharmony_ci};
92262306a36Sopenharmony_ci
92362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
92462306a36Sopenharmony_ci	.cmd_rcgr = 0x1400c,
92562306a36Sopenharmony_ci	.mnd_width = 8,
92662306a36Sopenharmony_ci	.hid_width = 5,
92762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_7,
92862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
92962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
93062306a36Sopenharmony_ci		.name = "gcc_sdcc2_apps_clk_src",
93162306a36Sopenharmony_ci		.parent_data = gcc_parents_7,
93262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_7),
93362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
93462306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
93562306a36Sopenharmony_ci	},
93662306a36Sopenharmony_ci};
93762306a36Sopenharmony_ci
93862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
93962306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
94062306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
94162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
94262306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_MAIN, 16, 0, 0),
94362306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
94462306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
94562306a36Sopenharmony_ci	{ }
94662306a36Sopenharmony_ci};
94762306a36Sopenharmony_ci
94862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
94962306a36Sopenharmony_ci	.cmd_rcgr = 0x1600c,
95062306a36Sopenharmony_ci	.mnd_width = 8,
95162306a36Sopenharmony_ci	.hid_width = 5,
95262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_5,
95362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
95462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
95562306a36Sopenharmony_ci		.name = "gcc_sdcc4_apps_clk_src",
95662306a36Sopenharmony_ci		.parent_data = gcc_parents_5,
95762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_5),
95862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
95962306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
96062306a36Sopenharmony_ci	},
96162306a36Sopenharmony_ci};
96262306a36Sopenharmony_ci
96362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = {
96462306a36Sopenharmony_ci	F(105495, P_BI_TCXO, 2, 1, 91),
96562306a36Sopenharmony_ci	{ }
96662306a36Sopenharmony_ci};
96762306a36Sopenharmony_ci
96862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_tsif_ref_clk_src = {
96962306a36Sopenharmony_ci	.cmd_rcgr = 0x36010,
97062306a36Sopenharmony_ci	.mnd_width = 8,
97162306a36Sopenharmony_ci	.hid_width = 5,
97262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_8,
97362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_tsif_ref_clk_src,
97462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
97562306a36Sopenharmony_ci		.name = "gcc_tsif_ref_clk_src",
97662306a36Sopenharmony_ci		.parent_data = gcc_parents_8,
97762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_8),
97862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
97962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
98062306a36Sopenharmony_ci	},
98162306a36Sopenharmony_ci};
98262306a36Sopenharmony_ci
98362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_2_axi_clk_src[] = {
98462306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
98562306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
98662306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
98762306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
98862306a36Sopenharmony_ci	{ }
98962306a36Sopenharmony_ci};
99062306a36Sopenharmony_ci
99162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_2_axi_clk_src = {
99262306a36Sopenharmony_ci	.cmd_rcgr = 0xa2020,
99362306a36Sopenharmony_ci	.mnd_width = 8,
99462306a36Sopenharmony_ci	.hid_width = 5,
99562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
99662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_2_axi_clk_src,
99762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
99862306a36Sopenharmony_ci		.name = "gcc_ufs_card_2_axi_clk_src",
99962306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
100062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
100162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
100262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
100362306a36Sopenharmony_ci	},
100462306a36Sopenharmony_ci};
100562306a36Sopenharmony_ci
100662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_2_ice_core_clk_src = {
100762306a36Sopenharmony_ci	.cmd_rcgr = 0xa2060,
100862306a36Sopenharmony_ci	.mnd_width = 0,
100962306a36Sopenharmony_ci	.hid_width = 5,
101062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
101162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_2_axi_clk_src,
101262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
101362306a36Sopenharmony_ci		.name = "gcc_ufs_card_2_ice_core_clk_src",
101462306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
101562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
101662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
101762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
101862306a36Sopenharmony_ci	},
101962306a36Sopenharmony_ci};
102062306a36Sopenharmony_ci
102162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_2_phy_aux_clk_src[] = {
102262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
102362306a36Sopenharmony_ci	{ }
102462306a36Sopenharmony_ci};
102562306a36Sopenharmony_ci
102662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_2_phy_aux_clk_src = {
102762306a36Sopenharmony_ci	.cmd_rcgr = 0xa2094,
102862306a36Sopenharmony_ci	.mnd_width = 0,
102962306a36Sopenharmony_ci	.hid_width = 5,
103062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
103162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_2_phy_aux_clk_src,
103262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
103362306a36Sopenharmony_ci		.name = "gcc_ufs_card_2_phy_aux_clk_src",
103462306a36Sopenharmony_ci		.parent_data = gcc_parents_4,
103562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_4),
103662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
103762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
103862306a36Sopenharmony_ci	},
103962306a36Sopenharmony_ci};
104062306a36Sopenharmony_ci
104162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_2_unipro_core_clk_src = {
104262306a36Sopenharmony_ci	.cmd_rcgr = 0xa2078,
104362306a36Sopenharmony_ci	.mnd_width = 0,
104462306a36Sopenharmony_ci	.hid_width = 5,
104562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
104662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_2_axi_clk_src,
104762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
104862306a36Sopenharmony_ci		.name = "gcc_ufs_card_2_unipro_core_clk_src",
104962306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
105062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
105162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
105262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
105362306a36Sopenharmony_ci	},
105462306a36Sopenharmony_ci};
105562306a36Sopenharmony_ci
105662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
105762306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
105862306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
105962306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
106062306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
106162306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
106262306a36Sopenharmony_ci	{ }
106362306a36Sopenharmony_ci};
106462306a36Sopenharmony_ci
106562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
106662306a36Sopenharmony_ci	.cmd_rcgr = 0x75020,
106762306a36Sopenharmony_ci	.mnd_width = 8,
106862306a36Sopenharmony_ci	.hid_width = 5,
106962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
107062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
107162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
107262306a36Sopenharmony_ci		.name = "gcc_ufs_card_axi_clk_src",
107362306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
107462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
107562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
107662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
107762306a36Sopenharmony_ci	},
107862306a36Sopenharmony_ci};
107962306a36Sopenharmony_ci
108062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
108162306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
108262306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
108362306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
108462306a36Sopenharmony_ci	{ }
108562306a36Sopenharmony_ci};
108662306a36Sopenharmony_ci
108762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
108862306a36Sopenharmony_ci	.cmd_rcgr = 0x75060,
108962306a36Sopenharmony_ci	.mnd_width = 0,
109062306a36Sopenharmony_ci	.hid_width = 5,
109162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
109262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
109362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
109462306a36Sopenharmony_ci		.name = "gcc_ufs_card_ice_core_clk_src",
109562306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
109662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
109762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
109862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
109962306a36Sopenharmony_ci	},
110062306a36Sopenharmony_ci};
110162306a36Sopenharmony_ci
110262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
110362306a36Sopenharmony_ci	.cmd_rcgr = 0x75094,
110462306a36Sopenharmony_ci	.mnd_width = 0,
110562306a36Sopenharmony_ci	.hid_width = 5,
110662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
110762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_2_phy_aux_clk_src,
110862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
110962306a36Sopenharmony_ci		.name = "gcc_ufs_card_phy_aux_clk_src",
111062306a36Sopenharmony_ci		.parent_data = gcc_parents_4,
111162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_4),
111262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
111362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
111462306a36Sopenharmony_ci	},
111562306a36Sopenharmony_ci};
111662306a36Sopenharmony_ci
111762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = {
111862306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
111962306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
112062306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
112162306a36Sopenharmony_ci	{ }
112262306a36Sopenharmony_ci};
112362306a36Sopenharmony_ci
112462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
112562306a36Sopenharmony_ci	.cmd_rcgr = 0x75078,
112662306a36Sopenharmony_ci	.mnd_width = 0,
112762306a36Sopenharmony_ci	.hid_width = 5,
112862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
112962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
113062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
113162306a36Sopenharmony_ci		.name = "gcc_ufs_card_unipro_core_clk_src",
113262306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
113362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
113462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
113562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
113662306a36Sopenharmony_ci	},
113762306a36Sopenharmony_ci};
113862306a36Sopenharmony_ci
113962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
114062306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
114162306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
114262306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
114362306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
114462306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
114562306a36Sopenharmony_ci	{ }
114662306a36Sopenharmony_ci};
114762306a36Sopenharmony_ci
114862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
114962306a36Sopenharmony_ci	.cmd_rcgr = 0x77020,
115062306a36Sopenharmony_ci	.mnd_width = 8,
115162306a36Sopenharmony_ci	.hid_width = 5,
115262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
115362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
115462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
115562306a36Sopenharmony_ci		.name = "gcc_ufs_phy_axi_clk_src",
115662306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
115762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
115862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
115962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
116062306a36Sopenharmony_ci	},
116162306a36Sopenharmony_ci};
116262306a36Sopenharmony_ci
116362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
116462306a36Sopenharmony_ci	.cmd_rcgr = 0x77060,
116562306a36Sopenharmony_ci	.mnd_width = 0,
116662306a36Sopenharmony_ci	.hid_width = 5,
116762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
116862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_2_axi_clk_src,
116962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
117062306a36Sopenharmony_ci		.name = "gcc_ufs_phy_ice_core_clk_src",
117162306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
117262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
117362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
117462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
117562306a36Sopenharmony_ci	},
117662306a36Sopenharmony_ci};
117762306a36Sopenharmony_ci
117862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
117962306a36Sopenharmony_ci	.cmd_rcgr = 0x77094,
118062306a36Sopenharmony_ci	.mnd_width = 0,
118162306a36Sopenharmony_ci	.hid_width = 5,
118262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
118362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
118462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
118562306a36Sopenharmony_ci		.name = "gcc_ufs_phy_phy_aux_clk_src",
118662306a36Sopenharmony_ci		.parent_data = gcc_parents_4,
118762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_4),
118862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
118962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
119062306a36Sopenharmony_ci	},
119162306a36Sopenharmony_ci};
119262306a36Sopenharmony_ci
119362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
119462306a36Sopenharmony_ci	.cmd_rcgr = 0x77078,
119562306a36Sopenharmony_ci	.mnd_width = 0,
119662306a36Sopenharmony_ci	.hid_width = 5,
119762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
119862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_2_axi_clk_src,
119962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
120062306a36Sopenharmony_ci		.name = "gcc_ufs_phy_unipro_core_clk_src",
120162306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
120262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
120362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
120462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
120562306a36Sopenharmony_ci	},
120662306a36Sopenharmony_ci};
120762306a36Sopenharmony_ci
120862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_mp_master_clk_src[] = {
120962306a36Sopenharmony_ci	F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
121062306a36Sopenharmony_ci	F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
121162306a36Sopenharmony_ci	F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
121262306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
121362306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
121462306a36Sopenharmony_ci	{ }
121562306a36Sopenharmony_ci};
121662306a36Sopenharmony_ci
121762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_mp_master_clk_src = {
121862306a36Sopenharmony_ci	.cmd_rcgr = 0xa601c,
121962306a36Sopenharmony_ci	.mnd_width = 8,
122062306a36Sopenharmony_ci	.hid_width = 5,
122162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
122262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_mp_master_clk_src,
122362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
122462306a36Sopenharmony_ci		.name = "gcc_usb30_mp_master_clk_src",
122562306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
122662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
122762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
122862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
122962306a36Sopenharmony_ci	},
123062306a36Sopenharmony_ci};
123162306a36Sopenharmony_ci
123262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_mp_mock_utmi_clk_src[] = {
123362306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
123462306a36Sopenharmony_ci	F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0),
123562306a36Sopenharmony_ci	F(40000000, P_GPLL0_OUT_EVEN, 7.5, 0, 0),
123662306a36Sopenharmony_ci	F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
123762306a36Sopenharmony_ci	{ }
123862306a36Sopenharmony_ci};
123962306a36Sopenharmony_ci
124062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_mp_mock_utmi_clk_src = {
124162306a36Sopenharmony_ci	.cmd_rcgr = 0xa6034,
124262306a36Sopenharmony_ci	.mnd_width = 0,
124362306a36Sopenharmony_ci	.hid_width = 5,
124462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
124562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_mp_mock_utmi_clk_src,
124662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
124762306a36Sopenharmony_ci		.name = "gcc_usb30_mp_mock_utmi_clk_src",
124862306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
124962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
125062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
125162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
125262306a36Sopenharmony_ci	},
125362306a36Sopenharmony_ci};
125462306a36Sopenharmony_ci
125562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
125662306a36Sopenharmony_ci	.cmd_rcgr = 0xf01c,
125762306a36Sopenharmony_ci	.mnd_width = 8,
125862306a36Sopenharmony_ci	.hid_width = 5,
125962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
126062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_mp_master_clk_src,
126162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
126262306a36Sopenharmony_ci		.name = "gcc_usb30_prim_master_clk_src",
126362306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
126462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
126562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
126662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
126762306a36Sopenharmony_ci	},
126862306a36Sopenharmony_ci};
126962306a36Sopenharmony_ci
127062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
127162306a36Sopenharmony_ci	.cmd_rcgr = 0xf034,
127262306a36Sopenharmony_ci	.mnd_width = 0,
127362306a36Sopenharmony_ci	.hid_width = 5,
127462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
127562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_mp_mock_utmi_clk_src,
127662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
127762306a36Sopenharmony_ci		.name = "gcc_usb30_prim_mock_utmi_clk_src",
127862306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
127962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
128062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
128162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
128262306a36Sopenharmony_ci	},
128362306a36Sopenharmony_ci};
128462306a36Sopenharmony_ci
128562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
128662306a36Sopenharmony_ci	.cmd_rcgr = 0x1001c,
128762306a36Sopenharmony_ci	.mnd_width = 8,
128862306a36Sopenharmony_ci	.hid_width = 5,
128962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
129062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_mp_master_clk_src,
129162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
129262306a36Sopenharmony_ci		.name = "gcc_usb30_sec_master_clk_src",
129362306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
129462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
129562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
129662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
129762306a36Sopenharmony_ci	},
129862306a36Sopenharmony_ci};
129962306a36Sopenharmony_ci
130062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
130162306a36Sopenharmony_ci	.cmd_rcgr = 0x10034,
130262306a36Sopenharmony_ci	.mnd_width = 0,
130362306a36Sopenharmony_ci	.hid_width = 5,
130462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
130562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_mp_mock_utmi_clk_src,
130662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
130762306a36Sopenharmony_ci		.name = "gcc_usb30_sec_mock_utmi_clk_src",
130862306a36Sopenharmony_ci		.parent_data = gcc_parents_0,
130962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_0),
131062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
131162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
131262306a36Sopenharmony_ci	},
131362306a36Sopenharmony_ci};
131462306a36Sopenharmony_ci
131562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_mp_phy_aux_clk_src = {
131662306a36Sopenharmony_ci	.cmd_rcgr = 0xa6068,
131762306a36Sopenharmony_ci	.mnd_width = 0,
131862306a36Sopenharmony_ci	.hid_width = 5,
131962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
132062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_2_phy_aux_clk_src,
132162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
132262306a36Sopenharmony_ci		.name = "gcc_usb3_mp_phy_aux_clk_src",
132362306a36Sopenharmony_ci		.parent_data = gcc_parents_2,
132462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_2),
132562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
132662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
132762306a36Sopenharmony_ci	},
132862306a36Sopenharmony_ci};
132962306a36Sopenharmony_ci
133062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
133162306a36Sopenharmony_ci	.cmd_rcgr = 0xf060,
133262306a36Sopenharmony_ci	.mnd_width = 0,
133362306a36Sopenharmony_ci	.hid_width = 5,
133462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
133562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_2_phy_aux_clk_src,
133662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
133762306a36Sopenharmony_ci		.name = "gcc_usb3_prim_phy_aux_clk_src",
133862306a36Sopenharmony_ci		.parent_data = gcc_parents_2,
133962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_2),
134062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
134162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
134262306a36Sopenharmony_ci	},
134362306a36Sopenharmony_ci};
134462306a36Sopenharmony_ci
134562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
134662306a36Sopenharmony_ci	.cmd_rcgr = 0x10060,
134762306a36Sopenharmony_ci	.mnd_width = 0,
134862306a36Sopenharmony_ci	.hid_width = 5,
134962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
135062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_2_phy_aux_clk_src,
135162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
135262306a36Sopenharmony_ci		.name = "gcc_usb3_sec_phy_aux_clk_src",
135362306a36Sopenharmony_ci		.parent_data = gcc_parents_2,
135462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parents_2),
135562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
135662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
135762306a36Sopenharmony_ci	},
135862306a36Sopenharmony_ci};
135962306a36Sopenharmony_ci
136062306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
136162306a36Sopenharmony_ci	.halt_reg = 0x90018,
136262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
136362306a36Sopenharmony_ci	.clkr = {
136462306a36Sopenharmony_ci		.enable_reg = 0x90018,
136562306a36Sopenharmony_ci		.enable_mask = BIT(0),
136662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
136762306a36Sopenharmony_ci			.name = "gcc_aggre_noc_pcie_tbu_clk",
136862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
136962306a36Sopenharmony_ci		},
137062306a36Sopenharmony_ci	},
137162306a36Sopenharmony_ci};
137262306a36Sopenharmony_ci
137362306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_card_axi_clk = {
137462306a36Sopenharmony_ci	.halt_reg = 0x750c0,
137562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
137662306a36Sopenharmony_ci	.hwcg_reg = 0x750c0,
137762306a36Sopenharmony_ci	.hwcg_bit = 1,
137862306a36Sopenharmony_ci	.clkr = {
137962306a36Sopenharmony_ci		.enable_reg = 0x750c0,
138062306a36Sopenharmony_ci		.enable_mask = BIT(0),
138162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
138262306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_card_axi_clk",
138362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
138462306a36Sopenharmony_ci				      &gcc_ufs_card_axi_clk_src.clkr.hw
138562306a36Sopenharmony_ci			},
138662306a36Sopenharmony_ci			.num_parents = 1,
138762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
138862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
138962306a36Sopenharmony_ci		},
139062306a36Sopenharmony_ci	},
139162306a36Sopenharmony_ci};
139262306a36Sopenharmony_ci
139362306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_card_axi_hw_ctl_clk = {
139462306a36Sopenharmony_ci	.halt_reg = 0x750c0,
139562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
139662306a36Sopenharmony_ci	.hwcg_reg = 0x750c0,
139762306a36Sopenharmony_ci	.hwcg_bit = 1,
139862306a36Sopenharmony_ci	.clkr = {
139962306a36Sopenharmony_ci		.enable_reg = 0x750c0,
140062306a36Sopenharmony_ci		.enable_mask = BIT(1),
140162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
140262306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_card_axi_hw_ctl_clk",
140362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
140462306a36Sopenharmony_ci				      &gcc_aggre_ufs_card_axi_clk.clkr.hw
140562306a36Sopenharmony_ci			},
140662306a36Sopenharmony_ci			.num_parents = 1,
140762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
140862306a36Sopenharmony_ci			.ops = &clk_branch_simple_ops,
140962306a36Sopenharmony_ci		},
141062306a36Sopenharmony_ci	},
141162306a36Sopenharmony_ci};
141262306a36Sopenharmony_ci
141362306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
141462306a36Sopenharmony_ci	.halt_reg = 0x770c0,
141562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
141662306a36Sopenharmony_ci	.hwcg_reg = 0x770c0,
141762306a36Sopenharmony_ci	.hwcg_bit = 1,
141862306a36Sopenharmony_ci	.clkr = {
141962306a36Sopenharmony_ci		.enable_reg = 0x770c0,
142062306a36Sopenharmony_ci		.enable_mask = BIT(0),
142162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142262306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_phy_axi_clk",
142362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
142462306a36Sopenharmony_ci				      &gcc_ufs_phy_axi_clk_src.clkr.hw
142562306a36Sopenharmony_ci			},
142662306a36Sopenharmony_ci			.num_parents = 1,
142762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
142862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
142962306a36Sopenharmony_ci		},
143062306a36Sopenharmony_ci	},
143162306a36Sopenharmony_ci};
143262306a36Sopenharmony_ci
143362306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
143462306a36Sopenharmony_ci	.halt_reg = 0x770c0,
143562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
143662306a36Sopenharmony_ci	.hwcg_reg = 0x770c0,
143762306a36Sopenharmony_ci	.hwcg_bit = 1,
143862306a36Sopenharmony_ci	.clkr = {
143962306a36Sopenharmony_ci		.enable_reg = 0x770c0,
144062306a36Sopenharmony_ci		.enable_mask = BIT(1),
144162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
144262306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
144362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
144462306a36Sopenharmony_ci				      &gcc_aggre_ufs_phy_axi_clk.clkr.hw
144562306a36Sopenharmony_ci			},
144662306a36Sopenharmony_ci			.num_parents = 1,
144762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
144862306a36Sopenharmony_ci			.ops = &clk_branch_simple_ops,
144962306a36Sopenharmony_ci		},
145062306a36Sopenharmony_ci	},
145162306a36Sopenharmony_ci};
145262306a36Sopenharmony_ci
145362306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_mp_axi_clk = {
145462306a36Sopenharmony_ci	.halt_reg = 0xa6084,
145562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
145662306a36Sopenharmony_ci	.clkr = {
145762306a36Sopenharmony_ci		.enable_reg = 0xa6084,
145862306a36Sopenharmony_ci		.enable_mask = BIT(0),
145962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
146062306a36Sopenharmony_ci			.name = "gcc_aggre_usb3_mp_axi_clk",
146162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
146262306a36Sopenharmony_ci				      &gcc_usb30_mp_master_clk_src.clkr.hw
146362306a36Sopenharmony_ci			},
146462306a36Sopenharmony_ci			.num_parents = 1,
146562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
146662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
146762306a36Sopenharmony_ci		},
146862306a36Sopenharmony_ci	},
146962306a36Sopenharmony_ci};
147062306a36Sopenharmony_ci
147162306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
147262306a36Sopenharmony_ci	.halt_reg = 0xf07c,
147362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
147462306a36Sopenharmony_ci	.clkr = {
147562306a36Sopenharmony_ci		.enable_reg = 0xf07c,
147662306a36Sopenharmony_ci		.enable_mask = BIT(0),
147762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
147862306a36Sopenharmony_ci			.name = "gcc_aggre_usb3_prim_axi_clk",
147962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
148062306a36Sopenharmony_ci				      &gcc_usb30_prim_master_clk_src.clkr.hw
148162306a36Sopenharmony_ci			},
148262306a36Sopenharmony_ci			.num_parents = 1,
148362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
148462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
148562306a36Sopenharmony_ci		},
148662306a36Sopenharmony_ci	},
148762306a36Sopenharmony_ci};
148862306a36Sopenharmony_ci
148962306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
149062306a36Sopenharmony_ci	.halt_reg = 0x1007c,
149162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
149262306a36Sopenharmony_ci	.clkr = {
149362306a36Sopenharmony_ci		.enable_reg = 0x1007c,
149462306a36Sopenharmony_ci		.enable_mask = BIT(0),
149562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
149662306a36Sopenharmony_ci			.name = "gcc_aggre_usb3_sec_axi_clk",
149762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
149862306a36Sopenharmony_ci				      &gcc_usb30_sec_master_clk_src.clkr.hw
149962306a36Sopenharmony_ci			},
150062306a36Sopenharmony_ci			.num_parents = 1,
150162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
150262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
150362306a36Sopenharmony_ci		},
150462306a36Sopenharmony_ci	},
150562306a36Sopenharmony_ci};
150662306a36Sopenharmony_ci
150762306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
150862306a36Sopenharmony_ci	.halt_reg = 0x38004,
150962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
151062306a36Sopenharmony_ci	.hwcg_reg = 0x38004,
151162306a36Sopenharmony_ci	.hwcg_bit = 1,
151262306a36Sopenharmony_ci	.clkr = {
151362306a36Sopenharmony_ci		.enable_reg = 0x52004,
151462306a36Sopenharmony_ci		.enable_mask = BIT(10),
151562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
151662306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
151762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
151862306a36Sopenharmony_ci		},
151962306a36Sopenharmony_ci	},
152062306a36Sopenharmony_ci};
152162306a36Sopenharmony_ci
152262306a36Sopenharmony_cistatic struct clk_branch gcc_camera_hf_axi_clk = {
152362306a36Sopenharmony_ci	.halt_reg = 0xb030,
152462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
152562306a36Sopenharmony_ci	.clkr = {
152662306a36Sopenharmony_ci		.enable_reg = 0xb030,
152762306a36Sopenharmony_ci		.enable_mask = BIT(0),
152862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
152962306a36Sopenharmony_ci			.name = "gcc_camera_hf_axi_clk",
153062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
153162306a36Sopenharmony_ci		},
153262306a36Sopenharmony_ci	},
153362306a36Sopenharmony_ci};
153462306a36Sopenharmony_ci
153562306a36Sopenharmony_cistatic struct clk_branch gcc_camera_sf_axi_clk = {
153662306a36Sopenharmony_ci	.halt_reg = 0xb034,
153762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
153862306a36Sopenharmony_ci	.clkr = {
153962306a36Sopenharmony_ci		.enable_reg = 0xb034,
154062306a36Sopenharmony_ci		.enable_mask = BIT(0),
154162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
154262306a36Sopenharmony_ci			.name = "gcc_camera_sf_axi_clk",
154362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
154462306a36Sopenharmony_ci		},
154562306a36Sopenharmony_ci	},
154662306a36Sopenharmony_ci};
154762306a36Sopenharmony_ci
154862306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_mp_axi_clk = {
154962306a36Sopenharmony_ci	.halt_reg = 0xa609c,
155062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
155162306a36Sopenharmony_ci	.clkr = {
155262306a36Sopenharmony_ci		.enable_reg = 0xa609c,
155362306a36Sopenharmony_ci		.enable_mask = BIT(0),
155462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
155562306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb3_mp_axi_clk",
155662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
155762306a36Sopenharmony_ci				      &gcc_usb30_mp_master_clk_src.clkr.hw
155862306a36Sopenharmony_ci			},
155962306a36Sopenharmony_ci			.num_parents = 1,
156062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
156162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
156262306a36Sopenharmony_ci		},
156362306a36Sopenharmony_ci	},
156462306a36Sopenharmony_ci};
156562306a36Sopenharmony_ci
156662306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
156762306a36Sopenharmony_ci	.halt_reg = 0xf078,
156862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
156962306a36Sopenharmony_ci	.clkr = {
157062306a36Sopenharmony_ci		.enable_reg = 0xf078,
157162306a36Sopenharmony_ci		.enable_mask = BIT(0),
157262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
157362306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb3_prim_axi_clk",
157462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
157562306a36Sopenharmony_ci				      &gcc_usb30_prim_master_clk_src.clkr.hw
157662306a36Sopenharmony_ci			},
157762306a36Sopenharmony_ci			.num_parents = 1,
157862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
157962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
158062306a36Sopenharmony_ci		},
158162306a36Sopenharmony_ci	},
158262306a36Sopenharmony_ci};
158362306a36Sopenharmony_ci
158462306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
158562306a36Sopenharmony_ci	.halt_reg = 0x10078,
158662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
158762306a36Sopenharmony_ci	.clkr = {
158862306a36Sopenharmony_ci		.enable_reg = 0x10078,
158962306a36Sopenharmony_ci		.enable_mask = BIT(0),
159062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
159162306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb3_sec_axi_clk",
159262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
159362306a36Sopenharmony_ci				      &gcc_usb30_sec_master_clk_src.clkr.hw
159462306a36Sopenharmony_ci			},
159562306a36Sopenharmony_ci			.num_parents = 1,
159662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
159762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
159862306a36Sopenharmony_ci		},
159962306a36Sopenharmony_ci	},
160062306a36Sopenharmony_ci};
160162306a36Sopenharmony_ci
160262306a36Sopenharmony_ci/* For CPUSS functionality the AHB clock needs to be left enabled */
160362306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_ahb_clk = {
160462306a36Sopenharmony_ci	.halt_reg = 0x48000,
160562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
160662306a36Sopenharmony_ci	.clkr = {
160762306a36Sopenharmony_ci		.enable_reg = 0x52004,
160862306a36Sopenharmony_ci		.enable_mask = BIT(21),
160962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
161062306a36Sopenharmony_ci			.name = "gcc_cpuss_ahb_clk",
161162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
161262306a36Sopenharmony_ci				      &gcc_cpuss_ahb_clk_src.clkr.hw
161362306a36Sopenharmony_ci			},
161462306a36Sopenharmony_ci			.num_parents = 1,
161562306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
161662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
161762306a36Sopenharmony_ci		},
161862306a36Sopenharmony_ci	},
161962306a36Sopenharmony_ci};
162062306a36Sopenharmony_ci
162162306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_rbcpr_clk = {
162262306a36Sopenharmony_ci	.halt_reg = 0x48008,
162362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
162462306a36Sopenharmony_ci	.clkr = {
162562306a36Sopenharmony_ci		.enable_reg = 0x48008,
162662306a36Sopenharmony_ci		.enable_mask = BIT(0),
162762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
162862306a36Sopenharmony_ci			.name = "gcc_cpuss_rbcpr_clk",
162962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
163062306a36Sopenharmony_ci		},
163162306a36Sopenharmony_ci	},
163262306a36Sopenharmony_ci};
163362306a36Sopenharmony_ci
163462306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_gpu_axi_clk = {
163562306a36Sopenharmony_ci	.halt_reg = 0x71154,
163662306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
163762306a36Sopenharmony_ci	.clkr = {
163862306a36Sopenharmony_ci		.enable_reg = 0x71154,
163962306a36Sopenharmony_ci		.enable_mask = BIT(0),
164062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
164162306a36Sopenharmony_ci			.name = "gcc_ddrss_gpu_axi_clk",
164262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
164362306a36Sopenharmony_ci		},
164462306a36Sopenharmony_ci	},
164562306a36Sopenharmony_ci};
164662306a36Sopenharmony_ci
164762306a36Sopenharmony_cistatic struct clk_branch gcc_disp_hf_axi_clk = {
164862306a36Sopenharmony_ci	.halt_reg = 0xb038,
164962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
165062306a36Sopenharmony_ci	.clkr = {
165162306a36Sopenharmony_ci		.enable_reg = 0xb038,
165262306a36Sopenharmony_ci		.enable_mask = BIT(0),
165362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
165462306a36Sopenharmony_ci			.name = "gcc_disp_hf_axi_clk",
165562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
165662306a36Sopenharmony_ci		},
165762306a36Sopenharmony_ci	},
165862306a36Sopenharmony_ci};
165962306a36Sopenharmony_ci
166062306a36Sopenharmony_cistatic struct clk_branch gcc_disp_sf_axi_clk = {
166162306a36Sopenharmony_ci	.halt_reg = 0xb03c,
166262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
166362306a36Sopenharmony_ci	.clkr = {
166462306a36Sopenharmony_ci		.enable_reg = 0xb03c,
166562306a36Sopenharmony_ci		.enable_mask = BIT(0),
166662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
166762306a36Sopenharmony_ci			.name = "gcc_disp_sf_axi_clk",
166862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
166962306a36Sopenharmony_ci		},
167062306a36Sopenharmony_ci	},
167162306a36Sopenharmony_ci};
167262306a36Sopenharmony_ci
167362306a36Sopenharmony_cistatic struct clk_branch gcc_emac_axi_clk = {
167462306a36Sopenharmony_ci	.halt_reg = 0x6010,
167562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
167662306a36Sopenharmony_ci	.clkr = {
167762306a36Sopenharmony_ci		.enable_reg = 0x6010,
167862306a36Sopenharmony_ci		.enable_mask = BIT(0),
167962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
168062306a36Sopenharmony_ci			.name = "gcc_emac_axi_clk",
168162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
168262306a36Sopenharmony_ci		},
168362306a36Sopenharmony_ci	},
168462306a36Sopenharmony_ci};
168562306a36Sopenharmony_ci
168662306a36Sopenharmony_cistatic struct clk_branch gcc_emac_ptp_clk = {
168762306a36Sopenharmony_ci	.halt_reg = 0x6034,
168862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
168962306a36Sopenharmony_ci	.clkr = {
169062306a36Sopenharmony_ci		.enable_reg = 0x6034,
169162306a36Sopenharmony_ci		.enable_mask = BIT(0),
169262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
169362306a36Sopenharmony_ci			.name = "gcc_emac_ptp_clk",
169462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
169562306a36Sopenharmony_ci				      &gcc_emac_ptp_clk_src.clkr.hw
169662306a36Sopenharmony_ci			},
169762306a36Sopenharmony_ci			.num_parents = 1,
169862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
169962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
170062306a36Sopenharmony_ci		},
170162306a36Sopenharmony_ci	},
170262306a36Sopenharmony_ci};
170362306a36Sopenharmony_ci
170462306a36Sopenharmony_cistatic struct clk_branch gcc_emac_rgmii_clk = {
170562306a36Sopenharmony_ci	.halt_reg = 0x6018,
170662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
170762306a36Sopenharmony_ci	.clkr = {
170862306a36Sopenharmony_ci		.enable_reg = 0x6018,
170962306a36Sopenharmony_ci		.enable_mask = BIT(0),
171062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
171162306a36Sopenharmony_ci			.name = "gcc_emac_rgmii_clk",
171262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
171362306a36Sopenharmony_ci				      &gcc_emac_rgmii_clk_src.clkr.hw
171462306a36Sopenharmony_ci			},
171562306a36Sopenharmony_ci			.num_parents = 1,
171662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
171762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
171862306a36Sopenharmony_ci		},
171962306a36Sopenharmony_ci	},
172062306a36Sopenharmony_ci};
172162306a36Sopenharmony_ci
172262306a36Sopenharmony_cistatic struct clk_branch gcc_emac_slv_ahb_clk = {
172362306a36Sopenharmony_ci	.halt_reg = 0x6014,
172462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
172562306a36Sopenharmony_ci	.hwcg_reg = 0x6014,
172662306a36Sopenharmony_ci	.hwcg_bit = 1,
172762306a36Sopenharmony_ci	.clkr = {
172862306a36Sopenharmony_ci		.enable_reg = 0x6014,
172962306a36Sopenharmony_ci		.enable_mask = BIT(0),
173062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
173162306a36Sopenharmony_ci			.name = "gcc_emac_slv_ahb_clk",
173262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
173362306a36Sopenharmony_ci		},
173462306a36Sopenharmony_ci	},
173562306a36Sopenharmony_ci};
173662306a36Sopenharmony_ci
173762306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
173862306a36Sopenharmony_ci	.halt_reg = 0x64000,
173962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
174062306a36Sopenharmony_ci	.clkr = {
174162306a36Sopenharmony_ci		.enable_reg = 0x64000,
174262306a36Sopenharmony_ci		.enable_mask = BIT(0),
174362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
174462306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
174562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
174662306a36Sopenharmony_ci				      &gcc_gp1_clk_src.clkr.hw
174762306a36Sopenharmony_ci			},
174862306a36Sopenharmony_ci			.num_parents = 1,
174962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
175062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175162306a36Sopenharmony_ci		},
175262306a36Sopenharmony_ci	},
175362306a36Sopenharmony_ci};
175462306a36Sopenharmony_ci
175562306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
175662306a36Sopenharmony_ci	.halt_reg = 0x65000,
175762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
175862306a36Sopenharmony_ci	.clkr = {
175962306a36Sopenharmony_ci		.enable_reg = 0x65000,
176062306a36Sopenharmony_ci		.enable_mask = BIT(0),
176162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
176262306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
176362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
176462306a36Sopenharmony_ci				      &gcc_gp2_clk_src.clkr.hw
176562306a36Sopenharmony_ci			},
176662306a36Sopenharmony_ci			.num_parents = 1,
176762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
176862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
176962306a36Sopenharmony_ci		},
177062306a36Sopenharmony_ci	},
177162306a36Sopenharmony_ci};
177262306a36Sopenharmony_ci
177362306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
177462306a36Sopenharmony_ci	.halt_reg = 0x66000,
177562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
177662306a36Sopenharmony_ci	.clkr = {
177762306a36Sopenharmony_ci		.enable_reg = 0x66000,
177862306a36Sopenharmony_ci		.enable_mask = BIT(0),
177962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
178062306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
178162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
178262306a36Sopenharmony_ci				      &gcc_gp3_clk_src.clkr.hw
178362306a36Sopenharmony_ci			},
178462306a36Sopenharmony_ci			.num_parents = 1,
178562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
178662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
178762306a36Sopenharmony_ci		},
178862306a36Sopenharmony_ci	},
178962306a36Sopenharmony_ci};
179062306a36Sopenharmony_ci
179162306a36Sopenharmony_cistatic struct clk_branch gcc_gp4_clk = {
179262306a36Sopenharmony_ci	.halt_reg = 0xbe000,
179362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
179462306a36Sopenharmony_ci	.clkr = {
179562306a36Sopenharmony_ci		.enable_reg = 0xbe000,
179662306a36Sopenharmony_ci		.enable_mask = BIT(0),
179762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
179862306a36Sopenharmony_ci			.name = "gcc_gp4_clk",
179962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
180062306a36Sopenharmony_ci				      &gcc_gp4_clk_src.clkr.hw
180162306a36Sopenharmony_ci			},
180262306a36Sopenharmony_ci			.num_parents = 1,
180362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
180462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
180562306a36Sopenharmony_ci		},
180662306a36Sopenharmony_ci	},
180762306a36Sopenharmony_ci};
180862306a36Sopenharmony_ci
180962306a36Sopenharmony_cistatic struct clk_branch gcc_gp5_clk = {
181062306a36Sopenharmony_ci	.halt_reg = 0xbf000,
181162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
181262306a36Sopenharmony_ci	.clkr = {
181362306a36Sopenharmony_ci		.enable_reg = 0xbf000,
181462306a36Sopenharmony_ci		.enable_mask = BIT(0),
181562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
181662306a36Sopenharmony_ci			.name = "gcc_gp5_clk",
181762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
181862306a36Sopenharmony_ci				      &gcc_gp5_clk_src.clkr.hw
181962306a36Sopenharmony_ci			},
182062306a36Sopenharmony_ci			.num_parents = 1,
182162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
182262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
182362306a36Sopenharmony_ci		},
182462306a36Sopenharmony_ci	},
182562306a36Sopenharmony_ci};
182662306a36Sopenharmony_ci
182762306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk_src = {
182862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
182962306a36Sopenharmony_ci	.clkr = {
183062306a36Sopenharmony_ci		.enable_reg = 0x52004,
183162306a36Sopenharmony_ci		.enable_mask = BIT(15),
183262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
183362306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_clk_src",
183462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
183562306a36Sopenharmony_ci			.num_parents = 1,
183662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
183762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
183862306a36Sopenharmony_ci		},
183962306a36Sopenharmony_ci	},
184062306a36Sopenharmony_ci};
184162306a36Sopenharmony_ci
184262306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk_src = {
184362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
184462306a36Sopenharmony_ci	.clkr = {
184562306a36Sopenharmony_ci		.enable_reg = 0x52004,
184662306a36Sopenharmony_ci		.enable_mask = BIT(16),
184762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
184862306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_div_clk_src",
184962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
185062306a36Sopenharmony_ci				      &gpll0_out_even.clkr.hw
185162306a36Sopenharmony_ci			},
185262306a36Sopenharmony_ci			.num_parents = 1,
185362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
185462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
185562306a36Sopenharmony_ci		},
185662306a36Sopenharmony_ci	},
185762306a36Sopenharmony_ci};
185862306a36Sopenharmony_ci
185962306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_memnoc_gfx_clk = {
186062306a36Sopenharmony_ci	.halt_reg = 0x7100c,
186162306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
186262306a36Sopenharmony_ci	.clkr = {
186362306a36Sopenharmony_ci		.enable_reg = 0x7100c,
186462306a36Sopenharmony_ci		.enable_mask = BIT(0),
186562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
186662306a36Sopenharmony_ci			.name = "gcc_gpu_memnoc_gfx_clk",
186762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
186862306a36Sopenharmony_ci		},
186962306a36Sopenharmony_ci	},
187062306a36Sopenharmony_ci};
187162306a36Sopenharmony_ci
187262306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
187362306a36Sopenharmony_ci	.halt_reg = 0x71018,
187462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
187562306a36Sopenharmony_ci	.clkr = {
187662306a36Sopenharmony_ci		.enable_reg = 0x71018,
187762306a36Sopenharmony_ci		.enable_mask = BIT(0),
187862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
187962306a36Sopenharmony_ci			.name = "gcc_gpu_snoc_dvm_gfx_clk",
188062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
188162306a36Sopenharmony_ci		},
188262306a36Sopenharmony_ci	},
188362306a36Sopenharmony_ci};
188462306a36Sopenharmony_ci
188562306a36Sopenharmony_cistatic struct clk_branch gcc_npu_at_clk = {
188662306a36Sopenharmony_ci	.halt_reg = 0x4d010,
188762306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
188862306a36Sopenharmony_ci	.clkr = {
188962306a36Sopenharmony_ci		.enable_reg = 0x4d010,
189062306a36Sopenharmony_ci		.enable_mask = BIT(0),
189162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
189262306a36Sopenharmony_ci			.name = "gcc_npu_at_clk",
189362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
189462306a36Sopenharmony_ci		},
189562306a36Sopenharmony_ci	},
189662306a36Sopenharmony_ci};
189762306a36Sopenharmony_ci
189862306a36Sopenharmony_cistatic struct clk_branch gcc_npu_axi_clk = {
189962306a36Sopenharmony_ci	.halt_reg = 0x4d008,
190062306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
190162306a36Sopenharmony_ci	.clkr = {
190262306a36Sopenharmony_ci		.enable_reg = 0x4d008,
190362306a36Sopenharmony_ci		.enable_mask = BIT(0),
190462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
190562306a36Sopenharmony_ci			.name = "gcc_npu_axi_clk",
190662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
190762306a36Sopenharmony_ci				      &gcc_npu_axi_clk_src.clkr.hw
190862306a36Sopenharmony_ci			},
190962306a36Sopenharmony_ci			.num_parents = 1,
191062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
191162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
191262306a36Sopenharmony_ci		},
191362306a36Sopenharmony_ci	},
191462306a36Sopenharmony_ci};
191562306a36Sopenharmony_ci
191662306a36Sopenharmony_cistatic struct clk_branch gcc_npu_gpll0_clk_src = {
191762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
191862306a36Sopenharmony_ci	.clkr = {
191962306a36Sopenharmony_ci		.enable_reg = 0x52004,
192062306a36Sopenharmony_ci		.enable_mask = BIT(18),
192162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
192262306a36Sopenharmony_ci			.name = "gcc_npu_gpll0_clk_src",
192362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
192462306a36Sopenharmony_ci			.num_parents = 1,
192562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
192662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
192762306a36Sopenharmony_ci		},
192862306a36Sopenharmony_ci	},
192962306a36Sopenharmony_ci};
193062306a36Sopenharmony_ci
193162306a36Sopenharmony_cistatic struct clk_branch gcc_npu_gpll0_div_clk_src = {
193262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
193362306a36Sopenharmony_ci	.clkr = {
193462306a36Sopenharmony_ci		.enable_reg = 0x52004,
193562306a36Sopenharmony_ci		.enable_mask = BIT(19),
193662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
193762306a36Sopenharmony_ci			.name = "gcc_npu_gpll0_div_clk_src",
193862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
193962306a36Sopenharmony_ci				      &gpll0_out_even.clkr.hw
194062306a36Sopenharmony_ci			},
194162306a36Sopenharmony_ci			.num_parents = 1,
194262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
194362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
194462306a36Sopenharmony_ci		},
194562306a36Sopenharmony_ci	},
194662306a36Sopenharmony_ci};
194762306a36Sopenharmony_ci
194862306a36Sopenharmony_cistatic struct clk_branch gcc_npu_trig_clk = {
194962306a36Sopenharmony_ci	.halt_reg = 0x4d00c,
195062306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
195162306a36Sopenharmony_ci	.clkr = {
195262306a36Sopenharmony_ci		.enable_reg = 0x4d00c,
195362306a36Sopenharmony_ci		.enable_mask = BIT(0),
195462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
195562306a36Sopenharmony_ci			.name = "gcc_npu_trig_clk",
195662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
195762306a36Sopenharmony_ci		},
195862306a36Sopenharmony_ci	},
195962306a36Sopenharmony_ci};
196062306a36Sopenharmony_ci
196162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie0_phy_refgen_clk = {
196262306a36Sopenharmony_ci	.halt_reg = 0x6f02c,
196362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
196462306a36Sopenharmony_ci	.clkr = {
196562306a36Sopenharmony_ci		.enable_reg = 0x6f02c,
196662306a36Sopenharmony_ci		.enable_mask = BIT(0),
196762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
196862306a36Sopenharmony_ci			.name = "gcc_pcie0_phy_refgen_clk",
196962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
197062306a36Sopenharmony_ci				      &gcc_pcie_phy_refgen_clk_src.clkr.hw
197162306a36Sopenharmony_ci			},
197262306a36Sopenharmony_ci			.num_parents = 1,
197362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
197462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
197562306a36Sopenharmony_ci		},
197662306a36Sopenharmony_ci	},
197762306a36Sopenharmony_ci};
197862306a36Sopenharmony_ci
197962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie1_phy_refgen_clk = {
198062306a36Sopenharmony_ci	.halt_reg = 0x6f030,
198162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
198262306a36Sopenharmony_ci	.clkr = {
198362306a36Sopenharmony_ci		.enable_reg = 0x6f030,
198462306a36Sopenharmony_ci		.enable_mask = BIT(0),
198562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
198662306a36Sopenharmony_ci			.name = "gcc_pcie1_phy_refgen_clk",
198762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
198862306a36Sopenharmony_ci				      &gcc_pcie_phy_refgen_clk_src.clkr.hw
198962306a36Sopenharmony_ci			},
199062306a36Sopenharmony_ci			.num_parents = 1,
199162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
199262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
199362306a36Sopenharmony_ci		},
199462306a36Sopenharmony_ci	},
199562306a36Sopenharmony_ci};
199662306a36Sopenharmony_ci
199762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie2_phy_refgen_clk = {
199862306a36Sopenharmony_ci	.halt_reg = 0x6f034,
199962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
200062306a36Sopenharmony_ci	.clkr = {
200162306a36Sopenharmony_ci		.enable_reg = 0x6f034,
200262306a36Sopenharmony_ci		.enable_mask = BIT(0),
200362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
200462306a36Sopenharmony_ci			.name = "gcc_pcie2_phy_refgen_clk",
200562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
200662306a36Sopenharmony_ci				      &gcc_pcie_phy_refgen_clk_src.clkr.hw
200762306a36Sopenharmony_ci			},
200862306a36Sopenharmony_ci			.num_parents = 1,
200962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
201062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
201162306a36Sopenharmony_ci		},
201262306a36Sopenharmony_ci	},
201362306a36Sopenharmony_ci};
201462306a36Sopenharmony_ci
201562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3_phy_refgen_clk = {
201662306a36Sopenharmony_ci	.halt_reg = 0x6f038,
201762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
201862306a36Sopenharmony_ci	.clkr = {
201962306a36Sopenharmony_ci		.enable_reg = 0x6f038,
202062306a36Sopenharmony_ci		.enable_mask = BIT(0),
202162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
202262306a36Sopenharmony_ci			.name = "gcc_pcie3_phy_refgen_clk",
202362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
202462306a36Sopenharmony_ci				      &gcc_pcie_phy_refgen_clk_src.clkr.hw
202562306a36Sopenharmony_ci			},
202662306a36Sopenharmony_ci			.num_parents = 1,
202762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
202862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
202962306a36Sopenharmony_ci		},
203062306a36Sopenharmony_ci	},
203162306a36Sopenharmony_ci};
203262306a36Sopenharmony_ci
203362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_aux_clk = {
203462306a36Sopenharmony_ci	.halt_reg = 0x6b020,
203562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
203662306a36Sopenharmony_ci	.clkr = {
203762306a36Sopenharmony_ci		.enable_reg = 0x5200c,
203862306a36Sopenharmony_ci		.enable_mask = BIT(3),
203962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
204062306a36Sopenharmony_ci			.name = "gcc_pcie_0_aux_clk",
204162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
204262306a36Sopenharmony_ci				      &gcc_pcie_0_aux_clk_src.clkr.hw
204362306a36Sopenharmony_ci			},
204462306a36Sopenharmony_ci			.num_parents = 1,
204562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
204662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
204762306a36Sopenharmony_ci		},
204862306a36Sopenharmony_ci	},
204962306a36Sopenharmony_ci};
205062306a36Sopenharmony_ci
205162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
205262306a36Sopenharmony_ci	.halt_reg = 0x6b01c,
205362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
205462306a36Sopenharmony_ci	.hwcg_reg = 0x6b01c,
205562306a36Sopenharmony_ci	.hwcg_bit = 1,
205662306a36Sopenharmony_ci	.clkr = {
205762306a36Sopenharmony_ci		.enable_reg = 0x5200c,
205862306a36Sopenharmony_ci		.enable_mask = BIT(2),
205962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
206062306a36Sopenharmony_ci			.name = "gcc_pcie_0_cfg_ahb_clk",
206162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
206262306a36Sopenharmony_ci		},
206362306a36Sopenharmony_ci	},
206462306a36Sopenharmony_ci};
206562306a36Sopenharmony_ci
206662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_clkref_clk = {
206762306a36Sopenharmony_ci	.halt_reg = 0x8c00c,
206862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
206962306a36Sopenharmony_ci	.clkr = {
207062306a36Sopenharmony_ci		.enable_reg = 0x8c00c,
207162306a36Sopenharmony_ci		.enable_mask = BIT(0),
207262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
207362306a36Sopenharmony_ci			.name = "gcc_pcie_0_clkref_clk",
207462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
207562306a36Sopenharmony_ci		},
207662306a36Sopenharmony_ci	},
207762306a36Sopenharmony_ci};
207862306a36Sopenharmony_ci
207962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_mstr_axi_clk = {
208062306a36Sopenharmony_ci	.halt_reg = 0x6b018,
208162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
208262306a36Sopenharmony_ci	.clkr = {
208362306a36Sopenharmony_ci		.enable_reg = 0x5200c,
208462306a36Sopenharmony_ci		.enable_mask = BIT(1),
208562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
208662306a36Sopenharmony_ci			.name = "gcc_pcie_0_mstr_axi_clk",
208762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
208862306a36Sopenharmony_ci		},
208962306a36Sopenharmony_ci	},
209062306a36Sopenharmony_ci};
209162306a36Sopenharmony_ci
209262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipe_clk = {
209362306a36Sopenharmony_ci	.halt_reg = 0x6b024,
209462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
209562306a36Sopenharmony_ci	.clkr = {
209662306a36Sopenharmony_ci		.enable_reg = 0x5200c,
209762306a36Sopenharmony_ci		.enable_mask = BIT(4),
209862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
209962306a36Sopenharmony_ci			.name = "gcc_pcie_0_pipe_clk",
210062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
210162306a36Sopenharmony_ci		},
210262306a36Sopenharmony_ci	},
210362306a36Sopenharmony_ci};
210462306a36Sopenharmony_ci
210562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_axi_clk = {
210662306a36Sopenharmony_ci	.halt_reg = 0x6b014,
210762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
210862306a36Sopenharmony_ci	.hwcg_reg = 0x6b014,
210962306a36Sopenharmony_ci	.hwcg_bit = 1,
211062306a36Sopenharmony_ci	.clkr = {
211162306a36Sopenharmony_ci		.enable_reg = 0x5200c,
211262306a36Sopenharmony_ci		.enable_mask = BIT(0),
211362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
211462306a36Sopenharmony_ci			.name = "gcc_pcie_0_slv_axi_clk",
211562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
211662306a36Sopenharmony_ci		},
211762306a36Sopenharmony_ci	},
211862306a36Sopenharmony_ci};
211962306a36Sopenharmony_ci
212062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
212162306a36Sopenharmony_ci	.halt_reg = 0x6b010,
212262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
212362306a36Sopenharmony_ci	.clkr = {
212462306a36Sopenharmony_ci		.enable_reg = 0x5200c,
212562306a36Sopenharmony_ci		.enable_mask = BIT(5),
212662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
212762306a36Sopenharmony_ci			.name = "gcc_pcie_0_slv_q2a_axi_clk",
212862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
212962306a36Sopenharmony_ci		},
213062306a36Sopenharmony_ci	},
213162306a36Sopenharmony_ci};
213262306a36Sopenharmony_ci
213362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_aux_clk = {
213462306a36Sopenharmony_ci	.halt_reg = 0x8d020,
213562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
213662306a36Sopenharmony_ci	.clkr = {
213762306a36Sopenharmony_ci		.enable_reg = 0x52004,
213862306a36Sopenharmony_ci		.enable_mask = BIT(29),
213962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
214062306a36Sopenharmony_ci			.name = "gcc_pcie_1_aux_clk",
214162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
214262306a36Sopenharmony_ci				&gcc_pcie_1_aux_clk_src.clkr.hw
214362306a36Sopenharmony_ci			},
214462306a36Sopenharmony_ci			.num_parents = 1,
214562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
214662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
214762306a36Sopenharmony_ci		},
214862306a36Sopenharmony_ci	},
214962306a36Sopenharmony_ci};
215062306a36Sopenharmony_ci
215162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
215262306a36Sopenharmony_ci	.halt_reg = 0x8d01c,
215362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
215462306a36Sopenharmony_ci	.hwcg_reg = 0x8d01c,
215562306a36Sopenharmony_ci	.hwcg_bit = 1,
215662306a36Sopenharmony_ci	.clkr = {
215762306a36Sopenharmony_ci		.enable_reg = 0x52004,
215862306a36Sopenharmony_ci		.enable_mask = BIT(28),
215962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
216062306a36Sopenharmony_ci			.name = "gcc_pcie_1_cfg_ahb_clk",
216162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
216262306a36Sopenharmony_ci		},
216362306a36Sopenharmony_ci	},
216462306a36Sopenharmony_ci};
216562306a36Sopenharmony_ci
216662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_clkref_clk = {
216762306a36Sopenharmony_ci	.halt_reg = 0x8c02c,
216862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
216962306a36Sopenharmony_ci	.clkr = {
217062306a36Sopenharmony_ci		.enable_reg = 0x8c02c,
217162306a36Sopenharmony_ci		.enable_mask = BIT(0),
217262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
217362306a36Sopenharmony_ci			.name = "gcc_pcie_1_clkref_clk",
217462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
217562306a36Sopenharmony_ci		},
217662306a36Sopenharmony_ci	},
217762306a36Sopenharmony_ci};
217862306a36Sopenharmony_ci
217962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_mstr_axi_clk = {
218062306a36Sopenharmony_ci	.halt_reg = 0x8d018,
218162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
218262306a36Sopenharmony_ci	.clkr = {
218362306a36Sopenharmony_ci		.enable_reg = 0x52004,
218462306a36Sopenharmony_ci		.enable_mask = BIT(27),
218562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
218662306a36Sopenharmony_ci			.name = "gcc_pcie_1_mstr_axi_clk",
218762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
218862306a36Sopenharmony_ci		},
218962306a36Sopenharmony_ci	},
219062306a36Sopenharmony_ci};
219162306a36Sopenharmony_ci
219262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipe_clk = {
219362306a36Sopenharmony_ci	.halt_reg = 0x8d024,
219462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
219562306a36Sopenharmony_ci	.clkr = {
219662306a36Sopenharmony_ci		.enable_reg = 0x52004,
219762306a36Sopenharmony_ci		.enable_mask = BIT(30),
219862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
219962306a36Sopenharmony_ci			.name = "gcc_pcie_1_pipe_clk",
220062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
220162306a36Sopenharmony_ci		},
220262306a36Sopenharmony_ci	},
220362306a36Sopenharmony_ci};
220462306a36Sopenharmony_ci
220562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_axi_clk = {
220662306a36Sopenharmony_ci	.halt_reg = 0x8d014,
220762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
220862306a36Sopenharmony_ci	.hwcg_reg = 0x8d014,
220962306a36Sopenharmony_ci	.hwcg_bit = 1,
221062306a36Sopenharmony_ci	.clkr = {
221162306a36Sopenharmony_ci		.enable_reg = 0x52004,
221262306a36Sopenharmony_ci		.enable_mask = BIT(26),
221362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
221462306a36Sopenharmony_ci			.name = "gcc_pcie_1_slv_axi_clk",
221562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
221662306a36Sopenharmony_ci		},
221762306a36Sopenharmony_ci	},
221862306a36Sopenharmony_ci};
221962306a36Sopenharmony_ci
222062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
222162306a36Sopenharmony_ci	.halt_reg = 0x8d010,
222262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
222362306a36Sopenharmony_ci	.clkr = {
222462306a36Sopenharmony_ci		.enable_reg = 0x52004,
222562306a36Sopenharmony_ci		.enable_mask = BIT(25),
222662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
222762306a36Sopenharmony_ci			.name = "gcc_pcie_1_slv_q2a_axi_clk",
222862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
222962306a36Sopenharmony_ci		},
223062306a36Sopenharmony_ci	},
223162306a36Sopenharmony_ci};
223262306a36Sopenharmony_ci
223362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_aux_clk = {
223462306a36Sopenharmony_ci	.halt_reg = 0x9d020,
223562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
223662306a36Sopenharmony_ci	.clkr = {
223762306a36Sopenharmony_ci		.enable_reg = 0x52014,
223862306a36Sopenharmony_ci		.enable_mask = BIT(14),
223962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
224062306a36Sopenharmony_ci			.name = "gcc_pcie_2_aux_clk",
224162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
224262306a36Sopenharmony_ci				&gcc_pcie_2_aux_clk_src.clkr.hw
224362306a36Sopenharmony_ci			},
224462306a36Sopenharmony_ci			.num_parents = 1,
224562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
224662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
224762306a36Sopenharmony_ci		},
224862306a36Sopenharmony_ci	},
224962306a36Sopenharmony_ci};
225062306a36Sopenharmony_ci
225162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_cfg_ahb_clk = {
225262306a36Sopenharmony_ci	.halt_reg = 0x9d01c,
225362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
225462306a36Sopenharmony_ci	.hwcg_reg = 0x9d01c,
225562306a36Sopenharmony_ci	.hwcg_bit = 1,
225662306a36Sopenharmony_ci	.clkr = {
225762306a36Sopenharmony_ci		.enable_reg = 0x52014,
225862306a36Sopenharmony_ci		.enable_mask = BIT(13),
225962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
226062306a36Sopenharmony_ci			.name = "gcc_pcie_2_cfg_ahb_clk",
226162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
226262306a36Sopenharmony_ci		},
226362306a36Sopenharmony_ci	},
226462306a36Sopenharmony_ci};
226562306a36Sopenharmony_ci
226662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_clkref_clk = {
226762306a36Sopenharmony_ci	.halt_reg = 0x8c014,
226862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
226962306a36Sopenharmony_ci	.clkr = {
227062306a36Sopenharmony_ci		.enable_reg = 0x8c014,
227162306a36Sopenharmony_ci		.enable_mask = BIT(0),
227262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
227362306a36Sopenharmony_ci			.name = "gcc_pcie_2_clkref_clk",
227462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
227562306a36Sopenharmony_ci		},
227662306a36Sopenharmony_ci	},
227762306a36Sopenharmony_ci};
227862306a36Sopenharmony_ci
227962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_mstr_axi_clk = {
228062306a36Sopenharmony_ci	.halt_reg = 0x9d018,
228162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
228262306a36Sopenharmony_ci	.clkr = {
228362306a36Sopenharmony_ci		.enable_reg = 0x52014,
228462306a36Sopenharmony_ci		.enable_mask = BIT(12),
228562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
228662306a36Sopenharmony_ci			.name = "gcc_pcie_2_mstr_axi_clk",
228762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
228862306a36Sopenharmony_ci		},
228962306a36Sopenharmony_ci	},
229062306a36Sopenharmony_ci};
229162306a36Sopenharmony_ci
229262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_pipe_clk = {
229362306a36Sopenharmony_ci	.halt_reg = 0x9d024,
229462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
229562306a36Sopenharmony_ci	.clkr = {
229662306a36Sopenharmony_ci		.enable_reg = 0x52014,
229762306a36Sopenharmony_ci		.enable_mask = BIT(15),
229862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
229962306a36Sopenharmony_ci			.name = "gcc_pcie_2_pipe_clk",
230062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
230162306a36Sopenharmony_ci		},
230262306a36Sopenharmony_ci	},
230362306a36Sopenharmony_ci};
230462306a36Sopenharmony_ci
230562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_slv_axi_clk = {
230662306a36Sopenharmony_ci	.halt_reg = 0x9d014,
230762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
230862306a36Sopenharmony_ci	.hwcg_reg = 0x9d014,
230962306a36Sopenharmony_ci	.hwcg_bit = 1,
231062306a36Sopenharmony_ci	.clkr = {
231162306a36Sopenharmony_ci		.enable_reg = 0x52014,
231262306a36Sopenharmony_ci		.enable_mask = BIT(11),
231362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
231462306a36Sopenharmony_ci			.name = "gcc_pcie_2_slv_axi_clk",
231562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
231662306a36Sopenharmony_ci		},
231762306a36Sopenharmony_ci	},
231862306a36Sopenharmony_ci};
231962306a36Sopenharmony_ci
232062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_2_slv_q2a_axi_clk = {
232162306a36Sopenharmony_ci	.halt_reg = 0x9d010,
232262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
232362306a36Sopenharmony_ci	.clkr = {
232462306a36Sopenharmony_ci		.enable_reg = 0x52014,
232562306a36Sopenharmony_ci		.enable_mask = BIT(10),
232662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
232762306a36Sopenharmony_ci			.name = "gcc_pcie_2_slv_q2a_axi_clk",
232862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
232962306a36Sopenharmony_ci		},
233062306a36Sopenharmony_ci	},
233162306a36Sopenharmony_ci};
233262306a36Sopenharmony_ci
233362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_3_aux_clk = {
233462306a36Sopenharmony_ci	.halt_reg = 0xa3020,
233562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
233662306a36Sopenharmony_ci	.clkr = {
233762306a36Sopenharmony_ci		.enable_reg = 0x52014,
233862306a36Sopenharmony_ci		.enable_mask = BIT(20),
233962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
234062306a36Sopenharmony_ci			.name = "gcc_pcie_3_aux_clk",
234162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
234262306a36Sopenharmony_ci				&gcc_pcie_3_aux_clk_src.clkr.hw
234362306a36Sopenharmony_ci			},
234462306a36Sopenharmony_ci			.num_parents = 1,
234562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
234662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
234762306a36Sopenharmony_ci		},
234862306a36Sopenharmony_ci	},
234962306a36Sopenharmony_ci};
235062306a36Sopenharmony_ci
235162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_3_cfg_ahb_clk = {
235262306a36Sopenharmony_ci	.halt_reg = 0xa301c,
235362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
235462306a36Sopenharmony_ci	.hwcg_reg = 0xa301c,
235562306a36Sopenharmony_ci	.hwcg_bit = 1,
235662306a36Sopenharmony_ci	.clkr = {
235762306a36Sopenharmony_ci		.enable_reg = 0x52014,
235862306a36Sopenharmony_ci		.enable_mask = BIT(19),
235962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
236062306a36Sopenharmony_ci			.name = "gcc_pcie_3_cfg_ahb_clk",
236162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
236262306a36Sopenharmony_ci		},
236362306a36Sopenharmony_ci	},
236462306a36Sopenharmony_ci};
236562306a36Sopenharmony_ci
236662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_3_clkref_clk = {
236762306a36Sopenharmony_ci	.halt_reg = 0x8c018,
236862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
236962306a36Sopenharmony_ci	.clkr = {
237062306a36Sopenharmony_ci		.enable_reg = 0x8c018,
237162306a36Sopenharmony_ci		.enable_mask = BIT(0),
237262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
237362306a36Sopenharmony_ci			.name = "gcc_pcie_3_clkref_clk",
237462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
237562306a36Sopenharmony_ci		},
237662306a36Sopenharmony_ci	},
237762306a36Sopenharmony_ci};
237862306a36Sopenharmony_ci
237962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_3_mstr_axi_clk = {
238062306a36Sopenharmony_ci	.halt_reg = 0xa3018,
238162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
238262306a36Sopenharmony_ci	.clkr = {
238362306a36Sopenharmony_ci		.enable_reg = 0x52014,
238462306a36Sopenharmony_ci		.enable_mask = BIT(18),
238562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
238662306a36Sopenharmony_ci			.name = "gcc_pcie_3_mstr_axi_clk",
238762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
238862306a36Sopenharmony_ci		},
238962306a36Sopenharmony_ci	},
239062306a36Sopenharmony_ci};
239162306a36Sopenharmony_ci
239262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_3_pipe_clk = {
239362306a36Sopenharmony_ci	.halt_reg = 0xa3024,
239462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
239562306a36Sopenharmony_ci	.clkr = {
239662306a36Sopenharmony_ci		.enable_reg = 0x52014,
239762306a36Sopenharmony_ci		.enable_mask = BIT(21),
239862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
239962306a36Sopenharmony_ci			.name = "gcc_pcie_3_pipe_clk",
240062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
240162306a36Sopenharmony_ci		},
240262306a36Sopenharmony_ci	},
240362306a36Sopenharmony_ci};
240462306a36Sopenharmony_ci
240562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_3_slv_axi_clk = {
240662306a36Sopenharmony_ci	.halt_reg = 0xa3014,
240762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
240862306a36Sopenharmony_ci	.hwcg_reg = 0xa3014,
240962306a36Sopenharmony_ci	.hwcg_bit = 1,
241062306a36Sopenharmony_ci	.clkr = {
241162306a36Sopenharmony_ci		.enable_reg = 0x52014,
241262306a36Sopenharmony_ci		.enable_mask = BIT(17),
241362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
241462306a36Sopenharmony_ci			.name = "gcc_pcie_3_slv_axi_clk",
241562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
241662306a36Sopenharmony_ci		},
241762306a36Sopenharmony_ci	},
241862306a36Sopenharmony_ci};
241962306a36Sopenharmony_ci
242062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_3_slv_q2a_axi_clk = {
242162306a36Sopenharmony_ci	.halt_reg = 0xa3010,
242262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
242362306a36Sopenharmony_ci	.clkr = {
242462306a36Sopenharmony_ci		.enable_reg = 0x52014,
242562306a36Sopenharmony_ci		.enable_mask = BIT(16),
242662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
242762306a36Sopenharmony_ci			.name = "gcc_pcie_3_slv_q2a_axi_clk",
242862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
242962306a36Sopenharmony_ci		},
243062306a36Sopenharmony_ci	},
243162306a36Sopenharmony_ci};
243262306a36Sopenharmony_ci
243362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_phy_aux_clk = {
243462306a36Sopenharmony_ci	.halt_reg = 0x6f004,
243562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
243662306a36Sopenharmony_ci	.clkr = {
243762306a36Sopenharmony_ci		.enable_reg = 0x6f004,
243862306a36Sopenharmony_ci		.enable_mask = BIT(0),
243962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
244062306a36Sopenharmony_ci			.name = "gcc_pcie_phy_aux_clk",
244162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
244262306a36Sopenharmony_ci				      &gcc_pcie_0_aux_clk_src.clkr.hw
244362306a36Sopenharmony_ci			},
244462306a36Sopenharmony_ci			.num_parents = 1,
244562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
244662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
244762306a36Sopenharmony_ci		},
244862306a36Sopenharmony_ci	},
244962306a36Sopenharmony_ci};
245062306a36Sopenharmony_ci
245162306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
245262306a36Sopenharmony_ci	.halt_reg = 0x3300c,
245362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
245462306a36Sopenharmony_ci	.clkr = {
245562306a36Sopenharmony_ci		.enable_reg = 0x3300c,
245662306a36Sopenharmony_ci		.enable_mask = BIT(0),
245762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
245862306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
245962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
246062306a36Sopenharmony_ci				      &gcc_pdm2_clk_src.clkr.hw
246162306a36Sopenharmony_ci			},
246262306a36Sopenharmony_ci			.num_parents = 1,
246362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
246462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
246562306a36Sopenharmony_ci		},
246662306a36Sopenharmony_ci	},
246762306a36Sopenharmony_ci};
246862306a36Sopenharmony_ci
246962306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
247062306a36Sopenharmony_ci	.halt_reg = 0x33004,
247162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
247262306a36Sopenharmony_ci	.hwcg_reg = 0x33004,
247362306a36Sopenharmony_ci	.hwcg_bit = 1,
247462306a36Sopenharmony_ci	.clkr = {
247562306a36Sopenharmony_ci		.enable_reg = 0x33004,
247662306a36Sopenharmony_ci		.enable_mask = BIT(0),
247762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
247862306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
247962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
248062306a36Sopenharmony_ci		},
248162306a36Sopenharmony_ci	},
248262306a36Sopenharmony_ci};
248362306a36Sopenharmony_ci
248462306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = {
248562306a36Sopenharmony_ci	.halt_reg = 0x33008,
248662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
248762306a36Sopenharmony_ci	.clkr = {
248862306a36Sopenharmony_ci		.enable_reg = 0x33008,
248962306a36Sopenharmony_ci		.enable_mask = BIT(0),
249062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
249162306a36Sopenharmony_ci			.name = "gcc_pdm_xo4_clk",
249262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
249362306a36Sopenharmony_ci		},
249462306a36Sopenharmony_ci	},
249562306a36Sopenharmony_ci};
249662306a36Sopenharmony_ci
249762306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
249862306a36Sopenharmony_ci	.halt_reg = 0x34004,
249962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
250062306a36Sopenharmony_ci	.clkr = {
250162306a36Sopenharmony_ci		.enable_reg = 0x52004,
250262306a36Sopenharmony_ci		.enable_mask = BIT(13),
250362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
250462306a36Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
250562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
250662306a36Sopenharmony_ci		},
250762306a36Sopenharmony_ci	},
250862306a36Sopenharmony_ci};
250962306a36Sopenharmony_ci
251062306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
251162306a36Sopenharmony_ci	.halt_reg = 0xb018,
251262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
251362306a36Sopenharmony_ci	.hwcg_reg = 0xb018,
251462306a36Sopenharmony_ci	.hwcg_bit = 1,
251562306a36Sopenharmony_ci	.clkr = {
251662306a36Sopenharmony_ci		.enable_reg = 0xb018,
251762306a36Sopenharmony_ci		.enable_mask = BIT(0),
251862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
251962306a36Sopenharmony_ci			.name = "gcc_qmip_camera_nrt_ahb_clk",
252062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
252162306a36Sopenharmony_ci		},
252262306a36Sopenharmony_ci	},
252362306a36Sopenharmony_ci};
252462306a36Sopenharmony_ci
252562306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
252662306a36Sopenharmony_ci	.halt_reg = 0xb01c,
252762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
252862306a36Sopenharmony_ci	.hwcg_reg = 0xb01c,
252962306a36Sopenharmony_ci	.hwcg_bit = 1,
253062306a36Sopenharmony_ci	.clkr = {
253162306a36Sopenharmony_ci		.enable_reg = 0xb01c,
253262306a36Sopenharmony_ci		.enable_mask = BIT(0),
253362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
253462306a36Sopenharmony_ci			.name = "gcc_qmip_camera_rt_ahb_clk",
253562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
253662306a36Sopenharmony_ci		},
253762306a36Sopenharmony_ci	},
253862306a36Sopenharmony_ci};
253962306a36Sopenharmony_ci
254062306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp_ahb_clk = {
254162306a36Sopenharmony_ci	.halt_reg = 0xb020,
254262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
254362306a36Sopenharmony_ci	.hwcg_reg = 0xb020,
254462306a36Sopenharmony_ci	.hwcg_bit = 1,
254562306a36Sopenharmony_ci	.clkr = {
254662306a36Sopenharmony_ci		.enable_reg = 0xb020,
254762306a36Sopenharmony_ci		.enable_mask = BIT(0),
254862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
254962306a36Sopenharmony_ci			.name = "gcc_qmip_disp_ahb_clk",
255062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
255162306a36Sopenharmony_ci		},
255262306a36Sopenharmony_ci	},
255362306a36Sopenharmony_ci};
255462306a36Sopenharmony_ci
255562306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
255662306a36Sopenharmony_ci	.halt_reg = 0xb010,
255762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
255862306a36Sopenharmony_ci	.hwcg_reg = 0xb010,
255962306a36Sopenharmony_ci	.hwcg_bit = 1,
256062306a36Sopenharmony_ci	.clkr = {
256162306a36Sopenharmony_ci		.enable_reg = 0xb010,
256262306a36Sopenharmony_ci		.enable_mask = BIT(0),
256362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
256462306a36Sopenharmony_ci			.name = "gcc_qmip_video_cvp_ahb_clk",
256562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
256662306a36Sopenharmony_ci		},
256762306a36Sopenharmony_ci	},
256862306a36Sopenharmony_ci};
256962306a36Sopenharmony_ci
257062306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
257162306a36Sopenharmony_ci	.halt_reg = 0xb014,
257262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
257362306a36Sopenharmony_ci	.hwcg_reg = 0xb014,
257462306a36Sopenharmony_ci	.hwcg_bit = 1,
257562306a36Sopenharmony_ci	.clkr = {
257662306a36Sopenharmony_ci		.enable_reg = 0xb014,
257762306a36Sopenharmony_ci		.enable_mask = BIT(0),
257862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
257962306a36Sopenharmony_ci			.name = "gcc_qmip_video_vcodec_ahb_clk",
258062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
258162306a36Sopenharmony_ci		},
258262306a36Sopenharmony_ci	},
258362306a36Sopenharmony_ci};
258462306a36Sopenharmony_ci
258562306a36Sopenharmony_cistatic struct clk_branch gcc_qspi_1_cnoc_periph_ahb_clk = {
258662306a36Sopenharmony_ci	.halt_reg = 0x4a004,
258762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
258862306a36Sopenharmony_ci	.clkr = {
258962306a36Sopenharmony_ci		.enable_reg = 0x4a004,
259062306a36Sopenharmony_ci		.enable_mask = BIT(0),
259162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
259262306a36Sopenharmony_ci			.name = "gcc_qspi_1_cnoc_periph_ahb_clk",
259362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
259462306a36Sopenharmony_ci		},
259562306a36Sopenharmony_ci	},
259662306a36Sopenharmony_ci};
259762306a36Sopenharmony_ci
259862306a36Sopenharmony_cistatic struct clk_branch gcc_qspi_1_core_clk = {
259962306a36Sopenharmony_ci	.halt_reg = 0x4a008,
260062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
260162306a36Sopenharmony_ci	.clkr = {
260262306a36Sopenharmony_ci		.enable_reg = 0x4a008,
260362306a36Sopenharmony_ci		.enable_mask = BIT(0),
260462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
260562306a36Sopenharmony_ci			.name = "gcc_qspi_1_core_clk",
260662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
260762306a36Sopenharmony_ci				      &gcc_qspi_1_core_clk_src.clkr.hw
260862306a36Sopenharmony_ci			},
260962306a36Sopenharmony_ci			.num_parents = 1,
261062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
261162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
261262306a36Sopenharmony_ci		},
261362306a36Sopenharmony_ci	},
261462306a36Sopenharmony_ci};
261562306a36Sopenharmony_ci
261662306a36Sopenharmony_cistatic struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = {
261762306a36Sopenharmony_ci	.halt_reg = 0x4b000,
261862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
261962306a36Sopenharmony_ci	.clkr = {
262062306a36Sopenharmony_ci		.enable_reg = 0x4b000,
262162306a36Sopenharmony_ci		.enable_mask = BIT(0),
262262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
262362306a36Sopenharmony_ci			.name = "gcc_qspi_cnoc_periph_ahb_clk",
262462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
262562306a36Sopenharmony_ci		},
262662306a36Sopenharmony_ci	},
262762306a36Sopenharmony_ci};
262862306a36Sopenharmony_ci
262962306a36Sopenharmony_cistatic struct clk_branch gcc_qspi_core_clk = {
263062306a36Sopenharmony_ci	.halt_reg = 0x4b004,
263162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
263262306a36Sopenharmony_ci	.clkr = {
263362306a36Sopenharmony_ci		.enable_reg = 0x4b004,
263462306a36Sopenharmony_ci		.enable_mask = BIT(0),
263562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
263662306a36Sopenharmony_ci			.name = "gcc_qspi_core_clk",
263762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
263862306a36Sopenharmony_ci				      &gcc_qspi_core_clk_src.clkr.hw
263962306a36Sopenharmony_ci			},
264062306a36Sopenharmony_ci			.num_parents = 1,
264162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
264262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
264362306a36Sopenharmony_ci		},
264462306a36Sopenharmony_ci	},
264562306a36Sopenharmony_ci};
264662306a36Sopenharmony_ci
264762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s0_clk = {
264862306a36Sopenharmony_ci	.halt_reg = 0x17144,
264962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
265062306a36Sopenharmony_ci	.clkr = {
265162306a36Sopenharmony_ci		.enable_reg = 0x5200c,
265262306a36Sopenharmony_ci		.enable_mask = BIT(10),
265362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
265462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s0_clk",
265562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
265662306a36Sopenharmony_ci				      &gcc_qupv3_wrap0_s0_clk_src.clkr.hw
265762306a36Sopenharmony_ci			},
265862306a36Sopenharmony_ci			.num_parents = 1,
265962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
266062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
266162306a36Sopenharmony_ci		},
266262306a36Sopenharmony_ci	},
266362306a36Sopenharmony_ci};
266462306a36Sopenharmony_ci
266562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s1_clk = {
266662306a36Sopenharmony_ci	.halt_reg = 0x17274,
266762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
266862306a36Sopenharmony_ci	.clkr = {
266962306a36Sopenharmony_ci		.enable_reg = 0x5200c,
267062306a36Sopenharmony_ci		.enable_mask = BIT(11),
267162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
267262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s1_clk",
267362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
267462306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s1_clk_src.clkr.hw
267562306a36Sopenharmony_ci			},
267662306a36Sopenharmony_ci			.num_parents = 1,
267762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
267862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
267962306a36Sopenharmony_ci		},
268062306a36Sopenharmony_ci	},
268162306a36Sopenharmony_ci};
268262306a36Sopenharmony_ci
268362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s2_clk = {
268462306a36Sopenharmony_ci	.halt_reg = 0x173a4,
268562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
268662306a36Sopenharmony_ci	.clkr = {
268762306a36Sopenharmony_ci		.enable_reg = 0x5200c,
268862306a36Sopenharmony_ci		.enable_mask = BIT(12),
268962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
269062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s2_clk",
269162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
269262306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s2_clk_src.clkr.hw
269362306a36Sopenharmony_ci			},
269462306a36Sopenharmony_ci			.num_parents = 1,
269562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
269662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
269762306a36Sopenharmony_ci		},
269862306a36Sopenharmony_ci	},
269962306a36Sopenharmony_ci};
270062306a36Sopenharmony_ci
270162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s3_clk = {
270262306a36Sopenharmony_ci	.halt_reg = 0x174d4,
270362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
270462306a36Sopenharmony_ci	.clkr = {
270562306a36Sopenharmony_ci		.enable_reg = 0x5200c,
270662306a36Sopenharmony_ci		.enable_mask = BIT(13),
270762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
270862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s3_clk",
270962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
271062306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s3_clk_src.clkr.hw
271162306a36Sopenharmony_ci			},
271262306a36Sopenharmony_ci			.num_parents = 1,
271362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
271462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
271562306a36Sopenharmony_ci		},
271662306a36Sopenharmony_ci	},
271762306a36Sopenharmony_ci};
271862306a36Sopenharmony_ci
271962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s4_clk = {
272062306a36Sopenharmony_ci	.halt_reg = 0x17604,
272162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
272262306a36Sopenharmony_ci	.clkr = {
272362306a36Sopenharmony_ci		.enable_reg = 0x5200c,
272462306a36Sopenharmony_ci		.enable_mask = BIT(14),
272562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
272662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s4_clk",
272762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
272862306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s4_clk_src.clkr.hw
272962306a36Sopenharmony_ci			},
273062306a36Sopenharmony_ci			.num_parents = 1,
273162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
273262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
273362306a36Sopenharmony_ci		},
273462306a36Sopenharmony_ci	},
273562306a36Sopenharmony_ci};
273662306a36Sopenharmony_ci
273762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s5_clk = {
273862306a36Sopenharmony_ci	.halt_reg = 0x17734,
273962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
274062306a36Sopenharmony_ci	.clkr = {
274162306a36Sopenharmony_ci		.enable_reg = 0x5200c,
274262306a36Sopenharmony_ci		.enable_mask = BIT(15),
274362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
274462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s5_clk",
274562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
274662306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s5_clk_src.clkr.hw
274762306a36Sopenharmony_ci			},
274862306a36Sopenharmony_ci			.num_parents = 1,
274962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
275062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
275162306a36Sopenharmony_ci		},
275262306a36Sopenharmony_ci	},
275362306a36Sopenharmony_ci};
275462306a36Sopenharmony_ci
275562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s6_clk = {
275662306a36Sopenharmony_ci	.halt_reg = 0x17864,
275762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
275862306a36Sopenharmony_ci	.clkr = {
275962306a36Sopenharmony_ci		.enable_reg = 0x5200c,
276062306a36Sopenharmony_ci		.enable_mask = BIT(16),
276162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
276262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s6_clk",
276362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
276462306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s6_clk_src.clkr.hw
276562306a36Sopenharmony_ci			},
276662306a36Sopenharmony_ci			.num_parents = 1,
276762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
276862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
276962306a36Sopenharmony_ci		},
277062306a36Sopenharmony_ci	},
277162306a36Sopenharmony_ci};
277262306a36Sopenharmony_ci
277362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s7_clk = {
277462306a36Sopenharmony_ci	.halt_reg = 0x17994,
277562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
277662306a36Sopenharmony_ci	.clkr = {
277762306a36Sopenharmony_ci		.enable_reg = 0x5200c,
277862306a36Sopenharmony_ci		.enable_mask = BIT(17),
277962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
278062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s7_clk",
278162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
278262306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s7_clk_src.clkr.hw
278362306a36Sopenharmony_ci			},
278462306a36Sopenharmony_ci			.num_parents = 1,
278562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
278662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
278762306a36Sopenharmony_ci		},
278862306a36Sopenharmony_ci	},
278962306a36Sopenharmony_ci};
279062306a36Sopenharmony_ci
279162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s0_clk = {
279262306a36Sopenharmony_ci	.halt_reg = 0x18144,
279362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
279462306a36Sopenharmony_ci	.clkr = {
279562306a36Sopenharmony_ci		.enable_reg = 0x5200c,
279662306a36Sopenharmony_ci		.enable_mask = BIT(22),
279762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
279862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s0_clk",
279962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
280062306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s0_clk_src.clkr.hw
280162306a36Sopenharmony_ci			},
280262306a36Sopenharmony_ci			.num_parents = 1,
280362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
280462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
280562306a36Sopenharmony_ci		},
280662306a36Sopenharmony_ci	},
280762306a36Sopenharmony_ci};
280862306a36Sopenharmony_ci
280962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s1_clk = {
281062306a36Sopenharmony_ci	.halt_reg = 0x18274,
281162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
281262306a36Sopenharmony_ci	.clkr = {
281362306a36Sopenharmony_ci		.enable_reg = 0x5200c,
281462306a36Sopenharmony_ci		.enable_mask = BIT(23),
281562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
281662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s1_clk",
281762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
281862306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s1_clk_src.clkr.hw
281962306a36Sopenharmony_ci			},
282062306a36Sopenharmony_ci			.num_parents = 1,
282162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
282262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
282362306a36Sopenharmony_ci		},
282462306a36Sopenharmony_ci	},
282562306a36Sopenharmony_ci};
282662306a36Sopenharmony_ci
282762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s2_clk = {
282862306a36Sopenharmony_ci	.halt_reg = 0x183a4,
282962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
283062306a36Sopenharmony_ci	.clkr = {
283162306a36Sopenharmony_ci		.enable_reg = 0x5200c,
283262306a36Sopenharmony_ci		.enable_mask = BIT(24),
283362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
283462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s2_clk",
283562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
283662306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s2_clk_src.clkr.hw
283762306a36Sopenharmony_ci			},
283862306a36Sopenharmony_ci			.num_parents = 1,
283962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
284062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
284162306a36Sopenharmony_ci		},
284262306a36Sopenharmony_ci	},
284362306a36Sopenharmony_ci};
284462306a36Sopenharmony_ci
284562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s3_clk = {
284662306a36Sopenharmony_ci	.halt_reg = 0x184d4,
284762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
284862306a36Sopenharmony_ci	.clkr = {
284962306a36Sopenharmony_ci		.enable_reg = 0x5200c,
285062306a36Sopenharmony_ci		.enable_mask = BIT(25),
285162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
285262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s3_clk",
285362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
285462306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s3_clk_src.clkr.hw
285562306a36Sopenharmony_ci			},
285662306a36Sopenharmony_ci			.num_parents = 1,
285762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
285862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
285962306a36Sopenharmony_ci		},
286062306a36Sopenharmony_ci	},
286162306a36Sopenharmony_ci};
286262306a36Sopenharmony_ci
286362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s4_clk = {
286462306a36Sopenharmony_ci	.halt_reg = 0x18604,
286562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
286662306a36Sopenharmony_ci	.clkr = {
286762306a36Sopenharmony_ci		.enable_reg = 0x5200c,
286862306a36Sopenharmony_ci		.enable_mask = BIT(26),
286962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
287062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s4_clk",
287162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
287262306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s4_clk_src.clkr.hw
287362306a36Sopenharmony_ci			},
287462306a36Sopenharmony_ci			.num_parents = 1,
287562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
287662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
287762306a36Sopenharmony_ci		},
287862306a36Sopenharmony_ci	},
287962306a36Sopenharmony_ci};
288062306a36Sopenharmony_ci
288162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s5_clk = {
288262306a36Sopenharmony_ci	.halt_reg = 0x18734,
288362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
288462306a36Sopenharmony_ci	.clkr = {
288562306a36Sopenharmony_ci		.enable_reg = 0x5200c,
288662306a36Sopenharmony_ci		.enable_mask = BIT(27),
288762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
288862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s5_clk",
288962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
289062306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s5_clk_src.clkr.hw
289162306a36Sopenharmony_ci			},
289262306a36Sopenharmony_ci			.num_parents = 1,
289362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
289462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
289562306a36Sopenharmony_ci		},
289662306a36Sopenharmony_ci	},
289762306a36Sopenharmony_ci};
289862306a36Sopenharmony_ci
289962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s0_clk = {
290062306a36Sopenharmony_ci	.halt_reg = 0x1e144,
290162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
290262306a36Sopenharmony_ci	.clkr = {
290362306a36Sopenharmony_ci		.enable_reg = 0x52014,
290462306a36Sopenharmony_ci		.enable_mask = BIT(4),
290562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
290662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s0_clk",
290762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
290862306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s0_clk_src.clkr.hw
290962306a36Sopenharmony_ci			},
291062306a36Sopenharmony_ci			.num_parents = 1,
291162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
291262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
291362306a36Sopenharmony_ci		},
291462306a36Sopenharmony_ci	},
291562306a36Sopenharmony_ci};
291662306a36Sopenharmony_ci
291762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s1_clk = {
291862306a36Sopenharmony_ci	.halt_reg = 0x1e274,
291962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
292062306a36Sopenharmony_ci	.clkr = {
292162306a36Sopenharmony_ci		.enable_reg = 0x52014,
292262306a36Sopenharmony_ci		.enable_mask = BIT(5),
292362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
292462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s1_clk",
292562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
292662306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s1_clk_src.clkr.hw
292762306a36Sopenharmony_ci			},
292862306a36Sopenharmony_ci			.num_parents = 1,
292962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
293062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
293162306a36Sopenharmony_ci		},
293262306a36Sopenharmony_ci	},
293362306a36Sopenharmony_ci};
293462306a36Sopenharmony_ci
293562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s2_clk = {
293662306a36Sopenharmony_ci	.halt_reg = 0x1e3a4,
293762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
293862306a36Sopenharmony_ci	.clkr = {
293962306a36Sopenharmony_ci		.enable_reg = 0x52014,
294062306a36Sopenharmony_ci		.enable_mask = BIT(6),
294162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
294262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s2_clk",
294362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
294462306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s2_clk_src.clkr.hw
294562306a36Sopenharmony_ci			},
294662306a36Sopenharmony_ci			.num_parents = 1,
294762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
294862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
294962306a36Sopenharmony_ci		},
295062306a36Sopenharmony_ci	},
295162306a36Sopenharmony_ci};
295262306a36Sopenharmony_ci
295362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s3_clk = {
295462306a36Sopenharmony_ci	.halt_reg = 0x1e4d4,
295562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
295662306a36Sopenharmony_ci	.clkr = {
295762306a36Sopenharmony_ci		.enable_reg = 0x52014,
295862306a36Sopenharmony_ci		.enable_mask = BIT(7),
295962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
296062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s3_clk",
296162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
296262306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s3_clk_src.clkr.hw
296362306a36Sopenharmony_ci			},
296462306a36Sopenharmony_ci			.num_parents = 1,
296562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
296662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
296762306a36Sopenharmony_ci		},
296862306a36Sopenharmony_ci	},
296962306a36Sopenharmony_ci};
297062306a36Sopenharmony_ci
297162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s4_clk = {
297262306a36Sopenharmony_ci	.halt_reg = 0x1e604,
297362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
297462306a36Sopenharmony_ci	.clkr = {
297562306a36Sopenharmony_ci		.enable_reg = 0x52014,
297662306a36Sopenharmony_ci		.enable_mask = BIT(8),
297762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
297862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s4_clk",
297962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
298062306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s4_clk_src.clkr.hw
298162306a36Sopenharmony_ci			},
298262306a36Sopenharmony_ci			.num_parents = 1,
298362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
298462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
298562306a36Sopenharmony_ci		},
298662306a36Sopenharmony_ci	},
298762306a36Sopenharmony_ci};
298862306a36Sopenharmony_ci
298962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s5_clk = {
299062306a36Sopenharmony_ci	.halt_reg = 0x1e734,
299162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
299262306a36Sopenharmony_ci	.clkr = {
299362306a36Sopenharmony_ci		.enable_reg = 0x52014,
299462306a36Sopenharmony_ci		.enable_mask = BIT(9),
299562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
299662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s5_clk",
299762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
299862306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s5_clk_src.clkr.hw
299962306a36Sopenharmony_ci			},
300062306a36Sopenharmony_ci			.num_parents = 1,
300162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
300262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
300362306a36Sopenharmony_ci		},
300462306a36Sopenharmony_ci	},
300562306a36Sopenharmony_ci};
300662306a36Sopenharmony_ci
300762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
300862306a36Sopenharmony_ci	.halt_reg = 0x17004,
300962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
301062306a36Sopenharmony_ci	.clkr = {
301162306a36Sopenharmony_ci		.enable_reg = 0x5200c,
301262306a36Sopenharmony_ci		.enable_mask = BIT(6),
301362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
301462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_0_m_ahb_clk",
301562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
301662306a36Sopenharmony_ci		},
301762306a36Sopenharmony_ci	},
301862306a36Sopenharmony_ci};
301962306a36Sopenharmony_ci
302062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
302162306a36Sopenharmony_ci	.halt_reg = 0x17008,
302262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
302362306a36Sopenharmony_ci	.hwcg_reg = 0x17008,
302462306a36Sopenharmony_ci	.hwcg_bit = 1,
302562306a36Sopenharmony_ci	.clkr = {
302662306a36Sopenharmony_ci		.enable_reg = 0x5200c,
302762306a36Sopenharmony_ci		.enable_mask = BIT(7),
302862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
302962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_0_s_ahb_clk",
303062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
303162306a36Sopenharmony_ci		},
303262306a36Sopenharmony_ci	},
303362306a36Sopenharmony_ci};
303462306a36Sopenharmony_ci
303562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
303662306a36Sopenharmony_ci	.halt_reg = 0x18004,
303762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
303862306a36Sopenharmony_ci	.clkr = {
303962306a36Sopenharmony_ci		.enable_reg = 0x5200c,
304062306a36Sopenharmony_ci		.enable_mask = BIT(20),
304162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
304262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_1_m_ahb_clk",
304362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
304462306a36Sopenharmony_ci		},
304562306a36Sopenharmony_ci	},
304662306a36Sopenharmony_ci};
304762306a36Sopenharmony_ci
304862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
304962306a36Sopenharmony_ci	.halt_reg = 0x18008,
305062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
305162306a36Sopenharmony_ci	.hwcg_reg = 0x18008,
305262306a36Sopenharmony_ci	.hwcg_bit = 1,
305362306a36Sopenharmony_ci	.clkr = {
305462306a36Sopenharmony_ci		.enable_reg = 0x5200c,
305562306a36Sopenharmony_ci		.enable_mask = BIT(21),
305662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
305762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_1_s_ahb_clk",
305862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
305962306a36Sopenharmony_ci		},
306062306a36Sopenharmony_ci	},
306162306a36Sopenharmony_ci};
306262306a36Sopenharmony_ci
306362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
306462306a36Sopenharmony_ci	.halt_reg = 0x1e004,
306562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
306662306a36Sopenharmony_ci	.clkr = {
306762306a36Sopenharmony_ci		.enable_reg = 0x52014,
306862306a36Sopenharmony_ci		.enable_mask = BIT(2),
306962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
307062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_2_m_ahb_clk",
307162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
307262306a36Sopenharmony_ci		},
307362306a36Sopenharmony_ci	},
307462306a36Sopenharmony_ci};
307562306a36Sopenharmony_ci
307662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
307762306a36Sopenharmony_ci	.halt_reg = 0x1e008,
307862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
307962306a36Sopenharmony_ci	.hwcg_reg = 0x1e008,
308062306a36Sopenharmony_ci	.hwcg_bit = 1,
308162306a36Sopenharmony_ci	.clkr = {
308262306a36Sopenharmony_ci		.enable_reg = 0x52014,
308362306a36Sopenharmony_ci		.enable_mask = BIT(1),
308462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
308562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_2_s_ahb_clk",
308662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
308762306a36Sopenharmony_ci		},
308862306a36Sopenharmony_ci	},
308962306a36Sopenharmony_ci};
309062306a36Sopenharmony_ci
309162306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
309262306a36Sopenharmony_ci	.halt_reg = 0x14008,
309362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
309462306a36Sopenharmony_ci	.clkr = {
309562306a36Sopenharmony_ci		.enable_reg = 0x14008,
309662306a36Sopenharmony_ci		.enable_mask = BIT(0),
309762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
309862306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
309962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
310062306a36Sopenharmony_ci		},
310162306a36Sopenharmony_ci	},
310262306a36Sopenharmony_ci};
310362306a36Sopenharmony_ci
310462306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
310562306a36Sopenharmony_ci	.halt_reg = 0x14004,
310662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
310762306a36Sopenharmony_ci	.clkr = {
310862306a36Sopenharmony_ci		.enable_reg = 0x14004,
310962306a36Sopenharmony_ci		.enable_mask = BIT(0),
311062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
311162306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
311262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
311362306a36Sopenharmony_ci				&gcc_sdcc2_apps_clk_src.clkr.hw
311462306a36Sopenharmony_ci			},
311562306a36Sopenharmony_ci			.num_parents = 1,
311662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
311762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
311862306a36Sopenharmony_ci		},
311962306a36Sopenharmony_ci	},
312062306a36Sopenharmony_ci};
312162306a36Sopenharmony_ci
312262306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_ahb_clk = {
312362306a36Sopenharmony_ci	.halt_reg = 0x16008,
312462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
312562306a36Sopenharmony_ci	.clkr = {
312662306a36Sopenharmony_ci		.enable_reg = 0x16008,
312762306a36Sopenharmony_ci		.enable_mask = BIT(0),
312862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
312962306a36Sopenharmony_ci			.name = "gcc_sdcc4_ahb_clk",
313062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
313162306a36Sopenharmony_ci		},
313262306a36Sopenharmony_ci	},
313362306a36Sopenharmony_ci};
313462306a36Sopenharmony_ci
313562306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_apps_clk = {
313662306a36Sopenharmony_ci	.halt_reg = 0x16004,
313762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
313862306a36Sopenharmony_ci	.clkr = {
313962306a36Sopenharmony_ci		.enable_reg = 0x16004,
314062306a36Sopenharmony_ci		.enable_mask = BIT(0),
314162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
314262306a36Sopenharmony_ci			.name = "gcc_sdcc4_apps_clk",
314362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
314462306a36Sopenharmony_ci				&gcc_sdcc4_apps_clk_src.clkr.hw
314562306a36Sopenharmony_ci			},
314662306a36Sopenharmony_ci			.num_parents = 1,
314762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
314862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
314962306a36Sopenharmony_ci		},
315062306a36Sopenharmony_ci	},
315162306a36Sopenharmony_ci};
315262306a36Sopenharmony_ci
315362306a36Sopenharmony_ci/* For CPUSS functionality the SYS NOC clock needs to be left enabled */
315462306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
315562306a36Sopenharmony_ci	.halt_reg = 0x4819c,
315662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
315762306a36Sopenharmony_ci	.clkr = {
315862306a36Sopenharmony_ci		.enable_reg = 0x52004,
315962306a36Sopenharmony_ci		.enable_mask = BIT(0),
316062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
316162306a36Sopenharmony_ci			.name = "gcc_sys_noc_cpuss_ahb_clk",
316262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
316362306a36Sopenharmony_ci				      &gcc_cpuss_ahb_clk_src.clkr.hw
316462306a36Sopenharmony_ci			},
316562306a36Sopenharmony_ci			.num_parents = 1,
316662306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
316762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
316862306a36Sopenharmony_ci		},
316962306a36Sopenharmony_ci	},
317062306a36Sopenharmony_ci};
317162306a36Sopenharmony_ci
317262306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ahb_clk = {
317362306a36Sopenharmony_ci	.halt_reg = 0x36004,
317462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
317562306a36Sopenharmony_ci	.clkr = {
317662306a36Sopenharmony_ci		.enable_reg = 0x36004,
317762306a36Sopenharmony_ci		.enable_mask = BIT(0),
317862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
317962306a36Sopenharmony_ci			.name = "gcc_tsif_ahb_clk",
318062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
318162306a36Sopenharmony_ci		},
318262306a36Sopenharmony_ci	},
318362306a36Sopenharmony_ci};
318462306a36Sopenharmony_ci
318562306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_inactivity_timers_clk = {
318662306a36Sopenharmony_ci	.halt_reg = 0x3600c,
318762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
318862306a36Sopenharmony_ci	.clkr = {
318962306a36Sopenharmony_ci		.enable_reg = 0x3600c,
319062306a36Sopenharmony_ci		.enable_mask = BIT(0),
319162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
319262306a36Sopenharmony_ci			.name = "gcc_tsif_inactivity_timers_clk",
319362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
319462306a36Sopenharmony_ci		},
319562306a36Sopenharmony_ci	},
319662306a36Sopenharmony_ci};
319762306a36Sopenharmony_ci
319862306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ref_clk = {
319962306a36Sopenharmony_ci	.halt_reg = 0x36008,
320062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
320162306a36Sopenharmony_ci	.clkr = {
320262306a36Sopenharmony_ci		.enable_reg = 0x36008,
320362306a36Sopenharmony_ci		.enable_mask = BIT(0),
320462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
320562306a36Sopenharmony_ci			.name = "gcc_tsif_ref_clk",
320662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
320762306a36Sopenharmony_ci				&gcc_tsif_ref_clk_src.clkr.hw
320862306a36Sopenharmony_ci			},
320962306a36Sopenharmony_ci			.num_parents = 1,
321062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
321162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
321262306a36Sopenharmony_ci		},
321362306a36Sopenharmony_ci	},
321462306a36Sopenharmony_ci};
321562306a36Sopenharmony_ci
321662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_2_ahb_clk = {
321762306a36Sopenharmony_ci	.halt_reg = 0xa2014,
321862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
321962306a36Sopenharmony_ci	.hwcg_reg = 0xa2014,
322062306a36Sopenharmony_ci	.hwcg_bit = 1,
322162306a36Sopenharmony_ci	.clkr = {
322262306a36Sopenharmony_ci		.enable_reg = 0xa2014,
322362306a36Sopenharmony_ci		.enable_mask = BIT(0),
322462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
322562306a36Sopenharmony_ci			.name = "gcc_ufs_card_2_ahb_clk",
322662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
322762306a36Sopenharmony_ci		},
322862306a36Sopenharmony_ci	},
322962306a36Sopenharmony_ci};
323062306a36Sopenharmony_ci
323162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_2_axi_clk = {
323262306a36Sopenharmony_ci	.halt_reg = 0xa2010,
323362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
323462306a36Sopenharmony_ci	.hwcg_reg = 0xa2010,
323562306a36Sopenharmony_ci	.hwcg_bit = 1,
323662306a36Sopenharmony_ci	.clkr = {
323762306a36Sopenharmony_ci		.enable_reg = 0xa2010,
323862306a36Sopenharmony_ci		.enable_mask = BIT(0),
323962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
324062306a36Sopenharmony_ci			.name = "gcc_ufs_card_2_axi_clk",
324162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
324262306a36Sopenharmony_ci				&gcc_ufs_card_2_axi_clk_src.clkr.hw
324362306a36Sopenharmony_ci			},
324462306a36Sopenharmony_ci			.num_parents = 1,
324562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
324662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
324762306a36Sopenharmony_ci		},
324862306a36Sopenharmony_ci	},
324962306a36Sopenharmony_ci};
325062306a36Sopenharmony_ci
325162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_2_ice_core_clk = {
325262306a36Sopenharmony_ci	.halt_reg = 0xa205c,
325362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
325462306a36Sopenharmony_ci	.hwcg_reg = 0xa205c,
325562306a36Sopenharmony_ci	.hwcg_bit = 1,
325662306a36Sopenharmony_ci	.clkr = {
325762306a36Sopenharmony_ci		.enable_reg = 0xa205c,
325862306a36Sopenharmony_ci		.enable_mask = BIT(0),
325962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
326062306a36Sopenharmony_ci			.name = "gcc_ufs_card_2_ice_core_clk",
326162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
326262306a36Sopenharmony_ci				&gcc_ufs_card_2_ice_core_clk_src.clkr.hw
326362306a36Sopenharmony_ci			},
326462306a36Sopenharmony_ci			.num_parents = 1,
326562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
326662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
326762306a36Sopenharmony_ci		},
326862306a36Sopenharmony_ci	},
326962306a36Sopenharmony_ci};
327062306a36Sopenharmony_ci
327162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_2_phy_aux_clk = {
327262306a36Sopenharmony_ci	.halt_reg = 0xa2090,
327362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
327462306a36Sopenharmony_ci	.hwcg_reg = 0xa2090,
327562306a36Sopenharmony_ci	.hwcg_bit = 1,
327662306a36Sopenharmony_ci	.clkr = {
327762306a36Sopenharmony_ci		.enable_reg = 0xa2090,
327862306a36Sopenharmony_ci		.enable_mask = BIT(0),
327962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
328062306a36Sopenharmony_ci			.name = "gcc_ufs_card_2_phy_aux_clk",
328162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
328262306a36Sopenharmony_ci				&gcc_ufs_card_2_phy_aux_clk_src.clkr.hw
328362306a36Sopenharmony_ci			},
328462306a36Sopenharmony_ci			.num_parents = 1,
328562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
328662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
328762306a36Sopenharmony_ci		},
328862306a36Sopenharmony_ci	},
328962306a36Sopenharmony_ci};
329062306a36Sopenharmony_ci
329162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_2_rx_symbol_0_clk = {
329262306a36Sopenharmony_ci	.halt_reg = 0xa201c,
329362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
329462306a36Sopenharmony_ci	.clkr = {
329562306a36Sopenharmony_ci		.enable_reg = 0xa201c,
329662306a36Sopenharmony_ci		.enable_mask = BIT(0),
329762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
329862306a36Sopenharmony_ci			.name = "gcc_ufs_card_2_rx_symbol_0_clk",
329962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
330062306a36Sopenharmony_ci		},
330162306a36Sopenharmony_ci	},
330262306a36Sopenharmony_ci};
330362306a36Sopenharmony_ci
330462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_2_rx_symbol_1_clk = {
330562306a36Sopenharmony_ci	.halt_reg = 0xa20ac,
330662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
330762306a36Sopenharmony_ci	.clkr = {
330862306a36Sopenharmony_ci		.enable_reg = 0xa20ac,
330962306a36Sopenharmony_ci		.enable_mask = BIT(0),
331062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
331162306a36Sopenharmony_ci			.name = "gcc_ufs_card_2_rx_symbol_1_clk",
331262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
331362306a36Sopenharmony_ci		},
331462306a36Sopenharmony_ci	},
331562306a36Sopenharmony_ci};
331662306a36Sopenharmony_ci
331762306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_2_tx_symbol_0_clk = {
331862306a36Sopenharmony_ci	.halt_reg = 0xa2018,
331962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
332062306a36Sopenharmony_ci	.clkr = {
332162306a36Sopenharmony_ci		.enable_reg = 0xa2018,
332262306a36Sopenharmony_ci		.enable_mask = BIT(0),
332362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
332462306a36Sopenharmony_ci			.name = "gcc_ufs_card_2_tx_symbol_0_clk",
332562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
332662306a36Sopenharmony_ci		},
332762306a36Sopenharmony_ci	},
332862306a36Sopenharmony_ci};
332962306a36Sopenharmony_ci
333062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_2_unipro_core_clk = {
333162306a36Sopenharmony_ci	.halt_reg = 0xa2058,
333262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
333362306a36Sopenharmony_ci	.hwcg_reg = 0xa2058,
333462306a36Sopenharmony_ci	.hwcg_bit = 1,
333562306a36Sopenharmony_ci	.clkr = {
333662306a36Sopenharmony_ci		.enable_reg = 0xa2058,
333762306a36Sopenharmony_ci		.enable_mask = BIT(0),
333862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
333962306a36Sopenharmony_ci			.name = "gcc_ufs_card_2_unipro_core_clk",
334062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
334162306a36Sopenharmony_ci				&gcc_ufs_card_2_unipro_core_clk_src.clkr.hw
334262306a36Sopenharmony_ci			},
334362306a36Sopenharmony_ci			.num_parents = 1,
334462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
334562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
334662306a36Sopenharmony_ci		},
334762306a36Sopenharmony_ci	},
334862306a36Sopenharmony_ci};
334962306a36Sopenharmony_ci
335062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ahb_clk = {
335162306a36Sopenharmony_ci	.halt_reg = 0x75014,
335262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
335362306a36Sopenharmony_ci	.hwcg_reg = 0x75014,
335462306a36Sopenharmony_ci	.hwcg_bit = 1,
335562306a36Sopenharmony_ci	.clkr = {
335662306a36Sopenharmony_ci		.enable_reg = 0x75014,
335762306a36Sopenharmony_ci		.enable_mask = BIT(0),
335862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
335962306a36Sopenharmony_ci			.name = "gcc_ufs_card_ahb_clk",
336062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
336162306a36Sopenharmony_ci		},
336262306a36Sopenharmony_ci	},
336362306a36Sopenharmony_ci};
336462306a36Sopenharmony_ci
336562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_axi_clk = {
336662306a36Sopenharmony_ci	.halt_reg = 0x75010,
336762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
336862306a36Sopenharmony_ci	.hwcg_reg = 0x75010,
336962306a36Sopenharmony_ci	.hwcg_bit = 1,
337062306a36Sopenharmony_ci	.clkr = {
337162306a36Sopenharmony_ci		.enable_reg = 0x75010,
337262306a36Sopenharmony_ci		.enable_mask = BIT(0),
337362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
337462306a36Sopenharmony_ci			.name = "gcc_ufs_card_axi_clk",
337562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
337662306a36Sopenharmony_ci				      &gcc_ufs_card_axi_clk_src.clkr.hw
337762306a36Sopenharmony_ci			},
337862306a36Sopenharmony_ci			.num_parents = 1,
337962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
338062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
338162306a36Sopenharmony_ci		},
338262306a36Sopenharmony_ci	},
338362306a36Sopenharmony_ci};
338462306a36Sopenharmony_ci
338562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_axi_hw_ctl_clk = {
338662306a36Sopenharmony_ci	.halt_reg = 0x75010,
338762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
338862306a36Sopenharmony_ci	.hwcg_reg = 0x75010,
338962306a36Sopenharmony_ci	.hwcg_bit = 1,
339062306a36Sopenharmony_ci	.clkr = {
339162306a36Sopenharmony_ci		.enable_reg = 0x75010,
339262306a36Sopenharmony_ci		.enable_mask = BIT(1),
339362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
339462306a36Sopenharmony_ci			.name = "gcc_ufs_card_axi_hw_ctl_clk",
339562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
339662306a36Sopenharmony_ci				      &gcc_ufs_card_axi_clk.clkr.hw
339762306a36Sopenharmony_ci			},
339862306a36Sopenharmony_ci			.num_parents = 1,
339962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
340062306a36Sopenharmony_ci			.ops = &clk_branch_simple_ops,
340162306a36Sopenharmony_ci		},
340262306a36Sopenharmony_ci	},
340362306a36Sopenharmony_ci};
340462306a36Sopenharmony_ci
340562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ice_core_clk = {
340662306a36Sopenharmony_ci	.halt_reg = 0x7505c,
340762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
340862306a36Sopenharmony_ci	.hwcg_reg = 0x7505c,
340962306a36Sopenharmony_ci	.hwcg_bit = 1,
341062306a36Sopenharmony_ci	.clkr = {
341162306a36Sopenharmony_ci		.enable_reg = 0x7505c,
341262306a36Sopenharmony_ci		.enable_mask = BIT(0),
341362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
341462306a36Sopenharmony_ci			.name = "gcc_ufs_card_ice_core_clk",
341562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
341662306a36Sopenharmony_ci				      &gcc_ufs_card_ice_core_clk_src.clkr.hw
341762306a36Sopenharmony_ci			},
341862306a36Sopenharmony_ci			.num_parents = 1,
341962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
342062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
342162306a36Sopenharmony_ci		},
342262306a36Sopenharmony_ci	},
342362306a36Sopenharmony_ci};
342462306a36Sopenharmony_ci
342562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ice_core_hw_ctl_clk = {
342662306a36Sopenharmony_ci	.halt_reg = 0x7505c,
342762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
342862306a36Sopenharmony_ci	.hwcg_reg = 0x7505c,
342962306a36Sopenharmony_ci	.hwcg_bit = 1,
343062306a36Sopenharmony_ci	.clkr = {
343162306a36Sopenharmony_ci		.enable_reg = 0x7505c,
343262306a36Sopenharmony_ci		.enable_mask = BIT(1),
343362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
343462306a36Sopenharmony_ci			.name = "gcc_ufs_card_ice_core_hw_ctl_clk",
343562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
343662306a36Sopenharmony_ci				      &gcc_ufs_card_ice_core_clk.clkr.hw
343762306a36Sopenharmony_ci			},
343862306a36Sopenharmony_ci			.num_parents = 1,
343962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
344062306a36Sopenharmony_ci			.ops = &clk_branch_simple_ops,
344162306a36Sopenharmony_ci		},
344262306a36Sopenharmony_ci	},
344362306a36Sopenharmony_ci};
344462306a36Sopenharmony_ci
344562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_phy_aux_clk = {
344662306a36Sopenharmony_ci	.halt_reg = 0x75090,
344762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
344862306a36Sopenharmony_ci	.hwcg_reg = 0x75090,
344962306a36Sopenharmony_ci	.hwcg_bit = 1,
345062306a36Sopenharmony_ci	.clkr = {
345162306a36Sopenharmony_ci		.enable_reg = 0x75090,
345262306a36Sopenharmony_ci		.enable_mask = BIT(0),
345362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
345462306a36Sopenharmony_ci			.name = "gcc_ufs_card_phy_aux_clk",
345562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
345662306a36Sopenharmony_ci				      &gcc_ufs_card_phy_aux_clk_src.clkr.hw
345762306a36Sopenharmony_ci			},
345862306a36Sopenharmony_ci			.num_parents = 1,
345962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
346062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
346162306a36Sopenharmony_ci		},
346262306a36Sopenharmony_ci	},
346362306a36Sopenharmony_ci};
346462306a36Sopenharmony_ci
346562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_phy_aux_hw_ctl_clk = {
346662306a36Sopenharmony_ci	.halt_reg = 0x75090,
346762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
346862306a36Sopenharmony_ci	.hwcg_reg = 0x75090,
346962306a36Sopenharmony_ci	.hwcg_bit = 1,
347062306a36Sopenharmony_ci	.clkr = {
347162306a36Sopenharmony_ci		.enable_reg = 0x75090,
347262306a36Sopenharmony_ci		.enable_mask = BIT(1),
347362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
347462306a36Sopenharmony_ci			.name = "gcc_ufs_card_phy_aux_hw_ctl_clk",
347562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
347662306a36Sopenharmony_ci				      &gcc_ufs_card_phy_aux_clk.clkr.hw
347762306a36Sopenharmony_ci			},
347862306a36Sopenharmony_ci			.num_parents = 1,
347962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
348062306a36Sopenharmony_ci			.ops = &clk_branch_simple_ops,
348162306a36Sopenharmony_ci		},
348262306a36Sopenharmony_ci	},
348362306a36Sopenharmony_ci};
348462306a36Sopenharmony_ci
348562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
348662306a36Sopenharmony_ci	.halt_reg = 0x7501c,
348762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
348862306a36Sopenharmony_ci	.clkr = {
348962306a36Sopenharmony_ci		.enable_reg = 0x7501c,
349062306a36Sopenharmony_ci		.enable_mask = BIT(0),
349162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
349262306a36Sopenharmony_ci			.name = "gcc_ufs_card_rx_symbol_0_clk",
349362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
349462306a36Sopenharmony_ci		},
349562306a36Sopenharmony_ci	},
349662306a36Sopenharmony_ci};
349762306a36Sopenharmony_ci
349862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
349962306a36Sopenharmony_ci	.halt_reg = 0x750ac,
350062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
350162306a36Sopenharmony_ci	.clkr = {
350262306a36Sopenharmony_ci		.enable_reg = 0x750ac,
350362306a36Sopenharmony_ci		.enable_mask = BIT(0),
350462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
350562306a36Sopenharmony_ci			.name = "gcc_ufs_card_rx_symbol_1_clk",
350662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
350762306a36Sopenharmony_ci		},
350862306a36Sopenharmony_ci	},
350962306a36Sopenharmony_ci};
351062306a36Sopenharmony_ci
351162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
351262306a36Sopenharmony_ci	.halt_reg = 0x75018,
351362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
351462306a36Sopenharmony_ci	.clkr = {
351562306a36Sopenharmony_ci		.enable_reg = 0x75018,
351662306a36Sopenharmony_ci		.enable_mask = BIT(0),
351762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
351862306a36Sopenharmony_ci			.name = "gcc_ufs_card_tx_symbol_0_clk",
351962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
352062306a36Sopenharmony_ci		},
352162306a36Sopenharmony_ci	},
352262306a36Sopenharmony_ci};
352362306a36Sopenharmony_ci
352462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_unipro_core_clk = {
352562306a36Sopenharmony_ci	.halt_reg = 0x75058,
352662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
352762306a36Sopenharmony_ci	.hwcg_reg = 0x75058,
352862306a36Sopenharmony_ci	.hwcg_bit = 1,
352962306a36Sopenharmony_ci	.clkr = {
353062306a36Sopenharmony_ci		.enable_reg = 0x75058,
353162306a36Sopenharmony_ci		.enable_mask = BIT(0),
353262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
353362306a36Sopenharmony_ci			.name = "gcc_ufs_card_unipro_core_clk",
353462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
353562306a36Sopenharmony_ci				      &gcc_ufs_card_unipro_core_clk_src.clkr.hw
353662306a36Sopenharmony_ci			},
353762306a36Sopenharmony_ci			.num_parents = 1,
353862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
353962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
354062306a36Sopenharmony_ci		},
354162306a36Sopenharmony_ci	},
354262306a36Sopenharmony_ci};
354362306a36Sopenharmony_ci
354462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_unipro_core_hw_ctl_clk = {
354562306a36Sopenharmony_ci	.halt_reg = 0x75058,
354662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
354762306a36Sopenharmony_ci	.hwcg_reg = 0x75058,
354862306a36Sopenharmony_ci	.hwcg_bit = 1,
354962306a36Sopenharmony_ci	.clkr = {
355062306a36Sopenharmony_ci		.enable_reg = 0x75058,
355162306a36Sopenharmony_ci		.enable_mask = BIT(1),
355262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
355362306a36Sopenharmony_ci			.name = "gcc_ufs_card_unipro_core_hw_ctl_clk",
355462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
355562306a36Sopenharmony_ci				      &gcc_ufs_card_unipro_core_clk.clkr.hw
355662306a36Sopenharmony_ci			},
355762306a36Sopenharmony_ci			.num_parents = 1,
355862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
355962306a36Sopenharmony_ci			.ops = &clk_branch_simple_ops,
356062306a36Sopenharmony_ci		},
356162306a36Sopenharmony_ci	},
356262306a36Sopenharmony_ci};
356362306a36Sopenharmony_ci
356462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ahb_clk = {
356562306a36Sopenharmony_ci	.halt_reg = 0x77014,
356662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
356762306a36Sopenharmony_ci	.hwcg_reg = 0x77014,
356862306a36Sopenharmony_ci	.hwcg_bit = 1,
356962306a36Sopenharmony_ci	.clkr = {
357062306a36Sopenharmony_ci		.enable_reg = 0x77014,
357162306a36Sopenharmony_ci		.enable_mask = BIT(0),
357262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
357362306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ahb_clk",
357462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
357562306a36Sopenharmony_ci		},
357662306a36Sopenharmony_ci	},
357762306a36Sopenharmony_ci};
357862306a36Sopenharmony_ci
357962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_clk = {
358062306a36Sopenharmony_ci	.halt_reg = 0x77010,
358162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
358262306a36Sopenharmony_ci	.hwcg_reg = 0x77010,
358362306a36Sopenharmony_ci	.hwcg_bit = 1,
358462306a36Sopenharmony_ci	.clkr = {
358562306a36Sopenharmony_ci		.enable_reg = 0x77010,
358662306a36Sopenharmony_ci		.enable_mask = BIT(0),
358762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
358862306a36Sopenharmony_ci			.name = "gcc_ufs_phy_axi_clk",
358962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
359062306a36Sopenharmony_ci				      &gcc_ufs_phy_axi_clk_src.clkr.hw
359162306a36Sopenharmony_ci			},
359262306a36Sopenharmony_ci			.num_parents = 1,
359362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
359462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
359562306a36Sopenharmony_ci		},
359662306a36Sopenharmony_ci	},
359762306a36Sopenharmony_ci};
359862306a36Sopenharmony_ci
359962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
360062306a36Sopenharmony_ci	.halt_reg = 0x77010,
360162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
360262306a36Sopenharmony_ci	.hwcg_reg = 0x77010,
360362306a36Sopenharmony_ci	.hwcg_bit = 1,
360462306a36Sopenharmony_ci	.clkr = {
360562306a36Sopenharmony_ci		.enable_reg = 0x77010,
360662306a36Sopenharmony_ci		.enable_mask = BIT(1),
360762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
360862306a36Sopenharmony_ci			.name = "gcc_ufs_phy_axi_hw_ctl_clk",
360962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
361062306a36Sopenharmony_ci				      &gcc_ufs_phy_axi_clk.clkr.hw
361162306a36Sopenharmony_ci			},
361262306a36Sopenharmony_ci			.num_parents = 1,
361362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
361462306a36Sopenharmony_ci			.ops = &clk_branch_simple_ops,
361562306a36Sopenharmony_ci		},
361662306a36Sopenharmony_ci	},
361762306a36Sopenharmony_ci};
361862306a36Sopenharmony_ci
361962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_clk = {
362062306a36Sopenharmony_ci	.halt_reg = 0x7705c,
362162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
362262306a36Sopenharmony_ci	.hwcg_reg = 0x7705c,
362362306a36Sopenharmony_ci	.hwcg_bit = 1,
362462306a36Sopenharmony_ci	.clkr = {
362562306a36Sopenharmony_ci		.enable_reg = 0x7705c,
362662306a36Sopenharmony_ci		.enable_mask = BIT(0),
362762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
362862306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ice_core_clk",
362962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
363062306a36Sopenharmony_ci				      &gcc_ufs_phy_ice_core_clk_src.clkr.hw
363162306a36Sopenharmony_ci			},
363262306a36Sopenharmony_ci			.num_parents = 1,
363362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
363462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
363562306a36Sopenharmony_ci		},
363662306a36Sopenharmony_ci	},
363762306a36Sopenharmony_ci};
363862306a36Sopenharmony_ci
363962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
364062306a36Sopenharmony_ci	.halt_reg = 0x7705c,
364162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
364262306a36Sopenharmony_ci	.hwcg_reg = 0x7705c,
364362306a36Sopenharmony_ci	.hwcg_bit = 1,
364462306a36Sopenharmony_ci	.clkr = {
364562306a36Sopenharmony_ci		.enable_reg = 0x7705c,
364662306a36Sopenharmony_ci		.enable_mask = BIT(1),
364762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
364862306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
364962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
365062306a36Sopenharmony_ci				      &gcc_ufs_phy_ice_core_clk.clkr.hw
365162306a36Sopenharmony_ci			},
365262306a36Sopenharmony_ci			.num_parents = 1,
365362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
365462306a36Sopenharmony_ci			.ops = &clk_branch_simple_ops,
365562306a36Sopenharmony_ci		},
365662306a36Sopenharmony_ci	},
365762306a36Sopenharmony_ci};
365862306a36Sopenharmony_ci
365962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_clk = {
366062306a36Sopenharmony_ci	.halt_reg = 0x77090,
366162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
366262306a36Sopenharmony_ci	.hwcg_reg = 0x77090,
366362306a36Sopenharmony_ci	.hwcg_bit = 1,
366462306a36Sopenharmony_ci	.clkr = {
366562306a36Sopenharmony_ci		.enable_reg = 0x77090,
366662306a36Sopenharmony_ci		.enable_mask = BIT(0),
366762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
366862306a36Sopenharmony_ci			.name = "gcc_ufs_phy_phy_aux_clk",
366962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
367062306a36Sopenharmony_ci				      &gcc_ufs_phy_phy_aux_clk_src.clkr.hw
367162306a36Sopenharmony_ci			},
367262306a36Sopenharmony_ci			.num_parents = 1,
367362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
367462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
367562306a36Sopenharmony_ci		},
367662306a36Sopenharmony_ci	},
367762306a36Sopenharmony_ci};
367862306a36Sopenharmony_ci
367962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
368062306a36Sopenharmony_ci	.halt_reg = 0x77090,
368162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
368262306a36Sopenharmony_ci	.hwcg_reg = 0x77090,
368362306a36Sopenharmony_ci	.hwcg_bit = 1,
368462306a36Sopenharmony_ci	.clkr = {
368562306a36Sopenharmony_ci		.enable_reg = 0x77090,
368662306a36Sopenharmony_ci		.enable_mask = BIT(1),
368762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
368862306a36Sopenharmony_ci			.name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
368962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
369062306a36Sopenharmony_ci				      &gcc_ufs_phy_phy_aux_clk.clkr.hw
369162306a36Sopenharmony_ci			},
369262306a36Sopenharmony_ci			.num_parents = 1,
369362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
369462306a36Sopenharmony_ci			.ops = &clk_branch_simple_ops,
369562306a36Sopenharmony_ci		},
369662306a36Sopenharmony_ci	},
369762306a36Sopenharmony_ci};
369862306a36Sopenharmony_ci
369962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
370062306a36Sopenharmony_ci	.halt_reg = 0x7701c,
370162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
370262306a36Sopenharmony_ci	.clkr = {
370362306a36Sopenharmony_ci		.enable_reg = 0x7701c,
370462306a36Sopenharmony_ci		.enable_mask = BIT(0),
370562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
370662306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_0_clk",
370762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
370862306a36Sopenharmony_ci		},
370962306a36Sopenharmony_ci	},
371062306a36Sopenharmony_ci};
371162306a36Sopenharmony_ci
371262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
371362306a36Sopenharmony_ci	.halt_reg = 0x770ac,
371462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
371562306a36Sopenharmony_ci	.clkr = {
371662306a36Sopenharmony_ci		.enable_reg = 0x770ac,
371762306a36Sopenharmony_ci		.enable_mask = BIT(0),
371862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
371962306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_1_clk",
372062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
372162306a36Sopenharmony_ci		},
372262306a36Sopenharmony_ci	},
372362306a36Sopenharmony_ci};
372462306a36Sopenharmony_ci
372562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
372662306a36Sopenharmony_ci	.halt_reg = 0x77018,
372762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
372862306a36Sopenharmony_ci	.clkr = {
372962306a36Sopenharmony_ci		.enable_reg = 0x77018,
373062306a36Sopenharmony_ci		.enable_mask = BIT(0),
373162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
373262306a36Sopenharmony_ci			.name = "gcc_ufs_phy_tx_symbol_0_clk",
373362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
373462306a36Sopenharmony_ci		},
373562306a36Sopenharmony_ci	},
373662306a36Sopenharmony_ci};
373762306a36Sopenharmony_ci
373862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_clk = {
373962306a36Sopenharmony_ci	.halt_reg = 0x77058,
374062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
374162306a36Sopenharmony_ci	.hwcg_reg = 0x77058,
374262306a36Sopenharmony_ci	.hwcg_bit = 1,
374362306a36Sopenharmony_ci	.clkr = {
374462306a36Sopenharmony_ci		.enable_reg = 0x77058,
374562306a36Sopenharmony_ci		.enable_mask = BIT(0),
374662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
374762306a36Sopenharmony_ci			.name = "gcc_ufs_phy_unipro_core_clk",
374862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
374962306a36Sopenharmony_ci				      &gcc_ufs_phy_unipro_core_clk_src.clkr.hw
375062306a36Sopenharmony_ci			},
375162306a36Sopenharmony_ci			.num_parents = 1,
375262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
375362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
375462306a36Sopenharmony_ci		},
375562306a36Sopenharmony_ci	},
375662306a36Sopenharmony_ci};
375762306a36Sopenharmony_ci
375862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
375962306a36Sopenharmony_ci	.halt_reg = 0x77058,
376062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
376162306a36Sopenharmony_ci	.hwcg_reg = 0x77058,
376262306a36Sopenharmony_ci	.hwcg_bit = 1,
376362306a36Sopenharmony_ci	.clkr = {
376462306a36Sopenharmony_ci		.enable_reg = 0x77058,
376562306a36Sopenharmony_ci		.enable_mask = BIT(1),
376662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
376762306a36Sopenharmony_ci			.name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
376862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
376962306a36Sopenharmony_ci				      &gcc_ufs_phy_unipro_core_clk.clkr.hw
377062306a36Sopenharmony_ci			},
377162306a36Sopenharmony_ci			.num_parents = 1,
377262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
377362306a36Sopenharmony_ci			.ops = &clk_branch_simple_ops,
377462306a36Sopenharmony_ci		},
377562306a36Sopenharmony_ci	},
377662306a36Sopenharmony_ci};
377762306a36Sopenharmony_ci
377862306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_mp_master_clk = {
377962306a36Sopenharmony_ci	.halt_reg = 0xa6010,
378062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
378162306a36Sopenharmony_ci	.clkr = {
378262306a36Sopenharmony_ci		.enable_reg = 0xa6010,
378362306a36Sopenharmony_ci		.enable_mask = BIT(0),
378462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
378562306a36Sopenharmony_ci			.name = "gcc_usb30_mp_master_clk",
378662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
378762306a36Sopenharmony_ci				      &gcc_usb30_mp_master_clk_src.clkr.hw },
378862306a36Sopenharmony_ci			.num_parents = 1,
378962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
379062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
379162306a36Sopenharmony_ci		},
379262306a36Sopenharmony_ci	},
379362306a36Sopenharmony_ci};
379462306a36Sopenharmony_ci
379562306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_mp_mock_utmi_clk = {
379662306a36Sopenharmony_ci	.halt_reg = 0xa6018,
379762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
379862306a36Sopenharmony_ci	.clkr = {
379962306a36Sopenharmony_ci		.enable_reg = 0xa6018,
380062306a36Sopenharmony_ci		.enable_mask = BIT(0),
380162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
380262306a36Sopenharmony_ci			.name = "gcc_usb30_mp_mock_utmi_clk",
380362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
380462306a36Sopenharmony_ci				      &gcc_usb30_mp_mock_utmi_clk_src.clkr.hw
380562306a36Sopenharmony_ci			},
380662306a36Sopenharmony_ci			.num_parents = 1,
380762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
380862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
380962306a36Sopenharmony_ci		},
381062306a36Sopenharmony_ci	},
381162306a36Sopenharmony_ci};
381262306a36Sopenharmony_ci
381362306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_mp_sleep_clk = {
381462306a36Sopenharmony_ci	.halt_reg = 0xa6014,
381562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
381662306a36Sopenharmony_ci	.clkr = {
381762306a36Sopenharmony_ci		.enable_reg = 0xa6014,
381862306a36Sopenharmony_ci		.enable_mask = BIT(0),
381962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
382062306a36Sopenharmony_ci			.name = "gcc_usb30_mp_sleep_clk",
382162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
382262306a36Sopenharmony_ci		},
382362306a36Sopenharmony_ci	},
382462306a36Sopenharmony_ci};
382562306a36Sopenharmony_ci
382662306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk = {
382762306a36Sopenharmony_ci	.halt_reg = 0xf010,
382862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
382962306a36Sopenharmony_ci	.clkr = {
383062306a36Sopenharmony_ci		.enable_reg = 0xf010,
383162306a36Sopenharmony_ci		.enable_mask = BIT(0),
383262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
383362306a36Sopenharmony_ci			.name = "gcc_usb30_prim_master_clk",
383462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
383562306a36Sopenharmony_ci				      &gcc_usb30_prim_master_clk_src.clkr.hw },
383662306a36Sopenharmony_ci			.num_parents = 1,
383762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
383862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
383962306a36Sopenharmony_ci		},
384062306a36Sopenharmony_ci	},
384162306a36Sopenharmony_ci};
384262306a36Sopenharmony_ci
384362306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
384462306a36Sopenharmony_ci	.halt_reg = 0xf018,
384562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
384662306a36Sopenharmony_ci	.clkr = {
384762306a36Sopenharmony_ci		.enable_reg = 0xf018,
384862306a36Sopenharmony_ci		.enable_mask = BIT(0),
384962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
385062306a36Sopenharmony_ci			.name = "gcc_usb30_prim_mock_utmi_clk",
385162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
385262306a36Sopenharmony_ci				      &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw
385362306a36Sopenharmony_ci			},
385462306a36Sopenharmony_ci			.num_parents = 1,
385562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
385662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
385762306a36Sopenharmony_ci		},
385862306a36Sopenharmony_ci	},
385962306a36Sopenharmony_ci};
386062306a36Sopenharmony_ci
386162306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_sleep_clk = {
386262306a36Sopenharmony_ci	.halt_reg = 0xf014,
386362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
386462306a36Sopenharmony_ci	.clkr = {
386562306a36Sopenharmony_ci		.enable_reg = 0xf014,
386662306a36Sopenharmony_ci		.enable_mask = BIT(0),
386762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
386862306a36Sopenharmony_ci			.name = "gcc_usb30_prim_sleep_clk",
386962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
387062306a36Sopenharmony_ci		},
387162306a36Sopenharmony_ci	},
387262306a36Sopenharmony_ci};
387362306a36Sopenharmony_ci
387462306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_master_clk = {
387562306a36Sopenharmony_ci	.halt_reg = 0x10010,
387662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
387762306a36Sopenharmony_ci	.clkr = {
387862306a36Sopenharmony_ci		.enable_reg = 0x10010,
387962306a36Sopenharmony_ci		.enable_mask = BIT(0),
388062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
388162306a36Sopenharmony_ci			.name = "gcc_usb30_sec_master_clk",
388262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
388362306a36Sopenharmony_ci				      &gcc_usb30_sec_master_clk_src.clkr.hw },
388462306a36Sopenharmony_ci			.num_parents = 1,
388562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
388662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
388762306a36Sopenharmony_ci		},
388862306a36Sopenharmony_ci	},
388962306a36Sopenharmony_ci};
389062306a36Sopenharmony_ci
389162306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
389262306a36Sopenharmony_ci	.halt_reg = 0x10018,
389362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
389462306a36Sopenharmony_ci	.clkr = {
389562306a36Sopenharmony_ci		.enable_reg = 0x10018,
389662306a36Sopenharmony_ci		.enable_mask = BIT(0),
389762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
389862306a36Sopenharmony_ci			.name = "gcc_usb30_sec_mock_utmi_clk",
389962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
390062306a36Sopenharmony_ci				      &gcc_usb30_sec_mock_utmi_clk_src.clkr.hw
390162306a36Sopenharmony_ci			},
390262306a36Sopenharmony_ci			.num_parents = 1,
390362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
390462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
390562306a36Sopenharmony_ci		},
390662306a36Sopenharmony_ci	},
390762306a36Sopenharmony_ci};
390862306a36Sopenharmony_ci
390962306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_sleep_clk = {
391062306a36Sopenharmony_ci	.halt_reg = 0x10014,
391162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
391262306a36Sopenharmony_ci	.clkr = {
391362306a36Sopenharmony_ci		.enable_reg = 0x10014,
391462306a36Sopenharmony_ci		.enable_mask = BIT(0),
391562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
391662306a36Sopenharmony_ci			.name = "gcc_usb30_sec_sleep_clk",
391762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
391862306a36Sopenharmony_ci		},
391962306a36Sopenharmony_ci	},
392062306a36Sopenharmony_ci};
392162306a36Sopenharmony_ci
392262306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_mp_phy_aux_clk = {
392362306a36Sopenharmony_ci	.halt_reg = 0xa6050,
392462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
392562306a36Sopenharmony_ci	.clkr = {
392662306a36Sopenharmony_ci		.enable_reg = 0xa6050,
392762306a36Sopenharmony_ci		.enable_mask = BIT(0),
392862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
392962306a36Sopenharmony_ci			.name = "gcc_usb3_mp_phy_aux_clk",
393062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
393162306a36Sopenharmony_ci				      &gcc_usb3_mp_phy_aux_clk_src.clkr.hw
393262306a36Sopenharmony_ci			},
393362306a36Sopenharmony_ci			.num_parents = 1,
393462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
393562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
393662306a36Sopenharmony_ci		},
393762306a36Sopenharmony_ci	},
393862306a36Sopenharmony_ci};
393962306a36Sopenharmony_ci
394062306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_mp_phy_com_aux_clk = {
394162306a36Sopenharmony_ci	.halt_reg = 0xa6054,
394262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
394362306a36Sopenharmony_ci	.clkr = {
394462306a36Sopenharmony_ci		.enable_reg = 0xa6054,
394562306a36Sopenharmony_ci		.enable_mask = BIT(0),
394662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
394762306a36Sopenharmony_ci			.name = "gcc_usb3_mp_phy_com_aux_clk",
394862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
394962306a36Sopenharmony_ci				      &gcc_usb3_mp_phy_aux_clk_src.clkr.hw
395062306a36Sopenharmony_ci			},
395162306a36Sopenharmony_ci			.num_parents = 1,
395262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
395362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
395462306a36Sopenharmony_ci		},
395562306a36Sopenharmony_ci	},
395662306a36Sopenharmony_ci};
395762306a36Sopenharmony_ci
395862306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_mp_phy_pipe_0_clk = {
395962306a36Sopenharmony_ci	.halt_reg = 0xa6058,
396062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
396162306a36Sopenharmony_ci	.clkr = {
396262306a36Sopenharmony_ci		.enable_reg = 0xa6058,
396362306a36Sopenharmony_ci		.enable_mask = BIT(0),
396462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
396562306a36Sopenharmony_ci			.name = "gcc_usb3_mp_phy_pipe_0_clk",
396662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
396762306a36Sopenharmony_ci		},
396862306a36Sopenharmony_ci	},
396962306a36Sopenharmony_ci};
397062306a36Sopenharmony_ci
397162306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_mp_phy_pipe_1_clk = {
397262306a36Sopenharmony_ci	.halt_reg = 0xa605c,
397362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
397462306a36Sopenharmony_ci	.clkr = {
397562306a36Sopenharmony_ci		.enable_reg = 0xa605c,
397662306a36Sopenharmony_ci		.enable_mask = BIT(0),
397762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
397862306a36Sopenharmony_ci			.name = "gcc_usb3_mp_phy_pipe_1_clk",
397962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
398062306a36Sopenharmony_ci		},
398162306a36Sopenharmony_ci	},
398262306a36Sopenharmony_ci};
398362306a36Sopenharmony_ci
398462306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_clkref_clk = {
398562306a36Sopenharmony_ci	.halt_reg = 0x8c008,
398662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
398762306a36Sopenharmony_ci	.clkr = {
398862306a36Sopenharmony_ci		.enable_reg = 0x8c008,
398962306a36Sopenharmony_ci		.enable_mask = BIT(0),
399062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
399162306a36Sopenharmony_ci			.name = "gcc_usb3_prim_clkref_clk",
399262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
399362306a36Sopenharmony_ci		},
399462306a36Sopenharmony_ci	},
399562306a36Sopenharmony_ci};
399662306a36Sopenharmony_ci
399762306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_aux_clk = {
399862306a36Sopenharmony_ci	.halt_reg = 0xf050,
399962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
400062306a36Sopenharmony_ci	.clkr = {
400162306a36Sopenharmony_ci		.enable_reg = 0xf050,
400262306a36Sopenharmony_ci		.enable_mask = BIT(0),
400362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
400462306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_aux_clk",
400562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
400662306a36Sopenharmony_ci				      &gcc_usb3_prim_phy_aux_clk_src.clkr.hw
400762306a36Sopenharmony_ci			},
400862306a36Sopenharmony_ci			.num_parents = 1,
400962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
401062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
401162306a36Sopenharmony_ci		},
401262306a36Sopenharmony_ci	},
401362306a36Sopenharmony_ci};
401462306a36Sopenharmony_ci
401562306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
401662306a36Sopenharmony_ci	.halt_reg = 0xf054,
401762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
401862306a36Sopenharmony_ci	.clkr = {
401962306a36Sopenharmony_ci		.enable_reg = 0xf054,
402062306a36Sopenharmony_ci		.enable_mask = BIT(0),
402162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
402262306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_com_aux_clk",
402362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
402462306a36Sopenharmony_ci				      &gcc_usb3_prim_phy_aux_clk_src.clkr.hw
402562306a36Sopenharmony_ci			},
402662306a36Sopenharmony_ci			.num_parents = 1,
402762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
402862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
402962306a36Sopenharmony_ci		},
403062306a36Sopenharmony_ci	},
403162306a36Sopenharmony_ci};
403262306a36Sopenharmony_ci
403362306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
403462306a36Sopenharmony_ci	.halt_reg = 0xf058,
403562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
403662306a36Sopenharmony_ci	.clkr = {
403762306a36Sopenharmony_ci		.enable_reg = 0xf058,
403862306a36Sopenharmony_ci		.enable_mask = BIT(0),
403962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
404062306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_pipe_clk",
404162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
404262306a36Sopenharmony_ci		},
404362306a36Sopenharmony_ci	},
404462306a36Sopenharmony_ci};
404562306a36Sopenharmony_ci
404662306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_clkref_clk = {
404762306a36Sopenharmony_ci	.halt_reg = 0x8c028,
404862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
404962306a36Sopenharmony_ci	.clkr = {
405062306a36Sopenharmony_ci		.enable_reg = 0x8c028,
405162306a36Sopenharmony_ci		.enable_mask = BIT(0),
405262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
405362306a36Sopenharmony_ci			.name = "gcc_usb3_sec_clkref_clk",
405462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
405562306a36Sopenharmony_ci		},
405662306a36Sopenharmony_ci	},
405762306a36Sopenharmony_ci};
405862306a36Sopenharmony_ci
405962306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_aux_clk = {
406062306a36Sopenharmony_ci	.halt_reg = 0x10050,
406162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
406262306a36Sopenharmony_ci	.clkr = {
406362306a36Sopenharmony_ci		.enable_reg = 0x10050,
406462306a36Sopenharmony_ci		.enable_mask = BIT(0),
406562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
406662306a36Sopenharmony_ci			.name = "gcc_usb3_sec_phy_aux_clk",
406762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
406862306a36Sopenharmony_ci				      &gcc_usb3_sec_phy_aux_clk_src.clkr.hw
406962306a36Sopenharmony_ci			},
407062306a36Sopenharmony_ci			.num_parents = 1,
407162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
407262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
407362306a36Sopenharmony_ci		},
407462306a36Sopenharmony_ci	},
407562306a36Sopenharmony_ci};
407662306a36Sopenharmony_ci
407762306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
407862306a36Sopenharmony_ci	.halt_reg = 0x10054,
407962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
408062306a36Sopenharmony_ci	.clkr = {
408162306a36Sopenharmony_ci		.enable_reg = 0x10054,
408262306a36Sopenharmony_ci		.enable_mask = BIT(0),
408362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
408462306a36Sopenharmony_ci			.name = "gcc_usb3_sec_phy_com_aux_clk",
408562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){
408662306a36Sopenharmony_ci				      &gcc_usb3_sec_phy_aux_clk_src.clkr.hw
408762306a36Sopenharmony_ci			},
408862306a36Sopenharmony_ci			.num_parents = 1,
408962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
409062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
409162306a36Sopenharmony_ci		},
409262306a36Sopenharmony_ci	},
409362306a36Sopenharmony_ci};
409462306a36Sopenharmony_ci
409562306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
409662306a36Sopenharmony_ci	.halt_reg = 0x10058,
409762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
409862306a36Sopenharmony_ci	.clkr = {
409962306a36Sopenharmony_ci		.enable_reg = 0x10058,
410062306a36Sopenharmony_ci		.enable_mask = BIT(0),
410162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
410262306a36Sopenharmony_ci			.name = "gcc_usb3_sec_phy_pipe_clk",
410362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
410462306a36Sopenharmony_ci		},
410562306a36Sopenharmony_ci	},
410662306a36Sopenharmony_ci};
410762306a36Sopenharmony_ci
410862306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi0_clk = {
410962306a36Sopenharmony_ci	.halt_reg = 0xb024,
411062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
411162306a36Sopenharmony_ci	.clkr = {
411262306a36Sopenharmony_ci		.enable_reg = 0xb024,
411362306a36Sopenharmony_ci		.enable_mask = BIT(0),
411462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
411562306a36Sopenharmony_ci			.name = "gcc_video_axi0_clk",
411662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
411762306a36Sopenharmony_ci		},
411862306a36Sopenharmony_ci	},
411962306a36Sopenharmony_ci};
412062306a36Sopenharmony_ci
412162306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi1_clk = {
412262306a36Sopenharmony_ci	.halt_reg = 0xb028,
412362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
412462306a36Sopenharmony_ci	.clkr = {
412562306a36Sopenharmony_ci		.enable_reg = 0xb028,
412662306a36Sopenharmony_ci		.enable_mask = BIT(0),
412762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
412862306a36Sopenharmony_ci			.name = "gcc_video_axi1_clk",
412962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
413062306a36Sopenharmony_ci		},
413162306a36Sopenharmony_ci	},
413262306a36Sopenharmony_ci};
413362306a36Sopenharmony_ci
413462306a36Sopenharmony_cistatic struct clk_branch gcc_video_axic_clk = {
413562306a36Sopenharmony_ci	.halt_reg = 0xb02c,
413662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
413762306a36Sopenharmony_ci	.clkr = {
413862306a36Sopenharmony_ci		.enable_reg = 0xb02c,
413962306a36Sopenharmony_ci		.enable_mask = BIT(0),
414062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
414162306a36Sopenharmony_ci			.name = "gcc_video_axic_clk",
414262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
414362306a36Sopenharmony_ci		},
414462306a36Sopenharmony_ci	},
414562306a36Sopenharmony_ci};
414662306a36Sopenharmony_ci
414762306a36Sopenharmony_cistatic struct gdsc usb30_sec_gdsc = {
414862306a36Sopenharmony_ci	.gdscr = 0x10004,
414962306a36Sopenharmony_ci	.pd = {
415062306a36Sopenharmony_ci		.name = "usb30_sec_gdsc",
415162306a36Sopenharmony_ci	},
415262306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
415362306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
415462306a36Sopenharmony_ci};
415562306a36Sopenharmony_ci
415662306a36Sopenharmony_cistatic struct gdsc emac_gdsc = {
415762306a36Sopenharmony_ci	.gdscr = 0x6004,
415862306a36Sopenharmony_ci	.pd = {
415962306a36Sopenharmony_ci		.name = "emac_gdsc",
416062306a36Sopenharmony_ci	},
416162306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
416262306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
416362306a36Sopenharmony_ci};
416462306a36Sopenharmony_ci
416562306a36Sopenharmony_cistatic struct gdsc usb30_prim_gdsc = {
416662306a36Sopenharmony_ci	.gdscr = 0xf004,
416762306a36Sopenharmony_ci	.pd = {
416862306a36Sopenharmony_ci		.name = "usb30_prim_gdsc",
416962306a36Sopenharmony_ci	},
417062306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
417162306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
417262306a36Sopenharmony_ci};
417362306a36Sopenharmony_ci
417462306a36Sopenharmony_cistatic struct gdsc pcie_0_gdsc = {
417562306a36Sopenharmony_ci	.gdscr = 0x6b004,
417662306a36Sopenharmony_ci	.pd = {
417762306a36Sopenharmony_ci		.name = "pcie_0_gdsc",
417862306a36Sopenharmony_ci	},
417962306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
418062306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
418162306a36Sopenharmony_ci};
418262306a36Sopenharmony_ci
418362306a36Sopenharmony_cistatic struct gdsc ufs_card_gdsc = {
418462306a36Sopenharmony_ci	.gdscr = 0x75004,
418562306a36Sopenharmony_ci	.pd = {
418662306a36Sopenharmony_ci		.name = "ufs_card_gdsc",
418762306a36Sopenharmony_ci	},
418862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
418962306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
419062306a36Sopenharmony_ci};
419162306a36Sopenharmony_ci
419262306a36Sopenharmony_cistatic struct gdsc ufs_phy_gdsc = {
419362306a36Sopenharmony_ci	.gdscr = 0x77004,
419462306a36Sopenharmony_ci	.pd = {
419562306a36Sopenharmony_ci		.name = "ufs_phy_gdsc",
419662306a36Sopenharmony_ci	},
419762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
419862306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
419962306a36Sopenharmony_ci};
420062306a36Sopenharmony_ci
420162306a36Sopenharmony_cistatic struct gdsc pcie_1_gdsc = {
420262306a36Sopenharmony_ci	.gdscr = 0x8d004,
420362306a36Sopenharmony_ci	.pd = {
420462306a36Sopenharmony_ci		.name = "pcie_1_gdsc",
420562306a36Sopenharmony_ci	},
420662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
420762306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
420862306a36Sopenharmony_ci};
420962306a36Sopenharmony_ci
421062306a36Sopenharmony_cistatic struct gdsc pcie_2_gdsc = {
421162306a36Sopenharmony_ci	.gdscr = 0x9d004,
421262306a36Sopenharmony_ci	.pd = {
421362306a36Sopenharmony_ci		.name = "pcie_2_gdsc",
421462306a36Sopenharmony_ci	},
421562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
421662306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
421762306a36Sopenharmony_ci};
421862306a36Sopenharmony_ci
421962306a36Sopenharmony_cistatic struct gdsc ufs_card_2_gdsc = {
422062306a36Sopenharmony_ci	.gdscr = 0xa2004,
422162306a36Sopenharmony_ci	.pd = {
422262306a36Sopenharmony_ci		.name = "ufs_card_2_gdsc",
422362306a36Sopenharmony_ci	},
422462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
422562306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
422662306a36Sopenharmony_ci};
422762306a36Sopenharmony_ci
422862306a36Sopenharmony_cistatic struct gdsc pcie_3_gdsc = {
422962306a36Sopenharmony_ci	.gdscr = 0xa3004,
423062306a36Sopenharmony_ci	.pd = {
423162306a36Sopenharmony_ci		.name = "pcie_3_gdsc",
423262306a36Sopenharmony_ci	},
423362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
423462306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
423562306a36Sopenharmony_ci};
423662306a36Sopenharmony_ci
423762306a36Sopenharmony_cistatic struct gdsc usb30_mp_gdsc = {
423862306a36Sopenharmony_ci	.gdscr = 0xa6004,
423962306a36Sopenharmony_ci	.pd = {
424062306a36Sopenharmony_ci		.name = "usb30_mp_gdsc",
424162306a36Sopenharmony_ci	},
424262306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
424362306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
424462306a36Sopenharmony_ci};
424562306a36Sopenharmony_ci
424662306a36Sopenharmony_cistatic struct clk_regmap *gcc_sc8180x_clocks[] = {
424762306a36Sopenharmony_ci	[GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
424862306a36Sopenharmony_ci	[GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
424962306a36Sopenharmony_ci	[GCC_AGGRE_UFS_CARD_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_card_axi_hw_ctl_clk.clkr,
425062306a36Sopenharmony_ci	[GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
425162306a36Sopenharmony_ci	[GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
425262306a36Sopenharmony_ci	[GCC_AGGRE_USB3_MP_AXI_CLK] = &gcc_aggre_usb3_mp_axi_clk.clkr,
425362306a36Sopenharmony_ci	[GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
425462306a36Sopenharmony_ci	[GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
425562306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
425662306a36Sopenharmony_ci	[GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
425762306a36Sopenharmony_ci	[GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
425862306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_MP_AXI_CLK] = &gcc_cfg_noc_usb3_mp_axi_clk.clkr,
425962306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
426062306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
426162306a36Sopenharmony_ci	[GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
426262306a36Sopenharmony_ci	[GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
426362306a36Sopenharmony_ci	[GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
426462306a36Sopenharmony_ci	[GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
426562306a36Sopenharmony_ci	[GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
426662306a36Sopenharmony_ci	[GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr,
426762306a36Sopenharmony_ci	[GCC_EMAC_AXI_CLK] = &gcc_emac_axi_clk.clkr,
426862306a36Sopenharmony_ci	[GCC_EMAC_PTP_CLK] = &gcc_emac_ptp_clk.clkr,
426962306a36Sopenharmony_ci	[GCC_EMAC_PTP_CLK_SRC] = &gcc_emac_ptp_clk_src.clkr,
427062306a36Sopenharmony_ci	[GCC_EMAC_RGMII_CLK] = &gcc_emac_rgmii_clk.clkr,
427162306a36Sopenharmony_ci	[GCC_EMAC_RGMII_CLK_SRC] = &gcc_emac_rgmii_clk_src.clkr,
427262306a36Sopenharmony_ci	[GCC_EMAC_SLV_AHB_CLK] = &gcc_emac_slv_ahb_clk.clkr,
427362306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
427462306a36Sopenharmony_ci	[GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
427562306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
427662306a36Sopenharmony_ci	[GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
427762306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
427862306a36Sopenharmony_ci	[GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
427962306a36Sopenharmony_ci	[GCC_GP4_CLK] = &gcc_gp4_clk.clkr,
428062306a36Sopenharmony_ci	[GCC_GP4_CLK_SRC] = &gcc_gp4_clk_src.clkr,
428162306a36Sopenharmony_ci	[GCC_GP5_CLK] = &gcc_gp5_clk.clkr,
428262306a36Sopenharmony_ci	[GCC_GP5_CLK_SRC] = &gcc_gp5_clk_src.clkr,
428362306a36Sopenharmony_ci	[GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
428462306a36Sopenharmony_ci	[GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
428562306a36Sopenharmony_ci	[GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
428662306a36Sopenharmony_ci	[GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
428762306a36Sopenharmony_ci	[GCC_NPU_AT_CLK] = &gcc_npu_at_clk.clkr,
428862306a36Sopenharmony_ci	[GCC_NPU_AXI_CLK] = &gcc_npu_axi_clk.clkr,
428962306a36Sopenharmony_ci	[GCC_NPU_AXI_CLK_SRC] = &gcc_npu_axi_clk_src.clkr,
429062306a36Sopenharmony_ci	[GCC_NPU_GPLL0_CLK_SRC] = &gcc_npu_gpll0_clk_src.clkr,
429162306a36Sopenharmony_ci	[GCC_NPU_GPLL0_DIV_CLK_SRC] = &gcc_npu_gpll0_div_clk_src.clkr,
429262306a36Sopenharmony_ci	[GCC_NPU_TRIG_CLK] = &gcc_npu_trig_clk.clkr,
429362306a36Sopenharmony_ci	[GCC_PCIE0_PHY_REFGEN_CLK] = &gcc_pcie0_phy_refgen_clk.clkr,
429462306a36Sopenharmony_ci	[GCC_PCIE1_PHY_REFGEN_CLK] = &gcc_pcie1_phy_refgen_clk.clkr,
429562306a36Sopenharmony_ci	[GCC_PCIE2_PHY_REFGEN_CLK] = &gcc_pcie2_phy_refgen_clk.clkr,
429662306a36Sopenharmony_ci	[GCC_PCIE3_PHY_REFGEN_CLK] = &gcc_pcie3_phy_refgen_clk.clkr,
429762306a36Sopenharmony_ci	[GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
429862306a36Sopenharmony_ci	[GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
429962306a36Sopenharmony_ci	[GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
430062306a36Sopenharmony_ci	[GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr,
430162306a36Sopenharmony_ci	[GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
430262306a36Sopenharmony_ci	[GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
430362306a36Sopenharmony_ci	[GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
430462306a36Sopenharmony_ci	[GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
430562306a36Sopenharmony_ci	[GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
430662306a36Sopenharmony_ci	[GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
430762306a36Sopenharmony_ci	[GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
430862306a36Sopenharmony_ci	[GCC_PCIE_1_CLKREF_CLK] = &gcc_pcie_1_clkref_clk.clkr,
430962306a36Sopenharmony_ci	[GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
431062306a36Sopenharmony_ci	[GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
431162306a36Sopenharmony_ci	[GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
431262306a36Sopenharmony_ci	[GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
431362306a36Sopenharmony_ci	[GCC_PCIE_2_AUX_CLK] = &gcc_pcie_2_aux_clk.clkr,
431462306a36Sopenharmony_ci	[GCC_PCIE_2_AUX_CLK_SRC] = &gcc_pcie_2_aux_clk_src.clkr,
431562306a36Sopenharmony_ci	[GCC_PCIE_2_CFG_AHB_CLK] = &gcc_pcie_2_cfg_ahb_clk.clkr,
431662306a36Sopenharmony_ci	[GCC_PCIE_2_CLKREF_CLK] = &gcc_pcie_2_clkref_clk.clkr,
431762306a36Sopenharmony_ci	[GCC_PCIE_2_MSTR_AXI_CLK] = &gcc_pcie_2_mstr_axi_clk.clkr,
431862306a36Sopenharmony_ci	[GCC_PCIE_2_PIPE_CLK] = &gcc_pcie_2_pipe_clk.clkr,
431962306a36Sopenharmony_ci	[GCC_PCIE_2_SLV_AXI_CLK] = &gcc_pcie_2_slv_axi_clk.clkr,
432062306a36Sopenharmony_ci	[GCC_PCIE_2_SLV_Q2A_AXI_CLK] = &gcc_pcie_2_slv_q2a_axi_clk.clkr,
432162306a36Sopenharmony_ci	[GCC_PCIE_3_AUX_CLK] = &gcc_pcie_3_aux_clk.clkr,
432262306a36Sopenharmony_ci	[GCC_PCIE_3_AUX_CLK_SRC] = &gcc_pcie_3_aux_clk_src.clkr,
432362306a36Sopenharmony_ci	[GCC_PCIE_3_CFG_AHB_CLK] = &gcc_pcie_3_cfg_ahb_clk.clkr,
432462306a36Sopenharmony_ci	[GCC_PCIE_3_CLKREF_CLK] = &gcc_pcie_3_clkref_clk.clkr,
432562306a36Sopenharmony_ci	[GCC_PCIE_3_MSTR_AXI_CLK] = &gcc_pcie_3_mstr_axi_clk.clkr,
432662306a36Sopenharmony_ci	[GCC_PCIE_3_PIPE_CLK] = &gcc_pcie_3_pipe_clk.clkr,
432762306a36Sopenharmony_ci	[GCC_PCIE_3_SLV_AXI_CLK] = &gcc_pcie_3_slv_axi_clk.clkr,
432862306a36Sopenharmony_ci	[GCC_PCIE_3_SLV_Q2A_AXI_CLK] = &gcc_pcie_3_slv_q2a_axi_clk.clkr,
432962306a36Sopenharmony_ci	[GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
433062306a36Sopenharmony_ci	[GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr,
433162306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
433262306a36Sopenharmony_ci	[GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
433362306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
433462306a36Sopenharmony_ci	[GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
433562306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
433662306a36Sopenharmony_ci	[GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
433762306a36Sopenharmony_ci	[GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
433862306a36Sopenharmony_ci	[GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
433962306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
434062306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
434162306a36Sopenharmony_ci	[GCC_QSPI_1_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_1_cnoc_periph_ahb_clk.clkr,
434262306a36Sopenharmony_ci	[GCC_QSPI_1_CORE_CLK] = &gcc_qspi_1_core_clk.clkr,
434362306a36Sopenharmony_ci	[GCC_QSPI_1_CORE_CLK_SRC] = &gcc_qspi_1_core_clk_src.clkr,
434462306a36Sopenharmony_ci	[GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
434562306a36Sopenharmony_ci	[GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
434662306a36Sopenharmony_ci	[GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
434762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
434862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
434962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
435062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
435162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
435262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
435362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
435462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
435562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
435662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
435762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
435862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
435962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
436062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
436162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
436262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
436362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
436462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
436562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
436662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
436762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
436862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
436962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
437062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
437162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
437262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
437362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
437462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
437562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
437662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
437762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
437862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
437962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
438062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
438162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
438262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
438362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
438462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
438562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
438662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
438762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
438862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
438962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
439062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
439162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
439262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
439362306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
439462306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
439562306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
439662306a36Sopenharmony_ci	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
439762306a36Sopenharmony_ci	[GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
439862306a36Sopenharmony_ci	[GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
439962306a36Sopenharmony_ci	[GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
440062306a36Sopenharmony_ci	[GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
440162306a36Sopenharmony_ci	[GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
440262306a36Sopenharmony_ci	[GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
440362306a36Sopenharmony_ci	[GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
440462306a36Sopenharmony_ci	[GCC_UFS_CARD_2_AHB_CLK] = &gcc_ufs_card_2_ahb_clk.clkr,
440562306a36Sopenharmony_ci	[GCC_UFS_CARD_2_AXI_CLK] = &gcc_ufs_card_2_axi_clk.clkr,
440662306a36Sopenharmony_ci	[GCC_UFS_CARD_2_AXI_CLK_SRC] = &gcc_ufs_card_2_axi_clk_src.clkr,
440762306a36Sopenharmony_ci	[GCC_UFS_CARD_2_ICE_CORE_CLK] = &gcc_ufs_card_2_ice_core_clk.clkr,
440862306a36Sopenharmony_ci	[GCC_UFS_CARD_2_ICE_CORE_CLK_SRC] = &gcc_ufs_card_2_ice_core_clk_src.clkr,
440962306a36Sopenharmony_ci	[GCC_UFS_CARD_2_PHY_AUX_CLK] = &gcc_ufs_card_2_phy_aux_clk.clkr,
441062306a36Sopenharmony_ci	[GCC_UFS_CARD_2_PHY_AUX_CLK_SRC] = &gcc_ufs_card_2_phy_aux_clk_src.clkr,
441162306a36Sopenharmony_ci	[GCC_UFS_CARD_2_RX_SYMBOL_0_CLK] = &gcc_ufs_card_2_rx_symbol_0_clk.clkr,
441262306a36Sopenharmony_ci	[GCC_UFS_CARD_2_RX_SYMBOL_1_CLK] = &gcc_ufs_card_2_rx_symbol_1_clk.clkr,
441362306a36Sopenharmony_ci	[GCC_UFS_CARD_2_TX_SYMBOL_0_CLK] = &gcc_ufs_card_2_tx_symbol_0_clk.clkr,
441462306a36Sopenharmony_ci	[GCC_UFS_CARD_2_UNIPRO_CORE_CLK] = &gcc_ufs_card_2_unipro_core_clk.clkr,
441562306a36Sopenharmony_ci	[GCC_UFS_CARD_2_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_card_2_unipro_core_clk_src.clkr,
441662306a36Sopenharmony_ci	[GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
441762306a36Sopenharmony_ci	[GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
441862306a36Sopenharmony_ci	[GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
441962306a36Sopenharmony_ci	[GCC_UFS_CARD_AXI_HW_CTL_CLK] = &gcc_ufs_card_axi_hw_ctl_clk.clkr,
442062306a36Sopenharmony_ci	[GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
442162306a36Sopenharmony_ci	[GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
442262306a36Sopenharmony_ci	[GCC_UFS_CARD_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_card_ice_core_hw_ctl_clk.clkr,
442362306a36Sopenharmony_ci	[GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
442462306a36Sopenharmony_ci	[GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
442562306a36Sopenharmony_ci	[GCC_UFS_CARD_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_card_phy_aux_hw_ctl_clk.clkr,
442662306a36Sopenharmony_ci	[GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
442762306a36Sopenharmony_ci	[GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
442862306a36Sopenharmony_ci	[GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
442962306a36Sopenharmony_ci	[GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
443062306a36Sopenharmony_ci	[GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_card_unipro_core_clk_src.clkr,
443162306a36Sopenharmony_ci	[GCC_UFS_CARD_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_card_unipro_core_hw_ctl_clk.clkr,
443262306a36Sopenharmony_ci	[GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
443362306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
443462306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
443562306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
443662306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
443762306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
443862306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
443962306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
444062306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
444162306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
444262306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
444362306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
444462306a36Sopenharmony_ci	[GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
444562306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
444662306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
444762306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
444862306a36Sopenharmony_ci	[GCC_USB30_MP_MASTER_CLK] = &gcc_usb30_mp_master_clk.clkr,
444962306a36Sopenharmony_ci	[GCC_USB30_MP_MASTER_CLK_SRC] = &gcc_usb30_mp_master_clk_src.clkr,
445062306a36Sopenharmony_ci	[GCC_USB30_MP_MOCK_UTMI_CLK] = &gcc_usb30_mp_mock_utmi_clk.clkr,
445162306a36Sopenharmony_ci	[GCC_USB30_MP_MOCK_UTMI_CLK_SRC] = &gcc_usb30_mp_mock_utmi_clk_src.clkr,
445262306a36Sopenharmony_ci	[GCC_USB30_MP_SLEEP_CLK] = &gcc_usb30_mp_sleep_clk.clkr,
445362306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
445462306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
445562306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
445662306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
445762306a36Sopenharmony_ci	[GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
445862306a36Sopenharmony_ci	[GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
445962306a36Sopenharmony_ci	[GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
446062306a36Sopenharmony_ci	[GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
446162306a36Sopenharmony_ci	[GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] = &gcc_usb30_sec_mock_utmi_clk_src.clkr,
446262306a36Sopenharmony_ci	[GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
446362306a36Sopenharmony_ci	[GCC_USB3_MP_PHY_AUX_CLK] = &gcc_usb3_mp_phy_aux_clk.clkr,
446462306a36Sopenharmony_ci	[GCC_USB3_MP_PHY_AUX_CLK_SRC] = &gcc_usb3_mp_phy_aux_clk_src.clkr,
446562306a36Sopenharmony_ci	[GCC_USB3_MP_PHY_COM_AUX_CLK] = &gcc_usb3_mp_phy_com_aux_clk.clkr,
446662306a36Sopenharmony_ci	[GCC_USB3_MP_PHY_PIPE_0_CLK] = &gcc_usb3_mp_phy_pipe_0_clk.clkr,
446762306a36Sopenharmony_ci	[GCC_USB3_MP_PHY_PIPE_1_CLK] = &gcc_usb3_mp_phy_pipe_1_clk.clkr,
446862306a36Sopenharmony_ci	[GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
446962306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
447062306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
447162306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
447262306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
447362306a36Sopenharmony_ci	[GCC_USB3_SEC_CLKREF_CLK] = &gcc_usb3_sec_clkref_clk.clkr,
447462306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
447562306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
447662306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
447762306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
447862306a36Sopenharmony_ci	[GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
447962306a36Sopenharmony_ci	[GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
448062306a36Sopenharmony_ci	[GCC_VIDEO_AXIC_CLK] = &gcc_video_axic_clk.clkr,
448162306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
448262306a36Sopenharmony_ci	[GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
448362306a36Sopenharmony_ci	[GPLL1] = &gpll1.clkr,
448462306a36Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
448562306a36Sopenharmony_ci	[GPLL7] = &gpll7.clkr,
448662306a36Sopenharmony_ci};
448762306a36Sopenharmony_ci
448862306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sc8180x_resets[] = {
448962306a36Sopenharmony_ci	[GCC_EMAC_BCR] = { 0x6000 },
449062306a36Sopenharmony_ci	[GCC_GPU_BCR] = { 0x71000 },
449162306a36Sopenharmony_ci	[GCC_MMSS_BCR] = { 0xb000 },
449262306a36Sopenharmony_ci	[GCC_NPU_BCR] = { 0x4d000 },
449362306a36Sopenharmony_ci	[GCC_PCIE_0_BCR] = { 0x6b000 },
449462306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
449562306a36Sopenharmony_ci	[GCC_PCIE_1_BCR] = { 0x8d000 },
449662306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
449762306a36Sopenharmony_ci	[GCC_PCIE_2_BCR] = { 0x9d000 },
449862306a36Sopenharmony_ci	[GCC_PCIE_2_PHY_BCR] = { 0xa701c },
449962306a36Sopenharmony_ci	[GCC_PCIE_3_BCR] = { 0xa3000 },
450062306a36Sopenharmony_ci	[GCC_PCIE_3_PHY_BCR] = { 0xa801c },
450162306a36Sopenharmony_ci	[GCC_PCIE_PHY_BCR] = { 0x6f000 },
450262306a36Sopenharmony_ci	[GCC_PDM_BCR] = { 0x33000 },
450362306a36Sopenharmony_ci	[GCC_PRNG_BCR] = { 0x34000 },
450462306a36Sopenharmony_ci	[GCC_QSPI_1_BCR] = { 0x4a000 },
450562306a36Sopenharmony_ci	[GCC_QSPI_BCR] = { 0x24008 },
450662306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
450762306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
450862306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 },
450962306a36Sopenharmony_ci	[GCC_QUSB2PHY_5_BCR] = { 0x12010 },
451062306a36Sopenharmony_ci	[GCC_QUSB2PHY_MP0_BCR] = { 0x12008 },
451162306a36Sopenharmony_ci	[GCC_QUSB2PHY_MP1_BCR] = { 0x1200c },
451262306a36Sopenharmony_ci	[GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
451362306a36Sopenharmony_ci	[GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
451462306a36Sopenharmony_ci	[GCC_USB3_PHY_PRIM_SP0_BCR] = { 0x50000 },
451562306a36Sopenharmony_ci	[GCC_USB3_PHY_PRIM_SP1_BCR] = { 0x50004 },
451662306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_PRIM_SP0_BCR] = { 0x50010 },
451762306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_PRIM_SP1_BCR] = { 0x50014 },
451862306a36Sopenharmony_ci	[GCC_USB3_PHY_SEC_BCR] = { 0x50018 },
451962306a36Sopenharmony_ci	[GCC_USB3PHY_PHY_SEC_BCR] = { 0x5001c },
452062306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_SEC_BCR] = { 0x50020 },
452162306a36Sopenharmony_ci	[GCC_SDCC2_BCR] = { 0x14000 },
452262306a36Sopenharmony_ci	[GCC_SDCC4_BCR] = { 0x16000 },
452362306a36Sopenharmony_ci	[GCC_TSIF_BCR] = { 0x36000 },
452462306a36Sopenharmony_ci	[GCC_UFS_CARD_2_BCR] = { 0xa2000 },
452562306a36Sopenharmony_ci	[GCC_UFS_CARD_BCR] = { 0x75000 },
452662306a36Sopenharmony_ci	[GCC_UFS_PHY_BCR] = { 0x77000 },
452762306a36Sopenharmony_ci	[GCC_USB30_MP_BCR] = { 0xa6000 },
452862306a36Sopenharmony_ci	[GCC_USB30_PRIM_BCR] = { 0xf000 },
452962306a36Sopenharmony_ci	[GCC_USB30_SEC_BCR] = { 0x10000 },
453062306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
453162306a36Sopenharmony_ci	[GCC_VIDEO_AXIC_CLK_BCR] = { 0xb02c, 2 },
453262306a36Sopenharmony_ci	[GCC_VIDEO_AXI0_CLK_BCR] = { 0xb024, 2 },
453362306a36Sopenharmony_ci	[GCC_VIDEO_AXI1_CLK_BCR] = { 0xb028, 2 },
453462306a36Sopenharmony_ci};
453562306a36Sopenharmony_ci
453662306a36Sopenharmony_cistatic struct gdsc *gcc_sc8180x_gdscs[] = {
453762306a36Sopenharmony_ci	[EMAC_GDSC] = &emac_gdsc,
453862306a36Sopenharmony_ci	[PCIE_0_GDSC] = &pcie_0_gdsc,
453962306a36Sopenharmony_ci	[PCIE_1_GDSC] = &pcie_1_gdsc,
454062306a36Sopenharmony_ci	[PCIE_2_GDSC] = &pcie_2_gdsc,
454162306a36Sopenharmony_ci	[PCIE_3_GDSC] = &pcie_3_gdsc,
454262306a36Sopenharmony_ci	[UFS_CARD_GDSC] = &ufs_card_gdsc,
454362306a36Sopenharmony_ci	[UFS_CARD_2_GDSC] = &ufs_card_2_gdsc,
454462306a36Sopenharmony_ci	[UFS_PHY_GDSC] = &ufs_phy_gdsc,
454562306a36Sopenharmony_ci	[USB30_MP_GDSC] = &usb30_mp_gdsc,
454662306a36Sopenharmony_ci	[USB30_PRIM_GDSC] = &usb30_prim_gdsc,
454762306a36Sopenharmony_ci	[USB30_SEC_GDSC] = &usb30_sec_gdsc,
454862306a36Sopenharmony_ci};
454962306a36Sopenharmony_ci
455062306a36Sopenharmony_cistatic const struct regmap_config gcc_sc8180x_regmap_config = {
455162306a36Sopenharmony_ci	.reg_bits	= 32,
455262306a36Sopenharmony_ci	.reg_stride	= 4,
455362306a36Sopenharmony_ci	.val_bits	= 32,
455462306a36Sopenharmony_ci	.max_register	= 0xc0004,
455562306a36Sopenharmony_ci	.fast_io	= true,
455662306a36Sopenharmony_ci};
455762306a36Sopenharmony_ci
455862306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sc8180x_desc = {
455962306a36Sopenharmony_ci	.config = &gcc_sc8180x_regmap_config,
456062306a36Sopenharmony_ci	.clks = gcc_sc8180x_clocks,
456162306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_sc8180x_clocks),
456262306a36Sopenharmony_ci	.resets = gcc_sc8180x_resets,
456362306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_sc8180x_resets),
456462306a36Sopenharmony_ci	.gdscs = gcc_sc8180x_gdscs,
456562306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_sc8180x_gdscs),
456662306a36Sopenharmony_ci};
456762306a36Sopenharmony_ci
456862306a36Sopenharmony_cistatic const struct of_device_id gcc_sc8180x_match_table[] = {
456962306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-sc8180x" },
457062306a36Sopenharmony_ci	{ }
457162306a36Sopenharmony_ci};
457262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sc8180x_match_table);
457362306a36Sopenharmony_ci
457462306a36Sopenharmony_cistatic int gcc_sc8180x_probe(struct platform_device *pdev)
457562306a36Sopenharmony_ci{
457662306a36Sopenharmony_ci	struct regmap *regmap;
457762306a36Sopenharmony_ci
457862306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gcc_sc8180x_desc);
457962306a36Sopenharmony_ci	if (IS_ERR(regmap))
458062306a36Sopenharmony_ci		return PTR_ERR(regmap);
458162306a36Sopenharmony_ci
458262306a36Sopenharmony_ci	/*
458362306a36Sopenharmony_ci	 * Enable the following always-on clocks:
458462306a36Sopenharmony_ci	 * GCC_VIDEO_AHB_CLK, GCC_CAMERA_AHB_CLK, GCC_DISP_AHB_CLK,
458562306a36Sopenharmony_ci	 * GCC_VIDEO_XO_CLK, GCC_CAMERA_XO_CLK, GCC_DISP_XO_CLK,
458662306a36Sopenharmony_ci	 * GCC_CPUSS_GNOC_CLK, GCC_CPUSS_DVM_BUS_CLK, GCC_NPU_CFG_AHB_CLK and
458762306a36Sopenharmony_ci	 * GCC_GPU_CFG_AHB_CLK
458862306a36Sopenharmony_ci	 */
458962306a36Sopenharmony_ci	regmap_update_bits(regmap, 0xb004, BIT(0), BIT(0));
459062306a36Sopenharmony_ci	regmap_update_bits(regmap, 0xb008, BIT(0), BIT(0));
459162306a36Sopenharmony_ci	regmap_update_bits(regmap, 0xb00c, BIT(0), BIT(0));
459262306a36Sopenharmony_ci	regmap_update_bits(regmap, 0xb040, BIT(0), BIT(0));
459362306a36Sopenharmony_ci	regmap_update_bits(regmap, 0xb044, BIT(0), BIT(0));
459462306a36Sopenharmony_ci	regmap_update_bits(regmap, 0xb048, BIT(0), BIT(0));
459562306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x48004, BIT(0), BIT(0));
459662306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x48190, BIT(0), BIT(0));
459762306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x4d004, BIT(0), BIT(0));
459862306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x71004, BIT(0), BIT(0));
459962306a36Sopenharmony_ci
460062306a36Sopenharmony_ci	/* Disable the GPLL0 active input to NPU and GPU via MISC registers */
460162306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x4d110, 0x3, 0x3);
460262306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
460362306a36Sopenharmony_ci
460462306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gcc_sc8180x_desc, regmap);
460562306a36Sopenharmony_ci}
460662306a36Sopenharmony_ci
460762306a36Sopenharmony_cistatic struct platform_driver gcc_sc8180x_driver = {
460862306a36Sopenharmony_ci	.probe		= gcc_sc8180x_probe,
460962306a36Sopenharmony_ci	.driver		= {
461062306a36Sopenharmony_ci		.name	= "gcc-sc8180x",
461162306a36Sopenharmony_ci		.of_match_table = gcc_sc8180x_match_table,
461262306a36Sopenharmony_ci	},
461362306a36Sopenharmony_ci};
461462306a36Sopenharmony_ci
461562306a36Sopenharmony_cistatic int __init gcc_sc8180x_init(void)
461662306a36Sopenharmony_ci{
461762306a36Sopenharmony_ci	return platform_driver_register(&gcc_sc8180x_driver);
461862306a36Sopenharmony_ci}
461962306a36Sopenharmony_cicore_initcall(gcc_sc8180x_init);
462062306a36Sopenharmony_ci
462162306a36Sopenharmony_cistatic void __exit gcc_sc8180x_exit(void)
462262306a36Sopenharmony_ci{
462362306a36Sopenharmony_ci	platform_driver_unregister(&gcc_sc8180x_driver);
462462306a36Sopenharmony_ci}
462562306a36Sopenharmony_cimodule_exit(gcc_sc8180x_exit);
462662306a36Sopenharmony_ci
462762306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SC8180x driver");
462862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
4629