162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/kernel.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/of.h> 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci#include <linux/regmap.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-sc7280.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1662306a36Sopenharmony_ci#include "clk-branch.h" 1762306a36Sopenharmony_ci#include "clk-rcg.h" 1862306a36Sopenharmony_ci#include "clk-regmap-divider.h" 1962306a36Sopenharmony_ci#include "clk-regmap-mux.h" 2062306a36Sopenharmony_ci#include "clk-regmap-phy-mux.h" 2162306a36Sopenharmony_ci#include "common.h" 2262306a36Sopenharmony_ci#include "gdsc.h" 2362306a36Sopenharmony_ci#include "reset.h" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_cienum { 2662306a36Sopenharmony_ci P_BI_TCXO, 2762306a36Sopenharmony_ci P_GCC_GPLL0_OUT_EVEN, 2862306a36Sopenharmony_ci P_GCC_GPLL0_OUT_MAIN, 2962306a36Sopenharmony_ci P_GCC_GPLL0_OUT_ODD, 3062306a36Sopenharmony_ci P_GCC_GPLL10_OUT_MAIN, 3162306a36Sopenharmony_ci P_GCC_GPLL4_OUT_MAIN, 3262306a36Sopenharmony_ci P_GCC_GPLL9_OUT_MAIN, 3362306a36Sopenharmony_ci P_PCIE_0_PIPE_CLK, 3462306a36Sopenharmony_ci P_PCIE_1_PIPE_CLK, 3562306a36Sopenharmony_ci P_SLEEP_CLK, 3662306a36Sopenharmony_ci P_UFS_PHY_RX_SYMBOL_0_CLK, 3762306a36Sopenharmony_ci P_UFS_PHY_RX_SYMBOL_1_CLK, 3862306a36Sopenharmony_ci P_UFS_PHY_TX_SYMBOL_0_CLK, 3962306a36Sopenharmony_ci P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 4062306a36Sopenharmony_ci P_GCC_MSS_GPLL0_MAIN_DIV_CLK, 4162306a36Sopenharmony_ci}; 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll0 = { 4462306a36Sopenharmony_ci .offset = 0x0, 4562306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 4662306a36Sopenharmony_ci .clkr = { 4762306a36Sopenharmony_ci .enable_reg = 0x52010, 4862306a36Sopenharmony_ci .enable_mask = BIT(0), 4962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 5062306a36Sopenharmony_ci .name = "gcc_gpll0", 5162306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 5262306a36Sopenharmony_ci .fw_name = "bi_tcxo", 5362306a36Sopenharmony_ci }, 5462306a36Sopenharmony_ci .num_parents = 1, 5562306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ops, 5662306a36Sopenharmony_ci }, 5762306a36Sopenharmony_ci }, 5862306a36Sopenharmony_ci}; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gcc_gpll0_out_even[] = { 6162306a36Sopenharmony_ci { 0x1, 2 }, 6262306a36Sopenharmony_ci { } 6362306a36Sopenharmony_ci}; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gcc_gpll0_out_even = { 6662306a36Sopenharmony_ci .offset = 0x0, 6762306a36Sopenharmony_ci .post_div_shift = 8, 6862306a36Sopenharmony_ci .post_div_table = post_div_table_gcc_gpll0_out_even, 6962306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even), 7062306a36Sopenharmony_ci .width = 4, 7162306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 7262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 7362306a36Sopenharmony_ci .name = "gcc_gpll0_out_even", 7462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 7562306a36Sopenharmony_ci &gcc_gpll0.clkr.hw, 7662306a36Sopenharmony_ci }, 7762306a36Sopenharmony_ci .num_parents = 1, 7862306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_lucid_ops, 7962306a36Sopenharmony_ci }, 8062306a36Sopenharmony_ci}; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gcc_gpll0_out_odd[] = { 8362306a36Sopenharmony_ci { 0x3, 3 }, 8462306a36Sopenharmony_ci { } 8562306a36Sopenharmony_ci}; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gcc_gpll0_out_odd = { 8862306a36Sopenharmony_ci .offset = 0x0, 8962306a36Sopenharmony_ci .post_div_shift = 12, 9062306a36Sopenharmony_ci .post_div_table = post_div_table_gcc_gpll0_out_odd, 9162306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_odd), 9262306a36Sopenharmony_ci .width = 4, 9362306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 9462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 9562306a36Sopenharmony_ci .name = "gcc_gpll0_out_odd", 9662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 9762306a36Sopenharmony_ci &gcc_gpll0.clkr.hw, 9862306a36Sopenharmony_ci }, 9962306a36Sopenharmony_ci .num_parents = 1, 10062306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_lucid_ops, 10162306a36Sopenharmony_ci }, 10262306a36Sopenharmony_ci}; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll1 = { 10562306a36Sopenharmony_ci .offset = 0x1000, 10662306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 10762306a36Sopenharmony_ci .clkr = { 10862306a36Sopenharmony_ci .enable_reg = 0x52010, 10962306a36Sopenharmony_ci .enable_mask = BIT(1), 11062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 11162306a36Sopenharmony_ci .name = "gcc_gpll1", 11262306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 11362306a36Sopenharmony_ci .fw_name = "bi_tcxo", 11462306a36Sopenharmony_ci }, 11562306a36Sopenharmony_ci .num_parents = 1, 11662306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ops, 11762306a36Sopenharmony_ci }, 11862306a36Sopenharmony_ci }, 11962306a36Sopenharmony_ci}; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll10 = { 12262306a36Sopenharmony_ci .offset = 0x1e000, 12362306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 12462306a36Sopenharmony_ci .clkr = { 12562306a36Sopenharmony_ci .enable_reg = 0x52010, 12662306a36Sopenharmony_ci .enable_mask = BIT(9), 12762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12862306a36Sopenharmony_ci .name = "gcc_gpll10", 12962306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 13062306a36Sopenharmony_ci .fw_name = "bi_tcxo", 13162306a36Sopenharmony_ci }, 13262306a36Sopenharmony_ci .num_parents = 1, 13362306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ops, 13462306a36Sopenharmony_ci }, 13562306a36Sopenharmony_ci }, 13662306a36Sopenharmony_ci}; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll4 = { 13962306a36Sopenharmony_ci .offset = 0x76000, 14062306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 14162306a36Sopenharmony_ci .clkr = { 14262306a36Sopenharmony_ci .enable_reg = 0x52010, 14362306a36Sopenharmony_ci .enable_mask = BIT(4), 14462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 14562306a36Sopenharmony_ci .name = "gcc_gpll4", 14662306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 14762306a36Sopenharmony_ci .fw_name = "bi_tcxo", 14862306a36Sopenharmony_ci }, 14962306a36Sopenharmony_ci .num_parents = 1, 15062306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ops, 15162306a36Sopenharmony_ci }, 15262306a36Sopenharmony_ci }, 15362306a36Sopenharmony_ci}; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll9 = { 15662306a36Sopenharmony_ci .offset = 0x1c000, 15762306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID], 15862306a36Sopenharmony_ci .clkr = { 15962306a36Sopenharmony_ci .enable_reg = 0x52010, 16062306a36Sopenharmony_ci .enable_mask = BIT(8), 16162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 16262306a36Sopenharmony_ci .name = "gcc_gpll9", 16362306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 16462306a36Sopenharmony_ci .fw_name = "bi_tcxo", 16562306a36Sopenharmony_ci }, 16662306a36Sopenharmony_ci .num_parents = 1, 16762306a36Sopenharmony_ci .ops = &clk_alpha_pll_fixed_lucid_ops, 16862306a36Sopenharmony_ci }, 16962306a36Sopenharmony_ci }, 17062306a36Sopenharmony_ci}; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_cistatic struct clk_branch gcc_mss_gpll0_main_div_clk_src = { 17362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 17462306a36Sopenharmony_ci .clkr = { 17562306a36Sopenharmony_ci .enable_reg = 0x52000, 17662306a36Sopenharmony_ci .enable_mask = BIT(17), 17762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 17862306a36Sopenharmony_ci .name = "gcc_mss_gpll0_main_div_clk_src", 17962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 18062306a36Sopenharmony_ci &gcc_gpll0_out_even.clkr.hw, 18162306a36Sopenharmony_ci }, 18262306a36Sopenharmony_ci .num_parents = 1, 18362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 18462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 18562306a36Sopenharmony_ci }, 18662306a36Sopenharmony_ci }, 18762306a36Sopenharmony_ci}; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = { 19062306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 19162306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_MAIN, 1 }, 19262306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_EVEN, 6 }, 19362306a36Sopenharmony_ci}; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0[] = { 19662306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 19762306a36Sopenharmony_ci { .hw = &gcc_gpll0.clkr.hw }, 19862306a36Sopenharmony_ci { .hw = &gcc_gpll0_out_even.clkr.hw }, 19962306a36Sopenharmony_ci}; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = { 20262306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 20362306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_MAIN, 1 }, 20462306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_ODD, 3 }, 20562306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_EVEN, 6 }, 20662306a36Sopenharmony_ci}; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_1[] = { 20962306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 21062306a36Sopenharmony_ci { .hw = &gcc_gpll0.clkr.hw }, 21162306a36Sopenharmony_ci { .hw = &gcc_gpll0_out_odd.clkr.hw }, 21262306a36Sopenharmony_ci { .hw = &gcc_gpll0_out_even.clkr.hw }, 21362306a36Sopenharmony_ci}; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = { 21662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 21762306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 21862306a36Sopenharmony_ci}; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2[] = { 22162306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 22262306a36Sopenharmony_ci { .fw_name = "sleep_clk" }, 22362306a36Sopenharmony_ci}; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = { 22662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 22762306a36Sopenharmony_ci}; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_3[] = { 23062306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 23162306a36Sopenharmony_ci}; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = { 23462306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 23562306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_MAIN, 1 }, 23662306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_ODD, 3 }, 23762306a36Sopenharmony_ci { P_SLEEP_CLK, 5 }, 23862306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_EVEN, 6 }, 23962306a36Sopenharmony_ci}; 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_4[] = { 24262306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 24362306a36Sopenharmony_ci { .hw = &gcc_gpll0.clkr.hw }, 24462306a36Sopenharmony_ci { .hw = &gcc_gpll0_out_odd.clkr.hw }, 24562306a36Sopenharmony_ci { .fw_name = "sleep_clk" }, 24662306a36Sopenharmony_ci { .hw = &gcc_gpll0_out_even.clkr.hw }, 24762306a36Sopenharmony_ci}; 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = { 25062306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 25162306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_EVEN, 6 }, 25262306a36Sopenharmony_ci}; 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_5[] = { 25562306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 25662306a36Sopenharmony_ci { .hw = &gcc_gpll0_out_even.clkr.hw }, 25762306a36Sopenharmony_ci}; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_8[] = { 26062306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 26162306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_MAIN, 1 }, 26262306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_ODD, 3 }, 26362306a36Sopenharmony_ci { P_GCC_GPLL10_OUT_MAIN, 5 }, 26462306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_EVEN, 6 }, 26562306a36Sopenharmony_ci}; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_8[] = { 26862306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 26962306a36Sopenharmony_ci { .hw = &gcc_gpll0.clkr.hw }, 27062306a36Sopenharmony_ci { .hw = &gcc_gpll0_out_odd.clkr.hw }, 27162306a36Sopenharmony_ci { .hw = &gcc_gpll10.clkr.hw }, 27262306a36Sopenharmony_ci { .hw = &gcc_gpll0_out_even.clkr.hw }, 27362306a36Sopenharmony_ci}; 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_9[] = { 27662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 27762306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_MAIN, 1 }, 27862306a36Sopenharmony_ci { P_GCC_GPLL9_OUT_MAIN, 2 }, 27962306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_ODD, 3 }, 28062306a36Sopenharmony_ci { P_GCC_GPLL4_OUT_MAIN, 5 }, 28162306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_EVEN, 6 }, 28262306a36Sopenharmony_ci}; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_9[] = { 28562306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 28662306a36Sopenharmony_ci { .hw = &gcc_gpll0.clkr.hw }, 28762306a36Sopenharmony_ci { .hw = &gcc_gpll9.clkr.hw }, 28862306a36Sopenharmony_ci { .hw = &gcc_gpll0_out_odd.clkr.hw }, 28962306a36Sopenharmony_ci { .hw = &gcc_gpll4.clkr.hw }, 29062306a36Sopenharmony_ci { .hw = &gcc_gpll0_out_even.clkr.hw }, 29162306a36Sopenharmony_ci}; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_10[] = { 29462306a36Sopenharmony_ci { P_UFS_PHY_RX_SYMBOL_0_CLK, 0 }, 29562306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 29662306a36Sopenharmony_ci}; 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_10[] = { 29962306a36Sopenharmony_ci { .fw_name = "ufs_phy_rx_symbol_0_clk" }, 30062306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 30162306a36Sopenharmony_ci}; 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_11[] = { 30462306a36Sopenharmony_ci { P_UFS_PHY_RX_SYMBOL_1_CLK, 0 }, 30562306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 30662306a36Sopenharmony_ci}; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_11[] = { 30962306a36Sopenharmony_ci { .fw_name = "ufs_phy_rx_symbol_1_clk" }, 31062306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 31162306a36Sopenharmony_ci}; 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_12[] = { 31462306a36Sopenharmony_ci { P_UFS_PHY_TX_SYMBOL_0_CLK, 0 }, 31562306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 31662306a36Sopenharmony_ci}; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_12[] = { 31962306a36Sopenharmony_ci { .fw_name = "ufs_phy_tx_symbol_0_clk" }, 32062306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 32162306a36Sopenharmony_ci}; 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_13[] = { 32462306a36Sopenharmony_ci { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 }, 32562306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 32662306a36Sopenharmony_ci}; 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_13[] = { 32962306a36Sopenharmony_ci { .fw_name = "usb3_phy_wrapper_gcc_usb30_pipe_clk" }, 33062306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 33162306a36Sopenharmony_ci}; 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_14[] = { 33462306a36Sopenharmony_ci { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 }, 33562306a36Sopenharmony_ci { P_BI_TCXO, 2 }, 33662306a36Sopenharmony_ci}; 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_14[] = { 33962306a36Sopenharmony_ci { .fw_name = "usb3_phy_wrapper_gcc_usb30_pipe_clk" }, 34062306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 34162306a36Sopenharmony_ci}; 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_15[] = { 34462306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 34562306a36Sopenharmony_ci { P_GCC_MSS_GPLL0_MAIN_DIV_CLK, 1 }, 34662306a36Sopenharmony_ci}; 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_15[] = { 34962306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 35062306a36Sopenharmony_ci { .hw = &gcc_mss_gpll0_main_div_clk_src.clkr.hw }, 35162306a36Sopenharmony_ci}; 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie_0_pipe_clk_src = { 35462306a36Sopenharmony_ci .reg = 0x6b054, 35562306a36Sopenharmony_ci .clkr = { 35662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 35762306a36Sopenharmony_ci .name = "gcc_pcie_0_pipe_clk_src", 35862306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 35962306a36Sopenharmony_ci .fw_name = "pcie_0_pipe_clk", 36062306a36Sopenharmony_ci .name = "pcie_0_pipe_clk", 36162306a36Sopenharmony_ci }, 36262306a36Sopenharmony_ci .num_parents = 1, 36362306a36Sopenharmony_ci .ops = &clk_regmap_phy_mux_ops, 36462306a36Sopenharmony_ci }, 36562306a36Sopenharmony_ci }, 36662306a36Sopenharmony_ci}; 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie_1_pipe_clk_src = { 36962306a36Sopenharmony_ci .reg = 0x8d054, 37062306a36Sopenharmony_ci .clkr = { 37162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 37262306a36Sopenharmony_ci .name = "gcc_pcie_1_pipe_clk_src", 37362306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 37462306a36Sopenharmony_ci .fw_name = "pcie_1_pipe_clk", 37562306a36Sopenharmony_ci .name = "pcie_1_pipe_clk", 37662306a36Sopenharmony_ci }, 37762306a36Sopenharmony_ci .num_parents = 1, 37862306a36Sopenharmony_ci .ops = &clk_regmap_phy_mux_ops, 37962306a36Sopenharmony_ci }, 38062306a36Sopenharmony_ci }, 38162306a36Sopenharmony_ci}; 38262306a36Sopenharmony_ci 38362306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = { 38462306a36Sopenharmony_ci .reg = 0x77058, 38562306a36Sopenharmony_ci .shift = 0, 38662306a36Sopenharmony_ci .width = 2, 38762306a36Sopenharmony_ci .parent_map = gcc_parent_map_10, 38862306a36Sopenharmony_ci .clkr = { 38962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 39062306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_0_clk_src", 39162306a36Sopenharmony_ci .parent_data = gcc_parent_data_10, 39262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_10), 39362306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 39462306a36Sopenharmony_ci }, 39562306a36Sopenharmony_ci }, 39662306a36Sopenharmony_ci}; 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = { 39962306a36Sopenharmony_ci .reg = 0x770c8, 40062306a36Sopenharmony_ci .shift = 0, 40162306a36Sopenharmony_ci .width = 2, 40262306a36Sopenharmony_ci .parent_map = gcc_parent_map_11, 40362306a36Sopenharmony_ci .clkr = { 40462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 40562306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_1_clk_src", 40662306a36Sopenharmony_ci .parent_data = gcc_parent_data_11, 40762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_11), 40862306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 40962306a36Sopenharmony_ci }, 41062306a36Sopenharmony_ci }, 41162306a36Sopenharmony_ci}; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = { 41462306a36Sopenharmony_ci .reg = 0x77048, 41562306a36Sopenharmony_ci .shift = 0, 41662306a36Sopenharmony_ci .width = 2, 41762306a36Sopenharmony_ci .parent_map = gcc_parent_map_12, 41862306a36Sopenharmony_ci .clkr = { 41962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 42062306a36Sopenharmony_ci .name = "gcc_ufs_phy_tx_symbol_0_clk_src", 42162306a36Sopenharmony_ci .parent_data = gcc_parent_data_12, 42262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_12), 42362306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 42462306a36Sopenharmony_ci }, 42562306a36Sopenharmony_ci }, 42662306a36Sopenharmony_ci}; 42762306a36Sopenharmony_ci 42862306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = { 42962306a36Sopenharmony_ci .reg = 0xf060, 43062306a36Sopenharmony_ci .shift = 0, 43162306a36Sopenharmony_ci .width = 2, 43262306a36Sopenharmony_ci .parent_map = gcc_parent_map_13, 43362306a36Sopenharmony_ci .clkr = { 43462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 43562306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_pipe_clk_src", 43662306a36Sopenharmony_ci .parent_data = gcc_parent_data_13, 43762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_13), 43862306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 43962306a36Sopenharmony_ci }, 44062306a36Sopenharmony_ci }, 44162306a36Sopenharmony_ci}; 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_usb3_sec_phy_pipe_clk_src = { 44462306a36Sopenharmony_ci .reg = 0x9e060, 44562306a36Sopenharmony_ci .shift = 0, 44662306a36Sopenharmony_ci .width = 2, 44762306a36Sopenharmony_ci .parent_map = gcc_parent_map_14, 44862306a36Sopenharmony_ci .clkr = { 44962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 45062306a36Sopenharmony_ci .name = "gcc_usb3_sec_phy_pipe_clk_src", 45162306a36Sopenharmony_ci .parent_data = gcc_parent_data_14, 45262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_14), 45362306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 45462306a36Sopenharmony_ci }, 45562306a36Sopenharmony_ci }, 45662306a36Sopenharmony_ci}; 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = { 45962306a36Sopenharmony_ci F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0), 46062306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0), 46162306a36Sopenharmony_ci F(200000000, P_GCC_GPLL0_OUT_ODD, 1, 0, 0), 46262306a36Sopenharmony_ci { } 46362306a36Sopenharmony_ci}; 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = { 46662306a36Sopenharmony_ci .cmd_rcgr = 0x64004, 46762306a36Sopenharmony_ci .mnd_width = 16, 46862306a36Sopenharmony_ci .hid_width = 5, 46962306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 47062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 47162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 47262306a36Sopenharmony_ci .name = "gcc_gp1_clk_src", 47362306a36Sopenharmony_ci .parent_data = gcc_parent_data_4, 47462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_4), 47562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 47662306a36Sopenharmony_ci }, 47762306a36Sopenharmony_ci}; 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = { 48062306a36Sopenharmony_ci .cmd_rcgr = 0x65004, 48162306a36Sopenharmony_ci .mnd_width = 16, 48262306a36Sopenharmony_ci .hid_width = 5, 48362306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 48462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 48562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 48662306a36Sopenharmony_ci .name = "gcc_gp2_clk_src", 48762306a36Sopenharmony_ci .parent_data = gcc_parent_data_4, 48862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_4), 48962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 49062306a36Sopenharmony_ci }, 49162306a36Sopenharmony_ci}; 49262306a36Sopenharmony_ci 49362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = { 49462306a36Sopenharmony_ci .cmd_rcgr = 0x66004, 49562306a36Sopenharmony_ci .mnd_width = 16, 49662306a36Sopenharmony_ci .hid_width = 5, 49762306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 49862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 49962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 50062306a36Sopenharmony_ci .name = "gcc_gp3_clk_src", 50162306a36Sopenharmony_ci .parent_data = gcc_parent_data_4, 50262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_4), 50362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 50462306a36Sopenharmony_ci }, 50562306a36Sopenharmony_ci}; 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = { 50862306a36Sopenharmony_ci F(9600000, P_BI_TCXO, 2, 0, 0), 50962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 51062306a36Sopenharmony_ci { } 51162306a36Sopenharmony_ci}; 51262306a36Sopenharmony_ci 51362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_0_aux_clk_src = { 51462306a36Sopenharmony_ci .cmd_rcgr = 0x6b058, 51562306a36Sopenharmony_ci .mnd_width = 16, 51662306a36Sopenharmony_ci .hid_width = 5, 51762306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 51862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src, 51962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 52062306a36Sopenharmony_ci .name = "gcc_pcie_0_aux_clk_src", 52162306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 52262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 52362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 52462306a36Sopenharmony_ci }, 52562306a36Sopenharmony_ci}; 52662306a36Sopenharmony_ci 52762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = { 52862306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 52962306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0), 53062306a36Sopenharmony_ci { } 53162306a36Sopenharmony_ci}; 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = { 53462306a36Sopenharmony_ci .cmd_rcgr = 0x6b03c, 53562306a36Sopenharmony_ci .mnd_width = 0, 53662306a36Sopenharmony_ci .hid_width = 5, 53762306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 53862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src, 53962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 54062306a36Sopenharmony_ci .name = "gcc_pcie_0_phy_rchng_clk_src", 54162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 54262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 54362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 54462306a36Sopenharmony_ci }, 54562306a36Sopenharmony_ci}; 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_aux_clk_src = { 54862306a36Sopenharmony_ci .cmd_rcgr = 0x8d058, 54962306a36Sopenharmony_ci .mnd_width = 16, 55062306a36Sopenharmony_ci .hid_width = 5, 55162306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 55262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src, 55362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 55462306a36Sopenharmony_ci .name = "gcc_pcie_1_aux_clk_src", 55562306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 55662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 55762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 55862306a36Sopenharmony_ci }, 55962306a36Sopenharmony_ci}; 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = { 56262306a36Sopenharmony_ci .cmd_rcgr = 0x8d03c, 56362306a36Sopenharmony_ci .mnd_width = 0, 56462306a36Sopenharmony_ci .hid_width = 5, 56562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 56662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src, 56762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 56862306a36Sopenharmony_ci .name = "gcc_pcie_1_phy_rchng_clk_src", 56962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 57062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 57162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 57262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 57362306a36Sopenharmony_ci }, 57462306a36Sopenharmony_ci}; 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = { 57762306a36Sopenharmony_ci F(60000000, P_GCC_GPLL0_OUT_EVEN, 5, 0, 0), 57862306a36Sopenharmony_ci { } 57962306a36Sopenharmony_ci}; 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = { 58262306a36Sopenharmony_ci .cmd_rcgr = 0x33010, 58362306a36Sopenharmony_ci .mnd_width = 0, 58462306a36Sopenharmony_ci .hid_width = 5, 58562306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 58662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pdm2_clk_src, 58762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 58862306a36Sopenharmony_ci .name = "gcc_pdm2_clk_src", 58962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 59062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 59162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 59262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 59362306a36Sopenharmony_ci }, 59462306a36Sopenharmony_ci}; 59562306a36Sopenharmony_ci 59662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qspi_core_clk_src[] = { 59762306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0), 59862306a36Sopenharmony_ci F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0), 59962306a36Sopenharmony_ci F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0), 60062306a36Sopenharmony_ci F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0), 60162306a36Sopenharmony_ci { } 60262306a36Sopenharmony_ci}; 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qspi_core_clk_src = { 60562306a36Sopenharmony_ci .cmd_rcgr = 0x4b00c, 60662306a36Sopenharmony_ci .mnd_width = 0, 60762306a36Sopenharmony_ci .hid_width = 5, 60862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 60962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qspi_core_clk_src, 61062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 61162306a36Sopenharmony_ci .name = "gcc_qspi_core_clk_src", 61262306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 61362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 61462306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 61562306a36Sopenharmony_ci }, 61662306a36Sopenharmony_ci}; 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = { 61962306a36Sopenharmony_ci F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625), 62062306a36Sopenharmony_ci F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625), 62162306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 62262306a36Sopenharmony_ci F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625), 62362306a36Sopenharmony_ci F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75), 62462306a36Sopenharmony_ci F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25), 62562306a36Sopenharmony_ci F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75), 62662306a36Sopenharmony_ci F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0), 62762306a36Sopenharmony_ci F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15), 62862306a36Sopenharmony_ci F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25), 62962306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0), 63062306a36Sopenharmony_ci F(102400000, P_GCC_GPLL0_OUT_EVEN, 1, 128, 375), 63162306a36Sopenharmony_ci F(112000000, P_GCC_GPLL0_OUT_EVEN, 1, 28, 75), 63262306a36Sopenharmony_ci F(117964800, P_GCC_GPLL0_OUT_EVEN, 1, 6144, 15625), 63362306a36Sopenharmony_ci F(120000000, P_GCC_GPLL0_OUT_EVEN, 2.5, 0, 0), 63462306a36Sopenharmony_ci { } 63562306a36Sopenharmony_ci}; 63662306a36Sopenharmony_ci 63762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = { 63862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s0_clk_src", 63962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 64062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 64162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 64262306a36Sopenharmony_ci}; 64362306a36Sopenharmony_ci 64462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = { 64562306a36Sopenharmony_ci .cmd_rcgr = 0x17010, 64662306a36Sopenharmony_ci .mnd_width = 16, 64762306a36Sopenharmony_ci .hid_width = 5, 64862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 64962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 65062306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init, 65162306a36Sopenharmony_ci}; 65262306a36Sopenharmony_ci 65362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = { 65462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s1_clk_src", 65562306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 65662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 65762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 65862306a36Sopenharmony_ci}; 65962306a36Sopenharmony_ci 66062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = { 66162306a36Sopenharmony_ci .cmd_rcgr = 0x17140, 66262306a36Sopenharmony_ci .mnd_width = 16, 66362306a36Sopenharmony_ci .hid_width = 5, 66462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 66562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 66662306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init, 66762306a36Sopenharmony_ci}; 66862306a36Sopenharmony_ci 66962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s2_clk_src[] = { 67062306a36Sopenharmony_ci F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625), 67162306a36Sopenharmony_ci F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625), 67262306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 67362306a36Sopenharmony_ci F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625), 67462306a36Sopenharmony_ci F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75), 67562306a36Sopenharmony_ci F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25), 67662306a36Sopenharmony_ci F(52174000, P_GCC_GPLL0_OUT_MAIN, 1, 2, 23), 67762306a36Sopenharmony_ci F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75), 67862306a36Sopenharmony_ci F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0), 67962306a36Sopenharmony_ci F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15), 68062306a36Sopenharmony_ci F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25), 68162306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0), 68262306a36Sopenharmony_ci { } 68362306a36Sopenharmony_ci}; 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = { 68662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s2_clk_src", 68762306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 68862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 68962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 69062306a36Sopenharmony_ci}; 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = { 69362306a36Sopenharmony_ci .cmd_rcgr = 0x17270, 69462306a36Sopenharmony_ci .mnd_width = 16, 69562306a36Sopenharmony_ci .hid_width = 5, 69662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 69762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 69862306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init, 69962306a36Sopenharmony_ci}; 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = { 70262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s3_clk_src", 70362306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 70462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 70562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 70662306a36Sopenharmony_ci}; 70762306a36Sopenharmony_ci 70862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = { 70962306a36Sopenharmony_ci .cmd_rcgr = 0x173a0, 71062306a36Sopenharmony_ci .mnd_width = 16, 71162306a36Sopenharmony_ci .hid_width = 5, 71262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 71362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 71462306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init, 71562306a36Sopenharmony_ci}; 71662306a36Sopenharmony_ci 71762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = { 71862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s4_clk_src", 71962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 72062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 72162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 72262306a36Sopenharmony_ci}; 72362306a36Sopenharmony_ci 72462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = { 72562306a36Sopenharmony_ci .cmd_rcgr = 0x174d0, 72662306a36Sopenharmony_ci .mnd_width = 16, 72762306a36Sopenharmony_ci .hid_width = 5, 72862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 72962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 73062306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init, 73162306a36Sopenharmony_ci}; 73262306a36Sopenharmony_ci 73362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = { 73462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s5_clk_src", 73562306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 73662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 73762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 73862306a36Sopenharmony_ci}; 73962306a36Sopenharmony_ci 74062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = { 74162306a36Sopenharmony_ci .cmd_rcgr = 0x17600, 74262306a36Sopenharmony_ci .mnd_width = 16, 74362306a36Sopenharmony_ci .hid_width = 5, 74462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 74562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 74662306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init, 74762306a36Sopenharmony_ci}; 74862306a36Sopenharmony_ci 74962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = { 75062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s6_clk_src", 75162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 75262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 75362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 75462306a36Sopenharmony_ci}; 75562306a36Sopenharmony_ci 75662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = { 75762306a36Sopenharmony_ci .cmd_rcgr = 0x17730, 75862306a36Sopenharmony_ci .mnd_width = 16, 75962306a36Sopenharmony_ci .hid_width = 5, 76062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 76162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 76262306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init, 76362306a36Sopenharmony_ci}; 76462306a36Sopenharmony_ci 76562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = { 76662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s7_clk_src", 76762306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 76862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 76962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 77062306a36Sopenharmony_ci}; 77162306a36Sopenharmony_ci 77262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = { 77362306a36Sopenharmony_ci .cmd_rcgr = 0x17860, 77462306a36Sopenharmony_ci .mnd_width = 16, 77562306a36Sopenharmony_ci .hid_width = 5, 77662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 77762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 77862306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init, 77962306a36Sopenharmony_ci}; 78062306a36Sopenharmony_ci 78162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = { 78262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s0_clk_src", 78362306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 78462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 78562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 78662306a36Sopenharmony_ci}; 78762306a36Sopenharmony_ci 78862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = { 78962306a36Sopenharmony_ci .cmd_rcgr = 0x18010, 79062306a36Sopenharmony_ci .mnd_width = 16, 79162306a36Sopenharmony_ci .hid_width = 5, 79262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 79362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 79462306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init, 79562306a36Sopenharmony_ci}; 79662306a36Sopenharmony_ci 79762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = { 79862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s1_clk_src", 79962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 80062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 80162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 80262306a36Sopenharmony_ci}; 80362306a36Sopenharmony_ci 80462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = { 80562306a36Sopenharmony_ci .cmd_rcgr = 0x18140, 80662306a36Sopenharmony_ci .mnd_width = 16, 80762306a36Sopenharmony_ci .hid_width = 5, 80862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 80962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src, 81062306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init, 81162306a36Sopenharmony_ci}; 81262306a36Sopenharmony_ci 81362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = { 81462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s2_clk_src", 81562306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 81662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 81762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 81862306a36Sopenharmony_ci}; 81962306a36Sopenharmony_ci 82062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = { 82162306a36Sopenharmony_ci .cmd_rcgr = 0x18270, 82262306a36Sopenharmony_ci .mnd_width = 16, 82362306a36Sopenharmony_ci .hid_width = 5, 82462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 82562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 82662306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init, 82762306a36Sopenharmony_ci}; 82862306a36Sopenharmony_ci 82962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = { 83062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s3_clk_src", 83162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 83262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 83362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 83462306a36Sopenharmony_ci}; 83562306a36Sopenharmony_ci 83662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = { 83762306a36Sopenharmony_ci .cmd_rcgr = 0x183a0, 83862306a36Sopenharmony_ci .mnd_width = 16, 83962306a36Sopenharmony_ci .hid_width = 5, 84062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 84162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 84262306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init, 84362306a36Sopenharmony_ci}; 84462306a36Sopenharmony_ci 84562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = { 84662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s4_clk_src", 84762306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 84862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 84962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 85062306a36Sopenharmony_ci}; 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = { 85362306a36Sopenharmony_ci .cmd_rcgr = 0x184d0, 85462306a36Sopenharmony_ci .mnd_width = 16, 85562306a36Sopenharmony_ci .hid_width = 5, 85662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 85762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 85862306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init, 85962306a36Sopenharmony_ci}; 86062306a36Sopenharmony_ci 86162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = { 86262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s5_clk_src", 86362306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 86462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 86562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 86662306a36Sopenharmony_ci}; 86762306a36Sopenharmony_ci 86862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = { 86962306a36Sopenharmony_ci .cmd_rcgr = 0x18600, 87062306a36Sopenharmony_ci .mnd_width = 16, 87162306a36Sopenharmony_ci .hid_width = 5, 87262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 87362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 87462306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init, 87562306a36Sopenharmony_ci}; 87662306a36Sopenharmony_ci 87762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = { 87862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s6_clk_src", 87962306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 88062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 88162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 88262306a36Sopenharmony_ci}; 88362306a36Sopenharmony_ci 88462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = { 88562306a36Sopenharmony_ci .cmd_rcgr = 0x18730, 88662306a36Sopenharmony_ci .mnd_width = 16, 88762306a36Sopenharmony_ci .hid_width = 5, 88862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 88962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 89062306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init, 89162306a36Sopenharmony_ci}; 89262306a36Sopenharmony_ci 89362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = { 89462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s7_clk_src", 89562306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 89662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 89762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 89862306a36Sopenharmony_ci}; 89962306a36Sopenharmony_ci 90062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = { 90162306a36Sopenharmony_ci .cmd_rcgr = 0x18860, 90262306a36Sopenharmony_ci .mnd_width = 16, 90362306a36Sopenharmony_ci .hid_width = 5, 90462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 90562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src, 90662306a36Sopenharmony_ci .clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_src_init, 90762306a36Sopenharmony_ci}; 90862306a36Sopenharmony_ci 90962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = { 91062306a36Sopenharmony_ci F(144000, P_BI_TCXO, 16, 3, 25), 91162306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 91262306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 91362306a36Sopenharmony_ci F(20000000, P_GCC_GPLL0_OUT_EVEN, 5, 1, 3), 91462306a36Sopenharmony_ci F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0), 91562306a36Sopenharmony_ci F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0), 91662306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0), 91762306a36Sopenharmony_ci F(192000000, P_GCC_GPLL10_OUT_MAIN, 2, 0, 0), 91862306a36Sopenharmony_ci F(384000000, P_GCC_GPLL10_OUT_MAIN, 1, 0, 0), 91962306a36Sopenharmony_ci { } 92062306a36Sopenharmony_ci}; 92162306a36Sopenharmony_ci 92262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_apps_clk_src = { 92362306a36Sopenharmony_ci .cmd_rcgr = 0x7500c, 92462306a36Sopenharmony_ci .mnd_width = 8, 92562306a36Sopenharmony_ci .hid_width = 5, 92662306a36Sopenharmony_ci .parent_map = gcc_parent_map_8, 92762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src, 92862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 92962306a36Sopenharmony_ci .name = "gcc_sdcc1_apps_clk_src", 93062306a36Sopenharmony_ci .parent_data = gcc_parent_data_8, 93162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_8), 93262306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 93362306a36Sopenharmony_ci }, 93462306a36Sopenharmony_ci}; 93562306a36Sopenharmony_ci 93662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = { 93762306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0), 93862306a36Sopenharmony_ci F(150000000, P_GCC_GPLL0_OUT_EVEN, 2, 0, 0), 93962306a36Sopenharmony_ci F(300000000, P_GCC_GPLL0_OUT_EVEN, 1, 0, 0), 94062306a36Sopenharmony_ci { } 94162306a36Sopenharmony_ci}; 94262306a36Sopenharmony_ci 94362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = { 94462306a36Sopenharmony_ci .cmd_rcgr = 0x7502c, 94562306a36Sopenharmony_ci .mnd_width = 0, 94662306a36Sopenharmony_ci .hid_width = 5, 94762306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 94862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src, 94962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 95062306a36Sopenharmony_ci .name = "gcc_sdcc1_ice_core_clk_src", 95162306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 95262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 95362306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 95462306a36Sopenharmony_ci }, 95562306a36Sopenharmony_ci}; 95662306a36Sopenharmony_ci 95762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = { 95862306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 95962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 96062306a36Sopenharmony_ci F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0), 96162306a36Sopenharmony_ci F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0), 96262306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0), 96362306a36Sopenharmony_ci F(202000000, P_GCC_GPLL9_OUT_MAIN, 4, 0, 0), 96462306a36Sopenharmony_ci { } 96562306a36Sopenharmony_ci}; 96662306a36Sopenharmony_ci 96762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc2_apps_clk_src = { 96862306a36Sopenharmony_ci .cmd_rcgr = 0x1400c, 96962306a36Sopenharmony_ci .mnd_width = 8, 97062306a36Sopenharmony_ci .hid_width = 5, 97162306a36Sopenharmony_ci .parent_map = gcc_parent_map_9, 97262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src, 97362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 97462306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk_src", 97562306a36Sopenharmony_ci .parent_data = gcc_parent_data_9, 97662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_9), 97762306a36Sopenharmony_ci .flags = CLK_OPS_PARENT_ENABLE, 97862306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 97962306a36Sopenharmony_ci }, 98062306a36Sopenharmony_ci}; 98162306a36Sopenharmony_ci 98262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = { 98362306a36Sopenharmony_ci F(400000, P_BI_TCXO, 12, 1, 4), 98462306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 98562306a36Sopenharmony_ci F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0), 98662306a36Sopenharmony_ci F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0), 98762306a36Sopenharmony_ci F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0), 98862306a36Sopenharmony_ci { } 98962306a36Sopenharmony_ci}; 99062306a36Sopenharmony_ci 99162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc4_apps_clk_src = { 99262306a36Sopenharmony_ci .cmd_rcgr = 0x1600c, 99362306a36Sopenharmony_ci .mnd_width = 8, 99462306a36Sopenharmony_ci .hid_width = 5, 99562306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 99662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src, 99762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 99862306a36Sopenharmony_ci .name = "gcc_sdcc4_apps_clk_src", 99962306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 100062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 100162306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 100262306a36Sopenharmony_ci }, 100362306a36Sopenharmony_ci}; 100462306a36Sopenharmony_ci 100562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = { 100662306a36Sopenharmony_ci F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0), 100762306a36Sopenharmony_ci F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0), 100862306a36Sopenharmony_ci F(150000000, P_GCC_GPLL0_OUT_EVEN, 2, 0, 0), 100962306a36Sopenharmony_ci F(300000000, P_GCC_GPLL0_OUT_EVEN, 1, 0, 0), 101062306a36Sopenharmony_ci { } 101162306a36Sopenharmony_ci}; 101262306a36Sopenharmony_ci 101362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_axi_clk_src = { 101462306a36Sopenharmony_ci .cmd_rcgr = 0x77024, 101562306a36Sopenharmony_ci .mnd_width = 8, 101662306a36Sopenharmony_ci .hid_width = 5, 101762306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 101862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src, 101962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 102062306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_clk_src", 102162306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 102262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 102362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 102462306a36Sopenharmony_ci }, 102562306a36Sopenharmony_ci}; 102662306a36Sopenharmony_ci 102762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = { 102862306a36Sopenharmony_ci F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0), 102962306a36Sopenharmony_ci F(150000000, P_GCC_GPLL0_OUT_EVEN, 2, 0, 0), 103062306a36Sopenharmony_ci F(300000000, P_GCC_GPLL0_OUT_EVEN, 1, 0, 0), 103162306a36Sopenharmony_ci { } 103262306a36Sopenharmony_ci}; 103362306a36Sopenharmony_ci 103462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = { 103562306a36Sopenharmony_ci .cmd_rcgr = 0x7706c, 103662306a36Sopenharmony_ci .mnd_width = 0, 103762306a36Sopenharmony_ci .hid_width = 5, 103862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 103962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src, 104062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 104162306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_clk_src", 104262306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 104362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 104462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 104562306a36Sopenharmony_ci }, 104662306a36Sopenharmony_ci}; 104762306a36Sopenharmony_ci 104862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = { 104962306a36Sopenharmony_ci .cmd_rcgr = 0x770a0, 105062306a36Sopenharmony_ci .mnd_width = 0, 105162306a36Sopenharmony_ci .hid_width = 5, 105262306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 105362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src, 105462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 105562306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_clk_src", 105662306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 105762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 105862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 105962306a36Sopenharmony_ci }, 106062306a36Sopenharmony_ci}; 106162306a36Sopenharmony_ci 106262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = { 106362306a36Sopenharmony_ci .cmd_rcgr = 0x77084, 106462306a36Sopenharmony_ci .mnd_width = 0, 106562306a36Sopenharmony_ci .hid_width = 5, 106662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 106762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src, 106862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 106962306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_clk_src", 107062306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 107162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 107262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 107362306a36Sopenharmony_ci }, 107462306a36Sopenharmony_ci}; 107562306a36Sopenharmony_ci 107662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = { 107762306a36Sopenharmony_ci F(66666667, P_GCC_GPLL0_OUT_EVEN, 4.5, 0, 0), 107862306a36Sopenharmony_ci F(133333333, P_GCC_GPLL0_OUT_MAIN, 4.5, 0, 0), 107962306a36Sopenharmony_ci F(200000000, P_GCC_GPLL0_OUT_ODD, 1, 0, 0), 108062306a36Sopenharmony_ci F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0), 108162306a36Sopenharmony_ci { } 108262306a36Sopenharmony_ci}; 108362306a36Sopenharmony_ci 108462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_master_clk_src = { 108562306a36Sopenharmony_ci .cmd_rcgr = 0xf020, 108662306a36Sopenharmony_ci .mnd_width = 8, 108762306a36Sopenharmony_ci .hid_width = 5, 108862306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 108962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src, 109062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 109162306a36Sopenharmony_ci .name = "gcc_usb30_prim_master_clk_src", 109262306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 109362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 109462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 109562306a36Sopenharmony_ci }, 109662306a36Sopenharmony_ci}; 109762306a36Sopenharmony_ci 109862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = { 109962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 110062306a36Sopenharmony_ci { } 110162306a36Sopenharmony_ci}; 110262306a36Sopenharmony_ci 110362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = { 110462306a36Sopenharmony_ci .cmd_rcgr = 0xf038, 110562306a36Sopenharmony_ci .mnd_width = 0, 110662306a36Sopenharmony_ci .hid_width = 5, 110762306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 110862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src, 110962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 111062306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_clk_src", 111162306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 111262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 111362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 111462306a36Sopenharmony_ci }, 111562306a36Sopenharmony_ci}; 111662306a36Sopenharmony_ci 111762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_sec_master_clk_src[] = { 111862306a36Sopenharmony_ci F(60000000, P_GCC_GPLL0_OUT_EVEN, 5, 0, 0), 111962306a36Sopenharmony_ci F(120000000, P_GCC_GPLL0_OUT_EVEN, 2.5, 0, 0), 112062306a36Sopenharmony_ci { } 112162306a36Sopenharmony_ci}; 112262306a36Sopenharmony_ci 112362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_sec_master_clk_src = { 112462306a36Sopenharmony_ci .cmd_rcgr = 0x9e020, 112562306a36Sopenharmony_ci .mnd_width = 8, 112662306a36Sopenharmony_ci .hid_width = 5, 112762306a36Sopenharmony_ci .parent_map = gcc_parent_map_5, 112862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_sec_master_clk_src, 112962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 113062306a36Sopenharmony_ci .name = "gcc_usb30_sec_master_clk_src", 113162306a36Sopenharmony_ci .parent_data = gcc_parent_data_5, 113262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_5), 113362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 113462306a36Sopenharmony_ci }, 113562306a36Sopenharmony_ci}; 113662306a36Sopenharmony_ci 113762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = { 113862306a36Sopenharmony_ci .cmd_rcgr = 0x9e038, 113962306a36Sopenharmony_ci .mnd_width = 0, 114062306a36Sopenharmony_ci .hid_width = 5, 114162306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 114262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src, 114362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 114462306a36Sopenharmony_ci .name = "gcc_usb30_sec_mock_utmi_clk_src", 114562306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 114662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 114762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 114862306a36Sopenharmony_ci }, 114962306a36Sopenharmony_ci}; 115062306a36Sopenharmony_ci 115162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = { 115262306a36Sopenharmony_ci .cmd_rcgr = 0xf064, 115362306a36Sopenharmony_ci .mnd_width = 0, 115462306a36Sopenharmony_ci .hid_width = 5, 115562306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 115662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src, 115762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 115862306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_aux_clk_src", 115962306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 116062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 116162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 116262306a36Sopenharmony_ci }, 116362306a36Sopenharmony_ci}; 116462306a36Sopenharmony_ci 116562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = { 116662306a36Sopenharmony_ci .cmd_rcgr = 0x9e064, 116762306a36Sopenharmony_ci .mnd_width = 0, 116862306a36Sopenharmony_ci .hid_width = 5, 116962306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 117062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src, 117162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 117262306a36Sopenharmony_ci .name = "gcc_usb3_sec_phy_aux_clk_src", 117362306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 117462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 117562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 117662306a36Sopenharmony_ci }, 117762306a36Sopenharmony_ci}; 117862306a36Sopenharmony_ci 117962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sec_ctrl_clk_src[] = { 118062306a36Sopenharmony_ci F(4800000, P_BI_TCXO, 4, 0, 0), 118162306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 118262306a36Sopenharmony_ci { } 118362306a36Sopenharmony_ci}; 118462306a36Sopenharmony_ci 118562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sec_ctrl_clk_src = { 118662306a36Sopenharmony_ci .cmd_rcgr = 0x3d02c, 118762306a36Sopenharmony_ci .mnd_width = 0, 118862306a36Sopenharmony_ci .hid_width = 5, 118962306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 119062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sec_ctrl_clk_src, 119162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 119262306a36Sopenharmony_ci .name = "gcc_sec_ctrl_clk_src", 119362306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 119462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 119562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 119662306a36Sopenharmony_ci }, 119762306a36Sopenharmony_ci}; 119862306a36Sopenharmony_ci 119962306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = { 120062306a36Sopenharmony_ci .reg = 0xf050, 120162306a36Sopenharmony_ci .shift = 0, 120262306a36Sopenharmony_ci .width = 4, 120362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 120462306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src", 120562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 120662306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw, 120762306a36Sopenharmony_ci }, 120862306a36Sopenharmony_ci .num_parents = 1, 120962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 121062306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 121162306a36Sopenharmony_ci }, 121262306a36Sopenharmony_ci}; 121362306a36Sopenharmony_ci 121462306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb30_sec_mock_utmi_postdiv_clk_src = { 121562306a36Sopenharmony_ci .reg = 0x9e050, 121662306a36Sopenharmony_ci .shift = 0, 121762306a36Sopenharmony_ci .width = 4, 121862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 121962306a36Sopenharmony_ci .name = "gcc_usb30_sec_mock_utmi_postdiv_clk_src", 122062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 122162306a36Sopenharmony_ci &gcc_usb30_sec_mock_utmi_clk_src.clkr.hw, 122262306a36Sopenharmony_ci }, 122362306a36Sopenharmony_ci .num_parents = 1, 122462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 122562306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 122662306a36Sopenharmony_ci }, 122762306a36Sopenharmony_ci}; 122862306a36Sopenharmony_ci 122962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_clkref_en = { 123062306a36Sopenharmony_ci .halt_reg = 0x8c004, 123162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 123262306a36Sopenharmony_ci .clkr = { 123362306a36Sopenharmony_ci .enable_reg = 0x8c004, 123462306a36Sopenharmony_ci .enable_mask = BIT(0), 123562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 123662306a36Sopenharmony_ci .name = "gcc_pcie_clkref_en", 123762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 123862306a36Sopenharmony_ci }, 123962306a36Sopenharmony_ci }, 124062306a36Sopenharmony_ci}; 124162306a36Sopenharmony_ci 124262306a36Sopenharmony_cistatic struct clk_branch gcc_edp_clkref_en = { 124362306a36Sopenharmony_ci .halt_reg = 0x8c008, 124462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 124562306a36Sopenharmony_ci .clkr = { 124662306a36Sopenharmony_ci .enable_reg = 0x8c008, 124762306a36Sopenharmony_ci .enable_mask = BIT(0), 124862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 124962306a36Sopenharmony_ci .name = "gcc_edp_clkref_en", 125062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 125162306a36Sopenharmony_ci }, 125262306a36Sopenharmony_ci }, 125362306a36Sopenharmony_ci}; 125462306a36Sopenharmony_ci 125562306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_pcie_0_axi_clk = { 125662306a36Sopenharmony_ci .halt_reg = 0x6b080, 125762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 125862306a36Sopenharmony_ci .hwcg_reg = 0x6b080, 125962306a36Sopenharmony_ci .hwcg_bit = 1, 126062306a36Sopenharmony_ci .clkr = { 126162306a36Sopenharmony_ci .enable_reg = 0x52000, 126262306a36Sopenharmony_ci .enable_mask = BIT(12), 126362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 126462306a36Sopenharmony_ci .name = "gcc_aggre_noc_pcie_0_axi_clk", 126562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 126662306a36Sopenharmony_ci }, 126762306a36Sopenharmony_ci }, 126862306a36Sopenharmony_ci}; 126962306a36Sopenharmony_ci 127062306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_pcie_1_axi_clk = { 127162306a36Sopenharmony_ci .halt_reg = 0x8d084, 127262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 127362306a36Sopenharmony_ci .hwcg_reg = 0x8d084, 127462306a36Sopenharmony_ci .hwcg_bit = 1, 127562306a36Sopenharmony_ci .clkr = { 127662306a36Sopenharmony_ci .enable_reg = 0x52000, 127762306a36Sopenharmony_ci .enable_mask = BIT(11), 127862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 127962306a36Sopenharmony_ci .name = "gcc_aggre_noc_pcie_1_axi_clk", 128062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 128162306a36Sopenharmony_ci }, 128262306a36Sopenharmony_ci }, 128362306a36Sopenharmony_ci}; 128462306a36Sopenharmony_ci 128562306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_pcie_tbu_clk = { 128662306a36Sopenharmony_ci .halt_reg = 0x90010, 128762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 128862306a36Sopenharmony_ci .hwcg_reg = 0x90010, 128962306a36Sopenharmony_ci .hwcg_bit = 1, 129062306a36Sopenharmony_ci .clkr = { 129162306a36Sopenharmony_ci .enable_reg = 0x52000, 129262306a36Sopenharmony_ci .enable_mask = BIT(18), 129362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 129462306a36Sopenharmony_ci .name = "gcc_aggre_noc_pcie_tbu_clk", 129562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 129662306a36Sopenharmony_ci }, 129762306a36Sopenharmony_ci }, 129862306a36Sopenharmony_ci}; 129962306a36Sopenharmony_ci 130062306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_pcie_center_sf_axi_clk = { 130162306a36Sopenharmony_ci .halt_reg = 0x8d088, 130262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 130362306a36Sopenharmony_ci .hwcg_reg = 0x8d088, 130462306a36Sopenharmony_ci .hwcg_bit = 1, 130562306a36Sopenharmony_ci .clkr = { 130662306a36Sopenharmony_ci .enable_reg = 0x52008, 130762306a36Sopenharmony_ci .enable_mask = BIT(28), 130862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 130962306a36Sopenharmony_ci .name = "gcc_aggre_noc_pcie_center_sf_axi_clk", 131062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 131162306a36Sopenharmony_ci }, 131262306a36Sopenharmony_ci }, 131362306a36Sopenharmony_ci}; 131462306a36Sopenharmony_ci 131562306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_clk = { 131662306a36Sopenharmony_ci .halt_reg = 0x770cc, 131762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 131862306a36Sopenharmony_ci .hwcg_reg = 0x770cc, 131962306a36Sopenharmony_ci .hwcg_bit = 1, 132062306a36Sopenharmony_ci .clkr = { 132162306a36Sopenharmony_ci .enable_reg = 0x770cc, 132262306a36Sopenharmony_ci .enable_mask = BIT(0), 132362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 132462306a36Sopenharmony_ci .name = "gcc_aggre_ufs_phy_axi_clk", 132562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 132662306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw, 132762306a36Sopenharmony_ci }, 132862306a36Sopenharmony_ci .num_parents = 1, 132962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 133062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 133162306a36Sopenharmony_ci }, 133262306a36Sopenharmony_ci }, 133362306a36Sopenharmony_ci}; 133462306a36Sopenharmony_ci 133562306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_prim_axi_clk = { 133662306a36Sopenharmony_ci .halt_reg = 0xf080, 133762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 133862306a36Sopenharmony_ci .hwcg_reg = 0xf080, 133962306a36Sopenharmony_ci .hwcg_bit = 1, 134062306a36Sopenharmony_ci .clkr = { 134162306a36Sopenharmony_ci .enable_reg = 0xf080, 134262306a36Sopenharmony_ci .enable_mask = BIT(0), 134362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 134462306a36Sopenharmony_ci .name = "gcc_aggre_usb3_prim_axi_clk", 134562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 134662306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 134762306a36Sopenharmony_ci }, 134862306a36Sopenharmony_ci .num_parents = 1, 134962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 135062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 135162306a36Sopenharmony_ci }, 135262306a36Sopenharmony_ci }, 135362306a36Sopenharmony_ci}; 135462306a36Sopenharmony_ci 135562306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_sec_axi_clk = { 135662306a36Sopenharmony_ci .halt_reg = 0x9e080, 135762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 135862306a36Sopenharmony_ci .hwcg_reg = 0x9e080, 135962306a36Sopenharmony_ci .hwcg_bit = 1, 136062306a36Sopenharmony_ci .clkr = { 136162306a36Sopenharmony_ci .enable_reg = 0x9e080, 136262306a36Sopenharmony_ci .enable_mask = BIT(0), 136362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 136462306a36Sopenharmony_ci .name = "gcc_aggre_usb3_sec_axi_clk", 136562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 136662306a36Sopenharmony_ci &gcc_usb30_sec_master_clk_src.clkr.hw, 136762306a36Sopenharmony_ci }, 136862306a36Sopenharmony_ci .num_parents = 1, 136962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 137062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 137162306a36Sopenharmony_ci }, 137262306a36Sopenharmony_ci }, 137362306a36Sopenharmony_ci}; 137462306a36Sopenharmony_ci 137562306a36Sopenharmony_cistatic struct clk_branch gcc_camera_hf_axi_clk = { 137662306a36Sopenharmony_ci .halt_reg = 0x26010, 137762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 137862306a36Sopenharmony_ci .hwcg_reg = 0x26010, 137962306a36Sopenharmony_ci .hwcg_bit = 1, 138062306a36Sopenharmony_ci .clkr = { 138162306a36Sopenharmony_ci .enable_reg = 0x26010, 138262306a36Sopenharmony_ci .enable_mask = BIT(0), 138362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 138462306a36Sopenharmony_ci .name = "gcc_camera_hf_axi_clk", 138562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 138662306a36Sopenharmony_ci }, 138762306a36Sopenharmony_ci }, 138862306a36Sopenharmony_ci}; 138962306a36Sopenharmony_ci 139062306a36Sopenharmony_cistatic struct clk_branch gcc_camera_sf_axi_clk = { 139162306a36Sopenharmony_ci .halt_reg = 0x2601c, 139262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 139362306a36Sopenharmony_ci .hwcg_reg = 0x2601c, 139462306a36Sopenharmony_ci .hwcg_bit = 1, 139562306a36Sopenharmony_ci .clkr = { 139662306a36Sopenharmony_ci .enable_reg = 0x2601c, 139762306a36Sopenharmony_ci .enable_mask = BIT(0), 139862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 139962306a36Sopenharmony_ci .name = "gcc_camera_sf_axi_clk", 140062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 140162306a36Sopenharmony_ci }, 140262306a36Sopenharmony_ci }, 140362306a36Sopenharmony_ci}; 140462306a36Sopenharmony_ci 140562306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = { 140662306a36Sopenharmony_ci .halt_reg = 0xf07c, 140762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 140862306a36Sopenharmony_ci .hwcg_reg = 0xf07c, 140962306a36Sopenharmony_ci .hwcg_bit = 1, 141062306a36Sopenharmony_ci .clkr = { 141162306a36Sopenharmony_ci .enable_reg = 0xf07c, 141262306a36Sopenharmony_ci .enable_mask = BIT(0), 141362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 141462306a36Sopenharmony_ci .name = "gcc_cfg_noc_usb3_prim_axi_clk", 141562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 141662306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 141762306a36Sopenharmony_ci }, 141862306a36Sopenharmony_ci .num_parents = 1, 141962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 142062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 142162306a36Sopenharmony_ci }, 142262306a36Sopenharmony_ci }, 142362306a36Sopenharmony_ci}; 142462306a36Sopenharmony_ci 142562306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = { 142662306a36Sopenharmony_ci .halt_reg = 0x9e07c, 142762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 142862306a36Sopenharmony_ci .hwcg_reg = 0x9e07c, 142962306a36Sopenharmony_ci .hwcg_bit = 1, 143062306a36Sopenharmony_ci .clkr = { 143162306a36Sopenharmony_ci .enable_reg = 0x9e07c, 143262306a36Sopenharmony_ci .enable_mask = BIT(0), 143362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 143462306a36Sopenharmony_ci .name = "gcc_cfg_noc_usb3_sec_axi_clk", 143562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 143662306a36Sopenharmony_ci &gcc_usb30_sec_master_clk_src.clkr.hw, 143762306a36Sopenharmony_ci }, 143862306a36Sopenharmony_ci .num_parents = 1, 143962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 144062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 144162306a36Sopenharmony_ci }, 144262306a36Sopenharmony_ci }, 144362306a36Sopenharmony_ci}; 144462306a36Sopenharmony_ci 144562306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_gpu_axi_clk = { 144662306a36Sopenharmony_ci .halt_reg = 0x71154, 144762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 144862306a36Sopenharmony_ci .hwcg_reg = 0x71154, 144962306a36Sopenharmony_ci .hwcg_bit = 1, 145062306a36Sopenharmony_ci .clkr = { 145162306a36Sopenharmony_ci .enable_reg = 0x71154, 145262306a36Sopenharmony_ci .enable_mask = BIT(0), 145362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 145462306a36Sopenharmony_ci .name = "gcc_ddrss_gpu_axi_clk", 145562306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 145662306a36Sopenharmony_ci }, 145762306a36Sopenharmony_ci }, 145862306a36Sopenharmony_ci}; 145962306a36Sopenharmony_ci 146062306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_pcie_sf_clk = { 146162306a36Sopenharmony_ci .halt_reg = 0x8d080, 146262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 146362306a36Sopenharmony_ci .hwcg_reg = 0x8d080, 146462306a36Sopenharmony_ci .hwcg_bit = 1, 146562306a36Sopenharmony_ci .clkr = { 146662306a36Sopenharmony_ci .enable_reg = 0x52000, 146762306a36Sopenharmony_ci .enable_mask = BIT(19), 146862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 146962306a36Sopenharmony_ci .name = "gcc_ddrss_pcie_sf_clk", 147062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 147162306a36Sopenharmony_ci }, 147262306a36Sopenharmony_ci }, 147362306a36Sopenharmony_ci}; 147462306a36Sopenharmony_ci 147562306a36Sopenharmony_cistatic struct clk_branch gcc_disp_gpll0_clk_src = { 147662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 147762306a36Sopenharmony_ci .clkr = { 147862306a36Sopenharmony_ci .enable_reg = 0x52000, 147962306a36Sopenharmony_ci .enable_mask = BIT(7), 148062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 148162306a36Sopenharmony_ci .name = "gcc_disp_gpll0_clk_src", 148262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 148362306a36Sopenharmony_ci &gcc_gpll0.clkr.hw, 148462306a36Sopenharmony_ci }, 148562306a36Sopenharmony_ci .num_parents = 1, 148662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 148762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 148862306a36Sopenharmony_ci }, 148962306a36Sopenharmony_ci }, 149062306a36Sopenharmony_ci}; 149162306a36Sopenharmony_ci 149262306a36Sopenharmony_cistatic struct clk_branch gcc_disp_hf_axi_clk = { 149362306a36Sopenharmony_ci .halt_reg = 0x2700c, 149462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 149562306a36Sopenharmony_ci .hwcg_reg = 0x2700c, 149662306a36Sopenharmony_ci .hwcg_bit = 1, 149762306a36Sopenharmony_ci .clkr = { 149862306a36Sopenharmony_ci .enable_reg = 0x2700c, 149962306a36Sopenharmony_ci .enable_mask = BIT(0), 150062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 150162306a36Sopenharmony_ci .name = "gcc_disp_hf_axi_clk", 150262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 150362306a36Sopenharmony_ci }, 150462306a36Sopenharmony_ci }, 150562306a36Sopenharmony_ci}; 150662306a36Sopenharmony_ci 150762306a36Sopenharmony_cistatic struct clk_branch gcc_disp_sf_axi_clk = { 150862306a36Sopenharmony_ci .halt_reg = 0x27014, 150962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 151062306a36Sopenharmony_ci .hwcg_reg = 0x27014, 151162306a36Sopenharmony_ci .hwcg_bit = 1, 151262306a36Sopenharmony_ci .clkr = { 151362306a36Sopenharmony_ci .enable_reg = 0x27014, 151462306a36Sopenharmony_ci .enable_mask = BIT(0), 151562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 151662306a36Sopenharmony_ci .name = "gcc_disp_sf_axi_clk", 151762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 151862306a36Sopenharmony_ci }, 151962306a36Sopenharmony_ci }, 152062306a36Sopenharmony_ci}; 152162306a36Sopenharmony_ci 152262306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = { 152362306a36Sopenharmony_ci .halt_reg = 0x64000, 152462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 152562306a36Sopenharmony_ci .clkr = { 152662306a36Sopenharmony_ci .enable_reg = 0x64000, 152762306a36Sopenharmony_ci .enable_mask = BIT(0), 152862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 152962306a36Sopenharmony_ci .name = "gcc_gp1_clk", 153062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 153162306a36Sopenharmony_ci &gcc_gp1_clk_src.clkr.hw, 153262306a36Sopenharmony_ci }, 153362306a36Sopenharmony_ci .num_parents = 1, 153462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 153562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 153662306a36Sopenharmony_ci }, 153762306a36Sopenharmony_ci }, 153862306a36Sopenharmony_ci}; 153962306a36Sopenharmony_ci 154062306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = { 154162306a36Sopenharmony_ci .halt_reg = 0x65000, 154262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 154362306a36Sopenharmony_ci .clkr = { 154462306a36Sopenharmony_ci .enable_reg = 0x65000, 154562306a36Sopenharmony_ci .enable_mask = BIT(0), 154662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 154762306a36Sopenharmony_ci .name = "gcc_gp2_clk", 154862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 154962306a36Sopenharmony_ci &gcc_gp2_clk_src.clkr.hw, 155062306a36Sopenharmony_ci }, 155162306a36Sopenharmony_ci .num_parents = 1, 155262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 155362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 155462306a36Sopenharmony_ci }, 155562306a36Sopenharmony_ci }, 155662306a36Sopenharmony_ci}; 155762306a36Sopenharmony_ci 155862306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = { 155962306a36Sopenharmony_ci .halt_reg = 0x66000, 156062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 156162306a36Sopenharmony_ci .clkr = { 156262306a36Sopenharmony_ci .enable_reg = 0x66000, 156362306a36Sopenharmony_ci .enable_mask = BIT(0), 156462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 156562306a36Sopenharmony_ci .name = "gcc_gp3_clk", 156662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 156762306a36Sopenharmony_ci &gcc_gp3_clk_src.clkr.hw, 156862306a36Sopenharmony_ci }, 156962306a36Sopenharmony_ci .num_parents = 1, 157062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 157162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 157262306a36Sopenharmony_ci }, 157362306a36Sopenharmony_ci }, 157462306a36Sopenharmony_ci}; 157562306a36Sopenharmony_ci 157662306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk_src = { 157762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 157862306a36Sopenharmony_ci .clkr = { 157962306a36Sopenharmony_ci .enable_reg = 0x52000, 158062306a36Sopenharmony_ci .enable_mask = BIT(15), 158162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 158262306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_clk_src", 158362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 158462306a36Sopenharmony_ci &gcc_gpll0.clkr.hw, 158562306a36Sopenharmony_ci }, 158662306a36Sopenharmony_ci .num_parents = 1, 158762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 158862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 158962306a36Sopenharmony_ci }, 159062306a36Sopenharmony_ci }, 159162306a36Sopenharmony_ci}; 159262306a36Sopenharmony_ci 159362306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk_src = { 159462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 159562306a36Sopenharmony_ci .clkr = { 159662306a36Sopenharmony_ci .enable_reg = 0x52000, 159762306a36Sopenharmony_ci .enable_mask = BIT(16), 159862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 159962306a36Sopenharmony_ci .name = "gcc_gpu_gpll0_div_clk_src", 160062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 160162306a36Sopenharmony_ci &gcc_gpll0_out_even.clkr.hw, 160262306a36Sopenharmony_ci }, 160362306a36Sopenharmony_ci .num_parents = 1, 160462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 160562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 160662306a36Sopenharmony_ci }, 160762306a36Sopenharmony_ci }, 160862306a36Sopenharmony_ci}; 160962306a36Sopenharmony_ci 161062306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_iref_en = { 161162306a36Sopenharmony_ci .halt_reg = 0x8c014, 161262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 161362306a36Sopenharmony_ci .clkr = { 161462306a36Sopenharmony_ci .enable_reg = 0x8c014, 161562306a36Sopenharmony_ci .enable_mask = BIT(0), 161662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 161762306a36Sopenharmony_ci .name = "gcc_gpu_iref_en", 161862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 161962306a36Sopenharmony_ci }, 162062306a36Sopenharmony_ci }, 162162306a36Sopenharmony_ci}; 162262306a36Sopenharmony_ci 162362306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_memnoc_gfx_clk = { 162462306a36Sopenharmony_ci .halt_reg = 0x7100c, 162562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 162662306a36Sopenharmony_ci .hwcg_reg = 0x7100c, 162762306a36Sopenharmony_ci .hwcg_bit = 1, 162862306a36Sopenharmony_ci .clkr = { 162962306a36Sopenharmony_ci .enable_reg = 0x7100c, 163062306a36Sopenharmony_ci .enable_mask = BIT(0), 163162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 163262306a36Sopenharmony_ci .name = "gcc_gpu_memnoc_gfx_clk", 163362306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 163462306a36Sopenharmony_ci }, 163562306a36Sopenharmony_ci }, 163662306a36Sopenharmony_ci}; 163762306a36Sopenharmony_ci 163862306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = { 163962306a36Sopenharmony_ci .halt_reg = 0x71018, 164062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 164162306a36Sopenharmony_ci .clkr = { 164262306a36Sopenharmony_ci .enable_reg = 0x71018, 164362306a36Sopenharmony_ci .enable_mask = BIT(0), 164462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 164562306a36Sopenharmony_ci .name = "gcc_gpu_snoc_dvm_gfx_clk", 164662306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 164762306a36Sopenharmony_ci }, 164862306a36Sopenharmony_ci }, 164962306a36Sopenharmony_ci}; 165062306a36Sopenharmony_ci 165162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie0_phy_rchng_clk = { 165262306a36Sopenharmony_ci .halt_reg = 0x6b038, 165362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 165462306a36Sopenharmony_ci .clkr = { 165562306a36Sopenharmony_ci .enable_reg = 0x52000, 165662306a36Sopenharmony_ci .enable_mask = BIT(22), 165762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 165862306a36Sopenharmony_ci .name = "gcc_pcie0_phy_rchng_clk", 165962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 166062306a36Sopenharmony_ci &gcc_pcie_0_phy_rchng_clk_src.clkr.hw, 166162306a36Sopenharmony_ci }, 166262306a36Sopenharmony_ci .num_parents = 1, 166362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 166462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 166562306a36Sopenharmony_ci }, 166662306a36Sopenharmony_ci }, 166762306a36Sopenharmony_ci}; 166862306a36Sopenharmony_ci 166962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie1_phy_rchng_clk = { 167062306a36Sopenharmony_ci .halt_reg = 0x8d038, 167162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 167262306a36Sopenharmony_ci .clkr = { 167362306a36Sopenharmony_ci .enable_reg = 0x52000, 167462306a36Sopenharmony_ci .enable_mask = BIT(23), 167562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 167662306a36Sopenharmony_ci .name = "gcc_pcie1_phy_rchng_clk", 167762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 167862306a36Sopenharmony_ci &gcc_pcie_1_phy_rchng_clk_src.clkr.hw, 167962306a36Sopenharmony_ci }, 168062306a36Sopenharmony_ci .num_parents = 1, 168162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 168262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 168362306a36Sopenharmony_ci }, 168462306a36Sopenharmony_ci }, 168562306a36Sopenharmony_ci}; 168662306a36Sopenharmony_ci 168762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_aux_clk = { 168862306a36Sopenharmony_ci .halt_reg = 0x6b028, 168962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 169062306a36Sopenharmony_ci .clkr = { 169162306a36Sopenharmony_ci .enable_reg = 0x52008, 169262306a36Sopenharmony_ci .enable_mask = BIT(3), 169362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 169462306a36Sopenharmony_ci .name = "gcc_pcie_0_aux_clk", 169562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 169662306a36Sopenharmony_ci &gcc_pcie_0_aux_clk_src.clkr.hw, 169762306a36Sopenharmony_ci }, 169862306a36Sopenharmony_ci .num_parents = 1, 169962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 170062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 170162306a36Sopenharmony_ci }, 170262306a36Sopenharmony_ci }, 170362306a36Sopenharmony_ci}; 170462306a36Sopenharmony_ci 170562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_cfg_ahb_clk = { 170662306a36Sopenharmony_ci .halt_reg = 0x6b024, 170762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 170862306a36Sopenharmony_ci .hwcg_reg = 0x6b024, 170962306a36Sopenharmony_ci .hwcg_bit = 1, 171062306a36Sopenharmony_ci .clkr = { 171162306a36Sopenharmony_ci .enable_reg = 0x52008, 171262306a36Sopenharmony_ci .enable_mask = BIT(2), 171362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 171462306a36Sopenharmony_ci .name = "gcc_pcie_0_cfg_ahb_clk", 171562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 171662306a36Sopenharmony_ci }, 171762306a36Sopenharmony_ci }, 171862306a36Sopenharmony_ci}; 171962306a36Sopenharmony_ci 172062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_mstr_axi_clk = { 172162306a36Sopenharmony_ci .halt_reg = 0x6b01c, 172262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 172362306a36Sopenharmony_ci .clkr = { 172462306a36Sopenharmony_ci .enable_reg = 0x52008, 172562306a36Sopenharmony_ci .enable_mask = BIT(1), 172662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 172762306a36Sopenharmony_ci .name = "gcc_pcie_0_mstr_axi_clk", 172862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 172962306a36Sopenharmony_ci }, 173062306a36Sopenharmony_ci }, 173162306a36Sopenharmony_ci}; 173262306a36Sopenharmony_ci 173362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipe_clk = { 173462306a36Sopenharmony_ci .halt_reg = 0x6b030, 173562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 173662306a36Sopenharmony_ci .clkr = { 173762306a36Sopenharmony_ci .enable_reg = 0x52008, 173862306a36Sopenharmony_ci .enable_mask = BIT(4), 173962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 174062306a36Sopenharmony_ci .name = "gcc_pcie_0_pipe_clk", 174162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 174262306a36Sopenharmony_ci &gcc_pcie_0_pipe_clk_src.clkr.hw, 174362306a36Sopenharmony_ci }, 174462306a36Sopenharmony_ci .num_parents = 1, 174562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 174662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 174762306a36Sopenharmony_ci }, 174862306a36Sopenharmony_ci }, 174962306a36Sopenharmony_ci}; 175062306a36Sopenharmony_ci 175162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_axi_clk = { 175262306a36Sopenharmony_ci .halt_reg = 0x6b014, 175362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 175462306a36Sopenharmony_ci .clkr = { 175562306a36Sopenharmony_ci .enable_reg = 0x52008, 175662306a36Sopenharmony_ci .enable_mask = BIT(0), 175762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 175862306a36Sopenharmony_ci .name = "gcc_pcie_0_slv_axi_clk", 175962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 176062306a36Sopenharmony_ci }, 176162306a36Sopenharmony_ci }, 176262306a36Sopenharmony_ci}; 176362306a36Sopenharmony_ci 176462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = { 176562306a36Sopenharmony_ci .halt_reg = 0x6b010, 176662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 176762306a36Sopenharmony_ci .clkr = { 176862306a36Sopenharmony_ci .enable_reg = 0x52008, 176962306a36Sopenharmony_ci .enable_mask = BIT(5), 177062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 177162306a36Sopenharmony_ci .name = "gcc_pcie_0_slv_q2a_axi_clk", 177262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 177362306a36Sopenharmony_ci }, 177462306a36Sopenharmony_ci }, 177562306a36Sopenharmony_ci}; 177662306a36Sopenharmony_ci 177762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_aux_clk = { 177862306a36Sopenharmony_ci .halt_reg = 0x8d028, 177962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 178062306a36Sopenharmony_ci .clkr = { 178162306a36Sopenharmony_ci .enable_reg = 0x52000, 178262306a36Sopenharmony_ci .enable_mask = BIT(29), 178362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 178462306a36Sopenharmony_ci .name = "gcc_pcie_1_aux_clk", 178562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 178662306a36Sopenharmony_ci &gcc_pcie_1_aux_clk_src.clkr.hw, 178762306a36Sopenharmony_ci }, 178862306a36Sopenharmony_ci .num_parents = 1, 178962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 179062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 179162306a36Sopenharmony_ci }, 179262306a36Sopenharmony_ci }, 179362306a36Sopenharmony_ci}; 179462306a36Sopenharmony_ci 179562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_cfg_ahb_clk = { 179662306a36Sopenharmony_ci .halt_reg = 0x8d024, 179762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 179862306a36Sopenharmony_ci .hwcg_reg = 0x8d024, 179962306a36Sopenharmony_ci .hwcg_bit = 1, 180062306a36Sopenharmony_ci .clkr = { 180162306a36Sopenharmony_ci .enable_reg = 0x52000, 180262306a36Sopenharmony_ci .enable_mask = BIT(28), 180362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 180462306a36Sopenharmony_ci .name = "gcc_pcie_1_cfg_ahb_clk", 180562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 180662306a36Sopenharmony_ci }, 180762306a36Sopenharmony_ci }, 180862306a36Sopenharmony_ci}; 180962306a36Sopenharmony_ci 181062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_mstr_axi_clk = { 181162306a36Sopenharmony_ci .halt_reg = 0x8d01c, 181262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 181362306a36Sopenharmony_ci .clkr = { 181462306a36Sopenharmony_ci .enable_reg = 0x52000, 181562306a36Sopenharmony_ci .enable_mask = BIT(27), 181662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 181762306a36Sopenharmony_ci .name = "gcc_pcie_1_mstr_axi_clk", 181862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 181962306a36Sopenharmony_ci }, 182062306a36Sopenharmony_ci }, 182162306a36Sopenharmony_ci}; 182262306a36Sopenharmony_ci 182362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipe_clk = { 182462306a36Sopenharmony_ci .halt_reg = 0x8d030, 182562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 182662306a36Sopenharmony_ci .clkr = { 182762306a36Sopenharmony_ci .enable_reg = 0x52000, 182862306a36Sopenharmony_ci .enable_mask = BIT(30), 182962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 183062306a36Sopenharmony_ci .name = "gcc_pcie_1_pipe_clk", 183162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 183262306a36Sopenharmony_ci &gcc_pcie_1_pipe_clk_src.clkr.hw, 183362306a36Sopenharmony_ci }, 183462306a36Sopenharmony_ci .num_parents = 1, 183562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 183662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 183762306a36Sopenharmony_ci }, 183862306a36Sopenharmony_ci }, 183962306a36Sopenharmony_ci}; 184062306a36Sopenharmony_ci 184162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_axi_clk = { 184262306a36Sopenharmony_ci .halt_reg = 0x8d014, 184362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 184462306a36Sopenharmony_ci .clkr = { 184562306a36Sopenharmony_ci .enable_reg = 0x52000, 184662306a36Sopenharmony_ci .enable_mask = BIT(26), 184762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 184862306a36Sopenharmony_ci .name = "gcc_pcie_1_slv_axi_clk", 184962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 185062306a36Sopenharmony_ci }, 185162306a36Sopenharmony_ci }, 185262306a36Sopenharmony_ci}; 185362306a36Sopenharmony_ci 185462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = { 185562306a36Sopenharmony_ci .halt_reg = 0x8d010, 185662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 185762306a36Sopenharmony_ci .clkr = { 185862306a36Sopenharmony_ci .enable_reg = 0x52000, 185962306a36Sopenharmony_ci .enable_mask = BIT(25), 186062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 186162306a36Sopenharmony_ci .name = "gcc_pcie_1_slv_q2a_axi_clk", 186262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 186362306a36Sopenharmony_ci }, 186462306a36Sopenharmony_ci }, 186562306a36Sopenharmony_ci}; 186662306a36Sopenharmony_ci 186762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_throttle_core_clk = { 186862306a36Sopenharmony_ci .halt_reg = 0x90018, 186962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 187062306a36Sopenharmony_ci .hwcg_reg = 0x90018, 187162306a36Sopenharmony_ci .hwcg_bit = 1, 187262306a36Sopenharmony_ci .clkr = { 187362306a36Sopenharmony_ci .enable_reg = 0x52000, 187462306a36Sopenharmony_ci .enable_mask = BIT(20), 187562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 187662306a36Sopenharmony_ci .name = "gcc_pcie_throttle_core_clk", 187762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 187862306a36Sopenharmony_ci }, 187962306a36Sopenharmony_ci }, 188062306a36Sopenharmony_ci}; 188162306a36Sopenharmony_ci 188262306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = { 188362306a36Sopenharmony_ci .halt_reg = 0x3300c, 188462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 188562306a36Sopenharmony_ci .clkr = { 188662306a36Sopenharmony_ci .enable_reg = 0x3300c, 188762306a36Sopenharmony_ci .enable_mask = BIT(0), 188862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 188962306a36Sopenharmony_ci .name = "gcc_pdm2_clk", 189062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 189162306a36Sopenharmony_ci &gcc_pdm2_clk_src.clkr.hw, 189262306a36Sopenharmony_ci }, 189362306a36Sopenharmony_ci .num_parents = 1, 189462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 189562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 189662306a36Sopenharmony_ci }, 189762306a36Sopenharmony_ci }, 189862306a36Sopenharmony_ci}; 189962306a36Sopenharmony_ci 190062306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = { 190162306a36Sopenharmony_ci .halt_reg = 0x33004, 190262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 190362306a36Sopenharmony_ci .hwcg_reg = 0x33004, 190462306a36Sopenharmony_ci .hwcg_bit = 1, 190562306a36Sopenharmony_ci .clkr = { 190662306a36Sopenharmony_ci .enable_reg = 0x33004, 190762306a36Sopenharmony_ci .enable_mask = BIT(0), 190862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 190962306a36Sopenharmony_ci .name = "gcc_pdm_ahb_clk", 191062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 191162306a36Sopenharmony_ci }, 191262306a36Sopenharmony_ci }, 191362306a36Sopenharmony_ci}; 191462306a36Sopenharmony_ci 191562306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = { 191662306a36Sopenharmony_ci .halt_reg = 0x33008, 191762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 191862306a36Sopenharmony_ci .clkr = { 191962306a36Sopenharmony_ci .enable_reg = 0x33008, 192062306a36Sopenharmony_ci .enable_mask = BIT(0), 192162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 192262306a36Sopenharmony_ci .name = "gcc_pdm_xo4_clk", 192362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 192462306a36Sopenharmony_ci }, 192562306a36Sopenharmony_ci }, 192662306a36Sopenharmony_ci}; 192762306a36Sopenharmony_ci 192862306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_nrt_ahb_clk = { 192962306a36Sopenharmony_ci .halt_reg = 0x26008, 193062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 193162306a36Sopenharmony_ci .hwcg_reg = 0x26008, 193262306a36Sopenharmony_ci .hwcg_bit = 1, 193362306a36Sopenharmony_ci .clkr = { 193462306a36Sopenharmony_ci .enable_reg = 0x26008, 193562306a36Sopenharmony_ci .enable_mask = BIT(0), 193662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 193762306a36Sopenharmony_ci .name = "gcc_qmip_camera_nrt_ahb_clk", 193862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 193962306a36Sopenharmony_ci }, 194062306a36Sopenharmony_ci }, 194162306a36Sopenharmony_ci}; 194262306a36Sopenharmony_ci 194362306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_rt_ahb_clk = { 194462306a36Sopenharmony_ci .halt_reg = 0x2600c, 194562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 194662306a36Sopenharmony_ci .hwcg_reg = 0x2600c, 194762306a36Sopenharmony_ci .hwcg_bit = 1, 194862306a36Sopenharmony_ci .clkr = { 194962306a36Sopenharmony_ci .enable_reg = 0x2600c, 195062306a36Sopenharmony_ci .enable_mask = BIT(0), 195162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 195262306a36Sopenharmony_ci .name = "gcc_qmip_camera_rt_ahb_clk", 195362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 195462306a36Sopenharmony_ci }, 195562306a36Sopenharmony_ci }, 195662306a36Sopenharmony_ci}; 195762306a36Sopenharmony_ci 195862306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp_ahb_clk = { 195962306a36Sopenharmony_ci .halt_reg = 0x27008, 196062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 196162306a36Sopenharmony_ci .clkr = { 196262306a36Sopenharmony_ci .enable_reg = 0x27008, 196362306a36Sopenharmony_ci .enable_mask = BIT(0), 196462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 196562306a36Sopenharmony_ci .name = "gcc_qmip_disp_ahb_clk", 196662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 196762306a36Sopenharmony_ci }, 196862306a36Sopenharmony_ci }, 196962306a36Sopenharmony_ci}; 197062306a36Sopenharmony_ci 197162306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_vcodec_ahb_clk = { 197262306a36Sopenharmony_ci .halt_reg = 0x28008, 197362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 197462306a36Sopenharmony_ci .hwcg_reg = 0x28008, 197562306a36Sopenharmony_ci .hwcg_bit = 1, 197662306a36Sopenharmony_ci .clkr = { 197762306a36Sopenharmony_ci .enable_reg = 0x28008, 197862306a36Sopenharmony_ci .enable_mask = BIT(0), 197962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 198062306a36Sopenharmony_ci .name = "gcc_qmip_video_vcodec_ahb_clk", 198162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 198262306a36Sopenharmony_ci }, 198362306a36Sopenharmony_ci }, 198462306a36Sopenharmony_ci}; 198562306a36Sopenharmony_ci 198662306a36Sopenharmony_cistatic struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = { 198762306a36Sopenharmony_ci .halt_reg = 0x4b004, 198862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 198962306a36Sopenharmony_ci .hwcg_reg = 0x4b004, 199062306a36Sopenharmony_ci .hwcg_bit = 1, 199162306a36Sopenharmony_ci .clkr = { 199262306a36Sopenharmony_ci .enable_reg = 0x4b004, 199362306a36Sopenharmony_ci .enable_mask = BIT(0), 199462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 199562306a36Sopenharmony_ci .name = "gcc_qspi_cnoc_periph_ahb_clk", 199662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 199762306a36Sopenharmony_ci }, 199862306a36Sopenharmony_ci }, 199962306a36Sopenharmony_ci}; 200062306a36Sopenharmony_ci 200162306a36Sopenharmony_cistatic struct clk_branch gcc_qspi_core_clk = { 200262306a36Sopenharmony_ci .halt_reg = 0x4b008, 200362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 200462306a36Sopenharmony_ci .clkr = { 200562306a36Sopenharmony_ci .enable_reg = 0x4b008, 200662306a36Sopenharmony_ci .enable_mask = BIT(0), 200762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 200862306a36Sopenharmony_ci .name = "gcc_qspi_core_clk", 200962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 201062306a36Sopenharmony_ci &gcc_qspi_core_clk_src.clkr.hw, 201162306a36Sopenharmony_ci }, 201262306a36Sopenharmony_ci .num_parents = 1, 201362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 201462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 201562306a36Sopenharmony_ci }, 201662306a36Sopenharmony_ci }, 201762306a36Sopenharmony_ci}; 201862306a36Sopenharmony_ci 201962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_2x_clk = { 202062306a36Sopenharmony_ci .halt_reg = 0x23008, 202162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 202262306a36Sopenharmony_ci .clkr = { 202362306a36Sopenharmony_ci .enable_reg = 0x52008, 202462306a36Sopenharmony_ci .enable_mask = BIT(9), 202562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 202662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_core_2x_clk", 202762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 202862306a36Sopenharmony_ci }, 202962306a36Sopenharmony_ci }, 203062306a36Sopenharmony_ci}; 203162306a36Sopenharmony_ci 203262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_clk = { 203362306a36Sopenharmony_ci .halt_reg = 0x23000, 203462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 203562306a36Sopenharmony_ci .clkr = { 203662306a36Sopenharmony_ci .enable_reg = 0x52008, 203762306a36Sopenharmony_ci .enable_mask = BIT(8), 203862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 203962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_core_clk", 204062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 204162306a36Sopenharmony_ci }, 204262306a36Sopenharmony_ci }, 204362306a36Sopenharmony_ci}; 204462306a36Sopenharmony_ci 204562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s0_clk = { 204662306a36Sopenharmony_ci .halt_reg = 0x1700c, 204762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 204862306a36Sopenharmony_ci .clkr = { 204962306a36Sopenharmony_ci .enable_reg = 0x52008, 205062306a36Sopenharmony_ci .enable_mask = BIT(10), 205162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 205262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s0_clk", 205362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 205462306a36Sopenharmony_ci &gcc_qupv3_wrap0_s0_clk_src.clkr.hw, 205562306a36Sopenharmony_ci }, 205662306a36Sopenharmony_ci .num_parents = 1, 205762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 205862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 205962306a36Sopenharmony_ci }, 206062306a36Sopenharmony_ci }, 206162306a36Sopenharmony_ci}; 206262306a36Sopenharmony_ci 206362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s1_clk = { 206462306a36Sopenharmony_ci .halt_reg = 0x1713c, 206562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 206662306a36Sopenharmony_ci .clkr = { 206762306a36Sopenharmony_ci .enable_reg = 0x52008, 206862306a36Sopenharmony_ci .enable_mask = BIT(11), 206962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 207062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s1_clk", 207162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 207262306a36Sopenharmony_ci &gcc_qupv3_wrap0_s1_clk_src.clkr.hw, 207362306a36Sopenharmony_ci }, 207462306a36Sopenharmony_ci .num_parents = 1, 207562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 207662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 207762306a36Sopenharmony_ci }, 207862306a36Sopenharmony_ci }, 207962306a36Sopenharmony_ci}; 208062306a36Sopenharmony_ci 208162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s2_clk = { 208262306a36Sopenharmony_ci .halt_reg = 0x1726c, 208362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 208462306a36Sopenharmony_ci .clkr = { 208562306a36Sopenharmony_ci .enable_reg = 0x52008, 208662306a36Sopenharmony_ci .enable_mask = BIT(12), 208762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 208862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s2_clk", 208962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 209062306a36Sopenharmony_ci &gcc_qupv3_wrap0_s2_clk_src.clkr.hw, 209162306a36Sopenharmony_ci }, 209262306a36Sopenharmony_ci .num_parents = 1, 209362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 209462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 209562306a36Sopenharmony_ci }, 209662306a36Sopenharmony_ci }, 209762306a36Sopenharmony_ci}; 209862306a36Sopenharmony_ci 209962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s3_clk = { 210062306a36Sopenharmony_ci .halt_reg = 0x1739c, 210162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 210262306a36Sopenharmony_ci .clkr = { 210362306a36Sopenharmony_ci .enable_reg = 0x52008, 210462306a36Sopenharmony_ci .enable_mask = BIT(13), 210562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 210662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s3_clk", 210762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 210862306a36Sopenharmony_ci &gcc_qupv3_wrap0_s3_clk_src.clkr.hw, 210962306a36Sopenharmony_ci }, 211062306a36Sopenharmony_ci .num_parents = 1, 211162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 211262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 211362306a36Sopenharmony_ci }, 211462306a36Sopenharmony_ci }, 211562306a36Sopenharmony_ci}; 211662306a36Sopenharmony_ci 211762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s4_clk = { 211862306a36Sopenharmony_ci .halt_reg = 0x174cc, 211962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 212062306a36Sopenharmony_ci .clkr = { 212162306a36Sopenharmony_ci .enable_reg = 0x52008, 212262306a36Sopenharmony_ci .enable_mask = BIT(14), 212362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 212462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s4_clk", 212562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 212662306a36Sopenharmony_ci &gcc_qupv3_wrap0_s4_clk_src.clkr.hw, 212762306a36Sopenharmony_ci }, 212862306a36Sopenharmony_ci .num_parents = 1, 212962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 213062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 213162306a36Sopenharmony_ci }, 213262306a36Sopenharmony_ci }, 213362306a36Sopenharmony_ci}; 213462306a36Sopenharmony_ci 213562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s5_clk = { 213662306a36Sopenharmony_ci .halt_reg = 0x175fc, 213762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 213862306a36Sopenharmony_ci .clkr = { 213962306a36Sopenharmony_ci .enable_reg = 0x52008, 214062306a36Sopenharmony_ci .enable_mask = BIT(15), 214162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 214262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s5_clk", 214362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 214462306a36Sopenharmony_ci &gcc_qupv3_wrap0_s5_clk_src.clkr.hw, 214562306a36Sopenharmony_ci }, 214662306a36Sopenharmony_ci .num_parents = 1, 214762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 214862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 214962306a36Sopenharmony_ci }, 215062306a36Sopenharmony_ci }, 215162306a36Sopenharmony_ci}; 215262306a36Sopenharmony_ci 215362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s6_clk = { 215462306a36Sopenharmony_ci .halt_reg = 0x1772c, 215562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 215662306a36Sopenharmony_ci .clkr = { 215762306a36Sopenharmony_ci .enable_reg = 0x52008, 215862306a36Sopenharmony_ci .enable_mask = BIT(16), 215962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 216062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s6_clk", 216162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 216262306a36Sopenharmony_ci &gcc_qupv3_wrap0_s6_clk_src.clkr.hw, 216362306a36Sopenharmony_ci }, 216462306a36Sopenharmony_ci .num_parents = 1, 216562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 216662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 216762306a36Sopenharmony_ci }, 216862306a36Sopenharmony_ci }, 216962306a36Sopenharmony_ci}; 217062306a36Sopenharmony_ci 217162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s7_clk = { 217262306a36Sopenharmony_ci .halt_reg = 0x1785c, 217362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 217462306a36Sopenharmony_ci .clkr = { 217562306a36Sopenharmony_ci .enable_reg = 0x52008, 217662306a36Sopenharmony_ci .enable_mask = BIT(17), 217762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 217862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap0_s7_clk", 217962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 218062306a36Sopenharmony_ci &gcc_qupv3_wrap0_s7_clk_src.clkr.hw, 218162306a36Sopenharmony_ci }, 218262306a36Sopenharmony_ci .num_parents = 1, 218362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 218462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 218562306a36Sopenharmony_ci }, 218662306a36Sopenharmony_ci }, 218762306a36Sopenharmony_ci}; 218862306a36Sopenharmony_ci 218962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_2x_clk = { 219062306a36Sopenharmony_ci .halt_reg = 0x23140, 219162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 219262306a36Sopenharmony_ci .clkr = { 219362306a36Sopenharmony_ci .enable_reg = 0x52008, 219462306a36Sopenharmony_ci .enable_mask = BIT(18), 219562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 219662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_core_2x_clk", 219762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 219862306a36Sopenharmony_ci }, 219962306a36Sopenharmony_ci }, 220062306a36Sopenharmony_ci}; 220162306a36Sopenharmony_ci 220262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_clk = { 220362306a36Sopenharmony_ci .halt_reg = 0x23138, 220462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 220562306a36Sopenharmony_ci .clkr = { 220662306a36Sopenharmony_ci .enable_reg = 0x52008, 220762306a36Sopenharmony_ci .enable_mask = BIT(19), 220862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 220962306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_core_clk", 221062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 221162306a36Sopenharmony_ci }, 221262306a36Sopenharmony_ci }, 221362306a36Sopenharmony_ci}; 221462306a36Sopenharmony_ci 221562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s0_clk = { 221662306a36Sopenharmony_ci .halt_reg = 0x1800c, 221762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 221862306a36Sopenharmony_ci .clkr = { 221962306a36Sopenharmony_ci .enable_reg = 0x52008, 222062306a36Sopenharmony_ci .enable_mask = BIT(22), 222162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 222262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s0_clk", 222362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 222462306a36Sopenharmony_ci &gcc_qupv3_wrap1_s0_clk_src.clkr.hw, 222562306a36Sopenharmony_ci }, 222662306a36Sopenharmony_ci .num_parents = 1, 222762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 222862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 222962306a36Sopenharmony_ci }, 223062306a36Sopenharmony_ci }, 223162306a36Sopenharmony_ci}; 223262306a36Sopenharmony_ci 223362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s1_clk = { 223462306a36Sopenharmony_ci .halt_reg = 0x1813c, 223562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 223662306a36Sopenharmony_ci .clkr = { 223762306a36Sopenharmony_ci .enable_reg = 0x52008, 223862306a36Sopenharmony_ci .enable_mask = BIT(23), 223962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 224062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s1_clk", 224162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 224262306a36Sopenharmony_ci &gcc_qupv3_wrap1_s1_clk_src.clkr.hw, 224362306a36Sopenharmony_ci }, 224462306a36Sopenharmony_ci .num_parents = 1, 224562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 224662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 224762306a36Sopenharmony_ci }, 224862306a36Sopenharmony_ci }, 224962306a36Sopenharmony_ci}; 225062306a36Sopenharmony_ci 225162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s2_clk = { 225262306a36Sopenharmony_ci .halt_reg = 0x1826c, 225362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 225462306a36Sopenharmony_ci .clkr = { 225562306a36Sopenharmony_ci .enable_reg = 0x52008, 225662306a36Sopenharmony_ci .enable_mask = BIT(24), 225762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 225862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s2_clk", 225962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 226062306a36Sopenharmony_ci &gcc_qupv3_wrap1_s2_clk_src.clkr.hw, 226162306a36Sopenharmony_ci }, 226262306a36Sopenharmony_ci .num_parents = 1, 226362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 226462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 226562306a36Sopenharmony_ci }, 226662306a36Sopenharmony_ci }, 226762306a36Sopenharmony_ci}; 226862306a36Sopenharmony_ci 226962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s3_clk = { 227062306a36Sopenharmony_ci .halt_reg = 0x1839c, 227162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 227262306a36Sopenharmony_ci .clkr = { 227362306a36Sopenharmony_ci .enable_reg = 0x52008, 227462306a36Sopenharmony_ci .enable_mask = BIT(25), 227562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 227662306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s3_clk", 227762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 227862306a36Sopenharmony_ci &gcc_qupv3_wrap1_s3_clk_src.clkr.hw, 227962306a36Sopenharmony_ci }, 228062306a36Sopenharmony_ci .num_parents = 1, 228162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 228262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 228362306a36Sopenharmony_ci }, 228462306a36Sopenharmony_ci }, 228562306a36Sopenharmony_ci}; 228662306a36Sopenharmony_ci 228762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s4_clk = { 228862306a36Sopenharmony_ci .halt_reg = 0x184cc, 228962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 229062306a36Sopenharmony_ci .clkr = { 229162306a36Sopenharmony_ci .enable_reg = 0x52008, 229262306a36Sopenharmony_ci .enable_mask = BIT(26), 229362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 229462306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s4_clk", 229562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 229662306a36Sopenharmony_ci &gcc_qupv3_wrap1_s4_clk_src.clkr.hw, 229762306a36Sopenharmony_ci }, 229862306a36Sopenharmony_ci .num_parents = 1, 229962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 230062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 230162306a36Sopenharmony_ci }, 230262306a36Sopenharmony_ci }, 230362306a36Sopenharmony_ci}; 230462306a36Sopenharmony_ci 230562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s5_clk = { 230662306a36Sopenharmony_ci .halt_reg = 0x185fc, 230762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 230862306a36Sopenharmony_ci .clkr = { 230962306a36Sopenharmony_ci .enable_reg = 0x52008, 231062306a36Sopenharmony_ci .enable_mask = BIT(27), 231162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 231262306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s5_clk", 231362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 231462306a36Sopenharmony_ci &gcc_qupv3_wrap1_s5_clk_src.clkr.hw, 231562306a36Sopenharmony_ci }, 231662306a36Sopenharmony_ci .num_parents = 1, 231762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 231862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 231962306a36Sopenharmony_ci }, 232062306a36Sopenharmony_ci }, 232162306a36Sopenharmony_ci}; 232262306a36Sopenharmony_ci 232362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s6_clk = { 232462306a36Sopenharmony_ci .halt_reg = 0x1872c, 232562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 232662306a36Sopenharmony_ci .clkr = { 232762306a36Sopenharmony_ci .enable_reg = 0x52000, 232862306a36Sopenharmony_ci .enable_mask = BIT(13), 232962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 233062306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s6_clk", 233162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 233262306a36Sopenharmony_ci &gcc_qupv3_wrap1_s6_clk_src.clkr.hw, 233362306a36Sopenharmony_ci }, 233462306a36Sopenharmony_ci .num_parents = 1, 233562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 233662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 233762306a36Sopenharmony_ci }, 233862306a36Sopenharmony_ci }, 233962306a36Sopenharmony_ci}; 234062306a36Sopenharmony_ci 234162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s7_clk = { 234262306a36Sopenharmony_ci .halt_reg = 0x1885c, 234362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 234462306a36Sopenharmony_ci .clkr = { 234562306a36Sopenharmony_ci .enable_reg = 0x52000, 234662306a36Sopenharmony_ci .enable_mask = BIT(14), 234762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 234862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap1_s7_clk", 234962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 235062306a36Sopenharmony_ci &gcc_qupv3_wrap1_s7_clk_src.clkr.hw, 235162306a36Sopenharmony_ci }, 235262306a36Sopenharmony_ci .num_parents = 1, 235362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 235462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 235562306a36Sopenharmony_ci }, 235662306a36Sopenharmony_ci }, 235762306a36Sopenharmony_ci}; 235862306a36Sopenharmony_ci 235962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = { 236062306a36Sopenharmony_ci .halt_reg = 0x17004, 236162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 236262306a36Sopenharmony_ci .hwcg_reg = 0x17004, 236362306a36Sopenharmony_ci .hwcg_bit = 1, 236462306a36Sopenharmony_ci .clkr = { 236562306a36Sopenharmony_ci .enable_reg = 0x52008, 236662306a36Sopenharmony_ci .enable_mask = BIT(6), 236762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 236862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_0_m_ahb_clk", 236962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 237062306a36Sopenharmony_ci }, 237162306a36Sopenharmony_ci }, 237262306a36Sopenharmony_ci}; 237362306a36Sopenharmony_ci 237462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = { 237562306a36Sopenharmony_ci .halt_reg = 0x17008, 237662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 237762306a36Sopenharmony_ci .hwcg_reg = 0x17008, 237862306a36Sopenharmony_ci .hwcg_bit = 1, 237962306a36Sopenharmony_ci .clkr = { 238062306a36Sopenharmony_ci .enable_reg = 0x52008, 238162306a36Sopenharmony_ci .enable_mask = BIT(7), 238262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 238362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_0_s_ahb_clk", 238462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 238562306a36Sopenharmony_ci }, 238662306a36Sopenharmony_ci }, 238762306a36Sopenharmony_ci}; 238862306a36Sopenharmony_ci 238962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = { 239062306a36Sopenharmony_ci .halt_reg = 0x18004, 239162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 239262306a36Sopenharmony_ci .hwcg_reg = 0x18004, 239362306a36Sopenharmony_ci .hwcg_bit = 1, 239462306a36Sopenharmony_ci .clkr = { 239562306a36Sopenharmony_ci .enable_reg = 0x52008, 239662306a36Sopenharmony_ci .enable_mask = BIT(20), 239762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 239862306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_1_m_ahb_clk", 239962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 240062306a36Sopenharmony_ci }, 240162306a36Sopenharmony_ci }, 240262306a36Sopenharmony_ci}; 240362306a36Sopenharmony_ci 240462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = { 240562306a36Sopenharmony_ci .halt_reg = 0x18008, 240662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 240762306a36Sopenharmony_ci .hwcg_reg = 0x18008, 240862306a36Sopenharmony_ci .hwcg_bit = 1, 240962306a36Sopenharmony_ci .clkr = { 241062306a36Sopenharmony_ci .enable_reg = 0x52008, 241162306a36Sopenharmony_ci .enable_mask = BIT(21), 241262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 241362306a36Sopenharmony_ci .name = "gcc_qupv3_wrap_1_s_ahb_clk", 241462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 241562306a36Sopenharmony_ci }, 241662306a36Sopenharmony_ci }, 241762306a36Sopenharmony_ci}; 241862306a36Sopenharmony_ci 241962306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = { 242062306a36Sopenharmony_ci .halt_reg = 0x75004, 242162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 242262306a36Sopenharmony_ci .clkr = { 242362306a36Sopenharmony_ci .enable_reg = 0x75004, 242462306a36Sopenharmony_ci .enable_mask = BIT(0), 242562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 242662306a36Sopenharmony_ci .name = "gcc_sdcc1_ahb_clk", 242762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 242862306a36Sopenharmony_ci }, 242962306a36Sopenharmony_ci }, 243062306a36Sopenharmony_ci}; 243162306a36Sopenharmony_ci 243262306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = { 243362306a36Sopenharmony_ci .halt_reg = 0x75008, 243462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 243562306a36Sopenharmony_ci .clkr = { 243662306a36Sopenharmony_ci .enable_reg = 0x75008, 243762306a36Sopenharmony_ci .enable_mask = BIT(0), 243862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 243962306a36Sopenharmony_ci .name = "gcc_sdcc1_apps_clk", 244062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 244162306a36Sopenharmony_ci &gcc_sdcc1_apps_clk_src.clkr.hw, 244262306a36Sopenharmony_ci }, 244362306a36Sopenharmony_ci .num_parents = 1, 244462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 244562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 244662306a36Sopenharmony_ci }, 244762306a36Sopenharmony_ci }, 244862306a36Sopenharmony_ci}; 244962306a36Sopenharmony_ci 245062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ice_core_clk = { 245162306a36Sopenharmony_ci .halt_reg = 0x75024, 245262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 245362306a36Sopenharmony_ci .hwcg_reg = 0x75024, 245462306a36Sopenharmony_ci .hwcg_bit = 1, 245562306a36Sopenharmony_ci .clkr = { 245662306a36Sopenharmony_ci .enable_reg = 0x75024, 245762306a36Sopenharmony_ci .enable_mask = BIT(0), 245862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 245962306a36Sopenharmony_ci .name = "gcc_sdcc1_ice_core_clk", 246062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 246162306a36Sopenharmony_ci &gcc_sdcc1_ice_core_clk_src.clkr.hw, 246262306a36Sopenharmony_ci }, 246362306a36Sopenharmony_ci .num_parents = 1, 246462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 246562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 246662306a36Sopenharmony_ci }, 246762306a36Sopenharmony_ci }, 246862306a36Sopenharmony_ci}; 246962306a36Sopenharmony_ci 247062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = { 247162306a36Sopenharmony_ci .halt_reg = 0x14008, 247262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 247362306a36Sopenharmony_ci .clkr = { 247462306a36Sopenharmony_ci .enable_reg = 0x14008, 247562306a36Sopenharmony_ci .enable_mask = BIT(0), 247662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 247762306a36Sopenharmony_ci .name = "gcc_sdcc2_ahb_clk", 247862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 247962306a36Sopenharmony_ci }, 248062306a36Sopenharmony_ci }, 248162306a36Sopenharmony_ci}; 248262306a36Sopenharmony_ci 248362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = { 248462306a36Sopenharmony_ci .halt_reg = 0x14004, 248562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 248662306a36Sopenharmony_ci .clkr = { 248762306a36Sopenharmony_ci .enable_reg = 0x14004, 248862306a36Sopenharmony_ci .enable_mask = BIT(0), 248962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 249062306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk", 249162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 249262306a36Sopenharmony_ci &gcc_sdcc2_apps_clk_src.clkr.hw, 249362306a36Sopenharmony_ci }, 249462306a36Sopenharmony_ci .num_parents = 1, 249562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 249662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 249762306a36Sopenharmony_ci }, 249862306a36Sopenharmony_ci }, 249962306a36Sopenharmony_ci}; 250062306a36Sopenharmony_ci 250162306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_ahb_clk = { 250262306a36Sopenharmony_ci .halt_reg = 0x16008, 250362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 250462306a36Sopenharmony_ci .clkr = { 250562306a36Sopenharmony_ci .enable_reg = 0x16008, 250662306a36Sopenharmony_ci .enable_mask = BIT(0), 250762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 250862306a36Sopenharmony_ci .name = "gcc_sdcc4_ahb_clk", 250962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 251062306a36Sopenharmony_ci }, 251162306a36Sopenharmony_ci }, 251262306a36Sopenharmony_ci}; 251362306a36Sopenharmony_ci 251462306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_apps_clk = { 251562306a36Sopenharmony_ci .halt_reg = 0x16004, 251662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 251762306a36Sopenharmony_ci .clkr = { 251862306a36Sopenharmony_ci .enable_reg = 0x16004, 251962306a36Sopenharmony_ci .enable_mask = BIT(0), 252062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 252162306a36Sopenharmony_ci .name = "gcc_sdcc4_apps_clk", 252262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 252362306a36Sopenharmony_ci &gcc_sdcc4_apps_clk_src.clkr.hw, 252462306a36Sopenharmony_ci }, 252562306a36Sopenharmony_ci .num_parents = 1, 252662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 252762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 252862306a36Sopenharmony_ci }, 252962306a36Sopenharmony_ci }, 253062306a36Sopenharmony_ci}; 253162306a36Sopenharmony_ci 253262306a36Sopenharmony_cistatic struct clk_branch gcc_throttle_pcie_ahb_clk = { 253362306a36Sopenharmony_ci .halt_reg = 0x9001c, 253462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 253562306a36Sopenharmony_ci .clkr = { 253662306a36Sopenharmony_ci .enable_reg = 0x9001c, 253762306a36Sopenharmony_ci .enable_mask = BIT(0), 253862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 253962306a36Sopenharmony_ci .name = "gcc_throttle_pcie_ahb_clk", 254062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 254162306a36Sopenharmony_ci }, 254262306a36Sopenharmony_ci }, 254362306a36Sopenharmony_ci}; 254462306a36Sopenharmony_ci 254562306a36Sopenharmony_cistatic struct clk_branch gcc_titan_nrt_throttle_core_clk = { 254662306a36Sopenharmony_ci .halt_reg = 0x26024, 254762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 254862306a36Sopenharmony_ci .hwcg_reg = 0x26024, 254962306a36Sopenharmony_ci .hwcg_bit = 1, 255062306a36Sopenharmony_ci .clkr = { 255162306a36Sopenharmony_ci .enable_reg = 0x26024, 255262306a36Sopenharmony_ci .enable_mask = BIT(0), 255362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 255462306a36Sopenharmony_ci .name = "gcc_titan_nrt_throttle_core_clk", 255562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 255662306a36Sopenharmony_ci }, 255762306a36Sopenharmony_ci }, 255862306a36Sopenharmony_ci}; 255962306a36Sopenharmony_ci 256062306a36Sopenharmony_cistatic struct clk_branch gcc_titan_rt_throttle_core_clk = { 256162306a36Sopenharmony_ci .halt_reg = 0x26018, 256262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 256362306a36Sopenharmony_ci .hwcg_reg = 0x26018, 256462306a36Sopenharmony_ci .hwcg_bit = 1, 256562306a36Sopenharmony_ci .clkr = { 256662306a36Sopenharmony_ci .enable_reg = 0x26018, 256762306a36Sopenharmony_ci .enable_mask = BIT(0), 256862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 256962306a36Sopenharmony_ci .name = "gcc_titan_rt_throttle_core_clk", 257062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 257162306a36Sopenharmony_ci }, 257262306a36Sopenharmony_ci }, 257362306a36Sopenharmony_ci}; 257462306a36Sopenharmony_ci 257562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_1_clkref_en = { 257662306a36Sopenharmony_ci .halt_reg = 0x8c000, 257762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 257862306a36Sopenharmony_ci .clkr = { 257962306a36Sopenharmony_ci .enable_reg = 0x8c000, 258062306a36Sopenharmony_ci .enable_mask = BIT(0), 258162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 258262306a36Sopenharmony_ci .name = "gcc_ufs_1_clkref_en", 258362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 258462306a36Sopenharmony_ci }, 258562306a36Sopenharmony_ci }, 258662306a36Sopenharmony_ci}; 258762306a36Sopenharmony_ci 258862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ahb_clk = { 258962306a36Sopenharmony_ci .halt_reg = 0x77018, 259062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 259162306a36Sopenharmony_ci .hwcg_reg = 0x77018, 259262306a36Sopenharmony_ci .hwcg_bit = 1, 259362306a36Sopenharmony_ci .clkr = { 259462306a36Sopenharmony_ci .enable_reg = 0x77018, 259562306a36Sopenharmony_ci .enable_mask = BIT(0), 259662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 259762306a36Sopenharmony_ci .name = "gcc_ufs_phy_ahb_clk", 259862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 259962306a36Sopenharmony_ci }, 260062306a36Sopenharmony_ci }, 260162306a36Sopenharmony_ci}; 260262306a36Sopenharmony_ci 260362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_clk = { 260462306a36Sopenharmony_ci .halt_reg = 0x77010, 260562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 260662306a36Sopenharmony_ci .hwcg_reg = 0x77010, 260762306a36Sopenharmony_ci .hwcg_bit = 1, 260862306a36Sopenharmony_ci .clkr = { 260962306a36Sopenharmony_ci .enable_reg = 0x77010, 261062306a36Sopenharmony_ci .enable_mask = BIT(0), 261162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 261262306a36Sopenharmony_ci .name = "gcc_ufs_phy_axi_clk", 261362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 261462306a36Sopenharmony_ci &gcc_ufs_phy_axi_clk_src.clkr.hw, 261562306a36Sopenharmony_ci }, 261662306a36Sopenharmony_ci .num_parents = 1, 261762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 261862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 261962306a36Sopenharmony_ci }, 262062306a36Sopenharmony_ci }, 262162306a36Sopenharmony_ci}; 262262306a36Sopenharmony_ci 262362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_clk = { 262462306a36Sopenharmony_ci .halt_reg = 0x77064, 262562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 262662306a36Sopenharmony_ci .hwcg_reg = 0x77064, 262762306a36Sopenharmony_ci .hwcg_bit = 1, 262862306a36Sopenharmony_ci .clkr = { 262962306a36Sopenharmony_ci .enable_reg = 0x77064, 263062306a36Sopenharmony_ci .enable_mask = BIT(0), 263162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 263262306a36Sopenharmony_ci .name = "gcc_ufs_phy_ice_core_clk", 263362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 263462306a36Sopenharmony_ci &gcc_ufs_phy_ice_core_clk_src.clkr.hw, 263562306a36Sopenharmony_ci }, 263662306a36Sopenharmony_ci .num_parents = 1, 263762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 263862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 263962306a36Sopenharmony_ci }, 264062306a36Sopenharmony_ci }, 264162306a36Sopenharmony_ci}; 264262306a36Sopenharmony_ci 264362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_clk = { 264462306a36Sopenharmony_ci .halt_reg = 0x7709c, 264562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 264662306a36Sopenharmony_ci .hwcg_reg = 0x7709c, 264762306a36Sopenharmony_ci .hwcg_bit = 1, 264862306a36Sopenharmony_ci .clkr = { 264962306a36Sopenharmony_ci .enable_reg = 0x7709c, 265062306a36Sopenharmony_ci .enable_mask = BIT(0), 265162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 265262306a36Sopenharmony_ci .name = "gcc_ufs_phy_phy_aux_clk", 265362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 265462306a36Sopenharmony_ci &gcc_ufs_phy_phy_aux_clk_src.clkr.hw, 265562306a36Sopenharmony_ci }, 265662306a36Sopenharmony_ci .num_parents = 1, 265762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 265862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 265962306a36Sopenharmony_ci }, 266062306a36Sopenharmony_ci }, 266162306a36Sopenharmony_ci}; 266262306a36Sopenharmony_ci 266362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = { 266462306a36Sopenharmony_ci .halt_reg = 0x77020, 266562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 266662306a36Sopenharmony_ci .clkr = { 266762306a36Sopenharmony_ci .enable_reg = 0x77020, 266862306a36Sopenharmony_ci .enable_mask = BIT(0), 266962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 267062306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_0_clk", 267162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 267262306a36Sopenharmony_ci &gcc_ufs_phy_rx_symbol_0_clk_src.clkr.hw, 267362306a36Sopenharmony_ci }, 267462306a36Sopenharmony_ci .num_parents = 1, 267562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 267662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 267762306a36Sopenharmony_ci }, 267862306a36Sopenharmony_ci }, 267962306a36Sopenharmony_ci}; 268062306a36Sopenharmony_ci 268162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = { 268262306a36Sopenharmony_ci .halt_reg = 0x770b8, 268362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 268462306a36Sopenharmony_ci .clkr = { 268562306a36Sopenharmony_ci .enable_reg = 0x770b8, 268662306a36Sopenharmony_ci .enable_mask = BIT(0), 268762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 268862306a36Sopenharmony_ci .name = "gcc_ufs_phy_rx_symbol_1_clk", 268962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 269062306a36Sopenharmony_ci &gcc_ufs_phy_rx_symbol_1_clk_src.clkr.hw, 269162306a36Sopenharmony_ci }, 269262306a36Sopenharmony_ci .num_parents = 1, 269362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 269462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 269562306a36Sopenharmony_ci }, 269662306a36Sopenharmony_ci }, 269762306a36Sopenharmony_ci}; 269862306a36Sopenharmony_ci 269962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = { 270062306a36Sopenharmony_ci .halt_reg = 0x7701c, 270162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 270262306a36Sopenharmony_ci .clkr = { 270362306a36Sopenharmony_ci .enable_reg = 0x7701c, 270462306a36Sopenharmony_ci .enable_mask = BIT(0), 270562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 270662306a36Sopenharmony_ci .name = "gcc_ufs_phy_tx_symbol_0_clk", 270762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 270862306a36Sopenharmony_ci &gcc_ufs_phy_tx_symbol_0_clk_src.clkr.hw, 270962306a36Sopenharmony_ci }, 271062306a36Sopenharmony_ci .num_parents = 1, 271162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 271262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 271362306a36Sopenharmony_ci }, 271462306a36Sopenharmony_ci }, 271562306a36Sopenharmony_ci}; 271662306a36Sopenharmony_ci 271762306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_clk = { 271862306a36Sopenharmony_ci .halt_reg = 0x7705c, 271962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 272062306a36Sopenharmony_ci .hwcg_reg = 0x7705c, 272162306a36Sopenharmony_ci .hwcg_bit = 1, 272262306a36Sopenharmony_ci .clkr = { 272362306a36Sopenharmony_ci .enable_reg = 0x7705c, 272462306a36Sopenharmony_ci .enable_mask = BIT(0), 272562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 272662306a36Sopenharmony_ci .name = "gcc_ufs_phy_unipro_core_clk", 272762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 272862306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_clk_src.clkr.hw, 272962306a36Sopenharmony_ci }, 273062306a36Sopenharmony_ci .num_parents = 1, 273162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 273262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 273362306a36Sopenharmony_ci }, 273462306a36Sopenharmony_ci }, 273562306a36Sopenharmony_ci}; 273662306a36Sopenharmony_ci 273762306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk = { 273862306a36Sopenharmony_ci .halt_reg = 0xf010, 273962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 274062306a36Sopenharmony_ci .clkr = { 274162306a36Sopenharmony_ci .enable_reg = 0xf010, 274262306a36Sopenharmony_ci .enable_mask = BIT(0), 274362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 274462306a36Sopenharmony_ci .name = "gcc_usb30_prim_master_clk", 274562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 274662306a36Sopenharmony_ci &gcc_usb30_prim_master_clk_src.clkr.hw, 274762306a36Sopenharmony_ci }, 274862306a36Sopenharmony_ci .num_parents = 1, 274962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 275062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 275162306a36Sopenharmony_ci }, 275262306a36Sopenharmony_ci }, 275362306a36Sopenharmony_ci}; 275462306a36Sopenharmony_ci 275562306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_mock_utmi_clk = { 275662306a36Sopenharmony_ci .halt_reg = 0xf01c, 275762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 275862306a36Sopenharmony_ci .clkr = { 275962306a36Sopenharmony_ci .enable_reg = 0xf01c, 276062306a36Sopenharmony_ci .enable_mask = BIT(0), 276162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 276262306a36Sopenharmony_ci .name = "gcc_usb30_prim_mock_utmi_clk", 276362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 276462306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw, 276562306a36Sopenharmony_ci }, 276662306a36Sopenharmony_ci .num_parents = 1, 276762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 276862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 276962306a36Sopenharmony_ci }, 277062306a36Sopenharmony_ci }, 277162306a36Sopenharmony_ci}; 277262306a36Sopenharmony_ci 277362306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_sleep_clk = { 277462306a36Sopenharmony_ci .halt_reg = 0xf018, 277562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 277662306a36Sopenharmony_ci .clkr = { 277762306a36Sopenharmony_ci .enable_reg = 0xf018, 277862306a36Sopenharmony_ci .enable_mask = BIT(0), 277962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 278062306a36Sopenharmony_ci .name = "gcc_usb30_prim_sleep_clk", 278162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 278262306a36Sopenharmony_ci }, 278362306a36Sopenharmony_ci }, 278462306a36Sopenharmony_ci}; 278562306a36Sopenharmony_ci 278662306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_master_clk = { 278762306a36Sopenharmony_ci .halt_reg = 0x9e010, 278862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 278962306a36Sopenharmony_ci .clkr = { 279062306a36Sopenharmony_ci .enable_reg = 0x9e010, 279162306a36Sopenharmony_ci .enable_mask = BIT(0), 279262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 279362306a36Sopenharmony_ci .name = "gcc_usb30_sec_master_clk", 279462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 279562306a36Sopenharmony_ci &gcc_usb30_sec_master_clk_src.clkr.hw, 279662306a36Sopenharmony_ci }, 279762306a36Sopenharmony_ci .num_parents = 1, 279862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 279962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 280062306a36Sopenharmony_ci }, 280162306a36Sopenharmony_ci }, 280262306a36Sopenharmony_ci}; 280362306a36Sopenharmony_ci 280462306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_mock_utmi_clk = { 280562306a36Sopenharmony_ci .halt_reg = 0x9e01c, 280662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 280762306a36Sopenharmony_ci .clkr = { 280862306a36Sopenharmony_ci .enable_reg = 0x9e01c, 280962306a36Sopenharmony_ci .enable_mask = BIT(0), 281062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 281162306a36Sopenharmony_ci .name = "gcc_usb30_sec_mock_utmi_clk", 281262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 281362306a36Sopenharmony_ci &gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr.hw, 281462306a36Sopenharmony_ci }, 281562306a36Sopenharmony_ci .num_parents = 1, 281662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 281762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 281862306a36Sopenharmony_ci }, 281962306a36Sopenharmony_ci }, 282062306a36Sopenharmony_ci}; 282162306a36Sopenharmony_ci 282262306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_sleep_clk = { 282362306a36Sopenharmony_ci .halt_reg = 0x9e018, 282462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 282562306a36Sopenharmony_ci .clkr = { 282662306a36Sopenharmony_ci .enable_reg = 0x9e018, 282762306a36Sopenharmony_ci .enable_mask = BIT(0), 282862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 282962306a36Sopenharmony_ci .name = "gcc_usb30_sec_sleep_clk", 283062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 283162306a36Sopenharmony_ci }, 283262306a36Sopenharmony_ci }, 283362306a36Sopenharmony_ci}; 283462306a36Sopenharmony_ci 283562306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_aux_clk = { 283662306a36Sopenharmony_ci .halt_reg = 0xf054, 283762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 283862306a36Sopenharmony_ci .clkr = { 283962306a36Sopenharmony_ci .enable_reg = 0xf054, 284062306a36Sopenharmony_ci .enable_mask = BIT(0), 284162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 284262306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_aux_clk", 284362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 284462306a36Sopenharmony_ci &gcc_usb3_prim_phy_aux_clk_src.clkr.hw, 284562306a36Sopenharmony_ci }, 284662306a36Sopenharmony_ci .num_parents = 1, 284762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 284862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 284962306a36Sopenharmony_ci }, 285062306a36Sopenharmony_ci }, 285162306a36Sopenharmony_ci}; 285262306a36Sopenharmony_ci 285362306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_com_aux_clk = { 285462306a36Sopenharmony_ci .halt_reg = 0xf058, 285562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 285662306a36Sopenharmony_ci .clkr = { 285762306a36Sopenharmony_ci .enable_reg = 0xf058, 285862306a36Sopenharmony_ci .enable_mask = BIT(0), 285962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 286062306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_com_aux_clk", 286162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 286262306a36Sopenharmony_ci &gcc_usb3_prim_phy_aux_clk_src.clkr.hw, 286362306a36Sopenharmony_ci }, 286462306a36Sopenharmony_ci .num_parents = 1, 286562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 286662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 286762306a36Sopenharmony_ci }, 286862306a36Sopenharmony_ci }, 286962306a36Sopenharmony_ci}; 287062306a36Sopenharmony_ci 287162306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_pipe_clk = { 287262306a36Sopenharmony_ci .halt_reg = 0xf05c, 287362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 287462306a36Sopenharmony_ci .hwcg_reg = 0xf05c, 287562306a36Sopenharmony_ci .hwcg_bit = 1, 287662306a36Sopenharmony_ci .clkr = { 287762306a36Sopenharmony_ci .enable_reg = 0xf05c, 287862306a36Sopenharmony_ci .enable_mask = BIT(0), 287962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 288062306a36Sopenharmony_ci .name = "gcc_usb3_prim_phy_pipe_clk", 288162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 288262306a36Sopenharmony_ci &gcc_usb3_prim_phy_pipe_clk_src.clkr.hw, 288362306a36Sopenharmony_ci }, 288462306a36Sopenharmony_ci .num_parents = 1, 288562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 288662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 288762306a36Sopenharmony_ci }, 288862306a36Sopenharmony_ci }, 288962306a36Sopenharmony_ci}; 289062306a36Sopenharmony_ci 289162306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_lpass_clk = { 289262306a36Sopenharmony_ci .halt_reg = 0x47020, 289362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 289462306a36Sopenharmony_ci .clkr = { 289562306a36Sopenharmony_ci .enable_reg = 0x47020, 289662306a36Sopenharmony_ci .enable_mask = BIT(0), 289762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 289862306a36Sopenharmony_ci .name = "gcc_cfg_noc_lpass_clk", 289962306a36Sopenharmony_ci .ops = &clk_branch2_aon_ops, 290062306a36Sopenharmony_ci }, 290162306a36Sopenharmony_ci }, 290262306a36Sopenharmony_ci}; 290362306a36Sopenharmony_cistatic struct clk_branch gcc_mss_cfg_ahb_clk = { 290462306a36Sopenharmony_ci .halt_reg = 0x8a000, 290562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 290662306a36Sopenharmony_ci .clkr = { 290762306a36Sopenharmony_ci .enable_reg = 0x8a000, 290862306a36Sopenharmony_ci .enable_mask = BIT(0), 290962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 291062306a36Sopenharmony_ci .name = "gcc_mss_cfg_ahb_clk", 291162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 291262306a36Sopenharmony_ci }, 291362306a36Sopenharmony_ci }, 291462306a36Sopenharmony_ci}; 291562306a36Sopenharmony_ci 291662306a36Sopenharmony_cistatic struct clk_branch gcc_mss_offline_axi_clk = { 291762306a36Sopenharmony_ci .halt_reg = 0x8a004, 291862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 291962306a36Sopenharmony_ci .clkr = { 292062306a36Sopenharmony_ci .enable_reg = 0x8a004, 292162306a36Sopenharmony_ci .enable_mask = BIT(0), 292262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 292362306a36Sopenharmony_ci .name = "gcc_mss_offline_axi_clk", 292462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 292562306a36Sopenharmony_ci }, 292662306a36Sopenharmony_ci }, 292762306a36Sopenharmony_ci}; 292862306a36Sopenharmony_ci 292962306a36Sopenharmony_cistatic struct clk_branch gcc_mss_snoc_axi_clk = { 293062306a36Sopenharmony_ci .halt_reg = 0x8a154, 293162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 293262306a36Sopenharmony_ci .clkr = { 293362306a36Sopenharmony_ci .enable_reg = 0x8a154, 293462306a36Sopenharmony_ci .enable_mask = BIT(0), 293562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 293662306a36Sopenharmony_ci .name = "gcc_mss_snoc_axi_clk", 293762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 293862306a36Sopenharmony_ci }, 293962306a36Sopenharmony_ci }, 294062306a36Sopenharmony_ci}; 294162306a36Sopenharmony_ci 294262306a36Sopenharmony_cistatic struct clk_branch gcc_mss_q6_memnoc_axi_clk = { 294362306a36Sopenharmony_ci .halt_reg = 0x8a158, 294462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 294562306a36Sopenharmony_ci .clkr = { 294662306a36Sopenharmony_ci .enable_reg = 0x8a158, 294762306a36Sopenharmony_ci .enable_mask = BIT(0), 294862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 294962306a36Sopenharmony_ci .name = "gcc_mss_q6_memnoc_axi_clk", 295062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 295162306a36Sopenharmony_ci }, 295262306a36Sopenharmony_ci }, 295362306a36Sopenharmony_ci}; 295462306a36Sopenharmony_ci 295562306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_mss_q6ss_boot_clk_src = { 295662306a36Sopenharmony_ci .reg = 0x8a2a4, 295762306a36Sopenharmony_ci .shift = 0, 295862306a36Sopenharmony_ci .width = 1, 295962306a36Sopenharmony_ci .parent_map = gcc_parent_map_15, 296062306a36Sopenharmony_ci .clkr = { 296162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 296262306a36Sopenharmony_ci .name = "gcc_mss_q6ss_boot_clk_src", 296362306a36Sopenharmony_ci .parent_data = gcc_parent_data_15, 296462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_15), 296562306a36Sopenharmony_ci .ops = &clk_regmap_mux_closest_ops, 296662306a36Sopenharmony_ci }, 296762306a36Sopenharmony_ci }, 296862306a36Sopenharmony_ci}; 296962306a36Sopenharmony_ci 297062306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_aux_clk = { 297162306a36Sopenharmony_ci .halt_reg = 0x9e054, 297262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 297362306a36Sopenharmony_ci .clkr = { 297462306a36Sopenharmony_ci .enable_reg = 0x9e054, 297562306a36Sopenharmony_ci .enable_mask = BIT(0), 297662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 297762306a36Sopenharmony_ci .name = "gcc_usb3_sec_phy_aux_clk", 297862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 297962306a36Sopenharmony_ci &gcc_usb3_sec_phy_aux_clk_src.clkr.hw, 298062306a36Sopenharmony_ci }, 298162306a36Sopenharmony_ci .num_parents = 1, 298262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 298362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 298462306a36Sopenharmony_ci }, 298562306a36Sopenharmony_ci }, 298662306a36Sopenharmony_ci}; 298762306a36Sopenharmony_ci 298862306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_com_aux_clk = { 298962306a36Sopenharmony_ci .halt_reg = 0x9e058, 299062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 299162306a36Sopenharmony_ci .clkr = { 299262306a36Sopenharmony_ci .enable_reg = 0x9e058, 299362306a36Sopenharmony_ci .enable_mask = BIT(0), 299462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 299562306a36Sopenharmony_ci .name = "gcc_usb3_sec_phy_com_aux_clk", 299662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 299762306a36Sopenharmony_ci &gcc_usb3_sec_phy_aux_clk_src.clkr.hw, 299862306a36Sopenharmony_ci }, 299962306a36Sopenharmony_ci .num_parents = 1, 300062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 300162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 300262306a36Sopenharmony_ci }, 300362306a36Sopenharmony_ci }, 300462306a36Sopenharmony_ci}; 300562306a36Sopenharmony_ci 300662306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_pipe_clk = { 300762306a36Sopenharmony_ci .halt_reg = 0x9e05c, 300862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 300962306a36Sopenharmony_ci .hwcg_reg = 0x9e05c, 301062306a36Sopenharmony_ci .hwcg_bit = 1, 301162306a36Sopenharmony_ci .clkr = { 301262306a36Sopenharmony_ci .enable_reg = 0x9e05c, 301362306a36Sopenharmony_ci .enable_mask = BIT(0), 301462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 301562306a36Sopenharmony_ci .name = "gcc_usb3_sec_phy_pipe_clk", 301662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 301762306a36Sopenharmony_ci &gcc_usb3_sec_phy_pipe_clk_src.clkr.hw, 301862306a36Sopenharmony_ci }, 301962306a36Sopenharmony_ci .num_parents = 1, 302062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 302162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 302262306a36Sopenharmony_ci }, 302362306a36Sopenharmony_ci }, 302462306a36Sopenharmony_ci}; 302562306a36Sopenharmony_ci 302662306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi0_clk = { 302762306a36Sopenharmony_ci .halt_reg = 0x2800c, 302862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 302962306a36Sopenharmony_ci .hwcg_reg = 0x2800c, 303062306a36Sopenharmony_ci .hwcg_bit = 1, 303162306a36Sopenharmony_ci .clkr = { 303262306a36Sopenharmony_ci .enable_reg = 0x2800c, 303362306a36Sopenharmony_ci .enable_mask = BIT(0), 303462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 303562306a36Sopenharmony_ci .name = "gcc_video_axi0_clk", 303662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 303762306a36Sopenharmony_ci }, 303862306a36Sopenharmony_ci }, 303962306a36Sopenharmony_ci}; 304062306a36Sopenharmony_ci 304162306a36Sopenharmony_cistatic struct clk_branch gcc_video_mvp_throttle_core_clk = { 304262306a36Sopenharmony_ci .halt_reg = 0x28010, 304362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_SKIP, 304462306a36Sopenharmony_ci .hwcg_reg = 0x28010, 304562306a36Sopenharmony_ci .hwcg_bit = 1, 304662306a36Sopenharmony_ci .clkr = { 304762306a36Sopenharmony_ci .enable_reg = 0x28010, 304862306a36Sopenharmony_ci .enable_mask = BIT(0), 304962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 305062306a36Sopenharmony_ci .name = "gcc_video_mvp_throttle_core_clk", 305162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 305262306a36Sopenharmony_ci }, 305362306a36Sopenharmony_ci }, 305462306a36Sopenharmony_ci}; 305562306a36Sopenharmony_ci 305662306a36Sopenharmony_cistatic struct clk_branch gcc_wpss_ahb_clk = { 305762306a36Sopenharmony_ci .halt_reg = 0x9d154, 305862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 305962306a36Sopenharmony_ci .clkr = { 306062306a36Sopenharmony_ci .enable_reg = 0x9d154, 306162306a36Sopenharmony_ci .enable_mask = BIT(0), 306262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 306362306a36Sopenharmony_ci .name = "gcc_wpss_ahb_clk", 306462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 306562306a36Sopenharmony_ci }, 306662306a36Sopenharmony_ci }, 306762306a36Sopenharmony_ci}; 306862306a36Sopenharmony_ci 306962306a36Sopenharmony_cistatic struct clk_branch gcc_wpss_ahb_bdg_mst_clk = { 307062306a36Sopenharmony_ci .halt_reg = 0x9d158, 307162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 307262306a36Sopenharmony_ci .clkr = { 307362306a36Sopenharmony_ci .enable_reg = 0x9d158, 307462306a36Sopenharmony_ci .enable_mask = BIT(0), 307562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 307662306a36Sopenharmony_ci .name = "gcc_wpss_ahb_bdg_mst_clk", 307762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 307862306a36Sopenharmony_ci }, 307962306a36Sopenharmony_ci }, 308062306a36Sopenharmony_ci}; 308162306a36Sopenharmony_ci 308262306a36Sopenharmony_cistatic struct clk_branch gcc_wpss_rscp_clk = { 308362306a36Sopenharmony_ci .halt_reg = 0x9d16c, 308462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 308562306a36Sopenharmony_ci .clkr = { 308662306a36Sopenharmony_ci .enable_reg = 0x9d16c, 308762306a36Sopenharmony_ci .enable_mask = BIT(0), 308862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 308962306a36Sopenharmony_ci .name = "gcc_wpss_rscp_clk", 309062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 309162306a36Sopenharmony_ci }, 309262306a36Sopenharmony_ci }, 309362306a36Sopenharmony_ci}; 309462306a36Sopenharmony_ci 309562306a36Sopenharmony_cistatic struct gdsc gcc_pcie_0_gdsc = { 309662306a36Sopenharmony_ci .gdscr = 0x6b004, 309762306a36Sopenharmony_ci .pd = { 309862306a36Sopenharmony_ci .name = "gcc_pcie_0_gdsc", 309962306a36Sopenharmony_ci }, 310062306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 310162306a36Sopenharmony_ci .flags = VOTABLE, 310262306a36Sopenharmony_ci}; 310362306a36Sopenharmony_ci 310462306a36Sopenharmony_cistatic struct gdsc gcc_pcie_1_gdsc = { 310562306a36Sopenharmony_ci .gdscr = 0x8d004, 310662306a36Sopenharmony_ci .pd = { 310762306a36Sopenharmony_ci .name = "gcc_pcie_1_gdsc", 310862306a36Sopenharmony_ci }, 310962306a36Sopenharmony_ci .pwrsts = PWRSTS_RET_ON, 311062306a36Sopenharmony_ci .flags = VOTABLE, 311162306a36Sopenharmony_ci}; 311262306a36Sopenharmony_ci 311362306a36Sopenharmony_cistatic struct gdsc gcc_ufs_phy_gdsc = { 311462306a36Sopenharmony_ci .gdscr = 0x77004, 311562306a36Sopenharmony_ci .pd = { 311662306a36Sopenharmony_ci .name = "gcc_ufs_phy_gdsc", 311762306a36Sopenharmony_ci }, 311862306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 311962306a36Sopenharmony_ci .flags = VOTABLE, 312062306a36Sopenharmony_ci}; 312162306a36Sopenharmony_ci 312262306a36Sopenharmony_cistatic struct gdsc gcc_usb30_prim_gdsc = { 312362306a36Sopenharmony_ci .gdscr = 0xf004, 312462306a36Sopenharmony_ci .pd = { 312562306a36Sopenharmony_ci .name = "gcc_usb30_prim_gdsc", 312662306a36Sopenharmony_ci }, 312762306a36Sopenharmony_ci .pwrsts = PWRSTS_RET_ON, 312862306a36Sopenharmony_ci .flags = VOTABLE, 312962306a36Sopenharmony_ci}; 313062306a36Sopenharmony_ci 313162306a36Sopenharmony_cistatic struct gdsc gcc_usb30_sec_gdsc = { 313262306a36Sopenharmony_ci .gdscr = 0x9e004, 313362306a36Sopenharmony_ci .pd = { 313462306a36Sopenharmony_ci .name = "gcc_usb30_sec_gdsc", 313562306a36Sopenharmony_ci }, 313662306a36Sopenharmony_ci .pwrsts = PWRSTS_RET_ON, 313762306a36Sopenharmony_ci .flags = VOTABLE, 313862306a36Sopenharmony_ci}; 313962306a36Sopenharmony_ci 314062306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = { 314162306a36Sopenharmony_ci .gdscr = 0x7d050, 314262306a36Sopenharmony_ci .pd = { 314362306a36Sopenharmony_ci .name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc", 314462306a36Sopenharmony_ci }, 314562306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 314662306a36Sopenharmony_ci .flags = VOTABLE, 314762306a36Sopenharmony_ci}; 314862306a36Sopenharmony_ci 314962306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = { 315062306a36Sopenharmony_ci .gdscr = 0x7d058, 315162306a36Sopenharmony_ci .pd = { 315262306a36Sopenharmony_ci .name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc", 315362306a36Sopenharmony_ci }, 315462306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 315562306a36Sopenharmony_ci .flags = VOTABLE, 315662306a36Sopenharmony_ci}; 315762306a36Sopenharmony_ci 315862306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc = { 315962306a36Sopenharmony_ci .gdscr = 0x7d054, 316062306a36Sopenharmony_ci .pd = { 316162306a36Sopenharmony_ci .name = "hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc", 316262306a36Sopenharmony_ci }, 316362306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 316462306a36Sopenharmony_ci .flags = VOTABLE, 316562306a36Sopenharmony_ci}; 316662306a36Sopenharmony_ci 316762306a36Sopenharmony_cistatic struct gdsc hlos1_vote_turing_mmu_tbu0_gdsc = { 316862306a36Sopenharmony_ci .gdscr = 0x7d05c, 316962306a36Sopenharmony_ci .pd = { 317062306a36Sopenharmony_ci .name = "hlos1_vote_turing_mmu_tbu0_gdsc", 317162306a36Sopenharmony_ci }, 317262306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 317362306a36Sopenharmony_ci .flags = VOTABLE, 317462306a36Sopenharmony_ci}; 317562306a36Sopenharmony_ci 317662306a36Sopenharmony_cistatic struct gdsc hlos1_vote_turing_mmu_tbu1_gdsc = { 317762306a36Sopenharmony_ci .gdscr = 0x7d060, 317862306a36Sopenharmony_ci .pd = { 317962306a36Sopenharmony_ci .name = "hlos1_vote_turing_mmu_tbu1_gdsc", 318062306a36Sopenharmony_ci }, 318162306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 318262306a36Sopenharmony_ci .flags = VOTABLE, 318362306a36Sopenharmony_ci}; 318462306a36Sopenharmony_ci 318562306a36Sopenharmony_cistatic struct clk_regmap *gcc_sc7280_clocks[] = { 318662306a36Sopenharmony_ci [GCC_AGGRE_NOC_PCIE_0_AXI_CLK] = &gcc_aggre_noc_pcie_0_axi_clk.clkr, 318762306a36Sopenharmony_ci [GCC_AGGRE_NOC_PCIE_1_AXI_CLK] = &gcc_aggre_noc_pcie_1_axi_clk.clkr, 318862306a36Sopenharmony_ci [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr, 318962306a36Sopenharmony_ci [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr, 319062306a36Sopenharmony_ci [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr, 319162306a36Sopenharmony_ci [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr, 319262306a36Sopenharmony_ci [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr, 319362306a36Sopenharmony_ci [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr, 319462306a36Sopenharmony_ci [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr, 319562306a36Sopenharmony_ci [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr, 319662306a36Sopenharmony_ci [GCC_DDRSS_PCIE_SF_CLK] = &gcc_ddrss_pcie_sf_clk.clkr, 319762306a36Sopenharmony_ci [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr, 319862306a36Sopenharmony_ci [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr, 319962306a36Sopenharmony_ci [GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr, 320062306a36Sopenharmony_ci [GCC_GP1_CLK] = &gcc_gp1_clk.clkr, 320162306a36Sopenharmony_ci [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr, 320262306a36Sopenharmony_ci [GCC_GP2_CLK] = &gcc_gp2_clk.clkr, 320362306a36Sopenharmony_ci [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr, 320462306a36Sopenharmony_ci [GCC_GP3_CLK] = &gcc_gp3_clk.clkr, 320562306a36Sopenharmony_ci [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr, 320662306a36Sopenharmony_ci [GCC_GPLL0] = &gcc_gpll0.clkr, 320762306a36Sopenharmony_ci [GCC_GPLL0_OUT_EVEN] = &gcc_gpll0_out_even.clkr, 320862306a36Sopenharmony_ci [GCC_GPLL0_OUT_ODD] = &gcc_gpll0_out_odd.clkr, 320962306a36Sopenharmony_ci [GCC_GPLL1] = &gcc_gpll1.clkr, 321062306a36Sopenharmony_ci [GCC_GPLL10] = &gcc_gpll10.clkr, 321162306a36Sopenharmony_ci [GCC_GPLL4] = &gcc_gpll4.clkr, 321262306a36Sopenharmony_ci [GCC_GPLL9] = &gcc_gpll9.clkr, 321362306a36Sopenharmony_ci [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr, 321462306a36Sopenharmony_ci [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr, 321562306a36Sopenharmony_ci [GCC_GPU_IREF_EN] = &gcc_gpu_iref_en.clkr, 321662306a36Sopenharmony_ci [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr, 321762306a36Sopenharmony_ci [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr, 321862306a36Sopenharmony_ci [GCC_PCIE0_PHY_RCHNG_CLK] = &gcc_pcie0_phy_rchng_clk.clkr, 321962306a36Sopenharmony_ci [GCC_PCIE1_PHY_RCHNG_CLK] = &gcc_pcie1_phy_rchng_clk.clkr, 322062306a36Sopenharmony_ci [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr, 322162306a36Sopenharmony_ci [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr, 322262306a36Sopenharmony_ci [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr, 322362306a36Sopenharmony_ci [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr, 322462306a36Sopenharmony_ci [GCC_PCIE_0_PHY_RCHNG_CLK_SRC] = &gcc_pcie_0_phy_rchng_clk_src.clkr, 322562306a36Sopenharmony_ci [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr, 322662306a36Sopenharmony_ci [GCC_PCIE_0_PIPE_CLK_SRC] = &gcc_pcie_0_pipe_clk_src.clkr, 322762306a36Sopenharmony_ci [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr, 322862306a36Sopenharmony_ci [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr, 322962306a36Sopenharmony_ci [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr, 323062306a36Sopenharmony_ci [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr, 323162306a36Sopenharmony_ci [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr, 323262306a36Sopenharmony_ci [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr, 323362306a36Sopenharmony_ci [GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr, 323462306a36Sopenharmony_ci [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr, 323562306a36Sopenharmony_ci [GCC_PCIE_1_PIPE_CLK_SRC] = &gcc_pcie_1_pipe_clk_src.clkr, 323662306a36Sopenharmony_ci [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr, 323762306a36Sopenharmony_ci [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr, 323862306a36Sopenharmony_ci [GCC_PCIE_THROTTLE_CORE_CLK] = &gcc_pcie_throttle_core_clk.clkr, 323962306a36Sopenharmony_ci [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr, 324062306a36Sopenharmony_ci [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr, 324162306a36Sopenharmony_ci [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr, 324262306a36Sopenharmony_ci [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr, 324362306a36Sopenharmony_ci [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr, 324462306a36Sopenharmony_ci [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr, 324562306a36Sopenharmony_ci [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr, 324662306a36Sopenharmony_ci [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr, 324762306a36Sopenharmony_ci [GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr, 324862306a36Sopenharmony_ci [GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr, 324962306a36Sopenharmony_ci [GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr, 325062306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr, 325162306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr, 325262306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr, 325362306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr, 325462306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr, 325562306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr, 325662306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr, 325762306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr, 325862306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr, 325962306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr, 326062306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr, 326162306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr, 326262306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr, 326362306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr, 326462306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr, 326562306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr, 326662306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr, 326762306a36Sopenharmony_ci [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr, 326862306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr, 326962306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr, 327062306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr, 327162306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr, 327262306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr, 327362306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr, 327462306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr, 327562306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr, 327662306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr, 327762306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr, 327862306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr, 327962306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr, 328062306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr, 328162306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr, 328262306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr, 328362306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr, 328462306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr, 328562306a36Sopenharmony_ci [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr, 328662306a36Sopenharmony_ci [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr, 328762306a36Sopenharmony_ci [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr, 328862306a36Sopenharmony_ci [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr, 328962306a36Sopenharmony_ci [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr, 329062306a36Sopenharmony_ci [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr, 329162306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr, 329262306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr, 329362306a36Sopenharmony_ci [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr, 329462306a36Sopenharmony_ci [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr, 329562306a36Sopenharmony_ci [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr, 329662306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr, 329762306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr, 329862306a36Sopenharmony_ci [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr, 329962306a36Sopenharmony_ci [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr, 330062306a36Sopenharmony_ci [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr, 330162306a36Sopenharmony_ci [GCC_THROTTLE_PCIE_AHB_CLK] = &gcc_throttle_pcie_ahb_clk.clkr, 330262306a36Sopenharmony_ci [GCC_TITAN_NRT_THROTTLE_CORE_CLK] = 330362306a36Sopenharmony_ci &gcc_titan_nrt_throttle_core_clk.clkr, 330462306a36Sopenharmony_ci [GCC_TITAN_RT_THROTTLE_CORE_CLK] = &gcc_titan_rt_throttle_core_clk.clkr, 330562306a36Sopenharmony_ci [GCC_UFS_1_CLKREF_EN] = &gcc_ufs_1_clkref_en.clkr, 330662306a36Sopenharmony_ci [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr, 330762306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr, 330862306a36Sopenharmony_ci [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr, 330962306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr, 331062306a36Sopenharmony_ci [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr, 331162306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr, 331262306a36Sopenharmony_ci [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr, 331362306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr, 331462306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC] = 331562306a36Sopenharmony_ci &gcc_ufs_phy_rx_symbol_0_clk_src.clkr, 331662306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr, 331762306a36Sopenharmony_ci [GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC] = 331862306a36Sopenharmony_ci &gcc_ufs_phy_rx_symbol_1_clk_src.clkr, 331962306a36Sopenharmony_ci [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr, 332062306a36Sopenharmony_ci [GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC] = 332162306a36Sopenharmony_ci &gcc_ufs_phy_tx_symbol_0_clk_src.clkr, 332262306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr, 332362306a36Sopenharmony_ci [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = 332462306a36Sopenharmony_ci &gcc_ufs_phy_unipro_core_clk_src.clkr, 332562306a36Sopenharmony_ci [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr, 332662306a36Sopenharmony_ci [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr, 332762306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr, 332862306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = 332962306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_clk_src.clkr, 333062306a36Sopenharmony_ci [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = 333162306a36Sopenharmony_ci &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr, 333262306a36Sopenharmony_ci [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr, 333362306a36Sopenharmony_ci [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr, 333462306a36Sopenharmony_ci [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr, 333562306a36Sopenharmony_ci [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr, 333662306a36Sopenharmony_ci [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] = 333762306a36Sopenharmony_ci &gcc_usb30_sec_mock_utmi_clk_src.clkr, 333862306a36Sopenharmony_ci [GCC_USB30_SEC_MOCK_UTMI_POSTDIV_CLK_SRC] = 333962306a36Sopenharmony_ci &gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr, 334062306a36Sopenharmony_ci [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr, 334162306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr, 334262306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr, 334362306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr, 334462306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr, 334562306a36Sopenharmony_ci [GCC_USB3_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb3_prim_phy_pipe_clk_src.clkr, 334662306a36Sopenharmony_ci [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr, 334762306a36Sopenharmony_ci [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr, 334862306a36Sopenharmony_ci [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr, 334962306a36Sopenharmony_ci [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr, 335062306a36Sopenharmony_ci [GCC_USB3_SEC_PHY_PIPE_CLK_SRC] = &gcc_usb3_sec_phy_pipe_clk_src.clkr, 335162306a36Sopenharmony_ci [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr, 335262306a36Sopenharmony_ci [GCC_VIDEO_MVP_THROTTLE_CORE_CLK] = 335362306a36Sopenharmony_ci &gcc_video_mvp_throttle_core_clk.clkr, 335462306a36Sopenharmony_ci [GCC_CFG_NOC_LPASS_CLK] = &gcc_cfg_noc_lpass_clk.clkr, 335562306a36Sopenharmony_ci [GCC_MSS_GPLL0_MAIN_DIV_CLK_SRC] = &gcc_mss_gpll0_main_div_clk_src.clkr, 335662306a36Sopenharmony_ci [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr, 335762306a36Sopenharmony_ci [GCC_MSS_OFFLINE_AXI_CLK] = &gcc_mss_offline_axi_clk.clkr, 335862306a36Sopenharmony_ci [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr, 335962306a36Sopenharmony_ci [GCC_MSS_Q6_MEMNOC_AXI_CLK] = &gcc_mss_q6_memnoc_axi_clk.clkr, 336062306a36Sopenharmony_ci [GCC_MSS_Q6SS_BOOT_CLK_SRC] = &gcc_mss_q6ss_boot_clk_src.clkr, 336162306a36Sopenharmony_ci [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr, 336262306a36Sopenharmony_ci [GCC_AGGRE_NOC_PCIE_CENTER_SF_AXI_CLK] = 336362306a36Sopenharmony_ci &gcc_aggre_noc_pcie_center_sf_axi_clk.clkr, 336462306a36Sopenharmony_ci [GCC_PCIE_CLKREF_EN] = &gcc_pcie_clkref_en.clkr, 336562306a36Sopenharmony_ci [GCC_EDP_CLKREF_EN] = &gcc_edp_clkref_en.clkr, 336662306a36Sopenharmony_ci [GCC_SEC_CTRL_CLK_SRC] = &gcc_sec_ctrl_clk_src.clkr, 336762306a36Sopenharmony_ci [GCC_WPSS_AHB_CLK] = &gcc_wpss_ahb_clk.clkr, 336862306a36Sopenharmony_ci [GCC_WPSS_AHB_BDG_MST_CLK] = &gcc_wpss_ahb_bdg_mst_clk.clkr, 336962306a36Sopenharmony_ci [GCC_WPSS_RSCP_CLK] = &gcc_wpss_rscp_clk.clkr, 337062306a36Sopenharmony_ci}; 337162306a36Sopenharmony_ci 337262306a36Sopenharmony_cistatic struct gdsc *gcc_sc7280_gdscs[] = { 337362306a36Sopenharmony_ci [GCC_PCIE_0_GDSC] = &gcc_pcie_0_gdsc, 337462306a36Sopenharmony_ci [GCC_PCIE_1_GDSC] = &gcc_pcie_1_gdsc, 337562306a36Sopenharmony_ci [GCC_UFS_PHY_GDSC] = &gcc_ufs_phy_gdsc, 337662306a36Sopenharmony_ci [GCC_USB30_PRIM_GDSC] = &gcc_usb30_prim_gdsc, 337762306a36Sopenharmony_ci [GCC_USB30_SEC_GDSC] = &gcc_usb30_sec_gdsc, 337862306a36Sopenharmony_ci [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc, 337962306a36Sopenharmony_ci [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc, 338062306a36Sopenharmony_ci [HLOS1_VOTE_MMNOC_MMU_TBU_SF0_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc, 338162306a36Sopenharmony_ci [HLOS1_VOTE_TURING_MMU_TBU0_GDSC] = &hlos1_vote_turing_mmu_tbu0_gdsc, 338262306a36Sopenharmony_ci [HLOS1_VOTE_TURING_MMU_TBU1_GDSC] = &hlos1_vote_turing_mmu_tbu1_gdsc, 338362306a36Sopenharmony_ci}; 338462306a36Sopenharmony_ci 338562306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sc7280_resets[] = { 338662306a36Sopenharmony_ci [GCC_PCIE_0_BCR] = { 0x6b000 }, 338762306a36Sopenharmony_ci [GCC_PCIE_0_PHY_BCR] = { 0x6c01c }, 338862306a36Sopenharmony_ci [GCC_PCIE_1_BCR] = { 0x8d000 }, 338962306a36Sopenharmony_ci [GCC_PCIE_1_PHY_BCR] = { 0x8e01c }, 339062306a36Sopenharmony_ci [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 }, 339162306a36Sopenharmony_ci [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 }, 339262306a36Sopenharmony_ci [GCC_SDCC1_BCR] = { 0x75000 }, 339362306a36Sopenharmony_ci [GCC_SDCC2_BCR] = { 0x14000 }, 339462306a36Sopenharmony_ci [GCC_SDCC4_BCR] = { 0x16000 }, 339562306a36Sopenharmony_ci [GCC_UFS_PHY_BCR] = { 0x77000 }, 339662306a36Sopenharmony_ci [GCC_USB30_PRIM_BCR] = { 0xf000 }, 339762306a36Sopenharmony_ci [GCC_USB30_SEC_BCR] = { 0x9e000 }, 339862306a36Sopenharmony_ci [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 }, 339962306a36Sopenharmony_ci [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 }, 340062306a36Sopenharmony_ci [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 }, 340162306a36Sopenharmony_ci [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 }, 340262306a36Sopenharmony_ci}; 340362306a36Sopenharmony_ci 340462306a36Sopenharmony_cistatic const struct clk_rcg_dfs_data gcc_dfs_clocks[] = { 340562306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src), 340662306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src), 340762306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src), 340862306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src), 340962306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src), 341062306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src), 341162306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src), 341262306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src), 341362306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src), 341462306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src), 341562306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src), 341662306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src), 341762306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src), 341862306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src), 341962306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src), 342062306a36Sopenharmony_ci DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk_src), 342162306a36Sopenharmony_ci}; 342262306a36Sopenharmony_ci 342362306a36Sopenharmony_cistatic const struct regmap_config gcc_sc7280_regmap_config = { 342462306a36Sopenharmony_ci .reg_bits = 32, 342562306a36Sopenharmony_ci .reg_stride = 4, 342662306a36Sopenharmony_ci .val_bits = 32, 342762306a36Sopenharmony_ci .max_register = 0x9f128, 342862306a36Sopenharmony_ci .fast_io = true, 342962306a36Sopenharmony_ci}; 343062306a36Sopenharmony_ci 343162306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sc7280_desc = { 343262306a36Sopenharmony_ci .config = &gcc_sc7280_regmap_config, 343362306a36Sopenharmony_ci .clks = gcc_sc7280_clocks, 343462306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_sc7280_clocks), 343562306a36Sopenharmony_ci .resets = gcc_sc7280_resets, 343662306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_sc7280_resets), 343762306a36Sopenharmony_ci .gdscs = gcc_sc7280_gdscs, 343862306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gcc_sc7280_gdscs), 343962306a36Sopenharmony_ci}; 344062306a36Sopenharmony_ci 344162306a36Sopenharmony_cistatic const struct of_device_id gcc_sc7280_match_table[] = { 344262306a36Sopenharmony_ci { .compatible = "qcom,gcc-sc7280" }, 344362306a36Sopenharmony_ci { } 344462306a36Sopenharmony_ci}; 344562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sc7280_match_table); 344662306a36Sopenharmony_ci 344762306a36Sopenharmony_cistatic int gcc_sc7280_probe(struct platform_device *pdev) 344862306a36Sopenharmony_ci{ 344962306a36Sopenharmony_ci struct regmap *regmap; 345062306a36Sopenharmony_ci int ret; 345162306a36Sopenharmony_ci 345262306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &gcc_sc7280_desc); 345362306a36Sopenharmony_ci if (IS_ERR(regmap)) 345462306a36Sopenharmony_ci return PTR_ERR(regmap); 345562306a36Sopenharmony_ci 345662306a36Sopenharmony_ci /* 345762306a36Sopenharmony_ci * Keep the clocks always-ON 345862306a36Sopenharmony_ci * GCC_CAMERA_AHB_CLK/XO_CLK, GCC_DISP_AHB_CLK/XO_CLK 345962306a36Sopenharmony_ci * GCC_VIDEO_AHB_CLK/XO_CLK, GCC_GPU_CFG_AHB_CLK 346062306a36Sopenharmony_ci */ 346162306a36Sopenharmony_ci regmap_update_bits(regmap, 0x26004, BIT(0), BIT(0)); 346262306a36Sopenharmony_ci regmap_update_bits(regmap, 0x26028, BIT(0), BIT(0)); 346362306a36Sopenharmony_ci regmap_update_bits(regmap, 0x27004, BIT(0), BIT(0)); 346462306a36Sopenharmony_ci regmap_update_bits(regmap, 0x2701C, BIT(0), BIT(0)); 346562306a36Sopenharmony_ci regmap_update_bits(regmap, 0x28004, BIT(0), BIT(0)); 346662306a36Sopenharmony_ci regmap_update_bits(regmap, 0x28014, BIT(0), BIT(0)); 346762306a36Sopenharmony_ci regmap_update_bits(regmap, 0x71004, BIT(0), BIT(0)); 346862306a36Sopenharmony_ci regmap_update_bits(regmap, 0x7100C, BIT(13), BIT(13)); 346962306a36Sopenharmony_ci 347062306a36Sopenharmony_ci ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks, 347162306a36Sopenharmony_ci ARRAY_SIZE(gcc_dfs_clocks)); 347262306a36Sopenharmony_ci if (ret) 347362306a36Sopenharmony_ci return ret; 347462306a36Sopenharmony_ci 347562306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &gcc_sc7280_desc, regmap); 347662306a36Sopenharmony_ci} 347762306a36Sopenharmony_ci 347862306a36Sopenharmony_cistatic struct platform_driver gcc_sc7280_driver = { 347962306a36Sopenharmony_ci .probe = gcc_sc7280_probe, 348062306a36Sopenharmony_ci .driver = { 348162306a36Sopenharmony_ci .name = "gcc-sc7280", 348262306a36Sopenharmony_ci .of_match_table = gcc_sc7280_match_table, 348362306a36Sopenharmony_ci }, 348462306a36Sopenharmony_ci}; 348562306a36Sopenharmony_ci 348662306a36Sopenharmony_cistatic int __init gcc_sc7280_init(void) 348762306a36Sopenharmony_ci{ 348862306a36Sopenharmony_ci return platform_driver_register(&gcc_sc7280_driver); 348962306a36Sopenharmony_ci} 349062306a36Sopenharmony_cisubsys_initcall(gcc_sc7280_init); 349162306a36Sopenharmony_ci 349262306a36Sopenharmony_cistatic void __exit gcc_sc7280_exit(void) 349362306a36Sopenharmony_ci{ 349462306a36Sopenharmony_ci platform_driver_unregister(&gcc_sc7280_driver); 349562306a36Sopenharmony_ci} 349662306a36Sopenharmony_cimodule_exit(gcc_sc7280_exit); 349762306a36Sopenharmony_ci 349862306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SC7280 Driver"); 349962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 3500