162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2019-2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/err.h>
862306a36Sopenharmony_ci#include <linux/kernel.h>
962306a36Sopenharmony_ci#include <linux/module.h>
1062306a36Sopenharmony_ci#include <linux/of.h>
1162306a36Sopenharmony_ci#include <linux/platform_device.h>
1262306a36Sopenharmony_ci#include <linux/regmap.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-sc7180.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1762306a36Sopenharmony_ci#include "clk-branch.h"
1862306a36Sopenharmony_ci#include "clk-rcg.h"
1962306a36Sopenharmony_ci#include "clk-regmap.h"
2062306a36Sopenharmony_ci#include "common.h"
2162306a36Sopenharmony_ci#include "gdsc.h"
2262306a36Sopenharmony_ci#include "reset.h"
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_cienum {
2562306a36Sopenharmony_ci	P_BI_TCXO,
2662306a36Sopenharmony_ci	P_GPLL0_OUT_EVEN,
2762306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
2862306a36Sopenharmony_ci	P_GPLL1_OUT_MAIN,
2962306a36Sopenharmony_ci	P_GPLL4_OUT_MAIN,
3062306a36Sopenharmony_ci	P_GPLL6_OUT_MAIN,
3162306a36Sopenharmony_ci	P_GPLL7_OUT_MAIN,
3262306a36Sopenharmony_ci	P_SLEEP_CLK,
3362306a36Sopenharmony_ci};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0 = {
3662306a36Sopenharmony_ci	.offset = 0x0,
3762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
3862306a36Sopenharmony_ci	.clkr = {
3962306a36Sopenharmony_ci		.enable_reg = 0x52010,
4062306a36Sopenharmony_ci		.enable_mask = BIT(0),
4162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
4262306a36Sopenharmony_ci			.name = "gpll0",
4362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
4462306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
4562306a36Sopenharmony_ci				.name = "bi_tcxo",
4662306a36Sopenharmony_ci			},
4762306a36Sopenharmony_ci			.num_parents = 1,
4862306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_fabia_ops,
4962306a36Sopenharmony_ci		},
5062306a36Sopenharmony_ci	},
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gpll0_out_even[] = {
5462306a36Sopenharmony_ci	{ 0x1, 2 },
5562306a36Sopenharmony_ci	{ }
5662306a36Sopenharmony_ci};
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_even = {
5962306a36Sopenharmony_ci	.offset = 0x0,
6062306a36Sopenharmony_ci	.post_div_shift = 8,
6162306a36Sopenharmony_ci	.post_div_table = post_div_table_gpll0_out_even,
6262306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_even),
6362306a36Sopenharmony_ci	.width = 4,
6462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
6562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
6662306a36Sopenharmony_ci		.name = "gpll0_out_even",
6762306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
6862306a36Sopenharmony_ci			&gpll0.clkr.hw,
6962306a36Sopenharmony_ci		},
7062306a36Sopenharmony_ci		.num_parents = 1,
7162306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
7262306a36Sopenharmony_ci	},
7362306a36Sopenharmony_ci};
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_cistatic struct clk_fixed_factor gcc_pll0_main_div_cdiv = {
7662306a36Sopenharmony_ci	.mult = 1,
7762306a36Sopenharmony_ci	.div = 2,
7862306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
7962306a36Sopenharmony_ci		.name = "gcc_pll0_main_div_cdiv",
8062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
8162306a36Sopenharmony_ci			&gpll0.clkr.hw,
8262306a36Sopenharmony_ci		},
8362306a36Sopenharmony_ci		.num_parents = 1,
8462306a36Sopenharmony_ci		.ops = &clk_fixed_factor_ops,
8562306a36Sopenharmony_ci	},
8662306a36Sopenharmony_ci};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_cistatic struct clk_alpha_pll gpll1 = {
8962306a36Sopenharmony_ci	.offset = 0x01000,
9062306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
9162306a36Sopenharmony_ci	.clkr = {
9262306a36Sopenharmony_ci		.enable_reg = 0x52010,
9362306a36Sopenharmony_ci		.enable_mask = BIT(1),
9462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
9562306a36Sopenharmony_ci			.name = "gpll1",
9662306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
9762306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
9862306a36Sopenharmony_ci				.name = "bi_tcxo",
9962306a36Sopenharmony_ci			},
10062306a36Sopenharmony_ci			.num_parents = 1,
10162306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_fabia_ops,
10262306a36Sopenharmony_ci		},
10362306a36Sopenharmony_ci	},
10462306a36Sopenharmony_ci};
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4 = {
10762306a36Sopenharmony_ci	.offset = 0x76000,
10862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
10962306a36Sopenharmony_ci	.clkr = {
11062306a36Sopenharmony_ci		.enable_reg = 0x52010,
11162306a36Sopenharmony_ci		.enable_mask = BIT(4),
11262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
11362306a36Sopenharmony_ci			.name = "gpll4",
11462306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
11562306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
11662306a36Sopenharmony_ci				.name = "bi_tcxo",
11762306a36Sopenharmony_ci			},
11862306a36Sopenharmony_ci			.num_parents = 1,
11962306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_fabia_ops,
12062306a36Sopenharmony_ci		},
12162306a36Sopenharmony_ci	},
12262306a36Sopenharmony_ci};
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_cistatic struct clk_alpha_pll gpll6 = {
12562306a36Sopenharmony_ci	.offset = 0x13000,
12662306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
12762306a36Sopenharmony_ci	.clkr = {
12862306a36Sopenharmony_ci		.enable_reg = 0x52010,
12962306a36Sopenharmony_ci		.enable_mask = BIT(6),
13062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
13162306a36Sopenharmony_ci			.name = "gpll6",
13262306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
13362306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
13462306a36Sopenharmony_ci				.name = "bi_tcxo",
13562306a36Sopenharmony_ci			},
13662306a36Sopenharmony_ci			.num_parents = 1,
13762306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_fabia_ops,
13862306a36Sopenharmony_ci		},
13962306a36Sopenharmony_ci	},
14062306a36Sopenharmony_ci};
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic struct clk_alpha_pll gpll7 = {
14362306a36Sopenharmony_ci	.offset = 0x27000,
14462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
14562306a36Sopenharmony_ci	.clkr = {
14662306a36Sopenharmony_ci		.enable_reg = 0x52010,
14762306a36Sopenharmony_ci		.enable_mask = BIT(7),
14862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
14962306a36Sopenharmony_ci			.name = "gpll7",
15062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
15162306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
15262306a36Sopenharmony_ci				.name = "bi_tcxo",
15362306a36Sopenharmony_ci			},
15462306a36Sopenharmony_ci			.num_parents = 1,
15562306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_fabia_ops,
15662306a36Sopenharmony_ci		},
15762306a36Sopenharmony_ci	},
15862306a36Sopenharmony_ci};
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = {
16162306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
16262306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
16362306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
16462306a36Sopenharmony_ci};
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0[] = {
16762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
16862306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
16962306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
17062306a36Sopenharmony_ci};
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0_ao[] = {
17362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo_ao", .name = "bi_tcxo_ao" },
17462306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
17562306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
17662306a36Sopenharmony_ci};
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = {
17962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
18062306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
18162306a36Sopenharmony_ci	{ P_GPLL6_OUT_MAIN, 2 },
18262306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
18362306a36Sopenharmony_ci};
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_1[] = {
18662306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
18762306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
18862306a36Sopenharmony_ci	{ .hw = &gpll6.clkr.hw },
18962306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
19062306a36Sopenharmony_ci};
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = {
19362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
19462306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
19562306a36Sopenharmony_ci	{ P_GPLL1_OUT_MAIN, 4 },
19662306a36Sopenharmony_ci	{ P_GPLL4_OUT_MAIN, 5 },
19762306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
19862306a36Sopenharmony_ci};
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2[] = {
20162306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
20262306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
20362306a36Sopenharmony_ci	{ .hw = &gpll1.clkr.hw },
20462306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
20562306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
20662306a36Sopenharmony_ci};
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = {
20962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
21062306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
21162306a36Sopenharmony_ci};
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_3[] = {
21462306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
21562306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
21662306a36Sopenharmony_ci};
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = {
21962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
22062306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
22162306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
22262306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
22362306a36Sopenharmony_ci};
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_4[] = {
22662306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
22762306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
22862306a36Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
22962306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
23062306a36Sopenharmony_ci};
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = {
23362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
23462306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
23562306a36Sopenharmony_ci	{ P_GPLL7_OUT_MAIN, 3 },
23662306a36Sopenharmony_ci	{ P_GPLL0_OUT_EVEN, 6 },
23762306a36Sopenharmony_ci};
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_5[] = {
24062306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
24162306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
24262306a36Sopenharmony_ci	{ .hw = &gpll7.clkr.hw },
24362306a36Sopenharmony_ci	{ .hw = &gpll0_out_even.clkr.hw },
24462306a36Sopenharmony_ci};
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_6[] = {
24762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
24862306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
24962306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
25062306a36Sopenharmony_ci};
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_6[] = {
25362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
25462306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
25562306a36Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
25662306a36Sopenharmony_ci};
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
25962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
26062306a36Sopenharmony_ci	{ }
26162306a36Sopenharmony_ci};
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
26462306a36Sopenharmony_ci	.cmd_rcgr = 0x48014,
26562306a36Sopenharmony_ci	.mnd_width = 0,
26662306a36Sopenharmony_ci	.hid_width = 5,
26762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
26862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
26962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
27062306a36Sopenharmony_ci		.name = "gcc_cpuss_ahb_clk_src",
27162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0_ao,
27262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0_ao),
27362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
27462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
27562306a36Sopenharmony_ci		},
27662306a36Sopenharmony_ci};
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
27962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
28062306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
28162306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
28262306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
28362306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_EVEN, 1.5, 0, 0),
28462306a36Sopenharmony_ci	{ }
28562306a36Sopenharmony_ci};
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = {
28862306a36Sopenharmony_ci	.cmd_rcgr = 0x64004,
28962306a36Sopenharmony_ci	.mnd_width = 8,
29062306a36Sopenharmony_ci	.hid_width = 5,
29162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
29262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
29362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
29462306a36Sopenharmony_ci		.name = "gcc_gp1_clk_src",
29562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_4,
29662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_4),
29762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
29862306a36Sopenharmony_ci	},
29962306a36Sopenharmony_ci};
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = {
30262306a36Sopenharmony_ci	.cmd_rcgr = 0x65004,
30362306a36Sopenharmony_ci	.mnd_width = 8,
30462306a36Sopenharmony_ci	.hid_width = 5,
30562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
30662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
30762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
30862306a36Sopenharmony_ci		.name = "gcc_gp2_clk_src",
30962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_4,
31062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_4),
31162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
31262306a36Sopenharmony_ci	},
31362306a36Sopenharmony_ci};
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = {
31662306a36Sopenharmony_ci	.cmd_rcgr = 0x66004,
31762306a36Sopenharmony_ci	.mnd_width = 8,
31862306a36Sopenharmony_ci	.hid_width = 5,
31962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
32062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
32162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
32262306a36Sopenharmony_ci		.name = "gcc_gp3_clk_src",
32362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_4,
32462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_4),
32562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
32662306a36Sopenharmony_ci	},
32762306a36Sopenharmony_ci};
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
33062306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
33162306a36Sopenharmony_ci	F(60000000, P_GPLL0_OUT_EVEN, 5, 0, 0),
33262306a36Sopenharmony_ci	{ }
33362306a36Sopenharmony_ci};
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = {
33662306a36Sopenharmony_ci	.cmd_rcgr = 0x33010,
33762306a36Sopenharmony_ci	.mnd_width = 0,
33862306a36Sopenharmony_ci	.hid_width = 5,
33962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
34062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pdm2_clk_src,
34162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
34262306a36Sopenharmony_ci		.name = "gcc_pdm2_clk_src",
34362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
34462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
34562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
34662306a36Sopenharmony_ci	},
34762306a36Sopenharmony_ci};
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qspi_core_clk_src[] = {
35062306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
35162306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
35262306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
35362306a36Sopenharmony_ci	{ }
35462306a36Sopenharmony_ci};
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qspi_core_clk_src = {
35762306a36Sopenharmony_ci	.cmd_rcgr = 0x4b00c,
35862306a36Sopenharmony_ci	.mnd_width = 0,
35962306a36Sopenharmony_ci	.hid_width = 5,
36062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
36162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qspi_core_clk_src,
36262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
36362306a36Sopenharmony_ci		.name = "gcc_qspi_core_clk_src",
36462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
36562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
36662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
36762306a36Sopenharmony_ci	},
36862306a36Sopenharmony_ci};
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
37162306a36Sopenharmony_ci	F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
37262306a36Sopenharmony_ci	F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
37362306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
37462306a36Sopenharmony_ci	F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
37562306a36Sopenharmony_ci	F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
37662306a36Sopenharmony_ci	F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
37762306a36Sopenharmony_ci	F(51200000, P_GPLL6_OUT_MAIN, 7.5, 0, 0),
37862306a36Sopenharmony_ci	F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
37962306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
38062306a36Sopenharmony_ci	F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
38162306a36Sopenharmony_ci	F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
38262306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
38362306a36Sopenharmony_ci	F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
38462306a36Sopenharmony_ci	F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
38562306a36Sopenharmony_ci	F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
38662306a36Sopenharmony_ci	F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
38762306a36Sopenharmony_ci	F(128000000, P_GPLL6_OUT_MAIN, 3, 0, 0),
38862306a36Sopenharmony_ci	{ }
38962306a36Sopenharmony_ci};
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
39262306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s0_clk_src",
39362306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
39462306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
39562306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
39662306a36Sopenharmony_ci};
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
39962306a36Sopenharmony_ci	.cmd_rcgr = 0x17034,
40062306a36Sopenharmony_ci	.mnd_width = 16,
40162306a36Sopenharmony_ci	.hid_width = 5,
40262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
40362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
40462306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
40562306a36Sopenharmony_ci};
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
40862306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s1_clk_src",
40962306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
41062306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
41162306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
41262306a36Sopenharmony_ci};
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
41562306a36Sopenharmony_ci	.cmd_rcgr = 0x17164,
41662306a36Sopenharmony_ci	.mnd_width = 16,
41762306a36Sopenharmony_ci	.hid_width = 5,
41862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
41962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
42062306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
42162306a36Sopenharmony_ci};
42262306a36Sopenharmony_ci
42362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
42462306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s2_clk_src",
42562306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
42662306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
42762306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
42862306a36Sopenharmony_ci};
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
43162306a36Sopenharmony_ci	.cmd_rcgr = 0x17294,
43262306a36Sopenharmony_ci	.mnd_width = 16,
43362306a36Sopenharmony_ci	.hid_width = 5,
43462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
43562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
43662306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
43762306a36Sopenharmony_ci};
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
44062306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s3_clk_src",
44162306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
44262306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
44362306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
44462306a36Sopenharmony_ci};
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
44762306a36Sopenharmony_ci	.cmd_rcgr = 0x173c4,
44862306a36Sopenharmony_ci	.mnd_width = 16,
44962306a36Sopenharmony_ci	.hid_width = 5,
45062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
45162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
45262306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
45362306a36Sopenharmony_ci};
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
45662306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s4_clk_src",
45762306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
45862306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
45962306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
46062306a36Sopenharmony_ci};
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
46362306a36Sopenharmony_ci	.cmd_rcgr = 0x174f4,
46462306a36Sopenharmony_ci	.mnd_width = 16,
46562306a36Sopenharmony_ci	.hid_width = 5,
46662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
46762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
46862306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
46962306a36Sopenharmony_ci};
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
47262306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s5_clk_src",
47362306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
47462306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
47562306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
47662306a36Sopenharmony_ci};
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
47962306a36Sopenharmony_ci	.cmd_rcgr = 0x17624,
48062306a36Sopenharmony_ci	.mnd_width = 16,
48162306a36Sopenharmony_ci	.hid_width = 5,
48262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
48362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
48462306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
48562306a36Sopenharmony_ci};
48662306a36Sopenharmony_ci
48762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
48862306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s0_clk_src",
48962306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
49062306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
49162306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
49262306a36Sopenharmony_ci};
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
49562306a36Sopenharmony_ci	.cmd_rcgr = 0x18018,
49662306a36Sopenharmony_ci	.mnd_width = 16,
49762306a36Sopenharmony_ci	.hid_width = 5,
49862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
49962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
50062306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
50162306a36Sopenharmony_ci};
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
50462306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s1_clk_src",
50562306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
50662306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
50762306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
50862306a36Sopenharmony_ci};
50962306a36Sopenharmony_ci
51062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
51162306a36Sopenharmony_ci	.cmd_rcgr = 0x18148,
51262306a36Sopenharmony_ci	.mnd_width = 16,
51362306a36Sopenharmony_ci	.hid_width = 5,
51462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
51562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
51662306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
51762306a36Sopenharmony_ci};
51862306a36Sopenharmony_ci
51962306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
52062306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s2_clk_src",
52162306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
52262306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
52362306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
52462306a36Sopenharmony_ci};
52562306a36Sopenharmony_ci
52662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
52762306a36Sopenharmony_ci	.cmd_rcgr = 0x18278,
52862306a36Sopenharmony_ci	.mnd_width = 16,
52962306a36Sopenharmony_ci	.hid_width = 5,
53062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
53162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
53262306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
53362306a36Sopenharmony_ci};
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
53662306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s3_clk_src",
53762306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
53862306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
53962306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
54062306a36Sopenharmony_ci};
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
54362306a36Sopenharmony_ci	.cmd_rcgr = 0x183a8,
54462306a36Sopenharmony_ci	.mnd_width = 16,
54562306a36Sopenharmony_ci	.hid_width = 5,
54662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
54762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
54862306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
54962306a36Sopenharmony_ci};
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
55262306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s4_clk_src",
55362306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
55462306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
55562306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
55662306a36Sopenharmony_ci};
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
55962306a36Sopenharmony_ci	.cmd_rcgr = 0x184d8,
56062306a36Sopenharmony_ci	.mnd_width = 16,
56162306a36Sopenharmony_ci	.hid_width = 5,
56262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
56362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
56462306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
56562306a36Sopenharmony_ci};
56662306a36Sopenharmony_ci
56762306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
56862306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s5_clk_src",
56962306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
57062306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
57162306a36Sopenharmony_ci	.ops = &clk_rcg2_ops,
57262306a36Sopenharmony_ci};
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
57562306a36Sopenharmony_ci	.cmd_rcgr = 0x18608,
57662306a36Sopenharmony_ci	.mnd_width = 16,
57762306a36Sopenharmony_ci	.hid_width = 5,
57862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
57962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
58062306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
58162306a36Sopenharmony_ci};
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
58562306a36Sopenharmony_ci	F(144000, P_BI_TCXO, 16, 3, 25),
58662306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
58762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
58862306a36Sopenharmony_ci	F(20000000, P_GPLL0_OUT_EVEN, 5, 1, 3),
58962306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 6, 1, 2),
59062306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
59162306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
59262306a36Sopenharmony_ci	F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
59362306a36Sopenharmony_ci	F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
59462306a36Sopenharmony_ci	{ }
59562306a36Sopenharmony_ci};
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
59862306a36Sopenharmony_ci	.cmd_rcgr = 0x12028,
59962306a36Sopenharmony_ci	.mnd_width = 8,
60062306a36Sopenharmony_ci	.hid_width = 5,
60162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
60262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
60362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
60462306a36Sopenharmony_ci		.name = "gcc_sdcc1_apps_clk_src",
60562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
60662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
60762306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
60862306a36Sopenharmony_ci	},
60962306a36Sopenharmony_ci};
61062306a36Sopenharmony_ci
61162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
61262306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
61362306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
61462306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
61562306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
61662306a36Sopenharmony_ci	{ }
61762306a36Sopenharmony_ci};
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
62062306a36Sopenharmony_ci	.cmd_rcgr = 0x12010,
62162306a36Sopenharmony_ci	.mnd_width = 0,
62262306a36Sopenharmony_ci	.hid_width = 5,
62362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
62462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
62562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
62662306a36Sopenharmony_ci		.name = "gcc_sdcc1_ice_core_clk_src",
62762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
62862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
62962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
63062306a36Sopenharmony_ci	},
63162306a36Sopenharmony_ci};
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
63462306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
63562306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
63662306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
63762306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
63862306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
63962306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
64062306a36Sopenharmony_ci	F(202000000, P_GPLL7_OUT_MAIN, 4, 0, 0),
64162306a36Sopenharmony_ci	{ }
64262306a36Sopenharmony_ci};
64362306a36Sopenharmony_ci
64462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
64562306a36Sopenharmony_ci	.cmd_rcgr = 0x1400c,
64662306a36Sopenharmony_ci	.mnd_width = 8,
64762306a36Sopenharmony_ci	.hid_width = 5,
64862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_5,
64962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
65062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
65162306a36Sopenharmony_ci		.name = "gcc_sdcc2_apps_clk_src",
65262306a36Sopenharmony_ci		.parent_data = gcc_parent_data_5,
65362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_5),
65462306a36Sopenharmony_ci		.flags = CLK_OPS_PARENT_ENABLE,
65562306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
65662306a36Sopenharmony_ci	},
65762306a36Sopenharmony_ci};
65862306a36Sopenharmony_ci
65962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
66062306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
66162306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
66262306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
66362306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
66462306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
66562306a36Sopenharmony_ci	{ }
66662306a36Sopenharmony_ci};
66762306a36Sopenharmony_ci
66862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
66962306a36Sopenharmony_ci	.cmd_rcgr = 0x77020,
67062306a36Sopenharmony_ci	.mnd_width = 8,
67162306a36Sopenharmony_ci	.hid_width = 5,
67262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
67362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
67462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
67562306a36Sopenharmony_ci		.name = "gcc_ufs_phy_axi_clk_src",
67662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
67762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
67862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
67962306a36Sopenharmony_ci	},
68062306a36Sopenharmony_ci};
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
68362306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
68462306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
68562306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
68662306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_EVEN, 1, 0, 0),
68762306a36Sopenharmony_ci	{ }
68862306a36Sopenharmony_ci};
68962306a36Sopenharmony_ci
69062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
69162306a36Sopenharmony_ci	.cmd_rcgr = 0x77048,
69262306a36Sopenharmony_ci	.mnd_width = 0,
69362306a36Sopenharmony_ci	.hid_width = 5,
69462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
69562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
69662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
69762306a36Sopenharmony_ci		.name = "gcc_ufs_phy_ice_core_clk_src",
69862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
69962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
70062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
70162306a36Sopenharmony_ci	},
70262306a36Sopenharmony_ci};
70362306a36Sopenharmony_ci
70462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = {
70562306a36Sopenharmony_ci	F(9600000, P_BI_TCXO, 2, 0, 0),
70662306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
70762306a36Sopenharmony_ci	{ }
70862306a36Sopenharmony_ci};
70962306a36Sopenharmony_ci
71062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
71162306a36Sopenharmony_ci	.cmd_rcgr = 0x77098,
71262306a36Sopenharmony_ci	.mnd_width = 0,
71362306a36Sopenharmony_ci	.hid_width = 5,
71462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
71562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src,
71662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
71762306a36Sopenharmony_ci		.name = "gcc_ufs_phy_phy_aux_clk_src",
71862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
71962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
72062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
72162306a36Sopenharmony_ci	},
72262306a36Sopenharmony_ci};
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = {
72562306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
72662306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
72762306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_EVEN, 2, 0, 0),
72862306a36Sopenharmony_ci	{ }
72962306a36Sopenharmony_ci};
73062306a36Sopenharmony_ci
73162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
73262306a36Sopenharmony_ci	.cmd_rcgr = 0x77060,
73362306a36Sopenharmony_ci	.mnd_width = 0,
73462306a36Sopenharmony_ci	.hid_width = 5,
73562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
73662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src,
73762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
73862306a36Sopenharmony_ci		.name = "gcc_ufs_phy_unipro_core_clk_src",
73962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
74062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
74162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
74262306a36Sopenharmony_ci	},
74362306a36Sopenharmony_ci};
74462306a36Sopenharmony_ci
74562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
74662306a36Sopenharmony_ci	F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
74762306a36Sopenharmony_ci	F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
74862306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
74962306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
75062306a36Sopenharmony_ci	{ }
75162306a36Sopenharmony_ci};
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
75462306a36Sopenharmony_ci	.cmd_rcgr = 0xf01c,
75562306a36Sopenharmony_ci	.mnd_width = 8,
75662306a36Sopenharmony_ci	.hid_width = 5,
75762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
75862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
75962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
76062306a36Sopenharmony_ci		.name = "gcc_usb30_prim_master_clk_src",
76162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
76262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
76362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
76462306a36Sopenharmony_ci	},
76562306a36Sopenharmony_ci};
76662306a36Sopenharmony_ci
76762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
76862306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
76962306a36Sopenharmony_ci	F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0),
77062306a36Sopenharmony_ci	{ }
77162306a36Sopenharmony_ci};
77262306a36Sopenharmony_ci
77362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
77462306a36Sopenharmony_ci	.cmd_rcgr = 0xf034,
77562306a36Sopenharmony_ci	.mnd_width = 0,
77662306a36Sopenharmony_ci	.hid_width = 5,
77762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
77862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
77962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
78062306a36Sopenharmony_ci		.name = "gcc_usb30_prim_mock_utmi_clk_src",
78162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
78262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
78362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
78462306a36Sopenharmony_ci	},
78562306a36Sopenharmony_ci};
78662306a36Sopenharmony_ci
78762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb3_prim_phy_aux_clk_src[] = {
78862306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
78962306a36Sopenharmony_ci	{ }
79062306a36Sopenharmony_ci};
79162306a36Sopenharmony_ci
79262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
79362306a36Sopenharmony_ci	.cmd_rcgr = 0xf060,
79462306a36Sopenharmony_ci	.mnd_width = 0,
79562306a36Sopenharmony_ci	.hid_width = 5,
79662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_6,
79762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb3_prim_phy_aux_clk_src,
79862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
79962306a36Sopenharmony_ci		.name = "gcc_usb3_prim_phy_aux_clk_src",
80062306a36Sopenharmony_ci		.parent_data = gcc_parent_data_6,
80162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_6),
80262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
80362306a36Sopenharmony_ci	},
80462306a36Sopenharmony_ci};
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sec_ctrl_clk_src[] = {
80762306a36Sopenharmony_ci	F(4800000, P_BI_TCXO, 4, 0, 0),
80862306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
80962306a36Sopenharmony_ci	{ }
81062306a36Sopenharmony_ci};
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sec_ctrl_clk_src = {
81362306a36Sopenharmony_ci	.cmd_rcgr = 0x3d030,
81462306a36Sopenharmony_ci	.mnd_width = 0,
81562306a36Sopenharmony_ci	.hid_width = 5,
81662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
81762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sec_ctrl_clk_src,
81862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
81962306a36Sopenharmony_ci		.name = "gcc_sec_ctrl_clk_src",
82062306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
82162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
82262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
82362306a36Sopenharmony_ci	},
82462306a36Sopenharmony_ci};
82562306a36Sopenharmony_ci
82662306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
82762306a36Sopenharmony_ci	.halt_reg = 0x82024,
82862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
82962306a36Sopenharmony_ci	.hwcg_reg = 0x82024,
83062306a36Sopenharmony_ci	.hwcg_bit = 1,
83162306a36Sopenharmony_ci	.clkr = {
83262306a36Sopenharmony_ci		.enable_reg = 0x82024,
83362306a36Sopenharmony_ci		.enable_mask = BIT(0),
83462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
83562306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_phy_axi_clk",
83662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
83762306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
83862306a36Sopenharmony_ci			},
83962306a36Sopenharmony_ci			.num_parents = 1,
84062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
84162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
84262306a36Sopenharmony_ci		},
84362306a36Sopenharmony_ci	},
84462306a36Sopenharmony_ci};
84562306a36Sopenharmony_ci
84662306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
84762306a36Sopenharmony_ci	.halt_reg = 0x8201c,
84862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
84962306a36Sopenharmony_ci	.clkr = {
85062306a36Sopenharmony_ci		.enable_reg = 0x8201c,
85162306a36Sopenharmony_ci		.enable_mask = BIT(0),
85262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
85362306a36Sopenharmony_ci			.name = "gcc_aggre_usb3_prim_axi_clk",
85462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
85562306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
85662306a36Sopenharmony_ci			},
85762306a36Sopenharmony_ci			.num_parents = 1,
85862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
85962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
86062306a36Sopenharmony_ci		},
86162306a36Sopenharmony_ci	},
86262306a36Sopenharmony_ci};
86362306a36Sopenharmony_ci
86462306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
86562306a36Sopenharmony_ci	.halt_reg = 0x38004,
86662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
86762306a36Sopenharmony_ci	.hwcg_reg = 0x38004,
86862306a36Sopenharmony_ci	.hwcg_bit = 1,
86962306a36Sopenharmony_ci	.clkr = {
87062306a36Sopenharmony_ci		.enable_reg = 0x52000,
87162306a36Sopenharmony_ci		.enable_mask = BIT(10),
87262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
87362306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
87462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
87562306a36Sopenharmony_ci		},
87662306a36Sopenharmony_ci	},
87762306a36Sopenharmony_ci};
87862306a36Sopenharmony_ci
87962306a36Sopenharmony_cistatic struct clk_branch gcc_camera_hf_axi_clk = {
88062306a36Sopenharmony_ci	.halt_reg = 0xb020,
88162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
88262306a36Sopenharmony_ci	.clkr = {
88362306a36Sopenharmony_ci		.enable_reg = 0xb020,
88462306a36Sopenharmony_ci		.enable_mask = BIT(0),
88562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
88662306a36Sopenharmony_ci			.name = "gcc_camera_hf_axi_clk",
88762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
88862306a36Sopenharmony_ci		},
88962306a36Sopenharmony_ci	},
89062306a36Sopenharmony_ci};
89162306a36Sopenharmony_ci
89262306a36Sopenharmony_cistatic struct clk_branch gcc_camera_throttle_hf_axi_clk = {
89362306a36Sopenharmony_ci	.halt_reg = 0xb080,
89462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
89562306a36Sopenharmony_ci	.hwcg_reg = 0xb080,
89662306a36Sopenharmony_ci	.hwcg_bit = 1,
89762306a36Sopenharmony_ci	.clkr = {
89862306a36Sopenharmony_ci		.enable_reg = 0xb080,
89962306a36Sopenharmony_ci		.enable_mask = BIT(0),
90062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
90162306a36Sopenharmony_ci			.name = "gcc_camera_throttle_hf_axi_clk",
90262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
90362306a36Sopenharmony_ci		},
90462306a36Sopenharmony_ci	},
90562306a36Sopenharmony_ci};
90662306a36Sopenharmony_ci
90762306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_ahb_clk = {
90862306a36Sopenharmony_ci	.halt_reg = 0x4100c,
90962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
91062306a36Sopenharmony_ci	.hwcg_reg = 0x4100c,
91162306a36Sopenharmony_ci	.hwcg_bit = 1,
91262306a36Sopenharmony_ci	.clkr = {
91362306a36Sopenharmony_ci		.enable_reg = 0x52000,
91462306a36Sopenharmony_ci		.enable_mask = BIT(3),
91562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
91662306a36Sopenharmony_ci			.name = "gcc_ce1_ahb_clk",
91762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
91862306a36Sopenharmony_ci		},
91962306a36Sopenharmony_ci	},
92062306a36Sopenharmony_ci};
92162306a36Sopenharmony_ci
92262306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_axi_clk = {
92362306a36Sopenharmony_ci	.halt_reg = 0x41008,
92462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
92562306a36Sopenharmony_ci	.clkr = {
92662306a36Sopenharmony_ci		.enable_reg = 0x52000,
92762306a36Sopenharmony_ci		.enable_mask = BIT(4),
92862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
92962306a36Sopenharmony_ci			.name = "gcc_ce1_axi_clk",
93062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
93162306a36Sopenharmony_ci		},
93262306a36Sopenharmony_ci	},
93362306a36Sopenharmony_ci};
93462306a36Sopenharmony_ci
93562306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_clk = {
93662306a36Sopenharmony_ci	.halt_reg = 0x41004,
93762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
93862306a36Sopenharmony_ci	.clkr = {
93962306a36Sopenharmony_ci		.enable_reg = 0x52000,
94062306a36Sopenharmony_ci		.enable_mask = BIT(5),
94162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
94262306a36Sopenharmony_ci			.name = "gcc_ce1_clk",
94362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
94462306a36Sopenharmony_ci		},
94562306a36Sopenharmony_ci	},
94662306a36Sopenharmony_ci};
94762306a36Sopenharmony_ci
94862306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
94962306a36Sopenharmony_ci	.halt_reg = 0x502c,
95062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
95162306a36Sopenharmony_ci	.clkr = {
95262306a36Sopenharmony_ci		.enable_reg = 0x502c,
95362306a36Sopenharmony_ci		.enable_mask = BIT(0),
95462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
95562306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb3_prim_axi_clk",
95662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
95762306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
95862306a36Sopenharmony_ci			},
95962306a36Sopenharmony_ci			.num_parents = 1,
96062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
96162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
96262306a36Sopenharmony_ci		},
96362306a36Sopenharmony_ci	},
96462306a36Sopenharmony_ci};
96562306a36Sopenharmony_ci
96662306a36Sopenharmony_ci/* For CPUSS functionality the AHB clock needs to be left enabled */
96762306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_ahb_clk = {
96862306a36Sopenharmony_ci	.halt_reg = 0x48000,
96962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
97062306a36Sopenharmony_ci	.clkr = {
97162306a36Sopenharmony_ci		.enable_reg = 0x52000,
97262306a36Sopenharmony_ci		.enable_mask = BIT(21),
97362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
97462306a36Sopenharmony_ci			.name = "gcc_cpuss_ahb_clk",
97562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
97662306a36Sopenharmony_ci				&gcc_cpuss_ahb_clk_src.clkr.hw,
97762306a36Sopenharmony_ci			},
97862306a36Sopenharmony_ci			.num_parents = 1,
97962306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
98062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
98162306a36Sopenharmony_ci		},
98262306a36Sopenharmony_ci	},
98362306a36Sopenharmony_ci};
98462306a36Sopenharmony_ci
98562306a36Sopenharmony_cistatic struct clk_branch gcc_cpuss_rbcpr_clk = {
98662306a36Sopenharmony_ci	.halt_reg = 0x48008,
98762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
98862306a36Sopenharmony_ci	.clkr = {
98962306a36Sopenharmony_ci		.enable_reg = 0x48008,
99062306a36Sopenharmony_ci		.enable_mask = BIT(0),
99162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
99262306a36Sopenharmony_ci			.name = "gcc_cpuss_rbcpr_clk",
99362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
99462306a36Sopenharmony_ci		},
99562306a36Sopenharmony_ci	},
99662306a36Sopenharmony_ci};
99762306a36Sopenharmony_ci
99862306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_gpu_axi_clk = {
99962306a36Sopenharmony_ci	.halt_reg = 0x4452c,
100062306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
100162306a36Sopenharmony_ci	.clkr = {
100262306a36Sopenharmony_ci		.enable_reg = 0x4452c,
100362306a36Sopenharmony_ci		.enable_mask = BIT(0),
100462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
100562306a36Sopenharmony_ci			.name = "gcc_ddrss_gpu_axi_clk",
100662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
100762306a36Sopenharmony_ci		},
100862306a36Sopenharmony_ci	},
100962306a36Sopenharmony_ci};
101062306a36Sopenharmony_ci
101162306a36Sopenharmony_cistatic struct clk_branch gcc_disp_gpll0_clk_src = {
101262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
101362306a36Sopenharmony_ci	.clkr = {
101462306a36Sopenharmony_ci		.enable_reg = 0x52000,
101562306a36Sopenharmony_ci		.enable_mask = BIT(18),
101662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
101762306a36Sopenharmony_ci			.name = "gcc_disp_gpll0_clk_src",
101862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
101962306a36Sopenharmony_ci				&gpll0.clkr.hw,
102062306a36Sopenharmony_ci			},
102162306a36Sopenharmony_ci			.num_parents = 1,
102262306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
102362306a36Sopenharmony_ci		},
102462306a36Sopenharmony_ci	},
102562306a36Sopenharmony_ci};
102662306a36Sopenharmony_ci
102762306a36Sopenharmony_cistatic struct clk_branch gcc_disp_gpll0_div_clk_src = {
102862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
102962306a36Sopenharmony_ci	.clkr = {
103062306a36Sopenharmony_ci		.enable_reg = 0x52000,
103162306a36Sopenharmony_ci		.enable_mask = BIT(19),
103262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
103362306a36Sopenharmony_ci			.name = "gcc_disp_gpll0_div_clk_src",
103462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
103562306a36Sopenharmony_ci				&gcc_pll0_main_div_cdiv.hw,
103662306a36Sopenharmony_ci			},
103762306a36Sopenharmony_ci			.num_parents = 1,
103862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
103962306a36Sopenharmony_ci		},
104062306a36Sopenharmony_ci	},
104162306a36Sopenharmony_ci};
104262306a36Sopenharmony_ci
104362306a36Sopenharmony_cistatic struct clk_branch gcc_disp_hf_axi_clk = {
104462306a36Sopenharmony_ci	.halt_reg = 0xb024,
104562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
104662306a36Sopenharmony_ci	.clkr = {
104762306a36Sopenharmony_ci		.enable_reg = 0xb024,
104862306a36Sopenharmony_ci		.enable_mask = BIT(0),
104962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
105062306a36Sopenharmony_ci			.name = "gcc_disp_hf_axi_clk",
105162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
105262306a36Sopenharmony_ci		},
105362306a36Sopenharmony_ci	},
105462306a36Sopenharmony_ci};
105562306a36Sopenharmony_ci
105662306a36Sopenharmony_cistatic struct clk_branch gcc_disp_throttle_hf_axi_clk = {
105762306a36Sopenharmony_ci	.halt_reg = 0xb084,
105862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
105962306a36Sopenharmony_ci	.hwcg_reg = 0xb084,
106062306a36Sopenharmony_ci	.hwcg_bit = 1,
106162306a36Sopenharmony_ci	.clkr = {
106262306a36Sopenharmony_ci		.enable_reg = 0xb084,
106362306a36Sopenharmony_ci		.enable_mask = BIT(0),
106462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
106562306a36Sopenharmony_ci			.name = "gcc_disp_throttle_hf_axi_clk",
106662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
106762306a36Sopenharmony_ci		},
106862306a36Sopenharmony_ci	},
106962306a36Sopenharmony_ci};
107062306a36Sopenharmony_ci
107162306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
107262306a36Sopenharmony_ci	.halt_reg = 0x64000,
107362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
107462306a36Sopenharmony_ci	.clkr = {
107562306a36Sopenharmony_ci		.enable_reg = 0x64000,
107662306a36Sopenharmony_ci		.enable_mask = BIT(0),
107762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
107862306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
107962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
108062306a36Sopenharmony_ci				&gcc_gp1_clk_src.clkr.hw,
108162306a36Sopenharmony_ci			},
108262306a36Sopenharmony_ci			.num_parents = 1,
108362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
108462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
108562306a36Sopenharmony_ci		},
108662306a36Sopenharmony_ci	},
108762306a36Sopenharmony_ci};
108862306a36Sopenharmony_ci
108962306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
109062306a36Sopenharmony_ci	.halt_reg = 0x65000,
109162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
109262306a36Sopenharmony_ci	.clkr = {
109362306a36Sopenharmony_ci		.enable_reg = 0x65000,
109462306a36Sopenharmony_ci		.enable_mask = BIT(0),
109562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
109662306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
109762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
109862306a36Sopenharmony_ci				&gcc_gp2_clk_src.clkr.hw,
109962306a36Sopenharmony_ci			},
110062306a36Sopenharmony_ci			.num_parents = 1,
110162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
110262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
110362306a36Sopenharmony_ci		},
110462306a36Sopenharmony_ci	},
110562306a36Sopenharmony_ci};
110662306a36Sopenharmony_ci
110762306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
110862306a36Sopenharmony_ci	.halt_reg = 0x66000,
110962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
111062306a36Sopenharmony_ci	.clkr = {
111162306a36Sopenharmony_ci		.enable_reg = 0x66000,
111262306a36Sopenharmony_ci		.enable_mask = BIT(0),
111362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
111462306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
111562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
111662306a36Sopenharmony_ci				&gcc_gp3_clk_src.clkr.hw,
111762306a36Sopenharmony_ci			},
111862306a36Sopenharmony_ci			.num_parents = 1,
111962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
112062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
112162306a36Sopenharmony_ci		},
112262306a36Sopenharmony_ci	},
112362306a36Sopenharmony_ci};
112462306a36Sopenharmony_ci
112562306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk_src = {
112662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
112762306a36Sopenharmony_ci	.clkr = {
112862306a36Sopenharmony_ci		.enable_reg = 0x52000,
112962306a36Sopenharmony_ci		.enable_mask = BIT(15),
113062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
113162306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_clk_src",
113262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
113362306a36Sopenharmony_ci				&gpll0.clkr.hw,
113462306a36Sopenharmony_ci			},
113562306a36Sopenharmony_ci			.num_parents = 1,
113662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
113762306a36Sopenharmony_ci		},
113862306a36Sopenharmony_ci	},
113962306a36Sopenharmony_ci};
114062306a36Sopenharmony_ci
114162306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk_src = {
114262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
114362306a36Sopenharmony_ci	.clkr = {
114462306a36Sopenharmony_ci		.enable_reg = 0x52000,
114562306a36Sopenharmony_ci		.enable_mask = BIT(16),
114662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
114762306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_div_clk_src",
114862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
114962306a36Sopenharmony_ci				&gcc_pll0_main_div_cdiv.hw,
115062306a36Sopenharmony_ci			},
115162306a36Sopenharmony_ci			.num_parents = 1,
115262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
115362306a36Sopenharmony_ci		},
115462306a36Sopenharmony_ci	},
115562306a36Sopenharmony_ci};
115662306a36Sopenharmony_ci
115762306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_memnoc_gfx_clk = {
115862306a36Sopenharmony_ci	.halt_reg = 0x7100c,
115962306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
116062306a36Sopenharmony_ci	.clkr = {
116162306a36Sopenharmony_ci		.enable_reg = 0x7100c,
116262306a36Sopenharmony_ci		.enable_mask = BIT(0),
116362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
116462306a36Sopenharmony_ci			.name = "gcc_gpu_memnoc_gfx_clk",
116562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
116662306a36Sopenharmony_ci		},
116762306a36Sopenharmony_ci	},
116862306a36Sopenharmony_ci};
116962306a36Sopenharmony_ci
117062306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
117162306a36Sopenharmony_ci	.halt_reg = 0x71018,
117262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
117362306a36Sopenharmony_ci	.clkr = {
117462306a36Sopenharmony_ci		.enable_reg = 0x71018,
117562306a36Sopenharmony_ci		.enable_mask = BIT(0),
117662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
117762306a36Sopenharmony_ci			.name = "gcc_gpu_snoc_dvm_gfx_clk",
117862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
117962306a36Sopenharmony_ci		},
118062306a36Sopenharmony_ci	},
118162306a36Sopenharmony_ci};
118262306a36Sopenharmony_ci
118362306a36Sopenharmony_cistatic struct clk_branch gcc_npu_axi_clk = {
118462306a36Sopenharmony_ci	.halt_reg = 0x4d008,
118562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
118662306a36Sopenharmony_ci	.clkr = {
118762306a36Sopenharmony_ci		.enable_reg = 0x4d008,
118862306a36Sopenharmony_ci		.enable_mask = BIT(0),
118962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
119062306a36Sopenharmony_ci			.name = "gcc_npu_axi_clk",
119162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
119262306a36Sopenharmony_ci		},
119362306a36Sopenharmony_ci	},
119462306a36Sopenharmony_ci};
119562306a36Sopenharmony_ci
119662306a36Sopenharmony_cistatic struct clk_branch gcc_npu_bwmon_axi_clk = {
119762306a36Sopenharmony_ci	.halt_reg = 0x73008,
119862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
119962306a36Sopenharmony_ci	.clkr = {
120062306a36Sopenharmony_ci		.enable_reg = 0x73008,
120162306a36Sopenharmony_ci		.enable_mask = BIT(0),
120262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
120362306a36Sopenharmony_ci			.name = "gcc_npu_bwmon_axi_clk",
120462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
120562306a36Sopenharmony_ci		},
120662306a36Sopenharmony_ci	},
120762306a36Sopenharmony_ci};
120862306a36Sopenharmony_ci
120962306a36Sopenharmony_cistatic struct clk_branch gcc_npu_bwmon_dma_cfg_ahb_clk = {
121062306a36Sopenharmony_ci	.halt_reg = 0x73018,
121162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
121262306a36Sopenharmony_ci	.clkr = {
121362306a36Sopenharmony_ci		.enable_reg = 0x73018,
121462306a36Sopenharmony_ci		.enable_mask = BIT(0),
121562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
121662306a36Sopenharmony_ci			.name = "gcc_npu_bwmon_dma_cfg_ahb_clk",
121762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
121862306a36Sopenharmony_ci		},
121962306a36Sopenharmony_ci	},
122062306a36Sopenharmony_ci};
122162306a36Sopenharmony_ci
122262306a36Sopenharmony_cistatic struct clk_branch gcc_npu_bwmon_dsp_cfg_ahb_clk = {
122362306a36Sopenharmony_ci	.halt_reg = 0x7301c,
122462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
122562306a36Sopenharmony_ci	.clkr = {
122662306a36Sopenharmony_ci		.enable_reg = 0x7301c,
122762306a36Sopenharmony_ci		.enable_mask = BIT(0),
122862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
122962306a36Sopenharmony_ci			.name = "gcc_npu_bwmon_dsp_cfg_ahb_clk",
123062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
123162306a36Sopenharmony_ci		},
123262306a36Sopenharmony_ci	},
123362306a36Sopenharmony_ci};
123462306a36Sopenharmony_ci
123562306a36Sopenharmony_cistatic struct clk_branch gcc_npu_cfg_ahb_clk = {
123662306a36Sopenharmony_ci	.halt_reg = 0x4d004,
123762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
123862306a36Sopenharmony_ci	.hwcg_reg = 0x4d004,
123962306a36Sopenharmony_ci	.hwcg_bit = 1,
124062306a36Sopenharmony_ci	.clkr = {
124162306a36Sopenharmony_ci		.enable_reg = 0x4d004,
124262306a36Sopenharmony_ci		.enable_mask = BIT(0),
124362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
124462306a36Sopenharmony_ci			.name = "gcc_npu_cfg_ahb_clk",
124562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
124662306a36Sopenharmony_ci		},
124762306a36Sopenharmony_ci	},
124862306a36Sopenharmony_ci};
124962306a36Sopenharmony_ci
125062306a36Sopenharmony_cistatic struct clk_branch gcc_npu_dma_clk = {
125162306a36Sopenharmony_ci	.halt_reg = 0x4d1a0,
125262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
125362306a36Sopenharmony_ci	.hwcg_reg = 0x4d1a0,
125462306a36Sopenharmony_ci	.hwcg_bit = 1,
125562306a36Sopenharmony_ci	.clkr = {
125662306a36Sopenharmony_ci		.enable_reg = 0x4d1a0,
125762306a36Sopenharmony_ci		.enable_mask = BIT(0),
125862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
125962306a36Sopenharmony_ci			.name = "gcc_npu_dma_clk",
126062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
126162306a36Sopenharmony_ci		},
126262306a36Sopenharmony_ci	},
126362306a36Sopenharmony_ci};
126462306a36Sopenharmony_ci
126562306a36Sopenharmony_cistatic struct clk_branch gcc_npu_gpll0_clk_src = {
126662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
126762306a36Sopenharmony_ci	.clkr = {
126862306a36Sopenharmony_ci		.enable_reg = 0x52000,
126962306a36Sopenharmony_ci		.enable_mask = BIT(25),
127062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
127162306a36Sopenharmony_ci			.name = "gcc_npu_gpll0_clk_src",
127262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
127362306a36Sopenharmony_ci				&gpll0.clkr.hw,
127462306a36Sopenharmony_ci			},
127562306a36Sopenharmony_ci			.num_parents = 1,
127662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
127762306a36Sopenharmony_ci		},
127862306a36Sopenharmony_ci	},
127962306a36Sopenharmony_ci};
128062306a36Sopenharmony_ci
128162306a36Sopenharmony_cistatic struct clk_branch gcc_npu_gpll0_div_clk_src = {
128262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
128362306a36Sopenharmony_ci	.clkr = {
128462306a36Sopenharmony_ci		.enable_reg = 0x52000,
128562306a36Sopenharmony_ci		.enable_mask = BIT(26),
128662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
128762306a36Sopenharmony_ci			.name = "gcc_npu_gpll0_div_clk_src",
128862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
128962306a36Sopenharmony_ci				&gcc_pll0_main_div_cdiv.hw,
129062306a36Sopenharmony_ci			},
129162306a36Sopenharmony_ci			.num_parents = 1,
129262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
129362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
129462306a36Sopenharmony_ci		},
129562306a36Sopenharmony_ci	},
129662306a36Sopenharmony_ci};
129762306a36Sopenharmony_ci
129862306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
129962306a36Sopenharmony_ci	.halt_reg = 0x3300c,
130062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
130162306a36Sopenharmony_ci	.clkr = {
130262306a36Sopenharmony_ci		.enable_reg = 0x3300c,
130362306a36Sopenharmony_ci		.enable_mask = BIT(0),
130462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
130562306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
130662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
130762306a36Sopenharmony_ci				&gcc_pdm2_clk_src.clkr.hw,
130862306a36Sopenharmony_ci			},
130962306a36Sopenharmony_ci			.num_parents = 1,
131062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
131162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
131262306a36Sopenharmony_ci		},
131362306a36Sopenharmony_ci	},
131462306a36Sopenharmony_ci};
131562306a36Sopenharmony_ci
131662306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
131762306a36Sopenharmony_ci	.halt_reg = 0x33004,
131862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
131962306a36Sopenharmony_ci	.hwcg_reg = 0x33004,
132062306a36Sopenharmony_ci	.hwcg_bit = 1,
132162306a36Sopenharmony_ci	.clkr = {
132262306a36Sopenharmony_ci		.enable_reg = 0x33004,
132362306a36Sopenharmony_ci		.enable_mask = BIT(0),
132462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
132562306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
132662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
132762306a36Sopenharmony_ci		},
132862306a36Sopenharmony_ci	},
132962306a36Sopenharmony_ci};
133062306a36Sopenharmony_ci
133162306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = {
133262306a36Sopenharmony_ci	.halt_reg = 0x33008,
133362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
133462306a36Sopenharmony_ci	.clkr = {
133562306a36Sopenharmony_ci		.enable_reg = 0x33008,
133662306a36Sopenharmony_ci		.enable_mask = BIT(0),
133762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
133862306a36Sopenharmony_ci			.name = "gcc_pdm_xo4_clk",
133962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
134062306a36Sopenharmony_ci		},
134162306a36Sopenharmony_ci	},
134262306a36Sopenharmony_ci};
134362306a36Sopenharmony_ci
134462306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
134562306a36Sopenharmony_ci	.halt_reg = 0x34004,
134662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
134762306a36Sopenharmony_ci	.hwcg_reg = 0x34004,
134862306a36Sopenharmony_ci	.hwcg_bit = 1,
134962306a36Sopenharmony_ci	.clkr = {
135062306a36Sopenharmony_ci		.enable_reg = 0x52000,
135162306a36Sopenharmony_ci		.enable_mask = BIT(13),
135262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135362306a36Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
135462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
135562306a36Sopenharmony_ci		},
135662306a36Sopenharmony_ci	},
135762306a36Sopenharmony_ci};
135862306a36Sopenharmony_ci
135962306a36Sopenharmony_cistatic struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = {
136062306a36Sopenharmony_ci	.halt_reg = 0x4b004,
136162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
136262306a36Sopenharmony_ci	.hwcg_reg = 0x4b004,
136362306a36Sopenharmony_ci	.hwcg_bit = 1,
136462306a36Sopenharmony_ci	.clkr = {
136562306a36Sopenharmony_ci		.enable_reg = 0x4b004,
136662306a36Sopenharmony_ci		.enable_mask = BIT(0),
136762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
136862306a36Sopenharmony_ci			.name = "gcc_qspi_cnoc_periph_ahb_clk",
136962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
137062306a36Sopenharmony_ci		},
137162306a36Sopenharmony_ci	},
137262306a36Sopenharmony_ci};
137362306a36Sopenharmony_ci
137462306a36Sopenharmony_cistatic struct clk_branch gcc_qspi_core_clk = {
137562306a36Sopenharmony_ci	.halt_reg = 0x4b008,
137662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
137762306a36Sopenharmony_ci	.clkr = {
137862306a36Sopenharmony_ci		.enable_reg = 0x4b008,
137962306a36Sopenharmony_ci		.enable_mask = BIT(0),
138062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
138162306a36Sopenharmony_ci			.name = "gcc_qspi_core_clk",
138262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
138362306a36Sopenharmony_ci				&gcc_qspi_core_clk_src.clkr.hw,
138462306a36Sopenharmony_ci			},
138562306a36Sopenharmony_ci			.num_parents = 1,
138662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
138762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
138862306a36Sopenharmony_ci		},
138962306a36Sopenharmony_ci	},
139062306a36Sopenharmony_ci};
139162306a36Sopenharmony_ci
139262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
139362306a36Sopenharmony_ci	.halt_reg = 0x17014,
139462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
139562306a36Sopenharmony_ci	.clkr = {
139662306a36Sopenharmony_ci		.enable_reg = 0x52008,
139762306a36Sopenharmony_ci		.enable_mask = BIT(9),
139862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
139962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_core_2x_clk",
140062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
140162306a36Sopenharmony_ci		},
140262306a36Sopenharmony_ci	},
140362306a36Sopenharmony_ci};
140462306a36Sopenharmony_ci
140562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_clk = {
140662306a36Sopenharmony_ci	.halt_reg = 0x1700c,
140762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
140862306a36Sopenharmony_ci	.clkr = {
140962306a36Sopenharmony_ci		.enable_reg = 0x52008,
141062306a36Sopenharmony_ci		.enable_mask = BIT(8),
141162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
141262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_core_clk",
141362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
141462306a36Sopenharmony_ci		},
141562306a36Sopenharmony_ci	},
141662306a36Sopenharmony_ci};
141762306a36Sopenharmony_ci
141862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s0_clk = {
141962306a36Sopenharmony_ci	.halt_reg = 0x17030,
142062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
142162306a36Sopenharmony_ci	.clkr = {
142262306a36Sopenharmony_ci		.enable_reg = 0x52008,
142362306a36Sopenharmony_ci		.enable_mask = BIT(10),
142462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s0_clk",
142662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
142762306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
142862306a36Sopenharmony_ci			},
142962306a36Sopenharmony_ci			.num_parents = 1,
143062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
143162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
143262306a36Sopenharmony_ci		},
143362306a36Sopenharmony_ci	},
143462306a36Sopenharmony_ci};
143562306a36Sopenharmony_ci
143662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s1_clk = {
143762306a36Sopenharmony_ci	.halt_reg = 0x17160,
143862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
143962306a36Sopenharmony_ci	.clkr = {
144062306a36Sopenharmony_ci		.enable_reg = 0x52008,
144162306a36Sopenharmony_ci		.enable_mask = BIT(11),
144262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
144362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s1_clk",
144462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
144562306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
144662306a36Sopenharmony_ci			},
144762306a36Sopenharmony_ci			.num_parents = 1,
144862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
144962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
145062306a36Sopenharmony_ci		},
145162306a36Sopenharmony_ci	},
145262306a36Sopenharmony_ci};
145362306a36Sopenharmony_ci
145462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s2_clk = {
145562306a36Sopenharmony_ci	.halt_reg = 0x17290,
145662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
145762306a36Sopenharmony_ci	.clkr = {
145862306a36Sopenharmony_ci		.enable_reg = 0x52008,
145962306a36Sopenharmony_ci		.enable_mask = BIT(12),
146062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
146162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s2_clk",
146262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
146362306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
146462306a36Sopenharmony_ci			},
146562306a36Sopenharmony_ci			.num_parents = 1,
146662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
146762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
146862306a36Sopenharmony_ci		},
146962306a36Sopenharmony_ci	},
147062306a36Sopenharmony_ci};
147162306a36Sopenharmony_ci
147262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s3_clk = {
147362306a36Sopenharmony_ci	.halt_reg = 0x173c0,
147462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
147562306a36Sopenharmony_ci	.clkr = {
147662306a36Sopenharmony_ci		.enable_reg = 0x52008,
147762306a36Sopenharmony_ci		.enable_mask = BIT(13),
147862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
147962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s3_clk",
148062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
148162306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
148262306a36Sopenharmony_ci			},
148362306a36Sopenharmony_ci			.num_parents = 1,
148462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
148562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
148662306a36Sopenharmony_ci		},
148762306a36Sopenharmony_ci	},
148862306a36Sopenharmony_ci};
148962306a36Sopenharmony_ci
149062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s4_clk = {
149162306a36Sopenharmony_ci	.halt_reg = 0x174f0,
149262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
149362306a36Sopenharmony_ci	.clkr = {
149462306a36Sopenharmony_ci		.enable_reg = 0x52008,
149562306a36Sopenharmony_ci		.enable_mask = BIT(14),
149662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
149762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s4_clk",
149862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
149962306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
150062306a36Sopenharmony_ci			},
150162306a36Sopenharmony_ci			.num_parents = 1,
150262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
150362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
150462306a36Sopenharmony_ci		},
150562306a36Sopenharmony_ci	},
150662306a36Sopenharmony_ci};
150762306a36Sopenharmony_ci
150862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s5_clk = {
150962306a36Sopenharmony_ci	.halt_reg = 0x17620,
151062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
151162306a36Sopenharmony_ci	.clkr = {
151262306a36Sopenharmony_ci		.enable_reg = 0x52008,
151362306a36Sopenharmony_ci		.enable_mask = BIT(15),
151462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
151562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s5_clk",
151662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
151762306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
151862306a36Sopenharmony_ci			},
151962306a36Sopenharmony_ci			.num_parents = 1,
152062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
152162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
152262306a36Sopenharmony_ci		},
152362306a36Sopenharmony_ci	},
152462306a36Sopenharmony_ci};
152562306a36Sopenharmony_ci
152662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
152762306a36Sopenharmony_ci	.halt_reg = 0x18004,
152862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
152962306a36Sopenharmony_ci	.clkr = {
153062306a36Sopenharmony_ci		.enable_reg = 0x52008,
153162306a36Sopenharmony_ci		.enable_mask = BIT(18),
153262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
153362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_core_2x_clk",
153462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
153562306a36Sopenharmony_ci		},
153662306a36Sopenharmony_ci	},
153762306a36Sopenharmony_ci};
153862306a36Sopenharmony_ci
153962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_clk = {
154062306a36Sopenharmony_ci	.halt_reg = 0x18008,
154162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
154262306a36Sopenharmony_ci	.clkr = {
154362306a36Sopenharmony_ci		.enable_reg = 0x52008,
154462306a36Sopenharmony_ci		.enable_mask = BIT(19),
154562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
154662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_core_clk",
154762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
154862306a36Sopenharmony_ci		},
154962306a36Sopenharmony_ci	},
155062306a36Sopenharmony_ci};
155162306a36Sopenharmony_ci
155262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s0_clk = {
155362306a36Sopenharmony_ci	.halt_reg = 0x18014,
155462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
155562306a36Sopenharmony_ci	.clkr = {
155662306a36Sopenharmony_ci		.enable_reg = 0x52008,
155762306a36Sopenharmony_ci		.enable_mask = BIT(22),
155862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
155962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s0_clk",
156062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
156162306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
156262306a36Sopenharmony_ci			},
156362306a36Sopenharmony_ci			.num_parents = 1,
156462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
156562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
156662306a36Sopenharmony_ci		},
156762306a36Sopenharmony_ci	},
156862306a36Sopenharmony_ci};
156962306a36Sopenharmony_ci
157062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s1_clk = {
157162306a36Sopenharmony_ci	.halt_reg = 0x18144,
157262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
157362306a36Sopenharmony_ci	.clkr = {
157462306a36Sopenharmony_ci		.enable_reg = 0x52008,
157562306a36Sopenharmony_ci		.enable_mask = BIT(23),
157662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
157762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s1_clk",
157862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
157962306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
158062306a36Sopenharmony_ci			},
158162306a36Sopenharmony_ci			.num_parents = 1,
158262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
158362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
158462306a36Sopenharmony_ci		},
158562306a36Sopenharmony_ci	},
158662306a36Sopenharmony_ci};
158762306a36Sopenharmony_ci
158862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s2_clk = {
158962306a36Sopenharmony_ci	.halt_reg = 0x18274,
159062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
159162306a36Sopenharmony_ci	.clkr = {
159262306a36Sopenharmony_ci		.enable_reg = 0x52008,
159362306a36Sopenharmony_ci		.enable_mask = BIT(24),
159462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
159562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s2_clk",
159662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
159762306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
159862306a36Sopenharmony_ci			},
159962306a36Sopenharmony_ci			.num_parents = 1,
160062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
160162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
160262306a36Sopenharmony_ci		},
160362306a36Sopenharmony_ci	},
160462306a36Sopenharmony_ci};
160562306a36Sopenharmony_ci
160662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s3_clk = {
160762306a36Sopenharmony_ci	.halt_reg = 0x183a4,
160862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
160962306a36Sopenharmony_ci	.clkr = {
161062306a36Sopenharmony_ci		.enable_reg = 0x52008,
161162306a36Sopenharmony_ci		.enable_mask = BIT(25),
161262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
161362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s3_clk",
161462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
161562306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
161662306a36Sopenharmony_ci			},
161762306a36Sopenharmony_ci			.num_parents = 1,
161862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
161962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
162062306a36Sopenharmony_ci		},
162162306a36Sopenharmony_ci	},
162262306a36Sopenharmony_ci};
162362306a36Sopenharmony_ci
162462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s4_clk = {
162562306a36Sopenharmony_ci	.halt_reg = 0x184d4,
162662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
162762306a36Sopenharmony_ci	.clkr = {
162862306a36Sopenharmony_ci		.enable_reg = 0x52008,
162962306a36Sopenharmony_ci		.enable_mask = BIT(26),
163062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
163162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s4_clk",
163262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
163362306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
163462306a36Sopenharmony_ci			},
163562306a36Sopenharmony_ci			.num_parents = 1,
163662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
163762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
163862306a36Sopenharmony_ci		},
163962306a36Sopenharmony_ci	},
164062306a36Sopenharmony_ci};
164162306a36Sopenharmony_ci
164262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s5_clk = {
164362306a36Sopenharmony_ci	.halt_reg = 0x18604,
164462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
164562306a36Sopenharmony_ci	.clkr = {
164662306a36Sopenharmony_ci		.enable_reg = 0x52008,
164762306a36Sopenharmony_ci		.enable_mask = BIT(27),
164862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
164962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s5_clk",
165062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
165162306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
165262306a36Sopenharmony_ci			},
165362306a36Sopenharmony_ci			.num_parents = 1,
165462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
165562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
165662306a36Sopenharmony_ci		},
165762306a36Sopenharmony_ci	},
165862306a36Sopenharmony_ci};
165962306a36Sopenharmony_ci
166062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
166162306a36Sopenharmony_ci	.halt_reg = 0x17004,
166262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
166362306a36Sopenharmony_ci	.clkr = {
166462306a36Sopenharmony_ci		.enable_reg = 0x52008,
166562306a36Sopenharmony_ci		.enable_mask = BIT(6),
166662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
166762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_0_m_ahb_clk",
166862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
166962306a36Sopenharmony_ci		},
167062306a36Sopenharmony_ci	},
167162306a36Sopenharmony_ci};
167262306a36Sopenharmony_ci
167362306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
167462306a36Sopenharmony_ci	.halt_reg = 0x17008,
167562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
167662306a36Sopenharmony_ci	.hwcg_reg = 0x17008,
167762306a36Sopenharmony_ci	.hwcg_bit = 1,
167862306a36Sopenharmony_ci	.clkr = {
167962306a36Sopenharmony_ci		.enable_reg = 0x52008,
168062306a36Sopenharmony_ci		.enable_mask = BIT(7),
168162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
168262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_0_s_ahb_clk",
168362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
168462306a36Sopenharmony_ci		},
168562306a36Sopenharmony_ci	},
168662306a36Sopenharmony_ci};
168762306a36Sopenharmony_ci
168862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
168962306a36Sopenharmony_ci	.halt_reg = 0x1800c,
169062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
169162306a36Sopenharmony_ci	.clkr = {
169262306a36Sopenharmony_ci		.enable_reg = 0x52008,
169362306a36Sopenharmony_ci		.enable_mask = BIT(20),
169462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
169562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_1_m_ahb_clk",
169662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
169762306a36Sopenharmony_ci		},
169862306a36Sopenharmony_ci	},
169962306a36Sopenharmony_ci};
170062306a36Sopenharmony_ci
170162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
170262306a36Sopenharmony_ci	.halt_reg = 0x18010,
170362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
170462306a36Sopenharmony_ci	.hwcg_reg = 0x18010,
170562306a36Sopenharmony_ci	.hwcg_bit = 1,
170662306a36Sopenharmony_ci	.clkr = {
170762306a36Sopenharmony_ci		.enable_reg = 0x52008,
170862306a36Sopenharmony_ci		.enable_mask = BIT(21),
170962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
171062306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_1_s_ahb_clk",
171162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
171262306a36Sopenharmony_ci		},
171362306a36Sopenharmony_ci	},
171462306a36Sopenharmony_ci};
171562306a36Sopenharmony_ci
171662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
171762306a36Sopenharmony_ci	.halt_reg = 0x12008,
171862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
171962306a36Sopenharmony_ci	.clkr = {
172062306a36Sopenharmony_ci		.enable_reg = 0x12008,
172162306a36Sopenharmony_ci		.enable_mask = BIT(0),
172262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
172362306a36Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
172462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
172562306a36Sopenharmony_ci		},
172662306a36Sopenharmony_ci	},
172762306a36Sopenharmony_ci};
172862306a36Sopenharmony_ci
172962306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
173062306a36Sopenharmony_ci	.halt_reg = 0x1200c,
173162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
173262306a36Sopenharmony_ci	.clkr = {
173362306a36Sopenharmony_ci		.enable_reg = 0x1200c,
173462306a36Sopenharmony_ci		.enable_mask = BIT(0),
173562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
173662306a36Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
173762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
173862306a36Sopenharmony_ci				&gcc_sdcc1_apps_clk_src.clkr.hw,
173962306a36Sopenharmony_ci			},
174062306a36Sopenharmony_ci			.num_parents = 1,
174162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
174262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
174362306a36Sopenharmony_ci		},
174462306a36Sopenharmony_ci	},
174562306a36Sopenharmony_ci};
174662306a36Sopenharmony_ci
174762306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ice_core_clk = {
174862306a36Sopenharmony_ci	.halt_reg = 0x12040,
174962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
175062306a36Sopenharmony_ci	.clkr = {
175162306a36Sopenharmony_ci		.enable_reg = 0x12040,
175262306a36Sopenharmony_ci		.enable_mask = BIT(0),
175362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
175462306a36Sopenharmony_ci			.name = "gcc_sdcc1_ice_core_clk",
175562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
175662306a36Sopenharmony_ci				&gcc_sdcc1_ice_core_clk_src.clkr.hw,
175762306a36Sopenharmony_ci			},
175862306a36Sopenharmony_ci			.num_parents = 1,
175962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
176062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
176162306a36Sopenharmony_ci		},
176262306a36Sopenharmony_ci	},
176362306a36Sopenharmony_ci};
176462306a36Sopenharmony_ci
176562306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
176662306a36Sopenharmony_ci	.halt_reg = 0x14008,
176762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
176862306a36Sopenharmony_ci	.clkr = {
176962306a36Sopenharmony_ci		.enable_reg = 0x14008,
177062306a36Sopenharmony_ci		.enable_mask = BIT(0),
177162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
177262306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
177362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
177462306a36Sopenharmony_ci		},
177562306a36Sopenharmony_ci	},
177662306a36Sopenharmony_ci};
177762306a36Sopenharmony_ci
177862306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
177962306a36Sopenharmony_ci	.halt_reg = 0x14004,
178062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
178162306a36Sopenharmony_ci	.clkr = {
178262306a36Sopenharmony_ci		.enable_reg = 0x14004,
178362306a36Sopenharmony_ci		.enable_mask = BIT(0),
178462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
178562306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
178662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
178762306a36Sopenharmony_ci				&gcc_sdcc2_apps_clk_src.clkr.hw,
178862306a36Sopenharmony_ci			},
178962306a36Sopenharmony_ci			.num_parents = 1,
179062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
179162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
179262306a36Sopenharmony_ci		},
179362306a36Sopenharmony_ci	},
179462306a36Sopenharmony_ci};
179562306a36Sopenharmony_ci
179662306a36Sopenharmony_ci/* For CPUSS functionality the SYS NOC clock needs to be left enabled */
179762306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
179862306a36Sopenharmony_ci	.halt_reg = 0x4144,
179962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
180062306a36Sopenharmony_ci	.clkr = {
180162306a36Sopenharmony_ci		.enable_reg = 0x52000,
180262306a36Sopenharmony_ci		.enable_mask = BIT(0),
180362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
180462306a36Sopenharmony_ci			.name = "gcc_sys_noc_cpuss_ahb_clk",
180562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
180662306a36Sopenharmony_ci				&gcc_cpuss_ahb_clk_src.clkr.hw,
180762306a36Sopenharmony_ci			},
180862306a36Sopenharmony_ci			.num_parents = 1,
180962306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
181062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
181162306a36Sopenharmony_ci		},
181262306a36Sopenharmony_ci	},
181362306a36Sopenharmony_ci};
181462306a36Sopenharmony_ci
181562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_mem_clkref_clk = {
181662306a36Sopenharmony_ci	.halt_reg = 0x8c000,
181762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
181862306a36Sopenharmony_ci	.clkr = {
181962306a36Sopenharmony_ci		.enable_reg = 0x8c000,
182062306a36Sopenharmony_ci		.enable_mask = BIT(0),
182162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
182262306a36Sopenharmony_ci			.name = "gcc_ufs_mem_clkref_clk",
182362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
182462306a36Sopenharmony_ci		},
182562306a36Sopenharmony_ci	},
182662306a36Sopenharmony_ci};
182762306a36Sopenharmony_ci
182862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ahb_clk = {
182962306a36Sopenharmony_ci	.halt_reg = 0x77014,
183062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
183162306a36Sopenharmony_ci	.hwcg_reg = 0x77014,
183262306a36Sopenharmony_ci	.hwcg_bit = 1,
183362306a36Sopenharmony_ci	.clkr = {
183462306a36Sopenharmony_ci		.enable_reg = 0x77014,
183562306a36Sopenharmony_ci		.enable_mask = BIT(0),
183662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
183762306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ahb_clk",
183862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
183962306a36Sopenharmony_ci		},
184062306a36Sopenharmony_ci	},
184162306a36Sopenharmony_ci};
184262306a36Sopenharmony_ci
184362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_clk = {
184462306a36Sopenharmony_ci	.halt_reg = 0x77038,
184562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
184662306a36Sopenharmony_ci	.hwcg_reg = 0x77038,
184762306a36Sopenharmony_ci	.hwcg_bit = 1,
184862306a36Sopenharmony_ci	.clkr = {
184962306a36Sopenharmony_ci		.enable_reg = 0x77038,
185062306a36Sopenharmony_ci		.enable_mask = BIT(0),
185162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
185262306a36Sopenharmony_ci			.name = "gcc_ufs_phy_axi_clk",
185362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
185462306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
185562306a36Sopenharmony_ci			},
185662306a36Sopenharmony_ci			.num_parents = 1,
185762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
185862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
185962306a36Sopenharmony_ci		},
186062306a36Sopenharmony_ci	},
186162306a36Sopenharmony_ci};
186262306a36Sopenharmony_ci
186362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_clk = {
186462306a36Sopenharmony_ci	.halt_reg = 0x77090,
186562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
186662306a36Sopenharmony_ci	.hwcg_reg = 0x77090,
186762306a36Sopenharmony_ci	.hwcg_bit = 1,
186862306a36Sopenharmony_ci	.clkr = {
186962306a36Sopenharmony_ci		.enable_reg = 0x77090,
187062306a36Sopenharmony_ci		.enable_mask = BIT(0),
187162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
187262306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ice_core_clk",
187362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
187462306a36Sopenharmony_ci				&gcc_ufs_phy_ice_core_clk_src.clkr.hw,
187562306a36Sopenharmony_ci			},
187662306a36Sopenharmony_ci			.num_parents = 1,
187762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
187862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
187962306a36Sopenharmony_ci		},
188062306a36Sopenharmony_ci	},
188162306a36Sopenharmony_ci};
188262306a36Sopenharmony_ci
188362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_clk = {
188462306a36Sopenharmony_ci	.halt_reg = 0x77094,
188562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
188662306a36Sopenharmony_ci	.hwcg_reg = 0x77094,
188762306a36Sopenharmony_ci	.hwcg_bit = 1,
188862306a36Sopenharmony_ci	.clkr = {
188962306a36Sopenharmony_ci		.enable_reg = 0x77094,
189062306a36Sopenharmony_ci		.enable_mask = BIT(0),
189162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
189262306a36Sopenharmony_ci			.name = "gcc_ufs_phy_phy_aux_clk",
189362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
189462306a36Sopenharmony_ci				&gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
189562306a36Sopenharmony_ci			},
189662306a36Sopenharmony_ci			.num_parents = 1,
189762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
189862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
189962306a36Sopenharmony_ci		},
190062306a36Sopenharmony_ci	},
190162306a36Sopenharmony_ci};
190262306a36Sopenharmony_ci
190362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
190462306a36Sopenharmony_ci	.halt_reg = 0x7701c,
190562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
190662306a36Sopenharmony_ci	.clkr = {
190762306a36Sopenharmony_ci		.enable_reg = 0x7701c,
190862306a36Sopenharmony_ci		.enable_mask = BIT(0),
190962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
191062306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_0_clk",
191162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
191262306a36Sopenharmony_ci		},
191362306a36Sopenharmony_ci	},
191462306a36Sopenharmony_ci};
191562306a36Sopenharmony_ci
191662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
191762306a36Sopenharmony_ci	.halt_reg = 0x77018,
191862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
191962306a36Sopenharmony_ci	.clkr = {
192062306a36Sopenharmony_ci		.enable_reg = 0x77018,
192162306a36Sopenharmony_ci		.enable_mask = BIT(0),
192262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
192362306a36Sopenharmony_ci			.name = "gcc_ufs_phy_tx_symbol_0_clk",
192462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
192562306a36Sopenharmony_ci		},
192662306a36Sopenharmony_ci	},
192762306a36Sopenharmony_ci};
192862306a36Sopenharmony_ci
192962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_clk = {
193062306a36Sopenharmony_ci	.halt_reg = 0x7708c,
193162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
193262306a36Sopenharmony_ci	.hwcg_reg = 0x7708c,
193362306a36Sopenharmony_ci	.hwcg_bit = 1,
193462306a36Sopenharmony_ci	.clkr = {
193562306a36Sopenharmony_ci		.enable_reg = 0x7708c,
193662306a36Sopenharmony_ci		.enable_mask = BIT(0),
193762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
193862306a36Sopenharmony_ci			.name = "gcc_ufs_phy_unipro_core_clk",
193962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
194062306a36Sopenharmony_ci				&gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
194162306a36Sopenharmony_ci			},
194262306a36Sopenharmony_ci			.num_parents = 1,
194362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
194462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
194562306a36Sopenharmony_ci		},
194662306a36Sopenharmony_ci	},
194762306a36Sopenharmony_ci};
194862306a36Sopenharmony_ci
194962306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk = {
195062306a36Sopenharmony_ci	.halt_reg = 0xf010,
195162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
195262306a36Sopenharmony_ci	.clkr = {
195362306a36Sopenharmony_ci		.enable_reg = 0xf010,
195462306a36Sopenharmony_ci		.enable_mask = BIT(0),
195562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
195662306a36Sopenharmony_ci			.name = "gcc_usb30_prim_master_clk",
195762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
195862306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
195962306a36Sopenharmony_ci			},
196062306a36Sopenharmony_ci			.num_parents = 1,
196162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
196262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
196362306a36Sopenharmony_ci		},
196462306a36Sopenharmony_ci	},
196562306a36Sopenharmony_ci};
196662306a36Sopenharmony_ci
196762306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
196862306a36Sopenharmony_ci	.halt_reg = 0xf018,
196962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
197062306a36Sopenharmony_ci	.clkr = {
197162306a36Sopenharmony_ci		.enable_reg = 0xf018,
197262306a36Sopenharmony_ci		.enable_mask = BIT(0),
197362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
197462306a36Sopenharmony_ci			.name = "gcc_usb30_prim_mock_utmi_clk",
197562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
197662306a36Sopenharmony_ci				&gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
197762306a36Sopenharmony_ci			},
197862306a36Sopenharmony_ci			.num_parents = 1,
197962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
198062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
198162306a36Sopenharmony_ci		},
198262306a36Sopenharmony_ci	},
198362306a36Sopenharmony_ci};
198462306a36Sopenharmony_ci
198562306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_sleep_clk = {
198662306a36Sopenharmony_ci	.halt_reg = 0xf014,
198762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
198862306a36Sopenharmony_ci	.clkr = {
198962306a36Sopenharmony_ci		.enable_reg = 0xf014,
199062306a36Sopenharmony_ci		.enable_mask = BIT(0),
199162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
199262306a36Sopenharmony_ci			.name = "gcc_usb30_prim_sleep_clk",
199362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
199462306a36Sopenharmony_ci		},
199562306a36Sopenharmony_ci	},
199662306a36Sopenharmony_ci};
199762306a36Sopenharmony_ci
199862306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_clkref_clk = {
199962306a36Sopenharmony_ci	.halt_reg = 0x8c010,
200062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
200162306a36Sopenharmony_ci	.clkr = {
200262306a36Sopenharmony_ci		.enable_reg = 0x8c010,
200362306a36Sopenharmony_ci		.enable_mask = BIT(0),
200462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
200562306a36Sopenharmony_ci			.name = "gcc_usb3_prim_clkref_clk",
200662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
200762306a36Sopenharmony_ci		},
200862306a36Sopenharmony_ci	},
200962306a36Sopenharmony_ci};
201062306a36Sopenharmony_ci
201162306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_aux_clk = {
201262306a36Sopenharmony_ci	.halt_reg = 0xf050,
201362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
201462306a36Sopenharmony_ci	.clkr = {
201562306a36Sopenharmony_ci		.enable_reg = 0xf050,
201662306a36Sopenharmony_ci		.enable_mask = BIT(0),
201762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
201862306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_aux_clk",
201962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
202062306a36Sopenharmony_ci				&gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
202162306a36Sopenharmony_ci			},
202262306a36Sopenharmony_ci			.num_parents = 1,
202362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
202462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
202562306a36Sopenharmony_ci		},
202662306a36Sopenharmony_ci	},
202762306a36Sopenharmony_ci};
202862306a36Sopenharmony_ci
202962306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
203062306a36Sopenharmony_ci	.halt_reg = 0xf054,
203162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
203262306a36Sopenharmony_ci	.clkr = {
203362306a36Sopenharmony_ci		.enable_reg = 0xf054,
203462306a36Sopenharmony_ci		.enable_mask = BIT(0),
203562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
203662306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_com_aux_clk",
203762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
203862306a36Sopenharmony_ci				&gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
203962306a36Sopenharmony_ci			},
204062306a36Sopenharmony_ci			.num_parents = 1,
204162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
204262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
204362306a36Sopenharmony_ci		},
204462306a36Sopenharmony_ci	},
204562306a36Sopenharmony_ci};
204662306a36Sopenharmony_ci
204762306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
204862306a36Sopenharmony_ci	.halt_reg = 0xf058,
204962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
205062306a36Sopenharmony_ci	.clkr = {
205162306a36Sopenharmony_ci		.enable_reg = 0xf058,
205262306a36Sopenharmony_ci		.enable_mask = BIT(0),
205362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
205462306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_pipe_clk",
205562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
205662306a36Sopenharmony_ci		},
205762306a36Sopenharmony_ci	},
205862306a36Sopenharmony_ci};
205962306a36Sopenharmony_ci
206062306a36Sopenharmony_cistatic struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
206162306a36Sopenharmony_ci	.halt_reg = 0x6a004,
206262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
206362306a36Sopenharmony_ci	.hwcg_reg = 0x6a004,
206462306a36Sopenharmony_ci	.hwcg_bit = 1,
206562306a36Sopenharmony_ci	.clkr = {
206662306a36Sopenharmony_ci		.enable_reg = 0x6a004,
206762306a36Sopenharmony_ci		.enable_mask = BIT(0),
206862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
206962306a36Sopenharmony_ci			.name = "gcc_usb_phy_cfg_ahb2phy_clk",
207062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
207162306a36Sopenharmony_ci		},
207262306a36Sopenharmony_ci	},
207362306a36Sopenharmony_ci};
207462306a36Sopenharmony_ci
207562306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi_clk = {
207662306a36Sopenharmony_ci	.halt_reg = 0xb01c,
207762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
207862306a36Sopenharmony_ci	.clkr = {
207962306a36Sopenharmony_ci		.enable_reg = 0xb01c,
208062306a36Sopenharmony_ci		.enable_mask = BIT(0),
208162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
208262306a36Sopenharmony_ci			.name = "gcc_video_axi_clk",
208362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
208462306a36Sopenharmony_ci		},
208562306a36Sopenharmony_ci	},
208662306a36Sopenharmony_ci};
208762306a36Sopenharmony_ci
208862306a36Sopenharmony_cistatic struct clk_branch gcc_video_gpll0_div_clk_src = {
208962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
209062306a36Sopenharmony_ci	.clkr = {
209162306a36Sopenharmony_ci		.enable_reg = 0x52000,
209262306a36Sopenharmony_ci		.enable_mask = BIT(20),
209362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
209462306a36Sopenharmony_ci			.name = "gcc_video_gpll0_div_clk_src",
209562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
209662306a36Sopenharmony_ci				&gcc_pll0_main_div_cdiv.hw,
209762306a36Sopenharmony_ci			},
209862306a36Sopenharmony_ci			.num_parents = 1,
209962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
210062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
210162306a36Sopenharmony_ci		},
210262306a36Sopenharmony_ci	},
210362306a36Sopenharmony_ci};
210462306a36Sopenharmony_ci
210562306a36Sopenharmony_cistatic struct clk_branch gcc_video_throttle_axi_clk = {
210662306a36Sopenharmony_ci	.halt_reg = 0xb07c,
210762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
210862306a36Sopenharmony_ci	.hwcg_reg = 0xb07c,
210962306a36Sopenharmony_ci	.hwcg_bit = 1,
211062306a36Sopenharmony_ci	.clkr = {
211162306a36Sopenharmony_ci		.enable_reg = 0xb07c,
211262306a36Sopenharmony_ci		.enable_mask = BIT(0),
211362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
211462306a36Sopenharmony_ci			.name = "gcc_video_throttle_axi_clk",
211562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
211662306a36Sopenharmony_ci		},
211762306a36Sopenharmony_ci	},
211862306a36Sopenharmony_ci};
211962306a36Sopenharmony_ci
212062306a36Sopenharmony_cistatic struct clk_branch gcc_mss_cfg_ahb_clk = {
212162306a36Sopenharmony_ci	.halt_reg = 0x8a000,
212262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
212362306a36Sopenharmony_ci	.clkr = {
212462306a36Sopenharmony_ci		.enable_reg = 0x8a000,
212562306a36Sopenharmony_ci		.enable_mask = BIT(0),
212662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
212762306a36Sopenharmony_ci			.name = "gcc_mss_cfg_ahb_clk",
212862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
212962306a36Sopenharmony_ci		},
213062306a36Sopenharmony_ci	},
213162306a36Sopenharmony_ci};
213262306a36Sopenharmony_ci
213362306a36Sopenharmony_cistatic struct clk_branch gcc_mss_mfab_axis_clk = {
213462306a36Sopenharmony_ci	.halt_reg = 0x8a004,
213562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
213662306a36Sopenharmony_ci	.clkr = {
213762306a36Sopenharmony_ci		.enable_reg = 0x8a004,
213862306a36Sopenharmony_ci		.enable_mask = BIT(0),
213962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
214062306a36Sopenharmony_ci			.name = "gcc_mss_mfab_axis_clk",
214162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
214262306a36Sopenharmony_ci		},
214362306a36Sopenharmony_ci	},
214462306a36Sopenharmony_ci};
214562306a36Sopenharmony_ci
214662306a36Sopenharmony_cistatic struct clk_branch gcc_mss_nav_axi_clk = {
214762306a36Sopenharmony_ci	.halt_reg = 0x8a00c,
214862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
214962306a36Sopenharmony_ci	.clkr = {
215062306a36Sopenharmony_ci		.enable_reg = 0x8a00c,
215162306a36Sopenharmony_ci		.enable_mask = BIT(0),
215262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
215362306a36Sopenharmony_ci			.name = "gcc_mss_nav_axi_clk",
215462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
215562306a36Sopenharmony_ci		},
215662306a36Sopenharmony_ci	},
215762306a36Sopenharmony_ci};
215862306a36Sopenharmony_ci
215962306a36Sopenharmony_cistatic struct clk_branch gcc_mss_snoc_axi_clk = {
216062306a36Sopenharmony_ci	.halt_reg = 0x8a150,
216162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
216262306a36Sopenharmony_ci	.clkr = {
216362306a36Sopenharmony_ci		.enable_reg = 0x8a150,
216462306a36Sopenharmony_ci		.enable_mask = BIT(0),
216562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
216662306a36Sopenharmony_ci			.name = "gcc_mss_snoc_axi_clk",
216762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
216862306a36Sopenharmony_ci		},
216962306a36Sopenharmony_ci	},
217062306a36Sopenharmony_ci};
217162306a36Sopenharmony_ci
217262306a36Sopenharmony_cistatic struct clk_branch gcc_mss_q6_memnoc_axi_clk = {
217362306a36Sopenharmony_ci	.halt_reg = 0x8a154,
217462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
217562306a36Sopenharmony_ci	.clkr = {
217662306a36Sopenharmony_ci		.enable_reg = 0x8a154,
217762306a36Sopenharmony_ci		.enable_mask = BIT(0),
217862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
217962306a36Sopenharmony_ci			.name = "gcc_mss_q6_memnoc_axi_clk",
218062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
218162306a36Sopenharmony_ci		},
218262306a36Sopenharmony_ci	},
218362306a36Sopenharmony_ci};
218462306a36Sopenharmony_ci
218562306a36Sopenharmony_cistatic struct clk_branch gcc_lpass_cfg_noc_sway_clk = {
218662306a36Sopenharmony_ci	.halt_reg = 0x47018,
218762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
218862306a36Sopenharmony_ci	.clkr = {
218962306a36Sopenharmony_ci		.enable_reg = 0x47018,
219062306a36Sopenharmony_ci		.enable_mask = BIT(0),
219162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
219262306a36Sopenharmony_ci			.name = "gcc_lpass_cfg_noc_sway_clk",
219362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
219462306a36Sopenharmony_ci		},
219562306a36Sopenharmony_ci	},
219662306a36Sopenharmony_ci};
219762306a36Sopenharmony_ci
219862306a36Sopenharmony_cistatic struct gdsc ufs_phy_gdsc = {
219962306a36Sopenharmony_ci	.gdscr = 0x77004,
220062306a36Sopenharmony_ci	.pd = {
220162306a36Sopenharmony_ci		.name = "ufs_phy_gdsc",
220262306a36Sopenharmony_ci	},
220362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
220462306a36Sopenharmony_ci};
220562306a36Sopenharmony_ci
220662306a36Sopenharmony_cistatic struct gdsc usb30_prim_gdsc = {
220762306a36Sopenharmony_ci	.gdscr = 0x0f004,
220862306a36Sopenharmony_ci	.pd = {
220962306a36Sopenharmony_ci		.name = "usb30_prim_gdsc",
221062306a36Sopenharmony_ci	},
221162306a36Sopenharmony_ci	.pwrsts = PWRSTS_RET_ON,
221262306a36Sopenharmony_ci};
221362306a36Sopenharmony_ci
221462306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
221562306a36Sopenharmony_ci	.gdscr = 0x7d040,
221662306a36Sopenharmony_ci	.pd = {
221762306a36Sopenharmony_ci		.name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
221862306a36Sopenharmony_ci	},
221962306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
222062306a36Sopenharmony_ci	.flags = VOTABLE,
222162306a36Sopenharmony_ci};
222262306a36Sopenharmony_ci
222362306a36Sopenharmony_cistatic struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf_gdsc = {
222462306a36Sopenharmony_ci	.gdscr = 0x7d044,
222562306a36Sopenharmony_ci	.pd = {
222662306a36Sopenharmony_ci		.name = "hlos1_vote_mmnoc_mmu_tbu_sf_gdsc",
222762306a36Sopenharmony_ci	},
222862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
222962306a36Sopenharmony_ci	.flags = VOTABLE,
223062306a36Sopenharmony_ci};
223162306a36Sopenharmony_ci
223262306a36Sopenharmony_cistatic struct gdsc *gcc_sc7180_gdscs[] = {
223362306a36Sopenharmony_ci	[UFS_PHY_GDSC] = &ufs_phy_gdsc,
223462306a36Sopenharmony_ci	[USB30_PRIM_GDSC] = &usb30_prim_gdsc,
223562306a36Sopenharmony_ci	[HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] =
223662306a36Sopenharmony_ci					&hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
223762306a36Sopenharmony_ci	[HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC] =
223862306a36Sopenharmony_ci					&hlos1_vote_mmnoc_mmu_tbu_sf_gdsc,
223962306a36Sopenharmony_ci};
224062306a36Sopenharmony_ci
224162306a36Sopenharmony_ci
224262306a36Sopenharmony_cistatic struct clk_hw *gcc_sc7180_hws[] = {
224362306a36Sopenharmony_ci	[GCC_GPLL0_MAIN_DIV_CDIV] = &gcc_pll0_main_div_cdiv.hw,
224462306a36Sopenharmony_ci};
224562306a36Sopenharmony_ci
224662306a36Sopenharmony_cistatic struct clk_regmap *gcc_sc7180_clocks[] = {
224762306a36Sopenharmony_ci	[GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
224862306a36Sopenharmony_ci	[GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
224962306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
225062306a36Sopenharmony_ci	[GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
225162306a36Sopenharmony_ci	[GCC_CAMERA_THROTTLE_HF_AXI_CLK] = &gcc_camera_throttle_hf_axi_clk.clkr,
225262306a36Sopenharmony_ci	[GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
225362306a36Sopenharmony_ci	[GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
225462306a36Sopenharmony_ci	[GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
225562306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
225662306a36Sopenharmony_ci	[GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
225762306a36Sopenharmony_ci	[GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
225862306a36Sopenharmony_ci	[GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
225962306a36Sopenharmony_ci	[GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
226062306a36Sopenharmony_ci	[GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
226162306a36Sopenharmony_ci	[GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
226262306a36Sopenharmony_ci	[GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
226362306a36Sopenharmony_ci	[GCC_DISP_THROTTLE_HF_AXI_CLK] = &gcc_disp_throttle_hf_axi_clk.clkr,
226462306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
226562306a36Sopenharmony_ci	[GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
226662306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
226762306a36Sopenharmony_ci	[GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
226862306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
226962306a36Sopenharmony_ci	[GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
227062306a36Sopenharmony_ci	[GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
227162306a36Sopenharmony_ci	[GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
227262306a36Sopenharmony_ci	[GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
227362306a36Sopenharmony_ci	[GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
227462306a36Sopenharmony_ci	[GCC_NPU_AXI_CLK] = &gcc_npu_axi_clk.clkr,
227562306a36Sopenharmony_ci	[GCC_NPU_BWMON_AXI_CLK] = &gcc_npu_bwmon_axi_clk.clkr,
227662306a36Sopenharmony_ci	[GCC_NPU_BWMON_DMA_CFG_AHB_CLK] = &gcc_npu_bwmon_dma_cfg_ahb_clk.clkr,
227762306a36Sopenharmony_ci	[GCC_NPU_BWMON_DSP_CFG_AHB_CLK] = &gcc_npu_bwmon_dsp_cfg_ahb_clk.clkr,
227862306a36Sopenharmony_ci	[GCC_NPU_CFG_AHB_CLK] = &gcc_npu_cfg_ahb_clk.clkr,
227962306a36Sopenharmony_ci	[GCC_NPU_DMA_CLK] = &gcc_npu_dma_clk.clkr,
228062306a36Sopenharmony_ci	[GCC_NPU_GPLL0_CLK_SRC] = &gcc_npu_gpll0_clk_src.clkr,
228162306a36Sopenharmony_ci	[GCC_NPU_GPLL0_DIV_CLK_SRC] = &gcc_npu_gpll0_div_clk_src.clkr,
228262306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
228362306a36Sopenharmony_ci	[GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
228462306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
228562306a36Sopenharmony_ci	[GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
228662306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
228762306a36Sopenharmony_ci	[GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
228862306a36Sopenharmony_ci	[GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
228962306a36Sopenharmony_ci	[GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
229062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
229162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
229262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
229362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
229462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
229562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
229662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
229762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
229862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
229962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
230062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
230162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
230262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
230362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
230462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
230562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
230662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
230762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
230862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
230962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
231062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
231162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
231262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
231362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
231462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
231562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
231662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
231762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
231862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
231962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
232062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
232162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
232262306a36Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
232362306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
232462306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
232562306a36Sopenharmony_ci	[GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
232662306a36Sopenharmony_ci	[GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
232762306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
232862306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
232962306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
233062306a36Sopenharmony_ci	[GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
233162306a36Sopenharmony_ci	[GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
233262306a36Sopenharmony_ci	[GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
233362306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
233462306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
233562306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
233662306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
233762306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
233862306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
233962306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
234062306a36Sopenharmony_ci	[GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
234162306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
234262306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
234362306a36Sopenharmony_ci		&gcc_ufs_phy_unipro_core_clk_src.clkr,
234462306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
234562306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
234662306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
234762306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
234862306a36Sopenharmony_ci		&gcc_usb30_prim_mock_utmi_clk_src.clkr,
234962306a36Sopenharmony_ci	[GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
235062306a36Sopenharmony_ci	[GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
235162306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
235262306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
235362306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
235462306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
235562306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
235662306a36Sopenharmony_ci	[GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr,
235762306a36Sopenharmony_ci	[GCC_VIDEO_GPLL0_DIV_CLK_SRC] = &gcc_video_gpll0_div_clk_src.clkr,
235862306a36Sopenharmony_ci	[GCC_VIDEO_THROTTLE_AXI_CLK] = &gcc_video_throttle_axi_clk.clkr,
235962306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
236062306a36Sopenharmony_ci	[GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
236162306a36Sopenharmony_ci	[GPLL6] = &gpll6.clkr,
236262306a36Sopenharmony_ci	[GPLL7] = &gpll7.clkr,
236362306a36Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
236462306a36Sopenharmony_ci	[GPLL1] = &gpll1.clkr,
236562306a36Sopenharmony_ci	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
236662306a36Sopenharmony_ci	[GCC_MSS_MFAB_AXIS_CLK] = &gcc_mss_mfab_axis_clk.clkr,
236762306a36Sopenharmony_ci	[GCC_MSS_NAV_AXI_CLK] = &gcc_mss_nav_axi_clk.clkr,
236862306a36Sopenharmony_ci	[GCC_MSS_Q6_MEMNOC_AXI_CLK] = &gcc_mss_q6_memnoc_axi_clk.clkr,
236962306a36Sopenharmony_ci	[GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
237062306a36Sopenharmony_ci	[GCC_SEC_CTRL_CLK_SRC] = &gcc_sec_ctrl_clk_src.clkr,
237162306a36Sopenharmony_ci	[GCC_LPASS_CFG_NOC_SWAY_CLK] = &gcc_lpass_cfg_noc_sway_clk.clkr,
237262306a36Sopenharmony_ci};
237362306a36Sopenharmony_ci
237462306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sc7180_resets[] = {
237562306a36Sopenharmony_ci	[GCC_QUSB2PHY_PRIM_BCR] = { 0x26000 },
237662306a36Sopenharmony_ci	[GCC_QUSB2PHY_SEC_BCR] = { 0x26004 },
237762306a36Sopenharmony_ci	[GCC_UFS_PHY_BCR] = { 0x77000 },
237862306a36Sopenharmony_ci	[GCC_USB30_PRIM_BCR] = { 0xf000 },
237962306a36Sopenharmony_ci	[GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
238062306a36Sopenharmony_ci	[GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
238162306a36Sopenharmony_ci	[GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
238262306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
238362306a36Sopenharmony_ci	[GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
238462306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
238562306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
238662306a36Sopenharmony_ci};
238762306a36Sopenharmony_ci
238862306a36Sopenharmony_cistatic struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
238962306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
239062306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
239162306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
239262306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
239362306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
239462306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
239562306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
239662306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
239762306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
239862306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
239962306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
240062306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
240162306a36Sopenharmony_ci};
240262306a36Sopenharmony_ci
240362306a36Sopenharmony_cistatic const struct regmap_config gcc_sc7180_regmap_config = {
240462306a36Sopenharmony_ci	.reg_bits = 32,
240562306a36Sopenharmony_ci	.reg_stride = 4,
240662306a36Sopenharmony_ci	.val_bits = 32,
240762306a36Sopenharmony_ci	.max_register = 0x18208c,
240862306a36Sopenharmony_ci	.fast_io = true,
240962306a36Sopenharmony_ci};
241062306a36Sopenharmony_ci
241162306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sc7180_desc = {
241262306a36Sopenharmony_ci	.config = &gcc_sc7180_regmap_config,
241362306a36Sopenharmony_ci	.clk_hws = gcc_sc7180_hws,
241462306a36Sopenharmony_ci	.num_clk_hws = ARRAY_SIZE(gcc_sc7180_hws),
241562306a36Sopenharmony_ci	.clks = gcc_sc7180_clocks,
241662306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_sc7180_clocks),
241762306a36Sopenharmony_ci	.resets = gcc_sc7180_resets,
241862306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_sc7180_resets),
241962306a36Sopenharmony_ci	.gdscs = gcc_sc7180_gdscs,
242062306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_sc7180_gdscs),
242162306a36Sopenharmony_ci};
242262306a36Sopenharmony_ci
242362306a36Sopenharmony_cistatic const struct of_device_id gcc_sc7180_match_table[] = {
242462306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-sc7180" },
242562306a36Sopenharmony_ci	{ }
242662306a36Sopenharmony_ci};
242762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sc7180_match_table);
242862306a36Sopenharmony_ci
242962306a36Sopenharmony_cistatic int gcc_sc7180_probe(struct platform_device *pdev)
243062306a36Sopenharmony_ci{
243162306a36Sopenharmony_ci	struct regmap *regmap;
243262306a36Sopenharmony_ci	int ret;
243362306a36Sopenharmony_ci
243462306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gcc_sc7180_desc);
243562306a36Sopenharmony_ci	if (IS_ERR(regmap))
243662306a36Sopenharmony_ci		return PTR_ERR(regmap);
243762306a36Sopenharmony_ci
243862306a36Sopenharmony_ci	/*
243962306a36Sopenharmony_ci	 * Disable the GPLL0 active input to MM blocks, NPU
244062306a36Sopenharmony_ci	 * and GPU via MISC registers.
244162306a36Sopenharmony_ci	 */
244262306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x09ffc, 0x3, 0x3);
244362306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x4d110, 0x3, 0x3);
244462306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
244562306a36Sopenharmony_ci
244662306a36Sopenharmony_ci	/*
244762306a36Sopenharmony_ci	 * Keep the clocks always-ON
244862306a36Sopenharmony_ci	 * GCC_CPUSS_GNOC_CLK, GCC_VIDEO_AHB_CLK, GCC_CAMERA_AHB_CLK,
244962306a36Sopenharmony_ci	 * GCC_DISP_AHB_CLK, GCC_GPU_CFG_AHB_CLK
245062306a36Sopenharmony_ci	 */
245162306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x48004, BIT(0), BIT(0));
245262306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x0b004, BIT(0), BIT(0));
245362306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x0b008, BIT(0), BIT(0));
245462306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x0b00c, BIT(0), BIT(0));
245562306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x0b02c, BIT(0), BIT(0));
245662306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x0b028, BIT(0), BIT(0));
245762306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x0b030, BIT(0), BIT(0));
245862306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x71004, BIT(0), BIT(0));
245962306a36Sopenharmony_ci
246062306a36Sopenharmony_ci	ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
246162306a36Sopenharmony_ci					ARRAY_SIZE(gcc_dfs_clocks));
246262306a36Sopenharmony_ci	if (ret)
246362306a36Sopenharmony_ci		return ret;
246462306a36Sopenharmony_ci
246562306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gcc_sc7180_desc, regmap);
246662306a36Sopenharmony_ci}
246762306a36Sopenharmony_ci
246862306a36Sopenharmony_cistatic struct platform_driver gcc_sc7180_driver = {
246962306a36Sopenharmony_ci	.probe = gcc_sc7180_probe,
247062306a36Sopenharmony_ci	.driver = {
247162306a36Sopenharmony_ci		.name = "gcc-sc7180",
247262306a36Sopenharmony_ci		.of_match_table = gcc_sc7180_match_table,
247362306a36Sopenharmony_ci	},
247462306a36Sopenharmony_ci};
247562306a36Sopenharmony_ci
247662306a36Sopenharmony_cistatic int __init gcc_sc7180_init(void)
247762306a36Sopenharmony_ci{
247862306a36Sopenharmony_ci	return platform_driver_register(&gcc_sc7180_driver);
247962306a36Sopenharmony_ci}
248062306a36Sopenharmony_cicore_initcall(gcc_sc7180_init);
248162306a36Sopenharmony_ci
248262306a36Sopenharmony_cistatic void __exit gcc_sc7180_exit(void)
248362306a36Sopenharmony_ci{
248462306a36Sopenharmony_ci	platform_driver_unregister(&gcc_sc7180_driver);
248562306a36Sopenharmony_ci}
248662306a36Sopenharmony_cimodule_exit(gcc_sc7180_exit);
248762306a36Sopenharmony_ci
248862306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC SC7180 Driver");
248962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
2490