162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021-2022, Qualcomm Innovation Center, Inc. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2023, Linaro Limited
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk.h>
862306a36Sopenharmony_ci#include <linux/clk-provider.h>
962306a36Sopenharmony_ci#include <linux/err.h>
1062306a36Sopenharmony_ci#include <linux/kernel.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/platform_device.h>
1462306a36Sopenharmony_ci#include <linux/regmap.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sa8775p-gcc.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1962306a36Sopenharmony_ci#include "clk-branch.h"
2062306a36Sopenharmony_ci#include "clk-rcg.h"
2162306a36Sopenharmony_ci#include "clk-regmap.h"
2262306a36Sopenharmony_ci#include "clk-regmap-divider.h"
2362306a36Sopenharmony_ci#include "clk-regmap-mux.h"
2462306a36Sopenharmony_ci#include "clk-regmap-phy-mux.h"
2562306a36Sopenharmony_ci#include "common.h"
2662306a36Sopenharmony_ci#include "gdsc.h"
2762306a36Sopenharmony_ci#include "reset.h"
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci/* Need to match the order of clocks in DT binding */
3062306a36Sopenharmony_cienum {
3162306a36Sopenharmony_ci	DT_BI_TCXO,
3262306a36Sopenharmony_ci	DT_SLEEP_CLK,
3362306a36Sopenharmony_ci	DT_UFS_PHY_RX_SYMBOL_0_CLK,
3462306a36Sopenharmony_ci	DT_UFS_PHY_RX_SYMBOL_1_CLK,
3562306a36Sopenharmony_ci	DT_UFS_PHY_TX_SYMBOL_0_CLK,
3662306a36Sopenharmony_ci	DT_UFS_CARD_RX_SYMBOL_0_CLK,
3762306a36Sopenharmony_ci	DT_UFS_CARD_RX_SYMBOL_1_CLK,
3862306a36Sopenharmony_ci	DT_UFS_CARD_TX_SYMBOL_0_CLK,
3962306a36Sopenharmony_ci	DT_USB3_PHY_WRAPPER_GCC_USB30_PRIM_PIPE_CLK,
4062306a36Sopenharmony_ci	DT_USB3_PHY_WRAPPER_GCC_USB30_SEC_PIPE_CLK,
4162306a36Sopenharmony_ci	DT_PCIE_0_PIPE_CLK,
4262306a36Sopenharmony_ci	DT_PCIE_1_PIPE_CLK,
4362306a36Sopenharmony_ci	DT_PCIE_PHY_AUX_CLK,
4462306a36Sopenharmony_ci	DT_RXC0_REF_CLK,
4562306a36Sopenharmony_ci	DT_RXC1_REF_CLK,
4662306a36Sopenharmony_ci};
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_cienum {
4962306a36Sopenharmony_ci	P_BI_TCXO,
5062306a36Sopenharmony_ci	P_GCC_GPLL0_OUT_EVEN,
5162306a36Sopenharmony_ci	P_GCC_GPLL0_OUT_MAIN,
5262306a36Sopenharmony_ci	P_GCC_GPLL1_OUT_MAIN,
5362306a36Sopenharmony_ci	P_GCC_GPLL4_OUT_MAIN,
5462306a36Sopenharmony_ci	P_GCC_GPLL5_OUT_MAIN,
5562306a36Sopenharmony_ci	P_GCC_GPLL7_OUT_MAIN,
5662306a36Sopenharmony_ci	P_GCC_GPLL9_OUT_MAIN,
5762306a36Sopenharmony_ci	P_PCIE_0_PIPE_CLK,
5862306a36Sopenharmony_ci	P_PCIE_1_PIPE_CLK,
5962306a36Sopenharmony_ci	P_PCIE_PHY_AUX_CLK,
6062306a36Sopenharmony_ci	P_RXC0_REF_CLK,
6162306a36Sopenharmony_ci	P_RXC1_REF_CLK,
6262306a36Sopenharmony_ci	P_SLEEP_CLK,
6362306a36Sopenharmony_ci	P_UFS_CARD_RX_SYMBOL_0_CLK,
6462306a36Sopenharmony_ci	P_UFS_CARD_RX_SYMBOL_1_CLK,
6562306a36Sopenharmony_ci	P_UFS_CARD_TX_SYMBOL_0_CLK,
6662306a36Sopenharmony_ci	P_UFS_PHY_RX_SYMBOL_0_CLK,
6762306a36Sopenharmony_ci	P_UFS_PHY_RX_SYMBOL_1_CLK,
6862306a36Sopenharmony_ci	P_UFS_PHY_TX_SYMBOL_0_CLK,
6962306a36Sopenharmony_ci	P_USB3_PHY_WRAPPER_GCC_USB30_PRIM_PIPE_CLK,
7062306a36Sopenharmony_ci	P_USB3_PHY_WRAPPER_GCC_USB30_SEC_PIPE_CLK,
7162306a36Sopenharmony_ci};
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_tcxo = { .index = DT_BI_TCXO };
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll0 = {
7662306a36Sopenharmony_ci	.offset = 0x0,
7762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
7862306a36Sopenharmony_ci	.clkr = {
7962306a36Sopenharmony_ci		.enable_reg = 0x4b028,
8062306a36Sopenharmony_ci		.enable_mask = BIT(0),
8162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
8262306a36Sopenharmony_ci			.name = "gcc_gpll0",
8362306a36Sopenharmony_ci			.parent_data = &gcc_parent_data_tcxo,
8462306a36Sopenharmony_ci			.num_parents = 1,
8562306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_evo_ops,
8662306a36Sopenharmony_ci		},
8762306a36Sopenharmony_ci	},
8862306a36Sopenharmony_ci};
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_gcc_gpll0_out_even[] = {
9162306a36Sopenharmony_ci	{ 0x1, 2 },
9262306a36Sopenharmony_ci	{ }
9362306a36Sopenharmony_ci};
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gcc_gpll0_out_even = {
9662306a36Sopenharmony_ci	.offset = 0x0,
9762306a36Sopenharmony_ci	.post_div_shift = 10,
9862306a36Sopenharmony_ci	.post_div_table = post_div_table_gcc_gpll0_out_even,
9962306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even),
10062306a36Sopenharmony_ci	.width = 4,
10162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
10262306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
10362306a36Sopenharmony_ci		.name = "gcc_gpll0_out_even",
10462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
10562306a36Sopenharmony_ci			&gcc_gpll0.clkr.hw,
10662306a36Sopenharmony_ci		},
10762306a36Sopenharmony_ci		.num_parents = 1,
10862306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
10962306a36Sopenharmony_ci	},
11062306a36Sopenharmony_ci};
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll1 = {
11362306a36Sopenharmony_ci	.offset = 0x1000,
11462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
11562306a36Sopenharmony_ci	.clkr = {
11662306a36Sopenharmony_ci		.enable_reg = 0x4b028,
11762306a36Sopenharmony_ci		.enable_mask = BIT(1),
11862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
11962306a36Sopenharmony_ci			.name = "gcc_gpll1",
12062306a36Sopenharmony_ci			.parent_data = &gcc_parent_data_tcxo,
12162306a36Sopenharmony_ci			.num_parents = 1,
12262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_evo_ops,
12362306a36Sopenharmony_ci		},
12462306a36Sopenharmony_ci	},
12562306a36Sopenharmony_ci};
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll4 = {
12862306a36Sopenharmony_ci	.offset = 0x4000,
12962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
13062306a36Sopenharmony_ci	.clkr = {
13162306a36Sopenharmony_ci		.enable_reg = 0x4b028,
13262306a36Sopenharmony_ci		.enable_mask = BIT(4),
13362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
13462306a36Sopenharmony_ci			.name = "gcc_gpll4",
13562306a36Sopenharmony_ci			.parent_data = &gcc_parent_data_tcxo,
13662306a36Sopenharmony_ci			.num_parents = 1,
13762306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_evo_ops,
13862306a36Sopenharmony_ci		},
13962306a36Sopenharmony_ci	},
14062306a36Sopenharmony_ci};
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll5 = {
14362306a36Sopenharmony_ci	.offset = 0x5000,
14462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
14562306a36Sopenharmony_ci	.clkr = {
14662306a36Sopenharmony_ci		.enable_reg = 0x4b028,
14762306a36Sopenharmony_ci		.enable_mask = BIT(5),
14862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
14962306a36Sopenharmony_ci			.name = "gcc_gpll5",
15062306a36Sopenharmony_ci			.parent_data = &gcc_parent_data_tcxo,
15162306a36Sopenharmony_ci			.num_parents = 1,
15262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_evo_ops,
15362306a36Sopenharmony_ci		},
15462306a36Sopenharmony_ci	},
15562306a36Sopenharmony_ci};
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll7 = {
15862306a36Sopenharmony_ci	.offset = 0x7000,
15962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
16062306a36Sopenharmony_ci	.clkr = {
16162306a36Sopenharmony_ci		.enable_reg = 0x4b028,
16262306a36Sopenharmony_ci		.enable_mask = BIT(7),
16362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
16462306a36Sopenharmony_ci			.name = "gcc_gpll7",
16562306a36Sopenharmony_ci			.parent_data = &gcc_parent_data_tcxo,
16662306a36Sopenharmony_ci			.num_parents = 1,
16762306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_evo_ops,
16862306a36Sopenharmony_ci		},
16962306a36Sopenharmony_ci	},
17062306a36Sopenharmony_ci};
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_cistatic struct clk_alpha_pll gcc_gpll9 = {
17362306a36Sopenharmony_ci	.offset = 0x9000,
17462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
17562306a36Sopenharmony_ci	.clkr = {
17662306a36Sopenharmony_ci		.enable_reg = 0x4b028,
17762306a36Sopenharmony_ci		.enable_mask = BIT(9),
17862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
17962306a36Sopenharmony_ci			.name = "gcc_gpll9",
18062306a36Sopenharmony_ci			.parent_data = &gcc_parent_data_tcxo,
18162306a36Sopenharmony_ci			.num_parents = 1,
18262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_lucid_evo_ops,
18362306a36Sopenharmony_ci		},
18462306a36Sopenharmony_ci	},
18562306a36Sopenharmony_ci};
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = {
18862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
18962306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_MAIN, 1 },
19062306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
19162306a36Sopenharmony_ci};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0[] = {
19462306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
19562306a36Sopenharmony_ci	{ .hw = &gcc_gpll0.clkr.hw },
19662306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
19762306a36Sopenharmony_ci};
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = {
20062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
20162306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_MAIN, 1 },
20262306a36Sopenharmony_ci	{ P_GCC_GPLL4_OUT_MAIN, 5 },
20362306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
20462306a36Sopenharmony_ci};
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_1[] = {
20762306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
20862306a36Sopenharmony_ci	{ .hw = &gcc_gpll0.clkr.hw },
20962306a36Sopenharmony_ci	{ .hw = &gcc_gpll4.clkr.hw },
21062306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
21162306a36Sopenharmony_ci};
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = {
21462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
21562306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_MAIN, 1 },
21662306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
21762306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
21862306a36Sopenharmony_ci};
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2[] = {
22162306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
22262306a36Sopenharmony_ci	{ .hw = &gcc_gpll0.clkr.hw },
22362306a36Sopenharmony_ci	{ .index = DT_SLEEP_CLK },
22462306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
22562306a36Sopenharmony_ci};
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = {
22862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
22962306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
23062306a36Sopenharmony_ci};
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_3[] = {
23362306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
23462306a36Sopenharmony_ci	{ .index = DT_SLEEP_CLK },
23562306a36Sopenharmony_ci};
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = {
23862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
23962306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_MAIN, 1 },
24062306a36Sopenharmony_ci	{ P_GCC_GPLL1_OUT_MAIN, 4 },
24162306a36Sopenharmony_ci	{ P_GCC_GPLL4_OUT_MAIN, 5 },
24262306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
24362306a36Sopenharmony_ci};
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_4[] = {
24662306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
24762306a36Sopenharmony_ci	{ .hw = &gcc_gpll0.clkr.hw },
24862306a36Sopenharmony_ci	{ .hw = &gcc_gpll1.clkr.hw },
24962306a36Sopenharmony_ci	{ .hw = &gcc_gpll4.clkr.hw },
25062306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
25162306a36Sopenharmony_ci};
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = {
25462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
25562306a36Sopenharmony_ci};
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_5[] = {
25862306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
25962306a36Sopenharmony_ci};
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_6[] = {
26262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
26362306a36Sopenharmony_ci	{ P_GCC_GPLL7_OUT_MAIN, 2 },
26462306a36Sopenharmony_ci	{ P_GCC_GPLL4_OUT_MAIN, 5 },
26562306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
26662306a36Sopenharmony_ci};
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_6[] = {
26962306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
27062306a36Sopenharmony_ci	{ .hw = &gcc_gpll7.clkr.hw },
27162306a36Sopenharmony_ci	{ .hw = &gcc_gpll4.clkr.hw },
27262306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
27362306a36Sopenharmony_ci};
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_7[] = {
27662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
27762306a36Sopenharmony_ci	{ P_GCC_GPLL7_OUT_MAIN, 2 },
27862306a36Sopenharmony_ci	{ P_RXC0_REF_CLK, 3 },
27962306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
28062306a36Sopenharmony_ci};
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_7[] = {
28362306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
28462306a36Sopenharmony_ci	{ .hw = &gcc_gpll7.clkr.hw },
28562306a36Sopenharmony_ci	{ .index = DT_RXC0_REF_CLK },
28662306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
28762306a36Sopenharmony_ci};
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_8[] = {
29062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
29162306a36Sopenharmony_ci	{ P_GCC_GPLL7_OUT_MAIN, 2 },
29262306a36Sopenharmony_ci	{ P_RXC1_REF_CLK, 3 },
29362306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
29462306a36Sopenharmony_ci};
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_8[] = {
29762306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
29862306a36Sopenharmony_ci	{ .hw = &gcc_gpll7.clkr.hw },
29962306a36Sopenharmony_ci	{ .index = DT_RXC1_REF_CLK },
30062306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
30162306a36Sopenharmony_ci};
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_9[] = {
30462306a36Sopenharmony_ci	{ P_PCIE_PHY_AUX_CLK, 1 },
30562306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
30662306a36Sopenharmony_ci};
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_9[] = {
30962306a36Sopenharmony_ci	{ .index = DT_PCIE_PHY_AUX_CLK },
31062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
31162306a36Sopenharmony_ci};
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_11[] = {
31462306a36Sopenharmony_ci	{ P_PCIE_PHY_AUX_CLK, 1 },
31562306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
31662306a36Sopenharmony_ci};
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_11[] = {
31962306a36Sopenharmony_ci	{ .index = DT_PCIE_PHY_AUX_CLK },
32062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
32162306a36Sopenharmony_ci};
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_13[] = {
32462306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
32562306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_MAIN, 1 },
32662306a36Sopenharmony_ci	{ P_GCC_GPLL9_OUT_MAIN, 2 },
32762306a36Sopenharmony_ci	{ P_GCC_GPLL4_OUT_MAIN, 5 },
32862306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
32962306a36Sopenharmony_ci};
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_13[] = {
33262306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
33362306a36Sopenharmony_ci	{ .hw = &gcc_gpll0.clkr.hw },
33462306a36Sopenharmony_ci	{ .hw = &gcc_gpll9.clkr.hw },
33562306a36Sopenharmony_ci	{ .hw = &gcc_gpll4.clkr.hw },
33662306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
33762306a36Sopenharmony_ci};
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_14[] = {
34062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
34162306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_MAIN, 1 },
34262306a36Sopenharmony_ci};
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_14[] = {
34562306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
34662306a36Sopenharmony_ci	{ .hw = &gcc_gpll0.clkr.hw },
34762306a36Sopenharmony_ci};
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_15[] = {
35062306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
35162306a36Sopenharmony_ci	{ P_GCC_GPLL7_OUT_MAIN, 2 },
35262306a36Sopenharmony_ci	{ P_GCC_GPLL5_OUT_MAIN, 3 },
35362306a36Sopenharmony_ci	{ P_GCC_GPLL4_OUT_MAIN, 5 },
35462306a36Sopenharmony_ci	{ P_GCC_GPLL0_OUT_EVEN, 6 },
35562306a36Sopenharmony_ci};
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_15[] = {
35862306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
35962306a36Sopenharmony_ci	{ .hw = &gcc_gpll7.clkr.hw },
36062306a36Sopenharmony_ci	{ .hw = &gcc_gpll5.clkr.hw },
36162306a36Sopenharmony_ci	{ .hw = &gcc_gpll4.clkr.hw },
36262306a36Sopenharmony_ci	{ .hw = &gcc_gpll0_out_even.clkr.hw },
36362306a36Sopenharmony_ci};
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_16[] = {
36662306a36Sopenharmony_ci	{ P_UFS_CARD_RX_SYMBOL_0_CLK, 0 },
36762306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
36862306a36Sopenharmony_ci};
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_16[] = {
37162306a36Sopenharmony_ci	{ .index = DT_UFS_CARD_RX_SYMBOL_0_CLK },
37262306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
37362306a36Sopenharmony_ci};
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_17[] = {
37662306a36Sopenharmony_ci	{ P_UFS_CARD_RX_SYMBOL_1_CLK, 0 },
37762306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
37862306a36Sopenharmony_ci};
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_17[] = {
38162306a36Sopenharmony_ci	{ .index = DT_UFS_CARD_RX_SYMBOL_1_CLK },
38262306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
38362306a36Sopenharmony_ci};
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_18[] = {
38662306a36Sopenharmony_ci	{ P_UFS_CARD_TX_SYMBOL_0_CLK, 0 },
38762306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
38862306a36Sopenharmony_ci};
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_18[] = {
39162306a36Sopenharmony_ci	{ .index = DT_UFS_CARD_TX_SYMBOL_0_CLK },
39262306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
39362306a36Sopenharmony_ci};
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_19[] = {
39662306a36Sopenharmony_ci	{ P_UFS_PHY_RX_SYMBOL_0_CLK, 0 },
39762306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
39862306a36Sopenharmony_ci};
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_19[] = {
40162306a36Sopenharmony_ci	{ .index = DT_UFS_PHY_RX_SYMBOL_0_CLK },
40262306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
40362306a36Sopenharmony_ci};
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_20[] = {
40662306a36Sopenharmony_ci	{ P_UFS_PHY_RX_SYMBOL_1_CLK, 0 },
40762306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
40862306a36Sopenharmony_ci};
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_20[] = {
41162306a36Sopenharmony_ci	{ .index = DT_UFS_PHY_RX_SYMBOL_1_CLK },
41262306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
41362306a36Sopenharmony_ci};
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_21[] = {
41662306a36Sopenharmony_ci	{ P_UFS_PHY_TX_SYMBOL_0_CLK, 0 },
41762306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
41862306a36Sopenharmony_ci};
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_21[] = {
42162306a36Sopenharmony_ci	{ .index = DT_UFS_PHY_TX_SYMBOL_0_CLK },
42262306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
42362306a36Sopenharmony_ci};
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_22[] = {
42662306a36Sopenharmony_ci	{ P_USB3_PHY_WRAPPER_GCC_USB30_PRIM_PIPE_CLK, 0 },
42762306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
42862306a36Sopenharmony_ci};
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_22[] = {
43162306a36Sopenharmony_ci	{ .index = DT_USB3_PHY_WRAPPER_GCC_USB30_PRIM_PIPE_CLK },
43262306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
43362306a36Sopenharmony_ci};
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_23[] = {
43662306a36Sopenharmony_ci	{ P_USB3_PHY_WRAPPER_GCC_USB30_SEC_PIPE_CLK, 0 },
43762306a36Sopenharmony_ci	{ P_BI_TCXO, 2 },
43862306a36Sopenharmony_ci};
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_23[] = {
44162306a36Sopenharmony_ci	{ .index = DT_USB3_PHY_WRAPPER_GCC_USB30_SEC_PIPE_CLK },
44262306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
44362306a36Sopenharmony_ci};
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_pcie_0_phy_aux_clk_src = {
44662306a36Sopenharmony_ci	.reg = 0xa9074,
44762306a36Sopenharmony_ci	.shift = 0,
44862306a36Sopenharmony_ci	.width = 2,
44962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_9,
45062306a36Sopenharmony_ci	.clkr = {
45162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
45262306a36Sopenharmony_ci			.name = "gcc_pcie_0_phy_aux_clk_src",
45362306a36Sopenharmony_ci			.parent_data = gcc_parent_data_9,
45462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_9),
45562306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
45662306a36Sopenharmony_ci		},
45762306a36Sopenharmony_ci	},
45862306a36Sopenharmony_ci};
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie_0_pipe_clk_src = {
46162306a36Sopenharmony_ci	.reg = 0xa906c,
46262306a36Sopenharmony_ci	.clkr = {
46362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
46462306a36Sopenharmony_ci			.name = "gcc_pcie_0_pipe_clk_src",
46562306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
46662306a36Sopenharmony_ci				.index = DT_PCIE_0_PIPE_CLK,
46762306a36Sopenharmony_ci			},
46862306a36Sopenharmony_ci			.num_parents = 1,
46962306a36Sopenharmony_ci			.ops = &clk_regmap_phy_mux_ops,
47062306a36Sopenharmony_ci		},
47162306a36Sopenharmony_ci	},
47262306a36Sopenharmony_ci};
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_pcie_1_phy_aux_clk_src = {
47562306a36Sopenharmony_ci	.reg = 0x77074,
47662306a36Sopenharmony_ci	.shift = 0,
47762306a36Sopenharmony_ci	.width = 2,
47862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_11,
47962306a36Sopenharmony_ci	.clkr = {
48062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
48162306a36Sopenharmony_ci			.name = "gcc_pcie_1_phy_aux_clk_src",
48262306a36Sopenharmony_ci			.parent_data = gcc_parent_data_11,
48362306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_11),
48462306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
48562306a36Sopenharmony_ci		},
48662306a36Sopenharmony_ci	},
48762306a36Sopenharmony_ci};
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie_1_pipe_clk_src = {
49062306a36Sopenharmony_ci	.reg = 0x7706c,
49162306a36Sopenharmony_ci	.clkr = {
49262306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
49362306a36Sopenharmony_ci			.name = "gcc_pcie_1_pipe_clk_src",
49462306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data) {
49562306a36Sopenharmony_ci				.index = DT_PCIE_1_PIPE_CLK,
49662306a36Sopenharmony_ci			},
49762306a36Sopenharmony_ci			.num_parents = 1,
49862306a36Sopenharmony_ci			.ops = &clk_regmap_phy_mux_ops,
49962306a36Sopenharmony_ci		},
50062306a36Sopenharmony_ci	},
50162306a36Sopenharmony_ci};
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_card_rx_symbol_0_clk_src = {
50462306a36Sopenharmony_ci	.reg = 0x81060,
50562306a36Sopenharmony_ci	.shift = 0,
50662306a36Sopenharmony_ci	.width = 2,
50762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_16,
50862306a36Sopenharmony_ci	.clkr = {
50962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
51062306a36Sopenharmony_ci			.name = "gcc_ufs_card_rx_symbol_0_clk_src",
51162306a36Sopenharmony_ci			.parent_data = gcc_parent_data_16,
51262306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_16),
51362306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
51462306a36Sopenharmony_ci		},
51562306a36Sopenharmony_ci	},
51662306a36Sopenharmony_ci};
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_card_rx_symbol_1_clk_src = {
51962306a36Sopenharmony_ci	.reg = 0x810d0,
52062306a36Sopenharmony_ci	.shift = 0,
52162306a36Sopenharmony_ci	.width = 2,
52262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_17,
52362306a36Sopenharmony_ci	.clkr = {
52462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
52562306a36Sopenharmony_ci			.name = "gcc_ufs_card_rx_symbol_1_clk_src",
52662306a36Sopenharmony_ci			.parent_data = gcc_parent_data_17,
52762306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_17),
52862306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
52962306a36Sopenharmony_ci		},
53062306a36Sopenharmony_ci	},
53162306a36Sopenharmony_ci};
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_card_tx_symbol_0_clk_src = {
53462306a36Sopenharmony_ci	.reg = 0x81050,
53562306a36Sopenharmony_ci	.shift = 0,
53662306a36Sopenharmony_ci	.width = 2,
53762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_18,
53862306a36Sopenharmony_ci	.clkr = {
53962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
54062306a36Sopenharmony_ci			.name = "gcc_ufs_card_tx_symbol_0_clk_src",
54162306a36Sopenharmony_ci			.parent_data = gcc_parent_data_18,
54262306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_18),
54362306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
54462306a36Sopenharmony_ci		},
54562306a36Sopenharmony_ci	},
54662306a36Sopenharmony_ci};
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = {
54962306a36Sopenharmony_ci	.reg = 0x83060,
55062306a36Sopenharmony_ci	.shift = 0,
55162306a36Sopenharmony_ci	.width = 2,
55262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_19,
55362306a36Sopenharmony_ci	.clkr = {
55462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
55562306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_0_clk_src",
55662306a36Sopenharmony_ci			.parent_data = gcc_parent_data_19,
55762306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_19),
55862306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
55962306a36Sopenharmony_ci		},
56062306a36Sopenharmony_ci	},
56162306a36Sopenharmony_ci};
56262306a36Sopenharmony_ci
56362306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = {
56462306a36Sopenharmony_ci	.reg = 0x830d0,
56562306a36Sopenharmony_ci	.shift = 0,
56662306a36Sopenharmony_ci	.width = 2,
56762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_20,
56862306a36Sopenharmony_ci	.clkr = {
56962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
57062306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_1_clk_src",
57162306a36Sopenharmony_ci			.parent_data = gcc_parent_data_20,
57262306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_20),
57362306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
57462306a36Sopenharmony_ci		},
57562306a36Sopenharmony_ci	},
57662306a36Sopenharmony_ci};
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = {
57962306a36Sopenharmony_ci	.reg = 0x83050,
58062306a36Sopenharmony_ci	.shift = 0,
58162306a36Sopenharmony_ci	.width = 2,
58262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_21,
58362306a36Sopenharmony_ci	.clkr = {
58462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
58562306a36Sopenharmony_ci			.name = "gcc_ufs_phy_tx_symbol_0_clk_src",
58662306a36Sopenharmony_ci			.parent_data = gcc_parent_data_21,
58762306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_21),
58862306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
58962306a36Sopenharmony_ci		},
59062306a36Sopenharmony_ci	},
59162306a36Sopenharmony_ci};
59262306a36Sopenharmony_ci
59362306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = {
59462306a36Sopenharmony_ci	.reg = 0x1b068,
59562306a36Sopenharmony_ci	.shift = 0,
59662306a36Sopenharmony_ci	.width = 2,
59762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_22,
59862306a36Sopenharmony_ci	.clkr = {
59962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
60062306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_pipe_clk_src",
60162306a36Sopenharmony_ci			.parent_data = gcc_parent_data_22,
60262306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_22),
60362306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
60462306a36Sopenharmony_ci		},
60562306a36Sopenharmony_ci	},
60662306a36Sopenharmony_ci};
60762306a36Sopenharmony_ci
60862306a36Sopenharmony_cistatic struct clk_regmap_mux gcc_usb3_sec_phy_pipe_clk_src = {
60962306a36Sopenharmony_ci	.reg = 0x2f068,
61062306a36Sopenharmony_ci	.shift = 0,
61162306a36Sopenharmony_ci	.width = 2,
61262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_23,
61362306a36Sopenharmony_ci	.clkr = {
61462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
61562306a36Sopenharmony_ci			.name = "gcc_usb3_sec_phy_pipe_clk_src",
61662306a36Sopenharmony_ci			.parent_data = gcc_parent_data_23,
61762306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_parent_data_23),
61862306a36Sopenharmony_ci			.ops = &clk_regmap_mux_closest_ops,
61962306a36Sopenharmony_ci		},
62062306a36Sopenharmony_ci	},
62162306a36Sopenharmony_ci};
62262306a36Sopenharmony_ci
62362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_emac0_phy_aux_clk_src[] = {
62462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
62562306a36Sopenharmony_ci	{ }
62662306a36Sopenharmony_ci};
62762306a36Sopenharmony_ci
62862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac0_phy_aux_clk_src = {
62962306a36Sopenharmony_ci	.cmd_rcgr = 0xb6028,
63062306a36Sopenharmony_ci	.mnd_width = 0,
63162306a36Sopenharmony_ci	.hid_width = 5,
63262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
63362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
63462306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
63562306a36Sopenharmony_ci		.name = "gcc_emac0_phy_aux_clk_src",
63662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
63762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
63862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
63962306a36Sopenharmony_ci	},
64062306a36Sopenharmony_ci};
64162306a36Sopenharmony_ci
64262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_emac0_ptp_clk_src[] = {
64362306a36Sopenharmony_ci	F(125000000, P_GCC_GPLL7_OUT_MAIN, 8, 0, 0),
64462306a36Sopenharmony_ci	F(230400000, P_GCC_GPLL4_OUT_MAIN, 3.5, 0, 0),
64562306a36Sopenharmony_ci	{ }
64662306a36Sopenharmony_ci};
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac0_ptp_clk_src = {
64962306a36Sopenharmony_ci	.cmd_rcgr = 0xb6060,
65062306a36Sopenharmony_ci	.mnd_width = 16,
65162306a36Sopenharmony_ci	.hid_width = 5,
65262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_6,
65362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_ptp_clk_src,
65462306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
65562306a36Sopenharmony_ci		.name = "gcc_emac0_ptp_clk_src",
65662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_6,
65762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_6),
65862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
65962306a36Sopenharmony_ci	},
66062306a36Sopenharmony_ci};
66162306a36Sopenharmony_ci
66262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_emac0_rgmii_clk_src[] = {
66362306a36Sopenharmony_ci	F(125000000, P_GCC_GPLL7_OUT_MAIN, 8, 0, 0),
66462306a36Sopenharmony_ci	F(250000000, P_GCC_GPLL7_OUT_MAIN, 4, 0, 0),
66562306a36Sopenharmony_ci	{ }
66662306a36Sopenharmony_ci};
66762306a36Sopenharmony_ci
66862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac0_rgmii_clk_src = {
66962306a36Sopenharmony_ci	.cmd_rcgr = 0xb6048,
67062306a36Sopenharmony_ci	.mnd_width = 16,
67162306a36Sopenharmony_ci	.hid_width = 5,
67262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_7,
67362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_rgmii_clk_src,
67462306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
67562306a36Sopenharmony_ci		.name = "gcc_emac0_rgmii_clk_src",
67662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_7,
67762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_7),
67862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
67962306a36Sopenharmony_ci	},
68062306a36Sopenharmony_ci};
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac1_phy_aux_clk_src = {
68362306a36Sopenharmony_ci	.cmd_rcgr = 0xb4028,
68462306a36Sopenharmony_ci	.mnd_width = 0,
68562306a36Sopenharmony_ci	.hid_width = 5,
68662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
68762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
68862306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
68962306a36Sopenharmony_ci		.name = "gcc_emac1_phy_aux_clk_src",
69062306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
69162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
69262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
69362306a36Sopenharmony_ci	},
69462306a36Sopenharmony_ci};
69562306a36Sopenharmony_ci
69662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac1_ptp_clk_src = {
69762306a36Sopenharmony_ci	.cmd_rcgr = 0xb4060,
69862306a36Sopenharmony_ci	.mnd_width = 16,
69962306a36Sopenharmony_ci	.hid_width = 5,
70062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_6,
70162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_ptp_clk_src,
70262306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
70362306a36Sopenharmony_ci		.name = "gcc_emac1_ptp_clk_src",
70462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_6,
70562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_6),
70662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
70762306a36Sopenharmony_ci	},
70862306a36Sopenharmony_ci};
70962306a36Sopenharmony_ci
71062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_emac1_rgmii_clk_src = {
71162306a36Sopenharmony_ci	.cmd_rcgr = 0xb4048,
71262306a36Sopenharmony_ci	.mnd_width = 16,
71362306a36Sopenharmony_ci	.hid_width = 5,
71462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_8,
71562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_rgmii_clk_src,
71662306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
71762306a36Sopenharmony_ci		.name = "gcc_emac1_rgmii_clk_src",
71862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_8,
71962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_8),
72062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
72162306a36Sopenharmony_ci	},
72262306a36Sopenharmony_ci};
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
72562306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
72662306a36Sopenharmony_ci	F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
72762306a36Sopenharmony_ci	{ }
72862306a36Sopenharmony_ci};
72962306a36Sopenharmony_ci
73062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = {
73162306a36Sopenharmony_ci	.cmd_rcgr = 0x70004,
73262306a36Sopenharmony_ci	.mnd_width = 16,
73362306a36Sopenharmony_ci	.hid_width = 5,
73462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
73562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
73662306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
73762306a36Sopenharmony_ci		.name = "gcc_gp1_clk_src",
73862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
73962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
74062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
74162306a36Sopenharmony_ci	},
74262306a36Sopenharmony_ci};
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = {
74562306a36Sopenharmony_ci	.cmd_rcgr = 0x71004,
74662306a36Sopenharmony_ci	.mnd_width = 16,
74762306a36Sopenharmony_ci	.hid_width = 5,
74862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
74962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
75062306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
75162306a36Sopenharmony_ci		.name = "gcc_gp2_clk_src",
75262306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
75362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
75462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
75562306a36Sopenharmony_ci	},
75662306a36Sopenharmony_ci};
75762306a36Sopenharmony_ci
75862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp3_clk_src = {
75962306a36Sopenharmony_ci	.cmd_rcgr = 0x62004,
76062306a36Sopenharmony_ci	.mnd_width = 16,
76162306a36Sopenharmony_ci	.hid_width = 5,
76262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
76362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
76462306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
76562306a36Sopenharmony_ci		.name = "gcc_gp3_clk_src",
76662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
76762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
76862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
76962306a36Sopenharmony_ci	},
77062306a36Sopenharmony_ci};
77162306a36Sopenharmony_ci
77262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp4_clk_src = {
77362306a36Sopenharmony_ci	.cmd_rcgr = 0x1e004,
77462306a36Sopenharmony_ci	.mnd_width = 16,
77562306a36Sopenharmony_ci	.hid_width = 5,
77662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
77762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
77862306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
77962306a36Sopenharmony_ci		.name = "gcc_gp4_clk_src",
78062306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
78162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
78262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
78362306a36Sopenharmony_ci	},
78462306a36Sopenharmony_ci};
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp5_clk_src = {
78762306a36Sopenharmony_ci	.cmd_rcgr = 0x1f004,
78862306a36Sopenharmony_ci	.mnd_width = 16,
78962306a36Sopenharmony_ci	.hid_width = 5,
79062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
79162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_clk_src,
79262306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
79362306a36Sopenharmony_ci		.name = "gcc_gp5_clk_src",
79462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
79562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
79662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
79762306a36Sopenharmony_ci	},
79862306a36Sopenharmony_ci};
79962306a36Sopenharmony_ci
80062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
80162306a36Sopenharmony_ci	.cmd_rcgr = 0xa9078,
80262306a36Sopenharmony_ci	.mnd_width = 16,
80362306a36Sopenharmony_ci	.hid_width = 5,
80462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
80562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
80662306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
80762306a36Sopenharmony_ci		.name = "gcc_pcie_0_aux_clk_src",
80862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
80962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
81062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
81162306a36Sopenharmony_ci	},
81262306a36Sopenharmony_ci};
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = {
81562306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
81662306a36Sopenharmony_ci	{ }
81762306a36Sopenharmony_ci};
81862306a36Sopenharmony_ci
81962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = {
82062306a36Sopenharmony_ci	.cmd_rcgr = 0xa9054,
82162306a36Sopenharmony_ci	.mnd_width = 0,
82262306a36Sopenharmony_ci	.hid_width = 5,
82362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
82462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
82562306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
82662306a36Sopenharmony_ci		.name = "gcc_pcie_0_phy_rchng_clk_src",
82762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
82862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
82962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
83062306a36Sopenharmony_ci	},
83162306a36Sopenharmony_ci};
83262306a36Sopenharmony_ci
83362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
83462306a36Sopenharmony_ci	.cmd_rcgr = 0x77078,
83562306a36Sopenharmony_ci	.mnd_width = 16,
83662306a36Sopenharmony_ci	.hid_width = 5,
83762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
83862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
83962306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
84062306a36Sopenharmony_ci		.name = "gcc_pcie_1_aux_clk_src",
84162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
84262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
84362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
84462306a36Sopenharmony_ci	},
84562306a36Sopenharmony_ci};
84662306a36Sopenharmony_ci
84762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = {
84862306a36Sopenharmony_ci	.cmd_rcgr = 0x77054,
84962306a36Sopenharmony_ci	.mnd_width = 0,
85062306a36Sopenharmony_ci	.hid_width = 5,
85162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
85262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
85362306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
85462306a36Sopenharmony_ci		.name = "gcc_pcie_1_phy_rchng_clk_src",
85562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
85662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
85762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
85862306a36Sopenharmony_ci	},
85962306a36Sopenharmony_ci};
86062306a36Sopenharmony_ci
86162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
86262306a36Sopenharmony_ci	F(60000000, P_GCC_GPLL0_OUT_MAIN, 10, 0, 0),
86362306a36Sopenharmony_ci	{ }
86462306a36Sopenharmony_ci};
86562306a36Sopenharmony_ci
86662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pdm2_clk_src = {
86762306a36Sopenharmony_ci	.cmd_rcgr = 0x3f010,
86862306a36Sopenharmony_ci	.mnd_width = 0,
86962306a36Sopenharmony_ci	.hid_width = 5,
87062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
87162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pdm2_clk_src,
87262306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
87362306a36Sopenharmony_ci		.name = "gcc_pdm2_clk_src",
87462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
87562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
87662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
87762306a36Sopenharmony_ci	},
87862306a36Sopenharmony_ci};
87962306a36Sopenharmony_ci
88062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
88162306a36Sopenharmony_ci	F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
88262306a36Sopenharmony_ci	F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
88362306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
88462306a36Sopenharmony_ci	F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
88562306a36Sopenharmony_ci	F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
88662306a36Sopenharmony_ci	F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
88762306a36Sopenharmony_ci	F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
88862306a36Sopenharmony_ci	F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
88962306a36Sopenharmony_ci	F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
89062306a36Sopenharmony_ci	F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
89162306a36Sopenharmony_ci	{ }
89262306a36Sopenharmony_ci};
89362306a36Sopenharmony_ci
89462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
89562306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s0_clk_src",
89662306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
89762306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
89862306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
89962306a36Sopenharmony_ci};
90062306a36Sopenharmony_ci
90162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
90262306a36Sopenharmony_ci	.cmd_rcgr = 0x23154,
90362306a36Sopenharmony_ci	.mnd_width = 16,
90462306a36Sopenharmony_ci	.hid_width = 5,
90562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
90662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
90762306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
90862306a36Sopenharmony_ci};
90962306a36Sopenharmony_ci
91062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
91162306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s1_clk_src",
91262306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
91362306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
91462306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
91562306a36Sopenharmony_ci};
91662306a36Sopenharmony_ci
91762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
91862306a36Sopenharmony_ci	.cmd_rcgr = 0x23288,
91962306a36Sopenharmony_ci	.mnd_width = 16,
92062306a36Sopenharmony_ci	.hid_width = 5,
92162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
92262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
92362306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
92462306a36Sopenharmony_ci};
92562306a36Sopenharmony_ci
92662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap0_s2_clk_src[] = {
92762306a36Sopenharmony_ci	F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
92862306a36Sopenharmony_ci	F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
92962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
93062306a36Sopenharmony_ci	F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
93162306a36Sopenharmony_ci	F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
93262306a36Sopenharmony_ci	F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
93362306a36Sopenharmony_ci	F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
93462306a36Sopenharmony_ci	F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
93562306a36Sopenharmony_ci	F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
93662306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
93762306a36Sopenharmony_ci	{ }
93862306a36Sopenharmony_ci};
93962306a36Sopenharmony_ci
94062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
94162306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s2_clk_src",
94262306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
94362306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
94462306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
94562306a36Sopenharmony_ci};
94662306a36Sopenharmony_ci
94762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
94862306a36Sopenharmony_ci	.cmd_rcgr = 0x233bc,
94962306a36Sopenharmony_ci	.mnd_width = 16,
95062306a36Sopenharmony_ci	.hid_width = 5,
95162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
95262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
95362306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
95462306a36Sopenharmony_ci};
95562306a36Sopenharmony_ci
95662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
95762306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s3_clk_src",
95862306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
95962306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
96062306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
96162306a36Sopenharmony_ci};
96262306a36Sopenharmony_ci
96362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
96462306a36Sopenharmony_ci	.cmd_rcgr = 0x234f0,
96562306a36Sopenharmony_ci	.mnd_width = 16,
96662306a36Sopenharmony_ci	.hid_width = 5,
96762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
96862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
96962306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
97062306a36Sopenharmony_ci};
97162306a36Sopenharmony_ci
97262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
97362306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s4_clk_src",
97462306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
97562306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
97662306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
97762306a36Sopenharmony_ci};
97862306a36Sopenharmony_ci
97962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
98062306a36Sopenharmony_ci	.cmd_rcgr = 0x23624,
98162306a36Sopenharmony_ci	.mnd_width = 16,
98262306a36Sopenharmony_ci	.hid_width = 5,
98362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
98462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
98562306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
98662306a36Sopenharmony_ci};
98762306a36Sopenharmony_ci
98862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
98962306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s5_clk_src",
99062306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
99162306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
99262306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
99362306a36Sopenharmony_ci};
99462306a36Sopenharmony_ci
99562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
99662306a36Sopenharmony_ci	.cmd_rcgr = 0x23758,
99762306a36Sopenharmony_ci	.mnd_width = 16,
99862306a36Sopenharmony_ci	.hid_width = 5,
99962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
100062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
100162306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
100262306a36Sopenharmony_ci};
100362306a36Sopenharmony_ci
100462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
100562306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap0_s6_clk_src",
100662306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
100762306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
100862306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
100962306a36Sopenharmony_ci};
101062306a36Sopenharmony_ci
101162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
101262306a36Sopenharmony_ci	.cmd_rcgr = 0x2388c,
101362306a36Sopenharmony_ci	.mnd_width = 16,
101462306a36Sopenharmony_ci	.hid_width = 5,
101562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
101662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
101762306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
101862306a36Sopenharmony_ci};
101962306a36Sopenharmony_ci
102062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
102162306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s0_clk_src",
102262306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
102362306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
102462306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
102562306a36Sopenharmony_ci};
102662306a36Sopenharmony_ci
102762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
102862306a36Sopenharmony_ci	.cmd_rcgr = 0x24154,
102962306a36Sopenharmony_ci	.mnd_width = 16,
103062306a36Sopenharmony_ci	.hid_width = 5,
103162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
103262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
103362306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
103462306a36Sopenharmony_ci};
103562306a36Sopenharmony_ci
103662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
103762306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s1_clk_src",
103862306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
103962306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
104062306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
104162306a36Sopenharmony_ci};
104262306a36Sopenharmony_ci
104362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
104462306a36Sopenharmony_ci	.cmd_rcgr = 0x24288,
104562306a36Sopenharmony_ci	.mnd_width = 16,
104662306a36Sopenharmony_ci	.hid_width = 5,
104762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
104862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
104962306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
105062306a36Sopenharmony_ci};
105162306a36Sopenharmony_ci
105262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
105362306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s2_clk_src",
105462306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
105562306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
105662306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
105762306a36Sopenharmony_ci};
105862306a36Sopenharmony_ci
105962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
106062306a36Sopenharmony_ci	.cmd_rcgr = 0x243bc,
106162306a36Sopenharmony_ci	.mnd_width = 16,
106262306a36Sopenharmony_ci	.hid_width = 5,
106362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
106462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
106562306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
106662306a36Sopenharmony_ci};
106762306a36Sopenharmony_ci
106862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
106962306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s3_clk_src",
107062306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
107162306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
107262306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
107362306a36Sopenharmony_ci};
107462306a36Sopenharmony_ci
107562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
107662306a36Sopenharmony_ci	.cmd_rcgr = 0x244f0,
107762306a36Sopenharmony_ci	.mnd_width = 16,
107862306a36Sopenharmony_ci	.hid_width = 5,
107962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
108062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
108162306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
108262306a36Sopenharmony_ci};
108362306a36Sopenharmony_ci
108462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
108562306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s4_clk_src",
108662306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
108762306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
108862306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
108962306a36Sopenharmony_ci};
109062306a36Sopenharmony_ci
109162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
109262306a36Sopenharmony_ci	.cmd_rcgr = 0x24624,
109362306a36Sopenharmony_ci	.mnd_width = 16,
109462306a36Sopenharmony_ci	.hid_width = 5,
109562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
109662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
109762306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
109862306a36Sopenharmony_ci};
109962306a36Sopenharmony_ci
110062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
110162306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s5_clk_src",
110262306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
110362306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
110462306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
110562306a36Sopenharmony_ci};
110662306a36Sopenharmony_ci
110762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
110862306a36Sopenharmony_ci	.cmd_rcgr = 0x24758,
110962306a36Sopenharmony_ci	.mnd_width = 16,
111062306a36Sopenharmony_ci	.hid_width = 5,
111162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
111262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
111362306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
111462306a36Sopenharmony_ci};
111562306a36Sopenharmony_ci
111662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
111762306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap1_s6_clk_src",
111862306a36Sopenharmony_ci	.parent_data = gcc_parent_data_0,
111962306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_0),
112062306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
112162306a36Sopenharmony_ci};
112262306a36Sopenharmony_ci
112362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
112462306a36Sopenharmony_ci	.cmd_rcgr = 0x2488c,
112562306a36Sopenharmony_ci	.mnd_width = 16,
112662306a36Sopenharmony_ci	.hid_width = 5,
112762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
112862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
112962306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
113062306a36Sopenharmony_ci};
113162306a36Sopenharmony_ci
113262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = {
113362306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s0_clk_src",
113462306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
113562306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
113662306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
113762306a36Sopenharmony_ci};
113862306a36Sopenharmony_ci
113962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
114062306a36Sopenharmony_ci	.cmd_rcgr = 0x2a154,
114162306a36Sopenharmony_ci	.mnd_width = 16,
114262306a36Sopenharmony_ci	.hid_width = 5,
114362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
114462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
114562306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init,
114662306a36Sopenharmony_ci};
114762306a36Sopenharmony_ci
114862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = {
114962306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s1_clk_src",
115062306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
115162306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
115262306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
115362306a36Sopenharmony_ci};
115462306a36Sopenharmony_ci
115562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
115662306a36Sopenharmony_ci	.cmd_rcgr = 0x2a288,
115762306a36Sopenharmony_ci	.mnd_width = 16,
115862306a36Sopenharmony_ci	.hid_width = 5,
115962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
116062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
116162306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init,
116262306a36Sopenharmony_ci};
116362306a36Sopenharmony_ci
116462306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = {
116562306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s2_clk_src",
116662306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
116762306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
116862306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
116962306a36Sopenharmony_ci};
117062306a36Sopenharmony_ci
117162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
117262306a36Sopenharmony_ci	.cmd_rcgr = 0x2a3bc,
117362306a36Sopenharmony_ci	.mnd_width = 16,
117462306a36Sopenharmony_ci	.hid_width = 5,
117562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
117662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
117762306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init,
117862306a36Sopenharmony_ci};
117962306a36Sopenharmony_ci
118062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = {
118162306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s3_clk_src",
118262306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
118362306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
118462306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
118562306a36Sopenharmony_ci};
118662306a36Sopenharmony_ci
118762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
118862306a36Sopenharmony_ci	.cmd_rcgr = 0x2a4f0,
118962306a36Sopenharmony_ci	.mnd_width = 16,
119062306a36Sopenharmony_ci	.hid_width = 5,
119162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
119262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
119362306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init,
119462306a36Sopenharmony_ci};
119562306a36Sopenharmony_ci
119662306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = {
119762306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s4_clk_src",
119862306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
119962306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
120062306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
120162306a36Sopenharmony_ci};
120262306a36Sopenharmony_ci
120362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
120462306a36Sopenharmony_ci	.cmd_rcgr = 0x2a624,
120562306a36Sopenharmony_ci	.mnd_width = 16,
120662306a36Sopenharmony_ci	.hid_width = 5,
120762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
120862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
120962306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init,
121062306a36Sopenharmony_ci};
121162306a36Sopenharmony_ci
121262306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = {
121362306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s5_clk_src",
121462306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
121562306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
121662306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
121762306a36Sopenharmony_ci};
121862306a36Sopenharmony_ci
121962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
122062306a36Sopenharmony_ci	.cmd_rcgr = 0x2a758,
122162306a36Sopenharmony_ci	.mnd_width = 16,
122262306a36Sopenharmony_ci	.hid_width = 5,
122362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
122462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
122562306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init,
122662306a36Sopenharmony_ci};
122762306a36Sopenharmony_ci
122862306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap2_s6_clk_src_init = {
122962306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap2_s6_clk_src",
123062306a36Sopenharmony_ci	.parent_data = gcc_parent_data_1,
123162306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_1),
123262306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
123362306a36Sopenharmony_ci};
123462306a36Sopenharmony_ci
123562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap2_s6_clk_src = {
123662306a36Sopenharmony_ci	.cmd_rcgr = 0x2a88c,
123762306a36Sopenharmony_ci	.mnd_width = 16,
123862306a36Sopenharmony_ci	.hid_width = 5,
123962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
124062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
124162306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap2_s6_clk_src_init,
124262306a36Sopenharmony_ci};
124362306a36Sopenharmony_ci
124462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qupv3_wrap3_s0_clk_src[] = {
124562306a36Sopenharmony_ci	F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
124662306a36Sopenharmony_ci	F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
124762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
124862306a36Sopenharmony_ci	F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
124962306a36Sopenharmony_ci	F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
125062306a36Sopenharmony_ci	F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
125162306a36Sopenharmony_ci	F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
125262306a36Sopenharmony_ci	F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
125362306a36Sopenharmony_ci	F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
125462306a36Sopenharmony_ci	F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
125562306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
125662306a36Sopenharmony_ci	F(403200000, P_GCC_GPLL4_OUT_MAIN, 2, 0, 0),
125762306a36Sopenharmony_ci	{ }
125862306a36Sopenharmony_ci};
125962306a36Sopenharmony_ci
126062306a36Sopenharmony_cistatic struct clk_init_data gcc_qupv3_wrap3_s0_clk_src_init = {
126162306a36Sopenharmony_ci	.name = "gcc_qupv3_wrap3_s0_clk_src",
126262306a36Sopenharmony_ci	.parent_data = gcc_parent_data_4,
126362306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_parent_data_4),
126462306a36Sopenharmony_ci	.ops = &clk_rcg2_shared_ops,
126562306a36Sopenharmony_ci};
126662306a36Sopenharmony_ci
126762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qupv3_wrap3_s0_clk_src = {
126862306a36Sopenharmony_ci	.cmd_rcgr = 0xc4154,
126962306a36Sopenharmony_ci	.mnd_width = 16,
127062306a36Sopenharmony_ci	.hid_width = 5,
127162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
127262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_qupv3_wrap3_s0_clk_src,
127362306a36Sopenharmony_ci	.clkr.hw.init = &gcc_qupv3_wrap3_s0_clk_src_init,
127462306a36Sopenharmony_ci};
127562306a36Sopenharmony_ci
127662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
127762306a36Sopenharmony_ci	F(144000, P_BI_TCXO, 16, 3, 25),
127862306a36Sopenharmony_ci	F(400000, P_BI_TCXO, 12, 1, 4),
127962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
128062306a36Sopenharmony_ci	F(20000000, P_GCC_GPLL0_OUT_EVEN, 5, 1, 3),
128162306a36Sopenharmony_ci	F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
128262306a36Sopenharmony_ci	F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
128362306a36Sopenharmony_ci	F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
128462306a36Sopenharmony_ci	F(192000000, P_GCC_GPLL9_OUT_MAIN, 4, 0, 0),
128562306a36Sopenharmony_ci	F(384000000, P_GCC_GPLL9_OUT_MAIN, 2, 0, 0),
128662306a36Sopenharmony_ci	{ }
128762306a36Sopenharmony_ci};
128862306a36Sopenharmony_ci
128962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
129062306a36Sopenharmony_ci	.cmd_rcgr = 0x20014,
129162306a36Sopenharmony_ci	.mnd_width = 8,
129262306a36Sopenharmony_ci	.hid_width = 5,
129362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_13,
129462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
129562306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
129662306a36Sopenharmony_ci		.name = "gcc_sdcc1_apps_clk_src",
129762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_13,
129862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_13),
129962306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
130062306a36Sopenharmony_ci	},
130162306a36Sopenharmony_ci};
130262306a36Sopenharmony_ci
130362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
130462306a36Sopenharmony_ci	F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
130562306a36Sopenharmony_ci	F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
130662306a36Sopenharmony_ci	{ }
130762306a36Sopenharmony_ci};
130862306a36Sopenharmony_ci
130962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
131062306a36Sopenharmony_ci	.cmd_rcgr = 0x2002c,
131162306a36Sopenharmony_ci	.mnd_width = 0,
131262306a36Sopenharmony_ci	.hid_width = 5,
131362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_14,
131462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
131562306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
131662306a36Sopenharmony_ci		.name = "gcc_sdcc1_ice_core_clk_src",
131762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_14,
131862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_14),
131962306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
132062306a36Sopenharmony_ci	},
132162306a36Sopenharmony_ci};
132262306a36Sopenharmony_ci
132362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_tscss_cntr_clk_src[] = {
132462306a36Sopenharmony_ci	F(15625000, P_GCC_GPLL7_OUT_MAIN, 16, 1, 4),
132562306a36Sopenharmony_ci	{ }
132662306a36Sopenharmony_ci};
132762306a36Sopenharmony_ci
132862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_tscss_cntr_clk_src = {
132962306a36Sopenharmony_ci	.cmd_rcgr = 0x21008,
133062306a36Sopenharmony_ci	.mnd_width = 16,
133162306a36Sopenharmony_ci	.hid_width = 5,
133262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_15,
133362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_tscss_cntr_clk_src,
133462306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
133562306a36Sopenharmony_ci		.name = "gcc_tscss_cntr_clk_src",
133662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_15,
133762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_15),
133862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
133962306a36Sopenharmony_ci	},
134062306a36Sopenharmony_ci};
134162306a36Sopenharmony_ci
134262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
134362306a36Sopenharmony_ci	F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
134462306a36Sopenharmony_ci	F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
134562306a36Sopenharmony_ci	F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
134662306a36Sopenharmony_ci	F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
134762306a36Sopenharmony_ci	F(600000000, P_GCC_GPLL0_OUT_MAIN, 1, 0, 0),
134862306a36Sopenharmony_ci	{ }
134962306a36Sopenharmony_ci};
135062306a36Sopenharmony_ci
135162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
135262306a36Sopenharmony_ci	.cmd_rcgr = 0x8102c,
135362306a36Sopenharmony_ci	.mnd_width = 8,
135462306a36Sopenharmony_ci	.hid_width = 5,
135562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
135662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
135762306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
135862306a36Sopenharmony_ci		.name = "gcc_ufs_card_axi_clk_src",
135962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
136062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
136162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
136262306a36Sopenharmony_ci	},
136362306a36Sopenharmony_ci};
136462306a36Sopenharmony_ci
136562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
136662306a36Sopenharmony_ci	F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
136762306a36Sopenharmony_ci	F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
136862306a36Sopenharmony_ci	F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
136962306a36Sopenharmony_ci	F(600000000, P_GCC_GPLL0_OUT_MAIN, 1, 0, 0),
137062306a36Sopenharmony_ci	{ }
137162306a36Sopenharmony_ci};
137262306a36Sopenharmony_ci
137362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
137462306a36Sopenharmony_ci	.cmd_rcgr = 0x81074,
137562306a36Sopenharmony_ci	.mnd_width = 0,
137662306a36Sopenharmony_ci	.hid_width = 5,
137762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
137862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
137962306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
138062306a36Sopenharmony_ci		.name = "gcc_ufs_card_ice_core_clk_src",
138162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
138262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
138362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
138462306a36Sopenharmony_ci	},
138562306a36Sopenharmony_ci};
138662306a36Sopenharmony_ci
138762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
138862306a36Sopenharmony_ci	.cmd_rcgr = 0x810a8,
138962306a36Sopenharmony_ci	.mnd_width = 0,
139062306a36Sopenharmony_ci	.hid_width = 5,
139162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_5,
139262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
139362306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
139462306a36Sopenharmony_ci		.name = "gcc_ufs_card_phy_aux_clk_src",
139562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_5,
139662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_5),
139762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
139862306a36Sopenharmony_ci	},
139962306a36Sopenharmony_ci};
140062306a36Sopenharmony_ci
140162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
140262306a36Sopenharmony_ci	.cmd_rcgr = 0x8108c,
140362306a36Sopenharmony_ci	.mnd_width = 0,
140462306a36Sopenharmony_ci	.hid_width = 5,
140562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
140662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
140762306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
140862306a36Sopenharmony_ci		.name = "gcc_ufs_card_unipro_core_clk_src",
140962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
141062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
141162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
141262306a36Sopenharmony_ci	},
141362306a36Sopenharmony_ci};
141462306a36Sopenharmony_ci
141562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
141662306a36Sopenharmony_ci	.cmd_rcgr = 0x8302c,
141762306a36Sopenharmony_ci	.mnd_width = 8,
141862306a36Sopenharmony_ci	.hid_width = 5,
141962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
142062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
142162306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
142262306a36Sopenharmony_ci		.name = "gcc_ufs_phy_axi_clk_src",
142362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
142462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
142562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
142662306a36Sopenharmony_ci	},
142762306a36Sopenharmony_ci};
142862306a36Sopenharmony_ci
142962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
143062306a36Sopenharmony_ci	.cmd_rcgr = 0x83074,
143162306a36Sopenharmony_ci	.mnd_width = 0,
143262306a36Sopenharmony_ci	.hid_width = 5,
143362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
143462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
143562306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
143662306a36Sopenharmony_ci		.name = "gcc_ufs_phy_ice_core_clk_src",
143762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
143862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
143962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
144062306a36Sopenharmony_ci	},
144162306a36Sopenharmony_ci};
144262306a36Sopenharmony_ci
144362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
144462306a36Sopenharmony_ci	.cmd_rcgr = 0x830a8,
144562306a36Sopenharmony_ci	.mnd_width = 0,
144662306a36Sopenharmony_ci	.hid_width = 5,
144762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_5,
144862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
144962306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
145062306a36Sopenharmony_ci		.name = "gcc_ufs_phy_phy_aux_clk_src",
145162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_5,
145262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_5),
145362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
145462306a36Sopenharmony_ci	},
145562306a36Sopenharmony_ci};
145662306a36Sopenharmony_ci
145762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
145862306a36Sopenharmony_ci	.cmd_rcgr = 0x8308c,
145962306a36Sopenharmony_ci	.mnd_width = 0,
146062306a36Sopenharmony_ci	.hid_width = 5,
146162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
146262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
146362306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
146462306a36Sopenharmony_ci		.name = "gcc_ufs_phy_unipro_core_clk_src",
146562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
146662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
146762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
146862306a36Sopenharmony_ci	},
146962306a36Sopenharmony_ci};
147062306a36Sopenharmony_ci
147162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb20_master_clk_src[] = {
147262306a36Sopenharmony_ci	F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
147362306a36Sopenharmony_ci	{ }
147462306a36Sopenharmony_ci};
147562306a36Sopenharmony_ci
147662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb20_master_clk_src = {
147762306a36Sopenharmony_ci	.cmd_rcgr = 0x1c028,
147862306a36Sopenharmony_ci	.mnd_width = 8,
147962306a36Sopenharmony_ci	.hid_width = 5,
148062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
148162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb20_master_clk_src,
148262306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
148362306a36Sopenharmony_ci		.name = "gcc_usb20_master_clk_src",
148462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
148562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
148662306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
148762306a36Sopenharmony_ci	},
148862306a36Sopenharmony_ci};
148962306a36Sopenharmony_ci
149062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb20_mock_utmi_clk_src = {
149162306a36Sopenharmony_ci	.cmd_rcgr = 0x1c040,
149262306a36Sopenharmony_ci	.mnd_width = 0,
149362306a36Sopenharmony_ci	.hid_width = 5,
149462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
149562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
149662306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
149762306a36Sopenharmony_ci		.name = "gcc_usb20_mock_utmi_clk_src",
149862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
149962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
150062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
150162306a36Sopenharmony_ci	},
150262306a36Sopenharmony_ci};
150362306a36Sopenharmony_ci
150462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
150562306a36Sopenharmony_ci	F(133333333, P_GCC_GPLL0_OUT_MAIN, 4.5, 0, 0),
150662306a36Sopenharmony_ci	F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
150762306a36Sopenharmony_ci	F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0),
150862306a36Sopenharmony_ci	{ }
150962306a36Sopenharmony_ci};
151062306a36Sopenharmony_ci
151162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
151262306a36Sopenharmony_ci	.cmd_rcgr = 0x1b028,
151362306a36Sopenharmony_ci	.mnd_width = 8,
151462306a36Sopenharmony_ci	.hid_width = 5,
151562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
151662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
151762306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
151862306a36Sopenharmony_ci		.name = "gcc_usb30_prim_master_clk_src",
151962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
152062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
152162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
152262306a36Sopenharmony_ci	},
152362306a36Sopenharmony_ci};
152462306a36Sopenharmony_ci
152562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
152662306a36Sopenharmony_ci	.cmd_rcgr = 0x1b040,
152762306a36Sopenharmony_ci	.mnd_width = 0,
152862306a36Sopenharmony_ci	.hid_width = 5,
152962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
153062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
153162306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
153262306a36Sopenharmony_ci		.name = "gcc_usb30_prim_mock_utmi_clk_src",
153362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
153462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
153562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
153662306a36Sopenharmony_ci	},
153762306a36Sopenharmony_ci};
153862306a36Sopenharmony_ci
153962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
154062306a36Sopenharmony_ci	.cmd_rcgr = 0x2f028,
154162306a36Sopenharmony_ci	.mnd_width = 8,
154262306a36Sopenharmony_ci	.hid_width = 5,
154362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
154462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
154562306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
154662306a36Sopenharmony_ci		.name = "gcc_usb30_sec_master_clk_src",
154762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
154862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
154962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
155062306a36Sopenharmony_ci	},
155162306a36Sopenharmony_ci};
155262306a36Sopenharmony_ci
155362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
155462306a36Sopenharmony_ci	.cmd_rcgr = 0x2f040,
155562306a36Sopenharmony_ci	.mnd_width = 0,
155662306a36Sopenharmony_ci	.hid_width = 5,
155762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
155862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
155962306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
156062306a36Sopenharmony_ci		.name = "gcc_usb30_sec_mock_utmi_clk_src",
156162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
156262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
156362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
156462306a36Sopenharmony_ci	},
156562306a36Sopenharmony_ci};
156662306a36Sopenharmony_ci
156762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
156862306a36Sopenharmony_ci	.cmd_rcgr = 0x1b06c,
156962306a36Sopenharmony_ci	.mnd_width = 0,
157062306a36Sopenharmony_ci	.hid_width = 5,
157162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
157262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
157362306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
157462306a36Sopenharmony_ci		.name = "gcc_usb3_prim_phy_aux_clk_src",
157562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
157662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
157762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
157862306a36Sopenharmony_ci	},
157962306a36Sopenharmony_ci};
158062306a36Sopenharmony_ci
158162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
158262306a36Sopenharmony_ci	.cmd_rcgr = 0x2f06c,
158362306a36Sopenharmony_ci	.mnd_width = 0,
158462306a36Sopenharmony_ci	.hid_width = 5,
158562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
158662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_emac0_phy_aux_clk_src,
158762306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data){
158862306a36Sopenharmony_ci		.name = "gcc_usb3_sec_phy_aux_clk_src",
158962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
159062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
159162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
159262306a36Sopenharmony_ci	},
159362306a36Sopenharmony_ci};
159462306a36Sopenharmony_ci
159562306a36Sopenharmony_cistatic struct clk_regmap_div gcc_pcie_0_pipe_div_clk_src = {
159662306a36Sopenharmony_ci	.reg = 0xa9070,
159762306a36Sopenharmony_ci	.shift = 0,
159862306a36Sopenharmony_ci	.width = 4,
159962306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
160062306a36Sopenharmony_ci		.name = "gcc_pcie_0_pipe_div_clk_src",
160162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
160262306a36Sopenharmony_ci			&gcc_pcie_0_pipe_clk_src.clkr.hw,
160362306a36Sopenharmony_ci		},
160462306a36Sopenharmony_ci		.num_parents = 1,
160562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
160662306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
160762306a36Sopenharmony_ci	},
160862306a36Sopenharmony_ci};
160962306a36Sopenharmony_ci
161062306a36Sopenharmony_cistatic struct clk_regmap_div gcc_pcie_1_pipe_div_clk_src = {
161162306a36Sopenharmony_ci	.reg = 0x77070,
161262306a36Sopenharmony_ci	.shift = 0,
161362306a36Sopenharmony_ci	.width = 4,
161462306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
161562306a36Sopenharmony_ci		.name = "gcc_pcie_1_pipe_div_clk_src",
161662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
161762306a36Sopenharmony_ci			&gcc_pcie_1_pipe_clk_src.clkr.hw,
161862306a36Sopenharmony_ci		},
161962306a36Sopenharmony_ci		.num_parents = 1,
162062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
162162306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
162262306a36Sopenharmony_ci	},
162362306a36Sopenharmony_ci};
162462306a36Sopenharmony_ci
162562306a36Sopenharmony_cistatic struct clk_regmap_div gcc_qupv3_wrap3_s0_div_clk_src = {
162662306a36Sopenharmony_ci	.reg = 0xc4284,
162762306a36Sopenharmony_ci	.shift = 0,
162862306a36Sopenharmony_ci	.width = 4,
162962306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
163062306a36Sopenharmony_ci		.name = "gcc_qupv3_wrap3_s0_div_clk_src",
163162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
163262306a36Sopenharmony_ci			&gcc_qupv3_wrap3_s0_clk_src.clkr.hw,
163362306a36Sopenharmony_ci		},
163462306a36Sopenharmony_ci		.num_parents = 1,
163562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
163662306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
163762306a36Sopenharmony_ci	},
163862306a36Sopenharmony_ci};
163962306a36Sopenharmony_ci
164062306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb20_mock_utmi_postdiv_clk_src = {
164162306a36Sopenharmony_ci	.reg = 0x1c058,
164262306a36Sopenharmony_ci	.shift = 0,
164362306a36Sopenharmony_ci	.width = 4,
164462306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
164562306a36Sopenharmony_ci		.name = "gcc_usb20_mock_utmi_postdiv_clk_src",
164662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
164762306a36Sopenharmony_ci			&gcc_usb20_mock_utmi_clk_src.clkr.hw,
164862306a36Sopenharmony_ci		},
164962306a36Sopenharmony_ci		.num_parents = 1,
165062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
165162306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
165262306a36Sopenharmony_ci	},
165362306a36Sopenharmony_ci};
165462306a36Sopenharmony_ci
165562306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
165662306a36Sopenharmony_ci	.reg = 0x1b058,
165762306a36Sopenharmony_ci	.shift = 0,
165862306a36Sopenharmony_ci	.width = 4,
165962306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
166062306a36Sopenharmony_ci		.name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
166162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
166262306a36Sopenharmony_ci			&gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
166362306a36Sopenharmony_ci		},
166462306a36Sopenharmony_ci		.num_parents = 1,
166562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
166662306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
166762306a36Sopenharmony_ci	},
166862306a36Sopenharmony_ci};
166962306a36Sopenharmony_ci
167062306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb30_sec_mock_utmi_postdiv_clk_src = {
167162306a36Sopenharmony_ci	.reg = 0x2f058,
167262306a36Sopenharmony_ci	.shift = 0,
167362306a36Sopenharmony_ci	.width = 4,
167462306a36Sopenharmony_ci	.clkr.hw.init = &(const struct clk_init_data) {
167562306a36Sopenharmony_ci		.name = "gcc_usb30_sec_mock_utmi_postdiv_clk_src",
167662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
167762306a36Sopenharmony_ci			&gcc_usb30_sec_mock_utmi_clk_src.clkr.hw,
167862306a36Sopenharmony_ci		},
167962306a36Sopenharmony_ci		.num_parents = 1,
168062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
168162306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
168262306a36Sopenharmony_ci	},
168362306a36Sopenharmony_ci};
168462306a36Sopenharmony_ci
168562306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_noc_qupv3_axi_clk = {
168662306a36Sopenharmony_ci	.halt_reg = 0x8e200,
168762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
168862306a36Sopenharmony_ci	.hwcg_reg = 0x8e200,
168962306a36Sopenharmony_ci	.hwcg_bit = 1,
169062306a36Sopenharmony_ci	.clkr = {
169162306a36Sopenharmony_ci		.enable_reg = 0x4b000,
169262306a36Sopenharmony_ci		.enable_mask = BIT(28),
169362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
169462306a36Sopenharmony_ci			.name = "gcc_aggre_noc_qupv3_axi_clk",
169562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
169662306a36Sopenharmony_ci		},
169762306a36Sopenharmony_ci	},
169862306a36Sopenharmony_ci};
169962306a36Sopenharmony_ci
170062306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_card_axi_clk = {
170162306a36Sopenharmony_ci	.halt_reg = 0x810d4,
170262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
170362306a36Sopenharmony_ci	.hwcg_reg = 0x810d4,
170462306a36Sopenharmony_ci	.hwcg_bit = 1,
170562306a36Sopenharmony_ci	.clkr = {
170662306a36Sopenharmony_ci		.enable_reg = 0x810d4,
170762306a36Sopenharmony_ci		.enable_mask = BIT(0),
170862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
170962306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_card_axi_clk",
171062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
171162306a36Sopenharmony_ci				&gcc_ufs_card_axi_clk_src.clkr.hw,
171262306a36Sopenharmony_ci			},
171362306a36Sopenharmony_ci			.num_parents = 1,
171462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
171562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
171662306a36Sopenharmony_ci		},
171762306a36Sopenharmony_ci	},
171862306a36Sopenharmony_ci};
171962306a36Sopenharmony_ci
172062306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
172162306a36Sopenharmony_ci	.halt_reg = 0x830d4,
172262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
172362306a36Sopenharmony_ci	.hwcg_reg = 0x830d4,
172462306a36Sopenharmony_ci	.hwcg_bit = 1,
172562306a36Sopenharmony_ci	.clkr = {
172662306a36Sopenharmony_ci		.enable_reg = 0x830d4,
172762306a36Sopenharmony_ci		.enable_mask = BIT(0),
172862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
172962306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_phy_axi_clk",
173062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
173162306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
173262306a36Sopenharmony_ci			},
173362306a36Sopenharmony_ci			.num_parents = 1,
173462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
173562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
173662306a36Sopenharmony_ci		},
173762306a36Sopenharmony_ci	},
173862306a36Sopenharmony_ci};
173962306a36Sopenharmony_ci
174062306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
174162306a36Sopenharmony_ci	.halt_reg = 0x830d4,
174262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
174362306a36Sopenharmony_ci	.hwcg_reg = 0x830d4,
174462306a36Sopenharmony_ci	.hwcg_bit = 1,
174562306a36Sopenharmony_ci	.clkr = {
174662306a36Sopenharmony_ci		.enable_reg = 0x830d4,
174762306a36Sopenharmony_ci		.enable_mask = BIT(1),
174862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
174962306a36Sopenharmony_ci			.name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
175062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
175162306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
175262306a36Sopenharmony_ci			},
175362306a36Sopenharmony_ci			.num_parents = 1,
175462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
175562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175662306a36Sopenharmony_ci		},
175762306a36Sopenharmony_ci	},
175862306a36Sopenharmony_ci};
175962306a36Sopenharmony_ci
176062306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb2_prim_axi_clk = {
176162306a36Sopenharmony_ci	.halt_reg = 0x1c05c,
176262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
176362306a36Sopenharmony_ci	.hwcg_reg = 0x1c05c,
176462306a36Sopenharmony_ci	.hwcg_bit = 1,
176562306a36Sopenharmony_ci	.clkr = {
176662306a36Sopenharmony_ci		.enable_reg = 0x1c05c,
176762306a36Sopenharmony_ci		.enable_mask = BIT(0),
176862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
176962306a36Sopenharmony_ci			.name = "gcc_aggre_usb2_prim_axi_clk",
177062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
177162306a36Sopenharmony_ci				&gcc_usb20_master_clk_src.clkr.hw,
177262306a36Sopenharmony_ci			},
177362306a36Sopenharmony_ci			.num_parents = 1,
177462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
177562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
177662306a36Sopenharmony_ci		},
177762306a36Sopenharmony_ci	},
177862306a36Sopenharmony_ci};
177962306a36Sopenharmony_ci
178062306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
178162306a36Sopenharmony_ci	.halt_reg = 0x1b084,
178262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
178362306a36Sopenharmony_ci	.hwcg_reg = 0x1b084,
178462306a36Sopenharmony_ci	.hwcg_bit = 1,
178562306a36Sopenharmony_ci	.clkr = {
178662306a36Sopenharmony_ci		.enable_reg = 0x1b084,
178762306a36Sopenharmony_ci		.enable_mask = BIT(0),
178862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
178962306a36Sopenharmony_ci			.name = "gcc_aggre_usb3_prim_axi_clk",
179062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
179162306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
179262306a36Sopenharmony_ci			},
179362306a36Sopenharmony_ci			.num_parents = 1,
179462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
179562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
179662306a36Sopenharmony_ci		},
179762306a36Sopenharmony_ci	},
179862306a36Sopenharmony_ci};
179962306a36Sopenharmony_ci
180062306a36Sopenharmony_cistatic struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
180162306a36Sopenharmony_ci	.halt_reg = 0x2f088,
180262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
180362306a36Sopenharmony_ci	.hwcg_reg = 0x2f088,
180462306a36Sopenharmony_ci	.hwcg_bit = 1,
180562306a36Sopenharmony_ci	.clkr = {
180662306a36Sopenharmony_ci		.enable_reg = 0x2f088,
180762306a36Sopenharmony_ci		.enable_mask = BIT(0),
180862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
180962306a36Sopenharmony_ci			.name = "gcc_aggre_usb3_sec_axi_clk",
181062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
181162306a36Sopenharmony_ci				&gcc_usb30_sec_master_clk_src.clkr.hw,
181262306a36Sopenharmony_ci			},
181362306a36Sopenharmony_ci			.num_parents = 1,
181462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
181562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
181662306a36Sopenharmony_ci		},
181762306a36Sopenharmony_ci	},
181862306a36Sopenharmony_ci};
181962306a36Sopenharmony_ci
182062306a36Sopenharmony_cistatic struct clk_branch gcc_ahb2phy0_clk = {
182162306a36Sopenharmony_ci	.halt_reg = 0x76004,
182262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
182362306a36Sopenharmony_ci	.hwcg_reg = 0x76004,
182462306a36Sopenharmony_ci	.hwcg_bit = 1,
182562306a36Sopenharmony_ci	.clkr = {
182662306a36Sopenharmony_ci		.enable_reg = 0x76004,
182762306a36Sopenharmony_ci		.enable_mask = BIT(0),
182862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
182962306a36Sopenharmony_ci			.name = "gcc_ahb2phy0_clk",
183062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
183162306a36Sopenharmony_ci		},
183262306a36Sopenharmony_ci	},
183362306a36Sopenharmony_ci};
183462306a36Sopenharmony_ci
183562306a36Sopenharmony_cistatic struct clk_branch gcc_ahb2phy2_clk = {
183662306a36Sopenharmony_ci	.halt_reg = 0x76008,
183762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
183862306a36Sopenharmony_ci	.hwcg_reg = 0x76008,
183962306a36Sopenharmony_ci	.hwcg_bit = 1,
184062306a36Sopenharmony_ci	.clkr = {
184162306a36Sopenharmony_ci		.enable_reg = 0x76008,
184262306a36Sopenharmony_ci		.enable_mask = BIT(0),
184362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
184462306a36Sopenharmony_ci			.name = "gcc_ahb2phy2_clk",
184562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
184662306a36Sopenharmony_ci		},
184762306a36Sopenharmony_ci	},
184862306a36Sopenharmony_ci};
184962306a36Sopenharmony_ci
185062306a36Sopenharmony_cistatic struct clk_branch gcc_ahb2phy3_clk = {
185162306a36Sopenharmony_ci	.halt_reg = 0x7600c,
185262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
185362306a36Sopenharmony_ci	.hwcg_reg = 0x7600c,
185462306a36Sopenharmony_ci	.hwcg_bit = 1,
185562306a36Sopenharmony_ci	.clkr = {
185662306a36Sopenharmony_ci		.enable_reg = 0x7600c,
185762306a36Sopenharmony_ci		.enable_mask = BIT(0),
185862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
185962306a36Sopenharmony_ci			.name = "gcc_ahb2phy3_clk",
186062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
186162306a36Sopenharmony_ci		},
186262306a36Sopenharmony_ci	},
186362306a36Sopenharmony_ci};
186462306a36Sopenharmony_ci
186562306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
186662306a36Sopenharmony_ci	.halt_reg = 0x44004,
186762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
186862306a36Sopenharmony_ci	.hwcg_reg = 0x44004,
186962306a36Sopenharmony_ci	.hwcg_bit = 1,
187062306a36Sopenharmony_ci	.clkr = {
187162306a36Sopenharmony_ci		.enable_reg = 0x4b000,
187262306a36Sopenharmony_ci		.enable_mask = BIT(10),
187362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
187462306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
187562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
187662306a36Sopenharmony_ci		},
187762306a36Sopenharmony_ci	},
187862306a36Sopenharmony_ci};
187962306a36Sopenharmony_ci
188062306a36Sopenharmony_cistatic struct clk_branch gcc_camera_hf_axi_clk = {
188162306a36Sopenharmony_ci	.halt_reg = 0x32010,
188262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
188362306a36Sopenharmony_ci	.hwcg_reg = 0x32010,
188462306a36Sopenharmony_ci	.hwcg_bit = 1,
188562306a36Sopenharmony_ci	.clkr = {
188662306a36Sopenharmony_ci		.enable_reg = 0x32010,
188762306a36Sopenharmony_ci		.enable_mask = BIT(0),
188862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
188962306a36Sopenharmony_ci			.name = "gcc_camera_hf_axi_clk",
189062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
189162306a36Sopenharmony_ci		},
189262306a36Sopenharmony_ci	},
189362306a36Sopenharmony_ci};
189462306a36Sopenharmony_ci
189562306a36Sopenharmony_cistatic struct clk_branch gcc_camera_sf_axi_clk = {
189662306a36Sopenharmony_ci	.halt_reg = 0x32018,
189762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
189862306a36Sopenharmony_ci	.hwcg_reg = 0x32018,
189962306a36Sopenharmony_ci	.hwcg_bit = 1,
190062306a36Sopenharmony_ci	.clkr = {
190162306a36Sopenharmony_ci		.enable_reg = 0x32018,
190262306a36Sopenharmony_ci		.enable_mask = BIT(0),
190362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
190462306a36Sopenharmony_ci			.name = "gcc_camera_sf_axi_clk",
190562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
190662306a36Sopenharmony_ci		},
190762306a36Sopenharmony_ci	},
190862306a36Sopenharmony_ci};
190962306a36Sopenharmony_ci
191062306a36Sopenharmony_cistatic struct clk_branch gcc_camera_throttle_xo_clk = {
191162306a36Sopenharmony_ci	.halt_reg = 0x32024,
191262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
191362306a36Sopenharmony_ci	.clkr = {
191462306a36Sopenharmony_ci		.enable_reg = 0x32024,
191562306a36Sopenharmony_ci		.enable_mask = BIT(0),
191662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
191762306a36Sopenharmony_ci			.name = "gcc_camera_throttle_xo_clk",
191862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
191962306a36Sopenharmony_ci		},
192062306a36Sopenharmony_ci	},
192162306a36Sopenharmony_ci};
192262306a36Sopenharmony_ci
192362306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb2_prim_axi_clk = {
192462306a36Sopenharmony_ci	.halt_reg = 0x1c060,
192562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
192662306a36Sopenharmony_ci	.hwcg_reg = 0x1c060,
192762306a36Sopenharmony_ci	.hwcg_bit = 1,
192862306a36Sopenharmony_ci	.clkr = {
192962306a36Sopenharmony_ci		.enable_reg = 0x1c060,
193062306a36Sopenharmony_ci		.enable_mask = BIT(0),
193162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
193262306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb2_prim_axi_clk",
193362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
193462306a36Sopenharmony_ci				&gcc_usb20_master_clk_src.clkr.hw,
193562306a36Sopenharmony_ci			},
193662306a36Sopenharmony_ci			.num_parents = 1,
193762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
193862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
193962306a36Sopenharmony_ci		},
194062306a36Sopenharmony_ci	},
194162306a36Sopenharmony_ci};
194262306a36Sopenharmony_ci
194362306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
194462306a36Sopenharmony_ci	.halt_reg = 0x1b088,
194562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
194662306a36Sopenharmony_ci	.hwcg_reg = 0x1b088,
194762306a36Sopenharmony_ci	.hwcg_bit = 1,
194862306a36Sopenharmony_ci	.clkr = {
194962306a36Sopenharmony_ci		.enable_reg = 0x1b088,
195062306a36Sopenharmony_ci		.enable_mask = BIT(0),
195162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
195262306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb3_prim_axi_clk",
195362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
195462306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
195562306a36Sopenharmony_ci			},
195662306a36Sopenharmony_ci			.num_parents = 1,
195762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
195862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
195962306a36Sopenharmony_ci		},
196062306a36Sopenharmony_ci	},
196162306a36Sopenharmony_ci};
196262306a36Sopenharmony_ci
196362306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
196462306a36Sopenharmony_ci	.halt_reg = 0x2f084,
196562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
196662306a36Sopenharmony_ci	.hwcg_reg = 0x2f084,
196762306a36Sopenharmony_ci	.hwcg_bit = 1,
196862306a36Sopenharmony_ci	.clkr = {
196962306a36Sopenharmony_ci		.enable_reg = 0x2f084,
197062306a36Sopenharmony_ci		.enable_mask = BIT(0),
197162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
197262306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb3_sec_axi_clk",
197362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
197462306a36Sopenharmony_ci				&gcc_usb30_sec_master_clk_src.clkr.hw,
197562306a36Sopenharmony_ci			},
197662306a36Sopenharmony_ci			.num_parents = 1,
197762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
197862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
197962306a36Sopenharmony_ci		},
198062306a36Sopenharmony_ci	},
198162306a36Sopenharmony_ci};
198262306a36Sopenharmony_ci
198362306a36Sopenharmony_cistatic struct clk_branch gcc_ddrss_gpu_axi_clk = {
198462306a36Sopenharmony_ci	.halt_reg = 0x7d164,
198562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
198662306a36Sopenharmony_ci	.hwcg_reg = 0x7d164,
198762306a36Sopenharmony_ci	.hwcg_bit = 1,
198862306a36Sopenharmony_ci	.clkr = {
198962306a36Sopenharmony_ci		.enable_reg = 0x7d164,
199062306a36Sopenharmony_ci		.enable_mask = BIT(0),
199162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
199262306a36Sopenharmony_ci			.name = "gcc_ddrss_gpu_axi_clk",
199362306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
199462306a36Sopenharmony_ci		},
199562306a36Sopenharmony_ci	},
199662306a36Sopenharmony_ci};
199762306a36Sopenharmony_ci
199862306a36Sopenharmony_cistatic struct clk_branch gcc_disp1_hf_axi_clk = {
199962306a36Sopenharmony_ci	.halt_reg = 0xc7010,
200062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
200162306a36Sopenharmony_ci	.hwcg_reg = 0xc7010,
200262306a36Sopenharmony_ci	.hwcg_bit = 1,
200362306a36Sopenharmony_ci	.clkr = {
200462306a36Sopenharmony_ci		.enable_reg = 0xc7010,
200562306a36Sopenharmony_ci		.enable_mask = BIT(0),
200662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
200762306a36Sopenharmony_ci			.name = "gcc_disp1_hf_axi_clk",
200862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
200962306a36Sopenharmony_ci		},
201062306a36Sopenharmony_ci	},
201162306a36Sopenharmony_ci};
201262306a36Sopenharmony_ci
201362306a36Sopenharmony_cistatic struct clk_branch gcc_disp_hf_axi_clk = {
201462306a36Sopenharmony_ci	.halt_reg = 0x33010,
201562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
201662306a36Sopenharmony_ci	.hwcg_reg = 0x33010,
201762306a36Sopenharmony_ci	.hwcg_bit = 1,
201862306a36Sopenharmony_ci	.clkr = {
201962306a36Sopenharmony_ci		.enable_reg = 0x33010,
202062306a36Sopenharmony_ci		.enable_mask = BIT(0),
202162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
202262306a36Sopenharmony_ci			.name = "gcc_disp_hf_axi_clk",
202362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
202462306a36Sopenharmony_ci		},
202562306a36Sopenharmony_ci	},
202662306a36Sopenharmony_ci};
202762306a36Sopenharmony_ci
202862306a36Sopenharmony_cistatic struct clk_branch gcc_edp_ref_clkref_en = {
202962306a36Sopenharmony_ci	.halt_reg = 0x97448,
203062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
203162306a36Sopenharmony_ci	.clkr = {
203262306a36Sopenharmony_ci		.enable_reg = 0x97448,
203362306a36Sopenharmony_ci		.enable_mask = BIT(0),
203462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
203562306a36Sopenharmony_ci			.name = "gcc_edp_ref_clkref_en",
203662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
203762306a36Sopenharmony_ci		},
203862306a36Sopenharmony_ci	},
203962306a36Sopenharmony_ci};
204062306a36Sopenharmony_ci
204162306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_axi_clk = {
204262306a36Sopenharmony_ci	.halt_reg = 0xb6018,
204362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
204462306a36Sopenharmony_ci	.hwcg_reg = 0xb6018,
204562306a36Sopenharmony_ci	.hwcg_bit = 1,
204662306a36Sopenharmony_ci	.clkr = {
204762306a36Sopenharmony_ci		.enable_reg = 0xb6018,
204862306a36Sopenharmony_ci		.enable_mask = BIT(0),
204962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
205062306a36Sopenharmony_ci			.name = "gcc_emac0_axi_clk",
205162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
205262306a36Sopenharmony_ci		},
205362306a36Sopenharmony_ci	},
205462306a36Sopenharmony_ci};
205562306a36Sopenharmony_ci
205662306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_phy_aux_clk = {
205762306a36Sopenharmony_ci	.halt_reg = 0xb6024,
205862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
205962306a36Sopenharmony_ci	.clkr = {
206062306a36Sopenharmony_ci		.enable_reg = 0xb6024,
206162306a36Sopenharmony_ci		.enable_mask = BIT(0),
206262306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
206362306a36Sopenharmony_ci			.name = "gcc_emac0_phy_aux_clk",
206462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
206562306a36Sopenharmony_ci				&gcc_emac0_phy_aux_clk_src.clkr.hw,
206662306a36Sopenharmony_ci			},
206762306a36Sopenharmony_ci			.num_parents = 1,
206862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
206962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
207062306a36Sopenharmony_ci		},
207162306a36Sopenharmony_ci	},
207262306a36Sopenharmony_ci};
207362306a36Sopenharmony_ci
207462306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_ptp_clk = {
207562306a36Sopenharmony_ci	.halt_reg = 0xb6040,
207662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
207762306a36Sopenharmony_ci	.clkr = {
207862306a36Sopenharmony_ci		.enable_reg = 0xb6040,
207962306a36Sopenharmony_ci		.enable_mask = BIT(0),
208062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
208162306a36Sopenharmony_ci			.name = "gcc_emac0_ptp_clk",
208262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
208362306a36Sopenharmony_ci				&gcc_emac0_ptp_clk_src.clkr.hw,
208462306a36Sopenharmony_ci			},
208562306a36Sopenharmony_ci			.num_parents = 1,
208662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
208762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
208862306a36Sopenharmony_ci		},
208962306a36Sopenharmony_ci	},
209062306a36Sopenharmony_ci};
209162306a36Sopenharmony_ci
209262306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_rgmii_clk = {
209362306a36Sopenharmony_ci	.halt_reg = 0xb6044,
209462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
209562306a36Sopenharmony_ci	.clkr = {
209662306a36Sopenharmony_ci		.enable_reg = 0xb6044,
209762306a36Sopenharmony_ci		.enable_mask = BIT(0),
209862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
209962306a36Sopenharmony_ci			.name = "gcc_emac0_rgmii_clk",
210062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
210162306a36Sopenharmony_ci				&gcc_emac0_rgmii_clk_src.clkr.hw,
210262306a36Sopenharmony_ci			},
210362306a36Sopenharmony_ci			.num_parents = 1,
210462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
210562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
210662306a36Sopenharmony_ci		},
210762306a36Sopenharmony_ci	},
210862306a36Sopenharmony_ci};
210962306a36Sopenharmony_ci
211062306a36Sopenharmony_cistatic struct clk_branch gcc_emac0_slv_ahb_clk = {
211162306a36Sopenharmony_ci	.halt_reg = 0xb6020,
211262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
211362306a36Sopenharmony_ci	.hwcg_reg = 0xb6020,
211462306a36Sopenharmony_ci	.hwcg_bit = 1,
211562306a36Sopenharmony_ci	.clkr = {
211662306a36Sopenharmony_ci		.enable_reg = 0xb6020,
211762306a36Sopenharmony_ci		.enable_mask = BIT(0),
211862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
211962306a36Sopenharmony_ci			.name = "gcc_emac0_slv_ahb_clk",
212062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
212162306a36Sopenharmony_ci		},
212262306a36Sopenharmony_ci	},
212362306a36Sopenharmony_ci};
212462306a36Sopenharmony_ci
212562306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_axi_clk = {
212662306a36Sopenharmony_ci	.halt_reg = 0xb4018,
212762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
212862306a36Sopenharmony_ci	.hwcg_reg = 0xb4018,
212962306a36Sopenharmony_ci	.hwcg_bit = 1,
213062306a36Sopenharmony_ci	.clkr = {
213162306a36Sopenharmony_ci		.enable_reg = 0xb4018,
213262306a36Sopenharmony_ci		.enable_mask = BIT(0),
213362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
213462306a36Sopenharmony_ci			.name = "gcc_emac1_axi_clk",
213562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
213662306a36Sopenharmony_ci		},
213762306a36Sopenharmony_ci	},
213862306a36Sopenharmony_ci};
213962306a36Sopenharmony_ci
214062306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_phy_aux_clk = {
214162306a36Sopenharmony_ci	.halt_reg = 0xb4024,
214262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
214362306a36Sopenharmony_ci	.clkr = {
214462306a36Sopenharmony_ci		.enable_reg = 0xb4024,
214562306a36Sopenharmony_ci		.enable_mask = BIT(0),
214662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
214762306a36Sopenharmony_ci			.name = "gcc_emac1_phy_aux_clk",
214862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
214962306a36Sopenharmony_ci				&gcc_emac1_phy_aux_clk_src.clkr.hw,
215062306a36Sopenharmony_ci			},
215162306a36Sopenharmony_ci			.num_parents = 1,
215262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
215362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
215462306a36Sopenharmony_ci		},
215562306a36Sopenharmony_ci	},
215662306a36Sopenharmony_ci};
215762306a36Sopenharmony_ci
215862306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_ptp_clk = {
215962306a36Sopenharmony_ci	.halt_reg = 0xb4040,
216062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
216162306a36Sopenharmony_ci	.clkr = {
216262306a36Sopenharmony_ci		.enable_reg = 0xb4040,
216362306a36Sopenharmony_ci		.enable_mask = BIT(0),
216462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
216562306a36Sopenharmony_ci			.name = "gcc_emac1_ptp_clk",
216662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
216762306a36Sopenharmony_ci				&gcc_emac1_ptp_clk_src.clkr.hw,
216862306a36Sopenharmony_ci			},
216962306a36Sopenharmony_ci			.num_parents = 1,
217062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
217162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
217262306a36Sopenharmony_ci		},
217362306a36Sopenharmony_ci	},
217462306a36Sopenharmony_ci};
217562306a36Sopenharmony_ci
217662306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_rgmii_clk = {
217762306a36Sopenharmony_ci	.halt_reg = 0xb4044,
217862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
217962306a36Sopenharmony_ci	.clkr = {
218062306a36Sopenharmony_ci		.enable_reg = 0xb4044,
218162306a36Sopenharmony_ci		.enable_mask = BIT(0),
218262306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
218362306a36Sopenharmony_ci			.name = "gcc_emac1_rgmii_clk",
218462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
218562306a36Sopenharmony_ci				&gcc_emac1_rgmii_clk_src.clkr.hw,
218662306a36Sopenharmony_ci			},
218762306a36Sopenharmony_ci			.num_parents = 1,
218862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
218962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
219062306a36Sopenharmony_ci		},
219162306a36Sopenharmony_ci	},
219262306a36Sopenharmony_ci};
219362306a36Sopenharmony_ci
219462306a36Sopenharmony_cistatic struct clk_branch gcc_emac1_slv_ahb_clk = {
219562306a36Sopenharmony_ci	.halt_reg = 0xb4020,
219662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
219762306a36Sopenharmony_ci	.hwcg_reg = 0xb4020,
219862306a36Sopenharmony_ci	.hwcg_bit = 1,
219962306a36Sopenharmony_ci	.clkr = {
220062306a36Sopenharmony_ci		.enable_reg = 0xb4020,
220162306a36Sopenharmony_ci		.enable_mask = BIT(0),
220262306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
220362306a36Sopenharmony_ci			.name = "gcc_emac1_slv_ahb_clk",
220462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
220562306a36Sopenharmony_ci		},
220662306a36Sopenharmony_ci	},
220762306a36Sopenharmony_ci};
220862306a36Sopenharmony_ci
220962306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
221062306a36Sopenharmony_ci	.halt_reg = 0x70000,
221162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
221262306a36Sopenharmony_ci	.clkr = {
221362306a36Sopenharmony_ci		.enable_reg = 0x70000,
221462306a36Sopenharmony_ci		.enable_mask = BIT(0),
221562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
221662306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
221762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
221862306a36Sopenharmony_ci				&gcc_gp1_clk_src.clkr.hw,
221962306a36Sopenharmony_ci			},
222062306a36Sopenharmony_ci			.num_parents = 1,
222162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
222262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
222362306a36Sopenharmony_ci		},
222462306a36Sopenharmony_ci	},
222562306a36Sopenharmony_ci};
222662306a36Sopenharmony_ci
222762306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
222862306a36Sopenharmony_ci	.halt_reg = 0x71000,
222962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
223062306a36Sopenharmony_ci	.clkr = {
223162306a36Sopenharmony_ci		.enable_reg = 0x71000,
223262306a36Sopenharmony_ci		.enable_mask = BIT(0),
223362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
223462306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
223562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
223662306a36Sopenharmony_ci				&gcc_gp2_clk_src.clkr.hw,
223762306a36Sopenharmony_ci			},
223862306a36Sopenharmony_ci			.num_parents = 1,
223962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
224062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
224162306a36Sopenharmony_ci		},
224262306a36Sopenharmony_ci	},
224362306a36Sopenharmony_ci};
224462306a36Sopenharmony_ci
224562306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
224662306a36Sopenharmony_ci	.halt_reg = 0x62000,
224762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
224862306a36Sopenharmony_ci	.clkr = {
224962306a36Sopenharmony_ci		.enable_reg = 0x62000,
225062306a36Sopenharmony_ci		.enable_mask = BIT(0),
225162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
225262306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
225362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
225462306a36Sopenharmony_ci				&gcc_gp3_clk_src.clkr.hw,
225562306a36Sopenharmony_ci			},
225662306a36Sopenharmony_ci			.num_parents = 1,
225762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
225862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
225962306a36Sopenharmony_ci		},
226062306a36Sopenharmony_ci	},
226162306a36Sopenharmony_ci};
226262306a36Sopenharmony_ci
226362306a36Sopenharmony_cistatic struct clk_branch gcc_gp4_clk = {
226462306a36Sopenharmony_ci	.halt_reg = 0x1e000,
226562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
226662306a36Sopenharmony_ci	.clkr = {
226762306a36Sopenharmony_ci		.enable_reg = 0x1e000,
226862306a36Sopenharmony_ci		.enable_mask = BIT(0),
226962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
227062306a36Sopenharmony_ci			.name = "gcc_gp4_clk",
227162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
227262306a36Sopenharmony_ci				&gcc_gp4_clk_src.clkr.hw,
227362306a36Sopenharmony_ci			},
227462306a36Sopenharmony_ci			.num_parents = 1,
227562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
227662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
227762306a36Sopenharmony_ci		},
227862306a36Sopenharmony_ci	},
227962306a36Sopenharmony_ci};
228062306a36Sopenharmony_ci
228162306a36Sopenharmony_cistatic struct clk_branch gcc_gp5_clk = {
228262306a36Sopenharmony_ci	.halt_reg = 0x1f000,
228362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
228462306a36Sopenharmony_ci	.clkr = {
228562306a36Sopenharmony_ci		.enable_reg = 0x1f000,
228662306a36Sopenharmony_ci		.enable_mask = BIT(0),
228762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
228862306a36Sopenharmony_ci			.name = "gcc_gp5_clk",
228962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
229062306a36Sopenharmony_ci				&gcc_gp5_clk_src.clkr.hw,
229162306a36Sopenharmony_ci			},
229262306a36Sopenharmony_ci			.num_parents = 1,
229362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
229462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
229562306a36Sopenharmony_ci		},
229662306a36Sopenharmony_ci	},
229762306a36Sopenharmony_ci};
229862306a36Sopenharmony_ci
229962306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk_src = {
230062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
230162306a36Sopenharmony_ci	.clkr = {
230262306a36Sopenharmony_ci		.enable_reg = 0x4b000,
230362306a36Sopenharmony_ci		.enable_mask = BIT(15),
230462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
230562306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_clk_src",
230662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
230762306a36Sopenharmony_ci				&gcc_gpll0.clkr.hw,
230862306a36Sopenharmony_ci			},
230962306a36Sopenharmony_ci			.num_parents = 1,
231062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
231162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
231262306a36Sopenharmony_ci		},
231362306a36Sopenharmony_ci	},
231462306a36Sopenharmony_ci};
231562306a36Sopenharmony_ci
231662306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk_src = {
231762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
231862306a36Sopenharmony_ci	.clkr = {
231962306a36Sopenharmony_ci		.enable_reg = 0x4b000,
232062306a36Sopenharmony_ci		.enable_mask = BIT(16),
232162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
232262306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_div_clk_src",
232362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
232462306a36Sopenharmony_ci				&gcc_gpll0_out_even.clkr.hw,
232562306a36Sopenharmony_ci			},
232662306a36Sopenharmony_ci			.num_parents = 1,
232762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
232862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
232962306a36Sopenharmony_ci		},
233062306a36Sopenharmony_ci	},
233162306a36Sopenharmony_ci};
233262306a36Sopenharmony_ci
233362306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_memnoc_gfx_clk = {
233462306a36Sopenharmony_ci	.halt_reg = 0x7d010,
233562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
233662306a36Sopenharmony_ci	.hwcg_reg = 0x7d010,
233762306a36Sopenharmony_ci	.hwcg_bit = 1,
233862306a36Sopenharmony_ci	.clkr = {
233962306a36Sopenharmony_ci		.enable_reg = 0x7d010,
234062306a36Sopenharmony_ci		.enable_mask = BIT(0),
234162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
234262306a36Sopenharmony_ci			.name = "gcc_gpu_memnoc_gfx_clk",
234362306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
234462306a36Sopenharmony_ci		},
234562306a36Sopenharmony_ci	},
234662306a36Sopenharmony_ci};
234762306a36Sopenharmony_ci
234862306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
234962306a36Sopenharmony_ci	.halt_reg = 0x7d01c,
235062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
235162306a36Sopenharmony_ci	.clkr = {
235262306a36Sopenharmony_ci		.enable_reg = 0x7d01c,
235362306a36Sopenharmony_ci		.enable_mask = BIT(0),
235462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
235562306a36Sopenharmony_ci			.name = "gcc_gpu_snoc_dvm_gfx_clk",
235662306a36Sopenharmony_ci			.ops = &clk_branch2_aon_ops,
235762306a36Sopenharmony_ci		},
235862306a36Sopenharmony_ci	},
235962306a36Sopenharmony_ci};
236062306a36Sopenharmony_ci
236162306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_tcu_throttle_ahb_clk = {
236262306a36Sopenharmony_ci	.halt_reg = 0x7d008,
236362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
236462306a36Sopenharmony_ci	.hwcg_reg = 0x7d008,
236562306a36Sopenharmony_ci	.hwcg_bit = 1,
236662306a36Sopenharmony_ci	.clkr = {
236762306a36Sopenharmony_ci		.enable_reg = 0x7d008,
236862306a36Sopenharmony_ci		.enable_mask = BIT(0),
236962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
237062306a36Sopenharmony_ci			.name = "gcc_gpu_tcu_throttle_ahb_clk",
237162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
237262306a36Sopenharmony_ci		},
237362306a36Sopenharmony_ci	},
237462306a36Sopenharmony_ci};
237562306a36Sopenharmony_ci
237662306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_tcu_throttle_clk = {
237762306a36Sopenharmony_ci	.halt_reg = 0x7d014,
237862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
237962306a36Sopenharmony_ci	.hwcg_reg = 0x7d014,
238062306a36Sopenharmony_ci	.hwcg_bit = 1,
238162306a36Sopenharmony_ci	.clkr = {
238262306a36Sopenharmony_ci		.enable_reg = 0x7d014,
238362306a36Sopenharmony_ci		.enable_mask = BIT(0),
238462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
238562306a36Sopenharmony_ci			.name = "gcc_gpu_tcu_throttle_clk",
238662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
238762306a36Sopenharmony_ci		},
238862306a36Sopenharmony_ci	},
238962306a36Sopenharmony_ci};
239062306a36Sopenharmony_ci
239162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_aux_clk = {
239262306a36Sopenharmony_ci	.halt_reg = 0xa9038,
239362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
239462306a36Sopenharmony_ci	.clkr = {
239562306a36Sopenharmony_ci		.enable_reg = 0x4b010,
239662306a36Sopenharmony_ci		.enable_mask = BIT(16),
239762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
239862306a36Sopenharmony_ci			.name = "gcc_pcie_0_aux_clk",
239962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
240062306a36Sopenharmony_ci				&gcc_pcie_0_aux_clk_src.clkr.hw,
240162306a36Sopenharmony_ci			},
240262306a36Sopenharmony_ci			.num_parents = 1,
240362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
240462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
240562306a36Sopenharmony_ci		},
240662306a36Sopenharmony_ci	},
240762306a36Sopenharmony_ci};
240862306a36Sopenharmony_ci
240962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
241062306a36Sopenharmony_ci	.halt_reg = 0xa902c,
241162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
241262306a36Sopenharmony_ci	.hwcg_reg = 0xa902c,
241362306a36Sopenharmony_ci	.hwcg_bit = 1,
241462306a36Sopenharmony_ci	.clkr = {
241562306a36Sopenharmony_ci		.enable_reg = 0x4b010,
241662306a36Sopenharmony_ci		.enable_mask = BIT(12),
241762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
241862306a36Sopenharmony_ci			.name = "gcc_pcie_0_cfg_ahb_clk",
241962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
242062306a36Sopenharmony_ci		},
242162306a36Sopenharmony_ci	},
242262306a36Sopenharmony_ci};
242362306a36Sopenharmony_ci
242462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_mstr_axi_clk = {
242562306a36Sopenharmony_ci	.halt_reg = 0xa9024,
242662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
242762306a36Sopenharmony_ci	.clkr = {
242862306a36Sopenharmony_ci		.enable_reg = 0x4b010,
242962306a36Sopenharmony_ci		.enable_mask = BIT(11),
243062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
243162306a36Sopenharmony_ci			.name = "gcc_pcie_0_mstr_axi_clk",
243262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
243362306a36Sopenharmony_ci		},
243462306a36Sopenharmony_ci	},
243562306a36Sopenharmony_ci};
243662306a36Sopenharmony_ci
243762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_phy_aux_clk = {
243862306a36Sopenharmony_ci	.halt_reg = 0xa9030,
243962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
244062306a36Sopenharmony_ci	.clkr = {
244162306a36Sopenharmony_ci		.enable_reg = 0x4b010,
244262306a36Sopenharmony_ci		.enable_mask = BIT(13),
244362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
244462306a36Sopenharmony_ci			.name = "gcc_pcie_0_phy_aux_clk",
244562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
244662306a36Sopenharmony_ci				&gcc_pcie_0_phy_aux_clk_src.clkr.hw,
244762306a36Sopenharmony_ci			},
244862306a36Sopenharmony_ci			.num_parents = 1,
244962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
245062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
245162306a36Sopenharmony_ci		},
245262306a36Sopenharmony_ci	},
245362306a36Sopenharmony_ci};
245462306a36Sopenharmony_ci
245562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_phy_rchng_clk = {
245662306a36Sopenharmony_ci	.halt_reg = 0xa9050,
245762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
245862306a36Sopenharmony_ci	.clkr = {
245962306a36Sopenharmony_ci		.enable_reg = 0x4b010,
246062306a36Sopenharmony_ci		.enable_mask = BIT(15),
246162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
246262306a36Sopenharmony_ci			.name = "gcc_pcie_0_phy_rchng_clk",
246362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
246462306a36Sopenharmony_ci				&gcc_pcie_0_phy_rchng_clk_src.clkr.hw,
246562306a36Sopenharmony_ci			},
246662306a36Sopenharmony_ci			.num_parents = 1,
246762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
246862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
246962306a36Sopenharmony_ci		},
247062306a36Sopenharmony_ci	},
247162306a36Sopenharmony_ci};
247262306a36Sopenharmony_ci
247362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipe_clk = {
247462306a36Sopenharmony_ci	.halt_reg = 0xa9040,
247562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
247662306a36Sopenharmony_ci	.clkr = {
247762306a36Sopenharmony_ci		.enable_reg = 0x4b010,
247862306a36Sopenharmony_ci		.enable_mask = BIT(14),
247962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
248062306a36Sopenharmony_ci			.name = "gcc_pcie_0_pipe_clk",
248162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
248262306a36Sopenharmony_ci				&gcc_pcie_0_pipe_clk_src.clkr.hw,
248362306a36Sopenharmony_ci			},
248462306a36Sopenharmony_ci			.num_parents = 1,
248562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
248662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
248762306a36Sopenharmony_ci		},
248862306a36Sopenharmony_ci	},
248962306a36Sopenharmony_ci};
249062306a36Sopenharmony_ci
249162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipediv2_clk = {
249262306a36Sopenharmony_ci	.halt_reg = 0xa9048,
249362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
249462306a36Sopenharmony_ci	.clkr = {
249562306a36Sopenharmony_ci		.enable_reg = 0x4b018,
249662306a36Sopenharmony_ci		.enable_mask = BIT(22),
249762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
249862306a36Sopenharmony_ci			.name = "gcc_pcie_0_pipediv2_clk",
249962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
250062306a36Sopenharmony_ci				&gcc_pcie_0_pipe_div_clk_src.clkr.hw,
250162306a36Sopenharmony_ci			},
250262306a36Sopenharmony_ci			.num_parents = 1,
250362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
250462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
250562306a36Sopenharmony_ci		},
250662306a36Sopenharmony_ci	},
250762306a36Sopenharmony_ci};
250862306a36Sopenharmony_ci
250962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_axi_clk = {
251062306a36Sopenharmony_ci	.halt_reg = 0xa901c,
251162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
251262306a36Sopenharmony_ci	.clkr = {
251362306a36Sopenharmony_ci		.enable_reg = 0x4b010,
251462306a36Sopenharmony_ci		.enable_mask = BIT(10),
251562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
251662306a36Sopenharmony_ci			.name = "gcc_pcie_0_slv_axi_clk",
251762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
251862306a36Sopenharmony_ci		},
251962306a36Sopenharmony_ci	},
252062306a36Sopenharmony_ci};
252162306a36Sopenharmony_ci
252262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
252362306a36Sopenharmony_ci	.halt_reg = 0xa9018,
252462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
252562306a36Sopenharmony_ci	.clkr = {
252662306a36Sopenharmony_ci		.enable_reg = 0x4b018,
252762306a36Sopenharmony_ci		.enable_mask = BIT(12),
252862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
252962306a36Sopenharmony_ci			.name = "gcc_pcie_0_slv_q2a_axi_clk",
253062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
253162306a36Sopenharmony_ci		},
253262306a36Sopenharmony_ci	},
253362306a36Sopenharmony_ci};
253462306a36Sopenharmony_ci
253562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_aux_clk = {
253662306a36Sopenharmony_ci	.halt_reg = 0x77038,
253762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
253862306a36Sopenharmony_ci	.clkr = {
253962306a36Sopenharmony_ci		.enable_reg = 0x4b000,
254062306a36Sopenharmony_ci		.enable_mask = BIT(31),
254162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
254262306a36Sopenharmony_ci			.name = "gcc_pcie_1_aux_clk",
254362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
254462306a36Sopenharmony_ci				&gcc_pcie_1_aux_clk_src.clkr.hw,
254562306a36Sopenharmony_ci			},
254662306a36Sopenharmony_ci			.num_parents = 1,
254762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
254862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
254962306a36Sopenharmony_ci		},
255062306a36Sopenharmony_ci	},
255162306a36Sopenharmony_ci};
255262306a36Sopenharmony_ci
255362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
255462306a36Sopenharmony_ci	.halt_reg = 0x7702c,
255562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
255662306a36Sopenharmony_ci	.hwcg_reg = 0x7702c,
255762306a36Sopenharmony_ci	.hwcg_bit = 1,
255862306a36Sopenharmony_ci	.clkr = {
255962306a36Sopenharmony_ci		.enable_reg = 0x4b008,
256062306a36Sopenharmony_ci		.enable_mask = BIT(2),
256162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
256262306a36Sopenharmony_ci			.name = "gcc_pcie_1_cfg_ahb_clk",
256362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
256462306a36Sopenharmony_ci		},
256562306a36Sopenharmony_ci	},
256662306a36Sopenharmony_ci};
256762306a36Sopenharmony_ci
256862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_mstr_axi_clk = {
256962306a36Sopenharmony_ci	.halt_reg = 0x77024,
257062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
257162306a36Sopenharmony_ci	.clkr = {
257262306a36Sopenharmony_ci		.enable_reg = 0x4b008,
257362306a36Sopenharmony_ci		.enable_mask = BIT(1),
257462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
257562306a36Sopenharmony_ci			.name = "gcc_pcie_1_mstr_axi_clk",
257662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
257762306a36Sopenharmony_ci		},
257862306a36Sopenharmony_ci	},
257962306a36Sopenharmony_ci};
258062306a36Sopenharmony_ci
258162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_phy_aux_clk = {
258262306a36Sopenharmony_ci	.halt_reg = 0x77030,
258362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
258462306a36Sopenharmony_ci	.clkr = {
258562306a36Sopenharmony_ci		.enable_reg = 0x4b008,
258662306a36Sopenharmony_ci		.enable_mask = BIT(3),
258762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
258862306a36Sopenharmony_ci			.name = "gcc_pcie_1_phy_aux_clk",
258962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
259062306a36Sopenharmony_ci				&gcc_pcie_1_phy_aux_clk_src.clkr.hw,
259162306a36Sopenharmony_ci			},
259262306a36Sopenharmony_ci			.num_parents = 1,
259362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
259462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
259562306a36Sopenharmony_ci		},
259662306a36Sopenharmony_ci	},
259762306a36Sopenharmony_ci};
259862306a36Sopenharmony_ci
259962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_phy_rchng_clk = {
260062306a36Sopenharmony_ci	.halt_reg = 0x77050,
260162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
260262306a36Sopenharmony_ci	.clkr = {
260362306a36Sopenharmony_ci		.enable_reg = 0x4b000,
260462306a36Sopenharmony_ci		.enable_mask = BIT(22),
260562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
260662306a36Sopenharmony_ci			.name = "gcc_pcie_1_phy_rchng_clk",
260762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
260862306a36Sopenharmony_ci				&gcc_pcie_1_phy_rchng_clk_src.clkr.hw,
260962306a36Sopenharmony_ci			},
261062306a36Sopenharmony_ci			.num_parents = 1,
261162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
261262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
261362306a36Sopenharmony_ci		},
261462306a36Sopenharmony_ci	},
261562306a36Sopenharmony_ci};
261662306a36Sopenharmony_ci
261762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipe_clk = {
261862306a36Sopenharmony_ci	.halt_reg = 0x77040,
261962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
262062306a36Sopenharmony_ci	.clkr = {
262162306a36Sopenharmony_ci		.enable_reg = 0x4b008,
262262306a36Sopenharmony_ci		.enable_mask = BIT(4),
262362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
262462306a36Sopenharmony_ci			.name = "gcc_pcie_1_pipe_clk",
262562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
262662306a36Sopenharmony_ci				&gcc_pcie_1_pipe_clk_src.clkr.hw,
262762306a36Sopenharmony_ci			},
262862306a36Sopenharmony_ci			.num_parents = 1,
262962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
263062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
263162306a36Sopenharmony_ci		},
263262306a36Sopenharmony_ci	},
263362306a36Sopenharmony_ci};
263462306a36Sopenharmony_ci
263562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipediv2_clk = {
263662306a36Sopenharmony_ci	.halt_reg = 0x77048,
263762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
263862306a36Sopenharmony_ci	.clkr = {
263962306a36Sopenharmony_ci		.enable_reg = 0x4b018,
264062306a36Sopenharmony_ci		.enable_mask = BIT(16),
264162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
264262306a36Sopenharmony_ci			.name = "gcc_pcie_1_pipediv2_clk",
264362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
264462306a36Sopenharmony_ci				&gcc_pcie_1_pipe_div_clk_src.clkr.hw,
264562306a36Sopenharmony_ci			},
264662306a36Sopenharmony_ci			.num_parents = 1,
264762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
264862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
264962306a36Sopenharmony_ci		},
265062306a36Sopenharmony_ci	},
265162306a36Sopenharmony_ci};
265262306a36Sopenharmony_ci
265362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_axi_clk = {
265462306a36Sopenharmony_ci	.halt_reg = 0x7701c,
265562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
265662306a36Sopenharmony_ci	.clkr = {
265762306a36Sopenharmony_ci		.enable_reg = 0x4b008,
265862306a36Sopenharmony_ci		.enable_mask = BIT(0),
265962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
266062306a36Sopenharmony_ci			.name = "gcc_pcie_1_slv_axi_clk",
266162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
266262306a36Sopenharmony_ci		},
266362306a36Sopenharmony_ci	},
266462306a36Sopenharmony_ci};
266562306a36Sopenharmony_ci
266662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
266762306a36Sopenharmony_ci	.halt_reg = 0x77018,
266862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
266962306a36Sopenharmony_ci	.clkr = {
267062306a36Sopenharmony_ci		.enable_reg = 0x4b008,
267162306a36Sopenharmony_ci		.enable_mask = BIT(5),
267262306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
267362306a36Sopenharmony_ci			.name = "gcc_pcie_1_slv_q2a_axi_clk",
267462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
267562306a36Sopenharmony_ci		},
267662306a36Sopenharmony_ci	},
267762306a36Sopenharmony_ci};
267862306a36Sopenharmony_ci
267962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_clkref_en = {
268062306a36Sopenharmony_ci	.halt_reg = 0x9746c,
268162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
268262306a36Sopenharmony_ci	.clkr = {
268362306a36Sopenharmony_ci		.enable_reg = 0x9746c,
268462306a36Sopenharmony_ci		.enable_mask = BIT(0),
268562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
268662306a36Sopenharmony_ci			.name = "gcc_pcie_clkref_en",
268762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
268862306a36Sopenharmony_ci		},
268962306a36Sopenharmony_ci	},
269062306a36Sopenharmony_ci};
269162306a36Sopenharmony_ci
269262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_throttle_cfg_clk = {
269362306a36Sopenharmony_ci	.halt_reg = 0xb2034,
269462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
269562306a36Sopenharmony_ci	.clkr = {
269662306a36Sopenharmony_ci		.enable_reg = 0x4b020,
269762306a36Sopenharmony_ci		.enable_mask = BIT(15),
269862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
269962306a36Sopenharmony_ci			.name = "gcc_pcie_throttle_cfg_clk",
270062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
270162306a36Sopenharmony_ci		},
270262306a36Sopenharmony_ci	},
270362306a36Sopenharmony_ci};
270462306a36Sopenharmony_ci
270562306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
270662306a36Sopenharmony_ci	.halt_reg = 0x3f00c,
270762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
270862306a36Sopenharmony_ci	.clkr = {
270962306a36Sopenharmony_ci		.enable_reg = 0x3f00c,
271062306a36Sopenharmony_ci		.enable_mask = BIT(0),
271162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
271262306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
271362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
271462306a36Sopenharmony_ci				&gcc_pdm2_clk_src.clkr.hw,
271562306a36Sopenharmony_ci			},
271662306a36Sopenharmony_ci			.num_parents = 1,
271762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
271862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
271962306a36Sopenharmony_ci		},
272062306a36Sopenharmony_ci	},
272162306a36Sopenharmony_ci};
272262306a36Sopenharmony_ci
272362306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
272462306a36Sopenharmony_ci	.halt_reg = 0x3f004,
272562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
272662306a36Sopenharmony_ci	.hwcg_reg = 0x3f004,
272762306a36Sopenharmony_ci	.hwcg_bit = 1,
272862306a36Sopenharmony_ci	.clkr = {
272962306a36Sopenharmony_ci		.enable_reg = 0x3f004,
273062306a36Sopenharmony_ci		.enable_mask = BIT(0),
273162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
273262306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
273362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
273462306a36Sopenharmony_ci		},
273562306a36Sopenharmony_ci	},
273662306a36Sopenharmony_ci};
273762306a36Sopenharmony_ci
273862306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = {
273962306a36Sopenharmony_ci	.halt_reg = 0x3f008,
274062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
274162306a36Sopenharmony_ci	.clkr = {
274262306a36Sopenharmony_ci		.enable_reg = 0x3f008,
274362306a36Sopenharmony_ci		.enable_mask = BIT(0),
274462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
274562306a36Sopenharmony_ci			.name = "gcc_pdm_xo4_clk",
274662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
274762306a36Sopenharmony_ci		},
274862306a36Sopenharmony_ci	},
274962306a36Sopenharmony_ci};
275062306a36Sopenharmony_ci
275162306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
275262306a36Sopenharmony_ci	.halt_reg = 0x32008,
275362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
275462306a36Sopenharmony_ci	.hwcg_reg = 0x32008,
275562306a36Sopenharmony_ci	.hwcg_bit = 1,
275662306a36Sopenharmony_ci	.clkr = {
275762306a36Sopenharmony_ci		.enable_reg = 0x32008,
275862306a36Sopenharmony_ci		.enable_mask = BIT(0),
275962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
276062306a36Sopenharmony_ci			.name = "gcc_qmip_camera_nrt_ahb_clk",
276162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
276262306a36Sopenharmony_ci		},
276362306a36Sopenharmony_ci	},
276462306a36Sopenharmony_ci};
276562306a36Sopenharmony_ci
276662306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
276762306a36Sopenharmony_ci	.halt_reg = 0x3200c,
276862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
276962306a36Sopenharmony_ci	.hwcg_reg = 0x3200c,
277062306a36Sopenharmony_ci	.hwcg_bit = 1,
277162306a36Sopenharmony_ci	.clkr = {
277262306a36Sopenharmony_ci		.enable_reg = 0x3200c,
277362306a36Sopenharmony_ci		.enable_mask = BIT(0),
277462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
277562306a36Sopenharmony_ci			.name = "gcc_qmip_camera_rt_ahb_clk",
277662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
277762306a36Sopenharmony_ci		},
277862306a36Sopenharmony_ci	},
277962306a36Sopenharmony_ci};
278062306a36Sopenharmony_ci
278162306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp1_ahb_clk = {
278262306a36Sopenharmony_ci	.halt_reg = 0xc7008,
278362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
278462306a36Sopenharmony_ci	.hwcg_reg = 0xc7008,
278562306a36Sopenharmony_ci	.hwcg_bit = 1,
278662306a36Sopenharmony_ci	.clkr = {
278762306a36Sopenharmony_ci		.enable_reg = 0xc7008,
278862306a36Sopenharmony_ci		.enable_mask = BIT(0),
278962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
279062306a36Sopenharmony_ci			.name = "gcc_qmip_disp1_ahb_clk",
279162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
279262306a36Sopenharmony_ci		},
279362306a36Sopenharmony_ci	},
279462306a36Sopenharmony_ci};
279562306a36Sopenharmony_ci
279662306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp1_rot_ahb_clk = {
279762306a36Sopenharmony_ci	.halt_reg = 0xc700c,
279862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
279962306a36Sopenharmony_ci	.clkr = {
280062306a36Sopenharmony_ci		.enable_reg = 0xc700c,
280162306a36Sopenharmony_ci		.enable_mask = BIT(0),
280262306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
280362306a36Sopenharmony_ci			.name = "gcc_qmip_disp1_rot_ahb_clk",
280462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
280562306a36Sopenharmony_ci		},
280662306a36Sopenharmony_ci	},
280762306a36Sopenharmony_ci};
280862306a36Sopenharmony_ci
280962306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp_ahb_clk = {
281062306a36Sopenharmony_ci	.halt_reg = 0x33008,
281162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
281262306a36Sopenharmony_ci	.hwcg_reg = 0x33008,
281362306a36Sopenharmony_ci	.hwcg_bit = 1,
281462306a36Sopenharmony_ci	.clkr = {
281562306a36Sopenharmony_ci		.enable_reg = 0x33008,
281662306a36Sopenharmony_ci		.enable_mask = BIT(0),
281762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
281862306a36Sopenharmony_ci			.name = "gcc_qmip_disp_ahb_clk",
281962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
282062306a36Sopenharmony_ci		},
282162306a36Sopenharmony_ci	},
282262306a36Sopenharmony_ci};
282362306a36Sopenharmony_ci
282462306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_disp_rot_ahb_clk = {
282562306a36Sopenharmony_ci	.halt_reg = 0x3300c,
282662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
282762306a36Sopenharmony_ci	.clkr = {
282862306a36Sopenharmony_ci		.enable_reg = 0x3300c,
282962306a36Sopenharmony_ci		.enable_mask = BIT(0),
283062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
283162306a36Sopenharmony_ci			.name = "gcc_qmip_disp_rot_ahb_clk",
283262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
283362306a36Sopenharmony_ci		},
283462306a36Sopenharmony_ci	},
283562306a36Sopenharmony_ci};
283662306a36Sopenharmony_ci
283762306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
283862306a36Sopenharmony_ci	.halt_reg = 0x34008,
283962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
284062306a36Sopenharmony_ci	.hwcg_reg = 0x34008,
284162306a36Sopenharmony_ci	.hwcg_bit = 1,
284262306a36Sopenharmony_ci	.clkr = {
284362306a36Sopenharmony_ci		.enable_reg = 0x34008,
284462306a36Sopenharmony_ci		.enable_mask = BIT(0),
284562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
284662306a36Sopenharmony_ci			.name = "gcc_qmip_video_cvp_ahb_clk",
284762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
284862306a36Sopenharmony_ci		},
284962306a36Sopenharmony_ci	},
285062306a36Sopenharmony_ci};
285162306a36Sopenharmony_ci
285262306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
285362306a36Sopenharmony_ci	.halt_reg = 0x3400c,
285462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
285562306a36Sopenharmony_ci	.hwcg_reg = 0x3400c,
285662306a36Sopenharmony_ci	.hwcg_bit = 1,
285762306a36Sopenharmony_ci	.clkr = {
285862306a36Sopenharmony_ci		.enable_reg = 0x3400c,
285962306a36Sopenharmony_ci		.enable_mask = BIT(0),
286062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
286162306a36Sopenharmony_ci			.name = "gcc_qmip_video_vcodec_ahb_clk",
286262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
286362306a36Sopenharmony_ci		},
286462306a36Sopenharmony_ci	},
286562306a36Sopenharmony_ci};
286662306a36Sopenharmony_ci
286762306a36Sopenharmony_cistatic struct clk_branch gcc_qmip_video_vcpu_ahb_clk = {
286862306a36Sopenharmony_ci	.halt_reg = 0x34010,
286962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
287062306a36Sopenharmony_ci	.hwcg_reg = 0x34010,
287162306a36Sopenharmony_ci	.hwcg_bit = 1,
287262306a36Sopenharmony_ci	.clkr = {
287362306a36Sopenharmony_ci		.enable_reg = 0x34010,
287462306a36Sopenharmony_ci		.enable_mask = BIT(0),
287562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
287662306a36Sopenharmony_ci			.name = "gcc_qmip_video_vcpu_ahb_clk",
287762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
287862306a36Sopenharmony_ci		},
287962306a36Sopenharmony_ci	},
288062306a36Sopenharmony_ci};
288162306a36Sopenharmony_ci
288262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
288362306a36Sopenharmony_ci	.halt_reg = 0x23018,
288462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
288562306a36Sopenharmony_ci	.clkr = {
288662306a36Sopenharmony_ci		.enable_reg = 0x4b008,
288762306a36Sopenharmony_ci		.enable_mask = BIT(9),
288862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
288962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_core_2x_clk",
289062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
289162306a36Sopenharmony_ci		},
289262306a36Sopenharmony_ci	},
289362306a36Sopenharmony_ci};
289462306a36Sopenharmony_ci
289562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_core_clk = {
289662306a36Sopenharmony_ci	.halt_reg = 0x2300c,
289762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
289862306a36Sopenharmony_ci	.clkr = {
289962306a36Sopenharmony_ci		.enable_reg = 0x4b008,
290062306a36Sopenharmony_ci		.enable_mask = BIT(8),
290162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
290262306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_core_clk",
290362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
290462306a36Sopenharmony_ci		},
290562306a36Sopenharmony_ci	},
290662306a36Sopenharmony_ci};
290762306a36Sopenharmony_ci
290862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s0_clk = {
290962306a36Sopenharmony_ci	.halt_reg = 0x2314c,
291062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
291162306a36Sopenharmony_ci	.clkr = {
291262306a36Sopenharmony_ci		.enable_reg = 0x4b008,
291362306a36Sopenharmony_ci		.enable_mask = BIT(10),
291462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
291562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s0_clk",
291662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
291762306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
291862306a36Sopenharmony_ci			},
291962306a36Sopenharmony_ci			.num_parents = 1,
292062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
292162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
292262306a36Sopenharmony_ci		},
292362306a36Sopenharmony_ci	},
292462306a36Sopenharmony_ci};
292562306a36Sopenharmony_ci
292662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s1_clk = {
292762306a36Sopenharmony_ci	.halt_reg = 0x23280,
292862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
292962306a36Sopenharmony_ci	.clkr = {
293062306a36Sopenharmony_ci		.enable_reg = 0x4b008,
293162306a36Sopenharmony_ci		.enable_mask = BIT(11),
293262306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
293362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s1_clk",
293462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
293562306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
293662306a36Sopenharmony_ci			},
293762306a36Sopenharmony_ci			.num_parents = 1,
293862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
293962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
294062306a36Sopenharmony_ci		},
294162306a36Sopenharmony_ci	},
294262306a36Sopenharmony_ci};
294362306a36Sopenharmony_ci
294462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s2_clk = {
294562306a36Sopenharmony_ci	.halt_reg = 0x233b4,
294662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
294762306a36Sopenharmony_ci	.clkr = {
294862306a36Sopenharmony_ci		.enable_reg = 0x4b008,
294962306a36Sopenharmony_ci		.enable_mask = BIT(12),
295062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
295162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s2_clk",
295262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
295362306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
295462306a36Sopenharmony_ci			},
295562306a36Sopenharmony_ci			.num_parents = 1,
295662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
295762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
295862306a36Sopenharmony_ci		},
295962306a36Sopenharmony_ci	},
296062306a36Sopenharmony_ci};
296162306a36Sopenharmony_ci
296262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s3_clk = {
296362306a36Sopenharmony_ci	.halt_reg = 0x234e8,
296462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
296562306a36Sopenharmony_ci	.clkr = {
296662306a36Sopenharmony_ci		.enable_reg = 0x4b008,
296762306a36Sopenharmony_ci		.enable_mask = BIT(13),
296862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
296962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s3_clk",
297062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
297162306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
297262306a36Sopenharmony_ci			},
297362306a36Sopenharmony_ci			.num_parents = 1,
297462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
297562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
297662306a36Sopenharmony_ci		},
297762306a36Sopenharmony_ci	},
297862306a36Sopenharmony_ci};
297962306a36Sopenharmony_ci
298062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s4_clk = {
298162306a36Sopenharmony_ci	.halt_reg = 0x2361c,
298262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
298362306a36Sopenharmony_ci	.clkr = {
298462306a36Sopenharmony_ci		.enable_reg = 0x4b008,
298562306a36Sopenharmony_ci		.enable_mask = BIT(14),
298662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
298762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s4_clk",
298862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
298962306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
299062306a36Sopenharmony_ci			},
299162306a36Sopenharmony_ci			.num_parents = 1,
299262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
299362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
299462306a36Sopenharmony_ci		},
299562306a36Sopenharmony_ci	},
299662306a36Sopenharmony_ci};
299762306a36Sopenharmony_ci
299862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s5_clk = {
299962306a36Sopenharmony_ci	.halt_reg = 0x23750,
300062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
300162306a36Sopenharmony_ci	.clkr = {
300262306a36Sopenharmony_ci		.enable_reg = 0x4b008,
300362306a36Sopenharmony_ci		.enable_mask = BIT(15),
300462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
300562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s5_clk",
300662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
300762306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
300862306a36Sopenharmony_ci			},
300962306a36Sopenharmony_ci			.num_parents = 1,
301062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
301162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
301262306a36Sopenharmony_ci		},
301362306a36Sopenharmony_ci	},
301462306a36Sopenharmony_ci};
301562306a36Sopenharmony_ci
301662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap0_s6_clk = {
301762306a36Sopenharmony_ci	.halt_reg = 0x23884,
301862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
301962306a36Sopenharmony_ci	.clkr = {
302062306a36Sopenharmony_ci		.enable_reg = 0x4b008,
302162306a36Sopenharmony_ci		.enable_mask = BIT(16),
302262306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
302362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap0_s6_clk",
302462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
302562306a36Sopenharmony_ci				&gcc_qupv3_wrap0_s6_clk_src.clkr.hw,
302662306a36Sopenharmony_ci			},
302762306a36Sopenharmony_ci			.num_parents = 1,
302862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
302962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
303062306a36Sopenharmony_ci		},
303162306a36Sopenharmony_ci	},
303262306a36Sopenharmony_ci};
303362306a36Sopenharmony_ci
303462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
303562306a36Sopenharmony_ci	.halt_reg = 0x24018,
303662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
303762306a36Sopenharmony_ci	.clkr = {
303862306a36Sopenharmony_ci		.enable_reg = 0x4b008,
303962306a36Sopenharmony_ci		.enable_mask = BIT(18),
304062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
304162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_core_2x_clk",
304262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
304362306a36Sopenharmony_ci		},
304462306a36Sopenharmony_ci	},
304562306a36Sopenharmony_ci};
304662306a36Sopenharmony_ci
304762306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_core_clk = {
304862306a36Sopenharmony_ci	.halt_reg = 0x2400c,
304962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
305062306a36Sopenharmony_ci	.clkr = {
305162306a36Sopenharmony_ci		.enable_reg = 0x4b008,
305262306a36Sopenharmony_ci		.enable_mask = BIT(19),
305362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
305462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_core_clk",
305562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
305662306a36Sopenharmony_ci		},
305762306a36Sopenharmony_ci	},
305862306a36Sopenharmony_ci};
305962306a36Sopenharmony_ci
306062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s0_clk = {
306162306a36Sopenharmony_ci	.halt_reg = 0x2414c,
306262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
306362306a36Sopenharmony_ci	.clkr = {
306462306a36Sopenharmony_ci		.enable_reg = 0x4b008,
306562306a36Sopenharmony_ci		.enable_mask = BIT(22),
306662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
306762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s0_clk",
306862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
306962306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
307062306a36Sopenharmony_ci			},
307162306a36Sopenharmony_ci			.num_parents = 1,
307262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
307362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
307462306a36Sopenharmony_ci		},
307562306a36Sopenharmony_ci	},
307662306a36Sopenharmony_ci};
307762306a36Sopenharmony_ci
307862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s1_clk = {
307962306a36Sopenharmony_ci	.halt_reg = 0x24280,
308062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
308162306a36Sopenharmony_ci	.clkr = {
308262306a36Sopenharmony_ci		.enable_reg = 0x4b008,
308362306a36Sopenharmony_ci		.enable_mask = BIT(23),
308462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
308562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s1_clk",
308662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
308762306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
308862306a36Sopenharmony_ci			},
308962306a36Sopenharmony_ci			.num_parents = 1,
309062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
309162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
309262306a36Sopenharmony_ci		},
309362306a36Sopenharmony_ci	},
309462306a36Sopenharmony_ci};
309562306a36Sopenharmony_ci
309662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s2_clk = {
309762306a36Sopenharmony_ci	.halt_reg = 0x243b4,
309862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
309962306a36Sopenharmony_ci	.clkr = {
310062306a36Sopenharmony_ci		.enable_reg = 0x4b008,
310162306a36Sopenharmony_ci		.enable_mask = BIT(24),
310262306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
310362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s2_clk",
310462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
310562306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
310662306a36Sopenharmony_ci			},
310762306a36Sopenharmony_ci			.num_parents = 1,
310862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
310962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
311062306a36Sopenharmony_ci		},
311162306a36Sopenharmony_ci	},
311262306a36Sopenharmony_ci};
311362306a36Sopenharmony_ci
311462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s3_clk = {
311562306a36Sopenharmony_ci	.halt_reg = 0x244e8,
311662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
311762306a36Sopenharmony_ci	.clkr = {
311862306a36Sopenharmony_ci		.enable_reg = 0x4b008,
311962306a36Sopenharmony_ci		.enable_mask = BIT(25),
312062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
312162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s3_clk",
312262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
312362306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
312462306a36Sopenharmony_ci			},
312562306a36Sopenharmony_ci			.num_parents = 1,
312662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
312762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
312862306a36Sopenharmony_ci		},
312962306a36Sopenharmony_ci	},
313062306a36Sopenharmony_ci};
313162306a36Sopenharmony_ci
313262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s4_clk = {
313362306a36Sopenharmony_ci	.halt_reg = 0x2461c,
313462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
313562306a36Sopenharmony_ci	.clkr = {
313662306a36Sopenharmony_ci		.enable_reg = 0x4b008,
313762306a36Sopenharmony_ci		.enable_mask = BIT(26),
313862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
313962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s4_clk",
314062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
314162306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
314262306a36Sopenharmony_ci			},
314362306a36Sopenharmony_ci			.num_parents = 1,
314462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
314562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
314662306a36Sopenharmony_ci		},
314762306a36Sopenharmony_ci	},
314862306a36Sopenharmony_ci};
314962306a36Sopenharmony_ci
315062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s5_clk = {
315162306a36Sopenharmony_ci	.halt_reg = 0x24750,
315262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
315362306a36Sopenharmony_ci	.clkr = {
315462306a36Sopenharmony_ci		.enable_reg = 0x4b008,
315562306a36Sopenharmony_ci		.enable_mask = BIT(27),
315662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
315762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s5_clk",
315862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
315962306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
316062306a36Sopenharmony_ci			},
316162306a36Sopenharmony_ci			.num_parents = 1,
316262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
316362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
316462306a36Sopenharmony_ci		},
316562306a36Sopenharmony_ci	},
316662306a36Sopenharmony_ci};
316762306a36Sopenharmony_ci
316862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap1_s6_clk = {
316962306a36Sopenharmony_ci	.halt_reg = 0x24884,
317062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
317162306a36Sopenharmony_ci	.clkr = {
317262306a36Sopenharmony_ci		.enable_reg = 0x4b018,
317362306a36Sopenharmony_ci		.enable_mask = BIT(27),
317462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
317562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap1_s6_clk",
317662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
317762306a36Sopenharmony_ci				&gcc_qupv3_wrap1_s6_clk_src.clkr.hw,
317862306a36Sopenharmony_ci			},
317962306a36Sopenharmony_ci			.num_parents = 1,
318062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
318162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
318262306a36Sopenharmony_ci		},
318362306a36Sopenharmony_ci	},
318462306a36Sopenharmony_ci};
318562306a36Sopenharmony_ci
318662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_core_2x_clk = {
318762306a36Sopenharmony_ci	.halt_reg = 0x2a018,
318862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
318962306a36Sopenharmony_ci	.clkr = {
319062306a36Sopenharmony_ci		.enable_reg = 0x4b010,
319162306a36Sopenharmony_ci		.enable_mask = BIT(3),
319262306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
319362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_core_2x_clk",
319462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
319562306a36Sopenharmony_ci		},
319662306a36Sopenharmony_ci	},
319762306a36Sopenharmony_ci};
319862306a36Sopenharmony_ci
319962306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_core_clk = {
320062306a36Sopenharmony_ci	.halt_reg = 0x2a00c,
320162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
320262306a36Sopenharmony_ci	.clkr = {
320362306a36Sopenharmony_ci		.enable_reg = 0x4b010,
320462306a36Sopenharmony_ci		.enable_mask = BIT(0),
320562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
320662306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_core_clk",
320762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
320862306a36Sopenharmony_ci		},
320962306a36Sopenharmony_ci	},
321062306a36Sopenharmony_ci};
321162306a36Sopenharmony_ci
321262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s0_clk = {
321362306a36Sopenharmony_ci	.halt_reg = 0x2a14c,
321462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
321562306a36Sopenharmony_ci	.clkr = {
321662306a36Sopenharmony_ci		.enable_reg = 0x4b010,
321762306a36Sopenharmony_ci		.enable_mask = BIT(4),
321862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
321962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s0_clk",
322062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
322162306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s0_clk_src.clkr.hw,
322262306a36Sopenharmony_ci			},
322362306a36Sopenharmony_ci			.num_parents = 1,
322462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
322562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
322662306a36Sopenharmony_ci		},
322762306a36Sopenharmony_ci	},
322862306a36Sopenharmony_ci};
322962306a36Sopenharmony_ci
323062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s1_clk = {
323162306a36Sopenharmony_ci	.halt_reg = 0x2a280,
323262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
323362306a36Sopenharmony_ci	.clkr = {
323462306a36Sopenharmony_ci		.enable_reg = 0x4b010,
323562306a36Sopenharmony_ci		.enable_mask = BIT(5),
323662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
323762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s1_clk",
323862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
323962306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s1_clk_src.clkr.hw,
324062306a36Sopenharmony_ci			},
324162306a36Sopenharmony_ci			.num_parents = 1,
324262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
324362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
324462306a36Sopenharmony_ci		},
324562306a36Sopenharmony_ci	},
324662306a36Sopenharmony_ci};
324762306a36Sopenharmony_ci
324862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s2_clk = {
324962306a36Sopenharmony_ci	.halt_reg = 0x2a3b4,
325062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
325162306a36Sopenharmony_ci	.clkr = {
325262306a36Sopenharmony_ci		.enable_reg = 0x4b010,
325362306a36Sopenharmony_ci		.enable_mask = BIT(6),
325462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
325562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s2_clk",
325662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
325762306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s2_clk_src.clkr.hw,
325862306a36Sopenharmony_ci			},
325962306a36Sopenharmony_ci			.num_parents = 1,
326062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
326162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
326262306a36Sopenharmony_ci		},
326362306a36Sopenharmony_ci	},
326462306a36Sopenharmony_ci};
326562306a36Sopenharmony_ci
326662306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s3_clk = {
326762306a36Sopenharmony_ci	.halt_reg = 0x2a4e8,
326862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
326962306a36Sopenharmony_ci	.clkr = {
327062306a36Sopenharmony_ci		.enable_reg = 0x4b010,
327162306a36Sopenharmony_ci		.enable_mask = BIT(7),
327262306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
327362306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s3_clk",
327462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
327562306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s3_clk_src.clkr.hw,
327662306a36Sopenharmony_ci			},
327762306a36Sopenharmony_ci			.num_parents = 1,
327862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
327962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
328062306a36Sopenharmony_ci		},
328162306a36Sopenharmony_ci	},
328262306a36Sopenharmony_ci};
328362306a36Sopenharmony_ci
328462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s4_clk = {
328562306a36Sopenharmony_ci	.halt_reg = 0x2a61c,
328662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
328762306a36Sopenharmony_ci	.clkr = {
328862306a36Sopenharmony_ci		.enable_reg = 0x4b010,
328962306a36Sopenharmony_ci		.enable_mask = BIT(8),
329062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
329162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s4_clk",
329262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
329362306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s4_clk_src.clkr.hw,
329462306a36Sopenharmony_ci			},
329562306a36Sopenharmony_ci			.num_parents = 1,
329662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
329762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
329862306a36Sopenharmony_ci		},
329962306a36Sopenharmony_ci	},
330062306a36Sopenharmony_ci};
330162306a36Sopenharmony_ci
330262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s5_clk = {
330362306a36Sopenharmony_ci	.halt_reg = 0x2a750,
330462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
330562306a36Sopenharmony_ci	.clkr = {
330662306a36Sopenharmony_ci		.enable_reg = 0x4b010,
330762306a36Sopenharmony_ci		.enable_mask = BIT(9),
330862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
330962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s5_clk",
331062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
331162306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s5_clk_src.clkr.hw,
331262306a36Sopenharmony_ci			},
331362306a36Sopenharmony_ci			.num_parents = 1,
331462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
331562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
331662306a36Sopenharmony_ci		},
331762306a36Sopenharmony_ci	},
331862306a36Sopenharmony_ci};
331962306a36Sopenharmony_ci
332062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap2_s6_clk = {
332162306a36Sopenharmony_ci	.halt_reg = 0x2a884,
332262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
332362306a36Sopenharmony_ci	.clkr = {
332462306a36Sopenharmony_ci		.enable_reg = 0x4b018,
332562306a36Sopenharmony_ci		.enable_mask = BIT(29),
332662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
332762306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap2_s6_clk",
332862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
332962306a36Sopenharmony_ci				&gcc_qupv3_wrap2_s6_clk_src.clkr.hw,
333062306a36Sopenharmony_ci			},
333162306a36Sopenharmony_ci			.num_parents = 1,
333262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
333362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
333462306a36Sopenharmony_ci		},
333562306a36Sopenharmony_ci	},
333662306a36Sopenharmony_ci};
333762306a36Sopenharmony_ci
333862306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap3_core_2x_clk = {
333962306a36Sopenharmony_ci	.halt_reg = 0xc4018,
334062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
334162306a36Sopenharmony_ci	.clkr = {
334262306a36Sopenharmony_ci		.enable_reg = 0x4b000,
334362306a36Sopenharmony_ci		.enable_mask = BIT(24),
334462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
334562306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap3_core_2x_clk",
334662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
334762306a36Sopenharmony_ci		},
334862306a36Sopenharmony_ci	},
334962306a36Sopenharmony_ci};
335062306a36Sopenharmony_ci
335162306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap3_core_clk = {
335262306a36Sopenharmony_ci	.halt_reg = 0xc400c,
335362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
335462306a36Sopenharmony_ci	.clkr = {
335562306a36Sopenharmony_ci		.enable_reg = 0x4b000,
335662306a36Sopenharmony_ci		.enable_mask = BIT(23),
335762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
335862306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap3_core_clk",
335962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
336062306a36Sopenharmony_ci		},
336162306a36Sopenharmony_ci	},
336262306a36Sopenharmony_ci};
336362306a36Sopenharmony_ci
336462306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap3_qspi_clk = {
336562306a36Sopenharmony_ci	.halt_reg = 0xc4280,
336662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
336762306a36Sopenharmony_ci	.clkr = {
336862306a36Sopenharmony_ci		.enable_reg = 0x4b000,
336962306a36Sopenharmony_ci		.enable_mask = BIT(26),
337062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
337162306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap3_qspi_clk",
337262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
337362306a36Sopenharmony_ci				&gcc_qupv3_wrap3_s0_clk_src.clkr.hw,
337462306a36Sopenharmony_ci			},
337562306a36Sopenharmony_ci			.num_parents = 1,
337662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
337762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
337862306a36Sopenharmony_ci		},
337962306a36Sopenharmony_ci	},
338062306a36Sopenharmony_ci};
338162306a36Sopenharmony_ci
338262306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap3_s0_clk = {
338362306a36Sopenharmony_ci	.halt_reg = 0xc414c,
338462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
338562306a36Sopenharmony_ci	.clkr = {
338662306a36Sopenharmony_ci		.enable_reg = 0x4b000,
338762306a36Sopenharmony_ci		.enable_mask = BIT(25),
338862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
338962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap3_s0_clk",
339062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
339162306a36Sopenharmony_ci				&gcc_qupv3_wrap3_s0_div_clk_src.clkr.hw,
339262306a36Sopenharmony_ci			},
339362306a36Sopenharmony_ci			.num_parents = 1,
339462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
339562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
339662306a36Sopenharmony_ci		},
339762306a36Sopenharmony_ci	},
339862306a36Sopenharmony_ci};
339962306a36Sopenharmony_ci
340062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
340162306a36Sopenharmony_ci	.halt_reg = 0x23004,
340262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
340362306a36Sopenharmony_ci	.hwcg_reg = 0x23004,
340462306a36Sopenharmony_ci	.hwcg_bit = 1,
340562306a36Sopenharmony_ci	.clkr = {
340662306a36Sopenharmony_ci		.enable_reg = 0x4b008,
340762306a36Sopenharmony_ci		.enable_mask = BIT(6),
340862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
340962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_0_m_ahb_clk",
341062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
341162306a36Sopenharmony_ci		},
341262306a36Sopenharmony_ci	},
341362306a36Sopenharmony_ci};
341462306a36Sopenharmony_ci
341562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
341662306a36Sopenharmony_ci	.halt_reg = 0x23008,
341762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
341862306a36Sopenharmony_ci	.hwcg_reg = 0x23008,
341962306a36Sopenharmony_ci	.hwcg_bit = 1,
342062306a36Sopenharmony_ci	.clkr = {
342162306a36Sopenharmony_ci		.enable_reg = 0x4b008,
342262306a36Sopenharmony_ci		.enable_mask = BIT(7),
342362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
342462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_0_s_ahb_clk",
342562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
342662306a36Sopenharmony_ci		},
342762306a36Sopenharmony_ci	},
342862306a36Sopenharmony_ci};
342962306a36Sopenharmony_ci
343062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
343162306a36Sopenharmony_ci	.halt_reg = 0x24004,
343262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
343362306a36Sopenharmony_ci	.hwcg_reg = 0x24004,
343462306a36Sopenharmony_ci	.hwcg_bit = 1,
343562306a36Sopenharmony_ci	.clkr = {
343662306a36Sopenharmony_ci		.enable_reg = 0x4b008,
343762306a36Sopenharmony_ci		.enable_mask = BIT(20),
343862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
343962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_1_m_ahb_clk",
344062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
344162306a36Sopenharmony_ci		},
344262306a36Sopenharmony_ci	},
344362306a36Sopenharmony_ci};
344462306a36Sopenharmony_ci
344562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
344662306a36Sopenharmony_ci	.halt_reg = 0x24008,
344762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
344862306a36Sopenharmony_ci	.hwcg_reg = 0x24008,
344962306a36Sopenharmony_ci	.hwcg_bit = 1,
345062306a36Sopenharmony_ci	.clkr = {
345162306a36Sopenharmony_ci		.enable_reg = 0x4b008,
345262306a36Sopenharmony_ci		.enable_mask = BIT(21),
345362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
345462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_1_s_ahb_clk",
345562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
345662306a36Sopenharmony_ci		},
345762306a36Sopenharmony_ci	},
345862306a36Sopenharmony_ci};
345962306a36Sopenharmony_ci
346062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
346162306a36Sopenharmony_ci	.halt_reg = 0x2a004,
346262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
346362306a36Sopenharmony_ci	.hwcg_reg = 0x2a004,
346462306a36Sopenharmony_ci	.hwcg_bit = 1,
346562306a36Sopenharmony_ci	.clkr = {
346662306a36Sopenharmony_ci		.enable_reg = 0x4b010,
346762306a36Sopenharmony_ci		.enable_mask = BIT(2),
346862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
346962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_2_m_ahb_clk",
347062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
347162306a36Sopenharmony_ci		},
347262306a36Sopenharmony_ci	},
347362306a36Sopenharmony_ci};
347462306a36Sopenharmony_ci
347562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
347662306a36Sopenharmony_ci	.halt_reg = 0x2a008,
347762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
347862306a36Sopenharmony_ci	.hwcg_reg = 0x2a008,
347962306a36Sopenharmony_ci	.hwcg_bit = 1,
348062306a36Sopenharmony_ci	.clkr = {
348162306a36Sopenharmony_ci		.enable_reg = 0x4b010,
348262306a36Sopenharmony_ci		.enable_mask = BIT(1),
348362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
348462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_2_s_ahb_clk",
348562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
348662306a36Sopenharmony_ci		},
348762306a36Sopenharmony_ci	},
348862306a36Sopenharmony_ci};
348962306a36Sopenharmony_ci
349062306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_3_m_ahb_clk = {
349162306a36Sopenharmony_ci	.halt_reg = 0xc4004,
349262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
349362306a36Sopenharmony_ci	.hwcg_reg = 0xc4004,
349462306a36Sopenharmony_ci	.hwcg_bit = 1,
349562306a36Sopenharmony_ci	.clkr = {
349662306a36Sopenharmony_ci		.enable_reg = 0x4b000,
349762306a36Sopenharmony_ci		.enable_mask = BIT(27),
349862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
349962306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_3_m_ahb_clk",
350062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
350162306a36Sopenharmony_ci		},
350262306a36Sopenharmony_ci	},
350362306a36Sopenharmony_ci};
350462306a36Sopenharmony_ci
350562306a36Sopenharmony_cistatic struct clk_branch gcc_qupv3_wrap_3_s_ahb_clk = {
350662306a36Sopenharmony_ci	.halt_reg = 0xc4008,
350762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
350862306a36Sopenharmony_ci	.hwcg_reg = 0xc4008,
350962306a36Sopenharmony_ci	.hwcg_bit = 1,
351062306a36Sopenharmony_ci	.clkr = {
351162306a36Sopenharmony_ci		.enable_reg = 0x4b000,
351262306a36Sopenharmony_ci		.enable_mask = BIT(20),
351362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
351462306a36Sopenharmony_ci			.name = "gcc_qupv3_wrap_3_s_ahb_clk",
351562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
351662306a36Sopenharmony_ci		},
351762306a36Sopenharmony_ci	},
351862306a36Sopenharmony_ci};
351962306a36Sopenharmony_ci
352062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
352162306a36Sopenharmony_ci	.halt_reg = 0x2000c,
352262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
352362306a36Sopenharmony_ci	.clkr = {
352462306a36Sopenharmony_ci		.enable_reg = 0x2000c,
352562306a36Sopenharmony_ci		.enable_mask = BIT(0),
352662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
352762306a36Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
352862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
352962306a36Sopenharmony_ci		},
353062306a36Sopenharmony_ci	},
353162306a36Sopenharmony_ci};
353262306a36Sopenharmony_ci
353362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
353462306a36Sopenharmony_ci	.halt_reg = 0x20004,
353562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
353662306a36Sopenharmony_ci	.clkr = {
353762306a36Sopenharmony_ci		.enable_reg = 0x20004,
353862306a36Sopenharmony_ci		.enable_mask = BIT(0),
353962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
354062306a36Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
354162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
354262306a36Sopenharmony_ci				&gcc_sdcc1_apps_clk_src.clkr.hw,
354362306a36Sopenharmony_ci			},
354462306a36Sopenharmony_ci			.num_parents = 1,
354562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
354662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
354762306a36Sopenharmony_ci		},
354862306a36Sopenharmony_ci	},
354962306a36Sopenharmony_ci};
355062306a36Sopenharmony_ci
355162306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ice_core_clk = {
355262306a36Sopenharmony_ci	.halt_reg = 0x20044,
355362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
355462306a36Sopenharmony_ci	.hwcg_reg = 0x20044,
355562306a36Sopenharmony_ci	.hwcg_bit = 1,
355662306a36Sopenharmony_ci	.clkr = {
355762306a36Sopenharmony_ci		.enable_reg = 0x20044,
355862306a36Sopenharmony_ci		.enable_mask = BIT(0),
355962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
356062306a36Sopenharmony_ci			.name = "gcc_sdcc1_ice_core_clk",
356162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
356262306a36Sopenharmony_ci				&gcc_sdcc1_ice_core_clk_src.clkr.hw,
356362306a36Sopenharmony_ci			},
356462306a36Sopenharmony_ci			.num_parents = 1,
356562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
356662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
356762306a36Sopenharmony_ci		},
356862306a36Sopenharmony_ci	},
356962306a36Sopenharmony_ci};
357062306a36Sopenharmony_ci
357162306a36Sopenharmony_cistatic struct clk_branch gcc_sgmi_clkref_en = {
357262306a36Sopenharmony_ci	.halt_reg = 0x9c034,
357362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
357462306a36Sopenharmony_ci	.clkr = {
357562306a36Sopenharmony_ci		.enable_reg = 0x9c034,
357662306a36Sopenharmony_ci		.enable_mask = BIT(0),
357762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
357862306a36Sopenharmony_ci			.name = "gcc_sgmi_clkref_en",
357962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
358062306a36Sopenharmony_ci		},
358162306a36Sopenharmony_ci	},
358262306a36Sopenharmony_ci};
358362306a36Sopenharmony_ci
358462306a36Sopenharmony_cistatic struct clk_branch gcc_tscss_ahb_clk = {
358562306a36Sopenharmony_ci	.halt_reg = 0x21024,
358662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
358762306a36Sopenharmony_ci	.clkr = {
358862306a36Sopenharmony_ci		.enable_reg = 0x21024,
358962306a36Sopenharmony_ci		.enable_mask = BIT(0),
359062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
359162306a36Sopenharmony_ci			.name = "gcc_tscss_ahb_clk",
359262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
359362306a36Sopenharmony_ci		},
359462306a36Sopenharmony_ci	},
359562306a36Sopenharmony_ci};
359662306a36Sopenharmony_ci
359762306a36Sopenharmony_cistatic struct clk_branch gcc_tscss_etu_clk = {
359862306a36Sopenharmony_ci	.halt_reg = 0x21020,
359962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
360062306a36Sopenharmony_ci	.clkr = {
360162306a36Sopenharmony_ci		.enable_reg = 0x21020,
360262306a36Sopenharmony_ci		.enable_mask = BIT(0),
360362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
360462306a36Sopenharmony_ci			.name = "gcc_tscss_etu_clk",
360562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
360662306a36Sopenharmony_ci		},
360762306a36Sopenharmony_ci	},
360862306a36Sopenharmony_ci};
360962306a36Sopenharmony_ci
361062306a36Sopenharmony_cistatic struct clk_branch gcc_tscss_global_cntr_clk = {
361162306a36Sopenharmony_ci	.halt_reg = 0x21004,
361262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
361362306a36Sopenharmony_ci	.clkr = {
361462306a36Sopenharmony_ci		.enable_reg = 0x21004,
361562306a36Sopenharmony_ci		.enable_mask = BIT(0),
361662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
361762306a36Sopenharmony_ci			.name = "gcc_tscss_global_cntr_clk",
361862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
361962306a36Sopenharmony_ci				&gcc_tscss_cntr_clk_src.clkr.hw,
362062306a36Sopenharmony_ci			},
362162306a36Sopenharmony_ci			.num_parents = 1,
362262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
362362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
362462306a36Sopenharmony_ci		},
362562306a36Sopenharmony_ci	},
362662306a36Sopenharmony_ci};
362762306a36Sopenharmony_ci
362862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ahb_clk = {
362962306a36Sopenharmony_ci	.halt_reg = 0x81020,
363062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
363162306a36Sopenharmony_ci	.hwcg_reg = 0x81020,
363262306a36Sopenharmony_ci	.hwcg_bit = 1,
363362306a36Sopenharmony_ci	.clkr = {
363462306a36Sopenharmony_ci		.enable_reg = 0x81020,
363562306a36Sopenharmony_ci		.enable_mask = BIT(0),
363662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
363762306a36Sopenharmony_ci			.name = "gcc_ufs_card_ahb_clk",
363862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
363962306a36Sopenharmony_ci		},
364062306a36Sopenharmony_ci	},
364162306a36Sopenharmony_ci};
364262306a36Sopenharmony_ci
364362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_axi_clk = {
364462306a36Sopenharmony_ci	.halt_reg = 0x81018,
364562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
364662306a36Sopenharmony_ci	.hwcg_reg = 0x81018,
364762306a36Sopenharmony_ci	.hwcg_bit = 1,
364862306a36Sopenharmony_ci	.clkr = {
364962306a36Sopenharmony_ci		.enable_reg = 0x81018,
365062306a36Sopenharmony_ci		.enable_mask = BIT(0),
365162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
365262306a36Sopenharmony_ci			.name = "gcc_ufs_card_axi_clk",
365362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
365462306a36Sopenharmony_ci				&gcc_ufs_card_axi_clk_src.clkr.hw,
365562306a36Sopenharmony_ci			},
365662306a36Sopenharmony_ci			.num_parents = 1,
365762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
365862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
365962306a36Sopenharmony_ci		},
366062306a36Sopenharmony_ci	},
366162306a36Sopenharmony_ci};
366262306a36Sopenharmony_ci
366362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_ice_core_clk = {
366462306a36Sopenharmony_ci	.halt_reg = 0x8106c,
366562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
366662306a36Sopenharmony_ci	.hwcg_reg = 0x8106c,
366762306a36Sopenharmony_ci	.hwcg_bit = 1,
366862306a36Sopenharmony_ci	.clkr = {
366962306a36Sopenharmony_ci		.enable_reg = 0x8106c,
367062306a36Sopenharmony_ci		.enable_mask = BIT(0),
367162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
367262306a36Sopenharmony_ci			.name = "gcc_ufs_card_ice_core_clk",
367362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
367462306a36Sopenharmony_ci				&gcc_ufs_card_ice_core_clk_src.clkr.hw,
367562306a36Sopenharmony_ci			},
367662306a36Sopenharmony_ci			.num_parents = 1,
367762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
367862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
367962306a36Sopenharmony_ci		},
368062306a36Sopenharmony_ci	},
368162306a36Sopenharmony_ci};
368262306a36Sopenharmony_ci
368362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_phy_aux_clk = {
368462306a36Sopenharmony_ci	.halt_reg = 0x810a4,
368562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
368662306a36Sopenharmony_ci	.hwcg_reg = 0x810a4,
368762306a36Sopenharmony_ci	.hwcg_bit = 1,
368862306a36Sopenharmony_ci	.clkr = {
368962306a36Sopenharmony_ci		.enable_reg = 0x810a4,
369062306a36Sopenharmony_ci		.enable_mask = BIT(0),
369162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
369262306a36Sopenharmony_ci			.name = "gcc_ufs_card_phy_aux_clk",
369362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
369462306a36Sopenharmony_ci				&gcc_ufs_card_phy_aux_clk_src.clkr.hw,
369562306a36Sopenharmony_ci			},
369662306a36Sopenharmony_ci			.num_parents = 1,
369762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
369862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
369962306a36Sopenharmony_ci		},
370062306a36Sopenharmony_ci	},
370162306a36Sopenharmony_ci};
370262306a36Sopenharmony_ci
370362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
370462306a36Sopenharmony_ci	.halt_reg = 0x81028,
370562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
370662306a36Sopenharmony_ci	.clkr = {
370762306a36Sopenharmony_ci		.enable_reg = 0x81028,
370862306a36Sopenharmony_ci		.enable_mask = BIT(0),
370962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
371062306a36Sopenharmony_ci			.name = "gcc_ufs_card_rx_symbol_0_clk",
371162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
371262306a36Sopenharmony_ci				&gcc_ufs_card_rx_symbol_0_clk_src.clkr.hw,
371362306a36Sopenharmony_ci			},
371462306a36Sopenharmony_ci			.num_parents = 1,
371562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
371662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
371762306a36Sopenharmony_ci		},
371862306a36Sopenharmony_ci	},
371962306a36Sopenharmony_ci};
372062306a36Sopenharmony_ci
372162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
372262306a36Sopenharmony_ci	.halt_reg = 0x810c0,
372362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
372462306a36Sopenharmony_ci	.clkr = {
372562306a36Sopenharmony_ci		.enable_reg = 0x810c0,
372662306a36Sopenharmony_ci		.enable_mask = BIT(0),
372762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
372862306a36Sopenharmony_ci			.name = "gcc_ufs_card_rx_symbol_1_clk",
372962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
373062306a36Sopenharmony_ci				&gcc_ufs_card_rx_symbol_1_clk_src.clkr.hw,
373162306a36Sopenharmony_ci			},
373262306a36Sopenharmony_ci			.num_parents = 1,
373362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
373462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
373562306a36Sopenharmony_ci		},
373662306a36Sopenharmony_ci	},
373762306a36Sopenharmony_ci};
373862306a36Sopenharmony_ci
373962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
374062306a36Sopenharmony_ci	.halt_reg = 0x81024,
374162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
374262306a36Sopenharmony_ci	.clkr = {
374362306a36Sopenharmony_ci		.enable_reg = 0x81024,
374462306a36Sopenharmony_ci		.enable_mask = BIT(0),
374562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
374662306a36Sopenharmony_ci			.name = "gcc_ufs_card_tx_symbol_0_clk",
374762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
374862306a36Sopenharmony_ci				&gcc_ufs_card_tx_symbol_0_clk_src.clkr.hw,
374962306a36Sopenharmony_ci			},
375062306a36Sopenharmony_ci			.num_parents = 1,
375162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
375262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
375362306a36Sopenharmony_ci		},
375462306a36Sopenharmony_ci	},
375562306a36Sopenharmony_ci};
375662306a36Sopenharmony_ci
375762306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_card_unipro_core_clk = {
375862306a36Sopenharmony_ci	.halt_reg = 0x81064,
375962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
376062306a36Sopenharmony_ci	.hwcg_reg = 0x81064,
376162306a36Sopenharmony_ci	.hwcg_bit = 1,
376262306a36Sopenharmony_ci	.clkr = {
376362306a36Sopenharmony_ci		.enable_reg = 0x81064,
376462306a36Sopenharmony_ci		.enable_mask = BIT(0),
376562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
376662306a36Sopenharmony_ci			.name = "gcc_ufs_card_unipro_core_clk",
376762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
376862306a36Sopenharmony_ci				&gcc_ufs_card_unipro_core_clk_src.clkr.hw,
376962306a36Sopenharmony_ci			},
377062306a36Sopenharmony_ci			.num_parents = 1,
377162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
377262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
377362306a36Sopenharmony_ci		},
377462306a36Sopenharmony_ci	},
377562306a36Sopenharmony_ci};
377662306a36Sopenharmony_ci
377762306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ahb_clk = {
377862306a36Sopenharmony_ci	.halt_reg = 0x83020,
377962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
378062306a36Sopenharmony_ci	.hwcg_reg = 0x83020,
378162306a36Sopenharmony_ci	.hwcg_bit = 1,
378262306a36Sopenharmony_ci	.clkr = {
378362306a36Sopenharmony_ci		.enable_reg = 0x83020,
378462306a36Sopenharmony_ci		.enable_mask = BIT(0),
378562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
378662306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ahb_clk",
378762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
378862306a36Sopenharmony_ci		},
378962306a36Sopenharmony_ci	},
379062306a36Sopenharmony_ci};
379162306a36Sopenharmony_ci
379262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_clk = {
379362306a36Sopenharmony_ci	.halt_reg = 0x83018,
379462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
379562306a36Sopenharmony_ci	.hwcg_reg = 0x83018,
379662306a36Sopenharmony_ci	.hwcg_bit = 1,
379762306a36Sopenharmony_ci	.clkr = {
379862306a36Sopenharmony_ci		.enable_reg = 0x83018,
379962306a36Sopenharmony_ci		.enable_mask = BIT(0),
380062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
380162306a36Sopenharmony_ci			.name = "gcc_ufs_phy_axi_clk",
380262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
380362306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
380462306a36Sopenharmony_ci			},
380562306a36Sopenharmony_ci			.num_parents = 1,
380662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
380762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
380862306a36Sopenharmony_ci		},
380962306a36Sopenharmony_ci	},
381062306a36Sopenharmony_ci};
381162306a36Sopenharmony_ci
381262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
381362306a36Sopenharmony_ci	.halt_reg = 0x83018,
381462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
381562306a36Sopenharmony_ci	.hwcg_reg = 0x83018,
381662306a36Sopenharmony_ci	.hwcg_bit = 1,
381762306a36Sopenharmony_ci	.clkr = {
381862306a36Sopenharmony_ci		.enable_reg = 0x83018,
381962306a36Sopenharmony_ci		.enable_mask = BIT(1),
382062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
382162306a36Sopenharmony_ci			.name = "gcc_ufs_phy_axi_hw_ctl_clk",
382262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
382362306a36Sopenharmony_ci				&gcc_ufs_phy_axi_clk_src.clkr.hw,
382462306a36Sopenharmony_ci			},
382562306a36Sopenharmony_ci			.num_parents = 1,
382662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
382762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
382862306a36Sopenharmony_ci		},
382962306a36Sopenharmony_ci	},
383062306a36Sopenharmony_ci};
383162306a36Sopenharmony_ci
383262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_clk = {
383362306a36Sopenharmony_ci	.halt_reg = 0x8306c,
383462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
383562306a36Sopenharmony_ci	.hwcg_reg = 0x8306c,
383662306a36Sopenharmony_ci	.hwcg_bit = 1,
383762306a36Sopenharmony_ci	.clkr = {
383862306a36Sopenharmony_ci		.enable_reg = 0x8306c,
383962306a36Sopenharmony_ci		.enable_mask = BIT(0),
384062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
384162306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ice_core_clk",
384262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
384362306a36Sopenharmony_ci				&gcc_ufs_phy_ice_core_clk_src.clkr.hw,
384462306a36Sopenharmony_ci			},
384562306a36Sopenharmony_ci			.num_parents = 1,
384662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
384762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
384862306a36Sopenharmony_ci		},
384962306a36Sopenharmony_ci	},
385062306a36Sopenharmony_ci};
385162306a36Sopenharmony_ci
385262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
385362306a36Sopenharmony_ci	.halt_reg = 0x8306c,
385462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
385562306a36Sopenharmony_ci	.hwcg_reg = 0x8306c,
385662306a36Sopenharmony_ci	.hwcg_bit = 1,
385762306a36Sopenharmony_ci	.clkr = {
385862306a36Sopenharmony_ci		.enable_reg = 0x8306c,
385962306a36Sopenharmony_ci		.enable_mask = BIT(1),
386062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
386162306a36Sopenharmony_ci			.name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
386262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
386362306a36Sopenharmony_ci				&gcc_ufs_phy_ice_core_clk_src.clkr.hw,
386462306a36Sopenharmony_ci			},
386562306a36Sopenharmony_ci			.num_parents = 1,
386662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
386762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
386862306a36Sopenharmony_ci		},
386962306a36Sopenharmony_ci	},
387062306a36Sopenharmony_ci};
387162306a36Sopenharmony_ci
387262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_clk = {
387362306a36Sopenharmony_ci	.halt_reg = 0x830a4,
387462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
387562306a36Sopenharmony_ci	.hwcg_reg = 0x830a4,
387662306a36Sopenharmony_ci	.hwcg_bit = 1,
387762306a36Sopenharmony_ci	.clkr = {
387862306a36Sopenharmony_ci		.enable_reg = 0x830a4,
387962306a36Sopenharmony_ci		.enable_mask = BIT(0),
388062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
388162306a36Sopenharmony_ci			.name = "gcc_ufs_phy_phy_aux_clk",
388262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
388362306a36Sopenharmony_ci				&gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
388462306a36Sopenharmony_ci			},
388562306a36Sopenharmony_ci			.num_parents = 1,
388662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
388762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
388862306a36Sopenharmony_ci		},
388962306a36Sopenharmony_ci	},
389062306a36Sopenharmony_ci};
389162306a36Sopenharmony_ci
389262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
389362306a36Sopenharmony_ci	.halt_reg = 0x830a4,
389462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
389562306a36Sopenharmony_ci	.hwcg_reg = 0x830a4,
389662306a36Sopenharmony_ci	.hwcg_bit = 1,
389762306a36Sopenharmony_ci	.clkr = {
389862306a36Sopenharmony_ci		.enable_reg = 0x830a4,
389962306a36Sopenharmony_ci		.enable_mask = BIT(1),
390062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
390162306a36Sopenharmony_ci			.name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
390262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
390362306a36Sopenharmony_ci				&gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
390462306a36Sopenharmony_ci			},
390562306a36Sopenharmony_ci			.num_parents = 1,
390662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
390762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
390862306a36Sopenharmony_ci		},
390962306a36Sopenharmony_ci	},
391062306a36Sopenharmony_ci};
391162306a36Sopenharmony_ci
391262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
391362306a36Sopenharmony_ci	.halt_reg = 0x83028,
391462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
391562306a36Sopenharmony_ci	.clkr = {
391662306a36Sopenharmony_ci		.enable_reg = 0x83028,
391762306a36Sopenharmony_ci		.enable_mask = BIT(0),
391862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
391962306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_0_clk",
392062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
392162306a36Sopenharmony_ci				&gcc_ufs_phy_rx_symbol_0_clk_src.clkr.hw,
392262306a36Sopenharmony_ci			},
392362306a36Sopenharmony_ci			.num_parents = 1,
392462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
392562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
392662306a36Sopenharmony_ci		},
392762306a36Sopenharmony_ci	},
392862306a36Sopenharmony_ci};
392962306a36Sopenharmony_ci
393062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
393162306a36Sopenharmony_ci	.halt_reg = 0x830c0,
393262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
393362306a36Sopenharmony_ci	.clkr = {
393462306a36Sopenharmony_ci		.enable_reg = 0x830c0,
393562306a36Sopenharmony_ci		.enable_mask = BIT(0),
393662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
393762306a36Sopenharmony_ci			.name = "gcc_ufs_phy_rx_symbol_1_clk",
393862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
393962306a36Sopenharmony_ci				&gcc_ufs_phy_rx_symbol_1_clk_src.clkr.hw,
394062306a36Sopenharmony_ci			},
394162306a36Sopenharmony_ci			.num_parents = 1,
394262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
394362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
394462306a36Sopenharmony_ci		},
394562306a36Sopenharmony_ci	},
394662306a36Sopenharmony_ci};
394762306a36Sopenharmony_ci
394862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
394962306a36Sopenharmony_ci	.halt_reg = 0x83024,
395062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
395162306a36Sopenharmony_ci	.clkr = {
395262306a36Sopenharmony_ci		.enable_reg = 0x83024,
395362306a36Sopenharmony_ci		.enable_mask = BIT(0),
395462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
395562306a36Sopenharmony_ci			.name = "gcc_ufs_phy_tx_symbol_0_clk",
395662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
395762306a36Sopenharmony_ci				&gcc_ufs_phy_tx_symbol_0_clk_src.clkr.hw,
395862306a36Sopenharmony_ci			},
395962306a36Sopenharmony_ci			.num_parents = 1,
396062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
396162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
396262306a36Sopenharmony_ci		},
396362306a36Sopenharmony_ci	},
396462306a36Sopenharmony_ci};
396562306a36Sopenharmony_ci
396662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_clk = {
396762306a36Sopenharmony_ci	.halt_reg = 0x83064,
396862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
396962306a36Sopenharmony_ci	.hwcg_reg = 0x83064,
397062306a36Sopenharmony_ci	.hwcg_bit = 1,
397162306a36Sopenharmony_ci	.clkr = {
397262306a36Sopenharmony_ci		.enable_reg = 0x83064,
397362306a36Sopenharmony_ci		.enable_mask = BIT(0),
397462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
397562306a36Sopenharmony_ci			.name = "gcc_ufs_phy_unipro_core_clk",
397662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
397762306a36Sopenharmony_ci				&gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
397862306a36Sopenharmony_ci			},
397962306a36Sopenharmony_ci			.num_parents = 1,
398062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
398162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
398262306a36Sopenharmony_ci		},
398362306a36Sopenharmony_ci	},
398462306a36Sopenharmony_ci};
398562306a36Sopenharmony_ci
398662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
398762306a36Sopenharmony_ci	.halt_reg = 0x83064,
398862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
398962306a36Sopenharmony_ci	.hwcg_reg = 0x83064,
399062306a36Sopenharmony_ci	.hwcg_bit = 1,
399162306a36Sopenharmony_ci	.clkr = {
399262306a36Sopenharmony_ci		.enable_reg = 0x83064,
399362306a36Sopenharmony_ci		.enable_mask = BIT(1),
399462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
399562306a36Sopenharmony_ci			.name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
399662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
399762306a36Sopenharmony_ci				&gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
399862306a36Sopenharmony_ci			},
399962306a36Sopenharmony_ci			.num_parents = 1,
400062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
400162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
400262306a36Sopenharmony_ci		},
400362306a36Sopenharmony_ci	},
400462306a36Sopenharmony_ci};
400562306a36Sopenharmony_ci
400662306a36Sopenharmony_cistatic struct clk_branch gcc_usb20_master_clk = {
400762306a36Sopenharmony_ci	.halt_reg = 0x1c018,
400862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
400962306a36Sopenharmony_ci	.clkr = {
401062306a36Sopenharmony_ci		.enable_reg = 0x1c018,
401162306a36Sopenharmony_ci		.enable_mask = BIT(0),
401262306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
401362306a36Sopenharmony_ci			.name = "gcc_usb20_master_clk",
401462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
401562306a36Sopenharmony_ci				&gcc_usb20_master_clk_src.clkr.hw,
401662306a36Sopenharmony_ci			},
401762306a36Sopenharmony_ci			.num_parents = 1,
401862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
401962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
402062306a36Sopenharmony_ci		},
402162306a36Sopenharmony_ci	},
402262306a36Sopenharmony_ci};
402362306a36Sopenharmony_ci
402462306a36Sopenharmony_cistatic struct clk_branch gcc_usb20_mock_utmi_clk = {
402562306a36Sopenharmony_ci	.halt_reg = 0x1c024,
402662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
402762306a36Sopenharmony_ci	.clkr = {
402862306a36Sopenharmony_ci		.enable_reg = 0x1c024,
402962306a36Sopenharmony_ci		.enable_mask = BIT(0),
403062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
403162306a36Sopenharmony_ci			.name = "gcc_usb20_mock_utmi_clk",
403262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
403362306a36Sopenharmony_ci				&gcc_usb20_mock_utmi_postdiv_clk_src.clkr.hw,
403462306a36Sopenharmony_ci			},
403562306a36Sopenharmony_ci			.num_parents = 1,
403662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
403762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
403862306a36Sopenharmony_ci		},
403962306a36Sopenharmony_ci	},
404062306a36Sopenharmony_ci};
404162306a36Sopenharmony_ci
404262306a36Sopenharmony_cistatic struct clk_branch gcc_usb20_sleep_clk = {
404362306a36Sopenharmony_ci	.halt_reg = 0x1c020,
404462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
404562306a36Sopenharmony_ci	.clkr = {
404662306a36Sopenharmony_ci		.enable_reg = 0x1c020,
404762306a36Sopenharmony_ci		.enable_mask = BIT(0),
404862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
404962306a36Sopenharmony_ci			.name = "gcc_usb20_sleep_clk",
405062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
405162306a36Sopenharmony_ci		},
405262306a36Sopenharmony_ci	},
405362306a36Sopenharmony_ci};
405462306a36Sopenharmony_ci
405562306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_master_clk = {
405662306a36Sopenharmony_ci	.halt_reg = 0x1b018,
405762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
405862306a36Sopenharmony_ci	.clkr = {
405962306a36Sopenharmony_ci		.enable_reg = 0x1b018,
406062306a36Sopenharmony_ci		.enable_mask = BIT(0),
406162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
406262306a36Sopenharmony_ci			.name = "gcc_usb30_prim_master_clk",
406362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
406462306a36Sopenharmony_ci				&gcc_usb30_prim_master_clk_src.clkr.hw,
406562306a36Sopenharmony_ci			},
406662306a36Sopenharmony_ci			.num_parents = 1,
406762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
406862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
406962306a36Sopenharmony_ci		},
407062306a36Sopenharmony_ci	},
407162306a36Sopenharmony_ci};
407262306a36Sopenharmony_ci
407362306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
407462306a36Sopenharmony_ci	.halt_reg = 0x1b024,
407562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
407662306a36Sopenharmony_ci	.clkr = {
407762306a36Sopenharmony_ci		.enable_reg = 0x1b024,
407862306a36Sopenharmony_ci		.enable_mask = BIT(0),
407962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
408062306a36Sopenharmony_ci			.name = "gcc_usb30_prim_mock_utmi_clk",
408162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
408262306a36Sopenharmony_ci				&gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
408362306a36Sopenharmony_ci			},
408462306a36Sopenharmony_ci			.num_parents = 1,
408562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
408662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
408762306a36Sopenharmony_ci		},
408862306a36Sopenharmony_ci	},
408962306a36Sopenharmony_ci};
409062306a36Sopenharmony_ci
409162306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_prim_sleep_clk = {
409262306a36Sopenharmony_ci	.halt_reg = 0x1b020,
409362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
409462306a36Sopenharmony_ci	.clkr = {
409562306a36Sopenharmony_ci		.enable_reg = 0x1b020,
409662306a36Sopenharmony_ci		.enable_mask = BIT(0),
409762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
409862306a36Sopenharmony_ci			.name = "gcc_usb30_prim_sleep_clk",
409962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
410062306a36Sopenharmony_ci		},
410162306a36Sopenharmony_ci	},
410262306a36Sopenharmony_ci};
410362306a36Sopenharmony_ci
410462306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_master_clk = {
410562306a36Sopenharmony_ci	.halt_reg = 0x2f018,
410662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
410762306a36Sopenharmony_ci	.clkr = {
410862306a36Sopenharmony_ci		.enable_reg = 0x2f018,
410962306a36Sopenharmony_ci		.enable_mask = BIT(0),
411062306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
411162306a36Sopenharmony_ci			.name = "gcc_usb30_sec_master_clk",
411262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
411362306a36Sopenharmony_ci				&gcc_usb30_sec_master_clk_src.clkr.hw,
411462306a36Sopenharmony_ci			},
411562306a36Sopenharmony_ci			.num_parents = 1,
411662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
411762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
411862306a36Sopenharmony_ci		},
411962306a36Sopenharmony_ci	},
412062306a36Sopenharmony_ci};
412162306a36Sopenharmony_ci
412262306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
412362306a36Sopenharmony_ci	.halt_reg = 0x2f024,
412462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
412562306a36Sopenharmony_ci	.clkr = {
412662306a36Sopenharmony_ci		.enable_reg = 0x2f024,
412762306a36Sopenharmony_ci		.enable_mask = BIT(0),
412862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
412962306a36Sopenharmony_ci			.name = "gcc_usb30_sec_mock_utmi_clk",
413062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
413162306a36Sopenharmony_ci				&gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr.hw,
413262306a36Sopenharmony_ci			},
413362306a36Sopenharmony_ci			.num_parents = 1,
413462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
413562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
413662306a36Sopenharmony_ci		},
413762306a36Sopenharmony_ci	},
413862306a36Sopenharmony_ci};
413962306a36Sopenharmony_ci
414062306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_sleep_clk = {
414162306a36Sopenharmony_ci	.halt_reg = 0x2f020,
414262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
414362306a36Sopenharmony_ci	.clkr = {
414462306a36Sopenharmony_ci		.enable_reg = 0x2f020,
414562306a36Sopenharmony_ci		.enable_mask = BIT(0),
414662306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
414762306a36Sopenharmony_ci			.name = "gcc_usb30_sec_sleep_clk",
414862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
414962306a36Sopenharmony_ci		},
415062306a36Sopenharmony_ci	},
415162306a36Sopenharmony_ci};
415262306a36Sopenharmony_ci
415362306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_aux_clk = {
415462306a36Sopenharmony_ci	.halt_reg = 0x1b05c,
415562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
415662306a36Sopenharmony_ci	.clkr = {
415762306a36Sopenharmony_ci		.enable_reg = 0x1b05c,
415862306a36Sopenharmony_ci		.enable_mask = BIT(0),
415962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
416062306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_aux_clk",
416162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
416262306a36Sopenharmony_ci				&gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
416362306a36Sopenharmony_ci			},
416462306a36Sopenharmony_ci			.num_parents = 1,
416562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
416662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
416762306a36Sopenharmony_ci		},
416862306a36Sopenharmony_ci	},
416962306a36Sopenharmony_ci};
417062306a36Sopenharmony_ci
417162306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
417262306a36Sopenharmony_ci	.halt_reg = 0x1b060,
417362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
417462306a36Sopenharmony_ci	.clkr = {
417562306a36Sopenharmony_ci		.enable_reg = 0x1b060,
417662306a36Sopenharmony_ci		.enable_mask = BIT(0),
417762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
417862306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_com_aux_clk",
417962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
418062306a36Sopenharmony_ci				&gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
418162306a36Sopenharmony_ci			},
418262306a36Sopenharmony_ci			.num_parents = 1,
418362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
418462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
418562306a36Sopenharmony_ci		},
418662306a36Sopenharmony_ci	},
418762306a36Sopenharmony_ci};
418862306a36Sopenharmony_ci
418962306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
419062306a36Sopenharmony_ci	.halt_reg = 0x1b064,
419162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
419262306a36Sopenharmony_ci	.hwcg_reg = 0x1b064,
419362306a36Sopenharmony_ci	.hwcg_bit = 1,
419462306a36Sopenharmony_ci	.clkr = {
419562306a36Sopenharmony_ci		.enable_reg = 0x1b064,
419662306a36Sopenharmony_ci		.enable_mask = BIT(0),
419762306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
419862306a36Sopenharmony_ci			.name = "gcc_usb3_prim_phy_pipe_clk",
419962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
420062306a36Sopenharmony_ci				&gcc_usb3_prim_phy_pipe_clk_src.clkr.hw,
420162306a36Sopenharmony_ci			},
420262306a36Sopenharmony_ci			.num_parents = 1,
420362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
420462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
420562306a36Sopenharmony_ci		},
420662306a36Sopenharmony_ci	},
420762306a36Sopenharmony_ci};
420862306a36Sopenharmony_ci
420962306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_aux_clk = {
421062306a36Sopenharmony_ci	.halt_reg = 0x2f05c,
421162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
421262306a36Sopenharmony_ci	.clkr = {
421362306a36Sopenharmony_ci		.enable_reg = 0x2f05c,
421462306a36Sopenharmony_ci		.enable_mask = BIT(0),
421562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
421662306a36Sopenharmony_ci			.name = "gcc_usb3_sec_phy_aux_clk",
421762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
421862306a36Sopenharmony_ci				&gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
421962306a36Sopenharmony_ci			},
422062306a36Sopenharmony_ci			.num_parents = 1,
422162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
422262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
422362306a36Sopenharmony_ci		},
422462306a36Sopenharmony_ci	},
422562306a36Sopenharmony_ci};
422662306a36Sopenharmony_ci
422762306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
422862306a36Sopenharmony_ci	.halt_reg = 0x2f060,
422962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
423062306a36Sopenharmony_ci	.clkr = {
423162306a36Sopenharmony_ci		.enable_reg = 0x2f060,
423262306a36Sopenharmony_ci		.enable_mask = BIT(0),
423362306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
423462306a36Sopenharmony_ci			.name = "gcc_usb3_sec_phy_com_aux_clk",
423562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
423662306a36Sopenharmony_ci				&gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
423762306a36Sopenharmony_ci			},
423862306a36Sopenharmony_ci			.num_parents = 1,
423962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
424062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
424162306a36Sopenharmony_ci		},
424262306a36Sopenharmony_ci	},
424362306a36Sopenharmony_ci};
424462306a36Sopenharmony_ci
424562306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
424662306a36Sopenharmony_ci	.halt_reg = 0x2f064,
424762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
424862306a36Sopenharmony_ci	.clkr = {
424962306a36Sopenharmony_ci		.enable_reg = 0x2f064,
425062306a36Sopenharmony_ci		.enable_mask = BIT(0),
425162306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
425262306a36Sopenharmony_ci			.name = "gcc_usb3_sec_phy_pipe_clk",
425362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
425462306a36Sopenharmony_ci				&gcc_usb3_sec_phy_pipe_clk_src.clkr.hw,
425562306a36Sopenharmony_ci			},
425662306a36Sopenharmony_ci			.num_parents = 1,
425762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
425862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
425962306a36Sopenharmony_ci		},
426062306a36Sopenharmony_ci	},
426162306a36Sopenharmony_ci};
426262306a36Sopenharmony_ci
426362306a36Sopenharmony_cistatic struct clk_branch gcc_usb_clkref_en = {
426462306a36Sopenharmony_ci	.halt_reg = 0x97468,
426562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
426662306a36Sopenharmony_ci	.clkr = {
426762306a36Sopenharmony_ci		.enable_reg = 0x97468,
426862306a36Sopenharmony_ci		.enable_mask = BIT(0),
426962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
427062306a36Sopenharmony_ci			.name = "gcc_usb_clkref_en",
427162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
427262306a36Sopenharmony_ci		},
427362306a36Sopenharmony_ci	},
427462306a36Sopenharmony_ci};
427562306a36Sopenharmony_ci
427662306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi0_clk = {
427762306a36Sopenharmony_ci	.halt_reg = 0x34014,
427862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
427962306a36Sopenharmony_ci	.hwcg_reg = 0x34014,
428062306a36Sopenharmony_ci	.hwcg_bit = 1,
428162306a36Sopenharmony_ci	.clkr = {
428262306a36Sopenharmony_ci		.enable_reg = 0x34014,
428362306a36Sopenharmony_ci		.enable_mask = BIT(0),
428462306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
428562306a36Sopenharmony_ci			.name = "gcc_video_axi0_clk",
428662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
428762306a36Sopenharmony_ci		},
428862306a36Sopenharmony_ci	},
428962306a36Sopenharmony_ci};
429062306a36Sopenharmony_ci
429162306a36Sopenharmony_cistatic struct clk_branch gcc_video_axi1_clk = {
429262306a36Sopenharmony_ci	.halt_reg = 0x3401c,
429362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
429462306a36Sopenharmony_ci	.hwcg_reg = 0x3401c,
429562306a36Sopenharmony_ci	.hwcg_bit = 1,
429662306a36Sopenharmony_ci	.clkr = {
429762306a36Sopenharmony_ci		.enable_reg = 0x3401c,
429862306a36Sopenharmony_ci		.enable_mask = BIT(0),
429962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
430062306a36Sopenharmony_ci			.name = "gcc_video_axi1_clk",
430162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
430262306a36Sopenharmony_ci		},
430362306a36Sopenharmony_ci	},
430462306a36Sopenharmony_ci};
430562306a36Sopenharmony_ci
430662306a36Sopenharmony_cistatic struct gdsc pcie_0_gdsc = {
430762306a36Sopenharmony_ci	.gdscr = 0xa9004,
430862306a36Sopenharmony_ci	.pd = {
430962306a36Sopenharmony_ci		.name = "pcie_0_gdsc",
431062306a36Sopenharmony_ci	},
431162306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
431262306a36Sopenharmony_ci};
431362306a36Sopenharmony_ci
431462306a36Sopenharmony_cistatic struct gdsc pcie_1_gdsc = {
431562306a36Sopenharmony_ci	.gdscr = 0x77004,
431662306a36Sopenharmony_ci	.pd = {
431762306a36Sopenharmony_ci		.name = "pcie_1_gdsc",
431862306a36Sopenharmony_ci	},
431962306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
432062306a36Sopenharmony_ci};
432162306a36Sopenharmony_ci
432262306a36Sopenharmony_cistatic struct gdsc ufs_card_gdsc = {
432362306a36Sopenharmony_ci	.gdscr = 0x81004,
432462306a36Sopenharmony_ci	.pd = {
432562306a36Sopenharmony_ci		.name = "ufs_card_gdsc",
432662306a36Sopenharmony_ci	},
432762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
432862306a36Sopenharmony_ci};
432962306a36Sopenharmony_ci
433062306a36Sopenharmony_cistatic struct gdsc ufs_phy_gdsc = {
433162306a36Sopenharmony_ci	.gdscr = 0x83004,
433262306a36Sopenharmony_ci	.pd = {
433362306a36Sopenharmony_ci		.name = "ufs_phy_gdsc",
433462306a36Sopenharmony_ci	},
433562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
433662306a36Sopenharmony_ci};
433762306a36Sopenharmony_ci
433862306a36Sopenharmony_cistatic struct gdsc usb20_prim_gdsc = {
433962306a36Sopenharmony_ci	.gdscr = 0x1c004,
434062306a36Sopenharmony_ci	.pd = {
434162306a36Sopenharmony_ci		.name = "usb20_prim_gdsc",
434262306a36Sopenharmony_ci	},
434362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
434462306a36Sopenharmony_ci};
434562306a36Sopenharmony_ci
434662306a36Sopenharmony_cistatic struct gdsc usb30_prim_gdsc = {
434762306a36Sopenharmony_ci	.gdscr = 0x1b004,
434862306a36Sopenharmony_ci	.pd = {
434962306a36Sopenharmony_ci		.name = "usb30_prim_gdsc",
435062306a36Sopenharmony_ci	},
435162306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
435262306a36Sopenharmony_ci};
435362306a36Sopenharmony_ci
435462306a36Sopenharmony_cistatic struct gdsc usb30_sec_gdsc = {
435562306a36Sopenharmony_ci	.gdscr = 0x2f004,
435662306a36Sopenharmony_ci	.pd = {
435762306a36Sopenharmony_ci		.name = "usb30_sec_gdsc",
435862306a36Sopenharmony_ci	},
435962306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
436062306a36Sopenharmony_ci};
436162306a36Sopenharmony_ci
436262306a36Sopenharmony_cistatic struct gdsc emac0_gdsc = {
436362306a36Sopenharmony_ci	.gdscr = 0xb6004,
436462306a36Sopenharmony_ci	.pd = {
436562306a36Sopenharmony_ci		.name = "emac0_gdsc",
436662306a36Sopenharmony_ci	},
436762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
436862306a36Sopenharmony_ci};
436962306a36Sopenharmony_ci
437062306a36Sopenharmony_cistatic struct gdsc emac1_gdsc = {
437162306a36Sopenharmony_ci	.gdscr = 0xb4004,
437262306a36Sopenharmony_ci	.pd = {
437362306a36Sopenharmony_ci		.name = "emac1_gdsc",
437462306a36Sopenharmony_ci	},
437562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
437662306a36Sopenharmony_ci};
437762306a36Sopenharmony_ci
437862306a36Sopenharmony_cistatic struct clk_regmap *gcc_sa8775p_clocks[] = {
437962306a36Sopenharmony_ci	[GCC_AGGRE_NOC_QUPV3_AXI_CLK] = &gcc_aggre_noc_qupv3_axi_clk.clkr,
438062306a36Sopenharmony_ci	[GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
438162306a36Sopenharmony_ci	[GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
438262306a36Sopenharmony_ci	[GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
438362306a36Sopenharmony_ci	[GCC_AGGRE_USB2_PRIM_AXI_CLK] = &gcc_aggre_usb2_prim_axi_clk.clkr,
438462306a36Sopenharmony_ci	[GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
438562306a36Sopenharmony_ci	[GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
438662306a36Sopenharmony_ci	[GCC_AHB2PHY0_CLK] = &gcc_ahb2phy0_clk.clkr,
438762306a36Sopenharmony_ci	[GCC_AHB2PHY2_CLK] = &gcc_ahb2phy2_clk.clkr,
438862306a36Sopenharmony_ci	[GCC_AHB2PHY3_CLK] = &gcc_ahb2phy3_clk.clkr,
438962306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
439062306a36Sopenharmony_ci	[GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
439162306a36Sopenharmony_ci	[GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
439262306a36Sopenharmony_ci	[GCC_CAMERA_THROTTLE_XO_CLK] = &gcc_camera_throttle_xo_clk.clkr,
439362306a36Sopenharmony_ci	[GCC_CFG_NOC_USB2_PRIM_AXI_CLK] = &gcc_cfg_noc_usb2_prim_axi_clk.clkr,
439462306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
439562306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
439662306a36Sopenharmony_ci	[GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
439762306a36Sopenharmony_ci	[GCC_DISP1_HF_AXI_CLK] = &gcc_disp1_hf_axi_clk.clkr,
439862306a36Sopenharmony_ci	[GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
439962306a36Sopenharmony_ci	[GCC_EDP_REF_CLKREF_EN] = &gcc_edp_ref_clkref_en.clkr,
440062306a36Sopenharmony_ci	[GCC_EMAC0_AXI_CLK] = &gcc_emac0_axi_clk.clkr,
440162306a36Sopenharmony_ci	[GCC_EMAC0_PHY_AUX_CLK] = &gcc_emac0_phy_aux_clk.clkr,
440262306a36Sopenharmony_ci	[GCC_EMAC0_PHY_AUX_CLK_SRC] = &gcc_emac0_phy_aux_clk_src.clkr,
440362306a36Sopenharmony_ci	[GCC_EMAC0_PTP_CLK] = &gcc_emac0_ptp_clk.clkr,
440462306a36Sopenharmony_ci	[GCC_EMAC0_PTP_CLK_SRC] = &gcc_emac0_ptp_clk_src.clkr,
440562306a36Sopenharmony_ci	[GCC_EMAC0_RGMII_CLK] = &gcc_emac0_rgmii_clk.clkr,
440662306a36Sopenharmony_ci	[GCC_EMAC0_RGMII_CLK_SRC] = &gcc_emac0_rgmii_clk_src.clkr,
440762306a36Sopenharmony_ci	[GCC_EMAC0_SLV_AHB_CLK] = &gcc_emac0_slv_ahb_clk.clkr,
440862306a36Sopenharmony_ci	[GCC_EMAC1_AXI_CLK] = &gcc_emac1_axi_clk.clkr,
440962306a36Sopenharmony_ci	[GCC_EMAC1_PHY_AUX_CLK] = &gcc_emac1_phy_aux_clk.clkr,
441062306a36Sopenharmony_ci	[GCC_EMAC1_PHY_AUX_CLK_SRC] = &gcc_emac1_phy_aux_clk_src.clkr,
441162306a36Sopenharmony_ci	[GCC_EMAC1_PTP_CLK] = &gcc_emac1_ptp_clk.clkr,
441262306a36Sopenharmony_ci	[GCC_EMAC1_PTP_CLK_SRC] = &gcc_emac1_ptp_clk_src.clkr,
441362306a36Sopenharmony_ci	[GCC_EMAC1_RGMII_CLK] = &gcc_emac1_rgmii_clk.clkr,
441462306a36Sopenharmony_ci	[GCC_EMAC1_RGMII_CLK_SRC] = &gcc_emac1_rgmii_clk_src.clkr,
441562306a36Sopenharmony_ci	[GCC_EMAC1_SLV_AHB_CLK] = &gcc_emac1_slv_ahb_clk.clkr,
441662306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
441762306a36Sopenharmony_ci	[GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
441862306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
441962306a36Sopenharmony_ci	[GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
442062306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
442162306a36Sopenharmony_ci	[GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
442262306a36Sopenharmony_ci	[GCC_GP4_CLK] = &gcc_gp4_clk.clkr,
442362306a36Sopenharmony_ci	[GCC_GP4_CLK_SRC] = &gcc_gp4_clk_src.clkr,
442462306a36Sopenharmony_ci	[GCC_GP5_CLK] = &gcc_gp5_clk.clkr,
442562306a36Sopenharmony_ci	[GCC_GP5_CLK_SRC] = &gcc_gp5_clk_src.clkr,
442662306a36Sopenharmony_ci	[GCC_GPLL0] = &gcc_gpll0.clkr,
442762306a36Sopenharmony_ci	[GCC_GPLL0_OUT_EVEN] = &gcc_gpll0_out_even.clkr,
442862306a36Sopenharmony_ci	[GCC_GPLL1] = &gcc_gpll1.clkr,
442962306a36Sopenharmony_ci	[GCC_GPLL4] = &gcc_gpll4.clkr,
443062306a36Sopenharmony_ci	[GCC_GPLL5] = &gcc_gpll5.clkr,
443162306a36Sopenharmony_ci	[GCC_GPLL7] = &gcc_gpll7.clkr,
443262306a36Sopenharmony_ci	[GCC_GPLL9] = &gcc_gpll9.clkr,
443362306a36Sopenharmony_ci	[GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
443462306a36Sopenharmony_ci	[GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
443562306a36Sopenharmony_ci	[GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
443662306a36Sopenharmony_ci	[GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
443762306a36Sopenharmony_ci	[GCC_GPU_TCU_THROTTLE_AHB_CLK] = &gcc_gpu_tcu_throttle_ahb_clk.clkr,
443862306a36Sopenharmony_ci	[GCC_GPU_TCU_THROTTLE_CLK] = &gcc_gpu_tcu_throttle_clk.clkr,
443962306a36Sopenharmony_ci	[GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
444062306a36Sopenharmony_ci	[GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
444162306a36Sopenharmony_ci	[GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
444262306a36Sopenharmony_ci	[GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
444362306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_AUX_CLK] = &gcc_pcie_0_phy_aux_clk.clkr,
444462306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_AUX_CLK_SRC] = &gcc_pcie_0_phy_aux_clk_src.clkr,
444562306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_RCHNG_CLK] = &gcc_pcie_0_phy_rchng_clk.clkr,
444662306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_RCHNG_CLK_SRC] = &gcc_pcie_0_phy_rchng_clk_src.clkr,
444762306a36Sopenharmony_ci	[GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
444862306a36Sopenharmony_ci	[GCC_PCIE_0_PIPE_CLK_SRC] = &gcc_pcie_0_pipe_clk_src.clkr,
444962306a36Sopenharmony_ci	[GCC_PCIE_0_PIPE_DIV_CLK_SRC] = &gcc_pcie_0_pipe_div_clk_src.clkr,
445062306a36Sopenharmony_ci	[GCC_PCIE_0_PIPEDIV2_CLK] = &gcc_pcie_0_pipediv2_clk.clkr,
445162306a36Sopenharmony_ci	[GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
445262306a36Sopenharmony_ci	[GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
445362306a36Sopenharmony_ci	[GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
445462306a36Sopenharmony_ci	[GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
445562306a36Sopenharmony_ci	[GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
445662306a36Sopenharmony_ci	[GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
445762306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_AUX_CLK] = &gcc_pcie_1_phy_aux_clk.clkr,
445862306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_AUX_CLK_SRC] = &gcc_pcie_1_phy_aux_clk_src.clkr,
445962306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_RCHNG_CLK] = &gcc_pcie_1_phy_rchng_clk.clkr,
446062306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr,
446162306a36Sopenharmony_ci	[GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
446262306a36Sopenharmony_ci	[GCC_PCIE_1_PIPE_CLK_SRC] = &gcc_pcie_1_pipe_clk_src.clkr,
446362306a36Sopenharmony_ci	[GCC_PCIE_1_PIPE_DIV_CLK_SRC] = &gcc_pcie_1_pipe_div_clk_src.clkr,
446462306a36Sopenharmony_ci	[GCC_PCIE_1_PIPEDIV2_CLK] = &gcc_pcie_1_pipediv2_clk.clkr,
446562306a36Sopenharmony_ci	[GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
446662306a36Sopenharmony_ci	[GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
446762306a36Sopenharmony_ci	[GCC_PCIE_CLKREF_EN] = &gcc_pcie_clkref_en.clkr,
446862306a36Sopenharmony_ci	[GCC_PCIE_THROTTLE_CFG_CLK] = &gcc_pcie_throttle_cfg_clk.clkr,
446962306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
447062306a36Sopenharmony_ci	[GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
447162306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
447262306a36Sopenharmony_ci	[GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
447362306a36Sopenharmony_ci	[GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
447462306a36Sopenharmony_ci	[GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
447562306a36Sopenharmony_ci	[GCC_QMIP_DISP1_AHB_CLK] = &gcc_qmip_disp1_ahb_clk.clkr,
447662306a36Sopenharmony_ci	[GCC_QMIP_DISP1_ROT_AHB_CLK] = &gcc_qmip_disp1_rot_ahb_clk.clkr,
447762306a36Sopenharmony_ci	[GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
447862306a36Sopenharmony_ci	[GCC_QMIP_DISP_ROT_AHB_CLK] = &gcc_qmip_disp_rot_ahb_clk.clkr,
447962306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
448062306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
448162306a36Sopenharmony_ci	[GCC_QMIP_VIDEO_VCPU_AHB_CLK] = &gcc_qmip_video_vcpu_ahb_clk.clkr,
448262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
448362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
448462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
448562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
448662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
448762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
448862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
448962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
449062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
449162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
449262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
449362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
449462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
449562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
449662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
449762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
449862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
449962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
450062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
450162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
450262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
450362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
450462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
450562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
450662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
450762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
450862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
450962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
451062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
451162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
451262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
451362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
451462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_CORE_2X_CLK] = &gcc_qupv3_wrap2_core_2x_clk.clkr,
451562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_CORE_CLK] = &gcc_qupv3_wrap2_core_clk.clkr,
451662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
451762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
451862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
451962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
452062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
452162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
452262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
452362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
452462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
452562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
452662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
452762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
452862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S6_CLK] = &gcc_qupv3_wrap2_s6_clk.clkr,
452962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP2_S6_CLK_SRC] = &gcc_qupv3_wrap2_s6_clk_src.clkr,
453062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP3_CORE_2X_CLK] = &gcc_qupv3_wrap3_core_2x_clk.clkr,
453162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP3_CORE_CLK] = &gcc_qupv3_wrap3_core_clk.clkr,
453262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP3_QSPI_CLK] = &gcc_qupv3_wrap3_qspi_clk.clkr,
453362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP3_S0_CLK] = &gcc_qupv3_wrap3_s0_clk.clkr,
453462306a36Sopenharmony_ci	[GCC_QUPV3_WRAP3_S0_CLK_SRC] = &gcc_qupv3_wrap3_s0_clk_src.clkr,
453562306a36Sopenharmony_ci	[GCC_QUPV3_WRAP3_S0_DIV_CLK_SRC] = &gcc_qupv3_wrap3_s0_div_clk_src.clkr,
453662306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
453762306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
453862306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
453962306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
454062306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
454162306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
454262306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_3_M_AHB_CLK] = &gcc_qupv3_wrap_3_m_ahb_clk.clkr,
454362306a36Sopenharmony_ci	[GCC_QUPV3_WRAP_3_S_AHB_CLK] = &gcc_qupv3_wrap_3_s_ahb_clk.clkr,
454462306a36Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
454562306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
454662306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
454762306a36Sopenharmony_ci	[GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
454862306a36Sopenharmony_ci	[GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
454962306a36Sopenharmony_ci	[GCC_SGMI_CLKREF_EN] = &gcc_sgmi_clkref_en.clkr,
455062306a36Sopenharmony_ci	[GCC_TSCSS_AHB_CLK] = &gcc_tscss_ahb_clk.clkr,
455162306a36Sopenharmony_ci	[GCC_TSCSS_CNTR_CLK_SRC] = &gcc_tscss_cntr_clk_src.clkr,
455262306a36Sopenharmony_ci	[GCC_TSCSS_ETU_CLK] = &gcc_tscss_etu_clk.clkr,
455362306a36Sopenharmony_ci	[GCC_TSCSS_GLOBAL_CNTR_CLK] = &gcc_tscss_global_cntr_clk.clkr,
455462306a36Sopenharmony_ci	[GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
455562306a36Sopenharmony_ci	[GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
455662306a36Sopenharmony_ci	[GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
455762306a36Sopenharmony_ci	[GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
455862306a36Sopenharmony_ci	[GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
455962306a36Sopenharmony_ci	[GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
456062306a36Sopenharmony_ci	[GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
456162306a36Sopenharmony_ci	[GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
456262306a36Sopenharmony_ci	[GCC_UFS_CARD_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_card_rx_symbol_0_clk_src.clkr,
456362306a36Sopenharmony_ci	[GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
456462306a36Sopenharmony_ci	[GCC_UFS_CARD_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_card_rx_symbol_1_clk_src.clkr,
456562306a36Sopenharmony_ci	[GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
456662306a36Sopenharmony_ci	[GCC_UFS_CARD_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_card_tx_symbol_0_clk_src.clkr,
456762306a36Sopenharmony_ci	[GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
456862306a36Sopenharmony_ci	[GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_card_unipro_core_clk_src.clkr,
456962306a36Sopenharmony_ci	[GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
457062306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
457162306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
457262306a36Sopenharmony_ci	[GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
457362306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
457462306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
457562306a36Sopenharmony_ci	[GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
457662306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
457762306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
457862306a36Sopenharmony_ci	[GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
457962306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
458062306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_rx_symbol_0_clk_src.clkr,
458162306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
458262306a36Sopenharmony_ci	[GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_phy_rx_symbol_1_clk_src.clkr,
458362306a36Sopenharmony_ci	[GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
458462306a36Sopenharmony_ci	[GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_tx_symbol_0_clk_src.clkr,
458562306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
458662306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
458762306a36Sopenharmony_ci	[GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
458862306a36Sopenharmony_ci	[GCC_USB20_MASTER_CLK] = &gcc_usb20_master_clk.clkr,
458962306a36Sopenharmony_ci	[GCC_USB20_MASTER_CLK_SRC] = &gcc_usb20_master_clk_src.clkr,
459062306a36Sopenharmony_ci	[GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr,
459162306a36Sopenharmony_ci	[GCC_USB20_MOCK_UTMI_CLK_SRC] = &gcc_usb20_mock_utmi_clk_src.clkr,
459262306a36Sopenharmony_ci	[GCC_USB20_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb20_mock_utmi_postdiv_clk_src.clkr,
459362306a36Sopenharmony_ci	[GCC_USB20_SLEEP_CLK] = &gcc_usb20_sleep_clk.clkr,
459462306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
459562306a36Sopenharmony_ci	[GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
459662306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
459762306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
459862306a36Sopenharmony_ci	[GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
459962306a36Sopenharmony_ci	[GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
460062306a36Sopenharmony_ci	[GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
460162306a36Sopenharmony_ci	[GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
460262306a36Sopenharmony_ci	[GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
460362306a36Sopenharmony_ci	[GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] = &gcc_usb30_sec_mock_utmi_clk_src.clkr,
460462306a36Sopenharmony_ci	[GCC_USB30_SEC_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr,
460562306a36Sopenharmony_ci	[GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
460662306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
460762306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
460862306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
460962306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
461062306a36Sopenharmony_ci	[GCC_USB3_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb3_prim_phy_pipe_clk_src.clkr,
461162306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
461262306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
461362306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
461462306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
461562306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_PIPE_CLK_SRC] = &gcc_usb3_sec_phy_pipe_clk_src.clkr,
461662306a36Sopenharmony_ci	[GCC_USB_CLKREF_EN] = &gcc_usb_clkref_en.clkr,
461762306a36Sopenharmony_ci	[GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
461862306a36Sopenharmony_ci	[GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
461962306a36Sopenharmony_ci};
462062306a36Sopenharmony_ci
462162306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_sa8775p_resets[] = {
462262306a36Sopenharmony_ci	[GCC_CAMERA_BCR] = { 0x32000 },
462362306a36Sopenharmony_ci	[GCC_DISPLAY1_BCR] = { 0xc7000 },
462462306a36Sopenharmony_ci	[GCC_DISPLAY_BCR] = { 0x33000 },
462562306a36Sopenharmony_ci	[GCC_EMAC0_BCR] = { 0xb6000 },
462662306a36Sopenharmony_ci	[GCC_EMAC1_BCR] = { 0xb4000 },
462762306a36Sopenharmony_ci	[GCC_GPU_BCR] = { 0x7d000 },
462862306a36Sopenharmony_ci	[GCC_MMSS_BCR] = { 0x17000 },
462962306a36Sopenharmony_ci	[GCC_PCIE_0_BCR] = { 0xa9000 },
463062306a36Sopenharmony_ci	[GCC_PCIE_0_LINK_DOWN_BCR] = { 0xbf000 },
463162306a36Sopenharmony_ci	[GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0xbf008 },
463262306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_BCR] = { 0xad144 },
463362306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0xbf00c },
463462306a36Sopenharmony_ci	[GCC_PCIE_1_BCR] = { 0x77000 },
463562306a36Sopenharmony_ci	[GCC_PCIE_1_LINK_DOWN_BCR] = { 0xae084 },
463662306a36Sopenharmony_ci	[GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0xae090 },
463762306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_BCR] = { 0xae08c },
463862306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0xae094 },
463962306a36Sopenharmony_ci	[GCC_PDM_BCR] = { 0x3f000 },
464062306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_0_BCR] = { 0x23000 },
464162306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_1_BCR] = { 0x24000 },
464262306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_2_BCR] = { 0x2a000 },
464362306a36Sopenharmony_ci	[GCC_QUPV3_WRAPPER_3_BCR] = { 0xc4000 },
464462306a36Sopenharmony_ci	[GCC_SDCC1_BCR] = { 0x20000 },
464562306a36Sopenharmony_ci	[GCC_TSCSS_BCR] = { 0x21000 },
464662306a36Sopenharmony_ci	[GCC_UFS_CARD_BCR] = { 0x81000 },
464762306a36Sopenharmony_ci	[GCC_UFS_PHY_BCR] = { 0x83000 },
464862306a36Sopenharmony_ci	[GCC_USB20_PRIM_BCR] = { 0x1c000 },
464962306a36Sopenharmony_ci	[GCC_USB2_PHY_PRIM_BCR] = { 0x5c028 },
465062306a36Sopenharmony_ci	[GCC_USB2_PHY_SEC_BCR] = { 0x5c02c },
465162306a36Sopenharmony_ci	[GCC_USB30_PRIM_BCR] = { 0x1b000 },
465262306a36Sopenharmony_ci	[GCC_USB30_SEC_BCR] = { 0x2f000 },
465362306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_PRIM_BCR] = { 0x5c008 },
465462306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_SEC_BCR] = { 0x5c014 },
465562306a36Sopenharmony_ci	[GCC_USB3_PHY_PRIM_BCR] = { 0x5c000 },
465662306a36Sopenharmony_ci	[GCC_USB3_PHY_SEC_BCR] = { 0x5c00c },
465762306a36Sopenharmony_ci	[GCC_USB3_PHY_TERT_BCR] = { 0x5c030 },
465862306a36Sopenharmony_ci	[GCC_USB3_UNIPHY_MP0_BCR] = { 0x5c018 },
465962306a36Sopenharmony_ci	[GCC_USB3_UNIPHY_MP1_BCR] = { 0x5c01c },
466062306a36Sopenharmony_ci	[GCC_USB3PHY_PHY_PRIM_BCR] = { 0x5c004 },
466162306a36Sopenharmony_ci	[GCC_USB3PHY_PHY_SEC_BCR] = { 0x5c010 },
466262306a36Sopenharmony_ci	[GCC_USB3UNIPHY_PHY_MP0_BCR] = { 0x5c020 },
466362306a36Sopenharmony_ci	[GCC_USB3UNIPHY_PHY_MP1_BCR] = { 0x5c024 },
466462306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x76000 },
466562306a36Sopenharmony_ci	[GCC_VIDEO_AXI0_CLK_ARES] = { 0x34014, 2 },
466662306a36Sopenharmony_ci	[GCC_VIDEO_AXI1_CLK_ARES] = { 0x3401c, 2 },
466762306a36Sopenharmony_ci	[GCC_VIDEO_BCR] = { 0x34000 },
466862306a36Sopenharmony_ci};
466962306a36Sopenharmony_ci
467062306a36Sopenharmony_cistatic struct gdsc *gcc_sa8775p_gdscs[] = {
467162306a36Sopenharmony_ci	[PCIE_0_GDSC] = &pcie_0_gdsc,
467262306a36Sopenharmony_ci	[PCIE_1_GDSC] = &pcie_1_gdsc,
467362306a36Sopenharmony_ci	[UFS_CARD_GDSC] = &ufs_card_gdsc,
467462306a36Sopenharmony_ci	[UFS_PHY_GDSC] = &ufs_phy_gdsc,
467562306a36Sopenharmony_ci	[USB20_PRIM_GDSC] = &usb20_prim_gdsc,
467662306a36Sopenharmony_ci	[USB30_PRIM_GDSC] = &usb30_prim_gdsc,
467762306a36Sopenharmony_ci	[USB30_SEC_GDSC] = &usb30_sec_gdsc,
467862306a36Sopenharmony_ci	[EMAC0_GDSC] = &emac0_gdsc,
467962306a36Sopenharmony_ci	[EMAC1_GDSC] = &emac1_gdsc,
468062306a36Sopenharmony_ci};
468162306a36Sopenharmony_ci
468262306a36Sopenharmony_cistatic const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
468362306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
468462306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
468562306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
468662306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
468762306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
468862306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
468962306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
469062306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
469162306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
469262306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
469362306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
469462306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
469562306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
469662306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
469762306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src),
469862306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src),
469962306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src),
470062306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src),
470162306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src),
470262306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src),
470362306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap2_s6_clk_src),
470462306a36Sopenharmony_ci	DEFINE_RCG_DFS(gcc_qupv3_wrap3_s0_clk_src),
470562306a36Sopenharmony_ci};
470662306a36Sopenharmony_ci
470762306a36Sopenharmony_cistatic const struct regmap_config gcc_sa8775p_regmap_config = {
470862306a36Sopenharmony_ci	.reg_bits = 32,
470962306a36Sopenharmony_ci	.reg_stride = 4,
471062306a36Sopenharmony_ci	.val_bits = 32,
471162306a36Sopenharmony_ci	.max_register = 0xc7018,
471262306a36Sopenharmony_ci	.fast_io = true,
471362306a36Sopenharmony_ci};
471462306a36Sopenharmony_ci
471562306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_sa8775p_desc = {
471662306a36Sopenharmony_ci	.config = &gcc_sa8775p_regmap_config,
471762306a36Sopenharmony_ci	.clks = gcc_sa8775p_clocks,
471862306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_sa8775p_clocks),
471962306a36Sopenharmony_ci	.resets = gcc_sa8775p_resets,
472062306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_sa8775p_resets),
472162306a36Sopenharmony_ci	.gdscs = gcc_sa8775p_gdscs,
472262306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_sa8775p_gdscs),
472362306a36Sopenharmony_ci};
472462306a36Sopenharmony_ci
472562306a36Sopenharmony_cistatic const struct of_device_id gcc_sa8775p_match_table[] = {
472662306a36Sopenharmony_ci	{ .compatible = "qcom,sa8775p-gcc" },
472762306a36Sopenharmony_ci	{ }
472862306a36Sopenharmony_ci};
472962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_sa8775p_match_table);
473062306a36Sopenharmony_ci
473162306a36Sopenharmony_cistatic int gcc_sa8775p_probe(struct platform_device *pdev)
473262306a36Sopenharmony_ci{
473362306a36Sopenharmony_ci	struct regmap *regmap;
473462306a36Sopenharmony_ci	int ret;
473562306a36Sopenharmony_ci
473662306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gcc_sa8775p_desc);
473762306a36Sopenharmony_ci	if (IS_ERR(regmap))
473862306a36Sopenharmony_ci		return PTR_ERR(regmap);
473962306a36Sopenharmony_ci
474062306a36Sopenharmony_ci	ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
474162306a36Sopenharmony_ci				       ARRAY_SIZE(gcc_dfs_clocks));
474262306a36Sopenharmony_ci	if (ret)
474362306a36Sopenharmony_ci		return ret;
474462306a36Sopenharmony_ci
474562306a36Sopenharmony_ci	/*
474662306a36Sopenharmony_ci	 * Keep the clocks always-ON
474762306a36Sopenharmony_ci	 * GCC_CAMERA_AHB_CLK, GCC_CAMERA_XO_CLK, GCC_DISP1_AHB_CLK,
474862306a36Sopenharmony_ci	 * GCC_DISP1_XO_CLK, GCC_DISP_AHB_CLK, GCC_DISP_XO_CLK,
474962306a36Sopenharmony_ci	 * GCC_GPU_CFG_AHB_CLK, GCC_VIDEO_AHB_CLK, GCC_VIDEO_XO_CLK.
475062306a36Sopenharmony_ci	 */
475162306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x32004, BIT(0), BIT(0));
475262306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x32020, BIT(0), BIT(0));
475362306a36Sopenharmony_ci	regmap_update_bits(regmap, 0xc7004, BIT(0), BIT(0));
475462306a36Sopenharmony_ci	regmap_update_bits(regmap, 0xc7018, BIT(0), BIT(0));
475562306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x33004, BIT(0), BIT(0));
475662306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x33018, BIT(0), BIT(0));
475762306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x7d004, BIT(0), BIT(0));
475862306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x34004, BIT(0), BIT(0));
475962306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x34024, BIT(0), BIT(0));
476062306a36Sopenharmony_ci
476162306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gcc_sa8775p_desc, regmap);
476262306a36Sopenharmony_ci}
476362306a36Sopenharmony_ci
476462306a36Sopenharmony_cistatic struct platform_driver gcc_sa8775p_driver = {
476562306a36Sopenharmony_ci	.probe = gcc_sa8775p_probe,
476662306a36Sopenharmony_ci	.driver = {
476762306a36Sopenharmony_ci		.name = "sa8775p-gcc",
476862306a36Sopenharmony_ci		.of_match_table = gcc_sa8775p_match_table,
476962306a36Sopenharmony_ci	},
477062306a36Sopenharmony_ci};
477162306a36Sopenharmony_ci
477262306a36Sopenharmony_cistatic int __init gcc_sa8775p_init(void)
477362306a36Sopenharmony_ci{
477462306a36Sopenharmony_ci	return platform_driver_register(&gcc_sa8775p_driver);
477562306a36Sopenharmony_ci}
477662306a36Sopenharmony_cicore_initcall(gcc_sa8775p_init);
477762306a36Sopenharmony_ci
477862306a36Sopenharmony_cistatic void __exit gcc_sa8775p_exit(void)
477962306a36Sopenharmony_ci{
478062306a36Sopenharmony_ci	platform_driver_unregister(&gcc_sa8775p_driver);
478162306a36Sopenharmony_ci}
478262306a36Sopenharmony_cimodule_exit(gcc_sa8775p_exit);
478362306a36Sopenharmony_ci
478462306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm SA8775P GCC driver");
478562306a36Sopenharmony_ciMODULE_LICENSE("GPL");
4786