162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2016, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/bitops.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/clk-provider.h>
1362306a36Sopenharmony_ci#include <linux/regmap.h>
1462306a36Sopenharmony_ci#include <linux/reset-controller.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-msm8998.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include "common.h"
1962306a36Sopenharmony_ci#include "clk-regmap.h"
2062306a36Sopenharmony_ci#include "clk-alpha-pll.h"
2162306a36Sopenharmony_ci#include "clk-pll.h"
2262306a36Sopenharmony_ci#include "clk-rcg.h"
2362306a36Sopenharmony_ci#include "clk-branch.h"
2462306a36Sopenharmony_ci#include "reset.h"
2562306a36Sopenharmony_ci#include "gdsc.h"
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define GCC_MMSS_MISC	0x0902C
2862306a36Sopenharmony_ci#define GCC_GPU_MISC	0x71028
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_cistatic struct pll_vco fabia_vco[] = {
3162306a36Sopenharmony_ci	{ 250000000, 2000000000, 0 },
3262306a36Sopenharmony_ci	{ 125000000, 1000000000, 1 },
3362306a36Sopenharmony_ci};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0 = {
3662306a36Sopenharmony_ci	.offset = 0x0,
3762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
3862306a36Sopenharmony_ci	.vco_table = fabia_vco,
3962306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(fabia_vco),
4062306a36Sopenharmony_ci	.clkr = {
4162306a36Sopenharmony_ci		.enable_reg = 0x52000,
4262306a36Sopenharmony_ci		.enable_mask = BIT(0),
4362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
4462306a36Sopenharmony_ci			.name = "gpll0",
4562306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data []) {
4662306a36Sopenharmony_ci				{ .fw_name = "xo" },
4762306a36Sopenharmony_ci			},
4862306a36Sopenharmony_ci			.num_parents = 1,
4962306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_fabia_ops,
5062306a36Sopenharmony_ci		}
5162306a36Sopenharmony_ci	},
5262306a36Sopenharmony_ci};
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_even = {
5562306a36Sopenharmony_ci	.offset = 0x0,
5662306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
5762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
5862306a36Sopenharmony_ci		.name = "gpll0_out_even",
5962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
6062306a36Sopenharmony_ci			&gpll0.clkr.hw,
6162306a36Sopenharmony_ci		},
6262306a36Sopenharmony_ci		.num_parents = 1,
6362306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
6462306a36Sopenharmony_ci	},
6562306a36Sopenharmony_ci};
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_main = {
6862306a36Sopenharmony_ci	.offset = 0x0,
6962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
7062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7162306a36Sopenharmony_ci		.name = "gpll0_out_main",
7262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
7362306a36Sopenharmony_ci			&gpll0.clkr.hw,
7462306a36Sopenharmony_ci		},
7562306a36Sopenharmony_ci		.num_parents = 1,
7662306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
7762306a36Sopenharmony_ci	},
7862306a36Sopenharmony_ci};
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_odd = {
8162306a36Sopenharmony_ci	.offset = 0x0,
8262306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
8362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8462306a36Sopenharmony_ci		.name = "gpll0_out_odd",
8562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
8662306a36Sopenharmony_ci			&gpll0.clkr.hw,
8762306a36Sopenharmony_ci		},
8862306a36Sopenharmony_ci		.num_parents = 1,
8962306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
9062306a36Sopenharmony_ci	},
9162306a36Sopenharmony_ci};
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0_out_test = {
9462306a36Sopenharmony_ci	.offset = 0x0,
9562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
9662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9762306a36Sopenharmony_ci		.name = "gpll0_out_test",
9862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
9962306a36Sopenharmony_ci			&gpll0.clkr.hw,
10062306a36Sopenharmony_ci		},
10162306a36Sopenharmony_ci		.num_parents = 1,
10262306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
10362306a36Sopenharmony_ci	},
10462306a36Sopenharmony_ci};
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_cistatic struct clk_alpha_pll gpll1 = {
10762306a36Sopenharmony_ci	.offset = 0x1000,
10862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
10962306a36Sopenharmony_ci	.vco_table = fabia_vco,
11062306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(fabia_vco),
11162306a36Sopenharmony_ci	.clkr = {
11262306a36Sopenharmony_ci		.enable_reg = 0x52000,
11362306a36Sopenharmony_ci		.enable_mask = BIT(1),
11462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
11562306a36Sopenharmony_ci			.name = "gpll1",
11662306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data []) {
11762306a36Sopenharmony_ci				{ .fw_name = "xo" },
11862306a36Sopenharmony_ci			},
11962306a36Sopenharmony_ci			.num_parents = 1,
12062306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_fabia_ops,
12162306a36Sopenharmony_ci		}
12262306a36Sopenharmony_ci	},
12362306a36Sopenharmony_ci};
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll1_out_even = {
12662306a36Sopenharmony_ci	.offset = 0x1000,
12762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
12862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
12962306a36Sopenharmony_ci		.name = "gpll1_out_even",
13062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
13162306a36Sopenharmony_ci			&gpll1.clkr.hw,
13262306a36Sopenharmony_ci		},
13362306a36Sopenharmony_ci		.num_parents = 1,
13462306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
13562306a36Sopenharmony_ci	},
13662306a36Sopenharmony_ci};
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll1_out_main = {
13962306a36Sopenharmony_ci	.offset = 0x1000,
14062306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
14162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14262306a36Sopenharmony_ci		.name = "gpll1_out_main",
14362306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
14462306a36Sopenharmony_ci			&gpll1.clkr.hw,
14562306a36Sopenharmony_ci		},
14662306a36Sopenharmony_ci		.num_parents = 1,
14762306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
14862306a36Sopenharmony_ci	},
14962306a36Sopenharmony_ci};
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll1_out_odd = {
15262306a36Sopenharmony_ci	.offset = 0x1000,
15362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
15462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15562306a36Sopenharmony_ci		.name = "gpll1_out_odd",
15662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
15762306a36Sopenharmony_ci			&gpll1.clkr.hw,
15862306a36Sopenharmony_ci		},
15962306a36Sopenharmony_ci		.num_parents = 1,
16062306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
16162306a36Sopenharmony_ci	},
16262306a36Sopenharmony_ci};
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll1_out_test = {
16562306a36Sopenharmony_ci	.offset = 0x1000,
16662306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
16762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16862306a36Sopenharmony_ci		.name = "gpll1_out_test",
16962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
17062306a36Sopenharmony_ci			&gpll1.clkr.hw,
17162306a36Sopenharmony_ci		},
17262306a36Sopenharmony_ci		.num_parents = 1,
17362306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
17462306a36Sopenharmony_ci	},
17562306a36Sopenharmony_ci};
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_cistatic struct clk_alpha_pll gpll2 = {
17862306a36Sopenharmony_ci	.offset = 0x2000,
17962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
18062306a36Sopenharmony_ci	.vco_table = fabia_vco,
18162306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(fabia_vco),
18262306a36Sopenharmony_ci	.clkr = {
18362306a36Sopenharmony_ci		.enable_reg = 0x52000,
18462306a36Sopenharmony_ci		.enable_mask = BIT(2),
18562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
18662306a36Sopenharmony_ci			.name = "gpll2",
18762306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data []) {
18862306a36Sopenharmony_ci				{ .fw_name = "xo" },
18962306a36Sopenharmony_ci			},
19062306a36Sopenharmony_ci			.num_parents = 1,
19162306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_fabia_ops,
19262306a36Sopenharmony_ci		}
19362306a36Sopenharmony_ci	},
19462306a36Sopenharmony_ci};
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll2_out_even = {
19762306a36Sopenharmony_ci	.offset = 0x2000,
19862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
19962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
20062306a36Sopenharmony_ci		.name = "gpll2_out_even",
20162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
20262306a36Sopenharmony_ci			&gpll2.clkr.hw,
20362306a36Sopenharmony_ci		},
20462306a36Sopenharmony_ci		.num_parents = 1,
20562306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
20662306a36Sopenharmony_ci	},
20762306a36Sopenharmony_ci};
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll2_out_main = {
21062306a36Sopenharmony_ci	.offset = 0x2000,
21162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
21262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
21362306a36Sopenharmony_ci		.name = "gpll2_out_main",
21462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
21562306a36Sopenharmony_ci			&gpll2.clkr.hw,
21662306a36Sopenharmony_ci		},
21762306a36Sopenharmony_ci		.num_parents = 1,
21862306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
21962306a36Sopenharmony_ci	},
22062306a36Sopenharmony_ci};
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll2_out_odd = {
22362306a36Sopenharmony_ci	.offset = 0x2000,
22462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
22562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
22662306a36Sopenharmony_ci		.name = "gpll2_out_odd",
22762306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
22862306a36Sopenharmony_ci			&gpll2.clkr.hw,
22962306a36Sopenharmony_ci		},
23062306a36Sopenharmony_ci		.num_parents = 1,
23162306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
23262306a36Sopenharmony_ci	},
23362306a36Sopenharmony_ci};
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll2_out_test = {
23662306a36Sopenharmony_ci	.offset = 0x2000,
23762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
23862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
23962306a36Sopenharmony_ci		.name = "gpll2_out_test",
24062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
24162306a36Sopenharmony_ci			&gpll2.clkr.hw,
24262306a36Sopenharmony_ci		},
24362306a36Sopenharmony_ci		.num_parents = 1,
24462306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
24562306a36Sopenharmony_ci	},
24662306a36Sopenharmony_ci};
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_cistatic struct clk_alpha_pll gpll3 = {
24962306a36Sopenharmony_ci	.offset = 0x3000,
25062306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
25162306a36Sopenharmony_ci	.vco_table = fabia_vco,
25262306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(fabia_vco),
25362306a36Sopenharmony_ci	.clkr = {
25462306a36Sopenharmony_ci		.enable_reg = 0x52000,
25562306a36Sopenharmony_ci		.enable_mask = BIT(3),
25662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
25762306a36Sopenharmony_ci			.name = "gpll3",
25862306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data []) {
25962306a36Sopenharmony_ci				{ .fw_name = "xo" },
26062306a36Sopenharmony_ci			},
26162306a36Sopenharmony_ci			.num_parents = 1,
26262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_fabia_ops,
26362306a36Sopenharmony_ci		}
26462306a36Sopenharmony_ci	},
26562306a36Sopenharmony_ci};
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll3_out_even = {
26862306a36Sopenharmony_ci	.offset = 0x3000,
26962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
27062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
27162306a36Sopenharmony_ci		.name = "gpll3_out_even",
27262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
27362306a36Sopenharmony_ci			&gpll3.clkr.hw,
27462306a36Sopenharmony_ci		},
27562306a36Sopenharmony_ci		.num_parents = 1,
27662306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
27762306a36Sopenharmony_ci	},
27862306a36Sopenharmony_ci};
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll3_out_main = {
28162306a36Sopenharmony_ci	.offset = 0x3000,
28262306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
28362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
28462306a36Sopenharmony_ci		.name = "gpll3_out_main",
28562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
28662306a36Sopenharmony_ci			&gpll3.clkr.hw,
28762306a36Sopenharmony_ci		},
28862306a36Sopenharmony_ci		.num_parents = 1,
28962306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
29062306a36Sopenharmony_ci	},
29162306a36Sopenharmony_ci};
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll3_out_odd = {
29462306a36Sopenharmony_ci	.offset = 0x3000,
29562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
29662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
29762306a36Sopenharmony_ci		.name = "gpll3_out_odd",
29862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
29962306a36Sopenharmony_ci			&gpll3.clkr.hw,
30062306a36Sopenharmony_ci		},
30162306a36Sopenharmony_ci		.num_parents = 1,
30262306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
30362306a36Sopenharmony_ci	},
30462306a36Sopenharmony_ci};
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll3_out_test = {
30762306a36Sopenharmony_ci	.offset = 0x3000,
30862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
30962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
31062306a36Sopenharmony_ci		.name = "gpll3_out_test",
31162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
31262306a36Sopenharmony_ci			&gpll3.clkr.hw,
31362306a36Sopenharmony_ci		},
31462306a36Sopenharmony_ci		.num_parents = 1,
31562306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
31662306a36Sopenharmony_ci	},
31762306a36Sopenharmony_ci};
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4 = {
32062306a36Sopenharmony_ci	.offset = 0x77000,
32162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
32262306a36Sopenharmony_ci	.vco_table = fabia_vco,
32362306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(fabia_vco),
32462306a36Sopenharmony_ci	.clkr = {
32562306a36Sopenharmony_ci		.enable_reg = 0x52000,
32662306a36Sopenharmony_ci		.enable_mask = BIT(4),
32762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32862306a36Sopenharmony_ci			.name = "gpll4",
32962306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data []) {
33062306a36Sopenharmony_ci				{ .fw_name = "xo" },
33162306a36Sopenharmony_ci			},
33262306a36Sopenharmony_ci			.num_parents = 1,
33362306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_fabia_ops,
33462306a36Sopenharmony_ci		}
33562306a36Sopenharmony_ci	},
33662306a36Sopenharmony_ci};
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4_out_even = {
33962306a36Sopenharmony_ci	.offset = 0x77000,
34062306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
34162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
34262306a36Sopenharmony_ci		.name = "gpll4_out_even",
34362306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
34462306a36Sopenharmony_ci			&gpll4.clkr.hw,
34562306a36Sopenharmony_ci		},
34662306a36Sopenharmony_ci		.num_parents = 1,
34762306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
34862306a36Sopenharmony_ci	},
34962306a36Sopenharmony_ci};
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4_out_main = {
35262306a36Sopenharmony_ci	.offset = 0x77000,
35362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
35462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
35562306a36Sopenharmony_ci		.name = "gpll4_out_main",
35662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
35762306a36Sopenharmony_ci			&gpll4.clkr.hw,
35862306a36Sopenharmony_ci		},
35962306a36Sopenharmony_ci		.num_parents = 1,
36062306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
36162306a36Sopenharmony_ci	},
36262306a36Sopenharmony_ci};
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4_out_odd = {
36562306a36Sopenharmony_ci	.offset = 0x77000,
36662306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
36762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
36862306a36Sopenharmony_ci		.name = "gpll4_out_odd",
36962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
37062306a36Sopenharmony_ci			&gpll4.clkr.hw,
37162306a36Sopenharmony_ci		},
37262306a36Sopenharmony_ci		.num_parents = 1,
37362306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
37462306a36Sopenharmony_ci	},
37562306a36Sopenharmony_ci};
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4_out_test = {
37862306a36Sopenharmony_ci	.offset = 0x77000,
37962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
38062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
38162306a36Sopenharmony_ci		.name = "gpll4_out_test",
38262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
38362306a36Sopenharmony_ci			&gpll4.clkr.hw,
38462306a36Sopenharmony_ci		},
38562306a36Sopenharmony_ci		.num_parents = 1,
38662306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
38762306a36Sopenharmony_ci	},
38862306a36Sopenharmony_ci};
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_cienum {
39162306a36Sopenharmony_ci	P_AUD_REF_CLK,
39262306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
39362306a36Sopenharmony_ci	P_GPLL4_OUT_MAIN,
39462306a36Sopenharmony_ci	P_PLL0_EARLY_DIV_CLK_SRC,
39562306a36Sopenharmony_ci	P_SLEEP_CLK,
39662306a36Sopenharmony_ci	P_XO,
39762306a36Sopenharmony_ci};
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = {
40062306a36Sopenharmony_ci	{ P_XO, 0 },
40162306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
40262306a36Sopenharmony_ci	{ P_PLL0_EARLY_DIV_CLK_SRC, 6 },
40362306a36Sopenharmony_ci};
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0[] = {
40662306a36Sopenharmony_ci	{ .fw_name = "xo" },
40762306a36Sopenharmony_ci	{ .hw = &gpll0_out_main.clkr.hw },
40862306a36Sopenharmony_ci	{ .hw = &gpll0_out_main.clkr.hw },
40962306a36Sopenharmony_ci};
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = {
41262306a36Sopenharmony_ci	{ P_XO, 0 },
41362306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
41462306a36Sopenharmony_ci};
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_1[] = {
41762306a36Sopenharmony_ci	{ .fw_name = "xo" },
41862306a36Sopenharmony_ci	{ .hw = &gpll0_out_main.clkr.hw },
41962306a36Sopenharmony_ci};
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = {
42262306a36Sopenharmony_ci	{ P_XO, 0 },
42362306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
42462306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
42562306a36Sopenharmony_ci	{ P_PLL0_EARLY_DIV_CLK_SRC, 6 },
42662306a36Sopenharmony_ci};
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2[] = {
42962306a36Sopenharmony_ci	{ .fw_name = "xo" },
43062306a36Sopenharmony_ci	{ .hw = &gpll0_out_main.clkr.hw },
43162306a36Sopenharmony_ci	{ .fw_name = "sleep_clk" },
43262306a36Sopenharmony_ci	{ .hw = &gpll0_out_main.clkr.hw },
43362306a36Sopenharmony_ci};
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = {
43662306a36Sopenharmony_ci	{ P_XO, 0 },
43762306a36Sopenharmony_ci	{ P_SLEEP_CLK, 5 },
43862306a36Sopenharmony_ci};
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_3[] = {
44162306a36Sopenharmony_ci	{ .fw_name = "xo" },
44262306a36Sopenharmony_ci	{ .fw_name = "sleep_clk" },
44362306a36Sopenharmony_ci};
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = {
44662306a36Sopenharmony_ci	{ P_XO, 0 },
44762306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
44862306a36Sopenharmony_ci	{ P_GPLL4_OUT_MAIN, 5 },
44962306a36Sopenharmony_ci};
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_4[] = {
45262306a36Sopenharmony_ci	{ .fw_name = "xo" },
45362306a36Sopenharmony_ci	{ .hw = &gpll0_out_main.clkr.hw },
45462306a36Sopenharmony_ci	{ .hw = &gpll4_out_main.clkr.hw },
45562306a36Sopenharmony_ci};
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = {
45862306a36Sopenharmony_ci	{ P_XO, 0 },
45962306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 1 },
46062306a36Sopenharmony_ci	{ P_AUD_REF_CLK, 2 },
46162306a36Sopenharmony_ci};
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_5[] = {
46462306a36Sopenharmony_ci	{ .fw_name = "xo" },
46562306a36Sopenharmony_ci	{ .hw = &gpll0_out_main.clkr.hw },
46662306a36Sopenharmony_ci	{ .fw_name = "aud_ref_clk" },
46762306a36Sopenharmony_ci};
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = {
47062306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
47162306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
47262306a36Sopenharmony_ci	{ }
47362306a36Sopenharmony_ci};
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
47662306a36Sopenharmony_ci	.cmd_rcgr = 0x19020,
47762306a36Sopenharmony_ci	.mnd_width = 0,
47862306a36Sopenharmony_ci	.hid_width = 5,
47962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
48062306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
48162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
48262306a36Sopenharmony_ci		.name = "blsp1_qup1_i2c_apps_clk_src",
48362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
48462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
48562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
48662306a36Sopenharmony_ci	},
48762306a36Sopenharmony_ci};
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
49062306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
49162306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
49262306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
49362306a36Sopenharmony_ci	F(15000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
49462306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
49562306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
49662306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
49762306a36Sopenharmony_ci	{ }
49862306a36Sopenharmony_ci};
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
50162306a36Sopenharmony_ci	.cmd_rcgr = 0x1900c,
50262306a36Sopenharmony_ci	.mnd_width = 8,
50362306a36Sopenharmony_ci	.hid_width = 5,
50462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
50562306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
50662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
50762306a36Sopenharmony_ci		.name = "blsp1_qup1_spi_apps_clk_src",
50862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
50962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
51062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
51162306a36Sopenharmony_ci	},
51262306a36Sopenharmony_ci};
51362306a36Sopenharmony_ci
51462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
51562306a36Sopenharmony_ci	.cmd_rcgr = 0x1b020,
51662306a36Sopenharmony_ci	.mnd_width = 0,
51762306a36Sopenharmony_ci	.hid_width = 5,
51862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
51962306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
52062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
52162306a36Sopenharmony_ci		.name = "blsp1_qup2_i2c_apps_clk_src",
52262306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
52362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
52462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
52562306a36Sopenharmony_ci	},
52662306a36Sopenharmony_ci};
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
52962306a36Sopenharmony_ci	.cmd_rcgr = 0x1b00c,
53062306a36Sopenharmony_ci	.mnd_width = 8,
53162306a36Sopenharmony_ci	.hid_width = 5,
53262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
53362306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
53462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
53562306a36Sopenharmony_ci		.name = "blsp1_qup2_spi_apps_clk_src",
53662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
53762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
53862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
53962306a36Sopenharmony_ci	},
54062306a36Sopenharmony_ci};
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
54362306a36Sopenharmony_ci	.cmd_rcgr = 0x1d020,
54462306a36Sopenharmony_ci	.mnd_width = 0,
54562306a36Sopenharmony_ci	.hid_width = 5,
54662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
54762306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
54862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
54962306a36Sopenharmony_ci		.name = "blsp1_qup3_i2c_apps_clk_src",
55062306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
55162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
55262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
55362306a36Sopenharmony_ci	},
55462306a36Sopenharmony_ci};
55562306a36Sopenharmony_ci
55662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
55762306a36Sopenharmony_ci	.cmd_rcgr = 0x1d00c,
55862306a36Sopenharmony_ci	.mnd_width = 8,
55962306a36Sopenharmony_ci	.hid_width = 5,
56062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
56162306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
56262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
56362306a36Sopenharmony_ci		.name = "blsp1_qup3_spi_apps_clk_src",
56462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
56562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
56662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
56762306a36Sopenharmony_ci	},
56862306a36Sopenharmony_ci};
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
57162306a36Sopenharmony_ci	.cmd_rcgr = 0x1f020,
57262306a36Sopenharmony_ci	.mnd_width = 0,
57362306a36Sopenharmony_ci	.hid_width = 5,
57462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
57562306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
57662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
57762306a36Sopenharmony_ci		.name = "blsp1_qup4_i2c_apps_clk_src",
57862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
57962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
58062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
58162306a36Sopenharmony_ci	},
58262306a36Sopenharmony_ci};
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
58562306a36Sopenharmony_ci	.cmd_rcgr = 0x1f00c,
58662306a36Sopenharmony_ci	.mnd_width = 8,
58762306a36Sopenharmony_ci	.hid_width = 5,
58862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
58962306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
59062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
59162306a36Sopenharmony_ci		.name = "blsp1_qup4_spi_apps_clk_src",
59262306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
59362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
59462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
59562306a36Sopenharmony_ci	},
59662306a36Sopenharmony_ci};
59762306a36Sopenharmony_ci
59862306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
59962306a36Sopenharmony_ci	.cmd_rcgr = 0x21020,
60062306a36Sopenharmony_ci	.mnd_width = 0,
60162306a36Sopenharmony_ci	.hid_width = 5,
60262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
60362306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
60462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
60562306a36Sopenharmony_ci		.name = "blsp1_qup5_i2c_apps_clk_src",
60662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
60762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
60862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
60962306a36Sopenharmony_ci	},
61062306a36Sopenharmony_ci};
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
61362306a36Sopenharmony_ci	.cmd_rcgr = 0x2100c,
61462306a36Sopenharmony_ci	.mnd_width = 8,
61562306a36Sopenharmony_ci	.hid_width = 5,
61662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
61762306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
61862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
61962306a36Sopenharmony_ci		.name = "blsp1_qup5_spi_apps_clk_src",
62062306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
62162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
62262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
62362306a36Sopenharmony_ci	},
62462306a36Sopenharmony_ci};
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
62762306a36Sopenharmony_ci	.cmd_rcgr = 0x23020,
62862306a36Sopenharmony_ci	.mnd_width = 0,
62962306a36Sopenharmony_ci	.hid_width = 5,
63062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
63162306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
63262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
63362306a36Sopenharmony_ci		.name = "blsp1_qup6_i2c_apps_clk_src",
63462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
63562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
63662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
63762306a36Sopenharmony_ci	},
63862306a36Sopenharmony_ci};
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
64162306a36Sopenharmony_ci	.cmd_rcgr = 0x2300c,
64262306a36Sopenharmony_ci	.mnd_width = 8,
64362306a36Sopenharmony_ci	.hid_width = 5,
64462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
64562306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
64662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
64762306a36Sopenharmony_ci		.name = "blsp1_qup6_spi_apps_clk_src",
64862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
64962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
65062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
65162306a36Sopenharmony_ci	},
65262306a36Sopenharmony_ci};
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = {
65562306a36Sopenharmony_ci	F(3686400, P_GPLL0_OUT_MAIN, 1, 96, 15625),
65662306a36Sopenharmony_ci	F(7372800, P_GPLL0_OUT_MAIN, 1, 192, 15625),
65762306a36Sopenharmony_ci	F(14745600, P_GPLL0_OUT_MAIN, 1, 384, 15625),
65862306a36Sopenharmony_ci	F(16000000, P_GPLL0_OUT_MAIN, 5, 2, 15),
65962306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
66062306a36Sopenharmony_ci	F(24000000, P_GPLL0_OUT_MAIN, 5, 1, 5),
66162306a36Sopenharmony_ci	F(32000000, P_GPLL0_OUT_MAIN, 1, 4, 75),
66262306a36Sopenharmony_ci	F(40000000, P_GPLL0_OUT_MAIN, 15, 0, 0),
66362306a36Sopenharmony_ci	F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 375),
66462306a36Sopenharmony_ci	F(48000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0),
66562306a36Sopenharmony_ci	F(51200000, P_GPLL0_OUT_MAIN, 1, 32, 375),
66662306a36Sopenharmony_ci	F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 75),
66762306a36Sopenharmony_ci	F(58982400, P_GPLL0_OUT_MAIN, 1, 1536, 15625),
66862306a36Sopenharmony_ci	F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
66962306a36Sopenharmony_ci	F(63157895, P_GPLL0_OUT_MAIN, 9.5, 0, 0),
67062306a36Sopenharmony_ci	{ }
67162306a36Sopenharmony_ci};
67262306a36Sopenharmony_ci
67362306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart1_apps_clk_src = {
67462306a36Sopenharmony_ci	.cmd_rcgr = 0x1a00c,
67562306a36Sopenharmony_ci	.mnd_width = 16,
67662306a36Sopenharmony_ci	.hid_width = 5,
67762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
67862306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
67962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
68062306a36Sopenharmony_ci		.name = "blsp1_uart1_apps_clk_src",
68162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
68262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
68362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
68462306a36Sopenharmony_ci	},
68562306a36Sopenharmony_ci};
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart2_apps_clk_src = {
68862306a36Sopenharmony_ci	.cmd_rcgr = 0x1c00c,
68962306a36Sopenharmony_ci	.mnd_width = 16,
69062306a36Sopenharmony_ci	.hid_width = 5,
69162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
69262306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
69362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
69462306a36Sopenharmony_ci		.name = "blsp1_uart2_apps_clk_src",
69562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
69662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
69762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
69862306a36Sopenharmony_ci	},
69962306a36Sopenharmony_ci};
70062306a36Sopenharmony_ci
70162306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart3_apps_clk_src = {
70262306a36Sopenharmony_ci	.cmd_rcgr = 0x1e00c,
70362306a36Sopenharmony_ci	.mnd_width = 16,
70462306a36Sopenharmony_ci	.hid_width = 5,
70562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
70662306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
70762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
70862306a36Sopenharmony_ci		.name = "blsp1_uart3_apps_clk_src",
70962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
71062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
71162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
71262306a36Sopenharmony_ci	},
71362306a36Sopenharmony_ci};
71462306a36Sopenharmony_ci
71562306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
71662306a36Sopenharmony_ci	.cmd_rcgr = 0x26020,
71762306a36Sopenharmony_ci	.mnd_width = 0,
71862306a36Sopenharmony_ci	.hid_width = 5,
71962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
72062306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
72162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
72262306a36Sopenharmony_ci		.name = "blsp2_qup1_i2c_apps_clk_src",
72362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
72462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
72562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
72662306a36Sopenharmony_ci	},
72762306a36Sopenharmony_ci};
72862306a36Sopenharmony_ci
72962306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
73062306a36Sopenharmony_ci	.cmd_rcgr = 0x2600c,
73162306a36Sopenharmony_ci	.mnd_width = 8,
73262306a36Sopenharmony_ci	.hid_width = 5,
73362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
73462306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
73562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
73662306a36Sopenharmony_ci		.name = "blsp2_qup1_spi_apps_clk_src",
73762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
73862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
73962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
74062306a36Sopenharmony_ci	},
74162306a36Sopenharmony_ci};
74262306a36Sopenharmony_ci
74362306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
74462306a36Sopenharmony_ci	.cmd_rcgr = 0x28020,
74562306a36Sopenharmony_ci	.mnd_width = 0,
74662306a36Sopenharmony_ci	.hid_width = 5,
74762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
74862306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
74962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
75062306a36Sopenharmony_ci		.name = "blsp2_qup2_i2c_apps_clk_src",
75162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
75262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
75362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
75462306a36Sopenharmony_ci	},
75562306a36Sopenharmony_ci};
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
75862306a36Sopenharmony_ci	.cmd_rcgr = 0x2800c,
75962306a36Sopenharmony_ci	.mnd_width = 8,
76062306a36Sopenharmony_ci	.hid_width = 5,
76162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
76262306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
76362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
76462306a36Sopenharmony_ci		.name = "blsp2_qup2_spi_apps_clk_src",
76562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
76662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
76762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
76862306a36Sopenharmony_ci	},
76962306a36Sopenharmony_ci};
77062306a36Sopenharmony_ci
77162306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
77262306a36Sopenharmony_ci	.cmd_rcgr = 0x2a020,
77362306a36Sopenharmony_ci	.mnd_width = 0,
77462306a36Sopenharmony_ci	.hid_width = 5,
77562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
77662306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
77762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
77862306a36Sopenharmony_ci		.name = "blsp2_qup3_i2c_apps_clk_src",
77962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
78062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
78162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
78262306a36Sopenharmony_ci	},
78362306a36Sopenharmony_ci};
78462306a36Sopenharmony_ci
78562306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
78662306a36Sopenharmony_ci	.cmd_rcgr = 0x2a00c,
78762306a36Sopenharmony_ci	.mnd_width = 8,
78862306a36Sopenharmony_ci	.hid_width = 5,
78962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
79062306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
79162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
79262306a36Sopenharmony_ci		.name = "blsp2_qup3_spi_apps_clk_src",
79362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
79462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
79562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
79662306a36Sopenharmony_ci	},
79762306a36Sopenharmony_ci};
79862306a36Sopenharmony_ci
79962306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
80062306a36Sopenharmony_ci	.cmd_rcgr = 0x2c020,
80162306a36Sopenharmony_ci	.mnd_width = 0,
80262306a36Sopenharmony_ci	.hid_width = 5,
80362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
80462306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
80562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
80662306a36Sopenharmony_ci		.name = "blsp2_qup4_i2c_apps_clk_src",
80762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
80862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
80962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
81062306a36Sopenharmony_ci	},
81162306a36Sopenharmony_ci};
81262306a36Sopenharmony_ci
81362306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
81462306a36Sopenharmony_ci	.cmd_rcgr = 0x2c00c,
81562306a36Sopenharmony_ci	.mnd_width = 8,
81662306a36Sopenharmony_ci	.hid_width = 5,
81762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
81862306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
81962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
82062306a36Sopenharmony_ci		.name = "blsp2_qup4_spi_apps_clk_src",
82162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
82262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
82362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
82462306a36Sopenharmony_ci	},
82562306a36Sopenharmony_ci};
82662306a36Sopenharmony_ci
82762306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
82862306a36Sopenharmony_ci	.cmd_rcgr = 0x2e020,
82962306a36Sopenharmony_ci	.mnd_width = 0,
83062306a36Sopenharmony_ci	.hid_width = 5,
83162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
83262306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
83362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
83462306a36Sopenharmony_ci		.name = "blsp2_qup5_i2c_apps_clk_src",
83562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
83662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
83762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
83862306a36Sopenharmony_ci	},
83962306a36Sopenharmony_ci};
84062306a36Sopenharmony_ci
84162306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
84262306a36Sopenharmony_ci	.cmd_rcgr = 0x2e00c,
84362306a36Sopenharmony_ci	.mnd_width = 8,
84462306a36Sopenharmony_ci	.hid_width = 5,
84562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
84662306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
84762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
84862306a36Sopenharmony_ci		.name = "blsp2_qup5_spi_apps_clk_src",
84962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
85062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
85162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
85262306a36Sopenharmony_ci	},
85362306a36Sopenharmony_ci};
85462306a36Sopenharmony_ci
85562306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
85662306a36Sopenharmony_ci	.cmd_rcgr = 0x30020,
85762306a36Sopenharmony_ci	.mnd_width = 0,
85862306a36Sopenharmony_ci	.hid_width = 5,
85962306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
86062306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
86162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
86262306a36Sopenharmony_ci		.name = "blsp2_qup6_i2c_apps_clk_src",
86362306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
86462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
86562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
86662306a36Sopenharmony_ci	},
86762306a36Sopenharmony_ci};
86862306a36Sopenharmony_ci
86962306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
87062306a36Sopenharmony_ci	.cmd_rcgr = 0x3000c,
87162306a36Sopenharmony_ci	.mnd_width = 8,
87262306a36Sopenharmony_ci	.hid_width = 5,
87362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
87462306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
87562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
87662306a36Sopenharmony_ci		.name = "blsp2_qup6_spi_apps_clk_src",
87762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
87862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
87962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
88062306a36Sopenharmony_ci	},
88162306a36Sopenharmony_ci};
88262306a36Sopenharmony_ci
88362306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart1_apps_clk_src = {
88462306a36Sopenharmony_ci	.cmd_rcgr = 0x2700c,
88562306a36Sopenharmony_ci	.mnd_width = 16,
88662306a36Sopenharmony_ci	.hid_width = 5,
88762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
88862306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
88962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
89062306a36Sopenharmony_ci		.name = "blsp2_uart1_apps_clk_src",
89162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
89262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
89362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
89462306a36Sopenharmony_ci	},
89562306a36Sopenharmony_ci};
89662306a36Sopenharmony_ci
89762306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart2_apps_clk_src = {
89862306a36Sopenharmony_ci	.cmd_rcgr = 0x2900c,
89962306a36Sopenharmony_ci	.mnd_width = 16,
90062306a36Sopenharmony_ci	.hid_width = 5,
90162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
90262306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
90362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
90462306a36Sopenharmony_ci		.name = "blsp2_uart2_apps_clk_src",
90562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
90662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
90762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
90862306a36Sopenharmony_ci	},
90962306a36Sopenharmony_ci};
91062306a36Sopenharmony_ci
91162306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart3_apps_clk_src = {
91262306a36Sopenharmony_ci	.cmd_rcgr = 0x2b00c,
91362306a36Sopenharmony_ci	.mnd_width = 16,
91462306a36Sopenharmony_ci	.hid_width = 5,
91562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
91662306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
91762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
91862306a36Sopenharmony_ci		.name = "blsp2_uart3_apps_clk_src",
91962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
92062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
92162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
92262306a36Sopenharmony_ci	},
92362306a36Sopenharmony_ci};
92462306a36Sopenharmony_ci
92562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gp1_clk_src[] = {
92662306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
92762306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
92862306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
92962306a36Sopenharmony_ci	{ }
93062306a36Sopenharmony_ci};
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_cistatic struct clk_rcg2 gp1_clk_src = {
93362306a36Sopenharmony_ci	.cmd_rcgr = 0x64004,
93462306a36Sopenharmony_ci	.mnd_width = 8,
93562306a36Sopenharmony_ci	.hid_width = 5,
93662306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
93762306a36Sopenharmony_ci	.freq_tbl = ftbl_gp1_clk_src,
93862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
93962306a36Sopenharmony_ci		.name = "gp1_clk_src",
94062306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
94162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
94262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
94362306a36Sopenharmony_ci	},
94462306a36Sopenharmony_ci};
94562306a36Sopenharmony_ci
94662306a36Sopenharmony_cistatic struct clk_rcg2 gp2_clk_src = {
94762306a36Sopenharmony_ci	.cmd_rcgr = 0x65004,
94862306a36Sopenharmony_ci	.mnd_width = 8,
94962306a36Sopenharmony_ci	.hid_width = 5,
95062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
95162306a36Sopenharmony_ci	.freq_tbl = ftbl_gp1_clk_src,
95262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
95362306a36Sopenharmony_ci		.name = "gp2_clk_src",
95462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
95562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
95662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
95762306a36Sopenharmony_ci	},
95862306a36Sopenharmony_ci};
95962306a36Sopenharmony_ci
96062306a36Sopenharmony_cistatic struct clk_rcg2 gp3_clk_src = {
96162306a36Sopenharmony_ci	.cmd_rcgr = 0x66004,
96262306a36Sopenharmony_ci	.mnd_width = 8,
96362306a36Sopenharmony_ci	.hid_width = 5,
96462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_2,
96562306a36Sopenharmony_ci	.freq_tbl = ftbl_gp1_clk_src,
96662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
96762306a36Sopenharmony_ci		.name = "gp3_clk_src",
96862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_2,
96962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_2),
97062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
97162306a36Sopenharmony_ci	},
97262306a36Sopenharmony_ci};
97362306a36Sopenharmony_ci
97462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_hmss_ahb_clk_src[] = {
97562306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
97662306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_MAIN, 16, 0, 0),
97762306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
97862306a36Sopenharmony_ci	{ }
97962306a36Sopenharmony_ci};
98062306a36Sopenharmony_ci
98162306a36Sopenharmony_cistatic struct clk_rcg2 hmss_ahb_clk_src = {
98262306a36Sopenharmony_ci	.cmd_rcgr = 0x48014,
98362306a36Sopenharmony_ci	.mnd_width = 0,
98462306a36Sopenharmony_ci	.hid_width = 5,
98562306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
98662306a36Sopenharmony_ci	.freq_tbl = ftbl_hmss_ahb_clk_src,
98762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
98862306a36Sopenharmony_ci		.name = "hmss_ahb_clk_src",
98962306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
99062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
99162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
99262306a36Sopenharmony_ci	},
99362306a36Sopenharmony_ci};
99462306a36Sopenharmony_ci
99562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_hmss_rbcpr_clk_src[] = {
99662306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
99762306a36Sopenharmony_ci	{ }
99862306a36Sopenharmony_ci};
99962306a36Sopenharmony_ci
100062306a36Sopenharmony_cistatic struct clk_rcg2 hmss_rbcpr_clk_src = {
100162306a36Sopenharmony_ci	.cmd_rcgr = 0x48044,
100262306a36Sopenharmony_ci	.mnd_width = 0,
100362306a36Sopenharmony_ci	.hid_width = 5,
100462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
100562306a36Sopenharmony_ci	.freq_tbl = ftbl_hmss_rbcpr_clk_src,
100662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
100762306a36Sopenharmony_ci		.name = "hmss_rbcpr_clk_src",
100862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
100962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
101062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
101162306a36Sopenharmony_ci	},
101262306a36Sopenharmony_ci};
101362306a36Sopenharmony_ci
101462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
101562306a36Sopenharmony_ci	F(1010526, P_XO, 1, 1, 19),
101662306a36Sopenharmony_ci	{ }
101762306a36Sopenharmony_ci};
101862306a36Sopenharmony_ci
101962306a36Sopenharmony_cistatic struct clk_rcg2 pcie_aux_clk_src = {
102062306a36Sopenharmony_ci	.cmd_rcgr = 0x6c000,
102162306a36Sopenharmony_ci	.mnd_width = 16,
102262306a36Sopenharmony_ci	.hid_width = 5,
102362306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
102462306a36Sopenharmony_ci	.freq_tbl = ftbl_pcie_aux_clk_src,
102562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
102662306a36Sopenharmony_ci		.name = "pcie_aux_clk_src",
102762306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
102862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
102962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
103062306a36Sopenharmony_ci	},
103162306a36Sopenharmony_ci};
103262306a36Sopenharmony_ci
103362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_pdm2_clk_src[] = {
103462306a36Sopenharmony_ci	F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
103562306a36Sopenharmony_ci	{ }
103662306a36Sopenharmony_ci};
103762306a36Sopenharmony_ci
103862306a36Sopenharmony_cistatic struct clk_rcg2 pdm2_clk_src = {
103962306a36Sopenharmony_ci	.cmd_rcgr = 0x33010,
104062306a36Sopenharmony_ci	.mnd_width = 0,
104162306a36Sopenharmony_ci	.hid_width = 5,
104262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
104362306a36Sopenharmony_ci	.freq_tbl = ftbl_pdm2_clk_src,
104462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
104562306a36Sopenharmony_ci		.name = "pdm2_clk_src",
104662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
104762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
104862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
104962306a36Sopenharmony_ci	},
105062306a36Sopenharmony_ci};
105162306a36Sopenharmony_ci
105262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
105362306a36Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
105462306a36Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
105562306a36Sopenharmony_ci	F(20000000, P_GPLL0_OUT_MAIN, 15, 1, 2),
105662306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
105762306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
105862306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
105962306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
106062306a36Sopenharmony_ci	{ }
106162306a36Sopenharmony_ci};
106262306a36Sopenharmony_ci
106362306a36Sopenharmony_cistatic struct clk_rcg2 sdcc2_apps_clk_src = {
106462306a36Sopenharmony_ci	.cmd_rcgr = 0x14010,
106562306a36Sopenharmony_ci	.mnd_width = 8,
106662306a36Sopenharmony_ci	.hid_width = 5,
106762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_4,
106862306a36Sopenharmony_ci	.freq_tbl = ftbl_sdcc2_apps_clk_src,
106962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
107062306a36Sopenharmony_ci		.name = "sdcc2_apps_clk_src",
107162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_4,
107262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_4),
107362306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
107462306a36Sopenharmony_ci	},
107562306a36Sopenharmony_ci};
107662306a36Sopenharmony_ci
107762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc4_apps_clk_src[] = {
107862306a36Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
107962306a36Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
108062306a36Sopenharmony_ci	F(20000000, P_GPLL0_OUT_MAIN, 15, 1, 2),
108162306a36Sopenharmony_ci	F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
108262306a36Sopenharmony_ci	F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
108362306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
108462306a36Sopenharmony_ci	{ }
108562306a36Sopenharmony_ci};
108662306a36Sopenharmony_ci
108762306a36Sopenharmony_cistatic struct clk_rcg2 sdcc4_apps_clk_src = {
108862306a36Sopenharmony_ci	.cmd_rcgr = 0x16010,
108962306a36Sopenharmony_ci	.mnd_width = 8,
109062306a36Sopenharmony_ci	.hid_width = 5,
109162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
109262306a36Sopenharmony_ci	.freq_tbl = ftbl_sdcc4_apps_clk_src,
109362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
109462306a36Sopenharmony_ci		.name = "sdcc4_apps_clk_src",
109562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
109662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
109762306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
109862306a36Sopenharmony_ci	},
109962306a36Sopenharmony_ci};
110062306a36Sopenharmony_ci
110162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_tsif_ref_clk_src[] = {
110262306a36Sopenharmony_ci	F(105495, P_XO, 1, 1, 182),
110362306a36Sopenharmony_ci	{ }
110462306a36Sopenharmony_ci};
110562306a36Sopenharmony_ci
110662306a36Sopenharmony_cistatic struct clk_rcg2 tsif_ref_clk_src = {
110762306a36Sopenharmony_ci	.cmd_rcgr = 0x36010,
110862306a36Sopenharmony_ci	.mnd_width = 8,
110962306a36Sopenharmony_ci	.hid_width = 5,
111062306a36Sopenharmony_ci	.parent_map = gcc_parent_map_5,
111162306a36Sopenharmony_ci	.freq_tbl = ftbl_tsif_ref_clk_src,
111262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
111362306a36Sopenharmony_ci		.name = "tsif_ref_clk_src",
111462306a36Sopenharmony_ci		.parent_data = gcc_parent_data_5,
111562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_5),
111662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
111762306a36Sopenharmony_ci	},
111862306a36Sopenharmony_ci};
111962306a36Sopenharmony_ci
112062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
112162306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
112262306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
112362306a36Sopenharmony_ci	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
112462306a36Sopenharmony_ci	{ }
112562306a36Sopenharmony_ci};
112662306a36Sopenharmony_ci
112762306a36Sopenharmony_cistatic struct clk_rcg2 ufs_axi_clk_src = {
112862306a36Sopenharmony_ci	.cmd_rcgr = 0x75018,
112962306a36Sopenharmony_ci	.mnd_width = 8,
113062306a36Sopenharmony_ci	.hid_width = 5,
113162306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
113262306a36Sopenharmony_ci	.freq_tbl = ftbl_ufs_axi_clk_src,
113362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
113462306a36Sopenharmony_ci		.name = "ufs_axi_clk_src",
113562306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
113662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
113762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
113862306a36Sopenharmony_ci	},
113962306a36Sopenharmony_ci};
114062306a36Sopenharmony_ci
114162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_ufs_unipro_core_clk_src[] = {
114262306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_MAIN, 16, 0, 0),
114362306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
114462306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
114562306a36Sopenharmony_ci	{ }
114662306a36Sopenharmony_ci};
114762306a36Sopenharmony_ci
114862306a36Sopenharmony_cistatic struct clk_rcg2 ufs_unipro_core_clk_src = {
114962306a36Sopenharmony_ci	.cmd_rcgr = 0x76028,
115062306a36Sopenharmony_ci	.mnd_width = 8,
115162306a36Sopenharmony_ci	.hid_width = 5,
115262306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
115362306a36Sopenharmony_ci	.freq_tbl = ftbl_ufs_unipro_core_clk_src,
115462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
115562306a36Sopenharmony_ci		.name = "ufs_unipro_core_clk_src",
115662306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
115762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
115862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
115962306a36Sopenharmony_ci	},
116062306a36Sopenharmony_ci};
116162306a36Sopenharmony_ci
116262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_usb30_master_clk_src[] = {
116362306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
116462306a36Sopenharmony_ci	F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
116562306a36Sopenharmony_ci	F(120000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
116662306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
116762306a36Sopenharmony_ci	{ }
116862306a36Sopenharmony_ci};
116962306a36Sopenharmony_ci
117062306a36Sopenharmony_cistatic struct clk_rcg2 usb30_master_clk_src = {
117162306a36Sopenharmony_ci	.cmd_rcgr = 0xf014,
117262306a36Sopenharmony_ci	.mnd_width = 8,
117362306a36Sopenharmony_ci	.hid_width = 5,
117462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
117562306a36Sopenharmony_ci	.freq_tbl = ftbl_usb30_master_clk_src,
117662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
117762306a36Sopenharmony_ci		.name = "usb30_master_clk_src",
117862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
117962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
118062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
118162306a36Sopenharmony_ci	},
118262306a36Sopenharmony_ci};
118362306a36Sopenharmony_ci
118462306a36Sopenharmony_cistatic struct clk_rcg2 usb30_mock_utmi_clk_src = {
118562306a36Sopenharmony_ci	.cmd_rcgr = 0xf028,
118662306a36Sopenharmony_ci	.mnd_width = 0,
118762306a36Sopenharmony_ci	.hid_width = 5,
118862306a36Sopenharmony_ci	.parent_map = gcc_parent_map_0,
118962306a36Sopenharmony_ci	.freq_tbl = ftbl_hmss_rbcpr_clk_src,
119062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
119162306a36Sopenharmony_ci		.name = "usb30_mock_utmi_clk_src",
119262306a36Sopenharmony_ci		.parent_data = gcc_parent_data_0,
119362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_0),
119462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
119562306a36Sopenharmony_ci	},
119662306a36Sopenharmony_ci};
119762306a36Sopenharmony_ci
119862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
119962306a36Sopenharmony_ci	F(1200000, P_XO, 16, 0, 0),
120062306a36Sopenharmony_ci	{ }
120162306a36Sopenharmony_ci};
120262306a36Sopenharmony_ci
120362306a36Sopenharmony_cistatic struct clk_rcg2 usb3_phy_aux_clk_src = {
120462306a36Sopenharmony_ci	.cmd_rcgr = 0x5000c,
120562306a36Sopenharmony_ci	.mnd_width = 0,
120662306a36Sopenharmony_ci	.hid_width = 5,
120762306a36Sopenharmony_ci	.parent_map = gcc_parent_map_3,
120862306a36Sopenharmony_ci	.freq_tbl = ftbl_usb3_phy_aux_clk_src,
120962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
121062306a36Sopenharmony_ci		.name = "usb3_phy_aux_clk_src",
121162306a36Sopenharmony_ci		.parent_data = gcc_parent_data_3,
121262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_3),
121362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
121462306a36Sopenharmony_ci	},
121562306a36Sopenharmony_ci};
121662306a36Sopenharmony_ci
121762306a36Sopenharmony_cistatic struct clk_branch gcc_aggre1_noc_xo_clk = {
121862306a36Sopenharmony_ci	.halt_reg = 0x8202c,
121962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
122062306a36Sopenharmony_ci	.clkr = {
122162306a36Sopenharmony_ci		.enable_reg = 0x8202c,
122262306a36Sopenharmony_ci		.enable_mask = BIT(0),
122362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
122462306a36Sopenharmony_ci			.name = "gcc_aggre1_noc_xo_clk",
122562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
122662306a36Sopenharmony_ci		},
122762306a36Sopenharmony_ci	},
122862306a36Sopenharmony_ci};
122962306a36Sopenharmony_ci
123062306a36Sopenharmony_cistatic struct clk_branch gcc_aggre1_ufs_axi_clk = {
123162306a36Sopenharmony_ci	.halt_reg = 0x82028,
123262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
123362306a36Sopenharmony_ci	.clkr = {
123462306a36Sopenharmony_ci		.enable_reg = 0x82028,
123562306a36Sopenharmony_ci		.enable_mask = BIT(0),
123662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
123762306a36Sopenharmony_ci			.name = "gcc_aggre1_ufs_axi_clk",
123862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
123962306a36Sopenharmony_ci				&ufs_axi_clk_src.clkr.hw,
124062306a36Sopenharmony_ci			},
124162306a36Sopenharmony_ci			.num_parents = 1,
124262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
124362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
124462306a36Sopenharmony_ci		},
124562306a36Sopenharmony_ci	},
124662306a36Sopenharmony_ci};
124762306a36Sopenharmony_ci
124862306a36Sopenharmony_cistatic struct clk_branch gcc_aggre1_usb3_axi_clk = {
124962306a36Sopenharmony_ci	.halt_reg = 0x82024,
125062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
125162306a36Sopenharmony_ci	.clkr = {
125262306a36Sopenharmony_ci		.enable_reg = 0x82024,
125362306a36Sopenharmony_ci		.enable_mask = BIT(0),
125462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
125562306a36Sopenharmony_ci			.name = "gcc_aggre1_usb3_axi_clk",
125662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
125762306a36Sopenharmony_ci				&usb30_master_clk_src.clkr.hw,
125862306a36Sopenharmony_ci			},
125962306a36Sopenharmony_ci			.num_parents = 1,
126062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
126162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
126262306a36Sopenharmony_ci		},
126362306a36Sopenharmony_ci	},
126462306a36Sopenharmony_ci};
126562306a36Sopenharmony_ci
126662306a36Sopenharmony_cistatic struct clk_branch gcc_apss_qdss_tsctr_div2_clk = {
126762306a36Sopenharmony_ci	.halt_reg = 0x48090,
126862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
126962306a36Sopenharmony_ci	.clkr = {
127062306a36Sopenharmony_ci		.enable_reg = 0x48090,
127162306a36Sopenharmony_ci		.enable_mask = BIT(0),
127262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
127362306a36Sopenharmony_ci			.name = "gcc_apss_qdss_tsctr_div2_clk",
127462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
127562306a36Sopenharmony_ci		},
127662306a36Sopenharmony_ci	},
127762306a36Sopenharmony_ci};
127862306a36Sopenharmony_ci
127962306a36Sopenharmony_cistatic struct clk_branch gcc_apss_qdss_tsctr_div8_clk = {
128062306a36Sopenharmony_ci	.halt_reg = 0x48094,
128162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
128262306a36Sopenharmony_ci	.clkr = {
128362306a36Sopenharmony_ci		.enable_reg = 0x48094,
128462306a36Sopenharmony_ci		.enable_mask = BIT(0),
128562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
128662306a36Sopenharmony_ci			.name = "gcc_apss_qdss_tsctr_div8_clk",
128762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
128862306a36Sopenharmony_ci		},
128962306a36Sopenharmony_ci	},
129062306a36Sopenharmony_ci};
129162306a36Sopenharmony_ci
129262306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_hmss_axi_clk = {
129362306a36Sopenharmony_ci	.halt_reg = 0x48004,
129462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
129562306a36Sopenharmony_ci	.clkr = {
129662306a36Sopenharmony_ci		.enable_reg = 0x52004,
129762306a36Sopenharmony_ci		.enable_mask = BIT(22),
129862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
129962306a36Sopenharmony_ci			.name = "gcc_bimc_hmss_axi_clk",
130062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
130162306a36Sopenharmony_ci		},
130262306a36Sopenharmony_ci	},
130362306a36Sopenharmony_ci};
130462306a36Sopenharmony_ci
130562306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_mss_q6_axi_clk = {
130662306a36Sopenharmony_ci	.halt_reg = 0x4401c,
130762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
130862306a36Sopenharmony_ci	.clkr = {
130962306a36Sopenharmony_ci		.enable_reg = 0x4401c,
131062306a36Sopenharmony_ci		.enable_mask = BIT(0),
131162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
131262306a36Sopenharmony_ci			.name = "gcc_bimc_mss_q6_axi_clk",
131362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
131462306a36Sopenharmony_ci		},
131562306a36Sopenharmony_ci	},
131662306a36Sopenharmony_ci};
131762306a36Sopenharmony_ci
131862306a36Sopenharmony_cistatic struct clk_branch gcc_mss_cfg_ahb_clk = {
131962306a36Sopenharmony_ci	.halt_reg = 0x8a000,
132062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
132162306a36Sopenharmony_ci	.clkr = {
132262306a36Sopenharmony_ci		.enable_reg = 0x8a000,
132362306a36Sopenharmony_ci		.enable_mask = BIT(0),
132462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
132562306a36Sopenharmony_ci			.name = "gcc_mss_cfg_ahb_clk",
132662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
132762306a36Sopenharmony_ci		},
132862306a36Sopenharmony_ci	},
132962306a36Sopenharmony_ci};
133062306a36Sopenharmony_ci
133162306a36Sopenharmony_cistatic struct clk_branch gcc_mss_snoc_axi_clk = {
133262306a36Sopenharmony_ci	.halt_reg = 0x8a03c,
133362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
133462306a36Sopenharmony_ci	.clkr = {
133562306a36Sopenharmony_ci		.enable_reg = 0x8a03c,
133662306a36Sopenharmony_ci		.enable_mask = BIT(0),
133762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
133862306a36Sopenharmony_ci			.name = "gcc_mss_snoc_axi_clk",
133962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
134062306a36Sopenharmony_ci		},
134162306a36Sopenharmony_ci	},
134262306a36Sopenharmony_ci};
134362306a36Sopenharmony_ci
134462306a36Sopenharmony_cistatic struct clk_branch gcc_mss_mnoc_bimc_axi_clk = {
134562306a36Sopenharmony_ci	.halt_reg = 0x8a004,
134662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
134762306a36Sopenharmony_ci	.clkr = {
134862306a36Sopenharmony_ci		.enable_reg = 0x8a004,
134962306a36Sopenharmony_ci		.enable_mask = BIT(0),
135062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135162306a36Sopenharmony_ci			.name = "gcc_mss_mnoc_bimc_axi_clk",
135262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
135362306a36Sopenharmony_ci		},
135462306a36Sopenharmony_ci	},
135562306a36Sopenharmony_ci};
135662306a36Sopenharmony_ci
135762306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
135862306a36Sopenharmony_ci	.halt_reg = 0x38004,
135962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
136062306a36Sopenharmony_ci	.hwcg_reg = 0x38004,
136162306a36Sopenharmony_ci	.hwcg_bit = 1,
136262306a36Sopenharmony_ci	.clkr = {
136362306a36Sopenharmony_ci		.enable_reg = 0x52004,
136462306a36Sopenharmony_ci		.enable_mask = BIT(10),
136562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
136662306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
136762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
136862306a36Sopenharmony_ci		},
136962306a36Sopenharmony_ci	},
137062306a36Sopenharmony_ci};
137162306a36Sopenharmony_ci
137262306a36Sopenharmony_cistatic struct clk_branch gcc_mmss_gpll0_div_clk = {
137362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
137462306a36Sopenharmony_ci	.clkr = {
137562306a36Sopenharmony_ci		.enable_reg = 0x5200c,
137662306a36Sopenharmony_ci		.enable_mask = BIT(0),
137762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
137862306a36Sopenharmony_ci			.name = "gcc_mmss_gpll0_div_clk",
137962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
138062306a36Sopenharmony_ci				&gpll0_out_main.clkr.hw,
138162306a36Sopenharmony_ci			},
138262306a36Sopenharmony_ci			.num_parents = 1,
138362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
138462306a36Sopenharmony_ci		},
138562306a36Sopenharmony_ci	},
138662306a36Sopenharmony_ci};
138762306a36Sopenharmony_ci
138862306a36Sopenharmony_cistatic struct clk_branch gcc_mmss_gpll0_clk = {
138962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
139062306a36Sopenharmony_ci	.clkr = {
139162306a36Sopenharmony_ci		.enable_reg = 0x5200c,
139262306a36Sopenharmony_ci		.enable_mask = BIT(1),
139362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
139462306a36Sopenharmony_ci			.name = "gcc_mmss_gpll0_clk",
139562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
139662306a36Sopenharmony_ci				&gpll0_out_main.clkr.hw,
139762306a36Sopenharmony_ci			},
139862306a36Sopenharmony_ci			.num_parents = 1,
139962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
140062306a36Sopenharmony_ci		},
140162306a36Sopenharmony_ci	},
140262306a36Sopenharmony_ci};
140362306a36Sopenharmony_ci
140462306a36Sopenharmony_cistatic struct clk_branch gcc_mss_gpll0_div_clk_src = {
140562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
140662306a36Sopenharmony_ci	.clkr = {
140762306a36Sopenharmony_ci		.enable_reg = 0x5200c,
140862306a36Sopenharmony_ci		.enable_mask = BIT(2),
140962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
141062306a36Sopenharmony_ci			.name = "gcc_mss_gpll0_div_clk_src",
141162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
141262306a36Sopenharmony_ci		},
141362306a36Sopenharmony_ci	},
141462306a36Sopenharmony_ci};
141562306a36Sopenharmony_ci
141662306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_div_clk = {
141762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
141862306a36Sopenharmony_ci	.clkr = {
141962306a36Sopenharmony_ci		.enable_reg = 0x5200c,
142062306a36Sopenharmony_ci		.enable_mask = BIT(3),
142162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142262306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_div_clk",
142362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
142462306a36Sopenharmony_ci				&gpll0_out_main.clkr.hw,
142562306a36Sopenharmony_ci			},
142662306a36Sopenharmony_ci			.num_parents = 1,
142762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
142862306a36Sopenharmony_ci		},
142962306a36Sopenharmony_ci	},
143062306a36Sopenharmony_ci};
143162306a36Sopenharmony_ci
143262306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_gpll0_clk = {
143362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
143462306a36Sopenharmony_ci	.clkr = {
143562306a36Sopenharmony_ci		.enable_reg = 0x5200c,
143662306a36Sopenharmony_ci		.enable_mask = BIT(4),
143762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
143862306a36Sopenharmony_ci			.name = "gcc_gpu_gpll0_clk",
143962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
144062306a36Sopenharmony_ci				&gpll0_out_main.clkr.hw,
144162306a36Sopenharmony_ci			},
144262306a36Sopenharmony_ci			.num_parents = 1,
144362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
144462306a36Sopenharmony_ci		},
144562306a36Sopenharmony_ci	},
144662306a36Sopenharmony_ci};
144762306a36Sopenharmony_ci
144862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = {
144962306a36Sopenharmony_ci	.halt_reg = 0x17004,
145062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
145162306a36Sopenharmony_ci	.clkr = {
145262306a36Sopenharmony_ci		.enable_reg = 0x52004,
145362306a36Sopenharmony_ci		.enable_mask = BIT(17),
145462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
145562306a36Sopenharmony_ci			.name = "gcc_blsp1_ahb_clk",
145662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
145762306a36Sopenharmony_ci		},
145862306a36Sopenharmony_ci	},
145962306a36Sopenharmony_ci};
146062306a36Sopenharmony_ci
146162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
146262306a36Sopenharmony_ci	.halt_reg = 0x19008,
146362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
146462306a36Sopenharmony_ci	.clkr = {
146562306a36Sopenharmony_ci		.enable_reg = 0x19008,
146662306a36Sopenharmony_ci		.enable_mask = BIT(0),
146762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
146862306a36Sopenharmony_ci			.name = "gcc_blsp1_qup1_i2c_apps_clk",
146962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
147062306a36Sopenharmony_ci				&blsp1_qup1_i2c_apps_clk_src.clkr.hw,
147162306a36Sopenharmony_ci			},
147262306a36Sopenharmony_ci			.num_parents = 1,
147362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
147462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
147562306a36Sopenharmony_ci		},
147662306a36Sopenharmony_ci	},
147762306a36Sopenharmony_ci};
147862306a36Sopenharmony_ci
147962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
148062306a36Sopenharmony_ci	.halt_reg = 0x19004,
148162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
148262306a36Sopenharmony_ci	.clkr = {
148362306a36Sopenharmony_ci		.enable_reg = 0x19004,
148462306a36Sopenharmony_ci		.enable_mask = BIT(0),
148562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
148662306a36Sopenharmony_ci			.name = "gcc_blsp1_qup1_spi_apps_clk",
148762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
148862306a36Sopenharmony_ci				&blsp1_qup1_spi_apps_clk_src.clkr.hw,
148962306a36Sopenharmony_ci			},
149062306a36Sopenharmony_ci			.num_parents = 1,
149162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
149262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
149362306a36Sopenharmony_ci		},
149462306a36Sopenharmony_ci	},
149562306a36Sopenharmony_ci};
149662306a36Sopenharmony_ci
149762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
149862306a36Sopenharmony_ci	.halt_reg = 0x1b008,
149962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
150062306a36Sopenharmony_ci	.clkr = {
150162306a36Sopenharmony_ci		.enable_reg = 0x1b008,
150262306a36Sopenharmony_ci		.enable_mask = BIT(0),
150362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
150462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_i2c_apps_clk",
150562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
150662306a36Sopenharmony_ci				&blsp1_qup2_i2c_apps_clk_src.clkr.hw,
150762306a36Sopenharmony_ci			},
150862306a36Sopenharmony_ci			.num_parents = 1,
150962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
151062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
151162306a36Sopenharmony_ci		},
151262306a36Sopenharmony_ci	},
151362306a36Sopenharmony_ci};
151462306a36Sopenharmony_ci
151562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
151662306a36Sopenharmony_ci	.halt_reg = 0x1b004,
151762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
151862306a36Sopenharmony_ci	.clkr = {
151962306a36Sopenharmony_ci		.enable_reg = 0x1b004,
152062306a36Sopenharmony_ci		.enable_mask = BIT(0),
152162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
152262306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_spi_apps_clk",
152362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
152462306a36Sopenharmony_ci				&blsp1_qup2_spi_apps_clk_src.clkr.hw,
152562306a36Sopenharmony_ci			},
152662306a36Sopenharmony_ci			.num_parents = 1,
152762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
152862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
152962306a36Sopenharmony_ci		},
153062306a36Sopenharmony_ci	},
153162306a36Sopenharmony_ci};
153262306a36Sopenharmony_ci
153362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
153462306a36Sopenharmony_ci	.halt_reg = 0x1d008,
153562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
153662306a36Sopenharmony_ci	.clkr = {
153762306a36Sopenharmony_ci		.enable_reg = 0x1d008,
153862306a36Sopenharmony_ci		.enable_mask = BIT(0),
153962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
154062306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_i2c_apps_clk",
154162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
154262306a36Sopenharmony_ci				&blsp1_qup3_i2c_apps_clk_src.clkr.hw,
154362306a36Sopenharmony_ci			},
154462306a36Sopenharmony_ci			.num_parents = 1,
154562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
154662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
154762306a36Sopenharmony_ci		},
154862306a36Sopenharmony_ci	},
154962306a36Sopenharmony_ci};
155062306a36Sopenharmony_ci
155162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
155262306a36Sopenharmony_ci	.halt_reg = 0x1d004,
155362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
155462306a36Sopenharmony_ci	.clkr = {
155562306a36Sopenharmony_ci		.enable_reg = 0x1d004,
155662306a36Sopenharmony_ci		.enable_mask = BIT(0),
155762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
155862306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_spi_apps_clk",
155962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
156062306a36Sopenharmony_ci				&blsp1_qup3_spi_apps_clk_src.clkr.hw,
156162306a36Sopenharmony_ci			},
156262306a36Sopenharmony_ci			.num_parents = 1,
156362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
156462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
156562306a36Sopenharmony_ci		},
156662306a36Sopenharmony_ci	},
156762306a36Sopenharmony_ci};
156862306a36Sopenharmony_ci
156962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
157062306a36Sopenharmony_ci	.halt_reg = 0x1f008,
157162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
157262306a36Sopenharmony_ci	.clkr = {
157362306a36Sopenharmony_ci		.enable_reg = 0x1f008,
157462306a36Sopenharmony_ci		.enable_mask = BIT(0),
157562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
157662306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_i2c_apps_clk",
157762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
157862306a36Sopenharmony_ci				&blsp1_qup4_i2c_apps_clk_src.clkr.hw,
157962306a36Sopenharmony_ci			},
158062306a36Sopenharmony_ci			.num_parents = 1,
158162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
158262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
158362306a36Sopenharmony_ci		},
158462306a36Sopenharmony_ci	},
158562306a36Sopenharmony_ci};
158662306a36Sopenharmony_ci
158762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
158862306a36Sopenharmony_ci	.halt_reg = 0x1f004,
158962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
159062306a36Sopenharmony_ci	.clkr = {
159162306a36Sopenharmony_ci		.enable_reg = 0x1f004,
159262306a36Sopenharmony_ci		.enable_mask = BIT(0),
159362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
159462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_spi_apps_clk",
159562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
159662306a36Sopenharmony_ci				&blsp1_qup4_spi_apps_clk_src.clkr.hw,
159762306a36Sopenharmony_ci			},
159862306a36Sopenharmony_ci			.num_parents = 1,
159962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
160062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
160162306a36Sopenharmony_ci		},
160262306a36Sopenharmony_ci	},
160362306a36Sopenharmony_ci};
160462306a36Sopenharmony_ci
160562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
160662306a36Sopenharmony_ci	.halt_reg = 0x21008,
160762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
160862306a36Sopenharmony_ci	.clkr = {
160962306a36Sopenharmony_ci		.enable_reg = 0x21008,
161062306a36Sopenharmony_ci		.enable_mask = BIT(0),
161162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
161262306a36Sopenharmony_ci			.name = "gcc_blsp1_qup5_i2c_apps_clk",
161362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
161462306a36Sopenharmony_ci				&blsp1_qup5_i2c_apps_clk_src.clkr.hw,
161562306a36Sopenharmony_ci			},
161662306a36Sopenharmony_ci			.num_parents = 1,
161762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
161862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
161962306a36Sopenharmony_ci		},
162062306a36Sopenharmony_ci	},
162162306a36Sopenharmony_ci};
162262306a36Sopenharmony_ci
162362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
162462306a36Sopenharmony_ci	.halt_reg = 0x21004,
162562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
162662306a36Sopenharmony_ci	.clkr = {
162762306a36Sopenharmony_ci		.enable_reg = 0x21004,
162862306a36Sopenharmony_ci		.enable_mask = BIT(0),
162962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
163062306a36Sopenharmony_ci			.name = "gcc_blsp1_qup5_spi_apps_clk",
163162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
163262306a36Sopenharmony_ci				&blsp1_qup5_spi_apps_clk_src.clkr.hw,
163362306a36Sopenharmony_ci			},
163462306a36Sopenharmony_ci			.num_parents = 1,
163562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
163662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
163762306a36Sopenharmony_ci		},
163862306a36Sopenharmony_ci	},
163962306a36Sopenharmony_ci};
164062306a36Sopenharmony_ci
164162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
164262306a36Sopenharmony_ci	.halt_reg = 0x23008,
164362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
164462306a36Sopenharmony_ci	.clkr = {
164562306a36Sopenharmony_ci		.enable_reg = 0x23008,
164662306a36Sopenharmony_ci		.enable_mask = BIT(0),
164762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
164862306a36Sopenharmony_ci			.name = "gcc_blsp1_qup6_i2c_apps_clk",
164962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
165062306a36Sopenharmony_ci				&blsp1_qup6_i2c_apps_clk_src.clkr.hw,
165162306a36Sopenharmony_ci			},
165262306a36Sopenharmony_ci			.num_parents = 1,
165362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
165462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
165562306a36Sopenharmony_ci		},
165662306a36Sopenharmony_ci	},
165762306a36Sopenharmony_ci};
165862306a36Sopenharmony_ci
165962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
166062306a36Sopenharmony_ci	.halt_reg = 0x23004,
166162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
166262306a36Sopenharmony_ci	.clkr = {
166362306a36Sopenharmony_ci		.enable_reg = 0x23004,
166462306a36Sopenharmony_ci		.enable_mask = BIT(0),
166562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
166662306a36Sopenharmony_ci			.name = "gcc_blsp1_qup6_spi_apps_clk",
166762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
166862306a36Sopenharmony_ci				&blsp1_qup6_spi_apps_clk_src.clkr.hw,
166962306a36Sopenharmony_ci			},
167062306a36Sopenharmony_ci			.num_parents = 1,
167162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
167262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
167362306a36Sopenharmony_ci		},
167462306a36Sopenharmony_ci	},
167562306a36Sopenharmony_ci};
167662306a36Sopenharmony_ci
167762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_sleep_clk = {
167862306a36Sopenharmony_ci	.halt_reg = 0x17008,
167962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
168062306a36Sopenharmony_ci	.clkr = {
168162306a36Sopenharmony_ci		.enable_reg = 0x52004,
168262306a36Sopenharmony_ci		.enable_mask = BIT(16),
168362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
168462306a36Sopenharmony_ci			.name = "gcc_blsp1_sleep_clk",
168562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
168662306a36Sopenharmony_ci		},
168762306a36Sopenharmony_ci	},
168862306a36Sopenharmony_ci};
168962306a36Sopenharmony_ci
169062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = {
169162306a36Sopenharmony_ci	.halt_reg = 0x1a004,
169262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
169362306a36Sopenharmony_ci	.clkr = {
169462306a36Sopenharmony_ci		.enable_reg = 0x1a004,
169562306a36Sopenharmony_ci		.enable_mask = BIT(0),
169662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
169762306a36Sopenharmony_ci			.name = "gcc_blsp1_uart1_apps_clk",
169862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
169962306a36Sopenharmony_ci				&blsp1_uart1_apps_clk_src.clkr.hw,
170062306a36Sopenharmony_ci			},
170162306a36Sopenharmony_ci			.num_parents = 1,
170262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
170362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
170462306a36Sopenharmony_ci		},
170562306a36Sopenharmony_ci	},
170662306a36Sopenharmony_ci};
170762306a36Sopenharmony_ci
170862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = {
170962306a36Sopenharmony_ci	.halt_reg = 0x1c004,
171062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
171162306a36Sopenharmony_ci	.clkr = {
171262306a36Sopenharmony_ci		.enable_reg = 0x1c004,
171362306a36Sopenharmony_ci		.enable_mask = BIT(0),
171462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
171562306a36Sopenharmony_ci			.name = "gcc_blsp1_uart2_apps_clk",
171662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
171762306a36Sopenharmony_ci				&blsp1_uart2_apps_clk_src.clkr.hw,
171862306a36Sopenharmony_ci			},
171962306a36Sopenharmony_ci			.num_parents = 1,
172062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
172162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
172262306a36Sopenharmony_ci		},
172362306a36Sopenharmony_ci	},
172462306a36Sopenharmony_ci};
172562306a36Sopenharmony_ci
172662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart3_apps_clk = {
172762306a36Sopenharmony_ci	.halt_reg = 0x1e004,
172862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
172962306a36Sopenharmony_ci	.clkr = {
173062306a36Sopenharmony_ci		.enable_reg = 0x1e004,
173162306a36Sopenharmony_ci		.enable_mask = BIT(0),
173262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
173362306a36Sopenharmony_ci			.name = "gcc_blsp1_uart3_apps_clk",
173462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
173562306a36Sopenharmony_ci				&blsp1_uart3_apps_clk_src.clkr.hw,
173662306a36Sopenharmony_ci			},
173762306a36Sopenharmony_ci			.num_parents = 1,
173862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
173962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
174062306a36Sopenharmony_ci		},
174162306a36Sopenharmony_ci	},
174262306a36Sopenharmony_ci};
174362306a36Sopenharmony_ci
174462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_ahb_clk = {
174562306a36Sopenharmony_ci	.halt_reg = 0x25004,
174662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
174762306a36Sopenharmony_ci	.clkr = {
174862306a36Sopenharmony_ci		.enable_reg = 0x52004,
174962306a36Sopenharmony_ci		.enable_mask = BIT(15),
175062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
175162306a36Sopenharmony_ci			.name = "gcc_blsp2_ahb_clk",
175262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175362306a36Sopenharmony_ci		},
175462306a36Sopenharmony_ci	},
175562306a36Sopenharmony_ci};
175662306a36Sopenharmony_ci
175762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
175862306a36Sopenharmony_ci	.halt_reg = 0x26008,
175962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
176062306a36Sopenharmony_ci	.clkr = {
176162306a36Sopenharmony_ci		.enable_reg = 0x26008,
176262306a36Sopenharmony_ci		.enable_mask = BIT(0),
176362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
176462306a36Sopenharmony_ci			.name = "gcc_blsp2_qup1_i2c_apps_clk",
176562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
176662306a36Sopenharmony_ci				&blsp2_qup1_i2c_apps_clk_src.clkr.hw,
176762306a36Sopenharmony_ci			},
176862306a36Sopenharmony_ci			.num_parents = 1,
176962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
177062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
177162306a36Sopenharmony_ci		},
177262306a36Sopenharmony_ci	},
177362306a36Sopenharmony_ci};
177462306a36Sopenharmony_ci
177562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
177662306a36Sopenharmony_ci	.halt_reg = 0x26004,
177762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
177862306a36Sopenharmony_ci	.clkr = {
177962306a36Sopenharmony_ci		.enable_reg = 0x26004,
178062306a36Sopenharmony_ci		.enable_mask = BIT(0),
178162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
178262306a36Sopenharmony_ci			.name = "gcc_blsp2_qup1_spi_apps_clk",
178362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
178462306a36Sopenharmony_ci				&blsp2_qup1_spi_apps_clk_src.clkr.hw,
178562306a36Sopenharmony_ci			},
178662306a36Sopenharmony_ci			.num_parents = 1,
178762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
178862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
178962306a36Sopenharmony_ci		},
179062306a36Sopenharmony_ci	},
179162306a36Sopenharmony_ci};
179262306a36Sopenharmony_ci
179362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
179462306a36Sopenharmony_ci	.halt_reg = 0x28008,
179562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
179662306a36Sopenharmony_ci	.clkr = {
179762306a36Sopenharmony_ci		.enable_reg = 0x28008,
179862306a36Sopenharmony_ci		.enable_mask = BIT(0),
179962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
180062306a36Sopenharmony_ci			.name = "gcc_blsp2_qup2_i2c_apps_clk",
180162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
180262306a36Sopenharmony_ci				&blsp2_qup2_i2c_apps_clk_src.clkr.hw,
180362306a36Sopenharmony_ci			},
180462306a36Sopenharmony_ci			.num_parents = 1,
180562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
180662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
180762306a36Sopenharmony_ci		},
180862306a36Sopenharmony_ci	},
180962306a36Sopenharmony_ci};
181062306a36Sopenharmony_ci
181162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
181262306a36Sopenharmony_ci	.halt_reg = 0x28004,
181362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
181462306a36Sopenharmony_ci	.clkr = {
181562306a36Sopenharmony_ci		.enable_reg = 0x28004,
181662306a36Sopenharmony_ci		.enable_mask = BIT(0),
181762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
181862306a36Sopenharmony_ci			.name = "gcc_blsp2_qup2_spi_apps_clk",
181962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
182062306a36Sopenharmony_ci				&blsp2_qup2_spi_apps_clk_src.clkr.hw,
182162306a36Sopenharmony_ci			},
182262306a36Sopenharmony_ci			.num_parents = 1,
182362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
182462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
182562306a36Sopenharmony_ci		},
182662306a36Sopenharmony_ci	},
182762306a36Sopenharmony_ci};
182862306a36Sopenharmony_ci
182962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
183062306a36Sopenharmony_ci	.halt_reg = 0x2a008,
183162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
183262306a36Sopenharmony_ci	.clkr = {
183362306a36Sopenharmony_ci		.enable_reg = 0x2a008,
183462306a36Sopenharmony_ci		.enable_mask = BIT(0),
183562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
183662306a36Sopenharmony_ci			.name = "gcc_blsp2_qup3_i2c_apps_clk",
183762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
183862306a36Sopenharmony_ci				&blsp2_qup3_i2c_apps_clk_src.clkr.hw,
183962306a36Sopenharmony_ci			},
184062306a36Sopenharmony_ci			.num_parents = 1,
184162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
184262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
184362306a36Sopenharmony_ci		},
184462306a36Sopenharmony_ci	},
184562306a36Sopenharmony_ci};
184662306a36Sopenharmony_ci
184762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
184862306a36Sopenharmony_ci	.halt_reg = 0x2a004,
184962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
185062306a36Sopenharmony_ci	.clkr = {
185162306a36Sopenharmony_ci		.enable_reg = 0x2a004,
185262306a36Sopenharmony_ci		.enable_mask = BIT(0),
185362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
185462306a36Sopenharmony_ci			.name = "gcc_blsp2_qup3_spi_apps_clk",
185562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
185662306a36Sopenharmony_ci				&blsp2_qup3_spi_apps_clk_src.clkr.hw,
185762306a36Sopenharmony_ci			},
185862306a36Sopenharmony_ci			.num_parents = 1,
185962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
186062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
186162306a36Sopenharmony_ci		},
186262306a36Sopenharmony_ci	},
186362306a36Sopenharmony_ci};
186462306a36Sopenharmony_ci
186562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
186662306a36Sopenharmony_ci	.halt_reg = 0x2c008,
186762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
186862306a36Sopenharmony_ci	.clkr = {
186962306a36Sopenharmony_ci		.enable_reg = 0x2c008,
187062306a36Sopenharmony_ci		.enable_mask = BIT(0),
187162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
187262306a36Sopenharmony_ci			.name = "gcc_blsp2_qup4_i2c_apps_clk",
187362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
187462306a36Sopenharmony_ci				&blsp2_qup4_i2c_apps_clk_src.clkr.hw,
187562306a36Sopenharmony_ci			},
187662306a36Sopenharmony_ci			.num_parents = 1,
187762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
187862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
187962306a36Sopenharmony_ci		},
188062306a36Sopenharmony_ci	},
188162306a36Sopenharmony_ci};
188262306a36Sopenharmony_ci
188362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
188462306a36Sopenharmony_ci	.halt_reg = 0x2c004,
188562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
188662306a36Sopenharmony_ci	.clkr = {
188762306a36Sopenharmony_ci		.enable_reg = 0x2c004,
188862306a36Sopenharmony_ci		.enable_mask = BIT(0),
188962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
189062306a36Sopenharmony_ci			.name = "gcc_blsp2_qup4_spi_apps_clk",
189162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
189262306a36Sopenharmony_ci				&blsp2_qup4_spi_apps_clk_src.clkr.hw,
189362306a36Sopenharmony_ci			},
189462306a36Sopenharmony_ci			.num_parents = 1,
189562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
189662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
189762306a36Sopenharmony_ci		},
189862306a36Sopenharmony_ci	},
189962306a36Sopenharmony_ci};
190062306a36Sopenharmony_ci
190162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
190262306a36Sopenharmony_ci	.halt_reg = 0x2e008,
190362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
190462306a36Sopenharmony_ci	.clkr = {
190562306a36Sopenharmony_ci		.enable_reg = 0x2e008,
190662306a36Sopenharmony_ci		.enable_mask = BIT(0),
190762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
190862306a36Sopenharmony_ci			.name = "gcc_blsp2_qup5_i2c_apps_clk",
190962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
191062306a36Sopenharmony_ci				&blsp2_qup5_i2c_apps_clk_src.clkr.hw,
191162306a36Sopenharmony_ci			},
191262306a36Sopenharmony_ci			.num_parents = 1,
191362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
191462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
191562306a36Sopenharmony_ci		},
191662306a36Sopenharmony_ci	},
191762306a36Sopenharmony_ci};
191862306a36Sopenharmony_ci
191962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
192062306a36Sopenharmony_ci	.halt_reg = 0x2e004,
192162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
192262306a36Sopenharmony_ci	.clkr = {
192362306a36Sopenharmony_ci		.enable_reg = 0x2e004,
192462306a36Sopenharmony_ci		.enable_mask = BIT(0),
192562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
192662306a36Sopenharmony_ci			.name = "gcc_blsp2_qup5_spi_apps_clk",
192762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
192862306a36Sopenharmony_ci				&blsp2_qup5_spi_apps_clk_src.clkr.hw,
192962306a36Sopenharmony_ci			},
193062306a36Sopenharmony_ci			.num_parents = 1,
193162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
193262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
193362306a36Sopenharmony_ci		},
193462306a36Sopenharmony_ci	},
193562306a36Sopenharmony_ci};
193662306a36Sopenharmony_ci
193762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
193862306a36Sopenharmony_ci	.halt_reg = 0x30008,
193962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
194062306a36Sopenharmony_ci	.clkr = {
194162306a36Sopenharmony_ci		.enable_reg = 0x30008,
194262306a36Sopenharmony_ci		.enable_mask = BIT(0),
194362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
194462306a36Sopenharmony_ci			.name = "gcc_blsp2_qup6_i2c_apps_clk",
194562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
194662306a36Sopenharmony_ci				&blsp2_qup6_i2c_apps_clk_src.clkr.hw,
194762306a36Sopenharmony_ci			},
194862306a36Sopenharmony_ci			.num_parents = 1,
194962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
195062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
195162306a36Sopenharmony_ci		},
195262306a36Sopenharmony_ci	},
195362306a36Sopenharmony_ci};
195462306a36Sopenharmony_ci
195562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
195662306a36Sopenharmony_ci	.halt_reg = 0x30004,
195762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
195862306a36Sopenharmony_ci	.clkr = {
195962306a36Sopenharmony_ci		.enable_reg = 0x30004,
196062306a36Sopenharmony_ci		.enable_mask = BIT(0),
196162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
196262306a36Sopenharmony_ci			.name = "gcc_blsp2_qup6_spi_apps_clk",
196362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
196462306a36Sopenharmony_ci				&blsp2_qup6_spi_apps_clk_src.clkr.hw,
196562306a36Sopenharmony_ci			},
196662306a36Sopenharmony_ci			.num_parents = 1,
196762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
196862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
196962306a36Sopenharmony_ci		},
197062306a36Sopenharmony_ci	},
197162306a36Sopenharmony_ci};
197262306a36Sopenharmony_ci
197362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_sleep_clk = {
197462306a36Sopenharmony_ci	.halt_reg = 0x25008,
197562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
197662306a36Sopenharmony_ci	.clkr = {
197762306a36Sopenharmony_ci		.enable_reg = 0x52004,
197862306a36Sopenharmony_ci		.enable_mask = BIT(14),
197962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
198062306a36Sopenharmony_ci			.name = "gcc_blsp2_sleep_clk",
198162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
198262306a36Sopenharmony_ci		},
198362306a36Sopenharmony_ci	},
198462306a36Sopenharmony_ci};
198562306a36Sopenharmony_ci
198662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart1_apps_clk = {
198762306a36Sopenharmony_ci	.halt_reg = 0x27004,
198862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
198962306a36Sopenharmony_ci	.clkr = {
199062306a36Sopenharmony_ci		.enable_reg = 0x27004,
199162306a36Sopenharmony_ci		.enable_mask = BIT(0),
199262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
199362306a36Sopenharmony_ci			.name = "gcc_blsp2_uart1_apps_clk",
199462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
199562306a36Sopenharmony_ci				&blsp2_uart1_apps_clk_src.clkr.hw,
199662306a36Sopenharmony_ci			},
199762306a36Sopenharmony_ci			.num_parents = 1,
199862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
199962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
200062306a36Sopenharmony_ci		},
200162306a36Sopenharmony_ci	},
200262306a36Sopenharmony_ci};
200362306a36Sopenharmony_ci
200462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart2_apps_clk = {
200562306a36Sopenharmony_ci	.halt_reg = 0x29004,
200662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
200762306a36Sopenharmony_ci	.clkr = {
200862306a36Sopenharmony_ci		.enable_reg = 0x29004,
200962306a36Sopenharmony_ci		.enable_mask = BIT(0),
201062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
201162306a36Sopenharmony_ci			.name = "gcc_blsp2_uart2_apps_clk",
201262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
201362306a36Sopenharmony_ci				&blsp2_uart2_apps_clk_src.clkr.hw,
201462306a36Sopenharmony_ci			},
201562306a36Sopenharmony_ci			.num_parents = 1,
201662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
201762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
201862306a36Sopenharmony_ci		},
201962306a36Sopenharmony_ci	},
202062306a36Sopenharmony_ci};
202162306a36Sopenharmony_ci
202262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart3_apps_clk = {
202362306a36Sopenharmony_ci	.halt_reg = 0x2b004,
202462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
202562306a36Sopenharmony_ci	.clkr = {
202662306a36Sopenharmony_ci		.enable_reg = 0x2b004,
202762306a36Sopenharmony_ci		.enable_mask = BIT(0),
202862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
202962306a36Sopenharmony_ci			.name = "gcc_blsp2_uart3_apps_clk",
203062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
203162306a36Sopenharmony_ci				&blsp2_uart3_apps_clk_src.clkr.hw,
203262306a36Sopenharmony_ci			},
203362306a36Sopenharmony_ci			.num_parents = 1,
203462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
203562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
203662306a36Sopenharmony_ci		},
203762306a36Sopenharmony_ci	},
203862306a36Sopenharmony_ci};
203962306a36Sopenharmony_ci
204062306a36Sopenharmony_cistatic struct clk_branch gcc_cfg_noc_usb3_axi_clk = {
204162306a36Sopenharmony_ci	.halt_reg = 0x5018,
204262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
204362306a36Sopenharmony_ci	.clkr = {
204462306a36Sopenharmony_ci		.enable_reg = 0x5018,
204562306a36Sopenharmony_ci		.enable_mask = BIT(0),
204662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
204762306a36Sopenharmony_ci			.name = "gcc_cfg_noc_usb3_axi_clk",
204862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
204962306a36Sopenharmony_ci				&usb30_master_clk_src.clkr.hw,
205062306a36Sopenharmony_ci			},
205162306a36Sopenharmony_ci			.num_parents = 1,
205262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
205362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
205462306a36Sopenharmony_ci		},
205562306a36Sopenharmony_ci	},
205662306a36Sopenharmony_ci};
205762306a36Sopenharmony_ci
205862306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
205962306a36Sopenharmony_ci	.halt_reg = 0x64000,
206062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
206162306a36Sopenharmony_ci	.clkr = {
206262306a36Sopenharmony_ci		.enable_reg = 0x64000,
206362306a36Sopenharmony_ci		.enable_mask = BIT(0),
206462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
206562306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
206662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
206762306a36Sopenharmony_ci				&gp1_clk_src.clkr.hw,
206862306a36Sopenharmony_ci			},
206962306a36Sopenharmony_ci			.num_parents = 1,
207062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
207162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
207262306a36Sopenharmony_ci		},
207362306a36Sopenharmony_ci	},
207462306a36Sopenharmony_ci};
207562306a36Sopenharmony_ci
207662306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
207762306a36Sopenharmony_ci	.halt_reg = 0x65000,
207862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
207962306a36Sopenharmony_ci	.clkr = {
208062306a36Sopenharmony_ci		.enable_reg = 0x65000,
208162306a36Sopenharmony_ci		.enable_mask = BIT(0),
208262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
208362306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
208462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
208562306a36Sopenharmony_ci				&gp2_clk_src.clkr.hw,
208662306a36Sopenharmony_ci			},
208762306a36Sopenharmony_ci			.num_parents = 1,
208862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
208962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
209062306a36Sopenharmony_ci		},
209162306a36Sopenharmony_ci	},
209262306a36Sopenharmony_ci};
209362306a36Sopenharmony_ci
209462306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
209562306a36Sopenharmony_ci	.halt_reg = 0x66000,
209662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
209762306a36Sopenharmony_ci	.clkr = {
209862306a36Sopenharmony_ci		.enable_reg = 0x66000,
209962306a36Sopenharmony_ci		.enable_mask = BIT(0),
210062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
210162306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
210262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
210362306a36Sopenharmony_ci				&gp3_clk_src.clkr.hw,
210462306a36Sopenharmony_ci			},
210562306a36Sopenharmony_ci			.num_parents = 1,
210662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
210762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
210862306a36Sopenharmony_ci		},
210962306a36Sopenharmony_ci	},
211062306a36Sopenharmony_ci};
211162306a36Sopenharmony_ci
211262306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_gfx_clk = {
211362306a36Sopenharmony_ci	.halt_reg = 0x46040,
211462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
211562306a36Sopenharmony_ci	.clkr = {
211662306a36Sopenharmony_ci		.enable_reg = 0x46040,
211762306a36Sopenharmony_ci		.enable_mask = BIT(0),
211862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
211962306a36Sopenharmony_ci			.name = "gcc_bimc_gfx_clk",
212062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
212162306a36Sopenharmony_ci		},
212262306a36Sopenharmony_ci	},
212362306a36Sopenharmony_ci};
212462306a36Sopenharmony_ci
212562306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_bimc_gfx_clk = {
212662306a36Sopenharmony_ci	.halt_reg = 0x71010,
212762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
212862306a36Sopenharmony_ci	.clkr = {
212962306a36Sopenharmony_ci		.enable_reg = 0x71010,
213062306a36Sopenharmony_ci		.enable_mask = BIT(0),
213162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
213262306a36Sopenharmony_ci			.name = "gcc_gpu_bimc_gfx_clk",
213362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
213462306a36Sopenharmony_ci		},
213562306a36Sopenharmony_ci	},
213662306a36Sopenharmony_ci};
213762306a36Sopenharmony_ci
213862306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_bimc_gfx_src_clk = {
213962306a36Sopenharmony_ci	.halt_reg = 0x7100c,
214062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
214162306a36Sopenharmony_ci	.clkr = {
214262306a36Sopenharmony_ci		.enable_reg = 0x7100c,
214362306a36Sopenharmony_ci		.enable_mask = BIT(0),
214462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
214562306a36Sopenharmony_ci			.name = "gcc_gpu_bimc_gfx_src_clk",
214662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
214762306a36Sopenharmony_ci		},
214862306a36Sopenharmony_ci	},
214962306a36Sopenharmony_ci};
215062306a36Sopenharmony_ci
215162306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_cfg_ahb_clk = {
215262306a36Sopenharmony_ci	.halt_reg = 0x71004,
215362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
215462306a36Sopenharmony_ci	.clkr = {
215562306a36Sopenharmony_ci		.enable_reg = 0x71004,
215662306a36Sopenharmony_ci		.enable_mask = BIT(0),
215762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
215862306a36Sopenharmony_ci			.name = "gcc_gpu_cfg_ahb_clk",
215962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
216062306a36Sopenharmony_ci			/*
216162306a36Sopenharmony_ci			 * The GPU IOMMU depends on this clock and hypervisor
216262306a36Sopenharmony_ci			 * will crash the SoC if this clock goes down, due to
216362306a36Sopenharmony_ci			 * secure contexts protection.
216462306a36Sopenharmony_ci			 */
216562306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
216662306a36Sopenharmony_ci		},
216762306a36Sopenharmony_ci	},
216862306a36Sopenharmony_ci};
216962306a36Sopenharmony_ci
217062306a36Sopenharmony_cistatic struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
217162306a36Sopenharmony_ci	.halt_reg = 0x71018,
217262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
217362306a36Sopenharmony_ci	.clkr = {
217462306a36Sopenharmony_ci		.enable_reg = 0x71018,
217562306a36Sopenharmony_ci		.enable_mask = BIT(0),
217662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
217762306a36Sopenharmony_ci			.name = "gcc_gpu_snoc_dvm_gfx_clk",
217862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
217962306a36Sopenharmony_ci		},
218062306a36Sopenharmony_ci	},
218162306a36Sopenharmony_ci};
218262306a36Sopenharmony_ci
218362306a36Sopenharmony_cistatic struct clk_branch gcc_hmss_ahb_clk = {
218462306a36Sopenharmony_ci	.halt_reg = 0x48000,
218562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
218662306a36Sopenharmony_ci	.clkr = {
218762306a36Sopenharmony_ci		.enable_reg = 0x52004,
218862306a36Sopenharmony_ci		.enable_mask = BIT(21),
218962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
219062306a36Sopenharmony_ci			.name = "gcc_hmss_ahb_clk",
219162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
219262306a36Sopenharmony_ci				&hmss_ahb_clk_src.clkr.hw,
219362306a36Sopenharmony_ci			},
219462306a36Sopenharmony_ci			.num_parents = 1,
219562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
219662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
219762306a36Sopenharmony_ci		},
219862306a36Sopenharmony_ci	},
219962306a36Sopenharmony_ci};
220062306a36Sopenharmony_ci
220162306a36Sopenharmony_cistatic struct clk_branch gcc_hmss_at_clk = {
220262306a36Sopenharmony_ci	.halt_reg = 0x48010,
220362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
220462306a36Sopenharmony_ci	.clkr = {
220562306a36Sopenharmony_ci		.enable_reg = 0x48010,
220662306a36Sopenharmony_ci		.enable_mask = BIT(0),
220762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
220862306a36Sopenharmony_ci			.name = "gcc_hmss_at_clk",
220962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
221062306a36Sopenharmony_ci		},
221162306a36Sopenharmony_ci	},
221262306a36Sopenharmony_ci};
221362306a36Sopenharmony_ci
221462306a36Sopenharmony_cistatic struct clk_branch gcc_hmss_rbcpr_clk = {
221562306a36Sopenharmony_ci	.halt_reg = 0x48008,
221662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
221762306a36Sopenharmony_ci	.clkr = {
221862306a36Sopenharmony_ci		.enable_reg = 0x48008,
221962306a36Sopenharmony_ci		.enable_mask = BIT(0),
222062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
222162306a36Sopenharmony_ci			.name = "gcc_hmss_rbcpr_clk",
222262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
222362306a36Sopenharmony_ci				&hmss_rbcpr_clk_src.clkr.hw,
222462306a36Sopenharmony_ci			},
222562306a36Sopenharmony_ci			.num_parents = 1,
222662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
222762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
222862306a36Sopenharmony_ci		},
222962306a36Sopenharmony_ci	},
223062306a36Sopenharmony_ci};
223162306a36Sopenharmony_ci
223262306a36Sopenharmony_cistatic struct clk_branch gcc_hmss_trig_clk = {
223362306a36Sopenharmony_ci	.halt_reg = 0x4800c,
223462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
223562306a36Sopenharmony_ci	.clkr = {
223662306a36Sopenharmony_ci		.enable_reg = 0x4800c,
223762306a36Sopenharmony_ci		.enable_mask = BIT(0),
223862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
223962306a36Sopenharmony_ci			.name = "gcc_hmss_trig_clk",
224062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
224162306a36Sopenharmony_ci		},
224262306a36Sopenharmony_ci	},
224362306a36Sopenharmony_ci};
224462306a36Sopenharmony_ci
224562306a36Sopenharmony_cistatic struct freq_tbl ftbl_hmss_gpll0_clk_src[] = {
224662306a36Sopenharmony_ci	F( 300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
224762306a36Sopenharmony_ci	F( 600000000, P_GPLL0_OUT_MAIN, 1, 0, 0),
224862306a36Sopenharmony_ci	{ }
224962306a36Sopenharmony_ci};
225062306a36Sopenharmony_ci
225162306a36Sopenharmony_cistatic struct clk_rcg2 hmss_gpll0_clk_src = {
225262306a36Sopenharmony_ci	.cmd_rcgr = 0x4805c,
225362306a36Sopenharmony_ci	.hid_width = 5,
225462306a36Sopenharmony_ci	.parent_map = gcc_parent_map_1,
225562306a36Sopenharmony_ci	.freq_tbl = ftbl_hmss_gpll0_clk_src,
225662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
225762306a36Sopenharmony_ci		.name = "hmss_gpll0_clk_src",
225862306a36Sopenharmony_ci		.parent_data = gcc_parent_data_1,
225962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_parent_data_1),
226062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
226162306a36Sopenharmony_ci	},
226262306a36Sopenharmony_ci};
226362306a36Sopenharmony_ci
226462306a36Sopenharmony_cistatic struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
226562306a36Sopenharmony_ci	.halt_reg = 0x9004,
226662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
226762306a36Sopenharmony_ci	.clkr = {
226862306a36Sopenharmony_ci		.enable_reg = 0x9004,
226962306a36Sopenharmony_ci		.enable_mask = BIT(0),
227062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
227162306a36Sopenharmony_ci			.name = "gcc_mmss_noc_cfg_ahb_clk",
227262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
227362306a36Sopenharmony_ci			/*
227462306a36Sopenharmony_ci			 * Any access to mmss depends on this clock.
227562306a36Sopenharmony_ci			 * Gating this clock has been shown to crash the system
227662306a36Sopenharmony_ci			 * when mmssnoc_axi_rpm_clk is inited in rpmcc.
227762306a36Sopenharmony_ci			 */
227862306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
227962306a36Sopenharmony_ci		},
228062306a36Sopenharmony_ci	},
228162306a36Sopenharmony_ci};
228262306a36Sopenharmony_ci
228362306a36Sopenharmony_cistatic struct clk_branch gcc_mmss_qm_ahb_clk = {
228462306a36Sopenharmony_ci	.halt_reg = 0x9030,
228562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
228662306a36Sopenharmony_ci	.clkr = {
228762306a36Sopenharmony_ci		.enable_reg = 0x9030,
228862306a36Sopenharmony_ci		.enable_mask = BIT(0),
228962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
229062306a36Sopenharmony_ci			.name = "gcc_mmss_qm_ahb_clk",
229162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
229262306a36Sopenharmony_ci		},
229362306a36Sopenharmony_ci	},
229462306a36Sopenharmony_ci};
229562306a36Sopenharmony_ci
229662306a36Sopenharmony_cistatic struct clk_branch gcc_mmss_qm_core_clk = {
229762306a36Sopenharmony_ci	.halt_reg = 0x900c,
229862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
229962306a36Sopenharmony_ci	.clkr = {
230062306a36Sopenharmony_ci		.enable_reg = 0x900c,
230162306a36Sopenharmony_ci		.enable_mask = BIT(0),
230262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
230362306a36Sopenharmony_ci			.name = "gcc_mmss_qm_core_clk",
230462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
230562306a36Sopenharmony_ci		},
230662306a36Sopenharmony_ci	},
230762306a36Sopenharmony_ci};
230862306a36Sopenharmony_ci
230962306a36Sopenharmony_cistatic struct clk_branch gcc_mmss_sys_noc_axi_clk = {
231062306a36Sopenharmony_ci	.halt_reg = 0x9000,
231162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
231262306a36Sopenharmony_ci	.clkr = {
231362306a36Sopenharmony_ci		.enable_reg = 0x9000,
231462306a36Sopenharmony_ci		.enable_mask = BIT(0),
231562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
231662306a36Sopenharmony_ci			.name = "gcc_mmss_sys_noc_axi_clk",
231762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
231862306a36Sopenharmony_ci		},
231962306a36Sopenharmony_ci	},
232062306a36Sopenharmony_ci};
232162306a36Sopenharmony_ci
232262306a36Sopenharmony_cistatic struct clk_branch gcc_mss_at_clk = {
232362306a36Sopenharmony_ci	.halt_reg = 0x8a00c,
232462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
232562306a36Sopenharmony_ci	.clkr = {
232662306a36Sopenharmony_ci		.enable_reg = 0x8a00c,
232762306a36Sopenharmony_ci		.enable_mask = BIT(0),
232862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
232962306a36Sopenharmony_ci			.name = "gcc_mss_at_clk",
233062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
233162306a36Sopenharmony_ci		},
233262306a36Sopenharmony_ci	},
233362306a36Sopenharmony_ci};
233462306a36Sopenharmony_ci
233562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_aux_clk = {
233662306a36Sopenharmony_ci	.halt_reg = 0x6b014,
233762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
233862306a36Sopenharmony_ci	.clkr = {
233962306a36Sopenharmony_ci		.enable_reg = 0x6b014,
234062306a36Sopenharmony_ci		.enable_mask = BIT(0),
234162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
234262306a36Sopenharmony_ci			.name = "gcc_pcie_0_aux_clk",
234362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
234462306a36Sopenharmony_ci				&pcie_aux_clk_src.clkr.hw,
234562306a36Sopenharmony_ci			},
234662306a36Sopenharmony_ci			.num_parents = 1,
234762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
234862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
234962306a36Sopenharmony_ci		},
235062306a36Sopenharmony_ci	},
235162306a36Sopenharmony_ci};
235262306a36Sopenharmony_ci
235362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
235462306a36Sopenharmony_ci	.halt_reg = 0x6b010,
235562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
235662306a36Sopenharmony_ci	.clkr = {
235762306a36Sopenharmony_ci		.enable_reg = 0x6b010,
235862306a36Sopenharmony_ci		.enable_mask = BIT(0),
235962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
236062306a36Sopenharmony_ci			.name = "gcc_pcie_0_cfg_ahb_clk",
236162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
236262306a36Sopenharmony_ci		},
236362306a36Sopenharmony_ci	},
236462306a36Sopenharmony_ci};
236562306a36Sopenharmony_ci
236662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_mstr_axi_clk = {
236762306a36Sopenharmony_ci	.halt_reg = 0x6b00c,
236862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
236962306a36Sopenharmony_ci	.clkr = {
237062306a36Sopenharmony_ci		.enable_reg = 0x6b00c,
237162306a36Sopenharmony_ci		.enable_mask = BIT(0),
237262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
237362306a36Sopenharmony_ci			.name = "gcc_pcie_0_mstr_axi_clk",
237462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
237562306a36Sopenharmony_ci		},
237662306a36Sopenharmony_ci	},
237762306a36Sopenharmony_ci};
237862306a36Sopenharmony_ci
237962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipe_clk = {
238062306a36Sopenharmony_ci	.halt_reg = 0x6b018,
238162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
238262306a36Sopenharmony_ci	.clkr = {
238362306a36Sopenharmony_ci		.enable_reg = 0x6b018,
238462306a36Sopenharmony_ci		.enable_mask = BIT(0),
238562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
238662306a36Sopenharmony_ci			.name = "gcc_pcie_0_pipe_clk",
238762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
238862306a36Sopenharmony_ci		},
238962306a36Sopenharmony_ci	},
239062306a36Sopenharmony_ci};
239162306a36Sopenharmony_ci
239262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_axi_clk = {
239362306a36Sopenharmony_ci	.halt_reg = 0x6b008,
239462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
239562306a36Sopenharmony_ci	.clkr = {
239662306a36Sopenharmony_ci		.enable_reg = 0x6b008,
239762306a36Sopenharmony_ci		.enable_mask = BIT(0),
239862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
239962306a36Sopenharmony_ci			.name = "gcc_pcie_0_slv_axi_clk",
240062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
240162306a36Sopenharmony_ci		},
240262306a36Sopenharmony_ci	},
240362306a36Sopenharmony_ci};
240462306a36Sopenharmony_ci
240562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_phy_aux_clk = {
240662306a36Sopenharmony_ci	.halt_reg = 0x6f004,
240762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
240862306a36Sopenharmony_ci	.clkr = {
240962306a36Sopenharmony_ci		.enable_reg = 0x6f004,
241062306a36Sopenharmony_ci		.enable_mask = BIT(0),
241162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
241262306a36Sopenharmony_ci			.name = "gcc_pcie_phy_aux_clk",
241362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
241462306a36Sopenharmony_ci				&pcie_aux_clk_src.clkr.hw,
241562306a36Sopenharmony_ci			},
241662306a36Sopenharmony_ci			.num_parents = 1,
241762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
241862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
241962306a36Sopenharmony_ci		},
242062306a36Sopenharmony_ci	},
242162306a36Sopenharmony_ci};
242262306a36Sopenharmony_ci
242362306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
242462306a36Sopenharmony_ci	.halt_reg = 0x3300c,
242562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
242662306a36Sopenharmony_ci	.clkr = {
242762306a36Sopenharmony_ci		.enable_reg = 0x3300c,
242862306a36Sopenharmony_ci		.enable_mask = BIT(0),
242962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
243062306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
243162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
243262306a36Sopenharmony_ci				&pdm2_clk_src.clkr.hw,
243362306a36Sopenharmony_ci			},
243462306a36Sopenharmony_ci			.num_parents = 1,
243562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
243662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
243762306a36Sopenharmony_ci		},
243862306a36Sopenharmony_ci	},
243962306a36Sopenharmony_ci};
244062306a36Sopenharmony_ci
244162306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
244262306a36Sopenharmony_ci	.halt_reg = 0x33004,
244362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
244462306a36Sopenharmony_ci	.clkr = {
244562306a36Sopenharmony_ci		.enable_reg = 0x33004,
244662306a36Sopenharmony_ci		.enable_mask = BIT(0),
244762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
244862306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
244962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
245062306a36Sopenharmony_ci		},
245162306a36Sopenharmony_ci	},
245262306a36Sopenharmony_ci};
245362306a36Sopenharmony_ci
245462306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = {
245562306a36Sopenharmony_ci	.halt_reg = 0x33008,
245662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
245762306a36Sopenharmony_ci	.clkr = {
245862306a36Sopenharmony_ci		.enable_reg = 0x33008,
245962306a36Sopenharmony_ci		.enable_mask = BIT(0),
246062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
246162306a36Sopenharmony_ci			.name = "gcc_pdm_xo4_clk",
246262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
246362306a36Sopenharmony_ci		},
246462306a36Sopenharmony_ci	},
246562306a36Sopenharmony_ci};
246662306a36Sopenharmony_ci
246762306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
246862306a36Sopenharmony_ci	.halt_reg = 0x34004,
246962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
247062306a36Sopenharmony_ci	.clkr = {
247162306a36Sopenharmony_ci		.enable_reg = 0x52004,
247262306a36Sopenharmony_ci		.enable_mask = BIT(13),
247362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
247462306a36Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
247562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
247662306a36Sopenharmony_ci		},
247762306a36Sopenharmony_ci	},
247862306a36Sopenharmony_ci};
247962306a36Sopenharmony_ci
248062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
248162306a36Sopenharmony_ci	.halt_reg = 0x14008,
248262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
248362306a36Sopenharmony_ci	.clkr = {
248462306a36Sopenharmony_ci		.enable_reg = 0x14008,
248562306a36Sopenharmony_ci		.enable_mask = BIT(0),
248662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
248762306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
248862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
248962306a36Sopenharmony_ci		},
249062306a36Sopenharmony_ci	},
249162306a36Sopenharmony_ci};
249262306a36Sopenharmony_ci
249362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
249462306a36Sopenharmony_ci	.halt_reg = 0x14004,
249562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
249662306a36Sopenharmony_ci	.clkr = {
249762306a36Sopenharmony_ci		.enable_reg = 0x14004,
249862306a36Sopenharmony_ci		.enable_mask = BIT(0),
249962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
250062306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
250162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
250262306a36Sopenharmony_ci				&sdcc2_apps_clk_src.clkr.hw,
250362306a36Sopenharmony_ci			},
250462306a36Sopenharmony_ci			.num_parents = 1,
250562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
250662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
250762306a36Sopenharmony_ci		},
250862306a36Sopenharmony_ci	},
250962306a36Sopenharmony_ci};
251062306a36Sopenharmony_ci
251162306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_ahb_clk = {
251262306a36Sopenharmony_ci	.halt_reg = 0x16008,
251362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
251462306a36Sopenharmony_ci	.clkr = {
251562306a36Sopenharmony_ci		.enable_reg = 0x16008,
251662306a36Sopenharmony_ci		.enable_mask = BIT(0),
251762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
251862306a36Sopenharmony_ci			.name = "gcc_sdcc4_ahb_clk",
251962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
252062306a36Sopenharmony_ci		},
252162306a36Sopenharmony_ci	},
252262306a36Sopenharmony_ci};
252362306a36Sopenharmony_ci
252462306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_apps_clk = {
252562306a36Sopenharmony_ci	.halt_reg = 0x16004,
252662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
252762306a36Sopenharmony_ci	.clkr = {
252862306a36Sopenharmony_ci		.enable_reg = 0x16004,
252962306a36Sopenharmony_ci		.enable_mask = BIT(0),
253062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
253162306a36Sopenharmony_ci			.name = "gcc_sdcc4_apps_clk",
253262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
253362306a36Sopenharmony_ci				&sdcc4_apps_clk_src.clkr.hw,
253462306a36Sopenharmony_ci			},
253562306a36Sopenharmony_ci			.num_parents = 1,
253662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
253762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
253862306a36Sopenharmony_ci		},
253962306a36Sopenharmony_ci	},
254062306a36Sopenharmony_ci};
254162306a36Sopenharmony_ci
254262306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ahb_clk = {
254362306a36Sopenharmony_ci	.halt_reg = 0x36004,
254462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
254562306a36Sopenharmony_ci	.clkr = {
254662306a36Sopenharmony_ci		.enable_reg = 0x36004,
254762306a36Sopenharmony_ci		.enable_mask = BIT(0),
254862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
254962306a36Sopenharmony_ci			.name = "gcc_tsif_ahb_clk",
255062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
255162306a36Sopenharmony_ci		},
255262306a36Sopenharmony_ci	},
255362306a36Sopenharmony_ci};
255462306a36Sopenharmony_ci
255562306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_inactivity_timers_clk = {
255662306a36Sopenharmony_ci	.halt_reg = 0x3600c,
255762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
255862306a36Sopenharmony_ci	.clkr = {
255962306a36Sopenharmony_ci		.enable_reg = 0x3600c,
256062306a36Sopenharmony_ci		.enable_mask = BIT(0),
256162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
256262306a36Sopenharmony_ci			.name = "gcc_tsif_inactivity_timers_clk",
256362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
256462306a36Sopenharmony_ci		},
256562306a36Sopenharmony_ci	},
256662306a36Sopenharmony_ci};
256762306a36Sopenharmony_ci
256862306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ref_clk = {
256962306a36Sopenharmony_ci	.halt_reg = 0x36008,
257062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
257162306a36Sopenharmony_ci	.clkr = {
257262306a36Sopenharmony_ci		.enable_reg = 0x36008,
257362306a36Sopenharmony_ci		.enable_mask = BIT(0),
257462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
257562306a36Sopenharmony_ci			.name = "gcc_tsif_ref_clk",
257662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
257762306a36Sopenharmony_ci				&tsif_ref_clk_src.clkr.hw,
257862306a36Sopenharmony_ci			},
257962306a36Sopenharmony_ci			.num_parents = 1,
258062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
258162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
258262306a36Sopenharmony_ci		},
258362306a36Sopenharmony_ci	},
258462306a36Sopenharmony_ci};
258562306a36Sopenharmony_ci
258662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_ahb_clk = {
258762306a36Sopenharmony_ci	.halt_reg = 0x7500c,
258862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
258962306a36Sopenharmony_ci	.clkr = {
259062306a36Sopenharmony_ci		.enable_reg = 0x7500c,
259162306a36Sopenharmony_ci		.enable_mask = BIT(0),
259262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
259362306a36Sopenharmony_ci			.name = "gcc_ufs_ahb_clk",
259462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
259562306a36Sopenharmony_ci		},
259662306a36Sopenharmony_ci	},
259762306a36Sopenharmony_ci};
259862306a36Sopenharmony_ci
259962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_axi_clk = {
260062306a36Sopenharmony_ci	.halt_reg = 0x75008,
260162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
260262306a36Sopenharmony_ci	.clkr = {
260362306a36Sopenharmony_ci		.enable_reg = 0x75008,
260462306a36Sopenharmony_ci		.enable_mask = BIT(0),
260562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
260662306a36Sopenharmony_ci			.name = "gcc_ufs_axi_clk",
260762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
260862306a36Sopenharmony_ci				&ufs_axi_clk_src.clkr.hw,
260962306a36Sopenharmony_ci			},
261062306a36Sopenharmony_ci			.num_parents = 1,
261162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
261262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
261362306a36Sopenharmony_ci		},
261462306a36Sopenharmony_ci	},
261562306a36Sopenharmony_ci};
261662306a36Sopenharmony_ci
261762306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_ice_core_clk = {
261862306a36Sopenharmony_ci	.halt_reg = 0x7600c,
261962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
262062306a36Sopenharmony_ci	.clkr = {
262162306a36Sopenharmony_ci		.enable_reg = 0x7600c,
262262306a36Sopenharmony_ci		.enable_mask = BIT(0),
262362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
262462306a36Sopenharmony_ci			.name = "gcc_ufs_ice_core_clk",
262562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
262662306a36Sopenharmony_ci		},
262762306a36Sopenharmony_ci	},
262862306a36Sopenharmony_ci};
262962306a36Sopenharmony_ci
263062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_phy_aux_clk = {
263162306a36Sopenharmony_ci	.halt_reg = 0x76040,
263262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
263362306a36Sopenharmony_ci	.clkr = {
263462306a36Sopenharmony_ci		.enable_reg = 0x76040,
263562306a36Sopenharmony_ci		.enable_mask = BIT(0),
263662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
263762306a36Sopenharmony_ci			.name = "gcc_ufs_phy_aux_clk",
263862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
263962306a36Sopenharmony_ci		},
264062306a36Sopenharmony_ci	},
264162306a36Sopenharmony_ci};
264262306a36Sopenharmony_ci
264362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_symbol_0_clk = {
264462306a36Sopenharmony_ci	.halt_reg = 0x75014,
264562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
264662306a36Sopenharmony_ci	.clkr = {
264762306a36Sopenharmony_ci		.enable_reg = 0x75014,
264862306a36Sopenharmony_ci		.enable_mask = BIT(0),
264962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
265062306a36Sopenharmony_ci			.name = "gcc_ufs_rx_symbol_0_clk",
265162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
265262306a36Sopenharmony_ci		},
265362306a36Sopenharmony_ci	},
265462306a36Sopenharmony_ci};
265562306a36Sopenharmony_ci
265662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_symbol_1_clk = {
265762306a36Sopenharmony_ci	.halt_reg = 0x7605c,
265862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
265962306a36Sopenharmony_ci	.clkr = {
266062306a36Sopenharmony_ci		.enable_reg = 0x7605c,
266162306a36Sopenharmony_ci		.enable_mask = BIT(0),
266262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
266362306a36Sopenharmony_ci			.name = "gcc_ufs_rx_symbol_1_clk",
266462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
266562306a36Sopenharmony_ci		},
266662306a36Sopenharmony_ci	},
266762306a36Sopenharmony_ci};
266862306a36Sopenharmony_ci
266962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_tx_symbol_0_clk = {
267062306a36Sopenharmony_ci	.halt_reg = 0x75010,
267162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
267262306a36Sopenharmony_ci	.clkr = {
267362306a36Sopenharmony_ci		.enable_reg = 0x75010,
267462306a36Sopenharmony_ci		.enable_mask = BIT(0),
267562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
267662306a36Sopenharmony_ci			.name = "gcc_ufs_tx_symbol_0_clk",
267762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
267862306a36Sopenharmony_ci		},
267962306a36Sopenharmony_ci	},
268062306a36Sopenharmony_ci};
268162306a36Sopenharmony_ci
268262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_unipro_core_clk = {
268362306a36Sopenharmony_ci	.halt_reg = 0x76008,
268462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
268562306a36Sopenharmony_ci	.clkr = {
268662306a36Sopenharmony_ci		.enable_reg = 0x76008,
268762306a36Sopenharmony_ci		.enable_mask = BIT(0),
268862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
268962306a36Sopenharmony_ci			.name = "gcc_ufs_unipro_core_clk",
269062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
269162306a36Sopenharmony_ci				&ufs_unipro_core_clk_src.clkr.hw,
269262306a36Sopenharmony_ci			},
269362306a36Sopenharmony_ci			.num_parents = 1,
269462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
269562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
269662306a36Sopenharmony_ci		},
269762306a36Sopenharmony_ci	},
269862306a36Sopenharmony_ci};
269962306a36Sopenharmony_ci
270062306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_master_clk = {
270162306a36Sopenharmony_ci	.halt_reg = 0xf008,
270262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
270362306a36Sopenharmony_ci	.clkr = {
270462306a36Sopenharmony_ci		.enable_reg = 0xf008,
270562306a36Sopenharmony_ci		.enable_mask = BIT(0),
270662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
270762306a36Sopenharmony_ci			.name = "gcc_usb30_master_clk",
270862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
270962306a36Sopenharmony_ci				&usb30_master_clk_src.clkr.hw,
271062306a36Sopenharmony_ci			},
271162306a36Sopenharmony_ci			.num_parents = 1,
271262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
271362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
271462306a36Sopenharmony_ci		},
271562306a36Sopenharmony_ci	},
271662306a36Sopenharmony_ci};
271762306a36Sopenharmony_ci
271862306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_mock_utmi_clk = {
271962306a36Sopenharmony_ci	.halt_reg = 0xf010,
272062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
272162306a36Sopenharmony_ci	.clkr = {
272262306a36Sopenharmony_ci		.enable_reg = 0xf010,
272362306a36Sopenharmony_ci		.enable_mask = BIT(0),
272462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
272562306a36Sopenharmony_ci			.name = "gcc_usb30_mock_utmi_clk",
272662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
272762306a36Sopenharmony_ci				&usb30_mock_utmi_clk_src.clkr.hw,
272862306a36Sopenharmony_ci			},
272962306a36Sopenharmony_ci			.num_parents = 1,
273062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
273162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
273262306a36Sopenharmony_ci		},
273362306a36Sopenharmony_ci	},
273462306a36Sopenharmony_ci};
273562306a36Sopenharmony_ci
273662306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sleep_clk = {
273762306a36Sopenharmony_ci	.halt_reg = 0xf00c,
273862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
273962306a36Sopenharmony_ci	.clkr = {
274062306a36Sopenharmony_ci		.enable_reg = 0xf00c,
274162306a36Sopenharmony_ci		.enable_mask = BIT(0),
274262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
274362306a36Sopenharmony_ci			.name = "gcc_usb30_sleep_clk",
274462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
274562306a36Sopenharmony_ci		},
274662306a36Sopenharmony_ci	},
274762306a36Sopenharmony_ci};
274862306a36Sopenharmony_ci
274962306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_phy_aux_clk = {
275062306a36Sopenharmony_ci	.halt_reg = 0x50000,
275162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
275262306a36Sopenharmony_ci	.clkr = {
275362306a36Sopenharmony_ci		.enable_reg = 0x50000,
275462306a36Sopenharmony_ci		.enable_mask = BIT(0),
275562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
275662306a36Sopenharmony_ci			.name = "gcc_usb3_phy_aux_clk",
275762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]) {
275862306a36Sopenharmony_ci				&usb3_phy_aux_clk_src.clkr.hw,
275962306a36Sopenharmony_ci			},
276062306a36Sopenharmony_ci			.num_parents = 1,
276162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
276262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
276362306a36Sopenharmony_ci		},
276462306a36Sopenharmony_ci	},
276562306a36Sopenharmony_ci};
276662306a36Sopenharmony_ci
276762306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_phy_pipe_clk = {
276862306a36Sopenharmony_ci	.halt_reg = 0x50004,
276962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
277062306a36Sopenharmony_ci	.clkr = {
277162306a36Sopenharmony_ci		.enable_reg = 0x50004,
277262306a36Sopenharmony_ci		.enable_mask = BIT(0),
277362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
277462306a36Sopenharmony_ci			.name = "gcc_usb3_phy_pipe_clk",
277562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
277662306a36Sopenharmony_ci		},
277762306a36Sopenharmony_ci	},
277862306a36Sopenharmony_ci};
277962306a36Sopenharmony_ci
278062306a36Sopenharmony_cistatic struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
278162306a36Sopenharmony_ci	.halt_reg = 0x6a004,
278262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
278362306a36Sopenharmony_ci	.clkr = {
278462306a36Sopenharmony_ci		.enable_reg = 0x6a004,
278562306a36Sopenharmony_ci		.enable_mask = BIT(0),
278662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
278762306a36Sopenharmony_ci			.name = "gcc_usb_phy_cfg_ahb2phy_clk",
278862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
278962306a36Sopenharmony_ci		},
279062306a36Sopenharmony_ci	},
279162306a36Sopenharmony_ci};
279262306a36Sopenharmony_ci
279362306a36Sopenharmony_cistatic struct clk_branch gcc_hdmi_clkref_clk = {
279462306a36Sopenharmony_ci	.halt_reg = 0x88000,
279562306a36Sopenharmony_ci	.clkr = {
279662306a36Sopenharmony_ci		.enable_reg = 0x88000,
279762306a36Sopenharmony_ci		.enable_mask = BIT(0),
279862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
279962306a36Sopenharmony_ci			.name = "gcc_hdmi_clkref_clk",
280062306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data []) {
280162306a36Sopenharmony_ci				{ .fw_name = "xo" },
280262306a36Sopenharmony_ci			},
280362306a36Sopenharmony_ci			.num_parents = 1,
280462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
280562306a36Sopenharmony_ci		},
280662306a36Sopenharmony_ci	},
280762306a36Sopenharmony_ci};
280862306a36Sopenharmony_ci
280962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_clkref_clk = {
281062306a36Sopenharmony_ci	.halt_reg = 0x88004,
281162306a36Sopenharmony_ci	.clkr = {
281262306a36Sopenharmony_ci		.enable_reg = 0x88004,
281362306a36Sopenharmony_ci		.enable_mask = BIT(0),
281462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
281562306a36Sopenharmony_ci			.name = "gcc_ufs_clkref_clk",
281662306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data []) {
281762306a36Sopenharmony_ci				{ .fw_name = "xo" },
281862306a36Sopenharmony_ci			},
281962306a36Sopenharmony_ci			.num_parents = 1,
282062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
282162306a36Sopenharmony_ci		},
282262306a36Sopenharmony_ci	},
282362306a36Sopenharmony_ci};
282462306a36Sopenharmony_ci
282562306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_clkref_clk = {
282662306a36Sopenharmony_ci	.halt_reg = 0x88008,
282762306a36Sopenharmony_ci	.clkr = {
282862306a36Sopenharmony_ci		.enable_reg = 0x88008,
282962306a36Sopenharmony_ci		.enable_mask = BIT(0),
283062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
283162306a36Sopenharmony_ci			.name = "gcc_usb3_clkref_clk",
283262306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data []) {
283362306a36Sopenharmony_ci				{ .fw_name = "xo" },
283462306a36Sopenharmony_ci			},
283562306a36Sopenharmony_ci			.num_parents = 1,
283662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
283762306a36Sopenharmony_ci		},
283862306a36Sopenharmony_ci	},
283962306a36Sopenharmony_ci};
284062306a36Sopenharmony_ci
284162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_clkref_clk = {
284262306a36Sopenharmony_ci	.halt_reg = 0x8800c,
284362306a36Sopenharmony_ci	.clkr = {
284462306a36Sopenharmony_ci		.enable_reg = 0x8800c,
284562306a36Sopenharmony_ci		.enable_mask = BIT(0),
284662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
284762306a36Sopenharmony_ci			.name = "gcc_pcie_clkref_clk",
284862306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data []) {
284962306a36Sopenharmony_ci				{ .fw_name = "xo" },
285062306a36Sopenharmony_ci			},
285162306a36Sopenharmony_ci			.num_parents = 1,
285262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
285362306a36Sopenharmony_ci		},
285462306a36Sopenharmony_ci	},
285562306a36Sopenharmony_ci};
285662306a36Sopenharmony_ci
285762306a36Sopenharmony_cistatic struct clk_branch gcc_rx1_usb2_clkref_clk = {
285862306a36Sopenharmony_ci	.halt_reg = 0x88014,
285962306a36Sopenharmony_ci	.clkr = {
286062306a36Sopenharmony_ci		.enable_reg = 0x88014,
286162306a36Sopenharmony_ci		.enable_mask = BIT(0),
286262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
286362306a36Sopenharmony_ci			.name = "gcc_rx1_usb2_clkref_clk",
286462306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data []) {
286562306a36Sopenharmony_ci				{ .fw_name = "xo" },
286662306a36Sopenharmony_ci			},
286762306a36Sopenharmony_ci			.num_parents = 1,
286862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
286962306a36Sopenharmony_ci		},
287062306a36Sopenharmony_ci	},
287162306a36Sopenharmony_ci};
287262306a36Sopenharmony_ci
287362306a36Sopenharmony_cistatic struct clk_branch gcc_im_sleep_clk = {
287462306a36Sopenharmony_ci	.halt_reg = 0x4300c,
287562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
287662306a36Sopenharmony_ci	.clkr = {
287762306a36Sopenharmony_ci		.enable_reg = 0x4300c,
287862306a36Sopenharmony_ci		.enable_mask = BIT(0),
287962306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
288062306a36Sopenharmony_ci			.name = "gcc_im_sleep_clk",
288162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
288262306a36Sopenharmony_ci		},
288362306a36Sopenharmony_ci	},
288462306a36Sopenharmony_ci};
288562306a36Sopenharmony_ci
288662306a36Sopenharmony_cistatic struct clk_branch aggre2_snoc_north_axi_clk = {
288762306a36Sopenharmony_ci	.halt_reg = 0x83010,
288862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
288962306a36Sopenharmony_ci	.clkr = {
289062306a36Sopenharmony_ci		.enable_reg = 0x83010,
289162306a36Sopenharmony_ci		.enable_mask = BIT(0),
289262306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
289362306a36Sopenharmony_ci			.name = "aggre2_snoc_north_axi_clk",
289462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
289562306a36Sopenharmony_ci		},
289662306a36Sopenharmony_ci	},
289762306a36Sopenharmony_ci};
289862306a36Sopenharmony_ci
289962306a36Sopenharmony_cistatic struct clk_branch ssc_xo_clk = {
290062306a36Sopenharmony_ci	.halt_reg = 0x63018,
290162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
290262306a36Sopenharmony_ci	.clkr = {
290362306a36Sopenharmony_ci		.enable_reg = 0x63018,
290462306a36Sopenharmony_ci		.enable_mask = BIT(0),
290562306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
290662306a36Sopenharmony_ci			.name = "ssc_xo_clk",
290762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
290862306a36Sopenharmony_ci		},
290962306a36Sopenharmony_ci	},
291062306a36Sopenharmony_ci};
291162306a36Sopenharmony_ci
291262306a36Sopenharmony_cistatic struct clk_branch ssc_cnoc_ahbs_clk = {
291362306a36Sopenharmony_ci	.halt_reg = 0x6300c,
291462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
291562306a36Sopenharmony_ci	.clkr = {
291662306a36Sopenharmony_ci		.enable_reg = 0x6300c,
291762306a36Sopenharmony_ci		.enable_mask = BIT(0),
291862306a36Sopenharmony_ci		.hw.init = &(const struct clk_init_data){
291962306a36Sopenharmony_ci			.name = "ssc_cnoc_ahbs_clk",
292062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
292162306a36Sopenharmony_ci		},
292262306a36Sopenharmony_ci	},
292362306a36Sopenharmony_ci};
292462306a36Sopenharmony_ci
292562306a36Sopenharmony_cistatic struct gdsc pcie_0_gdsc = {
292662306a36Sopenharmony_ci	.gdscr = 0x6b004,
292762306a36Sopenharmony_ci	.gds_hw_ctrl = 0x0,
292862306a36Sopenharmony_ci	.pd = {
292962306a36Sopenharmony_ci		.name = "pcie_0_gdsc",
293062306a36Sopenharmony_ci	},
293162306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
293262306a36Sopenharmony_ci	.flags = VOTABLE,
293362306a36Sopenharmony_ci};
293462306a36Sopenharmony_ci
293562306a36Sopenharmony_cistatic struct gdsc ufs_gdsc = {
293662306a36Sopenharmony_ci	.gdscr = 0x75004,
293762306a36Sopenharmony_ci	.gds_hw_ctrl = 0x0,
293862306a36Sopenharmony_ci	.pd = {
293962306a36Sopenharmony_ci		.name = "ufs_gdsc",
294062306a36Sopenharmony_ci	},
294162306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
294262306a36Sopenharmony_ci	.flags = VOTABLE,
294362306a36Sopenharmony_ci};
294462306a36Sopenharmony_ci
294562306a36Sopenharmony_cistatic struct gdsc usb_30_gdsc = {
294662306a36Sopenharmony_ci	.gdscr = 0xf004,
294762306a36Sopenharmony_ci	.gds_hw_ctrl = 0x0,
294862306a36Sopenharmony_ci	.pd = {
294962306a36Sopenharmony_ci		.name = "usb_30_gdsc",
295062306a36Sopenharmony_ci	},
295162306a36Sopenharmony_ci	/* TODO: Change to OFF_ON when USB drivers get proper suspend support */
295262306a36Sopenharmony_ci	.pwrsts = PWRSTS_RET_ON,
295362306a36Sopenharmony_ci	.flags = VOTABLE,
295462306a36Sopenharmony_ci};
295562306a36Sopenharmony_ci
295662306a36Sopenharmony_cistatic struct clk_regmap *gcc_msm8998_clocks[] = {
295762306a36Sopenharmony_ci	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
295862306a36Sopenharmony_ci	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
295962306a36Sopenharmony_ci	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
296062306a36Sopenharmony_ci	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
296162306a36Sopenharmony_ci	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
296262306a36Sopenharmony_ci	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
296362306a36Sopenharmony_ci	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
296462306a36Sopenharmony_ci	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
296562306a36Sopenharmony_ci	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
296662306a36Sopenharmony_ci	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
296762306a36Sopenharmony_ci	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
296862306a36Sopenharmony_ci	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
296962306a36Sopenharmony_ci	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
297062306a36Sopenharmony_ci	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
297162306a36Sopenharmony_ci	[BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
297262306a36Sopenharmony_ci	[BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
297362306a36Sopenharmony_ci	[BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
297462306a36Sopenharmony_ci	[BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
297562306a36Sopenharmony_ci	[BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
297662306a36Sopenharmony_ci	[BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
297762306a36Sopenharmony_ci	[BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
297862306a36Sopenharmony_ci	[BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
297962306a36Sopenharmony_ci	[BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
298062306a36Sopenharmony_ci	[BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
298162306a36Sopenharmony_ci	[BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
298262306a36Sopenharmony_ci	[BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
298362306a36Sopenharmony_ci	[BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
298462306a36Sopenharmony_ci	[BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
298562306a36Sopenharmony_ci	[BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
298662306a36Sopenharmony_ci	[BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
298762306a36Sopenharmony_ci	[GCC_AGGRE1_NOC_XO_CLK] = &gcc_aggre1_noc_xo_clk.clkr,
298862306a36Sopenharmony_ci	[GCC_AGGRE1_UFS_AXI_CLK] = &gcc_aggre1_ufs_axi_clk.clkr,
298962306a36Sopenharmony_ci	[GCC_AGGRE1_USB3_AXI_CLK] = &gcc_aggre1_usb3_axi_clk.clkr,
299062306a36Sopenharmony_ci	[GCC_APSS_QDSS_TSCTR_DIV2_CLK] = &gcc_apss_qdss_tsctr_div2_clk.clkr,
299162306a36Sopenharmony_ci	[GCC_APSS_QDSS_TSCTR_DIV8_CLK] = &gcc_apss_qdss_tsctr_div8_clk.clkr,
299262306a36Sopenharmony_ci	[GCC_BIMC_HMSS_AXI_CLK] = &gcc_bimc_hmss_axi_clk.clkr,
299362306a36Sopenharmony_ci	[GCC_BIMC_MSS_Q6_AXI_CLK] = &gcc_bimc_mss_q6_axi_clk.clkr,
299462306a36Sopenharmony_ci	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
299562306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
299662306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
299762306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
299862306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
299962306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
300062306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
300162306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
300262306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
300362306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
300462306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
300562306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
300662306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
300762306a36Sopenharmony_ci	[GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
300862306a36Sopenharmony_ci	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
300962306a36Sopenharmony_ci	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
301062306a36Sopenharmony_ci	[GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
301162306a36Sopenharmony_ci	[GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
301262306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
301362306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
301462306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
301562306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
301662306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
301762306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
301862306a36Sopenharmony_ci	[GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
301962306a36Sopenharmony_ci	[GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
302062306a36Sopenharmony_ci	[GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
302162306a36Sopenharmony_ci	[GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
302262306a36Sopenharmony_ci	[GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
302362306a36Sopenharmony_ci	[GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
302462306a36Sopenharmony_ci	[GCC_BLSP2_SLEEP_CLK] = &gcc_blsp2_sleep_clk.clkr,
302562306a36Sopenharmony_ci	[GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
302662306a36Sopenharmony_ci	[GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
302762306a36Sopenharmony_ci	[GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
302862306a36Sopenharmony_ci	[GCC_CFG_NOC_USB3_AXI_CLK] = &gcc_cfg_noc_usb3_axi_clk.clkr,
302962306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
303062306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
303162306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
303262306a36Sopenharmony_ci	[GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
303362306a36Sopenharmony_ci	[GCC_GPU_BIMC_GFX_CLK] = &gcc_gpu_bimc_gfx_clk.clkr,
303462306a36Sopenharmony_ci	[GCC_GPU_BIMC_GFX_SRC_CLK] = &gcc_gpu_bimc_gfx_src_clk.clkr,
303562306a36Sopenharmony_ci	[GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
303662306a36Sopenharmony_ci	[GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
303762306a36Sopenharmony_ci	[GCC_HMSS_AHB_CLK] = &gcc_hmss_ahb_clk.clkr,
303862306a36Sopenharmony_ci	[GCC_HMSS_AT_CLK] = &gcc_hmss_at_clk.clkr,
303962306a36Sopenharmony_ci	[GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr,
304062306a36Sopenharmony_ci	[GCC_HMSS_TRIG_CLK] = &gcc_hmss_trig_clk.clkr,
304162306a36Sopenharmony_ci	[GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
304262306a36Sopenharmony_ci	[GCC_MMSS_QM_AHB_CLK] = &gcc_mmss_qm_ahb_clk.clkr,
304362306a36Sopenharmony_ci	[GCC_MMSS_QM_CORE_CLK] = &gcc_mmss_qm_core_clk.clkr,
304462306a36Sopenharmony_ci	[GCC_MMSS_SYS_NOC_AXI_CLK] = &gcc_mmss_sys_noc_axi_clk.clkr,
304562306a36Sopenharmony_ci	[GCC_MSS_AT_CLK] = &gcc_mss_at_clk.clkr,
304662306a36Sopenharmony_ci	[GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
304762306a36Sopenharmony_ci	[GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
304862306a36Sopenharmony_ci	[GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
304962306a36Sopenharmony_ci	[GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
305062306a36Sopenharmony_ci	[GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
305162306a36Sopenharmony_ci	[GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
305262306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
305362306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
305462306a36Sopenharmony_ci	[GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
305562306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
305662306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
305762306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
305862306a36Sopenharmony_ci	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
305962306a36Sopenharmony_ci	[GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
306062306a36Sopenharmony_ci	[GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
306162306a36Sopenharmony_ci	[GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
306262306a36Sopenharmony_ci	[GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
306362306a36Sopenharmony_ci	[GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
306462306a36Sopenharmony_ci	[GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
306562306a36Sopenharmony_ci	[GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr,
306662306a36Sopenharmony_ci	[GCC_UFS_PHY_AUX_CLK] = &gcc_ufs_phy_aux_clk.clkr,
306762306a36Sopenharmony_ci	[GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
306862306a36Sopenharmony_ci	[GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
306962306a36Sopenharmony_ci	[GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
307062306a36Sopenharmony_ci	[GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr,
307162306a36Sopenharmony_ci	[GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
307262306a36Sopenharmony_ci	[GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
307362306a36Sopenharmony_ci	[GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
307462306a36Sopenharmony_ci	[GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
307562306a36Sopenharmony_ci	[GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
307662306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
307762306a36Sopenharmony_ci	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
307862306a36Sopenharmony_ci	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
307962306a36Sopenharmony_ci	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
308062306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
308162306a36Sopenharmony_ci	[GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
308262306a36Sopenharmony_ci	[GPLL0_OUT_MAIN] = &gpll0_out_main.clkr,
308362306a36Sopenharmony_ci	[GPLL0_OUT_ODD] = &gpll0_out_odd.clkr,
308462306a36Sopenharmony_ci	[GPLL0_OUT_TEST] = &gpll0_out_test.clkr,
308562306a36Sopenharmony_ci	[GPLL1] = &gpll1.clkr,
308662306a36Sopenharmony_ci	[GPLL1_OUT_EVEN] = &gpll1_out_even.clkr,
308762306a36Sopenharmony_ci	[GPLL1_OUT_MAIN] = &gpll1_out_main.clkr,
308862306a36Sopenharmony_ci	[GPLL1_OUT_ODD] = &gpll1_out_odd.clkr,
308962306a36Sopenharmony_ci	[GPLL1_OUT_TEST] = &gpll1_out_test.clkr,
309062306a36Sopenharmony_ci	[GPLL2] = &gpll2.clkr,
309162306a36Sopenharmony_ci	[GPLL2_OUT_EVEN] = &gpll2_out_even.clkr,
309262306a36Sopenharmony_ci	[GPLL2_OUT_MAIN] = &gpll2_out_main.clkr,
309362306a36Sopenharmony_ci	[GPLL2_OUT_ODD] = &gpll2_out_odd.clkr,
309462306a36Sopenharmony_ci	[GPLL2_OUT_TEST] = &gpll2_out_test.clkr,
309562306a36Sopenharmony_ci	[GPLL3] = &gpll3.clkr,
309662306a36Sopenharmony_ci	[GPLL3_OUT_EVEN] = &gpll3_out_even.clkr,
309762306a36Sopenharmony_ci	[GPLL3_OUT_MAIN] = &gpll3_out_main.clkr,
309862306a36Sopenharmony_ci	[GPLL3_OUT_ODD] = &gpll3_out_odd.clkr,
309962306a36Sopenharmony_ci	[GPLL3_OUT_TEST] = &gpll3_out_test.clkr,
310062306a36Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
310162306a36Sopenharmony_ci	[GPLL4_OUT_EVEN] = &gpll4_out_even.clkr,
310262306a36Sopenharmony_ci	[GPLL4_OUT_MAIN] = &gpll4_out_main.clkr,
310362306a36Sopenharmony_ci	[GPLL4_OUT_ODD] = &gpll4_out_odd.clkr,
310462306a36Sopenharmony_ci	[GPLL4_OUT_TEST] = &gpll4_out_test.clkr,
310562306a36Sopenharmony_ci	[HMSS_AHB_CLK_SRC] = &hmss_ahb_clk_src.clkr,
310662306a36Sopenharmony_ci	[HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr,
310762306a36Sopenharmony_ci	[PCIE_AUX_CLK_SRC] = &pcie_aux_clk_src.clkr,
310862306a36Sopenharmony_ci	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
310962306a36Sopenharmony_ci	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
311062306a36Sopenharmony_ci	[SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
311162306a36Sopenharmony_ci	[TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
311262306a36Sopenharmony_ci	[UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
311362306a36Sopenharmony_ci	[UFS_UNIPRO_CORE_CLK_SRC] = &ufs_unipro_core_clk_src.clkr,
311462306a36Sopenharmony_ci	[USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
311562306a36Sopenharmony_ci	[USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
311662306a36Sopenharmony_ci	[USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
311762306a36Sopenharmony_ci	[GCC_HDMI_CLKREF_CLK] = &gcc_hdmi_clkref_clk.clkr,
311862306a36Sopenharmony_ci	[GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr,
311962306a36Sopenharmony_ci	[GCC_USB3_CLKREF_CLK] = &gcc_usb3_clkref_clk.clkr,
312062306a36Sopenharmony_ci	[GCC_PCIE_CLKREF_CLK] = &gcc_pcie_clkref_clk.clkr,
312162306a36Sopenharmony_ci	[GCC_RX1_USB2_CLKREF_CLK] = &gcc_rx1_usb2_clkref_clk.clkr,
312262306a36Sopenharmony_ci	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
312362306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
312462306a36Sopenharmony_ci	[GCC_MSS_GPLL0_DIV_CLK_SRC] = &gcc_mss_gpll0_div_clk_src.clkr,
312562306a36Sopenharmony_ci	[GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
312662306a36Sopenharmony_ci	[GCC_MSS_MNOC_BIMC_AXI_CLK] = &gcc_mss_mnoc_bimc_axi_clk.clkr,
312762306a36Sopenharmony_ci	[GCC_MMSS_GPLL0_CLK] = &gcc_mmss_gpll0_clk.clkr,
312862306a36Sopenharmony_ci	[HMSS_GPLL0_CLK_SRC] = &hmss_gpll0_clk_src.clkr,
312962306a36Sopenharmony_ci	[GCC_IM_SLEEP] = &gcc_im_sleep_clk.clkr,
313062306a36Sopenharmony_ci	[AGGRE2_SNOC_NORTH_AXI] = &aggre2_snoc_north_axi_clk.clkr,
313162306a36Sopenharmony_ci	[SSC_XO] = &ssc_xo_clk.clkr,
313262306a36Sopenharmony_ci	[SSC_CNOC_AHBS_CLK] = &ssc_cnoc_ahbs_clk.clkr,
313362306a36Sopenharmony_ci	[GCC_MMSS_GPLL0_DIV_CLK] = &gcc_mmss_gpll0_div_clk.clkr,
313462306a36Sopenharmony_ci	[GCC_GPU_GPLL0_DIV_CLK] = &gcc_gpu_gpll0_div_clk.clkr,
313562306a36Sopenharmony_ci	[GCC_GPU_GPLL0_CLK] = &gcc_gpu_gpll0_clk.clkr,
313662306a36Sopenharmony_ci};
313762306a36Sopenharmony_ci
313862306a36Sopenharmony_cistatic struct gdsc *gcc_msm8998_gdscs[] = {
313962306a36Sopenharmony_ci	[PCIE_0_GDSC] = &pcie_0_gdsc,
314062306a36Sopenharmony_ci	[UFS_GDSC] = &ufs_gdsc,
314162306a36Sopenharmony_ci	[USB_30_GDSC] = &usb_30_gdsc,
314262306a36Sopenharmony_ci};
314362306a36Sopenharmony_ci
314462306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_msm8998_resets[] = {
314562306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_BCR] = { 0x19000 },
314662306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_BCR] = { 0x1b000 },
314762306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_BCR] = { 0x1d000 },
314862306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_BCR] = { 0x1f000 },
314962306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_BCR] = { 0x21000 },
315062306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_BCR] = { 0x23000 },
315162306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_BCR] = { 0x26000 },
315262306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_BCR] = { 0x28000 },
315362306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_BCR] = { 0x2a000 },
315462306a36Sopenharmony_ci	[GCC_BLSP2_QUP4_BCR] = { 0x2c000 },
315562306a36Sopenharmony_ci	[GCC_BLSP2_QUP5_BCR] = { 0x2e000 },
315662306a36Sopenharmony_ci	[GCC_BLSP2_QUP6_BCR] = { 0x30000 },
315762306a36Sopenharmony_ci	[GCC_PCIE_0_BCR] = { 0x6b000 },
315862306a36Sopenharmony_ci	[GCC_PDM_BCR] = { 0x33000 },
315962306a36Sopenharmony_ci	[GCC_SDCC2_BCR] = { 0x14000 },
316062306a36Sopenharmony_ci	[GCC_SDCC4_BCR] = { 0x16000 },
316162306a36Sopenharmony_ci	[GCC_TSIF_BCR] = { 0x36000 },
316262306a36Sopenharmony_ci	[GCC_UFS_BCR] = { 0x75000 },
316362306a36Sopenharmony_ci	[GCC_USB_30_BCR] = { 0xf000 },
316462306a36Sopenharmony_ci	[GCC_SYSTEM_NOC_BCR] = { 0x4000 },
316562306a36Sopenharmony_ci	[GCC_CONFIG_NOC_BCR] = { 0x5000 },
316662306a36Sopenharmony_ci	[GCC_AHB2PHY_EAST_BCR] = { 0x7000 },
316762306a36Sopenharmony_ci	[GCC_IMEM_BCR] = { 0x8000 },
316862306a36Sopenharmony_ci	[GCC_PIMEM_BCR] = { 0xa000 },
316962306a36Sopenharmony_ci	[GCC_MMSS_BCR] = { 0xb000 },
317062306a36Sopenharmony_ci	[GCC_QDSS_BCR] = { 0xc000 },
317162306a36Sopenharmony_ci	[GCC_WCSS_BCR] = { 0x11000 },
317262306a36Sopenharmony_ci	[GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
317362306a36Sopenharmony_ci	[GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
317462306a36Sopenharmony_ci	[GCC_BLSP1_BCR] = { 0x17000 },
317562306a36Sopenharmony_ci	[GCC_BLSP1_UART1_BCR] = { 0x1a000 },
317662306a36Sopenharmony_ci	[GCC_BLSP1_UART2_BCR] = { 0x1c000 },
317762306a36Sopenharmony_ci	[GCC_BLSP1_UART3_BCR] = { 0x1e000 },
317862306a36Sopenharmony_ci	[GCC_CM_PHY_REFGEN1_BCR] = { 0x22000 },
317962306a36Sopenharmony_ci	[GCC_CM_PHY_REFGEN2_BCR] = { 0x24000 },
318062306a36Sopenharmony_ci	[GCC_BLSP2_BCR] = { 0x25000 },
318162306a36Sopenharmony_ci	[GCC_BLSP2_UART1_BCR] = { 0x27000 },
318262306a36Sopenharmony_ci	[GCC_BLSP2_UART2_BCR] = { 0x29000 },
318362306a36Sopenharmony_ci	[GCC_BLSP2_UART3_BCR] = { 0x2b000 },
318462306a36Sopenharmony_ci	[GCC_SRAM_SENSOR_BCR] = { 0x2d000 },
318562306a36Sopenharmony_ci	[GCC_PRNG_BCR] = { 0x34000 },
318662306a36Sopenharmony_ci	[GCC_TSIF_0_RESET] = { 0x36024 },
318762306a36Sopenharmony_ci	[GCC_TSIF_1_RESET] = { 0x36028 },
318862306a36Sopenharmony_ci	[GCC_TCSR_BCR] = { 0x37000 },
318962306a36Sopenharmony_ci	[GCC_BOOT_ROM_BCR] = { 0x38000 },
319062306a36Sopenharmony_ci	[GCC_MSG_RAM_BCR] = { 0x39000 },
319162306a36Sopenharmony_ci	[GCC_TLMM_BCR] = { 0x3a000 },
319262306a36Sopenharmony_ci	[GCC_MPM_BCR] = { 0x3b000 },
319362306a36Sopenharmony_ci	[GCC_SEC_CTRL_BCR] = { 0x3d000 },
319462306a36Sopenharmony_ci	[GCC_SPMI_BCR] = { 0x3f000 },
319562306a36Sopenharmony_ci	[GCC_SPDM_BCR] = { 0x40000 },
319662306a36Sopenharmony_ci	[GCC_CE1_BCR] = { 0x41000 },
319762306a36Sopenharmony_ci	[GCC_BIMC_BCR] = { 0x44000 },
319862306a36Sopenharmony_ci	[GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x49000 },
319962306a36Sopenharmony_ci	[GCC_SNOC_BUS_TIMEOUT1_BCR] = { 0x49008 },
320062306a36Sopenharmony_ci	[GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x49010 },
320162306a36Sopenharmony_ci	[GCC_SNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x49018 },
320262306a36Sopenharmony_ci	[GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x4a000 },
320362306a36Sopenharmony_ci	[GCC_CNOC_PERIPH_BUS_TIMEOUT1_BCR] = { 0x4a004 },
320462306a36Sopenharmony_ci	[GCC_CNOC_PERIPH_BUS_TIMEOUT2_BCR] = { 0x4a00c },
320562306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x4b000 },
320662306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x4b008 },
320762306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x4b010 },
320862306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x4b018 },
320962306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x4b020 },
321062306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x4b028 },
321162306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x4b030 },
321262306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT7_BCR] = { 0x4b038 },
321362306a36Sopenharmony_ci	[GCC_APB2JTAG_BCR] = { 0x4c000 },
321462306a36Sopenharmony_ci	[GCC_RBCPR_CX_BCR] = { 0x4e000 },
321562306a36Sopenharmony_ci	[GCC_RBCPR_MX_BCR] = { 0x4f000 },
321662306a36Sopenharmony_ci	[GCC_USB3_PHY_BCR] = { 0x50020 },
321762306a36Sopenharmony_ci	[GCC_USB3PHY_PHY_BCR] = { 0x50024 },
321862306a36Sopenharmony_ci	[GCC_USB3_DP_PHY_BCR] = { 0x50028 },
321962306a36Sopenharmony_ci	[GCC_SSC_BCR] = { 0x63000 },
322062306a36Sopenharmony_ci	[GCC_SSC_RESET] = { 0x63020 },
322162306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
322262306a36Sopenharmony_ci	[GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 },
322362306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
322462306a36Sopenharmony_ci	[GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 },
322562306a36Sopenharmony_ci	[GCC_PCIE_PHY_BCR] = { 0x6f000 },
322662306a36Sopenharmony_ci	[GCC_PCIE_PHY_NOCSR_COM_PHY_BCR] = { 0x6f00c },
322762306a36Sopenharmony_ci	[GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f010 },
322862306a36Sopenharmony_ci	[GCC_PCIE_PHY_COM_BCR] = { 0x6f014 },
322962306a36Sopenharmony_ci	[GCC_GPU_BCR] = { 0x71000 },
323062306a36Sopenharmony_ci	[GCC_SPSS_BCR] = { 0x72000 },
323162306a36Sopenharmony_ci	[GCC_OBT_ODT_BCR] = { 0x73000 },
323262306a36Sopenharmony_ci	[GCC_MSS_RESTART] = { 0x79000 },
323362306a36Sopenharmony_ci	[GCC_VS_BCR] = { 0x7a000 },
323462306a36Sopenharmony_ci	[GCC_MSS_VS_RESET] = { 0x7a100 },
323562306a36Sopenharmony_ci	[GCC_GPU_VS_RESET] = { 0x7a104 },
323662306a36Sopenharmony_ci	[GCC_APC0_VS_RESET] = { 0x7a108 },
323762306a36Sopenharmony_ci	[GCC_APC1_VS_RESET] = { 0x7a10c },
323862306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT8_BCR] = { 0x80000 },
323962306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT9_BCR] = { 0x80008 },
324062306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT10_BCR] = { 0x80010 },
324162306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT11_BCR] = { 0x80018 },
324262306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT12_BCR] = { 0x80020 },
324362306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT13_BCR] = { 0x80028 },
324462306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT14_BCR] = { 0x80030 },
324562306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x80038 },
324662306a36Sopenharmony_ci	[GCC_AGGRE1_NOC_BCR] = { 0x82000 },
324762306a36Sopenharmony_ci	[GCC_AGGRE2_NOC_BCR] = { 0x83000 },
324862306a36Sopenharmony_ci	[GCC_DCC_BCR] = { 0x84000 },
324962306a36Sopenharmony_ci	[GCC_QREFS_VBG_CAL_BCR] = { 0x88028 },
325062306a36Sopenharmony_ci	[GCC_IPA_BCR] = { 0x89000 },
325162306a36Sopenharmony_ci	[GCC_GLM_BCR] = { 0x8b000 },
325262306a36Sopenharmony_ci	[GCC_SKL_BCR] = { 0x8c000 },
325362306a36Sopenharmony_ci	[GCC_MSMPU_BCR] = { 0x8d000 },
325462306a36Sopenharmony_ci};
325562306a36Sopenharmony_ci
325662306a36Sopenharmony_cistatic const struct regmap_config gcc_msm8998_regmap_config = {
325762306a36Sopenharmony_ci	.reg_bits	= 32,
325862306a36Sopenharmony_ci	.reg_stride	= 4,
325962306a36Sopenharmony_ci	.val_bits	= 32,
326062306a36Sopenharmony_ci	.max_register	= 0x8f000,
326162306a36Sopenharmony_ci	.fast_io	= true,
326262306a36Sopenharmony_ci};
326362306a36Sopenharmony_ci
326462306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_msm8998_desc = {
326562306a36Sopenharmony_ci	.config = &gcc_msm8998_regmap_config,
326662306a36Sopenharmony_ci	.clks = gcc_msm8998_clocks,
326762306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_msm8998_clocks),
326862306a36Sopenharmony_ci	.resets = gcc_msm8998_resets,
326962306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_msm8998_resets),
327062306a36Sopenharmony_ci	.gdscs = gcc_msm8998_gdscs,
327162306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_msm8998_gdscs),
327262306a36Sopenharmony_ci};
327362306a36Sopenharmony_ci
327462306a36Sopenharmony_cistatic int gcc_msm8998_probe(struct platform_device *pdev)
327562306a36Sopenharmony_ci{
327662306a36Sopenharmony_ci	struct regmap *regmap;
327762306a36Sopenharmony_ci	int ret;
327862306a36Sopenharmony_ci
327962306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gcc_msm8998_desc);
328062306a36Sopenharmony_ci	if (IS_ERR(regmap))
328162306a36Sopenharmony_ci		return PTR_ERR(regmap);
328262306a36Sopenharmony_ci
328362306a36Sopenharmony_ci	/*
328462306a36Sopenharmony_ci	 * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
328562306a36Sopenharmony_ci	 * turned off by hardware during certain apps low power modes.
328662306a36Sopenharmony_ci	 */
328762306a36Sopenharmony_ci	ret = regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21));
328862306a36Sopenharmony_ci	if (ret)
328962306a36Sopenharmony_ci		return ret;
329062306a36Sopenharmony_ci
329162306a36Sopenharmony_ci	/* Disable the GPLL0 active input to MMSS and GPU via MISC registers */
329262306a36Sopenharmony_ci	regmap_write(regmap, GCC_MMSS_MISC, 0x10003);
329362306a36Sopenharmony_ci	regmap_write(regmap, GCC_GPU_MISC, 0x10003);
329462306a36Sopenharmony_ci
329562306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gcc_msm8998_desc, regmap);
329662306a36Sopenharmony_ci}
329762306a36Sopenharmony_ci
329862306a36Sopenharmony_cistatic const struct of_device_id gcc_msm8998_match_table[] = {
329962306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-msm8998" },
330062306a36Sopenharmony_ci	{ }
330162306a36Sopenharmony_ci};
330262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_msm8998_match_table);
330362306a36Sopenharmony_ci
330462306a36Sopenharmony_cistatic struct platform_driver gcc_msm8998_driver = {
330562306a36Sopenharmony_ci	.probe		= gcc_msm8998_probe,
330662306a36Sopenharmony_ci	.driver		= {
330762306a36Sopenharmony_ci		.name	= "gcc-msm8998",
330862306a36Sopenharmony_ci		.of_match_table = gcc_msm8998_match_table,
330962306a36Sopenharmony_ci	},
331062306a36Sopenharmony_ci};
331162306a36Sopenharmony_ci
331262306a36Sopenharmony_cistatic int __init gcc_msm8998_init(void)
331362306a36Sopenharmony_ci{
331462306a36Sopenharmony_ci	return platform_driver_register(&gcc_msm8998_driver);
331562306a36Sopenharmony_ci}
331662306a36Sopenharmony_cicore_initcall(gcc_msm8998_init);
331762306a36Sopenharmony_ci
331862306a36Sopenharmony_cistatic void __exit gcc_msm8998_exit(void)
331962306a36Sopenharmony_ci{
332062306a36Sopenharmony_ci	platform_driver_unregister(&gcc_msm8998_driver);
332162306a36Sopenharmony_ci}
332262306a36Sopenharmony_cimodule_exit(gcc_msm8998_exit);
332362306a36Sopenharmony_ci
332462306a36Sopenharmony_ciMODULE_DESCRIPTION("QCOM GCC msm8998 Driver");
332562306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
332662306a36Sopenharmony_ciMODULE_ALIAS("platform:gcc-msm8998");
3327