162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/* Copyright (c) 2013-2016, The Linux Foundation. All rights reserved.
362306a36Sopenharmony_ci */
462306a36Sopenharmony_ci
562306a36Sopenharmony_ci#include <linux/clk-provider.h>
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/init.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/ctype.h>
1062306a36Sopenharmony_ci#include <linux/io.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/platform_device.h>
1362306a36Sopenharmony_ci#include <linux/module.h>
1462306a36Sopenharmony_ci#include <linux/regmap.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-msm8994.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include "common.h"
1962306a36Sopenharmony_ci#include "clk-regmap.h"
2062306a36Sopenharmony_ci#include "clk-alpha-pll.h"
2162306a36Sopenharmony_ci#include "clk-rcg.h"
2262306a36Sopenharmony_ci#include "clk-branch.h"
2362306a36Sopenharmony_ci#include "reset.h"
2462306a36Sopenharmony_ci#include "gdsc.h"
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_cienum {
2762306a36Sopenharmony_ci	P_XO,
2862306a36Sopenharmony_ci	P_GPLL0,
2962306a36Sopenharmony_ci	P_GPLL4,
3062306a36Sopenharmony_ci};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0_early = {
3362306a36Sopenharmony_ci	.offset = 0,
3462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
3562306a36Sopenharmony_ci	.clkr = {
3662306a36Sopenharmony_ci		.enable_reg = 0x1480,
3762306a36Sopenharmony_ci		.enable_mask = BIT(0),
3862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
3962306a36Sopenharmony_ci			.name = "gpll0_early",
4062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
4162306a36Sopenharmony_ci				.fw_name = "xo",
4262306a36Sopenharmony_ci			},
4362306a36Sopenharmony_ci			.num_parents = 1,
4462306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
4562306a36Sopenharmony_ci		},
4662306a36Sopenharmony_ci	},
4762306a36Sopenharmony_ci};
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0 = {
5062306a36Sopenharmony_ci	.offset = 0,
5162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
5262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
5362306a36Sopenharmony_ci		.name = "gpll0",
5462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
5562306a36Sopenharmony_ci			&gpll0_early.clkr.hw
5662306a36Sopenharmony_ci		},
5762306a36Sopenharmony_ci		.num_parents = 1,
5862306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
5962306a36Sopenharmony_ci	},
6062306a36Sopenharmony_ci};
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4_early = {
6362306a36Sopenharmony_ci	.offset = 0x1dc0,
6462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
6562306a36Sopenharmony_ci	.clkr = {
6662306a36Sopenharmony_ci		.enable_reg = 0x1480,
6762306a36Sopenharmony_ci		.enable_mask = BIT(4),
6862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6962306a36Sopenharmony_ci			.name = "gpll4_early",
7062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
7162306a36Sopenharmony_ci				.fw_name = "xo",
7262306a36Sopenharmony_ci			},
7362306a36Sopenharmony_ci			.num_parents = 1,
7462306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
7562306a36Sopenharmony_ci		},
7662306a36Sopenharmony_ci	},
7762306a36Sopenharmony_ci};
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4 = {
8062306a36Sopenharmony_ci	.offset = 0x1dc0,
8162306a36Sopenharmony_ci	.width = 4,
8262306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
8362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8462306a36Sopenharmony_ci		.name = "gpll4",
8562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
8662306a36Sopenharmony_ci			&gpll4_early.clkr.hw
8762306a36Sopenharmony_ci		},
8862306a36Sopenharmony_ci		.num_parents = 1,
8962306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
9062306a36Sopenharmony_ci	},
9162306a36Sopenharmony_ci};
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_map[] = {
9462306a36Sopenharmony_ci	{ P_XO, 0 },
9562306a36Sopenharmony_ci	{ P_GPLL0, 1 },
9662306a36Sopenharmony_ci};
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0[] = {
9962306a36Sopenharmony_ci	{ .fw_name = "xo" },
10062306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
10162306a36Sopenharmony_ci};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
10462306a36Sopenharmony_ci	{ P_XO, 0 },
10562306a36Sopenharmony_ci	{ P_GPLL0, 1 },
10662306a36Sopenharmony_ci	{ P_GPLL4, 5 },
10762306a36Sopenharmony_ci};
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll4[] = {
11062306a36Sopenharmony_ci	{ .fw_name = "xo" },
11162306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
11262306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
11362306a36Sopenharmony_ci};
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_cistatic struct freq_tbl ftbl_ufs_axi_clk_src[] = {
11662306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
11762306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
11862306a36Sopenharmony_ci	F(150000000, P_GPLL0, 4, 0, 0),
11962306a36Sopenharmony_ci	F(171430000, P_GPLL0, 3.5, 0, 0),
12062306a36Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
12162306a36Sopenharmony_ci	F(240000000, P_GPLL0, 2.5, 0, 0),
12262306a36Sopenharmony_ci	{ }
12362306a36Sopenharmony_ci};
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_cistatic struct clk_rcg2 ufs_axi_clk_src = {
12662306a36Sopenharmony_ci	.cmd_rcgr = 0x1d68,
12762306a36Sopenharmony_ci	.mnd_width = 8,
12862306a36Sopenharmony_ci	.hid_width = 5,
12962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
13062306a36Sopenharmony_ci	.freq_tbl = ftbl_ufs_axi_clk_src,
13162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13262306a36Sopenharmony_ci		.name = "ufs_axi_clk_src",
13362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
13462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
13562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
13662306a36Sopenharmony_ci	},
13762306a36Sopenharmony_ci};
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_cistatic struct freq_tbl ftbl_usb30_master_clk_src[] = {
14062306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
14162306a36Sopenharmony_ci	F(125000000, P_GPLL0, 1, 5, 24),
14262306a36Sopenharmony_ci	{ }
14362306a36Sopenharmony_ci};
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cistatic struct clk_rcg2 usb30_master_clk_src = {
14662306a36Sopenharmony_ci	.cmd_rcgr = 0x03d4,
14762306a36Sopenharmony_ci	.mnd_width = 8,
14862306a36Sopenharmony_ci	.hid_width = 5,
14962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
15062306a36Sopenharmony_ci	.freq_tbl = ftbl_usb30_master_clk_src,
15162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15262306a36Sopenharmony_ci		.name = "usb30_master_clk_src",
15362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
15462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
15562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
15662306a36Sopenharmony_ci	},
15762306a36Sopenharmony_ci};
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_cistatic struct freq_tbl ftbl_blsp_i2c_apps_clk_src[] = {
16062306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
16162306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
16262306a36Sopenharmony_ci	{ }
16362306a36Sopenharmony_ci};
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
16662306a36Sopenharmony_ci	.cmd_rcgr = 0x0660,
16762306a36Sopenharmony_ci	.hid_width = 5,
16862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
16962306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
17062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
17162306a36Sopenharmony_ci		.name = "blsp1_qup1_i2c_apps_clk_src",
17262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
17362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
17462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
17562306a36Sopenharmony_ci	},
17662306a36Sopenharmony_ci};
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
17962306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
18062306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
18162306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
18262306a36Sopenharmony_ci	F(15000000, P_GPLL0, 10, 1, 4),
18362306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
18462306a36Sopenharmony_ci	F(24000000, P_GPLL0, 12.5, 1, 2),
18562306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
18662306a36Sopenharmony_ci	F(48000000, P_GPLL0, 12.5, 0, 0),
18762306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
18862306a36Sopenharmony_ci	{ }
18962306a36Sopenharmony_ci};
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_cistatic struct freq_tbl ftbl_blsp1_qup_spi_apps_clk_src_8992[] = {
19262306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
19362306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
19462306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
19562306a36Sopenharmony_ci	F(15000000, P_GPLL0, 10, 1, 4),
19662306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
19762306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
19862306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
19962306a36Sopenharmony_ci	{ }
20062306a36Sopenharmony_ci};
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
20362306a36Sopenharmony_ci	.cmd_rcgr = 0x064c,
20462306a36Sopenharmony_ci	.mnd_width = 8,
20562306a36Sopenharmony_ci	.hid_width = 5,
20662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
20762306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
20862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
20962306a36Sopenharmony_ci		.name = "blsp1_qup1_spi_apps_clk_src",
21062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
21162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
21262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
21362306a36Sopenharmony_ci	},
21462306a36Sopenharmony_ci};
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
21762306a36Sopenharmony_ci	.cmd_rcgr = 0x06e0,
21862306a36Sopenharmony_ci	.hid_width = 5,
21962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
22062306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
22162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
22262306a36Sopenharmony_ci		.name = "blsp1_qup2_i2c_apps_clk_src",
22362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
22462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
22562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
22662306a36Sopenharmony_ci	},
22762306a36Sopenharmony_ci};
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_cistatic struct freq_tbl ftbl_blsp1_qup2_spi_apps_clk_src[] = {
23062306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
23162306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
23262306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
23362306a36Sopenharmony_ci	F(15000000, P_GPLL0, 10, 1, 4),
23462306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
23562306a36Sopenharmony_ci	F(24000000, P_GPLL0, 12.5, 1, 2),
23662306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
23762306a36Sopenharmony_ci	F(42860000, P_GPLL0, 14, 0, 0),
23862306a36Sopenharmony_ci	F(46150000, P_GPLL0, 13, 0, 0),
23962306a36Sopenharmony_ci	{ }
24062306a36Sopenharmony_ci};
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
24362306a36Sopenharmony_ci	.cmd_rcgr = 0x06cc,
24462306a36Sopenharmony_ci	.mnd_width = 8,
24562306a36Sopenharmony_ci	.hid_width = 5,
24662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
24762306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup2_spi_apps_clk_src,
24862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
24962306a36Sopenharmony_ci		.name = "blsp1_qup2_spi_apps_clk_src",
25062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
25162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
25262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
25362306a36Sopenharmony_ci	},
25462306a36Sopenharmony_ci};
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
25762306a36Sopenharmony_ci	.cmd_rcgr = 0x0760,
25862306a36Sopenharmony_ci	.hid_width = 5,
25962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
26062306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
26162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
26262306a36Sopenharmony_ci		.name = "blsp1_qup3_i2c_apps_clk_src",
26362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
26462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
26562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
26662306a36Sopenharmony_ci	},
26762306a36Sopenharmony_ci};
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_cistatic struct freq_tbl ftbl_blsp1_qup3_4_spi_apps_clk_src[] = {
27062306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
27162306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
27262306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
27362306a36Sopenharmony_ci	F(15000000, P_GPLL0, 10, 1, 4),
27462306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
27562306a36Sopenharmony_ci	F(24000000, P_GPLL0, 12.5, 1, 2),
27662306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
27762306a36Sopenharmony_ci	F(42860000, P_GPLL0, 14, 0, 0),
27862306a36Sopenharmony_ci	F(44440000, P_GPLL0, 13.5, 0, 0),
27962306a36Sopenharmony_ci	{ }
28062306a36Sopenharmony_ci};
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
28362306a36Sopenharmony_ci	.cmd_rcgr = 0x074c,
28462306a36Sopenharmony_ci	.mnd_width = 8,
28562306a36Sopenharmony_ci	.hid_width = 5,
28662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
28762306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup3_4_spi_apps_clk_src,
28862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
28962306a36Sopenharmony_ci		.name = "blsp1_qup3_spi_apps_clk_src",
29062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
29162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
29262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
29362306a36Sopenharmony_ci	},
29462306a36Sopenharmony_ci};
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
29762306a36Sopenharmony_ci	.cmd_rcgr = 0x07e0,
29862306a36Sopenharmony_ci	.hid_width = 5,
29962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
30062306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
30162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
30262306a36Sopenharmony_ci		.name = "blsp1_qup4_i2c_apps_clk_src",
30362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
30462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
30562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
30662306a36Sopenharmony_ci	},
30762306a36Sopenharmony_ci};
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
31062306a36Sopenharmony_ci	.cmd_rcgr = 0x07cc,
31162306a36Sopenharmony_ci	.mnd_width = 8,
31262306a36Sopenharmony_ci	.hid_width = 5,
31362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
31462306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup3_4_spi_apps_clk_src,
31562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
31662306a36Sopenharmony_ci		.name = "blsp1_qup4_spi_apps_clk_src",
31762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
31862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
31962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
32062306a36Sopenharmony_ci	},
32162306a36Sopenharmony_ci};
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
32462306a36Sopenharmony_ci	.cmd_rcgr = 0x0860,
32562306a36Sopenharmony_ci	.hid_width = 5,
32662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
32762306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
32862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
32962306a36Sopenharmony_ci		.name = "blsp1_qup5_i2c_apps_clk_src",
33062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
33162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
33262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
33362306a36Sopenharmony_ci	},
33462306a36Sopenharmony_ci};
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_cistatic struct freq_tbl ftbl_blsp1_qup5_spi_apps_clk_src[] = {
33762306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
33862306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
33962306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
34062306a36Sopenharmony_ci	F(15000000, P_GPLL0, 10, 1, 4),
34162306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
34262306a36Sopenharmony_ci	F(24000000, P_GPLL0, 12.5, 1, 2),
34362306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
34462306a36Sopenharmony_ci	F(40000000, P_GPLL0, 15, 0, 0),
34562306a36Sopenharmony_ci	F(42860000, P_GPLL0, 14, 0, 0),
34662306a36Sopenharmony_ci	{ }
34762306a36Sopenharmony_ci};
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
35062306a36Sopenharmony_ci	.cmd_rcgr = 0x084c,
35162306a36Sopenharmony_ci	.mnd_width = 8,
35262306a36Sopenharmony_ci	.hid_width = 5,
35362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
35462306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup5_spi_apps_clk_src,
35562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
35662306a36Sopenharmony_ci		.name = "blsp1_qup5_spi_apps_clk_src",
35762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
35862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
35962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
36062306a36Sopenharmony_ci	},
36162306a36Sopenharmony_ci};
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
36462306a36Sopenharmony_ci	.cmd_rcgr = 0x08e0,
36562306a36Sopenharmony_ci	.hid_width = 5,
36662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
36762306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
36862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
36962306a36Sopenharmony_ci		.name = "blsp1_qup6_i2c_apps_clk_src",
37062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
37162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
37262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
37362306a36Sopenharmony_ci	},
37462306a36Sopenharmony_ci};
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_cistatic struct freq_tbl ftbl_blsp1_qup6_spi_apps_clk_src[] = {
37762306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
37862306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
37962306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
38062306a36Sopenharmony_ci	F(15000000, P_GPLL0, 10, 1, 4),
38162306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
38262306a36Sopenharmony_ci	F(24000000, P_GPLL0, 12.5, 1, 2),
38362306a36Sopenharmony_ci	F(27906976, P_GPLL0, 1, 2, 43),
38462306a36Sopenharmony_ci	F(41380000, P_GPLL0, 15, 0, 0),
38562306a36Sopenharmony_ci	F(42860000, P_GPLL0, 14, 0, 0),
38662306a36Sopenharmony_ci	{ }
38762306a36Sopenharmony_ci};
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
39062306a36Sopenharmony_ci	.cmd_rcgr = 0x08cc,
39162306a36Sopenharmony_ci	.mnd_width = 8,
39262306a36Sopenharmony_ci	.hid_width = 5,
39362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
39462306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup6_spi_apps_clk_src,
39562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
39662306a36Sopenharmony_ci		.name = "blsp1_qup6_spi_apps_clk_src",
39762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
39862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
39962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
40062306a36Sopenharmony_ci	},
40162306a36Sopenharmony_ci};
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_cistatic struct freq_tbl ftbl_blsp_uart_apps_clk_src[] = {
40462306a36Sopenharmony_ci	F(3686400, P_GPLL0, 1, 96, 15625),
40562306a36Sopenharmony_ci	F(7372800, P_GPLL0, 1, 192, 15625),
40662306a36Sopenharmony_ci	F(14745600, P_GPLL0, 1, 384, 15625),
40762306a36Sopenharmony_ci	F(16000000, P_GPLL0, 5, 2, 15),
40862306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
40962306a36Sopenharmony_ci	F(24000000, P_GPLL0, 5, 1, 5),
41062306a36Sopenharmony_ci	F(32000000, P_GPLL0, 1, 4, 75),
41162306a36Sopenharmony_ci	F(40000000, P_GPLL0, 15, 0, 0),
41262306a36Sopenharmony_ci	F(46400000, P_GPLL0, 1, 29, 375),
41362306a36Sopenharmony_ci	F(48000000, P_GPLL0, 12.5, 0, 0),
41462306a36Sopenharmony_ci	F(51200000, P_GPLL0, 1, 32, 375),
41562306a36Sopenharmony_ci	F(56000000, P_GPLL0, 1, 7, 75),
41662306a36Sopenharmony_ci	F(58982400, P_GPLL0, 1, 1536, 15625),
41762306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
41862306a36Sopenharmony_ci	F(63160000, P_GPLL0, 9.5, 0, 0),
41962306a36Sopenharmony_ci	{ }
42062306a36Sopenharmony_ci};
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart1_apps_clk_src = {
42362306a36Sopenharmony_ci	.cmd_rcgr = 0x068c,
42462306a36Sopenharmony_ci	.mnd_width = 16,
42562306a36Sopenharmony_ci	.hid_width = 5,
42662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
42762306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
42862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
42962306a36Sopenharmony_ci		.name = "blsp1_uart1_apps_clk_src",
43062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
43162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
43262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
43362306a36Sopenharmony_ci	},
43462306a36Sopenharmony_ci};
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart2_apps_clk_src = {
43762306a36Sopenharmony_ci	.cmd_rcgr = 0x070c,
43862306a36Sopenharmony_ci	.mnd_width = 16,
43962306a36Sopenharmony_ci	.hid_width = 5,
44062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
44162306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
44262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
44362306a36Sopenharmony_ci		.name = "blsp1_uart2_apps_clk_src",
44462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
44562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
44662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
44762306a36Sopenharmony_ci	},
44862306a36Sopenharmony_ci};
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart3_apps_clk_src = {
45162306a36Sopenharmony_ci	.cmd_rcgr = 0x078c,
45262306a36Sopenharmony_ci	.mnd_width = 16,
45362306a36Sopenharmony_ci	.hid_width = 5,
45462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
45562306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
45662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
45762306a36Sopenharmony_ci		.name = "blsp1_uart3_apps_clk_src",
45862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
45962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
46062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
46162306a36Sopenharmony_ci	},
46262306a36Sopenharmony_ci};
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart4_apps_clk_src = {
46562306a36Sopenharmony_ci	.cmd_rcgr = 0x080c,
46662306a36Sopenharmony_ci	.mnd_width = 16,
46762306a36Sopenharmony_ci	.hid_width = 5,
46862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
46962306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
47062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
47162306a36Sopenharmony_ci		.name = "blsp1_uart4_apps_clk_src",
47262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
47362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
47462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
47562306a36Sopenharmony_ci	},
47662306a36Sopenharmony_ci};
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart5_apps_clk_src = {
47962306a36Sopenharmony_ci	.cmd_rcgr = 0x088c,
48062306a36Sopenharmony_ci	.mnd_width = 16,
48162306a36Sopenharmony_ci	.hid_width = 5,
48262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
48362306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
48462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
48562306a36Sopenharmony_ci		.name = "blsp1_uart5_apps_clk_src",
48662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
48762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
48862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
48962306a36Sopenharmony_ci	},
49062306a36Sopenharmony_ci};
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart6_apps_clk_src = {
49362306a36Sopenharmony_ci	.cmd_rcgr = 0x090c,
49462306a36Sopenharmony_ci	.mnd_width = 16,
49562306a36Sopenharmony_ci	.hid_width = 5,
49662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
49762306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
49862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
49962306a36Sopenharmony_ci		.name = "blsp1_uart6_apps_clk_src",
50062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
50162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
50262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
50362306a36Sopenharmony_ci	},
50462306a36Sopenharmony_ci};
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
50762306a36Sopenharmony_ci	.cmd_rcgr = 0x09a0,
50862306a36Sopenharmony_ci	.hid_width = 5,
50962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
51062306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
51162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
51262306a36Sopenharmony_ci		.name = "blsp2_qup1_i2c_apps_clk_src",
51362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
51462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
51562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
51662306a36Sopenharmony_ci	},
51762306a36Sopenharmony_ci};
51862306a36Sopenharmony_ci
51962306a36Sopenharmony_cistatic struct freq_tbl ftbl_blsp2_qup1_2_spi_apps_clk_src[] = {
52062306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
52162306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
52262306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
52362306a36Sopenharmony_ci	F(15000000, P_GPLL0, 10, 1, 4),
52462306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
52562306a36Sopenharmony_ci	F(24000000, P_GPLL0, 12.5, 1, 2),
52662306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
52762306a36Sopenharmony_ci	F(42860000, P_GPLL0, 14, 0, 0),
52862306a36Sopenharmony_ci	F(44440000, P_GPLL0, 13.5, 0, 0),
52962306a36Sopenharmony_ci	{ }
53062306a36Sopenharmony_ci};
53162306a36Sopenharmony_ci
53262306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
53362306a36Sopenharmony_ci	.cmd_rcgr = 0x098c,
53462306a36Sopenharmony_ci	.mnd_width = 8,
53562306a36Sopenharmony_ci	.hid_width = 5,
53662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
53762306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp2_qup1_2_spi_apps_clk_src,
53862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
53962306a36Sopenharmony_ci		.name = "blsp2_qup1_spi_apps_clk_src",
54062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
54162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
54262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
54362306a36Sopenharmony_ci	},
54462306a36Sopenharmony_ci};
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
54762306a36Sopenharmony_ci	.cmd_rcgr = 0x0a20,
54862306a36Sopenharmony_ci	.hid_width = 5,
54962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
55062306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
55162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
55262306a36Sopenharmony_ci		.name = "blsp2_qup2_i2c_apps_clk_src",
55362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
55462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
55562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
55662306a36Sopenharmony_ci	},
55762306a36Sopenharmony_ci};
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
56062306a36Sopenharmony_ci	.cmd_rcgr = 0x0a0c,
56162306a36Sopenharmony_ci	.mnd_width = 8,
56262306a36Sopenharmony_ci	.hid_width = 5,
56362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
56462306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp2_qup1_2_spi_apps_clk_src,
56562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
56662306a36Sopenharmony_ci		.name = "blsp2_qup2_spi_apps_clk_src",
56762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
56862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
56962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
57062306a36Sopenharmony_ci	},
57162306a36Sopenharmony_ci};
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_cistatic struct freq_tbl ftbl_blsp2_qup3_4_spi_apps_clk_src[] = {
57462306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
57562306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
57662306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
57762306a36Sopenharmony_ci	F(15000000, P_GPLL0, 10, 1, 4),
57862306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
57962306a36Sopenharmony_ci	F(24000000, P_GPLL0, 12.5, 1, 2),
58062306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
58162306a36Sopenharmony_ci	F(42860000, P_GPLL0, 14, 0, 0),
58262306a36Sopenharmony_ci	F(48000000, P_GPLL0, 12.5, 0, 0),
58362306a36Sopenharmony_ci	{ }
58462306a36Sopenharmony_ci};
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
58762306a36Sopenharmony_ci	.cmd_rcgr = 0x0aa0,
58862306a36Sopenharmony_ci	.hid_width = 5,
58962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
59062306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
59162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
59262306a36Sopenharmony_ci		.name = "blsp2_qup3_i2c_apps_clk_src",
59362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
59462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
59562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
59662306a36Sopenharmony_ci	},
59762306a36Sopenharmony_ci};
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
60062306a36Sopenharmony_ci	.cmd_rcgr = 0x0a8c,
60162306a36Sopenharmony_ci	.mnd_width = 8,
60262306a36Sopenharmony_ci	.hid_width = 5,
60362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
60462306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp2_qup3_4_spi_apps_clk_src,
60562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
60662306a36Sopenharmony_ci		.name = "blsp2_qup3_spi_apps_clk_src",
60762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
60862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
60962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
61062306a36Sopenharmony_ci	},
61162306a36Sopenharmony_ci};
61262306a36Sopenharmony_ci
61362306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
61462306a36Sopenharmony_ci	.cmd_rcgr = 0x0b20,
61562306a36Sopenharmony_ci	.hid_width = 5,
61662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
61762306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
61862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
61962306a36Sopenharmony_ci		.name = "blsp2_qup4_i2c_apps_clk_src",
62062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
62162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
62262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
62362306a36Sopenharmony_ci	},
62462306a36Sopenharmony_ci};
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
62762306a36Sopenharmony_ci	.cmd_rcgr = 0x0b0c,
62862306a36Sopenharmony_ci	.mnd_width = 8,
62962306a36Sopenharmony_ci	.hid_width = 5,
63062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
63162306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp2_qup3_4_spi_apps_clk_src,
63262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
63362306a36Sopenharmony_ci		.name = "blsp2_qup4_spi_apps_clk_src",
63462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
63562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
63662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
63762306a36Sopenharmony_ci	},
63862306a36Sopenharmony_ci};
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
64162306a36Sopenharmony_ci	.cmd_rcgr = 0x0ba0,
64262306a36Sopenharmony_ci	.hid_width = 5,
64362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
64462306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
64562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
64662306a36Sopenharmony_ci		.name = "blsp2_qup5_i2c_apps_clk_src",
64762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
64862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
64962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
65062306a36Sopenharmony_ci	},
65162306a36Sopenharmony_ci};
65262306a36Sopenharmony_ci
65362306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
65462306a36Sopenharmony_ci	.cmd_rcgr = 0x0b8c,
65562306a36Sopenharmony_ci	.mnd_width = 8,
65662306a36Sopenharmony_ci	.hid_width = 5,
65762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
65862306a36Sopenharmony_ci	/* BLSP1 QUP1 and BLSP2 QUP5 use the same freqs */
65962306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
66062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
66162306a36Sopenharmony_ci		.name = "blsp2_qup5_spi_apps_clk_src",
66262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
66362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
66462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
66562306a36Sopenharmony_ci	},
66662306a36Sopenharmony_ci};
66762306a36Sopenharmony_ci
66862306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
66962306a36Sopenharmony_ci	.cmd_rcgr = 0x0c20,
67062306a36Sopenharmony_ci	.hid_width = 5,
67162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
67262306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
67362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
67462306a36Sopenharmony_ci		.name = "blsp2_qup6_i2c_apps_clk_src",
67562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
67662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
67762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
67862306a36Sopenharmony_ci	},
67962306a36Sopenharmony_ci};
68062306a36Sopenharmony_ci
68162306a36Sopenharmony_cistatic struct freq_tbl ftbl_blsp2_qup6_spi_apps_clk_src[] = {
68262306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
68362306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
68462306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
68562306a36Sopenharmony_ci	F(15000000, P_GPLL0, 10, 1, 4),
68662306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
68762306a36Sopenharmony_ci	F(24000000, P_GPLL0, 12.5, 1, 2),
68862306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
68962306a36Sopenharmony_ci	F(44440000, P_GPLL0, 13.5, 0, 0),
69062306a36Sopenharmony_ci	F(48000000, P_GPLL0, 12.5, 0, 0),
69162306a36Sopenharmony_ci	{ }
69262306a36Sopenharmony_ci};
69362306a36Sopenharmony_ci
69462306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
69562306a36Sopenharmony_ci	.cmd_rcgr = 0x0c0c,
69662306a36Sopenharmony_ci	.mnd_width = 8,
69762306a36Sopenharmony_ci	.hid_width = 5,
69862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
69962306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp2_qup6_spi_apps_clk_src,
70062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
70162306a36Sopenharmony_ci		.name = "blsp2_qup6_spi_apps_clk_src",
70262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
70362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
70462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
70562306a36Sopenharmony_ci	},
70662306a36Sopenharmony_ci};
70762306a36Sopenharmony_ci
70862306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart1_apps_clk_src = {
70962306a36Sopenharmony_ci	.cmd_rcgr = 0x09cc,
71062306a36Sopenharmony_ci	.mnd_width = 16,
71162306a36Sopenharmony_ci	.hid_width = 5,
71262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
71362306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
71462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
71562306a36Sopenharmony_ci		.name = "blsp2_uart1_apps_clk_src",
71662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
71762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
71862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
71962306a36Sopenharmony_ci	},
72062306a36Sopenharmony_ci};
72162306a36Sopenharmony_ci
72262306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart2_apps_clk_src = {
72362306a36Sopenharmony_ci	.cmd_rcgr = 0x0a4c,
72462306a36Sopenharmony_ci	.mnd_width = 16,
72562306a36Sopenharmony_ci	.hid_width = 5,
72662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
72762306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
72862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
72962306a36Sopenharmony_ci		.name = "blsp2_uart2_apps_clk_src",
73062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
73162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
73262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
73362306a36Sopenharmony_ci	},
73462306a36Sopenharmony_ci};
73562306a36Sopenharmony_ci
73662306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart3_apps_clk_src = {
73762306a36Sopenharmony_ci	.cmd_rcgr = 0x0acc,
73862306a36Sopenharmony_ci	.mnd_width = 16,
73962306a36Sopenharmony_ci	.hid_width = 5,
74062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
74162306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
74262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
74362306a36Sopenharmony_ci		.name = "blsp2_uart3_apps_clk_src",
74462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
74562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
74662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
74762306a36Sopenharmony_ci	},
74862306a36Sopenharmony_ci};
74962306a36Sopenharmony_ci
75062306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart4_apps_clk_src = {
75162306a36Sopenharmony_ci	.cmd_rcgr = 0x0b4c,
75262306a36Sopenharmony_ci	.mnd_width = 16,
75362306a36Sopenharmony_ci	.hid_width = 5,
75462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
75562306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
75662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
75762306a36Sopenharmony_ci		.name = "blsp2_uart4_apps_clk_src",
75862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
75962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
76062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
76162306a36Sopenharmony_ci	},
76262306a36Sopenharmony_ci};
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart5_apps_clk_src = {
76562306a36Sopenharmony_ci	.cmd_rcgr = 0x0bcc,
76662306a36Sopenharmony_ci	.mnd_width = 16,
76762306a36Sopenharmony_ci	.hid_width = 5,
76862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
76962306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
77062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
77162306a36Sopenharmony_ci		.name = "blsp2_uart5_apps_clk_src",
77262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
77362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
77462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
77562306a36Sopenharmony_ci	},
77662306a36Sopenharmony_ci};
77762306a36Sopenharmony_ci
77862306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart6_apps_clk_src = {
77962306a36Sopenharmony_ci	.cmd_rcgr = 0x0c4c,
78062306a36Sopenharmony_ci	.mnd_width = 16,
78162306a36Sopenharmony_ci	.hid_width = 5,
78262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
78362306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
78462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
78562306a36Sopenharmony_ci		.name = "blsp2_uart6_apps_clk_src",
78662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
78762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
78862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
78962306a36Sopenharmony_ci	},
79062306a36Sopenharmony_ci};
79162306a36Sopenharmony_ci
79262306a36Sopenharmony_cistatic struct freq_tbl ftbl_gp1_clk_src[] = {
79362306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
79462306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
79562306a36Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
79662306a36Sopenharmony_ci	{ }
79762306a36Sopenharmony_ci};
79862306a36Sopenharmony_ci
79962306a36Sopenharmony_cistatic struct clk_rcg2 gp1_clk_src = {
80062306a36Sopenharmony_ci	.cmd_rcgr = 0x1904,
80162306a36Sopenharmony_ci	.mnd_width = 8,
80262306a36Sopenharmony_ci	.hid_width = 5,
80362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
80462306a36Sopenharmony_ci	.freq_tbl = ftbl_gp1_clk_src,
80562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
80662306a36Sopenharmony_ci		.name = "gp1_clk_src",
80762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
80862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
80962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
81062306a36Sopenharmony_ci	},
81162306a36Sopenharmony_ci};
81262306a36Sopenharmony_ci
81362306a36Sopenharmony_cistatic struct freq_tbl ftbl_gp2_clk_src[] = {
81462306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
81562306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
81662306a36Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
81762306a36Sopenharmony_ci	{ }
81862306a36Sopenharmony_ci};
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_cistatic struct clk_rcg2 gp2_clk_src = {
82162306a36Sopenharmony_ci	.cmd_rcgr = 0x1944,
82262306a36Sopenharmony_ci	.mnd_width = 8,
82362306a36Sopenharmony_ci	.hid_width = 5,
82462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
82562306a36Sopenharmony_ci	.freq_tbl = ftbl_gp2_clk_src,
82662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
82762306a36Sopenharmony_ci		.name = "gp2_clk_src",
82862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
82962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
83062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
83162306a36Sopenharmony_ci	},
83262306a36Sopenharmony_ci};
83362306a36Sopenharmony_ci
83462306a36Sopenharmony_cistatic struct freq_tbl ftbl_gp3_clk_src[] = {
83562306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
83662306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
83762306a36Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
83862306a36Sopenharmony_ci	{ }
83962306a36Sopenharmony_ci};
84062306a36Sopenharmony_ci
84162306a36Sopenharmony_cistatic struct clk_rcg2 gp3_clk_src = {
84262306a36Sopenharmony_ci	.cmd_rcgr = 0x1984,
84362306a36Sopenharmony_ci	.mnd_width = 8,
84462306a36Sopenharmony_ci	.hid_width = 5,
84562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
84662306a36Sopenharmony_ci	.freq_tbl = ftbl_gp3_clk_src,
84762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
84862306a36Sopenharmony_ci		.name = "gp3_clk_src",
84962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
85062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
85162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
85262306a36Sopenharmony_ci	},
85362306a36Sopenharmony_ci};
85462306a36Sopenharmony_ci
85562306a36Sopenharmony_cistatic struct freq_tbl ftbl_pcie_0_aux_clk_src[] = {
85662306a36Sopenharmony_ci	F(1011000, P_XO, 1, 1, 19),
85762306a36Sopenharmony_ci	{ }
85862306a36Sopenharmony_ci};
85962306a36Sopenharmony_ci
86062306a36Sopenharmony_cistatic struct clk_rcg2 pcie_0_aux_clk_src = {
86162306a36Sopenharmony_ci	.cmd_rcgr = 0x1b00,
86262306a36Sopenharmony_ci	.mnd_width = 8,
86362306a36Sopenharmony_ci	.hid_width = 5,
86462306a36Sopenharmony_ci	.freq_tbl = ftbl_pcie_0_aux_clk_src,
86562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
86662306a36Sopenharmony_ci		.name = "pcie_0_aux_clk_src",
86762306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
86862306a36Sopenharmony_ci				.fw_name = "xo",
86962306a36Sopenharmony_ci		},
87062306a36Sopenharmony_ci		.num_parents = 1,
87162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
87262306a36Sopenharmony_ci	},
87362306a36Sopenharmony_ci};
87462306a36Sopenharmony_ci
87562306a36Sopenharmony_cistatic struct freq_tbl ftbl_pcie_pipe_clk_src[] = {
87662306a36Sopenharmony_ci	F(125000000, P_XO, 1, 0, 0),
87762306a36Sopenharmony_ci	{ }
87862306a36Sopenharmony_ci};
87962306a36Sopenharmony_ci
88062306a36Sopenharmony_cistatic struct clk_rcg2 pcie_0_pipe_clk_src = {
88162306a36Sopenharmony_ci	.cmd_rcgr = 0x1adc,
88262306a36Sopenharmony_ci	.hid_width = 5,
88362306a36Sopenharmony_ci	.freq_tbl = ftbl_pcie_pipe_clk_src,
88462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
88562306a36Sopenharmony_ci		.name = "pcie_0_pipe_clk_src",
88662306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
88762306a36Sopenharmony_ci				.fw_name = "xo",
88862306a36Sopenharmony_ci		},
88962306a36Sopenharmony_ci		.num_parents = 1,
89062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
89162306a36Sopenharmony_ci	},
89262306a36Sopenharmony_ci};
89362306a36Sopenharmony_ci
89462306a36Sopenharmony_cistatic struct freq_tbl ftbl_pcie_1_aux_clk_src[] = {
89562306a36Sopenharmony_ci	F(1011000, P_XO, 1, 1, 19),
89662306a36Sopenharmony_ci	{ }
89762306a36Sopenharmony_ci};
89862306a36Sopenharmony_ci
89962306a36Sopenharmony_cistatic struct clk_rcg2 pcie_1_aux_clk_src = {
90062306a36Sopenharmony_ci	.cmd_rcgr = 0x1b80,
90162306a36Sopenharmony_ci	.mnd_width = 8,
90262306a36Sopenharmony_ci	.hid_width = 5,
90362306a36Sopenharmony_ci	.freq_tbl = ftbl_pcie_1_aux_clk_src,
90462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
90562306a36Sopenharmony_ci		.name = "pcie_1_aux_clk_src",
90662306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
90762306a36Sopenharmony_ci				.fw_name = "xo",
90862306a36Sopenharmony_ci		},
90962306a36Sopenharmony_ci		.num_parents = 1,
91062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
91162306a36Sopenharmony_ci	},
91262306a36Sopenharmony_ci};
91362306a36Sopenharmony_ci
91462306a36Sopenharmony_cistatic struct clk_rcg2 pcie_1_pipe_clk_src = {
91562306a36Sopenharmony_ci	.cmd_rcgr = 0x1b5c,
91662306a36Sopenharmony_ci	.hid_width = 5,
91762306a36Sopenharmony_ci	.freq_tbl = ftbl_pcie_pipe_clk_src,
91862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
91962306a36Sopenharmony_ci		.name = "pcie_1_pipe_clk_src",
92062306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
92162306a36Sopenharmony_ci				.fw_name = "xo",
92262306a36Sopenharmony_ci		},
92362306a36Sopenharmony_ci		.num_parents = 1,
92462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
92562306a36Sopenharmony_ci	},
92662306a36Sopenharmony_ci};
92762306a36Sopenharmony_ci
92862306a36Sopenharmony_cistatic struct freq_tbl ftbl_pdm2_clk_src[] = {
92962306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
93062306a36Sopenharmony_ci	{ }
93162306a36Sopenharmony_ci};
93262306a36Sopenharmony_ci
93362306a36Sopenharmony_cistatic struct clk_rcg2 pdm2_clk_src = {
93462306a36Sopenharmony_ci	.cmd_rcgr = 0x0cd0,
93562306a36Sopenharmony_ci	.hid_width = 5,
93662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
93762306a36Sopenharmony_ci	.freq_tbl = ftbl_pdm2_clk_src,
93862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
93962306a36Sopenharmony_ci		.name = "pdm2_clk_src",
94062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
94162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
94262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
94362306a36Sopenharmony_ci	},
94462306a36Sopenharmony_ci};
94562306a36Sopenharmony_ci
94662306a36Sopenharmony_cistatic struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
94762306a36Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
94862306a36Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
94962306a36Sopenharmony_ci	F(20000000, P_GPLL0, 15, 1, 2),
95062306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
95162306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
95262306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
95362306a36Sopenharmony_ci	F(192000000, P_GPLL4, 2, 0, 0),
95462306a36Sopenharmony_ci	F(384000000, P_GPLL4, 1, 0, 0),
95562306a36Sopenharmony_ci	{ }
95662306a36Sopenharmony_ci};
95762306a36Sopenharmony_ci
95862306a36Sopenharmony_cistatic struct freq_tbl ftbl_sdcc1_apps_clk_src_8992[] = {
95962306a36Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
96062306a36Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
96162306a36Sopenharmony_ci	F(20000000, P_GPLL0, 15, 1, 2),
96262306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
96362306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
96462306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
96562306a36Sopenharmony_ci	F(172000000, P_GPLL4, 2, 0, 0),
96662306a36Sopenharmony_ci	F(344000000, P_GPLL4, 1, 0, 0),
96762306a36Sopenharmony_ci	{ }
96862306a36Sopenharmony_ci};
96962306a36Sopenharmony_ci
97062306a36Sopenharmony_cistatic struct clk_rcg2 sdcc1_apps_clk_src = {
97162306a36Sopenharmony_ci	.cmd_rcgr = 0x04d0,
97262306a36Sopenharmony_ci	.mnd_width = 8,
97362306a36Sopenharmony_ci	.hid_width = 5,
97462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll4_map,
97562306a36Sopenharmony_ci	.freq_tbl = ftbl_sdcc1_apps_clk_src,
97662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
97762306a36Sopenharmony_ci		.name = "sdcc1_apps_clk_src",
97862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll4,
97962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4),
98062306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
98162306a36Sopenharmony_ci	},
98262306a36Sopenharmony_ci};
98362306a36Sopenharmony_ci
98462306a36Sopenharmony_cistatic struct freq_tbl ftbl_sdcc2_4_apps_clk_src[] = {
98562306a36Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
98662306a36Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
98762306a36Sopenharmony_ci	F(20000000, P_GPLL0, 15, 1, 2),
98862306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
98962306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
99062306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
99162306a36Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
99262306a36Sopenharmony_ci	{ }
99362306a36Sopenharmony_ci};
99462306a36Sopenharmony_ci
99562306a36Sopenharmony_cistatic struct clk_rcg2 sdcc2_apps_clk_src = {
99662306a36Sopenharmony_ci	.cmd_rcgr = 0x0510,
99762306a36Sopenharmony_ci	.mnd_width = 8,
99862306a36Sopenharmony_ci	.hid_width = 5,
99962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
100062306a36Sopenharmony_ci	.freq_tbl = ftbl_sdcc2_4_apps_clk_src,
100162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
100262306a36Sopenharmony_ci		.name = "sdcc2_apps_clk_src",
100362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
100462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
100562306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
100662306a36Sopenharmony_ci	},
100762306a36Sopenharmony_ci};
100862306a36Sopenharmony_ci
100962306a36Sopenharmony_cistatic struct clk_rcg2 sdcc3_apps_clk_src = {
101062306a36Sopenharmony_ci	.cmd_rcgr = 0x0550,
101162306a36Sopenharmony_ci	.mnd_width = 8,
101262306a36Sopenharmony_ci	.hid_width = 5,
101362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
101462306a36Sopenharmony_ci	.freq_tbl = ftbl_sdcc2_4_apps_clk_src,
101562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
101662306a36Sopenharmony_ci		.name = "sdcc3_apps_clk_src",
101762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
101862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
101962306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
102062306a36Sopenharmony_ci	},
102162306a36Sopenharmony_ci};
102262306a36Sopenharmony_ci
102362306a36Sopenharmony_cistatic struct clk_rcg2 sdcc4_apps_clk_src = {
102462306a36Sopenharmony_ci	.cmd_rcgr = 0x0590,
102562306a36Sopenharmony_ci	.mnd_width = 8,
102662306a36Sopenharmony_ci	.hid_width = 5,
102762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
102862306a36Sopenharmony_ci	.freq_tbl = ftbl_sdcc2_4_apps_clk_src,
102962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
103062306a36Sopenharmony_ci		.name = "sdcc4_apps_clk_src",
103162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
103262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
103362306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
103462306a36Sopenharmony_ci	},
103562306a36Sopenharmony_ci};
103662306a36Sopenharmony_ci
103762306a36Sopenharmony_cistatic struct freq_tbl ftbl_tsif_ref_clk_src[] = {
103862306a36Sopenharmony_ci	F(105500, P_XO, 1, 1, 182),
103962306a36Sopenharmony_ci	{ }
104062306a36Sopenharmony_ci};
104162306a36Sopenharmony_ci
104262306a36Sopenharmony_cistatic struct clk_rcg2 tsif_ref_clk_src = {
104362306a36Sopenharmony_ci	.cmd_rcgr = 0x0d90,
104462306a36Sopenharmony_ci	.mnd_width = 8,
104562306a36Sopenharmony_ci	.hid_width = 5,
104662306a36Sopenharmony_ci	.freq_tbl = ftbl_tsif_ref_clk_src,
104762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
104862306a36Sopenharmony_ci		.name = "tsif_ref_clk_src",
104962306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
105062306a36Sopenharmony_ci				.fw_name = "xo",
105162306a36Sopenharmony_ci		},
105262306a36Sopenharmony_ci		.num_parents = 1,
105362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
105462306a36Sopenharmony_ci	},
105562306a36Sopenharmony_ci};
105662306a36Sopenharmony_ci
105762306a36Sopenharmony_cistatic struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
105862306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
105962306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
106062306a36Sopenharmony_ci	{ }
106162306a36Sopenharmony_ci};
106262306a36Sopenharmony_ci
106362306a36Sopenharmony_cistatic struct clk_rcg2 usb30_mock_utmi_clk_src = {
106462306a36Sopenharmony_ci	.cmd_rcgr = 0x03e8,
106562306a36Sopenharmony_ci	.hid_width = 5,
106662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
106762306a36Sopenharmony_ci	.freq_tbl = ftbl_usb30_mock_utmi_clk_src,
106862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
106962306a36Sopenharmony_ci		.name = "usb30_mock_utmi_clk_src",
107062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
107162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
107262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
107362306a36Sopenharmony_ci	},
107462306a36Sopenharmony_ci};
107562306a36Sopenharmony_ci
107662306a36Sopenharmony_cistatic struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
107762306a36Sopenharmony_ci	F(1200000, P_XO, 16, 0, 0),
107862306a36Sopenharmony_ci	{ }
107962306a36Sopenharmony_ci};
108062306a36Sopenharmony_ci
108162306a36Sopenharmony_cistatic struct clk_rcg2 usb3_phy_aux_clk_src = {
108262306a36Sopenharmony_ci	.cmd_rcgr = 0x1414,
108362306a36Sopenharmony_ci	.hid_width = 5,
108462306a36Sopenharmony_ci	.freq_tbl = ftbl_usb3_phy_aux_clk_src,
108562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
108662306a36Sopenharmony_ci		.name = "usb3_phy_aux_clk_src",
108762306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
108862306a36Sopenharmony_ci				.fw_name = "xo",
108962306a36Sopenharmony_ci		},
109062306a36Sopenharmony_ci		.num_parents = 1,
109162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
109262306a36Sopenharmony_ci	},
109362306a36Sopenharmony_ci};
109462306a36Sopenharmony_ci
109562306a36Sopenharmony_cistatic struct freq_tbl ftbl_usb_hs_system_clk_src[] = {
109662306a36Sopenharmony_ci	F(75000000, P_GPLL0, 8, 0, 0),
109762306a36Sopenharmony_ci	{ }
109862306a36Sopenharmony_ci};
109962306a36Sopenharmony_ci
110062306a36Sopenharmony_cistatic struct clk_rcg2 usb_hs_system_clk_src = {
110162306a36Sopenharmony_ci	.cmd_rcgr = 0x0490,
110262306a36Sopenharmony_ci	.hid_width = 5,
110362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
110462306a36Sopenharmony_ci	.freq_tbl = ftbl_usb_hs_system_clk_src,
110562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
110662306a36Sopenharmony_ci		.name = "usb_hs_system_clk_src",
110762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
110862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
110962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
111062306a36Sopenharmony_ci	},
111162306a36Sopenharmony_ci};
111262306a36Sopenharmony_ci
111362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = {
111462306a36Sopenharmony_ci	.halt_reg = 0x05c4,
111562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
111662306a36Sopenharmony_ci	.clkr = {
111762306a36Sopenharmony_ci		.enable_reg = 0x1484,
111862306a36Sopenharmony_ci		.enable_mask = BIT(17),
111962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
112062306a36Sopenharmony_ci			.name = "gcc_blsp1_ahb_clk",
112162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
112262306a36Sopenharmony_ci		},
112362306a36Sopenharmony_ci	},
112462306a36Sopenharmony_ci};
112562306a36Sopenharmony_ci
112662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
112762306a36Sopenharmony_ci	.halt_reg = 0x0648,
112862306a36Sopenharmony_ci	.clkr = {
112962306a36Sopenharmony_ci		.enable_reg = 0x0648,
113062306a36Sopenharmony_ci		.enable_mask = BIT(0),
113162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
113262306a36Sopenharmony_ci			.name = "gcc_blsp1_qup1_i2c_apps_clk",
113362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup1_i2c_apps_clk_src.clkr.hw },
113462306a36Sopenharmony_ci			.num_parents = 1,
113562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
113662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
113762306a36Sopenharmony_ci		},
113862306a36Sopenharmony_ci	},
113962306a36Sopenharmony_ci};
114062306a36Sopenharmony_ci
114162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
114262306a36Sopenharmony_ci	.halt_reg = 0x0644,
114362306a36Sopenharmony_ci	.clkr = {
114462306a36Sopenharmony_ci		.enable_reg = 0x0644,
114562306a36Sopenharmony_ci		.enable_mask = BIT(0),
114662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
114762306a36Sopenharmony_ci			.name = "gcc_blsp1_qup1_spi_apps_clk",
114862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup1_spi_apps_clk_src.clkr.hw },
114962306a36Sopenharmony_ci			.num_parents = 1,
115062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
115162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
115262306a36Sopenharmony_ci		},
115362306a36Sopenharmony_ci	},
115462306a36Sopenharmony_ci};
115562306a36Sopenharmony_ci
115662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
115762306a36Sopenharmony_ci	.halt_reg = 0x06c8,
115862306a36Sopenharmony_ci	.clkr = {
115962306a36Sopenharmony_ci		.enable_reg = 0x06c8,
116062306a36Sopenharmony_ci		.enable_mask = BIT(0),
116162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
116262306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_i2c_apps_clk",
116362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup2_i2c_apps_clk_src.clkr.hw },
116462306a36Sopenharmony_ci			.num_parents = 1,
116562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
116662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
116762306a36Sopenharmony_ci		},
116862306a36Sopenharmony_ci	},
116962306a36Sopenharmony_ci};
117062306a36Sopenharmony_ci
117162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
117262306a36Sopenharmony_ci	.halt_reg = 0x06c4,
117362306a36Sopenharmony_ci	.clkr = {
117462306a36Sopenharmony_ci		.enable_reg = 0x06c4,
117562306a36Sopenharmony_ci		.enable_mask = BIT(0),
117662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
117762306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_spi_apps_clk",
117862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup2_spi_apps_clk_src.clkr.hw },
117962306a36Sopenharmony_ci			.num_parents = 1,
118062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
118162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
118262306a36Sopenharmony_ci		},
118362306a36Sopenharmony_ci	},
118462306a36Sopenharmony_ci};
118562306a36Sopenharmony_ci
118662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
118762306a36Sopenharmony_ci	.halt_reg = 0x0748,
118862306a36Sopenharmony_ci	.clkr = {
118962306a36Sopenharmony_ci		.enable_reg = 0x0748,
119062306a36Sopenharmony_ci		.enable_mask = BIT(0),
119162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
119262306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_i2c_apps_clk",
119362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup3_i2c_apps_clk_src.clkr.hw },
119462306a36Sopenharmony_ci			.num_parents = 1,
119562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
119662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
119762306a36Sopenharmony_ci		},
119862306a36Sopenharmony_ci	},
119962306a36Sopenharmony_ci};
120062306a36Sopenharmony_ci
120162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
120262306a36Sopenharmony_ci	.halt_reg = 0x0744,
120362306a36Sopenharmony_ci	.clkr = {
120462306a36Sopenharmony_ci		.enable_reg = 0x0744,
120562306a36Sopenharmony_ci		.enable_mask = BIT(0),
120662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
120762306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_spi_apps_clk",
120862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup3_spi_apps_clk_src.clkr.hw },
120962306a36Sopenharmony_ci			.num_parents = 1,
121062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
121162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
121262306a36Sopenharmony_ci		},
121362306a36Sopenharmony_ci	},
121462306a36Sopenharmony_ci};
121562306a36Sopenharmony_ci
121662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
121762306a36Sopenharmony_ci	.halt_reg = 0x07c8,
121862306a36Sopenharmony_ci	.clkr = {
121962306a36Sopenharmony_ci		.enable_reg = 0x07c8,
122062306a36Sopenharmony_ci		.enable_mask = BIT(0),
122162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
122262306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_i2c_apps_clk",
122362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup4_i2c_apps_clk_src.clkr.hw },
122462306a36Sopenharmony_ci			.num_parents = 1,
122562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
122662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
122762306a36Sopenharmony_ci		},
122862306a36Sopenharmony_ci	},
122962306a36Sopenharmony_ci};
123062306a36Sopenharmony_ci
123162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
123262306a36Sopenharmony_ci	.halt_reg = 0x07c4,
123362306a36Sopenharmony_ci	.clkr = {
123462306a36Sopenharmony_ci		.enable_reg = 0x07c4,
123562306a36Sopenharmony_ci		.enable_mask = BIT(0),
123662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
123762306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_spi_apps_clk",
123862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup4_spi_apps_clk_src.clkr.hw },
123962306a36Sopenharmony_ci			.num_parents = 1,
124062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
124162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
124262306a36Sopenharmony_ci		},
124362306a36Sopenharmony_ci	},
124462306a36Sopenharmony_ci};
124562306a36Sopenharmony_ci
124662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
124762306a36Sopenharmony_ci	.halt_reg = 0x0848,
124862306a36Sopenharmony_ci	.clkr = {
124962306a36Sopenharmony_ci		.enable_reg = 0x0848,
125062306a36Sopenharmony_ci		.enable_mask = BIT(0),
125162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
125262306a36Sopenharmony_ci			.name = "gcc_blsp1_qup5_i2c_apps_clk",
125362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup5_i2c_apps_clk_src.clkr.hw },
125462306a36Sopenharmony_ci			.num_parents = 1,
125562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
125662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
125762306a36Sopenharmony_ci		},
125862306a36Sopenharmony_ci	},
125962306a36Sopenharmony_ci};
126062306a36Sopenharmony_ci
126162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
126262306a36Sopenharmony_ci	.halt_reg = 0x0844,
126362306a36Sopenharmony_ci	.clkr = {
126462306a36Sopenharmony_ci		.enable_reg = 0x0844,
126562306a36Sopenharmony_ci		.enable_mask = BIT(0),
126662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
126762306a36Sopenharmony_ci			.name = "gcc_blsp1_qup5_spi_apps_clk",
126862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup5_spi_apps_clk_src.clkr.hw },
126962306a36Sopenharmony_ci			.num_parents = 1,
127062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
127162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
127262306a36Sopenharmony_ci		},
127362306a36Sopenharmony_ci	},
127462306a36Sopenharmony_ci};
127562306a36Sopenharmony_ci
127662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
127762306a36Sopenharmony_ci	.halt_reg = 0x08c8,
127862306a36Sopenharmony_ci	.clkr = {
127962306a36Sopenharmony_ci		.enable_reg = 0x08c8,
128062306a36Sopenharmony_ci		.enable_mask = BIT(0),
128162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
128262306a36Sopenharmony_ci			.name = "gcc_blsp1_qup6_i2c_apps_clk",
128362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup6_i2c_apps_clk_src.clkr.hw },
128462306a36Sopenharmony_ci			.num_parents = 1,
128562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
128662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
128762306a36Sopenharmony_ci		},
128862306a36Sopenharmony_ci	},
128962306a36Sopenharmony_ci};
129062306a36Sopenharmony_ci
129162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
129262306a36Sopenharmony_ci	.halt_reg = 0x08c4,
129362306a36Sopenharmony_ci	.clkr = {
129462306a36Sopenharmony_ci		.enable_reg = 0x08c4,
129562306a36Sopenharmony_ci		.enable_mask = BIT(0),
129662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
129762306a36Sopenharmony_ci			.name = "gcc_blsp1_qup6_spi_apps_clk",
129862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup6_spi_apps_clk_src.clkr.hw },
129962306a36Sopenharmony_ci			.num_parents = 1,
130062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
130162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
130262306a36Sopenharmony_ci		},
130362306a36Sopenharmony_ci	},
130462306a36Sopenharmony_ci};
130562306a36Sopenharmony_ci
130662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = {
130762306a36Sopenharmony_ci	.halt_reg = 0x0684,
130862306a36Sopenharmony_ci	.clkr = {
130962306a36Sopenharmony_ci		.enable_reg = 0x0684,
131062306a36Sopenharmony_ci		.enable_mask = BIT(0),
131162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
131262306a36Sopenharmony_ci			.name = "gcc_blsp1_uart1_apps_clk",
131362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_uart1_apps_clk_src.clkr.hw },
131462306a36Sopenharmony_ci			.num_parents = 1,
131562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
131662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
131762306a36Sopenharmony_ci		},
131862306a36Sopenharmony_ci	},
131962306a36Sopenharmony_ci};
132062306a36Sopenharmony_ci
132162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = {
132262306a36Sopenharmony_ci	.halt_reg = 0x0704,
132362306a36Sopenharmony_ci	.clkr = {
132462306a36Sopenharmony_ci		.enable_reg = 0x0704,
132562306a36Sopenharmony_ci		.enable_mask = BIT(0),
132662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
132762306a36Sopenharmony_ci			.name = "gcc_blsp1_uart2_apps_clk",
132862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_uart2_apps_clk_src.clkr.hw },
132962306a36Sopenharmony_ci			.num_parents = 1,
133062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
133162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
133262306a36Sopenharmony_ci		},
133362306a36Sopenharmony_ci	},
133462306a36Sopenharmony_ci};
133562306a36Sopenharmony_ci
133662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart3_apps_clk = {
133762306a36Sopenharmony_ci	.halt_reg = 0x0784,
133862306a36Sopenharmony_ci	.clkr = {
133962306a36Sopenharmony_ci		.enable_reg = 0x0784,
134062306a36Sopenharmony_ci		.enable_mask = BIT(0),
134162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
134262306a36Sopenharmony_ci			.name = "gcc_blsp1_uart3_apps_clk",
134362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_uart3_apps_clk_src.clkr.hw },
134462306a36Sopenharmony_ci			.num_parents = 1,
134562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
134662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
134762306a36Sopenharmony_ci		},
134862306a36Sopenharmony_ci	},
134962306a36Sopenharmony_ci};
135062306a36Sopenharmony_ci
135162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart4_apps_clk = {
135262306a36Sopenharmony_ci	.halt_reg = 0x0804,
135362306a36Sopenharmony_ci	.clkr = {
135462306a36Sopenharmony_ci		.enable_reg = 0x0804,
135562306a36Sopenharmony_ci		.enable_mask = BIT(0),
135662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135762306a36Sopenharmony_ci			.name = "gcc_blsp1_uart4_apps_clk",
135862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_uart4_apps_clk_src.clkr.hw },
135962306a36Sopenharmony_ci			.num_parents = 1,
136062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
136162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
136262306a36Sopenharmony_ci		},
136362306a36Sopenharmony_ci	},
136462306a36Sopenharmony_ci};
136562306a36Sopenharmony_ci
136662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart5_apps_clk = {
136762306a36Sopenharmony_ci	.halt_reg = 0x0884,
136862306a36Sopenharmony_ci	.clkr = {
136962306a36Sopenharmony_ci		.enable_reg = 0x0884,
137062306a36Sopenharmony_ci		.enable_mask = BIT(0),
137162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
137262306a36Sopenharmony_ci			.name = "gcc_blsp1_uart5_apps_clk",
137362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_uart5_apps_clk_src.clkr.hw },
137462306a36Sopenharmony_ci			.num_parents = 1,
137562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
137662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
137762306a36Sopenharmony_ci		},
137862306a36Sopenharmony_ci	},
137962306a36Sopenharmony_ci};
138062306a36Sopenharmony_ci
138162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart6_apps_clk = {
138262306a36Sopenharmony_ci	.halt_reg = 0x0904,
138362306a36Sopenharmony_ci	.clkr = {
138462306a36Sopenharmony_ci		.enable_reg = 0x0904,
138562306a36Sopenharmony_ci		.enable_mask = BIT(0),
138662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
138762306a36Sopenharmony_ci			.name = "gcc_blsp1_uart6_apps_clk",
138862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_uart6_apps_clk_src.clkr.hw },
138962306a36Sopenharmony_ci			.num_parents = 1,
139062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
139162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
139262306a36Sopenharmony_ci		},
139362306a36Sopenharmony_ci	},
139462306a36Sopenharmony_ci};
139562306a36Sopenharmony_ci
139662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_ahb_clk = {
139762306a36Sopenharmony_ci	.halt_reg = 0x0944,
139862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
139962306a36Sopenharmony_ci	.clkr = {
140062306a36Sopenharmony_ci		.enable_reg = 0x1484,
140162306a36Sopenharmony_ci		.enable_mask = BIT(15),
140262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
140362306a36Sopenharmony_ci			.name = "gcc_blsp2_ahb_clk",
140462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
140562306a36Sopenharmony_ci		},
140662306a36Sopenharmony_ci	},
140762306a36Sopenharmony_ci};
140862306a36Sopenharmony_ci
140962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
141062306a36Sopenharmony_ci	.halt_reg = 0x0988,
141162306a36Sopenharmony_ci	.clkr = {
141262306a36Sopenharmony_ci		.enable_reg = 0x0988,
141362306a36Sopenharmony_ci		.enable_mask = BIT(0),
141462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
141562306a36Sopenharmony_ci			.name = "gcc_blsp2_qup1_i2c_apps_clk",
141662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_qup1_i2c_apps_clk_src.clkr.hw },
141762306a36Sopenharmony_ci			.num_parents = 1,
141862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
141962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
142062306a36Sopenharmony_ci		},
142162306a36Sopenharmony_ci	},
142262306a36Sopenharmony_ci};
142362306a36Sopenharmony_ci
142462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
142562306a36Sopenharmony_ci	.halt_reg = 0x0984,
142662306a36Sopenharmony_ci	.clkr = {
142762306a36Sopenharmony_ci		.enable_reg = 0x0984,
142862306a36Sopenharmony_ci		.enable_mask = BIT(0),
142962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
143062306a36Sopenharmony_ci			.name = "gcc_blsp2_qup1_spi_apps_clk",
143162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_qup1_spi_apps_clk_src.clkr.hw },
143262306a36Sopenharmony_ci			.num_parents = 1,
143362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
143462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
143562306a36Sopenharmony_ci		},
143662306a36Sopenharmony_ci	},
143762306a36Sopenharmony_ci};
143862306a36Sopenharmony_ci
143962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
144062306a36Sopenharmony_ci	.halt_reg = 0x0a08,
144162306a36Sopenharmony_ci	.clkr = {
144262306a36Sopenharmony_ci		.enable_reg = 0x0a08,
144362306a36Sopenharmony_ci		.enable_mask = BIT(0),
144462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
144562306a36Sopenharmony_ci			.name = "gcc_blsp2_qup2_i2c_apps_clk",
144662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_qup2_i2c_apps_clk_src.clkr.hw },
144762306a36Sopenharmony_ci			.num_parents = 1,
144862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
144962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
145062306a36Sopenharmony_ci		},
145162306a36Sopenharmony_ci	},
145262306a36Sopenharmony_ci};
145362306a36Sopenharmony_ci
145462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
145562306a36Sopenharmony_ci	.halt_reg = 0x0a04,
145662306a36Sopenharmony_ci	.clkr = {
145762306a36Sopenharmony_ci		.enable_reg = 0x0a04,
145862306a36Sopenharmony_ci		.enable_mask = BIT(0),
145962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
146062306a36Sopenharmony_ci			.name = "gcc_blsp2_qup2_spi_apps_clk",
146162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_qup2_spi_apps_clk_src.clkr.hw },
146262306a36Sopenharmony_ci			.num_parents = 1,
146362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
146462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
146562306a36Sopenharmony_ci		},
146662306a36Sopenharmony_ci	},
146762306a36Sopenharmony_ci};
146862306a36Sopenharmony_ci
146962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
147062306a36Sopenharmony_ci	.halt_reg = 0x0a88,
147162306a36Sopenharmony_ci	.clkr = {
147262306a36Sopenharmony_ci		.enable_reg = 0x0a88,
147362306a36Sopenharmony_ci		.enable_mask = BIT(0),
147462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
147562306a36Sopenharmony_ci			.name = "gcc_blsp2_qup3_i2c_apps_clk",
147662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_qup3_i2c_apps_clk_src.clkr.hw },
147762306a36Sopenharmony_ci			.num_parents = 1,
147862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
147962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
148062306a36Sopenharmony_ci		},
148162306a36Sopenharmony_ci	},
148262306a36Sopenharmony_ci};
148362306a36Sopenharmony_ci
148462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
148562306a36Sopenharmony_ci	.halt_reg = 0x0a84,
148662306a36Sopenharmony_ci	.clkr = {
148762306a36Sopenharmony_ci		.enable_reg = 0x0a84,
148862306a36Sopenharmony_ci		.enable_mask = BIT(0),
148962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
149062306a36Sopenharmony_ci			.name = "gcc_blsp2_qup3_spi_apps_clk",
149162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_qup3_spi_apps_clk_src.clkr.hw },
149262306a36Sopenharmony_ci			.num_parents = 1,
149362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
149462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
149562306a36Sopenharmony_ci		},
149662306a36Sopenharmony_ci	},
149762306a36Sopenharmony_ci};
149862306a36Sopenharmony_ci
149962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
150062306a36Sopenharmony_ci	.halt_reg = 0x0b08,
150162306a36Sopenharmony_ci	.clkr = {
150262306a36Sopenharmony_ci		.enable_reg = 0x0b08,
150362306a36Sopenharmony_ci		.enable_mask = BIT(0),
150462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
150562306a36Sopenharmony_ci			.name = "gcc_blsp2_qup4_i2c_apps_clk",
150662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_qup4_i2c_apps_clk_src.clkr.hw },
150762306a36Sopenharmony_ci			.num_parents = 1,
150862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
150962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
151062306a36Sopenharmony_ci		},
151162306a36Sopenharmony_ci	},
151262306a36Sopenharmony_ci};
151362306a36Sopenharmony_ci
151462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
151562306a36Sopenharmony_ci	.halt_reg = 0x0b04,
151662306a36Sopenharmony_ci	.clkr = {
151762306a36Sopenharmony_ci		.enable_reg = 0x0b04,
151862306a36Sopenharmony_ci		.enable_mask = BIT(0),
151962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
152062306a36Sopenharmony_ci			.name = "gcc_blsp2_qup4_spi_apps_clk",
152162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_qup4_spi_apps_clk_src.clkr.hw },
152262306a36Sopenharmony_ci			.num_parents = 1,
152362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
152462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
152562306a36Sopenharmony_ci		},
152662306a36Sopenharmony_ci	},
152762306a36Sopenharmony_ci};
152862306a36Sopenharmony_ci
152962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
153062306a36Sopenharmony_ci	.halt_reg = 0x0b88,
153162306a36Sopenharmony_ci	.clkr = {
153262306a36Sopenharmony_ci		.enable_reg = 0x0b88,
153362306a36Sopenharmony_ci		.enable_mask = BIT(0),
153462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
153562306a36Sopenharmony_ci			.name = "gcc_blsp2_qup5_i2c_apps_clk",
153662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_qup5_i2c_apps_clk_src.clkr.hw },
153762306a36Sopenharmony_ci			.num_parents = 1,
153862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
153962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
154062306a36Sopenharmony_ci		},
154162306a36Sopenharmony_ci	},
154262306a36Sopenharmony_ci};
154362306a36Sopenharmony_ci
154462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
154562306a36Sopenharmony_ci	.halt_reg = 0x0b84,
154662306a36Sopenharmony_ci	.clkr = {
154762306a36Sopenharmony_ci		.enable_reg = 0x0b84,
154862306a36Sopenharmony_ci		.enable_mask = BIT(0),
154962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
155062306a36Sopenharmony_ci			.name = "gcc_blsp2_qup5_spi_apps_clk",
155162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_qup5_spi_apps_clk_src.clkr.hw },
155262306a36Sopenharmony_ci			.num_parents = 1,
155362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
155462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
155562306a36Sopenharmony_ci		},
155662306a36Sopenharmony_ci	},
155762306a36Sopenharmony_ci};
155862306a36Sopenharmony_ci
155962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
156062306a36Sopenharmony_ci	.halt_reg = 0x0c08,
156162306a36Sopenharmony_ci	.clkr = {
156262306a36Sopenharmony_ci		.enable_reg = 0x0c08,
156362306a36Sopenharmony_ci		.enable_mask = BIT(0),
156462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
156562306a36Sopenharmony_ci			.name = "gcc_blsp2_qup6_i2c_apps_clk",
156662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_qup6_i2c_apps_clk_src.clkr.hw },
156762306a36Sopenharmony_ci			.num_parents = 1,
156862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
156962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
157062306a36Sopenharmony_ci		},
157162306a36Sopenharmony_ci	},
157262306a36Sopenharmony_ci};
157362306a36Sopenharmony_ci
157462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
157562306a36Sopenharmony_ci	.halt_reg = 0x0c04,
157662306a36Sopenharmony_ci	.clkr = {
157762306a36Sopenharmony_ci		.enable_reg = 0x0c04,
157862306a36Sopenharmony_ci		.enable_mask = BIT(0),
157962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
158062306a36Sopenharmony_ci			.name = "gcc_blsp2_qup6_spi_apps_clk",
158162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_qup6_spi_apps_clk_src.clkr.hw },
158262306a36Sopenharmony_ci			.num_parents = 1,
158362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
158462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
158562306a36Sopenharmony_ci		},
158662306a36Sopenharmony_ci	},
158762306a36Sopenharmony_ci};
158862306a36Sopenharmony_ci
158962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart1_apps_clk = {
159062306a36Sopenharmony_ci	.halt_reg = 0x09c4,
159162306a36Sopenharmony_ci	.clkr = {
159262306a36Sopenharmony_ci		.enable_reg = 0x09c4,
159362306a36Sopenharmony_ci		.enable_mask = BIT(0),
159462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
159562306a36Sopenharmony_ci			.name = "gcc_blsp2_uart1_apps_clk",
159662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_uart1_apps_clk_src.clkr.hw },
159762306a36Sopenharmony_ci			.num_parents = 1,
159862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
159962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
160062306a36Sopenharmony_ci		},
160162306a36Sopenharmony_ci	},
160262306a36Sopenharmony_ci};
160362306a36Sopenharmony_ci
160462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart2_apps_clk = {
160562306a36Sopenharmony_ci	.halt_reg = 0x0a44,
160662306a36Sopenharmony_ci	.clkr = {
160762306a36Sopenharmony_ci		.enable_reg = 0x0a44,
160862306a36Sopenharmony_ci		.enable_mask = BIT(0),
160962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
161062306a36Sopenharmony_ci			.name = "gcc_blsp2_uart2_apps_clk",
161162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_uart2_apps_clk_src.clkr.hw },
161262306a36Sopenharmony_ci			.num_parents = 1,
161362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
161462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
161562306a36Sopenharmony_ci		},
161662306a36Sopenharmony_ci	},
161762306a36Sopenharmony_ci};
161862306a36Sopenharmony_ci
161962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart3_apps_clk = {
162062306a36Sopenharmony_ci	.halt_reg = 0x0ac4,
162162306a36Sopenharmony_ci	.clkr = {
162262306a36Sopenharmony_ci		.enable_reg = 0x0ac4,
162362306a36Sopenharmony_ci		.enable_mask = BIT(0),
162462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
162562306a36Sopenharmony_ci			.name = "gcc_blsp2_uart3_apps_clk",
162662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_uart3_apps_clk_src.clkr.hw },
162762306a36Sopenharmony_ci			.num_parents = 1,
162862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
162962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
163062306a36Sopenharmony_ci		},
163162306a36Sopenharmony_ci	},
163262306a36Sopenharmony_ci};
163362306a36Sopenharmony_ci
163462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart4_apps_clk = {
163562306a36Sopenharmony_ci	.halt_reg = 0x0b44,
163662306a36Sopenharmony_ci	.clkr = {
163762306a36Sopenharmony_ci		.enable_reg = 0x0b44,
163862306a36Sopenharmony_ci		.enable_mask = BIT(0),
163962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
164062306a36Sopenharmony_ci			.name = "gcc_blsp2_uart4_apps_clk",
164162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_uart4_apps_clk_src.clkr.hw },
164262306a36Sopenharmony_ci			.num_parents = 1,
164362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
164462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
164562306a36Sopenharmony_ci		},
164662306a36Sopenharmony_ci	},
164762306a36Sopenharmony_ci};
164862306a36Sopenharmony_ci
164962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart5_apps_clk = {
165062306a36Sopenharmony_ci	.halt_reg = 0x0bc4,
165162306a36Sopenharmony_ci	.clkr = {
165262306a36Sopenharmony_ci		.enable_reg = 0x0bc4,
165362306a36Sopenharmony_ci		.enable_mask = BIT(0),
165462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
165562306a36Sopenharmony_ci			.name = "gcc_blsp2_uart5_apps_clk",
165662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_uart5_apps_clk_src.clkr.hw },
165762306a36Sopenharmony_ci			.num_parents = 1,
165862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
165962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
166062306a36Sopenharmony_ci		},
166162306a36Sopenharmony_ci	},
166262306a36Sopenharmony_ci};
166362306a36Sopenharmony_ci
166462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart6_apps_clk = {
166562306a36Sopenharmony_ci	.halt_reg = 0x0c44,
166662306a36Sopenharmony_ci	.clkr = {
166762306a36Sopenharmony_ci		.enable_reg = 0x0c44,
166862306a36Sopenharmony_ci		.enable_mask = BIT(0),
166962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
167062306a36Sopenharmony_ci			.name = "gcc_blsp2_uart6_apps_clk",
167162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp2_uart6_apps_clk_src.clkr.hw },
167262306a36Sopenharmony_ci			.num_parents = 1,
167362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
167462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
167562306a36Sopenharmony_ci		},
167662306a36Sopenharmony_ci	},
167762306a36Sopenharmony_ci};
167862306a36Sopenharmony_ci
167962306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
168062306a36Sopenharmony_ci	.halt_reg = 0x1900,
168162306a36Sopenharmony_ci	.clkr = {
168262306a36Sopenharmony_ci		.enable_reg = 0x1900,
168362306a36Sopenharmony_ci		.enable_mask = BIT(0),
168462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
168562306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
168662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &gp1_clk_src.clkr.hw },
168762306a36Sopenharmony_ci			.num_parents = 1,
168862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
168962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
169062306a36Sopenharmony_ci		},
169162306a36Sopenharmony_ci	},
169262306a36Sopenharmony_ci};
169362306a36Sopenharmony_ci
169462306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
169562306a36Sopenharmony_ci	.halt_reg = 0x1940,
169662306a36Sopenharmony_ci	.clkr = {
169762306a36Sopenharmony_ci		.enable_reg = 0x1940,
169862306a36Sopenharmony_ci		.enable_mask = BIT(0),
169962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
170062306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
170162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &gp2_clk_src.clkr.hw },
170262306a36Sopenharmony_ci			.num_parents = 1,
170362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
170462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
170562306a36Sopenharmony_ci		},
170662306a36Sopenharmony_ci	},
170762306a36Sopenharmony_ci};
170862306a36Sopenharmony_ci
170962306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
171062306a36Sopenharmony_ci	.halt_reg = 0x1980,
171162306a36Sopenharmony_ci	.clkr = {
171262306a36Sopenharmony_ci		.enable_reg = 0x1980,
171362306a36Sopenharmony_ci		.enable_mask = BIT(0),
171462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
171562306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
171662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &gp3_clk_src.clkr.hw },
171762306a36Sopenharmony_ci			.num_parents = 1,
171862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
171962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
172062306a36Sopenharmony_ci		},
172162306a36Sopenharmony_ci	},
172262306a36Sopenharmony_ci};
172362306a36Sopenharmony_ci
172462306a36Sopenharmony_cistatic struct clk_branch gcc_lpass_q6_axi_clk = {
172562306a36Sopenharmony_ci	.halt_reg = 0x0280,
172662306a36Sopenharmony_ci	.clkr = {
172762306a36Sopenharmony_ci		.enable_reg = 0x0280,
172862306a36Sopenharmony_ci		.enable_mask = BIT(0),
172962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
173062306a36Sopenharmony_ci			.name = "gcc_lpass_q6_axi_clk",
173162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
173262306a36Sopenharmony_ci		},
173362306a36Sopenharmony_ci	},
173462306a36Sopenharmony_ci};
173562306a36Sopenharmony_ci
173662306a36Sopenharmony_cistatic struct clk_branch gcc_mss_q6_bimc_axi_clk = {
173762306a36Sopenharmony_ci	.halt_reg = 0x0284,
173862306a36Sopenharmony_ci	.clkr = {
173962306a36Sopenharmony_ci		.enable_reg = 0x0284,
174062306a36Sopenharmony_ci		.enable_mask = BIT(0),
174162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
174262306a36Sopenharmony_ci			.name = "gcc_mss_q6_bimc_axi_clk",
174362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
174462306a36Sopenharmony_ci		},
174562306a36Sopenharmony_ci	},
174662306a36Sopenharmony_ci};
174762306a36Sopenharmony_ci
174862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_aux_clk = {
174962306a36Sopenharmony_ci	.halt_reg = 0x1ad4,
175062306a36Sopenharmony_ci	.clkr = {
175162306a36Sopenharmony_ci		.enable_reg = 0x1ad4,
175262306a36Sopenharmony_ci		.enable_mask = BIT(0),
175362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
175462306a36Sopenharmony_ci			.name = "gcc_pcie_0_aux_clk",
175562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcie_0_aux_clk_src.clkr.hw },
175662306a36Sopenharmony_ci			.num_parents = 1,
175762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
175862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175962306a36Sopenharmony_ci		},
176062306a36Sopenharmony_ci	},
176162306a36Sopenharmony_ci};
176262306a36Sopenharmony_ci
176362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
176462306a36Sopenharmony_ci	.halt_reg = 0x1ad0,
176562306a36Sopenharmony_ci	.clkr = {
176662306a36Sopenharmony_ci		.enable_reg = 0x1ad0,
176762306a36Sopenharmony_ci		.enable_mask = BIT(0),
176862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
176962306a36Sopenharmony_ci			.name = "gcc_pcie_0_cfg_ahb_clk",
177062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
177162306a36Sopenharmony_ci		},
177262306a36Sopenharmony_ci	},
177362306a36Sopenharmony_ci};
177462306a36Sopenharmony_ci
177562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_mstr_axi_clk = {
177662306a36Sopenharmony_ci	.halt_reg = 0x1acc,
177762306a36Sopenharmony_ci	.clkr = {
177862306a36Sopenharmony_ci		.enable_reg = 0x1acc,
177962306a36Sopenharmony_ci		.enable_mask = BIT(0),
178062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
178162306a36Sopenharmony_ci			.name = "gcc_pcie_0_mstr_axi_clk",
178262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
178362306a36Sopenharmony_ci		},
178462306a36Sopenharmony_ci	},
178562306a36Sopenharmony_ci};
178662306a36Sopenharmony_ci
178762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipe_clk = {
178862306a36Sopenharmony_ci	.halt_reg = 0x1ad8,
178962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
179062306a36Sopenharmony_ci	.clkr = {
179162306a36Sopenharmony_ci		.enable_reg = 0x1ad8,
179262306a36Sopenharmony_ci		.enable_mask = BIT(0),
179362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
179462306a36Sopenharmony_ci			.name = "gcc_pcie_0_pipe_clk",
179562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcie_0_pipe_clk_src.clkr.hw },
179662306a36Sopenharmony_ci			.num_parents = 1,
179762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
179862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
179962306a36Sopenharmony_ci		},
180062306a36Sopenharmony_ci	},
180162306a36Sopenharmony_ci};
180262306a36Sopenharmony_ci
180362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_axi_clk = {
180462306a36Sopenharmony_ci	.halt_reg = 0x1ac8,
180562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
180662306a36Sopenharmony_ci	.clkr = {
180762306a36Sopenharmony_ci		.enable_reg = 0x1ac8,
180862306a36Sopenharmony_ci		.enable_mask = BIT(0),
180962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
181062306a36Sopenharmony_ci			.name = "gcc_pcie_0_slv_axi_clk",
181162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
181262306a36Sopenharmony_ci		},
181362306a36Sopenharmony_ci	},
181462306a36Sopenharmony_ci};
181562306a36Sopenharmony_ci
181662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_aux_clk = {
181762306a36Sopenharmony_ci	.halt_reg = 0x1b54,
181862306a36Sopenharmony_ci	.clkr = {
181962306a36Sopenharmony_ci		.enable_reg = 0x1b54,
182062306a36Sopenharmony_ci		.enable_mask = BIT(0),
182162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
182262306a36Sopenharmony_ci			.name = "gcc_pcie_1_aux_clk",
182362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcie_1_aux_clk_src.clkr.hw },
182462306a36Sopenharmony_ci			.num_parents = 1,
182562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
182662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
182762306a36Sopenharmony_ci		},
182862306a36Sopenharmony_ci	},
182962306a36Sopenharmony_ci};
183062306a36Sopenharmony_ci
183162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
183262306a36Sopenharmony_ci	.halt_reg = 0x1b54,
183362306a36Sopenharmony_ci	.clkr = {
183462306a36Sopenharmony_ci		.enable_reg = 0x1b54,
183562306a36Sopenharmony_ci		.enable_mask = BIT(0),
183662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
183762306a36Sopenharmony_ci			.name = "gcc_pcie_1_cfg_ahb_clk",
183862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
183962306a36Sopenharmony_ci		},
184062306a36Sopenharmony_ci	},
184162306a36Sopenharmony_ci};
184262306a36Sopenharmony_ci
184362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_mstr_axi_clk = {
184462306a36Sopenharmony_ci	.halt_reg = 0x1b50,
184562306a36Sopenharmony_ci	.clkr = {
184662306a36Sopenharmony_ci		.enable_reg = 0x1b50,
184762306a36Sopenharmony_ci		.enable_mask = BIT(0),
184862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
184962306a36Sopenharmony_ci			.name = "gcc_pcie_1_mstr_axi_clk",
185062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
185162306a36Sopenharmony_ci		},
185262306a36Sopenharmony_ci	},
185362306a36Sopenharmony_ci};
185462306a36Sopenharmony_ci
185562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipe_clk = {
185662306a36Sopenharmony_ci	.halt_reg = 0x1b58,
185762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
185862306a36Sopenharmony_ci	.clkr = {
185962306a36Sopenharmony_ci		.enable_reg = 0x1b58,
186062306a36Sopenharmony_ci		.enable_mask = BIT(0),
186162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
186262306a36Sopenharmony_ci			.name = "gcc_pcie_1_pipe_clk",
186362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcie_1_pipe_clk_src.clkr.hw },
186462306a36Sopenharmony_ci			.num_parents = 1,
186562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
186662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
186762306a36Sopenharmony_ci		},
186862306a36Sopenharmony_ci	},
186962306a36Sopenharmony_ci};
187062306a36Sopenharmony_ci
187162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_axi_clk = {
187262306a36Sopenharmony_ci	.halt_reg = 0x1b48,
187362306a36Sopenharmony_ci	.clkr = {
187462306a36Sopenharmony_ci		.enable_reg = 0x1b48,
187562306a36Sopenharmony_ci		.enable_mask = BIT(0),
187662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
187762306a36Sopenharmony_ci			.name = "gcc_pcie_1_slv_axi_clk",
187862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
187962306a36Sopenharmony_ci		},
188062306a36Sopenharmony_ci	},
188162306a36Sopenharmony_ci};
188262306a36Sopenharmony_ci
188362306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
188462306a36Sopenharmony_ci	.halt_reg = 0x0ccc,
188562306a36Sopenharmony_ci	.clkr = {
188662306a36Sopenharmony_ci		.enable_reg = 0x0ccc,
188762306a36Sopenharmony_ci		.enable_mask = BIT(0),
188862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
188962306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
189062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pdm2_clk_src.clkr.hw },
189162306a36Sopenharmony_ci			.num_parents = 1,
189262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
189362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
189462306a36Sopenharmony_ci		},
189562306a36Sopenharmony_ci	},
189662306a36Sopenharmony_ci};
189762306a36Sopenharmony_ci
189862306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
189962306a36Sopenharmony_ci	.halt_reg = 0x0cc4,
190062306a36Sopenharmony_ci	.clkr = {
190162306a36Sopenharmony_ci		.enable_reg = 0x0cc4,
190262306a36Sopenharmony_ci		.enable_mask = BIT(0),
190362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
190462306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
190562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
190662306a36Sopenharmony_ci		},
190762306a36Sopenharmony_ci	},
190862306a36Sopenharmony_ci};
190962306a36Sopenharmony_ci
191062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
191162306a36Sopenharmony_ci	.halt_reg = 0x04c4,
191262306a36Sopenharmony_ci	.clkr = {
191362306a36Sopenharmony_ci		.enable_reg = 0x04c4,
191462306a36Sopenharmony_ci		.enable_mask = BIT(0),
191562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
191662306a36Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
191762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &sdcc1_apps_clk_src.clkr.hw },
191862306a36Sopenharmony_ci			.num_parents = 1,
191962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
192062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
192162306a36Sopenharmony_ci		},
192262306a36Sopenharmony_ci	},
192362306a36Sopenharmony_ci};
192462306a36Sopenharmony_ci
192562306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
192662306a36Sopenharmony_ci	.halt_reg = 0x04c8,
192762306a36Sopenharmony_ci	.clkr = {
192862306a36Sopenharmony_ci		.enable_reg = 0x04c8,
192962306a36Sopenharmony_ci		.enable_mask = BIT(0),
193062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
193162306a36Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
193262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
193362306a36Sopenharmony_ci		},
193462306a36Sopenharmony_ci	},
193562306a36Sopenharmony_ci};
193662306a36Sopenharmony_ci
193762306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
193862306a36Sopenharmony_ci	.halt_reg = 0x0508,
193962306a36Sopenharmony_ci	.clkr = {
194062306a36Sopenharmony_ci		.enable_reg = 0x0508,
194162306a36Sopenharmony_ci		.enable_mask = BIT(0),
194262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
194362306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
194462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
194562306a36Sopenharmony_ci		},
194662306a36Sopenharmony_ci	},
194762306a36Sopenharmony_ci};
194862306a36Sopenharmony_ci
194962306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
195062306a36Sopenharmony_ci	.halt_reg = 0x0504,
195162306a36Sopenharmony_ci	.clkr = {
195262306a36Sopenharmony_ci		.enable_reg = 0x0504,
195362306a36Sopenharmony_ci		.enable_mask = BIT(0),
195462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
195562306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
195662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &sdcc2_apps_clk_src.clkr.hw },
195762306a36Sopenharmony_ci			.num_parents = 1,
195862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
195962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
196062306a36Sopenharmony_ci		},
196162306a36Sopenharmony_ci	},
196262306a36Sopenharmony_ci};
196362306a36Sopenharmony_ci
196462306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc3_ahb_clk = {
196562306a36Sopenharmony_ci	.halt_reg = 0x0548,
196662306a36Sopenharmony_ci	.clkr = {
196762306a36Sopenharmony_ci		.enable_reg = 0x0548,
196862306a36Sopenharmony_ci		.enable_mask = BIT(0),
196962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
197062306a36Sopenharmony_ci			.name = "gcc_sdcc3_ahb_clk",
197162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
197262306a36Sopenharmony_ci		},
197362306a36Sopenharmony_ci	},
197462306a36Sopenharmony_ci};
197562306a36Sopenharmony_ci
197662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc3_apps_clk = {
197762306a36Sopenharmony_ci	.halt_reg = 0x0544,
197862306a36Sopenharmony_ci	.clkr = {
197962306a36Sopenharmony_ci		.enable_reg = 0x0544,
198062306a36Sopenharmony_ci		.enable_mask = BIT(0),
198162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
198262306a36Sopenharmony_ci			.name = "gcc_sdcc3_apps_clk",
198362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &sdcc3_apps_clk_src.clkr.hw },
198462306a36Sopenharmony_ci			.num_parents = 1,
198562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
198662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
198762306a36Sopenharmony_ci		},
198862306a36Sopenharmony_ci	},
198962306a36Sopenharmony_ci};
199062306a36Sopenharmony_ci
199162306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_ahb_clk = {
199262306a36Sopenharmony_ci	.halt_reg = 0x0588,
199362306a36Sopenharmony_ci	.clkr = {
199462306a36Sopenharmony_ci		.enable_reg = 0x0588,
199562306a36Sopenharmony_ci		.enable_mask = BIT(0),
199662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
199762306a36Sopenharmony_ci			.name = "gcc_sdcc4_ahb_clk",
199862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
199962306a36Sopenharmony_ci		},
200062306a36Sopenharmony_ci	},
200162306a36Sopenharmony_ci};
200262306a36Sopenharmony_ci
200362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_apps_clk = {
200462306a36Sopenharmony_ci	.halt_reg = 0x0584,
200562306a36Sopenharmony_ci	.clkr = {
200662306a36Sopenharmony_ci		.enable_reg = 0x0584,
200762306a36Sopenharmony_ci		.enable_mask = BIT(0),
200862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
200962306a36Sopenharmony_ci			.name = "gcc_sdcc4_apps_clk",
201062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &sdcc4_apps_clk_src.clkr.hw },
201162306a36Sopenharmony_ci			.num_parents = 1,
201262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
201362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
201462306a36Sopenharmony_ci		},
201562306a36Sopenharmony_ci	},
201662306a36Sopenharmony_ci};
201762306a36Sopenharmony_ci
201862306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_ufs_axi_clk = {
201962306a36Sopenharmony_ci	.halt_reg = 0x1d7c,
202062306a36Sopenharmony_ci	.clkr = {
202162306a36Sopenharmony_ci		.enable_reg = 0x1d7c,
202262306a36Sopenharmony_ci		.enable_mask = BIT(0),
202362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
202462306a36Sopenharmony_ci			.name = "gcc_sys_noc_ufs_axi_clk",
202562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &ufs_axi_clk_src.clkr.hw },
202662306a36Sopenharmony_ci			.num_parents = 1,
202762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
202862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
202962306a36Sopenharmony_ci		},
203062306a36Sopenharmony_ci	},
203162306a36Sopenharmony_ci};
203262306a36Sopenharmony_ci
203362306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_usb3_axi_clk = {
203462306a36Sopenharmony_ci	.halt_reg = 0x03fc,
203562306a36Sopenharmony_ci	.clkr = {
203662306a36Sopenharmony_ci		.enable_reg = 0x03fc,
203762306a36Sopenharmony_ci		.enable_mask = BIT(0),
203862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
203962306a36Sopenharmony_ci			.name = "gcc_sys_noc_usb3_axi_clk",
204062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &usb30_master_clk_src.clkr.hw },
204162306a36Sopenharmony_ci			.num_parents = 1,
204262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
204362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
204462306a36Sopenharmony_ci		},
204562306a36Sopenharmony_ci	},
204662306a36Sopenharmony_ci};
204762306a36Sopenharmony_ci
204862306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ahb_clk = {
204962306a36Sopenharmony_ci	.halt_reg = 0x0d84,
205062306a36Sopenharmony_ci	.clkr = {
205162306a36Sopenharmony_ci		.enable_reg = 0x0d84,
205262306a36Sopenharmony_ci		.enable_mask = BIT(0),
205362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
205462306a36Sopenharmony_ci			.name = "gcc_tsif_ahb_clk",
205562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
205662306a36Sopenharmony_ci		},
205762306a36Sopenharmony_ci	},
205862306a36Sopenharmony_ci};
205962306a36Sopenharmony_ci
206062306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ref_clk = {
206162306a36Sopenharmony_ci	.halt_reg = 0x0d88,
206262306a36Sopenharmony_ci	.clkr = {
206362306a36Sopenharmony_ci		.enable_reg = 0x0d88,
206462306a36Sopenharmony_ci		.enable_mask = BIT(0),
206562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
206662306a36Sopenharmony_ci			.name = "gcc_tsif_ref_clk",
206762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &tsif_ref_clk_src.clkr.hw },
206862306a36Sopenharmony_ci			.num_parents = 1,
206962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
207062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
207162306a36Sopenharmony_ci		},
207262306a36Sopenharmony_ci	},
207362306a36Sopenharmony_ci};
207462306a36Sopenharmony_ci
207562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_ahb_clk = {
207662306a36Sopenharmony_ci	.halt_reg = 0x1d4c,
207762306a36Sopenharmony_ci	.clkr = {
207862306a36Sopenharmony_ci		.enable_reg = 0x1d4c,
207962306a36Sopenharmony_ci		.enable_mask = BIT(0),
208062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
208162306a36Sopenharmony_ci			.name = "gcc_ufs_ahb_clk",
208262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
208362306a36Sopenharmony_ci		},
208462306a36Sopenharmony_ci	},
208562306a36Sopenharmony_ci};
208662306a36Sopenharmony_ci
208762306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_axi_clk = {
208862306a36Sopenharmony_ci	.halt_reg = 0x1d48,
208962306a36Sopenharmony_ci	.clkr = {
209062306a36Sopenharmony_ci		.enable_reg = 0x1d48,
209162306a36Sopenharmony_ci		.enable_mask = BIT(0),
209262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
209362306a36Sopenharmony_ci			.name = "gcc_ufs_axi_clk",
209462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &ufs_axi_clk_src.clkr.hw },
209562306a36Sopenharmony_ci			.num_parents = 1,
209662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
209762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
209862306a36Sopenharmony_ci		},
209962306a36Sopenharmony_ci	},
210062306a36Sopenharmony_ci};
210162306a36Sopenharmony_ci
210262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_cfg_clk = {
210362306a36Sopenharmony_ci	.halt_reg = 0x1d54,
210462306a36Sopenharmony_ci	.clkr = {
210562306a36Sopenharmony_ci		.enable_reg = 0x1d54,
210662306a36Sopenharmony_ci		.enable_mask = BIT(0),
210762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
210862306a36Sopenharmony_ci			.name = "gcc_ufs_rx_cfg_clk",
210962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &ufs_axi_clk_src.clkr.hw },
211062306a36Sopenharmony_ci			.num_parents = 1,
211162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
211262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
211362306a36Sopenharmony_ci		},
211462306a36Sopenharmony_ci	},
211562306a36Sopenharmony_ci};
211662306a36Sopenharmony_ci
211762306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_symbol_0_clk = {
211862306a36Sopenharmony_ci	.halt_reg = 0x1d60,
211962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
212062306a36Sopenharmony_ci	.clkr = {
212162306a36Sopenharmony_ci		.enable_reg = 0x1d60,
212262306a36Sopenharmony_ci		.enable_mask = BIT(0),
212362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
212462306a36Sopenharmony_ci			.name = "gcc_ufs_rx_symbol_0_clk",
212562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
212662306a36Sopenharmony_ci		},
212762306a36Sopenharmony_ci	},
212862306a36Sopenharmony_ci};
212962306a36Sopenharmony_ci
213062306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_symbol_1_clk = {
213162306a36Sopenharmony_ci	.halt_reg = 0x1d64,
213262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
213362306a36Sopenharmony_ci	.clkr = {
213462306a36Sopenharmony_ci		.enable_reg = 0x1d64,
213562306a36Sopenharmony_ci		.enable_mask = BIT(0),
213662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
213762306a36Sopenharmony_ci			.name = "gcc_ufs_rx_symbol_1_clk",
213862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
213962306a36Sopenharmony_ci		},
214062306a36Sopenharmony_ci	},
214162306a36Sopenharmony_ci};
214262306a36Sopenharmony_ci
214362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_tx_cfg_clk = {
214462306a36Sopenharmony_ci	.halt_reg = 0x1d50,
214562306a36Sopenharmony_ci	.clkr = {
214662306a36Sopenharmony_ci		.enable_reg = 0x1d50,
214762306a36Sopenharmony_ci		.enable_mask = BIT(0),
214862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
214962306a36Sopenharmony_ci			.name = "gcc_ufs_tx_cfg_clk",
215062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &ufs_axi_clk_src.clkr.hw },
215162306a36Sopenharmony_ci			.num_parents = 1,
215262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
215362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
215462306a36Sopenharmony_ci		},
215562306a36Sopenharmony_ci	},
215662306a36Sopenharmony_ci};
215762306a36Sopenharmony_ci
215862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_tx_symbol_0_clk = {
215962306a36Sopenharmony_ci	.halt_reg = 0x1d58,
216062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
216162306a36Sopenharmony_ci	.clkr = {
216262306a36Sopenharmony_ci		.enable_reg = 0x1d58,
216362306a36Sopenharmony_ci		.enable_mask = BIT(0),
216462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
216562306a36Sopenharmony_ci			.name = "gcc_ufs_tx_symbol_0_clk",
216662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
216762306a36Sopenharmony_ci		},
216862306a36Sopenharmony_ci	},
216962306a36Sopenharmony_ci};
217062306a36Sopenharmony_ci
217162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_tx_symbol_1_clk = {
217262306a36Sopenharmony_ci	.halt_reg = 0x1d5c,
217362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
217462306a36Sopenharmony_ci	.clkr = {
217562306a36Sopenharmony_ci		.enable_reg = 0x1d5c,
217662306a36Sopenharmony_ci		.enable_mask = BIT(0),
217762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
217862306a36Sopenharmony_ci			.name = "gcc_ufs_tx_symbol_1_clk",
217962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
218062306a36Sopenharmony_ci		},
218162306a36Sopenharmony_ci	},
218262306a36Sopenharmony_ci};
218362306a36Sopenharmony_ci
218462306a36Sopenharmony_cistatic struct clk_branch gcc_usb2_hs_phy_sleep_clk = {
218562306a36Sopenharmony_ci	.halt_reg = 0x04ac,
218662306a36Sopenharmony_ci	.clkr = {
218762306a36Sopenharmony_ci		.enable_reg = 0x04ac,
218862306a36Sopenharmony_ci		.enable_mask = BIT(0),
218962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
219062306a36Sopenharmony_ci			.name = "gcc_usb2_hs_phy_sleep_clk",
219162306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
219262306a36Sopenharmony_ci				.fw_name = "sleep",
219362306a36Sopenharmony_ci				.name = "sleep"
219462306a36Sopenharmony_ci			},
219562306a36Sopenharmony_ci			.num_parents = 1,
219662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
219762306a36Sopenharmony_ci		},
219862306a36Sopenharmony_ci	},
219962306a36Sopenharmony_ci};
220062306a36Sopenharmony_ci
220162306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_master_clk = {
220262306a36Sopenharmony_ci	.halt_reg = 0x03c8,
220362306a36Sopenharmony_ci	.clkr = {
220462306a36Sopenharmony_ci		.enable_reg = 0x03c8,
220562306a36Sopenharmony_ci		.enable_mask = BIT(0),
220662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
220762306a36Sopenharmony_ci			.name = "gcc_usb30_master_clk",
220862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &usb30_master_clk_src.clkr.hw },
220962306a36Sopenharmony_ci			.num_parents = 1,
221062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
221162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
221262306a36Sopenharmony_ci		},
221362306a36Sopenharmony_ci	},
221462306a36Sopenharmony_ci};
221562306a36Sopenharmony_ci
221662306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_mock_utmi_clk = {
221762306a36Sopenharmony_ci	.halt_reg = 0x03d0,
221862306a36Sopenharmony_ci	.clkr = {
221962306a36Sopenharmony_ci		.enable_reg = 0x03d0,
222062306a36Sopenharmony_ci		.enable_mask = BIT(0),
222162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
222262306a36Sopenharmony_ci			.name = "gcc_usb30_mock_utmi_clk",
222362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &usb30_mock_utmi_clk_src.clkr.hw },
222462306a36Sopenharmony_ci			.num_parents = 1,
222562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
222662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
222762306a36Sopenharmony_ci		},
222862306a36Sopenharmony_ci	},
222962306a36Sopenharmony_ci};
223062306a36Sopenharmony_ci
223162306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sleep_clk = {
223262306a36Sopenharmony_ci	.halt_reg = 0x03cc,
223362306a36Sopenharmony_ci	.clkr = {
223462306a36Sopenharmony_ci		.enable_reg = 0x03cc,
223562306a36Sopenharmony_ci		.enable_mask = BIT(0),
223662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
223762306a36Sopenharmony_ci			.name = "gcc_usb30_sleep_clk",
223862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
223962306a36Sopenharmony_ci				.fw_name = "sleep",
224062306a36Sopenharmony_ci				.name = "sleep"
224162306a36Sopenharmony_ci			},
224262306a36Sopenharmony_ci			.num_parents = 1,
224362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
224462306a36Sopenharmony_ci		},
224562306a36Sopenharmony_ci	},
224662306a36Sopenharmony_ci};
224762306a36Sopenharmony_ci
224862306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_phy_aux_clk = {
224962306a36Sopenharmony_ci	.halt_reg = 0x1408,
225062306a36Sopenharmony_ci	.clkr = {
225162306a36Sopenharmony_ci		.enable_reg = 0x1408,
225262306a36Sopenharmony_ci		.enable_mask = BIT(0),
225362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
225462306a36Sopenharmony_ci			.name = "gcc_usb3_phy_aux_clk",
225562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &usb3_phy_aux_clk_src.clkr.hw },
225662306a36Sopenharmony_ci			.num_parents = 1,
225762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
225862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
225962306a36Sopenharmony_ci		},
226062306a36Sopenharmony_ci	},
226162306a36Sopenharmony_ci};
226262306a36Sopenharmony_ci
226362306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_phy_pipe_clk = {
226462306a36Sopenharmony_ci	.halt_reg = 0x140c,
226562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
226662306a36Sopenharmony_ci	.clkr = {
226762306a36Sopenharmony_ci		.enable_reg = 0x140c,
226862306a36Sopenharmony_ci		.enable_mask = BIT(0),
226962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
227062306a36Sopenharmony_ci			.name = "gcc_usb3_phy_pipe_clk",
227162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
227262306a36Sopenharmony_ci		},
227362306a36Sopenharmony_ci	},
227462306a36Sopenharmony_ci};
227562306a36Sopenharmony_ci
227662306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_ahb_clk = {
227762306a36Sopenharmony_ci	.halt_reg = 0x0488,
227862306a36Sopenharmony_ci	.clkr = {
227962306a36Sopenharmony_ci		.enable_reg = 0x0488,
228062306a36Sopenharmony_ci		.enable_mask = BIT(0),
228162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
228262306a36Sopenharmony_ci			.name = "gcc_usb_hs_ahb_clk",
228362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
228462306a36Sopenharmony_ci		},
228562306a36Sopenharmony_ci	},
228662306a36Sopenharmony_ci};
228762306a36Sopenharmony_ci
228862306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_system_clk = {
228962306a36Sopenharmony_ci	.halt_reg = 0x0484,
229062306a36Sopenharmony_ci	.clkr = {
229162306a36Sopenharmony_ci		.enable_reg = 0x0484,
229262306a36Sopenharmony_ci		.enable_mask = BIT(0),
229362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
229462306a36Sopenharmony_ci			.name = "gcc_usb_hs_system_clk",
229562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &usb_hs_system_clk_src.clkr.hw },
229662306a36Sopenharmony_ci			.num_parents = 1,
229762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
229862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
229962306a36Sopenharmony_ci		},
230062306a36Sopenharmony_ci	},
230162306a36Sopenharmony_ci};
230262306a36Sopenharmony_ci
230362306a36Sopenharmony_cistatic struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
230462306a36Sopenharmony_ci	.halt_reg = 0x1a84,
230562306a36Sopenharmony_ci	.clkr = {
230662306a36Sopenharmony_ci		.enable_reg = 0x1a84,
230762306a36Sopenharmony_ci		.enable_mask = BIT(0),
230862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
230962306a36Sopenharmony_ci			.name = "gcc_usb_phy_cfg_ahb2phy_clk",
231062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
231162306a36Sopenharmony_ci		},
231262306a36Sopenharmony_ci	},
231362306a36Sopenharmony_ci};
231462306a36Sopenharmony_ci
231562306a36Sopenharmony_cistatic struct clk_branch gpll0_out_mmsscc = {
231662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
231762306a36Sopenharmony_ci	.clkr = {
231862306a36Sopenharmony_ci		.enable_reg = 0x1484,
231962306a36Sopenharmony_ci		.enable_mask = BIT(26),
232062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
232162306a36Sopenharmony_ci			.name = "gpll0_out_mmsscc",
232262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
232362306a36Sopenharmony_ci			.num_parents = 1,
232462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
232562306a36Sopenharmony_ci		},
232662306a36Sopenharmony_ci	},
232762306a36Sopenharmony_ci};
232862306a36Sopenharmony_ci
232962306a36Sopenharmony_cistatic struct clk_branch gpll0_out_msscc = {
233062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
233162306a36Sopenharmony_ci	.clkr = {
233262306a36Sopenharmony_ci		.enable_reg = 0x1484,
233362306a36Sopenharmony_ci		.enable_mask = BIT(27),
233462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
233562306a36Sopenharmony_ci			.name = "gpll0_out_msscc",
233662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
233762306a36Sopenharmony_ci			.num_parents = 1,
233862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
233962306a36Sopenharmony_ci		},
234062306a36Sopenharmony_ci	},
234162306a36Sopenharmony_ci};
234262306a36Sopenharmony_ci
234362306a36Sopenharmony_cistatic struct clk_branch pcie_0_phy_ldo = {
234462306a36Sopenharmony_ci	.halt_reg = 0x1e00,
234562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
234662306a36Sopenharmony_ci	.clkr = {
234762306a36Sopenharmony_ci		.enable_reg = 0x1E00,
234862306a36Sopenharmony_ci		.enable_mask = BIT(0),
234962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
235062306a36Sopenharmony_ci			.name = "pcie_0_phy_ldo",
235162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
235262306a36Sopenharmony_ci		},
235362306a36Sopenharmony_ci	},
235462306a36Sopenharmony_ci};
235562306a36Sopenharmony_ci
235662306a36Sopenharmony_cistatic struct clk_branch pcie_1_phy_ldo = {
235762306a36Sopenharmony_ci	.halt_reg = 0x1e04,
235862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
235962306a36Sopenharmony_ci	.clkr = {
236062306a36Sopenharmony_ci		.enable_reg = 0x1E04,
236162306a36Sopenharmony_ci		.enable_mask = BIT(0),
236262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
236362306a36Sopenharmony_ci			.name = "pcie_1_phy_ldo",
236462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
236562306a36Sopenharmony_ci		},
236662306a36Sopenharmony_ci	},
236762306a36Sopenharmony_ci};
236862306a36Sopenharmony_ci
236962306a36Sopenharmony_cistatic struct clk_branch ufs_phy_ldo = {
237062306a36Sopenharmony_ci	.halt_reg = 0x1e0c,
237162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
237262306a36Sopenharmony_ci	.clkr = {
237362306a36Sopenharmony_ci		.enable_reg = 0x1E0C,
237462306a36Sopenharmony_ci		.enable_mask = BIT(0),
237562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
237662306a36Sopenharmony_ci			.name = "ufs_phy_ldo",
237762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
237862306a36Sopenharmony_ci		},
237962306a36Sopenharmony_ci	},
238062306a36Sopenharmony_ci};
238162306a36Sopenharmony_ci
238262306a36Sopenharmony_cistatic struct clk_branch usb_ss_phy_ldo = {
238362306a36Sopenharmony_ci	.halt_reg = 0x1e08,
238462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
238562306a36Sopenharmony_ci	.clkr = {
238662306a36Sopenharmony_ci		.enable_reg = 0x1E08,
238762306a36Sopenharmony_ci		.enable_mask = BIT(0),
238862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
238962306a36Sopenharmony_ci			.name = "usb_ss_phy_ldo",
239062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
239162306a36Sopenharmony_ci		},
239262306a36Sopenharmony_ci	},
239362306a36Sopenharmony_ci};
239462306a36Sopenharmony_ci
239562306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
239662306a36Sopenharmony_ci	.halt_reg = 0x0e04,
239762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
239862306a36Sopenharmony_ci	.hwcg_reg = 0x0e04,
239962306a36Sopenharmony_ci	.hwcg_bit = 1,
240062306a36Sopenharmony_ci	.clkr = {
240162306a36Sopenharmony_ci		.enable_reg = 0x1484,
240262306a36Sopenharmony_ci		.enable_mask = BIT(10),
240362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
240462306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
240562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
240662306a36Sopenharmony_ci		},
240762306a36Sopenharmony_ci	},
240862306a36Sopenharmony_ci};
240962306a36Sopenharmony_ci
241062306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
241162306a36Sopenharmony_ci	.halt_reg = 0x0d04,
241262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
241362306a36Sopenharmony_ci	.clkr = {
241462306a36Sopenharmony_ci		.enable_reg = 0x1484,
241562306a36Sopenharmony_ci		.enable_mask = BIT(13),
241662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
241762306a36Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
241862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
241962306a36Sopenharmony_ci		},
242062306a36Sopenharmony_ci	},
242162306a36Sopenharmony_ci};
242262306a36Sopenharmony_ci
242362306a36Sopenharmony_cistatic struct gdsc pcie_0_gdsc = {
242462306a36Sopenharmony_ci		.gdscr = 0x1ac4,
242562306a36Sopenharmony_ci		.pd = {
242662306a36Sopenharmony_ci			.name = "pcie_0",
242762306a36Sopenharmony_ci		},
242862306a36Sopenharmony_ci		.pwrsts = PWRSTS_OFF_ON,
242962306a36Sopenharmony_ci};
243062306a36Sopenharmony_ci
243162306a36Sopenharmony_cistatic struct gdsc pcie_1_gdsc = {
243262306a36Sopenharmony_ci		.gdscr = 0x1b44,
243362306a36Sopenharmony_ci		.pd = {
243462306a36Sopenharmony_ci			.name = "pcie_1",
243562306a36Sopenharmony_ci		},
243662306a36Sopenharmony_ci		.pwrsts = PWRSTS_OFF_ON,
243762306a36Sopenharmony_ci};
243862306a36Sopenharmony_ci
243962306a36Sopenharmony_cistatic struct gdsc usb30_gdsc = {
244062306a36Sopenharmony_ci		.gdscr = 0x3c4,
244162306a36Sopenharmony_ci		.pd = {
244262306a36Sopenharmony_ci			.name = "usb30",
244362306a36Sopenharmony_ci		},
244462306a36Sopenharmony_ci		.pwrsts = PWRSTS_OFF_ON,
244562306a36Sopenharmony_ci};
244662306a36Sopenharmony_ci
244762306a36Sopenharmony_cistatic struct gdsc ufs_gdsc = {
244862306a36Sopenharmony_ci		.gdscr = 0x1d44,
244962306a36Sopenharmony_ci		.pd = {
245062306a36Sopenharmony_ci			.name = "ufs",
245162306a36Sopenharmony_ci		},
245262306a36Sopenharmony_ci		.pwrsts = PWRSTS_OFF_ON,
245362306a36Sopenharmony_ci};
245462306a36Sopenharmony_ci
245562306a36Sopenharmony_cistatic struct clk_regmap *gcc_msm8994_clocks[] = {
245662306a36Sopenharmony_ci	[GPLL0_EARLY] = &gpll0_early.clkr,
245762306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
245862306a36Sopenharmony_ci	[GPLL4_EARLY] = &gpll4_early.clkr,
245962306a36Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
246062306a36Sopenharmony_ci	[UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
246162306a36Sopenharmony_ci	[USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
246262306a36Sopenharmony_ci	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
246362306a36Sopenharmony_ci	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
246462306a36Sopenharmony_ci	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
246562306a36Sopenharmony_ci	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
246662306a36Sopenharmony_ci	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
246762306a36Sopenharmony_ci	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
246862306a36Sopenharmony_ci	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
246962306a36Sopenharmony_ci	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
247062306a36Sopenharmony_ci	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
247162306a36Sopenharmony_ci	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
247262306a36Sopenharmony_ci	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
247362306a36Sopenharmony_ci	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
247462306a36Sopenharmony_ci	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
247562306a36Sopenharmony_ci	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
247662306a36Sopenharmony_ci	[BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
247762306a36Sopenharmony_ci	[BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
247862306a36Sopenharmony_ci	[BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
247962306a36Sopenharmony_ci	[BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
248062306a36Sopenharmony_ci	[BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
248162306a36Sopenharmony_ci	[BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
248262306a36Sopenharmony_ci	[BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
248362306a36Sopenharmony_ci	[BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
248462306a36Sopenharmony_ci	[BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
248562306a36Sopenharmony_ci	[BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
248662306a36Sopenharmony_ci	[BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
248762306a36Sopenharmony_ci	[BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
248862306a36Sopenharmony_ci	[BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
248962306a36Sopenharmony_ci	[BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
249062306a36Sopenharmony_ci	[BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
249162306a36Sopenharmony_ci	[BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
249262306a36Sopenharmony_ci	[BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
249362306a36Sopenharmony_ci	[BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
249462306a36Sopenharmony_ci	[BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
249562306a36Sopenharmony_ci	[BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
249662306a36Sopenharmony_ci	[BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
249762306a36Sopenharmony_ci	[BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
249862306a36Sopenharmony_ci	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
249962306a36Sopenharmony_ci	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
250062306a36Sopenharmony_ci	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
250162306a36Sopenharmony_ci	[PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
250262306a36Sopenharmony_ci	[PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
250362306a36Sopenharmony_ci	[PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
250462306a36Sopenharmony_ci	[PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
250562306a36Sopenharmony_ci	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
250662306a36Sopenharmony_ci	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
250762306a36Sopenharmony_ci	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
250862306a36Sopenharmony_ci	[SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
250962306a36Sopenharmony_ci	[SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
251062306a36Sopenharmony_ci	[TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
251162306a36Sopenharmony_ci	[USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
251262306a36Sopenharmony_ci	[USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
251362306a36Sopenharmony_ci	[USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
251462306a36Sopenharmony_ci	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
251562306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
251662306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
251762306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
251862306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
251962306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
252062306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
252162306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
252262306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
252362306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
252462306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
252562306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
252662306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
252762306a36Sopenharmony_ci	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
252862306a36Sopenharmony_ci	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
252962306a36Sopenharmony_ci	[GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
253062306a36Sopenharmony_ci	[GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
253162306a36Sopenharmony_ci	[GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
253262306a36Sopenharmony_ci	[GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
253362306a36Sopenharmony_ci	[GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
253462306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
253562306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
253662306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
253762306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
253862306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
253962306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
254062306a36Sopenharmony_ci	[GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
254162306a36Sopenharmony_ci	[GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
254262306a36Sopenharmony_ci	[GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
254362306a36Sopenharmony_ci	[GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
254462306a36Sopenharmony_ci	[GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
254562306a36Sopenharmony_ci	[GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
254662306a36Sopenharmony_ci	[GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
254762306a36Sopenharmony_ci	[GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
254862306a36Sopenharmony_ci	[GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
254962306a36Sopenharmony_ci	[GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
255062306a36Sopenharmony_ci	[GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
255162306a36Sopenharmony_ci	[GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
255262306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
255362306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
255462306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
255562306a36Sopenharmony_ci	[GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
255662306a36Sopenharmony_ci	[GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
255762306a36Sopenharmony_ci	[GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
255862306a36Sopenharmony_ci	[GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
255962306a36Sopenharmony_ci	[GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
256062306a36Sopenharmony_ci	[GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
256162306a36Sopenharmony_ci	[GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
256262306a36Sopenharmony_ci	[GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
256362306a36Sopenharmony_ci	[GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
256462306a36Sopenharmony_ci	[GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
256562306a36Sopenharmony_ci	[GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
256662306a36Sopenharmony_ci	[GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
256762306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
256862306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
256962306a36Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
257062306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
257162306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
257262306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
257362306a36Sopenharmony_ci	[GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
257462306a36Sopenharmony_ci	[GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
257562306a36Sopenharmony_ci	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
257662306a36Sopenharmony_ci	[GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
257762306a36Sopenharmony_ci	[GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
257862306a36Sopenharmony_ci	[GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
257962306a36Sopenharmony_ci	[GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
258062306a36Sopenharmony_ci	[GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
258162306a36Sopenharmony_ci	[GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
258262306a36Sopenharmony_ci	[GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
258362306a36Sopenharmony_ci	[GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
258462306a36Sopenharmony_ci	[GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
258562306a36Sopenharmony_ci	[GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
258662306a36Sopenharmony_ci	[GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
258762306a36Sopenharmony_ci	[GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
258862306a36Sopenharmony_ci	[GCC_UFS_TX_SYMBOL_1_CLK] = &gcc_ufs_tx_symbol_1_clk.clkr,
258962306a36Sopenharmony_ci	[GCC_USB2_HS_PHY_SLEEP_CLK] = &gcc_usb2_hs_phy_sleep_clk.clkr,
259062306a36Sopenharmony_ci	[GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
259162306a36Sopenharmony_ci	[GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
259262306a36Sopenharmony_ci	[GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
259362306a36Sopenharmony_ci	[GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
259462306a36Sopenharmony_ci	[GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
259562306a36Sopenharmony_ci	[GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
259662306a36Sopenharmony_ci	[GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
259762306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
259862306a36Sopenharmony_ci	[GPLL0_OUT_MMSSCC] = &gpll0_out_mmsscc.clkr,
259962306a36Sopenharmony_ci	[GPLL0_OUT_MSSCC] = &gpll0_out_msscc.clkr,
260062306a36Sopenharmony_ci	[PCIE_0_PHY_LDO] = &pcie_0_phy_ldo.clkr,
260162306a36Sopenharmony_ci	[PCIE_1_PHY_LDO] = &pcie_1_phy_ldo.clkr,
260262306a36Sopenharmony_ci	[UFS_PHY_LDO] = &ufs_phy_ldo.clkr,
260362306a36Sopenharmony_ci	[USB_SS_PHY_LDO] = &usb_ss_phy_ldo.clkr,
260462306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
260562306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
260662306a36Sopenharmony_ci
260762306a36Sopenharmony_ci	/*
260862306a36Sopenharmony_ci	 * The following clocks should NOT be managed by this driver, but they once were
260962306a36Sopenharmony_ci	 * mistakengly added. Now they are only here to indicate that they are not defined
261062306a36Sopenharmony_ci	 * on purpose, even though the names will stay in the header file (for ABI sanity).
261162306a36Sopenharmony_ci	 */
261262306a36Sopenharmony_ci	[CONFIG_NOC_CLK_SRC] = NULL,
261362306a36Sopenharmony_ci	[PERIPH_NOC_CLK_SRC] = NULL,
261462306a36Sopenharmony_ci	[SYSTEM_NOC_CLK_SRC] = NULL,
261562306a36Sopenharmony_ci};
261662306a36Sopenharmony_ci
261762306a36Sopenharmony_cistatic struct gdsc *gcc_msm8994_gdscs[] = {
261862306a36Sopenharmony_ci	/* This GDSC does not exist, but ABI has to remain intact */
261962306a36Sopenharmony_ci	[PCIE_GDSC] = NULL,
262062306a36Sopenharmony_ci	[PCIE_0_GDSC] = &pcie_0_gdsc,
262162306a36Sopenharmony_ci	[PCIE_1_GDSC] = &pcie_1_gdsc,
262262306a36Sopenharmony_ci	[USB30_GDSC] = &usb30_gdsc,
262362306a36Sopenharmony_ci	[UFS_GDSC] = &ufs_gdsc,
262462306a36Sopenharmony_ci};
262562306a36Sopenharmony_ci
262662306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_msm8994_resets[] = {
262762306a36Sopenharmony_ci	[USB3_PHY_RESET] = { 0x1400 },
262862306a36Sopenharmony_ci	[USB3PHY_PHY_RESET] = { 0x1404 },
262962306a36Sopenharmony_ci	[MSS_RESET] = { 0x1680 },
263062306a36Sopenharmony_ci	[PCIE_PHY_0_RESET] = { 0x1b18 },
263162306a36Sopenharmony_ci	[PCIE_PHY_1_RESET] = { 0x1b98 },
263262306a36Sopenharmony_ci	[QUSB2_PHY_RESET] = { 0x04b8 },
263362306a36Sopenharmony_ci};
263462306a36Sopenharmony_ci
263562306a36Sopenharmony_cistatic const struct regmap_config gcc_msm8994_regmap_config = {
263662306a36Sopenharmony_ci	.reg_bits	= 32,
263762306a36Sopenharmony_ci	.reg_stride	= 4,
263862306a36Sopenharmony_ci	.val_bits	= 32,
263962306a36Sopenharmony_ci	.max_register	= 0x2000,
264062306a36Sopenharmony_ci	.fast_io	= true,
264162306a36Sopenharmony_ci};
264262306a36Sopenharmony_ci
264362306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_msm8994_desc = {
264462306a36Sopenharmony_ci	.config = &gcc_msm8994_regmap_config,
264562306a36Sopenharmony_ci	.clks = gcc_msm8994_clocks,
264662306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_msm8994_clocks),
264762306a36Sopenharmony_ci	.resets = gcc_msm8994_resets,
264862306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_msm8994_resets),
264962306a36Sopenharmony_ci	.gdscs = gcc_msm8994_gdscs,
265062306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_msm8994_gdscs),
265162306a36Sopenharmony_ci};
265262306a36Sopenharmony_ci
265362306a36Sopenharmony_cistatic const struct of_device_id gcc_msm8994_match_table[] = {
265462306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-msm8992" },
265562306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-msm8994" }, /* V2 and V2.1 */
265662306a36Sopenharmony_ci	{}
265762306a36Sopenharmony_ci};
265862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_msm8994_match_table);
265962306a36Sopenharmony_ci
266062306a36Sopenharmony_cistatic int gcc_msm8994_probe(struct platform_device *pdev)
266162306a36Sopenharmony_ci{
266262306a36Sopenharmony_ci	if (of_device_is_compatible(pdev->dev.of_node, "qcom,gcc-msm8992")) {
266362306a36Sopenharmony_ci		/* MSM8992 features less clocks and some have different freq tables */
266462306a36Sopenharmony_ci		gcc_msm8994_desc.clks[UFS_AXI_CLK_SRC] = NULL;
266562306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_LPASS_Q6_AXI_CLK] = NULL;
266662306a36Sopenharmony_ci		gcc_msm8994_desc.clks[UFS_PHY_LDO] = NULL;
266762306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_UFS_AHB_CLK] = NULL;
266862306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_UFS_AXI_CLK] = NULL;
266962306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_UFS_RX_CFG_CLK] = NULL;
267062306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_UFS_RX_SYMBOL_0_CLK] = NULL;
267162306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_UFS_RX_SYMBOL_1_CLK] = NULL;
267262306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_UFS_TX_CFG_CLK] = NULL;
267362306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_UFS_TX_SYMBOL_0_CLK] = NULL;
267462306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_UFS_TX_SYMBOL_1_CLK] = NULL;
267562306a36Sopenharmony_ci
267662306a36Sopenharmony_ci		sdcc1_apps_clk_src.freq_tbl = ftbl_sdcc1_apps_clk_src_8992;
267762306a36Sopenharmony_ci		blsp1_qup1_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
267862306a36Sopenharmony_ci		blsp1_qup2_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
267962306a36Sopenharmony_ci		blsp1_qup3_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
268062306a36Sopenharmony_ci		blsp1_qup4_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
268162306a36Sopenharmony_ci		blsp1_qup5_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
268262306a36Sopenharmony_ci		blsp1_qup6_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
268362306a36Sopenharmony_ci		blsp2_qup1_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
268462306a36Sopenharmony_ci		blsp2_qup2_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
268562306a36Sopenharmony_ci		blsp2_qup3_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
268662306a36Sopenharmony_ci		blsp2_qup4_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
268762306a36Sopenharmony_ci		blsp2_qup5_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
268862306a36Sopenharmony_ci		blsp2_qup6_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
268962306a36Sopenharmony_ci
269062306a36Sopenharmony_ci		/*
269162306a36Sopenharmony_ci		 * Some 8992 boards might *possibly* use
269262306a36Sopenharmony_ci		 * PCIe1 clocks and controller, but it's not
269362306a36Sopenharmony_ci		 * standard and they should be disabled otherwise.
269462306a36Sopenharmony_ci		 */
269562306a36Sopenharmony_ci		gcc_msm8994_desc.clks[PCIE_1_AUX_CLK_SRC] = NULL;
269662306a36Sopenharmony_ci		gcc_msm8994_desc.clks[PCIE_1_PIPE_CLK_SRC] = NULL;
269762306a36Sopenharmony_ci		gcc_msm8994_desc.clks[PCIE_1_PHY_LDO] = NULL;
269862306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_PCIE_1_AUX_CLK] = NULL;
269962306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_PCIE_1_CFG_AHB_CLK] = NULL;
270062306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_PCIE_1_MSTR_AXI_CLK] = NULL;
270162306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_PCIE_1_PIPE_CLK] = NULL;
270262306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_PCIE_1_SLV_AXI_CLK] = NULL;
270362306a36Sopenharmony_ci		gcc_msm8994_desc.clks[GCC_SYS_NOC_UFS_AXI_CLK] = NULL;
270462306a36Sopenharmony_ci	}
270562306a36Sopenharmony_ci
270662306a36Sopenharmony_ci	return qcom_cc_probe(pdev, &gcc_msm8994_desc);
270762306a36Sopenharmony_ci}
270862306a36Sopenharmony_ci
270962306a36Sopenharmony_cistatic struct platform_driver gcc_msm8994_driver = {
271062306a36Sopenharmony_ci	.probe		= gcc_msm8994_probe,
271162306a36Sopenharmony_ci	.driver		= {
271262306a36Sopenharmony_ci		.name	= "gcc-msm8994",
271362306a36Sopenharmony_ci		.of_match_table = gcc_msm8994_match_table,
271462306a36Sopenharmony_ci	},
271562306a36Sopenharmony_ci};
271662306a36Sopenharmony_ci
271762306a36Sopenharmony_cistatic int __init gcc_msm8994_init(void)
271862306a36Sopenharmony_ci{
271962306a36Sopenharmony_ci	return platform_driver_register(&gcc_msm8994_driver);
272062306a36Sopenharmony_ci}
272162306a36Sopenharmony_cicore_initcall(gcc_msm8994_init);
272262306a36Sopenharmony_ci
272362306a36Sopenharmony_cistatic void __exit gcc_msm8994_exit(void)
272462306a36Sopenharmony_ci{
272562306a36Sopenharmony_ci	platform_driver_unregister(&gcc_msm8994_driver);
272662306a36Sopenharmony_ci}
272762306a36Sopenharmony_cimodule_exit(gcc_msm8994_exit);
272862306a36Sopenharmony_ci
272962306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm GCC MSM8994 Driver");
273062306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
273162306a36Sopenharmony_ciMODULE_ALIAS("platform:gcc-msm8994");
2732