162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2013, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/bitops.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/of_device.h>
1362306a36Sopenharmony_ci#include <linux/clk-provider.h>
1462306a36Sopenharmony_ci#include <linux/regmap.h>
1562306a36Sopenharmony_ci#include <linux/reset-controller.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-msm8974.h>
1862306a36Sopenharmony_ci#include <dt-bindings/reset/qcom,gcc-msm8974.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#include "common.h"
2162306a36Sopenharmony_ci#include "clk-regmap.h"
2262306a36Sopenharmony_ci#include "clk-pll.h"
2362306a36Sopenharmony_ci#include "clk-rcg.h"
2462306a36Sopenharmony_ci#include "clk-branch.h"
2562306a36Sopenharmony_ci#include "reset.h"
2662306a36Sopenharmony_ci#include "gdsc.h"
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_cienum {
2962306a36Sopenharmony_ci	P_XO,
3062306a36Sopenharmony_ci	P_GPLL0,
3162306a36Sopenharmony_ci	P_GPLL1,
3262306a36Sopenharmony_ci	P_GPLL4,
3362306a36Sopenharmony_ci};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_cistatic struct clk_pll gpll0 = {
3662306a36Sopenharmony_ci	.l_reg = 0x0004,
3762306a36Sopenharmony_ci	.m_reg = 0x0008,
3862306a36Sopenharmony_ci	.n_reg = 0x000c,
3962306a36Sopenharmony_ci	.config_reg = 0x0014,
4062306a36Sopenharmony_ci	.mode_reg = 0x0000,
4162306a36Sopenharmony_ci	.status_reg = 0x001c,
4262306a36Sopenharmony_ci	.status_bit = 17,
4362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
4462306a36Sopenharmony_ci		.name = "gpll0",
4562306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
4662306a36Sopenharmony_ci			.fw_name = "xo", .name = "xo_board",
4762306a36Sopenharmony_ci		},
4862306a36Sopenharmony_ci		.num_parents = 1,
4962306a36Sopenharmony_ci		.ops = &clk_pll_ops,
5062306a36Sopenharmony_ci	},
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic struct clk_regmap gpll0_vote = {
5462306a36Sopenharmony_ci	.enable_reg = 0x1480,
5562306a36Sopenharmony_ci	.enable_mask = BIT(0),
5662306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
5762306a36Sopenharmony_ci		.name = "gpll0_vote",
5862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
5962306a36Sopenharmony_ci			&gpll0.clkr.hw,
6062306a36Sopenharmony_ci		},
6162306a36Sopenharmony_ci		.num_parents = 1,
6262306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
6362306a36Sopenharmony_ci	},
6462306a36Sopenharmony_ci};
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_cistatic struct clk_pll gpll4 = {
6762306a36Sopenharmony_ci	.l_reg = 0x1dc4,
6862306a36Sopenharmony_ci	.m_reg = 0x1dc8,
6962306a36Sopenharmony_ci	.n_reg = 0x1dcc,
7062306a36Sopenharmony_ci	.config_reg = 0x1dd4,
7162306a36Sopenharmony_ci	.mode_reg = 0x1dc0,
7262306a36Sopenharmony_ci	.status_reg = 0x1ddc,
7362306a36Sopenharmony_ci	.status_bit = 17,
7462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7562306a36Sopenharmony_ci		.name = "gpll4",
7662306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
7762306a36Sopenharmony_ci			.fw_name = "xo", .name = "xo_board",
7862306a36Sopenharmony_ci		},
7962306a36Sopenharmony_ci		.num_parents = 1,
8062306a36Sopenharmony_ci		.ops = &clk_pll_ops,
8162306a36Sopenharmony_ci	},
8262306a36Sopenharmony_ci};
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_cistatic struct clk_regmap gpll4_vote = {
8562306a36Sopenharmony_ci	.enable_reg = 0x1480,
8662306a36Sopenharmony_ci	.enable_mask = BIT(4),
8762306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
8862306a36Sopenharmony_ci		.name = "gpll4_vote",
8962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
9062306a36Sopenharmony_ci			&gpll4.clkr.hw,
9162306a36Sopenharmony_ci		},
9262306a36Sopenharmony_ci		.num_parents = 1,
9362306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
9462306a36Sopenharmony_ci	},
9562306a36Sopenharmony_ci};
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_map[] = {
9862306a36Sopenharmony_ci	{ P_XO, 0 },
9962306a36Sopenharmony_ci	{ P_GPLL0, 1 }
10062306a36Sopenharmony_ci};
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0[] = {
10362306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
10462306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
10562306a36Sopenharmony_ci};
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
10862306a36Sopenharmony_ci	{ P_XO, 0 },
10962306a36Sopenharmony_ci	{ P_GPLL0, 1 },
11062306a36Sopenharmony_ci	{ P_GPLL4, 5 }
11162306a36Sopenharmony_ci};
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll4[] = {
11462306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
11562306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
11662306a36Sopenharmony_ci	{ .hw = &gpll4_vote.hw },
11762306a36Sopenharmony_ci};
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic struct clk_rcg2 config_noc_clk_src = {
12062306a36Sopenharmony_ci	.cmd_rcgr = 0x0150,
12162306a36Sopenharmony_ci	.hid_width = 5,
12262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
12362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
12462306a36Sopenharmony_ci		.name = "config_noc_clk_src",
12562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
12662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
12762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
12862306a36Sopenharmony_ci	},
12962306a36Sopenharmony_ci};
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_cistatic struct clk_rcg2 periph_noc_clk_src = {
13262306a36Sopenharmony_ci	.cmd_rcgr = 0x0190,
13362306a36Sopenharmony_ci	.hid_width = 5,
13462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
13562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13662306a36Sopenharmony_ci		.name = "periph_noc_clk_src",
13762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
13862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
13962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
14062306a36Sopenharmony_ci	},
14162306a36Sopenharmony_ci};
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_cistatic struct clk_rcg2 system_noc_clk_src = {
14462306a36Sopenharmony_ci	.cmd_rcgr = 0x0120,
14562306a36Sopenharmony_ci	.hid_width = 5,
14662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
14762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14862306a36Sopenharmony_ci		.name = "system_noc_clk_src",
14962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
15062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
15162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
15262306a36Sopenharmony_ci	},
15362306a36Sopenharmony_ci};
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_cistatic struct clk_pll gpll1 = {
15662306a36Sopenharmony_ci	.l_reg = 0x0044,
15762306a36Sopenharmony_ci	.m_reg = 0x0048,
15862306a36Sopenharmony_ci	.n_reg = 0x004c,
15962306a36Sopenharmony_ci	.config_reg = 0x0054,
16062306a36Sopenharmony_ci	.mode_reg = 0x0040,
16162306a36Sopenharmony_ci	.status_reg = 0x005c,
16262306a36Sopenharmony_ci	.status_bit = 17,
16362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16462306a36Sopenharmony_ci		.name = "gpll1",
16562306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
16662306a36Sopenharmony_ci			.fw_name = "xo", .name = "xo_board",
16762306a36Sopenharmony_ci		},
16862306a36Sopenharmony_ci		.num_parents = 1,
16962306a36Sopenharmony_ci		.ops = &clk_pll_ops,
17062306a36Sopenharmony_ci	},
17162306a36Sopenharmony_ci};
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_cistatic struct clk_regmap gpll1_vote = {
17462306a36Sopenharmony_ci	.enable_reg = 0x1480,
17562306a36Sopenharmony_ci	.enable_mask = BIT(1),
17662306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
17762306a36Sopenharmony_ci		.name = "gpll1_vote",
17862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
17962306a36Sopenharmony_ci			&gpll1.clkr.hw,
18062306a36Sopenharmony_ci		},
18162306a36Sopenharmony_ci		.num_parents = 1,
18262306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
18362306a36Sopenharmony_ci	},
18462306a36Sopenharmony_ci};
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_master_clk[] = {
18762306a36Sopenharmony_ci	F(125000000, P_GPLL0, 1, 5, 24),
18862306a36Sopenharmony_ci	{ }
18962306a36Sopenharmony_ci};
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_cistatic struct clk_rcg2 usb30_master_clk_src = {
19262306a36Sopenharmony_ci	.cmd_rcgr = 0x03d4,
19362306a36Sopenharmony_ci	.mnd_width = 8,
19462306a36Sopenharmony_ci	.hid_width = 5,
19562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
19662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_master_clk,
19762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
19862306a36Sopenharmony_ci		.name = "usb30_master_clk_src",
19962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
20062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
20162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
20262306a36Sopenharmony_ci	},
20362306a36Sopenharmony_ci};
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
20662306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
20762306a36Sopenharmony_ci	F(37500000, P_GPLL0, 16, 0, 0),
20862306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
20962306a36Sopenharmony_ci	{ }
21062306a36Sopenharmony_ci};
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
21362306a36Sopenharmony_ci	.cmd_rcgr = 0x0660,
21462306a36Sopenharmony_ci	.hid_width = 5,
21562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
21662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
21762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
21862306a36Sopenharmony_ci		.name = "blsp1_qup1_i2c_apps_clk_src",
21962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
22062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
22162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
22262306a36Sopenharmony_ci	},
22362306a36Sopenharmony_ci};
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
22662306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
22762306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
22862306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
22962306a36Sopenharmony_ci	F(15000000, P_GPLL0, 10, 1, 4),
23062306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
23162306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
23262306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
23362306a36Sopenharmony_ci	{ }
23462306a36Sopenharmony_ci};
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
23762306a36Sopenharmony_ci	.cmd_rcgr = 0x064c,
23862306a36Sopenharmony_ci	.mnd_width = 8,
23962306a36Sopenharmony_ci	.hid_width = 5,
24062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
24162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
24262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
24362306a36Sopenharmony_ci		.name = "blsp1_qup1_spi_apps_clk_src",
24462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
24562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
24662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
24762306a36Sopenharmony_ci	},
24862306a36Sopenharmony_ci};
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
25162306a36Sopenharmony_ci	.cmd_rcgr = 0x06e0,
25262306a36Sopenharmony_ci	.hid_width = 5,
25362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
25462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
25562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
25662306a36Sopenharmony_ci		.name = "blsp1_qup2_i2c_apps_clk_src",
25762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
25862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
25962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
26062306a36Sopenharmony_ci	},
26162306a36Sopenharmony_ci};
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
26462306a36Sopenharmony_ci	.cmd_rcgr = 0x06cc,
26562306a36Sopenharmony_ci	.mnd_width = 8,
26662306a36Sopenharmony_ci	.hid_width = 5,
26762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
26862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
26962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
27062306a36Sopenharmony_ci		.name = "blsp1_qup2_spi_apps_clk_src",
27162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
27262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
27362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
27462306a36Sopenharmony_ci	},
27562306a36Sopenharmony_ci};
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
27862306a36Sopenharmony_ci	.cmd_rcgr = 0x0760,
27962306a36Sopenharmony_ci	.hid_width = 5,
28062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
28162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
28262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
28362306a36Sopenharmony_ci		.name = "blsp1_qup3_i2c_apps_clk_src",
28462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
28562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
28662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
28762306a36Sopenharmony_ci	},
28862306a36Sopenharmony_ci};
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
29162306a36Sopenharmony_ci	.cmd_rcgr = 0x074c,
29262306a36Sopenharmony_ci	.mnd_width = 8,
29362306a36Sopenharmony_ci	.hid_width = 5,
29462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
29562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
29662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
29762306a36Sopenharmony_ci		.name = "blsp1_qup3_spi_apps_clk_src",
29862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
29962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
30062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
30162306a36Sopenharmony_ci	},
30262306a36Sopenharmony_ci};
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
30562306a36Sopenharmony_ci	.cmd_rcgr = 0x07e0,
30662306a36Sopenharmony_ci	.hid_width = 5,
30762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
30862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
30962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
31062306a36Sopenharmony_ci		.name = "blsp1_qup4_i2c_apps_clk_src",
31162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
31262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
31362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
31462306a36Sopenharmony_ci	},
31562306a36Sopenharmony_ci};
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
31862306a36Sopenharmony_ci	.cmd_rcgr = 0x07cc,
31962306a36Sopenharmony_ci	.mnd_width = 8,
32062306a36Sopenharmony_ci	.hid_width = 5,
32162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
32262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
32362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
32462306a36Sopenharmony_ci		.name = "blsp1_qup4_spi_apps_clk_src",
32562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
32662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
32762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
32862306a36Sopenharmony_ci	},
32962306a36Sopenharmony_ci};
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
33262306a36Sopenharmony_ci	.cmd_rcgr = 0x0860,
33362306a36Sopenharmony_ci	.hid_width = 5,
33462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
33562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
33662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
33762306a36Sopenharmony_ci		.name = "blsp1_qup5_i2c_apps_clk_src",
33862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
33962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
34062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
34162306a36Sopenharmony_ci	},
34262306a36Sopenharmony_ci};
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
34562306a36Sopenharmony_ci	.cmd_rcgr = 0x084c,
34662306a36Sopenharmony_ci	.mnd_width = 8,
34762306a36Sopenharmony_ci	.hid_width = 5,
34862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
34962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
35062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
35162306a36Sopenharmony_ci		.name = "blsp1_qup5_spi_apps_clk_src",
35262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
35362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
35462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
35562306a36Sopenharmony_ci	},
35662306a36Sopenharmony_ci};
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
35962306a36Sopenharmony_ci	.cmd_rcgr = 0x08e0,
36062306a36Sopenharmony_ci	.hid_width = 5,
36162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
36262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
36362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
36462306a36Sopenharmony_ci		.name = "blsp1_qup6_i2c_apps_clk_src",
36562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
36662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
36762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
36862306a36Sopenharmony_ci	},
36962306a36Sopenharmony_ci};
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
37262306a36Sopenharmony_ci	.cmd_rcgr = 0x08cc,
37362306a36Sopenharmony_ci	.mnd_width = 8,
37462306a36Sopenharmony_ci	.hid_width = 5,
37562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
37662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
37762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
37862306a36Sopenharmony_ci		.name = "blsp1_qup6_spi_apps_clk_src",
37962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
38062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
38162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
38262306a36Sopenharmony_ci	},
38362306a36Sopenharmony_ci};
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
38662306a36Sopenharmony_ci	F(3686400, P_GPLL0, 1, 96, 15625),
38762306a36Sopenharmony_ci	F(7372800, P_GPLL0, 1, 192, 15625),
38862306a36Sopenharmony_ci	F(14745600, P_GPLL0, 1, 384, 15625),
38962306a36Sopenharmony_ci	F(16000000, P_GPLL0, 5, 2, 15),
39062306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
39162306a36Sopenharmony_ci	F(24000000, P_GPLL0, 5, 1, 5),
39262306a36Sopenharmony_ci	F(32000000, P_GPLL0, 1, 4, 75),
39362306a36Sopenharmony_ci	F(40000000, P_GPLL0, 15, 0, 0),
39462306a36Sopenharmony_ci	F(46400000, P_GPLL0, 1, 29, 375),
39562306a36Sopenharmony_ci	F(48000000, P_GPLL0, 12.5, 0, 0),
39662306a36Sopenharmony_ci	F(51200000, P_GPLL0, 1, 32, 375),
39762306a36Sopenharmony_ci	F(56000000, P_GPLL0, 1, 7, 75),
39862306a36Sopenharmony_ci	F(58982400, P_GPLL0, 1, 1536, 15625),
39962306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
40062306a36Sopenharmony_ci	F(63160000, P_GPLL0, 9.5, 0, 0),
40162306a36Sopenharmony_ci	{ }
40262306a36Sopenharmony_ci};
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart1_apps_clk_src = {
40562306a36Sopenharmony_ci	.cmd_rcgr = 0x068c,
40662306a36Sopenharmony_ci	.mnd_width = 16,
40762306a36Sopenharmony_ci	.hid_width = 5,
40862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
40962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
41062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
41162306a36Sopenharmony_ci		.name = "blsp1_uart1_apps_clk_src",
41262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
41362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
41462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
41562306a36Sopenharmony_ci	},
41662306a36Sopenharmony_ci};
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart2_apps_clk_src = {
41962306a36Sopenharmony_ci	.cmd_rcgr = 0x070c,
42062306a36Sopenharmony_ci	.mnd_width = 16,
42162306a36Sopenharmony_ci	.hid_width = 5,
42262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
42362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
42462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
42562306a36Sopenharmony_ci		.name = "blsp1_uart2_apps_clk_src",
42662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
42762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
42862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
42962306a36Sopenharmony_ci	},
43062306a36Sopenharmony_ci};
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart3_apps_clk_src = {
43362306a36Sopenharmony_ci	.cmd_rcgr = 0x078c,
43462306a36Sopenharmony_ci	.mnd_width = 16,
43562306a36Sopenharmony_ci	.hid_width = 5,
43662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
43762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
43862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
43962306a36Sopenharmony_ci		.name = "blsp1_uart3_apps_clk_src",
44062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
44162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
44262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
44362306a36Sopenharmony_ci	},
44462306a36Sopenharmony_ci};
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart4_apps_clk_src = {
44762306a36Sopenharmony_ci	.cmd_rcgr = 0x080c,
44862306a36Sopenharmony_ci	.mnd_width = 16,
44962306a36Sopenharmony_ci	.hid_width = 5,
45062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
45162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
45262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
45362306a36Sopenharmony_ci		.name = "blsp1_uart4_apps_clk_src",
45462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
45562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
45662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
45762306a36Sopenharmony_ci	},
45862306a36Sopenharmony_ci};
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart5_apps_clk_src = {
46162306a36Sopenharmony_ci	.cmd_rcgr = 0x088c,
46262306a36Sopenharmony_ci	.mnd_width = 16,
46362306a36Sopenharmony_ci	.hid_width = 5,
46462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
46562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
46662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
46762306a36Sopenharmony_ci		.name = "blsp1_uart5_apps_clk_src",
46862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
46962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
47062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
47162306a36Sopenharmony_ci	},
47262306a36Sopenharmony_ci};
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart6_apps_clk_src = {
47562306a36Sopenharmony_ci	.cmd_rcgr = 0x090c,
47662306a36Sopenharmony_ci	.mnd_width = 16,
47762306a36Sopenharmony_ci	.hid_width = 5,
47862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
47962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
48062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
48162306a36Sopenharmony_ci		.name = "blsp1_uart6_apps_clk_src",
48262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
48362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
48462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
48562306a36Sopenharmony_ci	},
48662306a36Sopenharmony_ci};
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
48962306a36Sopenharmony_ci	.cmd_rcgr = 0x09a0,
49062306a36Sopenharmony_ci	.hid_width = 5,
49162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
49262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
49362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
49462306a36Sopenharmony_ci		.name = "blsp2_qup1_i2c_apps_clk_src",
49562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
49662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
49762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
49862306a36Sopenharmony_ci	},
49962306a36Sopenharmony_ci};
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
50262306a36Sopenharmony_ci	.cmd_rcgr = 0x098c,
50362306a36Sopenharmony_ci	.mnd_width = 8,
50462306a36Sopenharmony_ci	.hid_width = 5,
50562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
50662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
50762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
50862306a36Sopenharmony_ci		.name = "blsp2_qup1_spi_apps_clk_src",
50962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
51062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
51162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
51262306a36Sopenharmony_ci	},
51362306a36Sopenharmony_ci};
51462306a36Sopenharmony_ci
51562306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
51662306a36Sopenharmony_ci	.cmd_rcgr = 0x0a20,
51762306a36Sopenharmony_ci	.hid_width = 5,
51862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
51962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
52062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
52162306a36Sopenharmony_ci		.name = "blsp2_qup2_i2c_apps_clk_src",
52262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
52362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
52462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
52562306a36Sopenharmony_ci	},
52662306a36Sopenharmony_ci};
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
52962306a36Sopenharmony_ci	.cmd_rcgr = 0x0a0c,
53062306a36Sopenharmony_ci	.mnd_width = 8,
53162306a36Sopenharmony_ci	.hid_width = 5,
53262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
53362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
53462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
53562306a36Sopenharmony_ci		.name = "blsp2_qup2_spi_apps_clk_src",
53662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
53762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
53862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
53962306a36Sopenharmony_ci	},
54062306a36Sopenharmony_ci};
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
54362306a36Sopenharmony_ci	.cmd_rcgr = 0x0aa0,
54462306a36Sopenharmony_ci	.hid_width = 5,
54562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
54662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
54762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
54862306a36Sopenharmony_ci		.name = "blsp2_qup3_i2c_apps_clk_src",
54962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
55062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
55162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
55262306a36Sopenharmony_ci	},
55362306a36Sopenharmony_ci};
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
55662306a36Sopenharmony_ci	.cmd_rcgr = 0x0a8c,
55762306a36Sopenharmony_ci	.mnd_width = 8,
55862306a36Sopenharmony_ci	.hid_width = 5,
55962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
56062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
56162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
56262306a36Sopenharmony_ci		.name = "blsp2_qup3_spi_apps_clk_src",
56362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
56462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
56562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
56662306a36Sopenharmony_ci	},
56762306a36Sopenharmony_ci};
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
57062306a36Sopenharmony_ci	.cmd_rcgr = 0x0b20,
57162306a36Sopenharmony_ci	.hid_width = 5,
57262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
57362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
57462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
57562306a36Sopenharmony_ci		.name = "blsp2_qup4_i2c_apps_clk_src",
57662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
57762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
57862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
57962306a36Sopenharmony_ci	},
58062306a36Sopenharmony_ci};
58162306a36Sopenharmony_ci
58262306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
58362306a36Sopenharmony_ci	.cmd_rcgr = 0x0b0c,
58462306a36Sopenharmony_ci	.mnd_width = 8,
58562306a36Sopenharmony_ci	.hid_width = 5,
58662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
58762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
58862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
58962306a36Sopenharmony_ci		.name = "blsp2_qup4_spi_apps_clk_src",
59062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
59162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
59262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
59362306a36Sopenharmony_ci	},
59462306a36Sopenharmony_ci};
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
59762306a36Sopenharmony_ci	.cmd_rcgr = 0x0ba0,
59862306a36Sopenharmony_ci	.hid_width = 5,
59962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
60062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
60162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
60262306a36Sopenharmony_ci		.name = "blsp2_qup5_i2c_apps_clk_src",
60362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
60462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
60562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
60662306a36Sopenharmony_ci	},
60762306a36Sopenharmony_ci};
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
61062306a36Sopenharmony_ci	.cmd_rcgr = 0x0b8c,
61162306a36Sopenharmony_ci	.mnd_width = 8,
61262306a36Sopenharmony_ci	.hid_width = 5,
61362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
61462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
61562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
61662306a36Sopenharmony_ci		.name = "blsp2_qup5_spi_apps_clk_src",
61762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
61862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
61962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
62062306a36Sopenharmony_ci	},
62162306a36Sopenharmony_ci};
62262306a36Sopenharmony_ci
62362306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
62462306a36Sopenharmony_ci	.cmd_rcgr = 0x0c20,
62562306a36Sopenharmony_ci	.hid_width = 5,
62662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
62762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
62862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
62962306a36Sopenharmony_ci		.name = "blsp2_qup6_i2c_apps_clk_src",
63062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
63162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
63262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
63362306a36Sopenharmony_ci	},
63462306a36Sopenharmony_ci};
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
63762306a36Sopenharmony_ci	.cmd_rcgr = 0x0c0c,
63862306a36Sopenharmony_ci	.mnd_width = 8,
63962306a36Sopenharmony_ci	.hid_width = 5,
64062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
64162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
64262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
64362306a36Sopenharmony_ci		.name = "blsp2_qup6_spi_apps_clk_src",
64462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
64562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
64662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
64762306a36Sopenharmony_ci	},
64862306a36Sopenharmony_ci};
64962306a36Sopenharmony_ci
65062306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart1_apps_clk_src = {
65162306a36Sopenharmony_ci	.cmd_rcgr = 0x09cc,
65262306a36Sopenharmony_ci	.mnd_width = 16,
65362306a36Sopenharmony_ci	.hid_width = 5,
65462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
65562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
65662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
65762306a36Sopenharmony_ci		.name = "blsp2_uart1_apps_clk_src",
65862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
65962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
66062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
66162306a36Sopenharmony_ci	},
66262306a36Sopenharmony_ci};
66362306a36Sopenharmony_ci
66462306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart2_apps_clk_src = {
66562306a36Sopenharmony_ci	.cmd_rcgr = 0x0a4c,
66662306a36Sopenharmony_ci	.mnd_width = 16,
66762306a36Sopenharmony_ci	.hid_width = 5,
66862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
66962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
67062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
67162306a36Sopenharmony_ci		.name = "blsp2_uart2_apps_clk_src",
67262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
67362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
67462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
67562306a36Sopenharmony_ci	},
67662306a36Sopenharmony_ci};
67762306a36Sopenharmony_ci
67862306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart3_apps_clk_src = {
67962306a36Sopenharmony_ci	.cmd_rcgr = 0x0acc,
68062306a36Sopenharmony_ci	.mnd_width = 16,
68162306a36Sopenharmony_ci	.hid_width = 5,
68262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
68362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
68462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
68562306a36Sopenharmony_ci		.name = "blsp2_uart3_apps_clk_src",
68662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
68762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
68862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
68962306a36Sopenharmony_ci	},
69062306a36Sopenharmony_ci};
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart4_apps_clk_src = {
69362306a36Sopenharmony_ci	.cmd_rcgr = 0x0b4c,
69462306a36Sopenharmony_ci	.mnd_width = 16,
69562306a36Sopenharmony_ci	.hid_width = 5,
69662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
69762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
69862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
69962306a36Sopenharmony_ci		.name = "blsp2_uart4_apps_clk_src",
70062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
70162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
70262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
70362306a36Sopenharmony_ci	},
70462306a36Sopenharmony_ci};
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart5_apps_clk_src = {
70762306a36Sopenharmony_ci	.cmd_rcgr = 0x0bcc,
70862306a36Sopenharmony_ci	.mnd_width = 16,
70962306a36Sopenharmony_ci	.hid_width = 5,
71062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
71162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
71262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
71362306a36Sopenharmony_ci		.name = "blsp2_uart5_apps_clk_src",
71462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
71562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
71662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
71762306a36Sopenharmony_ci	},
71862306a36Sopenharmony_ci};
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart6_apps_clk_src = {
72162306a36Sopenharmony_ci	.cmd_rcgr = 0x0c4c,
72262306a36Sopenharmony_ci	.mnd_width = 16,
72362306a36Sopenharmony_ci	.hid_width = 5,
72462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
72562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
72662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
72762306a36Sopenharmony_ci		.name = "blsp2_uart6_apps_clk_src",
72862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
72962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
73062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
73162306a36Sopenharmony_ci	},
73262306a36Sopenharmony_ci};
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ce1_clk_msm8226[] = {
73562306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
73662306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
73762306a36Sopenharmony_ci	{ }
73862306a36Sopenharmony_ci};
73962306a36Sopenharmony_ci
74062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ce1_clk[] = {
74162306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
74262306a36Sopenharmony_ci	F(75000000, P_GPLL0, 8, 0, 0),
74362306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
74462306a36Sopenharmony_ci	F(150000000, P_GPLL0, 4, 0, 0),
74562306a36Sopenharmony_ci	{ }
74662306a36Sopenharmony_ci};
74762306a36Sopenharmony_ci
74862306a36Sopenharmony_cistatic struct clk_rcg2 ce1_clk_src = {
74962306a36Sopenharmony_ci	.cmd_rcgr = 0x1050,
75062306a36Sopenharmony_ci	.hid_width = 5,
75162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
75262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ce1_clk,
75362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
75462306a36Sopenharmony_ci		.name = "ce1_clk_src",
75562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
75662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
75762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
75862306a36Sopenharmony_ci	},
75962306a36Sopenharmony_ci};
76062306a36Sopenharmony_ci
76162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ce2_clk[] = {
76262306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
76362306a36Sopenharmony_ci	F(75000000, P_GPLL0, 8, 0, 0),
76462306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
76562306a36Sopenharmony_ci	F(150000000, P_GPLL0, 4, 0, 0),
76662306a36Sopenharmony_ci	{ }
76762306a36Sopenharmony_ci};
76862306a36Sopenharmony_ci
76962306a36Sopenharmony_cistatic struct clk_rcg2 ce2_clk_src = {
77062306a36Sopenharmony_ci	.cmd_rcgr = 0x1090,
77162306a36Sopenharmony_ci	.hid_width = 5,
77262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
77362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ce2_clk,
77462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
77562306a36Sopenharmony_ci		.name = "ce2_clk_src",
77662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
77762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
77862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
77962306a36Sopenharmony_ci	},
78062306a36Sopenharmony_ci};
78162306a36Sopenharmony_ci
78262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp_clk_msm8226[] = {
78362306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
78462306a36Sopenharmony_ci	{ }
78562306a36Sopenharmony_ci};
78662306a36Sopenharmony_ci
78762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp_clk[] = {
78862306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
78962306a36Sopenharmony_ci	F(6000000, P_GPLL0, 10, 1, 10),
79062306a36Sopenharmony_ci	F(6750000, P_GPLL0, 1, 1, 89),
79162306a36Sopenharmony_ci	F(8000000, P_GPLL0, 15, 1, 5),
79262306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
79362306a36Sopenharmony_ci	F(16000000, P_GPLL0, 1, 2, 75),
79462306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
79562306a36Sopenharmony_ci	F(24000000, P_GPLL0, 5, 1, 5),
79662306a36Sopenharmony_ci	{ }
79762306a36Sopenharmony_ci};
79862306a36Sopenharmony_ci
79962306a36Sopenharmony_ci
80062306a36Sopenharmony_cistatic struct clk_rcg2 gp1_clk_src = {
80162306a36Sopenharmony_ci	.cmd_rcgr = 0x1904,
80262306a36Sopenharmony_ci	.mnd_width = 8,
80362306a36Sopenharmony_ci	.hid_width = 5,
80462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
80562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp_clk,
80662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
80762306a36Sopenharmony_ci		.name = "gp1_clk_src",
80862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
80962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
81062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
81162306a36Sopenharmony_ci	},
81262306a36Sopenharmony_ci};
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_cistatic struct clk_rcg2 gp2_clk_src = {
81562306a36Sopenharmony_ci	.cmd_rcgr = 0x1944,
81662306a36Sopenharmony_ci	.mnd_width = 8,
81762306a36Sopenharmony_ci	.hid_width = 5,
81862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
81962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp_clk,
82062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
82162306a36Sopenharmony_ci		.name = "gp2_clk_src",
82262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
82362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
82462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
82562306a36Sopenharmony_ci	},
82662306a36Sopenharmony_ci};
82762306a36Sopenharmony_ci
82862306a36Sopenharmony_cistatic struct clk_rcg2 gp3_clk_src = {
82962306a36Sopenharmony_ci	.cmd_rcgr = 0x1984,
83062306a36Sopenharmony_ci	.mnd_width = 8,
83162306a36Sopenharmony_ci	.hid_width = 5,
83262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
83362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp_clk,
83462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
83562306a36Sopenharmony_ci		.name = "gp3_clk_src",
83662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
83762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
83862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
83962306a36Sopenharmony_ci	},
84062306a36Sopenharmony_ci};
84162306a36Sopenharmony_ci
84262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
84362306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
84462306a36Sopenharmony_ci	{ }
84562306a36Sopenharmony_ci};
84662306a36Sopenharmony_ci
84762306a36Sopenharmony_cistatic struct clk_rcg2 pdm2_clk_src = {
84862306a36Sopenharmony_ci	.cmd_rcgr = 0x0cd0,
84962306a36Sopenharmony_ci	.hid_width = 5,
85062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
85162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pdm2_clk,
85262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
85362306a36Sopenharmony_ci		.name = "pdm2_clk_src",
85462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
85562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
85662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
85762306a36Sopenharmony_ci	},
85862306a36Sopenharmony_ci};
85962306a36Sopenharmony_ci
86062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
86162306a36Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
86262306a36Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
86362306a36Sopenharmony_ci	F(20000000, P_GPLL0, 15, 1, 2),
86462306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
86562306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
86662306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
86762306a36Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
86862306a36Sopenharmony_ci	{ }
86962306a36Sopenharmony_ci};
87062306a36Sopenharmony_ci
87162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_pro[] = {
87262306a36Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
87362306a36Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
87462306a36Sopenharmony_ci	F(20000000, P_GPLL0, 15, 1, 2),
87562306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
87662306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
87762306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
87862306a36Sopenharmony_ci	F(192000000, P_GPLL4, 4, 0, 0),
87962306a36Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
88062306a36Sopenharmony_ci	F(384000000, P_GPLL4, 2, 0, 0),
88162306a36Sopenharmony_ci	{ }
88262306a36Sopenharmony_ci};
88362306a36Sopenharmony_ci
88462306a36Sopenharmony_cistatic struct clk_init_data sdcc1_apps_clk_src_init = {
88562306a36Sopenharmony_ci	.name = "sdcc1_apps_clk_src",
88662306a36Sopenharmony_ci	.parent_data = gcc_xo_gpll0,
88762306a36Sopenharmony_ci	.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
88862306a36Sopenharmony_ci	.ops = &clk_rcg2_floor_ops,
88962306a36Sopenharmony_ci};
89062306a36Sopenharmony_ci
89162306a36Sopenharmony_cistatic struct clk_rcg2 sdcc1_apps_clk_src = {
89262306a36Sopenharmony_ci	.cmd_rcgr = 0x04d0,
89362306a36Sopenharmony_ci	.mnd_width = 8,
89462306a36Sopenharmony_ci	.hid_width = 5,
89562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
89662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
89762306a36Sopenharmony_ci	.clkr.hw.init = &sdcc1_apps_clk_src_init,
89862306a36Sopenharmony_ci};
89962306a36Sopenharmony_ci
90062306a36Sopenharmony_cistatic struct clk_rcg2 sdcc2_apps_clk_src = {
90162306a36Sopenharmony_ci	.cmd_rcgr = 0x0510,
90262306a36Sopenharmony_ci	.mnd_width = 8,
90362306a36Sopenharmony_ci	.hid_width = 5,
90462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
90562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
90662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
90762306a36Sopenharmony_ci		.name = "sdcc2_apps_clk_src",
90862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
90962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
91062306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
91162306a36Sopenharmony_ci	},
91262306a36Sopenharmony_ci};
91362306a36Sopenharmony_ci
91462306a36Sopenharmony_cistatic struct clk_rcg2 sdcc3_apps_clk_src = {
91562306a36Sopenharmony_ci	.cmd_rcgr = 0x0550,
91662306a36Sopenharmony_ci	.mnd_width = 8,
91762306a36Sopenharmony_ci	.hid_width = 5,
91862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
91962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
92062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
92162306a36Sopenharmony_ci		.name = "sdcc3_apps_clk_src",
92262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
92362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
92462306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
92562306a36Sopenharmony_ci	},
92662306a36Sopenharmony_ci};
92762306a36Sopenharmony_ci
92862306a36Sopenharmony_cistatic struct clk_rcg2 sdcc4_apps_clk_src = {
92962306a36Sopenharmony_ci	.cmd_rcgr = 0x0590,
93062306a36Sopenharmony_ci	.mnd_width = 8,
93162306a36Sopenharmony_ci	.hid_width = 5,
93262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
93362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
93462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
93562306a36Sopenharmony_ci		.name = "sdcc4_apps_clk_src",
93662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
93762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
93862306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
93962306a36Sopenharmony_ci	},
94062306a36Sopenharmony_ci};
94162306a36Sopenharmony_ci
94262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_tsif_ref_clk[] = {
94362306a36Sopenharmony_ci	F(105000, P_XO, 2, 1, 91),
94462306a36Sopenharmony_ci	{ }
94562306a36Sopenharmony_ci};
94662306a36Sopenharmony_ci
94762306a36Sopenharmony_cistatic struct clk_rcg2 tsif_ref_clk_src = {
94862306a36Sopenharmony_ci	.cmd_rcgr = 0x0d90,
94962306a36Sopenharmony_ci	.mnd_width = 8,
95062306a36Sopenharmony_ci	.hid_width = 5,
95162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
95262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_tsif_ref_clk,
95362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
95462306a36Sopenharmony_ci		.name = "tsif_ref_clk_src",
95562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
95662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
95762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
95862306a36Sopenharmony_ci	},
95962306a36Sopenharmony_ci};
96062306a36Sopenharmony_ci
96162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
96262306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
96362306a36Sopenharmony_ci	{ }
96462306a36Sopenharmony_ci};
96562306a36Sopenharmony_ci
96662306a36Sopenharmony_cistatic struct clk_rcg2 usb30_mock_utmi_clk_src = {
96762306a36Sopenharmony_ci	.cmd_rcgr = 0x03e8,
96862306a36Sopenharmony_ci	.hid_width = 5,
96962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
97062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
97162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
97262306a36Sopenharmony_ci		.name = "usb30_mock_utmi_clk_src",
97362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
97462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
97562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
97662306a36Sopenharmony_ci	},
97762306a36Sopenharmony_ci};
97862306a36Sopenharmony_ci
97962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
98062306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
98162306a36Sopenharmony_ci	F(75000000, P_GPLL0, 8, 0, 0),
98262306a36Sopenharmony_ci	{ }
98362306a36Sopenharmony_ci};
98462306a36Sopenharmony_ci
98562306a36Sopenharmony_cistatic struct clk_rcg2 usb_hs_system_clk_src = {
98662306a36Sopenharmony_ci	.cmd_rcgr = 0x0490,
98762306a36Sopenharmony_ci	.hid_width = 5,
98862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
98962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_hs_system_clk,
99062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
99162306a36Sopenharmony_ci		.name = "usb_hs_system_clk_src",
99262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
99362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
99462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
99562306a36Sopenharmony_ci	},
99662306a36Sopenharmony_ci};
99762306a36Sopenharmony_ci
99862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_hsic_clk[] = {
99962306a36Sopenharmony_ci	F(480000000, P_GPLL1, 1, 0, 0),
100062306a36Sopenharmony_ci	{ }
100162306a36Sopenharmony_ci};
100262306a36Sopenharmony_ci
100362306a36Sopenharmony_cistatic const struct parent_map usb_hsic_clk_src_map[] = {
100462306a36Sopenharmony_ci	{ P_XO, 0 },
100562306a36Sopenharmony_ci	{ P_GPLL1, 4 }
100662306a36Sopenharmony_ci};
100762306a36Sopenharmony_ci
100862306a36Sopenharmony_cistatic struct clk_rcg2 usb_hsic_clk_src = {
100962306a36Sopenharmony_ci	.cmd_rcgr = 0x0440,
101062306a36Sopenharmony_ci	.hid_width = 5,
101162306a36Sopenharmony_ci	.parent_map = usb_hsic_clk_src_map,
101262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_hsic_clk,
101362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
101462306a36Sopenharmony_ci		.name = "usb_hsic_clk_src",
101562306a36Sopenharmony_ci		.parent_data = (const struct clk_parent_data[]){
101662306a36Sopenharmony_ci			{ .fw_name = "xo", .name = "xo_board" },
101762306a36Sopenharmony_ci			{ .hw = &gpll1_vote.hw },
101862306a36Sopenharmony_ci		},
101962306a36Sopenharmony_ci		.num_parents = 2,
102062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
102162306a36Sopenharmony_ci	},
102262306a36Sopenharmony_ci};
102362306a36Sopenharmony_ci
102462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
102562306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
102662306a36Sopenharmony_ci	{ }
102762306a36Sopenharmony_ci};
102862306a36Sopenharmony_ci
102962306a36Sopenharmony_cistatic struct clk_rcg2 usb_hsic_io_cal_clk_src = {
103062306a36Sopenharmony_ci	.cmd_rcgr = 0x0458,
103162306a36Sopenharmony_ci	.hid_width = 5,
103262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
103362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
103462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
103562306a36Sopenharmony_ci		.name = "usb_hsic_io_cal_clk_src",
103662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
103762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
103862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
103962306a36Sopenharmony_ci	},
104062306a36Sopenharmony_ci};
104162306a36Sopenharmony_ci
104262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
104362306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
104462306a36Sopenharmony_ci	F(75000000, P_GPLL0, 8, 0, 0),
104562306a36Sopenharmony_ci	{ }
104662306a36Sopenharmony_ci};
104762306a36Sopenharmony_ci
104862306a36Sopenharmony_cistatic struct clk_rcg2 usb_hsic_system_clk_src = {
104962306a36Sopenharmony_ci	.cmd_rcgr = 0x041c,
105062306a36Sopenharmony_ci	.hid_width = 5,
105162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
105262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_hsic_system_clk,
105362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
105462306a36Sopenharmony_ci		.name = "usb_hsic_system_clk_src",
105562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
105662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
105762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
105862306a36Sopenharmony_ci	},
105962306a36Sopenharmony_ci};
106062306a36Sopenharmony_ci
106162306a36Sopenharmony_cistatic struct clk_regmap gcc_mmss_gpll0_clk_src = {
106262306a36Sopenharmony_ci	.enable_reg = 0x1484,
106362306a36Sopenharmony_ci	.enable_mask = BIT(26),
106462306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
106562306a36Sopenharmony_ci		.name = "mmss_gpll0_vote",
106662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
106762306a36Sopenharmony_ci			&gpll0_vote.hw,
106862306a36Sopenharmony_ci		},
106962306a36Sopenharmony_ci		.num_parents = 1,
107062306a36Sopenharmony_ci		.ops = &clk_branch_simple_ops,
107162306a36Sopenharmony_ci	},
107262306a36Sopenharmony_ci};
107362306a36Sopenharmony_ci
107462306a36Sopenharmony_cistatic struct clk_branch gcc_bam_dma_ahb_clk = {
107562306a36Sopenharmony_ci	.halt_reg = 0x0d44,
107662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
107762306a36Sopenharmony_ci	.clkr = {
107862306a36Sopenharmony_ci		.enable_reg = 0x1484,
107962306a36Sopenharmony_ci		.enable_mask = BIT(12),
108062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
108162306a36Sopenharmony_ci			.name = "gcc_bam_dma_ahb_clk",
108262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
108362306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
108462306a36Sopenharmony_ci			},
108562306a36Sopenharmony_ci			.num_parents = 1,
108662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
108762306a36Sopenharmony_ci		},
108862306a36Sopenharmony_ci	},
108962306a36Sopenharmony_ci};
109062306a36Sopenharmony_ci
109162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = {
109262306a36Sopenharmony_ci	.halt_reg = 0x05c4,
109362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
109462306a36Sopenharmony_ci	.clkr = {
109562306a36Sopenharmony_ci		.enable_reg = 0x1484,
109662306a36Sopenharmony_ci		.enable_mask = BIT(17),
109762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
109862306a36Sopenharmony_ci			.name = "gcc_blsp1_ahb_clk",
109962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
110062306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
110162306a36Sopenharmony_ci			},
110262306a36Sopenharmony_ci			.num_parents = 1,
110362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
110462306a36Sopenharmony_ci		},
110562306a36Sopenharmony_ci	},
110662306a36Sopenharmony_ci};
110762306a36Sopenharmony_ci
110862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
110962306a36Sopenharmony_ci	.halt_reg = 0x0648,
111062306a36Sopenharmony_ci	.clkr = {
111162306a36Sopenharmony_ci		.enable_reg = 0x0648,
111262306a36Sopenharmony_ci		.enable_mask = BIT(0),
111362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
111462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup1_i2c_apps_clk",
111562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
111662306a36Sopenharmony_ci				&blsp1_qup1_i2c_apps_clk_src.clkr.hw,
111762306a36Sopenharmony_ci			},
111862306a36Sopenharmony_ci			.num_parents = 1,
111962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
112062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
112162306a36Sopenharmony_ci		},
112262306a36Sopenharmony_ci	},
112362306a36Sopenharmony_ci};
112462306a36Sopenharmony_ci
112562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
112662306a36Sopenharmony_ci	.halt_reg = 0x0644,
112762306a36Sopenharmony_ci	.clkr = {
112862306a36Sopenharmony_ci		.enable_reg = 0x0644,
112962306a36Sopenharmony_ci		.enable_mask = BIT(0),
113062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
113162306a36Sopenharmony_ci			.name = "gcc_blsp1_qup1_spi_apps_clk",
113262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
113362306a36Sopenharmony_ci				&blsp1_qup1_spi_apps_clk_src.clkr.hw,
113462306a36Sopenharmony_ci			},
113562306a36Sopenharmony_ci			.num_parents = 1,
113662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
113762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
113862306a36Sopenharmony_ci		},
113962306a36Sopenharmony_ci	},
114062306a36Sopenharmony_ci};
114162306a36Sopenharmony_ci
114262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
114362306a36Sopenharmony_ci	.halt_reg = 0x06c8,
114462306a36Sopenharmony_ci	.clkr = {
114562306a36Sopenharmony_ci		.enable_reg = 0x06c8,
114662306a36Sopenharmony_ci		.enable_mask = BIT(0),
114762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
114862306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_i2c_apps_clk",
114962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
115062306a36Sopenharmony_ci				&blsp1_qup2_i2c_apps_clk_src.clkr.hw,
115162306a36Sopenharmony_ci			},
115262306a36Sopenharmony_ci			.num_parents = 1,
115362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
115462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
115562306a36Sopenharmony_ci		},
115662306a36Sopenharmony_ci	},
115762306a36Sopenharmony_ci};
115862306a36Sopenharmony_ci
115962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
116062306a36Sopenharmony_ci	.halt_reg = 0x06c4,
116162306a36Sopenharmony_ci	.clkr = {
116262306a36Sopenharmony_ci		.enable_reg = 0x06c4,
116362306a36Sopenharmony_ci		.enable_mask = BIT(0),
116462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
116562306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_spi_apps_clk",
116662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
116762306a36Sopenharmony_ci				&blsp1_qup2_spi_apps_clk_src.clkr.hw,
116862306a36Sopenharmony_ci			},
116962306a36Sopenharmony_ci			.num_parents = 1,
117062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
117162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
117262306a36Sopenharmony_ci		},
117362306a36Sopenharmony_ci	},
117462306a36Sopenharmony_ci};
117562306a36Sopenharmony_ci
117662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
117762306a36Sopenharmony_ci	.halt_reg = 0x0748,
117862306a36Sopenharmony_ci	.clkr = {
117962306a36Sopenharmony_ci		.enable_reg = 0x0748,
118062306a36Sopenharmony_ci		.enable_mask = BIT(0),
118162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
118262306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_i2c_apps_clk",
118362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
118462306a36Sopenharmony_ci				&blsp1_qup3_i2c_apps_clk_src.clkr.hw,
118562306a36Sopenharmony_ci			},
118662306a36Sopenharmony_ci			.num_parents = 1,
118762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
118862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
118962306a36Sopenharmony_ci		},
119062306a36Sopenharmony_ci	},
119162306a36Sopenharmony_ci};
119262306a36Sopenharmony_ci
119362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
119462306a36Sopenharmony_ci	.halt_reg = 0x0744,
119562306a36Sopenharmony_ci	.clkr = {
119662306a36Sopenharmony_ci		.enable_reg = 0x0744,
119762306a36Sopenharmony_ci		.enable_mask = BIT(0),
119862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
119962306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_spi_apps_clk",
120062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
120162306a36Sopenharmony_ci				&blsp1_qup3_spi_apps_clk_src.clkr.hw,
120262306a36Sopenharmony_ci			},
120362306a36Sopenharmony_ci			.num_parents = 1,
120462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
120562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
120662306a36Sopenharmony_ci		},
120762306a36Sopenharmony_ci	},
120862306a36Sopenharmony_ci};
120962306a36Sopenharmony_ci
121062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
121162306a36Sopenharmony_ci	.halt_reg = 0x07c8,
121262306a36Sopenharmony_ci	.clkr = {
121362306a36Sopenharmony_ci		.enable_reg = 0x07c8,
121462306a36Sopenharmony_ci		.enable_mask = BIT(0),
121562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
121662306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_i2c_apps_clk",
121762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
121862306a36Sopenharmony_ci				&blsp1_qup4_i2c_apps_clk_src.clkr.hw,
121962306a36Sopenharmony_ci			},
122062306a36Sopenharmony_ci			.num_parents = 1,
122162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
122262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
122362306a36Sopenharmony_ci		},
122462306a36Sopenharmony_ci	},
122562306a36Sopenharmony_ci};
122662306a36Sopenharmony_ci
122762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
122862306a36Sopenharmony_ci	.halt_reg = 0x07c4,
122962306a36Sopenharmony_ci	.clkr = {
123062306a36Sopenharmony_ci		.enable_reg = 0x07c4,
123162306a36Sopenharmony_ci		.enable_mask = BIT(0),
123262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
123362306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_spi_apps_clk",
123462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
123562306a36Sopenharmony_ci				&blsp1_qup4_spi_apps_clk_src.clkr.hw,
123662306a36Sopenharmony_ci			},
123762306a36Sopenharmony_ci			.num_parents = 1,
123862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
123962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
124062306a36Sopenharmony_ci		},
124162306a36Sopenharmony_ci	},
124262306a36Sopenharmony_ci};
124362306a36Sopenharmony_ci
124462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
124562306a36Sopenharmony_ci	.halt_reg = 0x0848,
124662306a36Sopenharmony_ci	.clkr = {
124762306a36Sopenharmony_ci		.enable_reg = 0x0848,
124862306a36Sopenharmony_ci		.enable_mask = BIT(0),
124962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
125062306a36Sopenharmony_ci			.name = "gcc_blsp1_qup5_i2c_apps_clk",
125162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
125262306a36Sopenharmony_ci				&blsp1_qup5_i2c_apps_clk_src.clkr.hw,
125362306a36Sopenharmony_ci			},
125462306a36Sopenharmony_ci			.num_parents = 1,
125562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
125662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
125762306a36Sopenharmony_ci		},
125862306a36Sopenharmony_ci	},
125962306a36Sopenharmony_ci};
126062306a36Sopenharmony_ci
126162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
126262306a36Sopenharmony_ci	.halt_reg = 0x0844,
126362306a36Sopenharmony_ci	.clkr = {
126462306a36Sopenharmony_ci		.enable_reg = 0x0844,
126562306a36Sopenharmony_ci		.enable_mask = BIT(0),
126662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
126762306a36Sopenharmony_ci			.name = "gcc_blsp1_qup5_spi_apps_clk",
126862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
126962306a36Sopenharmony_ci				&blsp1_qup5_spi_apps_clk_src.clkr.hw,
127062306a36Sopenharmony_ci			},
127162306a36Sopenharmony_ci			.num_parents = 1,
127262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
127362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
127462306a36Sopenharmony_ci		},
127562306a36Sopenharmony_ci	},
127662306a36Sopenharmony_ci};
127762306a36Sopenharmony_ci
127862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
127962306a36Sopenharmony_ci	.halt_reg = 0x08c8,
128062306a36Sopenharmony_ci	.clkr = {
128162306a36Sopenharmony_ci		.enable_reg = 0x08c8,
128262306a36Sopenharmony_ci		.enable_mask = BIT(0),
128362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
128462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup6_i2c_apps_clk",
128562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
128662306a36Sopenharmony_ci				&blsp1_qup6_i2c_apps_clk_src.clkr.hw,
128762306a36Sopenharmony_ci			},
128862306a36Sopenharmony_ci			.num_parents = 1,
128962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
129062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
129162306a36Sopenharmony_ci		},
129262306a36Sopenharmony_ci	},
129362306a36Sopenharmony_ci};
129462306a36Sopenharmony_ci
129562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
129662306a36Sopenharmony_ci	.halt_reg = 0x08c4,
129762306a36Sopenharmony_ci	.clkr = {
129862306a36Sopenharmony_ci		.enable_reg = 0x08c4,
129962306a36Sopenharmony_ci		.enable_mask = BIT(0),
130062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
130162306a36Sopenharmony_ci			.name = "gcc_blsp1_qup6_spi_apps_clk",
130262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
130362306a36Sopenharmony_ci				&blsp1_qup6_spi_apps_clk_src.clkr.hw,
130462306a36Sopenharmony_ci			},
130562306a36Sopenharmony_ci			.num_parents = 1,
130662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
130762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
130862306a36Sopenharmony_ci		},
130962306a36Sopenharmony_ci	},
131062306a36Sopenharmony_ci};
131162306a36Sopenharmony_ci
131262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = {
131362306a36Sopenharmony_ci	.halt_reg = 0x0684,
131462306a36Sopenharmony_ci	.clkr = {
131562306a36Sopenharmony_ci		.enable_reg = 0x0684,
131662306a36Sopenharmony_ci		.enable_mask = BIT(0),
131762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
131862306a36Sopenharmony_ci			.name = "gcc_blsp1_uart1_apps_clk",
131962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
132062306a36Sopenharmony_ci				&blsp1_uart1_apps_clk_src.clkr.hw,
132162306a36Sopenharmony_ci			},
132262306a36Sopenharmony_ci			.num_parents = 1,
132362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
132462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
132562306a36Sopenharmony_ci		},
132662306a36Sopenharmony_ci	},
132762306a36Sopenharmony_ci};
132862306a36Sopenharmony_ci
132962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = {
133062306a36Sopenharmony_ci	.halt_reg = 0x0704,
133162306a36Sopenharmony_ci	.clkr = {
133262306a36Sopenharmony_ci		.enable_reg = 0x0704,
133362306a36Sopenharmony_ci		.enable_mask = BIT(0),
133462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
133562306a36Sopenharmony_ci			.name = "gcc_blsp1_uart2_apps_clk",
133662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
133762306a36Sopenharmony_ci				&blsp1_uart2_apps_clk_src.clkr.hw,
133862306a36Sopenharmony_ci			},
133962306a36Sopenharmony_ci			.num_parents = 1,
134062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
134162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
134262306a36Sopenharmony_ci		},
134362306a36Sopenharmony_ci	},
134462306a36Sopenharmony_ci};
134562306a36Sopenharmony_ci
134662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart3_apps_clk = {
134762306a36Sopenharmony_ci	.halt_reg = 0x0784,
134862306a36Sopenharmony_ci	.clkr = {
134962306a36Sopenharmony_ci		.enable_reg = 0x0784,
135062306a36Sopenharmony_ci		.enable_mask = BIT(0),
135162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135262306a36Sopenharmony_ci			.name = "gcc_blsp1_uart3_apps_clk",
135362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
135462306a36Sopenharmony_ci				&blsp1_uart3_apps_clk_src.clkr.hw,
135562306a36Sopenharmony_ci			},
135662306a36Sopenharmony_ci			.num_parents = 1,
135762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
135862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
135962306a36Sopenharmony_ci		},
136062306a36Sopenharmony_ci	},
136162306a36Sopenharmony_ci};
136262306a36Sopenharmony_ci
136362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart4_apps_clk = {
136462306a36Sopenharmony_ci	.halt_reg = 0x0804,
136562306a36Sopenharmony_ci	.clkr = {
136662306a36Sopenharmony_ci		.enable_reg = 0x0804,
136762306a36Sopenharmony_ci		.enable_mask = BIT(0),
136862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
136962306a36Sopenharmony_ci			.name = "gcc_blsp1_uart4_apps_clk",
137062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
137162306a36Sopenharmony_ci				&blsp1_uart4_apps_clk_src.clkr.hw,
137262306a36Sopenharmony_ci			},
137362306a36Sopenharmony_ci			.num_parents = 1,
137462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
137562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
137662306a36Sopenharmony_ci		},
137762306a36Sopenharmony_ci	},
137862306a36Sopenharmony_ci};
137962306a36Sopenharmony_ci
138062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart5_apps_clk = {
138162306a36Sopenharmony_ci	.halt_reg = 0x0884,
138262306a36Sopenharmony_ci	.clkr = {
138362306a36Sopenharmony_ci		.enable_reg = 0x0884,
138462306a36Sopenharmony_ci		.enable_mask = BIT(0),
138562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
138662306a36Sopenharmony_ci			.name = "gcc_blsp1_uart5_apps_clk",
138762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
138862306a36Sopenharmony_ci				&blsp1_uart5_apps_clk_src.clkr.hw,
138962306a36Sopenharmony_ci			},
139062306a36Sopenharmony_ci			.num_parents = 1,
139162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
139262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
139362306a36Sopenharmony_ci		},
139462306a36Sopenharmony_ci	},
139562306a36Sopenharmony_ci};
139662306a36Sopenharmony_ci
139762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart6_apps_clk = {
139862306a36Sopenharmony_ci	.halt_reg = 0x0904,
139962306a36Sopenharmony_ci	.clkr = {
140062306a36Sopenharmony_ci		.enable_reg = 0x0904,
140162306a36Sopenharmony_ci		.enable_mask = BIT(0),
140262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
140362306a36Sopenharmony_ci			.name = "gcc_blsp1_uart6_apps_clk",
140462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
140562306a36Sopenharmony_ci				&blsp1_uart6_apps_clk_src.clkr.hw,
140662306a36Sopenharmony_ci			},
140762306a36Sopenharmony_ci			.num_parents = 1,
140862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
140962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
141062306a36Sopenharmony_ci		},
141162306a36Sopenharmony_ci	},
141262306a36Sopenharmony_ci};
141362306a36Sopenharmony_ci
141462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_ahb_clk = {
141562306a36Sopenharmony_ci	.halt_reg = 0x0944,
141662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
141762306a36Sopenharmony_ci	.clkr = {
141862306a36Sopenharmony_ci		.enable_reg = 0x1484,
141962306a36Sopenharmony_ci		.enable_mask = BIT(15),
142062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142162306a36Sopenharmony_ci			.name = "gcc_blsp2_ahb_clk",
142262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
142362306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
142462306a36Sopenharmony_ci			},
142562306a36Sopenharmony_ci			.num_parents = 1,
142662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
142762306a36Sopenharmony_ci		},
142862306a36Sopenharmony_ci	},
142962306a36Sopenharmony_ci};
143062306a36Sopenharmony_ci
143162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
143262306a36Sopenharmony_ci	.halt_reg = 0x0988,
143362306a36Sopenharmony_ci	.clkr = {
143462306a36Sopenharmony_ci		.enable_reg = 0x0988,
143562306a36Sopenharmony_ci		.enable_mask = BIT(0),
143662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
143762306a36Sopenharmony_ci			.name = "gcc_blsp2_qup1_i2c_apps_clk",
143862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
143962306a36Sopenharmony_ci				&blsp2_qup1_i2c_apps_clk_src.clkr.hw,
144062306a36Sopenharmony_ci			},
144162306a36Sopenharmony_ci			.num_parents = 1,
144262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
144362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
144462306a36Sopenharmony_ci		},
144562306a36Sopenharmony_ci	},
144662306a36Sopenharmony_ci};
144762306a36Sopenharmony_ci
144862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
144962306a36Sopenharmony_ci	.halt_reg = 0x0984,
145062306a36Sopenharmony_ci	.clkr = {
145162306a36Sopenharmony_ci		.enable_reg = 0x0984,
145262306a36Sopenharmony_ci		.enable_mask = BIT(0),
145362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
145462306a36Sopenharmony_ci			.name = "gcc_blsp2_qup1_spi_apps_clk",
145562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
145662306a36Sopenharmony_ci				&blsp2_qup1_spi_apps_clk_src.clkr.hw,
145762306a36Sopenharmony_ci			},
145862306a36Sopenharmony_ci			.num_parents = 1,
145962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
146062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
146162306a36Sopenharmony_ci		},
146262306a36Sopenharmony_ci	},
146362306a36Sopenharmony_ci};
146462306a36Sopenharmony_ci
146562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
146662306a36Sopenharmony_ci	.halt_reg = 0x0a08,
146762306a36Sopenharmony_ci	.clkr = {
146862306a36Sopenharmony_ci		.enable_reg = 0x0a08,
146962306a36Sopenharmony_ci		.enable_mask = BIT(0),
147062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
147162306a36Sopenharmony_ci			.name = "gcc_blsp2_qup2_i2c_apps_clk",
147262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
147362306a36Sopenharmony_ci				&blsp2_qup2_i2c_apps_clk_src.clkr.hw,
147462306a36Sopenharmony_ci			},
147562306a36Sopenharmony_ci			.num_parents = 1,
147662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
147762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
147862306a36Sopenharmony_ci		},
147962306a36Sopenharmony_ci	},
148062306a36Sopenharmony_ci};
148162306a36Sopenharmony_ci
148262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
148362306a36Sopenharmony_ci	.halt_reg = 0x0a04,
148462306a36Sopenharmony_ci	.clkr = {
148562306a36Sopenharmony_ci		.enable_reg = 0x0a04,
148662306a36Sopenharmony_ci		.enable_mask = BIT(0),
148762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
148862306a36Sopenharmony_ci			.name = "gcc_blsp2_qup2_spi_apps_clk",
148962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
149062306a36Sopenharmony_ci				&blsp2_qup2_spi_apps_clk_src.clkr.hw,
149162306a36Sopenharmony_ci			},
149262306a36Sopenharmony_ci			.num_parents = 1,
149362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
149462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
149562306a36Sopenharmony_ci		},
149662306a36Sopenharmony_ci	},
149762306a36Sopenharmony_ci};
149862306a36Sopenharmony_ci
149962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
150062306a36Sopenharmony_ci	.halt_reg = 0x0a88,
150162306a36Sopenharmony_ci	.clkr = {
150262306a36Sopenharmony_ci		.enable_reg = 0x0a88,
150362306a36Sopenharmony_ci		.enable_mask = BIT(0),
150462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
150562306a36Sopenharmony_ci			.name = "gcc_blsp2_qup3_i2c_apps_clk",
150662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
150762306a36Sopenharmony_ci				&blsp2_qup3_i2c_apps_clk_src.clkr.hw,
150862306a36Sopenharmony_ci			},
150962306a36Sopenharmony_ci			.num_parents = 1,
151062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
151162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
151262306a36Sopenharmony_ci		},
151362306a36Sopenharmony_ci	},
151462306a36Sopenharmony_ci};
151562306a36Sopenharmony_ci
151662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
151762306a36Sopenharmony_ci	.halt_reg = 0x0a84,
151862306a36Sopenharmony_ci	.clkr = {
151962306a36Sopenharmony_ci		.enable_reg = 0x0a84,
152062306a36Sopenharmony_ci		.enable_mask = BIT(0),
152162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
152262306a36Sopenharmony_ci			.name = "gcc_blsp2_qup3_spi_apps_clk",
152362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
152462306a36Sopenharmony_ci				&blsp2_qup3_spi_apps_clk_src.clkr.hw,
152562306a36Sopenharmony_ci			},
152662306a36Sopenharmony_ci			.num_parents = 1,
152762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
152862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
152962306a36Sopenharmony_ci		},
153062306a36Sopenharmony_ci	},
153162306a36Sopenharmony_ci};
153262306a36Sopenharmony_ci
153362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
153462306a36Sopenharmony_ci	.halt_reg = 0x0b08,
153562306a36Sopenharmony_ci	.clkr = {
153662306a36Sopenharmony_ci		.enable_reg = 0x0b08,
153762306a36Sopenharmony_ci		.enable_mask = BIT(0),
153862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
153962306a36Sopenharmony_ci			.name = "gcc_blsp2_qup4_i2c_apps_clk",
154062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
154162306a36Sopenharmony_ci				&blsp2_qup4_i2c_apps_clk_src.clkr.hw,
154262306a36Sopenharmony_ci			},
154362306a36Sopenharmony_ci			.num_parents = 1,
154462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
154562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
154662306a36Sopenharmony_ci		},
154762306a36Sopenharmony_ci	},
154862306a36Sopenharmony_ci};
154962306a36Sopenharmony_ci
155062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
155162306a36Sopenharmony_ci	.halt_reg = 0x0b04,
155262306a36Sopenharmony_ci	.clkr = {
155362306a36Sopenharmony_ci		.enable_reg = 0x0b04,
155462306a36Sopenharmony_ci		.enable_mask = BIT(0),
155562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
155662306a36Sopenharmony_ci			.name = "gcc_blsp2_qup4_spi_apps_clk",
155762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
155862306a36Sopenharmony_ci				&blsp2_qup4_spi_apps_clk_src.clkr.hw,
155962306a36Sopenharmony_ci			},
156062306a36Sopenharmony_ci			.num_parents = 1,
156162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
156262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
156362306a36Sopenharmony_ci		},
156462306a36Sopenharmony_ci	},
156562306a36Sopenharmony_ci};
156662306a36Sopenharmony_ci
156762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
156862306a36Sopenharmony_ci	.halt_reg = 0x0b88,
156962306a36Sopenharmony_ci	.clkr = {
157062306a36Sopenharmony_ci		.enable_reg = 0x0b88,
157162306a36Sopenharmony_ci		.enable_mask = BIT(0),
157262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
157362306a36Sopenharmony_ci			.name = "gcc_blsp2_qup5_i2c_apps_clk",
157462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
157562306a36Sopenharmony_ci				&blsp2_qup5_i2c_apps_clk_src.clkr.hw,
157662306a36Sopenharmony_ci			},
157762306a36Sopenharmony_ci			.num_parents = 1,
157862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
157962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
158062306a36Sopenharmony_ci		},
158162306a36Sopenharmony_ci	},
158262306a36Sopenharmony_ci};
158362306a36Sopenharmony_ci
158462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
158562306a36Sopenharmony_ci	.halt_reg = 0x0b84,
158662306a36Sopenharmony_ci	.clkr = {
158762306a36Sopenharmony_ci		.enable_reg = 0x0b84,
158862306a36Sopenharmony_ci		.enable_mask = BIT(0),
158962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
159062306a36Sopenharmony_ci			.name = "gcc_blsp2_qup5_spi_apps_clk",
159162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
159262306a36Sopenharmony_ci				&blsp2_qup5_spi_apps_clk_src.clkr.hw,
159362306a36Sopenharmony_ci			},
159462306a36Sopenharmony_ci			.num_parents = 1,
159562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
159662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
159762306a36Sopenharmony_ci		},
159862306a36Sopenharmony_ci	},
159962306a36Sopenharmony_ci};
160062306a36Sopenharmony_ci
160162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
160262306a36Sopenharmony_ci	.halt_reg = 0x0c08,
160362306a36Sopenharmony_ci	.clkr = {
160462306a36Sopenharmony_ci		.enable_reg = 0x0c08,
160562306a36Sopenharmony_ci		.enable_mask = BIT(0),
160662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
160762306a36Sopenharmony_ci			.name = "gcc_blsp2_qup6_i2c_apps_clk",
160862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
160962306a36Sopenharmony_ci				&blsp2_qup6_i2c_apps_clk_src.clkr.hw,
161062306a36Sopenharmony_ci			},
161162306a36Sopenharmony_ci			.num_parents = 1,
161262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
161362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
161462306a36Sopenharmony_ci		},
161562306a36Sopenharmony_ci	},
161662306a36Sopenharmony_ci};
161762306a36Sopenharmony_ci
161862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
161962306a36Sopenharmony_ci	.halt_reg = 0x0c04,
162062306a36Sopenharmony_ci	.clkr = {
162162306a36Sopenharmony_ci		.enable_reg = 0x0c04,
162262306a36Sopenharmony_ci		.enable_mask = BIT(0),
162362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
162462306a36Sopenharmony_ci			.name = "gcc_blsp2_qup6_spi_apps_clk",
162562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
162662306a36Sopenharmony_ci				&blsp2_qup6_spi_apps_clk_src.clkr.hw,
162762306a36Sopenharmony_ci			},
162862306a36Sopenharmony_ci			.num_parents = 1,
162962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
163062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
163162306a36Sopenharmony_ci		},
163262306a36Sopenharmony_ci	},
163362306a36Sopenharmony_ci};
163462306a36Sopenharmony_ci
163562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart1_apps_clk = {
163662306a36Sopenharmony_ci	.halt_reg = 0x09c4,
163762306a36Sopenharmony_ci	.clkr = {
163862306a36Sopenharmony_ci		.enable_reg = 0x09c4,
163962306a36Sopenharmony_ci		.enable_mask = BIT(0),
164062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
164162306a36Sopenharmony_ci			.name = "gcc_blsp2_uart1_apps_clk",
164262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
164362306a36Sopenharmony_ci				&blsp2_uart1_apps_clk_src.clkr.hw,
164462306a36Sopenharmony_ci			},
164562306a36Sopenharmony_ci			.num_parents = 1,
164662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
164762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
164862306a36Sopenharmony_ci		},
164962306a36Sopenharmony_ci	},
165062306a36Sopenharmony_ci};
165162306a36Sopenharmony_ci
165262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart2_apps_clk = {
165362306a36Sopenharmony_ci	.halt_reg = 0x0a44,
165462306a36Sopenharmony_ci	.clkr = {
165562306a36Sopenharmony_ci		.enable_reg = 0x0a44,
165662306a36Sopenharmony_ci		.enable_mask = BIT(0),
165762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
165862306a36Sopenharmony_ci			.name = "gcc_blsp2_uart2_apps_clk",
165962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
166062306a36Sopenharmony_ci				&blsp2_uart2_apps_clk_src.clkr.hw,
166162306a36Sopenharmony_ci			},
166262306a36Sopenharmony_ci			.num_parents = 1,
166362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
166462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
166562306a36Sopenharmony_ci		},
166662306a36Sopenharmony_ci	},
166762306a36Sopenharmony_ci};
166862306a36Sopenharmony_ci
166962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart3_apps_clk = {
167062306a36Sopenharmony_ci	.halt_reg = 0x0ac4,
167162306a36Sopenharmony_ci	.clkr = {
167262306a36Sopenharmony_ci		.enable_reg = 0x0ac4,
167362306a36Sopenharmony_ci		.enable_mask = BIT(0),
167462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
167562306a36Sopenharmony_ci			.name = "gcc_blsp2_uart3_apps_clk",
167662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
167762306a36Sopenharmony_ci				&blsp2_uart3_apps_clk_src.clkr.hw,
167862306a36Sopenharmony_ci			},
167962306a36Sopenharmony_ci			.num_parents = 1,
168062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
168162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
168262306a36Sopenharmony_ci		},
168362306a36Sopenharmony_ci	},
168462306a36Sopenharmony_ci};
168562306a36Sopenharmony_ci
168662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart4_apps_clk = {
168762306a36Sopenharmony_ci	.halt_reg = 0x0b44,
168862306a36Sopenharmony_ci	.clkr = {
168962306a36Sopenharmony_ci		.enable_reg = 0x0b44,
169062306a36Sopenharmony_ci		.enable_mask = BIT(0),
169162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
169262306a36Sopenharmony_ci			.name = "gcc_blsp2_uart4_apps_clk",
169362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
169462306a36Sopenharmony_ci				&blsp2_uart4_apps_clk_src.clkr.hw,
169562306a36Sopenharmony_ci			},
169662306a36Sopenharmony_ci			.num_parents = 1,
169762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
169862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
169962306a36Sopenharmony_ci		},
170062306a36Sopenharmony_ci	},
170162306a36Sopenharmony_ci};
170262306a36Sopenharmony_ci
170362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart5_apps_clk = {
170462306a36Sopenharmony_ci	.halt_reg = 0x0bc4,
170562306a36Sopenharmony_ci	.clkr = {
170662306a36Sopenharmony_ci		.enable_reg = 0x0bc4,
170762306a36Sopenharmony_ci		.enable_mask = BIT(0),
170862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
170962306a36Sopenharmony_ci			.name = "gcc_blsp2_uart5_apps_clk",
171062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
171162306a36Sopenharmony_ci				&blsp2_uart5_apps_clk_src.clkr.hw,
171262306a36Sopenharmony_ci			},
171362306a36Sopenharmony_ci			.num_parents = 1,
171462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
171562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
171662306a36Sopenharmony_ci		},
171762306a36Sopenharmony_ci	},
171862306a36Sopenharmony_ci};
171962306a36Sopenharmony_ci
172062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart6_apps_clk = {
172162306a36Sopenharmony_ci	.halt_reg = 0x0c44,
172262306a36Sopenharmony_ci	.clkr = {
172362306a36Sopenharmony_ci		.enable_reg = 0x0c44,
172462306a36Sopenharmony_ci		.enable_mask = BIT(0),
172562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
172662306a36Sopenharmony_ci			.name = "gcc_blsp2_uart6_apps_clk",
172762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
172862306a36Sopenharmony_ci				&blsp2_uart6_apps_clk_src.clkr.hw,
172962306a36Sopenharmony_ci			},
173062306a36Sopenharmony_ci			.num_parents = 1,
173162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
173262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
173362306a36Sopenharmony_ci		},
173462306a36Sopenharmony_ci	},
173562306a36Sopenharmony_ci};
173662306a36Sopenharmony_ci
173762306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
173862306a36Sopenharmony_ci	.halt_reg = 0x0e04,
173962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
174062306a36Sopenharmony_ci	.clkr = {
174162306a36Sopenharmony_ci		.enable_reg = 0x1484,
174262306a36Sopenharmony_ci		.enable_mask = BIT(10),
174362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
174462306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
174562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
174662306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
174762306a36Sopenharmony_ci			},
174862306a36Sopenharmony_ci			.num_parents = 1,
174962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175062306a36Sopenharmony_ci		},
175162306a36Sopenharmony_ci	},
175262306a36Sopenharmony_ci};
175362306a36Sopenharmony_ci
175462306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_ahb_clk = {
175562306a36Sopenharmony_ci	.halt_reg = 0x104c,
175662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
175762306a36Sopenharmony_ci	.clkr = {
175862306a36Sopenharmony_ci		.enable_reg = 0x1484,
175962306a36Sopenharmony_ci		.enable_mask = BIT(3),
176062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
176162306a36Sopenharmony_ci			.name = "gcc_ce1_ahb_clk",
176262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
176362306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
176462306a36Sopenharmony_ci			},
176562306a36Sopenharmony_ci			.num_parents = 1,
176662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
176762306a36Sopenharmony_ci		},
176862306a36Sopenharmony_ci	},
176962306a36Sopenharmony_ci};
177062306a36Sopenharmony_ci
177162306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_axi_clk = {
177262306a36Sopenharmony_ci	.halt_reg = 0x1048,
177362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
177462306a36Sopenharmony_ci	.clkr = {
177562306a36Sopenharmony_ci		.enable_reg = 0x1484,
177662306a36Sopenharmony_ci		.enable_mask = BIT(4),
177762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
177862306a36Sopenharmony_ci			.name = "gcc_ce1_axi_clk",
177962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
178062306a36Sopenharmony_ci				&system_noc_clk_src.clkr.hw,
178162306a36Sopenharmony_ci			},
178262306a36Sopenharmony_ci			.num_parents = 1,
178362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
178462306a36Sopenharmony_ci		},
178562306a36Sopenharmony_ci	},
178662306a36Sopenharmony_ci};
178762306a36Sopenharmony_ci
178862306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_clk = {
178962306a36Sopenharmony_ci	.halt_reg = 0x1050,
179062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
179162306a36Sopenharmony_ci	.clkr = {
179262306a36Sopenharmony_ci		.enable_reg = 0x1484,
179362306a36Sopenharmony_ci		.enable_mask = BIT(5),
179462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
179562306a36Sopenharmony_ci			.name = "gcc_ce1_clk",
179662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
179762306a36Sopenharmony_ci				&ce1_clk_src.clkr.hw,
179862306a36Sopenharmony_ci			},
179962306a36Sopenharmony_ci			.num_parents = 1,
180062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
180162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
180262306a36Sopenharmony_ci		},
180362306a36Sopenharmony_ci	},
180462306a36Sopenharmony_ci};
180562306a36Sopenharmony_ci
180662306a36Sopenharmony_cistatic struct clk_branch gcc_ce2_ahb_clk = {
180762306a36Sopenharmony_ci	.halt_reg = 0x108c,
180862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
180962306a36Sopenharmony_ci	.clkr = {
181062306a36Sopenharmony_ci		.enable_reg = 0x1484,
181162306a36Sopenharmony_ci		.enable_mask = BIT(0),
181262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
181362306a36Sopenharmony_ci			.name = "gcc_ce2_ahb_clk",
181462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
181562306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
181662306a36Sopenharmony_ci			},
181762306a36Sopenharmony_ci			.num_parents = 1,
181862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
181962306a36Sopenharmony_ci		},
182062306a36Sopenharmony_ci	},
182162306a36Sopenharmony_ci};
182262306a36Sopenharmony_ci
182362306a36Sopenharmony_cistatic struct clk_branch gcc_ce2_axi_clk = {
182462306a36Sopenharmony_ci	.halt_reg = 0x1088,
182562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
182662306a36Sopenharmony_ci	.clkr = {
182762306a36Sopenharmony_ci		.enable_reg = 0x1484,
182862306a36Sopenharmony_ci		.enable_mask = BIT(1),
182962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
183062306a36Sopenharmony_ci			.name = "gcc_ce2_axi_clk",
183162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
183262306a36Sopenharmony_ci				&system_noc_clk_src.clkr.hw,
183362306a36Sopenharmony_ci			},
183462306a36Sopenharmony_ci			.num_parents = 1,
183562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
183662306a36Sopenharmony_ci		},
183762306a36Sopenharmony_ci	},
183862306a36Sopenharmony_ci};
183962306a36Sopenharmony_ci
184062306a36Sopenharmony_cistatic struct clk_branch gcc_ce2_clk = {
184162306a36Sopenharmony_ci	.halt_reg = 0x1090,
184262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
184362306a36Sopenharmony_ci	.clkr = {
184462306a36Sopenharmony_ci		.enable_reg = 0x1484,
184562306a36Sopenharmony_ci		.enable_mask = BIT(2),
184662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
184762306a36Sopenharmony_ci			.name = "gcc_ce2_clk",
184862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
184962306a36Sopenharmony_ci				&ce2_clk_src.clkr.hw,
185062306a36Sopenharmony_ci			},
185162306a36Sopenharmony_ci			.num_parents = 1,
185262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
185362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
185462306a36Sopenharmony_ci		},
185562306a36Sopenharmony_ci	},
185662306a36Sopenharmony_ci};
185762306a36Sopenharmony_ci
185862306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
185962306a36Sopenharmony_ci	.halt_reg = 0x1900,
186062306a36Sopenharmony_ci	.clkr = {
186162306a36Sopenharmony_ci		.enable_reg = 0x1900,
186262306a36Sopenharmony_ci		.enable_mask = BIT(0),
186362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
186462306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
186562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
186662306a36Sopenharmony_ci				&gp1_clk_src.clkr.hw,
186762306a36Sopenharmony_ci			},
186862306a36Sopenharmony_ci			.num_parents = 1,
186962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
187062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
187162306a36Sopenharmony_ci		},
187262306a36Sopenharmony_ci	},
187362306a36Sopenharmony_ci};
187462306a36Sopenharmony_ci
187562306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
187662306a36Sopenharmony_ci	.halt_reg = 0x1940,
187762306a36Sopenharmony_ci	.clkr = {
187862306a36Sopenharmony_ci		.enable_reg = 0x1940,
187962306a36Sopenharmony_ci		.enable_mask = BIT(0),
188062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
188162306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
188262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
188362306a36Sopenharmony_ci				&gp2_clk_src.clkr.hw,
188462306a36Sopenharmony_ci			},
188562306a36Sopenharmony_ci			.num_parents = 1,
188662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
188762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
188862306a36Sopenharmony_ci		},
188962306a36Sopenharmony_ci	},
189062306a36Sopenharmony_ci};
189162306a36Sopenharmony_ci
189262306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
189362306a36Sopenharmony_ci	.halt_reg = 0x1980,
189462306a36Sopenharmony_ci	.clkr = {
189562306a36Sopenharmony_ci		.enable_reg = 0x1980,
189662306a36Sopenharmony_ci		.enable_mask = BIT(0),
189762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
189862306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
189962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
190062306a36Sopenharmony_ci				&gp3_clk_src.clkr.hw,
190162306a36Sopenharmony_ci			},
190262306a36Sopenharmony_ci			.num_parents = 1,
190362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
190462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
190562306a36Sopenharmony_ci		},
190662306a36Sopenharmony_ci	},
190762306a36Sopenharmony_ci};
190862306a36Sopenharmony_ci
190962306a36Sopenharmony_cistatic struct clk_branch gcc_lpass_q6_axi_clk = {
191062306a36Sopenharmony_ci	.halt_reg = 0x11c0,
191162306a36Sopenharmony_ci	.clkr = {
191262306a36Sopenharmony_ci		.enable_reg = 0x11c0,
191362306a36Sopenharmony_ci		.enable_mask = BIT(0),
191462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
191562306a36Sopenharmony_ci			.name = "gcc_lpass_q6_axi_clk",
191662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
191762306a36Sopenharmony_ci				&system_noc_clk_src.clkr.hw,
191862306a36Sopenharmony_ci			},
191962306a36Sopenharmony_ci			.num_parents = 1,
192062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
192162306a36Sopenharmony_ci		},
192262306a36Sopenharmony_ci	},
192362306a36Sopenharmony_ci};
192462306a36Sopenharmony_ci
192562306a36Sopenharmony_cistatic struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
192662306a36Sopenharmony_ci	.halt_reg = 0x024c,
192762306a36Sopenharmony_ci	.clkr = {
192862306a36Sopenharmony_ci		.enable_reg = 0x024c,
192962306a36Sopenharmony_ci		.enable_mask = BIT(0),
193062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
193162306a36Sopenharmony_ci			.name = "gcc_mmss_noc_cfg_ahb_clk",
193262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
193362306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
193462306a36Sopenharmony_ci			},
193562306a36Sopenharmony_ci			.num_parents = 1,
193662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
193762306a36Sopenharmony_ci			.flags = CLK_IGNORE_UNUSED,
193862306a36Sopenharmony_ci		},
193962306a36Sopenharmony_ci	},
194062306a36Sopenharmony_ci};
194162306a36Sopenharmony_ci
194262306a36Sopenharmony_cistatic struct clk_branch gcc_ocmem_noc_cfg_ahb_clk = {
194362306a36Sopenharmony_ci	.halt_reg = 0x0248,
194462306a36Sopenharmony_ci	.clkr = {
194562306a36Sopenharmony_ci		.enable_reg = 0x0248,
194662306a36Sopenharmony_ci		.enable_mask = BIT(0),
194762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
194862306a36Sopenharmony_ci			.name = "gcc_ocmem_noc_cfg_ahb_clk",
194962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
195062306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
195162306a36Sopenharmony_ci			},
195262306a36Sopenharmony_ci			.num_parents = 1,
195362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
195462306a36Sopenharmony_ci		},
195562306a36Sopenharmony_ci	},
195662306a36Sopenharmony_ci};
195762306a36Sopenharmony_ci
195862306a36Sopenharmony_cistatic struct clk_branch gcc_mss_cfg_ahb_clk = {
195962306a36Sopenharmony_ci	.halt_reg = 0x0280,
196062306a36Sopenharmony_ci	.clkr = {
196162306a36Sopenharmony_ci		.enable_reg = 0x0280,
196262306a36Sopenharmony_ci		.enable_mask = BIT(0),
196362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
196462306a36Sopenharmony_ci			.name = "gcc_mss_cfg_ahb_clk",
196562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
196662306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
196762306a36Sopenharmony_ci			},
196862306a36Sopenharmony_ci			.num_parents = 1,
196962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
197062306a36Sopenharmony_ci		},
197162306a36Sopenharmony_ci	},
197262306a36Sopenharmony_ci};
197362306a36Sopenharmony_ci
197462306a36Sopenharmony_cistatic struct clk_branch gcc_mss_q6_bimc_axi_clk = {
197562306a36Sopenharmony_ci	.halt_reg = 0x0284,
197662306a36Sopenharmony_ci	.clkr = {
197762306a36Sopenharmony_ci		.enable_reg = 0x0284,
197862306a36Sopenharmony_ci		.enable_mask = BIT(0),
197962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
198062306a36Sopenharmony_ci			.name = "gcc_mss_q6_bimc_axi_clk",
198162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
198262306a36Sopenharmony_ci				&system_noc_clk_src.clkr.hw,
198362306a36Sopenharmony_ci			},
198462306a36Sopenharmony_ci			.num_parents = 1,
198562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
198662306a36Sopenharmony_ci		},
198762306a36Sopenharmony_ci	},
198862306a36Sopenharmony_ci};
198962306a36Sopenharmony_ci
199062306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
199162306a36Sopenharmony_ci	.halt_reg = 0x0ccc,
199262306a36Sopenharmony_ci	.clkr = {
199362306a36Sopenharmony_ci		.enable_reg = 0x0ccc,
199462306a36Sopenharmony_ci		.enable_mask = BIT(0),
199562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
199662306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
199762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
199862306a36Sopenharmony_ci				&pdm2_clk_src.clkr.hw,
199962306a36Sopenharmony_ci			},
200062306a36Sopenharmony_ci			.num_parents = 1,
200162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
200262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
200362306a36Sopenharmony_ci		},
200462306a36Sopenharmony_ci	},
200562306a36Sopenharmony_ci};
200662306a36Sopenharmony_ci
200762306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
200862306a36Sopenharmony_ci	.halt_reg = 0x0cc4,
200962306a36Sopenharmony_ci	.clkr = {
201062306a36Sopenharmony_ci		.enable_reg = 0x0cc4,
201162306a36Sopenharmony_ci		.enable_mask = BIT(0),
201262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
201362306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
201462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
201562306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
201662306a36Sopenharmony_ci			},
201762306a36Sopenharmony_ci			.num_parents = 1,
201862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
201962306a36Sopenharmony_ci		},
202062306a36Sopenharmony_ci	},
202162306a36Sopenharmony_ci};
202262306a36Sopenharmony_ci
202362306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_xo4_clk = {
202462306a36Sopenharmony_ci	.halt_reg = 0x0cc8,
202562306a36Sopenharmony_ci	.clkr = {
202662306a36Sopenharmony_ci		.enable_reg = 0x0cc8,
202762306a36Sopenharmony_ci		.enable_mask = BIT(0),
202862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
202962306a36Sopenharmony_ci			.name = "gcc_pdm_xo4_clk",
203062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
203162306a36Sopenharmony_ci				.fw_name = "xo", .name = "xo_board",
203262306a36Sopenharmony_ci			},
203362306a36Sopenharmony_ci			.num_parents = 1,
203462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
203562306a36Sopenharmony_ci		},
203662306a36Sopenharmony_ci	},
203762306a36Sopenharmony_ci};
203862306a36Sopenharmony_ci
203962306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
204062306a36Sopenharmony_ci	.halt_reg = 0x0d04,
204162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
204262306a36Sopenharmony_ci	.clkr = {
204362306a36Sopenharmony_ci		.enable_reg = 0x1484,
204462306a36Sopenharmony_ci		.enable_mask = BIT(13),
204562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
204662306a36Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
204762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
204862306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
204962306a36Sopenharmony_ci			},
205062306a36Sopenharmony_ci			.num_parents = 1,
205162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
205262306a36Sopenharmony_ci		},
205362306a36Sopenharmony_ci	},
205462306a36Sopenharmony_ci};
205562306a36Sopenharmony_ci
205662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
205762306a36Sopenharmony_ci	.halt_reg = 0x04c8,
205862306a36Sopenharmony_ci	.clkr = {
205962306a36Sopenharmony_ci		.enable_reg = 0x04c8,
206062306a36Sopenharmony_ci		.enable_mask = BIT(0),
206162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
206262306a36Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
206362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
206462306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
206562306a36Sopenharmony_ci			},
206662306a36Sopenharmony_ci			.num_parents = 1,
206762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
206862306a36Sopenharmony_ci		},
206962306a36Sopenharmony_ci	},
207062306a36Sopenharmony_ci};
207162306a36Sopenharmony_ci
207262306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
207362306a36Sopenharmony_ci	.halt_reg = 0x04c4,
207462306a36Sopenharmony_ci	.clkr = {
207562306a36Sopenharmony_ci		.enable_reg = 0x04c4,
207662306a36Sopenharmony_ci		.enable_mask = BIT(0),
207762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
207862306a36Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
207962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
208062306a36Sopenharmony_ci				&sdcc1_apps_clk_src.clkr.hw,
208162306a36Sopenharmony_ci			},
208262306a36Sopenharmony_ci			.num_parents = 1,
208362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
208462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
208562306a36Sopenharmony_ci		},
208662306a36Sopenharmony_ci	},
208762306a36Sopenharmony_ci};
208862306a36Sopenharmony_ci
208962306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_cdccal_ff_clk = {
209062306a36Sopenharmony_ci	.halt_reg = 0x04e8,
209162306a36Sopenharmony_ci	.clkr = {
209262306a36Sopenharmony_ci		.enable_reg = 0x04e8,
209362306a36Sopenharmony_ci		.enable_mask = BIT(0),
209462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
209562306a36Sopenharmony_ci			.name = "gcc_sdcc1_cdccal_ff_clk",
209662306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data[]){
209762306a36Sopenharmony_ci				{ .fw_name = "xo", .name = "xo_board" }
209862306a36Sopenharmony_ci			},
209962306a36Sopenharmony_ci			.num_parents = 1,
210062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
210162306a36Sopenharmony_ci		},
210262306a36Sopenharmony_ci	},
210362306a36Sopenharmony_ci};
210462306a36Sopenharmony_ci
210562306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_cdccal_sleep_clk = {
210662306a36Sopenharmony_ci	.halt_reg = 0x04e4,
210762306a36Sopenharmony_ci	.clkr = {
210862306a36Sopenharmony_ci		.enable_reg = 0x04e4,
210962306a36Sopenharmony_ci		.enable_mask = BIT(0),
211062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
211162306a36Sopenharmony_ci			.name = "gcc_sdcc1_cdccal_sleep_clk",
211262306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data[]){
211362306a36Sopenharmony_ci				{ .fw_name = "sleep_clk", .name = "sleep_clk" }
211462306a36Sopenharmony_ci			},
211562306a36Sopenharmony_ci			.num_parents = 1,
211662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
211762306a36Sopenharmony_ci		},
211862306a36Sopenharmony_ci	},
211962306a36Sopenharmony_ci};
212062306a36Sopenharmony_ci
212162306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
212262306a36Sopenharmony_ci	.halt_reg = 0x0508,
212362306a36Sopenharmony_ci	.clkr = {
212462306a36Sopenharmony_ci		.enable_reg = 0x0508,
212562306a36Sopenharmony_ci		.enable_mask = BIT(0),
212662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
212762306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
212862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
212962306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
213062306a36Sopenharmony_ci			},
213162306a36Sopenharmony_ci			.num_parents = 1,
213262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
213362306a36Sopenharmony_ci		},
213462306a36Sopenharmony_ci	},
213562306a36Sopenharmony_ci};
213662306a36Sopenharmony_ci
213762306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
213862306a36Sopenharmony_ci	.halt_reg = 0x0504,
213962306a36Sopenharmony_ci	.clkr = {
214062306a36Sopenharmony_ci		.enable_reg = 0x0504,
214162306a36Sopenharmony_ci		.enable_mask = BIT(0),
214262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
214362306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
214462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
214562306a36Sopenharmony_ci				&sdcc2_apps_clk_src.clkr.hw,
214662306a36Sopenharmony_ci			},
214762306a36Sopenharmony_ci			.num_parents = 1,
214862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
214962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
215062306a36Sopenharmony_ci		},
215162306a36Sopenharmony_ci	},
215262306a36Sopenharmony_ci};
215362306a36Sopenharmony_ci
215462306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc3_ahb_clk = {
215562306a36Sopenharmony_ci	.halt_reg = 0x0548,
215662306a36Sopenharmony_ci	.clkr = {
215762306a36Sopenharmony_ci		.enable_reg = 0x0548,
215862306a36Sopenharmony_ci		.enable_mask = BIT(0),
215962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
216062306a36Sopenharmony_ci			.name = "gcc_sdcc3_ahb_clk",
216162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
216262306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
216362306a36Sopenharmony_ci			},
216462306a36Sopenharmony_ci			.num_parents = 1,
216562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
216662306a36Sopenharmony_ci		},
216762306a36Sopenharmony_ci	},
216862306a36Sopenharmony_ci};
216962306a36Sopenharmony_ci
217062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc3_apps_clk = {
217162306a36Sopenharmony_ci	.halt_reg = 0x0544,
217262306a36Sopenharmony_ci	.clkr = {
217362306a36Sopenharmony_ci		.enable_reg = 0x0544,
217462306a36Sopenharmony_ci		.enable_mask = BIT(0),
217562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
217662306a36Sopenharmony_ci			.name = "gcc_sdcc3_apps_clk",
217762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
217862306a36Sopenharmony_ci				&sdcc3_apps_clk_src.clkr.hw,
217962306a36Sopenharmony_ci			},
218062306a36Sopenharmony_ci			.num_parents = 1,
218162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
218262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
218362306a36Sopenharmony_ci		},
218462306a36Sopenharmony_ci	},
218562306a36Sopenharmony_ci};
218662306a36Sopenharmony_ci
218762306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_ahb_clk = {
218862306a36Sopenharmony_ci	.halt_reg = 0x0588,
218962306a36Sopenharmony_ci	.clkr = {
219062306a36Sopenharmony_ci		.enable_reg = 0x0588,
219162306a36Sopenharmony_ci		.enable_mask = BIT(0),
219262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
219362306a36Sopenharmony_ci			.name = "gcc_sdcc4_ahb_clk",
219462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
219562306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
219662306a36Sopenharmony_ci			},
219762306a36Sopenharmony_ci			.num_parents = 1,
219862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
219962306a36Sopenharmony_ci		},
220062306a36Sopenharmony_ci	},
220162306a36Sopenharmony_ci};
220262306a36Sopenharmony_ci
220362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_apps_clk = {
220462306a36Sopenharmony_ci	.halt_reg = 0x0584,
220562306a36Sopenharmony_ci	.clkr = {
220662306a36Sopenharmony_ci		.enable_reg = 0x0584,
220762306a36Sopenharmony_ci		.enable_mask = BIT(0),
220862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
220962306a36Sopenharmony_ci			.name = "gcc_sdcc4_apps_clk",
221062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
221162306a36Sopenharmony_ci				&sdcc4_apps_clk_src.clkr.hw,
221262306a36Sopenharmony_ci			},
221362306a36Sopenharmony_ci			.num_parents = 1,
221462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
221562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
221662306a36Sopenharmony_ci		},
221762306a36Sopenharmony_ci	},
221862306a36Sopenharmony_ci};
221962306a36Sopenharmony_ci
222062306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_usb3_axi_clk = {
222162306a36Sopenharmony_ci	.halt_reg = 0x0108,
222262306a36Sopenharmony_ci	.clkr = {
222362306a36Sopenharmony_ci		.enable_reg = 0x0108,
222462306a36Sopenharmony_ci		.enable_mask = BIT(0),
222562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
222662306a36Sopenharmony_ci			.name = "gcc_sys_noc_usb3_axi_clk",
222762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
222862306a36Sopenharmony_ci				&usb30_master_clk_src.clkr.hw,
222962306a36Sopenharmony_ci			},
223062306a36Sopenharmony_ci			.num_parents = 1,
223162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
223262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
223362306a36Sopenharmony_ci		},
223462306a36Sopenharmony_ci	},
223562306a36Sopenharmony_ci};
223662306a36Sopenharmony_ci
223762306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ahb_clk = {
223862306a36Sopenharmony_ci	.halt_reg = 0x0d84,
223962306a36Sopenharmony_ci	.clkr = {
224062306a36Sopenharmony_ci		.enable_reg = 0x0d84,
224162306a36Sopenharmony_ci		.enable_mask = BIT(0),
224262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
224362306a36Sopenharmony_ci			.name = "gcc_tsif_ahb_clk",
224462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
224562306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
224662306a36Sopenharmony_ci			},
224762306a36Sopenharmony_ci			.num_parents = 1,
224862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
224962306a36Sopenharmony_ci		},
225062306a36Sopenharmony_ci	},
225162306a36Sopenharmony_ci};
225262306a36Sopenharmony_ci
225362306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ref_clk = {
225462306a36Sopenharmony_ci	.halt_reg = 0x0d88,
225562306a36Sopenharmony_ci	.clkr = {
225662306a36Sopenharmony_ci		.enable_reg = 0x0d88,
225762306a36Sopenharmony_ci		.enable_mask = BIT(0),
225862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
225962306a36Sopenharmony_ci			.name = "gcc_tsif_ref_clk",
226062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
226162306a36Sopenharmony_ci				&tsif_ref_clk_src.clkr.hw,
226262306a36Sopenharmony_ci			},
226362306a36Sopenharmony_ci			.num_parents = 1,
226462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
226562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
226662306a36Sopenharmony_ci		},
226762306a36Sopenharmony_ci	},
226862306a36Sopenharmony_ci};
226962306a36Sopenharmony_ci
227062306a36Sopenharmony_cistatic struct clk_branch gcc_usb2a_phy_sleep_clk = {
227162306a36Sopenharmony_ci	.halt_reg = 0x04ac,
227262306a36Sopenharmony_ci	.clkr = {
227362306a36Sopenharmony_ci		.enable_reg = 0x04ac,
227462306a36Sopenharmony_ci		.enable_mask = BIT(0),
227562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
227662306a36Sopenharmony_ci			.name = "gcc_usb2a_phy_sleep_clk",
227762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
227862306a36Sopenharmony_ci				.fw_name = "sleep_clk", .name = "sleep_clk",
227962306a36Sopenharmony_ci			},
228062306a36Sopenharmony_ci			.num_parents = 1,
228162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
228262306a36Sopenharmony_ci		},
228362306a36Sopenharmony_ci	},
228462306a36Sopenharmony_ci};
228562306a36Sopenharmony_ci
228662306a36Sopenharmony_cistatic struct clk_branch gcc_usb2b_phy_sleep_clk = {
228762306a36Sopenharmony_ci	.halt_reg = 0x04b4,
228862306a36Sopenharmony_ci	.clkr = {
228962306a36Sopenharmony_ci		.enable_reg = 0x04b4,
229062306a36Sopenharmony_ci		.enable_mask = BIT(0),
229162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
229262306a36Sopenharmony_ci			.name = "gcc_usb2b_phy_sleep_clk",
229362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
229462306a36Sopenharmony_ci				.fw_name = "sleep_clk", .name = "sleep_clk",
229562306a36Sopenharmony_ci			},
229662306a36Sopenharmony_ci			.num_parents = 1,
229762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
229862306a36Sopenharmony_ci		},
229962306a36Sopenharmony_ci	},
230062306a36Sopenharmony_ci};
230162306a36Sopenharmony_ci
230262306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_master_clk = {
230362306a36Sopenharmony_ci	.halt_reg = 0x03c8,
230462306a36Sopenharmony_ci	.clkr = {
230562306a36Sopenharmony_ci		.enable_reg = 0x03c8,
230662306a36Sopenharmony_ci		.enable_mask = BIT(0),
230762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
230862306a36Sopenharmony_ci			.name = "gcc_usb30_master_clk",
230962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
231062306a36Sopenharmony_ci				&usb30_master_clk_src.clkr.hw,
231162306a36Sopenharmony_ci			},
231262306a36Sopenharmony_ci			.num_parents = 1,
231362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
231462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
231562306a36Sopenharmony_ci		},
231662306a36Sopenharmony_ci	},
231762306a36Sopenharmony_ci};
231862306a36Sopenharmony_ci
231962306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_mock_utmi_clk = {
232062306a36Sopenharmony_ci	.halt_reg = 0x03d0,
232162306a36Sopenharmony_ci	.clkr = {
232262306a36Sopenharmony_ci		.enable_reg = 0x03d0,
232362306a36Sopenharmony_ci		.enable_mask = BIT(0),
232462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
232562306a36Sopenharmony_ci			.name = "gcc_usb30_mock_utmi_clk",
232662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
232762306a36Sopenharmony_ci				&usb30_mock_utmi_clk_src.clkr.hw,
232862306a36Sopenharmony_ci			},
232962306a36Sopenharmony_ci			.num_parents = 1,
233062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
233162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
233262306a36Sopenharmony_ci		},
233362306a36Sopenharmony_ci	},
233462306a36Sopenharmony_ci};
233562306a36Sopenharmony_ci
233662306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sleep_clk = {
233762306a36Sopenharmony_ci	.halt_reg = 0x03cc,
233862306a36Sopenharmony_ci	.clkr = {
233962306a36Sopenharmony_ci		.enable_reg = 0x03cc,
234062306a36Sopenharmony_ci		.enable_mask = BIT(0),
234162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
234262306a36Sopenharmony_ci			.name = "gcc_usb30_sleep_clk",
234362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
234462306a36Sopenharmony_ci				.fw_name = "sleep_clk", .name = "sleep_clk",
234562306a36Sopenharmony_ci			},
234662306a36Sopenharmony_ci			.num_parents = 1,
234762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
234862306a36Sopenharmony_ci		},
234962306a36Sopenharmony_ci	},
235062306a36Sopenharmony_ci};
235162306a36Sopenharmony_ci
235262306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_ahb_clk = {
235362306a36Sopenharmony_ci	.halt_reg = 0x0488,
235462306a36Sopenharmony_ci	.clkr = {
235562306a36Sopenharmony_ci		.enable_reg = 0x0488,
235662306a36Sopenharmony_ci		.enable_mask = BIT(0),
235762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
235862306a36Sopenharmony_ci			.name = "gcc_usb_hs_ahb_clk",
235962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
236062306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
236162306a36Sopenharmony_ci			},
236262306a36Sopenharmony_ci			.num_parents = 1,
236362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
236462306a36Sopenharmony_ci		},
236562306a36Sopenharmony_ci	},
236662306a36Sopenharmony_ci};
236762306a36Sopenharmony_ci
236862306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_system_clk = {
236962306a36Sopenharmony_ci	.halt_reg = 0x0484,
237062306a36Sopenharmony_ci	.clkr = {
237162306a36Sopenharmony_ci		.enable_reg = 0x0484,
237262306a36Sopenharmony_ci		.enable_mask = BIT(0),
237362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
237462306a36Sopenharmony_ci			.name = "gcc_usb_hs_system_clk",
237562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
237662306a36Sopenharmony_ci				&usb_hs_system_clk_src.clkr.hw,
237762306a36Sopenharmony_ci			},
237862306a36Sopenharmony_ci			.num_parents = 1,
237962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
238062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
238162306a36Sopenharmony_ci		},
238262306a36Sopenharmony_ci	},
238362306a36Sopenharmony_ci};
238462306a36Sopenharmony_ci
238562306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hsic_ahb_clk = {
238662306a36Sopenharmony_ci	.halt_reg = 0x0408,
238762306a36Sopenharmony_ci	.clkr = {
238862306a36Sopenharmony_ci		.enable_reg = 0x0408,
238962306a36Sopenharmony_ci		.enable_mask = BIT(0),
239062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
239162306a36Sopenharmony_ci			.name = "gcc_usb_hsic_ahb_clk",
239262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
239362306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
239462306a36Sopenharmony_ci			},
239562306a36Sopenharmony_ci			.num_parents = 1,
239662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
239762306a36Sopenharmony_ci		},
239862306a36Sopenharmony_ci	},
239962306a36Sopenharmony_ci};
240062306a36Sopenharmony_ci
240162306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hsic_clk = {
240262306a36Sopenharmony_ci	.halt_reg = 0x0410,
240362306a36Sopenharmony_ci	.clkr = {
240462306a36Sopenharmony_ci		.enable_reg = 0x0410,
240562306a36Sopenharmony_ci		.enable_mask = BIT(0),
240662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
240762306a36Sopenharmony_ci			.name = "gcc_usb_hsic_clk",
240862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
240962306a36Sopenharmony_ci				&usb_hsic_clk_src.clkr.hw,
241062306a36Sopenharmony_ci			},
241162306a36Sopenharmony_ci			.num_parents = 1,
241262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
241362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
241462306a36Sopenharmony_ci		},
241562306a36Sopenharmony_ci	},
241662306a36Sopenharmony_ci};
241762306a36Sopenharmony_ci
241862306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hsic_io_cal_clk = {
241962306a36Sopenharmony_ci	.halt_reg = 0x0414,
242062306a36Sopenharmony_ci	.clkr = {
242162306a36Sopenharmony_ci		.enable_reg = 0x0414,
242262306a36Sopenharmony_ci		.enable_mask = BIT(0),
242362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
242462306a36Sopenharmony_ci			.name = "gcc_usb_hsic_io_cal_clk",
242562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
242662306a36Sopenharmony_ci				&usb_hsic_io_cal_clk_src.clkr.hw,
242762306a36Sopenharmony_ci			},
242862306a36Sopenharmony_ci			.num_parents = 1,
242962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
243062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
243162306a36Sopenharmony_ci		},
243262306a36Sopenharmony_ci	},
243362306a36Sopenharmony_ci};
243462306a36Sopenharmony_ci
243562306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hsic_io_cal_sleep_clk = {
243662306a36Sopenharmony_ci	.halt_reg = 0x0418,
243762306a36Sopenharmony_ci	.clkr = {
243862306a36Sopenharmony_ci		.enable_reg = 0x0418,
243962306a36Sopenharmony_ci		.enable_mask = BIT(0),
244062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
244162306a36Sopenharmony_ci			.name = "gcc_usb_hsic_io_cal_sleep_clk",
244262306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
244362306a36Sopenharmony_ci				.fw_name = "sleep_clk", .name = "sleep_clk",
244462306a36Sopenharmony_ci			},
244562306a36Sopenharmony_ci			.num_parents = 1,
244662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
244762306a36Sopenharmony_ci		},
244862306a36Sopenharmony_ci	},
244962306a36Sopenharmony_ci};
245062306a36Sopenharmony_ci
245162306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hsic_system_clk = {
245262306a36Sopenharmony_ci	.halt_reg = 0x040c,
245362306a36Sopenharmony_ci	.clkr = {
245462306a36Sopenharmony_ci		.enable_reg = 0x040c,
245562306a36Sopenharmony_ci		.enable_mask = BIT(0),
245662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
245762306a36Sopenharmony_ci			.name = "gcc_usb_hsic_system_clk",
245862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
245962306a36Sopenharmony_ci				&usb_hsic_system_clk_src.clkr.hw,
246062306a36Sopenharmony_ci			},
246162306a36Sopenharmony_ci			.num_parents = 1,
246262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
246362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
246462306a36Sopenharmony_ci		},
246562306a36Sopenharmony_ci	},
246662306a36Sopenharmony_ci};
246762306a36Sopenharmony_ci
246862306a36Sopenharmony_cistatic struct gdsc usb_hs_hsic_gdsc = {
246962306a36Sopenharmony_ci	.gdscr = 0x404,
247062306a36Sopenharmony_ci	.pd = {
247162306a36Sopenharmony_ci		.name = "usb_hs_hsic",
247262306a36Sopenharmony_ci	},
247362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
247462306a36Sopenharmony_ci};
247562306a36Sopenharmony_ci
247662306a36Sopenharmony_cistatic struct clk_regmap *gcc_msm8226_clocks[] = {
247762306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
247862306a36Sopenharmony_ci	[GPLL0_VOTE] = &gpll0_vote,
247962306a36Sopenharmony_ci	[GPLL1] = &gpll1.clkr,
248062306a36Sopenharmony_ci	[GPLL1_VOTE] = &gpll1_vote,
248162306a36Sopenharmony_ci	[CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
248262306a36Sopenharmony_ci	[PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
248362306a36Sopenharmony_ci	[SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
248462306a36Sopenharmony_ci	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
248562306a36Sopenharmony_ci	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
248662306a36Sopenharmony_ci	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
248762306a36Sopenharmony_ci	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
248862306a36Sopenharmony_ci	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
248962306a36Sopenharmony_ci	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
249062306a36Sopenharmony_ci	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
249162306a36Sopenharmony_ci	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
249262306a36Sopenharmony_ci	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
249362306a36Sopenharmony_ci	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
249462306a36Sopenharmony_ci	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
249562306a36Sopenharmony_ci	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
249662306a36Sopenharmony_ci	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
249762306a36Sopenharmony_ci	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
249862306a36Sopenharmony_ci	[BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
249962306a36Sopenharmony_ci	[BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
250062306a36Sopenharmony_ci	[BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
250162306a36Sopenharmony_ci	[BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
250262306a36Sopenharmony_ci	[CE1_CLK_SRC] = &ce1_clk_src.clkr,
250362306a36Sopenharmony_ci	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
250462306a36Sopenharmony_ci	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
250562306a36Sopenharmony_ci	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
250662306a36Sopenharmony_ci	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
250762306a36Sopenharmony_ci	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
250862306a36Sopenharmony_ci	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
250962306a36Sopenharmony_ci	[SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
251062306a36Sopenharmony_ci	[USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
251162306a36Sopenharmony_ci	[USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
251262306a36Sopenharmony_ci	[USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
251362306a36Sopenharmony_ci	[USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
251462306a36Sopenharmony_ci	[GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
251562306a36Sopenharmony_ci	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
251662306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
251762306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
251862306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
251962306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
252062306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
252162306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
252262306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
252362306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
252462306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
252562306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
252662306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
252762306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
252862306a36Sopenharmony_ci	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
252962306a36Sopenharmony_ci	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
253062306a36Sopenharmony_ci	[GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
253162306a36Sopenharmony_ci	[GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
253262306a36Sopenharmony_ci	[GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
253362306a36Sopenharmony_ci	[GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
253462306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
253562306a36Sopenharmony_ci	[GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
253662306a36Sopenharmony_ci	[GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
253762306a36Sopenharmony_ci	[GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
253862306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
253962306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
254062306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
254162306a36Sopenharmony_ci	[GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
254262306a36Sopenharmony_ci	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
254362306a36Sopenharmony_ci	[GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
254462306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
254562306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
254662306a36Sopenharmony_ci	[GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
254762306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
254862306a36Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
254962306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
255062306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
255162306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
255262306a36Sopenharmony_ci	[GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
255362306a36Sopenharmony_ci	[GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
255462306a36Sopenharmony_ci	[GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
255562306a36Sopenharmony_ci	[GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
255662306a36Sopenharmony_ci	[GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
255762306a36Sopenharmony_ci	[GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
255862306a36Sopenharmony_ci	[GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
255962306a36Sopenharmony_ci	[GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
256062306a36Sopenharmony_ci	[GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
256162306a36Sopenharmony_ci};
256262306a36Sopenharmony_ci
256362306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_msm8226_resets[] = {
256462306a36Sopenharmony_ci	[GCC_USB_HS_HSIC_BCR] = { 0x0400 },
256562306a36Sopenharmony_ci	[GCC_USB_HS_BCR] = { 0x0480 },
256662306a36Sopenharmony_ci	[GCC_USB2A_PHY_BCR] = { 0x04a8 },
256762306a36Sopenharmony_ci};
256862306a36Sopenharmony_ci
256962306a36Sopenharmony_cistatic struct gdsc *gcc_msm8226_gdscs[] = {
257062306a36Sopenharmony_ci	[USB_HS_HSIC_GDSC] = &usb_hs_hsic_gdsc,
257162306a36Sopenharmony_ci};
257262306a36Sopenharmony_ci
257362306a36Sopenharmony_cistatic const struct regmap_config gcc_msm8226_regmap_config = {
257462306a36Sopenharmony_ci	.reg_bits	= 32,
257562306a36Sopenharmony_ci	.reg_stride	= 4,
257662306a36Sopenharmony_ci	.val_bits	= 32,
257762306a36Sopenharmony_ci	.max_register	= 0x1a80,
257862306a36Sopenharmony_ci	.fast_io	= true,
257962306a36Sopenharmony_ci};
258062306a36Sopenharmony_ci
258162306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_msm8226_desc = {
258262306a36Sopenharmony_ci	.config = &gcc_msm8226_regmap_config,
258362306a36Sopenharmony_ci	.clks = gcc_msm8226_clocks,
258462306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_msm8226_clocks),
258562306a36Sopenharmony_ci	.resets = gcc_msm8226_resets,
258662306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_msm8226_resets),
258762306a36Sopenharmony_ci	.gdscs = gcc_msm8226_gdscs,
258862306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_msm8226_gdscs),
258962306a36Sopenharmony_ci};
259062306a36Sopenharmony_ci
259162306a36Sopenharmony_cistatic struct clk_regmap *gcc_msm8974_clocks[] = {
259262306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
259362306a36Sopenharmony_ci	[GPLL0_VOTE] = &gpll0_vote,
259462306a36Sopenharmony_ci	[CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
259562306a36Sopenharmony_ci	[PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
259662306a36Sopenharmony_ci	[SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
259762306a36Sopenharmony_ci	[GPLL1] = &gpll1.clkr,
259862306a36Sopenharmony_ci	[GPLL1_VOTE] = &gpll1_vote,
259962306a36Sopenharmony_ci	[USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
260062306a36Sopenharmony_ci	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
260162306a36Sopenharmony_ci	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
260262306a36Sopenharmony_ci	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
260362306a36Sopenharmony_ci	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
260462306a36Sopenharmony_ci	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
260562306a36Sopenharmony_ci	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
260662306a36Sopenharmony_ci	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
260762306a36Sopenharmony_ci	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
260862306a36Sopenharmony_ci	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
260962306a36Sopenharmony_ci	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
261062306a36Sopenharmony_ci	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
261162306a36Sopenharmony_ci	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
261262306a36Sopenharmony_ci	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
261362306a36Sopenharmony_ci	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
261462306a36Sopenharmony_ci	[BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
261562306a36Sopenharmony_ci	[BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
261662306a36Sopenharmony_ci	[BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
261762306a36Sopenharmony_ci	[BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
261862306a36Sopenharmony_ci	[BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
261962306a36Sopenharmony_ci	[BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
262062306a36Sopenharmony_ci	[BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
262162306a36Sopenharmony_ci	[BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
262262306a36Sopenharmony_ci	[BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
262362306a36Sopenharmony_ci	[BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
262462306a36Sopenharmony_ci	[BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
262562306a36Sopenharmony_ci	[BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
262662306a36Sopenharmony_ci	[BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
262762306a36Sopenharmony_ci	[BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
262862306a36Sopenharmony_ci	[BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
262962306a36Sopenharmony_ci	[BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
263062306a36Sopenharmony_ci	[BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
263162306a36Sopenharmony_ci	[BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
263262306a36Sopenharmony_ci	[BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
263362306a36Sopenharmony_ci	[BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
263462306a36Sopenharmony_ci	[BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
263562306a36Sopenharmony_ci	[BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
263662306a36Sopenharmony_ci	[CE1_CLK_SRC] = &ce1_clk_src.clkr,
263762306a36Sopenharmony_ci	[CE2_CLK_SRC] = &ce2_clk_src.clkr,
263862306a36Sopenharmony_ci	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
263962306a36Sopenharmony_ci	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
264062306a36Sopenharmony_ci	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
264162306a36Sopenharmony_ci	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
264262306a36Sopenharmony_ci	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
264362306a36Sopenharmony_ci	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
264462306a36Sopenharmony_ci	[SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
264562306a36Sopenharmony_ci	[SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
264662306a36Sopenharmony_ci	[TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
264762306a36Sopenharmony_ci	[USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
264862306a36Sopenharmony_ci	[USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
264962306a36Sopenharmony_ci	[USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
265062306a36Sopenharmony_ci	[USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
265162306a36Sopenharmony_ci	[USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
265262306a36Sopenharmony_ci	[GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
265362306a36Sopenharmony_ci	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
265462306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
265562306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
265662306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
265762306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
265862306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
265962306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
266062306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
266162306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
266262306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
266362306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
266462306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
266562306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
266662306a36Sopenharmony_ci	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
266762306a36Sopenharmony_ci	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
266862306a36Sopenharmony_ci	[GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
266962306a36Sopenharmony_ci	[GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
267062306a36Sopenharmony_ci	[GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
267162306a36Sopenharmony_ci	[GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
267262306a36Sopenharmony_ci	[GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
267362306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
267462306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
267562306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
267662306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
267762306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
267862306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
267962306a36Sopenharmony_ci	[GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
268062306a36Sopenharmony_ci	[GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
268162306a36Sopenharmony_ci	[GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
268262306a36Sopenharmony_ci	[GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
268362306a36Sopenharmony_ci	[GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
268462306a36Sopenharmony_ci	[GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
268562306a36Sopenharmony_ci	[GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
268662306a36Sopenharmony_ci	[GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
268762306a36Sopenharmony_ci	[GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
268862306a36Sopenharmony_ci	[GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
268962306a36Sopenharmony_ci	[GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
269062306a36Sopenharmony_ci	[GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
269162306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
269262306a36Sopenharmony_ci	[GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
269362306a36Sopenharmony_ci	[GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
269462306a36Sopenharmony_ci	[GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
269562306a36Sopenharmony_ci	[GCC_CE2_AHB_CLK] = &gcc_ce2_ahb_clk.clkr,
269662306a36Sopenharmony_ci	[GCC_CE2_AXI_CLK] = &gcc_ce2_axi_clk.clkr,
269762306a36Sopenharmony_ci	[GCC_CE2_CLK] = &gcc_ce2_clk.clkr,
269862306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
269962306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
270062306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
270162306a36Sopenharmony_ci	[GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
270262306a36Sopenharmony_ci	[GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
270362306a36Sopenharmony_ci	[GCC_OCMEM_NOC_CFG_AHB_CLK] = &gcc_ocmem_noc_cfg_ahb_clk.clkr,
270462306a36Sopenharmony_ci	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
270562306a36Sopenharmony_ci	[GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
270662306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
270762306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
270862306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
270962306a36Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
271062306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
271162306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
271262306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
271362306a36Sopenharmony_ci	[GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
271462306a36Sopenharmony_ci	[GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
271562306a36Sopenharmony_ci	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
271662306a36Sopenharmony_ci	[GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
271762306a36Sopenharmony_ci	[GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
271862306a36Sopenharmony_ci	[GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
271962306a36Sopenharmony_ci	[GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
272062306a36Sopenharmony_ci	[GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
272162306a36Sopenharmony_ci	[GCC_USB2B_PHY_SLEEP_CLK] = &gcc_usb2b_phy_sleep_clk.clkr,
272262306a36Sopenharmony_ci	[GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
272362306a36Sopenharmony_ci	[GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
272462306a36Sopenharmony_ci	[GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
272562306a36Sopenharmony_ci	[GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
272662306a36Sopenharmony_ci	[GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
272762306a36Sopenharmony_ci	[GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
272862306a36Sopenharmony_ci	[GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
272962306a36Sopenharmony_ci	[GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
273062306a36Sopenharmony_ci	[GCC_USB_HSIC_IO_CAL_SLEEP_CLK] = &gcc_usb_hsic_io_cal_sleep_clk.clkr,
273162306a36Sopenharmony_ci	[GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
273262306a36Sopenharmony_ci	[GCC_MMSS_GPLL0_CLK_SRC] = &gcc_mmss_gpll0_clk_src,
273362306a36Sopenharmony_ci	[GPLL4] = NULL,
273462306a36Sopenharmony_ci	[GPLL4_VOTE] = NULL,
273562306a36Sopenharmony_ci	[GCC_SDCC1_CDCCAL_SLEEP_CLK] = NULL,
273662306a36Sopenharmony_ci	[GCC_SDCC1_CDCCAL_FF_CLK] = NULL,
273762306a36Sopenharmony_ci};
273862306a36Sopenharmony_ci
273962306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_msm8974_resets[] = {
274062306a36Sopenharmony_ci	[GCC_SYSTEM_NOC_BCR] = { 0x0100 },
274162306a36Sopenharmony_ci	[GCC_CONFIG_NOC_BCR] = { 0x0140 },
274262306a36Sopenharmony_ci	[GCC_PERIPH_NOC_BCR] = { 0x0180 },
274362306a36Sopenharmony_ci	[GCC_IMEM_BCR] = { 0x0200 },
274462306a36Sopenharmony_ci	[GCC_MMSS_BCR] = { 0x0240 },
274562306a36Sopenharmony_ci	[GCC_QDSS_BCR] = { 0x0300 },
274662306a36Sopenharmony_ci	[GCC_USB_30_BCR] = { 0x03c0 },
274762306a36Sopenharmony_ci	[GCC_USB3_PHY_BCR] = { 0x03fc },
274862306a36Sopenharmony_ci	[GCC_USB_HS_HSIC_BCR] = { 0x0400 },
274962306a36Sopenharmony_ci	[GCC_USB_HS_BCR] = { 0x0480 },
275062306a36Sopenharmony_ci	[GCC_USB2A_PHY_BCR] = { 0x04a8 },
275162306a36Sopenharmony_ci	[GCC_USB2B_PHY_BCR] = { 0x04b0 },
275262306a36Sopenharmony_ci	[GCC_SDCC1_BCR] = { 0x04c0 },
275362306a36Sopenharmony_ci	[GCC_SDCC2_BCR] = { 0x0500 },
275462306a36Sopenharmony_ci	[GCC_SDCC3_BCR] = { 0x0540 },
275562306a36Sopenharmony_ci	[GCC_SDCC4_BCR] = { 0x0580 },
275662306a36Sopenharmony_ci	[GCC_BLSP1_BCR] = { 0x05c0 },
275762306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_BCR] = { 0x0640 },
275862306a36Sopenharmony_ci	[GCC_BLSP1_UART1_BCR] = { 0x0680 },
275962306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_BCR] = { 0x06c0 },
276062306a36Sopenharmony_ci	[GCC_BLSP1_UART2_BCR] = { 0x0700 },
276162306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_BCR] = { 0x0740 },
276262306a36Sopenharmony_ci	[GCC_BLSP1_UART3_BCR] = { 0x0780 },
276362306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_BCR] = { 0x07c0 },
276462306a36Sopenharmony_ci	[GCC_BLSP1_UART4_BCR] = { 0x0800 },
276562306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_BCR] = { 0x0840 },
276662306a36Sopenharmony_ci	[GCC_BLSP1_UART5_BCR] = { 0x0880 },
276762306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_BCR] = { 0x08c0 },
276862306a36Sopenharmony_ci	[GCC_BLSP1_UART6_BCR] = { 0x0900 },
276962306a36Sopenharmony_ci	[GCC_BLSP2_BCR] = { 0x0940 },
277062306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_BCR] = { 0x0980 },
277162306a36Sopenharmony_ci	[GCC_BLSP2_UART1_BCR] = { 0x09c0 },
277262306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_BCR] = { 0x0a00 },
277362306a36Sopenharmony_ci	[GCC_BLSP2_UART2_BCR] = { 0x0a40 },
277462306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_BCR] = { 0x0a80 },
277562306a36Sopenharmony_ci	[GCC_BLSP2_UART3_BCR] = { 0x0ac0 },
277662306a36Sopenharmony_ci	[GCC_BLSP2_QUP4_BCR] = { 0x0b00 },
277762306a36Sopenharmony_ci	[GCC_BLSP2_UART4_BCR] = { 0x0b40 },
277862306a36Sopenharmony_ci	[GCC_BLSP2_QUP5_BCR] = { 0x0b80 },
277962306a36Sopenharmony_ci	[GCC_BLSP2_UART5_BCR] = { 0x0bc0 },
278062306a36Sopenharmony_ci	[GCC_BLSP2_QUP6_BCR] = { 0x0c00 },
278162306a36Sopenharmony_ci	[GCC_BLSP2_UART6_BCR] = { 0x0c40 },
278262306a36Sopenharmony_ci	[GCC_PDM_BCR] = { 0x0cc0 },
278362306a36Sopenharmony_ci	[GCC_BAM_DMA_BCR] = { 0x0d40 },
278462306a36Sopenharmony_ci	[GCC_TSIF_BCR] = { 0x0d80 },
278562306a36Sopenharmony_ci	[GCC_TCSR_BCR] = { 0x0dc0 },
278662306a36Sopenharmony_ci	[GCC_BOOT_ROM_BCR] = { 0x0e00 },
278762306a36Sopenharmony_ci	[GCC_MSG_RAM_BCR] = { 0x0e40 },
278862306a36Sopenharmony_ci	[GCC_TLMM_BCR] = { 0x0e80 },
278962306a36Sopenharmony_ci	[GCC_MPM_BCR] = { 0x0ec0 },
279062306a36Sopenharmony_ci	[GCC_SEC_CTRL_BCR] = { 0x0f40 },
279162306a36Sopenharmony_ci	[GCC_SPMI_BCR] = { 0x0fc0 },
279262306a36Sopenharmony_ci	[GCC_SPDM_BCR] = { 0x1000 },
279362306a36Sopenharmony_ci	[GCC_CE1_BCR] = { 0x1040 },
279462306a36Sopenharmony_ci	[GCC_CE2_BCR] = { 0x1080 },
279562306a36Sopenharmony_ci	[GCC_BIMC_BCR] = { 0x1100 },
279662306a36Sopenharmony_ci	[GCC_MPM_NON_AHB_RESET] = { 0x0ec4, 2 },
279762306a36Sopenharmony_ci	[GCC_MPM_AHB_RESET] = {	0x0ec4, 1 },
279862306a36Sopenharmony_ci	[GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x1240 },
279962306a36Sopenharmony_ci	[GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x1248 },
280062306a36Sopenharmony_ci	[GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x1280 },
280162306a36Sopenharmony_ci	[GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x1288 },
280262306a36Sopenharmony_ci	[GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x1290 },
280362306a36Sopenharmony_ci	[GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x1298 },
280462306a36Sopenharmony_ci	[GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x12a0 },
280562306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x12c0 },
280662306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x12c8 },
280762306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x12d0 },
280862306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x12d8 },
280962306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x12e0 },
281062306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x12e8 },
281162306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x12f0 },
281262306a36Sopenharmony_ci	[GCC_DEHR_BCR] = { 0x1300 },
281362306a36Sopenharmony_ci	[GCC_RBCPR_BCR] = { 0x1380 },
281462306a36Sopenharmony_ci	[GCC_MSS_RESTART] = { 0x1680 },
281562306a36Sopenharmony_ci	[GCC_LPASS_RESTART] = { 0x16c0 },
281662306a36Sopenharmony_ci	[GCC_WCSS_RESTART] = { 0x1700 },
281762306a36Sopenharmony_ci	[GCC_VENUS_RESTART] = { 0x1740 },
281862306a36Sopenharmony_ci};
281962306a36Sopenharmony_ci
282062306a36Sopenharmony_cistatic struct gdsc *gcc_msm8974_gdscs[] = {
282162306a36Sopenharmony_ci	[USB_HS_HSIC_GDSC] = &usb_hs_hsic_gdsc,
282262306a36Sopenharmony_ci};
282362306a36Sopenharmony_ci
282462306a36Sopenharmony_cistatic const struct regmap_config gcc_msm8974_regmap_config = {
282562306a36Sopenharmony_ci	.reg_bits	= 32,
282662306a36Sopenharmony_ci	.reg_stride	= 4,
282762306a36Sopenharmony_ci	.val_bits	= 32,
282862306a36Sopenharmony_ci	.max_register	= 0x1fc0,
282962306a36Sopenharmony_ci	.fast_io	= true,
283062306a36Sopenharmony_ci};
283162306a36Sopenharmony_ci
283262306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_msm8974_desc = {
283362306a36Sopenharmony_ci	.config = &gcc_msm8974_regmap_config,
283462306a36Sopenharmony_ci	.clks = gcc_msm8974_clocks,
283562306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_msm8974_clocks),
283662306a36Sopenharmony_ci	.resets = gcc_msm8974_resets,
283762306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_msm8974_resets),
283862306a36Sopenharmony_ci	.gdscs = gcc_msm8974_gdscs,
283962306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_msm8974_gdscs),
284062306a36Sopenharmony_ci};
284162306a36Sopenharmony_ci
284262306a36Sopenharmony_cistatic const struct of_device_id gcc_msm8974_match_table[] = {
284362306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-msm8226", .data = &gcc_msm8226_desc },
284462306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-msm8974", .data = &gcc_msm8974_desc },
284562306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-msm8974pro", .data = &gcc_msm8974_desc },
284662306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-msm8974pro-ac", .data = &gcc_msm8974_desc },
284762306a36Sopenharmony_ci	{ }
284862306a36Sopenharmony_ci};
284962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_msm8974_match_table);
285062306a36Sopenharmony_ci
285162306a36Sopenharmony_cistatic void msm8226_clock_override(void)
285262306a36Sopenharmony_ci{
285362306a36Sopenharmony_ci	ce1_clk_src.freq_tbl = ftbl_gcc_ce1_clk_msm8226;
285462306a36Sopenharmony_ci	gp1_clk_src.freq_tbl = ftbl_gcc_gp_clk_msm8226;
285562306a36Sopenharmony_ci	gp2_clk_src.freq_tbl = ftbl_gcc_gp_clk_msm8226;
285662306a36Sopenharmony_ci	gp3_clk_src.freq_tbl = ftbl_gcc_gp_clk_msm8226;
285762306a36Sopenharmony_ci}
285862306a36Sopenharmony_ci
285962306a36Sopenharmony_cistatic void msm8974_pro_clock_override(void)
286062306a36Sopenharmony_ci{
286162306a36Sopenharmony_ci	sdcc1_apps_clk_src_init.parent_data = gcc_xo_gpll0_gpll4;
286262306a36Sopenharmony_ci	sdcc1_apps_clk_src_init.num_parents = 3;
286362306a36Sopenharmony_ci	sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc1_apps_clk_pro;
286462306a36Sopenharmony_ci	sdcc1_apps_clk_src.parent_map = gcc_xo_gpll0_gpll4_map;
286562306a36Sopenharmony_ci
286662306a36Sopenharmony_ci	gcc_msm8974_clocks[GPLL4] = &gpll4.clkr;
286762306a36Sopenharmony_ci	gcc_msm8974_clocks[GPLL4_VOTE] = &gpll4_vote;
286862306a36Sopenharmony_ci	gcc_msm8974_clocks[GCC_SDCC1_CDCCAL_SLEEP_CLK] =
286962306a36Sopenharmony_ci		&gcc_sdcc1_cdccal_sleep_clk.clkr;
287062306a36Sopenharmony_ci	gcc_msm8974_clocks[GCC_SDCC1_CDCCAL_FF_CLK] =
287162306a36Sopenharmony_ci		&gcc_sdcc1_cdccal_ff_clk.clkr;
287262306a36Sopenharmony_ci}
287362306a36Sopenharmony_ci
287462306a36Sopenharmony_cistatic int gcc_msm8974_probe(struct platform_device *pdev)
287562306a36Sopenharmony_ci{
287662306a36Sopenharmony_ci	int ret;
287762306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
287862306a36Sopenharmony_ci	const struct of_device_id *id;
287962306a36Sopenharmony_ci
288062306a36Sopenharmony_ci	id = of_match_device(gcc_msm8974_match_table, dev);
288162306a36Sopenharmony_ci	if (!id)
288262306a36Sopenharmony_ci		return -ENODEV;
288362306a36Sopenharmony_ci
288462306a36Sopenharmony_ci	if (!of_device_is_compatible(dev->of_node, "qcom,gcc-msm8974")) {
288562306a36Sopenharmony_ci		if (id->data == &gcc_msm8226_desc)
288662306a36Sopenharmony_ci			msm8226_clock_override();
288762306a36Sopenharmony_ci		else
288862306a36Sopenharmony_ci			msm8974_pro_clock_override();
288962306a36Sopenharmony_ci	}
289062306a36Sopenharmony_ci
289162306a36Sopenharmony_ci	ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
289262306a36Sopenharmony_ci	if (ret)
289362306a36Sopenharmony_ci		return ret;
289462306a36Sopenharmony_ci
289562306a36Sopenharmony_ci	ret = qcom_cc_register_sleep_clk(dev);
289662306a36Sopenharmony_ci	if (ret)
289762306a36Sopenharmony_ci		return ret;
289862306a36Sopenharmony_ci
289962306a36Sopenharmony_ci	return qcom_cc_probe(pdev, &gcc_msm8974_desc);
290062306a36Sopenharmony_ci}
290162306a36Sopenharmony_ci
290262306a36Sopenharmony_cistatic struct platform_driver gcc_msm8974_driver = {
290362306a36Sopenharmony_ci	.probe		= gcc_msm8974_probe,
290462306a36Sopenharmony_ci	.driver		= {
290562306a36Sopenharmony_ci		.name	= "gcc-msm8974",
290662306a36Sopenharmony_ci		.of_match_table = gcc_msm8974_match_table,
290762306a36Sopenharmony_ci	},
290862306a36Sopenharmony_ci};
290962306a36Sopenharmony_ci
291062306a36Sopenharmony_cistatic int __init gcc_msm8974_init(void)
291162306a36Sopenharmony_ci{
291262306a36Sopenharmony_ci	return platform_driver_register(&gcc_msm8974_driver);
291362306a36Sopenharmony_ci}
291462306a36Sopenharmony_cicore_initcall(gcc_msm8974_init);
291562306a36Sopenharmony_ci
291662306a36Sopenharmony_cistatic void __exit gcc_msm8974_exit(void)
291762306a36Sopenharmony_ci{
291862306a36Sopenharmony_ci	platform_driver_unregister(&gcc_msm8974_driver);
291962306a36Sopenharmony_ci}
292062306a36Sopenharmony_cimodule_exit(gcc_msm8974_exit);
292162306a36Sopenharmony_ci
292262306a36Sopenharmony_ciMODULE_DESCRIPTION("QCOM GCC MSM8974 Driver");
292362306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
292462306a36Sopenharmony_ciMODULE_ALIAS("platform:gcc-msm8974");
2925