162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/bitops.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/of_device.h>
1362306a36Sopenharmony_ci#include <linux/clk-provider.h>
1462306a36Sopenharmony_ci#include <linux/regmap.h>
1562306a36Sopenharmony_ci#include <linux/reset-controller.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-msm8960.h>
1862306a36Sopenharmony_ci#include <dt-bindings/reset/qcom,gcc-msm8960.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#include "common.h"
2162306a36Sopenharmony_ci#include "clk-regmap.h"
2262306a36Sopenharmony_ci#include "clk-pll.h"
2362306a36Sopenharmony_ci#include "clk-rcg.h"
2462306a36Sopenharmony_ci#include "clk-branch.h"
2562306a36Sopenharmony_ci#include "clk-hfpll.h"
2662306a36Sopenharmony_ci#include "reset.h"
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_cistatic struct clk_pll pll3 = {
2962306a36Sopenharmony_ci	.l_reg = 0x3164,
3062306a36Sopenharmony_ci	.m_reg = 0x3168,
3162306a36Sopenharmony_ci	.n_reg = 0x316c,
3262306a36Sopenharmony_ci	.config_reg = 0x3174,
3362306a36Sopenharmony_ci	.mode_reg = 0x3160,
3462306a36Sopenharmony_ci	.status_reg = 0x3178,
3562306a36Sopenharmony_ci	.status_bit = 16,
3662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
3762306a36Sopenharmony_ci		.name = "pll3",
3862306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
3962306a36Sopenharmony_ci			.fw_name = "pxo", .name = "pxo_board",
4062306a36Sopenharmony_ci		},
4162306a36Sopenharmony_ci		.num_parents = 1,
4262306a36Sopenharmony_ci		.ops = &clk_pll_ops,
4362306a36Sopenharmony_ci	},
4462306a36Sopenharmony_ci};
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_cistatic struct clk_regmap pll4_vote = {
4762306a36Sopenharmony_ci	.enable_reg = 0x34c0,
4862306a36Sopenharmony_ci	.enable_mask = BIT(4),
4962306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
5062306a36Sopenharmony_ci		.name = "pll4_vote",
5162306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
5262306a36Sopenharmony_ci			.fw_name = "pll4", .name = "pll4",
5362306a36Sopenharmony_ci		},
5462306a36Sopenharmony_ci		.num_parents = 1,
5562306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
5662306a36Sopenharmony_ci	},
5762306a36Sopenharmony_ci};
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_cistatic struct clk_pll pll8 = {
6062306a36Sopenharmony_ci	.l_reg = 0x3144,
6162306a36Sopenharmony_ci	.m_reg = 0x3148,
6262306a36Sopenharmony_ci	.n_reg = 0x314c,
6362306a36Sopenharmony_ci	.config_reg = 0x3154,
6462306a36Sopenharmony_ci	.mode_reg = 0x3140,
6562306a36Sopenharmony_ci	.status_reg = 0x3158,
6662306a36Sopenharmony_ci	.status_bit = 16,
6762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
6862306a36Sopenharmony_ci		.name = "pll8",
6962306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
7062306a36Sopenharmony_ci			.fw_name = "pxo", .name = "pxo_board",
7162306a36Sopenharmony_ci		},
7262306a36Sopenharmony_ci		.num_parents = 1,
7362306a36Sopenharmony_ci		.ops = &clk_pll_ops,
7462306a36Sopenharmony_ci	},
7562306a36Sopenharmony_ci};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_cistatic struct clk_regmap pll8_vote = {
7862306a36Sopenharmony_ci	.enable_reg = 0x34c0,
7962306a36Sopenharmony_ci	.enable_mask = BIT(8),
8062306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
8162306a36Sopenharmony_ci		.name = "pll8_vote",
8262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
8362306a36Sopenharmony_ci			&pll8.clkr.hw
8462306a36Sopenharmony_ci		},
8562306a36Sopenharmony_ci		.num_parents = 1,
8662306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
8762306a36Sopenharmony_ci	},
8862306a36Sopenharmony_ci};
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_cistatic struct hfpll_data hfpll0_data = {
9162306a36Sopenharmony_ci	.mode_reg = 0x3200,
9262306a36Sopenharmony_ci	.l_reg = 0x3208,
9362306a36Sopenharmony_ci	.m_reg = 0x320c,
9462306a36Sopenharmony_ci	.n_reg = 0x3210,
9562306a36Sopenharmony_ci	.config_reg = 0x3204,
9662306a36Sopenharmony_ci	.status_reg = 0x321c,
9762306a36Sopenharmony_ci	.config_val = 0x7845c665,
9862306a36Sopenharmony_ci	.droop_reg = 0x3214,
9962306a36Sopenharmony_ci	.droop_val = 0x0108c000,
10062306a36Sopenharmony_ci	.min_rate = 600000000UL,
10162306a36Sopenharmony_ci	.max_rate = 1800000000UL,
10262306a36Sopenharmony_ci};
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_cistatic struct clk_hfpll hfpll0 = {
10562306a36Sopenharmony_ci	.d = &hfpll0_data,
10662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10762306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
10862306a36Sopenharmony_ci			.fw_name = "pxo", .name = "pxo_board",
10962306a36Sopenharmony_ci		},
11062306a36Sopenharmony_ci		.num_parents = 1,
11162306a36Sopenharmony_ci		.name = "hfpll0",
11262306a36Sopenharmony_ci		.ops = &clk_ops_hfpll,
11362306a36Sopenharmony_ci		.flags = CLK_IGNORE_UNUSED,
11462306a36Sopenharmony_ci	},
11562306a36Sopenharmony_ci	.lock = __SPIN_LOCK_UNLOCKED(hfpll0.lock),
11662306a36Sopenharmony_ci};
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_cistatic struct hfpll_data hfpll1_8064_data = {
11962306a36Sopenharmony_ci	.mode_reg = 0x3240,
12062306a36Sopenharmony_ci	.l_reg = 0x3248,
12162306a36Sopenharmony_ci	.m_reg = 0x324c,
12262306a36Sopenharmony_ci	.n_reg = 0x3250,
12362306a36Sopenharmony_ci	.config_reg = 0x3244,
12462306a36Sopenharmony_ci	.status_reg = 0x325c,
12562306a36Sopenharmony_ci	.config_val = 0x7845c665,
12662306a36Sopenharmony_ci	.droop_reg = 0x3254,
12762306a36Sopenharmony_ci	.droop_val = 0x0108c000,
12862306a36Sopenharmony_ci	.min_rate = 600000000UL,
12962306a36Sopenharmony_ci	.max_rate = 1800000000UL,
13062306a36Sopenharmony_ci};
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistatic struct hfpll_data hfpll1_data = {
13362306a36Sopenharmony_ci	.mode_reg = 0x3300,
13462306a36Sopenharmony_ci	.l_reg = 0x3308,
13562306a36Sopenharmony_ci	.m_reg = 0x330c,
13662306a36Sopenharmony_ci	.n_reg = 0x3310,
13762306a36Sopenharmony_ci	.config_reg = 0x3304,
13862306a36Sopenharmony_ci	.status_reg = 0x331c,
13962306a36Sopenharmony_ci	.config_val = 0x7845c665,
14062306a36Sopenharmony_ci	.droop_reg = 0x3314,
14162306a36Sopenharmony_ci	.droop_val = 0x0108c000,
14262306a36Sopenharmony_ci	.min_rate = 600000000UL,
14362306a36Sopenharmony_ci	.max_rate = 1800000000UL,
14462306a36Sopenharmony_ci};
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_cistatic struct clk_hfpll hfpll1 = {
14762306a36Sopenharmony_ci	.d = &hfpll1_data,
14862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14962306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
15062306a36Sopenharmony_ci			.fw_name = "pxo", .name = "pxo_board",
15162306a36Sopenharmony_ci		},
15262306a36Sopenharmony_ci		.num_parents = 1,
15362306a36Sopenharmony_ci		.name = "hfpll1",
15462306a36Sopenharmony_ci		.ops = &clk_ops_hfpll,
15562306a36Sopenharmony_ci		.flags = CLK_IGNORE_UNUSED,
15662306a36Sopenharmony_ci	},
15762306a36Sopenharmony_ci	.lock = __SPIN_LOCK_UNLOCKED(hfpll1.lock),
15862306a36Sopenharmony_ci};
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_cistatic struct hfpll_data hfpll2_data = {
16162306a36Sopenharmony_ci	.mode_reg = 0x3280,
16262306a36Sopenharmony_ci	.l_reg = 0x3288,
16362306a36Sopenharmony_ci	.m_reg = 0x328c,
16462306a36Sopenharmony_ci	.n_reg = 0x3290,
16562306a36Sopenharmony_ci	.config_reg = 0x3284,
16662306a36Sopenharmony_ci	.status_reg = 0x329c,
16762306a36Sopenharmony_ci	.config_val = 0x7845c665,
16862306a36Sopenharmony_ci	.droop_reg = 0x3294,
16962306a36Sopenharmony_ci	.droop_val = 0x0108c000,
17062306a36Sopenharmony_ci	.min_rate = 600000000UL,
17162306a36Sopenharmony_ci	.max_rate = 1800000000UL,
17262306a36Sopenharmony_ci};
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_cistatic struct clk_hfpll hfpll2 = {
17562306a36Sopenharmony_ci	.d = &hfpll2_data,
17662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
17762306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
17862306a36Sopenharmony_ci			.fw_name = "pxo", .name = "pxo_board",
17962306a36Sopenharmony_ci		},
18062306a36Sopenharmony_ci		.num_parents = 1,
18162306a36Sopenharmony_ci		.name = "hfpll2",
18262306a36Sopenharmony_ci		.ops = &clk_ops_hfpll,
18362306a36Sopenharmony_ci		.flags = CLK_IGNORE_UNUSED,
18462306a36Sopenharmony_ci	},
18562306a36Sopenharmony_ci	.lock = __SPIN_LOCK_UNLOCKED(hfpll2.lock),
18662306a36Sopenharmony_ci};
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_cistatic struct hfpll_data hfpll3_data = {
18962306a36Sopenharmony_ci	.mode_reg = 0x32c0,
19062306a36Sopenharmony_ci	.l_reg = 0x32c8,
19162306a36Sopenharmony_ci	.m_reg = 0x32cc,
19262306a36Sopenharmony_ci	.n_reg = 0x32d0,
19362306a36Sopenharmony_ci	.config_reg = 0x32c4,
19462306a36Sopenharmony_ci	.status_reg = 0x32dc,
19562306a36Sopenharmony_ci	.config_val = 0x7845c665,
19662306a36Sopenharmony_ci	.droop_reg = 0x32d4,
19762306a36Sopenharmony_ci	.droop_val = 0x0108c000,
19862306a36Sopenharmony_ci	.min_rate = 600000000UL,
19962306a36Sopenharmony_ci	.max_rate = 1800000000UL,
20062306a36Sopenharmony_ci};
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic struct clk_hfpll hfpll3 = {
20362306a36Sopenharmony_ci	.d = &hfpll3_data,
20462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
20562306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
20662306a36Sopenharmony_ci			.fw_name = "pxo", .name = "pxo_board",
20762306a36Sopenharmony_ci		},
20862306a36Sopenharmony_ci		.num_parents = 1,
20962306a36Sopenharmony_ci		.name = "hfpll3",
21062306a36Sopenharmony_ci		.ops = &clk_ops_hfpll,
21162306a36Sopenharmony_ci		.flags = CLK_IGNORE_UNUSED,
21262306a36Sopenharmony_ci	},
21362306a36Sopenharmony_ci	.lock = __SPIN_LOCK_UNLOCKED(hfpll3.lock),
21462306a36Sopenharmony_ci};
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_cistatic struct hfpll_data hfpll_l2_8064_data = {
21762306a36Sopenharmony_ci	.mode_reg = 0x3300,
21862306a36Sopenharmony_ci	.l_reg = 0x3308,
21962306a36Sopenharmony_ci	.m_reg = 0x330c,
22062306a36Sopenharmony_ci	.n_reg = 0x3310,
22162306a36Sopenharmony_ci	.config_reg = 0x3304,
22262306a36Sopenharmony_ci	.status_reg = 0x331c,
22362306a36Sopenharmony_ci	.config_val = 0x7845c665,
22462306a36Sopenharmony_ci	.droop_reg = 0x3314,
22562306a36Sopenharmony_ci	.droop_val = 0x0108c000,
22662306a36Sopenharmony_ci	.min_rate = 600000000UL,
22762306a36Sopenharmony_ci	.max_rate = 1800000000UL,
22862306a36Sopenharmony_ci};
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic struct hfpll_data hfpll_l2_data = {
23162306a36Sopenharmony_ci	.mode_reg = 0x3400,
23262306a36Sopenharmony_ci	.l_reg = 0x3408,
23362306a36Sopenharmony_ci	.m_reg = 0x340c,
23462306a36Sopenharmony_ci	.n_reg = 0x3410,
23562306a36Sopenharmony_ci	.config_reg = 0x3404,
23662306a36Sopenharmony_ci	.status_reg = 0x341c,
23762306a36Sopenharmony_ci	.config_val = 0x7845c665,
23862306a36Sopenharmony_ci	.droop_reg = 0x3414,
23962306a36Sopenharmony_ci	.droop_val = 0x0108c000,
24062306a36Sopenharmony_ci	.min_rate = 600000000UL,
24162306a36Sopenharmony_ci	.max_rate = 1800000000UL,
24262306a36Sopenharmony_ci};
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_cistatic struct clk_hfpll hfpll_l2 = {
24562306a36Sopenharmony_ci	.d = &hfpll_l2_data,
24662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
24762306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
24862306a36Sopenharmony_ci			.fw_name = "pxo", .name = "pxo_board",
24962306a36Sopenharmony_ci		},
25062306a36Sopenharmony_ci		.num_parents = 1,
25162306a36Sopenharmony_ci		.name = "hfpll_l2",
25262306a36Sopenharmony_ci		.ops = &clk_ops_hfpll,
25362306a36Sopenharmony_ci		.flags = CLK_IGNORE_UNUSED,
25462306a36Sopenharmony_ci	},
25562306a36Sopenharmony_ci	.lock = __SPIN_LOCK_UNLOCKED(hfpll_l2.lock),
25662306a36Sopenharmony_ci};
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic struct clk_pll pll14 = {
25962306a36Sopenharmony_ci	.l_reg = 0x31c4,
26062306a36Sopenharmony_ci	.m_reg = 0x31c8,
26162306a36Sopenharmony_ci	.n_reg = 0x31cc,
26262306a36Sopenharmony_ci	.config_reg = 0x31d4,
26362306a36Sopenharmony_ci	.mode_reg = 0x31c0,
26462306a36Sopenharmony_ci	.status_reg = 0x31d8,
26562306a36Sopenharmony_ci	.status_bit = 16,
26662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
26762306a36Sopenharmony_ci		.name = "pll14",
26862306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
26962306a36Sopenharmony_ci			.fw_name = "pxo", .name = "pxo_board",
27062306a36Sopenharmony_ci		},
27162306a36Sopenharmony_ci		.num_parents = 1,
27262306a36Sopenharmony_ci		.ops = &clk_pll_ops,
27362306a36Sopenharmony_ci	},
27462306a36Sopenharmony_ci};
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_cistatic struct clk_regmap pll14_vote = {
27762306a36Sopenharmony_ci	.enable_reg = 0x34c0,
27862306a36Sopenharmony_ci	.enable_mask = BIT(14),
27962306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
28062306a36Sopenharmony_ci		.name = "pll14_vote",
28162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
28262306a36Sopenharmony_ci			&pll14.clkr.hw
28362306a36Sopenharmony_ci		},
28462306a36Sopenharmony_ci		.num_parents = 1,
28562306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
28662306a36Sopenharmony_ci	},
28762306a36Sopenharmony_ci};
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_cienum {
29062306a36Sopenharmony_ci	P_PXO,
29162306a36Sopenharmony_ci	P_PLL8,
29262306a36Sopenharmony_ci	P_PLL3,
29362306a36Sopenharmony_ci	P_CXO,
29462306a36Sopenharmony_ci};
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_map[] = {
29762306a36Sopenharmony_ci	{ P_PXO, 0 },
29862306a36Sopenharmony_ci	{ P_PLL8, 3 }
29962306a36Sopenharmony_ci};
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_pxo_pll8[] = {
30262306a36Sopenharmony_ci	{ .fw_name = "pxo", .name = "pxo_board" },
30362306a36Sopenharmony_ci	{ .hw = &pll8_vote.hw },
30462306a36Sopenharmony_ci};
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_cxo_map[] = {
30762306a36Sopenharmony_ci	{ P_PXO, 0 },
30862306a36Sopenharmony_ci	{ P_PLL8, 3 },
30962306a36Sopenharmony_ci	{ P_CXO, 5 }
31062306a36Sopenharmony_ci};
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_pxo_pll8_cxo[] = {
31362306a36Sopenharmony_ci	{ .fw_name = "pxo", .name = "pxo_board" },
31462306a36Sopenharmony_ci	{ .hw = &pll8_vote.hw },
31562306a36Sopenharmony_ci	{ .fw_name = "cxo", .name = "cxo_board" },
31662306a36Sopenharmony_ci};
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_pll3_map[] = {
31962306a36Sopenharmony_ci	{ P_PXO, 0 },
32062306a36Sopenharmony_ci	{ P_PLL8, 3 },
32162306a36Sopenharmony_ci	{ P_PLL3, 6 }
32262306a36Sopenharmony_ci};
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_pxo_pll8_pll3[] = {
32562306a36Sopenharmony_ci	{ .fw_name = "pxo", .name = "pxo_board" },
32662306a36Sopenharmony_ci	{ .hw = &pll8_vote.hw },
32762306a36Sopenharmony_ci	{ .hw = &pll3.clkr.hw },
32862306a36Sopenharmony_ci};
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_gsbi_uart[] = {
33162306a36Sopenharmony_ci	{  1843200, P_PLL8, 2,  6, 625 },
33262306a36Sopenharmony_ci	{  3686400, P_PLL8, 2, 12, 625 },
33362306a36Sopenharmony_ci	{  7372800, P_PLL8, 2, 24, 625 },
33462306a36Sopenharmony_ci	{ 14745600, P_PLL8, 2, 48, 625 },
33562306a36Sopenharmony_ci	{ 16000000, P_PLL8, 4,  1,   6 },
33662306a36Sopenharmony_ci	{ 24000000, P_PLL8, 4,  1,   4 },
33762306a36Sopenharmony_ci	{ 32000000, P_PLL8, 4,  1,   3 },
33862306a36Sopenharmony_ci	{ 40000000, P_PLL8, 1,  5,  48 },
33962306a36Sopenharmony_ci	{ 46400000, P_PLL8, 1, 29, 240 },
34062306a36Sopenharmony_ci	{ 48000000, P_PLL8, 4,  1,   2 },
34162306a36Sopenharmony_ci	{ 51200000, P_PLL8, 1,  2,  15 },
34262306a36Sopenharmony_ci	{ 56000000, P_PLL8, 1,  7,  48 },
34362306a36Sopenharmony_ci	{ 58982400, P_PLL8, 1, 96, 625 },
34462306a36Sopenharmony_ci	{ 64000000, P_PLL8, 2,  1,   3 },
34562306a36Sopenharmony_ci	{ }
34662306a36Sopenharmony_ci};
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_cistatic struct clk_rcg gsbi1_uart_src = {
34962306a36Sopenharmony_ci	.ns_reg = 0x29d4,
35062306a36Sopenharmony_ci	.md_reg = 0x29d0,
35162306a36Sopenharmony_ci	.mn = {
35262306a36Sopenharmony_ci		.mnctr_en_bit = 8,
35362306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
35462306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
35562306a36Sopenharmony_ci		.n_val_shift = 16,
35662306a36Sopenharmony_ci		.m_val_shift = 16,
35762306a36Sopenharmony_ci		.width = 16,
35862306a36Sopenharmony_ci	},
35962306a36Sopenharmony_ci	.p = {
36062306a36Sopenharmony_ci		.pre_div_shift = 3,
36162306a36Sopenharmony_ci		.pre_div_width = 2,
36262306a36Sopenharmony_ci	},
36362306a36Sopenharmony_ci	.s = {
36462306a36Sopenharmony_ci		.src_sel_shift = 0,
36562306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
36662306a36Sopenharmony_ci	},
36762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
36862306a36Sopenharmony_ci	.clkr = {
36962306a36Sopenharmony_ci		.enable_reg = 0x29d4,
37062306a36Sopenharmony_ci		.enable_mask = BIT(11),
37162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37262306a36Sopenharmony_ci			.name = "gsbi1_uart_src",
37362306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
37462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
37562306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
37662306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
37762306a36Sopenharmony_ci		},
37862306a36Sopenharmony_ci	},
37962306a36Sopenharmony_ci};
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_cistatic struct clk_branch gsbi1_uart_clk = {
38262306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
38362306a36Sopenharmony_ci	.halt_bit = 10,
38462306a36Sopenharmony_ci	.clkr = {
38562306a36Sopenharmony_ci		.enable_reg = 0x29d4,
38662306a36Sopenharmony_ci		.enable_mask = BIT(9),
38762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
38862306a36Sopenharmony_ci			.name = "gsbi1_uart_clk",
38962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
39062306a36Sopenharmony_ci				&gsbi1_uart_src.clkr.hw
39162306a36Sopenharmony_ci			},
39262306a36Sopenharmony_ci			.num_parents = 1,
39362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
39462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
39562306a36Sopenharmony_ci		},
39662306a36Sopenharmony_ci	},
39762306a36Sopenharmony_ci};
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_cistatic struct clk_rcg gsbi2_uart_src = {
40062306a36Sopenharmony_ci	.ns_reg = 0x29f4,
40162306a36Sopenharmony_ci	.md_reg = 0x29f0,
40262306a36Sopenharmony_ci	.mn = {
40362306a36Sopenharmony_ci		.mnctr_en_bit = 8,
40462306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
40562306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
40662306a36Sopenharmony_ci		.n_val_shift = 16,
40762306a36Sopenharmony_ci		.m_val_shift = 16,
40862306a36Sopenharmony_ci		.width = 16,
40962306a36Sopenharmony_ci	},
41062306a36Sopenharmony_ci	.p = {
41162306a36Sopenharmony_ci		.pre_div_shift = 3,
41262306a36Sopenharmony_ci		.pre_div_width = 2,
41362306a36Sopenharmony_ci	},
41462306a36Sopenharmony_ci	.s = {
41562306a36Sopenharmony_ci		.src_sel_shift = 0,
41662306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
41762306a36Sopenharmony_ci	},
41862306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
41962306a36Sopenharmony_ci	.clkr = {
42062306a36Sopenharmony_ci		.enable_reg = 0x29f4,
42162306a36Sopenharmony_ci		.enable_mask = BIT(11),
42262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
42362306a36Sopenharmony_ci			.name = "gsbi2_uart_src",
42462306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
42562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
42662306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
42762306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
42862306a36Sopenharmony_ci		},
42962306a36Sopenharmony_ci	},
43062306a36Sopenharmony_ci};
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_cistatic struct clk_branch gsbi2_uart_clk = {
43362306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
43462306a36Sopenharmony_ci	.halt_bit = 6,
43562306a36Sopenharmony_ci	.clkr = {
43662306a36Sopenharmony_ci		.enable_reg = 0x29f4,
43762306a36Sopenharmony_ci		.enable_mask = BIT(9),
43862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
43962306a36Sopenharmony_ci			.name = "gsbi2_uart_clk",
44062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
44162306a36Sopenharmony_ci				&gsbi2_uart_src.clkr.hw
44262306a36Sopenharmony_ci			},
44362306a36Sopenharmony_ci			.num_parents = 1,
44462306a36Sopenharmony_ci			.ops = &clk_branch_ops,
44562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
44662306a36Sopenharmony_ci		},
44762306a36Sopenharmony_ci	},
44862306a36Sopenharmony_ci};
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_cistatic struct clk_rcg gsbi3_uart_src = {
45162306a36Sopenharmony_ci	.ns_reg = 0x2a14,
45262306a36Sopenharmony_ci	.md_reg = 0x2a10,
45362306a36Sopenharmony_ci	.mn = {
45462306a36Sopenharmony_ci		.mnctr_en_bit = 8,
45562306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
45662306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
45762306a36Sopenharmony_ci		.n_val_shift = 16,
45862306a36Sopenharmony_ci		.m_val_shift = 16,
45962306a36Sopenharmony_ci		.width = 16,
46062306a36Sopenharmony_ci	},
46162306a36Sopenharmony_ci	.p = {
46262306a36Sopenharmony_ci		.pre_div_shift = 3,
46362306a36Sopenharmony_ci		.pre_div_width = 2,
46462306a36Sopenharmony_ci	},
46562306a36Sopenharmony_ci	.s = {
46662306a36Sopenharmony_ci		.src_sel_shift = 0,
46762306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
46862306a36Sopenharmony_ci	},
46962306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
47062306a36Sopenharmony_ci	.clkr = {
47162306a36Sopenharmony_ci		.enable_reg = 0x2a14,
47262306a36Sopenharmony_ci		.enable_mask = BIT(11),
47362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
47462306a36Sopenharmony_ci			.name = "gsbi3_uart_src",
47562306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
47662306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
47762306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
47862306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
47962306a36Sopenharmony_ci		},
48062306a36Sopenharmony_ci	},
48162306a36Sopenharmony_ci};
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_cistatic struct clk_branch gsbi3_uart_clk = {
48462306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
48562306a36Sopenharmony_ci	.halt_bit = 2,
48662306a36Sopenharmony_ci	.clkr = {
48762306a36Sopenharmony_ci		.enable_reg = 0x2a14,
48862306a36Sopenharmony_ci		.enable_mask = BIT(9),
48962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
49062306a36Sopenharmony_ci			.name = "gsbi3_uart_clk",
49162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
49262306a36Sopenharmony_ci				&gsbi3_uart_src.clkr.hw
49362306a36Sopenharmony_ci			},
49462306a36Sopenharmony_ci			.num_parents = 1,
49562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
49662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
49762306a36Sopenharmony_ci		},
49862306a36Sopenharmony_ci	},
49962306a36Sopenharmony_ci};
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_cistatic struct clk_rcg gsbi4_uart_src = {
50262306a36Sopenharmony_ci	.ns_reg = 0x2a34,
50362306a36Sopenharmony_ci	.md_reg = 0x2a30,
50462306a36Sopenharmony_ci	.mn = {
50562306a36Sopenharmony_ci		.mnctr_en_bit = 8,
50662306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
50762306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
50862306a36Sopenharmony_ci		.n_val_shift = 16,
50962306a36Sopenharmony_ci		.m_val_shift = 16,
51062306a36Sopenharmony_ci		.width = 16,
51162306a36Sopenharmony_ci	},
51262306a36Sopenharmony_ci	.p = {
51362306a36Sopenharmony_ci		.pre_div_shift = 3,
51462306a36Sopenharmony_ci		.pre_div_width = 2,
51562306a36Sopenharmony_ci	},
51662306a36Sopenharmony_ci	.s = {
51762306a36Sopenharmony_ci		.src_sel_shift = 0,
51862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
51962306a36Sopenharmony_ci	},
52062306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
52162306a36Sopenharmony_ci	.clkr = {
52262306a36Sopenharmony_ci		.enable_reg = 0x2a34,
52362306a36Sopenharmony_ci		.enable_mask = BIT(11),
52462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
52562306a36Sopenharmony_ci			.name = "gsbi4_uart_src",
52662306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
52762306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
52862306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
52962306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
53062306a36Sopenharmony_ci		},
53162306a36Sopenharmony_ci	},
53262306a36Sopenharmony_ci};
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_cistatic struct clk_branch gsbi4_uart_clk = {
53562306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
53662306a36Sopenharmony_ci	.halt_bit = 26,
53762306a36Sopenharmony_ci	.clkr = {
53862306a36Sopenharmony_ci		.enable_reg = 0x2a34,
53962306a36Sopenharmony_ci		.enable_mask = BIT(9),
54062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
54162306a36Sopenharmony_ci			.name = "gsbi4_uart_clk",
54262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
54362306a36Sopenharmony_ci				&gsbi4_uart_src.clkr.hw
54462306a36Sopenharmony_ci			},
54562306a36Sopenharmony_ci			.num_parents = 1,
54662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
54762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
54862306a36Sopenharmony_ci		},
54962306a36Sopenharmony_ci	},
55062306a36Sopenharmony_ci};
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_cistatic struct clk_rcg gsbi5_uart_src = {
55362306a36Sopenharmony_ci	.ns_reg = 0x2a54,
55462306a36Sopenharmony_ci	.md_reg = 0x2a50,
55562306a36Sopenharmony_ci	.mn = {
55662306a36Sopenharmony_ci		.mnctr_en_bit = 8,
55762306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
55862306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
55962306a36Sopenharmony_ci		.n_val_shift = 16,
56062306a36Sopenharmony_ci		.m_val_shift = 16,
56162306a36Sopenharmony_ci		.width = 16,
56262306a36Sopenharmony_ci	},
56362306a36Sopenharmony_ci	.p = {
56462306a36Sopenharmony_ci		.pre_div_shift = 3,
56562306a36Sopenharmony_ci		.pre_div_width = 2,
56662306a36Sopenharmony_ci	},
56762306a36Sopenharmony_ci	.s = {
56862306a36Sopenharmony_ci		.src_sel_shift = 0,
56962306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
57062306a36Sopenharmony_ci	},
57162306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
57262306a36Sopenharmony_ci	.clkr = {
57362306a36Sopenharmony_ci		.enable_reg = 0x2a54,
57462306a36Sopenharmony_ci		.enable_mask = BIT(11),
57562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
57662306a36Sopenharmony_ci			.name = "gsbi5_uart_src",
57762306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
57862306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
57962306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
58062306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
58162306a36Sopenharmony_ci		},
58262306a36Sopenharmony_ci	},
58362306a36Sopenharmony_ci};
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_cistatic struct clk_branch gsbi5_uart_clk = {
58662306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
58762306a36Sopenharmony_ci	.halt_bit = 22,
58862306a36Sopenharmony_ci	.clkr = {
58962306a36Sopenharmony_ci		.enable_reg = 0x2a54,
59062306a36Sopenharmony_ci		.enable_mask = BIT(9),
59162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
59262306a36Sopenharmony_ci			.name = "gsbi5_uart_clk",
59362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
59462306a36Sopenharmony_ci				&gsbi5_uart_src.clkr.hw
59562306a36Sopenharmony_ci			},
59662306a36Sopenharmony_ci			.num_parents = 1,
59762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
59862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
59962306a36Sopenharmony_ci		},
60062306a36Sopenharmony_ci	},
60162306a36Sopenharmony_ci};
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cistatic struct clk_rcg gsbi6_uart_src = {
60462306a36Sopenharmony_ci	.ns_reg = 0x2a74,
60562306a36Sopenharmony_ci	.md_reg = 0x2a70,
60662306a36Sopenharmony_ci	.mn = {
60762306a36Sopenharmony_ci		.mnctr_en_bit = 8,
60862306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
60962306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
61062306a36Sopenharmony_ci		.n_val_shift = 16,
61162306a36Sopenharmony_ci		.m_val_shift = 16,
61262306a36Sopenharmony_ci		.width = 16,
61362306a36Sopenharmony_ci	},
61462306a36Sopenharmony_ci	.p = {
61562306a36Sopenharmony_ci		.pre_div_shift = 3,
61662306a36Sopenharmony_ci		.pre_div_width = 2,
61762306a36Sopenharmony_ci	},
61862306a36Sopenharmony_ci	.s = {
61962306a36Sopenharmony_ci		.src_sel_shift = 0,
62062306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
62162306a36Sopenharmony_ci	},
62262306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
62362306a36Sopenharmony_ci	.clkr = {
62462306a36Sopenharmony_ci		.enable_reg = 0x2a74,
62562306a36Sopenharmony_ci		.enable_mask = BIT(11),
62662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
62762306a36Sopenharmony_ci			.name = "gsbi6_uart_src",
62862306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
62962306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
63062306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
63162306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
63262306a36Sopenharmony_ci		},
63362306a36Sopenharmony_ci	},
63462306a36Sopenharmony_ci};
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_cistatic struct clk_branch gsbi6_uart_clk = {
63762306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
63862306a36Sopenharmony_ci	.halt_bit = 18,
63962306a36Sopenharmony_ci	.clkr = {
64062306a36Sopenharmony_ci		.enable_reg = 0x2a74,
64162306a36Sopenharmony_ci		.enable_mask = BIT(9),
64262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
64362306a36Sopenharmony_ci			.name = "gsbi6_uart_clk",
64462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
64562306a36Sopenharmony_ci				&gsbi6_uart_src.clkr.hw
64662306a36Sopenharmony_ci			},
64762306a36Sopenharmony_ci			.num_parents = 1,
64862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
64962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
65062306a36Sopenharmony_ci		},
65162306a36Sopenharmony_ci	},
65262306a36Sopenharmony_ci};
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_cistatic struct clk_rcg gsbi7_uart_src = {
65562306a36Sopenharmony_ci	.ns_reg = 0x2a94,
65662306a36Sopenharmony_ci	.md_reg = 0x2a90,
65762306a36Sopenharmony_ci	.mn = {
65862306a36Sopenharmony_ci		.mnctr_en_bit = 8,
65962306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
66062306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
66162306a36Sopenharmony_ci		.n_val_shift = 16,
66262306a36Sopenharmony_ci		.m_val_shift = 16,
66362306a36Sopenharmony_ci		.width = 16,
66462306a36Sopenharmony_ci	},
66562306a36Sopenharmony_ci	.p = {
66662306a36Sopenharmony_ci		.pre_div_shift = 3,
66762306a36Sopenharmony_ci		.pre_div_width = 2,
66862306a36Sopenharmony_ci	},
66962306a36Sopenharmony_ci	.s = {
67062306a36Sopenharmony_ci		.src_sel_shift = 0,
67162306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
67262306a36Sopenharmony_ci	},
67362306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
67462306a36Sopenharmony_ci	.clkr = {
67562306a36Sopenharmony_ci		.enable_reg = 0x2a94,
67662306a36Sopenharmony_ci		.enable_mask = BIT(11),
67762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
67862306a36Sopenharmony_ci			.name = "gsbi7_uart_src",
67962306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
68062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
68162306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
68262306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
68362306a36Sopenharmony_ci		},
68462306a36Sopenharmony_ci	},
68562306a36Sopenharmony_ci};
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_cistatic struct clk_branch gsbi7_uart_clk = {
68862306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
68962306a36Sopenharmony_ci	.halt_bit = 14,
69062306a36Sopenharmony_ci	.clkr = {
69162306a36Sopenharmony_ci		.enable_reg = 0x2a94,
69262306a36Sopenharmony_ci		.enable_mask = BIT(9),
69362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
69462306a36Sopenharmony_ci			.name = "gsbi7_uart_clk",
69562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
69662306a36Sopenharmony_ci				&gsbi7_uart_src.clkr.hw
69762306a36Sopenharmony_ci			},
69862306a36Sopenharmony_ci			.num_parents = 1,
69962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
70062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
70162306a36Sopenharmony_ci		},
70262306a36Sopenharmony_ci	},
70362306a36Sopenharmony_ci};
70462306a36Sopenharmony_ci
70562306a36Sopenharmony_cistatic struct clk_rcg gsbi8_uart_src = {
70662306a36Sopenharmony_ci	.ns_reg = 0x2ab4,
70762306a36Sopenharmony_ci	.md_reg = 0x2ab0,
70862306a36Sopenharmony_ci	.mn = {
70962306a36Sopenharmony_ci		.mnctr_en_bit = 8,
71062306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
71162306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
71262306a36Sopenharmony_ci		.n_val_shift = 16,
71362306a36Sopenharmony_ci		.m_val_shift = 16,
71462306a36Sopenharmony_ci		.width = 16,
71562306a36Sopenharmony_ci	},
71662306a36Sopenharmony_ci	.p = {
71762306a36Sopenharmony_ci		.pre_div_shift = 3,
71862306a36Sopenharmony_ci		.pre_div_width = 2,
71962306a36Sopenharmony_ci	},
72062306a36Sopenharmony_ci	.s = {
72162306a36Sopenharmony_ci		.src_sel_shift = 0,
72262306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
72362306a36Sopenharmony_ci	},
72462306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
72562306a36Sopenharmony_ci	.clkr = {
72662306a36Sopenharmony_ci		.enable_reg = 0x2ab4,
72762306a36Sopenharmony_ci		.enable_mask = BIT(11),
72862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
72962306a36Sopenharmony_ci			.name = "gsbi8_uart_src",
73062306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
73162306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
73262306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
73362306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
73462306a36Sopenharmony_ci		},
73562306a36Sopenharmony_ci	},
73662306a36Sopenharmony_ci};
73762306a36Sopenharmony_ci
73862306a36Sopenharmony_cistatic struct clk_branch gsbi8_uart_clk = {
73962306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
74062306a36Sopenharmony_ci	.halt_bit = 10,
74162306a36Sopenharmony_ci	.clkr = {
74262306a36Sopenharmony_ci		.enable_reg = 0x2ab4,
74362306a36Sopenharmony_ci		.enable_mask = BIT(9),
74462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
74562306a36Sopenharmony_ci			.name = "gsbi8_uart_clk",
74662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
74762306a36Sopenharmony_ci				&gsbi8_uart_src.clkr.hw
74862306a36Sopenharmony_ci			},
74962306a36Sopenharmony_ci			.num_parents = 1,
75062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
75162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
75262306a36Sopenharmony_ci		},
75362306a36Sopenharmony_ci	},
75462306a36Sopenharmony_ci};
75562306a36Sopenharmony_ci
75662306a36Sopenharmony_cistatic struct clk_rcg gsbi9_uart_src = {
75762306a36Sopenharmony_ci	.ns_reg = 0x2ad4,
75862306a36Sopenharmony_ci	.md_reg = 0x2ad0,
75962306a36Sopenharmony_ci	.mn = {
76062306a36Sopenharmony_ci		.mnctr_en_bit = 8,
76162306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
76262306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
76362306a36Sopenharmony_ci		.n_val_shift = 16,
76462306a36Sopenharmony_ci		.m_val_shift = 16,
76562306a36Sopenharmony_ci		.width = 16,
76662306a36Sopenharmony_ci	},
76762306a36Sopenharmony_ci	.p = {
76862306a36Sopenharmony_ci		.pre_div_shift = 3,
76962306a36Sopenharmony_ci		.pre_div_width = 2,
77062306a36Sopenharmony_ci	},
77162306a36Sopenharmony_ci	.s = {
77262306a36Sopenharmony_ci		.src_sel_shift = 0,
77362306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
77462306a36Sopenharmony_ci	},
77562306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
77662306a36Sopenharmony_ci	.clkr = {
77762306a36Sopenharmony_ci		.enable_reg = 0x2ad4,
77862306a36Sopenharmony_ci		.enable_mask = BIT(11),
77962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
78062306a36Sopenharmony_ci			.name = "gsbi9_uart_src",
78162306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
78262306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
78362306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
78462306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
78562306a36Sopenharmony_ci		},
78662306a36Sopenharmony_ci	},
78762306a36Sopenharmony_ci};
78862306a36Sopenharmony_ci
78962306a36Sopenharmony_cistatic struct clk_branch gsbi9_uart_clk = {
79062306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
79162306a36Sopenharmony_ci	.halt_bit = 6,
79262306a36Sopenharmony_ci	.clkr = {
79362306a36Sopenharmony_ci		.enable_reg = 0x2ad4,
79462306a36Sopenharmony_ci		.enable_mask = BIT(9),
79562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
79662306a36Sopenharmony_ci			.name = "gsbi9_uart_clk",
79762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
79862306a36Sopenharmony_ci				&gsbi9_uart_src.clkr.hw
79962306a36Sopenharmony_ci			},
80062306a36Sopenharmony_ci			.num_parents = 1,
80162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
80262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
80362306a36Sopenharmony_ci		},
80462306a36Sopenharmony_ci	},
80562306a36Sopenharmony_ci};
80662306a36Sopenharmony_ci
80762306a36Sopenharmony_cistatic struct clk_rcg gsbi10_uart_src = {
80862306a36Sopenharmony_ci	.ns_reg = 0x2af4,
80962306a36Sopenharmony_ci	.md_reg = 0x2af0,
81062306a36Sopenharmony_ci	.mn = {
81162306a36Sopenharmony_ci		.mnctr_en_bit = 8,
81262306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
81362306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
81462306a36Sopenharmony_ci		.n_val_shift = 16,
81562306a36Sopenharmony_ci		.m_val_shift = 16,
81662306a36Sopenharmony_ci		.width = 16,
81762306a36Sopenharmony_ci	},
81862306a36Sopenharmony_ci	.p = {
81962306a36Sopenharmony_ci		.pre_div_shift = 3,
82062306a36Sopenharmony_ci		.pre_div_width = 2,
82162306a36Sopenharmony_ci	},
82262306a36Sopenharmony_ci	.s = {
82362306a36Sopenharmony_ci		.src_sel_shift = 0,
82462306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
82562306a36Sopenharmony_ci	},
82662306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
82762306a36Sopenharmony_ci	.clkr = {
82862306a36Sopenharmony_ci		.enable_reg = 0x2af4,
82962306a36Sopenharmony_ci		.enable_mask = BIT(11),
83062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
83162306a36Sopenharmony_ci			.name = "gsbi10_uart_src",
83262306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
83362306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
83462306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
83562306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
83662306a36Sopenharmony_ci		},
83762306a36Sopenharmony_ci	},
83862306a36Sopenharmony_ci};
83962306a36Sopenharmony_ci
84062306a36Sopenharmony_cistatic struct clk_branch gsbi10_uart_clk = {
84162306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
84262306a36Sopenharmony_ci	.halt_bit = 2,
84362306a36Sopenharmony_ci	.clkr = {
84462306a36Sopenharmony_ci		.enable_reg = 0x2af4,
84562306a36Sopenharmony_ci		.enable_mask = BIT(9),
84662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
84762306a36Sopenharmony_ci			.name = "gsbi10_uart_clk",
84862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
84962306a36Sopenharmony_ci				&gsbi10_uart_src.clkr.hw
85062306a36Sopenharmony_ci			},
85162306a36Sopenharmony_ci			.num_parents = 1,
85262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
85362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
85462306a36Sopenharmony_ci		},
85562306a36Sopenharmony_ci	},
85662306a36Sopenharmony_ci};
85762306a36Sopenharmony_ci
85862306a36Sopenharmony_cistatic struct clk_rcg gsbi11_uart_src = {
85962306a36Sopenharmony_ci	.ns_reg = 0x2b14,
86062306a36Sopenharmony_ci	.md_reg = 0x2b10,
86162306a36Sopenharmony_ci	.mn = {
86262306a36Sopenharmony_ci		.mnctr_en_bit = 8,
86362306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
86462306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
86562306a36Sopenharmony_ci		.n_val_shift = 16,
86662306a36Sopenharmony_ci		.m_val_shift = 16,
86762306a36Sopenharmony_ci		.width = 16,
86862306a36Sopenharmony_ci	},
86962306a36Sopenharmony_ci	.p = {
87062306a36Sopenharmony_ci		.pre_div_shift = 3,
87162306a36Sopenharmony_ci		.pre_div_width = 2,
87262306a36Sopenharmony_ci	},
87362306a36Sopenharmony_ci	.s = {
87462306a36Sopenharmony_ci		.src_sel_shift = 0,
87562306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
87662306a36Sopenharmony_ci	},
87762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
87862306a36Sopenharmony_ci	.clkr = {
87962306a36Sopenharmony_ci		.enable_reg = 0x2b14,
88062306a36Sopenharmony_ci		.enable_mask = BIT(11),
88162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
88262306a36Sopenharmony_ci			.name = "gsbi11_uart_src",
88362306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
88462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
88562306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
88662306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
88762306a36Sopenharmony_ci		},
88862306a36Sopenharmony_ci	},
88962306a36Sopenharmony_ci};
89062306a36Sopenharmony_ci
89162306a36Sopenharmony_cistatic struct clk_branch gsbi11_uart_clk = {
89262306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
89362306a36Sopenharmony_ci	.halt_bit = 17,
89462306a36Sopenharmony_ci	.clkr = {
89562306a36Sopenharmony_ci		.enable_reg = 0x2b14,
89662306a36Sopenharmony_ci		.enable_mask = BIT(9),
89762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
89862306a36Sopenharmony_ci			.name = "gsbi11_uart_clk",
89962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
90062306a36Sopenharmony_ci				&gsbi11_uart_src.clkr.hw
90162306a36Sopenharmony_ci			},
90262306a36Sopenharmony_ci			.num_parents = 1,
90362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
90462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
90562306a36Sopenharmony_ci		},
90662306a36Sopenharmony_ci	},
90762306a36Sopenharmony_ci};
90862306a36Sopenharmony_ci
90962306a36Sopenharmony_cistatic struct clk_rcg gsbi12_uart_src = {
91062306a36Sopenharmony_ci	.ns_reg = 0x2b34,
91162306a36Sopenharmony_ci	.md_reg = 0x2b30,
91262306a36Sopenharmony_ci	.mn = {
91362306a36Sopenharmony_ci		.mnctr_en_bit = 8,
91462306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
91562306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
91662306a36Sopenharmony_ci		.n_val_shift = 16,
91762306a36Sopenharmony_ci		.m_val_shift = 16,
91862306a36Sopenharmony_ci		.width = 16,
91962306a36Sopenharmony_ci	},
92062306a36Sopenharmony_ci	.p = {
92162306a36Sopenharmony_ci		.pre_div_shift = 3,
92262306a36Sopenharmony_ci		.pre_div_width = 2,
92362306a36Sopenharmony_ci	},
92462306a36Sopenharmony_ci	.s = {
92562306a36Sopenharmony_ci		.src_sel_shift = 0,
92662306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
92762306a36Sopenharmony_ci	},
92862306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
92962306a36Sopenharmony_ci	.clkr = {
93062306a36Sopenharmony_ci		.enable_reg = 0x2b34,
93162306a36Sopenharmony_ci		.enable_mask = BIT(11),
93262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
93362306a36Sopenharmony_ci			.name = "gsbi12_uart_src",
93462306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
93562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
93662306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
93762306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
93862306a36Sopenharmony_ci		},
93962306a36Sopenharmony_ci	},
94062306a36Sopenharmony_ci};
94162306a36Sopenharmony_ci
94262306a36Sopenharmony_cistatic struct clk_branch gsbi12_uart_clk = {
94362306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
94462306a36Sopenharmony_ci	.halt_bit = 13,
94562306a36Sopenharmony_ci	.clkr = {
94662306a36Sopenharmony_ci		.enable_reg = 0x2b34,
94762306a36Sopenharmony_ci		.enable_mask = BIT(9),
94862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
94962306a36Sopenharmony_ci			.name = "gsbi12_uart_clk",
95062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
95162306a36Sopenharmony_ci				&gsbi12_uart_src.clkr.hw
95262306a36Sopenharmony_ci			},
95362306a36Sopenharmony_ci			.num_parents = 1,
95462306a36Sopenharmony_ci			.ops = &clk_branch_ops,
95562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
95662306a36Sopenharmony_ci		},
95762306a36Sopenharmony_ci	},
95862306a36Sopenharmony_ci};
95962306a36Sopenharmony_ci
96062306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_gsbi_qup[] = {
96162306a36Sopenharmony_ci	{  1100000, P_PXO,  1, 2, 49 },
96262306a36Sopenharmony_ci	{  5400000, P_PXO,  1, 1,  5 },
96362306a36Sopenharmony_ci	{ 10800000, P_PXO,  1, 2,  5 },
96462306a36Sopenharmony_ci	{ 15060000, P_PLL8, 1, 2, 51 },
96562306a36Sopenharmony_ci	{ 24000000, P_PLL8, 4, 1,  4 },
96662306a36Sopenharmony_ci	{ 25600000, P_PLL8, 1, 1, 15 },
96762306a36Sopenharmony_ci	{ 27000000, P_PXO,  1, 0,  0 },
96862306a36Sopenharmony_ci	{ 48000000, P_PLL8, 4, 1,  2 },
96962306a36Sopenharmony_ci	{ 51200000, P_PLL8, 1, 2, 15 },
97062306a36Sopenharmony_ci	{ }
97162306a36Sopenharmony_ci};
97262306a36Sopenharmony_ci
97362306a36Sopenharmony_cistatic struct clk_rcg gsbi1_qup_src = {
97462306a36Sopenharmony_ci	.ns_reg = 0x29cc,
97562306a36Sopenharmony_ci	.md_reg = 0x29c8,
97662306a36Sopenharmony_ci	.mn = {
97762306a36Sopenharmony_ci		.mnctr_en_bit = 8,
97862306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
97962306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
98062306a36Sopenharmony_ci		.n_val_shift = 16,
98162306a36Sopenharmony_ci		.m_val_shift = 16,
98262306a36Sopenharmony_ci		.width = 8,
98362306a36Sopenharmony_ci	},
98462306a36Sopenharmony_ci	.p = {
98562306a36Sopenharmony_ci		.pre_div_shift = 3,
98662306a36Sopenharmony_ci		.pre_div_width = 2,
98762306a36Sopenharmony_ci	},
98862306a36Sopenharmony_ci	.s = {
98962306a36Sopenharmony_ci		.src_sel_shift = 0,
99062306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
99162306a36Sopenharmony_ci	},
99262306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
99362306a36Sopenharmony_ci	.clkr = {
99462306a36Sopenharmony_ci		.enable_reg = 0x29cc,
99562306a36Sopenharmony_ci		.enable_mask = BIT(11),
99662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
99762306a36Sopenharmony_ci			.name = "gsbi1_qup_src",
99862306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
99962306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
100062306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
100162306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
100262306a36Sopenharmony_ci		},
100362306a36Sopenharmony_ci	},
100462306a36Sopenharmony_ci};
100562306a36Sopenharmony_ci
100662306a36Sopenharmony_cistatic struct clk_branch gsbi1_qup_clk = {
100762306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
100862306a36Sopenharmony_ci	.halt_bit = 9,
100962306a36Sopenharmony_ci	.clkr = {
101062306a36Sopenharmony_ci		.enable_reg = 0x29cc,
101162306a36Sopenharmony_ci		.enable_mask = BIT(9),
101262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
101362306a36Sopenharmony_ci			.name = "gsbi1_qup_clk",
101462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
101562306a36Sopenharmony_ci				&gsbi1_qup_src.clkr.hw
101662306a36Sopenharmony_ci			},
101762306a36Sopenharmony_ci			.num_parents = 1,
101862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
101962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
102062306a36Sopenharmony_ci		},
102162306a36Sopenharmony_ci	},
102262306a36Sopenharmony_ci};
102362306a36Sopenharmony_ci
102462306a36Sopenharmony_cistatic struct clk_rcg gsbi2_qup_src = {
102562306a36Sopenharmony_ci	.ns_reg = 0x29ec,
102662306a36Sopenharmony_ci	.md_reg = 0x29e8,
102762306a36Sopenharmony_ci	.mn = {
102862306a36Sopenharmony_ci		.mnctr_en_bit = 8,
102962306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
103062306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
103162306a36Sopenharmony_ci		.n_val_shift = 16,
103262306a36Sopenharmony_ci		.m_val_shift = 16,
103362306a36Sopenharmony_ci		.width = 8,
103462306a36Sopenharmony_ci	},
103562306a36Sopenharmony_ci	.p = {
103662306a36Sopenharmony_ci		.pre_div_shift = 3,
103762306a36Sopenharmony_ci		.pre_div_width = 2,
103862306a36Sopenharmony_ci	},
103962306a36Sopenharmony_ci	.s = {
104062306a36Sopenharmony_ci		.src_sel_shift = 0,
104162306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
104262306a36Sopenharmony_ci	},
104362306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
104462306a36Sopenharmony_ci	.clkr = {
104562306a36Sopenharmony_ci		.enable_reg = 0x29ec,
104662306a36Sopenharmony_ci		.enable_mask = BIT(11),
104762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
104862306a36Sopenharmony_ci			.name = "gsbi2_qup_src",
104962306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
105062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
105162306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
105262306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
105362306a36Sopenharmony_ci		},
105462306a36Sopenharmony_ci	},
105562306a36Sopenharmony_ci};
105662306a36Sopenharmony_ci
105762306a36Sopenharmony_cistatic struct clk_branch gsbi2_qup_clk = {
105862306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
105962306a36Sopenharmony_ci	.halt_bit = 4,
106062306a36Sopenharmony_ci	.clkr = {
106162306a36Sopenharmony_ci		.enable_reg = 0x29ec,
106262306a36Sopenharmony_ci		.enable_mask = BIT(9),
106362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
106462306a36Sopenharmony_ci			.name = "gsbi2_qup_clk",
106562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
106662306a36Sopenharmony_ci				&gsbi2_qup_src.clkr.hw
106762306a36Sopenharmony_ci			},
106862306a36Sopenharmony_ci			.num_parents = 1,
106962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
107062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
107162306a36Sopenharmony_ci		},
107262306a36Sopenharmony_ci	},
107362306a36Sopenharmony_ci};
107462306a36Sopenharmony_ci
107562306a36Sopenharmony_cistatic struct clk_rcg gsbi3_qup_src = {
107662306a36Sopenharmony_ci	.ns_reg = 0x2a0c,
107762306a36Sopenharmony_ci	.md_reg = 0x2a08,
107862306a36Sopenharmony_ci	.mn = {
107962306a36Sopenharmony_ci		.mnctr_en_bit = 8,
108062306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
108162306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
108262306a36Sopenharmony_ci		.n_val_shift = 16,
108362306a36Sopenharmony_ci		.m_val_shift = 16,
108462306a36Sopenharmony_ci		.width = 8,
108562306a36Sopenharmony_ci	},
108662306a36Sopenharmony_ci	.p = {
108762306a36Sopenharmony_ci		.pre_div_shift = 3,
108862306a36Sopenharmony_ci		.pre_div_width = 2,
108962306a36Sopenharmony_ci	},
109062306a36Sopenharmony_ci	.s = {
109162306a36Sopenharmony_ci		.src_sel_shift = 0,
109262306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
109362306a36Sopenharmony_ci	},
109462306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
109562306a36Sopenharmony_ci	.clkr = {
109662306a36Sopenharmony_ci		.enable_reg = 0x2a0c,
109762306a36Sopenharmony_ci		.enable_mask = BIT(11),
109862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
109962306a36Sopenharmony_ci			.name = "gsbi3_qup_src",
110062306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
110162306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
110262306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
110362306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
110462306a36Sopenharmony_ci		},
110562306a36Sopenharmony_ci	},
110662306a36Sopenharmony_ci};
110762306a36Sopenharmony_ci
110862306a36Sopenharmony_cistatic struct clk_branch gsbi3_qup_clk = {
110962306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
111062306a36Sopenharmony_ci	.halt_bit = 0,
111162306a36Sopenharmony_ci	.clkr = {
111262306a36Sopenharmony_ci		.enable_reg = 0x2a0c,
111362306a36Sopenharmony_ci		.enable_mask = BIT(9),
111462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
111562306a36Sopenharmony_ci			.name = "gsbi3_qup_clk",
111662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
111762306a36Sopenharmony_ci				&gsbi3_qup_src.clkr.hw
111862306a36Sopenharmony_ci			},
111962306a36Sopenharmony_ci			.num_parents = 1,
112062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
112162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
112262306a36Sopenharmony_ci		},
112362306a36Sopenharmony_ci	},
112462306a36Sopenharmony_ci};
112562306a36Sopenharmony_ci
112662306a36Sopenharmony_cistatic struct clk_rcg gsbi4_qup_src = {
112762306a36Sopenharmony_ci	.ns_reg = 0x2a2c,
112862306a36Sopenharmony_ci	.md_reg = 0x2a28,
112962306a36Sopenharmony_ci	.mn = {
113062306a36Sopenharmony_ci		.mnctr_en_bit = 8,
113162306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
113262306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
113362306a36Sopenharmony_ci		.n_val_shift = 16,
113462306a36Sopenharmony_ci		.m_val_shift = 16,
113562306a36Sopenharmony_ci		.width = 8,
113662306a36Sopenharmony_ci	},
113762306a36Sopenharmony_ci	.p = {
113862306a36Sopenharmony_ci		.pre_div_shift = 3,
113962306a36Sopenharmony_ci		.pre_div_width = 2,
114062306a36Sopenharmony_ci	},
114162306a36Sopenharmony_ci	.s = {
114262306a36Sopenharmony_ci		.src_sel_shift = 0,
114362306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
114462306a36Sopenharmony_ci	},
114562306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
114662306a36Sopenharmony_ci	.clkr = {
114762306a36Sopenharmony_ci		.enable_reg = 0x2a2c,
114862306a36Sopenharmony_ci		.enable_mask = BIT(11),
114962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
115062306a36Sopenharmony_ci			.name = "gsbi4_qup_src",
115162306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
115262306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
115362306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
115462306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
115562306a36Sopenharmony_ci		},
115662306a36Sopenharmony_ci	},
115762306a36Sopenharmony_ci};
115862306a36Sopenharmony_ci
115962306a36Sopenharmony_cistatic struct clk_branch gsbi4_qup_clk = {
116062306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
116162306a36Sopenharmony_ci	.halt_bit = 24,
116262306a36Sopenharmony_ci	.clkr = {
116362306a36Sopenharmony_ci		.enable_reg = 0x2a2c,
116462306a36Sopenharmony_ci		.enable_mask = BIT(9),
116562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
116662306a36Sopenharmony_ci			.name = "gsbi4_qup_clk",
116762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
116862306a36Sopenharmony_ci				&gsbi4_qup_src.clkr.hw
116962306a36Sopenharmony_ci			},
117062306a36Sopenharmony_ci			.num_parents = 1,
117162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
117262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
117362306a36Sopenharmony_ci		},
117462306a36Sopenharmony_ci	},
117562306a36Sopenharmony_ci};
117662306a36Sopenharmony_ci
117762306a36Sopenharmony_cistatic struct clk_rcg gsbi5_qup_src = {
117862306a36Sopenharmony_ci	.ns_reg = 0x2a4c,
117962306a36Sopenharmony_ci	.md_reg = 0x2a48,
118062306a36Sopenharmony_ci	.mn = {
118162306a36Sopenharmony_ci		.mnctr_en_bit = 8,
118262306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
118362306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
118462306a36Sopenharmony_ci		.n_val_shift = 16,
118562306a36Sopenharmony_ci		.m_val_shift = 16,
118662306a36Sopenharmony_ci		.width = 8,
118762306a36Sopenharmony_ci	},
118862306a36Sopenharmony_ci	.p = {
118962306a36Sopenharmony_ci		.pre_div_shift = 3,
119062306a36Sopenharmony_ci		.pre_div_width = 2,
119162306a36Sopenharmony_ci	},
119262306a36Sopenharmony_ci	.s = {
119362306a36Sopenharmony_ci		.src_sel_shift = 0,
119462306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
119562306a36Sopenharmony_ci	},
119662306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
119762306a36Sopenharmony_ci	.clkr = {
119862306a36Sopenharmony_ci		.enable_reg = 0x2a4c,
119962306a36Sopenharmony_ci		.enable_mask = BIT(11),
120062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
120162306a36Sopenharmony_ci			.name = "gsbi5_qup_src",
120262306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
120362306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
120462306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
120562306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
120662306a36Sopenharmony_ci		},
120762306a36Sopenharmony_ci	},
120862306a36Sopenharmony_ci};
120962306a36Sopenharmony_ci
121062306a36Sopenharmony_cistatic struct clk_branch gsbi5_qup_clk = {
121162306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
121262306a36Sopenharmony_ci	.halt_bit = 20,
121362306a36Sopenharmony_ci	.clkr = {
121462306a36Sopenharmony_ci		.enable_reg = 0x2a4c,
121562306a36Sopenharmony_ci		.enable_mask = BIT(9),
121662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
121762306a36Sopenharmony_ci			.name = "gsbi5_qup_clk",
121862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
121962306a36Sopenharmony_ci				&gsbi5_qup_src.clkr.hw
122062306a36Sopenharmony_ci			},
122162306a36Sopenharmony_ci			.num_parents = 1,
122262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
122362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
122462306a36Sopenharmony_ci		},
122562306a36Sopenharmony_ci	},
122662306a36Sopenharmony_ci};
122762306a36Sopenharmony_ci
122862306a36Sopenharmony_cistatic struct clk_rcg gsbi6_qup_src = {
122962306a36Sopenharmony_ci	.ns_reg = 0x2a6c,
123062306a36Sopenharmony_ci	.md_reg = 0x2a68,
123162306a36Sopenharmony_ci	.mn = {
123262306a36Sopenharmony_ci		.mnctr_en_bit = 8,
123362306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
123462306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
123562306a36Sopenharmony_ci		.n_val_shift = 16,
123662306a36Sopenharmony_ci		.m_val_shift = 16,
123762306a36Sopenharmony_ci		.width = 8,
123862306a36Sopenharmony_ci	},
123962306a36Sopenharmony_ci	.p = {
124062306a36Sopenharmony_ci		.pre_div_shift = 3,
124162306a36Sopenharmony_ci		.pre_div_width = 2,
124262306a36Sopenharmony_ci	},
124362306a36Sopenharmony_ci	.s = {
124462306a36Sopenharmony_ci		.src_sel_shift = 0,
124562306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
124662306a36Sopenharmony_ci	},
124762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
124862306a36Sopenharmony_ci	.clkr = {
124962306a36Sopenharmony_ci		.enable_reg = 0x2a6c,
125062306a36Sopenharmony_ci		.enable_mask = BIT(11),
125162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
125262306a36Sopenharmony_ci			.name = "gsbi6_qup_src",
125362306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
125462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
125562306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
125662306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
125762306a36Sopenharmony_ci		},
125862306a36Sopenharmony_ci	},
125962306a36Sopenharmony_ci};
126062306a36Sopenharmony_ci
126162306a36Sopenharmony_cistatic struct clk_branch gsbi6_qup_clk = {
126262306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
126362306a36Sopenharmony_ci	.halt_bit = 16,
126462306a36Sopenharmony_ci	.clkr = {
126562306a36Sopenharmony_ci		.enable_reg = 0x2a6c,
126662306a36Sopenharmony_ci		.enable_mask = BIT(9),
126762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
126862306a36Sopenharmony_ci			.name = "gsbi6_qup_clk",
126962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
127062306a36Sopenharmony_ci				&gsbi6_qup_src.clkr.hw
127162306a36Sopenharmony_ci			},
127262306a36Sopenharmony_ci			.num_parents = 1,
127362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
127462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
127562306a36Sopenharmony_ci		},
127662306a36Sopenharmony_ci	},
127762306a36Sopenharmony_ci};
127862306a36Sopenharmony_ci
127962306a36Sopenharmony_cistatic struct clk_rcg gsbi7_qup_src = {
128062306a36Sopenharmony_ci	.ns_reg = 0x2a8c,
128162306a36Sopenharmony_ci	.md_reg = 0x2a88,
128262306a36Sopenharmony_ci	.mn = {
128362306a36Sopenharmony_ci		.mnctr_en_bit = 8,
128462306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
128562306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
128662306a36Sopenharmony_ci		.n_val_shift = 16,
128762306a36Sopenharmony_ci		.m_val_shift = 16,
128862306a36Sopenharmony_ci		.width = 8,
128962306a36Sopenharmony_ci	},
129062306a36Sopenharmony_ci	.p = {
129162306a36Sopenharmony_ci		.pre_div_shift = 3,
129262306a36Sopenharmony_ci		.pre_div_width = 2,
129362306a36Sopenharmony_ci	},
129462306a36Sopenharmony_ci	.s = {
129562306a36Sopenharmony_ci		.src_sel_shift = 0,
129662306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
129762306a36Sopenharmony_ci	},
129862306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
129962306a36Sopenharmony_ci	.clkr = {
130062306a36Sopenharmony_ci		.enable_reg = 0x2a8c,
130162306a36Sopenharmony_ci		.enable_mask = BIT(11),
130262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
130362306a36Sopenharmony_ci			.name = "gsbi7_qup_src",
130462306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
130562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
130662306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
130762306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
130862306a36Sopenharmony_ci		},
130962306a36Sopenharmony_ci	},
131062306a36Sopenharmony_ci};
131162306a36Sopenharmony_ci
131262306a36Sopenharmony_cistatic struct clk_branch gsbi7_qup_clk = {
131362306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
131462306a36Sopenharmony_ci	.halt_bit = 12,
131562306a36Sopenharmony_ci	.clkr = {
131662306a36Sopenharmony_ci		.enable_reg = 0x2a8c,
131762306a36Sopenharmony_ci		.enable_mask = BIT(9),
131862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
131962306a36Sopenharmony_ci			.name = "gsbi7_qup_clk",
132062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
132162306a36Sopenharmony_ci				&gsbi7_qup_src.clkr.hw
132262306a36Sopenharmony_ci			},
132362306a36Sopenharmony_ci			.num_parents = 1,
132462306a36Sopenharmony_ci			.ops = &clk_branch_ops,
132562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
132662306a36Sopenharmony_ci		},
132762306a36Sopenharmony_ci	},
132862306a36Sopenharmony_ci};
132962306a36Sopenharmony_ci
133062306a36Sopenharmony_cistatic struct clk_rcg gsbi8_qup_src = {
133162306a36Sopenharmony_ci	.ns_reg = 0x2aac,
133262306a36Sopenharmony_ci	.md_reg = 0x2aa8,
133362306a36Sopenharmony_ci	.mn = {
133462306a36Sopenharmony_ci		.mnctr_en_bit = 8,
133562306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
133662306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
133762306a36Sopenharmony_ci		.n_val_shift = 16,
133862306a36Sopenharmony_ci		.m_val_shift = 16,
133962306a36Sopenharmony_ci		.width = 8,
134062306a36Sopenharmony_ci	},
134162306a36Sopenharmony_ci	.p = {
134262306a36Sopenharmony_ci		.pre_div_shift = 3,
134362306a36Sopenharmony_ci		.pre_div_width = 2,
134462306a36Sopenharmony_ci	},
134562306a36Sopenharmony_ci	.s = {
134662306a36Sopenharmony_ci		.src_sel_shift = 0,
134762306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
134862306a36Sopenharmony_ci	},
134962306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
135062306a36Sopenharmony_ci	.clkr = {
135162306a36Sopenharmony_ci		.enable_reg = 0x2aac,
135262306a36Sopenharmony_ci		.enable_mask = BIT(11),
135362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135462306a36Sopenharmony_ci			.name = "gsbi8_qup_src",
135562306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
135662306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
135762306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
135862306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
135962306a36Sopenharmony_ci		},
136062306a36Sopenharmony_ci	},
136162306a36Sopenharmony_ci};
136262306a36Sopenharmony_ci
136362306a36Sopenharmony_cistatic struct clk_branch gsbi8_qup_clk = {
136462306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
136562306a36Sopenharmony_ci	.halt_bit = 8,
136662306a36Sopenharmony_ci	.clkr = {
136762306a36Sopenharmony_ci		.enable_reg = 0x2aac,
136862306a36Sopenharmony_ci		.enable_mask = BIT(9),
136962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
137062306a36Sopenharmony_ci			.name = "gsbi8_qup_clk",
137162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
137262306a36Sopenharmony_ci				&gsbi8_qup_src.clkr.hw
137362306a36Sopenharmony_ci			},
137462306a36Sopenharmony_ci			.num_parents = 1,
137562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
137662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
137762306a36Sopenharmony_ci		},
137862306a36Sopenharmony_ci	},
137962306a36Sopenharmony_ci};
138062306a36Sopenharmony_ci
138162306a36Sopenharmony_cistatic struct clk_rcg gsbi9_qup_src = {
138262306a36Sopenharmony_ci	.ns_reg = 0x2acc,
138362306a36Sopenharmony_ci	.md_reg = 0x2ac8,
138462306a36Sopenharmony_ci	.mn = {
138562306a36Sopenharmony_ci		.mnctr_en_bit = 8,
138662306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
138762306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
138862306a36Sopenharmony_ci		.n_val_shift = 16,
138962306a36Sopenharmony_ci		.m_val_shift = 16,
139062306a36Sopenharmony_ci		.width = 8,
139162306a36Sopenharmony_ci	},
139262306a36Sopenharmony_ci	.p = {
139362306a36Sopenharmony_ci		.pre_div_shift = 3,
139462306a36Sopenharmony_ci		.pre_div_width = 2,
139562306a36Sopenharmony_ci	},
139662306a36Sopenharmony_ci	.s = {
139762306a36Sopenharmony_ci		.src_sel_shift = 0,
139862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
139962306a36Sopenharmony_ci	},
140062306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
140162306a36Sopenharmony_ci	.clkr = {
140262306a36Sopenharmony_ci		.enable_reg = 0x2acc,
140362306a36Sopenharmony_ci		.enable_mask = BIT(11),
140462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
140562306a36Sopenharmony_ci			.name = "gsbi9_qup_src",
140662306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
140762306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
140862306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
140962306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
141062306a36Sopenharmony_ci		},
141162306a36Sopenharmony_ci	},
141262306a36Sopenharmony_ci};
141362306a36Sopenharmony_ci
141462306a36Sopenharmony_cistatic struct clk_branch gsbi9_qup_clk = {
141562306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
141662306a36Sopenharmony_ci	.halt_bit = 4,
141762306a36Sopenharmony_ci	.clkr = {
141862306a36Sopenharmony_ci		.enable_reg = 0x2acc,
141962306a36Sopenharmony_ci		.enable_mask = BIT(9),
142062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142162306a36Sopenharmony_ci			.name = "gsbi9_qup_clk",
142262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
142362306a36Sopenharmony_ci				&gsbi9_qup_src.clkr.hw
142462306a36Sopenharmony_ci			},
142562306a36Sopenharmony_ci			.num_parents = 1,
142662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
142762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
142862306a36Sopenharmony_ci		},
142962306a36Sopenharmony_ci	},
143062306a36Sopenharmony_ci};
143162306a36Sopenharmony_ci
143262306a36Sopenharmony_cistatic struct clk_rcg gsbi10_qup_src = {
143362306a36Sopenharmony_ci	.ns_reg = 0x2aec,
143462306a36Sopenharmony_ci	.md_reg = 0x2ae8,
143562306a36Sopenharmony_ci	.mn = {
143662306a36Sopenharmony_ci		.mnctr_en_bit = 8,
143762306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
143862306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
143962306a36Sopenharmony_ci		.n_val_shift = 16,
144062306a36Sopenharmony_ci		.m_val_shift = 16,
144162306a36Sopenharmony_ci		.width = 8,
144262306a36Sopenharmony_ci	},
144362306a36Sopenharmony_ci	.p = {
144462306a36Sopenharmony_ci		.pre_div_shift = 3,
144562306a36Sopenharmony_ci		.pre_div_width = 2,
144662306a36Sopenharmony_ci	},
144762306a36Sopenharmony_ci	.s = {
144862306a36Sopenharmony_ci		.src_sel_shift = 0,
144962306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
145062306a36Sopenharmony_ci	},
145162306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
145262306a36Sopenharmony_ci	.clkr = {
145362306a36Sopenharmony_ci		.enable_reg = 0x2aec,
145462306a36Sopenharmony_ci		.enable_mask = BIT(11),
145562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
145662306a36Sopenharmony_ci			.name = "gsbi10_qup_src",
145762306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
145862306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
145962306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
146062306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
146162306a36Sopenharmony_ci		},
146262306a36Sopenharmony_ci	},
146362306a36Sopenharmony_ci};
146462306a36Sopenharmony_ci
146562306a36Sopenharmony_cistatic struct clk_branch gsbi10_qup_clk = {
146662306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
146762306a36Sopenharmony_ci	.halt_bit = 0,
146862306a36Sopenharmony_ci	.clkr = {
146962306a36Sopenharmony_ci		.enable_reg = 0x2aec,
147062306a36Sopenharmony_ci		.enable_mask = BIT(9),
147162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
147262306a36Sopenharmony_ci			.name = "gsbi10_qup_clk",
147362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
147462306a36Sopenharmony_ci				&gsbi10_qup_src.clkr.hw
147562306a36Sopenharmony_ci			},
147662306a36Sopenharmony_ci			.num_parents = 1,
147762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
147862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
147962306a36Sopenharmony_ci		},
148062306a36Sopenharmony_ci	},
148162306a36Sopenharmony_ci};
148262306a36Sopenharmony_ci
148362306a36Sopenharmony_cistatic struct clk_rcg gsbi11_qup_src = {
148462306a36Sopenharmony_ci	.ns_reg = 0x2b0c,
148562306a36Sopenharmony_ci	.md_reg = 0x2b08,
148662306a36Sopenharmony_ci	.mn = {
148762306a36Sopenharmony_ci		.mnctr_en_bit = 8,
148862306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
148962306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
149062306a36Sopenharmony_ci		.n_val_shift = 16,
149162306a36Sopenharmony_ci		.m_val_shift = 16,
149262306a36Sopenharmony_ci		.width = 8,
149362306a36Sopenharmony_ci	},
149462306a36Sopenharmony_ci	.p = {
149562306a36Sopenharmony_ci		.pre_div_shift = 3,
149662306a36Sopenharmony_ci		.pre_div_width = 2,
149762306a36Sopenharmony_ci	},
149862306a36Sopenharmony_ci	.s = {
149962306a36Sopenharmony_ci		.src_sel_shift = 0,
150062306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
150162306a36Sopenharmony_ci	},
150262306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
150362306a36Sopenharmony_ci	.clkr = {
150462306a36Sopenharmony_ci		.enable_reg = 0x2b0c,
150562306a36Sopenharmony_ci		.enable_mask = BIT(11),
150662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
150762306a36Sopenharmony_ci			.name = "gsbi11_qup_src",
150862306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
150962306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
151062306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
151162306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
151262306a36Sopenharmony_ci		},
151362306a36Sopenharmony_ci	},
151462306a36Sopenharmony_ci};
151562306a36Sopenharmony_ci
151662306a36Sopenharmony_cistatic struct clk_branch gsbi11_qup_clk = {
151762306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
151862306a36Sopenharmony_ci	.halt_bit = 15,
151962306a36Sopenharmony_ci	.clkr = {
152062306a36Sopenharmony_ci		.enable_reg = 0x2b0c,
152162306a36Sopenharmony_ci		.enable_mask = BIT(9),
152262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
152362306a36Sopenharmony_ci			.name = "gsbi11_qup_clk",
152462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
152562306a36Sopenharmony_ci				&gsbi11_qup_src.clkr.hw
152662306a36Sopenharmony_ci			},
152762306a36Sopenharmony_ci			.num_parents = 1,
152862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
152962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
153062306a36Sopenharmony_ci		},
153162306a36Sopenharmony_ci	},
153262306a36Sopenharmony_ci};
153362306a36Sopenharmony_ci
153462306a36Sopenharmony_cistatic struct clk_rcg gsbi12_qup_src = {
153562306a36Sopenharmony_ci	.ns_reg = 0x2b2c,
153662306a36Sopenharmony_ci	.md_reg = 0x2b28,
153762306a36Sopenharmony_ci	.mn = {
153862306a36Sopenharmony_ci		.mnctr_en_bit = 8,
153962306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
154062306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
154162306a36Sopenharmony_ci		.n_val_shift = 16,
154262306a36Sopenharmony_ci		.m_val_shift = 16,
154362306a36Sopenharmony_ci		.width = 8,
154462306a36Sopenharmony_ci	},
154562306a36Sopenharmony_ci	.p = {
154662306a36Sopenharmony_ci		.pre_div_shift = 3,
154762306a36Sopenharmony_ci		.pre_div_width = 2,
154862306a36Sopenharmony_ci	},
154962306a36Sopenharmony_ci	.s = {
155062306a36Sopenharmony_ci		.src_sel_shift = 0,
155162306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
155262306a36Sopenharmony_ci	},
155362306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
155462306a36Sopenharmony_ci	.clkr = {
155562306a36Sopenharmony_ci		.enable_reg = 0x2b2c,
155662306a36Sopenharmony_ci		.enable_mask = BIT(11),
155762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
155862306a36Sopenharmony_ci			.name = "gsbi12_qup_src",
155962306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
156062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
156162306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
156262306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
156362306a36Sopenharmony_ci		},
156462306a36Sopenharmony_ci	},
156562306a36Sopenharmony_ci};
156662306a36Sopenharmony_ci
156762306a36Sopenharmony_cistatic struct clk_branch gsbi12_qup_clk = {
156862306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
156962306a36Sopenharmony_ci	.halt_bit = 11,
157062306a36Sopenharmony_ci	.clkr = {
157162306a36Sopenharmony_ci		.enable_reg = 0x2b2c,
157262306a36Sopenharmony_ci		.enable_mask = BIT(9),
157362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
157462306a36Sopenharmony_ci			.name = "gsbi12_qup_clk",
157562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
157662306a36Sopenharmony_ci				&gsbi12_qup_src.clkr.hw
157762306a36Sopenharmony_ci			},
157862306a36Sopenharmony_ci			.num_parents = 1,
157962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
158062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
158162306a36Sopenharmony_ci		},
158262306a36Sopenharmony_ci	},
158362306a36Sopenharmony_ci};
158462306a36Sopenharmony_ci
158562306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_gp[] = {
158662306a36Sopenharmony_ci	{ 9600000, P_CXO,  2, 0, 0 },
158762306a36Sopenharmony_ci	{ 13500000, P_PXO,  2, 0, 0 },
158862306a36Sopenharmony_ci	{ 19200000, P_CXO,  1, 0, 0 },
158962306a36Sopenharmony_ci	{ 27000000, P_PXO,  1, 0, 0 },
159062306a36Sopenharmony_ci	{ 64000000, P_PLL8, 2, 1, 3 },
159162306a36Sopenharmony_ci	{ 76800000, P_PLL8, 1, 1, 5 },
159262306a36Sopenharmony_ci	{ 96000000, P_PLL8, 4, 0, 0 },
159362306a36Sopenharmony_ci	{ 128000000, P_PLL8, 3, 0, 0 },
159462306a36Sopenharmony_ci	{ 192000000, P_PLL8, 2, 0, 0 },
159562306a36Sopenharmony_ci	{ }
159662306a36Sopenharmony_ci};
159762306a36Sopenharmony_ci
159862306a36Sopenharmony_cistatic struct clk_rcg gp0_src = {
159962306a36Sopenharmony_ci	.ns_reg = 0x2d24,
160062306a36Sopenharmony_ci	.md_reg = 0x2d00,
160162306a36Sopenharmony_ci	.mn = {
160262306a36Sopenharmony_ci		.mnctr_en_bit = 8,
160362306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
160462306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
160562306a36Sopenharmony_ci		.n_val_shift = 16,
160662306a36Sopenharmony_ci		.m_val_shift = 16,
160762306a36Sopenharmony_ci		.width = 8,
160862306a36Sopenharmony_ci	},
160962306a36Sopenharmony_ci	.p = {
161062306a36Sopenharmony_ci		.pre_div_shift = 3,
161162306a36Sopenharmony_ci		.pre_div_width = 2,
161262306a36Sopenharmony_ci	},
161362306a36Sopenharmony_ci	.s = {
161462306a36Sopenharmony_ci		.src_sel_shift = 0,
161562306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_cxo_map,
161662306a36Sopenharmony_ci	},
161762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gp,
161862306a36Sopenharmony_ci	.clkr = {
161962306a36Sopenharmony_ci		.enable_reg = 0x2d24,
162062306a36Sopenharmony_ci		.enable_mask = BIT(11),
162162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
162262306a36Sopenharmony_ci			.name = "gp0_src",
162362306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_cxo,
162462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
162562306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
162662306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
162762306a36Sopenharmony_ci		},
162862306a36Sopenharmony_ci	}
162962306a36Sopenharmony_ci};
163062306a36Sopenharmony_ci
163162306a36Sopenharmony_cistatic struct clk_branch gp0_clk = {
163262306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
163362306a36Sopenharmony_ci	.halt_bit = 7,
163462306a36Sopenharmony_ci	.clkr = {
163562306a36Sopenharmony_ci		.enable_reg = 0x2d24,
163662306a36Sopenharmony_ci		.enable_mask = BIT(9),
163762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
163862306a36Sopenharmony_ci			.name = "gp0_clk",
163962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
164062306a36Sopenharmony_ci				&gp0_src.clkr.hw
164162306a36Sopenharmony_ci			},
164262306a36Sopenharmony_ci			.num_parents = 1,
164362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
164462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
164562306a36Sopenharmony_ci		},
164662306a36Sopenharmony_ci	},
164762306a36Sopenharmony_ci};
164862306a36Sopenharmony_ci
164962306a36Sopenharmony_cistatic struct clk_rcg gp1_src = {
165062306a36Sopenharmony_ci	.ns_reg = 0x2d44,
165162306a36Sopenharmony_ci	.md_reg = 0x2d40,
165262306a36Sopenharmony_ci	.mn = {
165362306a36Sopenharmony_ci		.mnctr_en_bit = 8,
165462306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
165562306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
165662306a36Sopenharmony_ci		.n_val_shift = 16,
165762306a36Sopenharmony_ci		.m_val_shift = 16,
165862306a36Sopenharmony_ci		.width = 8,
165962306a36Sopenharmony_ci	},
166062306a36Sopenharmony_ci	.p = {
166162306a36Sopenharmony_ci		.pre_div_shift = 3,
166262306a36Sopenharmony_ci		.pre_div_width = 2,
166362306a36Sopenharmony_ci	},
166462306a36Sopenharmony_ci	.s = {
166562306a36Sopenharmony_ci		.src_sel_shift = 0,
166662306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_cxo_map,
166762306a36Sopenharmony_ci	},
166862306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gp,
166962306a36Sopenharmony_ci	.clkr = {
167062306a36Sopenharmony_ci		.enable_reg = 0x2d44,
167162306a36Sopenharmony_ci		.enable_mask = BIT(11),
167262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
167362306a36Sopenharmony_ci			.name = "gp1_src",
167462306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_cxo,
167562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
167662306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
167762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
167862306a36Sopenharmony_ci		},
167962306a36Sopenharmony_ci	}
168062306a36Sopenharmony_ci};
168162306a36Sopenharmony_ci
168262306a36Sopenharmony_cistatic struct clk_branch gp1_clk = {
168362306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
168462306a36Sopenharmony_ci	.halt_bit = 6,
168562306a36Sopenharmony_ci	.clkr = {
168662306a36Sopenharmony_ci		.enable_reg = 0x2d44,
168762306a36Sopenharmony_ci		.enable_mask = BIT(9),
168862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
168962306a36Sopenharmony_ci			.name = "gp1_clk",
169062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
169162306a36Sopenharmony_ci				&gp1_src.clkr.hw
169262306a36Sopenharmony_ci			},
169362306a36Sopenharmony_ci			.num_parents = 1,
169462306a36Sopenharmony_ci			.ops = &clk_branch_ops,
169562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
169662306a36Sopenharmony_ci		},
169762306a36Sopenharmony_ci	},
169862306a36Sopenharmony_ci};
169962306a36Sopenharmony_ci
170062306a36Sopenharmony_cistatic struct clk_rcg gp2_src = {
170162306a36Sopenharmony_ci	.ns_reg = 0x2d64,
170262306a36Sopenharmony_ci	.md_reg = 0x2d60,
170362306a36Sopenharmony_ci	.mn = {
170462306a36Sopenharmony_ci		.mnctr_en_bit = 8,
170562306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
170662306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
170762306a36Sopenharmony_ci		.n_val_shift = 16,
170862306a36Sopenharmony_ci		.m_val_shift = 16,
170962306a36Sopenharmony_ci		.width = 8,
171062306a36Sopenharmony_ci	},
171162306a36Sopenharmony_ci	.p = {
171262306a36Sopenharmony_ci		.pre_div_shift = 3,
171362306a36Sopenharmony_ci		.pre_div_width = 2,
171462306a36Sopenharmony_ci	},
171562306a36Sopenharmony_ci	.s = {
171662306a36Sopenharmony_ci		.src_sel_shift = 0,
171762306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_cxo_map,
171862306a36Sopenharmony_ci	},
171962306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gp,
172062306a36Sopenharmony_ci	.clkr = {
172162306a36Sopenharmony_ci		.enable_reg = 0x2d64,
172262306a36Sopenharmony_ci		.enable_mask = BIT(11),
172362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
172462306a36Sopenharmony_ci			.name = "gp2_src",
172562306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_cxo,
172662306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
172762306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
172862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
172962306a36Sopenharmony_ci		},
173062306a36Sopenharmony_ci	}
173162306a36Sopenharmony_ci};
173262306a36Sopenharmony_ci
173362306a36Sopenharmony_cistatic struct clk_branch gp2_clk = {
173462306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
173562306a36Sopenharmony_ci	.halt_bit = 5,
173662306a36Sopenharmony_ci	.clkr = {
173762306a36Sopenharmony_ci		.enable_reg = 0x2d64,
173862306a36Sopenharmony_ci		.enable_mask = BIT(9),
173962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
174062306a36Sopenharmony_ci			.name = "gp2_clk",
174162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
174262306a36Sopenharmony_ci				&gp2_src.clkr.hw
174362306a36Sopenharmony_ci			},
174462306a36Sopenharmony_ci			.num_parents = 1,
174562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
174662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
174762306a36Sopenharmony_ci		},
174862306a36Sopenharmony_ci	},
174962306a36Sopenharmony_ci};
175062306a36Sopenharmony_ci
175162306a36Sopenharmony_cistatic struct clk_branch pmem_clk = {
175262306a36Sopenharmony_ci	.hwcg_reg = 0x25a0,
175362306a36Sopenharmony_ci	.hwcg_bit = 6,
175462306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
175562306a36Sopenharmony_ci	.halt_bit = 20,
175662306a36Sopenharmony_ci	.clkr = {
175762306a36Sopenharmony_ci		.enable_reg = 0x25a0,
175862306a36Sopenharmony_ci		.enable_mask = BIT(4),
175962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
176062306a36Sopenharmony_ci			.name = "pmem_clk",
176162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
176262306a36Sopenharmony_ci		},
176362306a36Sopenharmony_ci	},
176462306a36Sopenharmony_ci};
176562306a36Sopenharmony_ci
176662306a36Sopenharmony_cistatic struct clk_rcg prng_src = {
176762306a36Sopenharmony_ci	.ns_reg = 0x2e80,
176862306a36Sopenharmony_ci	.p = {
176962306a36Sopenharmony_ci		.pre_div_shift = 3,
177062306a36Sopenharmony_ci		.pre_div_width = 4,
177162306a36Sopenharmony_ci	},
177262306a36Sopenharmony_ci	.s = {
177362306a36Sopenharmony_ci		.src_sel_shift = 0,
177462306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
177562306a36Sopenharmony_ci	},
177662306a36Sopenharmony_ci	.clkr = {
177762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
177862306a36Sopenharmony_ci			.name = "prng_src",
177962306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
178062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
178162306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
178262306a36Sopenharmony_ci		},
178362306a36Sopenharmony_ci	},
178462306a36Sopenharmony_ci};
178562306a36Sopenharmony_ci
178662306a36Sopenharmony_cistatic struct clk_branch prng_clk = {
178762306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
178862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
178962306a36Sopenharmony_ci	.halt_bit = 10,
179062306a36Sopenharmony_ci	.clkr = {
179162306a36Sopenharmony_ci		.enable_reg = 0x3080,
179262306a36Sopenharmony_ci		.enable_mask = BIT(10),
179362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
179462306a36Sopenharmony_ci			.name = "prng_clk",
179562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
179662306a36Sopenharmony_ci				&prng_src.clkr.hw
179762306a36Sopenharmony_ci			},
179862306a36Sopenharmony_ci			.num_parents = 1,
179962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
180062306a36Sopenharmony_ci		},
180162306a36Sopenharmony_ci	},
180262306a36Sopenharmony_ci};
180362306a36Sopenharmony_ci
180462306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_sdc[] = {
180562306a36Sopenharmony_ci	{    144000, P_PXO,   3, 2, 125 },
180662306a36Sopenharmony_ci	{    400000, P_PLL8,  4, 1, 240 },
180762306a36Sopenharmony_ci	{  16000000, P_PLL8,  4, 1,   6 },
180862306a36Sopenharmony_ci	{  17070000, P_PLL8,  1, 2,  45 },
180962306a36Sopenharmony_ci	{  20210000, P_PLL8,  1, 1,  19 },
181062306a36Sopenharmony_ci	{  24000000, P_PLL8,  4, 1,   4 },
181162306a36Sopenharmony_ci	{  48000000, P_PLL8,  4, 1,   2 },
181262306a36Sopenharmony_ci	{  64000000, P_PLL8,  3, 1,   2 },
181362306a36Sopenharmony_ci	{  96000000, P_PLL8,  4, 0,   0 },
181462306a36Sopenharmony_ci	{ 192000000, P_PLL8,  2, 0,   0 },
181562306a36Sopenharmony_ci	{ }
181662306a36Sopenharmony_ci};
181762306a36Sopenharmony_ci
181862306a36Sopenharmony_cistatic struct clk_rcg sdc1_src = {
181962306a36Sopenharmony_ci	.ns_reg = 0x282c,
182062306a36Sopenharmony_ci	.md_reg = 0x2828,
182162306a36Sopenharmony_ci	.mn = {
182262306a36Sopenharmony_ci		.mnctr_en_bit = 8,
182362306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
182462306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
182562306a36Sopenharmony_ci		.n_val_shift = 16,
182662306a36Sopenharmony_ci		.m_val_shift = 16,
182762306a36Sopenharmony_ci		.width = 8,
182862306a36Sopenharmony_ci	},
182962306a36Sopenharmony_ci	.p = {
183062306a36Sopenharmony_ci		.pre_div_shift = 3,
183162306a36Sopenharmony_ci		.pre_div_width = 2,
183262306a36Sopenharmony_ci	},
183362306a36Sopenharmony_ci	.s = {
183462306a36Sopenharmony_ci		.src_sel_shift = 0,
183562306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
183662306a36Sopenharmony_ci	},
183762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_sdc,
183862306a36Sopenharmony_ci	.clkr = {
183962306a36Sopenharmony_ci		.enable_reg = 0x282c,
184062306a36Sopenharmony_ci		.enable_mask = BIT(11),
184162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
184262306a36Sopenharmony_ci			.name = "sdc1_src",
184362306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
184462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
184562306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
184662306a36Sopenharmony_ci		},
184762306a36Sopenharmony_ci	}
184862306a36Sopenharmony_ci};
184962306a36Sopenharmony_ci
185062306a36Sopenharmony_cistatic struct clk_branch sdc1_clk = {
185162306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
185262306a36Sopenharmony_ci	.halt_bit = 6,
185362306a36Sopenharmony_ci	.clkr = {
185462306a36Sopenharmony_ci		.enable_reg = 0x282c,
185562306a36Sopenharmony_ci		.enable_mask = BIT(9),
185662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
185762306a36Sopenharmony_ci			.name = "sdc1_clk",
185862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
185962306a36Sopenharmony_ci				&sdc1_src.clkr.hw
186062306a36Sopenharmony_ci			},
186162306a36Sopenharmony_ci			.num_parents = 1,
186262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
186362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
186462306a36Sopenharmony_ci		},
186562306a36Sopenharmony_ci	},
186662306a36Sopenharmony_ci};
186762306a36Sopenharmony_ci
186862306a36Sopenharmony_cistatic struct clk_rcg sdc2_src = {
186962306a36Sopenharmony_ci	.ns_reg = 0x284c,
187062306a36Sopenharmony_ci	.md_reg = 0x2848,
187162306a36Sopenharmony_ci	.mn = {
187262306a36Sopenharmony_ci		.mnctr_en_bit = 8,
187362306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
187462306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
187562306a36Sopenharmony_ci		.n_val_shift = 16,
187662306a36Sopenharmony_ci		.m_val_shift = 16,
187762306a36Sopenharmony_ci		.width = 8,
187862306a36Sopenharmony_ci	},
187962306a36Sopenharmony_ci	.p = {
188062306a36Sopenharmony_ci		.pre_div_shift = 3,
188162306a36Sopenharmony_ci		.pre_div_width = 2,
188262306a36Sopenharmony_ci	},
188362306a36Sopenharmony_ci	.s = {
188462306a36Sopenharmony_ci		.src_sel_shift = 0,
188562306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
188662306a36Sopenharmony_ci	},
188762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_sdc,
188862306a36Sopenharmony_ci	.clkr = {
188962306a36Sopenharmony_ci		.enable_reg = 0x284c,
189062306a36Sopenharmony_ci		.enable_mask = BIT(11),
189162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
189262306a36Sopenharmony_ci			.name = "sdc2_src",
189362306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
189462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
189562306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
189662306a36Sopenharmony_ci		},
189762306a36Sopenharmony_ci	}
189862306a36Sopenharmony_ci};
189962306a36Sopenharmony_ci
190062306a36Sopenharmony_cistatic struct clk_branch sdc2_clk = {
190162306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
190262306a36Sopenharmony_ci	.halt_bit = 5,
190362306a36Sopenharmony_ci	.clkr = {
190462306a36Sopenharmony_ci		.enable_reg = 0x284c,
190562306a36Sopenharmony_ci		.enable_mask = BIT(9),
190662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
190762306a36Sopenharmony_ci			.name = "sdc2_clk",
190862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
190962306a36Sopenharmony_ci				&sdc2_src.clkr.hw
191062306a36Sopenharmony_ci			},
191162306a36Sopenharmony_ci			.num_parents = 1,
191262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
191362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
191462306a36Sopenharmony_ci		},
191562306a36Sopenharmony_ci	},
191662306a36Sopenharmony_ci};
191762306a36Sopenharmony_ci
191862306a36Sopenharmony_cistatic struct clk_rcg sdc3_src = {
191962306a36Sopenharmony_ci	.ns_reg = 0x286c,
192062306a36Sopenharmony_ci	.md_reg = 0x2868,
192162306a36Sopenharmony_ci	.mn = {
192262306a36Sopenharmony_ci		.mnctr_en_bit = 8,
192362306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
192462306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
192562306a36Sopenharmony_ci		.n_val_shift = 16,
192662306a36Sopenharmony_ci		.m_val_shift = 16,
192762306a36Sopenharmony_ci		.width = 8,
192862306a36Sopenharmony_ci	},
192962306a36Sopenharmony_ci	.p = {
193062306a36Sopenharmony_ci		.pre_div_shift = 3,
193162306a36Sopenharmony_ci		.pre_div_width = 2,
193262306a36Sopenharmony_ci	},
193362306a36Sopenharmony_ci	.s = {
193462306a36Sopenharmony_ci		.src_sel_shift = 0,
193562306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
193662306a36Sopenharmony_ci	},
193762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_sdc,
193862306a36Sopenharmony_ci	.clkr = {
193962306a36Sopenharmony_ci		.enable_reg = 0x286c,
194062306a36Sopenharmony_ci		.enable_mask = BIT(11),
194162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
194262306a36Sopenharmony_ci			.name = "sdc3_src",
194362306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
194462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
194562306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
194662306a36Sopenharmony_ci		},
194762306a36Sopenharmony_ci	}
194862306a36Sopenharmony_ci};
194962306a36Sopenharmony_ci
195062306a36Sopenharmony_cistatic struct clk_branch sdc3_clk = {
195162306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
195262306a36Sopenharmony_ci	.halt_bit = 4,
195362306a36Sopenharmony_ci	.clkr = {
195462306a36Sopenharmony_ci		.enable_reg = 0x286c,
195562306a36Sopenharmony_ci		.enable_mask = BIT(9),
195662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
195762306a36Sopenharmony_ci			.name = "sdc3_clk",
195862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
195962306a36Sopenharmony_ci				&sdc3_src.clkr.hw
196062306a36Sopenharmony_ci			},
196162306a36Sopenharmony_ci			.num_parents = 1,
196262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
196362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
196462306a36Sopenharmony_ci		},
196562306a36Sopenharmony_ci	},
196662306a36Sopenharmony_ci};
196762306a36Sopenharmony_ci
196862306a36Sopenharmony_cistatic struct clk_rcg sdc4_src = {
196962306a36Sopenharmony_ci	.ns_reg = 0x288c,
197062306a36Sopenharmony_ci	.md_reg = 0x2888,
197162306a36Sopenharmony_ci	.mn = {
197262306a36Sopenharmony_ci		.mnctr_en_bit = 8,
197362306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
197462306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
197562306a36Sopenharmony_ci		.n_val_shift = 16,
197662306a36Sopenharmony_ci		.m_val_shift = 16,
197762306a36Sopenharmony_ci		.width = 8,
197862306a36Sopenharmony_ci	},
197962306a36Sopenharmony_ci	.p = {
198062306a36Sopenharmony_ci		.pre_div_shift = 3,
198162306a36Sopenharmony_ci		.pre_div_width = 2,
198262306a36Sopenharmony_ci	},
198362306a36Sopenharmony_ci	.s = {
198462306a36Sopenharmony_ci		.src_sel_shift = 0,
198562306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
198662306a36Sopenharmony_ci	},
198762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_sdc,
198862306a36Sopenharmony_ci	.clkr = {
198962306a36Sopenharmony_ci		.enable_reg = 0x288c,
199062306a36Sopenharmony_ci		.enable_mask = BIT(11),
199162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
199262306a36Sopenharmony_ci			.name = "sdc4_src",
199362306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
199462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
199562306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
199662306a36Sopenharmony_ci		},
199762306a36Sopenharmony_ci	}
199862306a36Sopenharmony_ci};
199962306a36Sopenharmony_ci
200062306a36Sopenharmony_cistatic struct clk_branch sdc4_clk = {
200162306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
200262306a36Sopenharmony_ci	.halt_bit = 3,
200362306a36Sopenharmony_ci	.clkr = {
200462306a36Sopenharmony_ci		.enable_reg = 0x288c,
200562306a36Sopenharmony_ci		.enable_mask = BIT(9),
200662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
200762306a36Sopenharmony_ci			.name = "sdc4_clk",
200862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
200962306a36Sopenharmony_ci				&sdc4_src.clkr.hw
201062306a36Sopenharmony_ci			},
201162306a36Sopenharmony_ci			.num_parents = 1,
201262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
201362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
201462306a36Sopenharmony_ci		},
201562306a36Sopenharmony_ci	},
201662306a36Sopenharmony_ci};
201762306a36Sopenharmony_ci
201862306a36Sopenharmony_cistatic struct clk_rcg sdc5_src = {
201962306a36Sopenharmony_ci	.ns_reg = 0x28ac,
202062306a36Sopenharmony_ci	.md_reg = 0x28a8,
202162306a36Sopenharmony_ci	.mn = {
202262306a36Sopenharmony_ci		.mnctr_en_bit = 8,
202362306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
202462306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
202562306a36Sopenharmony_ci		.n_val_shift = 16,
202662306a36Sopenharmony_ci		.m_val_shift = 16,
202762306a36Sopenharmony_ci		.width = 8,
202862306a36Sopenharmony_ci	},
202962306a36Sopenharmony_ci	.p = {
203062306a36Sopenharmony_ci		.pre_div_shift = 3,
203162306a36Sopenharmony_ci		.pre_div_width = 2,
203262306a36Sopenharmony_ci	},
203362306a36Sopenharmony_ci	.s = {
203462306a36Sopenharmony_ci		.src_sel_shift = 0,
203562306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
203662306a36Sopenharmony_ci	},
203762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_sdc,
203862306a36Sopenharmony_ci	.clkr = {
203962306a36Sopenharmony_ci		.enable_reg = 0x28ac,
204062306a36Sopenharmony_ci		.enable_mask = BIT(11),
204162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
204262306a36Sopenharmony_ci			.name = "sdc5_src",
204362306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
204462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
204562306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
204662306a36Sopenharmony_ci		},
204762306a36Sopenharmony_ci	}
204862306a36Sopenharmony_ci};
204962306a36Sopenharmony_ci
205062306a36Sopenharmony_cistatic struct clk_branch sdc5_clk = {
205162306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
205262306a36Sopenharmony_ci	.halt_bit = 2,
205362306a36Sopenharmony_ci	.clkr = {
205462306a36Sopenharmony_ci		.enable_reg = 0x28ac,
205562306a36Sopenharmony_ci		.enable_mask = BIT(9),
205662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
205762306a36Sopenharmony_ci			.name = "sdc5_clk",
205862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
205962306a36Sopenharmony_ci				&sdc5_src.clkr.hw
206062306a36Sopenharmony_ci			},
206162306a36Sopenharmony_ci			.num_parents = 1,
206262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
206362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
206462306a36Sopenharmony_ci		},
206562306a36Sopenharmony_ci	},
206662306a36Sopenharmony_ci};
206762306a36Sopenharmony_ci
206862306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_tsif_ref[] = {
206962306a36Sopenharmony_ci	{ 105000, P_PXO,  1, 1, 256 },
207062306a36Sopenharmony_ci	{ }
207162306a36Sopenharmony_ci};
207262306a36Sopenharmony_ci
207362306a36Sopenharmony_cistatic struct clk_rcg tsif_ref_src = {
207462306a36Sopenharmony_ci	.ns_reg = 0x2710,
207562306a36Sopenharmony_ci	.md_reg = 0x270c,
207662306a36Sopenharmony_ci	.mn = {
207762306a36Sopenharmony_ci		.mnctr_en_bit = 8,
207862306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
207962306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
208062306a36Sopenharmony_ci		.n_val_shift = 16,
208162306a36Sopenharmony_ci		.m_val_shift = 16,
208262306a36Sopenharmony_ci		.width = 16,
208362306a36Sopenharmony_ci	},
208462306a36Sopenharmony_ci	.p = {
208562306a36Sopenharmony_ci		.pre_div_shift = 3,
208662306a36Sopenharmony_ci		.pre_div_width = 2,
208762306a36Sopenharmony_ci	},
208862306a36Sopenharmony_ci	.s = {
208962306a36Sopenharmony_ci		.src_sel_shift = 0,
209062306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
209162306a36Sopenharmony_ci	},
209262306a36Sopenharmony_ci	.freq_tbl = clk_tbl_tsif_ref,
209362306a36Sopenharmony_ci	.clkr = {
209462306a36Sopenharmony_ci		.enable_reg = 0x2710,
209562306a36Sopenharmony_ci		.enable_mask = BIT(11),
209662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
209762306a36Sopenharmony_ci			.name = "tsif_ref_src",
209862306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
209962306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
210062306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
210162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
210262306a36Sopenharmony_ci		},
210362306a36Sopenharmony_ci	}
210462306a36Sopenharmony_ci};
210562306a36Sopenharmony_ci
210662306a36Sopenharmony_cistatic struct clk_branch tsif_ref_clk = {
210762306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
210862306a36Sopenharmony_ci	.halt_bit = 5,
210962306a36Sopenharmony_ci	.clkr = {
211062306a36Sopenharmony_ci		.enable_reg = 0x2710,
211162306a36Sopenharmony_ci		.enable_mask = BIT(9),
211262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
211362306a36Sopenharmony_ci			.name = "tsif_ref_clk",
211462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
211562306a36Sopenharmony_ci				&tsif_ref_src.clkr.hw
211662306a36Sopenharmony_ci			},
211762306a36Sopenharmony_ci			.num_parents = 1,
211862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
211962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
212062306a36Sopenharmony_ci		},
212162306a36Sopenharmony_ci	},
212262306a36Sopenharmony_ci};
212362306a36Sopenharmony_ci
212462306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_usb[] = {
212562306a36Sopenharmony_ci	{ 60000000, P_PLL8, 1, 5, 32 },
212662306a36Sopenharmony_ci	{ }
212762306a36Sopenharmony_ci};
212862306a36Sopenharmony_ci
212962306a36Sopenharmony_cistatic struct clk_rcg usb_hs1_xcvr_src = {
213062306a36Sopenharmony_ci	.ns_reg = 0x290c,
213162306a36Sopenharmony_ci	.md_reg = 0x2908,
213262306a36Sopenharmony_ci	.mn = {
213362306a36Sopenharmony_ci		.mnctr_en_bit = 8,
213462306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
213562306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
213662306a36Sopenharmony_ci		.n_val_shift = 16,
213762306a36Sopenharmony_ci		.m_val_shift = 16,
213862306a36Sopenharmony_ci		.width = 8,
213962306a36Sopenharmony_ci	},
214062306a36Sopenharmony_ci	.p = {
214162306a36Sopenharmony_ci		.pre_div_shift = 3,
214262306a36Sopenharmony_ci		.pre_div_width = 2,
214362306a36Sopenharmony_ci	},
214462306a36Sopenharmony_ci	.s = {
214562306a36Sopenharmony_ci		.src_sel_shift = 0,
214662306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
214762306a36Sopenharmony_ci	},
214862306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb,
214962306a36Sopenharmony_ci	.clkr = {
215062306a36Sopenharmony_ci		.enable_reg = 0x290c,
215162306a36Sopenharmony_ci		.enable_mask = BIT(11),
215262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
215362306a36Sopenharmony_ci			.name = "usb_hs1_xcvr_src",
215462306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
215562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
215662306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
215762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
215862306a36Sopenharmony_ci		},
215962306a36Sopenharmony_ci	}
216062306a36Sopenharmony_ci};
216162306a36Sopenharmony_ci
216262306a36Sopenharmony_cistatic struct clk_branch usb_hs1_xcvr_clk = {
216362306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
216462306a36Sopenharmony_ci	.halt_bit = 0,
216562306a36Sopenharmony_ci	.clkr = {
216662306a36Sopenharmony_ci		.enable_reg = 0x290c,
216762306a36Sopenharmony_ci		.enable_mask = BIT(9),
216862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
216962306a36Sopenharmony_ci			.name = "usb_hs1_xcvr_clk",
217062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
217162306a36Sopenharmony_ci				&usb_hs1_xcvr_src.clkr.hw
217262306a36Sopenharmony_ci			},
217362306a36Sopenharmony_ci			.num_parents = 1,
217462306a36Sopenharmony_ci			.ops = &clk_branch_ops,
217562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
217662306a36Sopenharmony_ci		},
217762306a36Sopenharmony_ci	},
217862306a36Sopenharmony_ci};
217962306a36Sopenharmony_ci
218062306a36Sopenharmony_cistatic struct clk_rcg usb_hs3_xcvr_src = {
218162306a36Sopenharmony_ci	.ns_reg = 0x370c,
218262306a36Sopenharmony_ci	.md_reg = 0x3708,
218362306a36Sopenharmony_ci	.mn = {
218462306a36Sopenharmony_ci		.mnctr_en_bit = 8,
218562306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
218662306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
218762306a36Sopenharmony_ci		.n_val_shift = 16,
218862306a36Sopenharmony_ci		.m_val_shift = 16,
218962306a36Sopenharmony_ci		.width = 8,
219062306a36Sopenharmony_ci	},
219162306a36Sopenharmony_ci	.p = {
219262306a36Sopenharmony_ci		.pre_div_shift = 3,
219362306a36Sopenharmony_ci		.pre_div_width = 2,
219462306a36Sopenharmony_ci	},
219562306a36Sopenharmony_ci	.s = {
219662306a36Sopenharmony_ci		.src_sel_shift = 0,
219762306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
219862306a36Sopenharmony_ci	},
219962306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb,
220062306a36Sopenharmony_ci	.clkr = {
220162306a36Sopenharmony_ci		.enable_reg = 0x370c,
220262306a36Sopenharmony_ci		.enable_mask = BIT(11),
220362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
220462306a36Sopenharmony_ci			.name = "usb_hs3_xcvr_src",
220562306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
220662306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
220762306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
220862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
220962306a36Sopenharmony_ci		},
221062306a36Sopenharmony_ci	}
221162306a36Sopenharmony_ci};
221262306a36Sopenharmony_ci
221362306a36Sopenharmony_cistatic struct clk_branch usb_hs3_xcvr_clk = {
221462306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
221562306a36Sopenharmony_ci	.halt_bit = 30,
221662306a36Sopenharmony_ci	.clkr = {
221762306a36Sopenharmony_ci		.enable_reg = 0x370c,
221862306a36Sopenharmony_ci		.enable_mask = BIT(9),
221962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
222062306a36Sopenharmony_ci			.name = "usb_hs3_xcvr_clk",
222162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
222262306a36Sopenharmony_ci				&usb_hs3_xcvr_src.clkr.hw
222362306a36Sopenharmony_ci			},
222462306a36Sopenharmony_ci			.num_parents = 1,
222562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
222662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
222762306a36Sopenharmony_ci		},
222862306a36Sopenharmony_ci	},
222962306a36Sopenharmony_ci};
223062306a36Sopenharmony_ci
223162306a36Sopenharmony_cistatic struct clk_rcg usb_hs4_xcvr_src = {
223262306a36Sopenharmony_ci	.ns_reg = 0x372c,
223362306a36Sopenharmony_ci	.md_reg = 0x3728,
223462306a36Sopenharmony_ci	.mn = {
223562306a36Sopenharmony_ci		.mnctr_en_bit = 8,
223662306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
223762306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
223862306a36Sopenharmony_ci		.n_val_shift = 16,
223962306a36Sopenharmony_ci		.m_val_shift = 16,
224062306a36Sopenharmony_ci		.width = 8,
224162306a36Sopenharmony_ci	},
224262306a36Sopenharmony_ci	.p = {
224362306a36Sopenharmony_ci		.pre_div_shift = 3,
224462306a36Sopenharmony_ci		.pre_div_width = 2,
224562306a36Sopenharmony_ci	},
224662306a36Sopenharmony_ci	.s = {
224762306a36Sopenharmony_ci		.src_sel_shift = 0,
224862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
224962306a36Sopenharmony_ci	},
225062306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb,
225162306a36Sopenharmony_ci	.clkr = {
225262306a36Sopenharmony_ci		.enable_reg = 0x372c,
225362306a36Sopenharmony_ci		.enable_mask = BIT(11),
225462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
225562306a36Sopenharmony_ci			.name = "usb_hs4_xcvr_src",
225662306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
225762306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
225862306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
225962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
226062306a36Sopenharmony_ci		},
226162306a36Sopenharmony_ci	}
226262306a36Sopenharmony_ci};
226362306a36Sopenharmony_ci
226462306a36Sopenharmony_cistatic struct clk_branch usb_hs4_xcvr_clk = {
226562306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
226662306a36Sopenharmony_ci	.halt_bit = 2,
226762306a36Sopenharmony_ci	.clkr = {
226862306a36Sopenharmony_ci		.enable_reg = 0x372c,
226962306a36Sopenharmony_ci		.enable_mask = BIT(9),
227062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
227162306a36Sopenharmony_ci			.name = "usb_hs4_xcvr_clk",
227262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
227362306a36Sopenharmony_ci				&usb_hs4_xcvr_src.clkr.hw
227462306a36Sopenharmony_ci			},
227562306a36Sopenharmony_ci			.num_parents = 1,
227662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
227762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
227862306a36Sopenharmony_ci		},
227962306a36Sopenharmony_ci	},
228062306a36Sopenharmony_ci};
228162306a36Sopenharmony_ci
228262306a36Sopenharmony_cistatic struct clk_rcg usb_hsic_xcvr_fs_src = {
228362306a36Sopenharmony_ci	.ns_reg = 0x2928,
228462306a36Sopenharmony_ci	.md_reg = 0x2924,
228562306a36Sopenharmony_ci	.mn = {
228662306a36Sopenharmony_ci		.mnctr_en_bit = 8,
228762306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
228862306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
228962306a36Sopenharmony_ci		.n_val_shift = 16,
229062306a36Sopenharmony_ci		.m_val_shift = 16,
229162306a36Sopenharmony_ci		.width = 8,
229262306a36Sopenharmony_ci	},
229362306a36Sopenharmony_ci	.p = {
229462306a36Sopenharmony_ci		.pre_div_shift = 3,
229562306a36Sopenharmony_ci		.pre_div_width = 2,
229662306a36Sopenharmony_ci	},
229762306a36Sopenharmony_ci	.s = {
229862306a36Sopenharmony_ci		.src_sel_shift = 0,
229962306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
230062306a36Sopenharmony_ci	},
230162306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb,
230262306a36Sopenharmony_ci	.clkr = {
230362306a36Sopenharmony_ci		.enable_reg = 0x2928,
230462306a36Sopenharmony_ci		.enable_mask = BIT(11),
230562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
230662306a36Sopenharmony_ci			.name = "usb_hsic_xcvr_fs_src",
230762306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
230862306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
230962306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
231062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
231162306a36Sopenharmony_ci		},
231262306a36Sopenharmony_ci	}
231362306a36Sopenharmony_ci};
231462306a36Sopenharmony_ci
231562306a36Sopenharmony_cistatic struct clk_branch usb_hsic_xcvr_fs_clk = {
231662306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
231762306a36Sopenharmony_ci	.halt_bit = 2,
231862306a36Sopenharmony_ci	.clkr = {
231962306a36Sopenharmony_ci		.enable_reg = 0x2928,
232062306a36Sopenharmony_ci		.enable_mask = BIT(9),
232162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
232262306a36Sopenharmony_ci			.name = "usb_hsic_xcvr_fs_clk",
232362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
232462306a36Sopenharmony_ci				&usb_hsic_xcvr_fs_src.clkr.hw,
232562306a36Sopenharmony_ci			},
232662306a36Sopenharmony_ci			.num_parents = 1,
232762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
232862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
232962306a36Sopenharmony_ci		},
233062306a36Sopenharmony_ci	},
233162306a36Sopenharmony_ci};
233262306a36Sopenharmony_ci
233362306a36Sopenharmony_cistatic struct clk_branch usb_hsic_system_clk = {
233462306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
233562306a36Sopenharmony_ci	.halt_bit = 24,
233662306a36Sopenharmony_ci	.clkr = {
233762306a36Sopenharmony_ci		.enable_reg = 0x292c,
233862306a36Sopenharmony_ci		.enable_mask = BIT(4),
233962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
234062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
234162306a36Sopenharmony_ci				&usb_hsic_xcvr_fs_src.clkr.hw,
234262306a36Sopenharmony_ci			},
234362306a36Sopenharmony_ci			.num_parents = 1,
234462306a36Sopenharmony_ci			.name = "usb_hsic_system_clk",
234562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
234662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
234762306a36Sopenharmony_ci		},
234862306a36Sopenharmony_ci	},
234962306a36Sopenharmony_ci};
235062306a36Sopenharmony_ci
235162306a36Sopenharmony_cistatic struct clk_branch usb_hsic_hsic_clk = {
235262306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
235362306a36Sopenharmony_ci	.halt_bit = 19,
235462306a36Sopenharmony_ci	.clkr = {
235562306a36Sopenharmony_ci		.enable_reg = 0x2b44,
235662306a36Sopenharmony_ci		.enable_mask = BIT(0),
235762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
235862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
235962306a36Sopenharmony_ci				&pll14_vote.hw
236062306a36Sopenharmony_ci			},
236162306a36Sopenharmony_ci			.num_parents = 1,
236262306a36Sopenharmony_ci			.name = "usb_hsic_hsic_clk",
236362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
236462306a36Sopenharmony_ci		},
236562306a36Sopenharmony_ci	},
236662306a36Sopenharmony_ci};
236762306a36Sopenharmony_ci
236862306a36Sopenharmony_cistatic struct clk_branch usb_hsic_hsio_cal_clk = {
236962306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
237062306a36Sopenharmony_ci	.halt_bit = 23,
237162306a36Sopenharmony_ci	.clkr = {
237262306a36Sopenharmony_ci		.enable_reg = 0x2b48,
237362306a36Sopenharmony_ci		.enable_mask = BIT(0),
237462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
237562306a36Sopenharmony_ci			.name = "usb_hsic_hsio_cal_clk",
237662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
237762306a36Sopenharmony_ci		},
237862306a36Sopenharmony_ci	},
237962306a36Sopenharmony_ci};
238062306a36Sopenharmony_ci
238162306a36Sopenharmony_cistatic struct clk_rcg usb_fs1_xcvr_fs_src = {
238262306a36Sopenharmony_ci	.ns_reg = 0x2968,
238362306a36Sopenharmony_ci	.md_reg = 0x2964,
238462306a36Sopenharmony_ci	.mn = {
238562306a36Sopenharmony_ci		.mnctr_en_bit = 8,
238662306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
238762306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
238862306a36Sopenharmony_ci		.n_val_shift = 16,
238962306a36Sopenharmony_ci		.m_val_shift = 16,
239062306a36Sopenharmony_ci		.width = 8,
239162306a36Sopenharmony_ci	},
239262306a36Sopenharmony_ci	.p = {
239362306a36Sopenharmony_ci		.pre_div_shift = 3,
239462306a36Sopenharmony_ci		.pre_div_width = 2,
239562306a36Sopenharmony_ci	},
239662306a36Sopenharmony_ci	.s = {
239762306a36Sopenharmony_ci		.src_sel_shift = 0,
239862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
239962306a36Sopenharmony_ci	},
240062306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb,
240162306a36Sopenharmony_ci	.clkr = {
240262306a36Sopenharmony_ci		.enable_reg = 0x2968,
240362306a36Sopenharmony_ci		.enable_mask = BIT(11),
240462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
240562306a36Sopenharmony_ci			.name = "usb_fs1_xcvr_fs_src",
240662306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
240762306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
240862306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
240962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
241062306a36Sopenharmony_ci		},
241162306a36Sopenharmony_ci	}
241262306a36Sopenharmony_ci};
241362306a36Sopenharmony_ci
241462306a36Sopenharmony_cistatic struct clk_branch usb_fs1_xcvr_fs_clk = {
241562306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
241662306a36Sopenharmony_ci	.halt_bit = 15,
241762306a36Sopenharmony_ci	.clkr = {
241862306a36Sopenharmony_ci		.enable_reg = 0x2968,
241962306a36Sopenharmony_ci		.enable_mask = BIT(9),
242062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
242162306a36Sopenharmony_ci			.name = "usb_fs1_xcvr_fs_clk",
242262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
242362306a36Sopenharmony_ci				&usb_fs1_xcvr_fs_src.clkr.hw,
242462306a36Sopenharmony_ci			},
242562306a36Sopenharmony_ci			.num_parents = 1,
242662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
242762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
242862306a36Sopenharmony_ci		},
242962306a36Sopenharmony_ci	},
243062306a36Sopenharmony_ci};
243162306a36Sopenharmony_ci
243262306a36Sopenharmony_cistatic struct clk_branch usb_fs1_system_clk = {
243362306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
243462306a36Sopenharmony_ci	.halt_bit = 16,
243562306a36Sopenharmony_ci	.clkr = {
243662306a36Sopenharmony_ci		.enable_reg = 0x296c,
243762306a36Sopenharmony_ci		.enable_mask = BIT(4),
243862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
243962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
244062306a36Sopenharmony_ci				&usb_fs1_xcvr_fs_src.clkr.hw,
244162306a36Sopenharmony_ci			},
244262306a36Sopenharmony_ci			.num_parents = 1,
244362306a36Sopenharmony_ci			.name = "usb_fs1_system_clk",
244462306a36Sopenharmony_ci			.ops = &clk_branch_ops,
244562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
244662306a36Sopenharmony_ci		},
244762306a36Sopenharmony_ci	},
244862306a36Sopenharmony_ci};
244962306a36Sopenharmony_ci
245062306a36Sopenharmony_cistatic struct clk_rcg usb_fs2_xcvr_fs_src = {
245162306a36Sopenharmony_ci	.ns_reg = 0x2988,
245262306a36Sopenharmony_ci	.md_reg = 0x2984,
245362306a36Sopenharmony_ci	.mn = {
245462306a36Sopenharmony_ci		.mnctr_en_bit = 8,
245562306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
245662306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
245762306a36Sopenharmony_ci		.n_val_shift = 16,
245862306a36Sopenharmony_ci		.m_val_shift = 16,
245962306a36Sopenharmony_ci		.width = 8,
246062306a36Sopenharmony_ci	},
246162306a36Sopenharmony_ci	.p = {
246262306a36Sopenharmony_ci		.pre_div_shift = 3,
246362306a36Sopenharmony_ci		.pre_div_width = 2,
246462306a36Sopenharmony_ci	},
246562306a36Sopenharmony_ci	.s = {
246662306a36Sopenharmony_ci		.src_sel_shift = 0,
246762306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
246862306a36Sopenharmony_ci	},
246962306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb,
247062306a36Sopenharmony_ci	.clkr = {
247162306a36Sopenharmony_ci		.enable_reg = 0x2988,
247262306a36Sopenharmony_ci		.enable_mask = BIT(11),
247362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
247462306a36Sopenharmony_ci			.name = "usb_fs2_xcvr_fs_src",
247562306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
247662306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
247762306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
247862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
247962306a36Sopenharmony_ci		},
248062306a36Sopenharmony_ci	}
248162306a36Sopenharmony_ci};
248262306a36Sopenharmony_ci
248362306a36Sopenharmony_cistatic struct clk_branch usb_fs2_xcvr_fs_clk = {
248462306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
248562306a36Sopenharmony_ci	.halt_bit = 12,
248662306a36Sopenharmony_ci	.clkr = {
248762306a36Sopenharmony_ci		.enable_reg = 0x2988,
248862306a36Sopenharmony_ci		.enable_mask = BIT(9),
248962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
249062306a36Sopenharmony_ci			.name = "usb_fs2_xcvr_fs_clk",
249162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
249262306a36Sopenharmony_ci				&usb_fs2_xcvr_fs_src.clkr.hw,
249362306a36Sopenharmony_ci			},
249462306a36Sopenharmony_ci			.num_parents = 1,
249562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
249662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
249762306a36Sopenharmony_ci		},
249862306a36Sopenharmony_ci	},
249962306a36Sopenharmony_ci};
250062306a36Sopenharmony_ci
250162306a36Sopenharmony_cistatic struct clk_branch usb_fs2_system_clk = {
250262306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
250362306a36Sopenharmony_ci	.halt_bit = 13,
250462306a36Sopenharmony_ci	.clkr = {
250562306a36Sopenharmony_ci		.enable_reg = 0x298c,
250662306a36Sopenharmony_ci		.enable_mask = BIT(4),
250762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
250862306a36Sopenharmony_ci			.name = "usb_fs2_system_clk",
250962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
251062306a36Sopenharmony_ci				&usb_fs2_xcvr_fs_src.clkr.hw,
251162306a36Sopenharmony_ci			},
251262306a36Sopenharmony_ci			.num_parents = 1,
251362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
251462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
251562306a36Sopenharmony_ci		},
251662306a36Sopenharmony_ci	},
251762306a36Sopenharmony_ci};
251862306a36Sopenharmony_ci
251962306a36Sopenharmony_cistatic struct clk_branch ce1_core_clk = {
252062306a36Sopenharmony_ci	.hwcg_reg = 0x2724,
252162306a36Sopenharmony_ci	.hwcg_bit = 6,
252262306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
252362306a36Sopenharmony_ci	.halt_bit = 27,
252462306a36Sopenharmony_ci	.clkr = {
252562306a36Sopenharmony_ci		.enable_reg = 0x2724,
252662306a36Sopenharmony_ci		.enable_mask = BIT(4),
252762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
252862306a36Sopenharmony_ci			.name = "ce1_core_clk",
252962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
253062306a36Sopenharmony_ci		},
253162306a36Sopenharmony_ci	},
253262306a36Sopenharmony_ci};
253362306a36Sopenharmony_ci
253462306a36Sopenharmony_cistatic struct clk_branch ce1_h_clk = {
253562306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
253662306a36Sopenharmony_ci	.halt_bit = 1,
253762306a36Sopenharmony_ci	.clkr = {
253862306a36Sopenharmony_ci		.enable_reg = 0x2720,
253962306a36Sopenharmony_ci		.enable_mask = BIT(4),
254062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
254162306a36Sopenharmony_ci			.name = "ce1_h_clk",
254262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
254362306a36Sopenharmony_ci		},
254462306a36Sopenharmony_ci	},
254562306a36Sopenharmony_ci};
254662306a36Sopenharmony_ci
254762306a36Sopenharmony_cistatic struct clk_branch dma_bam_h_clk = {
254862306a36Sopenharmony_ci	.hwcg_reg = 0x25c0,
254962306a36Sopenharmony_ci	.hwcg_bit = 6,
255062306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
255162306a36Sopenharmony_ci	.halt_bit = 12,
255262306a36Sopenharmony_ci	.clkr = {
255362306a36Sopenharmony_ci		.enable_reg = 0x25c0,
255462306a36Sopenharmony_ci		.enable_mask = BIT(4),
255562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
255662306a36Sopenharmony_ci			.name = "dma_bam_h_clk",
255762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
255862306a36Sopenharmony_ci		},
255962306a36Sopenharmony_ci	},
256062306a36Sopenharmony_ci};
256162306a36Sopenharmony_ci
256262306a36Sopenharmony_cistatic struct clk_branch gsbi1_h_clk = {
256362306a36Sopenharmony_ci	.hwcg_reg = 0x29c0,
256462306a36Sopenharmony_ci	.hwcg_bit = 6,
256562306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
256662306a36Sopenharmony_ci	.halt_bit = 11,
256762306a36Sopenharmony_ci	.clkr = {
256862306a36Sopenharmony_ci		.enable_reg = 0x29c0,
256962306a36Sopenharmony_ci		.enable_mask = BIT(4),
257062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
257162306a36Sopenharmony_ci			.name = "gsbi1_h_clk",
257262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
257362306a36Sopenharmony_ci		},
257462306a36Sopenharmony_ci	},
257562306a36Sopenharmony_ci};
257662306a36Sopenharmony_ci
257762306a36Sopenharmony_cistatic struct clk_branch gsbi2_h_clk = {
257862306a36Sopenharmony_ci	.hwcg_reg = 0x29e0,
257962306a36Sopenharmony_ci	.hwcg_bit = 6,
258062306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
258162306a36Sopenharmony_ci	.halt_bit = 7,
258262306a36Sopenharmony_ci	.clkr = {
258362306a36Sopenharmony_ci		.enable_reg = 0x29e0,
258462306a36Sopenharmony_ci		.enable_mask = BIT(4),
258562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
258662306a36Sopenharmony_ci			.name = "gsbi2_h_clk",
258762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
258862306a36Sopenharmony_ci		},
258962306a36Sopenharmony_ci	},
259062306a36Sopenharmony_ci};
259162306a36Sopenharmony_ci
259262306a36Sopenharmony_cistatic struct clk_branch gsbi3_h_clk = {
259362306a36Sopenharmony_ci	.hwcg_reg = 0x2a00,
259462306a36Sopenharmony_ci	.hwcg_bit = 6,
259562306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
259662306a36Sopenharmony_ci	.halt_bit = 3,
259762306a36Sopenharmony_ci	.clkr = {
259862306a36Sopenharmony_ci		.enable_reg = 0x2a00,
259962306a36Sopenharmony_ci		.enable_mask = BIT(4),
260062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
260162306a36Sopenharmony_ci			.name = "gsbi3_h_clk",
260262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
260362306a36Sopenharmony_ci		},
260462306a36Sopenharmony_ci	},
260562306a36Sopenharmony_ci};
260662306a36Sopenharmony_ci
260762306a36Sopenharmony_cistatic struct clk_branch gsbi4_h_clk = {
260862306a36Sopenharmony_ci	.hwcg_reg = 0x2a20,
260962306a36Sopenharmony_ci	.hwcg_bit = 6,
261062306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
261162306a36Sopenharmony_ci	.halt_bit = 27,
261262306a36Sopenharmony_ci	.clkr = {
261362306a36Sopenharmony_ci		.enable_reg = 0x2a20,
261462306a36Sopenharmony_ci		.enable_mask = BIT(4),
261562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
261662306a36Sopenharmony_ci			.name = "gsbi4_h_clk",
261762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
261862306a36Sopenharmony_ci		},
261962306a36Sopenharmony_ci	},
262062306a36Sopenharmony_ci};
262162306a36Sopenharmony_ci
262262306a36Sopenharmony_cistatic struct clk_branch gsbi5_h_clk = {
262362306a36Sopenharmony_ci	.hwcg_reg = 0x2a40,
262462306a36Sopenharmony_ci	.hwcg_bit = 6,
262562306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
262662306a36Sopenharmony_ci	.halt_bit = 23,
262762306a36Sopenharmony_ci	.clkr = {
262862306a36Sopenharmony_ci		.enable_reg = 0x2a40,
262962306a36Sopenharmony_ci		.enable_mask = BIT(4),
263062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
263162306a36Sopenharmony_ci			.name = "gsbi5_h_clk",
263262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
263362306a36Sopenharmony_ci		},
263462306a36Sopenharmony_ci	},
263562306a36Sopenharmony_ci};
263662306a36Sopenharmony_ci
263762306a36Sopenharmony_cistatic struct clk_branch gsbi6_h_clk = {
263862306a36Sopenharmony_ci	.hwcg_reg = 0x2a60,
263962306a36Sopenharmony_ci	.hwcg_bit = 6,
264062306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
264162306a36Sopenharmony_ci	.halt_bit = 19,
264262306a36Sopenharmony_ci	.clkr = {
264362306a36Sopenharmony_ci		.enable_reg = 0x2a60,
264462306a36Sopenharmony_ci		.enable_mask = BIT(4),
264562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
264662306a36Sopenharmony_ci			.name = "gsbi6_h_clk",
264762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
264862306a36Sopenharmony_ci		},
264962306a36Sopenharmony_ci	},
265062306a36Sopenharmony_ci};
265162306a36Sopenharmony_ci
265262306a36Sopenharmony_cistatic struct clk_branch gsbi7_h_clk = {
265362306a36Sopenharmony_ci	.hwcg_reg = 0x2a80,
265462306a36Sopenharmony_ci	.hwcg_bit = 6,
265562306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
265662306a36Sopenharmony_ci	.halt_bit = 15,
265762306a36Sopenharmony_ci	.clkr = {
265862306a36Sopenharmony_ci		.enable_reg = 0x2a80,
265962306a36Sopenharmony_ci		.enable_mask = BIT(4),
266062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
266162306a36Sopenharmony_ci			.name = "gsbi7_h_clk",
266262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
266362306a36Sopenharmony_ci		},
266462306a36Sopenharmony_ci	},
266562306a36Sopenharmony_ci};
266662306a36Sopenharmony_ci
266762306a36Sopenharmony_cistatic struct clk_branch gsbi8_h_clk = {
266862306a36Sopenharmony_ci	.hwcg_reg = 0x2aa0,
266962306a36Sopenharmony_ci	.hwcg_bit = 6,
267062306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
267162306a36Sopenharmony_ci	.halt_bit = 11,
267262306a36Sopenharmony_ci	.clkr = {
267362306a36Sopenharmony_ci		.enable_reg = 0x2aa0,
267462306a36Sopenharmony_ci		.enable_mask = BIT(4),
267562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
267662306a36Sopenharmony_ci			.name = "gsbi8_h_clk",
267762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
267862306a36Sopenharmony_ci		},
267962306a36Sopenharmony_ci	},
268062306a36Sopenharmony_ci};
268162306a36Sopenharmony_ci
268262306a36Sopenharmony_cistatic struct clk_branch gsbi9_h_clk = {
268362306a36Sopenharmony_ci	.hwcg_reg = 0x2ac0,
268462306a36Sopenharmony_ci	.hwcg_bit = 6,
268562306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
268662306a36Sopenharmony_ci	.halt_bit = 7,
268762306a36Sopenharmony_ci	.clkr = {
268862306a36Sopenharmony_ci		.enable_reg = 0x2ac0,
268962306a36Sopenharmony_ci		.enable_mask = BIT(4),
269062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
269162306a36Sopenharmony_ci			.name = "gsbi9_h_clk",
269262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
269362306a36Sopenharmony_ci		},
269462306a36Sopenharmony_ci	},
269562306a36Sopenharmony_ci};
269662306a36Sopenharmony_ci
269762306a36Sopenharmony_cistatic struct clk_branch gsbi10_h_clk = {
269862306a36Sopenharmony_ci	.hwcg_reg = 0x2ae0,
269962306a36Sopenharmony_ci	.hwcg_bit = 6,
270062306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
270162306a36Sopenharmony_ci	.halt_bit = 3,
270262306a36Sopenharmony_ci	.clkr = {
270362306a36Sopenharmony_ci		.enable_reg = 0x2ae0,
270462306a36Sopenharmony_ci		.enable_mask = BIT(4),
270562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
270662306a36Sopenharmony_ci			.name = "gsbi10_h_clk",
270762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
270862306a36Sopenharmony_ci		},
270962306a36Sopenharmony_ci	},
271062306a36Sopenharmony_ci};
271162306a36Sopenharmony_ci
271262306a36Sopenharmony_cistatic struct clk_branch gsbi11_h_clk = {
271362306a36Sopenharmony_ci	.hwcg_reg = 0x2b00,
271462306a36Sopenharmony_ci	.hwcg_bit = 6,
271562306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
271662306a36Sopenharmony_ci	.halt_bit = 18,
271762306a36Sopenharmony_ci	.clkr = {
271862306a36Sopenharmony_ci		.enable_reg = 0x2b00,
271962306a36Sopenharmony_ci		.enable_mask = BIT(4),
272062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
272162306a36Sopenharmony_ci			.name = "gsbi11_h_clk",
272262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
272362306a36Sopenharmony_ci		},
272462306a36Sopenharmony_ci	},
272562306a36Sopenharmony_ci};
272662306a36Sopenharmony_ci
272762306a36Sopenharmony_cistatic struct clk_branch gsbi12_h_clk = {
272862306a36Sopenharmony_ci	.hwcg_reg = 0x2b20,
272962306a36Sopenharmony_ci	.hwcg_bit = 6,
273062306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
273162306a36Sopenharmony_ci	.halt_bit = 14,
273262306a36Sopenharmony_ci	.clkr = {
273362306a36Sopenharmony_ci		.enable_reg = 0x2b20,
273462306a36Sopenharmony_ci		.enable_mask = BIT(4),
273562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
273662306a36Sopenharmony_ci			.name = "gsbi12_h_clk",
273762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
273862306a36Sopenharmony_ci		},
273962306a36Sopenharmony_ci	},
274062306a36Sopenharmony_ci};
274162306a36Sopenharmony_ci
274262306a36Sopenharmony_cistatic struct clk_branch tsif_h_clk = {
274362306a36Sopenharmony_ci	.hwcg_reg = 0x2700,
274462306a36Sopenharmony_ci	.hwcg_bit = 6,
274562306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
274662306a36Sopenharmony_ci	.halt_bit = 7,
274762306a36Sopenharmony_ci	.clkr = {
274862306a36Sopenharmony_ci		.enable_reg = 0x2700,
274962306a36Sopenharmony_ci		.enable_mask = BIT(4),
275062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
275162306a36Sopenharmony_ci			.name = "tsif_h_clk",
275262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
275362306a36Sopenharmony_ci		},
275462306a36Sopenharmony_ci	},
275562306a36Sopenharmony_ci};
275662306a36Sopenharmony_ci
275762306a36Sopenharmony_cistatic struct clk_branch usb_fs1_h_clk = {
275862306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
275962306a36Sopenharmony_ci	.halt_bit = 17,
276062306a36Sopenharmony_ci	.clkr = {
276162306a36Sopenharmony_ci		.enable_reg = 0x2960,
276262306a36Sopenharmony_ci		.enable_mask = BIT(4),
276362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
276462306a36Sopenharmony_ci			.name = "usb_fs1_h_clk",
276562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
276662306a36Sopenharmony_ci		},
276762306a36Sopenharmony_ci	},
276862306a36Sopenharmony_ci};
276962306a36Sopenharmony_ci
277062306a36Sopenharmony_cistatic struct clk_branch usb_fs2_h_clk = {
277162306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
277262306a36Sopenharmony_ci	.halt_bit = 14,
277362306a36Sopenharmony_ci	.clkr = {
277462306a36Sopenharmony_ci		.enable_reg = 0x2980,
277562306a36Sopenharmony_ci		.enable_mask = BIT(4),
277662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
277762306a36Sopenharmony_ci			.name = "usb_fs2_h_clk",
277862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
277962306a36Sopenharmony_ci		},
278062306a36Sopenharmony_ci	},
278162306a36Sopenharmony_ci};
278262306a36Sopenharmony_ci
278362306a36Sopenharmony_cistatic struct clk_branch usb_hs1_h_clk = {
278462306a36Sopenharmony_ci	.hwcg_reg = 0x2900,
278562306a36Sopenharmony_ci	.hwcg_bit = 6,
278662306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
278762306a36Sopenharmony_ci	.halt_bit = 1,
278862306a36Sopenharmony_ci	.clkr = {
278962306a36Sopenharmony_ci		.enable_reg = 0x2900,
279062306a36Sopenharmony_ci		.enable_mask = BIT(4),
279162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
279262306a36Sopenharmony_ci			.name = "usb_hs1_h_clk",
279362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
279462306a36Sopenharmony_ci		},
279562306a36Sopenharmony_ci	},
279662306a36Sopenharmony_ci};
279762306a36Sopenharmony_ci
279862306a36Sopenharmony_cistatic struct clk_branch usb_hs3_h_clk = {
279962306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
280062306a36Sopenharmony_ci	.halt_bit = 31,
280162306a36Sopenharmony_ci	.clkr = {
280262306a36Sopenharmony_ci		.enable_reg = 0x3700,
280362306a36Sopenharmony_ci		.enable_mask = BIT(4),
280462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
280562306a36Sopenharmony_ci			.name = "usb_hs3_h_clk",
280662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
280762306a36Sopenharmony_ci		},
280862306a36Sopenharmony_ci	},
280962306a36Sopenharmony_ci};
281062306a36Sopenharmony_ci
281162306a36Sopenharmony_cistatic struct clk_branch usb_hs4_h_clk = {
281262306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
281362306a36Sopenharmony_ci	.halt_bit = 7,
281462306a36Sopenharmony_ci	.clkr = {
281562306a36Sopenharmony_ci		.enable_reg = 0x3720,
281662306a36Sopenharmony_ci		.enable_mask = BIT(4),
281762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
281862306a36Sopenharmony_ci			.name = "usb_hs4_h_clk",
281962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
282062306a36Sopenharmony_ci		},
282162306a36Sopenharmony_ci	},
282262306a36Sopenharmony_ci};
282362306a36Sopenharmony_ci
282462306a36Sopenharmony_cistatic struct clk_branch usb_hsic_h_clk = {
282562306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
282662306a36Sopenharmony_ci	.halt_bit = 28,
282762306a36Sopenharmony_ci	.clkr = {
282862306a36Sopenharmony_ci		.enable_reg = 0x2920,
282962306a36Sopenharmony_ci		.enable_mask = BIT(4),
283062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
283162306a36Sopenharmony_ci			.name = "usb_hsic_h_clk",
283262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
283362306a36Sopenharmony_ci		},
283462306a36Sopenharmony_ci	},
283562306a36Sopenharmony_ci};
283662306a36Sopenharmony_ci
283762306a36Sopenharmony_cistatic struct clk_branch sdc1_h_clk = {
283862306a36Sopenharmony_ci	.hwcg_reg = 0x2820,
283962306a36Sopenharmony_ci	.hwcg_bit = 6,
284062306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
284162306a36Sopenharmony_ci	.halt_bit = 11,
284262306a36Sopenharmony_ci	.clkr = {
284362306a36Sopenharmony_ci		.enable_reg = 0x2820,
284462306a36Sopenharmony_ci		.enable_mask = BIT(4),
284562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
284662306a36Sopenharmony_ci			.name = "sdc1_h_clk",
284762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
284862306a36Sopenharmony_ci		},
284962306a36Sopenharmony_ci	},
285062306a36Sopenharmony_ci};
285162306a36Sopenharmony_ci
285262306a36Sopenharmony_cistatic struct clk_branch sdc2_h_clk = {
285362306a36Sopenharmony_ci	.hwcg_reg = 0x2840,
285462306a36Sopenharmony_ci	.hwcg_bit = 6,
285562306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
285662306a36Sopenharmony_ci	.halt_bit = 10,
285762306a36Sopenharmony_ci	.clkr = {
285862306a36Sopenharmony_ci		.enable_reg = 0x2840,
285962306a36Sopenharmony_ci		.enable_mask = BIT(4),
286062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
286162306a36Sopenharmony_ci			.name = "sdc2_h_clk",
286262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
286362306a36Sopenharmony_ci		},
286462306a36Sopenharmony_ci	},
286562306a36Sopenharmony_ci};
286662306a36Sopenharmony_ci
286762306a36Sopenharmony_cistatic struct clk_branch sdc3_h_clk = {
286862306a36Sopenharmony_ci	.hwcg_reg = 0x2860,
286962306a36Sopenharmony_ci	.hwcg_bit = 6,
287062306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
287162306a36Sopenharmony_ci	.halt_bit = 9,
287262306a36Sopenharmony_ci	.clkr = {
287362306a36Sopenharmony_ci		.enable_reg = 0x2860,
287462306a36Sopenharmony_ci		.enable_mask = BIT(4),
287562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
287662306a36Sopenharmony_ci			.name = "sdc3_h_clk",
287762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
287862306a36Sopenharmony_ci		},
287962306a36Sopenharmony_ci	},
288062306a36Sopenharmony_ci};
288162306a36Sopenharmony_ci
288262306a36Sopenharmony_cistatic struct clk_branch sdc4_h_clk = {
288362306a36Sopenharmony_ci	.hwcg_reg = 0x2880,
288462306a36Sopenharmony_ci	.hwcg_bit = 6,
288562306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
288662306a36Sopenharmony_ci	.halt_bit = 8,
288762306a36Sopenharmony_ci	.clkr = {
288862306a36Sopenharmony_ci		.enable_reg = 0x2880,
288962306a36Sopenharmony_ci		.enable_mask = BIT(4),
289062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
289162306a36Sopenharmony_ci			.name = "sdc4_h_clk",
289262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
289362306a36Sopenharmony_ci		},
289462306a36Sopenharmony_ci	},
289562306a36Sopenharmony_ci};
289662306a36Sopenharmony_ci
289762306a36Sopenharmony_cistatic struct clk_branch sdc5_h_clk = {
289862306a36Sopenharmony_ci	.hwcg_reg = 0x28a0,
289962306a36Sopenharmony_ci	.hwcg_bit = 6,
290062306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
290162306a36Sopenharmony_ci	.halt_bit = 7,
290262306a36Sopenharmony_ci	.clkr = {
290362306a36Sopenharmony_ci		.enable_reg = 0x28a0,
290462306a36Sopenharmony_ci		.enable_mask = BIT(4),
290562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
290662306a36Sopenharmony_ci			.name = "sdc5_h_clk",
290762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
290862306a36Sopenharmony_ci		},
290962306a36Sopenharmony_ci	},
291062306a36Sopenharmony_ci};
291162306a36Sopenharmony_ci
291262306a36Sopenharmony_cistatic struct clk_branch adm0_clk = {
291362306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
291462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
291562306a36Sopenharmony_ci	.halt_bit = 14,
291662306a36Sopenharmony_ci	.clkr = {
291762306a36Sopenharmony_ci		.enable_reg = 0x3080,
291862306a36Sopenharmony_ci		.enable_mask = BIT(2),
291962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
292062306a36Sopenharmony_ci			.name = "adm0_clk",
292162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
292262306a36Sopenharmony_ci		},
292362306a36Sopenharmony_ci	},
292462306a36Sopenharmony_ci};
292562306a36Sopenharmony_ci
292662306a36Sopenharmony_cistatic struct clk_branch adm0_pbus_clk = {
292762306a36Sopenharmony_ci	.hwcg_reg = 0x2208,
292862306a36Sopenharmony_ci	.hwcg_bit = 6,
292962306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
293062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
293162306a36Sopenharmony_ci	.halt_bit = 13,
293262306a36Sopenharmony_ci	.clkr = {
293362306a36Sopenharmony_ci		.enable_reg = 0x3080,
293462306a36Sopenharmony_ci		.enable_mask = BIT(3),
293562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
293662306a36Sopenharmony_ci			.name = "adm0_pbus_clk",
293762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
293862306a36Sopenharmony_ci		},
293962306a36Sopenharmony_ci	},
294062306a36Sopenharmony_ci};
294162306a36Sopenharmony_ci
294262306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_ce3[] = {
294362306a36Sopenharmony_ci	{ 48000000, P_PLL8, 8 },
294462306a36Sopenharmony_ci	{ 100000000, P_PLL3, 12 },
294562306a36Sopenharmony_ci	{ 120000000, P_PLL3, 10 },
294662306a36Sopenharmony_ci	{ }
294762306a36Sopenharmony_ci};
294862306a36Sopenharmony_ci
294962306a36Sopenharmony_cistatic struct clk_rcg ce3_src = {
295062306a36Sopenharmony_ci	.ns_reg = 0x36c0,
295162306a36Sopenharmony_ci	.p = {
295262306a36Sopenharmony_ci		.pre_div_shift = 3,
295362306a36Sopenharmony_ci		.pre_div_width = 4,
295462306a36Sopenharmony_ci	},
295562306a36Sopenharmony_ci	.s = {
295662306a36Sopenharmony_ci		.src_sel_shift = 0,
295762306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll3_map,
295862306a36Sopenharmony_ci	},
295962306a36Sopenharmony_ci	.freq_tbl = clk_tbl_ce3,
296062306a36Sopenharmony_ci	.clkr = {
296162306a36Sopenharmony_ci		.enable_reg = 0x36c0,
296262306a36Sopenharmony_ci		.enable_mask = BIT(7),
296362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
296462306a36Sopenharmony_ci			.name = "ce3_src",
296562306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll3,
296662306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll3),
296762306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
296862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
296962306a36Sopenharmony_ci		},
297062306a36Sopenharmony_ci	},
297162306a36Sopenharmony_ci};
297262306a36Sopenharmony_ci
297362306a36Sopenharmony_cistatic struct clk_branch ce3_core_clk = {
297462306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
297562306a36Sopenharmony_ci	.halt_bit = 5,
297662306a36Sopenharmony_ci	.clkr = {
297762306a36Sopenharmony_ci		.enable_reg = 0x36cc,
297862306a36Sopenharmony_ci		.enable_mask = BIT(4),
297962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
298062306a36Sopenharmony_ci			.name = "ce3_core_clk",
298162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
298262306a36Sopenharmony_ci				&ce3_src.clkr.hw
298362306a36Sopenharmony_ci			},
298462306a36Sopenharmony_ci			.num_parents = 1,
298562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
298662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
298762306a36Sopenharmony_ci		},
298862306a36Sopenharmony_ci	},
298962306a36Sopenharmony_ci};
299062306a36Sopenharmony_ci
299162306a36Sopenharmony_cistatic struct clk_branch ce3_h_clk = {
299262306a36Sopenharmony_ci	.halt_reg = 0x2fc4,
299362306a36Sopenharmony_ci	.halt_bit = 16,
299462306a36Sopenharmony_ci	.clkr = {
299562306a36Sopenharmony_ci		.enable_reg = 0x36c4,
299662306a36Sopenharmony_ci		.enable_mask = BIT(4),
299762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
299862306a36Sopenharmony_ci			.name = "ce3_h_clk",
299962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
300062306a36Sopenharmony_ci				&ce3_src.clkr.hw
300162306a36Sopenharmony_ci			},
300262306a36Sopenharmony_ci			.num_parents = 1,
300362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
300462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
300562306a36Sopenharmony_ci		},
300662306a36Sopenharmony_ci	},
300762306a36Sopenharmony_ci};
300862306a36Sopenharmony_ci
300962306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_sata_ref[] = {
301062306a36Sopenharmony_ci	{ 48000000, P_PLL8, 8, 0, 0 },
301162306a36Sopenharmony_ci	{ 100000000, P_PLL3, 12, 0, 0 },
301262306a36Sopenharmony_ci	{ }
301362306a36Sopenharmony_ci};
301462306a36Sopenharmony_ci
301562306a36Sopenharmony_cistatic struct clk_rcg sata_clk_src = {
301662306a36Sopenharmony_ci	.ns_reg = 0x2c08,
301762306a36Sopenharmony_ci	.p = {
301862306a36Sopenharmony_ci		.pre_div_shift = 3,
301962306a36Sopenharmony_ci		.pre_div_width = 4,
302062306a36Sopenharmony_ci	},
302162306a36Sopenharmony_ci	.s = {
302262306a36Sopenharmony_ci		.src_sel_shift = 0,
302362306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll3_map,
302462306a36Sopenharmony_ci	},
302562306a36Sopenharmony_ci	.freq_tbl = clk_tbl_sata_ref,
302662306a36Sopenharmony_ci	.clkr = {
302762306a36Sopenharmony_ci		.enable_reg = 0x2c08,
302862306a36Sopenharmony_ci		.enable_mask = BIT(7),
302962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
303062306a36Sopenharmony_ci			.name = "sata_clk_src",
303162306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll3,
303262306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll3),
303362306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
303462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
303562306a36Sopenharmony_ci		},
303662306a36Sopenharmony_ci	},
303762306a36Sopenharmony_ci};
303862306a36Sopenharmony_ci
303962306a36Sopenharmony_cistatic struct clk_branch sata_rxoob_clk = {
304062306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
304162306a36Sopenharmony_ci	.halt_bit = 26,
304262306a36Sopenharmony_ci	.clkr = {
304362306a36Sopenharmony_ci		.enable_reg = 0x2c0c,
304462306a36Sopenharmony_ci		.enable_mask = BIT(4),
304562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
304662306a36Sopenharmony_ci			.name = "sata_rxoob_clk",
304762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
304862306a36Sopenharmony_ci				&sata_clk_src.clkr.hw,
304962306a36Sopenharmony_ci			},
305062306a36Sopenharmony_ci			.num_parents = 1,
305162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
305262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
305362306a36Sopenharmony_ci		},
305462306a36Sopenharmony_ci	},
305562306a36Sopenharmony_ci};
305662306a36Sopenharmony_ci
305762306a36Sopenharmony_cistatic struct clk_branch sata_pmalive_clk = {
305862306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
305962306a36Sopenharmony_ci	.halt_bit = 25,
306062306a36Sopenharmony_ci	.clkr = {
306162306a36Sopenharmony_ci		.enable_reg = 0x2c10,
306262306a36Sopenharmony_ci		.enable_mask = BIT(4),
306362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
306462306a36Sopenharmony_ci			.name = "sata_pmalive_clk",
306562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
306662306a36Sopenharmony_ci				&sata_clk_src.clkr.hw,
306762306a36Sopenharmony_ci			},
306862306a36Sopenharmony_ci			.num_parents = 1,
306962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
307062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
307162306a36Sopenharmony_ci		},
307262306a36Sopenharmony_ci	},
307362306a36Sopenharmony_ci};
307462306a36Sopenharmony_ci
307562306a36Sopenharmony_cistatic struct clk_branch sata_phy_ref_clk = {
307662306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
307762306a36Sopenharmony_ci	.halt_bit = 24,
307862306a36Sopenharmony_ci	.clkr = {
307962306a36Sopenharmony_ci		.enable_reg = 0x2c14,
308062306a36Sopenharmony_ci		.enable_mask = BIT(4),
308162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
308262306a36Sopenharmony_ci			.name = "sata_phy_ref_clk",
308362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
308462306a36Sopenharmony_ci				.fw_name = "pxo", .name = "pxo_board",
308562306a36Sopenharmony_ci			},
308662306a36Sopenharmony_ci			.num_parents = 1,
308762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
308862306a36Sopenharmony_ci		},
308962306a36Sopenharmony_ci	},
309062306a36Sopenharmony_ci};
309162306a36Sopenharmony_ci
309262306a36Sopenharmony_cistatic struct clk_branch sata_a_clk = {
309362306a36Sopenharmony_ci	.halt_reg = 0x2fc0,
309462306a36Sopenharmony_ci	.halt_bit = 12,
309562306a36Sopenharmony_ci	.clkr = {
309662306a36Sopenharmony_ci		.enable_reg = 0x2c20,
309762306a36Sopenharmony_ci		.enable_mask = BIT(4),
309862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
309962306a36Sopenharmony_ci			.name = "sata_a_clk",
310062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
310162306a36Sopenharmony_ci		},
310262306a36Sopenharmony_ci	},
310362306a36Sopenharmony_ci};
310462306a36Sopenharmony_ci
310562306a36Sopenharmony_cistatic struct clk_branch sata_h_clk = {
310662306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
310762306a36Sopenharmony_ci	.halt_bit = 27,
310862306a36Sopenharmony_ci	.clkr = {
310962306a36Sopenharmony_ci		.enable_reg = 0x2c00,
311062306a36Sopenharmony_ci		.enable_mask = BIT(4),
311162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
311262306a36Sopenharmony_ci			.name = "sata_h_clk",
311362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
311462306a36Sopenharmony_ci		},
311562306a36Sopenharmony_ci	},
311662306a36Sopenharmony_ci};
311762306a36Sopenharmony_ci
311862306a36Sopenharmony_cistatic struct clk_branch sfab_sata_s_h_clk = {
311962306a36Sopenharmony_ci	.halt_reg = 0x2fc4,
312062306a36Sopenharmony_ci	.halt_bit = 14,
312162306a36Sopenharmony_ci	.clkr = {
312262306a36Sopenharmony_ci		.enable_reg = 0x2480,
312362306a36Sopenharmony_ci		.enable_mask = BIT(4),
312462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
312562306a36Sopenharmony_ci			.name = "sfab_sata_s_h_clk",
312662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
312762306a36Sopenharmony_ci		},
312862306a36Sopenharmony_ci	},
312962306a36Sopenharmony_ci};
313062306a36Sopenharmony_ci
313162306a36Sopenharmony_cistatic struct clk_branch sata_phy_cfg_clk = {
313262306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
313362306a36Sopenharmony_ci	.halt_bit = 12,
313462306a36Sopenharmony_ci	.clkr = {
313562306a36Sopenharmony_ci		.enable_reg = 0x2c40,
313662306a36Sopenharmony_ci		.enable_mask = BIT(4),
313762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
313862306a36Sopenharmony_ci			.name = "sata_phy_cfg_clk",
313962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
314062306a36Sopenharmony_ci		},
314162306a36Sopenharmony_ci	},
314262306a36Sopenharmony_ci};
314362306a36Sopenharmony_ci
314462306a36Sopenharmony_cistatic struct clk_branch pcie_phy_ref_clk = {
314562306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
314662306a36Sopenharmony_ci	.halt_bit = 29,
314762306a36Sopenharmony_ci	.clkr = {
314862306a36Sopenharmony_ci		.enable_reg = 0x22d0,
314962306a36Sopenharmony_ci		.enable_mask = BIT(4),
315062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
315162306a36Sopenharmony_ci			.name = "pcie_phy_ref_clk",
315262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
315362306a36Sopenharmony_ci		},
315462306a36Sopenharmony_ci	},
315562306a36Sopenharmony_ci};
315662306a36Sopenharmony_ci
315762306a36Sopenharmony_cistatic struct clk_branch pcie_h_clk = {
315862306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
315962306a36Sopenharmony_ci	.halt_bit = 8,
316062306a36Sopenharmony_ci	.clkr = {
316162306a36Sopenharmony_ci		.enable_reg = 0x22cc,
316262306a36Sopenharmony_ci		.enable_mask = BIT(4),
316362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
316462306a36Sopenharmony_ci			.name = "pcie_h_clk",
316562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
316662306a36Sopenharmony_ci		},
316762306a36Sopenharmony_ci	},
316862306a36Sopenharmony_ci};
316962306a36Sopenharmony_ci
317062306a36Sopenharmony_cistatic struct clk_branch pcie_a_clk = {
317162306a36Sopenharmony_ci	.halt_reg = 0x2fc0,
317262306a36Sopenharmony_ci	.halt_bit = 13,
317362306a36Sopenharmony_ci	.clkr = {
317462306a36Sopenharmony_ci		.enable_reg = 0x22c0,
317562306a36Sopenharmony_ci		.enable_mask = BIT(4),
317662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
317762306a36Sopenharmony_ci			.name = "pcie_a_clk",
317862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
317962306a36Sopenharmony_ci		},
318062306a36Sopenharmony_ci	},
318162306a36Sopenharmony_ci};
318262306a36Sopenharmony_ci
318362306a36Sopenharmony_cistatic struct clk_branch pmic_arb0_h_clk = {
318462306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
318562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
318662306a36Sopenharmony_ci	.halt_bit = 22,
318762306a36Sopenharmony_ci	.clkr = {
318862306a36Sopenharmony_ci		.enable_reg = 0x3080,
318962306a36Sopenharmony_ci		.enable_mask = BIT(8),
319062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
319162306a36Sopenharmony_ci			.name = "pmic_arb0_h_clk",
319262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
319362306a36Sopenharmony_ci		},
319462306a36Sopenharmony_ci	},
319562306a36Sopenharmony_ci};
319662306a36Sopenharmony_ci
319762306a36Sopenharmony_cistatic struct clk_branch pmic_arb1_h_clk = {
319862306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
319962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
320062306a36Sopenharmony_ci	.halt_bit = 21,
320162306a36Sopenharmony_ci	.clkr = {
320262306a36Sopenharmony_ci		.enable_reg = 0x3080,
320362306a36Sopenharmony_ci		.enable_mask = BIT(9),
320462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
320562306a36Sopenharmony_ci			.name = "pmic_arb1_h_clk",
320662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
320762306a36Sopenharmony_ci		},
320862306a36Sopenharmony_ci	},
320962306a36Sopenharmony_ci};
321062306a36Sopenharmony_ci
321162306a36Sopenharmony_cistatic struct clk_branch pmic_ssbi2_clk = {
321262306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
321362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
321462306a36Sopenharmony_ci	.halt_bit = 23,
321562306a36Sopenharmony_ci	.clkr = {
321662306a36Sopenharmony_ci		.enable_reg = 0x3080,
321762306a36Sopenharmony_ci		.enable_mask = BIT(7),
321862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
321962306a36Sopenharmony_ci			.name = "pmic_ssbi2_clk",
322062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
322162306a36Sopenharmony_ci		},
322262306a36Sopenharmony_ci	},
322362306a36Sopenharmony_ci};
322462306a36Sopenharmony_ci
322562306a36Sopenharmony_cistatic struct clk_branch rpm_msg_ram_h_clk = {
322662306a36Sopenharmony_ci	.hwcg_reg = 0x27e0,
322762306a36Sopenharmony_ci	.hwcg_bit = 6,
322862306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
322962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
323062306a36Sopenharmony_ci	.halt_bit = 12,
323162306a36Sopenharmony_ci	.clkr = {
323262306a36Sopenharmony_ci		.enable_reg = 0x3080,
323362306a36Sopenharmony_ci		.enable_mask = BIT(6),
323462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
323562306a36Sopenharmony_ci			.name = "rpm_msg_ram_h_clk",
323662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
323762306a36Sopenharmony_ci		},
323862306a36Sopenharmony_ci	},
323962306a36Sopenharmony_ci};
324062306a36Sopenharmony_ci
324162306a36Sopenharmony_cistatic struct clk_regmap *gcc_msm8960_clks[] = {
324262306a36Sopenharmony_ci	[PLL3] = &pll3.clkr,
324362306a36Sopenharmony_ci	[PLL4_VOTE] = &pll4_vote,
324462306a36Sopenharmony_ci	[PLL8] = &pll8.clkr,
324562306a36Sopenharmony_ci	[PLL8_VOTE] = &pll8_vote,
324662306a36Sopenharmony_ci	[PLL14] = &pll14.clkr,
324762306a36Sopenharmony_ci	[PLL14_VOTE] = &pll14_vote,
324862306a36Sopenharmony_ci	[GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
324962306a36Sopenharmony_ci	[GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
325062306a36Sopenharmony_ci	[GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
325162306a36Sopenharmony_ci	[GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
325262306a36Sopenharmony_ci	[GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
325362306a36Sopenharmony_ci	[GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
325462306a36Sopenharmony_ci	[GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
325562306a36Sopenharmony_ci	[GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
325662306a36Sopenharmony_ci	[GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
325762306a36Sopenharmony_ci	[GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
325862306a36Sopenharmony_ci	[GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
325962306a36Sopenharmony_ci	[GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
326062306a36Sopenharmony_ci	[GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
326162306a36Sopenharmony_ci	[GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
326262306a36Sopenharmony_ci	[GSBI8_UART_SRC] = &gsbi8_uart_src.clkr,
326362306a36Sopenharmony_ci	[GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr,
326462306a36Sopenharmony_ci	[GSBI9_UART_SRC] = &gsbi9_uart_src.clkr,
326562306a36Sopenharmony_ci	[GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr,
326662306a36Sopenharmony_ci	[GSBI10_UART_SRC] = &gsbi10_uart_src.clkr,
326762306a36Sopenharmony_ci	[GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr,
326862306a36Sopenharmony_ci	[GSBI11_UART_SRC] = &gsbi11_uart_src.clkr,
326962306a36Sopenharmony_ci	[GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr,
327062306a36Sopenharmony_ci	[GSBI12_UART_SRC] = &gsbi12_uart_src.clkr,
327162306a36Sopenharmony_ci	[GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr,
327262306a36Sopenharmony_ci	[GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
327362306a36Sopenharmony_ci	[GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
327462306a36Sopenharmony_ci	[GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
327562306a36Sopenharmony_ci	[GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
327662306a36Sopenharmony_ci	[GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
327762306a36Sopenharmony_ci	[GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
327862306a36Sopenharmony_ci	[GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
327962306a36Sopenharmony_ci	[GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
328062306a36Sopenharmony_ci	[GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
328162306a36Sopenharmony_ci	[GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
328262306a36Sopenharmony_ci	[GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
328362306a36Sopenharmony_ci	[GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
328462306a36Sopenharmony_ci	[GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
328562306a36Sopenharmony_ci	[GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
328662306a36Sopenharmony_ci	[GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr,
328762306a36Sopenharmony_ci	[GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr,
328862306a36Sopenharmony_ci	[GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr,
328962306a36Sopenharmony_ci	[GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr,
329062306a36Sopenharmony_ci	[GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr,
329162306a36Sopenharmony_ci	[GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr,
329262306a36Sopenharmony_ci	[GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr,
329362306a36Sopenharmony_ci	[GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr,
329462306a36Sopenharmony_ci	[GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr,
329562306a36Sopenharmony_ci	[GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr,
329662306a36Sopenharmony_ci	[GP0_SRC] = &gp0_src.clkr,
329762306a36Sopenharmony_ci	[GP0_CLK] = &gp0_clk.clkr,
329862306a36Sopenharmony_ci	[GP1_SRC] = &gp1_src.clkr,
329962306a36Sopenharmony_ci	[GP1_CLK] = &gp1_clk.clkr,
330062306a36Sopenharmony_ci	[GP2_SRC] = &gp2_src.clkr,
330162306a36Sopenharmony_ci	[GP2_CLK] = &gp2_clk.clkr,
330262306a36Sopenharmony_ci	[PMEM_A_CLK] = &pmem_clk.clkr,
330362306a36Sopenharmony_ci	[PRNG_SRC] = &prng_src.clkr,
330462306a36Sopenharmony_ci	[PRNG_CLK] = &prng_clk.clkr,
330562306a36Sopenharmony_ci	[SDC1_SRC] = &sdc1_src.clkr,
330662306a36Sopenharmony_ci	[SDC1_CLK] = &sdc1_clk.clkr,
330762306a36Sopenharmony_ci	[SDC2_SRC] = &sdc2_src.clkr,
330862306a36Sopenharmony_ci	[SDC2_CLK] = &sdc2_clk.clkr,
330962306a36Sopenharmony_ci	[SDC3_SRC] = &sdc3_src.clkr,
331062306a36Sopenharmony_ci	[SDC3_CLK] = &sdc3_clk.clkr,
331162306a36Sopenharmony_ci	[SDC4_SRC] = &sdc4_src.clkr,
331262306a36Sopenharmony_ci	[SDC4_CLK] = &sdc4_clk.clkr,
331362306a36Sopenharmony_ci	[SDC5_SRC] = &sdc5_src.clkr,
331462306a36Sopenharmony_ci	[SDC5_CLK] = &sdc5_clk.clkr,
331562306a36Sopenharmony_ci	[TSIF_REF_SRC] = &tsif_ref_src.clkr,
331662306a36Sopenharmony_ci	[TSIF_REF_CLK] = &tsif_ref_clk.clkr,
331762306a36Sopenharmony_ci	[USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
331862306a36Sopenharmony_ci	[USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
331962306a36Sopenharmony_ci	[USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
332062306a36Sopenharmony_ci	[USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
332162306a36Sopenharmony_ci	[USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
332262306a36Sopenharmony_ci	[USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
332362306a36Sopenharmony_ci	[USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
332462306a36Sopenharmony_ci	[USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
332562306a36Sopenharmony_ci	[USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
332662306a36Sopenharmony_ci	[USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
332762306a36Sopenharmony_ci	[USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr,
332862306a36Sopenharmony_ci	[USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr,
332962306a36Sopenharmony_ci	[USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr,
333062306a36Sopenharmony_ci	[CE1_CORE_CLK] = &ce1_core_clk.clkr,
333162306a36Sopenharmony_ci	[CE1_H_CLK] = &ce1_h_clk.clkr,
333262306a36Sopenharmony_ci	[DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
333362306a36Sopenharmony_ci	[GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
333462306a36Sopenharmony_ci	[GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
333562306a36Sopenharmony_ci	[GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
333662306a36Sopenharmony_ci	[GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
333762306a36Sopenharmony_ci	[GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
333862306a36Sopenharmony_ci	[GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
333962306a36Sopenharmony_ci	[GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
334062306a36Sopenharmony_ci	[GSBI8_H_CLK] = &gsbi8_h_clk.clkr,
334162306a36Sopenharmony_ci	[GSBI9_H_CLK] = &gsbi9_h_clk.clkr,
334262306a36Sopenharmony_ci	[GSBI10_H_CLK] = &gsbi10_h_clk.clkr,
334362306a36Sopenharmony_ci	[GSBI11_H_CLK] = &gsbi11_h_clk.clkr,
334462306a36Sopenharmony_ci	[GSBI12_H_CLK] = &gsbi12_h_clk.clkr,
334562306a36Sopenharmony_ci	[TSIF_H_CLK] = &tsif_h_clk.clkr,
334662306a36Sopenharmony_ci	[USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
334762306a36Sopenharmony_ci	[USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr,
334862306a36Sopenharmony_ci	[USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
334962306a36Sopenharmony_ci	[USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
335062306a36Sopenharmony_ci	[SDC1_H_CLK] = &sdc1_h_clk.clkr,
335162306a36Sopenharmony_ci	[SDC2_H_CLK] = &sdc2_h_clk.clkr,
335262306a36Sopenharmony_ci	[SDC3_H_CLK] = &sdc3_h_clk.clkr,
335362306a36Sopenharmony_ci	[SDC4_H_CLK] = &sdc4_h_clk.clkr,
335462306a36Sopenharmony_ci	[SDC5_H_CLK] = &sdc5_h_clk.clkr,
335562306a36Sopenharmony_ci	[ADM0_CLK] = &adm0_clk.clkr,
335662306a36Sopenharmony_ci	[ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
335762306a36Sopenharmony_ci	[PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
335862306a36Sopenharmony_ci	[PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
335962306a36Sopenharmony_ci	[PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
336062306a36Sopenharmony_ci	[RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
336162306a36Sopenharmony_ci	[PLL9] = &hfpll0.clkr,
336262306a36Sopenharmony_ci	[PLL10] = &hfpll1.clkr,
336362306a36Sopenharmony_ci	[PLL12] = &hfpll_l2.clkr,
336462306a36Sopenharmony_ci};
336562306a36Sopenharmony_ci
336662306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_msm8960_resets[] = {
336762306a36Sopenharmony_ci	[SFAB_MSS_Q6_SW_RESET] = { 0x2040, 7 },
336862306a36Sopenharmony_ci	[SFAB_MSS_Q6_FW_RESET] = { 0x2044, 7 },
336962306a36Sopenharmony_ci	[QDSS_STM_RESET] = { 0x2060, 6 },
337062306a36Sopenharmony_ci	[AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
337162306a36Sopenharmony_ci	[AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
337262306a36Sopenharmony_ci	[AFAB_SMPSS_M0_RESET] = { 0x20b8 },
337362306a36Sopenharmony_ci	[AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
337462306a36Sopenharmony_ci	[AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
337562306a36Sopenharmony_ci	[SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
337662306a36Sopenharmony_ci	[SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
337762306a36Sopenharmony_ci	[SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
337862306a36Sopenharmony_ci	[ADM0_C2_RESET] = { 0x220c, 4},
337962306a36Sopenharmony_ci	[ADM0_C1_RESET] = { 0x220c, 3},
338062306a36Sopenharmony_ci	[ADM0_C0_RESET] = { 0x220c, 2},
338162306a36Sopenharmony_ci	[ADM0_PBUS_RESET] = { 0x220c, 1 },
338262306a36Sopenharmony_ci	[ADM0_RESET] = { 0x220c },
338362306a36Sopenharmony_ci	[QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
338462306a36Sopenharmony_ci	[QDSS_POR_RESET] = { 0x2260, 4 },
338562306a36Sopenharmony_ci	[QDSS_TSCTR_RESET] = { 0x2260, 3 },
338662306a36Sopenharmony_ci	[QDSS_HRESET_RESET] = { 0x2260, 2 },
338762306a36Sopenharmony_ci	[QDSS_AXI_RESET] = { 0x2260, 1 },
338862306a36Sopenharmony_ci	[QDSS_DBG_RESET] = { 0x2260 },
338962306a36Sopenharmony_ci	[PCIE_A_RESET] = { 0x22c0, 7 },
339062306a36Sopenharmony_ci	[PCIE_AUX_RESET] = { 0x22c8, 7 },
339162306a36Sopenharmony_ci	[PCIE_H_RESET] = { 0x22d0, 7 },
339262306a36Sopenharmony_ci	[SFAB_PCIE_M_RESET] = { 0x22d4, 1 },
339362306a36Sopenharmony_ci	[SFAB_PCIE_S_RESET] = { 0x22d4 },
339462306a36Sopenharmony_ci	[SFAB_MSS_M_RESET] = { 0x2340, 7 },
339562306a36Sopenharmony_ci	[SFAB_USB3_M_RESET] = { 0x2360, 7 },
339662306a36Sopenharmony_ci	[SFAB_RIVA_M_RESET] = { 0x2380, 7 },
339762306a36Sopenharmony_ci	[SFAB_LPASS_RESET] = { 0x23a0, 7 },
339862306a36Sopenharmony_ci	[SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
339962306a36Sopenharmony_ci	[AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
340062306a36Sopenharmony_ci	[AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
340162306a36Sopenharmony_ci	[SFAB_SATA_S_RESET] = { 0x2480, 7 },
340262306a36Sopenharmony_ci	[SFAB_DFAB_M_RESET] = { 0x2500, 7 },
340362306a36Sopenharmony_ci	[DFAB_SFAB_M_RESET] = { 0x2520, 7 },
340462306a36Sopenharmony_ci	[DFAB_SWAY0_RESET] = { 0x2540, 7 },
340562306a36Sopenharmony_ci	[DFAB_SWAY1_RESET] = { 0x2544, 7 },
340662306a36Sopenharmony_ci	[DFAB_ARB0_RESET] = { 0x2560, 7 },
340762306a36Sopenharmony_ci	[DFAB_ARB1_RESET] = { 0x2564, 7 },
340862306a36Sopenharmony_ci	[PPSS_PROC_RESET] = { 0x2594, 1 },
340962306a36Sopenharmony_ci	[PPSS_RESET] = { 0x2594},
341062306a36Sopenharmony_ci	[DMA_BAM_RESET] = { 0x25c0, 7 },
341162306a36Sopenharmony_ci	[SPS_TIC_H_RESET] = { 0x2600, 7 },
341262306a36Sopenharmony_ci	[SLIMBUS_H_RESET] = { 0x2620, 7 },
341362306a36Sopenharmony_ci	[SFAB_CFPB_M_RESET] = { 0x2680, 7 },
341462306a36Sopenharmony_ci	[SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
341562306a36Sopenharmony_ci	[TSIF_H_RESET] = { 0x2700, 7 },
341662306a36Sopenharmony_ci	[CE1_H_RESET] = { 0x2720, 7 },
341762306a36Sopenharmony_ci	[CE1_CORE_RESET] = { 0x2724, 7 },
341862306a36Sopenharmony_ci	[CE1_SLEEP_RESET] = { 0x2728, 7 },
341962306a36Sopenharmony_ci	[CE2_H_RESET] = { 0x2740, 7 },
342062306a36Sopenharmony_ci	[CE2_CORE_RESET] = { 0x2744, 7 },
342162306a36Sopenharmony_ci	[SFAB_SFPB_M_RESET] = { 0x2780, 7 },
342262306a36Sopenharmony_ci	[SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
342362306a36Sopenharmony_ci	[RPM_PROC_RESET] = { 0x27c0, 7 },
342462306a36Sopenharmony_ci	[PMIC_SSBI2_RESET] = { 0x280c, 12 },
342562306a36Sopenharmony_ci	[SDC1_RESET] = { 0x2830 },
342662306a36Sopenharmony_ci	[SDC2_RESET] = { 0x2850 },
342762306a36Sopenharmony_ci	[SDC3_RESET] = { 0x2870 },
342862306a36Sopenharmony_ci	[SDC4_RESET] = { 0x2890 },
342962306a36Sopenharmony_ci	[SDC5_RESET] = { 0x28b0 },
343062306a36Sopenharmony_ci	[DFAB_A2_RESET] = { 0x28c0, 7 },
343162306a36Sopenharmony_ci	[USB_HS1_RESET] = { 0x2910 },
343262306a36Sopenharmony_ci	[USB_HSIC_RESET] = { 0x2934 },
343362306a36Sopenharmony_ci	[USB_FS1_XCVR_RESET] = { 0x2974, 1 },
343462306a36Sopenharmony_ci	[USB_FS1_RESET] = { 0x2974 },
343562306a36Sopenharmony_ci	[USB_FS2_XCVR_RESET] = { 0x2994, 1 },
343662306a36Sopenharmony_ci	[USB_FS2_RESET] = { 0x2994 },
343762306a36Sopenharmony_ci	[GSBI1_RESET] = { 0x29dc },
343862306a36Sopenharmony_ci	[GSBI2_RESET] = { 0x29fc },
343962306a36Sopenharmony_ci	[GSBI3_RESET] = { 0x2a1c },
344062306a36Sopenharmony_ci	[GSBI4_RESET] = { 0x2a3c },
344162306a36Sopenharmony_ci	[GSBI5_RESET] = { 0x2a5c },
344262306a36Sopenharmony_ci	[GSBI6_RESET] = { 0x2a7c },
344362306a36Sopenharmony_ci	[GSBI7_RESET] = { 0x2a9c },
344462306a36Sopenharmony_ci	[GSBI8_RESET] = { 0x2abc },
344562306a36Sopenharmony_ci	[GSBI9_RESET] = { 0x2adc },
344662306a36Sopenharmony_ci	[GSBI10_RESET] = { 0x2afc },
344762306a36Sopenharmony_ci	[GSBI11_RESET] = { 0x2b1c },
344862306a36Sopenharmony_ci	[GSBI12_RESET] = { 0x2b3c },
344962306a36Sopenharmony_ci	[SPDM_RESET] = { 0x2b6c },
345062306a36Sopenharmony_ci	[TLMM_H_RESET] = { 0x2ba0, 7 },
345162306a36Sopenharmony_ci	[SFAB_MSS_S_RESET] = { 0x2c00, 7 },
345262306a36Sopenharmony_ci	[MSS_SLP_RESET] = { 0x2c60, 7 },
345362306a36Sopenharmony_ci	[MSS_Q6SW_JTAG_RESET] = { 0x2c68, 7 },
345462306a36Sopenharmony_ci	[MSS_Q6FW_JTAG_RESET] = { 0x2c6c, 7 },
345562306a36Sopenharmony_ci	[MSS_RESET] = { 0x2c64 },
345662306a36Sopenharmony_ci	[SATA_H_RESET] = { 0x2c80, 7 },
345762306a36Sopenharmony_ci	[SATA_RXOOB_RESE] = { 0x2c8c, 7 },
345862306a36Sopenharmony_ci	[SATA_PMALIVE_RESET] = { 0x2c90, 7 },
345962306a36Sopenharmony_ci	[SATA_SFAB_M_RESET] = { 0x2c98, 7 },
346062306a36Sopenharmony_ci	[TSSC_RESET] = { 0x2ca0, 7 },
346162306a36Sopenharmony_ci	[PDM_RESET] = { 0x2cc0, 12 },
346262306a36Sopenharmony_ci	[MPM_H_RESET] = { 0x2da0, 7 },
346362306a36Sopenharmony_ci	[MPM_RESET] = { 0x2da4 },
346462306a36Sopenharmony_ci	[SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
346562306a36Sopenharmony_ci	[PRNG_RESET] = { 0x2e80, 12 },
346662306a36Sopenharmony_ci	[RIVA_RESET] = { 0x35e0 },
346762306a36Sopenharmony_ci};
346862306a36Sopenharmony_ci
346962306a36Sopenharmony_cistatic struct clk_regmap *gcc_apq8064_clks[] = {
347062306a36Sopenharmony_ci	[PLL3] = &pll3.clkr,
347162306a36Sopenharmony_ci	[PLL4_VOTE] = &pll4_vote,
347262306a36Sopenharmony_ci	[PLL8] = &pll8.clkr,
347362306a36Sopenharmony_ci	[PLL8_VOTE] = &pll8_vote,
347462306a36Sopenharmony_ci	[PLL14] = &pll14.clkr,
347562306a36Sopenharmony_ci	[PLL14_VOTE] = &pll14_vote,
347662306a36Sopenharmony_ci	[GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
347762306a36Sopenharmony_ci	[GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
347862306a36Sopenharmony_ci	[GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
347962306a36Sopenharmony_ci	[GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
348062306a36Sopenharmony_ci	[GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
348162306a36Sopenharmony_ci	[GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
348262306a36Sopenharmony_ci	[GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
348362306a36Sopenharmony_ci	[GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
348462306a36Sopenharmony_ci	[GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
348562306a36Sopenharmony_ci	[GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
348662306a36Sopenharmony_ci	[GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
348762306a36Sopenharmony_ci	[GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
348862306a36Sopenharmony_ci	[GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
348962306a36Sopenharmony_ci	[GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
349062306a36Sopenharmony_ci	[GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
349162306a36Sopenharmony_ci	[GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
349262306a36Sopenharmony_ci	[GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
349362306a36Sopenharmony_ci	[GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
349462306a36Sopenharmony_ci	[GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
349562306a36Sopenharmony_ci	[GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
349662306a36Sopenharmony_ci	[GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
349762306a36Sopenharmony_ci	[GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
349862306a36Sopenharmony_ci	[GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
349962306a36Sopenharmony_ci	[GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
350062306a36Sopenharmony_ci	[GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
350162306a36Sopenharmony_ci	[GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
350262306a36Sopenharmony_ci	[GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
350362306a36Sopenharmony_ci	[GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
350462306a36Sopenharmony_ci	[GP0_SRC] = &gp0_src.clkr,
350562306a36Sopenharmony_ci	[GP0_CLK] = &gp0_clk.clkr,
350662306a36Sopenharmony_ci	[GP1_SRC] = &gp1_src.clkr,
350762306a36Sopenharmony_ci	[GP1_CLK] = &gp1_clk.clkr,
350862306a36Sopenharmony_ci	[GP2_SRC] = &gp2_src.clkr,
350962306a36Sopenharmony_ci	[GP2_CLK] = &gp2_clk.clkr,
351062306a36Sopenharmony_ci	[PMEM_A_CLK] = &pmem_clk.clkr,
351162306a36Sopenharmony_ci	[PRNG_SRC] = &prng_src.clkr,
351262306a36Sopenharmony_ci	[PRNG_CLK] = &prng_clk.clkr,
351362306a36Sopenharmony_ci	[SDC1_SRC] = &sdc1_src.clkr,
351462306a36Sopenharmony_ci	[SDC1_CLK] = &sdc1_clk.clkr,
351562306a36Sopenharmony_ci	[SDC2_SRC] = &sdc2_src.clkr,
351662306a36Sopenharmony_ci	[SDC2_CLK] = &sdc2_clk.clkr,
351762306a36Sopenharmony_ci	[SDC3_SRC] = &sdc3_src.clkr,
351862306a36Sopenharmony_ci	[SDC3_CLK] = &sdc3_clk.clkr,
351962306a36Sopenharmony_ci	[SDC4_SRC] = &sdc4_src.clkr,
352062306a36Sopenharmony_ci	[SDC4_CLK] = &sdc4_clk.clkr,
352162306a36Sopenharmony_ci	[TSIF_REF_SRC] = &tsif_ref_src.clkr,
352262306a36Sopenharmony_ci	[TSIF_REF_CLK] = &tsif_ref_clk.clkr,
352362306a36Sopenharmony_ci	[USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
352462306a36Sopenharmony_ci	[USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
352562306a36Sopenharmony_ci	[USB_HS3_XCVR_SRC] = &usb_hs3_xcvr_src.clkr,
352662306a36Sopenharmony_ci	[USB_HS3_XCVR_CLK] = &usb_hs3_xcvr_clk.clkr,
352762306a36Sopenharmony_ci	[USB_HS4_XCVR_SRC] = &usb_hs4_xcvr_src.clkr,
352862306a36Sopenharmony_ci	[USB_HS4_XCVR_CLK] = &usb_hs4_xcvr_clk.clkr,
352962306a36Sopenharmony_ci	[USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
353062306a36Sopenharmony_ci	[USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
353162306a36Sopenharmony_ci	[USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
353262306a36Sopenharmony_ci	[USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
353362306a36Sopenharmony_ci	[USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
353462306a36Sopenharmony_ci	[USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
353562306a36Sopenharmony_ci	[USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
353662306a36Sopenharmony_ci	[USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
353762306a36Sopenharmony_ci	[SATA_H_CLK] = &sata_h_clk.clkr,
353862306a36Sopenharmony_ci	[SATA_CLK_SRC] = &sata_clk_src.clkr,
353962306a36Sopenharmony_ci	[SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr,
354062306a36Sopenharmony_ci	[SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr,
354162306a36Sopenharmony_ci	[SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr,
354262306a36Sopenharmony_ci	[SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr,
354362306a36Sopenharmony_ci	[SATA_A_CLK] = &sata_a_clk.clkr,
354462306a36Sopenharmony_ci	[SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr,
354562306a36Sopenharmony_ci	[CE3_SRC] = &ce3_src.clkr,
354662306a36Sopenharmony_ci	[CE3_CORE_CLK] = &ce3_core_clk.clkr,
354762306a36Sopenharmony_ci	[CE3_H_CLK] = &ce3_h_clk.clkr,
354862306a36Sopenharmony_ci	[DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
354962306a36Sopenharmony_ci	[GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
355062306a36Sopenharmony_ci	[GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
355162306a36Sopenharmony_ci	[GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
355262306a36Sopenharmony_ci	[GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
355362306a36Sopenharmony_ci	[GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
355462306a36Sopenharmony_ci	[GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
355562306a36Sopenharmony_ci	[GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
355662306a36Sopenharmony_ci	[TSIF_H_CLK] = &tsif_h_clk.clkr,
355762306a36Sopenharmony_ci	[USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
355862306a36Sopenharmony_ci	[USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
355962306a36Sopenharmony_ci	[USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
356062306a36Sopenharmony_ci	[USB_HS3_H_CLK] = &usb_hs3_h_clk.clkr,
356162306a36Sopenharmony_ci	[USB_HS4_H_CLK] = &usb_hs4_h_clk.clkr,
356262306a36Sopenharmony_ci	[SDC1_H_CLK] = &sdc1_h_clk.clkr,
356362306a36Sopenharmony_ci	[SDC2_H_CLK] = &sdc2_h_clk.clkr,
356462306a36Sopenharmony_ci	[SDC3_H_CLK] = &sdc3_h_clk.clkr,
356562306a36Sopenharmony_ci	[SDC4_H_CLK] = &sdc4_h_clk.clkr,
356662306a36Sopenharmony_ci	[ADM0_CLK] = &adm0_clk.clkr,
356762306a36Sopenharmony_ci	[ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
356862306a36Sopenharmony_ci	[PCIE_A_CLK] = &pcie_a_clk.clkr,
356962306a36Sopenharmony_ci	[PCIE_PHY_REF_CLK] = &pcie_phy_ref_clk.clkr,
357062306a36Sopenharmony_ci	[PCIE_H_CLK] = &pcie_h_clk.clkr,
357162306a36Sopenharmony_ci	[PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
357262306a36Sopenharmony_ci	[PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
357362306a36Sopenharmony_ci	[PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
357462306a36Sopenharmony_ci	[RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
357562306a36Sopenharmony_ci	[PLL9] = &hfpll0.clkr,
357662306a36Sopenharmony_ci	[PLL10] = &hfpll1.clkr,
357762306a36Sopenharmony_ci	[PLL12] = &hfpll_l2.clkr,
357862306a36Sopenharmony_ci	[PLL16] = &hfpll2.clkr,
357962306a36Sopenharmony_ci	[PLL17] = &hfpll3.clkr,
358062306a36Sopenharmony_ci};
358162306a36Sopenharmony_ci
358262306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_apq8064_resets[] = {
358362306a36Sopenharmony_ci	[QDSS_STM_RESET] = { 0x2060, 6 },
358462306a36Sopenharmony_ci	[AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
358562306a36Sopenharmony_ci	[AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
358662306a36Sopenharmony_ci	[AFAB_SMPSS_M0_RESET] = { 0x20b8 },
358762306a36Sopenharmony_ci	[AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
358862306a36Sopenharmony_ci	[AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
358962306a36Sopenharmony_ci	[SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
359062306a36Sopenharmony_ci	[SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
359162306a36Sopenharmony_ci	[SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
359262306a36Sopenharmony_ci	[ADM0_C2_RESET] = { 0x220c, 4},
359362306a36Sopenharmony_ci	[ADM0_C1_RESET] = { 0x220c, 3},
359462306a36Sopenharmony_ci	[ADM0_C0_RESET] = { 0x220c, 2},
359562306a36Sopenharmony_ci	[ADM0_PBUS_RESET] = { 0x220c, 1 },
359662306a36Sopenharmony_ci	[ADM0_RESET] = { 0x220c },
359762306a36Sopenharmony_ci	[QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
359862306a36Sopenharmony_ci	[QDSS_POR_RESET] = { 0x2260, 4 },
359962306a36Sopenharmony_ci	[QDSS_TSCTR_RESET] = { 0x2260, 3 },
360062306a36Sopenharmony_ci	[QDSS_HRESET_RESET] = { 0x2260, 2 },
360162306a36Sopenharmony_ci	[QDSS_AXI_RESET] = { 0x2260, 1 },
360262306a36Sopenharmony_ci	[QDSS_DBG_RESET] = { 0x2260 },
360362306a36Sopenharmony_ci	[SFAB_PCIE_M_RESET] = { 0x22d8, 1 },
360462306a36Sopenharmony_ci	[SFAB_PCIE_S_RESET] = { 0x22d8 },
360562306a36Sopenharmony_ci	[PCIE_EXT_PCI_RESET] = { 0x22dc, 6 },
360662306a36Sopenharmony_ci	[PCIE_PHY_RESET] = { 0x22dc, 5 },
360762306a36Sopenharmony_ci	[PCIE_PCI_RESET] = { 0x22dc, 4 },
360862306a36Sopenharmony_ci	[PCIE_POR_RESET] = { 0x22dc, 3 },
360962306a36Sopenharmony_ci	[PCIE_HCLK_RESET] = { 0x22dc, 2 },
361062306a36Sopenharmony_ci	[PCIE_ACLK_RESET] = { 0x22dc },
361162306a36Sopenharmony_ci	[SFAB_USB3_M_RESET] = { 0x2360, 7 },
361262306a36Sopenharmony_ci	[SFAB_RIVA_M_RESET] = { 0x2380, 7 },
361362306a36Sopenharmony_ci	[SFAB_LPASS_RESET] = { 0x23a0, 7 },
361462306a36Sopenharmony_ci	[SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
361562306a36Sopenharmony_ci	[AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
361662306a36Sopenharmony_ci	[AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
361762306a36Sopenharmony_ci	[SFAB_SATA_S_RESET] = { 0x2480, 7 },
361862306a36Sopenharmony_ci	[SFAB_DFAB_M_RESET] = { 0x2500, 7 },
361962306a36Sopenharmony_ci	[DFAB_SFAB_M_RESET] = { 0x2520, 7 },
362062306a36Sopenharmony_ci	[DFAB_SWAY0_RESET] = { 0x2540, 7 },
362162306a36Sopenharmony_ci	[DFAB_SWAY1_RESET] = { 0x2544, 7 },
362262306a36Sopenharmony_ci	[DFAB_ARB0_RESET] = { 0x2560, 7 },
362362306a36Sopenharmony_ci	[DFAB_ARB1_RESET] = { 0x2564, 7 },
362462306a36Sopenharmony_ci	[PPSS_PROC_RESET] = { 0x2594, 1 },
362562306a36Sopenharmony_ci	[PPSS_RESET] = { 0x2594},
362662306a36Sopenharmony_ci	[DMA_BAM_RESET] = { 0x25c0, 7 },
362762306a36Sopenharmony_ci	[SPS_TIC_H_RESET] = { 0x2600, 7 },
362862306a36Sopenharmony_ci	[SFAB_CFPB_M_RESET] = { 0x2680, 7 },
362962306a36Sopenharmony_ci	[SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
363062306a36Sopenharmony_ci	[TSIF_H_RESET] = { 0x2700, 7 },
363162306a36Sopenharmony_ci	[CE1_H_RESET] = { 0x2720, 7 },
363262306a36Sopenharmony_ci	[CE1_CORE_RESET] = { 0x2724, 7 },
363362306a36Sopenharmony_ci	[CE1_SLEEP_RESET] = { 0x2728, 7 },
363462306a36Sopenharmony_ci	[CE2_H_RESET] = { 0x2740, 7 },
363562306a36Sopenharmony_ci	[CE2_CORE_RESET] = { 0x2744, 7 },
363662306a36Sopenharmony_ci	[SFAB_SFPB_M_RESET] = { 0x2780, 7 },
363762306a36Sopenharmony_ci	[SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
363862306a36Sopenharmony_ci	[RPM_PROC_RESET] = { 0x27c0, 7 },
363962306a36Sopenharmony_ci	[PMIC_SSBI2_RESET] = { 0x280c, 12 },
364062306a36Sopenharmony_ci	[SDC1_RESET] = { 0x2830 },
364162306a36Sopenharmony_ci	[SDC2_RESET] = { 0x2850 },
364262306a36Sopenharmony_ci	[SDC3_RESET] = { 0x2870 },
364362306a36Sopenharmony_ci	[SDC4_RESET] = { 0x2890 },
364462306a36Sopenharmony_ci	[USB_HS1_RESET] = { 0x2910 },
364562306a36Sopenharmony_ci	[USB_HSIC_RESET] = { 0x2934 },
364662306a36Sopenharmony_ci	[USB_FS1_XCVR_RESET] = { 0x2974, 1 },
364762306a36Sopenharmony_ci	[USB_FS1_RESET] = { 0x2974 },
364862306a36Sopenharmony_ci	[GSBI1_RESET] = { 0x29dc },
364962306a36Sopenharmony_ci	[GSBI2_RESET] = { 0x29fc },
365062306a36Sopenharmony_ci	[GSBI3_RESET] = { 0x2a1c },
365162306a36Sopenharmony_ci	[GSBI4_RESET] = { 0x2a3c },
365262306a36Sopenharmony_ci	[GSBI5_RESET] = { 0x2a5c },
365362306a36Sopenharmony_ci	[GSBI6_RESET] = { 0x2a7c },
365462306a36Sopenharmony_ci	[GSBI7_RESET] = { 0x2a9c },
365562306a36Sopenharmony_ci	[SPDM_RESET] = { 0x2b6c },
365662306a36Sopenharmony_ci	[TLMM_H_RESET] = { 0x2ba0, 7 },
365762306a36Sopenharmony_ci	[SATA_SFAB_M_RESET] = { 0x2c18 },
365862306a36Sopenharmony_ci	[SATA_RESET] = { 0x2c1c },
365962306a36Sopenharmony_ci	[GSS_SLP_RESET] = { 0x2c60, 7 },
366062306a36Sopenharmony_ci	[GSS_RESET] = { 0x2c64 },
366162306a36Sopenharmony_ci	[TSSC_RESET] = { 0x2ca0, 7 },
366262306a36Sopenharmony_ci	[PDM_RESET] = { 0x2cc0, 12 },
366362306a36Sopenharmony_ci	[MPM_H_RESET] = { 0x2da0, 7 },
366462306a36Sopenharmony_ci	[MPM_RESET] = { 0x2da4 },
366562306a36Sopenharmony_ci	[SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
366662306a36Sopenharmony_ci	[PRNG_RESET] = { 0x2e80, 12 },
366762306a36Sopenharmony_ci	[RIVA_RESET] = { 0x35e0 },
366862306a36Sopenharmony_ci	[CE3_H_RESET] = { 0x36c4, 7 },
366962306a36Sopenharmony_ci	[SFAB_CE3_M_RESET] = { 0x36c8, 1 },
367062306a36Sopenharmony_ci	[SFAB_CE3_S_RESET] = { 0x36c8 },
367162306a36Sopenharmony_ci	[CE3_RESET] = { 0x36cc, 7 },
367262306a36Sopenharmony_ci	[CE3_SLEEP_RESET] = { 0x36d0, 7 },
367362306a36Sopenharmony_ci	[USB_HS3_RESET] = { 0x3710 },
367462306a36Sopenharmony_ci	[USB_HS4_RESET] = { 0x3730 },
367562306a36Sopenharmony_ci};
367662306a36Sopenharmony_ci
367762306a36Sopenharmony_cistatic const struct regmap_config gcc_msm8960_regmap_config = {
367862306a36Sopenharmony_ci	.reg_bits	= 32,
367962306a36Sopenharmony_ci	.reg_stride	= 4,
368062306a36Sopenharmony_ci	.val_bits	= 32,
368162306a36Sopenharmony_ci	.max_register	= 0x3660,
368262306a36Sopenharmony_ci	.fast_io	= true,
368362306a36Sopenharmony_ci};
368462306a36Sopenharmony_ci
368562306a36Sopenharmony_cistatic const struct regmap_config gcc_apq8064_regmap_config = {
368662306a36Sopenharmony_ci	.reg_bits	= 32,
368762306a36Sopenharmony_ci	.reg_stride	= 4,
368862306a36Sopenharmony_ci	.val_bits	= 32,
368962306a36Sopenharmony_ci	.max_register	= 0x3880,
369062306a36Sopenharmony_ci	.fast_io	= true,
369162306a36Sopenharmony_ci};
369262306a36Sopenharmony_ci
369362306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_msm8960_desc = {
369462306a36Sopenharmony_ci	.config = &gcc_msm8960_regmap_config,
369562306a36Sopenharmony_ci	.clks = gcc_msm8960_clks,
369662306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_msm8960_clks),
369762306a36Sopenharmony_ci	.resets = gcc_msm8960_resets,
369862306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_msm8960_resets),
369962306a36Sopenharmony_ci};
370062306a36Sopenharmony_ci
370162306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_apq8064_desc = {
370262306a36Sopenharmony_ci	.config = &gcc_apq8064_regmap_config,
370362306a36Sopenharmony_ci	.clks = gcc_apq8064_clks,
370462306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_apq8064_clks),
370562306a36Sopenharmony_ci	.resets = gcc_apq8064_resets,
370662306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_apq8064_resets),
370762306a36Sopenharmony_ci};
370862306a36Sopenharmony_ci
370962306a36Sopenharmony_cistatic const struct of_device_id gcc_msm8960_match_table[] = {
371062306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-msm8960", .data = &gcc_msm8960_desc },
371162306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-apq8064", .data = &gcc_apq8064_desc },
371262306a36Sopenharmony_ci	{ }
371362306a36Sopenharmony_ci};
371462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_msm8960_match_table);
371562306a36Sopenharmony_ci
371662306a36Sopenharmony_cistatic int gcc_msm8960_probe(struct platform_device *pdev)
371762306a36Sopenharmony_ci{
371862306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
371962306a36Sopenharmony_ci	const struct of_device_id *match;
372062306a36Sopenharmony_ci	struct platform_device *tsens;
372162306a36Sopenharmony_ci	int ret;
372262306a36Sopenharmony_ci
372362306a36Sopenharmony_ci	match = of_match_device(gcc_msm8960_match_table, &pdev->dev);
372462306a36Sopenharmony_ci	if (!match)
372562306a36Sopenharmony_ci		return -EINVAL;
372662306a36Sopenharmony_ci
372762306a36Sopenharmony_ci	ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 19200000);
372862306a36Sopenharmony_ci	if (ret)
372962306a36Sopenharmony_ci		return ret;
373062306a36Sopenharmony_ci
373162306a36Sopenharmony_ci	ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 27000000);
373262306a36Sopenharmony_ci	if (ret)
373362306a36Sopenharmony_ci		return ret;
373462306a36Sopenharmony_ci
373562306a36Sopenharmony_ci	ret = qcom_cc_probe(pdev, match->data);
373662306a36Sopenharmony_ci	if (ret)
373762306a36Sopenharmony_ci		return ret;
373862306a36Sopenharmony_ci
373962306a36Sopenharmony_ci	if (match->data == &gcc_apq8064_desc) {
374062306a36Sopenharmony_ci		hfpll1.d = &hfpll1_8064_data;
374162306a36Sopenharmony_ci		hfpll_l2.d = &hfpll_l2_8064_data;
374262306a36Sopenharmony_ci	}
374362306a36Sopenharmony_ci
374462306a36Sopenharmony_ci	if (of_get_available_child_count(pdev->dev.of_node) != 0)
374562306a36Sopenharmony_ci		return devm_of_platform_populate(&pdev->dev);
374662306a36Sopenharmony_ci
374762306a36Sopenharmony_ci	tsens = platform_device_register_data(&pdev->dev, "qcom-tsens", -1,
374862306a36Sopenharmony_ci					      NULL, 0);
374962306a36Sopenharmony_ci	if (IS_ERR(tsens))
375062306a36Sopenharmony_ci		return PTR_ERR(tsens);
375162306a36Sopenharmony_ci
375262306a36Sopenharmony_ci	platform_set_drvdata(pdev, tsens);
375362306a36Sopenharmony_ci
375462306a36Sopenharmony_ci	return 0;
375562306a36Sopenharmony_ci}
375662306a36Sopenharmony_ci
375762306a36Sopenharmony_cistatic void gcc_msm8960_remove(struct platform_device *pdev)
375862306a36Sopenharmony_ci{
375962306a36Sopenharmony_ci	struct platform_device *tsens = platform_get_drvdata(pdev);
376062306a36Sopenharmony_ci
376162306a36Sopenharmony_ci	if (tsens)
376262306a36Sopenharmony_ci		platform_device_unregister(tsens);
376362306a36Sopenharmony_ci}
376462306a36Sopenharmony_ci
376562306a36Sopenharmony_cistatic struct platform_driver gcc_msm8960_driver = {
376662306a36Sopenharmony_ci	.probe		= gcc_msm8960_probe,
376762306a36Sopenharmony_ci	.remove_new	= gcc_msm8960_remove,
376862306a36Sopenharmony_ci	.driver		= {
376962306a36Sopenharmony_ci		.name	= "gcc-msm8960",
377062306a36Sopenharmony_ci		.of_match_table = gcc_msm8960_match_table,
377162306a36Sopenharmony_ci	},
377262306a36Sopenharmony_ci};
377362306a36Sopenharmony_ci
377462306a36Sopenharmony_cistatic int __init gcc_msm8960_init(void)
377562306a36Sopenharmony_ci{
377662306a36Sopenharmony_ci	return platform_driver_register(&gcc_msm8960_driver);
377762306a36Sopenharmony_ci}
377862306a36Sopenharmony_cicore_initcall(gcc_msm8960_init);
377962306a36Sopenharmony_ci
378062306a36Sopenharmony_cistatic void __exit gcc_msm8960_exit(void)
378162306a36Sopenharmony_ci{
378262306a36Sopenharmony_ci	platform_driver_unregister(&gcc_msm8960_driver);
378362306a36Sopenharmony_ci}
378462306a36Sopenharmony_cimodule_exit(gcc_msm8960_exit);
378562306a36Sopenharmony_ci
378662306a36Sopenharmony_ciMODULE_DESCRIPTION("QCOM GCC MSM8960 Driver");
378762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
378862306a36Sopenharmony_ciMODULE_ALIAS("platform:gcc-msm8960");
3789