162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci// Copyright (c) 2021, The Linux Foundation. All rights reserved.
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci#include <linux/kernel.h>
562306a36Sopenharmony_ci#include <linux/bitops.h>
662306a36Sopenharmony_ci#include <linux/err.h>
762306a36Sopenharmony_ci#include <linux/module.h>
862306a36Sopenharmony_ci#include <linux/platform_device.h>
962306a36Sopenharmony_ci#include <linux/of.h>
1062306a36Sopenharmony_ci#include <linux/clk-provider.h>
1162306a36Sopenharmony_ci#include <linux/regmap.h>
1262306a36Sopenharmony_ci#include <linux/reset-controller.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-msm8953.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1762306a36Sopenharmony_ci#include "clk-branch.h"
1862306a36Sopenharmony_ci#include "clk-rcg.h"
1962306a36Sopenharmony_ci#include "common.h"
2062306a36Sopenharmony_ci#include "gdsc.h"
2162306a36Sopenharmony_ci#include "reset.h"
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_cienum {
2462306a36Sopenharmony_ci	P_XO,
2562306a36Sopenharmony_ci	P_SLEEP_CLK,
2662306a36Sopenharmony_ci	P_GPLL0,
2762306a36Sopenharmony_ci	P_GPLL0_DIV2,
2862306a36Sopenharmony_ci	P_GPLL2,
2962306a36Sopenharmony_ci	P_GPLL3,
3062306a36Sopenharmony_ci	P_GPLL4,
3162306a36Sopenharmony_ci	P_GPLL6,
3262306a36Sopenharmony_ci	P_GPLL6_DIV2,
3362306a36Sopenharmony_ci	P_DSI0PLL,
3462306a36Sopenharmony_ci	P_DSI0PLL_BYTE,
3562306a36Sopenharmony_ci	P_DSI1PLL,
3662306a36Sopenharmony_ci	P_DSI1PLL_BYTE,
3762306a36Sopenharmony_ci};
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0_early = {
4062306a36Sopenharmony_ci	.offset = 0x21000,
4162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
4262306a36Sopenharmony_ci	.clkr = {
4362306a36Sopenharmony_ci		.enable_reg = 0x45000,
4462306a36Sopenharmony_ci		.enable_mask = BIT(0),
4562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
4662306a36Sopenharmony_ci			.name = "gpll0_early",
4762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data) {
4862306a36Sopenharmony_ci				.fw_name = "xo",
4962306a36Sopenharmony_ci			},
5062306a36Sopenharmony_ci			.num_parents = 1,
5162306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_ops,
5262306a36Sopenharmony_ci		},
5362306a36Sopenharmony_ci	},
5462306a36Sopenharmony_ci};
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_cistatic struct clk_fixed_factor gpll0_early_div = {
5762306a36Sopenharmony_ci	.mult = 1,
5862306a36Sopenharmony_ci	.div = 2,
5962306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
6062306a36Sopenharmony_ci		.name = "gpll0_early_div",
6162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
6262306a36Sopenharmony_ci			&gpll0_early.clkr.hw,
6362306a36Sopenharmony_ci		},
6462306a36Sopenharmony_ci		.num_parents = 1,
6562306a36Sopenharmony_ci		.ops = &clk_fixed_factor_ops,
6662306a36Sopenharmony_ci	},
6762306a36Sopenharmony_ci};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0 = {
7062306a36Sopenharmony_ci	.offset = 0x21000,
7162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
7262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7362306a36Sopenharmony_ci		.name = "gpll0",
7462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
7562306a36Sopenharmony_ci			&gpll0_early.clkr.hw,
7662306a36Sopenharmony_ci		},
7762306a36Sopenharmony_ci		.num_parents = 1,
7862306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
7962306a36Sopenharmony_ci	},
8062306a36Sopenharmony_ci};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistatic struct clk_alpha_pll gpll2_early = {
8362306a36Sopenharmony_ci	.offset = 0x4a000,
8462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
8562306a36Sopenharmony_ci	.clkr = {
8662306a36Sopenharmony_ci		.enable_reg = 0x45000,
8762306a36Sopenharmony_ci		.enable_mask = BIT(2),
8862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
8962306a36Sopenharmony_ci			.name = "gpll2_early",
9062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data) {
9162306a36Sopenharmony_ci				.fw_name = "xo",
9262306a36Sopenharmony_ci			},
9362306a36Sopenharmony_ci			.num_parents = 1,
9462306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_ops,
9562306a36Sopenharmony_ci		},
9662306a36Sopenharmony_ci	},
9762306a36Sopenharmony_ci};
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll2 = {
10062306a36Sopenharmony_ci	.offset = 0x4a000,
10162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
10262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10362306a36Sopenharmony_ci		.name = "gpll2",
10462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
10562306a36Sopenharmony_ci			&gpll2_early.clkr.hw,
10662306a36Sopenharmony_ci		},
10762306a36Sopenharmony_ci		.num_parents = 1,
10862306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
10962306a36Sopenharmony_ci	},
11062306a36Sopenharmony_ci};
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_cistatic const struct pll_vco gpll3_p_vco[] = {
11362306a36Sopenharmony_ci	{ 1000000000, 2000000000, 0 },
11462306a36Sopenharmony_ci};
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_cistatic const struct alpha_pll_config gpll3_early_config = {
11762306a36Sopenharmony_ci	.l = 63,
11862306a36Sopenharmony_ci	.config_ctl_val = 0x4001055b,
11962306a36Sopenharmony_ci	.early_output_mask = 0,
12062306a36Sopenharmony_ci	.post_div_mask = GENMASK(11, 8),
12162306a36Sopenharmony_ci	.post_div_val = BIT(8),
12262306a36Sopenharmony_ci};
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_cistatic struct clk_alpha_pll gpll3_early = {
12562306a36Sopenharmony_ci	.offset = 0x22000,
12662306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
12762306a36Sopenharmony_ci	.vco_table = gpll3_p_vco,
12862306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(gpll3_p_vco),
12962306a36Sopenharmony_ci	.flags = SUPPORTS_DYNAMIC_UPDATE,
13062306a36Sopenharmony_ci	.clkr = {
13162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
13262306a36Sopenharmony_ci			.name = "gpll3_early",
13362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data) {
13462306a36Sopenharmony_ci				.fw_name = "xo",
13562306a36Sopenharmony_ci			},
13662306a36Sopenharmony_ci			.num_parents = 1,
13762306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
13862306a36Sopenharmony_ci		},
13962306a36Sopenharmony_ci	},
14062306a36Sopenharmony_ci};
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll3 = {
14362306a36Sopenharmony_ci	.offset = 0x22000,
14462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
14562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14662306a36Sopenharmony_ci		.name = "gpll3",
14762306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
14862306a36Sopenharmony_ci			&gpll3_early.clkr.hw,
14962306a36Sopenharmony_ci		},
15062306a36Sopenharmony_ci		.num_parents = 1,
15162306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
15262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
15362306a36Sopenharmony_ci	},
15462306a36Sopenharmony_ci};
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4_early = {
15762306a36Sopenharmony_ci	.offset = 0x24000,
15862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
15962306a36Sopenharmony_ci	.clkr = {
16062306a36Sopenharmony_ci		.enable_reg = 0x45000,
16162306a36Sopenharmony_ci		.enable_mask = BIT(5),
16262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
16362306a36Sopenharmony_ci			.name = "gpll4_early",
16462306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data) {
16562306a36Sopenharmony_ci				.fw_name = "xo",
16662306a36Sopenharmony_ci			},
16762306a36Sopenharmony_ci			.num_parents = 1,
16862306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_ops,
16962306a36Sopenharmony_ci		},
17062306a36Sopenharmony_ci	},
17162306a36Sopenharmony_ci};
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4 = {
17462306a36Sopenharmony_ci	.offset = 0x24000,
17562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
17662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
17762306a36Sopenharmony_ci		.name = "gpll4",
17862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
17962306a36Sopenharmony_ci			&gpll4_early.clkr.hw,
18062306a36Sopenharmony_ci		},
18162306a36Sopenharmony_ci		.num_parents = 1,
18262306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
18362306a36Sopenharmony_ci	},
18462306a36Sopenharmony_ci};
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_cistatic struct clk_alpha_pll gpll6_early = {
18762306a36Sopenharmony_ci	.offset = 0x37000,
18862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
18962306a36Sopenharmony_ci	.clkr = {
19062306a36Sopenharmony_ci		.enable_reg = 0x45000,
19162306a36Sopenharmony_ci		.enable_mask = BIT(7),
19262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
19362306a36Sopenharmony_ci			.name = "gpll6_early",
19462306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data) {
19562306a36Sopenharmony_ci				.fw_name = "xo",
19662306a36Sopenharmony_ci			},
19762306a36Sopenharmony_ci			.num_parents = 1,
19862306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_ops,
19962306a36Sopenharmony_ci		},
20062306a36Sopenharmony_ci	},
20162306a36Sopenharmony_ci};
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_cistatic struct clk_fixed_factor gpll6_early_div = {
20462306a36Sopenharmony_ci	.mult = 1,
20562306a36Sopenharmony_ci	.div = 2,
20662306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
20762306a36Sopenharmony_ci		.name = "gpll6_early_div",
20862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
20962306a36Sopenharmony_ci			&gpll6_early.clkr.hw,
21062306a36Sopenharmony_ci		},
21162306a36Sopenharmony_ci		.num_parents = 1,
21262306a36Sopenharmony_ci		.ops = &clk_fixed_factor_ops,
21362306a36Sopenharmony_ci	},
21462306a36Sopenharmony_ci};
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll6 = {
21762306a36Sopenharmony_ci	.offset = 0x37000,
21862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
21962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
22062306a36Sopenharmony_ci		.name = "gpll6",
22162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
22262306a36Sopenharmony_ci			&gpll6_early.clkr.hw,
22362306a36Sopenharmony_ci		},
22462306a36Sopenharmony_ci		.num_parents = 1,
22562306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
22662306a36Sopenharmony_ci	},
22762306a36Sopenharmony_ci};
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll0div2_2_map[] = {
23062306a36Sopenharmony_ci	{ P_XO, 0 },
23162306a36Sopenharmony_ci	{ P_GPLL0, 1 },
23262306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 2 },
23362306a36Sopenharmony_ci};
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll0div2_4_map[] = {
23662306a36Sopenharmony_ci	{ P_XO, 0 },
23762306a36Sopenharmony_ci	{ P_GPLL0, 1 },
23862306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
23962306a36Sopenharmony_ci};
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll0div2_data[] = {
24262306a36Sopenharmony_ci	{ .fw_name = "xo" },
24362306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
24462306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
24562306a36Sopenharmony_ci};
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_cistatic const struct parent_map gcc_apc_droop_detector_map[] = {
24862306a36Sopenharmony_ci	{ P_XO, 0 },
24962306a36Sopenharmony_ci	{ P_GPLL0, 1 },
25062306a36Sopenharmony_ci	{ P_GPLL4, 2 },
25162306a36Sopenharmony_ci};
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_apc_droop_detector_data[] = {
25462306a36Sopenharmony_ci	{ .fw_name = "xo" },
25562306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
25662306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
25762306a36Sopenharmony_ci};
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_apc_droop_detector_clk_src[] = {
26062306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
26162306a36Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
26262306a36Sopenharmony_ci	F(576000000, P_GPLL4, 2, 0, 0),
26362306a36Sopenharmony_ci	{ }
26462306a36Sopenharmony_ci};
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_cistatic struct clk_rcg2 apc0_droop_detector_clk_src = {
26762306a36Sopenharmony_ci	.cmd_rcgr = 0x78008,
26862306a36Sopenharmony_ci	.hid_width = 5,
26962306a36Sopenharmony_ci	.freq_tbl = ftbl_apc_droop_detector_clk_src,
27062306a36Sopenharmony_ci	.parent_map = gcc_apc_droop_detector_map,
27162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
27262306a36Sopenharmony_ci		.name = "apc0_droop_detector_clk_src",
27362306a36Sopenharmony_ci		.parent_data = gcc_apc_droop_detector_data,
27462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_apc_droop_detector_data),
27562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
27662306a36Sopenharmony_ci	}
27762306a36Sopenharmony_ci};
27862306a36Sopenharmony_cistatic struct clk_rcg2 apc1_droop_detector_clk_src = {
27962306a36Sopenharmony_ci	.cmd_rcgr = 0x79008,
28062306a36Sopenharmony_ci	.hid_width = 5,
28162306a36Sopenharmony_ci	.freq_tbl = ftbl_apc_droop_detector_clk_src,
28262306a36Sopenharmony_ci	.parent_map = gcc_apc_droop_detector_map,
28362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
28462306a36Sopenharmony_ci		.name = "apc1_droop_detector_clk_src",
28562306a36Sopenharmony_ci		.parent_data = gcc_apc_droop_detector_data,
28662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_apc_droop_detector_data),
28762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
28862306a36Sopenharmony_ci	}
28962306a36Sopenharmony_ci};
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_apss_ahb_clk_src[] = {
29262306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
29362306a36Sopenharmony_ci	F(25000000, P_GPLL0_DIV2, 16, 0, 0),
29462306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
29562306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
29662306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
29762306a36Sopenharmony_ci	{ }
29862306a36Sopenharmony_ci};
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic struct clk_rcg2 apss_ahb_clk_src = {
30162306a36Sopenharmony_ci	.cmd_rcgr = 0x46000,
30262306a36Sopenharmony_ci	.hid_width = 5,
30362306a36Sopenharmony_ci	.freq_tbl = ftbl_apss_ahb_clk_src,
30462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_4_map,
30562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
30662306a36Sopenharmony_ci		.name = "apss_ahb_clk_src",
30762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
30862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
30962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
31062306a36Sopenharmony_ci	}
31162306a36Sopenharmony_ci};
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_blsp_i2c_apps_clk_src[] = {
31462306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
31562306a36Sopenharmony_ci	F(25000000, P_GPLL0_DIV2, 16, 0, 0),
31662306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
31762306a36Sopenharmony_ci	{ }
31862306a36Sopenharmony_ci};
31962306a36Sopenharmony_ci
32062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
32162306a36Sopenharmony_ci	.cmd_rcgr = 0x0200c,
32262306a36Sopenharmony_ci	.hid_width = 5,
32362306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
32462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
32562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
32662306a36Sopenharmony_ci		.name = "blsp1_qup1_i2c_apps_clk_src",
32762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
32862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
32962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
33062306a36Sopenharmony_ci	}
33162306a36Sopenharmony_ci};
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
33462306a36Sopenharmony_ci	.cmd_rcgr = 0x03000,
33562306a36Sopenharmony_ci	.hid_width = 5,
33662306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
33762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
33862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
33962306a36Sopenharmony_ci		.name = "blsp1_qup2_i2c_apps_clk_src",
34062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
34162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
34262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
34362306a36Sopenharmony_ci	}
34462306a36Sopenharmony_ci};
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
34762306a36Sopenharmony_ci	.cmd_rcgr = 0x04000,
34862306a36Sopenharmony_ci	.hid_width = 5,
34962306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
35062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
35162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
35262306a36Sopenharmony_ci		.name = "blsp1_qup3_i2c_apps_clk_src",
35362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
35462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
35562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
35662306a36Sopenharmony_ci	}
35762306a36Sopenharmony_ci};
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
36062306a36Sopenharmony_ci	.cmd_rcgr = 0x05000,
36162306a36Sopenharmony_ci	.hid_width = 5,
36262306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
36362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
36462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
36562306a36Sopenharmony_ci		.name = "blsp1_qup4_i2c_apps_clk_src",
36662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
36762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
36862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
36962306a36Sopenharmony_ci	}
37062306a36Sopenharmony_ci};
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
37362306a36Sopenharmony_ci	.cmd_rcgr = 0x0c00c,
37462306a36Sopenharmony_ci	.hid_width = 5,
37562306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
37662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
37762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
37862306a36Sopenharmony_ci		.name = "blsp2_qup1_i2c_apps_clk_src",
37962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
38062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
38162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
38262306a36Sopenharmony_ci	}
38362306a36Sopenharmony_ci};
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
38662306a36Sopenharmony_ci	.cmd_rcgr = 0x0d000,
38762306a36Sopenharmony_ci	.hid_width = 5,
38862306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
38962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
39062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
39162306a36Sopenharmony_ci		.name = "blsp2_qup2_i2c_apps_clk_src",
39262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
39362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
39462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
39562306a36Sopenharmony_ci	}
39662306a36Sopenharmony_ci};
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
39962306a36Sopenharmony_ci	.cmd_rcgr = 0x0f000,
40062306a36Sopenharmony_ci	.hid_width = 5,
40162306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
40262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
40362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
40462306a36Sopenharmony_ci		.name = "blsp2_qup3_i2c_apps_clk_src",
40562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
40662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
40762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
40862306a36Sopenharmony_ci	}
40962306a36Sopenharmony_ci};
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
41262306a36Sopenharmony_ci	.cmd_rcgr = 0x18000,
41362306a36Sopenharmony_ci	.hid_width = 5,
41462306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
41562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
41662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
41762306a36Sopenharmony_ci		.name = "blsp2_qup4_i2c_apps_clk_src",
41862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
41962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
42062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
42162306a36Sopenharmony_ci	}
42262306a36Sopenharmony_ci};
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_blsp_spi_apps_clk_src[] = {
42562306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
42662306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
42762306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
42862306a36Sopenharmony_ci	F(12500000, P_GPLL0_DIV2, 16, 1, 2),
42962306a36Sopenharmony_ci	F(16000000, P_GPLL0, 10, 1, 5),
43062306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
43162306a36Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
43262306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
43362306a36Sopenharmony_ci	{ }
43462306a36Sopenharmony_ci};
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
43762306a36Sopenharmony_ci	.cmd_rcgr = 0x02024,
43862306a36Sopenharmony_ci	.hid_width = 5,
43962306a36Sopenharmony_ci	.mnd_width = 8,
44062306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_spi_apps_clk_src,
44162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
44262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
44362306a36Sopenharmony_ci		.name = "blsp1_qup1_spi_apps_clk_src",
44462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
44562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
44662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
44762306a36Sopenharmony_ci	}
44862306a36Sopenharmony_ci};
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
45162306a36Sopenharmony_ci	.cmd_rcgr = 0x03014,
45262306a36Sopenharmony_ci	.hid_width = 5,
45362306a36Sopenharmony_ci	.mnd_width = 8,
45462306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_spi_apps_clk_src,
45562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
45662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
45762306a36Sopenharmony_ci		.name = "blsp1_qup2_spi_apps_clk_src",
45862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
45962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
46062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
46162306a36Sopenharmony_ci	}
46262306a36Sopenharmony_ci};
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
46562306a36Sopenharmony_ci	.cmd_rcgr = 0x04024,
46662306a36Sopenharmony_ci	.hid_width = 5,
46762306a36Sopenharmony_ci	.mnd_width = 8,
46862306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_spi_apps_clk_src,
46962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
47062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
47162306a36Sopenharmony_ci		.name = "blsp1_qup3_spi_apps_clk_src",
47262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
47362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
47462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
47562306a36Sopenharmony_ci	}
47662306a36Sopenharmony_ci};
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
47962306a36Sopenharmony_ci	.cmd_rcgr = 0x05024,
48062306a36Sopenharmony_ci	.hid_width = 5,
48162306a36Sopenharmony_ci	.mnd_width = 8,
48262306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_spi_apps_clk_src,
48362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
48462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
48562306a36Sopenharmony_ci		.name = "blsp1_qup4_spi_apps_clk_src",
48662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
48762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
48862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
48962306a36Sopenharmony_ci	}
49062306a36Sopenharmony_ci};
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
49362306a36Sopenharmony_ci	.cmd_rcgr = 0x0c024,
49462306a36Sopenharmony_ci	.hid_width = 5,
49562306a36Sopenharmony_ci	.mnd_width = 8,
49662306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_spi_apps_clk_src,
49762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
49862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
49962306a36Sopenharmony_ci		.name = "blsp2_qup1_spi_apps_clk_src",
50062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
50162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
50262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
50362306a36Sopenharmony_ci	}
50462306a36Sopenharmony_ci};
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
50762306a36Sopenharmony_ci	.cmd_rcgr = 0x0d014,
50862306a36Sopenharmony_ci	.hid_width = 5,
50962306a36Sopenharmony_ci	.mnd_width = 8,
51062306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_spi_apps_clk_src,
51162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
51262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
51362306a36Sopenharmony_ci		.name = "blsp2_qup2_spi_apps_clk_src",
51462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
51562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
51662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
51762306a36Sopenharmony_ci	}
51862306a36Sopenharmony_ci};
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
52162306a36Sopenharmony_ci	.cmd_rcgr = 0x0f024,
52262306a36Sopenharmony_ci	.hid_width = 5,
52362306a36Sopenharmony_ci	.mnd_width = 8,
52462306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_spi_apps_clk_src,
52562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
52662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
52762306a36Sopenharmony_ci		.name = "blsp2_qup3_spi_apps_clk_src",
52862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
52962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
53062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
53162306a36Sopenharmony_ci	}
53262306a36Sopenharmony_ci};
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
53562306a36Sopenharmony_ci	.cmd_rcgr = 0x18024,
53662306a36Sopenharmony_ci	.hid_width = 5,
53762306a36Sopenharmony_ci	.mnd_width = 8,
53862306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_spi_apps_clk_src,
53962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
54062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
54162306a36Sopenharmony_ci		.name = "blsp2_qup4_spi_apps_clk_src",
54262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
54362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
54462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
54562306a36Sopenharmony_ci	}
54662306a36Sopenharmony_ci};
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_blsp_uart_apps_clk_src[] = {
54962306a36Sopenharmony_ci	F(3686400, P_GPLL0_DIV2, 1, 144, 15625),
55062306a36Sopenharmony_ci	F(7372800, P_GPLL0_DIV2, 1, 288, 15625),
55162306a36Sopenharmony_ci	F(14745600, P_GPLL0_DIV2, 1, 576, 15625),
55262306a36Sopenharmony_ci	F(16000000, P_GPLL0_DIV2, 5, 1, 5),
55362306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
55462306a36Sopenharmony_ci	F(24000000, P_GPLL0, 1, 3, 100),
55562306a36Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
55662306a36Sopenharmony_ci	F(32000000, P_GPLL0, 1, 1, 25),
55762306a36Sopenharmony_ci	F(40000000, P_GPLL0, 1, 1, 20),
55862306a36Sopenharmony_ci	F(46400000, P_GPLL0, 1, 29, 500),
55962306a36Sopenharmony_ci	F(48000000, P_GPLL0, 1, 3, 50),
56062306a36Sopenharmony_ci	F(51200000, P_GPLL0, 1, 8, 125),
56162306a36Sopenharmony_ci	F(56000000, P_GPLL0, 1, 7, 100),
56262306a36Sopenharmony_ci	F(58982400, P_GPLL0, 1, 1152, 15625),
56362306a36Sopenharmony_ci	F(60000000, P_GPLL0, 1, 3, 40),
56462306a36Sopenharmony_ci	F(64000000, P_GPLL0, 1, 2, 25),
56562306a36Sopenharmony_ci	{ }
56662306a36Sopenharmony_ci};
56762306a36Sopenharmony_ci
56862306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart1_apps_clk_src = {
56962306a36Sopenharmony_ci	.cmd_rcgr = 0x02044,
57062306a36Sopenharmony_ci	.hid_width = 5,
57162306a36Sopenharmony_ci	.mnd_width = 16,
57262306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
57362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_4_map,
57462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
57562306a36Sopenharmony_ci		.name = "blsp1_uart1_apps_clk_src",
57662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
57762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
57862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
57962306a36Sopenharmony_ci	}
58062306a36Sopenharmony_ci};
58162306a36Sopenharmony_ci
58262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart2_apps_clk_src = {
58362306a36Sopenharmony_ci	.cmd_rcgr = 0x03034,
58462306a36Sopenharmony_ci	.hid_width = 5,
58562306a36Sopenharmony_ci	.mnd_width = 16,
58662306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
58762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_4_map,
58862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
58962306a36Sopenharmony_ci		.name = "blsp1_uart2_apps_clk_src",
59062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
59162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
59262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
59362306a36Sopenharmony_ci	}
59462306a36Sopenharmony_ci};
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart1_apps_clk_src = {
59762306a36Sopenharmony_ci	.cmd_rcgr = 0x0c044,
59862306a36Sopenharmony_ci	.hid_width = 5,
59962306a36Sopenharmony_ci	.mnd_width = 16,
60062306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
60162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_4_map,
60262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
60362306a36Sopenharmony_ci		.name = "blsp2_uart1_apps_clk_src",
60462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
60562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
60662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
60762306a36Sopenharmony_ci	}
60862306a36Sopenharmony_ci};
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart2_apps_clk_src = {
61162306a36Sopenharmony_ci	.cmd_rcgr = 0x0d034,
61262306a36Sopenharmony_ci	.hid_width = 5,
61362306a36Sopenharmony_ci	.mnd_width = 16,
61462306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
61562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_4_map,
61662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
61762306a36Sopenharmony_ci		.name = "blsp2_uart2_apps_clk_src",
61862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
61962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
62062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
62162306a36Sopenharmony_ci	}
62262306a36Sopenharmony_ci};
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_cistatic const struct parent_map gcc_byte0_map[] = {
62562306a36Sopenharmony_ci	{ P_XO, 0 },
62662306a36Sopenharmony_ci	{ P_DSI0PLL_BYTE, 1 },
62762306a36Sopenharmony_ci	{ P_DSI1PLL_BYTE, 3 },
62862306a36Sopenharmony_ci};
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_cistatic const struct parent_map gcc_byte1_map[] = {
63162306a36Sopenharmony_ci	{ P_XO, 0 },
63262306a36Sopenharmony_ci	{ P_DSI0PLL_BYTE, 3 },
63362306a36Sopenharmony_ci	{ P_DSI1PLL_BYTE, 1 },
63462306a36Sopenharmony_ci};
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_byte_data[] = {
63762306a36Sopenharmony_ci	{ .fw_name = "xo" },
63862306a36Sopenharmony_ci	{ .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
63962306a36Sopenharmony_ci	{ .fw_name = "dsi1pllbyte", .name = "dsi1pllbyte" },
64062306a36Sopenharmony_ci};
64162306a36Sopenharmony_ci
64262306a36Sopenharmony_cistatic struct clk_rcg2 byte0_clk_src = {
64362306a36Sopenharmony_ci	.cmd_rcgr = 0x4d044,
64462306a36Sopenharmony_ci	.hid_width = 5,
64562306a36Sopenharmony_ci	.parent_map = gcc_byte0_map,
64662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
64762306a36Sopenharmony_ci		.name = "byte0_clk_src",
64862306a36Sopenharmony_ci		.parent_data = gcc_byte_data,
64962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_byte_data),
65062306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
65162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
65262306a36Sopenharmony_ci	}
65362306a36Sopenharmony_ci};
65462306a36Sopenharmony_ci
65562306a36Sopenharmony_cistatic struct clk_rcg2 byte1_clk_src = {
65662306a36Sopenharmony_ci	.cmd_rcgr = 0x4d0b0,
65762306a36Sopenharmony_ci	.hid_width = 5,
65862306a36Sopenharmony_ci	.parent_map = gcc_byte1_map,
65962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
66062306a36Sopenharmony_ci		.name = "byte1_clk_src",
66162306a36Sopenharmony_ci		.parent_data = gcc_byte_data,
66262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_byte_data),
66362306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
66462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
66562306a36Sopenharmony_ci	}
66662306a36Sopenharmony_ci};
66762306a36Sopenharmony_ci
66862306a36Sopenharmony_cistatic const struct parent_map gcc_gp_map[] = {
66962306a36Sopenharmony_ci	{ P_XO, 0 },
67062306a36Sopenharmony_ci	{ P_GPLL0, 1 },
67162306a36Sopenharmony_ci	{ P_GPLL6, 2 },
67262306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
67362306a36Sopenharmony_ci	{ P_SLEEP_CLK, 6 },
67462306a36Sopenharmony_ci};
67562306a36Sopenharmony_ci
67662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_gp_data[] = {
67762306a36Sopenharmony_ci	{ .fw_name = "xo" },
67862306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
67962306a36Sopenharmony_ci	{ .hw = &gpll6.clkr.hw },
68062306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
68162306a36Sopenharmony_ci	{ .fw_name = "sleep", .name = "sleep" },
68262306a36Sopenharmony_ci};
68362306a36Sopenharmony_ci
68462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camss_gp_clk_src[] = {
68562306a36Sopenharmony_ci	F(50000000, P_GPLL0_DIV2, 8, 0, 0),
68662306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
68762306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
68862306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
68962306a36Sopenharmony_ci	{ }
69062306a36Sopenharmony_ci};
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_cistatic struct clk_rcg2 camss_gp0_clk_src = {
69362306a36Sopenharmony_ci	.cmd_rcgr = 0x54000,
69462306a36Sopenharmony_ci	.hid_width = 5,
69562306a36Sopenharmony_ci	.mnd_width = 8,
69662306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_gp_clk_src,
69762306a36Sopenharmony_ci	.parent_map = gcc_gp_map,
69862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
69962306a36Sopenharmony_ci		.name = "camss_gp0_clk_src",
70062306a36Sopenharmony_ci		.parent_data = gcc_gp_data,
70162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_gp_data),
70262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
70362306a36Sopenharmony_ci	}
70462306a36Sopenharmony_ci};
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_cistatic struct clk_rcg2 camss_gp1_clk_src = {
70762306a36Sopenharmony_ci	.cmd_rcgr = 0x55000,
70862306a36Sopenharmony_ci	.hid_width = 5,
70962306a36Sopenharmony_ci	.mnd_width = 8,
71062306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_gp_clk_src,
71162306a36Sopenharmony_ci	.parent_map = gcc_gp_map,
71262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
71362306a36Sopenharmony_ci		.name = "camss_gp1_clk_src",
71462306a36Sopenharmony_ci		.parent_data = gcc_gp_data,
71562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_gp_data),
71662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
71762306a36Sopenharmony_ci	}
71862306a36Sopenharmony_ci};
71962306a36Sopenharmony_ci
72062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camss_top_ahb_clk_src[] = {
72162306a36Sopenharmony_ci	F(40000000, P_GPLL0_DIV2, 10, 0, 0),
72262306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
72362306a36Sopenharmony_ci	{ }
72462306a36Sopenharmony_ci};
72562306a36Sopenharmony_ci
72662306a36Sopenharmony_cistatic struct clk_rcg2 camss_top_ahb_clk_src = {
72762306a36Sopenharmony_ci	.cmd_rcgr = 0x5a000,
72862306a36Sopenharmony_ci	.hid_width = 5,
72962306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_top_ahb_clk_src,
73062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
73162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
73262306a36Sopenharmony_ci		.name = "camss_top_ahb_clk_src",
73362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
73462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
73562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
73662306a36Sopenharmony_ci	}
73762306a36Sopenharmony_ci};
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_cistatic const struct parent_map gcc_cci_map[] = {
74062306a36Sopenharmony_ci	{ P_XO, 0 },
74162306a36Sopenharmony_ci	{ P_GPLL0, 2 },
74262306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 3 },
74362306a36Sopenharmony_ci	{ P_SLEEP_CLK, 6 },
74462306a36Sopenharmony_ci};
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_cci_data[] = {
74762306a36Sopenharmony_ci	{ .fw_name = "xo" },
74862306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
74962306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
75062306a36Sopenharmony_ci	{ .fw_name = "sleep", .name = "sleep" },
75162306a36Sopenharmony_ci};
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cci_clk_src[] = {
75462306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
75562306a36Sopenharmony_ci	F(37500000, P_GPLL0_DIV2, 1, 3, 32),
75662306a36Sopenharmony_ci	{ }
75762306a36Sopenharmony_ci};
75862306a36Sopenharmony_ci
75962306a36Sopenharmony_cistatic struct clk_rcg2 cci_clk_src = {
76062306a36Sopenharmony_ci	.cmd_rcgr = 0x51000,
76162306a36Sopenharmony_ci	.hid_width = 5,
76262306a36Sopenharmony_ci	.mnd_width = 8,
76362306a36Sopenharmony_ci	.freq_tbl = ftbl_cci_clk_src,
76462306a36Sopenharmony_ci	.parent_map = gcc_cci_map,
76562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
76662306a36Sopenharmony_ci		.name = "cci_clk_src",
76762306a36Sopenharmony_ci		.parent_data = gcc_cci_data,
76862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_cci_data),
76962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
77062306a36Sopenharmony_ci	}
77162306a36Sopenharmony_ci};
77262306a36Sopenharmony_ci
77362306a36Sopenharmony_cistatic const struct parent_map gcc_cpp_map[] = {
77462306a36Sopenharmony_ci	{ P_XO, 0 },
77562306a36Sopenharmony_ci	{ P_GPLL0, 1 },
77662306a36Sopenharmony_ci	{ P_GPLL6, 3 },
77762306a36Sopenharmony_ci	{ P_GPLL2, 4 },
77862306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 5 },
77962306a36Sopenharmony_ci};
78062306a36Sopenharmony_ci
78162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_cpp_data[] = {
78262306a36Sopenharmony_ci	{ .fw_name = "xo" },
78362306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
78462306a36Sopenharmony_ci	{ .hw = &gpll6.clkr.hw },
78562306a36Sopenharmony_ci	{ .hw = &gpll2.clkr.hw },
78662306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
78762306a36Sopenharmony_ci};
78862306a36Sopenharmony_ci
78962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cpp_clk_src[] = {
79062306a36Sopenharmony_ci	F(100000000, P_GPLL0_DIV2, 4, 0, 0),
79162306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
79262306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
79362306a36Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
79462306a36Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
79562306a36Sopenharmony_ci	F(465000000, P_GPLL2, 2, 0, 0),
79662306a36Sopenharmony_ci	{ }
79762306a36Sopenharmony_ci};
79862306a36Sopenharmony_ci
79962306a36Sopenharmony_cistatic struct clk_rcg2 cpp_clk_src = {
80062306a36Sopenharmony_ci	.cmd_rcgr = 0x58018,
80162306a36Sopenharmony_ci	.hid_width = 5,
80262306a36Sopenharmony_ci	.freq_tbl = ftbl_cpp_clk_src,
80362306a36Sopenharmony_ci	.parent_map = gcc_cpp_map,
80462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
80562306a36Sopenharmony_ci		.name = "cpp_clk_src",
80662306a36Sopenharmony_ci		.parent_data = gcc_cpp_data,
80762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_cpp_data),
80862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
80962306a36Sopenharmony_ci	}
81062306a36Sopenharmony_ci};
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_crypto_clk_src[] = {
81362306a36Sopenharmony_ci	F(40000000, P_GPLL0_DIV2, 10, 0, 0),
81462306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
81562306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
81662306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
81762306a36Sopenharmony_ci	{ }
81862306a36Sopenharmony_ci};
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_cistatic struct clk_rcg2 crypto_clk_src = {
82162306a36Sopenharmony_ci	.cmd_rcgr = 0x16004,
82262306a36Sopenharmony_ci	.hid_width = 5,
82362306a36Sopenharmony_ci	.freq_tbl = ftbl_crypto_clk_src,
82462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_4_map,
82562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
82662306a36Sopenharmony_ci		.name = "crypto_clk_src",
82762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
82862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
82962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
83062306a36Sopenharmony_ci	}
83162306a36Sopenharmony_ci};
83262306a36Sopenharmony_ci
83362306a36Sopenharmony_cistatic const struct parent_map gcc_csi0_map[] = {
83462306a36Sopenharmony_ci	{ P_XO, 0 },
83562306a36Sopenharmony_ci	{ P_GPLL0, 1 },
83662306a36Sopenharmony_ci	{ P_GPLL2, 4 },
83762306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 5 },
83862306a36Sopenharmony_ci};
83962306a36Sopenharmony_ci
84062306a36Sopenharmony_cistatic const struct parent_map gcc_csi12_map[] = {
84162306a36Sopenharmony_ci	{ P_XO, 0 },
84262306a36Sopenharmony_ci	{ P_GPLL0, 1 },
84362306a36Sopenharmony_ci	{ P_GPLL2, 5 },
84462306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
84562306a36Sopenharmony_ci};
84662306a36Sopenharmony_ci
84762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_csi_data[] = {
84862306a36Sopenharmony_ci	{ .fw_name = "xo" },
84962306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
85062306a36Sopenharmony_ci	{ .hw = &gpll2.clkr.hw },
85162306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
85262306a36Sopenharmony_ci};
85362306a36Sopenharmony_ci
85462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_csi_clk_src[] = {
85562306a36Sopenharmony_ci	F(100000000, P_GPLL0_DIV2, 4, 0, 0),
85662306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
85762306a36Sopenharmony_ci	F(310000000, P_GPLL2, 3, 0, 0),
85862306a36Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
85962306a36Sopenharmony_ci	F(465000000, P_GPLL2, 2, 0, 0),
86062306a36Sopenharmony_ci	{ }
86162306a36Sopenharmony_ci};
86262306a36Sopenharmony_ci
86362306a36Sopenharmony_cistatic struct clk_rcg2 csi0_clk_src = {
86462306a36Sopenharmony_ci	.cmd_rcgr = 0x4e020,
86562306a36Sopenharmony_ci	.hid_width = 5,
86662306a36Sopenharmony_ci	.freq_tbl = ftbl_csi_clk_src,
86762306a36Sopenharmony_ci	.parent_map = gcc_csi0_map,
86862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
86962306a36Sopenharmony_ci		.name = "csi0_clk_src",
87062306a36Sopenharmony_ci		.parent_data = gcc_csi_data,
87162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_csi_data),
87262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
87362306a36Sopenharmony_ci	}
87462306a36Sopenharmony_ci};
87562306a36Sopenharmony_ci
87662306a36Sopenharmony_cistatic struct clk_rcg2 csi1_clk_src = {
87762306a36Sopenharmony_ci	.cmd_rcgr = 0x4f020,
87862306a36Sopenharmony_ci	.hid_width = 5,
87962306a36Sopenharmony_ci	.freq_tbl = ftbl_csi_clk_src,
88062306a36Sopenharmony_ci	.parent_map = gcc_csi12_map,
88162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
88262306a36Sopenharmony_ci		.name = "csi1_clk_src",
88362306a36Sopenharmony_ci		.parent_data = gcc_csi_data,
88462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_csi_data),
88562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
88662306a36Sopenharmony_ci	}
88762306a36Sopenharmony_ci};
88862306a36Sopenharmony_ci
88962306a36Sopenharmony_cistatic struct clk_rcg2 csi2_clk_src = {
89062306a36Sopenharmony_ci	.cmd_rcgr = 0x3c020,
89162306a36Sopenharmony_ci	.hid_width = 5,
89262306a36Sopenharmony_ci	.freq_tbl = ftbl_csi_clk_src,
89362306a36Sopenharmony_ci	.parent_map = gcc_csi12_map,
89462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
89562306a36Sopenharmony_ci		.name = "csi2_clk_src",
89662306a36Sopenharmony_ci		.parent_data = gcc_csi_data,
89762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_csi_data),
89862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
89962306a36Sopenharmony_ci	}
90062306a36Sopenharmony_ci};
90162306a36Sopenharmony_ci
90262306a36Sopenharmony_cistatic const struct parent_map gcc_csip_map[] = {
90362306a36Sopenharmony_ci	{ P_XO, 0 },
90462306a36Sopenharmony_ci	{ P_GPLL0, 1 },
90562306a36Sopenharmony_ci	{ P_GPLL4, 3 },
90662306a36Sopenharmony_ci	{ P_GPLL2, 4 },
90762306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 5 },
90862306a36Sopenharmony_ci};
90962306a36Sopenharmony_ci
91062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_csip_data[] = {
91162306a36Sopenharmony_ci	{ .fw_name = "xo" },
91262306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
91362306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
91462306a36Sopenharmony_ci	{ .hw = &gpll2.clkr.hw },
91562306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
91662306a36Sopenharmony_ci};
91762306a36Sopenharmony_ci
91862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_csi_p_clk_src[] = {
91962306a36Sopenharmony_ci	F(66670000, P_GPLL0_DIV2, 6, 0, 0),
92062306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
92162306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
92262306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
92362306a36Sopenharmony_ci	F(310000000, P_GPLL2, 3, 0, 0),
92462306a36Sopenharmony_ci	{ }
92562306a36Sopenharmony_ci};
92662306a36Sopenharmony_ci
92762306a36Sopenharmony_cistatic struct clk_rcg2 csi0p_clk_src = {
92862306a36Sopenharmony_ci	.cmd_rcgr = 0x58084,
92962306a36Sopenharmony_ci	.hid_width = 5,
93062306a36Sopenharmony_ci	.freq_tbl = ftbl_csi_p_clk_src,
93162306a36Sopenharmony_ci	.parent_map = gcc_csip_map,
93262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
93362306a36Sopenharmony_ci		.name = "csi0p_clk_src",
93462306a36Sopenharmony_ci		.parent_data = gcc_csip_data,
93562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_csip_data),
93662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
93762306a36Sopenharmony_ci	}
93862306a36Sopenharmony_ci};
93962306a36Sopenharmony_ci
94062306a36Sopenharmony_cistatic struct clk_rcg2 csi1p_clk_src = {
94162306a36Sopenharmony_ci	.cmd_rcgr = 0x58094,
94262306a36Sopenharmony_ci	.hid_width = 5,
94362306a36Sopenharmony_ci	.freq_tbl = ftbl_csi_p_clk_src,
94462306a36Sopenharmony_ci	.parent_map = gcc_csip_map,
94562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
94662306a36Sopenharmony_ci		.name = "csi1p_clk_src",
94762306a36Sopenharmony_ci		.parent_data = gcc_csip_data,
94862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_csip_data),
94962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
95062306a36Sopenharmony_ci	}
95162306a36Sopenharmony_ci};
95262306a36Sopenharmony_ci
95362306a36Sopenharmony_cistatic struct clk_rcg2 csi2p_clk_src = {
95462306a36Sopenharmony_ci	.cmd_rcgr = 0x580a4,
95562306a36Sopenharmony_ci	.hid_width = 5,
95662306a36Sopenharmony_ci	.freq_tbl = ftbl_csi_p_clk_src,
95762306a36Sopenharmony_ci	.parent_map = gcc_csip_map,
95862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
95962306a36Sopenharmony_ci		.name = "csi2p_clk_src",
96062306a36Sopenharmony_ci		.parent_data = gcc_csip_data,
96162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_csip_data),
96262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
96362306a36Sopenharmony_ci	}
96462306a36Sopenharmony_ci};
96562306a36Sopenharmony_ci
96662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_csi_phytimer_clk_src[] = {
96762306a36Sopenharmony_ci	F(100000000, P_GPLL0_DIV2, 4, 0, 0),
96862306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
96962306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
97062306a36Sopenharmony_ci	{ }
97162306a36Sopenharmony_ci};
97262306a36Sopenharmony_ci
97362306a36Sopenharmony_cistatic struct clk_rcg2 csi0phytimer_clk_src = {
97462306a36Sopenharmony_ci	.cmd_rcgr = 0x4e000,
97562306a36Sopenharmony_ci	.hid_width = 5,
97662306a36Sopenharmony_ci	.freq_tbl = ftbl_csi_phytimer_clk_src,
97762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
97862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
97962306a36Sopenharmony_ci		.name = "csi0phytimer_clk_src",
98062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
98162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
98262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
98362306a36Sopenharmony_ci	}
98462306a36Sopenharmony_ci};
98562306a36Sopenharmony_ci
98662306a36Sopenharmony_cistatic struct clk_rcg2 csi1phytimer_clk_src = {
98762306a36Sopenharmony_ci	.cmd_rcgr = 0x4f000,
98862306a36Sopenharmony_ci	.hid_width = 5,
98962306a36Sopenharmony_ci	.freq_tbl = ftbl_csi_phytimer_clk_src,
99062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
99162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
99262306a36Sopenharmony_ci		.name = "csi1phytimer_clk_src",
99362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
99462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
99562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
99662306a36Sopenharmony_ci	}
99762306a36Sopenharmony_ci};
99862306a36Sopenharmony_ci
99962306a36Sopenharmony_cistatic struct clk_rcg2 csi2phytimer_clk_src = {
100062306a36Sopenharmony_ci	.cmd_rcgr = 0x4f05c,
100162306a36Sopenharmony_ci	.hid_width = 5,
100262306a36Sopenharmony_ci	.freq_tbl = ftbl_csi_phytimer_clk_src,
100362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
100462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
100562306a36Sopenharmony_ci		.name = "csi2phytimer_clk_src",
100662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
100762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
100862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
100962306a36Sopenharmony_ci	}
101062306a36Sopenharmony_ci};
101162306a36Sopenharmony_ci
101262306a36Sopenharmony_cistatic const struct parent_map gcc_esc_map[] = {
101362306a36Sopenharmony_ci	{ P_XO, 0 },
101462306a36Sopenharmony_ci	{ P_GPLL0, 3 },
101562306a36Sopenharmony_ci};
101662306a36Sopenharmony_ci
101762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_esc_vsync_data[] = {
101862306a36Sopenharmony_ci	{ .fw_name = "xo" },
101962306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
102062306a36Sopenharmony_ci};
102162306a36Sopenharmony_ci
102262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_esc0_1_clk_src[] = {
102362306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
102462306a36Sopenharmony_ci	{ }
102562306a36Sopenharmony_ci};
102662306a36Sopenharmony_ci
102762306a36Sopenharmony_cistatic struct clk_rcg2 esc0_clk_src = {
102862306a36Sopenharmony_ci	.cmd_rcgr = 0x4d05c,
102962306a36Sopenharmony_ci	.hid_width = 5,
103062306a36Sopenharmony_ci	.freq_tbl = ftbl_esc0_1_clk_src,
103162306a36Sopenharmony_ci	.parent_map = gcc_esc_map,
103262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
103362306a36Sopenharmony_ci		.name = "esc0_clk_src",
103462306a36Sopenharmony_ci		.parent_data = gcc_esc_vsync_data,
103562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_esc_vsync_data),
103662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
103762306a36Sopenharmony_ci	}
103862306a36Sopenharmony_ci};
103962306a36Sopenharmony_ci
104062306a36Sopenharmony_cistatic struct clk_rcg2 esc1_clk_src = {
104162306a36Sopenharmony_ci	.cmd_rcgr = 0x4d0a8,
104262306a36Sopenharmony_ci	.hid_width = 5,
104362306a36Sopenharmony_ci	.freq_tbl = ftbl_esc0_1_clk_src,
104462306a36Sopenharmony_ci	.parent_map = gcc_esc_map,
104562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
104662306a36Sopenharmony_ci		.name = "esc1_clk_src",
104762306a36Sopenharmony_ci		.parent_data = gcc_esc_vsync_data,
104862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_esc_vsync_data),
104962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
105062306a36Sopenharmony_ci	}
105162306a36Sopenharmony_ci};
105262306a36Sopenharmony_ci
105362306a36Sopenharmony_cistatic const struct parent_map gcc_gfx3d_map[] = {
105462306a36Sopenharmony_ci	{ P_XO, 0 },
105562306a36Sopenharmony_ci	{ P_GPLL0, 1 },
105662306a36Sopenharmony_ci	{ P_GPLL3, 2 },
105762306a36Sopenharmony_ci	{ P_GPLL6, 3 },
105862306a36Sopenharmony_ci	{ P_GPLL4, 4 },
105962306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 5 },
106062306a36Sopenharmony_ci	{ P_GPLL6_DIV2, 6 },
106162306a36Sopenharmony_ci};
106262306a36Sopenharmony_ci
106362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_gfx3d_data[] = {
106462306a36Sopenharmony_ci	{ .fw_name = "xo" },
106562306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
106662306a36Sopenharmony_ci	{ .hw = &gpll3.clkr.hw },
106762306a36Sopenharmony_ci	{ .hw = &gpll6.clkr.hw },
106862306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
106962306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
107062306a36Sopenharmony_ci	{ .hw = &gpll6_early_div.hw },
107162306a36Sopenharmony_ci};
107262306a36Sopenharmony_ci
107362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gfx3d_clk_src[] = {
107462306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
107562306a36Sopenharmony_ci	F(50000000, P_GPLL0_DIV2, 8, 0, 0),
107662306a36Sopenharmony_ci	F(80000000, P_GPLL0_DIV2, 5, 0, 0),
107762306a36Sopenharmony_ci	F(100000000, P_GPLL0_DIV2, 4, 0, 0),
107862306a36Sopenharmony_ci	F(133330000, P_GPLL0_DIV2, 3, 0, 0),
107962306a36Sopenharmony_ci	F(160000000, P_GPLL0_DIV2, 2.5, 0, 0),
108062306a36Sopenharmony_ci	F(200000000, P_GPLL0_DIV2, 2, 0, 0),
108162306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3.0, 0, 0),
108262306a36Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
108362306a36Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
108462306a36Sopenharmony_ci	F(460800000, P_GPLL4, 2.5, 0, 0),
108562306a36Sopenharmony_ci	F(510000000, P_GPLL3, 2, 0, 0),
108662306a36Sopenharmony_ci	F(560000000, P_GPLL3, 2, 0, 0),
108762306a36Sopenharmony_ci	F(600000000, P_GPLL3, 2, 0, 0),
108862306a36Sopenharmony_ci	F(650000000, P_GPLL3, 2, 0, 0),
108962306a36Sopenharmony_ci	F(685000000, P_GPLL3, 2, 0, 0),
109062306a36Sopenharmony_ci	F(725000000, P_GPLL3, 2, 0, 0),
109162306a36Sopenharmony_ci	{ }
109262306a36Sopenharmony_ci};
109362306a36Sopenharmony_ci
109462306a36Sopenharmony_cistatic struct clk_rcg2 gfx3d_clk_src = {
109562306a36Sopenharmony_ci	.cmd_rcgr = 0x59000,
109662306a36Sopenharmony_ci	.hid_width = 5,
109762306a36Sopenharmony_ci	.freq_tbl = ftbl_gfx3d_clk_src,
109862306a36Sopenharmony_ci	.parent_map = gcc_gfx3d_map,
109962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
110062306a36Sopenharmony_ci		.name = "gfx3d_clk_src",
110162306a36Sopenharmony_ci		.parent_data = gcc_gfx3d_data,
110262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_gfx3d_data),
110362306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
110462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
110562306a36Sopenharmony_ci	}
110662306a36Sopenharmony_ci};
110762306a36Sopenharmony_ci
110862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gp_clk_src[] = {
110962306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
111062306a36Sopenharmony_ci	{ }
111162306a36Sopenharmony_ci};
111262306a36Sopenharmony_ci
111362306a36Sopenharmony_cistatic struct clk_rcg2 gp1_clk_src = {
111462306a36Sopenharmony_ci	.cmd_rcgr = 0x08004,
111562306a36Sopenharmony_ci	.hid_width = 5,
111662306a36Sopenharmony_ci	.mnd_width = 8,
111762306a36Sopenharmony_ci	.freq_tbl = ftbl_gp_clk_src,
111862306a36Sopenharmony_ci	.parent_map = gcc_gp_map,
111962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
112062306a36Sopenharmony_ci		.name = "gp1_clk_src",
112162306a36Sopenharmony_ci		.parent_data = gcc_gp_data,
112262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_gp_data),
112362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
112462306a36Sopenharmony_ci	}
112562306a36Sopenharmony_ci};
112662306a36Sopenharmony_ci
112762306a36Sopenharmony_cistatic struct clk_rcg2 gp2_clk_src = {
112862306a36Sopenharmony_ci	.cmd_rcgr = 0x09004,
112962306a36Sopenharmony_ci	.hid_width = 5,
113062306a36Sopenharmony_ci	.mnd_width = 8,
113162306a36Sopenharmony_ci	.freq_tbl = ftbl_gp_clk_src,
113262306a36Sopenharmony_ci	.parent_map = gcc_gp_map,
113362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
113462306a36Sopenharmony_ci		.name = "gp2_clk_src",
113562306a36Sopenharmony_ci		.parent_data = gcc_gp_data,
113662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_gp_data),
113762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
113862306a36Sopenharmony_ci	}
113962306a36Sopenharmony_ci};
114062306a36Sopenharmony_ci
114162306a36Sopenharmony_cistatic struct clk_rcg2 gp3_clk_src = {
114262306a36Sopenharmony_ci	.cmd_rcgr = 0x0a004,
114362306a36Sopenharmony_ci	.hid_width = 5,
114462306a36Sopenharmony_ci	.mnd_width = 8,
114562306a36Sopenharmony_ci	.freq_tbl = ftbl_gp_clk_src,
114662306a36Sopenharmony_ci	.parent_map = gcc_gp_map,
114762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
114862306a36Sopenharmony_ci		.name = "gp3_clk_src",
114962306a36Sopenharmony_ci		.parent_data = gcc_gp_data,
115062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_gp_data),
115162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
115262306a36Sopenharmony_ci	}
115362306a36Sopenharmony_ci};
115462306a36Sopenharmony_ci
115562306a36Sopenharmony_cistatic const struct parent_map gcc_jpeg0_map[] = {
115662306a36Sopenharmony_ci	{ P_XO, 0 },
115762306a36Sopenharmony_ci	{ P_GPLL0, 1 },
115862306a36Sopenharmony_ci	{ P_GPLL6, 2 },
115962306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
116062306a36Sopenharmony_ci	{ P_GPLL2, 5 },
116162306a36Sopenharmony_ci};
116262306a36Sopenharmony_ci
116362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_jpeg0_data[] = {
116462306a36Sopenharmony_ci	{ .fw_name = "xo" },
116562306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
116662306a36Sopenharmony_ci	{ .hw = &gpll6.clkr.hw },
116762306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
116862306a36Sopenharmony_ci	{ .hw = &gpll2.clkr.hw },
116962306a36Sopenharmony_ci};
117062306a36Sopenharmony_ci
117162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_jpeg0_clk_src[] = {
117262306a36Sopenharmony_ci	F(66670000, P_GPLL0_DIV2, 6, 0, 0),
117362306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
117462306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
117562306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
117662306a36Sopenharmony_ci	F(310000000, P_GPLL2, 3, 0, 0),
117762306a36Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
117862306a36Sopenharmony_ci	{ }
117962306a36Sopenharmony_ci};
118062306a36Sopenharmony_ci
118162306a36Sopenharmony_cistatic struct clk_rcg2 jpeg0_clk_src = {
118262306a36Sopenharmony_ci	.cmd_rcgr = 0x57000,
118362306a36Sopenharmony_ci	.hid_width = 5,
118462306a36Sopenharmony_ci	.freq_tbl = ftbl_jpeg0_clk_src,
118562306a36Sopenharmony_ci	.parent_map = gcc_jpeg0_map,
118662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
118762306a36Sopenharmony_ci		.name = "jpeg0_clk_src",
118862306a36Sopenharmony_ci		.parent_data = gcc_jpeg0_data,
118962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_jpeg0_data),
119062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
119162306a36Sopenharmony_ci	}
119262306a36Sopenharmony_ci};
119362306a36Sopenharmony_ci
119462306a36Sopenharmony_cistatic const struct parent_map gcc_mclk_map[] = {
119562306a36Sopenharmony_ci	{ P_XO, 0 },
119662306a36Sopenharmony_ci	{ P_GPLL0, 1 },
119762306a36Sopenharmony_ci	{ P_GPLL6, 2 },
119862306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
119962306a36Sopenharmony_ci	{ P_GPLL6_DIV2, 5 },
120062306a36Sopenharmony_ci	{ P_SLEEP_CLK, 6 },
120162306a36Sopenharmony_ci};
120262306a36Sopenharmony_ci
120362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_mclk_data[] = {
120462306a36Sopenharmony_ci	{ .fw_name = "xo" },
120562306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
120662306a36Sopenharmony_ci	{ .hw = &gpll6.clkr.hw },
120762306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
120862306a36Sopenharmony_ci	{ .hw = &gpll6_early_div.hw },
120962306a36Sopenharmony_ci	{ .fw_name = "sleep", .name = "sleep" },
121062306a36Sopenharmony_ci};
121162306a36Sopenharmony_ci
121262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_mclk_clk_src[] = {
121362306a36Sopenharmony_ci	F(19200000, P_GPLL6, 5, 4, 45),
121462306a36Sopenharmony_ci	F(24000000, P_GPLL6_DIV2, 1, 2, 45),
121562306a36Sopenharmony_ci	F(26000000, P_GPLL0, 1, 4, 123),
121662306a36Sopenharmony_ci	F(33330000, P_GPLL0_DIV2, 12, 0, 0),
121762306a36Sopenharmony_ci	F(36610000, P_GPLL6, 1, 2, 59),
121862306a36Sopenharmony_ci	F(66667000, P_GPLL0, 12, 0, 0),
121962306a36Sopenharmony_ci	{ }
122062306a36Sopenharmony_ci};
122162306a36Sopenharmony_ci
122262306a36Sopenharmony_cistatic struct clk_rcg2 mclk0_clk_src = {
122362306a36Sopenharmony_ci	.cmd_rcgr = 0x52000,
122462306a36Sopenharmony_ci	.hid_width = 5,
122562306a36Sopenharmony_ci	.mnd_width = 8,
122662306a36Sopenharmony_ci	.freq_tbl = ftbl_mclk_clk_src,
122762306a36Sopenharmony_ci	.parent_map = gcc_mclk_map,
122862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
122962306a36Sopenharmony_ci		.name = "mclk0_clk_src",
123062306a36Sopenharmony_ci		.parent_data = gcc_mclk_data,
123162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_mclk_data),
123262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
123362306a36Sopenharmony_ci	}
123462306a36Sopenharmony_ci};
123562306a36Sopenharmony_ci
123662306a36Sopenharmony_cistatic struct clk_rcg2 mclk1_clk_src = {
123762306a36Sopenharmony_ci	.cmd_rcgr = 0x53000,
123862306a36Sopenharmony_ci	.hid_width = 5,
123962306a36Sopenharmony_ci	.mnd_width = 8,
124062306a36Sopenharmony_ci	.freq_tbl = ftbl_mclk_clk_src,
124162306a36Sopenharmony_ci	.parent_map = gcc_mclk_map,
124262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
124362306a36Sopenharmony_ci		.name = "mclk1_clk_src",
124462306a36Sopenharmony_ci		.parent_data = gcc_mclk_data,
124562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_mclk_data),
124662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
124762306a36Sopenharmony_ci	}
124862306a36Sopenharmony_ci};
124962306a36Sopenharmony_ci
125062306a36Sopenharmony_cistatic struct clk_rcg2 mclk2_clk_src = {
125162306a36Sopenharmony_ci	.cmd_rcgr = 0x5c000,
125262306a36Sopenharmony_ci	.hid_width = 5,
125362306a36Sopenharmony_ci	.mnd_width = 8,
125462306a36Sopenharmony_ci	.freq_tbl = ftbl_mclk_clk_src,
125562306a36Sopenharmony_ci	.parent_map = gcc_mclk_map,
125662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
125762306a36Sopenharmony_ci		.name = "mclk2_clk_src",
125862306a36Sopenharmony_ci		.parent_data = gcc_mclk_data,
125962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_mclk_data),
126062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
126162306a36Sopenharmony_ci	}
126262306a36Sopenharmony_ci};
126362306a36Sopenharmony_ci
126462306a36Sopenharmony_cistatic struct clk_rcg2 mclk3_clk_src = {
126562306a36Sopenharmony_ci	.cmd_rcgr = 0x5e000,
126662306a36Sopenharmony_ci	.hid_width = 5,
126762306a36Sopenharmony_ci	.mnd_width = 8,
126862306a36Sopenharmony_ci	.freq_tbl = ftbl_mclk_clk_src,
126962306a36Sopenharmony_ci	.parent_map = gcc_mclk_map,
127062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
127162306a36Sopenharmony_ci		.name = "mclk3_clk_src",
127262306a36Sopenharmony_ci		.parent_data = gcc_mclk_data,
127362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_mclk_data),
127462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
127562306a36Sopenharmony_ci	}
127662306a36Sopenharmony_ci};
127762306a36Sopenharmony_ci
127862306a36Sopenharmony_cistatic const struct parent_map gcc_mdp_map[] = {
127962306a36Sopenharmony_ci	{ P_XO, 0 },
128062306a36Sopenharmony_ci	{ P_GPLL0, 1 },
128162306a36Sopenharmony_ci	{ P_GPLL6, 3 },
128262306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
128362306a36Sopenharmony_ci};
128462306a36Sopenharmony_ci
128562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_mdp_data[] = {
128662306a36Sopenharmony_ci	{ .fw_name = "xo" },
128762306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
128862306a36Sopenharmony_ci	{ .hw = &gpll6.clkr.hw },
128962306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
129062306a36Sopenharmony_ci};
129162306a36Sopenharmony_ci
129262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_mdp_clk_src[] = {
129362306a36Sopenharmony_ci	F(50000000, P_GPLL0_DIV2, 8, 0, 0),
129462306a36Sopenharmony_ci	F(80000000, P_GPLL0_DIV2, 5, 0, 0),
129562306a36Sopenharmony_ci	F(160000000, P_GPLL0_DIV2, 2.5, 0, 0),
129662306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
129762306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
129862306a36Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
129962306a36Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
130062306a36Sopenharmony_ci	{ }
130162306a36Sopenharmony_ci};
130262306a36Sopenharmony_ci
130362306a36Sopenharmony_cistatic struct clk_rcg2 mdp_clk_src = {
130462306a36Sopenharmony_ci	.cmd_rcgr = 0x4d014,
130562306a36Sopenharmony_ci	.hid_width = 5,
130662306a36Sopenharmony_ci	.freq_tbl = ftbl_mdp_clk_src,
130762306a36Sopenharmony_ci	.parent_map = gcc_mdp_map,
130862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
130962306a36Sopenharmony_ci		.name = "mdp_clk_src",
131062306a36Sopenharmony_ci		.parent_data = gcc_mdp_data,
131162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_mdp_data),
131262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
131362306a36Sopenharmony_ci	}
131462306a36Sopenharmony_ci};
131562306a36Sopenharmony_ci
131662306a36Sopenharmony_cistatic const struct parent_map gcc_pclk0_map[] = {
131762306a36Sopenharmony_ci	{ P_XO, 0 },
131862306a36Sopenharmony_ci	{ P_DSI0PLL, 1 },
131962306a36Sopenharmony_ci	{ P_DSI1PLL, 3 },
132062306a36Sopenharmony_ci};
132162306a36Sopenharmony_ci
132262306a36Sopenharmony_cistatic const struct parent_map gcc_pclk1_map[] = {
132362306a36Sopenharmony_ci	{ P_XO, 0 },
132462306a36Sopenharmony_ci	{ P_DSI0PLL, 3 },
132562306a36Sopenharmony_ci	{ P_DSI1PLL, 1 },
132662306a36Sopenharmony_ci};
132762306a36Sopenharmony_ci
132862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_pclk_data[] = {
132962306a36Sopenharmony_ci	{ .fw_name = "xo" },
133062306a36Sopenharmony_ci	{ .fw_name = "dsi0pll", .name = "dsi0pll" },
133162306a36Sopenharmony_ci	{ .fw_name = "dsi1pll", .name = "dsi1pll" },
133262306a36Sopenharmony_ci};
133362306a36Sopenharmony_ci
133462306a36Sopenharmony_cistatic struct clk_rcg2 pclk0_clk_src = {
133562306a36Sopenharmony_ci	.cmd_rcgr = 0x4d000,
133662306a36Sopenharmony_ci	.hid_width = 5,
133762306a36Sopenharmony_ci	.mnd_width = 8,
133862306a36Sopenharmony_ci	.parent_map = gcc_pclk0_map,
133962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
134062306a36Sopenharmony_ci		.name = "pclk0_clk_src",
134162306a36Sopenharmony_ci		.parent_data = gcc_pclk_data,
134262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_pclk_data),
134362306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
134462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
134562306a36Sopenharmony_ci	}
134662306a36Sopenharmony_ci};
134762306a36Sopenharmony_ci
134862306a36Sopenharmony_cistatic struct clk_rcg2 pclk1_clk_src = {
134962306a36Sopenharmony_ci	.cmd_rcgr = 0x4d0b8,
135062306a36Sopenharmony_ci	.hid_width = 5,
135162306a36Sopenharmony_ci	.mnd_width = 8,
135262306a36Sopenharmony_ci	.parent_map = gcc_pclk1_map,
135362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
135462306a36Sopenharmony_ci		.name = "pclk1_clk_src",
135562306a36Sopenharmony_ci		.parent_data = gcc_pclk_data,
135662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_pclk_data),
135762306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
135862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
135962306a36Sopenharmony_ci	}
136062306a36Sopenharmony_ci};
136162306a36Sopenharmony_ci
136262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_pdm2_clk_src[] = {
136362306a36Sopenharmony_ci	F(32000000, P_GPLL0_DIV2, 12.5, 0, 0),
136462306a36Sopenharmony_ci	F(64000000, P_GPLL0, 12.5, 0, 0),
136562306a36Sopenharmony_ci	{ }
136662306a36Sopenharmony_ci};
136762306a36Sopenharmony_ci
136862306a36Sopenharmony_cistatic struct clk_rcg2 pdm2_clk_src = {
136962306a36Sopenharmony_ci	.cmd_rcgr = 0x44010,
137062306a36Sopenharmony_ci	.hid_width = 5,
137162306a36Sopenharmony_ci	.freq_tbl = ftbl_pdm2_clk_src,
137262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
137362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
137462306a36Sopenharmony_ci		.name = "pdm2_clk_src",
137562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
137662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
137762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
137862306a36Sopenharmony_ci	}
137962306a36Sopenharmony_ci};
138062306a36Sopenharmony_ci
138162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_rbcpr_gfx_clk_src[] = {
138262306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
138362306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
138462306a36Sopenharmony_ci	{ }
138562306a36Sopenharmony_ci};
138662306a36Sopenharmony_ci
138762306a36Sopenharmony_cistatic struct clk_rcg2 rbcpr_gfx_clk_src = {
138862306a36Sopenharmony_ci	.cmd_rcgr = 0x3a00c,
138962306a36Sopenharmony_ci	.hid_width = 5,
139062306a36Sopenharmony_ci	.freq_tbl = ftbl_rbcpr_gfx_clk_src,
139162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_4_map,
139262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
139362306a36Sopenharmony_ci		.name = "rbcpr_gfx_clk_src",
139462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
139562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
139662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
139762306a36Sopenharmony_ci	}
139862306a36Sopenharmony_ci};
139962306a36Sopenharmony_ci
140062306a36Sopenharmony_cistatic const struct parent_map gcc_sdcc1_ice_core_map[] = {
140162306a36Sopenharmony_ci	{ P_XO, 0 },
140262306a36Sopenharmony_ci	{ P_GPLL0, 1 },
140362306a36Sopenharmony_ci	{ P_GPLL6, 2 },
140462306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
140562306a36Sopenharmony_ci};
140662306a36Sopenharmony_ci
140762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_sdcc1_ice_core_data[] = {
140862306a36Sopenharmony_ci	{ .fw_name = "xo" },
140962306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
141062306a36Sopenharmony_ci	{ .hw = &gpll6.clkr.hw },
141162306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
141262306a36Sopenharmony_ci};
141362306a36Sopenharmony_ci
141462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
141562306a36Sopenharmony_ci	F(80000000, P_GPLL0_DIV2, 5, 0, 0),
141662306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
141762306a36Sopenharmony_ci	F(270000000, P_GPLL6, 4, 0, 0),
141862306a36Sopenharmony_ci	{ }
141962306a36Sopenharmony_ci};
142062306a36Sopenharmony_ci
142162306a36Sopenharmony_cistatic struct clk_rcg2 sdcc1_ice_core_clk_src = {
142262306a36Sopenharmony_ci	.cmd_rcgr = 0x5d000,
142362306a36Sopenharmony_ci	.hid_width = 5,
142462306a36Sopenharmony_ci	.freq_tbl = ftbl_sdcc1_ice_core_clk_src,
142562306a36Sopenharmony_ci	.parent_map = gcc_sdcc1_ice_core_map,
142662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
142762306a36Sopenharmony_ci		.name = "sdcc1_ice_core_clk_src",
142862306a36Sopenharmony_ci		.parent_data = gcc_sdcc1_ice_core_data,
142962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_sdcc1_ice_core_data),
143062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
143162306a36Sopenharmony_ci	}
143262306a36Sopenharmony_ci};
143362306a36Sopenharmony_ci
143462306a36Sopenharmony_cistatic const struct parent_map gcc_sdcc_apps_map[] = {
143562306a36Sopenharmony_ci	{ P_XO, 0 },
143662306a36Sopenharmony_ci	{ P_GPLL0, 1 },
143762306a36Sopenharmony_ci	{ P_GPLL4, 2 },
143862306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
143962306a36Sopenharmony_ci};
144062306a36Sopenharmony_ci
144162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_sdcc_apss_data[] = {
144262306a36Sopenharmony_ci	{ .fw_name = "xo" },
144362306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
144462306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
144562306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
144662306a36Sopenharmony_ci};
144762306a36Sopenharmony_ci
144862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
144962306a36Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
145062306a36Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
145162306a36Sopenharmony_ci	F(20000000, P_GPLL0_DIV2, 5, 1, 4),
145262306a36Sopenharmony_ci	F(25000000, P_GPLL0_DIV2, 16, 0, 0),
145362306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
145462306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
145562306a36Sopenharmony_ci	F(177770000, P_GPLL0, 4.5, 0, 0),
145662306a36Sopenharmony_ci	F(192000000, P_GPLL4, 6, 0, 0),
145762306a36Sopenharmony_ci	F(384000000, P_GPLL4, 3, 0, 0),
145862306a36Sopenharmony_ci	{ }
145962306a36Sopenharmony_ci};
146062306a36Sopenharmony_ci
146162306a36Sopenharmony_cistatic struct clk_rcg2 sdcc1_apps_clk_src = {
146262306a36Sopenharmony_ci	.cmd_rcgr = 0x42004,
146362306a36Sopenharmony_ci	.hid_width = 5,
146462306a36Sopenharmony_ci	.mnd_width = 8,
146562306a36Sopenharmony_ci	.freq_tbl = ftbl_sdcc1_apps_clk_src,
146662306a36Sopenharmony_ci	.parent_map = gcc_sdcc_apps_map,
146762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
146862306a36Sopenharmony_ci		.name = "sdcc1_apps_clk_src",
146962306a36Sopenharmony_ci		.parent_data = gcc_sdcc_apss_data,
147062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_sdcc_apss_data),
147162306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
147262306a36Sopenharmony_ci	}
147362306a36Sopenharmony_ci};
147462306a36Sopenharmony_ci
147562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
147662306a36Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
147762306a36Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
147862306a36Sopenharmony_ci	F(20000000, P_GPLL0_DIV2, 5, 1, 4),
147962306a36Sopenharmony_ci	F(25000000, P_GPLL0_DIV2, 16, 0, 0),
148062306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
148162306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
148262306a36Sopenharmony_ci	F(177770000, P_GPLL0, 4.5, 0, 0),
148362306a36Sopenharmony_ci	F(192000000, P_GPLL4, 6, 0, 0),
148462306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
148562306a36Sopenharmony_ci	{ }
148662306a36Sopenharmony_ci};
148762306a36Sopenharmony_ci
148862306a36Sopenharmony_cistatic struct clk_rcg2 sdcc2_apps_clk_src = {
148962306a36Sopenharmony_ci	.cmd_rcgr = 0x43004,
149062306a36Sopenharmony_ci	.hid_width = 5,
149162306a36Sopenharmony_ci	.mnd_width = 8,
149262306a36Sopenharmony_ci	.freq_tbl = ftbl_sdcc2_apps_clk_src,
149362306a36Sopenharmony_ci	.parent_map = gcc_sdcc_apps_map,
149462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
149562306a36Sopenharmony_ci		.name = "sdcc2_apps_clk_src",
149662306a36Sopenharmony_ci		.parent_data = gcc_sdcc_apss_data,
149762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_sdcc_apss_data),
149862306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
149962306a36Sopenharmony_ci	}
150062306a36Sopenharmony_ci};
150162306a36Sopenharmony_ci
150262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_usb30_master_clk_src[] = {
150362306a36Sopenharmony_ci	F(80000000, P_GPLL0_DIV2, 5, 0, 0),
150462306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
150562306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
150662306a36Sopenharmony_ci	{ }
150762306a36Sopenharmony_ci};
150862306a36Sopenharmony_ci
150962306a36Sopenharmony_cistatic struct clk_rcg2 usb30_master_clk_src = {
151062306a36Sopenharmony_ci	.cmd_rcgr = 0x3f00c,
151162306a36Sopenharmony_ci	.hid_width = 5,
151262306a36Sopenharmony_ci	.freq_tbl = ftbl_usb30_master_clk_src,
151362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll0div2_2_map,
151462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
151562306a36Sopenharmony_ci		.name = "usb30_master_clk_src",
151662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll0div2_data,
151762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll0div2_data),
151862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
151962306a36Sopenharmony_ci	}
152062306a36Sopenharmony_ci};
152162306a36Sopenharmony_ci
152262306a36Sopenharmony_cistatic const struct parent_map gcc_usb30_mock_utmi_map[] = {
152362306a36Sopenharmony_ci	{ P_XO, 0 },
152462306a36Sopenharmony_ci	{ P_GPLL6, 1 },
152562306a36Sopenharmony_ci	{ P_GPLL6_DIV2, 2 },
152662306a36Sopenharmony_ci	{ P_GPLL0, 3 },
152762306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
152862306a36Sopenharmony_ci};
152962306a36Sopenharmony_ci
153062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_usb30_mock_utmi_data[] = {
153162306a36Sopenharmony_ci	{ .fw_name = "xo" },
153262306a36Sopenharmony_ci	{ .hw = &gpll6.clkr.hw },
153362306a36Sopenharmony_ci	{ .hw = &gpll6_early_div.hw },
153462306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
153562306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
153662306a36Sopenharmony_ci};
153762306a36Sopenharmony_ci
153862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
153962306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
154062306a36Sopenharmony_ci	F(60000000, P_GPLL6_DIV2, 9, 1, 1),
154162306a36Sopenharmony_ci	{ }
154262306a36Sopenharmony_ci};
154362306a36Sopenharmony_ci
154462306a36Sopenharmony_cistatic struct clk_rcg2 usb30_mock_utmi_clk_src = {
154562306a36Sopenharmony_ci	.cmd_rcgr = 0x3f020,
154662306a36Sopenharmony_ci	.hid_width = 5,
154762306a36Sopenharmony_ci	.mnd_width = 8,
154862306a36Sopenharmony_ci	.freq_tbl = ftbl_usb30_mock_utmi_clk_src,
154962306a36Sopenharmony_ci	.parent_map = gcc_usb30_mock_utmi_map,
155062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
155162306a36Sopenharmony_ci		.name = "usb30_mock_utmi_clk_src",
155262306a36Sopenharmony_ci		.parent_data = gcc_usb30_mock_utmi_data,
155362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_usb30_mock_utmi_data),
155462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
155562306a36Sopenharmony_ci	}
155662306a36Sopenharmony_ci};
155762306a36Sopenharmony_ci
155862306a36Sopenharmony_cistatic const struct parent_map gcc_usb3_aux_map[] = {
155962306a36Sopenharmony_ci	{ P_XO, 0 },
156062306a36Sopenharmony_ci	{ P_SLEEP_CLK, 6 },
156162306a36Sopenharmony_ci};
156262306a36Sopenharmony_ci
156362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_usb3_aux_data[] = {
156462306a36Sopenharmony_ci	{ .fw_name = "xo" },
156562306a36Sopenharmony_ci	{ .fw_name = "sleep", .name = "sleep" },
156662306a36Sopenharmony_ci};
156762306a36Sopenharmony_ci
156862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_usb3_aux_clk_src[] = {
156962306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
157062306a36Sopenharmony_ci	{ }
157162306a36Sopenharmony_ci};
157262306a36Sopenharmony_ci
157362306a36Sopenharmony_cistatic struct clk_rcg2 usb3_aux_clk_src = {
157462306a36Sopenharmony_ci	.cmd_rcgr = 0x3f05c,
157562306a36Sopenharmony_ci	.hid_width = 5,
157662306a36Sopenharmony_ci	.mnd_width = 8,
157762306a36Sopenharmony_ci	.freq_tbl = ftbl_usb3_aux_clk_src,
157862306a36Sopenharmony_ci	.parent_map = gcc_usb3_aux_map,
157962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
158062306a36Sopenharmony_ci		.name = "usb3_aux_clk_src",
158162306a36Sopenharmony_ci		.parent_data = gcc_usb3_aux_data,
158262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_usb3_aux_data),
158362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
158462306a36Sopenharmony_ci	}
158562306a36Sopenharmony_ci};
158662306a36Sopenharmony_ci
158762306a36Sopenharmony_cistatic const struct parent_map gcc_vcodec0_map[] = {
158862306a36Sopenharmony_ci	{ P_XO, 0 },
158962306a36Sopenharmony_ci	{ P_GPLL0, 1 },
159062306a36Sopenharmony_ci	{ P_GPLL6, 2 },
159162306a36Sopenharmony_ci	{ P_GPLL2, 3 },
159262306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 4 },
159362306a36Sopenharmony_ci};
159462306a36Sopenharmony_ci
159562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_vcodec0_data[] = {
159662306a36Sopenharmony_ci	{ .fw_name = "xo" },
159762306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
159862306a36Sopenharmony_ci	{ .hw = &gpll6.clkr.hw },
159962306a36Sopenharmony_ci	{ .hw = &gpll2.clkr.hw },
160062306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
160162306a36Sopenharmony_ci};
160262306a36Sopenharmony_ci
160362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_vcodec0_clk_src[] = {
160462306a36Sopenharmony_ci	F(114290000, P_GPLL0_DIV2, 3.5, 0, 0),
160562306a36Sopenharmony_ci	F(228570000, P_GPLL0, 3.5, 0, 0),
160662306a36Sopenharmony_ci	F(310000000, P_GPLL2, 3, 0, 0),
160762306a36Sopenharmony_ci	F(360000000, P_GPLL6, 3, 0, 0),
160862306a36Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
160962306a36Sopenharmony_ci	F(465000000, P_GPLL2, 2, 0, 0),
161062306a36Sopenharmony_ci	F(540000000, P_GPLL6, 2, 0, 0),
161162306a36Sopenharmony_ci	{ }
161262306a36Sopenharmony_ci};
161362306a36Sopenharmony_ci
161462306a36Sopenharmony_cistatic struct clk_rcg2 vcodec0_clk_src = {
161562306a36Sopenharmony_ci	.cmd_rcgr = 0x4c000,
161662306a36Sopenharmony_ci	.hid_width = 5,
161762306a36Sopenharmony_ci	.freq_tbl = ftbl_vcodec0_clk_src,
161862306a36Sopenharmony_ci	.parent_map = gcc_vcodec0_map,
161962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
162062306a36Sopenharmony_ci		.name = "vcodec0_clk_src",
162162306a36Sopenharmony_ci		.parent_data = gcc_vcodec0_data,
162262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_vcodec0_data),
162362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
162462306a36Sopenharmony_ci	}
162562306a36Sopenharmony_ci};
162662306a36Sopenharmony_ci
162762306a36Sopenharmony_cistatic const struct parent_map gcc_vfe_map[] = {
162862306a36Sopenharmony_ci	{ P_XO, 0 },
162962306a36Sopenharmony_ci	{ P_GPLL0, 1 },
163062306a36Sopenharmony_ci	{ P_GPLL6, 2 },
163162306a36Sopenharmony_ci	{ P_GPLL4, 3 },
163262306a36Sopenharmony_ci	{ P_GPLL2, 4 },
163362306a36Sopenharmony_ci	{ P_GPLL0_DIV2, 5 },
163462306a36Sopenharmony_ci};
163562306a36Sopenharmony_ci
163662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_vfe_data[] = {
163762306a36Sopenharmony_ci	{ .fw_name = "xo" },
163862306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
163962306a36Sopenharmony_ci	{ .hw = &gpll6.clkr.hw },
164062306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
164162306a36Sopenharmony_ci	{ .hw = &gpll2.clkr.hw },
164262306a36Sopenharmony_ci	{ .hw = &gpll0_early_div.hw },
164362306a36Sopenharmony_ci};
164462306a36Sopenharmony_ci
164562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_vfe_clk_src[] = {
164662306a36Sopenharmony_ci	F(50000000, P_GPLL0_DIV2, 8, 0, 0),
164762306a36Sopenharmony_ci	F(100000000, P_GPLL0_DIV2, 4, 0, 0),
164862306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
164962306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
165062306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
165162306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
165262306a36Sopenharmony_ci	F(310000000, P_GPLL2, 3, 0, 0),
165362306a36Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
165462306a36Sopenharmony_ci	F(465000000, P_GPLL2, 2, 0, 0),
165562306a36Sopenharmony_ci	{ }
165662306a36Sopenharmony_ci};
165762306a36Sopenharmony_ci
165862306a36Sopenharmony_cistatic struct clk_rcg2 vfe0_clk_src = {
165962306a36Sopenharmony_ci	.cmd_rcgr = 0x58000,
166062306a36Sopenharmony_ci	.hid_width = 5,
166162306a36Sopenharmony_ci	.freq_tbl = ftbl_vfe_clk_src,
166262306a36Sopenharmony_ci	.parent_map = gcc_vfe_map,
166362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
166462306a36Sopenharmony_ci		.name = "vfe0_clk_src",
166562306a36Sopenharmony_ci		.parent_data = gcc_vfe_data,
166662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_vfe_data),
166762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
166862306a36Sopenharmony_ci	}
166962306a36Sopenharmony_ci};
167062306a36Sopenharmony_ci
167162306a36Sopenharmony_cistatic struct clk_rcg2 vfe1_clk_src = {
167262306a36Sopenharmony_ci	.cmd_rcgr = 0x58054,
167362306a36Sopenharmony_ci	.hid_width = 5,
167462306a36Sopenharmony_ci	.freq_tbl = ftbl_vfe_clk_src,
167562306a36Sopenharmony_ci	.parent_map = gcc_vfe_map,
167662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
167762306a36Sopenharmony_ci		.name = "vfe1_clk_src",
167862306a36Sopenharmony_ci		.parent_data = gcc_vfe_data,
167962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_vfe_data),
168062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
168162306a36Sopenharmony_ci	}
168262306a36Sopenharmony_ci};
168362306a36Sopenharmony_ci
168462306a36Sopenharmony_cistatic const struct parent_map gcc_vsync_map[] = {
168562306a36Sopenharmony_ci	{ P_XO, 0 },
168662306a36Sopenharmony_ci	{ P_GPLL0, 2 },
168762306a36Sopenharmony_ci};
168862306a36Sopenharmony_ci
168962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_vsync_clk_src[] = {
169062306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
169162306a36Sopenharmony_ci	{ }
169262306a36Sopenharmony_ci};
169362306a36Sopenharmony_ci
169462306a36Sopenharmony_cistatic struct clk_rcg2 vsync_clk_src = {
169562306a36Sopenharmony_ci	.cmd_rcgr = 0x4d02c,
169662306a36Sopenharmony_ci	.hid_width = 5,
169762306a36Sopenharmony_ci	.freq_tbl = ftbl_vsync_clk_src,
169862306a36Sopenharmony_ci	.parent_map = gcc_vsync_map,
169962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
170062306a36Sopenharmony_ci		.name = "vsync_clk_src",
170162306a36Sopenharmony_ci		.parent_data = gcc_esc_vsync_data,
170262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_esc_vsync_data),
170362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
170462306a36Sopenharmony_ci	}
170562306a36Sopenharmony_ci};
170662306a36Sopenharmony_ci
170762306a36Sopenharmony_cistatic struct clk_branch gcc_apc0_droop_detector_gpll0_clk = {
170862306a36Sopenharmony_ci	.halt_reg = 0x78004,
170962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
171062306a36Sopenharmony_ci	.clkr = {
171162306a36Sopenharmony_ci		.enable_reg = 0x78004,
171262306a36Sopenharmony_ci		.enable_mask = BIT(0),
171362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
171462306a36Sopenharmony_ci			.name = "gcc_apc0_droop_detector_gpll0_clk",
171562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
171662306a36Sopenharmony_ci				&apc0_droop_detector_clk_src.clkr.hw,
171762306a36Sopenharmony_ci			},
171862306a36Sopenharmony_ci			.num_parents = 1,
171962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
172062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
172162306a36Sopenharmony_ci		}
172262306a36Sopenharmony_ci	}
172362306a36Sopenharmony_ci};
172462306a36Sopenharmony_ci
172562306a36Sopenharmony_cistatic struct clk_branch gcc_apc1_droop_detector_gpll0_clk = {
172662306a36Sopenharmony_ci	.halt_reg = 0x79004,
172762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
172862306a36Sopenharmony_ci	.clkr = {
172962306a36Sopenharmony_ci		.enable_reg = 0x79004,
173062306a36Sopenharmony_ci		.enable_mask = BIT(0),
173162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
173262306a36Sopenharmony_ci			.name = "gcc_apc1_droop_detector_gpll0_clk",
173362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
173462306a36Sopenharmony_ci				&apc1_droop_detector_clk_src.clkr.hw,
173562306a36Sopenharmony_ci			},
173662306a36Sopenharmony_ci			.num_parents = 1,
173762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
173862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
173962306a36Sopenharmony_ci		}
174062306a36Sopenharmony_ci	}
174162306a36Sopenharmony_ci};
174262306a36Sopenharmony_ci
174362306a36Sopenharmony_cistatic struct clk_branch gcc_apss_ahb_clk = {
174462306a36Sopenharmony_ci	.halt_reg = 0x4601c,
174562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
174662306a36Sopenharmony_ci	.clkr = {
174762306a36Sopenharmony_ci		.enable_reg = 0x45004,
174862306a36Sopenharmony_ci		.enable_mask = BIT(14),
174962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
175062306a36Sopenharmony_ci			.name = "gcc_apss_ahb_clk",
175162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
175262306a36Sopenharmony_ci				&apss_ahb_clk_src.clkr.hw,
175362306a36Sopenharmony_ci			},
175462306a36Sopenharmony_ci			.num_parents = 1,
175562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
175762306a36Sopenharmony_ci		}
175862306a36Sopenharmony_ci	}
175962306a36Sopenharmony_ci};
176062306a36Sopenharmony_ci
176162306a36Sopenharmony_cistatic struct clk_branch gcc_apss_axi_clk = {
176262306a36Sopenharmony_ci	.halt_reg = 0x46020,
176362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
176462306a36Sopenharmony_ci	.clkr = {
176562306a36Sopenharmony_ci		.enable_reg = 0x45004,
176662306a36Sopenharmony_ci		.enable_mask = BIT(13),
176762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
176862306a36Sopenharmony_ci			.name = "gcc_apss_axi_clk",
176962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
177062306a36Sopenharmony_ci		}
177162306a36Sopenharmony_ci	}
177262306a36Sopenharmony_ci};
177362306a36Sopenharmony_ci
177462306a36Sopenharmony_cistatic struct clk_branch gcc_apss_tcu_async_clk = {
177562306a36Sopenharmony_ci	.halt_reg = 0x12018,
177662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
177762306a36Sopenharmony_ci	.clkr = {
177862306a36Sopenharmony_ci		.enable_reg = 0x4500c,
177962306a36Sopenharmony_ci		.enable_mask = BIT(1),
178062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
178162306a36Sopenharmony_ci			.name = "gcc_apss_tcu_async_clk",
178262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
178362306a36Sopenharmony_ci		}
178462306a36Sopenharmony_ci	}
178562306a36Sopenharmony_ci};
178662306a36Sopenharmony_ci
178762306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_gfx_clk = {
178862306a36Sopenharmony_ci	.halt_reg = 0x59034,
178962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
179062306a36Sopenharmony_ci	.clkr = {
179162306a36Sopenharmony_ci		.enable_reg = 0x59034,
179262306a36Sopenharmony_ci		.enable_mask = BIT(0),
179362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
179462306a36Sopenharmony_ci			.name = "gcc_bimc_gfx_clk",
179562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
179662306a36Sopenharmony_ci		}
179762306a36Sopenharmony_ci	}
179862306a36Sopenharmony_ci};
179962306a36Sopenharmony_ci
180062306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_gpu_clk = {
180162306a36Sopenharmony_ci	.halt_reg = 0x59030,
180262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
180362306a36Sopenharmony_ci	.clkr = {
180462306a36Sopenharmony_ci		.enable_reg = 0x59030,
180562306a36Sopenharmony_ci		.enable_mask = BIT(0),
180662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
180762306a36Sopenharmony_ci			.name = "gcc_bimc_gpu_clk",
180862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
180962306a36Sopenharmony_ci		}
181062306a36Sopenharmony_ci	}
181162306a36Sopenharmony_ci};
181262306a36Sopenharmony_ci
181362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = {
181462306a36Sopenharmony_ci	.halt_reg = 0x01008,
181562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
181662306a36Sopenharmony_ci	.clkr = {
181762306a36Sopenharmony_ci		.enable_reg = 0x45004,
181862306a36Sopenharmony_ci		.enable_mask = BIT(10),
181962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
182062306a36Sopenharmony_ci			.name = "gcc_blsp1_ahb_clk",
182162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
182262306a36Sopenharmony_ci		}
182362306a36Sopenharmony_ci	}
182462306a36Sopenharmony_ci};
182562306a36Sopenharmony_ci
182662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_ahb_clk = {
182762306a36Sopenharmony_ci	.halt_reg = 0x0b008,
182862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
182962306a36Sopenharmony_ci	.clkr = {
183062306a36Sopenharmony_ci		.enable_reg = 0x45004,
183162306a36Sopenharmony_ci		.enable_mask = BIT(20),
183262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
183362306a36Sopenharmony_ci			.name = "gcc_blsp2_ahb_clk",
183462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
183562306a36Sopenharmony_ci		}
183662306a36Sopenharmony_ci	}
183762306a36Sopenharmony_ci};
183862306a36Sopenharmony_ci
183962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
184062306a36Sopenharmony_ci	.halt_reg = 0x02008,
184162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
184262306a36Sopenharmony_ci	.clkr = {
184362306a36Sopenharmony_ci		.enable_reg = 0x02008,
184462306a36Sopenharmony_ci		.enable_mask = BIT(0),
184562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
184662306a36Sopenharmony_ci			.name = "gcc_blsp1_qup1_i2c_apps_clk",
184762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
184862306a36Sopenharmony_ci				&blsp1_qup1_i2c_apps_clk_src.clkr.hw,
184962306a36Sopenharmony_ci			},
185062306a36Sopenharmony_ci			.num_parents = 1,
185162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
185262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
185362306a36Sopenharmony_ci		}
185462306a36Sopenharmony_ci	}
185562306a36Sopenharmony_ci};
185662306a36Sopenharmony_ci
185762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
185862306a36Sopenharmony_ci	.halt_reg = 0x03010,
185962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
186062306a36Sopenharmony_ci	.clkr = {
186162306a36Sopenharmony_ci		.enable_reg = 0x03010,
186262306a36Sopenharmony_ci		.enable_mask = BIT(0),
186362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
186462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_i2c_apps_clk",
186562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
186662306a36Sopenharmony_ci				&blsp1_qup2_i2c_apps_clk_src.clkr.hw,
186762306a36Sopenharmony_ci			},
186862306a36Sopenharmony_ci			.num_parents = 1,
186962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
187062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
187162306a36Sopenharmony_ci		}
187262306a36Sopenharmony_ci	}
187362306a36Sopenharmony_ci};
187462306a36Sopenharmony_ci
187562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
187662306a36Sopenharmony_ci	.halt_reg = 0x04020,
187762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
187862306a36Sopenharmony_ci	.clkr = {
187962306a36Sopenharmony_ci		.enable_reg = 0x04020,
188062306a36Sopenharmony_ci		.enable_mask = BIT(0),
188162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
188262306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_i2c_apps_clk",
188362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
188462306a36Sopenharmony_ci				&blsp1_qup3_i2c_apps_clk_src.clkr.hw,
188562306a36Sopenharmony_ci			},
188662306a36Sopenharmony_ci			.num_parents = 1,
188762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
188862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
188962306a36Sopenharmony_ci		}
189062306a36Sopenharmony_ci	}
189162306a36Sopenharmony_ci};
189262306a36Sopenharmony_ci
189362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
189462306a36Sopenharmony_ci	.halt_reg = 0x05020,
189562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
189662306a36Sopenharmony_ci	.clkr = {
189762306a36Sopenharmony_ci		.enable_reg = 0x05020,
189862306a36Sopenharmony_ci		.enable_mask = BIT(0),
189962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
190062306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_i2c_apps_clk",
190162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
190262306a36Sopenharmony_ci				&blsp1_qup4_i2c_apps_clk_src.clkr.hw,
190362306a36Sopenharmony_ci			},
190462306a36Sopenharmony_ci			.num_parents = 1,
190562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
190662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
190762306a36Sopenharmony_ci		}
190862306a36Sopenharmony_ci	}
190962306a36Sopenharmony_ci};
191062306a36Sopenharmony_ci
191162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
191262306a36Sopenharmony_ci	.halt_reg = 0x0c008,
191362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
191462306a36Sopenharmony_ci	.clkr = {
191562306a36Sopenharmony_ci		.enable_reg = 0x0c008,
191662306a36Sopenharmony_ci		.enable_mask = BIT(0),
191762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
191862306a36Sopenharmony_ci			.name = "gcc_blsp2_qup1_i2c_apps_clk",
191962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
192062306a36Sopenharmony_ci				&blsp2_qup1_i2c_apps_clk_src.clkr.hw,
192162306a36Sopenharmony_ci			},
192262306a36Sopenharmony_ci			.num_parents = 1,
192362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
192462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
192562306a36Sopenharmony_ci		}
192662306a36Sopenharmony_ci	}
192762306a36Sopenharmony_ci};
192862306a36Sopenharmony_ci
192962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
193062306a36Sopenharmony_ci	.halt_reg = 0x0d010,
193162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
193262306a36Sopenharmony_ci	.clkr = {
193362306a36Sopenharmony_ci		.enable_reg = 0x0d010,
193462306a36Sopenharmony_ci		.enable_mask = BIT(0),
193562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
193662306a36Sopenharmony_ci			.name = "gcc_blsp2_qup2_i2c_apps_clk",
193762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
193862306a36Sopenharmony_ci				&blsp2_qup2_i2c_apps_clk_src.clkr.hw,
193962306a36Sopenharmony_ci			},
194062306a36Sopenharmony_ci			.num_parents = 1,
194162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
194262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
194362306a36Sopenharmony_ci		}
194462306a36Sopenharmony_ci	}
194562306a36Sopenharmony_ci};
194662306a36Sopenharmony_ci
194762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
194862306a36Sopenharmony_ci	.halt_reg = 0x0f020,
194962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
195062306a36Sopenharmony_ci	.clkr = {
195162306a36Sopenharmony_ci		.enable_reg = 0x0f020,
195262306a36Sopenharmony_ci		.enable_mask = BIT(0),
195362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
195462306a36Sopenharmony_ci			.name = "gcc_blsp2_qup3_i2c_apps_clk",
195562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
195662306a36Sopenharmony_ci				&blsp2_qup3_i2c_apps_clk_src.clkr.hw,
195762306a36Sopenharmony_ci			},
195862306a36Sopenharmony_ci			.num_parents = 1,
195962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
196062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
196162306a36Sopenharmony_ci		}
196262306a36Sopenharmony_ci	}
196362306a36Sopenharmony_ci};
196462306a36Sopenharmony_ci
196562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
196662306a36Sopenharmony_ci	.halt_reg = 0x18020,
196762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
196862306a36Sopenharmony_ci	.clkr = {
196962306a36Sopenharmony_ci		.enable_reg = 0x18020,
197062306a36Sopenharmony_ci		.enable_mask = BIT(0),
197162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
197262306a36Sopenharmony_ci			.name = "gcc_blsp2_qup4_i2c_apps_clk",
197362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
197462306a36Sopenharmony_ci				&blsp2_qup4_i2c_apps_clk_src.clkr.hw,
197562306a36Sopenharmony_ci			},
197662306a36Sopenharmony_ci			.num_parents = 1,
197762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
197862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
197962306a36Sopenharmony_ci		}
198062306a36Sopenharmony_ci	}
198162306a36Sopenharmony_ci};
198262306a36Sopenharmony_ci
198362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
198462306a36Sopenharmony_ci	.halt_reg = 0x02004,
198562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
198662306a36Sopenharmony_ci	.clkr = {
198762306a36Sopenharmony_ci		.enable_reg = 0x02004,
198862306a36Sopenharmony_ci		.enable_mask = BIT(0),
198962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
199062306a36Sopenharmony_ci			.name = "gcc_blsp1_qup1_spi_apps_clk",
199162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
199262306a36Sopenharmony_ci				&blsp1_qup1_spi_apps_clk_src.clkr.hw,
199362306a36Sopenharmony_ci			},
199462306a36Sopenharmony_ci			.num_parents = 1,
199562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
199662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
199762306a36Sopenharmony_ci		}
199862306a36Sopenharmony_ci	}
199962306a36Sopenharmony_ci};
200062306a36Sopenharmony_ci
200162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
200262306a36Sopenharmony_ci	.halt_reg = 0x0300c,
200362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
200462306a36Sopenharmony_ci	.clkr = {
200562306a36Sopenharmony_ci		.enable_reg = 0x0300c,
200662306a36Sopenharmony_ci		.enable_mask = BIT(0),
200762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
200862306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_spi_apps_clk",
200962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
201062306a36Sopenharmony_ci				&blsp1_qup2_spi_apps_clk_src.clkr.hw,
201162306a36Sopenharmony_ci			},
201262306a36Sopenharmony_ci			.num_parents = 1,
201362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
201462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
201562306a36Sopenharmony_ci		}
201662306a36Sopenharmony_ci	}
201762306a36Sopenharmony_ci};
201862306a36Sopenharmony_ci
201962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
202062306a36Sopenharmony_ci	.halt_reg = 0x0401c,
202162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
202262306a36Sopenharmony_ci	.clkr = {
202362306a36Sopenharmony_ci		.enable_reg = 0x0401c,
202462306a36Sopenharmony_ci		.enable_mask = BIT(0),
202562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
202662306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_spi_apps_clk",
202762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
202862306a36Sopenharmony_ci				&blsp1_qup3_spi_apps_clk_src.clkr.hw,
202962306a36Sopenharmony_ci			},
203062306a36Sopenharmony_ci			.num_parents = 1,
203162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
203262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
203362306a36Sopenharmony_ci		}
203462306a36Sopenharmony_ci	}
203562306a36Sopenharmony_ci};
203662306a36Sopenharmony_ci
203762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
203862306a36Sopenharmony_ci	.halt_reg = 0x0501c,
203962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
204062306a36Sopenharmony_ci	.clkr = {
204162306a36Sopenharmony_ci		.enable_reg = 0x0501c,
204262306a36Sopenharmony_ci		.enable_mask = BIT(0),
204362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
204462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_spi_apps_clk",
204562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
204662306a36Sopenharmony_ci				&blsp1_qup4_spi_apps_clk_src.clkr.hw,
204762306a36Sopenharmony_ci			},
204862306a36Sopenharmony_ci			.num_parents = 1,
204962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
205062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
205162306a36Sopenharmony_ci		}
205262306a36Sopenharmony_ci	}
205362306a36Sopenharmony_ci};
205462306a36Sopenharmony_ci
205562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
205662306a36Sopenharmony_ci	.halt_reg = 0x0c004,
205762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
205862306a36Sopenharmony_ci	.clkr = {
205962306a36Sopenharmony_ci		.enable_reg = 0x0c004,
206062306a36Sopenharmony_ci		.enable_mask = BIT(0),
206162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
206262306a36Sopenharmony_ci			.name = "gcc_blsp2_qup1_spi_apps_clk",
206362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
206462306a36Sopenharmony_ci				&blsp2_qup1_spi_apps_clk_src.clkr.hw,
206562306a36Sopenharmony_ci			},
206662306a36Sopenharmony_ci			.num_parents = 1,
206762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
206862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
206962306a36Sopenharmony_ci		}
207062306a36Sopenharmony_ci	}
207162306a36Sopenharmony_ci};
207262306a36Sopenharmony_ci
207362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
207462306a36Sopenharmony_ci	.halt_reg = 0x0d00c,
207562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
207662306a36Sopenharmony_ci	.clkr = {
207762306a36Sopenharmony_ci		.enable_reg = 0x0d00c,
207862306a36Sopenharmony_ci		.enable_mask = BIT(0),
207962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
208062306a36Sopenharmony_ci			.name = "gcc_blsp2_qup2_spi_apps_clk",
208162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
208262306a36Sopenharmony_ci				&blsp2_qup2_spi_apps_clk_src.clkr.hw,
208362306a36Sopenharmony_ci			},
208462306a36Sopenharmony_ci			.num_parents = 1,
208562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
208662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
208762306a36Sopenharmony_ci		}
208862306a36Sopenharmony_ci	}
208962306a36Sopenharmony_ci};
209062306a36Sopenharmony_ci
209162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
209262306a36Sopenharmony_ci	.halt_reg = 0x0f01c,
209362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
209462306a36Sopenharmony_ci	.clkr = {
209562306a36Sopenharmony_ci		.enable_reg = 0x0f01c,
209662306a36Sopenharmony_ci		.enable_mask = BIT(0),
209762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
209862306a36Sopenharmony_ci			.name = "gcc_blsp2_qup3_spi_apps_clk",
209962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
210062306a36Sopenharmony_ci				&blsp2_qup3_spi_apps_clk_src.clkr.hw,
210162306a36Sopenharmony_ci			},
210262306a36Sopenharmony_ci			.num_parents = 1,
210362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
210462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
210562306a36Sopenharmony_ci		}
210662306a36Sopenharmony_ci	}
210762306a36Sopenharmony_ci};
210862306a36Sopenharmony_ci
210962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
211062306a36Sopenharmony_ci	.halt_reg = 0x1801c,
211162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
211262306a36Sopenharmony_ci	.clkr = {
211362306a36Sopenharmony_ci		.enable_reg = 0x1801c,
211462306a36Sopenharmony_ci		.enable_mask = BIT(0),
211562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
211662306a36Sopenharmony_ci			.name = "gcc_blsp2_qup4_spi_apps_clk",
211762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
211862306a36Sopenharmony_ci				&blsp2_qup4_spi_apps_clk_src.clkr.hw,
211962306a36Sopenharmony_ci			},
212062306a36Sopenharmony_ci			.num_parents = 1,
212162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
212262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
212362306a36Sopenharmony_ci		}
212462306a36Sopenharmony_ci	}
212562306a36Sopenharmony_ci};
212662306a36Sopenharmony_ci
212762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = {
212862306a36Sopenharmony_ci	.halt_reg = 0x0203c,
212962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
213062306a36Sopenharmony_ci	.clkr = {
213162306a36Sopenharmony_ci		.enable_reg = 0x0203c,
213262306a36Sopenharmony_ci		.enable_mask = BIT(0),
213362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
213462306a36Sopenharmony_ci			.name = "gcc_blsp1_uart1_apps_clk",
213562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
213662306a36Sopenharmony_ci				&blsp1_uart1_apps_clk_src.clkr.hw,
213762306a36Sopenharmony_ci			},
213862306a36Sopenharmony_ci			.num_parents = 1,
213962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
214062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
214162306a36Sopenharmony_ci		}
214262306a36Sopenharmony_ci	}
214362306a36Sopenharmony_ci};
214462306a36Sopenharmony_ci
214562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = {
214662306a36Sopenharmony_ci	.halt_reg = 0x0302c,
214762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
214862306a36Sopenharmony_ci	.clkr = {
214962306a36Sopenharmony_ci		.enable_reg = 0x0302c,
215062306a36Sopenharmony_ci		.enable_mask = BIT(0),
215162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
215262306a36Sopenharmony_ci			.name = "gcc_blsp1_uart2_apps_clk",
215362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
215462306a36Sopenharmony_ci				&blsp1_uart2_apps_clk_src.clkr.hw,
215562306a36Sopenharmony_ci			},
215662306a36Sopenharmony_ci			.num_parents = 1,
215762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
215862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
215962306a36Sopenharmony_ci		}
216062306a36Sopenharmony_ci	}
216162306a36Sopenharmony_ci};
216262306a36Sopenharmony_ci
216362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart1_apps_clk = {
216462306a36Sopenharmony_ci	.halt_reg = 0x0c03c,
216562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
216662306a36Sopenharmony_ci	.clkr = {
216762306a36Sopenharmony_ci		.enable_reg = 0x0c03c,
216862306a36Sopenharmony_ci		.enable_mask = BIT(0),
216962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
217062306a36Sopenharmony_ci			.name = "gcc_blsp2_uart1_apps_clk",
217162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
217262306a36Sopenharmony_ci				&blsp2_uart1_apps_clk_src.clkr.hw,
217362306a36Sopenharmony_ci			},
217462306a36Sopenharmony_ci			.num_parents = 1,
217562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
217662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
217762306a36Sopenharmony_ci		}
217862306a36Sopenharmony_ci	}
217962306a36Sopenharmony_ci};
218062306a36Sopenharmony_ci
218162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart2_apps_clk = {
218262306a36Sopenharmony_ci	.halt_reg = 0x0d02c,
218362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
218462306a36Sopenharmony_ci	.clkr = {
218562306a36Sopenharmony_ci		.enable_reg = 0x0d02c,
218662306a36Sopenharmony_ci		.enable_mask = BIT(0),
218762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
218862306a36Sopenharmony_ci			.name = "gcc_blsp2_uart2_apps_clk",
218962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
219062306a36Sopenharmony_ci				&blsp2_uart2_apps_clk_src.clkr.hw,
219162306a36Sopenharmony_ci			},
219262306a36Sopenharmony_ci			.num_parents = 1,
219362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
219462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
219562306a36Sopenharmony_ci		}
219662306a36Sopenharmony_ci	}
219762306a36Sopenharmony_ci};
219862306a36Sopenharmony_ci
219962306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
220062306a36Sopenharmony_ci	.halt_reg = 0x1300c,
220162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
220262306a36Sopenharmony_ci	.clkr = {
220362306a36Sopenharmony_ci		.enable_reg = 0x45004,
220462306a36Sopenharmony_ci		.enable_mask = BIT(7),
220562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
220662306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
220762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
220862306a36Sopenharmony_ci		}
220962306a36Sopenharmony_ci	}
221062306a36Sopenharmony_ci};
221162306a36Sopenharmony_ci
221262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_ahb_clk = {
221362306a36Sopenharmony_ci	.halt_reg = 0x56004,
221462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
221562306a36Sopenharmony_ci	.clkr = {
221662306a36Sopenharmony_ci		.enable_reg = 0x56004,
221762306a36Sopenharmony_ci		.enable_mask = BIT(0),
221862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
221962306a36Sopenharmony_ci			.name = "gcc_camss_ahb_clk",
222062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
222162306a36Sopenharmony_ci		}
222262306a36Sopenharmony_ci	}
222362306a36Sopenharmony_ci};
222462306a36Sopenharmony_ci
222562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cci_ahb_clk = {
222662306a36Sopenharmony_ci	.halt_reg = 0x5101c,
222762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
222862306a36Sopenharmony_ci	.clkr = {
222962306a36Sopenharmony_ci		.enable_reg = 0x5101c,
223062306a36Sopenharmony_ci		.enable_mask = BIT(0),
223162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
223262306a36Sopenharmony_ci			.name = "gcc_camss_cci_ahb_clk",
223362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
223462306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
223562306a36Sopenharmony_ci			},
223662306a36Sopenharmony_ci			.num_parents = 1,
223762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
223862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
223962306a36Sopenharmony_ci		}
224062306a36Sopenharmony_ci	}
224162306a36Sopenharmony_ci};
224262306a36Sopenharmony_ci
224362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cci_clk = {
224462306a36Sopenharmony_ci	.halt_reg = 0x51018,
224562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
224662306a36Sopenharmony_ci	.clkr = {
224762306a36Sopenharmony_ci		.enable_reg = 0x51018,
224862306a36Sopenharmony_ci		.enable_mask = BIT(0),
224962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
225062306a36Sopenharmony_ci			.name = "gcc_camss_cci_clk",
225162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
225262306a36Sopenharmony_ci				&cci_clk_src.clkr.hw,
225362306a36Sopenharmony_ci			},
225462306a36Sopenharmony_ci			.num_parents = 1,
225562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
225662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
225762306a36Sopenharmony_ci		}
225862306a36Sopenharmony_ci	}
225962306a36Sopenharmony_ci};
226062306a36Sopenharmony_ci
226162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_ahb_clk = {
226262306a36Sopenharmony_ci	.halt_reg = 0x58040,
226362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
226462306a36Sopenharmony_ci	.clkr = {
226562306a36Sopenharmony_ci		.enable_reg = 0x58040,
226662306a36Sopenharmony_ci		.enable_mask = BIT(0),
226762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
226862306a36Sopenharmony_ci			.name = "gcc_camss_cpp_ahb_clk",
226962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
227062306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
227162306a36Sopenharmony_ci			},
227262306a36Sopenharmony_ci			.num_parents = 1,
227362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
227462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
227562306a36Sopenharmony_ci		}
227662306a36Sopenharmony_ci	}
227762306a36Sopenharmony_ci};
227862306a36Sopenharmony_ci
227962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_axi_clk = {
228062306a36Sopenharmony_ci	.halt_reg = 0x58064,
228162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
228262306a36Sopenharmony_ci	.clkr = {
228362306a36Sopenharmony_ci		.enable_reg = 0x58064,
228462306a36Sopenharmony_ci		.enable_mask = BIT(0),
228562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
228662306a36Sopenharmony_ci			.name = "gcc_camss_cpp_axi_clk",
228762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
228862306a36Sopenharmony_ci		}
228962306a36Sopenharmony_ci	}
229062306a36Sopenharmony_ci};
229162306a36Sopenharmony_ci
229262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_clk = {
229362306a36Sopenharmony_ci	.halt_reg = 0x5803c,
229462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
229562306a36Sopenharmony_ci	.clkr = {
229662306a36Sopenharmony_ci		.enable_reg = 0x5803c,
229762306a36Sopenharmony_ci		.enable_mask = BIT(0),
229862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
229962306a36Sopenharmony_ci			.name = "gcc_camss_cpp_clk",
230062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
230162306a36Sopenharmony_ci				&cpp_clk_src.clkr.hw,
230262306a36Sopenharmony_ci			},
230362306a36Sopenharmony_ci			.num_parents = 1,
230462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
230562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
230662306a36Sopenharmony_ci		}
230762306a36Sopenharmony_ci	}
230862306a36Sopenharmony_ci};
230962306a36Sopenharmony_ci
231062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0_ahb_clk = {
231162306a36Sopenharmony_ci	.halt_reg = 0x4e040,
231262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
231362306a36Sopenharmony_ci	.clkr = {
231462306a36Sopenharmony_ci		.enable_reg = 0x4e040,
231562306a36Sopenharmony_ci		.enable_mask = BIT(0),
231662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
231762306a36Sopenharmony_ci			.name = "gcc_camss_csi0_ahb_clk",
231862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
231962306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
232062306a36Sopenharmony_ci			},
232162306a36Sopenharmony_ci			.num_parents = 1,
232262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
232362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
232462306a36Sopenharmony_ci		}
232562306a36Sopenharmony_ci	}
232662306a36Sopenharmony_ci};
232762306a36Sopenharmony_ci
232862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1_ahb_clk = {
232962306a36Sopenharmony_ci	.halt_reg = 0x4f040,
233062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
233162306a36Sopenharmony_ci	.clkr = {
233262306a36Sopenharmony_ci		.enable_reg = 0x4f040,
233362306a36Sopenharmony_ci		.enable_mask = BIT(0),
233462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
233562306a36Sopenharmony_ci			.name = "gcc_camss_csi1_ahb_clk",
233662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
233762306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
233862306a36Sopenharmony_ci			},
233962306a36Sopenharmony_ci			.num_parents = 1,
234062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
234162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
234262306a36Sopenharmony_ci		}
234362306a36Sopenharmony_ci	}
234462306a36Sopenharmony_ci};
234562306a36Sopenharmony_ci
234662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2_ahb_clk = {
234762306a36Sopenharmony_ci	.halt_reg = 0x3c040,
234862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
234962306a36Sopenharmony_ci	.clkr = {
235062306a36Sopenharmony_ci		.enable_reg = 0x3c040,
235162306a36Sopenharmony_ci		.enable_mask = BIT(0),
235262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
235362306a36Sopenharmony_ci			.name = "gcc_camss_csi2_ahb_clk",
235462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
235562306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
235662306a36Sopenharmony_ci			},
235762306a36Sopenharmony_ci			.num_parents = 1,
235862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
235962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
236062306a36Sopenharmony_ci		}
236162306a36Sopenharmony_ci	}
236262306a36Sopenharmony_ci};
236362306a36Sopenharmony_ci
236462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0_clk = {
236562306a36Sopenharmony_ci	.halt_reg = 0x4e03c,
236662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
236762306a36Sopenharmony_ci	.clkr = {
236862306a36Sopenharmony_ci		.enable_reg = 0x4e03c,
236962306a36Sopenharmony_ci		.enable_mask = BIT(0),
237062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
237162306a36Sopenharmony_ci			.name = "gcc_camss_csi0_clk",
237262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
237362306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw,
237462306a36Sopenharmony_ci			},
237562306a36Sopenharmony_ci			.num_parents = 1,
237662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
237762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
237862306a36Sopenharmony_ci		}
237962306a36Sopenharmony_ci	}
238062306a36Sopenharmony_ci};
238162306a36Sopenharmony_ci
238262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1_clk = {
238362306a36Sopenharmony_ci	.halt_reg = 0x4f03c,
238462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
238562306a36Sopenharmony_ci	.clkr = {
238662306a36Sopenharmony_ci		.enable_reg = 0x4f03c,
238762306a36Sopenharmony_ci		.enable_mask = BIT(0),
238862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
238962306a36Sopenharmony_ci			.name = "gcc_camss_csi1_clk",
239062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
239162306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw,
239262306a36Sopenharmony_ci			},
239362306a36Sopenharmony_ci			.num_parents = 1,
239462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
239562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
239662306a36Sopenharmony_ci		}
239762306a36Sopenharmony_ci	}
239862306a36Sopenharmony_ci};
239962306a36Sopenharmony_ci
240062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2_clk = {
240162306a36Sopenharmony_ci	.halt_reg = 0x3c03c,
240262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
240362306a36Sopenharmony_ci	.clkr = {
240462306a36Sopenharmony_ci		.enable_reg = 0x3c03c,
240562306a36Sopenharmony_ci		.enable_mask = BIT(0),
240662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
240762306a36Sopenharmony_ci			.name = "gcc_camss_csi2_clk",
240862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
240962306a36Sopenharmony_ci				&csi2_clk_src.clkr.hw,
241062306a36Sopenharmony_ci			},
241162306a36Sopenharmony_ci			.num_parents = 1,
241262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
241362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
241462306a36Sopenharmony_ci		}
241562306a36Sopenharmony_ci	}
241662306a36Sopenharmony_ci};
241762306a36Sopenharmony_ci
241862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0_csiphy_3p_clk = {
241962306a36Sopenharmony_ci	.halt_reg = 0x58090,
242062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
242162306a36Sopenharmony_ci	.clkr = {
242262306a36Sopenharmony_ci		.enable_reg = 0x58090,
242362306a36Sopenharmony_ci		.enable_mask = BIT(0),
242462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
242562306a36Sopenharmony_ci			.name = "gcc_camss_csi0_csiphy_3p_clk",
242662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
242762306a36Sopenharmony_ci				&csi0p_clk_src.clkr.hw,
242862306a36Sopenharmony_ci			},
242962306a36Sopenharmony_ci			.num_parents = 1,
243062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
243162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
243262306a36Sopenharmony_ci		}
243362306a36Sopenharmony_ci	}
243462306a36Sopenharmony_ci};
243562306a36Sopenharmony_ci
243662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1_csiphy_3p_clk = {
243762306a36Sopenharmony_ci	.halt_reg = 0x580a0,
243862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
243962306a36Sopenharmony_ci	.clkr = {
244062306a36Sopenharmony_ci		.enable_reg = 0x580a0,
244162306a36Sopenharmony_ci		.enable_mask = BIT(0),
244262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
244362306a36Sopenharmony_ci			.name = "gcc_camss_csi1_csiphy_3p_clk",
244462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
244562306a36Sopenharmony_ci				&csi1p_clk_src.clkr.hw,
244662306a36Sopenharmony_ci			},
244762306a36Sopenharmony_ci			.num_parents = 1,
244862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
244962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
245062306a36Sopenharmony_ci		}
245162306a36Sopenharmony_ci	}
245262306a36Sopenharmony_ci};
245362306a36Sopenharmony_ci
245462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2_csiphy_3p_clk = {
245562306a36Sopenharmony_ci	.halt_reg = 0x580b0,
245662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
245762306a36Sopenharmony_ci	.clkr = {
245862306a36Sopenharmony_ci		.enable_reg = 0x580b0,
245962306a36Sopenharmony_ci		.enable_mask = BIT(0),
246062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
246162306a36Sopenharmony_ci			.name = "gcc_camss_csi2_csiphy_3p_clk",
246262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
246362306a36Sopenharmony_ci				&csi2p_clk_src.clkr.hw,
246462306a36Sopenharmony_ci			},
246562306a36Sopenharmony_ci			.num_parents = 1,
246662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
246762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
246862306a36Sopenharmony_ci		}
246962306a36Sopenharmony_ci	}
247062306a36Sopenharmony_ci};
247162306a36Sopenharmony_ci
247262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0phy_clk = {
247362306a36Sopenharmony_ci	.halt_reg = 0x4e048,
247462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
247562306a36Sopenharmony_ci	.clkr = {
247662306a36Sopenharmony_ci		.enable_reg = 0x4e048,
247762306a36Sopenharmony_ci		.enable_mask = BIT(0),
247862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
247962306a36Sopenharmony_ci			.name = "gcc_camss_csi0phy_clk",
248062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
248162306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw,
248262306a36Sopenharmony_ci			},
248362306a36Sopenharmony_ci			.num_parents = 1,
248462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
248562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
248662306a36Sopenharmony_ci		}
248762306a36Sopenharmony_ci	}
248862306a36Sopenharmony_ci};
248962306a36Sopenharmony_ci
249062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1phy_clk = {
249162306a36Sopenharmony_ci	.halt_reg = 0x4f048,
249262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
249362306a36Sopenharmony_ci	.clkr = {
249462306a36Sopenharmony_ci		.enable_reg = 0x4f048,
249562306a36Sopenharmony_ci		.enable_mask = BIT(0),
249662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
249762306a36Sopenharmony_ci			.name = "gcc_camss_csi1phy_clk",
249862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
249962306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw,
250062306a36Sopenharmony_ci			},
250162306a36Sopenharmony_ci			.num_parents = 1,
250262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
250362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
250462306a36Sopenharmony_ci		}
250562306a36Sopenharmony_ci	}
250662306a36Sopenharmony_ci};
250762306a36Sopenharmony_ci
250862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2phy_clk = {
250962306a36Sopenharmony_ci	.halt_reg = 0x3c048,
251062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
251162306a36Sopenharmony_ci	.clkr = {
251262306a36Sopenharmony_ci		.enable_reg = 0x3c048,
251362306a36Sopenharmony_ci		.enable_mask = BIT(0),
251462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
251562306a36Sopenharmony_ci			.name = "gcc_camss_csi2phy_clk",
251662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
251762306a36Sopenharmony_ci				&csi2_clk_src.clkr.hw,
251862306a36Sopenharmony_ci			},
251962306a36Sopenharmony_ci			.num_parents = 1,
252062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
252162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
252262306a36Sopenharmony_ci		}
252362306a36Sopenharmony_ci	}
252462306a36Sopenharmony_ci};
252562306a36Sopenharmony_ci
252662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0phytimer_clk = {
252762306a36Sopenharmony_ci	.halt_reg = 0x4e01c,
252862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
252962306a36Sopenharmony_ci	.clkr = {
253062306a36Sopenharmony_ci		.enable_reg = 0x4e01c,
253162306a36Sopenharmony_ci		.enable_mask = BIT(0),
253262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
253362306a36Sopenharmony_ci			.name = "gcc_camss_csi0phytimer_clk",
253462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
253562306a36Sopenharmony_ci				&csi0phytimer_clk_src.clkr.hw,
253662306a36Sopenharmony_ci			},
253762306a36Sopenharmony_ci			.num_parents = 1,
253862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
253962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
254062306a36Sopenharmony_ci		}
254162306a36Sopenharmony_ci	}
254262306a36Sopenharmony_ci};
254362306a36Sopenharmony_ci
254462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1phytimer_clk = {
254562306a36Sopenharmony_ci	.halt_reg = 0x4f01c,
254662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
254762306a36Sopenharmony_ci	.clkr = {
254862306a36Sopenharmony_ci		.enable_reg = 0x4f01c,
254962306a36Sopenharmony_ci		.enable_mask = BIT(0),
255062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
255162306a36Sopenharmony_ci			.name = "gcc_camss_csi1phytimer_clk",
255262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
255362306a36Sopenharmony_ci				&csi1phytimer_clk_src.clkr.hw,
255462306a36Sopenharmony_ci			},
255562306a36Sopenharmony_ci			.num_parents = 1,
255662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
255762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
255862306a36Sopenharmony_ci		}
255962306a36Sopenharmony_ci	}
256062306a36Sopenharmony_ci};
256162306a36Sopenharmony_ci
256262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2phytimer_clk = {
256362306a36Sopenharmony_ci	.halt_reg = 0x4f068,
256462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
256562306a36Sopenharmony_ci	.clkr = {
256662306a36Sopenharmony_ci		.enable_reg = 0x4f068,
256762306a36Sopenharmony_ci		.enable_mask = BIT(0),
256862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
256962306a36Sopenharmony_ci			.name = "gcc_camss_csi2phytimer_clk",
257062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
257162306a36Sopenharmony_ci				&csi2phytimer_clk_src.clkr.hw,
257262306a36Sopenharmony_ci			},
257362306a36Sopenharmony_ci			.num_parents = 1,
257462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
257562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
257662306a36Sopenharmony_ci		}
257762306a36Sopenharmony_ci	}
257862306a36Sopenharmony_ci};
257962306a36Sopenharmony_ci
258062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0pix_clk = {
258162306a36Sopenharmony_ci	.halt_reg = 0x4e058,
258262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
258362306a36Sopenharmony_ci	.clkr = {
258462306a36Sopenharmony_ci		.enable_reg = 0x4e058,
258562306a36Sopenharmony_ci		.enable_mask = BIT(0),
258662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
258762306a36Sopenharmony_ci			.name = "gcc_camss_csi0pix_clk",
258862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
258962306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw,
259062306a36Sopenharmony_ci			},
259162306a36Sopenharmony_ci			.num_parents = 1,
259262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
259362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
259462306a36Sopenharmony_ci		}
259562306a36Sopenharmony_ci	}
259662306a36Sopenharmony_ci};
259762306a36Sopenharmony_ci
259862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1pix_clk = {
259962306a36Sopenharmony_ci	.halt_reg = 0x4f058,
260062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
260162306a36Sopenharmony_ci	.clkr = {
260262306a36Sopenharmony_ci		.enable_reg = 0x4f058,
260362306a36Sopenharmony_ci		.enable_mask = BIT(0),
260462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
260562306a36Sopenharmony_ci			.name = "gcc_camss_csi1pix_clk",
260662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
260762306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw,
260862306a36Sopenharmony_ci			},
260962306a36Sopenharmony_ci			.num_parents = 1,
261062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
261162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
261262306a36Sopenharmony_ci		}
261362306a36Sopenharmony_ci	}
261462306a36Sopenharmony_ci};
261562306a36Sopenharmony_ci
261662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2pix_clk = {
261762306a36Sopenharmony_ci	.halt_reg = 0x3c058,
261862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
261962306a36Sopenharmony_ci	.clkr = {
262062306a36Sopenharmony_ci		.enable_reg = 0x3c058,
262162306a36Sopenharmony_ci		.enable_mask = BIT(0),
262262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
262362306a36Sopenharmony_ci			.name = "gcc_camss_csi2pix_clk",
262462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
262562306a36Sopenharmony_ci				&csi2_clk_src.clkr.hw,
262662306a36Sopenharmony_ci			},
262762306a36Sopenharmony_ci			.num_parents = 1,
262862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
262962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
263062306a36Sopenharmony_ci		}
263162306a36Sopenharmony_ci	}
263262306a36Sopenharmony_ci};
263362306a36Sopenharmony_ci
263462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0rdi_clk = {
263562306a36Sopenharmony_ci	.halt_reg = 0x4e050,
263662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
263762306a36Sopenharmony_ci	.clkr = {
263862306a36Sopenharmony_ci		.enable_reg = 0x4e050,
263962306a36Sopenharmony_ci		.enable_mask = BIT(0),
264062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
264162306a36Sopenharmony_ci			.name = "gcc_camss_csi0rdi_clk",
264262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
264362306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw,
264462306a36Sopenharmony_ci			},
264562306a36Sopenharmony_ci			.num_parents = 1,
264662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
264762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
264862306a36Sopenharmony_ci		}
264962306a36Sopenharmony_ci	}
265062306a36Sopenharmony_ci};
265162306a36Sopenharmony_ci
265262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1rdi_clk = {
265362306a36Sopenharmony_ci	.halt_reg = 0x4f050,
265462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
265562306a36Sopenharmony_ci	.clkr = {
265662306a36Sopenharmony_ci		.enable_reg = 0x4f050,
265762306a36Sopenharmony_ci		.enable_mask = BIT(0),
265862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
265962306a36Sopenharmony_ci			.name = "gcc_camss_csi1rdi_clk",
266062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
266162306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw,
266262306a36Sopenharmony_ci			},
266362306a36Sopenharmony_ci			.num_parents = 1,
266462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
266562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
266662306a36Sopenharmony_ci		}
266762306a36Sopenharmony_ci	}
266862306a36Sopenharmony_ci};
266962306a36Sopenharmony_ci
267062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2rdi_clk = {
267162306a36Sopenharmony_ci	.halt_reg = 0x3c050,
267262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
267362306a36Sopenharmony_ci	.clkr = {
267462306a36Sopenharmony_ci		.enable_reg = 0x3c050,
267562306a36Sopenharmony_ci		.enable_mask = BIT(0),
267662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
267762306a36Sopenharmony_ci			.name = "gcc_camss_csi2rdi_clk",
267862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
267962306a36Sopenharmony_ci				&csi2_clk_src.clkr.hw,
268062306a36Sopenharmony_ci			},
268162306a36Sopenharmony_ci			.num_parents = 1,
268262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
268362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
268462306a36Sopenharmony_ci		}
268562306a36Sopenharmony_ci	}
268662306a36Sopenharmony_ci};
268762306a36Sopenharmony_ci
268862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi_vfe0_clk = {
268962306a36Sopenharmony_ci	.halt_reg = 0x58050,
269062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
269162306a36Sopenharmony_ci	.clkr = {
269262306a36Sopenharmony_ci		.enable_reg = 0x58050,
269362306a36Sopenharmony_ci		.enable_mask = BIT(0),
269462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
269562306a36Sopenharmony_ci			.name = "gcc_camss_csi_vfe0_clk",
269662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
269762306a36Sopenharmony_ci				&vfe0_clk_src.clkr.hw,
269862306a36Sopenharmony_ci			},
269962306a36Sopenharmony_ci			.num_parents = 1,
270062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
270162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
270262306a36Sopenharmony_ci		}
270362306a36Sopenharmony_ci	}
270462306a36Sopenharmony_ci};
270562306a36Sopenharmony_ci
270662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi_vfe1_clk = {
270762306a36Sopenharmony_ci	.halt_reg = 0x58074,
270862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
270962306a36Sopenharmony_ci	.clkr = {
271062306a36Sopenharmony_ci		.enable_reg = 0x58074,
271162306a36Sopenharmony_ci		.enable_mask = BIT(0),
271262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
271362306a36Sopenharmony_ci			.name = "gcc_camss_csi_vfe1_clk",
271462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
271562306a36Sopenharmony_ci				&vfe1_clk_src.clkr.hw,
271662306a36Sopenharmony_ci			},
271762306a36Sopenharmony_ci			.num_parents = 1,
271862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
271962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
272062306a36Sopenharmony_ci		}
272162306a36Sopenharmony_ci	}
272262306a36Sopenharmony_ci};
272362306a36Sopenharmony_ci
272462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_gp0_clk = {
272562306a36Sopenharmony_ci	.halt_reg = 0x54018,
272662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
272762306a36Sopenharmony_ci	.clkr = {
272862306a36Sopenharmony_ci		.enable_reg = 0x54018,
272962306a36Sopenharmony_ci		.enable_mask = BIT(0),
273062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
273162306a36Sopenharmony_ci			.name = "gcc_camss_gp0_clk",
273262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
273362306a36Sopenharmony_ci				&camss_gp0_clk_src.clkr.hw,
273462306a36Sopenharmony_ci			},
273562306a36Sopenharmony_ci			.num_parents = 1,
273662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
273762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
273862306a36Sopenharmony_ci		}
273962306a36Sopenharmony_ci	}
274062306a36Sopenharmony_ci};
274162306a36Sopenharmony_ci
274262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_gp1_clk = {
274362306a36Sopenharmony_ci	.halt_reg = 0x55018,
274462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
274562306a36Sopenharmony_ci	.clkr = {
274662306a36Sopenharmony_ci		.enable_reg = 0x55018,
274762306a36Sopenharmony_ci		.enable_mask = BIT(0),
274862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
274962306a36Sopenharmony_ci			.name = "gcc_camss_gp1_clk",
275062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
275162306a36Sopenharmony_ci				&camss_gp1_clk_src.clkr.hw,
275262306a36Sopenharmony_ci			},
275362306a36Sopenharmony_ci			.num_parents = 1,
275462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
275562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
275662306a36Sopenharmony_ci		}
275762306a36Sopenharmony_ci	}
275862306a36Sopenharmony_ci};
275962306a36Sopenharmony_ci
276062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_ispif_ahb_clk = {
276162306a36Sopenharmony_ci	.halt_reg = 0x50004,
276262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
276362306a36Sopenharmony_ci	.clkr = {
276462306a36Sopenharmony_ci		.enable_reg = 0x50004,
276562306a36Sopenharmony_ci		.enable_mask = BIT(0),
276662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
276762306a36Sopenharmony_ci			.name = "gcc_camss_ispif_ahb_clk",
276862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
276962306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
277062306a36Sopenharmony_ci			},
277162306a36Sopenharmony_ci			.num_parents = 1,
277262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
277362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
277462306a36Sopenharmony_ci		}
277562306a36Sopenharmony_ci	}
277662306a36Sopenharmony_ci};
277762306a36Sopenharmony_ci
277862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg0_clk = {
277962306a36Sopenharmony_ci	.halt_reg = 0x57020,
278062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
278162306a36Sopenharmony_ci	.clkr = {
278262306a36Sopenharmony_ci		.enable_reg = 0x57020,
278362306a36Sopenharmony_ci		.enable_mask = BIT(0),
278462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
278562306a36Sopenharmony_ci			.name = "gcc_camss_jpeg0_clk",
278662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
278762306a36Sopenharmony_ci				&jpeg0_clk_src.clkr.hw,
278862306a36Sopenharmony_ci			},
278962306a36Sopenharmony_ci			.num_parents = 1,
279062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
279162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
279262306a36Sopenharmony_ci		}
279362306a36Sopenharmony_ci	}
279462306a36Sopenharmony_ci};
279562306a36Sopenharmony_ci
279662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg_ahb_clk = {
279762306a36Sopenharmony_ci	.halt_reg = 0x57024,
279862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
279962306a36Sopenharmony_ci	.clkr = {
280062306a36Sopenharmony_ci		.enable_reg = 0x57024,
280162306a36Sopenharmony_ci		.enable_mask = BIT(0),
280262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
280362306a36Sopenharmony_ci			.name = "gcc_camss_jpeg_ahb_clk",
280462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
280562306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
280662306a36Sopenharmony_ci			},
280762306a36Sopenharmony_ci			.num_parents = 1,
280862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
280962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
281062306a36Sopenharmony_ci		}
281162306a36Sopenharmony_ci	}
281262306a36Sopenharmony_ci};
281362306a36Sopenharmony_ci
281462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg_axi_clk = {
281562306a36Sopenharmony_ci	.halt_reg = 0x57028,
281662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
281762306a36Sopenharmony_ci	.clkr = {
281862306a36Sopenharmony_ci		.enable_reg = 0x57028,
281962306a36Sopenharmony_ci		.enable_mask = BIT(0),
282062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
282162306a36Sopenharmony_ci			.name = "gcc_camss_jpeg_axi_clk",
282262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
282362306a36Sopenharmony_ci		}
282462306a36Sopenharmony_ci	}
282562306a36Sopenharmony_ci};
282662306a36Sopenharmony_ci
282762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk0_clk = {
282862306a36Sopenharmony_ci	.halt_reg = 0x52018,
282962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
283062306a36Sopenharmony_ci	.clkr = {
283162306a36Sopenharmony_ci		.enable_reg = 0x52018,
283262306a36Sopenharmony_ci		.enable_mask = BIT(0),
283362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
283462306a36Sopenharmony_ci			.name = "gcc_camss_mclk0_clk",
283562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
283662306a36Sopenharmony_ci				&mclk0_clk_src.clkr.hw,
283762306a36Sopenharmony_ci			},
283862306a36Sopenharmony_ci			.num_parents = 1,
283962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
284062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
284162306a36Sopenharmony_ci		}
284262306a36Sopenharmony_ci	}
284362306a36Sopenharmony_ci};
284462306a36Sopenharmony_ci
284562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk1_clk = {
284662306a36Sopenharmony_ci	.halt_reg = 0x53018,
284762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
284862306a36Sopenharmony_ci	.clkr = {
284962306a36Sopenharmony_ci		.enable_reg = 0x53018,
285062306a36Sopenharmony_ci		.enable_mask = BIT(0),
285162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
285262306a36Sopenharmony_ci			.name = "gcc_camss_mclk1_clk",
285362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
285462306a36Sopenharmony_ci				&mclk1_clk_src.clkr.hw,
285562306a36Sopenharmony_ci			},
285662306a36Sopenharmony_ci			.num_parents = 1,
285762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
285862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
285962306a36Sopenharmony_ci		}
286062306a36Sopenharmony_ci	}
286162306a36Sopenharmony_ci};
286262306a36Sopenharmony_ci
286362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk2_clk = {
286462306a36Sopenharmony_ci	.halt_reg = 0x5c018,
286562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
286662306a36Sopenharmony_ci	.clkr = {
286762306a36Sopenharmony_ci		.enable_reg = 0x5c018,
286862306a36Sopenharmony_ci		.enable_mask = BIT(0),
286962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
287062306a36Sopenharmony_ci			.name = "gcc_camss_mclk2_clk",
287162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
287262306a36Sopenharmony_ci				&mclk2_clk_src.clkr.hw,
287362306a36Sopenharmony_ci			},
287462306a36Sopenharmony_ci			.num_parents = 1,
287562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
287662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
287762306a36Sopenharmony_ci		}
287862306a36Sopenharmony_ci	}
287962306a36Sopenharmony_ci};
288062306a36Sopenharmony_ci
288162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk3_clk = {
288262306a36Sopenharmony_ci	.halt_reg = 0x5e018,
288362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
288462306a36Sopenharmony_ci	.clkr = {
288562306a36Sopenharmony_ci		.enable_reg = 0x5e018,
288662306a36Sopenharmony_ci		.enable_mask = BIT(0),
288762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
288862306a36Sopenharmony_ci			.name = "gcc_camss_mclk3_clk",
288962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
289062306a36Sopenharmony_ci				&mclk3_clk_src.clkr.hw,
289162306a36Sopenharmony_ci			},
289262306a36Sopenharmony_ci			.num_parents = 1,
289362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
289462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
289562306a36Sopenharmony_ci		}
289662306a36Sopenharmony_ci	}
289762306a36Sopenharmony_ci};
289862306a36Sopenharmony_ci
289962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_micro_ahb_clk = {
290062306a36Sopenharmony_ci	.halt_reg = 0x5600c,
290162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
290262306a36Sopenharmony_ci	.clkr = {
290362306a36Sopenharmony_ci		.enable_reg = 0x5600c,
290462306a36Sopenharmony_ci		.enable_mask = BIT(0),
290562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
290662306a36Sopenharmony_ci			.name = "gcc_camss_micro_ahb_clk",
290762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
290862306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
290962306a36Sopenharmony_ci			},
291062306a36Sopenharmony_ci			.num_parents = 1,
291162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
291262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
291362306a36Sopenharmony_ci		}
291462306a36Sopenharmony_ci	}
291562306a36Sopenharmony_ci};
291662306a36Sopenharmony_ci
291762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_top_ahb_clk = {
291862306a36Sopenharmony_ci	.halt_reg = 0x5a014,
291962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
292062306a36Sopenharmony_ci	.clkr = {
292162306a36Sopenharmony_ci		.enable_reg = 0x5a014,
292262306a36Sopenharmony_ci		.enable_mask = BIT(0),
292362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
292462306a36Sopenharmony_ci			.name = "gcc_camss_top_ahb_clk",
292562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
292662306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
292762306a36Sopenharmony_ci			},
292862306a36Sopenharmony_ci			.num_parents = 1,
292962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
293062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
293162306a36Sopenharmony_ci		}
293262306a36Sopenharmony_ci	}
293362306a36Sopenharmony_ci};
293462306a36Sopenharmony_ci
293562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe0_ahb_clk = {
293662306a36Sopenharmony_ci	.halt_reg = 0x58044,
293762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
293862306a36Sopenharmony_ci	.clkr = {
293962306a36Sopenharmony_ci		.enable_reg = 0x58044,
294062306a36Sopenharmony_ci		.enable_mask = BIT(0),
294162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
294262306a36Sopenharmony_ci			.name = "gcc_camss_vfe0_ahb_clk",
294362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
294462306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
294562306a36Sopenharmony_ci			},
294662306a36Sopenharmony_ci			.num_parents = 1,
294762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
294862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
294962306a36Sopenharmony_ci		}
295062306a36Sopenharmony_ci	}
295162306a36Sopenharmony_ci};
295262306a36Sopenharmony_ci
295362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe0_axi_clk = {
295462306a36Sopenharmony_ci	.halt_reg = 0x58048,
295562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
295662306a36Sopenharmony_ci	.clkr = {
295762306a36Sopenharmony_ci		.enable_reg = 0x58048,
295862306a36Sopenharmony_ci		.enable_mask = BIT(0),
295962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
296062306a36Sopenharmony_ci			.name = "gcc_camss_vfe0_axi_clk",
296162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
296262306a36Sopenharmony_ci		}
296362306a36Sopenharmony_ci	}
296462306a36Sopenharmony_ci};
296562306a36Sopenharmony_ci
296662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe0_clk = {
296762306a36Sopenharmony_ci	.halt_reg = 0x58038,
296862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
296962306a36Sopenharmony_ci	.clkr = {
297062306a36Sopenharmony_ci		.enable_reg = 0x58038,
297162306a36Sopenharmony_ci		.enable_mask = BIT(0),
297262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
297362306a36Sopenharmony_ci			.name = "gcc_camss_vfe0_clk",
297462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
297562306a36Sopenharmony_ci				&vfe0_clk_src.clkr.hw,
297662306a36Sopenharmony_ci			},
297762306a36Sopenharmony_ci			.num_parents = 1,
297862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
297962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
298062306a36Sopenharmony_ci		}
298162306a36Sopenharmony_ci	}
298262306a36Sopenharmony_ci};
298362306a36Sopenharmony_ci
298462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe1_ahb_clk = {
298562306a36Sopenharmony_ci	.halt_reg = 0x58060,
298662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
298762306a36Sopenharmony_ci	.clkr = {
298862306a36Sopenharmony_ci		.enable_reg = 0x58060,
298962306a36Sopenharmony_ci		.enable_mask = BIT(0),
299062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
299162306a36Sopenharmony_ci			.name = "gcc_camss_vfe1_ahb_clk",
299262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
299362306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
299462306a36Sopenharmony_ci			},
299562306a36Sopenharmony_ci			.num_parents = 1,
299662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
299762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
299862306a36Sopenharmony_ci		}
299962306a36Sopenharmony_ci	}
300062306a36Sopenharmony_ci};
300162306a36Sopenharmony_ci
300262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe1_axi_clk = {
300362306a36Sopenharmony_ci	.halt_reg = 0x58068,
300462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
300562306a36Sopenharmony_ci	.clkr = {
300662306a36Sopenharmony_ci		.enable_reg = 0x58068,
300762306a36Sopenharmony_ci		.enable_mask = BIT(0),
300862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
300962306a36Sopenharmony_ci			.name = "gcc_camss_vfe1_axi_clk",
301062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
301162306a36Sopenharmony_ci		}
301262306a36Sopenharmony_ci	}
301362306a36Sopenharmony_ci};
301462306a36Sopenharmony_ci
301562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe1_clk = {
301662306a36Sopenharmony_ci	.halt_reg = 0x5805c,
301762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
301862306a36Sopenharmony_ci	.clkr = {
301962306a36Sopenharmony_ci		.enable_reg = 0x5805c,
302062306a36Sopenharmony_ci		.enable_mask = BIT(0),
302162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
302262306a36Sopenharmony_ci			.name = "gcc_camss_vfe1_clk",
302362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
302462306a36Sopenharmony_ci				&vfe1_clk_src.clkr.hw,
302562306a36Sopenharmony_ci			},
302662306a36Sopenharmony_ci			.num_parents = 1,
302762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
302862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
302962306a36Sopenharmony_ci		}
303062306a36Sopenharmony_ci	}
303162306a36Sopenharmony_ci};
303262306a36Sopenharmony_ci
303362306a36Sopenharmony_cistatic struct clk_branch gcc_cpp_tbu_clk = {
303462306a36Sopenharmony_ci	.halt_reg = 0x12040,
303562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
303662306a36Sopenharmony_ci	.clkr = {
303762306a36Sopenharmony_ci		.enable_reg = 0x4500c,
303862306a36Sopenharmony_ci		.enable_mask = BIT(14),
303962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
304062306a36Sopenharmony_ci			.name = "gcc_cpp_tbu_clk",
304162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
304262306a36Sopenharmony_ci		}
304362306a36Sopenharmony_ci	}
304462306a36Sopenharmony_ci};
304562306a36Sopenharmony_ci
304662306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_ahb_clk = {
304762306a36Sopenharmony_ci	.halt_reg = 0x16024,
304862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
304962306a36Sopenharmony_ci	.clkr = {
305062306a36Sopenharmony_ci		.enable_reg = 0x45004,
305162306a36Sopenharmony_ci		.enable_mask = BIT(0),
305262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
305362306a36Sopenharmony_ci			.name = "gcc_crypto_ahb_clk",
305462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
305562306a36Sopenharmony_ci		}
305662306a36Sopenharmony_ci	}
305762306a36Sopenharmony_ci};
305862306a36Sopenharmony_ci
305962306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_axi_clk = {
306062306a36Sopenharmony_ci	.halt_reg = 0x16020,
306162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
306262306a36Sopenharmony_ci	.clkr = {
306362306a36Sopenharmony_ci		.enable_reg = 0x45004,
306462306a36Sopenharmony_ci		.enable_mask = BIT(1),
306562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
306662306a36Sopenharmony_ci			.name = "gcc_crypto_axi_clk",
306762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
306862306a36Sopenharmony_ci		}
306962306a36Sopenharmony_ci	}
307062306a36Sopenharmony_ci};
307162306a36Sopenharmony_ci
307262306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_clk = {
307362306a36Sopenharmony_ci	.halt_reg = 0x1601c,
307462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
307562306a36Sopenharmony_ci	.clkr = {
307662306a36Sopenharmony_ci		.enable_reg = 0x45004,
307762306a36Sopenharmony_ci		.enable_mask = BIT(2),
307862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
307962306a36Sopenharmony_ci			.name = "gcc_crypto_clk",
308062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
308162306a36Sopenharmony_ci				&crypto_clk_src.clkr.hw,
308262306a36Sopenharmony_ci			},
308362306a36Sopenharmony_ci			.num_parents = 1,
308462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
308562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
308662306a36Sopenharmony_ci		}
308762306a36Sopenharmony_ci	}
308862306a36Sopenharmony_ci};
308962306a36Sopenharmony_ci
309062306a36Sopenharmony_cistatic struct clk_branch gcc_dcc_clk = {
309162306a36Sopenharmony_ci	.halt_reg = 0x77004,
309262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
309362306a36Sopenharmony_ci	.clkr = {
309462306a36Sopenharmony_ci		.enable_reg = 0x77004,
309562306a36Sopenharmony_ci		.enable_mask = BIT(0),
309662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
309762306a36Sopenharmony_ci			.name = "gcc_dcc_clk",
309862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
309962306a36Sopenharmony_ci		}
310062306a36Sopenharmony_ci	}
310162306a36Sopenharmony_ci};
310262306a36Sopenharmony_ci
310362306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
310462306a36Sopenharmony_ci	.halt_reg = 0x08000,
310562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
310662306a36Sopenharmony_ci	.clkr = {
310762306a36Sopenharmony_ci		.enable_reg = 0x08000,
310862306a36Sopenharmony_ci		.enable_mask = BIT(0),
310962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
311062306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
311162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
311262306a36Sopenharmony_ci				&gp1_clk_src.clkr.hw,
311362306a36Sopenharmony_ci			},
311462306a36Sopenharmony_ci			.num_parents = 1,
311562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
311662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
311762306a36Sopenharmony_ci		}
311862306a36Sopenharmony_ci	}
311962306a36Sopenharmony_ci};
312062306a36Sopenharmony_ci
312162306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
312262306a36Sopenharmony_ci	.halt_reg = 0x09000,
312362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
312462306a36Sopenharmony_ci	.clkr = {
312562306a36Sopenharmony_ci		.enable_reg = 0x09000,
312662306a36Sopenharmony_ci		.enable_mask = BIT(0),
312762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
312862306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
312962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
313062306a36Sopenharmony_ci				&gp2_clk_src.clkr.hw,
313162306a36Sopenharmony_ci			},
313262306a36Sopenharmony_ci			.num_parents = 1,
313362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
313462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
313562306a36Sopenharmony_ci		}
313662306a36Sopenharmony_ci	}
313762306a36Sopenharmony_ci};
313862306a36Sopenharmony_ci
313962306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
314062306a36Sopenharmony_ci	.halt_reg = 0x0a000,
314162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
314262306a36Sopenharmony_ci	.clkr = {
314362306a36Sopenharmony_ci		.enable_reg = 0x0a000,
314462306a36Sopenharmony_ci		.enable_mask = BIT(0),
314562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
314662306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
314762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
314862306a36Sopenharmony_ci				&gp3_clk_src.clkr.hw,
314962306a36Sopenharmony_ci			},
315062306a36Sopenharmony_ci			.num_parents = 1,
315162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
315262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
315362306a36Sopenharmony_ci		}
315462306a36Sopenharmony_ci	}
315562306a36Sopenharmony_ci};
315662306a36Sopenharmony_ci
315762306a36Sopenharmony_cistatic struct clk_branch gcc_jpeg_tbu_clk = {
315862306a36Sopenharmony_ci	.halt_reg = 0x12034,
315962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
316062306a36Sopenharmony_ci	.clkr = {
316162306a36Sopenharmony_ci		.enable_reg = 0x4500c,
316262306a36Sopenharmony_ci		.enable_mask = BIT(10),
316362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
316462306a36Sopenharmony_ci			.name = "gcc_jpeg_tbu_clk",
316562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
316662306a36Sopenharmony_ci		}
316762306a36Sopenharmony_ci	}
316862306a36Sopenharmony_ci};
316962306a36Sopenharmony_ci
317062306a36Sopenharmony_cistatic struct clk_branch gcc_mdp_tbu_clk = {
317162306a36Sopenharmony_ci	.halt_reg = 0x1201c,
317262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
317362306a36Sopenharmony_ci	.clkr = {
317462306a36Sopenharmony_ci		.enable_reg = 0x4500c,
317562306a36Sopenharmony_ci		.enable_mask = BIT(4),
317662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
317762306a36Sopenharmony_ci			.name = "gcc_mdp_tbu_clk",
317862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
317962306a36Sopenharmony_ci		}
318062306a36Sopenharmony_ci	}
318162306a36Sopenharmony_ci};
318262306a36Sopenharmony_ci
318362306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_ahb_clk = {
318462306a36Sopenharmony_ci	.halt_reg = 0x4d07c,
318562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
318662306a36Sopenharmony_ci	.clkr = {
318762306a36Sopenharmony_ci		.enable_reg = 0x4d07c,
318862306a36Sopenharmony_ci		.enable_mask = BIT(0),
318962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
319062306a36Sopenharmony_ci			.name = "gcc_mdss_ahb_clk",
319162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
319262306a36Sopenharmony_ci		}
319362306a36Sopenharmony_ci	}
319462306a36Sopenharmony_ci};
319562306a36Sopenharmony_ci
319662306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_axi_clk = {
319762306a36Sopenharmony_ci	.halt_reg = 0x4d080,
319862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
319962306a36Sopenharmony_ci	.clkr = {
320062306a36Sopenharmony_ci		.enable_reg = 0x4d080,
320162306a36Sopenharmony_ci		.enable_mask = BIT(0),
320262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
320362306a36Sopenharmony_ci			.name = "gcc_mdss_axi_clk",
320462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
320562306a36Sopenharmony_ci		}
320662306a36Sopenharmony_ci	}
320762306a36Sopenharmony_ci};
320862306a36Sopenharmony_ci
320962306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_byte0_clk = {
321062306a36Sopenharmony_ci	.halt_reg = 0x4d094,
321162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
321262306a36Sopenharmony_ci	.clkr = {
321362306a36Sopenharmony_ci		.enable_reg = 0x4d094,
321462306a36Sopenharmony_ci		.enable_mask = BIT(0),
321562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
321662306a36Sopenharmony_ci			.name = "gcc_mdss_byte0_clk",
321762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
321862306a36Sopenharmony_ci				&byte0_clk_src.clkr.hw,
321962306a36Sopenharmony_ci			},
322062306a36Sopenharmony_ci			.num_parents = 1,
322162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
322262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
322362306a36Sopenharmony_ci		}
322462306a36Sopenharmony_ci	}
322562306a36Sopenharmony_ci};
322662306a36Sopenharmony_ci
322762306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_byte1_clk = {
322862306a36Sopenharmony_ci	.halt_reg = 0x4d0a0,
322962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
323062306a36Sopenharmony_ci	.clkr = {
323162306a36Sopenharmony_ci		.enable_reg = 0x4d0a0,
323262306a36Sopenharmony_ci		.enable_mask = BIT(0),
323362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
323462306a36Sopenharmony_ci			.name = "gcc_mdss_byte1_clk",
323562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
323662306a36Sopenharmony_ci				&byte1_clk_src.clkr.hw,
323762306a36Sopenharmony_ci			},
323862306a36Sopenharmony_ci			.num_parents = 1,
323962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
324062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
324162306a36Sopenharmony_ci		}
324262306a36Sopenharmony_ci	}
324362306a36Sopenharmony_ci};
324462306a36Sopenharmony_ci
324562306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_esc0_clk = {
324662306a36Sopenharmony_ci	.halt_reg = 0x4d098,
324762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
324862306a36Sopenharmony_ci	.clkr = {
324962306a36Sopenharmony_ci		.enable_reg = 0x4d098,
325062306a36Sopenharmony_ci		.enable_mask = BIT(0),
325162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
325262306a36Sopenharmony_ci			.name = "gcc_mdss_esc0_clk",
325362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
325462306a36Sopenharmony_ci				&esc0_clk_src.clkr.hw,
325562306a36Sopenharmony_ci			},
325662306a36Sopenharmony_ci			.num_parents = 1,
325762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
325862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
325962306a36Sopenharmony_ci		}
326062306a36Sopenharmony_ci	}
326162306a36Sopenharmony_ci};
326262306a36Sopenharmony_ci
326362306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_esc1_clk = {
326462306a36Sopenharmony_ci	.halt_reg = 0x4d09c,
326562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
326662306a36Sopenharmony_ci	.clkr = {
326762306a36Sopenharmony_ci		.enable_reg = 0x4d09c,
326862306a36Sopenharmony_ci		.enable_mask = BIT(0),
326962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
327062306a36Sopenharmony_ci			.name = "gcc_mdss_esc1_clk",
327162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
327262306a36Sopenharmony_ci				&esc1_clk_src.clkr.hw,
327362306a36Sopenharmony_ci			},
327462306a36Sopenharmony_ci			.num_parents = 1,
327562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
327662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
327762306a36Sopenharmony_ci		}
327862306a36Sopenharmony_ci	}
327962306a36Sopenharmony_ci};
328062306a36Sopenharmony_ci
328162306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_mdp_clk = {
328262306a36Sopenharmony_ci	.halt_reg = 0x4d088,
328362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
328462306a36Sopenharmony_ci	.clkr = {
328562306a36Sopenharmony_ci		.enable_reg = 0x4d088,
328662306a36Sopenharmony_ci		.enable_mask = BIT(0),
328762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
328862306a36Sopenharmony_ci			.name = "gcc_mdss_mdp_clk",
328962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
329062306a36Sopenharmony_ci				&mdp_clk_src.clkr.hw,
329162306a36Sopenharmony_ci			},
329262306a36Sopenharmony_ci			.num_parents = 1,
329362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
329462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
329562306a36Sopenharmony_ci		}
329662306a36Sopenharmony_ci	}
329762306a36Sopenharmony_ci};
329862306a36Sopenharmony_ci
329962306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_pclk0_clk = {
330062306a36Sopenharmony_ci	.halt_reg = 0x4d084,
330162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
330262306a36Sopenharmony_ci	.clkr = {
330362306a36Sopenharmony_ci		.enable_reg = 0x4d084,
330462306a36Sopenharmony_ci		.enable_mask = BIT(0),
330562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
330662306a36Sopenharmony_ci			.name = "gcc_mdss_pclk0_clk",
330762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
330862306a36Sopenharmony_ci				&pclk0_clk_src.clkr.hw,
330962306a36Sopenharmony_ci			},
331062306a36Sopenharmony_ci			.num_parents = 1,
331162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
331262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
331362306a36Sopenharmony_ci		}
331462306a36Sopenharmony_ci	}
331562306a36Sopenharmony_ci};
331662306a36Sopenharmony_ci
331762306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_pclk1_clk = {
331862306a36Sopenharmony_ci	.halt_reg = 0x4d0a4,
331962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
332062306a36Sopenharmony_ci	.clkr = {
332162306a36Sopenharmony_ci		.enable_reg = 0x4d0a4,
332262306a36Sopenharmony_ci		.enable_mask = BIT(0),
332362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
332462306a36Sopenharmony_ci			.name = "gcc_mdss_pclk1_clk",
332562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
332662306a36Sopenharmony_ci				&pclk1_clk_src.clkr.hw,
332762306a36Sopenharmony_ci			},
332862306a36Sopenharmony_ci			.num_parents = 1,
332962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
333062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
333162306a36Sopenharmony_ci		}
333262306a36Sopenharmony_ci	}
333362306a36Sopenharmony_ci};
333462306a36Sopenharmony_ci
333562306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_vsync_clk = {
333662306a36Sopenharmony_ci	.halt_reg = 0x4d090,
333762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
333862306a36Sopenharmony_ci	.clkr = {
333962306a36Sopenharmony_ci		.enable_reg = 0x4d090,
334062306a36Sopenharmony_ci		.enable_mask = BIT(0),
334162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
334262306a36Sopenharmony_ci			.name = "gcc_mdss_vsync_clk",
334362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
334462306a36Sopenharmony_ci				&vsync_clk_src.clkr.hw,
334562306a36Sopenharmony_ci			},
334662306a36Sopenharmony_ci			.num_parents = 1,
334762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
334862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
334962306a36Sopenharmony_ci		}
335062306a36Sopenharmony_ci	}
335162306a36Sopenharmony_ci};
335262306a36Sopenharmony_ci
335362306a36Sopenharmony_cistatic struct clk_branch gcc_mss_cfg_ahb_clk = {
335462306a36Sopenharmony_ci	.halt_reg = 0x49000,
335562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
335662306a36Sopenharmony_ci	.clkr = {
335762306a36Sopenharmony_ci		.enable_reg = 0x49000,
335862306a36Sopenharmony_ci		.enable_mask = BIT(0),
335962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
336062306a36Sopenharmony_ci			.name = "gcc_mss_cfg_ahb_clk",
336162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
336262306a36Sopenharmony_ci		}
336362306a36Sopenharmony_ci	}
336462306a36Sopenharmony_ci};
336562306a36Sopenharmony_ci
336662306a36Sopenharmony_cistatic struct clk_branch gcc_mss_q6_bimc_axi_clk = {
336762306a36Sopenharmony_ci	.halt_reg = 0x49004,
336862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
336962306a36Sopenharmony_ci	.clkr = {
337062306a36Sopenharmony_ci		.enable_reg = 0x49004,
337162306a36Sopenharmony_ci		.enable_mask = BIT(0),
337262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
337362306a36Sopenharmony_ci			.name = "gcc_mss_q6_bimc_axi_clk",
337462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
337562306a36Sopenharmony_ci		}
337662306a36Sopenharmony_ci	}
337762306a36Sopenharmony_ci};
337862306a36Sopenharmony_ci
337962306a36Sopenharmony_cistatic struct clk_branch gcc_oxili_ahb_clk = {
338062306a36Sopenharmony_ci	.halt_reg = 0x59028,
338162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
338262306a36Sopenharmony_ci	.clkr = {
338362306a36Sopenharmony_ci		.enable_reg = 0x59028,
338462306a36Sopenharmony_ci		.enable_mask = BIT(0),
338562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
338662306a36Sopenharmony_ci			.name = "gcc_oxili_ahb_clk",
338762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
338862306a36Sopenharmony_ci		}
338962306a36Sopenharmony_ci	}
339062306a36Sopenharmony_ci};
339162306a36Sopenharmony_ci
339262306a36Sopenharmony_cistatic struct clk_branch gcc_oxili_aon_clk = {
339362306a36Sopenharmony_ci	.halt_reg = 0x59044,
339462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
339562306a36Sopenharmony_ci	.clkr = {
339662306a36Sopenharmony_ci		.enable_reg = 0x59044,
339762306a36Sopenharmony_ci		.enable_mask = BIT(0),
339862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
339962306a36Sopenharmony_ci			.name = "gcc_oxili_aon_clk",
340062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
340162306a36Sopenharmony_ci				&gfx3d_clk_src.clkr.hw,
340262306a36Sopenharmony_ci			},
340362306a36Sopenharmony_ci			.num_parents = 1,
340462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
340562306a36Sopenharmony_ci		}
340662306a36Sopenharmony_ci	}
340762306a36Sopenharmony_ci};
340862306a36Sopenharmony_ci
340962306a36Sopenharmony_cistatic struct clk_branch gcc_oxili_gfx3d_clk = {
341062306a36Sopenharmony_ci	.halt_reg = 0x59020,
341162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
341262306a36Sopenharmony_ci	.clkr = {
341362306a36Sopenharmony_ci		.enable_reg = 0x59020,
341462306a36Sopenharmony_ci		.enable_mask = BIT(0),
341562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
341662306a36Sopenharmony_ci			.name = "gcc_oxili_gfx3d_clk",
341762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
341862306a36Sopenharmony_ci				&gfx3d_clk_src.clkr.hw,
341962306a36Sopenharmony_ci			},
342062306a36Sopenharmony_ci			.num_parents = 1,
342162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
342262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
342362306a36Sopenharmony_ci		}
342462306a36Sopenharmony_ci	}
342562306a36Sopenharmony_ci};
342662306a36Sopenharmony_ci
342762306a36Sopenharmony_cistatic struct clk_branch gcc_oxili_timer_clk = {
342862306a36Sopenharmony_ci	.halt_reg = 0x59040,
342962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
343062306a36Sopenharmony_ci	.clkr = {
343162306a36Sopenharmony_ci		.enable_reg = 0x59040,
343262306a36Sopenharmony_ci		.enable_mask = BIT(0),
343362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
343462306a36Sopenharmony_ci			.name = "gcc_oxili_timer_clk",
343562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
343662306a36Sopenharmony_ci		}
343762306a36Sopenharmony_ci	}
343862306a36Sopenharmony_ci};
343962306a36Sopenharmony_ci
344062306a36Sopenharmony_cistatic struct clk_branch gcc_pcnoc_usb3_axi_clk = {
344162306a36Sopenharmony_ci	.halt_reg = 0x3f038,
344262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
344362306a36Sopenharmony_ci	.clkr = {
344462306a36Sopenharmony_ci		.enable_reg = 0x3f038,
344562306a36Sopenharmony_ci		.enable_mask = BIT(0),
344662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
344762306a36Sopenharmony_ci			.name = "gcc_pcnoc_usb3_axi_clk",
344862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
344962306a36Sopenharmony_ci				&usb30_master_clk_src.clkr.hw,
345062306a36Sopenharmony_ci			},
345162306a36Sopenharmony_ci			.num_parents = 1,
345262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
345362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
345462306a36Sopenharmony_ci		}
345562306a36Sopenharmony_ci	}
345662306a36Sopenharmony_ci};
345762306a36Sopenharmony_ci
345862306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
345962306a36Sopenharmony_ci	.halt_reg = 0x4400c,
346062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
346162306a36Sopenharmony_ci	.clkr = {
346262306a36Sopenharmony_ci		.enable_reg = 0x4400c,
346362306a36Sopenharmony_ci		.enable_mask = BIT(0),
346462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
346562306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
346662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
346762306a36Sopenharmony_ci				&pdm2_clk_src.clkr.hw,
346862306a36Sopenharmony_ci			},
346962306a36Sopenharmony_ci			.num_parents = 1,
347062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
347162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
347262306a36Sopenharmony_ci		}
347362306a36Sopenharmony_ci	}
347462306a36Sopenharmony_ci};
347562306a36Sopenharmony_ci
347662306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
347762306a36Sopenharmony_ci	.halt_reg = 0x44004,
347862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
347962306a36Sopenharmony_ci	.clkr = {
348062306a36Sopenharmony_ci		.enable_reg = 0x44004,
348162306a36Sopenharmony_ci		.enable_mask = BIT(0),
348262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
348362306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
348462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
348562306a36Sopenharmony_ci		}
348662306a36Sopenharmony_ci	}
348762306a36Sopenharmony_ci};
348862306a36Sopenharmony_ci
348962306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
349062306a36Sopenharmony_ci	.halt_reg = 0x13004,
349162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
349262306a36Sopenharmony_ci	.clkr = {
349362306a36Sopenharmony_ci		.enable_reg = 0x45004,
349462306a36Sopenharmony_ci		.enable_mask = BIT(8),
349562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
349662306a36Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
349762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
349862306a36Sopenharmony_ci		}
349962306a36Sopenharmony_ci	}
350062306a36Sopenharmony_ci};
350162306a36Sopenharmony_ci
350262306a36Sopenharmony_cistatic struct clk_branch gcc_qdss_dap_clk = {
350362306a36Sopenharmony_ci	.halt_reg = 0x29084,
350462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
350562306a36Sopenharmony_ci	.clkr = {
350662306a36Sopenharmony_ci		.enable_reg = 0x45004,
350762306a36Sopenharmony_ci		.enable_mask = BIT(11),
350862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
350962306a36Sopenharmony_ci			.name = "gcc_qdss_dap_clk",
351062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
351162306a36Sopenharmony_ci		}
351262306a36Sopenharmony_ci	}
351362306a36Sopenharmony_ci};
351462306a36Sopenharmony_ci
351562306a36Sopenharmony_cistatic struct clk_branch gcc_qusb_ref_clk = {
351662306a36Sopenharmony_ci	.halt_reg = 0,
351762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
351862306a36Sopenharmony_ci	.clkr = {
351962306a36Sopenharmony_ci		.enable_reg = 0x41030,
352062306a36Sopenharmony_ci		.enable_mask = BIT(0),
352162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
352262306a36Sopenharmony_ci			.name = "gcc_qusb_ref_clk",
352362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
352462306a36Sopenharmony_ci		}
352562306a36Sopenharmony_ci	}
352662306a36Sopenharmony_ci};
352762306a36Sopenharmony_ci
352862306a36Sopenharmony_cistatic struct clk_branch gcc_rbcpr_gfx_clk = {
352962306a36Sopenharmony_ci	.halt_reg = 0x3a004,
353062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
353162306a36Sopenharmony_ci	.clkr = {
353262306a36Sopenharmony_ci		.enable_reg = 0x3a004,
353362306a36Sopenharmony_ci		.enable_mask = BIT(0),
353462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
353562306a36Sopenharmony_ci			.name = "gcc_rbcpr_gfx_clk",
353662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
353762306a36Sopenharmony_ci				&rbcpr_gfx_clk_src.clkr.hw,
353862306a36Sopenharmony_ci			},
353962306a36Sopenharmony_ci			.num_parents = 1,
354062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
354162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
354262306a36Sopenharmony_ci		}
354362306a36Sopenharmony_ci	}
354462306a36Sopenharmony_ci};
354562306a36Sopenharmony_ci
354662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ice_core_clk = {
354762306a36Sopenharmony_ci	.halt_reg = 0x5d014,
354862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
354962306a36Sopenharmony_ci	.clkr = {
355062306a36Sopenharmony_ci		.enable_reg = 0x5d014,
355162306a36Sopenharmony_ci		.enable_mask = BIT(0),
355262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
355362306a36Sopenharmony_ci			.name = "gcc_sdcc1_ice_core_clk",
355462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
355562306a36Sopenharmony_ci				&sdcc1_ice_core_clk_src.clkr.hw,
355662306a36Sopenharmony_ci			},
355762306a36Sopenharmony_ci			.num_parents = 1,
355862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
355962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
356062306a36Sopenharmony_ci		}
356162306a36Sopenharmony_ci	}
356262306a36Sopenharmony_ci};
356362306a36Sopenharmony_ci
356462306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
356562306a36Sopenharmony_ci	.halt_reg = 0x4201c,
356662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
356762306a36Sopenharmony_ci	.clkr = {
356862306a36Sopenharmony_ci		.enable_reg = 0x4201c,
356962306a36Sopenharmony_ci		.enable_mask = BIT(0),
357062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
357162306a36Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
357262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
357362306a36Sopenharmony_ci		}
357462306a36Sopenharmony_ci	}
357562306a36Sopenharmony_ci};
357662306a36Sopenharmony_ci
357762306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
357862306a36Sopenharmony_ci	.halt_reg = 0x4301c,
357962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
358062306a36Sopenharmony_ci	.clkr = {
358162306a36Sopenharmony_ci		.enable_reg = 0x4301c,
358262306a36Sopenharmony_ci		.enable_mask = BIT(0),
358362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
358462306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
358562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
358662306a36Sopenharmony_ci		}
358762306a36Sopenharmony_ci	}
358862306a36Sopenharmony_ci};
358962306a36Sopenharmony_ci
359062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
359162306a36Sopenharmony_ci	.halt_reg = 0x42018,
359262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
359362306a36Sopenharmony_ci	.clkr = {
359462306a36Sopenharmony_ci		.enable_reg = 0x42018,
359562306a36Sopenharmony_ci		.enable_mask = BIT(0),
359662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
359762306a36Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
359862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
359962306a36Sopenharmony_ci				&sdcc1_apps_clk_src.clkr.hw,
360062306a36Sopenharmony_ci			},
360162306a36Sopenharmony_ci			.num_parents = 1,
360262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
360362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
360462306a36Sopenharmony_ci		}
360562306a36Sopenharmony_ci	}
360662306a36Sopenharmony_ci};
360762306a36Sopenharmony_ci
360862306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
360962306a36Sopenharmony_ci	.halt_reg = 0x43018,
361062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
361162306a36Sopenharmony_ci	.clkr = {
361262306a36Sopenharmony_ci		.enable_reg = 0x43018,
361362306a36Sopenharmony_ci		.enable_mask = BIT(0),
361462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
361562306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
361662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
361762306a36Sopenharmony_ci				&sdcc2_apps_clk_src.clkr.hw,
361862306a36Sopenharmony_ci			},
361962306a36Sopenharmony_ci			.num_parents = 1,
362062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
362162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
362262306a36Sopenharmony_ci		}
362362306a36Sopenharmony_ci	}
362462306a36Sopenharmony_ci};
362562306a36Sopenharmony_ci
362662306a36Sopenharmony_cistatic struct clk_branch gcc_smmu_cfg_clk = {
362762306a36Sopenharmony_ci	.halt_reg = 0x12038,
362862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
362962306a36Sopenharmony_ci	.clkr = {
363062306a36Sopenharmony_ci		.enable_reg = 0x4500c,
363162306a36Sopenharmony_ci		.enable_mask = BIT(12),
363262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
363362306a36Sopenharmony_ci			.name = "gcc_smmu_cfg_clk",
363462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
363562306a36Sopenharmony_ci		}
363662306a36Sopenharmony_ci	}
363762306a36Sopenharmony_ci};
363862306a36Sopenharmony_ci
363962306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_master_clk = {
364062306a36Sopenharmony_ci	.halt_reg = 0x3f000,
364162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
364262306a36Sopenharmony_ci	.clkr = {
364362306a36Sopenharmony_ci		.enable_reg = 0x3f000,
364462306a36Sopenharmony_ci		.enable_mask = BIT(0),
364562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
364662306a36Sopenharmony_ci			.name = "gcc_usb30_master_clk",
364762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
364862306a36Sopenharmony_ci				&usb30_master_clk_src.clkr.hw,
364962306a36Sopenharmony_ci			},
365062306a36Sopenharmony_ci			.num_parents = 1,
365162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
365262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
365362306a36Sopenharmony_ci		}
365462306a36Sopenharmony_ci	}
365562306a36Sopenharmony_ci};
365662306a36Sopenharmony_ci
365762306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_mock_utmi_clk = {
365862306a36Sopenharmony_ci	.halt_reg = 0x3f008,
365962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
366062306a36Sopenharmony_ci	.clkr = {
366162306a36Sopenharmony_ci		.enable_reg = 0x3f008,
366262306a36Sopenharmony_ci		.enable_mask = BIT(0),
366362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
366462306a36Sopenharmony_ci			.name = "gcc_usb30_mock_utmi_clk",
366562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
366662306a36Sopenharmony_ci				&usb30_mock_utmi_clk_src.clkr.hw,
366762306a36Sopenharmony_ci			},
366862306a36Sopenharmony_ci			.num_parents = 1,
366962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
367062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
367162306a36Sopenharmony_ci		}
367262306a36Sopenharmony_ci	}
367362306a36Sopenharmony_ci};
367462306a36Sopenharmony_ci
367562306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sleep_clk = {
367662306a36Sopenharmony_ci	.halt_reg = 0x3f004,
367762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
367862306a36Sopenharmony_ci	.clkr = {
367962306a36Sopenharmony_ci		.enable_reg = 0x3f004,
368062306a36Sopenharmony_ci		.enable_mask = BIT(0),
368162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
368262306a36Sopenharmony_ci			.name = "gcc_usb30_sleep_clk",
368362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
368462306a36Sopenharmony_ci		}
368562306a36Sopenharmony_ci	}
368662306a36Sopenharmony_ci};
368762306a36Sopenharmony_ci
368862306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_aux_clk = {
368962306a36Sopenharmony_ci	.halt_reg = 0x3f044,
369062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
369162306a36Sopenharmony_ci	.clkr = {
369262306a36Sopenharmony_ci		.enable_reg = 0x3f044,
369362306a36Sopenharmony_ci		.enable_mask = BIT(0),
369462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
369562306a36Sopenharmony_ci			.name = "gcc_usb3_aux_clk",
369662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
369762306a36Sopenharmony_ci				&usb3_aux_clk_src.clkr.hw,
369862306a36Sopenharmony_ci			},
369962306a36Sopenharmony_ci			.num_parents = 1,
370062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
370162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
370262306a36Sopenharmony_ci		}
370362306a36Sopenharmony_ci	}
370462306a36Sopenharmony_ci};
370562306a36Sopenharmony_ci
370662306a36Sopenharmony_cistatic struct clk_branch gcc_usb3_pipe_clk = {
370762306a36Sopenharmony_ci	.halt_reg = 0,
370862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
370962306a36Sopenharmony_ci	.clkr = {
371062306a36Sopenharmony_ci		.enable_reg = 0x3f040,
371162306a36Sopenharmony_ci		.enable_mask = BIT(0),
371262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
371362306a36Sopenharmony_ci			.name = "gcc_usb3_pipe_clk",
371462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
371562306a36Sopenharmony_ci		}
371662306a36Sopenharmony_ci	}
371762306a36Sopenharmony_ci};
371862306a36Sopenharmony_ci
371962306a36Sopenharmony_cistatic struct clk_branch gcc_usb_phy_cfg_ahb_clk = {
372062306a36Sopenharmony_ci	.halt_reg = 0x3f080,
372162306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
372262306a36Sopenharmony_ci	.clkr = {
372362306a36Sopenharmony_ci		.enable_reg = 0x3f080,
372462306a36Sopenharmony_ci		.enable_mask = BIT(0),
372562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
372662306a36Sopenharmony_ci			.name = "gcc_usb_phy_cfg_ahb_clk",
372762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
372862306a36Sopenharmony_ci		}
372962306a36Sopenharmony_ci	}
373062306a36Sopenharmony_ci};
373162306a36Sopenharmony_ci
373262306a36Sopenharmony_cistatic struct clk_branch gcc_usb_ss_ref_clk = {
373362306a36Sopenharmony_ci	.halt_reg = 0,
373462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_SKIP,
373562306a36Sopenharmony_ci	.clkr = {
373662306a36Sopenharmony_ci		.enable_reg = 0x3f07c,
373762306a36Sopenharmony_ci		.enable_mask = BIT(0),
373862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
373962306a36Sopenharmony_ci			.name = "gcc_usb_ss_ref_clk",
374062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
374162306a36Sopenharmony_ci		}
374262306a36Sopenharmony_ci	}
374362306a36Sopenharmony_ci};
374462306a36Sopenharmony_ci
374562306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_ahb_clk = {
374662306a36Sopenharmony_ci	.halt_reg = 0x4c020,
374762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
374862306a36Sopenharmony_ci	.clkr = {
374962306a36Sopenharmony_ci		.enable_reg = 0x4c020,
375062306a36Sopenharmony_ci		.enable_mask = BIT(0),
375162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
375262306a36Sopenharmony_ci			.name = "gcc_venus0_ahb_clk",
375362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
375462306a36Sopenharmony_ci		}
375562306a36Sopenharmony_ci	}
375662306a36Sopenharmony_ci};
375762306a36Sopenharmony_ci
375862306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_axi_clk = {
375962306a36Sopenharmony_ci	.halt_reg = 0x4c024,
376062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
376162306a36Sopenharmony_ci	.clkr = {
376262306a36Sopenharmony_ci		.enable_reg = 0x4c024,
376362306a36Sopenharmony_ci		.enable_mask = BIT(0),
376462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
376562306a36Sopenharmony_ci			.name = "gcc_venus0_axi_clk",
376662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
376762306a36Sopenharmony_ci		}
376862306a36Sopenharmony_ci	}
376962306a36Sopenharmony_ci};
377062306a36Sopenharmony_ci
377162306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_core0_vcodec0_clk = {
377262306a36Sopenharmony_ci	.halt_reg = 0x4c02c,
377362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
377462306a36Sopenharmony_ci	.clkr = {
377562306a36Sopenharmony_ci		.enable_reg = 0x4c02c,
377662306a36Sopenharmony_ci		.enable_mask = BIT(0),
377762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
377862306a36Sopenharmony_ci			.name = "gcc_venus0_core0_vcodec0_clk",
377962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
378062306a36Sopenharmony_ci				&vcodec0_clk_src.clkr.hw,
378162306a36Sopenharmony_ci			},
378262306a36Sopenharmony_ci			.num_parents = 1,
378362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
378462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
378562306a36Sopenharmony_ci		}
378662306a36Sopenharmony_ci	}
378762306a36Sopenharmony_ci};
378862306a36Sopenharmony_ci
378962306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_vcodec0_clk = {
379062306a36Sopenharmony_ci	.halt_reg = 0x4c01c,
379162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
379262306a36Sopenharmony_ci	.clkr = {
379362306a36Sopenharmony_ci		.enable_reg = 0x4c01c,
379462306a36Sopenharmony_ci		.enable_mask = BIT(0),
379562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
379662306a36Sopenharmony_ci			.name = "gcc_venus0_vcodec0_clk",
379762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
379862306a36Sopenharmony_ci				&vcodec0_clk_src.clkr.hw,
379962306a36Sopenharmony_ci			},
380062306a36Sopenharmony_ci			.num_parents = 1,
380162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
380262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
380362306a36Sopenharmony_ci		}
380462306a36Sopenharmony_ci	}
380562306a36Sopenharmony_ci};
380662306a36Sopenharmony_ci
380762306a36Sopenharmony_cistatic struct clk_branch gcc_venus_tbu_clk = {
380862306a36Sopenharmony_ci	.halt_reg = 0x12014,
380962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
381062306a36Sopenharmony_ci	.clkr = {
381162306a36Sopenharmony_ci		.enable_reg = 0x4500c,
381262306a36Sopenharmony_ci		.enable_mask = BIT(5),
381362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
381462306a36Sopenharmony_ci			.name = "gcc_venus_tbu_clk",
381562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
381662306a36Sopenharmony_ci		}
381762306a36Sopenharmony_ci	}
381862306a36Sopenharmony_ci};
381962306a36Sopenharmony_ci
382062306a36Sopenharmony_cistatic struct clk_branch gcc_vfe1_tbu_clk = {
382162306a36Sopenharmony_ci	.halt_reg = 0x12090,
382262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
382362306a36Sopenharmony_ci	.clkr = {
382462306a36Sopenharmony_ci		.enable_reg = 0x4500c,
382562306a36Sopenharmony_ci		.enable_mask = BIT(17),
382662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
382762306a36Sopenharmony_ci			.name = "gcc_vfe1_tbu_clk",
382862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
382962306a36Sopenharmony_ci		}
383062306a36Sopenharmony_ci	}
383162306a36Sopenharmony_ci};
383262306a36Sopenharmony_ci
383362306a36Sopenharmony_cistatic struct clk_branch gcc_vfe_tbu_clk = {
383462306a36Sopenharmony_ci	.halt_reg = 0x1203c,
383562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
383662306a36Sopenharmony_ci	.clkr = {
383762306a36Sopenharmony_ci		.enable_reg = 0x4500c,
383862306a36Sopenharmony_ci		.enable_mask = BIT(9),
383962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
384062306a36Sopenharmony_ci			.name = "gcc_vfe_tbu_clk",
384162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
384262306a36Sopenharmony_ci		}
384362306a36Sopenharmony_ci	}
384462306a36Sopenharmony_ci};
384562306a36Sopenharmony_ci
384662306a36Sopenharmony_cistatic struct gdsc usb30_gdsc = {
384762306a36Sopenharmony_ci	.gdscr = 0x3f078,
384862306a36Sopenharmony_ci	.pd = {
384962306a36Sopenharmony_ci		.name = "usb30_gdsc",
385062306a36Sopenharmony_ci	},
385162306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
385262306a36Sopenharmony_ci	/*
385362306a36Sopenharmony_ci	 * FIXME: dwc3 usb gadget cannot resume after GDSC power off
385462306a36Sopenharmony_ci	 * dwc3 7000000.dwc3: failed to enable ep0out
385562306a36Sopenharmony_ci	 */
385662306a36Sopenharmony_ci	.flags = ALWAYS_ON,
385762306a36Sopenharmony_ci};
385862306a36Sopenharmony_ci
385962306a36Sopenharmony_cistatic struct gdsc venus_gdsc = {
386062306a36Sopenharmony_ci	.gdscr = 0x4c018,
386162306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x4c024, 0x4c01c },
386262306a36Sopenharmony_ci	.cxc_count = 2,
386362306a36Sopenharmony_ci	.pd = {
386462306a36Sopenharmony_ci		.name = "venus_gdsc",
386562306a36Sopenharmony_ci	},
386662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
386762306a36Sopenharmony_ci};
386862306a36Sopenharmony_ci
386962306a36Sopenharmony_cistatic struct gdsc venus_core0_gdsc = {
387062306a36Sopenharmony_ci	.gdscr = 0x4c028,
387162306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x4c02c },
387262306a36Sopenharmony_ci	.cxc_count = 1,
387362306a36Sopenharmony_ci	.pd = {
387462306a36Sopenharmony_ci		.name = "venus_core0",
387562306a36Sopenharmony_ci	},
387662306a36Sopenharmony_ci	.flags = HW_CTRL,
387762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
387862306a36Sopenharmony_ci};
387962306a36Sopenharmony_ci
388062306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = {
388162306a36Sopenharmony_ci	.gdscr = 0x4d078,
388262306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x4d080, 0x4d088 },
388362306a36Sopenharmony_ci	.cxc_count = 2,
388462306a36Sopenharmony_ci	.pd = {
388562306a36Sopenharmony_ci		.name = "mdss_gdsc",
388662306a36Sopenharmony_ci	},
388762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
388862306a36Sopenharmony_ci};
388962306a36Sopenharmony_ci
389062306a36Sopenharmony_cistatic struct gdsc jpeg_gdsc = {
389162306a36Sopenharmony_ci	.gdscr = 0x5701c,
389262306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x57020, 0x57028 },
389362306a36Sopenharmony_ci	.cxc_count = 2,
389462306a36Sopenharmony_ci	.pd = {
389562306a36Sopenharmony_ci		.name = "jpeg_gdsc",
389662306a36Sopenharmony_ci	},
389762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
389862306a36Sopenharmony_ci};
389962306a36Sopenharmony_ci
390062306a36Sopenharmony_cistatic struct gdsc vfe0_gdsc = {
390162306a36Sopenharmony_ci	.gdscr = 0x58034,
390262306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x58038, 0x58048, 0x5600c, 0x58050 },
390362306a36Sopenharmony_ci	.cxc_count = 4,
390462306a36Sopenharmony_ci	.pd = {
390562306a36Sopenharmony_ci		.name = "vfe0_gdsc",
390662306a36Sopenharmony_ci	},
390762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
390862306a36Sopenharmony_ci};
390962306a36Sopenharmony_ci
391062306a36Sopenharmony_cistatic struct gdsc vfe1_gdsc = {
391162306a36Sopenharmony_ci	.gdscr = 0x5806c,
391262306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x5805c, 0x58068, 0x5600c, 0x58074 },
391362306a36Sopenharmony_ci	.cxc_count = 4,
391462306a36Sopenharmony_ci	.pd = {
391562306a36Sopenharmony_ci		.name = "vfe1_gdsc",
391662306a36Sopenharmony_ci	},
391762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
391862306a36Sopenharmony_ci};
391962306a36Sopenharmony_ci
392062306a36Sopenharmony_cistatic struct gdsc oxili_gx_gdsc = {
392162306a36Sopenharmony_ci	.gdscr = 0x5901c,
392262306a36Sopenharmony_ci	.clamp_io_ctrl = 0x5b00c,
392362306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x59000, 0x59024 },
392462306a36Sopenharmony_ci	.cxc_count = 2,
392562306a36Sopenharmony_ci	.pd = {
392662306a36Sopenharmony_ci		.name = "oxili_gx_gdsc",
392762306a36Sopenharmony_ci	},
392862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
392962306a36Sopenharmony_ci	.flags = CLAMP_IO,
393062306a36Sopenharmony_ci};
393162306a36Sopenharmony_ci
393262306a36Sopenharmony_cistatic struct gdsc oxili_cx_gdsc = {
393362306a36Sopenharmony_ci	.gdscr = 0x5904c,
393462306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x59020 },
393562306a36Sopenharmony_ci	.cxc_count = 1,
393662306a36Sopenharmony_ci	.pd = {
393762306a36Sopenharmony_ci		.name = "oxili_cx_gdsc",
393862306a36Sopenharmony_ci	},
393962306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
394062306a36Sopenharmony_ci};
394162306a36Sopenharmony_ci
394262306a36Sopenharmony_cistatic struct gdsc cpp_gdsc = {
394362306a36Sopenharmony_ci	.gdscr = 0x58078,
394462306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x5803c, 0x58064 },
394562306a36Sopenharmony_ci	.cxc_count = 2,
394662306a36Sopenharmony_ci	.pd = {
394762306a36Sopenharmony_ci		.name = "cpp_gdsc",
394862306a36Sopenharmony_ci	},
394962306a36Sopenharmony_ci	.flags = ALWAYS_ON,
395062306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
395162306a36Sopenharmony_ci};
395262306a36Sopenharmony_ci
395362306a36Sopenharmony_cistatic struct clk_hw *gcc_msm8953_hws[] = {
395462306a36Sopenharmony_ci	&gpll0_early_div.hw,
395562306a36Sopenharmony_ci	&gpll6_early_div.hw,
395662306a36Sopenharmony_ci};
395762306a36Sopenharmony_ci
395862306a36Sopenharmony_cistatic struct clk_regmap *gcc_msm8953_clocks[] = {
395962306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
396062306a36Sopenharmony_ci	[GPLL0_EARLY] = &gpll0_early.clkr,
396162306a36Sopenharmony_ci	[GPLL2] = &gpll2.clkr,
396262306a36Sopenharmony_ci	[GPLL2_EARLY] = &gpll2_early.clkr,
396362306a36Sopenharmony_ci	[GPLL3] = &gpll3.clkr,
396462306a36Sopenharmony_ci	[GPLL3_EARLY] = &gpll3_early.clkr,
396562306a36Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
396662306a36Sopenharmony_ci	[GPLL4_EARLY] = &gpll4_early.clkr,
396762306a36Sopenharmony_ci	[GPLL6] = &gpll6.clkr,
396862306a36Sopenharmony_ci	[GPLL6_EARLY] = &gpll6_early.clkr,
396962306a36Sopenharmony_ci	[GCC_APSS_AHB_CLK] = &gcc_apss_ahb_clk.clkr,
397062306a36Sopenharmony_ci	[GCC_APSS_AXI_CLK] = &gcc_apss_axi_clk.clkr,
397162306a36Sopenharmony_ci	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
397262306a36Sopenharmony_ci	[GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
397362306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
397462306a36Sopenharmony_ci	[GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
397562306a36Sopenharmony_ci	[GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
397662306a36Sopenharmony_ci	[GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
397762306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
397862306a36Sopenharmony_ci	[GCC_QDSS_DAP_CLK] = &gcc_qdss_dap_clk.clkr,
397962306a36Sopenharmony_ci	[GCC_APSS_TCU_ASYNC_CLK] = &gcc_apss_tcu_async_clk.clkr,
398062306a36Sopenharmony_ci	[GCC_CPP_TBU_CLK] = &gcc_cpp_tbu_clk.clkr,
398162306a36Sopenharmony_ci	[GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
398262306a36Sopenharmony_ci	[GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
398362306a36Sopenharmony_ci	[GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
398462306a36Sopenharmony_ci	[GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
398562306a36Sopenharmony_ci	[GCC_VFE1_TBU_CLK] = &gcc_vfe1_tbu_clk.clkr,
398662306a36Sopenharmony_ci	[GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
398762306a36Sopenharmony_ci	[CAMSS_TOP_AHB_CLK_SRC] = &camss_top_ahb_clk_src.clkr,
398862306a36Sopenharmony_ci	[CSI0_CLK_SRC] = &csi0_clk_src.clkr,
398962306a36Sopenharmony_ci	[APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
399062306a36Sopenharmony_ci	[CSI1_CLK_SRC] = &csi1_clk_src.clkr,
399162306a36Sopenharmony_ci	[CSI2_CLK_SRC] = &csi2_clk_src.clkr,
399262306a36Sopenharmony_ci	[VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
399362306a36Sopenharmony_ci	[VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
399462306a36Sopenharmony_ci	[CPP_CLK_SRC] = &cpp_clk_src.clkr,
399562306a36Sopenharmony_ci	[JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
399662306a36Sopenharmony_ci	[USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
399762306a36Sopenharmony_ci	[VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
399862306a36Sopenharmony_ci	[APC0_DROOP_DETECTOR_CLK_SRC] = &apc0_droop_detector_clk_src.clkr,
399962306a36Sopenharmony_ci	[APC1_DROOP_DETECTOR_CLK_SRC] = &apc1_droop_detector_clk_src.clkr,
400062306a36Sopenharmony_ci	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
400162306a36Sopenharmony_ci	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
400262306a36Sopenharmony_ci	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
400362306a36Sopenharmony_ci	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
400462306a36Sopenharmony_ci	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
400562306a36Sopenharmony_ci	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
400662306a36Sopenharmony_ci	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
400762306a36Sopenharmony_ci	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
400862306a36Sopenharmony_ci	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
400962306a36Sopenharmony_ci	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
401062306a36Sopenharmony_ci	[BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
401162306a36Sopenharmony_ci	[BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
401262306a36Sopenharmony_ci	[BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
401362306a36Sopenharmony_ci	[BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
401462306a36Sopenharmony_ci	[BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
401562306a36Sopenharmony_ci	[BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
401662306a36Sopenharmony_ci	[BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
401762306a36Sopenharmony_ci	[BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
401862306a36Sopenharmony_ci	[BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
401962306a36Sopenharmony_ci	[BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
402062306a36Sopenharmony_ci	[CCI_CLK_SRC] = &cci_clk_src.clkr,
402162306a36Sopenharmony_ci	[CSI0P_CLK_SRC] = &csi0p_clk_src.clkr,
402262306a36Sopenharmony_ci	[CSI1P_CLK_SRC] = &csi1p_clk_src.clkr,
402362306a36Sopenharmony_ci	[CSI2P_CLK_SRC] = &csi2p_clk_src.clkr,
402462306a36Sopenharmony_ci	[CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
402562306a36Sopenharmony_ci	[CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
402662306a36Sopenharmony_ci	[MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
402762306a36Sopenharmony_ci	[MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
402862306a36Sopenharmony_ci	[MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
402962306a36Sopenharmony_ci	[MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
403062306a36Sopenharmony_ci	[CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
403162306a36Sopenharmony_ci	[CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
403262306a36Sopenharmony_ci	[CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
403362306a36Sopenharmony_ci	[CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
403462306a36Sopenharmony_ci	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
403562306a36Sopenharmony_ci	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
403662306a36Sopenharmony_ci	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
403762306a36Sopenharmony_ci	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
403862306a36Sopenharmony_ci	[RBCPR_GFX_CLK_SRC] = &rbcpr_gfx_clk_src.clkr,
403962306a36Sopenharmony_ci	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
404062306a36Sopenharmony_ci	[SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
404162306a36Sopenharmony_ci	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
404262306a36Sopenharmony_ci	[USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
404362306a36Sopenharmony_ci	[USB3_AUX_CLK_SRC] = &usb3_aux_clk_src.clkr,
404462306a36Sopenharmony_ci	[GCC_APC0_DROOP_DETECTOR_GPLL0_CLK] = &gcc_apc0_droop_detector_gpll0_clk.clkr,
404562306a36Sopenharmony_ci	[GCC_APC1_DROOP_DETECTOR_GPLL0_CLK] = &gcc_apc1_droop_detector_gpll0_clk.clkr,
404662306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
404762306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
404862306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
404962306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
405062306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
405162306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
405262306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
405362306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
405462306a36Sopenharmony_ci	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
405562306a36Sopenharmony_ci	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
405662306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
405762306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
405862306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
405962306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
406062306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
406162306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
406262306a36Sopenharmony_ci	[GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
406362306a36Sopenharmony_ci	[GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
406462306a36Sopenharmony_ci	[GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
406562306a36Sopenharmony_ci	[GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
406662306a36Sopenharmony_ci	[GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
406762306a36Sopenharmony_ci	[GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
406862306a36Sopenharmony_ci	[GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
406962306a36Sopenharmony_ci	[GCC_CAMSS_CPP_AXI_CLK] = &gcc_camss_cpp_axi_clk.clkr,
407062306a36Sopenharmony_ci	[GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
407162306a36Sopenharmony_ci	[GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
407262306a36Sopenharmony_ci	[GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
407362306a36Sopenharmony_ci	[GCC_CAMSS_CSI0_CSIPHY_3P_CLK] = &gcc_camss_csi0_csiphy_3p_clk.clkr,
407462306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
407562306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
407662306a36Sopenharmony_ci	[GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
407762306a36Sopenharmony_ci	[GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
407862306a36Sopenharmony_ci	[GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
407962306a36Sopenharmony_ci	[GCC_CAMSS_CSI1_CSIPHY_3P_CLK] = &gcc_camss_csi1_csiphy_3p_clk.clkr,
408062306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
408162306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
408262306a36Sopenharmony_ci	[GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
408362306a36Sopenharmony_ci	[GCC_CAMSS_CSI2_AHB_CLK] = &gcc_camss_csi2_ahb_clk.clkr,
408462306a36Sopenharmony_ci	[GCC_CAMSS_CSI2_CLK] = &gcc_camss_csi2_clk.clkr,
408562306a36Sopenharmony_ci	[GCC_CAMSS_CSI2_CSIPHY_3P_CLK] = &gcc_camss_csi2_csiphy_3p_clk.clkr,
408662306a36Sopenharmony_ci	[GCC_CAMSS_CSI2PHY_CLK] = &gcc_camss_csi2phy_clk.clkr,
408762306a36Sopenharmony_ci	[GCC_CAMSS_CSI2PIX_CLK] = &gcc_camss_csi2pix_clk.clkr,
408862306a36Sopenharmony_ci	[GCC_CAMSS_CSI2RDI_CLK] = &gcc_camss_csi2rdi_clk.clkr,
408962306a36Sopenharmony_ci	[GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
409062306a36Sopenharmony_ci	[GCC_CAMSS_CSI_VFE1_CLK] = &gcc_camss_csi_vfe1_clk.clkr,
409162306a36Sopenharmony_ci	[GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
409262306a36Sopenharmony_ci	[GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
409362306a36Sopenharmony_ci	[GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
409462306a36Sopenharmony_ci	[GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
409562306a36Sopenharmony_ci	[GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
409662306a36Sopenharmony_ci	[GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
409762306a36Sopenharmony_ci	[GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
409862306a36Sopenharmony_ci	[GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
409962306a36Sopenharmony_ci	[GCC_CAMSS_MCLK2_CLK] = &gcc_camss_mclk2_clk.clkr,
410062306a36Sopenharmony_ci	[GCC_CAMSS_MCLK3_CLK] = &gcc_camss_mclk3_clk.clkr,
410162306a36Sopenharmony_ci	[GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
410262306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
410362306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
410462306a36Sopenharmony_ci	[GCC_CAMSS_CSI2PHYTIMER_CLK] = &gcc_camss_csi2phytimer_clk.clkr,
410562306a36Sopenharmony_ci	[GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
410662306a36Sopenharmony_ci	[GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
410762306a36Sopenharmony_ci	[GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
410862306a36Sopenharmony_ci	[GCC_CAMSS_VFE0_AHB_CLK] = &gcc_camss_vfe0_ahb_clk.clkr,
410962306a36Sopenharmony_ci	[GCC_CAMSS_VFE0_AXI_CLK] = &gcc_camss_vfe0_axi_clk.clkr,
411062306a36Sopenharmony_ci	[GCC_CAMSS_VFE1_AHB_CLK] = &gcc_camss_vfe1_ahb_clk.clkr,
411162306a36Sopenharmony_ci	[GCC_CAMSS_VFE1_AXI_CLK] = &gcc_camss_vfe1_axi_clk.clkr,
411262306a36Sopenharmony_ci	[GCC_CAMSS_VFE1_CLK] = &gcc_camss_vfe1_clk.clkr,
411362306a36Sopenharmony_ci	[GCC_DCC_CLK] = &gcc_dcc_clk.clkr,
411462306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
411562306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
411662306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
411762306a36Sopenharmony_ci	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
411862306a36Sopenharmony_ci	[GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
411962306a36Sopenharmony_ci	[GCC_PCNOC_USB3_AXI_CLK] = &gcc_pcnoc_usb3_axi_clk.clkr,
412062306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
412162306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
412262306a36Sopenharmony_ci	[GCC_RBCPR_GFX_CLK] = &gcc_rbcpr_gfx_clk.clkr,
412362306a36Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
412462306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
412562306a36Sopenharmony_ci	[GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
412662306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
412762306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
412862306a36Sopenharmony_ci	[GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
412962306a36Sopenharmony_ci	[GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
413062306a36Sopenharmony_ci	[GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
413162306a36Sopenharmony_ci	[GCC_USB3_AUX_CLK] = &gcc_usb3_aux_clk.clkr,
413262306a36Sopenharmony_ci	[GCC_USB_PHY_CFG_AHB_CLK] = &gcc_usb_phy_cfg_ahb_clk.clkr,
413362306a36Sopenharmony_ci	[GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
413462306a36Sopenharmony_ci	[GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
413562306a36Sopenharmony_ci	[GCC_VENUS0_CORE0_VCODEC0_CLK] = &gcc_venus0_core0_vcodec0_clk.clkr,
413662306a36Sopenharmony_ci	[GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
413762306a36Sopenharmony_ci	[GCC_QUSB_REF_CLK] = &gcc_qusb_ref_clk.clkr,
413862306a36Sopenharmony_ci	[GCC_USB_SS_REF_CLK] = &gcc_usb_ss_ref_clk.clkr,
413962306a36Sopenharmony_ci	[GCC_USB3_PIPE_CLK] = &gcc_usb3_pipe_clk.clkr,
414062306a36Sopenharmony_ci	[MDP_CLK_SRC] = &mdp_clk_src.clkr,
414162306a36Sopenharmony_ci	[PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
414262306a36Sopenharmony_ci	[BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
414362306a36Sopenharmony_ci	[ESC0_CLK_SRC] = &esc0_clk_src.clkr,
414462306a36Sopenharmony_ci	[PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
414562306a36Sopenharmony_ci	[BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
414662306a36Sopenharmony_ci	[ESC1_CLK_SRC] = &esc1_clk_src.clkr,
414762306a36Sopenharmony_ci	[VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
414862306a36Sopenharmony_ci	[GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
414962306a36Sopenharmony_ci	[GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
415062306a36Sopenharmony_ci	[GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
415162306a36Sopenharmony_ci	[GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
415262306a36Sopenharmony_ci	[GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
415362306a36Sopenharmony_ci	[GCC_MDSS_PCLK1_CLK] = &gcc_mdss_pclk1_clk.clkr,
415462306a36Sopenharmony_ci	[GCC_MDSS_BYTE1_CLK] = &gcc_mdss_byte1_clk.clkr,
415562306a36Sopenharmony_ci	[GCC_MDSS_ESC1_CLK] = &gcc_mdss_esc1_clk.clkr,
415662306a36Sopenharmony_ci	[GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
415762306a36Sopenharmony_ci	[GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
415862306a36Sopenharmony_ci	[GCC_OXILI_TIMER_CLK] = &gcc_oxili_timer_clk.clkr,
415962306a36Sopenharmony_ci	[GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
416062306a36Sopenharmony_ci	[GCC_OXILI_AON_CLK] = &gcc_oxili_aon_clk.clkr,
416162306a36Sopenharmony_ci	[GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
416262306a36Sopenharmony_ci	[GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
416362306a36Sopenharmony_ci	[GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
416462306a36Sopenharmony_ci	[GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
416562306a36Sopenharmony_ci};
416662306a36Sopenharmony_ci
416762306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_msm8953_resets[] = {
416862306a36Sopenharmony_ci	[GCC_CAMSS_MICRO_BCR]	= { 0x56008 },
416962306a36Sopenharmony_ci	[GCC_MSS_BCR]		= { 0x71000 },
417062306a36Sopenharmony_ci	[GCC_QUSB2_PHY_BCR]	= { 0x4103c },
417162306a36Sopenharmony_ci	[GCC_USB3PHY_PHY_BCR]	= { 0x3f03c },
417262306a36Sopenharmony_ci	[GCC_USB3_PHY_BCR]	= { 0x3f034 },
417362306a36Sopenharmony_ci	[GCC_USB_30_BCR]	= { 0x3f070 },
417462306a36Sopenharmony_ci};
417562306a36Sopenharmony_ci
417662306a36Sopenharmony_cistatic const struct regmap_config gcc_msm8953_regmap_config = {
417762306a36Sopenharmony_ci	.reg_bits	= 32,
417862306a36Sopenharmony_ci	.reg_stride	= 4,
417962306a36Sopenharmony_ci	.val_bits	= 32,
418062306a36Sopenharmony_ci	.max_register	= 0x80000,
418162306a36Sopenharmony_ci	.fast_io	= true,
418262306a36Sopenharmony_ci};
418362306a36Sopenharmony_ci
418462306a36Sopenharmony_cistatic struct gdsc *gcc_msm8953_gdscs[] = {
418562306a36Sopenharmony_ci	[CPP_GDSC] = &cpp_gdsc,
418662306a36Sopenharmony_ci	[JPEG_GDSC] = &jpeg_gdsc,
418762306a36Sopenharmony_ci	[MDSS_GDSC] = &mdss_gdsc,
418862306a36Sopenharmony_ci	[OXILI_CX_GDSC] = &oxili_cx_gdsc,
418962306a36Sopenharmony_ci	[OXILI_GX_GDSC] = &oxili_gx_gdsc,
419062306a36Sopenharmony_ci	[USB30_GDSC] = &usb30_gdsc,
419162306a36Sopenharmony_ci	[VENUS_CORE0_GDSC] = &venus_core0_gdsc,
419262306a36Sopenharmony_ci	[VENUS_GDSC] = &venus_gdsc,
419362306a36Sopenharmony_ci	[VFE0_GDSC] = &vfe0_gdsc,
419462306a36Sopenharmony_ci	[VFE1_GDSC] = &vfe1_gdsc,
419562306a36Sopenharmony_ci};
419662306a36Sopenharmony_ci
419762306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_msm8953_desc = {
419862306a36Sopenharmony_ci	.config = &gcc_msm8953_regmap_config,
419962306a36Sopenharmony_ci	.clks = gcc_msm8953_clocks,
420062306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_msm8953_clocks),
420162306a36Sopenharmony_ci	.resets = gcc_msm8953_resets,
420262306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_msm8953_resets),
420362306a36Sopenharmony_ci	.gdscs = gcc_msm8953_gdscs,
420462306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_msm8953_gdscs),
420562306a36Sopenharmony_ci	.clk_hws = gcc_msm8953_hws,
420662306a36Sopenharmony_ci	.num_clk_hws = ARRAY_SIZE(gcc_msm8953_hws),
420762306a36Sopenharmony_ci};
420862306a36Sopenharmony_ci
420962306a36Sopenharmony_cistatic int gcc_msm8953_probe(struct platform_device *pdev)
421062306a36Sopenharmony_ci{
421162306a36Sopenharmony_ci	struct regmap *regmap;
421262306a36Sopenharmony_ci
421362306a36Sopenharmony_ci	regmap  = qcom_cc_map(pdev, &gcc_msm8953_desc);
421462306a36Sopenharmony_ci	if (IS_ERR(regmap))
421562306a36Sopenharmony_ci		return PTR_ERR(regmap);
421662306a36Sopenharmony_ci
421762306a36Sopenharmony_ci	clk_alpha_pll_configure(&gpll3_early, regmap, &gpll3_early_config);
421862306a36Sopenharmony_ci
421962306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gcc_msm8953_desc, regmap);
422062306a36Sopenharmony_ci}
422162306a36Sopenharmony_ci
422262306a36Sopenharmony_cistatic const struct of_device_id gcc_msm8953_match_table[] = {
422362306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-msm8953" },
422462306a36Sopenharmony_ci	{},
422562306a36Sopenharmony_ci};
422662306a36Sopenharmony_ci
422762306a36Sopenharmony_cistatic struct platform_driver gcc_msm8953_driver = {
422862306a36Sopenharmony_ci	.probe = gcc_msm8953_probe,
422962306a36Sopenharmony_ci	.driver = {
423062306a36Sopenharmony_ci		.name = "gcc-msm8953",
423162306a36Sopenharmony_ci		.of_match_table = gcc_msm8953_match_table,
423262306a36Sopenharmony_ci	},
423362306a36Sopenharmony_ci};
423462306a36Sopenharmony_ci
423562306a36Sopenharmony_cistatic int __init gcc_msm8953_init(void)
423662306a36Sopenharmony_ci{
423762306a36Sopenharmony_ci	return platform_driver_register(&gcc_msm8953_driver);
423862306a36Sopenharmony_ci}
423962306a36Sopenharmony_cicore_initcall(gcc_msm8953_init);
424062306a36Sopenharmony_ci
424162306a36Sopenharmony_cistatic void __exit gcc_msm8953_exit(void)
424262306a36Sopenharmony_ci{
424362306a36Sopenharmony_ci	platform_driver_unregister(&gcc_msm8953_driver);
424462306a36Sopenharmony_ci}
424562306a36Sopenharmony_cimodule_exit(gcc_msm8953_exit);
424662306a36Sopenharmony_ci
424762306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm GCC MSM8953 Driver");
424862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
4249