162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright 2020 Linaro Limited
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/bitops.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/clk-provider.h>
1362306a36Sopenharmony_ci#include <linux/regmap.h>
1462306a36Sopenharmony_ci#include <linux/reset-controller.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-msm8939.h>
1762306a36Sopenharmony_ci#include <dt-bindings/reset/qcom,gcc-msm8939.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#include "common.h"
2062306a36Sopenharmony_ci#include "clk-regmap.h"
2162306a36Sopenharmony_ci#include "clk-pll.h"
2262306a36Sopenharmony_ci#include "clk-rcg.h"
2362306a36Sopenharmony_ci#include "clk-branch.h"
2462306a36Sopenharmony_ci#include "reset.h"
2562306a36Sopenharmony_ci#include "gdsc.h"
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cienum {
2862306a36Sopenharmony_ci	P_XO,
2962306a36Sopenharmony_ci	P_GPLL0,
3062306a36Sopenharmony_ci	P_GPLL0_AUX,
3162306a36Sopenharmony_ci	P_BIMC,
3262306a36Sopenharmony_ci	P_GPLL1,
3362306a36Sopenharmony_ci	P_GPLL1_AUX,
3462306a36Sopenharmony_ci	P_GPLL2,
3562306a36Sopenharmony_ci	P_GPLL2_AUX,
3662306a36Sopenharmony_ci	P_GPLL3,
3762306a36Sopenharmony_ci	P_GPLL3_AUX,
3862306a36Sopenharmony_ci	P_GPLL4,
3962306a36Sopenharmony_ci	P_GPLL5,
4062306a36Sopenharmony_ci	P_GPLL5_AUX,
4162306a36Sopenharmony_ci	P_GPLL5_EARLY,
4262306a36Sopenharmony_ci	P_GPLL6,
4362306a36Sopenharmony_ci	P_GPLL6_AUX,
4462306a36Sopenharmony_ci	P_SLEEP_CLK,
4562306a36Sopenharmony_ci	P_DSI0_PHYPLL_BYTE,
4662306a36Sopenharmony_ci	P_DSI0_PHYPLL_DSI,
4762306a36Sopenharmony_ci	P_EXT_PRI_I2S,
4862306a36Sopenharmony_ci	P_EXT_SEC_I2S,
4962306a36Sopenharmony_ci	P_EXT_MCLK,
5062306a36Sopenharmony_ci};
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_cistatic struct clk_pll gpll0 = {
5362306a36Sopenharmony_ci	.l_reg = 0x21004,
5462306a36Sopenharmony_ci	.m_reg = 0x21008,
5562306a36Sopenharmony_ci	.n_reg = 0x2100c,
5662306a36Sopenharmony_ci	.config_reg = 0x21010,
5762306a36Sopenharmony_ci	.mode_reg = 0x21000,
5862306a36Sopenharmony_ci	.status_reg = 0x2101c,
5962306a36Sopenharmony_ci	.status_bit = 17,
6062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
6162306a36Sopenharmony_ci		.name = "gpll0",
6262306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
6362306a36Sopenharmony_ci			.fw_name = "xo",
6462306a36Sopenharmony_ci		},
6562306a36Sopenharmony_ci		.num_parents = 1,
6662306a36Sopenharmony_ci		.ops = &clk_pll_ops,
6762306a36Sopenharmony_ci	},
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic struct clk_regmap gpll0_vote = {
7162306a36Sopenharmony_ci	.enable_reg = 0x45000,
7262306a36Sopenharmony_ci	.enable_mask = BIT(0),
7362306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
7462306a36Sopenharmony_ci		.name = "gpll0_vote",
7562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
7662306a36Sopenharmony_ci			&gpll0.clkr.hw,
7762306a36Sopenharmony_ci		},
7862306a36Sopenharmony_ci		.num_parents = 1,
7962306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
8062306a36Sopenharmony_ci	},
8162306a36Sopenharmony_ci};
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_cistatic struct clk_pll gpll1 = {
8462306a36Sopenharmony_ci	.l_reg = 0x20004,
8562306a36Sopenharmony_ci	.m_reg = 0x20008,
8662306a36Sopenharmony_ci	.n_reg = 0x2000c,
8762306a36Sopenharmony_ci	.config_reg = 0x20010,
8862306a36Sopenharmony_ci	.mode_reg = 0x20000,
8962306a36Sopenharmony_ci	.status_reg = 0x2001c,
9062306a36Sopenharmony_ci	.status_bit = 17,
9162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9262306a36Sopenharmony_ci		.name = "gpll1",
9362306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
9462306a36Sopenharmony_ci			.fw_name = "xo",
9562306a36Sopenharmony_ci		},
9662306a36Sopenharmony_ci		.num_parents = 1,
9762306a36Sopenharmony_ci		.ops = &clk_pll_ops,
9862306a36Sopenharmony_ci	},
9962306a36Sopenharmony_ci};
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_cistatic struct clk_regmap gpll1_vote = {
10262306a36Sopenharmony_ci	.enable_reg = 0x45000,
10362306a36Sopenharmony_ci	.enable_mask = BIT(1),
10462306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
10562306a36Sopenharmony_ci		.name = "gpll1_vote",
10662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
10762306a36Sopenharmony_ci			&gpll1.clkr.hw,
10862306a36Sopenharmony_ci		},
10962306a36Sopenharmony_ci		.num_parents = 1,
11062306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
11162306a36Sopenharmony_ci	},
11262306a36Sopenharmony_ci};
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_cistatic struct clk_pll gpll2 = {
11562306a36Sopenharmony_ci	.l_reg = 0x4a004,
11662306a36Sopenharmony_ci	.m_reg = 0x4a008,
11762306a36Sopenharmony_ci	.n_reg = 0x4a00c,
11862306a36Sopenharmony_ci	.config_reg = 0x4a010,
11962306a36Sopenharmony_ci	.mode_reg = 0x4a000,
12062306a36Sopenharmony_ci	.status_reg = 0x4a01c,
12162306a36Sopenharmony_ci	.status_bit = 17,
12262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
12362306a36Sopenharmony_ci		.name = "gpll2",
12462306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
12562306a36Sopenharmony_ci			.fw_name = "xo",
12662306a36Sopenharmony_ci		},
12762306a36Sopenharmony_ci		.num_parents = 1,
12862306a36Sopenharmony_ci		.ops = &clk_pll_ops,
12962306a36Sopenharmony_ci	},
13062306a36Sopenharmony_ci};
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistatic struct clk_regmap gpll2_vote = {
13362306a36Sopenharmony_ci	.enable_reg = 0x45000,
13462306a36Sopenharmony_ci	.enable_mask = BIT(2),
13562306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
13662306a36Sopenharmony_ci		.name = "gpll2_vote",
13762306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
13862306a36Sopenharmony_ci			&gpll2.clkr.hw,
13962306a36Sopenharmony_ci		},
14062306a36Sopenharmony_ci		.num_parents = 1,
14162306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
14262306a36Sopenharmony_ci	},
14362306a36Sopenharmony_ci};
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cistatic struct clk_pll bimc_pll = {
14662306a36Sopenharmony_ci	.l_reg = 0x23004,
14762306a36Sopenharmony_ci	.m_reg = 0x23008,
14862306a36Sopenharmony_ci	.n_reg = 0x2300c,
14962306a36Sopenharmony_ci	.config_reg = 0x23010,
15062306a36Sopenharmony_ci	.mode_reg = 0x23000,
15162306a36Sopenharmony_ci	.status_reg = 0x2301c,
15262306a36Sopenharmony_ci	.status_bit = 17,
15362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15462306a36Sopenharmony_ci		.name = "bimc_pll",
15562306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
15662306a36Sopenharmony_ci			.fw_name = "xo",
15762306a36Sopenharmony_ci		},
15862306a36Sopenharmony_ci		.num_parents = 1,
15962306a36Sopenharmony_ci		.ops = &clk_pll_ops,
16062306a36Sopenharmony_ci	},
16162306a36Sopenharmony_ci};
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_cistatic struct clk_regmap bimc_pll_vote = {
16462306a36Sopenharmony_ci	.enable_reg = 0x45000,
16562306a36Sopenharmony_ci	.enable_mask = BIT(3),
16662306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
16762306a36Sopenharmony_ci		.name = "bimc_pll_vote",
16862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
16962306a36Sopenharmony_ci			&bimc_pll.clkr.hw,
17062306a36Sopenharmony_ci		},
17162306a36Sopenharmony_ci		.num_parents = 1,
17262306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
17362306a36Sopenharmony_ci	},
17462306a36Sopenharmony_ci};
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic struct clk_pll gpll3 = {
17762306a36Sopenharmony_ci	.l_reg = 0x22004,
17862306a36Sopenharmony_ci	.m_reg = 0x22008,
17962306a36Sopenharmony_ci	.n_reg = 0x2200c,
18062306a36Sopenharmony_ci	.config_reg = 0x22010,
18162306a36Sopenharmony_ci	.mode_reg = 0x22000,
18262306a36Sopenharmony_ci	.status_reg = 0x2201c,
18362306a36Sopenharmony_ci	.status_bit = 17,
18462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
18562306a36Sopenharmony_ci		.name = "gpll3",
18662306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
18762306a36Sopenharmony_ci			.fw_name = "xo",
18862306a36Sopenharmony_ci		},
18962306a36Sopenharmony_ci		.num_parents = 1,
19062306a36Sopenharmony_ci		.ops = &clk_pll_ops,
19162306a36Sopenharmony_ci	},
19262306a36Sopenharmony_ci};
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_cistatic struct clk_regmap gpll3_vote = {
19562306a36Sopenharmony_ci	.enable_reg = 0x45000,
19662306a36Sopenharmony_ci	.enable_mask = BIT(4),
19762306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
19862306a36Sopenharmony_ci		.name = "gpll3_vote",
19962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
20062306a36Sopenharmony_ci			&gpll3.clkr.hw,
20162306a36Sopenharmony_ci		},
20262306a36Sopenharmony_ci		.num_parents = 1,
20362306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
20462306a36Sopenharmony_ci	},
20562306a36Sopenharmony_ci};
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci/* GPLL3 at 1100 MHz, main output enabled. */
20862306a36Sopenharmony_cistatic const struct pll_config gpll3_config = {
20962306a36Sopenharmony_ci	.l = 57,
21062306a36Sopenharmony_ci	.m = 7,
21162306a36Sopenharmony_ci	.n = 24,
21262306a36Sopenharmony_ci	.vco_val = 0x0,
21362306a36Sopenharmony_ci	.vco_mask = BIT(20),
21462306a36Sopenharmony_ci	.pre_div_val = 0x0,
21562306a36Sopenharmony_ci	.pre_div_mask = BIT(12),
21662306a36Sopenharmony_ci	.post_div_val = 0x0,
21762306a36Sopenharmony_ci	.post_div_mask = BIT(9) | BIT(8),
21862306a36Sopenharmony_ci	.mn_ena_mask = BIT(24),
21962306a36Sopenharmony_ci	.main_output_mask = BIT(0),
22062306a36Sopenharmony_ci	.aux_output_mask = BIT(1),
22162306a36Sopenharmony_ci};
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_cistatic struct clk_pll gpll4 = {
22462306a36Sopenharmony_ci	.l_reg = 0x24004,
22562306a36Sopenharmony_ci	.m_reg = 0x24008,
22662306a36Sopenharmony_ci	.n_reg = 0x2400c,
22762306a36Sopenharmony_ci	.config_reg = 0x24010,
22862306a36Sopenharmony_ci	.mode_reg = 0x24000,
22962306a36Sopenharmony_ci	.status_reg = 0x2401c,
23062306a36Sopenharmony_ci	.status_bit = 17,
23162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
23262306a36Sopenharmony_ci		.name = "gpll4",
23362306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
23462306a36Sopenharmony_ci			.fw_name = "xo",
23562306a36Sopenharmony_ci		},
23662306a36Sopenharmony_ci		.num_parents = 1,
23762306a36Sopenharmony_ci		.ops = &clk_pll_ops,
23862306a36Sopenharmony_ci	},
23962306a36Sopenharmony_ci};
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_cistatic struct clk_regmap gpll4_vote = {
24262306a36Sopenharmony_ci	.enable_reg = 0x45000,
24362306a36Sopenharmony_ci	.enable_mask = BIT(5),
24462306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
24562306a36Sopenharmony_ci		.name = "gpll4_vote",
24662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
24762306a36Sopenharmony_ci			&gpll4.clkr.hw,
24862306a36Sopenharmony_ci		},
24962306a36Sopenharmony_ci		.num_parents = 1,
25062306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
25162306a36Sopenharmony_ci	},
25262306a36Sopenharmony_ci};
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_ci/* GPLL4 at 1200 MHz, main output enabled. */
25562306a36Sopenharmony_cistatic struct pll_config gpll4_config = {
25662306a36Sopenharmony_ci	.l = 62,
25762306a36Sopenharmony_ci	.m = 1,
25862306a36Sopenharmony_ci	.n = 2,
25962306a36Sopenharmony_ci	.vco_val = 0x0,
26062306a36Sopenharmony_ci	.vco_mask = BIT(20),
26162306a36Sopenharmony_ci	.pre_div_val = 0x0,
26262306a36Sopenharmony_ci	.pre_div_mask = BIT(12),
26362306a36Sopenharmony_ci	.post_div_val = 0x0,
26462306a36Sopenharmony_ci	.post_div_mask = BIT(9) | BIT(8),
26562306a36Sopenharmony_ci	.mn_ena_mask = BIT(24),
26662306a36Sopenharmony_ci	.main_output_mask = BIT(0),
26762306a36Sopenharmony_ci};
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_cistatic struct clk_pll gpll5 = {
27062306a36Sopenharmony_ci	.l_reg = 0x25004,
27162306a36Sopenharmony_ci	.m_reg = 0x25008,
27262306a36Sopenharmony_ci	.n_reg = 0x2500c,
27362306a36Sopenharmony_ci	.config_reg = 0x25010,
27462306a36Sopenharmony_ci	.mode_reg = 0x25000,
27562306a36Sopenharmony_ci	.status_reg = 0x2501c,
27662306a36Sopenharmony_ci	.status_bit = 17,
27762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
27862306a36Sopenharmony_ci		.name = "gpll5",
27962306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
28062306a36Sopenharmony_ci			.fw_name = "xo",
28162306a36Sopenharmony_ci		},
28262306a36Sopenharmony_ci		.num_parents = 1,
28362306a36Sopenharmony_ci		.ops = &clk_pll_ops,
28462306a36Sopenharmony_ci	},
28562306a36Sopenharmony_ci};
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_cistatic struct clk_regmap gpll5_vote = {
28862306a36Sopenharmony_ci	.enable_reg = 0x45000,
28962306a36Sopenharmony_ci	.enable_mask = BIT(6),
29062306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
29162306a36Sopenharmony_ci		.name = "gpll5_vote",
29262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
29362306a36Sopenharmony_ci			&gpll5.clkr.hw,
29462306a36Sopenharmony_ci		},
29562306a36Sopenharmony_ci		.num_parents = 1,
29662306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
29762306a36Sopenharmony_ci	},
29862306a36Sopenharmony_ci};
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic struct clk_pll gpll6 = {
30162306a36Sopenharmony_ci	.l_reg = 0x37004,
30262306a36Sopenharmony_ci	.m_reg = 0x37008,
30362306a36Sopenharmony_ci	.n_reg = 0x3700c,
30462306a36Sopenharmony_ci	.config_reg = 0x37010,
30562306a36Sopenharmony_ci	.mode_reg = 0x37000,
30662306a36Sopenharmony_ci	.status_reg = 0x3701c,
30762306a36Sopenharmony_ci	.status_bit = 17,
30862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
30962306a36Sopenharmony_ci		.name = "gpll6",
31062306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
31162306a36Sopenharmony_ci			.fw_name = "xo",
31262306a36Sopenharmony_ci		},
31362306a36Sopenharmony_ci		.num_parents = 1,
31462306a36Sopenharmony_ci		.ops = &clk_pll_ops,
31562306a36Sopenharmony_ci	},
31662306a36Sopenharmony_ci};
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_cistatic struct clk_regmap gpll6_vote = {
31962306a36Sopenharmony_ci	.enable_reg = 0x45000,
32062306a36Sopenharmony_ci	.enable_mask = BIT(7),
32162306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
32262306a36Sopenharmony_ci		.name = "gpll6_vote",
32362306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
32462306a36Sopenharmony_ci			&gpll6.clkr.hw,
32562306a36Sopenharmony_ci		},
32662306a36Sopenharmony_ci		.num_parents = 1,
32762306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
32862306a36Sopenharmony_ci	},
32962306a36Sopenharmony_ci};
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_map[] = {
33262306a36Sopenharmony_ci	{ P_XO, 0 },
33362306a36Sopenharmony_ci	{ P_GPLL0, 1 },
33462306a36Sopenharmony_ci};
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_parent_data[] = {
33762306a36Sopenharmony_ci	{ .fw_name = "xo" },
33862306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
33962306a36Sopenharmony_ci};
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_bimc_map[] = {
34262306a36Sopenharmony_ci	{ P_XO, 0 },
34362306a36Sopenharmony_ci	{ P_GPLL0, 1 },
34462306a36Sopenharmony_ci	{ P_BIMC, 2 },
34562306a36Sopenharmony_ci};
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_bimc_parent_data[] = {
34862306a36Sopenharmony_ci	{ .fw_name = "xo" },
34962306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
35062306a36Sopenharmony_ci	{ .hw = &bimc_pll_vote.hw },
35162306a36Sopenharmony_ci};
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll6a_map[] = {
35462306a36Sopenharmony_ci	{ P_XO, 0 },
35562306a36Sopenharmony_ci	{ P_GPLL0, 1 },
35662306a36Sopenharmony_ci	{ P_GPLL6_AUX, 2 },
35762306a36Sopenharmony_ci};
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll6a_parent_data[] = {
36062306a36Sopenharmony_ci	{ .fw_name = "xo" },
36162306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
36262306a36Sopenharmony_ci	{ .hw = &gpll6_vote.hw },
36362306a36Sopenharmony_ci};
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll2a_gpll3_gpll6a_map[] = {
36662306a36Sopenharmony_ci	{ P_XO, 0 },
36762306a36Sopenharmony_ci	{ P_GPLL0, 1 },
36862306a36Sopenharmony_ci	{ P_GPLL2_AUX, 4 },
36962306a36Sopenharmony_ci	{ P_GPLL3, 2 },
37062306a36Sopenharmony_ci	{ P_GPLL6_AUX, 3 },
37162306a36Sopenharmony_ci};
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll2a_gpll3_gpll6a_parent_data[] = {
37462306a36Sopenharmony_ci	{ .fw_name = "xo" },
37562306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
37662306a36Sopenharmony_ci	{ .hw = &gpll2_vote.hw },
37762306a36Sopenharmony_ci	{ .hw = &gpll3_vote.hw },
37862306a36Sopenharmony_ci	{ .hw = &gpll6_vote.hw },
37962306a36Sopenharmony_ci};
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
38262306a36Sopenharmony_ci	{ P_XO, 0 },
38362306a36Sopenharmony_ci	{ P_GPLL0, 1 },
38462306a36Sopenharmony_ci	{ P_GPLL2, 2 },
38562306a36Sopenharmony_ci};
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll2_parent_data[] = {
38862306a36Sopenharmony_ci	{ .fw_name = "xo" },
38962306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
39062306a36Sopenharmony_ci	{ .hw = &gpll2_vote.hw },
39162306a36Sopenharmony_ci};
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll2_gpll4_map[] = {
39462306a36Sopenharmony_ci	{ P_XO, 0 },
39562306a36Sopenharmony_ci	{ P_GPLL0, 1 },
39662306a36Sopenharmony_ci	{ P_GPLL2, 3 },
39762306a36Sopenharmony_ci	{ P_GPLL4, 2 },
39862306a36Sopenharmony_ci};
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll2_gpll4_parent_data[] = {
40162306a36Sopenharmony_ci	{ .fw_name = "xo" },
40262306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
40362306a36Sopenharmony_ci	{ .hw = &gpll2_vote.hw },
40462306a36Sopenharmony_ci	{ .hw = &gpll4_vote.hw },
40562306a36Sopenharmony_ci};
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0a_map[] = {
40862306a36Sopenharmony_ci	{ P_XO, 0 },
40962306a36Sopenharmony_ci	{ P_GPLL0_AUX, 2 },
41062306a36Sopenharmony_ci};
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0a_parent_data[] = {
41362306a36Sopenharmony_ci	{ .fw_name = "xo" },
41462306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
41562306a36Sopenharmony_ci};
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = {
41862306a36Sopenharmony_ci	{ P_XO, 0 },
41962306a36Sopenharmony_ci	{ P_GPLL0, 1 },
42062306a36Sopenharmony_ci	{ P_GPLL1_AUX, 2 },
42162306a36Sopenharmony_ci	{ P_SLEEP_CLK, 6 },
42262306a36Sopenharmony_ci};
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll1a_sleep_parent_data[] = {
42562306a36Sopenharmony_ci	{ .fw_name = "xo" },
42662306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
42762306a36Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
42862306a36Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
42962306a36Sopenharmony_ci};
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll1a_gpll6_sleep_map[] = {
43262306a36Sopenharmony_ci	{ P_XO, 0 },
43362306a36Sopenharmony_ci	{ P_GPLL0, 1 },
43462306a36Sopenharmony_ci	{ P_GPLL1_AUX, 2 },
43562306a36Sopenharmony_ci	{ P_GPLL6, 2 },
43662306a36Sopenharmony_ci	{ P_SLEEP_CLK, 6 },
43762306a36Sopenharmony_ci};
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data[] = {
44062306a36Sopenharmony_ci	{ .fw_name = "xo" },
44162306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
44262306a36Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
44362306a36Sopenharmony_ci	{ .hw = &gpll6_vote.hw },
44462306a36Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
44562306a36Sopenharmony_ci};
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll1a_map[] = {
44862306a36Sopenharmony_ci	{ P_XO, 0 },
44962306a36Sopenharmony_ci	{ P_GPLL0, 1 },
45062306a36Sopenharmony_ci	{ P_GPLL1_AUX, 2 },
45162306a36Sopenharmony_ci};
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll1a_parent_data[] = {
45462306a36Sopenharmony_ci	{ .fw_name = "xo" },
45562306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
45662306a36Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
45762306a36Sopenharmony_ci};
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_cistatic const struct parent_map gcc_xo_dsibyte_map[] = {
46062306a36Sopenharmony_ci	{ P_XO, 0, },
46162306a36Sopenharmony_ci	{ P_DSI0_PHYPLL_BYTE, 2 },
46262306a36Sopenharmony_ci};
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_dsibyte_parent_data[] = {
46562306a36Sopenharmony_ci	{ .fw_name = "xo" },
46662306a36Sopenharmony_ci	{ .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
46762306a36Sopenharmony_ci};
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = {
47062306a36Sopenharmony_ci	{ P_XO, 0 },
47162306a36Sopenharmony_ci	{ P_GPLL0_AUX, 2 },
47262306a36Sopenharmony_ci	{ P_DSI0_PHYPLL_BYTE, 1 },
47362306a36Sopenharmony_ci};
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0a_dsibyte_parent_data[] = {
47662306a36Sopenharmony_ci	{ .fw_name = "xo" },
47762306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
47862306a36Sopenharmony_ci	{ .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
47962306a36Sopenharmony_ci};
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_map[] = {
48262306a36Sopenharmony_ci	{ P_XO, 0 },
48362306a36Sopenharmony_ci	{ P_GPLL1, 1 },
48462306a36Sopenharmony_ci	{ P_DSI0_PHYPLL_DSI, 2 },
48562306a36Sopenharmony_ci	{ P_GPLL6, 3 },
48662306a36Sopenharmony_ci	{ P_GPLL3_AUX, 4 },
48762306a36Sopenharmony_ci	{ P_GPLL0_AUX, 5 },
48862306a36Sopenharmony_ci};
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_parent_data[] = {
49162306a36Sopenharmony_ci	{ .fw_name = "xo" },
49262306a36Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
49362306a36Sopenharmony_ci	{ .fw_name = "dsi0pll", .name = "dsi0pll" },
49462306a36Sopenharmony_ci	{ .hw = &gpll6_vote.hw },
49562306a36Sopenharmony_ci	{ .hw = &gpll3_vote.hw },
49662306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
49762306a36Sopenharmony_ci};
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = {
50062306a36Sopenharmony_ci	{ P_XO, 0 },
50162306a36Sopenharmony_ci	{ P_GPLL0_AUX, 2 },
50262306a36Sopenharmony_ci	{ P_DSI0_PHYPLL_DSI, 1 },
50362306a36Sopenharmony_ci};
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0a_dsiphy_parent_data[] = {
50662306a36Sopenharmony_ci	{ .fw_name = "xo" },
50762306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
50862306a36Sopenharmony_ci	{ .fw_name = "dsi0pll", .name = "dsi0pll" },
50962306a36Sopenharmony_ci};
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll5a_gpll6_bimc_map[] = {
51262306a36Sopenharmony_ci	{ P_XO, 0 },
51362306a36Sopenharmony_ci	{ P_GPLL0, 1 },
51462306a36Sopenharmony_ci	{ P_GPLL5_AUX, 3 },
51562306a36Sopenharmony_ci	{ P_GPLL6, 2 },
51662306a36Sopenharmony_ci	{ P_BIMC, 4 },
51762306a36Sopenharmony_ci};
51862306a36Sopenharmony_ci
51962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data[] = {
52062306a36Sopenharmony_ci	{ .fw_name = "xo" },
52162306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
52262306a36Sopenharmony_ci	{ .hw = &gpll5_vote.hw },
52362306a36Sopenharmony_ci	{ .hw = &gpll6_vote.hw },
52462306a36Sopenharmony_ci	{ .hw = &bimc_pll_vote.hw },
52562306a36Sopenharmony_ci};
52662306a36Sopenharmony_ci
52762306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll1_sleep_map[] = {
52862306a36Sopenharmony_ci	{ P_XO, 0 },
52962306a36Sopenharmony_ci	{ P_GPLL0, 1 },
53062306a36Sopenharmony_ci	{ P_GPLL1, 2 },
53162306a36Sopenharmony_ci	{ P_SLEEP_CLK, 6 }
53262306a36Sopenharmony_ci};
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll1_sleep_parent_data[] = {
53562306a36Sopenharmony_ci	{ .fw_name = "xo" },
53662306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
53762306a36Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
53862306a36Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
53962306a36Sopenharmony_ci};
54062306a36Sopenharmony_ci
54162306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll1_epi2s_emclk_sleep_map[] = {
54262306a36Sopenharmony_ci	{ P_XO, 0 },
54362306a36Sopenharmony_ci	{ P_GPLL1, 1 },
54462306a36Sopenharmony_ci	{ P_EXT_PRI_I2S, 2 },
54562306a36Sopenharmony_ci	{ P_EXT_MCLK, 3 },
54662306a36Sopenharmony_ci	{ P_SLEEP_CLK, 6 }
54762306a36Sopenharmony_ci};
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll1_epi2s_emclk_sleep_parent_data[] = {
55062306a36Sopenharmony_ci	{ .fw_name = "xo" },
55162306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
55262306a36Sopenharmony_ci	{ .fw_name = "ext_pri_i2s", .name = "ext_pri_i2s" },
55362306a36Sopenharmony_ci	{ .fw_name = "ext_mclk", .name = "ext_mclk" },
55462306a36Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
55562306a36Sopenharmony_ci};
55662306a36Sopenharmony_ci
55762306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll1_esi2s_emclk_sleep_map[] = {
55862306a36Sopenharmony_ci	{ P_XO, 0 },
55962306a36Sopenharmony_ci	{ P_GPLL1, 1 },
56062306a36Sopenharmony_ci	{ P_EXT_SEC_I2S, 2 },
56162306a36Sopenharmony_ci	{ P_EXT_MCLK, 3 },
56262306a36Sopenharmony_ci	{ P_SLEEP_CLK, 6 }
56362306a36Sopenharmony_ci};
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll1_esi2s_emclk_sleep_parent_data[] = {
56662306a36Sopenharmony_ci	{ .fw_name = "xo" },
56762306a36Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
56862306a36Sopenharmony_ci	{ .fw_name = "ext_sec_i2s", .name = "ext_sec_i2s" },
56962306a36Sopenharmony_ci	{ .fw_name = "ext_mclk", .name = "ext_mclk" },
57062306a36Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
57162306a36Sopenharmony_ci};
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_cistatic const struct parent_map gcc_xo_sleep_map[] = {
57462306a36Sopenharmony_ci	{ P_XO, 0 },
57562306a36Sopenharmony_ci	{ P_SLEEP_CLK, 6 }
57662306a36Sopenharmony_ci};
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_sleep_parent_data[] = {
57962306a36Sopenharmony_ci	{ .fw_name = "xo" },
58062306a36Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
58162306a36Sopenharmony_ci};
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll1_emclk_sleep_map[] = {
58462306a36Sopenharmony_ci	{ P_XO, 0 },
58562306a36Sopenharmony_ci	{ P_GPLL1, 1 },
58662306a36Sopenharmony_ci	{ P_EXT_MCLK, 2 },
58762306a36Sopenharmony_ci	{ P_SLEEP_CLK, 6 }
58862306a36Sopenharmony_ci};
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll1_emclk_sleep_parent_data[] = {
59162306a36Sopenharmony_ci	{ .fw_name = "xo" },
59262306a36Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
59362306a36Sopenharmony_ci	{ .fw_name = "ext_mclk", .name = "ext_mclk" },
59462306a36Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
59562306a36Sopenharmony_ci};
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll6_gpll0_parent_data[] = {
59862306a36Sopenharmony_ci	{ .fw_name = "xo" },
59962306a36Sopenharmony_ci	{ .hw = &gpll6_vote.hw },
60062306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
60162306a36Sopenharmony_ci};
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll6_gpll0a_parent_data[] = {
60462306a36Sopenharmony_ci	{ .fw_name = "xo" },
60562306a36Sopenharmony_ci	{ .hw = &gpll6_vote.hw },
60662306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
60762306a36Sopenharmony_ci};
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_cistatic struct clk_rcg2 pcnoc_bfdcd_clk_src = {
61062306a36Sopenharmony_ci	.cmd_rcgr = 0x27000,
61162306a36Sopenharmony_ci	.hid_width = 5,
61262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
61362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
61462306a36Sopenharmony_ci		.name = "pcnoc_bfdcd_clk_src",
61562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
61662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
61762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
61862306a36Sopenharmony_ci	},
61962306a36Sopenharmony_ci};
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_cistatic struct clk_rcg2 system_noc_bfdcd_clk_src = {
62262306a36Sopenharmony_ci	.cmd_rcgr = 0x26004,
62362306a36Sopenharmony_ci	.hid_width = 5,
62462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6a_map,
62562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
62662306a36Sopenharmony_ci		.name = "system_noc_bfdcd_clk_src",
62762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll6a_parent_data,
62862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6a_parent_data),
62962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
63062306a36Sopenharmony_ci	},
63162306a36Sopenharmony_ci};
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_cistatic struct clk_rcg2 bimc_ddr_clk_src = {
63462306a36Sopenharmony_ci	.cmd_rcgr = 0x32024,
63562306a36Sopenharmony_ci	.hid_width = 5,
63662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_bimc_map,
63762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
63862306a36Sopenharmony_ci		.name = "bimc_ddr_clk_src",
63962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_bimc_parent_data,
64062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc_parent_data),
64162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
64262306a36Sopenharmony_ci		.flags = CLK_GET_RATE_NOCACHE,
64362306a36Sopenharmony_ci	},
64462306a36Sopenharmony_ci};
64562306a36Sopenharmony_ci
64662306a36Sopenharmony_cistatic struct clk_rcg2 system_mm_noc_bfdcd_clk_src = {
64762306a36Sopenharmony_ci	.cmd_rcgr = 0x2600c,
64862306a36Sopenharmony_ci	.hid_width = 5,
64962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6a_map,
65062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
65162306a36Sopenharmony_ci		.name = "system_mm_noc_bfdcd_clk_src",
65262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll6a_parent_data,
65362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6a_parent_data),
65462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
65562306a36Sopenharmony_ci	},
65662306a36Sopenharmony_ci};
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = {
65962306a36Sopenharmony_ci	F(40000000, P_GPLL0, 10, 1, 2),
66062306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
66162306a36Sopenharmony_ci	{ }
66262306a36Sopenharmony_ci};
66362306a36Sopenharmony_ci
66462306a36Sopenharmony_cistatic struct clk_rcg2 camss_ahb_clk_src = {
66562306a36Sopenharmony_ci	.cmd_rcgr = 0x5a000,
66662306a36Sopenharmony_ci	.mnd_width = 8,
66762306a36Sopenharmony_ci	.hid_width = 5,
66862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
66962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_ahb_clk,
67062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
67162306a36Sopenharmony_ci		.name = "camss_ahb_clk_src",
67262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
67362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
67462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
67562306a36Sopenharmony_ci	},
67662306a36Sopenharmony_ci};
67762306a36Sopenharmony_ci
67862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_apss_ahb_clk[] = {
67962306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
68062306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
68162306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
68262306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
68362306a36Sopenharmony_ci	{ }
68462306a36Sopenharmony_ci};
68562306a36Sopenharmony_ci
68662306a36Sopenharmony_cistatic struct clk_rcg2 apss_ahb_clk_src = {
68762306a36Sopenharmony_ci	.cmd_rcgr = 0x46000,
68862306a36Sopenharmony_ci	.hid_width = 5,
68962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
69062306a36Sopenharmony_ci	.freq_tbl = ftbl_apss_ahb_clk,
69162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
69262306a36Sopenharmony_ci		.name = "apss_ahb_clk_src",
69362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
69462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
69562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
69662306a36Sopenharmony_ci	},
69762306a36Sopenharmony_ci};
69862306a36Sopenharmony_ci
69962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_csi0_1_clk[] = {
70062306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0,	0),
70162306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0,	0),
70262306a36Sopenharmony_ci	{ }
70362306a36Sopenharmony_ci};
70462306a36Sopenharmony_ci
70562306a36Sopenharmony_cistatic struct clk_rcg2 csi0_clk_src = {
70662306a36Sopenharmony_ci	.cmd_rcgr = 0x4e020,
70762306a36Sopenharmony_ci	.hid_width = 5,
70862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
70962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0_1_clk,
71062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
71162306a36Sopenharmony_ci		.name = "csi0_clk_src",
71262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
71362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
71462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
71562306a36Sopenharmony_ci	},
71662306a36Sopenharmony_ci};
71762306a36Sopenharmony_ci
71862306a36Sopenharmony_cistatic struct clk_rcg2 csi1_clk_src = {
71962306a36Sopenharmony_ci	.cmd_rcgr = 0x4f020,
72062306a36Sopenharmony_ci	.hid_width = 5,
72162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
72262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0_1_clk,
72362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
72462306a36Sopenharmony_ci		.name = "csi1_clk_src",
72562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
72662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
72762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
72862306a36Sopenharmony_ci	},
72962306a36Sopenharmony_ci};
73062306a36Sopenharmony_ci
73162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = {
73262306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
73362306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
73462306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
73562306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
73662306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
73762306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
73862306a36Sopenharmony_ci	F(220000000, P_GPLL3, 5, 0, 0),
73962306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
74062306a36Sopenharmony_ci	F(310000000, P_GPLL2_AUX, 3, 0, 0),
74162306a36Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
74262306a36Sopenharmony_ci	F(465000000, P_GPLL2_AUX, 2, 0, 0),
74362306a36Sopenharmony_ci	F(550000000, P_GPLL3, 2, 0, 0),
74462306a36Sopenharmony_ci	{ }
74562306a36Sopenharmony_ci};
74662306a36Sopenharmony_ci
74762306a36Sopenharmony_cistatic struct clk_rcg2 gfx3d_clk_src = {
74862306a36Sopenharmony_ci	.cmd_rcgr = 0x59000,
74962306a36Sopenharmony_ci	.hid_width = 5,
75062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll2a_gpll3_gpll6a_map,
75162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_oxili_gfx3d_clk,
75262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
75362306a36Sopenharmony_ci		.name = "gfx3d_clk_src",
75462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll2a_gpll3_gpll6a_parent_data,
75562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2a_gpll3_gpll6a_parent_data),
75662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
75762306a36Sopenharmony_ci	},
75862306a36Sopenharmony_ci};
75962306a36Sopenharmony_ci
76062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
76162306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
76262306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
76362306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
76462306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
76562306a36Sopenharmony_ci	F(177780000, P_GPLL0, 4.5, 0, 0),
76662306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
76762306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
76862306a36Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
76962306a36Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
77062306a36Sopenharmony_ci	F(465000000, P_GPLL2, 2, 0, 0),
77162306a36Sopenharmony_ci	F(480000000, P_GPLL4, 2.5, 0, 0),
77262306a36Sopenharmony_ci	F(600000000, P_GPLL4, 2, 0, 0),
77362306a36Sopenharmony_ci	{ }
77462306a36Sopenharmony_ci};
77562306a36Sopenharmony_ci
77662306a36Sopenharmony_cistatic struct clk_rcg2 vfe0_clk_src = {
77762306a36Sopenharmony_ci	.cmd_rcgr = 0x58000,
77862306a36Sopenharmony_ci	.hid_width = 5,
77962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll2_gpll4_map,
78062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_vfe0_clk,
78162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
78262306a36Sopenharmony_ci		.name = "vfe0_clk_src",
78362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll2_gpll4_parent_data,
78462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2_gpll4_parent_data),
78562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
78662306a36Sopenharmony_ci	},
78762306a36Sopenharmony_ci};
78862306a36Sopenharmony_ci
78962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
79062306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
79162306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
79262306a36Sopenharmony_ci	{ }
79362306a36Sopenharmony_ci};
79462306a36Sopenharmony_ci
79562306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
79662306a36Sopenharmony_ci	.cmd_rcgr = 0x0200c,
79762306a36Sopenharmony_ci	.hid_width = 5,
79862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
79962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
80062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
80162306a36Sopenharmony_ci		.name = "blsp1_qup1_i2c_apps_clk_src",
80262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
80362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
80462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
80562306a36Sopenharmony_ci	},
80662306a36Sopenharmony_ci};
80762306a36Sopenharmony_ci
80862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
80962306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
81062306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
81162306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
81262306a36Sopenharmony_ci	F(16000000, P_GPLL0, 10, 1, 5),
81362306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
81462306a36Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
81562306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
81662306a36Sopenharmony_ci	{ }
81762306a36Sopenharmony_ci};
81862306a36Sopenharmony_ci
81962306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
82062306a36Sopenharmony_ci	.cmd_rcgr = 0x02024,
82162306a36Sopenharmony_ci	.mnd_width = 8,
82262306a36Sopenharmony_ci	.hid_width = 5,
82362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
82462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
82562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
82662306a36Sopenharmony_ci		.name = "blsp1_qup1_spi_apps_clk_src",
82762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
82862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
82962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
83062306a36Sopenharmony_ci	},
83162306a36Sopenharmony_ci};
83262306a36Sopenharmony_ci
83362306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
83462306a36Sopenharmony_ci	.cmd_rcgr = 0x03000,
83562306a36Sopenharmony_ci	.hid_width = 5,
83662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
83762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
83862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
83962306a36Sopenharmony_ci		.name = "blsp1_qup2_i2c_apps_clk_src",
84062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
84162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
84262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
84362306a36Sopenharmony_ci	},
84462306a36Sopenharmony_ci};
84562306a36Sopenharmony_ci
84662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
84762306a36Sopenharmony_ci	.cmd_rcgr = 0x03014,
84862306a36Sopenharmony_ci	.mnd_width = 8,
84962306a36Sopenharmony_ci	.hid_width = 5,
85062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
85162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
85262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
85362306a36Sopenharmony_ci		.name = "blsp1_qup2_spi_apps_clk_src",
85462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
85562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
85662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
85762306a36Sopenharmony_ci	},
85862306a36Sopenharmony_ci};
85962306a36Sopenharmony_ci
86062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
86162306a36Sopenharmony_ci	.cmd_rcgr = 0x04000,
86262306a36Sopenharmony_ci	.hid_width = 5,
86362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
86462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
86562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
86662306a36Sopenharmony_ci		.name = "blsp1_qup3_i2c_apps_clk_src",
86762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
86862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
86962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
87062306a36Sopenharmony_ci	},
87162306a36Sopenharmony_ci};
87262306a36Sopenharmony_ci
87362306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
87462306a36Sopenharmony_ci	.cmd_rcgr = 0x04024,
87562306a36Sopenharmony_ci	.mnd_width = 8,
87662306a36Sopenharmony_ci	.hid_width = 5,
87762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
87862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
87962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
88062306a36Sopenharmony_ci		.name = "blsp1_qup3_spi_apps_clk_src",
88162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
88262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
88362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
88462306a36Sopenharmony_ci	},
88562306a36Sopenharmony_ci};
88662306a36Sopenharmony_ci
88762306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
88862306a36Sopenharmony_ci	.cmd_rcgr = 0x05000,
88962306a36Sopenharmony_ci	.hid_width = 5,
89062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
89162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
89262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
89362306a36Sopenharmony_ci		.name = "blsp1_qup4_i2c_apps_clk_src",
89462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
89562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
89662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
89762306a36Sopenharmony_ci	},
89862306a36Sopenharmony_ci};
89962306a36Sopenharmony_ci
90062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
90162306a36Sopenharmony_ci	.cmd_rcgr = 0x05024,
90262306a36Sopenharmony_ci	.mnd_width = 8,
90362306a36Sopenharmony_ci	.hid_width = 5,
90462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
90562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
90662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
90762306a36Sopenharmony_ci		.name = "blsp1_qup4_spi_apps_clk_src",
90862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
90962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
91062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
91162306a36Sopenharmony_ci	},
91262306a36Sopenharmony_ci};
91362306a36Sopenharmony_ci
91462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
91562306a36Sopenharmony_ci	.cmd_rcgr = 0x06000,
91662306a36Sopenharmony_ci	.hid_width = 5,
91762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
91862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
91962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
92062306a36Sopenharmony_ci		.name = "blsp1_qup5_i2c_apps_clk_src",
92162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
92262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
92362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
92462306a36Sopenharmony_ci	},
92562306a36Sopenharmony_ci};
92662306a36Sopenharmony_ci
92762306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
92862306a36Sopenharmony_ci	.cmd_rcgr = 0x06024,
92962306a36Sopenharmony_ci	.mnd_width = 8,
93062306a36Sopenharmony_ci	.hid_width = 5,
93162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
93262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
93362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
93462306a36Sopenharmony_ci		.name = "blsp1_qup5_spi_apps_clk_src",
93562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
93662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
93762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
93862306a36Sopenharmony_ci	},
93962306a36Sopenharmony_ci};
94062306a36Sopenharmony_ci
94162306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
94262306a36Sopenharmony_ci	.cmd_rcgr = 0x07000,
94362306a36Sopenharmony_ci	.hid_width = 5,
94462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
94562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
94662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
94762306a36Sopenharmony_ci		.name = "blsp1_qup6_i2c_apps_clk_src",
94862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
94962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
95062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
95162306a36Sopenharmony_ci	},
95262306a36Sopenharmony_ci};
95362306a36Sopenharmony_ci
95462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
95562306a36Sopenharmony_ci	.cmd_rcgr = 0x07024,
95662306a36Sopenharmony_ci	.mnd_width = 8,
95762306a36Sopenharmony_ci	.hid_width = 5,
95862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
95962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
96062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
96162306a36Sopenharmony_ci		.name = "blsp1_qup6_spi_apps_clk_src",
96262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
96362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
96462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
96562306a36Sopenharmony_ci	},
96662306a36Sopenharmony_ci};
96762306a36Sopenharmony_ci
96862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
96962306a36Sopenharmony_ci	F(3686400, P_GPLL0, 1, 72, 15625),
97062306a36Sopenharmony_ci	F(7372800, P_GPLL0, 1, 144, 15625),
97162306a36Sopenharmony_ci	F(14745600, P_GPLL0, 1, 288, 15625),
97262306a36Sopenharmony_ci	F(16000000, P_GPLL0, 10, 1, 5),
97362306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
97462306a36Sopenharmony_ci	F(24000000, P_GPLL0, 1, 3, 100),
97562306a36Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
97662306a36Sopenharmony_ci	F(32000000, P_GPLL0, 1, 1, 25),
97762306a36Sopenharmony_ci	F(40000000, P_GPLL0, 1, 1, 20),
97862306a36Sopenharmony_ci	F(46400000, P_GPLL0, 1, 29, 500),
97962306a36Sopenharmony_ci	F(48000000, P_GPLL0, 1, 3, 50),
98062306a36Sopenharmony_ci	F(51200000, P_GPLL0, 1, 8, 125),
98162306a36Sopenharmony_ci	F(56000000, P_GPLL0, 1, 7, 100),
98262306a36Sopenharmony_ci	F(58982400, P_GPLL0, 1, 1152, 15625),
98362306a36Sopenharmony_ci	F(60000000, P_GPLL0, 1, 3, 40),
98462306a36Sopenharmony_ci	{ }
98562306a36Sopenharmony_ci};
98662306a36Sopenharmony_ci
98762306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart1_apps_clk_src = {
98862306a36Sopenharmony_ci	.cmd_rcgr = 0x02044,
98962306a36Sopenharmony_ci	.mnd_width = 16,
99062306a36Sopenharmony_ci	.hid_width = 5,
99162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
99262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
99362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
99462306a36Sopenharmony_ci		.name = "blsp1_uart1_apps_clk_src",
99562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
99662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
99762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
99862306a36Sopenharmony_ci	},
99962306a36Sopenharmony_ci};
100062306a36Sopenharmony_ci
100162306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart2_apps_clk_src = {
100262306a36Sopenharmony_ci	.cmd_rcgr = 0x03034,
100362306a36Sopenharmony_ci	.mnd_width = 16,
100462306a36Sopenharmony_ci	.hid_width = 5,
100562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
100662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
100762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
100862306a36Sopenharmony_ci		.name = "blsp1_uart2_apps_clk_src",
100962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
101062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
101162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
101262306a36Sopenharmony_ci	},
101362306a36Sopenharmony_ci};
101462306a36Sopenharmony_ci
101562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_cci_clk[] = {
101662306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
101762306a36Sopenharmony_ci	F(37500000, P_GPLL0, 1, 3, 64),
101862306a36Sopenharmony_ci	{ }
101962306a36Sopenharmony_ci};
102062306a36Sopenharmony_ci
102162306a36Sopenharmony_cistatic struct clk_rcg2 cci_clk_src = {
102262306a36Sopenharmony_ci	.cmd_rcgr = 0x51000,
102362306a36Sopenharmony_ci	.mnd_width = 8,
102462306a36Sopenharmony_ci	.hid_width = 5,
102562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0a_map,
102662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_cci_clk,
102762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
102862306a36Sopenharmony_ci		.name = "cci_clk_src",
102962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0a_parent_data,
103062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0a_parent_data),
103162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
103262306a36Sopenharmony_ci	},
103362306a36Sopenharmony_ci};
103462306a36Sopenharmony_ci
103562306a36Sopenharmony_ci/*
103662306a36Sopenharmony_ci * This is a frequency table for "General Purpose" clocks.
103762306a36Sopenharmony_ci * These clocks can be muxed to the SoC pins and may be used by
103862306a36Sopenharmony_ci * external devices. They're often used as PWM source.
103962306a36Sopenharmony_ci *
104062306a36Sopenharmony_ci * See comment at ftbl_gcc_gp1_3_clk.
104162306a36Sopenharmony_ci */
104262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = {
104362306a36Sopenharmony_ci	F(10000,   P_XO,    16,  1, 120),
104462306a36Sopenharmony_ci	F(100000,  P_XO,    16,  1,  12),
104562306a36Sopenharmony_ci	F(500000,  P_GPLL0, 16,  1, 100),
104662306a36Sopenharmony_ci	F(1000000, P_GPLL0, 16,  1,  50),
104762306a36Sopenharmony_ci	F(2500000, P_GPLL0, 16,  1,  20),
104862306a36Sopenharmony_ci	F(5000000, P_GPLL0, 16,  1,  10),
104962306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
105062306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
105162306a36Sopenharmony_ci	{ }
105262306a36Sopenharmony_ci};
105362306a36Sopenharmony_ci
105462306a36Sopenharmony_cistatic struct clk_rcg2 camss_gp0_clk_src = {
105562306a36Sopenharmony_ci	.cmd_rcgr = 0x54000,
105662306a36Sopenharmony_ci	.mnd_width = 8,
105762306a36Sopenharmony_ci	.hid_width = 5,
105862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
105962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_gp0_1_clk,
106062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
106162306a36Sopenharmony_ci		.name = "camss_gp0_clk_src",
106262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
106362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep_parent_data),
106462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
106562306a36Sopenharmony_ci	},
106662306a36Sopenharmony_ci};
106762306a36Sopenharmony_ci
106862306a36Sopenharmony_cistatic struct clk_rcg2 camss_gp1_clk_src = {
106962306a36Sopenharmony_ci	.cmd_rcgr = 0x55000,
107062306a36Sopenharmony_ci	.mnd_width = 8,
107162306a36Sopenharmony_ci	.hid_width = 5,
107262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
107362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_gp0_1_clk,
107462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
107562306a36Sopenharmony_ci		.name = "camss_gp1_clk_src",
107662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
107762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep_parent_data),
107862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
107962306a36Sopenharmony_ci	},
108062306a36Sopenharmony_ci};
108162306a36Sopenharmony_ci
108262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = {
108362306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0,	0),
108462306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0,	0),
108562306a36Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
108662306a36Sopenharmony_ci	{ }
108762306a36Sopenharmony_ci};
108862306a36Sopenharmony_ci
108962306a36Sopenharmony_cistatic struct clk_rcg2 jpeg0_clk_src = {
109062306a36Sopenharmony_ci	.cmd_rcgr = 0x57000,
109162306a36Sopenharmony_ci	.hid_width = 5,
109262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
109362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_jpeg0_clk,
109462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
109562306a36Sopenharmony_ci		.name = "jpeg0_clk_src",
109662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
109762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
109862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
109962306a36Sopenharmony_ci	},
110062306a36Sopenharmony_ci};
110162306a36Sopenharmony_ci
110262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = {
110362306a36Sopenharmony_ci	F(24000000, P_GPLL0, 1, 1, 45),
110462306a36Sopenharmony_ci	F(66670000, P_GPLL0, 12, 0, 0),
110562306a36Sopenharmony_ci	{ }
110662306a36Sopenharmony_ci};
110762306a36Sopenharmony_ci
110862306a36Sopenharmony_cistatic struct clk_rcg2 mclk0_clk_src = {
110962306a36Sopenharmony_ci	.cmd_rcgr = 0x52000,
111062306a36Sopenharmony_ci	.mnd_width = 8,
111162306a36Sopenharmony_ci	.hid_width = 5,
111262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_gpll6_sleep_map,
111362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
111462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
111562306a36Sopenharmony_ci		.name = "mclk0_clk_src",
111662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data,
111762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data),
111862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
111962306a36Sopenharmony_ci	},
112062306a36Sopenharmony_ci};
112162306a36Sopenharmony_ci
112262306a36Sopenharmony_cistatic struct clk_rcg2 mclk1_clk_src = {
112362306a36Sopenharmony_ci	.cmd_rcgr = 0x53000,
112462306a36Sopenharmony_ci	.mnd_width = 8,
112562306a36Sopenharmony_ci	.hid_width = 5,
112662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_gpll6_sleep_map,
112762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
112862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
112962306a36Sopenharmony_ci		.name = "mclk1_clk_src",
113062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data,
113162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_gpll6_sleep_parent_data),
113262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
113362306a36Sopenharmony_ci	},
113462306a36Sopenharmony_ci};
113562306a36Sopenharmony_ci
113662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = {
113762306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0,	0),
113862306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0,	0),
113962306a36Sopenharmony_ci	{ }
114062306a36Sopenharmony_ci};
114162306a36Sopenharmony_ci
114262306a36Sopenharmony_cistatic struct clk_rcg2 csi0phytimer_clk_src = {
114362306a36Sopenharmony_ci	.cmd_rcgr = 0x4e000,
114462306a36Sopenharmony_ci	.hid_width = 5,
114562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_map,
114662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
114762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
114862306a36Sopenharmony_ci		.name = "csi0phytimer_clk_src",
114962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_parent_data,
115062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_parent_data),
115162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
115262306a36Sopenharmony_ci	},
115362306a36Sopenharmony_ci};
115462306a36Sopenharmony_ci
115562306a36Sopenharmony_cistatic struct clk_rcg2 csi1phytimer_clk_src = {
115662306a36Sopenharmony_ci	.cmd_rcgr = 0x4f000,
115762306a36Sopenharmony_ci	.hid_width = 5,
115862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_map,
115962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
116062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
116162306a36Sopenharmony_ci		.name = "csi1phytimer_clk_src",
116262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_parent_data,
116362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_parent_data),
116462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
116562306a36Sopenharmony_ci	},
116662306a36Sopenharmony_ci};
116762306a36Sopenharmony_ci
116862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = {
116962306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
117062306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
117162306a36Sopenharmony_ci	F(228570000, P_GPLL0, 3.5, 0, 0),
117262306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
117362306a36Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
117462306a36Sopenharmony_ci	F(465000000, P_GPLL2, 2, 0, 0),
117562306a36Sopenharmony_ci	{ }
117662306a36Sopenharmony_ci};
117762306a36Sopenharmony_ci
117862306a36Sopenharmony_cistatic struct clk_rcg2 cpp_clk_src = {
117962306a36Sopenharmony_ci	.cmd_rcgr = 0x58018,
118062306a36Sopenharmony_ci	.hid_width = 5,
118162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll2_map,
118262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_camss_cpp_clk,
118362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
118462306a36Sopenharmony_ci		.name = "cpp_clk_src",
118562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll2_parent_data,
118662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2_parent_data),
118762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
118862306a36Sopenharmony_ci	},
118962306a36Sopenharmony_ci};
119062306a36Sopenharmony_ci
119162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_crypto_clk[] = {
119262306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
119362306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
119462306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
119562306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
119662306a36Sopenharmony_ci	{ }
119762306a36Sopenharmony_ci};
119862306a36Sopenharmony_ci
119962306a36Sopenharmony_ci/* This is not in the documentation but is in the downstream driver */
120062306a36Sopenharmony_cistatic struct clk_rcg2 crypto_clk_src = {
120162306a36Sopenharmony_ci	.cmd_rcgr = 0x16004,
120262306a36Sopenharmony_ci	.hid_width = 5,
120362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
120462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_crypto_clk,
120562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
120662306a36Sopenharmony_ci		.name = "crypto_clk_src",
120762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
120862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
120962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
121062306a36Sopenharmony_ci	},
121162306a36Sopenharmony_ci};
121262306a36Sopenharmony_ci
121362306a36Sopenharmony_ci/*
121462306a36Sopenharmony_ci * This is a frequency table for "General Purpose" clocks.
121562306a36Sopenharmony_ci * These clocks can be muxed to the SoC pins and may be used by
121662306a36Sopenharmony_ci * external devices. They're often used as PWM source.
121762306a36Sopenharmony_ci *
121862306a36Sopenharmony_ci * Please note that MND divider must be enabled for duty-cycle
121962306a36Sopenharmony_ci * control to be possible. (M != N) Also since D register is configured
122062306a36Sopenharmony_ci * with a value multiplied by 2, and duty cycle is calculated as
122162306a36Sopenharmony_ci *                             (2 * D) % 2^W
122262306a36Sopenharmony_ci *                DutyCycle = ----------------
122362306a36Sopenharmony_ci *                              2 * (N % 2^W)
122462306a36Sopenharmony_ci * (where W = .mnd_width)
122562306a36Sopenharmony_ci * N must be half or less than maximum value for the register.
122662306a36Sopenharmony_ci * Otherwise duty-cycle control would be limited.
122762306a36Sopenharmony_ci * (e.g. for 8-bit NMD N should be less than 128)
122862306a36Sopenharmony_ci */
122962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
123062306a36Sopenharmony_ci	F(10000,   P_XO,    16,  1, 120),
123162306a36Sopenharmony_ci	F(100000,  P_XO,    16,  1,  12),
123262306a36Sopenharmony_ci	F(500000,  P_GPLL0, 16,  1, 100),
123362306a36Sopenharmony_ci	F(1000000, P_GPLL0, 16,  1,  50),
123462306a36Sopenharmony_ci	F(2500000, P_GPLL0, 16,  1,  20),
123562306a36Sopenharmony_ci	F(5000000, P_GPLL0, 16,  1,  10),
123662306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0,	0),
123762306a36Sopenharmony_ci	{ }
123862306a36Sopenharmony_ci};
123962306a36Sopenharmony_ci
124062306a36Sopenharmony_cistatic struct clk_rcg2 gp1_clk_src = {
124162306a36Sopenharmony_ci	.cmd_rcgr = 0x08004,
124262306a36Sopenharmony_ci	.mnd_width = 8,
124362306a36Sopenharmony_ci	.hid_width = 5,
124462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
124562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_3_clk,
124662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
124762306a36Sopenharmony_ci		.name = "gp1_clk_src",
124862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
124962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep_parent_data),
125062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
125162306a36Sopenharmony_ci	},
125262306a36Sopenharmony_ci};
125362306a36Sopenharmony_ci
125462306a36Sopenharmony_cistatic struct clk_rcg2 gp2_clk_src = {
125562306a36Sopenharmony_ci	.cmd_rcgr = 0x09004,
125662306a36Sopenharmony_ci	.mnd_width = 8,
125762306a36Sopenharmony_ci	.hid_width = 5,
125862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
125962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_3_clk,
126062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
126162306a36Sopenharmony_ci		.name = "gp2_clk_src",
126262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
126362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep_parent_data),
126462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
126562306a36Sopenharmony_ci	},
126662306a36Sopenharmony_ci};
126762306a36Sopenharmony_ci
126862306a36Sopenharmony_cistatic struct clk_rcg2 gp3_clk_src = {
126962306a36Sopenharmony_ci	.cmd_rcgr = 0x0a004,
127062306a36Sopenharmony_ci	.mnd_width = 8,
127162306a36Sopenharmony_ci	.hid_width = 5,
127262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
127362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_3_clk,
127462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
127562306a36Sopenharmony_ci		.name = "gp3_clk_src",
127662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1a_sleep_parent_data,
127762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep_parent_data),
127862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
127962306a36Sopenharmony_ci	},
128062306a36Sopenharmony_ci};
128162306a36Sopenharmony_ci
128262306a36Sopenharmony_cistatic struct clk_rcg2 byte0_clk_src = {
128362306a36Sopenharmony_ci	.cmd_rcgr = 0x4d044,
128462306a36Sopenharmony_ci	.hid_width = 5,
128562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0a_dsibyte_map,
128662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
128762306a36Sopenharmony_ci		.name = "byte0_clk_src",
128862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0a_dsibyte_parent_data,
128962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsibyte_parent_data),
129062306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
129162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
129262306a36Sopenharmony_ci	},
129362306a36Sopenharmony_ci};
129462306a36Sopenharmony_ci
129562306a36Sopenharmony_cistatic struct clk_rcg2 byte1_clk_src = {
129662306a36Sopenharmony_ci	.cmd_rcgr = 0x4d0b0,
129762306a36Sopenharmony_ci	.hid_width = 5,
129862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0a_dsibyte_map,
129962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
130062306a36Sopenharmony_ci		.name = "byte1_clk_src",
130162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0a_dsibyte_parent_data,
130262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsibyte_parent_data),
130362306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
130462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
130562306a36Sopenharmony_ci	},
130662306a36Sopenharmony_ci};
130762306a36Sopenharmony_ci
130862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_mdss_esc_clk[] = {
130962306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
131062306a36Sopenharmony_ci	{ }
131162306a36Sopenharmony_ci};
131262306a36Sopenharmony_ci
131362306a36Sopenharmony_cistatic struct clk_rcg2 esc0_clk_src = {
131462306a36Sopenharmony_ci	.cmd_rcgr = 0x4d060,
131562306a36Sopenharmony_ci	.hid_width = 5,
131662306a36Sopenharmony_ci	.parent_map = gcc_xo_dsibyte_map,
131762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_mdss_esc_clk,
131862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
131962306a36Sopenharmony_ci		.name = "esc0_clk_src",
132062306a36Sopenharmony_ci		.parent_data = gcc_xo_dsibyte_parent_data,
132162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_dsibyte_parent_data),
132262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
132362306a36Sopenharmony_ci	},
132462306a36Sopenharmony_ci};
132562306a36Sopenharmony_ci
132662306a36Sopenharmony_cistatic struct clk_rcg2 esc1_clk_src = {
132762306a36Sopenharmony_ci	.cmd_rcgr = 0x4d0a8,
132862306a36Sopenharmony_ci	.hid_width = 5,
132962306a36Sopenharmony_ci	.parent_map = gcc_xo_dsibyte_map,
133062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_mdss_esc_clk,
133162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
133262306a36Sopenharmony_ci		.name = "esc1_clk_src",
133362306a36Sopenharmony_ci		.parent_data = gcc_xo_dsibyte_parent_data,
133462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_dsibyte_parent_data),
133562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
133662306a36Sopenharmony_ci	},
133762306a36Sopenharmony_ci};
133862306a36Sopenharmony_ci
133962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = {
134062306a36Sopenharmony_ci	F(50000000, P_GPLL0_AUX, 16, 0, 0),
134162306a36Sopenharmony_ci	F(80000000, P_GPLL0_AUX, 10, 0, 0),
134262306a36Sopenharmony_ci	F(100000000, P_GPLL0_AUX, 8, 0, 0),
134362306a36Sopenharmony_ci	F(145500000, P_GPLL0_AUX, 5.5, 0, 0),
134462306a36Sopenharmony_ci	F(153600000, P_GPLL0, 4, 0, 0),
134562306a36Sopenharmony_ci	F(160000000, P_GPLL0_AUX, 5, 0, 0),
134662306a36Sopenharmony_ci	F(177780000, P_GPLL0_AUX, 4.5, 0, 0),
134762306a36Sopenharmony_ci	F(200000000, P_GPLL0_AUX, 4, 0, 0),
134862306a36Sopenharmony_ci	F(266670000, P_GPLL0_AUX, 3, 0, 0),
134962306a36Sopenharmony_ci	F(307200000, P_GPLL1, 2, 0, 0),
135062306a36Sopenharmony_ci	F(366670000, P_GPLL3_AUX, 3, 0, 0),
135162306a36Sopenharmony_ci	{ }
135262306a36Sopenharmony_ci};
135362306a36Sopenharmony_ci
135462306a36Sopenharmony_cistatic struct clk_rcg2 mdp_clk_src = {
135562306a36Sopenharmony_ci	.cmd_rcgr = 0x4d014,
135662306a36Sopenharmony_ci	.hid_width = 5,
135762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_map,
135862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_mdss_mdp_clk,
135962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
136062306a36Sopenharmony_ci		.name = "mdp_clk_src",
136162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_parent_data,
136262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll1_dsiphy_gpll6_gpll3a_gpll0a_parent_data),
136362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
136462306a36Sopenharmony_ci	},
136562306a36Sopenharmony_ci};
136662306a36Sopenharmony_ci
136762306a36Sopenharmony_cistatic struct clk_rcg2 pclk0_clk_src = {
136862306a36Sopenharmony_ci	.cmd_rcgr = 0x4d000,
136962306a36Sopenharmony_ci	.mnd_width = 8,
137062306a36Sopenharmony_ci	.hid_width = 5,
137162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0a_dsiphy_map,
137262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
137362306a36Sopenharmony_ci		.name = "pclk0_clk_src",
137462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0a_dsiphy_parent_data,
137562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsiphy_parent_data),
137662306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
137762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
137862306a36Sopenharmony_ci	},
137962306a36Sopenharmony_ci};
138062306a36Sopenharmony_ci
138162306a36Sopenharmony_cistatic struct clk_rcg2 pclk1_clk_src = {
138262306a36Sopenharmony_ci	.cmd_rcgr = 0x4d0b8,
138362306a36Sopenharmony_ci	.mnd_width = 8,
138462306a36Sopenharmony_ci	.hid_width = 5,
138562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0a_dsiphy_map,
138662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
138762306a36Sopenharmony_ci		.name = "pclk1_clk_src",
138862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0a_dsiphy_parent_data,
138962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsiphy_parent_data),
139062306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
139162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
139262306a36Sopenharmony_ci	},
139362306a36Sopenharmony_ci};
139462306a36Sopenharmony_ci
139562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = {
139662306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0,	0),
139762306a36Sopenharmony_ci	{ }
139862306a36Sopenharmony_ci};
139962306a36Sopenharmony_ci
140062306a36Sopenharmony_cistatic struct clk_rcg2 vsync_clk_src = {
140162306a36Sopenharmony_ci	.cmd_rcgr = 0x4d02c,
140262306a36Sopenharmony_ci	.hid_width = 5,
140362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0a_map,
140462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_mdss_vsync_clk,
140562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
140662306a36Sopenharmony_ci		.name = "vsync_clk_src",
140762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0a_parent_data,
140862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0a_parent_data),
140962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
141062306a36Sopenharmony_ci	},
141162306a36Sopenharmony_ci};
141262306a36Sopenharmony_ci
141362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
141462306a36Sopenharmony_ci	F(64000000, P_GPLL0, 12.5, 0, 0),
141562306a36Sopenharmony_ci	{ }
141662306a36Sopenharmony_ci};
141762306a36Sopenharmony_ci
141862306a36Sopenharmony_ci/* This is not in the documentation but is in the downstream driver */
141962306a36Sopenharmony_cistatic struct clk_rcg2 pdm2_clk_src = {
142062306a36Sopenharmony_ci	.cmd_rcgr = 0x44010,
142162306a36Sopenharmony_ci	.hid_width = 5,
142262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
142362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pdm2_clk,
142462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
142562306a36Sopenharmony_ci		.name = "pdm2_clk_src",
142662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
142762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
142862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
142962306a36Sopenharmony_ci	},
143062306a36Sopenharmony_ci};
143162306a36Sopenharmony_ci
143262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc_apps_clk[] = {
143362306a36Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
143462306a36Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
143562306a36Sopenharmony_ci	F(20000000, P_GPLL0, 10, 1, 4),
143662306a36Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
143762306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
143862306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
143962306a36Sopenharmony_ci	F(177770000, P_GPLL0, 4.5, 0, 0),
144062306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
144162306a36Sopenharmony_ci	{ }
144262306a36Sopenharmony_ci};
144362306a36Sopenharmony_ci
144462306a36Sopenharmony_cistatic struct clk_rcg2 sdcc1_apps_clk_src = {
144562306a36Sopenharmony_ci	.cmd_rcgr = 0x42004,
144662306a36Sopenharmony_ci	.mnd_width = 8,
144762306a36Sopenharmony_ci	.hid_width = 5,
144862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
144962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc_apps_clk,
145062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
145162306a36Sopenharmony_ci		.name = "sdcc1_apps_clk_src",
145262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
145362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
145462306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
145562306a36Sopenharmony_ci	},
145662306a36Sopenharmony_ci};
145762306a36Sopenharmony_ci
145862306a36Sopenharmony_cistatic struct clk_rcg2 sdcc2_apps_clk_src = {
145962306a36Sopenharmony_ci	.cmd_rcgr = 0x43004,
146062306a36Sopenharmony_ci	.mnd_width = 8,
146162306a36Sopenharmony_ci	.hid_width = 5,
146262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
146362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc_apps_clk,
146462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
146562306a36Sopenharmony_ci		.name = "sdcc2_apps_clk_src",
146662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
146762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
146862306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
146962306a36Sopenharmony_ci	},
147062306a36Sopenharmony_ci};
147162306a36Sopenharmony_ci
147262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
147362306a36Sopenharmony_ci	F(154285000, P_GPLL6, 7, 0, 0),
147462306a36Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
147562306a36Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
147662306a36Sopenharmony_ci	{ }
147762306a36Sopenharmony_ci};
147862306a36Sopenharmony_ci
147962306a36Sopenharmony_cistatic struct clk_rcg2 apss_tcu_clk_src = {
148062306a36Sopenharmony_ci	.cmd_rcgr = 0x1207c,
148162306a36Sopenharmony_ci	.hid_width = 5,
148262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll5a_gpll6_bimc_map,
148362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_apss_tcu_clk,
148462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
148562306a36Sopenharmony_ci		.name = "apss_tcu_clk_src",
148662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data,
148762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data),
148862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
148962306a36Sopenharmony_ci	},
149062306a36Sopenharmony_ci};
149162306a36Sopenharmony_ci
149262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_bimc_gpu_clk[] = {
149362306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
149462306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
149562306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
149662306a36Sopenharmony_ci	F(266500000, P_BIMC, 4, 0, 0),
149762306a36Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
149862306a36Sopenharmony_ci	F(533000000, P_BIMC, 2, 0, 0),
149962306a36Sopenharmony_ci	{ }
150062306a36Sopenharmony_ci};
150162306a36Sopenharmony_ci
150262306a36Sopenharmony_cistatic struct clk_rcg2 bimc_gpu_clk_src = {
150362306a36Sopenharmony_ci	.cmd_rcgr = 0x31028,
150462306a36Sopenharmony_ci	.hid_width = 5,
150562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll5a_gpll6_bimc_map,
150662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_bimc_gpu_clk,
150762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
150862306a36Sopenharmony_ci		.name = "bimc_gpu_clk_src",
150962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data,
151062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll5a_gpll6_bimc_parent_data),
151162306a36Sopenharmony_ci		.flags = CLK_GET_RATE_NOCACHE,
151262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
151362306a36Sopenharmony_ci	},
151462306a36Sopenharmony_ci};
151562306a36Sopenharmony_ci
151662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
151762306a36Sopenharmony_ci	F(57140000, P_GPLL0, 14, 0, 0),
151862306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
151962306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
152062306a36Sopenharmony_ci	{ }
152162306a36Sopenharmony_ci};
152262306a36Sopenharmony_ci
152362306a36Sopenharmony_cistatic struct clk_rcg2 usb_hs_system_clk_src = {
152462306a36Sopenharmony_ci	.cmd_rcgr = 0x41010,
152562306a36Sopenharmony_ci	.hid_width = 5,
152662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
152762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_hs_system_clk,
152862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
152962306a36Sopenharmony_ci		.name = "usb_hs_system_clk_src",
153062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
153162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
153262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
153362306a36Sopenharmony_ci	},
153462306a36Sopenharmony_ci};
153562306a36Sopenharmony_ci
153662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_fs_system_clk[] = {
153762306a36Sopenharmony_ci	F(64000000, P_GPLL0, 12.5, 0, 0),
153862306a36Sopenharmony_ci	{ }
153962306a36Sopenharmony_ci};
154062306a36Sopenharmony_ci
154162306a36Sopenharmony_cistatic struct clk_rcg2 usb_fs_system_clk_src = {
154262306a36Sopenharmony_ci	.cmd_rcgr = 0x3f010,
154362306a36Sopenharmony_ci	.hid_width = 5,
154462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
154562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_fs_system_clk,
154662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
154762306a36Sopenharmony_ci		.name = "usb_fs_system_clk_src",
154862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll6_gpll0_parent_data,
154962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll6_gpll0_parent_data),
155062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
155162306a36Sopenharmony_ci	},
155262306a36Sopenharmony_ci};
155362306a36Sopenharmony_ci
155462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_fs_ic_clk[] = {
155562306a36Sopenharmony_ci	F(60000000, P_GPLL6, 1, 1, 18),
155662306a36Sopenharmony_ci	{ }
155762306a36Sopenharmony_ci};
155862306a36Sopenharmony_ci
155962306a36Sopenharmony_cistatic struct clk_rcg2 usb_fs_ic_clk_src = {
156062306a36Sopenharmony_ci	.cmd_rcgr = 0x3f034,
156162306a36Sopenharmony_ci	.hid_width = 5,
156262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
156362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_fs_ic_clk,
156462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
156562306a36Sopenharmony_ci		.name = "usb_fs_ic_clk_src",
156662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll6_gpll0a_parent_data,
156762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll6_gpll0a_parent_data),
156862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
156962306a36Sopenharmony_ci	},
157062306a36Sopenharmony_ci};
157162306a36Sopenharmony_ci
157262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ultaudio_ahb_clk[] = {
157362306a36Sopenharmony_ci	F(3200000, P_XO, 6, 0, 0),
157462306a36Sopenharmony_ci	F(6400000, P_XO, 3, 0, 0),
157562306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
157662306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
157762306a36Sopenharmony_ci	F(40000000, P_GPLL0, 10, 1, 2),
157862306a36Sopenharmony_ci	F(66670000, P_GPLL0, 12, 0, 0),
157962306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
158062306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
158162306a36Sopenharmony_ci	{ }
158262306a36Sopenharmony_ci};
158362306a36Sopenharmony_ci
158462306a36Sopenharmony_cistatic struct clk_rcg2 ultaudio_ahbfabric_clk_src = {
158562306a36Sopenharmony_ci	.cmd_rcgr = 0x1c010,
158662306a36Sopenharmony_ci	.hid_width = 5,
158762306a36Sopenharmony_ci	.mnd_width = 8,
158862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1_sleep_map,
158962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ultaudio_ahb_clk,
159062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
159162306a36Sopenharmony_ci		.name = "ultaudio_ahbfabric_clk_src",
159262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1_sleep_parent_data,
159362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1_sleep_parent_data),
159462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
159562306a36Sopenharmony_ci	},
159662306a36Sopenharmony_ci};
159762306a36Sopenharmony_ci
159862306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_clk = {
159962306a36Sopenharmony_ci	.halt_reg = 0x1c028,
160062306a36Sopenharmony_ci	.clkr = {
160162306a36Sopenharmony_ci		.enable_reg = 0x1c028,
160262306a36Sopenharmony_ci		.enable_mask = BIT(0),
160362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
160462306a36Sopenharmony_ci			.name = "gcc_ultaudio_ahbfabric_ixfabric_clk",
160562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
160662306a36Sopenharmony_ci				&ultaudio_ahbfabric_clk_src.clkr.hw,
160762306a36Sopenharmony_ci			},
160862306a36Sopenharmony_ci			.num_parents = 1,
160962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
161062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
161162306a36Sopenharmony_ci		},
161262306a36Sopenharmony_ci	},
161362306a36Sopenharmony_ci};
161462306a36Sopenharmony_ci
161562306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_lpm_clk = {
161662306a36Sopenharmony_ci	.halt_reg = 0x1c024,
161762306a36Sopenharmony_ci	.clkr = {
161862306a36Sopenharmony_ci		.enable_reg = 0x1c024,
161962306a36Sopenharmony_ci		.enable_mask = BIT(0),
162062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
162162306a36Sopenharmony_ci			.name = "gcc_ultaudio_ahbfabric_ixfabric_lpm_clk",
162262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
162362306a36Sopenharmony_ci				&ultaudio_ahbfabric_clk_src.clkr.hw,
162462306a36Sopenharmony_ci			},
162562306a36Sopenharmony_ci			.num_parents = 1,
162662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
162762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
162862306a36Sopenharmony_ci		},
162962306a36Sopenharmony_ci	},
163062306a36Sopenharmony_ci};
163162306a36Sopenharmony_ci
163262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ultaudio_lpaif_i2s_clk[] = {
163362306a36Sopenharmony_ci	F(128000, P_XO, 10, 1, 15),
163462306a36Sopenharmony_ci	F(256000, P_XO, 5, 1, 15),
163562306a36Sopenharmony_ci	F(384000, P_XO, 5, 1, 10),
163662306a36Sopenharmony_ci	F(512000, P_XO, 5, 2, 15),
163762306a36Sopenharmony_ci	F(576000, P_XO, 5, 3, 20),
163862306a36Sopenharmony_ci	F(705600, P_GPLL1, 16, 1, 80),
163962306a36Sopenharmony_ci	F(768000, P_XO, 5, 1, 5),
164062306a36Sopenharmony_ci	F(800000, P_XO, 5, 5, 24),
164162306a36Sopenharmony_ci	F(1024000, P_XO, 5, 4, 15),
164262306a36Sopenharmony_ci	F(1152000, P_XO, 1, 3, 50),
164362306a36Sopenharmony_ci	F(1411200, P_GPLL1, 16, 1, 40),
164462306a36Sopenharmony_ci	F(1536000, P_XO, 1, 2, 25),
164562306a36Sopenharmony_ci	F(1600000, P_XO, 12, 0, 0),
164662306a36Sopenharmony_ci	F(1728000, P_XO, 5, 9, 20),
164762306a36Sopenharmony_ci	F(2048000, P_XO, 5, 8, 15),
164862306a36Sopenharmony_ci	F(2304000, P_XO, 5, 3, 5),
164962306a36Sopenharmony_ci	F(2400000, P_XO, 8, 0, 0),
165062306a36Sopenharmony_ci	F(2822400, P_GPLL1, 16, 1, 20),
165162306a36Sopenharmony_ci	F(3072000, P_XO, 5, 4, 5),
165262306a36Sopenharmony_ci	F(4096000, P_GPLL1, 9, 2, 49),
165362306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
165462306a36Sopenharmony_ci	F(5644800, P_GPLL1, 16, 1, 10),
165562306a36Sopenharmony_ci	F(6144000, P_GPLL1, 7, 1, 21),
165662306a36Sopenharmony_ci	F(8192000, P_GPLL1, 9, 4, 49),
165762306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
165862306a36Sopenharmony_ci	F(11289600, P_GPLL1, 16, 1, 5),
165962306a36Sopenharmony_ci	F(12288000, P_GPLL1, 7, 2, 21),
166062306a36Sopenharmony_ci	{ }
166162306a36Sopenharmony_ci};
166262306a36Sopenharmony_ci
166362306a36Sopenharmony_cistatic struct clk_rcg2 ultaudio_lpaif_pri_i2s_clk_src = {
166462306a36Sopenharmony_ci	.cmd_rcgr = 0x1c054,
166562306a36Sopenharmony_ci	.hid_width = 5,
166662306a36Sopenharmony_ci	.mnd_width = 8,
166762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll1_epi2s_emclk_sleep_map,
166862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
166962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
167062306a36Sopenharmony_ci		.name = "ultaudio_lpaif_pri_i2s_clk_src",
167162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll1_epi2s_emclk_sleep_parent_data,
167262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll1_epi2s_emclk_sleep_parent_data),
167362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
167462306a36Sopenharmony_ci	},
167562306a36Sopenharmony_ci};
167662306a36Sopenharmony_ci
167762306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_lpaif_pri_i2s_clk = {
167862306a36Sopenharmony_ci	.halt_reg = 0x1c068,
167962306a36Sopenharmony_ci	.clkr = {
168062306a36Sopenharmony_ci		.enable_reg = 0x1c068,
168162306a36Sopenharmony_ci		.enable_mask = BIT(0),
168262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
168362306a36Sopenharmony_ci			.name = "gcc_ultaudio_lpaif_pri_i2s_clk",
168462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
168562306a36Sopenharmony_ci				&ultaudio_lpaif_pri_i2s_clk_src.clkr.hw,
168662306a36Sopenharmony_ci			},
168762306a36Sopenharmony_ci			.num_parents = 1,
168862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
168962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
169062306a36Sopenharmony_ci		},
169162306a36Sopenharmony_ci	},
169262306a36Sopenharmony_ci};
169362306a36Sopenharmony_ci
169462306a36Sopenharmony_cistatic struct clk_rcg2 ultaudio_lpaif_sec_i2s_clk_src = {
169562306a36Sopenharmony_ci	.cmd_rcgr = 0x1c06c,
169662306a36Sopenharmony_ci	.hid_width = 5,
169762306a36Sopenharmony_ci	.mnd_width = 8,
169862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll1_esi2s_emclk_sleep_map,
169962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
170062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
170162306a36Sopenharmony_ci		.name = "ultaudio_lpaif_sec_i2s_clk_src",
170262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll1_esi2s_emclk_sleep_parent_data,
170362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll1_esi2s_emclk_sleep_parent_data),
170462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
170562306a36Sopenharmony_ci	},
170662306a36Sopenharmony_ci};
170762306a36Sopenharmony_ci
170862306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_lpaif_sec_i2s_clk = {
170962306a36Sopenharmony_ci	.halt_reg = 0x1c080,
171062306a36Sopenharmony_ci	.clkr = {
171162306a36Sopenharmony_ci		.enable_reg = 0x1c080,
171262306a36Sopenharmony_ci		.enable_mask = BIT(0),
171362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
171462306a36Sopenharmony_ci			.name = "gcc_ultaudio_lpaif_sec_i2s_clk",
171562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
171662306a36Sopenharmony_ci				&ultaudio_lpaif_sec_i2s_clk_src.clkr.hw,
171762306a36Sopenharmony_ci			},
171862306a36Sopenharmony_ci			.num_parents = 1,
171962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
172062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
172162306a36Sopenharmony_ci		},
172262306a36Sopenharmony_ci	},
172362306a36Sopenharmony_ci};
172462306a36Sopenharmony_ci
172562306a36Sopenharmony_cistatic struct clk_rcg2 ultaudio_lpaif_aux_i2s_clk_src = {
172662306a36Sopenharmony_ci	.cmd_rcgr = 0x1c084,
172762306a36Sopenharmony_ci	.hid_width = 5,
172862306a36Sopenharmony_ci	.mnd_width = 8,
172962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll1_emclk_sleep_map,
173062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
173162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
173262306a36Sopenharmony_ci		.name = "ultaudio_lpaif_aux_i2s_clk_src",
173362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll1_esi2s_emclk_sleep_parent_data,
173462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll1_esi2s_emclk_sleep_parent_data),
173562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
173662306a36Sopenharmony_ci	},
173762306a36Sopenharmony_ci};
173862306a36Sopenharmony_ci
173962306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_lpaif_aux_i2s_clk = {
174062306a36Sopenharmony_ci	.halt_reg = 0x1c098,
174162306a36Sopenharmony_ci	.clkr = {
174262306a36Sopenharmony_ci		.enable_reg = 0x1c098,
174362306a36Sopenharmony_ci		.enable_mask = BIT(0),
174462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
174562306a36Sopenharmony_ci			.name = "gcc_ultaudio_lpaif_aux_i2s_clk",
174662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
174762306a36Sopenharmony_ci				&ultaudio_lpaif_aux_i2s_clk_src.clkr.hw,
174862306a36Sopenharmony_ci			},
174962306a36Sopenharmony_ci			.num_parents = 1,
175062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
175162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175262306a36Sopenharmony_ci		},
175362306a36Sopenharmony_ci	},
175462306a36Sopenharmony_ci};
175562306a36Sopenharmony_ci
175662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ultaudio_xo_clk[] = {
175762306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
175862306a36Sopenharmony_ci	{ }
175962306a36Sopenharmony_ci};
176062306a36Sopenharmony_ci
176162306a36Sopenharmony_cistatic struct clk_rcg2 ultaudio_xo_clk_src = {
176262306a36Sopenharmony_ci	.cmd_rcgr = 0x1c034,
176362306a36Sopenharmony_ci	.hid_width = 5,
176462306a36Sopenharmony_ci	.parent_map = gcc_xo_sleep_map,
176562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ultaudio_xo_clk,
176662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
176762306a36Sopenharmony_ci		.name = "ultaudio_xo_clk_src",
176862306a36Sopenharmony_ci		.parent_data = gcc_xo_sleep_parent_data,
176962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_sleep_parent_data),
177062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
177162306a36Sopenharmony_ci	},
177262306a36Sopenharmony_ci};
177362306a36Sopenharmony_ci
177462306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_avsync_xo_clk = {
177562306a36Sopenharmony_ci	.halt_reg = 0x1c04c,
177662306a36Sopenharmony_ci	.clkr = {
177762306a36Sopenharmony_ci		.enable_reg = 0x1c04c,
177862306a36Sopenharmony_ci		.enable_mask = BIT(0),
177962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
178062306a36Sopenharmony_ci			.name = "gcc_ultaudio_avsync_xo_clk",
178162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
178262306a36Sopenharmony_ci				&ultaudio_xo_clk_src.clkr.hw,
178362306a36Sopenharmony_ci			},
178462306a36Sopenharmony_ci			.num_parents = 1,
178562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
178662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
178762306a36Sopenharmony_ci		},
178862306a36Sopenharmony_ci	},
178962306a36Sopenharmony_ci};
179062306a36Sopenharmony_ci
179162306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_stc_xo_clk = {
179262306a36Sopenharmony_ci	.halt_reg = 0x1c050,
179362306a36Sopenharmony_ci	.clkr = {
179462306a36Sopenharmony_ci		.enable_reg = 0x1c050,
179562306a36Sopenharmony_ci		.enable_mask = BIT(0),
179662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
179762306a36Sopenharmony_ci			.name = "gcc_ultaudio_stc_xo_clk",
179862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
179962306a36Sopenharmony_ci				&ultaudio_xo_clk_src.clkr.hw,
180062306a36Sopenharmony_ci			},
180162306a36Sopenharmony_ci			.num_parents = 1,
180262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
180362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
180462306a36Sopenharmony_ci		},
180562306a36Sopenharmony_ci	},
180662306a36Sopenharmony_ci};
180762306a36Sopenharmony_ci
180862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_codec_clk[] = {
180962306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
181062306a36Sopenharmony_ci	F(12288000, P_XO, 1, 16, 25),
181162306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
181262306a36Sopenharmony_ci	F(11289600, P_EXT_MCLK, 1, 0, 0),
181362306a36Sopenharmony_ci	{ }
181462306a36Sopenharmony_ci};
181562306a36Sopenharmony_ci
181662306a36Sopenharmony_cistatic struct clk_rcg2 codec_digcodec_clk_src = {
181762306a36Sopenharmony_ci	.cmd_rcgr = 0x1c09c,
181862306a36Sopenharmony_ci	.mnd_width = 8,
181962306a36Sopenharmony_ci	.hid_width = 5,
182062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll1_emclk_sleep_map,
182162306a36Sopenharmony_ci	.freq_tbl = ftbl_codec_clk,
182262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
182362306a36Sopenharmony_ci		.name = "codec_digcodec_clk_src",
182462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll1_emclk_sleep_parent_data,
182562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll1_emclk_sleep_parent_data),
182662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
182762306a36Sopenharmony_ci	},
182862306a36Sopenharmony_ci};
182962306a36Sopenharmony_ci
183062306a36Sopenharmony_cistatic struct clk_branch gcc_codec_digcodec_clk = {
183162306a36Sopenharmony_ci	.halt_reg = 0x1c0b0,
183262306a36Sopenharmony_ci	.clkr = {
183362306a36Sopenharmony_ci		.enable_reg = 0x1c0b0,
183462306a36Sopenharmony_ci		.enable_mask = BIT(0),
183562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
183662306a36Sopenharmony_ci			.name = "gcc_ultaudio_codec_digcodec_clk",
183762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
183862306a36Sopenharmony_ci				&codec_digcodec_clk_src.clkr.hw,
183962306a36Sopenharmony_ci			},
184062306a36Sopenharmony_ci			.num_parents = 1,
184162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
184262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
184362306a36Sopenharmony_ci		},
184462306a36Sopenharmony_ci	},
184562306a36Sopenharmony_ci};
184662306a36Sopenharmony_ci
184762306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_pcnoc_mport_clk = {
184862306a36Sopenharmony_ci	.halt_reg = 0x1c000,
184962306a36Sopenharmony_ci	.clkr = {
185062306a36Sopenharmony_ci		.enable_reg = 0x1c000,
185162306a36Sopenharmony_ci		.enable_mask = BIT(0),
185262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
185362306a36Sopenharmony_ci			.name = "gcc_ultaudio_pcnoc_mport_clk",
185462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
185562306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
185662306a36Sopenharmony_ci			},
185762306a36Sopenharmony_ci			.num_parents = 1,
185862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
185962306a36Sopenharmony_ci		},
186062306a36Sopenharmony_ci	},
186162306a36Sopenharmony_ci};
186262306a36Sopenharmony_ci
186362306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_pcnoc_sway_clk = {
186462306a36Sopenharmony_ci	.halt_reg = 0x1c004,
186562306a36Sopenharmony_ci	.clkr = {
186662306a36Sopenharmony_ci		.enable_reg = 0x1c004,
186762306a36Sopenharmony_ci		.enable_mask = BIT(0),
186862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
186962306a36Sopenharmony_ci			.name = "gcc_ultaudio_pcnoc_sway_clk",
187062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
187162306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
187262306a36Sopenharmony_ci			},
187362306a36Sopenharmony_ci			.num_parents = 1,
187462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
187562306a36Sopenharmony_ci		},
187662306a36Sopenharmony_ci	},
187762306a36Sopenharmony_ci};
187862306a36Sopenharmony_ci
187962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = {
188062306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
188162306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
188262306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
188362306a36Sopenharmony_ci	{ }
188462306a36Sopenharmony_ci};
188562306a36Sopenharmony_ci
188662306a36Sopenharmony_cistatic struct clk_rcg2 vcodec0_clk_src = {
188762306a36Sopenharmony_ci	.cmd_rcgr = 0x4C000,
188862306a36Sopenharmony_ci	.mnd_width = 8,
188962306a36Sopenharmony_ci	.hid_width = 5,
189062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
189162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_venus0_vcodec0_clk,
189262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
189362306a36Sopenharmony_ci		.name = "vcodec0_clk_src",
189462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_parent_data,
189562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_parent_data),
189662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
189762306a36Sopenharmony_ci	},
189862306a36Sopenharmony_ci};
189962306a36Sopenharmony_ci
190062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = {
190162306a36Sopenharmony_ci	.halt_reg = 0x01008,
190262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
190362306a36Sopenharmony_ci	.clkr = {
190462306a36Sopenharmony_ci		.enable_reg = 0x45004,
190562306a36Sopenharmony_ci		.enable_mask = BIT(10),
190662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
190762306a36Sopenharmony_ci			.name = "gcc_blsp1_ahb_clk",
190862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
190962306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
191062306a36Sopenharmony_ci			},
191162306a36Sopenharmony_ci			.num_parents = 1,
191262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
191362306a36Sopenharmony_ci		},
191462306a36Sopenharmony_ci	},
191562306a36Sopenharmony_ci};
191662306a36Sopenharmony_ci
191762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_sleep_clk = {
191862306a36Sopenharmony_ci	.halt_reg = 0x01004,
191962306a36Sopenharmony_ci	.clkr = {
192062306a36Sopenharmony_ci		.enable_reg = 0x01004,
192162306a36Sopenharmony_ci		.enable_mask = BIT(0),
192262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
192362306a36Sopenharmony_ci			.name = "gcc_blsp1_sleep_clk",
192462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
192562306a36Sopenharmony_ci		},
192662306a36Sopenharmony_ci	},
192762306a36Sopenharmony_ci};
192862306a36Sopenharmony_ci
192962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
193062306a36Sopenharmony_ci	.halt_reg = 0x02008,
193162306a36Sopenharmony_ci	.clkr = {
193262306a36Sopenharmony_ci		.enable_reg = 0x02008,
193362306a36Sopenharmony_ci		.enable_mask = BIT(0),
193462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
193562306a36Sopenharmony_ci			.name = "gcc_blsp1_qup1_i2c_apps_clk",
193662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
193762306a36Sopenharmony_ci				&blsp1_qup1_i2c_apps_clk_src.clkr.hw,
193862306a36Sopenharmony_ci			},
193962306a36Sopenharmony_ci			.num_parents = 1,
194062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
194162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
194262306a36Sopenharmony_ci		},
194362306a36Sopenharmony_ci	},
194462306a36Sopenharmony_ci};
194562306a36Sopenharmony_ci
194662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
194762306a36Sopenharmony_ci	.halt_reg = 0x02004,
194862306a36Sopenharmony_ci	.clkr = {
194962306a36Sopenharmony_ci		.enable_reg = 0x02004,
195062306a36Sopenharmony_ci		.enable_mask = BIT(0),
195162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
195262306a36Sopenharmony_ci			.name = "gcc_blsp1_qup1_spi_apps_clk",
195362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
195462306a36Sopenharmony_ci				&blsp1_qup1_spi_apps_clk_src.clkr.hw,
195562306a36Sopenharmony_ci			},
195662306a36Sopenharmony_ci			.num_parents = 1,
195762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
195862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
195962306a36Sopenharmony_ci		},
196062306a36Sopenharmony_ci	},
196162306a36Sopenharmony_ci};
196262306a36Sopenharmony_ci
196362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
196462306a36Sopenharmony_ci	.halt_reg = 0x03010,
196562306a36Sopenharmony_ci	.clkr = {
196662306a36Sopenharmony_ci		.enable_reg = 0x03010,
196762306a36Sopenharmony_ci		.enable_mask = BIT(0),
196862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
196962306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_i2c_apps_clk",
197062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
197162306a36Sopenharmony_ci				&blsp1_qup2_i2c_apps_clk_src.clkr.hw,
197262306a36Sopenharmony_ci			},
197362306a36Sopenharmony_ci			.num_parents = 1,
197462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
197562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
197662306a36Sopenharmony_ci		},
197762306a36Sopenharmony_ci	},
197862306a36Sopenharmony_ci};
197962306a36Sopenharmony_ci
198062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
198162306a36Sopenharmony_ci	.halt_reg = 0x0300c,
198262306a36Sopenharmony_ci	.clkr = {
198362306a36Sopenharmony_ci		.enable_reg = 0x0300c,
198462306a36Sopenharmony_ci		.enable_mask = BIT(0),
198562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
198662306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_spi_apps_clk",
198762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
198862306a36Sopenharmony_ci				&blsp1_qup2_spi_apps_clk_src.clkr.hw,
198962306a36Sopenharmony_ci			},
199062306a36Sopenharmony_ci			.num_parents = 1,
199162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
199262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
199362306a36Sopenharmony_ci		},
199462306a36Sopenharmony_ci	},
199562306a36Sopenharmony_ci};
199662306a36Sopenharmony_ci
199762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
199862306a36Sopenharmony_ci	.halt_reg = 0x04020,
199962306a36Sopenharmony_ci	.clkr = {
200062306a36Sopenharmony_ci		.enable_reg = 0x04020,
200162306a36Sopenharmony_ci		.enable_mask = BIT(0),
200262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
200362306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_i2c_apps_clk",
200462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
200562306a36Sopenharmony_ci				&blsp1_qup3_i2c_apps_clk_src.clkr.hw,
200662306a36Sopenharmony_ci			},
200762306a36Sopenharmony_ci			.num_parents = 1,
200862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
200962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
201062306a36Sopenharmony_ci		},
201162306a36Sopenharmony_ci	},
201262306a36Sopenharmony_ci};
201362306a36Sopenharmony_ci
201462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
201562306a36Sopenharmony_ci	.halt_reg = 0x0401c,
201662306a36Sopenharmony_ci	.clkr = {
201762306a36Sopenharmony_ci		.enable_reg = 0x0401c,
201862306a36Sopenharmony_ci		.enable_mask = BIT(0),
201962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
202062306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_spi_apps_clk",
202162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
202262306a36Sopenharmony_ci				&blsp1_qup3_spi_apps_clk_src.clkr.hw,
202362306a36Sopenharmony_ci			},
202462306a36Sopenharmony_ci			.num_parents = 1,
202562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
202662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
202762306a36Sopenharmony_ci		},
202862306a36Sopenharmony_ci	},
202962306a36Sopenharmony_ci};
203062306a36Sopenharmony_ci
203162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
203262306a36Sopenharmony_ci	.halt_reg = 0x05020,
203362306a36Sopenharmony_ci	.clkr = {
203462306a36Sopenharmony_ci		.enable_reg = 0x05020,
203562306a36Sopenharmony_ci		.enable_mask = BIT(0),
203662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
203762306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_i2c_apps_clk",
203862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
203962306a36Sopenharmony_ci				&blsp1_qup4_i2c_apps_clk_src.clkr.hw,
204062306a36Sopenharmony_ci			},
204162306a36Sopenharmony_ci			.num_parents = 1,
204262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
204362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
204462306a36Sopenharmony_ci		},
204562306a36Sopenharmony_ci	},
204662306a36Sopenharmony_ci};
204762306a36Sopenharmony_ci
204862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
204962306a36Sopenharmony_ci	.halt_reg = 0x0501c,
205062306a36Sopenharmony_ci	.clkr = {
205162306a36Sopenharmony_ci		.enable_reg = 0x0501c,
205262306a36Sopenharmony_ci		.enable_mask = BIT(0),
205362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
205462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_spi_apps_clk",
205562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
205662306a36Sopenharmony_ci				&blsp1_qup4_spi_apps_clk_src.clkr.hw,
205762306a36Sopenharmony_ci			},
205862306a36Sopenharmony_ci			.num_parents = 1,
205962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
206062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
206162306a36Sopenharmony_ci		},
206262306a36Sopenharmony_ci	},
206362306a36Sopenharmony_ci};
206462306a36Sopenharmony_ci
206562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
206662306a36Sopenharmony_ci	.halt_reg = 0x06020,
206762306a36Sopenharmony_ci	.clkr = {
206862306a36Sopenharmony_ci		.enable_reg = 0x06020,
206962306a36Sopenharmony_ci		.enable_mask = BIT(0),
207062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
207162306a36Sopenharmony_ci			.name = "gcc_blsp1_qup5_i2c_apps_clk",
207262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
207362306a36Sopenharmony_ci				&blsp1_qup5_i2c_apps_clk_src.clkr.hw,
207462306a36Sopenharmony_ci			},
207562306a36Sopenharmony_ci			.num_parents = 1,
207662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
207762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
207862306a36Sopenharmony_ci		},
207962306a36Sopenharmony_ci	},
208062306a36Sopenharmony_ci};
208162306a36Sopenharmony_ci
208262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
208362306a36Sopenharmony_ci	.halt_reg = 0x0601c,
208462306a36Sopenharmony_ci	.clkr = {
208562306a36Sopenharmony_ci		.enable_reg = 0x0601c,
208662306a36Sopenharmony_ci		.enable_mask = BIT(0),
208762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
208862306a36Sopenharmony_ci			.name = "gcc_blsp1_qup5_spi_apps_clk",
208962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
209062306a36Sopenharmony_ci				&blsp1_qup5_spi_apps_clk_src.clkr.hw,
209162306a36Sopenharmony_ci			},
209262306a36Sopenharmony_ci			.num_parents = 1,
209362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
209462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
209562306a36Sopenharmony_ci		},
209662306a36Sopenharmony_ci	},
209762306a36Sopenharmony_ci};
209862306a36Sopenharmony_ci
209962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
210062306a36Sopenharmony_ci	.halt_reg = 0x07020,
210162306a36Sopenharmony_ci	.clkr = {
210262306a36Sopenharmony_ci		.enable_reg = 0x07020,
210362306a36Sopenharmony_ci		.enable_mask = BIT(0),
210462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
210562306a36Sopenharmony_ci			.name = "gcc_blsp1_qup6_i2c_apps_clk",
210662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
210762306a36Sopenharmony_ci				&blsp1_qup6_i2c_apps_clk_src.clkr.hw,
210862306a36Sopenharmony_ci			},
210962306a36Sopenharmony_ci			.num_parents = 1,
211062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
211162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
211262306a36Sopenharmony_ci		},
211362306a36Sopenharmony_ci	},
211462306a36Sopenharmony_ci};
211562306a36Sopenharmony_ci
211662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
211762306a36Sopenharmony_ci	.halt_reg = 0x0701c,
211862306a36Sopenharmony_ci	.clkr = {
211962306a36Sopenharmony_ci		.enable_reg = 0x0701c,
212062306a36Sopenharmony_ci		.enable_mask = BIT(0),
212162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
212262306a36Sopenharmony_ci			.name = "gcc_blsp1_qup6_spi_apps_clk",
212362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
212462306a36Sopenharmony_ci				&blsp1_qup6_spi_apps_clk_src.clkr.hw,
212562306a36Sopenharmony_ci			},
212662306a36Sopenharmony_ci			.num_parents = 1,
212762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
212862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
212962306a36Sopenharmony_ci		},
213062306a36Sopenharmony_ci	},
213162306a36Sopenharmony_ci};
213262306a36Sopenharmony_ci
213362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = {
213462306a36Sopenharmony_ci	.halt_reg = 0x0203c,
213562306a36Sopenharmony_ci	.clkr = {
213662306a36Sopenharmony_ci		.enable_reg = 0x0203c,
213762306a36Sopenharmony_ci		.enable_mask = BIT(0),
213862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
213962306a36Sopenharmony_ci			.name = "gcc_blsp1_uart1_apps_clk",
214062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
214162306a36Sopenharmony_ci				&blsp1_uart1_apps_clk_src.clkr.hw,
214262306a36Sopenharmony_ci			},
214362306a36Sopenharmony_ci			.num_parents = 1,
214462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
214562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
214662306a36Sopenharmony_ci		},
214762306a36Sopenharmony_ci	},
214862306a36Sopenharmony_ci};
214962306a36Sopenharmony_ci
215062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = {
215162306a36Sopenharmony_ci	.halt_reg = 0x0302c,
215262306a36Sopenharmony_ci	.clkr = {
215362306a36Sopenharmony_ci		.enable_reg = 0x0302c,
215462306a36Sopenharmony_ci		.enable_mask = BIT(0),
215562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
215662306a36Sopenharmony_ci			.name = "gcc_blsp1_uart2_apps_clk",
215762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
215862306a36Sopenharmony_ci				&blsp1_uart2_apps_clk_src.clkr.hw,
215962306a36Sopenharmony_ci			},
216062306a36Sopenharmony_ci			.num_parents = 1,
216162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
216262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
216362306a36Sopenharmony_ci		},
216462306a36Sopenharmony_ci	},
216562306a36Sopenharmony_ci};
216662306a36Sopenharmony_ci
216762306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
216862306a36Sopenharmony_ci	.halt_reg = 0x1300c,
216962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
217062306a36Sopenharmony_ci	.clkr = {
217162306a36Sopenharmony_ci		.enable_reg = 0x45004,
217262306a36Sopenharmony_ci		.enable_mask = BIT(7),
217362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
217462306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
217562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
217662306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
217762306a36Sopenharmony_ci			},
217862306a36Sopenharmony_ci			.num_parents = 1,
217962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
218062306a36Sopenharmony_ci		},
218162306a36Sopenharmony_ci	},
218262306a36Sopenharmony_ci};
218362306a36Sopenharmony_ci
218462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cci_ahb_clk = {
218562306a36Sopenharmony_ci	.halt_reg = 0x5101c,
218662306a36Sopenharmony_ci	.clkr = {
218762306a36Sopenharmony_ci		.enable_reg = 0x5101c,
218862306a36Sopenharmony_ci		.enable_mask = BIT(0),
218962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
219062306a36Sopenharmony_ci			.name = "gcc_camss_cci_ahb_clk",
219162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
219262306a36Sopenharmony_ci				&camss_ahb_clk_src.clkr.hw,
219362306a36Sopenharmony_ci			},
219462306a36Sopenharmony_ci			.num_parents = 1,
219562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
219662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
219762306a36Sopenharmony_ci		},
219862306a36Sopenharmony_ci	},
219962306a36Sopenharmony_ci};
220062306a36Sopenharmony_ci
220162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cci_clk = {
220262306a36Sopenharmony_ci	.halt_reg = 0x51018,
220362306a36Sopenharmony_ci	.clkr = {
220462306a36Sopenharmony_ci		.enable_reg = 0x51018,
220562306a36Sopenharmony_ci		.enable_mask = BIT(0),
220662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
220762306a36Sopenharmony_ci			.name = "gcc_camss_cci_clk",
220862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
220962306a36Sopenharmony_ci				&cci_clk_src.clkr.hw,
221062306a36Sopenharmony_ci			},
221162306a36Sopenharmony_ci			.num_parents = 1,
221262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
221362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
221462306a36Sopenharmony_ci		},
221562306a36Sopenharmony_ci	},
221662306a36Sopenharmony_ci};
221762306a36Sopenharmony_ci
221862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0_ahb_clk = {
221962306a36Sopenharmony_ci	.halt_reg = 0x4e040,
222062306a36Sopenharmony_ci	.clkr = {
222162306a36Sopenharmony_ci		.enable_reg = 0x4e040,
222262306a36Sopenharmony_ci		.enable_mask = BIT(0),
222362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
222462306a36Sopenharmony_ci			.name = "gcc_camss_csi0_ahb_clk",
222562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
222662306a36Sopenharmony_ci				&camss_ahb_clk_src.clkr.hw,
222762306a36Sopenharmony_ci			},
222862306a36Sopenharmony_ci			.num_parents = 1,
222962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
223062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
223162306a36Sopenharmony_ci		},
223262306a36Sopenharmony_ci	},
223362306a36Sopenharmony_ci};
223462306a36Sopenharmony_ci
223562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0_clk = {
223662306a36Sopenharmony_ci	.halt_reg = 0x4e03c,
223762306a36Sopenharmony_ci	.clkr = {
223862306a36Sopenharmony_ci		.enable_reg = 0x4e03c,
223962306a36Sopenharmony_ci		.enable_mask = BIT(0),
224062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
224162306a36Sopenharmony_ci			.name = "gcc_camss_csi0_clk",
224262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
224362306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw,
224462306a36Sopenharmony_ci			},
224562306a36Sopenharmony_ci			.num_parents = 1,
224662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
224762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
224862306a36Sopenharmony_ci		},
224962306a36Sopenharmony_ci	},
225062306a36Sopenharmony_ci};
225162306a36Sopenharmony_ci
225262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0phy_clk = {
225362306a36Sopenharmony_ci	.halt_reg = 0x4e048,
225462306a36Sopenharmony_ci	.clkr = {
225562306a36Sopenharmony_ci		.enable_reg = 0x4e048,
225662306a36Sopenharmony_ci		.enable_mask = BIT(0),
225762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
225862306a36Sopenharmony_ci			.name = "gcc_camss_csi0phy_clk",
225962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
226062306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw,
226162306a36Sopenharmony_ci			},
226262306a36Sopenharmony_ci			.num_parents = 1,
226362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
226462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
226562306a36Sopenharmony_ci		},
226662306a36Sopenharmony_ci	},
226762306a36Sopenharmony_ci};
226862306a36Sopenharmony_ci
226962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0pix_clk = {
227062306a36Sopenharmony_ci	.halt_reg = 0x4e058,
227162306a36Sopenharmony_ci	.clkr = {
227262306a36Sopenharmony_ci		.enable_reg = 0x4e058,
227362306a36Sopenharmony_ci		.enable_mask = BIT(0),
227462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
227562306a36Sopenharmony_ci			.name = "gcc_camss_csi0pix_clk",
227662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
227762306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw,
227862306a36Sopenharmony_ci			},
227962306a36Sopenharmony_ci			.num_parents = 1,
228062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
228162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
228262306a36Sopenharmony_ci		},
228362306a36Sopenharmony_ci	},
228462306a36Sopenharmony_ci};
228562306a36Sopenharmony_ci
228662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0rdi_clk = {
228762306a36Sopenharmony_ci	.halt_reg = 0x4e050,
228862306a36Sopenharmony_ci	.clkr = {
228962306a36Sopenharmony_ci		.enable_reg = 0x4e050,
229062306a36Sopenharmony_ci		.enable_mask = BIT(0),
229162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
229262306a36Sopenharmony_ci			.name = "gcc_camss_csi0rdi_clk",
229362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
229462306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw,
229562306a36Sopenharmony_ci			},
229662306a36Sopenharmony_ci			.num_parents = 1,
229762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
229862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
229962306a36Sopenharmony_ci		},
230062306a36Sopenharmony_ci	},
230162306a36Sopenharmony_ci};
230262306a36Sopenharmony_ci
230362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1_ahb_clk = {
230462306a36Sopenharmony_ci	.halt_reg = 0x4f040,
230562306a36Sopenharmony_ci	.clkr = {
230662306a36Sopenharmony_ci		.enable_reg = 0x4f040,
230762306a36Sopenharmony_ci		.enable_mask = BIT(0),
230862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
230962306a36Sopenharmony_ci			.name = "gcc_camss_csi1_ahb_clk",
231062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
231162306a36Sopenharmony_ci				&camss_ahb_clk_src.clkr.hw,
231262306a36Sopenharmony_ci			},
231362306a36Sopenharmony_ci			.num_parents = 1,
231462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
231562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
231662306a36Sopenharmony_ci		},
231762306a36Sopenharmony_ci	},
231862306a36Sopenharmony_ci};
231962306a36Sopenharmony_ci
232062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1_clk = {
232162306a36Sopenharmony_ci	.halt_reg = 0x4f03c,
232262306a36Sopenharmony_ci	.clkr = {
232362306a36Sopenharmony_ci		.enable_reg = 0x4f03c,
232462306a36Sopenharmony_ci		.enable_mask = BIT(0),
232562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
232662306a36Sopenharmony_ci			.name = "gcc_camss_csi1_clk",
232762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
232862306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw,
232962306a36Sopenharmony_ci			},
233062306a36Sopenharmony_ci			.num_parents = 1,
233162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
233262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
233362306a36Sopenharmony_ci		},
233462306a36Sopenharmony_ci	},
233562306a36Sopenharmony_ci};
233662306a36Sopenharmony_ci
233762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1phy_clk = {
233862306a36Sopenharmony_ci	.halt_reg = 0x4f048,
233962306a36Sopenharmony_ci	.clkr = {
234062306a36Sopenharmony_ci		.enable_reg = 0x4f048,
234162306a36Sopenharmony_ci		.enable_mask = BIT(0),
234262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
234362306a36Sopenharmony_ci			.name = "gcc_camss_csi1phy_clk",
234462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
234562306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw,
234662306a36Sopenharmony_ci			},
234762306a36Sopenharmony_ci			.num_parents = 1,
234862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
234962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
235062306a36Sopenharmony_ci		},
235162306a36Sopenharmony_ci	},
235262306a36Sopenharmony_ci};
235362306a36Sopenharmony_ci
235462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1pix_clk = {
235562306a36Sopenharmony_ci	.halt_reg = 0x4f058,
235662306a36Sopenharmony_ci	.clkr = {
235762306a36Sopenharmony_ci		.enable_reg = 0x4f058,
235862306a36Sopenharmony_ci		.enable_mask = BIT(0),
235962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
236062306a36Sopenharmony_ci			.name = "gcc_camss_csi1pix_clk",
236162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
236262306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw,
236362306a36Sopenharmony_ci			},
236462306a36Sopenharmony_ci			.num_parents = 1,
236562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
236662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
236762306a36Sopenharmony_ci		},
236862306a36Sopenharmony_ci	},
236962306a36Sopenharmony_ci};
237062306a36Sopenharmony_ci
237162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1rdi_clk = {
237262306a36Sopenharmony_ci	.halt_reg = 0x4f050,
237362306a36Sopenharmony_ci	.clkr = {
237462306a36Sopenharmony_ci		.enable_reg = 0x4f050,
237562306a36Sopenharmony_ci		.enable_mask = BIT(0),
237662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
237762306a36Sopenharmony_ci			.name = "gcc_camss_csi1rdi_clk",
237862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
237962306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw,
238062306a36Sopenharmony_ci			},
238162306a36Sopenharmony_ci			.num_parents = 1,
238262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
238362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
238462306a36Sopenharmony_ci		},
238562306a36Sopenharmony_ci	},
238662306a36Sopenharmony_ci};
238762306a36Sopenharmony_ci
238862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi_vfe0_clk = {
238962306a36Sopenharmony_ci	.halt_reg = 0x58050,
239062306a36Sopenharmony_ci	.clkr = {
239162306a36Sopenharmony_ci		.enable_reg = 0x58050,
239262306a36Sopenharmony_ci		.enable_mask = BIT(0),
239362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
239462306a36Sopenharmony_ci			.name = "gcc_camss_csi_vfe0_clk",
239562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
239662306a36Sopenharmony_ci				&vfe0_clk_src.clkr.hw,
239762306a36Sopenharmony_ci			},
239862306a36Sopenharmony_ci			.num_parents = 1,
239962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
240062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
240162306a36Sopenharmony_ci		},
240262306a36Sopenharmony_ci	},
240362306a36Sopenharmony_ci};
240462306a36Sopenharmony_ci
240562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_gp0_clk = {
240662306a36Sopenharmony_ci	.halt_reg = 0x54018,
240762306a36Sopenharmony_ci	.clkr = {
240862306a36Sopenharmony_ci		.enable_reg = 0x54018,
240962306a36Sopenharmony_ci		.enable_mask = BIT(0),
241062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
241162306a36Sopenharmony_ci			.name = "gcc_camss_gp0_clk",
241262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
241362306a36Sopenharmony_ci				&camss_gp0_clk_src.clkr.hw,
241462306a36Sopenharmony_ci			},
241562306a36Sopenharmony_ci			.num_parents = 1,
241662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
241762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
241862306a36Sopenharmony_ci		},
241962306a36Sopenharmony_ci	},
242062306a36Sopenharmony_ci};
242162306a36Sopenharmony_ci
242262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_gp1_clk = {
242362306a36Sopenharmony_ci	.halt_reg = 0x55018,
242462306a36Sopenharmony_ci	.clkr = {
242562306a36Sopenharmony_ci		.enable_reg = 0x55018,
242662306a36Sopenharmony_ci		.enable_mask = BIT(0),
242762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
242862306a36Sopenharmony_ci			.name = "gcc_camss_gp1_clk",
242962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
243062306a36Sopenharmony_ci				&camss_gp1_clk_src.clkr.hw,
243162306a36Sopenharmony_ci			},
243262306a36Sopenharmony_ci			.num_parents = 1,
243362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
243462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
243562306a36Sopenharmony_ci		},
243662306a36Sopenharmony_ci	},
243762306a36Sopenharmony_ci};
243862306a36Sopenharmony_ci
243962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_ispif_ahb_clk = {
244062306a36Sopenharmony_ci	.halt_reg = 0x50004,
244162306a36Sopenharmony_ci	.clkr = {
244262306a36Sopenharmony_ci		.enable_reg = 0x50004,
244362306a36Sopenharmony_ci		.enable_mask = BIT(0),
244462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
244562306a36Sopenharmony_ci			.name = "gcc_camss_ispif_ahb_clk",
244662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
244762306a36Sopenharmony_ci				&camss_ahb_clk_src.clkr.hw,
244862306a36Sopenharmony_ci			},
244962306a36Sopenharmony_ci			.num_parents = 1,
245062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
245162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
245262306a36Sopenharmony_ci		},
245362306a36Sopenharmony_ci	},
245462306a36Sopenharmony_ci};
245562306a36Sopenharmony_ci
245662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg0_clk = {
245762306a36Sopenharmony_ci	.halt_reg = 0x57020,
245862306a36Sopenharmony_ci	.clkr = {
245962306a36Sopenharmony_ci		.enable_reg = 0x57020,
246062306a36Sopenharmony_ci		.enable_mask = BIT(0),
246162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
246262306a36Sopenharmony_ci			.name = "gcc_camss_jpeg0_clk",
246362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
246462306a36Sopenharmony_ci				&jpeg0_clk_src.clkr.hw,
246562306a36Sopenharmony_ci			},
246662306a36Sopenharmony_ci			.num_parents = 1,
246762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
246862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
246962306a36Sopenharmony_ci		},
247062306a36Sopenharmony_ci	},
247162306a36Sopenharmony_ci};
247262306a36Sopenharmony_ci
247362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg_ahb_clk = {
247462306a36Sopenharmony_ci	.halt_reg = 0x57024,
247562306a36Sopenharmony_ci	.clkr = {
247662306a36Sopenharmony_ci		.enable_reg = 0x57024,
247762306a36Sopenharmony_ci		.enable_mask = BIT(0),
247862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
247962306a36Sopenharmony_ci			.name = "gcc_camss_jpeg_ahb_clk",
248062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
248162306a36Sopenharmony_ci				&camss_ahb_clk_src.clkr.hw,
248262306a36Sopenharmony_ci			},
248362306a36Sopenharmony_ci			.num_parents = 1,
248462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
248562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
248662306a36Sopenharmony_ci		},
248762306a36Sopenharmony_ci	},
248862306a36Sopenharmony_ci};
248962306a36Sopenharmony_ci
249062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg_axi_clk = {
249162306a36Sopenharmony_ci	.halt_reg = 0x57028,
249262306a36Sopenharmony_ci	.clkr = {
249362306a36Sopenharmony_ci		.enable_reg = 0x57028,
249462306a36Sopenharmony_ci		.enable_mask = BIT(0),
249562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
249662306a36Sopenharmony_ci			.name = "gcc_camss_jpeg_axi_clk",
249762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
249862306a36Sopenharmony_ci				&system_mm_noc_bfdcd_clk_src.clkr.hw,
249962306a36Sopenharmony_ci			},
250062306a36Sopenharmony_ci			.num_parents = 1,
250162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
250262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
250362306a36Sopenharmony_ci		},
250462306a36Sopenharmony_ci	},
250562306a36Sopenharmony_ci};
250662306a36Sopenharmony_ci
250762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk0_clk = {
250862306a36Sopenharmony_ci	.halt_reg = 0x52018,
250962306a36Sopenharmony_ci	.clkr = {
251062306a36Sopenharmony_ci		.enable_reg = 0x52018,
251162306a36Sopenharmony_ci		.enable_mask = BIT(0),
251262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
251362306a36Sopenharmony_ci			.name = "gcc_camss_mclk0_clk",
251462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
251562306a36Sopenharmony_ci				&mclk0_clk_src.clkr.hw,
251662306a36Sopenharmony_ci			},
251762306a36Sopenharmony_ci			.num_parents = 1,
251862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
251962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
252062306a36Sopenharmony_ci		},
252162306a36Sopenharmony_ci	},
252262306a36Sopenharmony_ci};
252362306a36Sopenharmony_ci
252462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk1_clk = {
252562306a36Sopenharmony_ci	.halt_reg = 0x53018,
252662306a36Sopenharmony_ci	.clkr = {
252762306a36Sopenharmony_ci		.enable_reg = 0x53018,
252862306a36Sopenharmony_ci		.enable_mask = BIT(0),
252962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
253062306a36Sopenharmony_ci			.name = "gcc_camss_mclk1_clk",
253162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
253262306a36Sopenharmony_ci				&mclk1_clk_src.clkr.hw,
253362306a36Sopenharmony_ci			},
253462306a36Sopenharmony_ci			.num_parents = 1,
253562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
253662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
253762306a36Sopenharmony_ci		},
253862306a36Sopenharmony_ci	},
253962306a36Sopenharmony_ci};
254062306a36Sopenharmony_ci
254162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_micro_ahb_clk = {
254262306a36Sopenharmony_ci	.halt_reg = 0x5600c,
254362306a36Sopenharmony_ci	.clkr = {
254462306a36Sopenharmony_ci		.enable_reg = 0x5600c,
254562306a36Sopenharmony_ci		.enable_mask = BIT(0),
254662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
254762306a36Sopenharmony_ci			.name = "gcc_camss_micro_ahb_clk",
254862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
254962306a36Sopenharmony_ci				&camss_ahb_clk_src.clkr.hw,
255062306a36Sopenharmony_ci			},
255162306a36Sopenharmony_ci			.num_parents = 1,
255262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
255362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
255462306a36Sopenharmony_ci		},
255562306a36Sopenharmony_ci	},
255662306a36Sopenharmony_ci};
255762306a36Sopenharmony_ci
255862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0phytimer_clk = {
255962306a36Sopenharmony_ci	.halt_reg = 0x4e01c,
256062306a36Sopenharmony_ci	.clkr = {
256162306a36Sopenharmony_ci		.enable_reg = 0x4e01c,
256262306a36Sopenharmony_ci		.enable_mask = BIT(0),
256362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
256462306a36Sopenharmony_ci			.name = "gcc_camss_csi0phytimer_clk",
256562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
256662306a36Sopenharmony_ci				&csi0phytimer_clk_src.clkr.hw,
256762306a36Sopenharmony_ci			},
256862306a36Sopenharmony_ci			.num_parents = 1,
256962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
257062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
257162306a36Sopenharmony_ci		},
257262306a36Sopenharmony_ci	},
257362306a36Sopenharmony_ci};
257462306a36Sopenharmony_ci
257562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1phytimer_clk = {
257662306a36Sopenharmony_ci	.halt_reg = 0x4f01c,
257762306a36Sopenharmony_ci	.clkr = {
257862306a36Sopenharmony_ci		.enable_reg = 0x4f01c,
257962306a36Sopenharmony_ci		.enable_mask = BIT(0),
258062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
258162306a36Sopenharmony_ci			.name = "gcc_camss_csi1phytimer_clk",
258262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
258362306a36Sopenharmony_ci				&csi1phytimer_clk_src.clkr.hw,
258462306a36Sopenharmony_ci			},
258562306a36Sopenharmony_ci			.num_parents = 1,
258662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
258762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
258862306a36Sopenharmony_ci		},
258962306a36Sopenharmony_ci	},
259062306a36Sopenharmony_ci};
259162306a36Sopenharmony_ci
259262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_ahb_clk = {
259362306a36Sopenharmony_ci	.halt_reg = 0x5a014,
259462306a36Sopenharmony_ci	.clkr = {
259562306a36Sopenharmony_ci		.enable_reg = 0x5a014,
259662306a36Sopenharmony_ci		.enable_mask = BIT(0),
259762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
259862306a36Sopenharmony_ci			.name = "gcc_camss_ahb_clk",
259962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
260062306a36Sopenharmony_ci				&camss_ahb_clk_src.clkr.hw,
260162306a36Sopenharmony_ci			},
260262306a36Sopenharmony_ci			.num_parents = 1,
260362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
260462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
260562306a36Sopenharmony_ci		},
260662306a36Sopenharmony_ci	},
260762306a36Sopenharmony_ci};
260862306a36Sopenharmony_ci
260962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_top_ahb_clk = {
261062306a36Sopenharmony_ci	.halt_reg = 0x56004,
261162306a36Sopenharmony_ci	.clkr = {
261262306a36Sopenharmony_ci		.enable_reg = 0x56004,
261362306a36Sopenharmony_ci		.enable_mask = BIT(0),
261462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
261562306a36Sopenharmony_ci			.name = "gcc_camss_top_ahb_clk",
261662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
261762306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
261862306a36Sopenharmony_ci			},
261962306a36Sopenharmony_ci			.num_parents = 1,
262062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
262162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
262262306a36Sopenharmony_ci		},
262362306a36Sopenharmony_ci	},
262462306a36Sopenharmony_ci};
262562306a36Sopenharmony_ci
262662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_ahb_clk = {
262762306a36Sopenharmony_ci	.halt_reg = 0x58040,
262862306a36Sopenharmony_ci	.clkr = {
262962306a36Sopenharmony_ci		.enable_reg = 0x58040,
263062306a36Sopenharmony_ci		.enable_mask = BIT(0),
263162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
263262306a36Sopenharmony_ci			.name = "gcc_camss_cpp_ahb_clk",
263362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
263462306a36Sopenharmony_ci				&camss_ahb_clk_src.clkr.hw,
263562306a36Sopenharmony_ci			},
263662306a36Sopenharmony_ci			.num_parents = 1,
263762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
263862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
263962306a36Sopenharmony_ci		},
264062306a36Sopenharmony_ci	},
264162306a36Sopenharmony_ci};
264262306a36Sopenharmony_ci
264362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_clk = {
264462306a36Sopenharmony_ci	.halt_reg = 0x5803c,
264562306a36Sopenharmony_ci	.clkr = {
264662306a36Sopenharmony_ci		.enable_reg = 0x5803c,
264762306a36Sopenharmony_ci		.enable_mask = BIT(0),
264862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
264962306a36Sopenharmony_ci			.name = "gcc_camss_cpp_clk",
265062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
265162306a36Sopenharmony_ci				&cpp_clk_src.clkr.hw,
265262306a36Sopenharmony_ci			},
265362306a36Sopenharmony_ci			.num_parents = 1,
265462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
265562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
265662306a36Sopenharmony_ci		},
265762306a36Sopenharmony_ci	},
265862306a36Sopenharmony_ci};
265962306a36Sopenharmony_ci
266062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe0_clk = {
266162306a36Sopenharmony_ci	.halt_reg = 0x58038,
266262306a36Sopenharmony_ci	.clkr = {
266362306a36Sopenharmony_ci		.enable_reg = 0x58038,
266462306a36Sopenharmony_ci		.enable_mask = BIT(0),
266562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
266662306a36Sopenharmony_ci			.name = "gcc_camss_vfe0_clk",
266762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
266862306a36Sopenharmony_ci				&vfe0_clk_src.clkr.hw,
266962306a36Sopenharmony_ci			},
267062306a36Sopenharmony_ci			.num_parents = 1,
267162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
267262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
267362306a36Sopenharmony_ci		},
267462306a36Sopenharmony_ci	},
267562306a36Sopenharmony_ci};
267662306a36Sopenharmony_ci
267762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe_ahb_clk = {
267862306a36Sopenharmony_ci	.halt_reg = 0x58044,
267962306a36Sopenharmony_ci	.clkr = {
268062306a36Sopenharmony_ci		.enable_reg = 0x58044,
268162306a36Sopenharmony_ci		.enable_mask = BIT(0),
268262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
268362306a36Sopenharmony_ci			.name = "gcc_camss_vfe_ahb_clk",
268462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
268562306a36Sopenharmony_ci				&camss_ahb_clk_src.clkr.hw,
268662306a36Sopenharmony_ci			},
268762306a36Sopenharmony_ci			.num_parents = 1,
268862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
268962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
269062306a36Sopenharmony_ci		},
269162306a36Sopenharmony_ci	},
269262306a36Sopenharmony_ci};
269362306a36Sopenharmony_ci
269462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe_axi_clk = {
269562306a36Sopenharmony_ci	.halt_reg = 0x58048,
269662306a36Sopenharmony_ci	.clkr = {
269762306a36Sopenharmony_ci		.enable_reg = 0x58048,
269862306a36Sopenharmony_ci		.enable_mask = BIT(0),
269962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
270062306a36Sopenharmony_ci			.name = "gcc_camss_vfe_axi_clk",
270162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
270262306a36Sopenharmony_ci				&system_mm_noc_bfdcd_clk_src.clkr.hw,
270362306a36Sopenharmony_ci			},
270462306a36Sopenharmony_ci			.num_parents = 1,
270562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
270662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
270762306a36Sopenharmony_ci		},
270862306a36Sopenharmony_ci	},
270962306a36Sopenharmony_ci};
271062306a36Sopenharmony_ci
271162306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_ahb_clk = {
271262306a36Sopenharmony_ci	.halt_reg = 0x16024,
271362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
271462306a36Sopenharmony_ci	.clkr = {
271562306a36Sopenharmony_ci		.enable_reg = 0x45004,
271662306a36Sopenharmony_ci		.enable_mask = BIT(0),
271762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
271862306a36Sopenharmony_ci			.name = "gcc_crypto_ahb_clk",
271962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
272062306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
272162306a36Sopenharmony_ci			},
272262306a36Sopenharmony_ci			.num_parents = 1,
272362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
272462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
272562306a36Sopenharmony_ci		},
272662306a36Sopenharmony_ci	},
272762306a36Sopenharmony_ci};
272862306a36Sopenharmony_ci
272962306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_axi_clk = {
273062306a36Sopenharmony_ci	.halt_reg = 0x16020,
273162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
273262306a36Sopenharmony_ci	.clkr = {
273362306a36Sopenharmony_ci		.enable_reg = 0x45004,
273462306a36Sopenharmony_ci		.enable_mask = BIT(1),
273562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
273662306a36Sopenharmony_ci			.name = "gcc_crypto_axi_clk",
273762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
273862306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
273962306a36Sopenharmony_ci			},
274062306a36Sopenharmony_ci			.num_parents = 1,
274162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
274262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
274362306a36Sopenharmony_ci		},
274462306a36Sopenharmony_ci	},
274562306a36Sopenharmony_ci};
274662306a36Sopenharmony_ci
274762306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_clk = {
274862306a36Sopenharmony_ci	.halt_reg = 0x1601c,
274962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
275062306a36Sopenharmony_ci	.clkr = {
275162306a36Sopenharmony_ci		.enable_reg = 0x45004,
275262306a36Sopenharmony_ci		.enable_mask = BIT(2),
275362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
275462306a36Sopenharmony_ci			.name = "gcc_crypto_clk",
275562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
275662306a36Sopenharmony_ci				&crypto_clk_src.clkr.hw,
275762306a36Sopenharmony_ci			},
275862306a36Sopenharmony_ci			.num_parents = 1,
275962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
276062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
276162306a36Sopenharmony_ci		},
276262306a36Sopenharmony_ci	},
276362306a36Sopenharmony_ci};
276462306a36Sopenharmony_ci
276562306a36Sopenharmony_cistatic struct clk_branch gcc_oxili_gmem_clk = {
276662306a36Sopenharmony_ci	.halt_reg = 0x59024,
276762306a36Sopenharmony_ci	.clkr = {
276862306a36Sopenharmony_ci		.enable_reg = 0x59024,
276962306a36Sopenharmony_ci		.enable_mask = BIT(0),
277062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
277162306a36Sopenharmony_ci			.name = "gcc_oxili_gmem_clk",
277262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
277362306a36Sopenharmony_ci				&gfx3d_clk_src.clkr.hw,
277462306a36Sopenharmony_ci			},
277562306a36Sopenharmony_ci			.num_parents = 1,
277662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
277762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
277862306a36Sopenharmony_ci		},
277962306a36Sopenharmony_ci	},
278062306a36Sopenharmony_ci};
278162306a36Sopenharmony_ci
278262306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
278362306a36Sopenharmony_ci	.halt_reg = 0x08000,
278462306a36Sopenharmony_ci	.clkr = {
278562306a36Sopenharmony_ci		.enable_reg = 0x08000,
278662306a36Sopenharmony_ci		.enable_mask = BIT(0),
278762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
278862306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
278962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
279062306a36Sopenharmony_ci				&gp1_clk_src.clkr.hw,
279162306a36Sopenharmony_ci			},
279262306a36Sopenharmony_ci			.num_parents = 1,
279362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
279462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
279562306a36Sopenharmony_ci		},
279662306a36Sopenharmony_ci	},
279762306a36Sopenharmony_ci};
279862306a36Sopenharmony_ci
279962306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
280062306a36Sopenharmony_ci	.halt_reg = 0x09000,
280162306a36Sopenharmony_ci	.clkr = {
280262306a36Sopenharmony_ci		.enable_reg = 0x09000,
280362306a36Sopenharmony_ci		.enable_mask = BIT(0),
280462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
280562306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
280662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
280762306a36Sopenharmony_ci				&gp2_clk_src.clkr.hw,
280862306a36Sopenharmony_ci			},
280962306a36Sopenharmony_ci			.num_parents = 1,
281062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
281162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
281262306a36Sopenharmony_ci		},
281362306a36Sopenharmony_ci	},
281462306a36Sopenharmony_ci};
281562306a36Sopenharmony_ci
281662306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
281762306a36Sopenharmony_ci	.halt_reg = 0x0a000,
281862306a36Sopenharmony_ci	.clkr = {
281962306a36Sopenharmony_ci		.enable_reg = 0x0a000,
282062306a36Sopenharmony_ci		.enable_mask = BIT(0),
282162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
282262306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
282362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
282462306a36Sopenharmony_ci				&gp3_clk_src.clkr.hw,
282562306a36Sopenharmony_ci			},
282662306a36Sopenharmony_ci			.num_parents = 1,
282762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
282862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
282962306a36Sopenharmony_ci		},
283062306a36Sopenharmony_ci	},
283162306a36Sopenharmony_ci};
283262306a36Sopenharmony_ci
283362306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_ahb_clk = {
283462306a36Sopenharmony_ci	.halt_reg = 0x4d07c,
283562306a36Sopenharmony_ci	.clkr = {
283662306a36Sopenharmony_ci		.enable_reg = 0x4d07c,
283762306a36Sopenharmony_ci		.enable_mask = BIT(0),
283862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
283962306a36Sopenharmony_ci			.name = "gcc_mdss_ahb_clk",
284062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
284162306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
284262306a36Sopenharmony_ci			},
284362306a36Sopenharmony_ci			.num_parents = 1,
284462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
284562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
284662306a36Sopenharmony_ci		},
284762306a36Sopenharmony_ci	},
284862306a36Sopenharmony_ci};
284962306a36Sopenharmony_ci
285062306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_axi_clk = {
285162306a36Sopenharmony_ci	.halt_reg = 0x4d080,
285262306a36Sopenharmony_ci	.clkr = {
285362306a36Sopenharmony_ci		.enable_reg = 0x4d080,
285462306a36Sopenharmony_ci		.enable_mask = BIT(0),
285562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
285662306a36Sopenharmony_ci			.name = "gcc_mdss_axi_clk",
285762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
285862306a36Sopenharmony_ci				&system_mm_noc_bfdcd_clk_src.clkr.hw,
285962306a36Sopenharmony_ci			},
286062306a36Sopenharmony_ci			.num_parents = 1,
286162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
286262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
286362306a36Sopenharmony_ci		},
286462306a36Sopenharmony_ci	},
286562306a36Sopenharmony_ci};
286662306a36Sopenharmony_ci
286762306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_byte0_clk = {
286862306a36Sopenharmony_ci	.halt_reg = 0x4d094,
286962306a36Sopenharmony_ci	.clkr = {
287062306a36Sopenharmony_ci		.enable_reg = 0x4d094,
287162306a36Sopenharmony_ci		.enable_mask = BIT(0),
287262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
287362306a36Sopenharmony_ci			.name = "gcc_mdss_byte0_clk",
287462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
287562306a36Sopenharmony_ci				&byte0_clk_src.clkr.hw,
287662306a36Sopenharmony_ci			},
287762306a36Sopenharmony_ci			.num_parents = 1,
287862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
287962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
288062306a36Sopenharmony_ci		},
288162306a36Sopenharmony_ci	},
288262306a36Sopenharmony_ci};
288362306a36Sopenharmony_ci
288462306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_byte1_clk = {
288562306a36Sopenharmony_ci	.halt_reg = 0x4d0a0,
288662306a36Sopenharmony_ci	.clkr = {
288762306a36Sopenharmony_ci		.enable_reg = 0x4d0a0,
288862306a36Sopenharmony_ci		.enable_mask = BIT(0),
288962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
289062306a36Sopenharmony_ci			.name = "gcc_mdss_byte1_clk",
289162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
289262306a36Sopenharmony_ci				&byte1_clk_src.clkr.hw,
289362306a36Sopenharmony_ci			},
289462306a36Sopenharmony_ci			.num_parents = 1,
289562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
289662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
289762306a36Sopenharmony_ci		},
289862306a36Sopenharmony_ci	},
289962306a36Sopenharmony_ci};
290062306a36Sopenharmony_ci
290162306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_esc0_clk = {
290262306a36Sopenharmony_ci	.halt_reg = 0x4d098,
290362306a36Sopenharmony_ci	.clkr = {
290462306a36Sopenharmony_ci		.enable_reg = 0x4d098,
290562306a36Sopenharmony_ci		.enable_mask = BIT(0),
290662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
290762306a36Sopenharmony_ci			.name = "gcc_mdss_esc0_clk",
290862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
290962306a36Sopenharmony_ci				&esc0_clk_src.clkr.hw,
291062306a36Sopenharmony_ci			},
291162306a36Sopenharmony_ci			.num_parents = 1,
291262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
291362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
291462306a36Sopenharmony_ci		},
291562306a36Sopenharmony_ci	},
291662306a36Sopenharmony_ci};
291762306a36Sopenharmony_ci
291862306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_esc1_clk = {
291962306a36Sopenharmony_ci	.halt_reg = 0x4d09c,
292062306a36Sopenharmony_ci	.clkr = {
292162306a36Sopenharmony_ci		.enable_reg = 0x4d09c,
292262306a36Sopenharmony_ci		.enable_mask = BIT(0),
292362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
292462306a36Sopenharmony_ci			.name = "gcc_mdss_esc1_clk",
292562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
292662306a36Sopenharmony_ci				&esc1_clk_src.clkr.hw,
292762306a36Sopenharmony_ci			},
292862306a36Sopenharmony_ci			.num_parents = 1,
292962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
293062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
293162306a36Sopenharmony_ci		},
293262306a36Sopenharmony_ci	},
293362306a36Sopenharmony_ci};
293462306a36Sopenharmony_ci
293562306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_mdp_clk = {
293662306a36Sopenharmony_ci	.halt_reg = 0x4D088,
293762306a36Sopenharmony_ci	.clkr = {
293862306a36Sopenharmony_ci		.enable_reg = 0x4D088,
293962306a36Sopenharmony_ci		.enable_mask = BIT(0),
294062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
294162306a36Sopenharmony_ci			.name = "gcc_mdss_mdp_clk",
294262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
294362306a36Sopenharmony_ci				&mdp_clk_src.clkr.hw,
294462306a36Sopenharmony_ci			},
294562306a36Sopenharmony_ci			.num_parents = 1,
294662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
294762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
294862306a36Sopenharmony_ci		},
294962306a36Sopenharmony_ci	},
295062306a36Sopenharmony_ci};
295162306a36Sopenharmony_ci
295262306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_pclk0_clk = {
295362306a36Sopenharmony_ci	.halt_reg = 0x4d084,
295462306a36Sopenharmony_ci	.clkr = {
295562306a36Sopenharmony_ci		.enable_reg = 0x4d084,
295662306a36Sopenharmony_ci		.enable_mask = BIT(0),
295762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
295862306a36Sopenharmony_ci			.name = "gcc_mdss_pclk0_clk",
295962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
296062306a36Sopenharmony_ci				&pclk0_clk_src.clkr.hw,
296162306a36Sopenharmony_ci			},
296262306a36Sopenharmony_ci			.num_parents = 1,
296362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
296462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
296562306a36Sopenharmony_ci		},
296662306a36Sopenharmony_ci	},
296762306a36Sopenharmony_ci};
296862306a36Sopenharmony_ci
296962306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_pclk1_clk = {
297062306a36Sopenharmony_ci	.halt_reg = 0x4d0a4,
297162306a36Sopenharmony_ci	.clkr = {
297262306a36Sopenharmony_ci		.enable_reg = 0x4d0a4,
297362306a36Sopenharmony_ci		.enable_mask = BIT(0),
297462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
297562306a36Sopenharmony_ci			.name = "gcc_mdss_pclk1_clk",
297662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
297762306a36Sopenharmony_ci				&pclk1_clk_src.clkr.hw,
297862306a36Sopenharmony_ci			},
297962306a36Sopenharmony_ci			.num_parents = 1,
298062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
298162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
298262306a36Sopenharmony_ci		},
298362306a36Sopenharmony_ci	},
298462306a36Sopenharmony_ci};
298562306a36Sopenharmony_ci
298662306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_vsync_clk = {
298762306a36Sopenharmony_ci	.halt_reg = 0x4d090,
298862306a36Sopenharmony_ci	.clkr = {
298962306a36Sopenharmony_ci		.enable_reg = 0x4d090,
299062306a36Sopenharmony_ci		.enable_mask = BIT(0),
299162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
299262306a36Sopenharmony_ci			.name = "gcc_mdss_vsync_clk",
299362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
299462306a36Sopenharmony_ci				&vsync_clk_src.clkr.hw,
299562306a36Sopenharmony_ci			},
299662306a36Sopenharmony_ci			.num_parents = 1,
299762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
299862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
299962306a36Sopenharmony_ci		},
300062306a36Sopenharmony_ci	},
300162306a36Sopenharmony_ci};
300262306a36Sopenharmony_ci
300362306a36Sopenharmony_cistatic struct clk_branch gcc_mss_cfg_ahb_clk = {
300462306a36Sopenharmony_ci	.halt_reg = 0x49000,
300562306a36Sopenharmony_ci	.clkr = {
300662306a36Sopenharmony_ci		.enable_reg = 0x49000,
300762306a36Sopenharmony_ci		.enable_mask = BIT(0),
300862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
300962306a36Sopenharmony_ci			.name = "gcc_mss_cfg_ahb_clk",
301062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
301162306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
301262306a36Sopenharmony_ci			},
301362306a36Sopenharmony_ci			.num_parents = 1,
301462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
301562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
301662306a36Sopenharmony_ci		},
301762306a36Sopenharmony_ci	},
301862306a36Sopenharmony_ci};
301962306a36Sopenharmony_ci
302062306a36Sopenharmony_cistatic struct clk_branch gcc_mss_q6_bimc_axi_clk = {
302162306a36Sopenharmony_ci	.halt_reg = 0x49004,
302262306a36Sopenharmony_ci	.clkr = {
302362306a36Sopenharmony_ci		.enable_reg = 0x49004,
302462306a36Sopenharmony_ci		.enable_mask = BIT(0),
302562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
302662306a36Sopenharmony_ci			.name = "gcc_mss_q6_bimc_axi_clk",
302762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
302862306a36Sopenharmony_ci				&bimc_ddr_clk_src.clkr.hw,
302962306a36Sopenharmony_ci			},
303062306a36Sopenharmony_ci			.num_parents = 1,
303162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
303262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
303362306a36Sopenharmony_ci		},
303462306a36Sopenharmony_ci	},
303562306a36Sopenharmony_ci};
303662306a36Sopenharmony_ci
303762306a36Sopenharmony_cistatic struct clk_branch gcc_oxili_ahb_clk = {
303862306a36Sopenharmony_ci	.halt_reg = 0x59028,
303962306a36Sopenharmony_ci	.clkr = {
304062306a36Sopenharmony_ci		.enable_reg = 0x59028,
304162306a36Sopenharmony_ci		.enable_mask = BIT(0),
304262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
304362306a36Sopenharmony_ci			.name = "gcc_oxili_ahb_clk",
304462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
304562306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
304662306a36Sopenharmony_ci			},
304762306a36Sopenharmony_ci			.num_parents = 1,
304862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
304962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
305062306a36Sopenharmony_ci		},
305162306a36Sopenharmony_ci	},
305262306a36Sopenharmony_ci};
305362306a36Sopenharmony_ci
305462306a36Sopenharmony_cistatic struct clk_branch gcc_oxili_gfx3d_clk = {
305562306a36Sopenharmony_ci	.halt_reg = 0x59020,
305662306a36Sopenharmony_ci	.clkr = {
305762306a36Sopenharmony_ci		.enable_reg = 0x59020,
305862306a36Sopenharmony_ci		.enable_mask = BIT(0),
305962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
306062306a36Sopenharmony_ci			.name = "gcc_oxili_gfx3d_clk",
306162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
306262306a36Sopenharmony_ci				&gfx3d_clk_src.clkr.hw,
306362306a36Sopenharmony_ci			},
306462306a36Sopenharmony_ci			.num_parents = 1,
306562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
306662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
306762306a36Sopenharmony_ci		},
306862306a36Sopenharmony_ci	},
306962306a36Sopenharmony_ci};
307062306a36Sopenharmony_ci
307162306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
307262306a36Sopenharmony_ci	.halt_reg = 0x4400c,
307362306a36Sopenharmony_ci	.clkr = {
307462306a36Sopenharmony_ci		.enable_reg = 0x4400c,
307562306a36Sopenharmony_ci		.enable_mask = BIT(0),
307662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
307762306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
307862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
307962306a36Sopenharmony_ci				&pdm2_clk_src.clkr.hw,
308062306a36Sopenharmony_ci			},
308162306a36Sopenharmony_ci			.num_parents = 1,
308262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
308362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
308462306a36Sopenharmony_ci		},
308562306a36Sopenharmony_ci	},
308662306a36Sopenharmony_ci};
308762306a36Sopenharmony_ci
308862306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
308962306a36Sopenharmony_ci	.halt_reg = 0x44004,
309062306a36Sopenharmony_ci	.clkr = {
309162306a36Sopenharmony_ci		.enable_reg = 0x44004,
309262306a36Sopenharmony_ci		.enable_mask = BIT(0),
309362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
309462306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
309562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
309662306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
309762306a36Sopenharmony_ci			},
309862306a36Sopenharmony_ci			.num_parents = 1,
309962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
310062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
310162306a36Sopenharmony_ci		},
310262306a36Sopenharmony_ci	},
310362306a36Sopenharmony_ci};
310462306a36Sopenharmony_ci
310562306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
310662306a36Sopenharmony_ci	.halt_reg = 0x13004,
310762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
310862306a36Sopenharmony_ci	.clkr = {
310962306a36Sopenharmony_ci		.enable_reg = 0x45004,
311062306a36Sopenharmony_ci		.enable_mask = BIT(8),
311162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
311262306a36Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
311362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
311462306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
311562306a36Sopenharmony_ci			},
311662306a36Sopenharmony_ci			.num_parents = 1,
311762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
311862306a36Sopenharmony_ci		},
311962306a36Sopenharmony_ci	},
312062306a36Sopenharmony_ci};
312162306a36Sopenharmony_ci
312262306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
312362306a36Sopenharmony_ci	.halt_reg = 0x4201c,
312462306a36Sopenharmony_ci	.clkr = {
312562306a36Sopenharmony_ci		.enable_reg = 0x4201c,
312662306a36Sopenharmony_ci		.enable_mask = BIT(0),
312762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
312862306a36Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
312962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
313062306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
313162306a36Sopenharmony_ci			},
313262306a36Sopenharmony_ci			.num_parents = 1,
313362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
313462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
313562306a36Sopenharmony_ci		},
313662306a36Sopenharmony_ci	},
313762306a36Sopenharmony_ci};
313862306a36Sopenharmony_ci
313962306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
314062306a36Sopenharmony_ci	.halt_reg = 0x42018,
314162306a36Sopenharmony_ci	.clkr = {
314262306a36Sopenharmony_ci		.enable_reg = 0x42018,
314362306a36Sopenharmony_ci		.enable_mask = BIT(0),
314462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
314562306a36Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
314662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
314762306a36Sopenharmony_ci				&sdcc1_apps_clk_src.clkr.hw,
314862306a36Sopenharmony_ci			},
314962306a36Sopenharmony_ci			.num_parents = 1,
315062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
315162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
315262306a36Sopenharmony_ci		},
315362306a36Sopenharmony_ci	},
315462306a36Sopenharmony_ci};
315562306a36Sopenharmony_ci
315662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
315762306a36Sopenharmony_ci	.halt_reg = 0x4301c,
315862306a36Sopenharmony_ci	.clkr = {
315962306a36Sopenharmony_ci		.enable_reg = 0x4301c,
316062306a36Sopenharmony_ci		.enable_mask = BIT(0),
316162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
316262306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
316362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
316462306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
316562306a36Sopenharmony_ci			},
316662306a36Sopenharmony_ci			.num_parents = 1,
316762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
316862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
316962306a36Sopenharmony_ci		},
317062306a36Sopenharmony_ci	},
317162306a36Sopenharmony_ci};
317262306a36Sopenharmony_ci
317362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
317462306a36Sopenharmony_ci	.halt_reg = 0x43018,
317562306a36Sopenharmony_ci	.clkr = {
317662306a36Sopenharmony_ci		.enable_reg = 0x43018,
317762306a36Sopenharmony_ci		.enable_mask = BIT(0),
317862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
317962306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
318062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
318162306a36Sopenharmony_ci				&sdcc2_apps_clk_src.clkr.hw,
318262306a36Sopenharmony_ci			},
318362306a36Sopenharmony_ci			.num_parents = 1,
318462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
318562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
318662306a36Sopenharmony_ci		},
318762306a36Sopenharmony_ci	},
318862306a36Sopenharmony_ci};
318962306a36Sopenharmony_ci
319062306a36Sopenharmony_cistatic struct clk_branch gcc_apss_tcu_clk = {
319162306a36Sopenharmony_ci	.halt_reg = 0x12018,
319262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
319362306a36Sopenharmony_ci	.clkr = {
319462306a36Sopenharmony_ci		.enable_reg = 0x4500c,
319562306a36Sopenharmony_ci		.enable_mask = BIT(1),
319662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
319762306a36Sopenharmony_ci			.name = "gcc_apss_tcu_clk",
319862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
319962306a36Sopenharmony_ci				&bimc_ddr_clk_src.clkr.hw,
320062306a36Sopenharmony_ci			},
320162306a36Sopenharmony_ci			.num_parents = 1,
320262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
320362306a36Sopenharmony_ci		},
320462306a36Sopenharmony_ci	},
320562306a36Sopenharmony_ci};
320662306a36Sopenharmony_ci
320762306a36Sopenharmony_cistatic struct clk_branch gcc_gfx_tcu_clk = {
320862306a36Sopenharmony_ci	.halt_reg = 0x12020,
320962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
321062306a36Sopenharmony_ci	.clkr = {
321162306a36Sopenharmony_ci		.enable_reg = 0x4500c,
321262306a36Sopenharmony_ci		.enable_mask = BIT(2),
321362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
321462306a36Sopenharmony_ci			.name = "gcc_gfx_tcu_clk",
321562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
321662306a36Sopenharmony_ci				&bimc_ddr_clk_src.clkr.hw,
321762306a36Sopenharmony_ci			},
321862306a36Sopenharmony_ci			.num_parents = 1,
321962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
322062306a36Sopenharmony_ci		},
322162306a36Sopenharmony_ci	},
322262306a36Sopenharmony_ci};
322362306a36Sopenharmony_ci
322462306a36Sopenharmony_cistatic struct clk_branch gcc_gfx_tbu_clk = {
322562306a36Sopenharmony_ci	.halt_reg = 0x12010,
322662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
322762306a36Sopenharmony_ci	.clkr = {
322862306a36Sopenharmony_ci		.enable_reg = 0x4500c,
322962306a36Sopenharmony_ci		.enable_mask = BIT(3),
323062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
323162306a36Sopenharmony_ci			.name = "gcc_gfx_tbu_clk",
323262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
323362306a36Sopenharmony_ci				&bimc_ddr_clk_src.clkr.hw,
323462306a36Sopenharmony_ci			},
323562306a36Sopenharmony_ci			.num_parents = 1,
323662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
323762306a36Sopenharmony_ci		},
323862306a36Sopenharmony_ci	},
323962306a36Sopenharmony_ci};
324062306a36Sopenharmony_ci
324162306a36Sopenharmony_cistatic struct clk_branch gcc_mdp_tbu_clk = {
324262306a36Sopenharmony_ci	.halt_reg = 0x1201c,
324362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
324462306a36Sopenharmony_ci	.clkr = {
324562306a36Sopenharmony_ci		.enable_reg = 0x4500c,
324662306a36Sopenharmony_ci		.enable_mask = BIT(4),
324762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
324862306a36Sopenharmony_ci			.name = "gcc_mdp_tbu_clk",
324962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
325062306a36Sopenharmony_ci				&system_mm_noc_bfdcd_clk_src.clkr.hw,
325162306a36Sopenharmony_ci			},
325262306a36Sopenharmony_ci			.num_parents = 1,
325362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
325462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
325562306a36Sopenharmony_ci		},
325662306a36Sopenharmony_ci	},
325762306a36Sopenharmony_ci};
325862306a36Sopenharmony_ci
325962306a36Sopenharmony_cistatic struct clk_branch gcc_venus_tbu_clk = {
326062306a36Sopenharmony_ci	.halt_reg = 0x12014,
326162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
326262306a36Sopenharmony_ci	.clkr = {
326362306a36Sopenharmony_ci		.enable_reg = 0x4500c,
326462306a36Sopenharmony_ci		.enable_mask = BIT(5),
326562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
326662306a36Sopenharmony_ci			.name = "gcc_venus_tbu_clk",
326762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
326862306a36Sopenharmony_ci				&system_mm_noc_bfdcd_clk_src.clkr.hw,
326962306a36Sopenharmony_ci			},
327062306a36Sopenharmony_ci			.num_parents = 1,
327162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
327262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
327362306a36Sopenharmony_ci		},
327462306a36Sopenharmony_ci	},
327562306a36Sopenharmony_ci};
327662306a36Sopenharmony_ci
327762306a36Sopenharmony_cistatic struct clk_branch gcc_vfe_tbu_clk = {
327862306a36Sopenharmony_ci	.halt_reg = 0x1203c,
327962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
328062306a36Sopenharmony_ci	.clkr = {
328162306a36Sopenharmony_ci		.enable_reg = 0x4500c,
328262306a36Sopenharmony_ci		.enable_mask = BIT(9),
328362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
328462306a36Sopenharmony_ci			.name = "gcc_vfe_tbu_clk",
328562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
328662306a36Sopenharmony_ci				&system_mm_noc_bfdcd_clk_src.clkr.hw,
328762306a36Sopenharmony_ci			},
328862306a36Sopenharmony_ci			.num_parents = 1,
328962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
329062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
329162306a36Sopenharmony_ci		},
329262306a36Sopenharmony_ci	},
329362306a36Sopenharmony_ci};
329462306a36Sopenharmony_ci
329562306a36Sopenharmony_cistatic struct clk_branch gcc_jpeg_tbu_clk = {
329662306a36Sopenharmony_ci	.halt_reg = 0x12034,
329762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
329862306a36Sopenharmony_ci	.clkr = {
329962306a36Sopenharmony_ci		.enable_reg = 0x4500c,
330062306a36Sopenharmony_ci		.enable_mask = BIT(10),
330162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
330262306a36Sopenharmony_ci			.name = "gcc_jpeg_tbu_clk",
330362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
330462306a36Sopenharmony_ci				&system_mm_noc_bfdcd_clk_src.clkr.hw,
330562306a36Sopenharmony_ci			},
330662306a36Sopenharmony_ci			.num_parents = 1,
330762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
330862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
330962306a36Sopenharmony_ci		},
331062306a36Sopenharmony_ci	},
331162306a36Sopenharmony_ci};
331262306a36Sopenharmony_ci
331362306a36Sopenharmony_cistatic struct clk_branch gcc_smmu_cfg_clk = {
331462306a36Sopenharmony_ci	.halt_reg = 0x12038,
331562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
331662306a36Sopenharmony_ci	.clkr = {
331762306a36Sopenharmony_ci		.enable_reg = 0x4500c,
331862306a36Sopenharmony_ci		.enable_mask = BIT(12),
331962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
332062306a36Sopenharmony_ci			.name = "gcc_smmu_cfg_clk",
332162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
332262306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
332362306a36Sopenharmony_ci			},
332462306a36Sopenharmony_ci			.num_parents = 1,
332562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
332662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
332762306a36Sopenharmony_ci		},
332862306a36Sopenharmony_ci	},
332962306a36Sopenharmony_ci};
333062306a36Sopenharmony_ci
333162306a36Sopenharmony_cistatic struct clk_branch gcc_gtcu_ahb_clk = {
333262306a36Sopenharmony_ci	.halt_reg = 0x12044,
333362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
333462306a36Sopenharmony_ci	.clkr = {
333562306a36Sopenharmony_ci		.enable_reg = 0x4500c,
333662306a36Sopenharmony_ci		.enable_mask = BIT(13),
333762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
333862306a36Sopenharmony_ci			.name = "gcc_gtcu_ahb_clk",
333962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
334062306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
334162306a36Sopenharmony_ci			},
334262306a36Sopenharmony_ci			.num_parents = 1,
334362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
334462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
334562306a36Sopenharmony_ci		},
334662306a36Sopenharmony_ci	},
334762306a36Sopenharmony_ci};
334862306a36Sopenharmony_ci
334962306a36Sopenharmony_cistatic struct clk_branch gcc_cpp_tbu_clk = {
335062306a36Sopenharmony_ci	.halt_reg = 0x12040,
335162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
335262306a36Sopenharmony_ci	.clkr = {
335362306a36Sopenharmony_ci		.enable_reg = 0x4500c,
335462306a36Sopenharmony_ci		.enable_mask = BIT(14),
335562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
335662306a36Sopenharmony_ci			.name = "gcc_cpp_tbu_clk",
335762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
335862306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
335962306a36Sopenharmony_ci			},
336062306a36Sopenharmony_ci			.num_parents = 1,
336162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
336262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
336362306a36Sopenharmony_ci		},
336462306a36Sopenharmony_ci	},
336562306a36Sopenharmony_ci};
336662306a36Sopenharmony_ci
336762306a36Sopenharmony_cistatic struct clk_branch gcc_mdp_rt_tbu_clk = {
336862306a36Sopenharmony_ci	.halt_reg = 0x1201c,
336962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
337062306a36Sopenharmony_ci	.clkr = {
337162306a36Sopenharmony_ci		.enable_reg = 0x4500c,
337262306a36Sopenharmony_ci		.enable_mask = BIT(15),
337362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
337462306a36Sopenharmony_ci			.name = "gcc_mdp_rt_tbu_clk",
337562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
337662306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
337762306a36Sopenharmony_ci			},
337862306a36Sopenharmony_ci			.num_parents = 1,
337962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
338062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
338162306a36Sopenharmony_ci		},
338262306a36Sopenharmony_ci	},
338362306a36Sopenharmony_ci};
338462306a36Sopenharmony_ci
338562306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_gfx_clk = {
338662306a36Sopenharmony_ci	.halt_reg = 0x31024,
338762306a36Sopenharmony_ci	.clkr = {
338862306a36Sopenharmony_ci		.enable_reg = 0x31024,
338962306a36Sopenharmony_ci		.enable_mask = BIT(0),
339062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
339162306a36Sopenharmony_ci			.name = "gcc_bimc_gfx_clk",
339262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
339362306a36Sopenharmony_ci				&bimc_gpu_clk_src.clkr.hw,
339462306a36Sopenharmony_ci			},
339562306a36Sopenharmony_ci			.num_parents = 1,
339662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
339762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
339862306a36Sopenharmony_ci		},
339962306a36Sopenharmony_ci	},
340062306a36Sopenharmony_ci};
340162306a36Sopenharmony_ci
340262306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_gpu_clk = {
340362306a36Sopenharmony_ci	.halt_reg = 0x31040,
340462306a36Sopenharmony_ci	.clkr = {
340562306a36Sopenharmony_ci		.enable_reg = 0x31040,
340662306a36Sopenharmony_ci		.enable_mask = BIT(0),
340762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
340862306a36Sopenharmony_ci			.name = "gcc_bimc_gpu_clk",
340962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
341062306a36Sopenharmony_ci				&bimc_gpu_clk_src.clkr.hw,
341162306a36Sopenharmony_ci			},
341262306a36Sopenharmony_ci			.num_parents = 1,
341362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
341462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
341562306a36Sopenharmony_ci		},
341662306a36Sopenharmony_ci	},
341762306a36Sopenharmony_ci};
341862306a36Sopenharmony_ci
341962306a36Sopenharmony_cistatic struct clk_branch gcc_usb2a_phy_sleep_clk = {
342062306a36Sopenharmony_ci	.halt_reg = 0x4102c,
342162306a36Sopenharmony_ci	.clkr = {
342262306a36Sopenharmony_ci		.enable_reg = 0x4102c,
342362306a36Sopenharmony_ci		.enable_mask = BIT(0),
342462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
342562306a36Sopenharmony_ci			.name = "gcc_usb2a_phy_sleep_clk",
342662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
342762306a36Sopenharmony_ci		},
342862306a36Sopenharmony_ci	},
342962306a36Sopenharmony_ci};
343062306a36Sopenharmony_ci
343162306a36Sopenharmony_cistatic struct clk_branch gcc_usb_fs_ahb_clk = {
343262306a36Sopenharmony_ci	.halt_reg = 0x3f008,
343362306a36Sopenharmony_ci	.clkr = {
343462306a36Sopenharmony_ci		.enable_reg = 0x3f008,
343562306a36Sopenharmony_ci		.enable_mask = BIT(0),
343662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
343762306a36Sopenharmony_ci			.name = "gcc_usb_fs_ahb_clk",
343862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
343962306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
344062306a36Sopenharmony_ci			},
344162306a36Sopenharmony_ci			.num_parents = 1,
344262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
344362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
344462306a36Sopenharmony_ci		},
344562306a36Sopenharmony_ci	},
344662306a36Sopenharmony_ci};
344762306a36Sopenharmony_ci
344862306a36Sopenharmony_cistatic struct clk_branch gcc_usb_fs_ic_clk = {
344962306a36Sopenharmony_ci	.halt_reg = 0x3f030,
345062306a36Sopenharmony_ci	.clkr = {
345162306a36Sopenharmony_ci		.enable_reg = 0x3f030,
345262306a36Sopenharmony_ci		.enable_mask = BIT(0),
345362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
345462306a36Sopenharmony_ci			.name = "gcc_usb_fs_ic_clk",
345562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
345662306a36Sopenharmony_ci				&usb_fs_ic_clk_src.clkr.hw,
345762306a36Sopenharmony_ci			},
345862306a36Sopenharmony_ci			.num_parents = 1,
345962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
346062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
346162306a36Sopenharmony_ci		},
346262306a36Sopenharmony_ci	},
346362306a36Sopenharmony_ci};
346462306a36Sopenharmony_ci
346562306a36Sopenharmony_cistatic struct clk_branch gcc_usb_fs_system_clk = {
346662306a36Sopenharmony_ci	.halt_reg = 0x3f004,
346762306a36Sopenharmony_ci	.clkr = {
346862306a36Sopenharmony_ci		.enable_reg = 0x3f004,
346962306a36Sopenharmony_ci		.enable_mask = BIT(0),
347062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
347162306a36Sopenharmony_ci			.name = "gcc_usb_fs_system_clk",
347262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
347362306a36Sopenharmony_ci				&usb_fs_system_clk_src.clkr.hw,
347462306a36Sopenharmony_ci			},
347562306a36Sopenharmony_ci			.num_parents = 1,
347662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
347762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
347862306a36Sopenharmony_ci		},
347962306a36Sopenharmony_ci	},
348062306a36Sopenharmony_ci};
348162306a36Sopenharmony_ci
348262306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_ahb_clk = {
348362306a36Sopenharmony_ci	.halt_reg = 0x41008,
348462306a36Sopenharmony_ci	.clkr = {
348562306a36Sopenharmony_ci		.enable_reg = 0x41008,
348662306a36Sopenharmony_ci		.enable_mask = BIT(0),
348762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
348862306a36Sopenharmony_ci			.name = "gcc_usb_hs_ahb_clk",
348962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
349062306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
349162306a36Sopenharmony_ci			},
349262306a36Sopenharmony_ci			.num_parents = 1,
349362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
349462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
349562306a36Sopenharmony_ci		},
349662306a36Sopenharmony_ci	},
349762306a36Sopenharmony_ci};
349862306a36Sopenharmony_ci
349962306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_system_clk = {
350062306a36Sopenharmony_ci	.halt_reg = 0x41004,
350162306a36Sopenharmony_ci	.clkr = {
350262306a36Sopenharmony_ci		.enable_reg = 0x41004,
350362306a36Sopenharmony_ci		.enable_mask = BIT(0),
350462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
350562306a36Sopenharmony_ci			.name = "gcc_usb_hs_system_clk",
350662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
350762306a36Sopenharmony_ci				&usb_hs_system_clk_src.clkr.hw,
350862306a36Sopenharmony_ci			},
350962306a36Sopenharmony_ci			.num_parents = 1,
351062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
351162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
351262306a36Sopenharmony_ci		},
351362306a36Sopenharmony_ci	},
351462306a36Sopenharmony_ci};
351562306a36Sopenharmony_ci
351662306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_ahb_clk = {
351762306a36Sopenharmony_ci	.halt_reg = 0x4c020,
351862306a36Sopenharmony_ci	.clkr = {
351962306a36Sopenharmony_ci		.enable_reg = 0x4c020,
352062306a36Sopenharmony_ci		.enable_mask = BIT(0),
352162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
352262306a36Sopenharmony_ci			.name = "gcc_venus0_ahb_clk",
352362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
352462306a36Sopenharmony_ci				&pcnoc_bfdcd_clk_src.clkr.hw,
352562306a36Sopenharmony_ci			},
352662306a36Sopenharmony_ci			.num_parents = 1,
352762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
352862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
352962306a36Sopenharmony_ci		},
353062306a36Sopenharmony_ci	},
353162306a36Sopenharmony_ci};
353262306a36Sopenharmony_ci
353362306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_axi_clk = {
353462306a36Sopenharmony_ci	.halt_reg = 0x4c024,
353562306a36Sopenharmony_ci	.clkr = {
353662306a36Sopenharmony_ci		.enable_reg = 0x4c024,
353762306a36Sopenharmony_ci		.enable_mask = BIT(0),
353862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
353962306a36Sopenharmony_ci			.name = "gcc_venus0_axi_clk",
354062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
354162306a36Sopenharmony_ci				&system_mm_noc_bfdcd_clk_src.clkr.hw,
354262306a36Sopenharmony_ci			},
354362306a36Sopenharmony_ci			.num_parents = 1,
354462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
354562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
354662306a36Sopenharmony_ci		},
354762306a36Sopenharmony_ci	},
354862306a36Sopenharmony_ci};
354962306a36Sopenharmony_ci
355062306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_vcodec0_clk = {
355162306a36Sopenharmony_ci	.halt_reg = 0x4c01c,
355262306a36Sopenharmony_ci	.clkr = {
355362306a36Sopenharmony_ci		.enable_reg = 0x4c01c,
355462306a36Sopenharmony_ci		.enable_mask = BIT(0),
355562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
355662306a36Sopenharmony_ci			.name = "gcc_venus0_vcodec0_clk",
355762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
355862306a36Sopenharmony_ci				&vcodec0_clk_src.clkr.hw,
355962306a36Sopenharmony_ci			},
356062306a36Sopenharmony_ci			.num_parents = 1,
356162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
356262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
356362306a36Sopenharmony_ci		},
356462306a36Sopenharmony_ci	},
356562306a36Sopenharmony_ci};
356662306a36Sopenharmony_ci
356762306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_core0_vcodec0_clk = {
356862306a36Sopenharmony_ci	.halt_reg = 0x4c02c,
356962306a36Sopenharmony_ci	.clkr = {
357062306a36Sopenharmony_ci		.enable_reg = 0x4c02c,
357162306a36Sopenharmony_ci		.enable_mask = BIT(0),
357262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
357362306a36Sopenharmony_ci			.name = "gcc_venus0_core0_vcodec0_clk",
357462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
357562306a36Sopenharmony_ci				&vcodec0_clk_src.clkr.hw,
357662306a36Sopenharmony_ci			},
357762306a36Sopenharmony_ci			.num_parents = 1,
357862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
357962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
358062306a36Sopenharmony_ci		},
358162306a36Sopenharmony_ci	},
358262306a36Sopenharmony_ci};
358362306a36Sopenharmony_ci
358462306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_core1_vcodec0_clk = {
358562306a36Sopenharmony_ci	.halt_reg = 0x4c034,
358662306a36Sopenharmony_ci	.clkr = {
358762306a36Sopenharmony_ci		.enable_reg = 0x4c034,
358862306a36Sopenharmony_ci		.enable_mask = BIT(0),
358962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
359062306a36Sopenharmony_ci			.name = "gcc_venus0_core1_vcodec0_clk",
359162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
359262306a36Sopenharmony_ci				&vcodec0_clk_src.clkr.hw,
359362306a36Sopenharmony_ci			},
359462306a36Sopenharmony_ci			.num_parents = 1,
359562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
359662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
359762306a36Sopenharmony_ci		},
359862306a36Sopenharmony_ci	},
359962306a36Sopenharmony_ci};
360062306a36Sopenharmony_ci
360162306a36Sopenharmony_cistatic struct clk_branch gcc_oxili_timer_clk = {
360262306a36Sopenharmony_ci	.halt_reg = 0x59040,
360362306a36Sopenharmony_ci	.clkr = {
360462306a36Sopenharmony_ci		.enable_reg = 0x59040,
360562306a36Sopenharmony_ci		.enable_mask = BIT(0),
360662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
360762306a36Sopenharmony_ci			.name = "gcc_oxili_timer_clk",
360862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
360962306a36Sopenharmony_ci		},
361062306a36Sopenharmony_ci	},
361162306a36Sopenharmony_ci};
361262306a36Sopenharmony_ci
361362306a36Sopenharmony_cistatic struct gdsc venus_gdsc = {
361462306a36Sopenharmony_ci	.gdscr = 0x4c018,
361562306a36Sopenharmony_ci	.pd = {
361662306a36Sopenharmony_ci		.name = "venus",
361762306a36Sopenharmony_ci	},
361862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
361962306a36Sopenharmony_ci};
362062306a36Sopenharmony_ci
362162306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = {
362262306a36Sopenharmony_ci	.gdscr = 0x4d078,
362362306a36Sopenharmony_ci	.pd = {
362462306a36Sopenharmony_ci		.name = "mdss",
362562306a36Sopenharmony_ci	},
362662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
362762306a36Sopenharmony_ci};
362862306a36Sopenharmony_ci
362962306a36Sopenharmony_cistatic struct gdsc jpeg_gdsc = {
363062306a36Sopenharmony_ci	.gdscr = 0x5701c,
363162306a36Sopenharmony_ci	.pd = {
363262306a36Sopenharmony_ci		.name = "jpeg",
363362306a36Sopenharmony_ci	},
363462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
363562306a36Sopenharmony_ci};
363662306a36Sopenharmony_ci
363762306a36Sopenharmony_cistatic struct gdsc vfe_gdsc = {
363862306a36Sopenharmony_ci	.gdscr = 0x58034,
363962306a36Sopenharmony_ci	.pd = {
364062306a36Sopenharmony_ci		.name = "vfe",
364162306a36Sopenharmony_ci	},
364262306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
364362306a36Sopenharmony_ci};
364462306a36Sopenharmony_ci
364562306a36Sopenharmony_cistatic struct gdsc oxili_gdsc = {
364662306a36Sopenharmony_ci	.gdscr = 0x5901c,
364762306a36Sopenharmony_ci	.pd = {
364862306a36Sopenharmony_ci		.name = "oxili",
364962306a36Sopenharmony_ci	},
365062306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
365162306a36Sopenharmony_ci};
365262306a36Sopenharmony_ci
365362306a36Sopenharmony_cistatic struct gdsc venus_core0_gdsc = {
365462306a36Sopenharmony_ci	.gdscr = 0x4c028,
365562306a36Sopenharmony_ci	.pd = {
365662306a36Sopenharmony_ci		.name = "venus_core0",
365762306a36Sopenharmony_ci	},
365862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
365962306a36Sopenharmony_ci};
366062306a36Sopenharmony_ci
366162306a36Sopenharmony_cistatic struct gdsc venus_core1_gdsc = {
366262306a36Sopenharmony_ci	.gdscr = 0x4c030,
366362306a36Sopenharmony_ci	.pd = {
366462306a36Sopenharmony_ci		.name = "venus_core1",
366562306a36Sopenharmony_ci	},
366662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
366762306a36Sopenharmony_ci};
366862306a36Sopenharmony_ci
366962306a36Sopenharmony_cistatic struct clk_regmap *gcc_msm8939_clocks[] = {
367062306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
367162306a36Sopenharmony_ci	[GPLL0_VOTE] = &gpll0_vote,
367262306a36Sopenharmony_ci	[BIMC_PLL] = &bimc_pll.clkr,
367362306a36Sopenharmony_ci	[BIMC_PLL_VOTE] = &bimc_pll_vote,
367462306a36Sopenharmony_ci	[GPLL1] = &gpll1.clkr,
367562306a36Sopenharmony_ci	[GPLL1_VOTE] = &gpll1_vote,
367662306a36Sopenharmony_ci	[GPLL2] = &gpll2.clkr,
367762306a36Sopenharmony_ci	[GPLL2_VOTE] = &gpll2_vote,
367862306a36Sopenharmony_ci	[PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
367962306a36Sopenharmony_ci	[SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
368062306a36Sopenharmony_ci	[SYSTEM_MM_NOC_BFDCD_CLK_SRC] = &system_mm_noc_bfdcd_clk_src.clkr,
368162306a36Sopenharmony_ci	[CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr,
368262306a36Sopenharmony_ci	[APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
368362306a36Sopenharmony_ci	[CSI0_CLK_SRC] = &csi0_clk_src.clkr,
368462306a36Sopenharmony_ci	[CSI1_CLK_SRC] = &csi1_clk_src.clkr,
368562306a36Sopenharmony_ci	[GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
368662306a36Sopenharmony_ci	[VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
368762306a36Sopenharmony_ci	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
368862306a36Sopenharmony_ci	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
368962306a36Sopenharmony_ci	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
369062306a36Sopenharmony_ci	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
369162306a36Sopenharmony_ci	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
369262306a36Sopenharmony_ci	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
369362306a36Sopenharmony_ci	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
369462306a36Sopenharmony_ci	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
369562306a36Sopenharmony_ci	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
369662306a36Sopenharmony_ci	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
369762306a36Sopenharmony_ci	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
369862306a36Sopenharmony_ci	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
369962306a36Sopenharmony_ci	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
370062306a36Sopenharmony_ci	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
370162306a36Sopenharmony_ci	[CCI_CLK_SRC] = &cci_clk_src.clkr,
370262306a36Sopenharmony_ci	[CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
370362306a36Sopenharmony_ci	[CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
370462306a36Sopenharmony_ci	[JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
370562306a36Sopenharmony_ci	[MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
370662306a36Sopenharmony_ci	[MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
370762306a36Sopenharmony_ci	[CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
370862306a36Sopenharmony_ci	[CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
370962306a36Sopenharmony_ci	[CPP_CLK_SRC] = &cpp_clk_src.clkr,
371062306a36Sopenharmony_ci	[CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
371162306a36Sopenharmony_ci	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
371262306a36Sopenharmony_ci	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
371362306a36Sopenharmony_ci	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
371462306a36Sopenharmony_ci	[BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
371562306a36Sopenharmony_ci	[ESC0_CLK_SRC] = &esc0_clk_src.clkr,
371662306a36Sopenharmony_ci	[MDP_CLK_SRC] = &mdp_clk_src.clkr,
371762306a36Sopenharmony_ci	[PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
371862306a36Sopenharmony_ci	[VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
371962306a36Sopenharmony_ci	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
372062306a36Sopenharmony_ci	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
372162306a36Sopenharmony_ci	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
372262306a36Sopenharmony_ci	[APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
372362306a36Sopenharmony_ci	[USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
372462306a36Sopenharmony_ci	[VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
372562306a36Sopenharmony_ci	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
372662306a36Sopenharmony_ci	[GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
372762306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
372862306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
372962306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
373062306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
373162306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
373262306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
373362306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
373462306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
373562306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
373662306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
373762306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
373862306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
373962306a36Sopenharmony_ci	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
374062306a36Sopenharmony_ci	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
374162306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
374262306a36Sopenharmony_ci	[GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
374362306a36Sopenharmony_ci	[GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
374462306a36Sopenharmony_ci	[GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
374562306a36Sopenharmony_ci	[GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
374662306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
374762306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
374862306a36Sopenharmony_ci	[GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
374962306a36Sopenharmony_ci	[GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
375062306a36Sopenharmony_ci	[GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
375162306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
375262306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
375362306a36Sopenharmony_ci	[GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
375462306a36Sopenharmony_ci	[GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
375562306a36Sopenharmony_ci	[GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
375662306a36Sopenharmony_ci	[GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
375762306a36Sopenharmony_ci	[GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
375862306a36Sopenharmony_ci	[GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
375962306a36Sopenharmony_ci	[GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
376062306a36Sopenharmony_ci	[GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
376162306a36Sopenharmony_ci	[GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
376262306a36Sopenharmony_ci	[GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
376362306a36Sopenharmony_ci	[GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
376462306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
376562306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
376662306a36Sopenharmony_ci	[GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
376762306a36Sopenharmony_ci	[GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
376862306a36Sopenharmony_ci	[GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
376962306a36Sopenharmony_ci	[GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
377062306a36Sopenharmony_ci	[GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
377162306a36Sopenharmony_ci	[GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
377262306a36Sopenharmony_ci	[GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
377362306a36Sopenharmony_ci	[GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
377462306a36Sopenharmony_ci	[GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
377562306a36Sopenharmony_ci	[GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
377662306a36Sopenharmony_ci	[GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
377762306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
377862306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
377962306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
378062306a36Sopenharmony_ci	[GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
378162306a36Sopenharmony_ci	[GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
378262306a36Sopenharmony_ci	[GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
378362306a36Sopenharmony_ci	[GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
378462306a36Sopenharmony_ci	[GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
378562306a36Sopenharmony_ci	[GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
378662306a36Sopenharmony_ci	[GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
378762306a36Sopenharmony_ci	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
378862306a36Sopenharmony_ci	[GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
378962306a36Sopenharmony_ci	[GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
379062306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
379162306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
379262306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
379362306a36Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
379462306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
379562306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
379662306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
379762306a36Sopenharmony_ci	[GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
379862306a36Sopenharmony_ci	[GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
379962306a36Sopenharmony_ci	[GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
380062306a36Sopenharmony_ci	[GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
380162306a36Sopenharmony_ci	[GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
380262306a36Sopenharmony_ci	[GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
380362306a36Sopenharmony_ci	[GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
380462306a36Sopenharmony_ci	[GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
380562306a36Sopenharmony_ci	[GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
380662306a36Sopenharmony_ci	[GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
380762306a36Sopenharmony_ci	[GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
380862306a36Sopenharmony_ci	[GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
380962306a36Sopenharmony_ci	[BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr,
381062306a36Sopenharmony_ci	[GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
381162306a36Sopenharmony_ci	[GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
381262306a36Sopenharmony_ci	[BIMC_GPU_CLK_SRC] = &bimc_gpu_clk_src.clkr,
381362306a36Sopenharmony_ci	[GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
381462306a36Sopenharmony_ci	[GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
381562306a36Sopenharmony_ci	[ULTAUDIO_AHBFABRIC_CLK_SRC] = &ultaudio_ahbfabric_clk_src.clkr,
381662306a36Sopenharmony_ci	[ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC] = &ultaudio_lpaif_pri_i2s_clk_src.clkr,
381762306a36Sopenharmony_ci	[ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC] = &ultaudio_lpaif_sec_i2s_clk_src.clkr,
381862306a36Sopenharmony_ci	[ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC] = &ultaudio_lpaif_aux_i2s_clk_src.clkr,
381962306a36Sopenharmony_ci	[ULTAUDIO_XO_CLK_SRC] = &ultaudio_xo_clk_src.clkr,
382062306a36Sopenharmony_ci	[CODEC_DIGCODEC_CLK_SRC] = &codec_digcodec_clk_src.clkr,
382162306a36Sopenharmony_ci	[GCC_ULTAUDIO_PCNOC_MPORT_CLK] = &gcc_ultaudio_pcnoc_mport_clk.clkr,
382262306a36Sopenharmony_ci	[GCC_ULTAUDIO_PCNOC_SWAY_CLK] = &gcc_ultaudio_pcnoc_sway_clk.clkr,
382362306a36Sopenharmony_ci	[GCC_ULTAUDIO_AVSYNC_XO_CLK] = &gcc_ultaudio_avsync_xo_clk.clkr,
382462306a36Sopenharmony_ci	[GCC_ULTAUDIO_STC_XO_CLK] = &gcc_ultaudio_stc_xo_clk.clkr,
382562306a36Sopenharmony_ci	[GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_clk.clkr,
382662306a36Sopenharmony_ci	[GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_lpm_clk.clkr,
382762306a36Sopenharmony_ci	[GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK] = &gcc_ultaudio_lpaif_pri_i2s_clk.clkr,
382862306a36Sopenharmony_ci	[GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK] = &gcc_ultaudio_lpaif_sec_i2s_clk.clkr,
382962306a36Sopenharmony_ci	[GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK] = &gcc_ultaudio_lpaif_aux_i2s_clk.clkr,
383062306a36Sopenharmony_ci	[GCC_CODEC_DIGCODEC_CLK] = &gcc_codec_digcodec_clk.clkr,
383162306a36Sopenharmony_ci	[GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
383262306a36Sopenharmony_ci	[GPLL3] = &gpll3.clkr,
383362306a36Sopenharmony_ci	[GPLL3_VOTE] = &gpll3_vote,
383462306a36Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
383562306a36Sopenharmony_ci	[GPLL4_VOTE] = &gpll4_vote,
383662306a36Sopenharmony_ci	[GPLL5] = &gpll5.clkr,
383762306a36Sopenharmony_ci	[GPLL5_VOTE] = &gpll5_vote,
383862306a36Sopenharmony_ci	[GPLL6] = &gpll6.clkr,
383962306a36Sopenharmony_ci	[GPLL6_VOTE] = &gpll6_vote,
384062306a36Sopenharmony_ci	[BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
384162306a36Sopenharmony_ci	[GCC_MDSS_BYTE1_CLK] = &gcc_mdss_byte1_clk.clkr,
384262306a36Sopenharmony_ci	[ESC1_CLK_SRC] = &esc1_clk_src.clkr,
384362306a36Sopenharmony_ci	[GCC_MDSS_ESC1_CLK] = &gcc_mdss_esc1_clk.clkr,
384462306a36Sopenharmony_ci	[PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
384562306a36Sopenharmony_ci	[GCC_MDSS_PCLK1_CLK] = &gcc_mdss_pclk1_clk.clkr,
384662306a36Sopenharmony_ci	[GCC_GFX_TBU_CLK] = &gcc_gfx_tbu_clk.clkr,
384762306a36Sopenharmony_ci	[GCC_CPP_TBU_CLK] = &gcc_cpp_tbu_clk.clkr,
384862306a36Sopenharmony_ci	[GCC_MDP_RT_TBU_CLK] = &gcc_mdp_rt_tbu_clk.clkr,
384962306a36Sopenharmony_ci	[USB_FS_SYSTEM_CLK_SRC] = &usb_fs_system_clk_src.clkr,
385062306a36Sopenharmony_ci	[USB_FS_IC_CLK_SRC] = &usb_fs_ic_clk_src.clkr,
385162306a36Sopenharmony_ci	[GCC_USB_FS_AHB_CLK] = &gcc_usb_fs_ahb_clk.clkr,
385262306a36Sopenharmony_ci	[GCC_USB_FS_IC_CLK] = &gcc_usb_fs_ic_clk.clkr,
385362306a36Sopenharmony_ci	[GCC_USB_FS_SYSTEM_CLK] = &gcc_usb_fs_system_clk.clkr,
385462306a36Sopenharmony_ci	[GCC_VENUS0_CORE0_VCODEC0_CLK] = &gcc_venus0_core0_vcodec0_clk.clkr,
385562306a36Sopenharmony_ci	[GCC_VENUS0_CORE1_VCODEC0_CLK] = &gcc_venus0_core1_vcodec0_clk.clkr,
385662306a36Sopenharmony_ci	[GCC_OXILI_TIMER_CLK] = &gcc_oxili_timer_clk.clkr,
385762306a36Sopenharmony_ci};
385862306a36Sopenharmony_ci
385962306a36Sopenharmony_cistatic struct gdsc *gcc_msm8939_gdscs[] = {
386062306a36Sopenharmony_ci	[VENUS_GDSC] = &venus_gdsc,
386162306a36Sopenharmony_ci	[MDSS_GDSC] = &mdss_gdsc,
386262306a36Sopenharmony_ci	[JPEG_GDSC] = &jpeg_gdsc,
386362306a36Sopenharmony_ci	[VFE_GDSC] = &vfe_gdsc,
386462306a36Sopenharmony_ci	[OXILI_GDSC] = &oxili_gdsc,
386562306a36Sopenharmony_ci	[VENUS_CORE0_GDSC] = &venus_core0_gdsc,
386662306a36Sopenharmony_ci	[VENUS_CORE1_GDSC] = &venus_core1_gdsc,
386762306a36Sopenharmony_ci};
386862306a36Sopenharmony_ci
386962306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_msm8939_resets[] = {
387062306a36Sopenharmony_ci	[GCC_BLSP1_BCR] = { 0x01000 },
387162306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_BCR] = { 0x02000 },
387262306a36Sopenharmony_ci	[GCC_BLSP1_UART1_BCR] = { 0x02038 },
387362306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_BCR] = { 0x03008 },
387462306a36Sopenharmony_ci	[GCC_BLSP1_UART2_BCR] = { 0x03028 },
387562306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_BCR] = { 0x04018 },
387662306a36Sopenharmony_ci	[GCC_BLSP1_UART3_BCR] = { 0x04038 },
387762306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_BCR] = { 0x05018 },
387862306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_BCR] = { 0x06018 },
387962306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_BCR] = { 0x07018 },
388062306a36Sopenharmony_ci	[GCC_IMEM_BCR] = { 0x0e000 },
388162306a36Sopenharmony_ci	[GCC_SMMU_BCR] = { 0x12000 },
388262306a36Sopenharmony_ci	[GCC_APSS_TCU_BCR] = { 0x12050 },
388362306a36Sopenharmony_ci	[GCC_SMMU_XPU_BCR] = { 0x12054 },
388462306a36Sopenharmony_ci	[GCC_PCNOC_TBU_BCR] = { 0x12058 },
388562306a36Sopenharmony_ci	[GCC_PRNG_BCR] = { 0x13000 },
388662306a36Sopenharmony_ci	[GCC_BOOT_ROM_BCR] = { 0x13008 },
388762306a36Sopenharmony_ci	[GCC_CRYPTO_BCR] = { 0x16000 },
388862306a36Sopenharmony_ci	[GCC_SEC_CTRL_BCR] = { 0x1a000 },
388962306a36Sopenharmony_ci	[GCC_AUDIO_CORE_BCR] = { 0x1c008 },
389062306a36Sopenharmony_ci	[GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
389162306a36Sopenharmony_ci	[GCC_DEHR_BCR] = { 0x1f000 },
389262306a36Sopenharmony_ci	[GCC_SYSTEM_NOC_BCR] = { 0x26000 },
389362306a36Sopenharmony_ci	[GCC_PCNOC_BCR] = { 0x27018 },
389462306a36Sopenharmony_ci	[GCC_TCSR_BCR] = { 0x28000 },
389562306a36Sopenharmony_ci	[GCC_QDSS_BCR] = { 0x29000 },
389662306a36Sopenharmony_ci	[GCC_DCD_BCR] = { 0x2a000 },
389762306a36Sopenharmony_ci	[GCC_MSG_RAM_BCR] = { 0x2b000 },
389862306a36Sopenharmony_ci	[GCC_MPM_BCR] = { 0x2c000 },
389962306a36Sopenharmony_ci	[GCC_SPMI_BCR] = { 0x2e000 },
390062306a36Sopenharmony_ci	[GCC_SPDM_BCR] = { 0x2f000 },
390162306a36Sopenharmony_ci	[GCC_MM_SPDM_BCR] = { 0x2f024 },
390262306a36Sopenharmony_ci	[GCC_BIMC_BCR] = { 0x31000 },
390362306a36Sopenharmony_ci	[GCC_RBCPR_BCR] = { 0x33000 },
390462306a36Sopenharmony_ci	[GCC_TLMM_BCR] = { 0x34000 },
390562306a36Sopenharmony_ci	[GCC_CAMSS_CSI2_BCR] = { 0x3c038 },
390662306a36Sopenharmony_ci	[GCC_CAMSS_CSI2PHY_BCR] = { 0x3c044 },
390762306a36Sopenharmony_ci	[GCC_CAMSS_CSI2RDI_BCR] = { 0x3c04c },
390862306a36Sopenharmony_ci	[GCC_CAMSS_CSI2PIX_BCR] = { 0x3c054 },
390962306a36Sopenharmony_ci	[GCC_USB_FS_BCR] = { 0x3f000 },
391062306a36Sopenharmony_ci	[GCC_USB_HS_BCR] = { 0x41000 },
391162306a36Sopenharmony_ci	[GCC_USB2A_PHY_BCR] = { 0x41028 },
391262306a36Sopenharmony_ci	[GCC_SDCC1_BCR] = { 0x42000 },
391362306a36Sopenharmony_ci	[GCC_SDCC2_BCR] = { 0x43000 },
391462306a36Sopenharmony_ci	[GCC_PDM_BCR] = { 0x44000 },
391562306a36Sopenharmony_ci	[GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 },
391662306a36Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 },
391762306a36Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 },
391862306a36Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 },
391962306a36Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 },
392062306a36Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 },
392162306a36Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 },
392262306a36Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 },
392362306a36Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 },
392462306a36Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 },
392562306a36Sopenharmony_ci	[GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 },
392662306a36Sopenharmony_ci	[GCC_MMSS_BCR] = { 0x4b000 },
392762306a36Sopenharmony_ci	[GCC_VENUS0_BCR] = { 0x4c014 },
392862306a36Sopenharmony_ci	[GCC_MDSS_BCR] = { 0x4d074 },
392962306a36Sopenharmony_ci	[GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
393062306a36Sopenharmony_ci	[GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
393162306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
393262306a36Sopenharmony_ci	[GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
393362306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
393462306a36Sopenharmony_ci	[GCC_CAMSS_PHY1_BCR] = { 0x4f018 },
393562306a36Sopenharmony_ci	[GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
393662306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
393762306a36Sopenharmony_ci	[GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
393862306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
393962306a36Sopenharmony_ci	[GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
394062306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_SPI_APPS_CBCR] = { 0x0501c },
394162306a36Sopenharmony_ci	[GCC_CAMSS_CCI_BCR] = { 0x51014 },
394262306a36Sopenharmony_ci	[GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
394362306a36Sopenharmony_ci	[GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
394462306a36Sopenharmony_ci	[GCC_CAMSS_GP0_BCR] = { 0x54014 },
394562306a36Sopenharmony_ci	[GCC_CAMSS_GP1_BCR] = { 0x55014 },
394662306a36Sopenharmony_ci	[GCC_CAMSS_TOP_BCR] = { 0x56000 },
394762306a36Sopenharmony_ci	[GCC_CAMSS_MICRO_BCR] = { 0x56008 },
394862306a36Sopenharmony_ci	[GCC_CAMSS_JPEG_BCR] = { 0x57018 },
394962306a36Sopenharmony_ci	[GCC_CAMSS_VFE_BCR] = { 0x58030 },
395062306a36Sopenharmony_ci	[GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
395162306a36Sopenharmony_ci	[GCC_OXILI_BCR] = { 0x59018 },
395262306a36Sopenharmony_ci	[GCC_GMEM_BCR] = { 0x5902c },
395362306a36Sopenharmony_ci	[GCC_CAMSS_AHB_BCR] = { 0x5a018 },
395462306a36Sopenharmony_ci	[GCC_CAMSS_MCLK2_BCR] = { 0x5c014 },
395562306a36Sopenharmony_ci	[GCC_MDP_TBU_BCR] = { 0x62000 },
395662306a36Sopenharmony_ci	[GCC_GFX_TBU_BCR] = { 0x63000 },
395762306a36Sopenharmony_ci	[GCC_GFX_TCU_BCR] = { 0x64000 },
395862306a36Sopenharmony_ci	[GCC_MSS_TBU_AXI_BCR] = { 0x65000 },
395962306a36Sopenharmony_ci	[GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 },
396062306a36Sopenharmony_ci	[GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 },
396162306a36Sopenharmony_ci	[GCC_GTCU_AHB_BCR] = { 0x68000 },
396262306a36Sopenharmony_ci	[GCC_SMMU_CFG_BCR] = { 0x69000 },
396362306a36Sopenharmony_ci	[GCC_VFE_TBU_BCR] = { 0x6a000 },
396462306a36Sopenharmony_ci	[GCC_VENUS_TBU_BCR] = { 0x6b000 },
396562306a36Sopenharmony_ci	[GCC_JPEG_TBU_BCR] = { 0x6c000 },
396662306a36Sopenharmony_ci	[GCC_PRONTO_TBU_BCR] = { 0x6d000 },
396762306a36Sopenharmony_ci	[GCC_CPP_TBU_BCR] = { 0x6e000 },
396862306a36Sopenharmony_ci	[GCC_MDP_RT_TBU_BCR] = { 0x6f000 },
396962306a36Sopenharmony_ci	[GCC_SMMU_CATS_BCR] = { 0x7c000 },
397062306a36Sopenharmony_ci};
397162306a36Sopenharmony_ci
397262306a36Sopenharmony_cistatic const struct regmap_config gcc_msm8939_regmap_config = {
397362306a36Sopenharmony_ci	.reg_bits	= 32,
397462306a36Sopenharmony_ci	.reg_stride	= 4,
397562306a36Sopenharmony_ci	.val_bits	= 32,
397662306a36Sopenharmony_ci	.max_register	= 0x80000,
397762306a36Sopenharmony_ci	.fast_io	= true,
397862306a36Sopenharmony_ci};
397962306a36Sopenharmony_ci
398062306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_msm8939_desc = {
398162306a36Sopenharmony_ci	.config = &gcc_msm8939_regmap_config,
398262306a36Sopenharmony_ci	.clks = gcc_msm8939_clocks,
398362306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_msm8939_clocks),
398462306a36Sopenharmony_ci	.resets = gcc_msm8939_resets,
398562306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_msm8939_resets),
398662306a36Sopenharmony_ci	.gdscs = gcc_msm8939_gdscs,
398762306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_msm8939_gdscs),
398862306a36Sopenharmony_ci};
398962306a36Sopenharmony_ci
399062306a36Sopenharmony_cistatic const struct of_device_id gcc_msm8939_match_table[] = {
399162306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-msm8939" },
399262306a36Sopenharmony_ci	{ }
399362306a36Sopenharmony_ci};
399462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_msm8939_match_table);
399562306a36Sopenharmony_ci
399662306a36Sopenharmony_cistatic int gcc_msm8939_probe(struct platform_device *pdev)
399762306a36Sopenharmony_ci{
399862306a36Sopenharmony_ci	struct regmap *regmap;
399962306a36Sopenharmony_ci
400062306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gcc_msm8939_desc);
400162306a36Sopenharmony_ci	if (IS_ERR(regmap))
400262306a36Sopenharmony_ci		return PTR_ERR(regmap);
400362306a36Sopenharmony_ci
400462306a36Sopenharmony_ci	clk_pll_configure_sr_hpm_lp(&gpll3, regmap, &gpll3_config, true);
400562306a36Sopenharmony_ci	clk_pll_configure_sr_hpm_lp(&gpll4, regmap, &gpll4_config, true);
400662306a36Sopenharmony_ci
400762306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gcc_msm8939_desc, regmap);
400862306a36Sopenharmony_ci}
400962306a36Sopenharmony_ci
401062306a36Sopenharmony_cistatic struct platform_driver gcc_msm8939_driver = {
401162306a36Sopenharmony_ci	.probe		= gcc_msm8939_probe,
401262306a36Sopenharmony_ci	.driver		= {
401362306a36Sopenharmony_ci		.name	= "gcc-msm8939",
401462306a36Sopenharmony_ci		.of_match_table = gcc_msm8939_match_table,
401562306a36Sopenharmony_ci	},
401662306a36Sopenharmony_ci};
401762306a36Sopenharmony_ci
401862306a36Sopenharmony_cistatic int __init gcc_msm8939_init(void)
401962306a36Sopenharmony_ci{
402062306a36Sopenharmony_ci	return platform_driver_register(&gcc_msm8939_driver);
402162306a36Sopenharmony_ci}
402262306a36Sopenharmony_cicore_initcall(gcc_msm8939_init);
402362306a36Sopenharmony_ci
402462306a36Sopenharmony_cistatic void __exit gcc_msm8939_exit(void)
402562306a36Sopenharmony_ci{
402662306a36Sopenharmony_ci	platform_driver_unregister(&gcc_msm8939_driver);
402762306a36Sopenharmony_ci}
402862306a36Sopenharmony_cimodule_exit(gcc_msm8939_exit);
402962306a36Sopenharmony_ci
403062306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm GCC MSM8939 Driver");
403162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
4032