162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2023 Otto Pflüger
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Based on gcc-msm8953.c:
662306a36Sopenharmony_ci *   Copyright 2021, The Linux Foundation. All rights reserved.
762306a36Sopenharmony_ci * with parts taken from gcc-qcs404.c:
862306a36Sopenharmony_ci *   Copyright 2018, The Linux Foundation. All rights reserved.
962306a36Sopenharmony_ci * and gcc-msm8939.c:
1062306a36Sopenharmony_ci *   Copyright 2020 Linaro Limited
1162306a36Sopenharmony_ci * adapted with data from clock-gcc-8952.c in Qualcomm's msm-4.9 release:
1262306a36Sopenharmony_ci *   Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
1362306a36Sopenharmony_ci */
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include <linux/bitops.h>
1662306a36Sopenharmony_ci#include <linux/clk-provider.h>
1762306a36Sopenharmony_ci#include <linux/err.h>
1862306a36Sopenharmony_ci#include <linux/kernel.h>
1962306a36Sopenharmony_ci#include <linux/module.h>
2062306a36Sopenharmony_ci#include <linux/of.h>
2162306a36Sopenharmony_ci#include <linux/platform_device.h>
2262306a36Sopenharmony_ci#include <linux/regmap.h>
2362306a36Sopenharmony_ci#include <linux/reset-controller.h>
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-msm8917.h>
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#include "clk-alpha-pll.h"
2862306a36Sopenharmony_ci#include "clk-branch.h"
2962306a36Sopenharmony_ci#include "clk-pll.h"
3062306a36Sopenharmony_ci#include "clk-rcg.h"
3162306a36Sopenharmony_ci#include "common.h"
3262306a36Sopenharmony_ci#include "gdsc.h"
3362306a36Sopenharmony_ci#include "reset.h"
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_cienum {
3662306a36Sopenharmony_ci	DT_XO,
3762306a36Sopenharmony_ci	DT_SLEEP_CLK,
3862306a36Sopenharmony_ci	DT_DSI0PLL,
3962306a36Sopenharmony_ci	DT_DSI0PLL_BYTE,
4062306a36Sopenharmony_ci};
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_cienum {
4362306a36Sopenharmony_ci	P_XO,
4462306a36Sopenharmony_ci	P_SLEEP_CLK,
4562306a36Sopenharmony_ci	P_GPLL0,
4662306a36Sopenharmony_ci	P_GPLL3,
4762306a36Sopenharmony_ci	P_GPLL4,
4862306a36Sopenharmony_ci	P_GPLL6,
4962306a36Sopenharmony_ci	P_DSI0PLL,
5062306a36Sopenharmony_ci	P_DSI0PLL_BYTE,
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0_sleep_clk_src = {
5462306a36Sopenharmony_ci	.offset = 0x21000,
5562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
5662306a36Sopenharmony_ci	.clkr = {
5762306a36Sopenharmony_ci		.enable_reg = 0x45008,
5862306a36Sopenharmony_ci		.enable_mask = BIT(23),
5962306a36Sopenharmony_ci		.enable_is_inverted = true,
6062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6162306a36Sopenharmony_ci			.name = "gpll0_sleep_clk_src",
6262306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data) {
6362306a36Sopenharmony_ci				.index = DT_XO,
6462306a36Sopenharmony_ci			},
6562306a36Sopenharmony_ci			.num_parents = 1,
6662306a36Sopenharmony_ci			.ops = &clk_branch_simple_ops,
6762306a36Sopenharmony_ci		},
6862306a36Sopenharmony_ci	},
6962306a36Sopenharmony_ci};
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0_early = {
7262306a36Sopenharmony_ci	.offset = 0x21000,
7362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
7462306a36Sopenharmony_ci	.clkr = {
7562306a36Sopenharmony_ci		.enable_reg = 0x45000,
7662306a36Sopenharmony_ci		.enable_mask = BIT(0),
7762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
7862306a36Sopenharmony_ci			.name = "gpll0_early",
7962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
8062306a36Sopenharmony_ci				&gpll0_sleep_clk_src.clkr.hw,
8162306a36Sopenharmony_ci			},
8262306a36Sopenharmony_ci			.num_parents = 1,
8362306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_ops,
8462306a36Sopenharmony_ci		},
8562306a36Sopenharmony_ci	},
8662306a36Sopenharmony_ci};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0 = {
8962306a36Sopenharmony_ci	.offset = 0x21000,
9062306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
9162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9262306a36Sopenharmony_ci		.name = "gpll0",
9362306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
9462306a36Sopenharmony_ci			&gpll0_early.clkr.hw,
9562306a36Sopenharmony_ci		},
9662306a36Sopenharmony_ci		.num_parents = 1,
9762306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
9862306a36Sopenharmony_ci	},
9962306a36Sopenharmony_ci};
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_cistatic const struct pll_vco gpll3_p_vco[] = {
10262306a36Sopenharmony_ci	{ 700000000, 1400000000, 0 },
10362306a36Sopenharmony_ci};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic const struct alpha_pll_config gpll3_early_config = {
10662306a36Sopenharmony_ci	.l = 63,
10762306a36Sopenharmony_ci	.config_ctl_val = 0x4001055b,
10862306a36Sopenharmony_ci	.early_output_mask = 0,
10962306a36Sopenharmony_ci	.post_div_mask = GENMASK(11, 8),
11062306a36Sopenharmony_ci	.post_div_val = BIT(8),
11162306a36Sopenharmony_ci};
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_cistatic struct clk_alpha_pll gpll3_early = {
11462306a36Sopenharmony_ci	.offset = 0x22000,
11562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
11662306a36Sopenharmony_ci	.vco_table = gpll3_p_vco,
11762306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(gpll3_p_vco),
11862306a36Sopenharmony_ci	.flags = SUPPORTS_DYNAMIC_UPDATE,
11962306a36Sopenharmony_ci	.clkr = {
12062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
12162306a36Sopenharmony_ci			.name = "gpll3_early",
12262306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data) {
12362306a36Sopenharmony_ci				.index = DT_XO,
12462306a36Sopenharmony_ci			},
12562306a36Sopenharmony_ci			.num_parents = 1,
12662306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
12762306a36Sopenharmony_ci		},
12862306a36Sopenharmony_ci	},
12962306a36Sopenharmony_ci};
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll3 = {
13262306a36Sopenharmony_ci	.offset = 0x22000,
13362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
13462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13562306a36Sopenharmony_ci		.name = "gpll3",
13662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
13762306a36Sopenharmony_ci			&gpll3_early.clkr.hw,
13862306a36Sopenharmony_ci		},
13962306a36Sopenharmony_ci		.num_parents = 1,
14062306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
14162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
14262306a36Sopenharmony_ci	},
14362306a36Sopenharmony_ci};
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4_early = {
14662306a36Sopenharmony_ci	.offset = 0x24000,
14762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
14862306a36Sopenharmony_ci	.clkr = {
14962306a36Sopenharmony_ci		.enable_reg = 0x45000,
15062306a36Sopenharmony_ci		.enable_mask = BIT(5),
15162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
15262306a36Sopenharmony_ci			.name = "gpll4_early",
15362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data) {
15462306a36Sopenharmony_ci				.index = DT_XO,
15562306a36Sopenharmony_ci			},
15662306a36Sopenharmony_ci			.num_parents = 1,
15762306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fixed_ops,
15862306a36Sopenharmony_ci		},
15962306a36Sopenharmony_ci	},
16062306a36Sopenharmony_ci};
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4 = {
16362306a36Sopenharmony_ci	.offset = 0x24000,
16462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
16562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16662306a36Sopenharmony_ci		.name = "gpll4",
16762306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
16862306a36Sopenharmony_ci			&gpll4_early.clkr.hw,
16962306a36Sopenharmony_ci		},
17062306a36Sopenharmony_ci		.num_parents = 1,
17162306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ro_ops,
17262306a36Sopenharmony_ci	},
17362306a36Sopenharmony_ci};
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_cistatic struct clk_pll gpll6_early = {
17662306a36Sopenharmony_ci	.l_reg = 0x37004,
17762306a36Sopenharmony_ci	.m_reg = 0x37008,
17862306a36Sopenharmony_ci	.n_reg = 0x3700c,
17962306a36Sopenharmony_ci	.config_reg = 0x37014,
18062306a36Sopenharmony_ci	.mode_reg = 0x37000,
18162306a36Sopenharmony_ci	.status_reg = 0x3701c,
18262306a36Sopenharmony_ci	.status_bit = 17,
18362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
18462306a36Sopenharmony_ci		.name = "gpll6_early",
18562306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
18662306a36Sopenharmony_ci			.index = DT_XO,
18762306a36Sopenharmony_ci		},
18862306a36Sopenharmony_ci		.num_parents = 1,
18962306a36Sopenharmony_ci		.ops = &clk_pll_ops,
19062306a36Sopenharmony_ci	},
19162306a36Sopenharmony_ci};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic struct clk_regmap gpll6 = {
19462306a36Sopenharmony_ci	.enable_reg = 0x45000,
19562306a36Sopenharmony_ci	.enable_mask = BIT(7),
19662306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
19762306a36Sopenharmony_ci		.name = "gpll6",
19862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
19962306a36Sopenharmony_ci			&gpll6_early.clkr.hw,
20062306a36Sopenharmony_ci		},
20162306a36Sopenharmony_ci		.num_parents = 1,
20262306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
20362306a36Sopenharmony_ci	},
20462306a36Sopenharmony_ci};
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_map[] = {
20762306a36Sopenharmony_ci	{ P_XO, 0 },
20862306a36Sopenharmony_ci	{ P_GPLL0, 1 },
20962306a36Sopenharmony_ci};
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_out_aux_map[] = {
21262306a36Sopenharmony_ci	{ P_XO, 0 },
21362306a36Sopenharmony_ci	{ P_GPLL0, 2 },
21462306a36Sopenharmony_ci};
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_data[] = {
21762306a36Sopenharmony_ci	{ .index = DT_XO },
21862306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
21962306a36Sopenharmony_ci};
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll6_sleep_map[] = {
22262306a36Sopenharmony_ci	{ P_XO, 0 },
22362306a36Sopenharmony_ci	{ P_GPLL0, 1 },
22462306a36Sopenharmony_ci	{ P_GPLL6, 2 },
22562306a36Sopenharmony_ci	{ P_SLEEP_CLK, 6 },
22662306a36Sopenharmony_ci};
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll6_sleep_data[] = {
22962306a36Sopenharmony_ci	{ .index = DT_XO },
23062306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
23162306a36Sopenharmony_ci	{ .hw = &gpll6.hw },
23262306a36Sopenharmony_ci	{ .index = DT_SLEEP_CLK },
23362306a36Sopenharmony_ci};
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll6_gpll4_map[] = {
23662306a36Sopenharmony_ci	{ P_XO, 0 },
23762306a36Sopenharmony_ci	{ P_GPLL0, 1 },
23862306a36Sopenharmony_ci	{ P_GPLL6, 2 },
23962306a36Sopenharmony_ci	{ P_GPLL4, 3 },
24062306a36Sopenharmony_ci};
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll6_gpll4_data[] = {
24362306a36Sopenharmony_ci	{ .index = DT_XO },
24462306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
24562306a36Sopenharmony_ci	{ .hw = &gpll6.hw },
24662306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
24762306a36Sopenharmony_ci};
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_apss_ahb_clk_src[] = {
25062306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
25162306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
25262306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
25362306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
25462306a36Sopenharmony_ci	{ }
25562306a36Sopenharmony_ci};
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_cistatic struct clk_rcg2 apss_ahb_clk_src = {
25862306a36Sopenharmony_ci	.cmd_rcgr = 0x46000,
25962306a36Sopenharmony_ci	.hid_width = 5,
26062306a36Sopenharmony_ci	.freq_tbl = ftbl_apss_ahb_clk_src,
26162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
26262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
26362306a36Sopenharmony_ci		.name = "apss_ahb_clk_src",
26462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
26562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
26662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
26762306a36Sopenharmony_ci	}
26862306a36Sopenharmony_ci};
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_blsp_i2c_apps_clk_src[] = {
27162306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
27262306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
27362306a36Sopenharmony_ci	{ }
27462306a36Sopenharmony_ci};
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
27762306a36Sopenharmony_ci	.cmd_rcgr = 0x03000,
27862306a36Sopenharmony_ci	.hid_width = 5,
27962306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
28062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
28162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
28262306a36Sopenharmony_ci		.name = "blsp1_qup2_i2c_apps_clk_src",
28362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
28462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
28562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
28662306a36Sopenharmony_ci	}
28762306a36Sopenharmony_ci};
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
29062306a36Sopenharmony_ci	.cmd_rcgr = 0x04000,
29162306a36Sopenharmony_ci	.hid_width = 5,
29262306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
29362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
29462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
29562306a36Sopenharmony_ci		.name = "blsp1_qup3_i2c_apps_clk_src",
29662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
29762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
29862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
29962306a36Sopenharmony_ci	}
30062306a36Sopenharmony_ci};
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
30362306a36Sopenharmony_ci	.cmd_rcgr = 0x05000,
30462306a36Sopenharmony_ci	.hid_width = 5,
30562306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
30662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
30762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
30862306a36Sopenharmony_ci		.name = "blsp1_qup4_i2c_apps_clk_src",
30962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
31062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
31162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
31262306a36Sopenharmony_ci	}
31362306a36Sopenharmony_ci};
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
31662306a36Sopenharmony_ci	.cmd_rcgr = 0x0c00c,
31762306a36Sopenharmony_ci	.hid_width = 5,
31862306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
31962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
32062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
32162306a36Sopenharmony_ci		.name = "blsp2_qup1_i2c_apps_clk_src",
32262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
32362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
32462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
32562306a36Sopenharmony_ci	}
32662306a36Sopenharmony_ci};
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
32962306a36Sopenharmony_ci	.cmd_rcgr = 0x0d000,
33062306a36Sopenharmony_ci	.hid_width = 5,
33162306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
33262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
33362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
33462306a36Sopenharmony_ci		.name = "blsp2_qup2_i2c_apps_clk_src",
33562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
33662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
33762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
33862306a36Sopenharmony_ci	}
33962306a36Sopenharmony_ci};
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
34262306a36Sopenharmony_ci	.cmd_rcgr = 0x0f000,
34362306a36Sopenharmony_ci	.hid_width = 5,
34462306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_i2c_apps_clk_src,
34562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
34662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
34762306a36Sopenharmony_ci		.name = "blsp2_qup3_i2c_apps_clk_src",
34862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
34962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
35062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
35162306a36Sopenharmony_ci	}
35262306a36Sopenharmony_ci};
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_blsp_spi_apps_clk_src[] = {
35562306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
35662306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
35762306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
35862306a36Sopenharmony_ci	F(16000000, P_GPLL0, 10, 1, 5),
35962306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
36062306a36Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
36162306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
36262306a36Sopenharmony_ci	{ }
36362306a36Sopenharmony_ci};
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
36662306a36Sopenharmony_ci	.cmd_rcgr = 0x03014,
36762306a36Sopenharmony_ci	.hid_width = 5,
36862306a36Sopenharmony_ci	.mnd_width = 8,
36962306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_spi_apps_clk_src,
37062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
37162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
37262306a36Sopenharmony_ci		.name = "blsp1_qup2_spi_apps_clk_src",
37362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
37462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
37562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
37662306a36Sopenharmony_ci	}
37762306a36Sopenharmony_ci};
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
38062306a36Sopenharmony_ci	.cmd_rcgr = 0x04024,
38162306a36Sopenharmony_ci	.hid_width = 5,
38262306a36Sopenharmony_ci	.mnd_width = 8,
38362306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_spi_apps_clk_src,
38462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
38562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
38662306a36Sopenharmony_ci		.name = "blsp1_qup3_spi_apps_clk_src",
38762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
38862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
38962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
39062306a36Sopenharmony_ci	}
39162306a36Sopenharmony_ci};
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
39462306a36Sopenharmony_ci	.cmd_rcgr = 0x05024,
39562306a36Sopenharmony_ci	.hid_width = 5,
39662306a36Sopenharmony_ci	.mnd_width = 8,
39762306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_spi_apps_clk_src,
39862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
39962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
40062306a36Sopenharmony_ci		.name = "blsp1_qup4_spi_apps_clk_src",
40162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
40262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
40362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
40462306a36Sopenharmony_ci	}
40562306a36Sopenharmony_ci};
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
40862306a36Sopenharmony_ci	.cmd_rcgr = 0x0c024,
40962306a36Sopenharmony_ci	.hid_width = 5,
41062306a36Sopenharmony_ci	.mnd_width = 8,
41162306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_spi_apps_clk_src,
41262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
41362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
41462306a36Sopenharmony_ci		.name = "blsp2_qup1_spi_apps_clk_src",
41562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
41662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
41762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
41862306a36Sopenharmony_ci	}
41962306a36Sopenharmony_ci};
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
42262306a36Sopenharmony_ci	.cmd_rcgr = 0x0d014,
42362306a36Sopenharmony_ci	.hid_width = 5,
42462306a36Sopenharmony_ci	.mnd_width = 8,
42562306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_spi_apps_clk_src,
42662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
42762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
42862306a36Sopenharmony_ci		.name = "blsp2_qup2_spi_apps_clk_src",
42962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
43062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
43162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
43262306a36Sopenharmony_ci	}
43362306a36Sopenharmony_ci};
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
43662306a36Sopenharmony_ci	.cmd_rcgr = 0x0f024,
43762306a36Sopenharmony_ci	.hid_width = 5,
43862306a36Sopenharmony_ci	.mnd_width = 8,
43962306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_spi_apps_clk_src,
44062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
44162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
44262306a36Sopenharmony_ci		.name = "blsp2_qup3_spi_apps_clk_src",
44362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
44462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
44562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
44662306a36Sopenharmony_ci	}
44762306a36Sopenharmony_ci};
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_blsp_uart_apps_clk_src[] = {
45062306a36Sopenharmony_ci	F(3686400, P_GPLL0, 1, 72, 15625),
45162306a36Sopenharmony_ci	F(7372800, P_GPLL0, 1, 144, 15625),
45262306a36Sopenharmony_ci	F(14745600, P_GPLL0, 1, 288, 15625),
45362306a36Sopenharmony_ci	F(16000000, P_GPLL0, 10, 1, 5),
45462306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
45562306a36Sopenharmony_ci	F(24000000, P_GPLL0, 1, 3, 100),
45662306a36Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
45762306a36Sopenharmony_ci	F(32000000, P_GPLL0, 1, 1, 25),
45862306a36Sopenharmony_ci	F(40000000, P_GPLL0, 1, 1, 20),
45962306a36Sopenharmony_ci	F(46400000, P_GPLL0, 1, 29, 500),
46062306a36Sopenharmony_ci	F(48000000, P_GPLL0, 1, 3, 50),
46162306a36Sopenharmony_ci	F(51200000, P_GPLL0, 1, 8, 125),
46262306a36Sopenharmony_ci	F(56000000, P_GPLL0, 1, 7, 100),
46362306a36Sopenharmony_ci	F(58982400, P_GPLL0, 1, 1152, 15625),
46462306a36Sopenharmony_ci	F(60000000, P_GPLL0, 1, 3, 40),
46562306a36Sopenharmony_ci	F(64000000, P_GPLL0, 1, 2, 25),
46662306a36Sopenharmony_ci	{ }
46762306a36Sopenharmony_ci};
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart1_apps_clk_src = {
47062306a36Sopenharmony_ci	.cmd_rcgr = 0x02044,
47162306a36Sopenharmony_ci	.hid_width = 5,
47262306a36Sopenharmony_ci	.mnd_width = 16,
47362306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
47462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
47562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
47662306a36Sopenharmony_ci		.name = "blsp1_uart1_apps_clk_src",
47762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
47862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
47962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
48062306a36Sopenharmony_ci	}
48162306a36Sopenharmony_ci};
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart2_apps_clk_src = {
48462306a36Sopenharmony_ci	.cmd_rcgr = 0x03034,
48562306a36Sopenharmony_ci	.hid_width = 5,
48662306a36Sopenharmony_ci	.mnd_width = 16,
48762306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
48862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
48962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
49062306a36Sopenharmony_ci		.name = "blsp1_uart2_apps_clk_src",
49162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
49262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
49362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
49462306a36Sopenharmony_ci	}
49562306a36Sopenharmony_ci};
49662306a36Sopenharmony_ci
49762306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart1_apps_clk_src = {
49862306a36Sopenharmony_ci	.cmd_rcgr = 0x0c044,
49962306a36Sopenharmony_ci	.hid_width = 5,
50062306a36Sopenharmony_ci	.mnd_width = 16,
50162306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
50262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
50362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
50462306a36Sopenharmony_ci		.name = "blsp2_uart1_apps_clk_src",
50562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
50662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
50762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
50862306a36Sopenharmony_ci	}
50962306a36Sopenharmony_ci};
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart2_apps_clk_src = {
51262306a36Sopenharmony_ci	.cmd_rcgr = 0x0d034,
51362306a36Sopenharmony_ci	.hid_width = 5,
51462306a36Sopenharmony_ci	.mnd_width = 16,
51562306a36Sopenharmony_ci	.freq_tbl = ftbl_blsp_uart_apps_clk_src,
51662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
51762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
51862306a36Sopenharmony_ci		.name = "blsp2_uart2_apps_clk_src",
51962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
52062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
52162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
52262306a36Sopenharmony_ci	}
52362306a36Sopenharmony_ci};
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_cistatic const struct parent_map gcc_byte0_map[] = {
52662306a36Sopenharmony_ci	{ P_XO, 0 },
52762306a36Sopenharmony_ci	{ P_DSI0PLL_BYTE, 1 },
52862306a36Sopenharmony_ci};
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_byte_data[] = {
53162306a36Sopenharmony_ci	{ .index = DT_XO },
53262306a36Sopenharmony_ci	{ .index = DT_DSI0PLL_BYTE },
53362306a36Sopenharmony_ci};
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_cistatic struct clk_rcg2 byte0_clk_src = {
53662306a36Sopenharmony_ci	.cmd_rcgr = 0x4d044,
53762306a36Sopenharmony_ci	.hid_width = 5,
53862306a36Sopenharmony_ci	.parent_map = gcc_byte0_map,
53962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
54062306a36Sopenharmony_ci		.name = "byte0_clk_src",
54162306a36Sopenharmony_ci		.parent_data = gcc_byte_data,
54262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_byte_data),
54362306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
54462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
54562306a36Sopenharmony_ci	}
54662306a36Sopenharmony_ci};
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camss_gp_clk_src[] = {
54962306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
55062306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
55162306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
55262306a36Sopenharmony_ci	{ }
55362306a36Sopenharmony_ci};
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_cistatic struct clk_rcg2 camss_gp0_clk_src = {
55662306a36Sopenharmony_ci	.cmd_rcgr = 0x54000,
55762306a36Sopenharmony_ci	.hid_width = 5,
55862306a36Sopenharmony_ci	.mnd_width = 8,
55962306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_gp_clk_src,
56062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_sleep_map,
56162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
56262306a36Sopenharmony_ci		.name = "camss_gp0_clk_src",
56362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll6_sleep_data,
56462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_sleep_data),
56562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
56662306a36Sopenharmony_ci	}
56762306a36Sopenharmony_ci};
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_cistatic struct clk_rcg2 camss_gp1_clk_src = {
57062306a36Sopenharmony_ci	.cmd_rcgr = 0x55000,
57162306a36Sopenharmony_ci	.hid_width = 5,
57262306a36Sopenharmony_ci	.mnd_width = 8,
57362306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_gp_clk_src,
57462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_sleep_map,
57562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
57662306a36Sopenharmony_ci		.name = "camss_gp1_clk_src",
57762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll6_sleep_data,
57862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_sleep_data),
57962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
58062306a36Sopenharmony_ci	}
58162306a36Sopenharmony_ci};
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camss_top_ahb_clk_src[] = {
58462306a36Sopenharmony_ci	F(40000000, P_GPLL0, 10, 1, 2),
58562306a36Sopenharmony_ci	F(61540000, P_GPLL0, 13, 0, 0),
58662306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
58762306a36Sopenharmony_ci	{ }
58862306a36Sopenharmony_ci};
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_cistatic struct clk_rcg2 camss_top_ahb_clk_src = {
59162306a36Sopenharmony_ci	.cmd_rcgr = 0x5a000,
59262306a36Sopenharmony_ci	.hid_width = 5,
59362306a36Sopenharmony_ci	.freq_tbl = ftbl_camss_top_ahb_clk_src,
59462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
59562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
59662306a36Sopenharmony_ci		.name = "camss_top_ahb_clk_src",
59762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
59862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
59962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
60062306a36Sopenharmony_ci	}
60162306a36Sopenharmony_ci};
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cci_clk_src[] = {
60462306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
60562306a36Sopenharmony_ci	F(37500000, P_GPLL0, 1, 3, 64),
60662306a36Sopenharmony_ci	{ }
60762306a36Sopenharmony_ci};
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_cistatic struct clk_rcg2 cci_clk_src = {
61062306a36Sopenharmony_ci	.cmd_rcgr = 0x51000,
61162306a36Sopenharmony_ci	.hid_width = 5,
61262306a36Sopenharmony_ci	.mnd_width = 8,
61362306a36Sopenharmony_ci	.freq_tbl = ftbl_cci_clk_src,
61462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_out_aux_map,
61562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
61662306a36Sopenharmony_ci		.name = "cci_clk_src",
61762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
61862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
61962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
62062306a36Sopenharmony_ci	}
62162306a36Sopenharmony_ci};
62262306a36Sopenharmony_ci
62362306a36Sopenharmony_cistatic const struct parent_map gcc_cpp_map[] = {
62462306a36Sopenharmony_ci	{ P_XO, 0 },
62562306a36Sopenharmony_ci	{ P_GPLL0, 1 },
62662306a36Sopenharmony_ci	{ P_GPLL6, 3 },
62762306a36Sopenharmony_ci};
62862306a36Sopenharmony_ci
62962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_cpp_data[] = {
63062306a36Sopenharmony_ci	{ .index = DT_XO },
63162306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
63262306a36Sopenharmony_ci	{ .hw = &gpll6.hw },
63362306a36Sopenharmony_ci};
63462306a36Sopenharmony_ci
63562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cpp_clk_src[] = {
63662306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
63762306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
63862306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
63962306a36Sopenharmony_ci	F(308570000, P_GPLL0, 3.5, 0, 0),
64062306a36Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
64162306a36Sopenharmony_ci	F(360000000, P_GPLL6, 3, 0, 0),
64262306a36Sopenharmony_ci	{ }
64362306a36Sopenharmony_ci};
64462306a36Sopenharmony_ci
64562306a36Sopenharmony_cistatic struct clk_rcg2 cpp_clk_src = {
64662306a36Sopenharmony_ci	.cmd_rcgr = 0x58018,
64762306a36Sopenharmony_ci	.hid_width = 5,
64862306a36Sopenharmony_ci	.freq_tbl = ftbl_cpp_clk_src,
64962306a36Sopenharmony_ci	.parent_map = gcc_cpp_map,
65062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
65162306a36Sopenharmony_ci		.name = "cpp_clk_src",
65262306a36Sopenharmony_ci		.parent_data = gcc_cpp_data,
65362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_cpp_data),
65462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
65562306a36Sopenharmony_ci	}
65662306a36Sopenharmony_ci};
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_crypto_clk_src[] = {
65962306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
66062306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
66162306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
66262306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
66362306a36Sopenharmony_ci	{ }
66462306a36Sopenharmony_ci};
66562306a36Sopenharmony_ci
66662306a36Sopenharmony_cistatic struct clk_rcg2 crypto_clk_src = {
66762306a36Sopenharmony_ci	.cmd_rcgr = 0x16004,
66862306a36Sopenharmony_ci	.hid_width = 5,
66962306a36Sopenharmony_ci	.freq_tbl = ftbl_crypto_clk_src,
67062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
67162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
67262306a36Sopenharmony_ci		.name = "crypto_clk_src",
67362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
67462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
67562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
67662306a36Sopenharmony_ci	}
67762306a36Sopenharmony_ci};
67862306a36Sopenharmony_ci
67962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_csi_clk_src[] = {
68062306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
68162306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
68262306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
68362306a36Sopenharmony_ci	{ }
68462306a36Sopenharmony_ci};
68562306a36Sopenharmony_ci
68662306a36Sopenharmony_cistatic struct clk_rcg2 csi0_clk_src = {
68762306a36Sopenharmony_ci	.cmd_rcgr = 0x4e020,
68862306a36Sopenharmony_ci	.hid_width = 5,
68962306a36Sopenharmony_ci	.freq_tbl = ftbl_csi_clk_src,
69062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
69162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
69262306a36Sopenharmony_ci		.name = "csi0_clk_src",
69362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
69462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
69562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
69662306a36Sopenharmony_ci	}
69762306a36Sopenharmony_ci};
69862306a36Sopenharmony_ci
69962306a36Sopenharmony_cistatic struct clk_rcg2 csi1_clk_src = {
70062306a36Sopenharmony_ci	.cmd_rcgr = 0x4f020,
70162306a36Sopenharmony_ci	.hid_width = 5,
70262306a36Sopenharmony_ci	.freq_tbl = ftbl_csi_clk_src,
70362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
70462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
70562306a36Sopenharmony_ci		.name = "csi1_clk_src",
70662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
70762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
70862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
70962306a36Sopenharmony_ci	}
71062306a36Sopenharmony_ci};
71162306a36Sopenharmony_ci
71262306a36Sopenharmony_cistatic struct clk_rcg2 csi2_clk_src = {
71362306a36Sopenharmony_ci	.cmd_rcgr = 0x3c020,
71462306a36Sopenharmony_ci	.hid_width = 5,
71562306a36Sopenharmony_ci	.freq_tbl = ftbl_csi_clk_src,
71662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
71762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
71862306a36Sopenharmony_ci		.name = "csi2_clk_src",
71962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
72062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
72162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
72262306a36Sopenharmony_ci	}
72362306a36Sopenharmony_ci};
72462306a36Sopenharmony_ci
72562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_csi_phytimer_clk_src[] = {
72662306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
72762306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
72862306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
72962306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
73062306a36Sopenharmony_ci	{ }
73162306a36Sopenharmony_ci};
73262306a36Sopenharmony_ci
73362306a36Sopenharmony_cistatic struct clk_rcg2 csi0phytimer_clk_src = {
73462306a36Sopenharmony_ci	.cmd_rcgr = 0x4e000,
73562306a36Sopenharmony_ci	.hid_width = 5,
73662306a36Sopenharmony_ci	.freq_tbl = ftbl_csi_phytimer_clk_src,
73762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
73862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
73962306a36Sopenharmony_ci		.name = "csi0phytimer_clk_src",
74062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
74162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
74262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
74362306a36Sopenharmony_ci	}
74462306a36Sopenharmony_ci};
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_cistatic struct clk_rcg2 csi1phytimer_clk_src = {
74762306a36Sopenharmony_ci	.cmd_rcgr = 0x4f000,
74862306a36Sopenharmony_ci	.hid_width = 5,
74962306a36Sopenharmony_ci	.freq_tbl = ftbl_csi_phytimer_clk_src,
75062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
75162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
75262306a36Sopenharmony_ci		.name = "csi1phytimer_clk_src",
75362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
75462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
75562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
75662306a36Sopenharmony_ci	}
75762306a36Sopenharmony_ci};
75862306a36Sopenharmony_ci
75962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_esc0_1_clk_src[] = {
76062306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
76162306a36Sopenharmony_ci	{ }
76262306a36Sopenharmony_ci};
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_cistatic struct clk_rcg2 esc0_clk_src = {
76562306a36Sopenharmony_ci	.cmd_rcgr = 0x4d05c,
76662306a36Sopenharmony_ci	.hid_width = 5,
76762306a36Sopenharmony_ci	.freq_tbl = ftbl_esc0_1_clk_src,
76862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_out_aux_map,
76962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
77062306a36Sopenharmony_ci		.name = "esc0_clk_src",
77162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
77262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
77362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
77462306a36Sopenharmony_ci	}
77562306a36Sopenharmony_ci};
77662306a36Sopenharmony_ci
77762306a36Sopenharmony_cistatic const struct parent_map gcc_gfx3d_map[] = {
77862306a36Sopenharmony_ci	{ P_XO, 0 },
77962306a36Sopenharmony_ci	{ P_GPLL0, 1 },
78062306a36Sopenharmony_ci	{ P_GPLL3, 2 },
78162306a36Sopenharmony_ci	{ P_GPLL6, 3 },
78262306a36Sopenharmony_ci};
78362306a36Sopenharmony_ci
78462306a36Sopenharmony_cistatic const struct parent_map gcc_gfx3d_map_qm215[] = {
78562306a36Sopenharmony_ci	{ P_XO, 0 },
78662306a36Sopenharmony_ci	{ P_GPLL0, 5 },
78762306a36Sopenharmony_ci	{ P_GPLL3, 2 },
78862306a36Sopenharmony_ci	{ P_GPLL6, 6 },
78962306a36Sopenharmony_ci};
79062306a36Sopenharmony_ci
79162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_gfx3d_data[] = {
79262306a36Sopenharmony_ci	{ .index = DT_XO },
79362306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
79462306a36Sopenharmony_ci	{ .hw = &gpll3.clkr.hw },
79562306a36Sopenharmony_ci	{ .hw = &gpll6.hw },
79662306a36Sopenharmony_ci};
79762306a36Sopenharmony_ci
79862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gfx3d_clk_src[] = {
79962306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
80062306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
80162306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
80262306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
80362306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
80462306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
80562306a36Sopenharmony_ci	F(228570000, P_GPLL0, 3.5, 0, 0),
80662306a36Sopenharmony_ci	F(240000000, P_GPLL6, 4.5, 0, 0),
80762306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
80862306a36Sopenharmony_ci	F(270000000, P_GPLL6, 4, 0, 0),
80962306a36Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
81062306a36Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
81162306a36Sopenharmony_ci	F(465000000, P_GPLL3, 1, 0, 0),
81262306a36Sopenharmony_ci	F(484800000, P_GPLL3, 1, 0, 0),
81362306a36Sopenharmony_ci	F(500000000, P_GPLL3, 1, 0, 0),
81462306a36Sopenharmony_ci	F(523200000, P_GPLL3, 1, 0, 0),
81562306a36Sopenharmony_ci	F(550000000, P_GPLL3, 1, 0, 0),
81662306a36Sopenharmony_ci	F(598000000, P_GPLL3, 1, 0, 0),
81762306a36Sopenharmony_ci	{ }
81862306a36Sopenharmony_ci};
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_cistatic struct clk_rcg2 gfx3d_clk_src = {
82162306a36Sopenharmony_ci	.cmd_rcgr = 0x59000,
82262306a36Sopenharmony_ci	.hid_width = 5,
82362306a36Sopenharmony_ci	.freq_tbl = ftbl_gfx3d_clk_src,
82462306a36Sopenharmony_ci	.parent_map = gcc_gfx3d_map,
82562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
82662306a36Sopenharmony_ci		.name = "gfx3d_clk_src",
82762306a36Sopenharmony_ci		.parent_data = gcc_gfx3d_data,
82862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_gfx3d_data),
82962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
83062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
83162306a36Sopenharmony_ci	}
83262306a36Sopenharmony_ci};
83362306a36Sopenharmony_ci
83462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gp_clk_src[] = {
83562306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
83662306a36Sopenharmony_ci	{ }
83762306a36Sopenharmony_ci};
83862306a36Sopenharmony_ci
83962306a36Sopenharmony_cistatic struct clk_rcg2 gp1_clk_src = {
84062306a36Sopenharmony_ci	.cmd_rcgr = 0x08004,
84162306a36Sopenharmony_ci	.hid_width = 5,
84262306a36Sopenharmony_ci	.mnd_width = 8,
84362306a36Sopenharmony_ci	.freq_tbl = ftbl_gp_clk_src,
84462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_sleep_map,
84562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
84662306a36Sopenharmony_ci		.name = "gp1_clk_src",
84762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll6_sleep_data,
84862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_sleep_data),
84962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
85062306a36Sopenharmony_ci	}
85162306a36Sopenharmony_ci};
85262306a36Sopenharmony_ci
85362306a36Sopenharmony_cistatic struct clk_rcg2 gp2_clk_src = {
85462306a36Sopenharmony_ci	.cmd_rcgr = 0x09004,
85562306a36Sopenharmony_ci	.hid_width = 5,
85662306a36Sopenharmony_ci	.mnd_width = 8,
85762306a36Sopenharmony_ci	.freq_tbl = ftbl_gp_clk_src,
85862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_sleep_map,
85962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
86062306a36Sopenharmony_ci		.name = "gp2_clk_src",
86162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll6_sleep_data,
86262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_sleep_data),
86362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
86462306a36Sopenharmony_ci	}
86562306a36Sopenharmony_ci};
86662306a36Sopenharmony_ci
86762306a36Sopenharmony_cistatic struct clk_rcg2 gp3_clk_src = {
86862306a36Sopenharmony_ci	.cmd_rcgr = 0x0a004,
86962306a36Sopenharmony_ci	.hid_width = 5,
87062306a36Sopenharmony_ci	.mnd_width = 8,
87162306a36Sopenharmony_ci	.freq_tbl = ftbl_gp_clk_src,
87262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_sleep_map,
87362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
87462306a36Sopenharmony_ci		.name = "gp3_clk_src",
87562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll6_sleep_data,
87662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_sleep_data),
87762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
87862306a36Sopenharmony_ci	}
87962306a36Sopenharmony_ci};
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_jpeg0_clk_src[] = {
88262306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
88362306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
88462306a36Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
88562306a36Sopenharmony_ci	{ }
88662306a36Sopenharmony_ci};
88762306a36Sopenharmony_ci
88862306a36Sopenharmony_cistatic struct clk_rcg2 jpeg0_clk_src = {
88962306a36Sopenharmony_ci	.cmd_rcgr = 0x57000,
89062306a36Sopenharmony_ci	.hid_width = 5,
89162306a36Sopenharmony_ci	.freq_tbl = ftbl_jpeg0_clk_src,
89262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
89362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
89462306a36Sopenharmony_ci		.name = "jpeg0_clk_src",
89562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
89662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
89762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
89862306a36Sopenharmony_ci	}
89962306a36Sopenharmony_ci};
90062306a36Sopenharmony_ci
90162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_mclk_clk_src[] = {
90262306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
90362306a36Sopenharmony_ci	F(24000000, P_GPLL6, 1, 1, 45),
90462306a36Sopenharmony_ci	F(66667000, P_GPLL0, 12, 0, 0),
90562306a36Sopenharmony_ci	{ }
90662306a36Sopenharmony_ci};
90762306a36Sopenharmony_ci
90862306a36Sopenharmony_cistatic struct clk_rcg2 mclk0_clk_src = {
90962306a36Sopenharmony_ci	.cmd_rcgr = 0x52000,
91062306a36Sopenharmony_ci	.hid_width = 5,
91162306a36Sopenharmony_ci	.mnd_width = 8,
91262306a36Sopenharmony_ci	.freq_tbl = ftbl_mclk_clk_src,
91362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_sleep_map,
91462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
91562306a36Sopenharmony_ci		.name = "mclk0_clk_src",
91662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll6_sleep_data,
91762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_sleep_data),
91862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
91962306a36Sopenharmony_ci	}
92062306a36Sopenharmony_ci};
92162306a36Sopenharmony_ci
92262306a36Sopenharmony_cistatic struct clk_rcg2 mclk1_clk_src = {
92362306a36Sopenharmony_ci	.cmd_rcgr = 0x53000,
92462306a36Sopenharmony_ci	.hid_width = 5,
92562306a36Sopenharmony_ci	.mnd_width = 8,
92662306a36Sopenharmony_ci	.freq_tbl = ftbl_mclk_clk_src,
92762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_sleep_map,
92862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
92962306a36Sopenharmony_ci		.name = "mclk1_clk_src",
93062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll6_sleep_data,
93162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_sleep_data),
93262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
93362306a36Sopenharmony_ci	}
93462306a36Sopenharmony_ci};
93562306a36Sopenharmony_ci
93662306a36Sopenharmony_cistatic struct clk_rcg2 mclk2_clk_src = {
93762306a36Sopenharmony_ci	.cmd_rcgr = 0x5c000,
93862306a36Sopenharmony_ci	.hid_width = 5,
93962306a36Sopenharmony_ci	.mnd_width = 8,
94062306a36Sopenharmony_ci	.freq_tbl = ftbl_mclk_clk_src,
94162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_sleep_map,
94262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
94362306a36Sopenharmony_ci		.name = "mclk2_clk_src",
94462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll6_sleep_data,
94562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_sleep_data),
94662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
94762306a36Sopenharmony_ci	}
94862306a36Sopenharmony_ci};
94962306a36Sopenharmony_ci
95062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_mdp_clk_src[] = {
95162306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
95262306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
95362306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
95462306a36Sopenharmony_ci	F(145450000, P_GPLL0, 5.5, 0, 0),
95562306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
95662306a36Sopenharmony_ci	F(177780000, P_GPLL0, 4.5, 0, 0),
95762306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
95862306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
95962306a36Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
96062306a36Sopenharmony_ci	{ }
96162306a36Sopenharmony_ci};
96262306a36Sopenharmony_ci
96362306a36Sopenharmony_cistatic struct clk_rcg2 mdp_clk_src = {
96462306a36Sopenharmony_ci	.cmd_rcgr = 0x4d014,
96562306a36Sopenharmony_ci	.hid_width = 5,
96662306a36Sopenharmony_ci	.freq_tbl = ftbl_mdp_clk_src,
96762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
96862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
96962306a36Sopenharmony_ci		.name = "mdp_clk_src",
97062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
97162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
97262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
97362306a36Sopenharmony_ci	}
97462306a36Sopenharmony_ci};
97562306a36Sopenharmony_ci
97662306a36Sopenharmony_cistatic const struct parent_map gcc_pclk_map[] = {
97762306a36Sopenharmony_ci	{ P_XO, 0 },
97862306a36Sopenharmony_ci	{ P_DSI0PLL, 1 },
97962306a36Sopenharmony_ci};
98062306a36Sopenharmony_ci
98162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_pclk_data[] = {
98262306a36Sopenharmony_ci	{ .index = DT_XO },
98362306a36Sopenharmony_ci	{ .index = DT_DSI0PLL },
98462306a36Sopenharmony_ci};
98562306a36Sopenharmony_ci
98662306a36Sopenharmony_cistatic struct clk_rcg2 pclk0_clk_src = {
98762306a36Sopenharmony_ci	.cmd_rcgr = 0x4d000,
98862306a36Sopenharmony_ci	.hid_width = 5,
98962306a36Sopenharmony_ci	.mnd_width = 8,
99062306a36Sopenharmony_ci	.parent_map = gcc_pclk_map,
99162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
99262306a36Sopenharmony_ci		.name = "pclk0_clk_src",
99362306a36Sopenharmony_ci		.parent_data = gcc_pclk_data,
99462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_pclk_data),
99562306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
99662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
99762306a36Sopenharmony_ci	}
99862306a36Sopenharmony_ci};
99962306a36Sopenharmony_ci
100062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_pdm2_clk_src[] = {
100162306a36Sopenharmony_ci	F(64000000, P_GPLL0, 12.5, 0, 0),
100262306a36Sopenharmony_ci	{ }
100362306a36Sopenharmony_ci};
100462306a36Sopenharmony_ci
100562306a36Sopenharmony_cistatic struct clk_rcg2 pdm2_clk_src = {
100662306a36Sopenharmony_ci	.cmd_rcgr = 0x44010,
100762306a36Sopenharmony_ci	.hid_width = 5,
100862306a36Sopenharmony_ci	.freq_tbl = ftbl_pdm2_clk_src,
100962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
101062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
101162306a36Sopenharmony_ci		.name = "pdm2_clk_src",
101262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
101362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
101462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
101562306a36Sopenharmony_ci	}
101662306a36Sopenharmony_ci};
101762306a36Sopenharmony_ci
101862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
101962306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
102062306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
102162306a36Sopenharmony_ci	{ }
102262306a36Sopenharmony_ci};
102362306a36Sopenharmony_ci
102462306a36Sopenharmony_cistatic struct clk_rcg2 sdcc1_ice_core_clk_src = {
102562306a36Sopenharmony_ci	.cmd_rcgr = 0x5d000,
102662306a36Sopenharmony_ci	.hid_width = 5,
102762306a36Sopenharmony_ci	.freq_tbl = ftbl_sdcc1_ice_core_clk_src,
102862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
102962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
103062306a36Sopenharmony_ci		.name = "sdcc1_ice_core_clk_src",
103162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
103262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
103362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
103462306a36Sopenharmony_ci	}
103562306a36Sopenharmony_ci};
103662306a36Sopenharmony_ci
103762306a36Sopenharmony_cistatic const struct parent_map gcc_sdcc1_apps_map[] = {
103862306a36Sopenharmony_ci	{ P_XO, 0 },
103962306a36Sopenharmony_ci	{ P_GPLL0, 1 },
104062306a36Sopenharmony_ci	{ P_GPLL4, 2 },
104162306a36Sopenharmony_ci};
104262306a36Sopenharmony_ci
104362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_sdcc1_apss_data[] = {
104462306a36Sopenharmony_ci	{ .index = DT_XO },
104562306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
104662306a36Sopenharmony_ci	{ .hw = &gpll4.clkr.hw },
104762306a36Sopenharmony_ci};
104862306a36Sopenharmony_ci
104962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
105062306a36Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
105162306a36Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
105262306a36Sopenharmony_ci	F(20000000, P_GPLL0, 10, 1, 4),
105362306a36Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
105462306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
105562306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
105662306a36Sopenharmony_ci	F(177770000, P_GPLL0, 4.5, 0, 0),
105762306a36Sopenharmony_ci	F(192000000, P_GPLL4, 6, 0, 0),
105862306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
105962306a36Sopenharmony_ci	F(384000000, P_GPLL4, 3, 0, 0),
106062306a36Sopenharmony_ci	{ }
106162306a36Sopenharmony_ci};
106262306a36Sopenharmony_ci
106362306a36Sopenharmony_cistatic struct clk_rcg2 sdcc1_apps_clk_src = {
106462306a36Sopenharmony_ci	.cmd_rcgr = 0x42004,
106562306a36Sopenharmony_ci	.hid_width = 5,
106662306a36Sopenharmony_ci	.mnd_width = 8,
106762306a36Sopenharmony_ci	.freq_tbl = ftbl_sdcc1_apps_clk_src,
106862306a36Sopenharmony_ci	.parent_map = gcc_sdcc1_apps_map,
106962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
107062306a36Sopenharmony_ci		.name = "sdcc1_apps_clk_src",
107162306a36Sopenharmony_ci		.parent_data = gcc_sdcc1_apss_data,
107262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_sdcc1_apss_data),
107362306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
107462306a36Sopenharmony_ci	}
107562306a36Sopenharmony_ci};
107662306a36Sopenharmony_ci
107762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
107862306a36Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
107962306a36Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
108062306a36Sopenharmony_ci	F(20000000, P_GPLL0, 10, 1, 4),
108162306a36Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
108262306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
108362306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
108462306a36Sopenharmony_ci	F(177770000, P_GPLL0, 4.5, 0, 0),
108562306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
108662306a36Sopenharmony_ci	{ }
108762306a36Sopenharmony_ci};
108862306a36Sopenharmony_ci
108962306a36Sopenharmony_cistatic struct clk_rcg2 sdcc2_apps_clk_src = {
109062306a36Sopenharmony_ci	.cmd_rcgr = 0x43004,
109162306a36Sopenharmony_ci	.hid_width = 5,
109262306a36Sopenharmony_ci	.mnd_width = 8,
109362306a36Sopenharmony_ci	.freq_tbl = ftbl_sdcc2_apps_clk_src,
109462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
109562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
109662306a36Sopenharmony_ci		.name = "sdcc2_apps_clk_src",
109762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
109862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
109962306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
110062306a36Sopenharmony_ci	}
110162306a36Sopenharmony_ci};
110262306a36Sopenharmony_ci
110362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_usb_hs_system_clk_src[] = {
110462306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
110562306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
110662306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
110762306a36Sopenharmony_ci	F(177780000, P_GPLL0, 4.5, 0, 0),
110862306a36Sopenharmony_ci	{ }
110962306a36Sopenharmony_ci};
111062306a36Sopenharmony_ci
111162306a36Sopenharmony_cistatic struct clk_rcg2 usb_hs_system_clk_src = {
111262306a36Sopenharmony_ci	.cmd_rcgr = 0x41010,
111362306a36Sopenharmony_ci	.hid_width = 5,
111462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
111562306a36Sopenharmony_ci	.freq_tbl = ftbl_usb_hs_system_clk_src,
111662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
111762306a36Sopenharmony_ci		.name = "usb_hs_system_clk_src",
111862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
111962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
112062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
112162306a36Sopenharmony_ci	},
112262306a36Sopenharmony_ci};
112362306a36Sopenharmony_ci
112462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_vcodec0_clk_src[] = {
112562306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
112662306a36Sopenharmony_ci	F(180000000, P_GPLL6, 6, 0, 0),
112762306a36Sopenharmony_ci	F(228570000, P_GPLL0, 3.5, 0, 0),
112862306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
112962306a36Sopenharmony_ci	F(308570000, P_GPLL6, 3.5, 0, 0),
113062306a36Sopenharmony_ci	F(329140000, P_GPLL4, 3.5, 0, 0),
113162306a36Sopenharmony_ci	F(360000000, P_GPLL6, 3, 0, 0),
113262306a36Sopenharmony_ci	{ }
113362306a36Sopenharmony_ci};
113462306a36Sopenharmony_ci
113562306a36Sopenharmony_cistatic struct clk_rcg2 vcodec0_clk_src = {
113662306a36Sopenharmony_ci	.cmd_rcgr = 0x4c000,
113762306a36Sopenharmony_ci	.hid_width = 5,
113862306a36Sopenharmony_ci	.freq_tbl = ftbl_vcodec0_clk_src,
113962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_gpll4_map,
114062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
114162306a36Sopenharmony_ci		.name = "vcodec0_clk_src",
114262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll6_gpll4_data,
114362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_gpll4_data),
114462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
114562306a36Sopenharmony_ci	}
114662306a36Sopenharmony_ci};
114762306a36Sopenharmony_ci
114862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_vfe_clk_src[] = {
114962306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
115062306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
115162306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
115262306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
115362306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
115462306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
115562306a36Sopenharmony_ci	F(266670000, P_GPLL0, 3, 0, 0),
115662306a36Sopenharmony_ci	F(308570000, P_GPLL6, 3.5, 0, 0),
115762306a36Sopenharmony_ci	F(320000000, P_GPLL0, 2.5, 0, 0),
115862306a36Sopenharmony_ci	F(329140000, P_GPLL4, 3.5, 0, 0),
115962306a36Sopenharmony_ci	F(360000000, P_GPLL6, 3, 0, 0),
116062306a36Sopenharmony_ci	{ }
116162306a36Sopenharmony_ci};
116262306a36Sopenharmony_ci
116362306a36Sopenharmony_cistatic struct clk_rcg2 vfe0_clk_src = {
116462306a36Sopenharmony_ci	.cmd_rcgr = 0x58000,
116562306a36Sopenharmony_ci	.hid_width = 5,
116662306a36Sopenharmony_ci	.freq_tbl = ftbl_vfe_clk_src,
116762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_gpll4_map,
116862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
116962306a36Sopenharmony_ci		.name = "vfe0_clk_src",
117062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll6_gpll4_data,
117162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_gpll4_data),
117262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
117362306a36Sopenharmony_ci	}
117462306a36Sopenharmony_ci};
117562306a36Sopenharmony_ci
117662306a36Sopenharmony_cistatic struct clk_rcg2 vfe1_clk_src = {
117762306a36Sopenharmony_ci	.cmd_rcgr = 0x58054,
117862306a36Sopenharmony_ci	.hid_width = 5,
117962306a36Sopenharmony_ci	.freq_tbl = ftbl_vfe_clk_src,
118062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll6_gpll4_map,
118162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
118262306a36Sopenharmony_ci		.name = "vfe1_clk_src",
118362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll6_gpll4_data,
118462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll6_gpll4_data),
118562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
118662306a36Sopenharmony_ci	}
118762306a36Sopenharmony_ci};
118862306a36Sopenharmony_ci
118962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_vsync_clk_src[] = {
119062306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
119162306a36Sopenharmony_ci	{ }
119262306a36Sopenharmony_ci};
119362306a36Sopenharmony_ci
119462306a36Sopenharmony_cistatic struct clk_rcg2 vsync_clk_src = {
119562306a36Sopenharmony_ci	.cmd_rcgr = 0x4d02c,
119662306a36Sopenharmony_ci	.hid_width = 5,
119762306a36Sopenharmony_ci	.freq_tbl = ftbl_vsync_clk_src,
119862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_out_aux_map,
119962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
120062306a36Sopenharmony_ci		.name = "vsync_clk_src",
120162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_data,
120262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_data),
120362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
120462306a36Sopenharmony_ci	}
120562306a36Sopenharmony_ci};
120662306a36Sopenharmony_ci
120762306a36Sopenharmony_cistatic struct clk_branch gcc_apss_tcu_clk = {
120862306a36Sopenharmony_ci	.halt_reg = 0x12018,
120962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
121062306a36Sopenharmony_ci	.clkr = {
121162306a36Sopenharmony_ci		.enable_reg = 0x4500c,
121262306a36Sopenharmony_ci		.enable_mask = BIT(1),
121362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
121462306a36Sopenharmony_ci			.name = "gcc_apss_tcu_clk",
121562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
121662306a36Sopenharmony_ci		}
121762306a36Sopenharmony_ci	}
121862306a36Sopenharmony_ci};
121962306a36Sopenharmony_ci
122062306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_gfx_clk = {
122162306a36Sopenharmony_ci	.halt_reg = 0x59034,
122262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
122362306a36Sopenharmony_ci	.clkr = {
122462306a36Sopenharmony_ci		.enable_reg = 0x59034,
122562306a36Sopenharmony_ci		.enable_mask = BIT(0),
122662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
122762306a36Sopenharmony_ci			.name = "gcc_bimc_gfx_clk",
122862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
122962306a36Sopenharmony_ci		}
123062306a36Sopenharmony_ci	}
123162306a36Sopenharmony_ci};
123262306a36Sopenharmony_ci
123362306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_gpu_clk = {
123462306a36Sopenharmony_ci	.halt_reg = 0x59030,
123562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
123662306a36Sopenharmony_ci	.clkr = {
123762306a36Sopenharmony_ci		.enable_reg = 0x59030,
123862306a36Sopenharmony_ci		.enable_mask = BIT(0),
123962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
124062306a36Sopenharmony_ci			.name = "gcc_bimc_gpu_clk",
124162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
124262306a36Sopenharmony_ci		}
124362306a36Sopenharmony_ci	}
124462306a36Sopenharmony_ci};
124562306a36Sopenharmony_ci
124662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = {
124762306a36Sopenharmony_ci	.halt_reg = 0x01008,
124862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
124962306a36Sopenharmony_ci	.clkr = {
125062306a36Sopenharmony_ci		.enable_reg = 0x45004,
125162306a36Sopenharmony_ci		.enable_mask = BIT(10),
125262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
125362306a36Sopenharmony_ci			.name = "gcc_blsp1_ahb_clk",
125462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
125562306a36Sopenharmony_ci		}
125662306a36Sopenharmony_ci	}
125762306a36Sopenharmony_ci};
125862306a36Sopenharmony_ci
125962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_ahb_clk = {
126062306a36Sopenharmony_ci	.halt_reg = 0x0b008,
126162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
126262306a36Sopenharmony_ci	.clkr = {
126362306a36Sopenharmony_ci		.enable_reg = 0x45004,
126462306a36Sopenharmony_ci		.enable_mask = BIT(20),
126562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
126662306a36Sopenharmony_ci			.name = "gcc_blsp2_ahb_clk",
126762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
126862306a36Sopenharmony_ci		}
126962306a36Sopenharmony_ci	}
127062306a36Sopenharmony_ci};
127162306a36Sopenharmony_ci
127262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
127362306a36Sopenharmony_ci	.halt_reg = 0x03010,
127462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
127562306a36Sopenharmony_ci	.clkr = {
127662306a36Sopenharmony_ci		.enable_reg = 0x03010,
127762306a36Sopenharmony_ci		.enable_mask = BIT(0),
127862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
127962306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_i2c_apps_clk",
128062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
128162306a36Sopenharmony_ci				&blsp1_qup2_i2c_apps_clk_src.clkr.hw,
128262306a36Sopenharmony_ci			},
128362306a36Sopenharmony_ci			.num_parents = 1,
128462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
128562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
128662306a36Sopenharmony_ci		}
128762306a36Sopenharmony_ci	}
128862306a36Sopenharmony_ci};
128962306a36Sopenharmony_ci
129062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
129162306a36Sopenharmony_ci	.halt_reg = 0x04020,
129262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
129362306a36Sopenharmony_ci	.clkr = {
129462306a36Sopenharmony_ci		.enable_reg = 0x04020,
129562306a36Sopenharmony_ci		.enable_mask = BIT(0),
129662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
129762306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_i2c_apps_clk",
129862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
129962306a36Sopenharmony_ci				&blsp1_qup3_i2c_apps_clk_src.clkr.hw,
130062306a36Sopenharmony_ci			},
130162306a36Sopenharmony_ci			.num_parents = 1,
130262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
130362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
130462306a36Sopenharmony_ci		}
130562306a36Sopenharmony_ci	}
130662306a36Sopenharmony_ci};
130762306a36Sopenharmony_ci
130862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
130962306a36Sopenharmony_ci	.halt_reg = 0x05020,
131062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
131162306a36Sopenharmony_ci	.clkr = {
131262306a36Sopenharmony_ci		.enable_reg = 0x05020,
131362306a36Sopenharmony_ci		.enable_mask = BIT(0),
131462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
131562306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_i2c_apps_clk",
131662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
131762306a36Sopenharmony_ci				&blsp1_qup4_i2c_apps_clk_src.clkr.hw,
131862306a36Sopenharmony_ci			},
131962306a36Sopenharmony_ci			.num_parents = 1,
132062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
132162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
132262306a36Sopenharmony_ci		}
132362306a36Sopenharmony_ci	}
132462306a36Sopenharmony_ci};
132562306a36Sopenharmony_ci
132662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
132762306a36Sopenharmony_ci	.halt_reg = 0x0c008,
132862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
132962306a36Sopenharmony_ci	.clkr = {
133062306a36Sopenharmony_ci		.enable_reg = 0x0c008,
133162306a36Sopenharmony_ci		.enable_mask = BIT(0),
133262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
133362306a36Sopenharmony_ci			.name = "gcc_blsp2_qup1_i2c_apps_clk",
133462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
133562306a36Sopenharmony_ci				&blsp2_qup1_i2c_apps_clk_src.clkr.hw,
133662306a36Sopenharmony_ci			},
133762306a36Sopenharmony_ci			.num_parents = 1,
133862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
133962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
134062306a36Sopenharmony_ci		}
134162306a36Sopenharmony_ci	}
134262306a36Sopenharmony_ci};
134362306a36Sopenharmony_ci
134462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
134562306a36Sopenharmony_ci	.halt_reg = 0x0d010,
134662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
134762306a36Sopenharmony_ci	.clkr = {
134862306a36Sopenharmony_ci		.enable_reg = 0x0d010,
134962306a36Sopenharmony_ci		.enable_mask = BIT(0),
135062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
135162306a36Sopenharmony_ci			.name = "gcc_blsp2_qup2_i2c_apps_clk",
135262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
135362306a36Sopenharmony_ci				&blsp2_qup2_i2c_apps_clk_src.clkr.hw,
135462306a36Sopenharmony_ci			},
135562306a36Sopenharmony_ci			.num_parents = 1,
135662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
135762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
135862306a36Sopenharmony_ci		}
135962306a36Sopenharmony_ci	}
136062306a36Sopenharmony_ci};
136162306a36Sopenharmony_ci
136262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
136362306a36Sopenharmony_ci	.halt_reg = 0x0f020,
136462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
136562306a36Sopenharmony_ci	.clkr = {
136662306a36Sopenharmony_ci		.enable_reg = 0x0f020,
136762306a36Sopenharmony_ci		.enable_mask = BIT(0),
136862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
136962306a36Sopenharmony_ci			.name = "gcc_blsp2_qup3_i2c_apps_clk",
137062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
137162306a36Sopenharmony_ci				&blsp2_qup3_i2c_apps_clk_src.clkr.hw,
137262306a36Sopenharmony_ci			},
137362306a36Sopenharmony_ci			.num_parents = 1,
137462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
137562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
137662306a36Sopenharmony_ci		}
137762306a36Sopenharmony_ci	}
137862306a36Sopenharmony_ci};
137962306a36Sopenharmony_ci
138062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
138162306a36Sopenharmony_ci	.halt_reg = 0x0300c,
138262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
138362306a36Sopenharmony_ci	.clkr = {
138462306a36Sopenharmony_ci		.enable_reg = 0x0300c,
138562306a36Sopenharmony_ci		.enable_mask = BIT(0),
138662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
138762306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_spi_apps_clk",
138862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
138962306a36Sopenharmony_ci				&blsp1_qup2_spi_apps_clk_src.clkr.hw,
139062306a36Sopenharmony_ci			},
139162306a36Sopenharmony_ci			.num_parents = 1,
139262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
139362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
139462306a36Sopenharmony_ci		}
139562306a36Sopenharmony_ci	}
139662306a36Sopenharmony_ci};
139762306a36Sopenharmony_ci
139862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
139962306a36Sopenharmony_ci	.halt_reg = 0x0401c,
140062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
140162306a36Sopenharmony_ci	.clkr = {
140262306a36Sopenharmony_ci		.enable_reg = 0x0401c,
140362306a36Sopenharmony_ci		.enable_mask = BIT(0),
140462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
140562306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_spi_apps_clk",
140662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
140762306a36Sopenharmony_ci				&blsp1_qup3_spi_apps_clk_src.clkr.hw,
140862306a36Sopenharmony_ci			},
140962306a36Sopenharmony_ci			.num_parents = 1,
141062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
141162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
141262306a36Sopenharmony_ci		}
141362306a36Sopenharmony_ci	}
141462306a36Sopenharmony_ci};
141562306a36Sopenharmony_ci
141662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
141762306a36Sopenharmony_ci	.halt_reg = 0x0501c,
141862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
141962306a36Sopenharmony_ci	.clkr = {
142062306a36Sopenharmony_ci		.enable_reg = 0x0501c,
142162306a36Sopenharmony_ci		.enable_mask = BIT(0),
142262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
142362306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_spi_apps_clk",
142462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
142562306a36Sopenharmony_ci				&blsp1_qup4_spi_apps_clk_src.clkr.hw,
142662306a36Sopenharmony_ci			},
142762306a36Sopenharmony_ci			.num_parents = 1,
142862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
142962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
143062306a36Sopenharmony_ci		}
143162306a36Sopenharmony_ci	}
143262306a36Sopenharmony_ci};
143362306a36Sopenharmony_ci
143462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
143562306a36Sopenharmony_ci	.halt_reg = 0x0c004,
143662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
143762306a36Sopenharmony_ci	.clkr = {
143862306a36Sopenharmony_ci		.enable_reg = 0x0c004,
143962306a36Sopenharmony_ci		.enable_mask = BIT(0),
144062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
144162306a36Sopenharmony_ci			.name = "gcc_blsp2_qup1_spi_apps_clk",
144262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
144362306a36Sopenharmony_ci				&blsp2_qup1_spi_apps_clk_src.clkr.hw,
144462306a36Sopenharmony_ci			},
144562306a36Sopenharmony_ci			.num_parents = 1,
144662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
144762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
144862306a36Sopenharmony_ci		}
144962306a36Sopenharmony_ci	}
145062306a36Sopenharmony_ci};
145162306a36Sopenharmony_ci
145262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
145362306a36Sopenharmony_ci	.halt_reg = 0x0d00c,
145462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
145562306a36Sopenharmony_ci	.clkr = {
145662306a36Sopenharmony_ci		.enable_reg = 0x0d00c,
145762306a36Sopenharmony_ci		.enable_mask = BIT(0),
145862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
145962306a36Sopenharmony_ci			.name = "gcc_blsp2_qup2_spi_apps_clk",
146062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
146162306a36Sopenharmony_ci				&blsp2_qup2_spi_apps_clk_src.clkr.hw,
146262306a36Sopenharmony_ci			},
146362306a36Sopenharmony_ci			.num_parents = 1,
146462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
146562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
146662306a36Sopenharmony_ci		}
146762306a36Sopenharmony_ci	}
146862306a36Sopenharmony_ci};
146962306a36Sopenharmony_ci
147062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
147162306a36Sopenharmony_ci	.halt_reg = 0x0f01c,
147262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
147362306a36Sopenharmony_ci	.clkr = {
147462306a36Sopenharmony_ci		.enable_reg = 0x0f01c,
147562306a36Sopenharmony_ci		.enable_mask = BIT(0),
147662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
147762306a36Sopenharmony_ci			.name = "gcc_blsp2_qup3_spi_apps_clk",
147862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
147962306a36Sopenharmony_ci				&blsp2_qup3_spi_apps_clk_src.clkr.hw,
148062306a36Sopenharmony_ci			},
148162306a36Sopenharmony_ci			.num_parents = 1,
148262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
148362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
148462306a36Sopenharmony_ci		}
148562306a36Sopenharmony_ci	}
148662306a36Sopenharmony_ci};
148762306a36Sopenharmony_ci
148862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = {
148962306a36Sopenharmony_ci	.halt_reg = 0x0203c,
149062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
149162306a36Sopenharmony_ci	.clkr = {
149262306a36Sopenharmony_ci		.enable_reg = 0x0203c,
149362306a36Sopenharmony_ci		.enable_mask = BIT(0),
149462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
149562306a36Sopenharmony_ci			.name = "gcc_blsp1_uart1_apps_clk",
149662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
149762306a36Sopenharmony_ci				&blsp1_uart1_apps_clk_src.clkr.hw,
149862306a36Sopenharmony_ci			},
149962306a36Sopenharmony_ci			.num_parents = 1,
150062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
150162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
150262306a36Sopenharmony_ci		}
150362306a36Sopenharmony_ci	}
150462306a36Sopenharmony_ci};
150562306a36Sopenharmony_ci
150662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = {
150762306a36Sopenharmony_ci	.halt_reg = 0x0302c,
150862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
150962306a36Sopenharmony_ci	.clkr = {
151062306a36Sopenharmony_ci		.enable_reg = 0x0302c,
151162306a36Sopenharmony_ci		.enable_mask = BIT(0),
151262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
151362306a36Sopenharmony_ci			.name = "gcc_blsp1_uart2_apps_clk",
151462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
151562306a36Sopenharmony_ci				&blsp1_uart2_apps_clk_src.clkr.hw,
151662306a36Sopenharmony_ci			},
151762306a36Sopenharmony_ci			.num_parents = 1,
151862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
151962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
152062306a36Sopenharmony_ci		}
152162306a36Sopenharmony_ci	}
152262306a36Sopenharmony_ci};
152362306a36Sopenharmony_ci
152462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart1_apps_clk = {
152562306a36Sopenharmony_ci	.halt_reg = 0x0c03c,
152662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
152762306a36Sopenharmony_ci	.clkr = {
152862306a36Sopenharmony_ci		.enable_reg = 0x0c03c,
152962306a36Sopenharmony_ci		.enable_mask = BIT(0),
153062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
153162306a36Sopenharmony_ci			.name = "gcc_blsp2_uart1_apps_clk",
153262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
153362306a36Sopenharmony_ci				&blsp2_uart1_apps_clk_src.clkr.hw,
153462306a36Sopenharmony_ci			},
153562306a36Sopenharmony_ci			.num_parents = 1,
153662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
153762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
153862306a36Sopenharmony_ci		}
153962306a36Sopenharmony_ci	}
154062306a36Sopenharmony_ci};
154162306a36Sopenharmony_ci
154262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart2_apps_clk = {
154362306a36Sopenharmony_ci	.halt_reg = 0x0d02c,
154462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
154562306a36Sopenharmony_ci	.clkr = {
154662306a36Sopenharmony_ci		.enable_reg = 0x0d02c,
154762306a36Sopenharmony_ci		.enable_mask = BIT(0),
154862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
154962306a36Sopenharmony_ci			.name = "gcc_blsp2_uart2_apps_clk",
155062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
155162306a36Sopenharmony_ci				&blsp2_uart2_apps_clk_src.clkr.hw,
155262306a36Sopenharmony_ci			},
155362306a36Sopenharmony_ci			.num_parents = 1,
155462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
155562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
155662306a36Sopenharmony_ci		}
155762306a36Sopenharmony_ci	}
155862306a36Sopenharmony_ci};
155962306a36Sopenharmony_ci
156062306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
156162306a36Sopenharmony_ci	.halt_reg = 0x1300c,
156262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
156362306a36Sopenharmony_ci	.clkr = {
156462306a36Sopenharmony_ci		.enable_reg = 0x45004,
156562306a36Sopenharmony_ci		.enable_mask = BIT(7),
156662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
156762306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
156862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
156962306a36Sopenharmony_ci		}
157062306a36Sopenharmony_ci	}
157162306a36Sopenharmony_ci};
157262306a36Sopenharmony_ci
157362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_ahb_clk = {
157462306a36Sopenharmony_ci	.halt_reg = 0x56004,
157562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
157662306a36Sopenharmony_ci	.clkr = {
157762306a36Sopenharmony_ci		.enable_reg = 0x56004,
157862306a36Sopenharmony_ci		.enable_mask = BIT(0),
157962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
158062306a36Sopenharmony_ci			.name = "gcc_camss_ahb_clk",
158162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
158262306a36Sopenharmony_ci		}
158362306a36Sopenharmony_ci	}
158462306a36Sopenharmony_ci};
158562306a36Sopenharmony_ci
158662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cci_ahb_clk = {
158762306a36Sopenharmony_ci	.halt_reg = 0x5101c,
158862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
158962306a36Sopenharmony_ci	.clkr = {
159062306a36Sopenharmony_ci		.enable_reg = 0x5101c,
159162306a36Sopenharmony_ci		.enable_mask = BIT(0),
159262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
159362306a36Sopenharmony_ci			.name = "gcc_camss_cci_ahb_clk",
159462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
159562306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
159662306a36Sopenharmony_ci			},
159762306a36Sopenharmony_ci			.num_parents = 1,
159862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
159962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
160062306a36Sopenharmony_ci		}
160162306a36Sopenharmony_ci	}
160262306a36Sopenharmony_ci};
160362306a36Sopenharmony_ci
160462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cci_clk = {
160562306a36Sopenharmony_ci	.halt_reg = 0x51018,
160662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
160762306a36Sopenharmony_ci	.clkr = {
160862306a36Sopenharmony_ci		.enable_reg = 0x51018,
160962306a36Sopenharmony_ci		.enable_mask = BIT(0),
161062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
161162306a36Sopenharmony_ci			.name = "gcc_camss_cci_clk",
161262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
161362306a36Sopenharmony_ci				&cci_clk_src.clkr.hw,
161462306a36Sopenharmony_ci			},
161562306a36Sopenharmony_ci			.num_parents = 1,
161662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
161762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
161862306a36Sopenharmony_ci		}
161962306a36Sopenharmony_ci	}
162062306a36Sopenharmony_ci};
162162306a36Sopenharmony_ci
162262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_ahb_clk = {
162362306a36Sopenharmony_ci	.halt_reg = 0x58040,
162462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
162562306a36Sopenharmony_ci	.clkr = {
162662306a36Sopenharmony_ci		.enable_reg = 0x58040,
162762306a36Sopenharmony_ci		.enable_mask = BIT(0),
162862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
162962306a36Sopenharmony_ci			.name = "gcc_camss_cpp_ahb_clk",
163062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
163162306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
163262306a36Sopenharmony_ci			},
163362306a36Sopenharmony_ci			.num_parents = 1,
163462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
163562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
163662306a36Sopenharmony_ci		}
163762306a36Sopenharmony_ci	}
163862306a36Sopenharmony_ci};
163962306a36Sopenharmony_ci
164062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_clk = {
164162306a36Sopenharmony_ci	.halt_reg = 0x5803c,
164262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
164362306a36Sopenharmony_ci	.clkr = {
164462306a36Sopenharmony_ci		.enable_reg = 0x5803c,
164562306a36Sopenharmony_ci		.enable_mask = BIT(0),
164662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
164762306a36Sopenharmony_ci			.name = "gcc_camss_cpp_clk",
164862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
164962306a36Sopenharmony_ci				&cpp_clk_src.clkr.hw,
165062306a36Sopenharmony_ci			},
165162306a36Sopenharmony_ci			.num_parents = 1,
165262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
165362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
165462306a36Sopenharmony_ci		}
165562306a36Sopenharmony_ci	}
165662306a36Sopenharmony_ci};
165762306a36Sopenharmony_ci
165862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0_ahb_clk = {
165962306a36Sopenharmony_ci	.halt_reg = 0x4e040,
166062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
166162306a36Sopenharmony_ci	.clkr = {
166262306a36Sopenharmony_ci		.enable_reg = 0x4e040,
166362306a36Sopenharmony_ci		.enable_mask = BIT(0),
166462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
166562306a36Sopenharmony_ci			.name = "gcc_camss_csi0_ahb_clk",
166662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
166762306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
166862306a36Sopenharmony_ci			},
166962306a36Sopenharmony_ci			.num_parents = 1,
167062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
167162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
167262306a36Sopenharmony_ci		}
167362306a36Sopenharmony_ci	}
167462306a36Sopenharmony_ci};
167562306a36Sopenharmony_ci
167662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1_ahb_clk = {
167762306a36Sopenharmony_ci	.halt_reg = 0x4f040,
167862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
167962306a36Sopenharmony_ci	.clkr = {
168062306a36Sopenharmony_ci		.enable_reg = 0x4f040,
168162306a36Sopenharmony_ci		.enable_mask = BIT(0),
168262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
168362306a36Sopenharmony_ci			.name = "gcc_camss_csi1_ahb_clk",
168462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
168562306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
168662306a36Sopenharmony_ci			},
168762306a36Sopenharmony_ci			.num_parents = 1,
168862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
168962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
169062306a36Sopenharmony_ci		}
169162306a36Sopenharmony_ci	}
169262306a36Sopenharmony_ci};
169362306a36Sopenharmony_ci
169462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2_ahb_clk = {
169562306a36Sopenharmony_ci	.halt_reg = 0x3c040,
169662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
169762306a36Sopenharmony_ci	.clkr = {
169862306a36Sopenharmony_ci		.enable_reg = 0x3c040,
169962306a36Sopenharmony_ci		.enable_mask = BIT(0),
170062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
170162306a36Sopenharmony_ci			.name = "gcc_camss_csi2_ahb_clk",
170262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
170362306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
170462306a36Sopenharmony_ci			},
170562306a36Sopenharmony_ci			.num_parents = 1,
170662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
170762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
170862306a36Sopenharmony_ci		}
170962306a36Sopenharmony_ci	}
171062306a36Sopenharmony_ci};
171162306a36Sopenharmony_ci
171262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0_clk = {
171362306a36Sopenharmony_ci	.halt_reg = 0x4e03c,
171462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
171562306a36Sopenharmony_ci	.clkr = {
171662306a36Sopenharmony_ci		.enable_reg = 0x4e03c,
171762306a36Sopenharmony_ci		.enable_mask = BIT(0),
171862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
171962306a36Sopenharmony_ci			.name = "gcc_camss_csi0_clk",
172062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
172162306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw,
172262306a36Sopenharmony_ci			},
172362306a36Sopenharmony_ci			.num_parents = 1,
172462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
172562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
172662306a36Sopenharmony_ci		}
172762306a36Sopenharmony_ci	}
172862306a36Sopenharmony_ci};
172962306a36Sopenharmony_ci
173062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1_clk = {
173162306a36Sopenharmony_ci	.halt_reg = 0x4f03c,
173262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
173362306a36Sopenharmony_ci	.clkr = {
173462306a36Sopenharmony_ci		.enable_reg = 0x4f03c,
173562306a36Sopenharmony_ci		.enable_mask = BIT(0),
173662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
173762306a36Sopenharmony_ci			.name = "gcc_camss_csi1_clk",
173862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
173962306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw,
174062306a36Sopenharmony_ci			},
174162306a36Sopenharmony_ci			.num_parents = 1,
174262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
174362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
174462306a36Sopenharmony_ci		}
174562306a36Sopenharmony_ci	}
174662306a36Sopenharmony_ci};
174762306a36Sopenharmony_ci
174862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2_clk = {
174962306a36Sopenharmony_ci	.halt_reg = 0x3c03c,
175062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
175162306a36Sopenharmony_ci	.clkr = {
175262306a36Sopenharmony_ci		.enable_reg = 0x3c03c,
175362306a36Sopenharmony_ci		.enable_mask = BIT(0),
175462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
175562306a36Sopenharmony_ci			.name = "gcc_camss_csi2_clk",
175662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
175762306a36Sopenharmony_ci				&csi2_clk_src.clkr.hw,
175862306a36Sopenharmony_ci			},
175962306a36Sopenharmony_ci			.num_parents = 1,
176062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
176162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
176262306a36Sopenharmony_ci		}
176362306a36Sopenharmony_ci	}
176462306a36Sopenharmony_ci};
176562306a36Sopenharmony_ci
176662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0phy_clk = {
176762306a36Sopenharmony_ci	.halt_reg = 0x4e048,
176862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
176962306a36Sopenharmony_ci	.clkr = {
177062306a36Sopenharmony_ci		.enable_reg = 0x4e048,
177162306a36Sopenharmony_ci		.enable_mask = BIT(0),
177262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
177362306a36Sopenharmony_ci			.name = "gcc_camss_csi0phy_clk",
177462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
177562306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw,
177662306a36Sopenharmony_ci			},
177762306a36Sopenharmony_ci			.num_parents = 1,
177862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
177962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
178062306a36Sopenharmony_ci		}
178162306a36Sopenharmony_ci	}
178262306a36Sopenharmony_ci};
178362306a36Sopenharmony_ci
178462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1phy_clk = {
178562306a36Sopenharmony_ci	.halt_reg = 0x4f048,
178662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
178762306a36Sopenharmony_ci	.clkr = {
178862306a36Sopenharmony_ci		.enable_reg = 0x4f048,
178962306a36Sopenharmony_ci		.enable_mask = BIT(0),
179062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
179162306a36Sopenharmony_ci			.name = "gcc_camss_csi1phy_clk",
179262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
179362306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw,
179462306a36Sopenharmony_ci			},
179562306a36Sopenharmony_ci			.num_parents = 1,
179662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
179762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
179862306a36Sopenharmony_ci		}
179962306a36Sopenharmony_ci	}
180062306a36Sopenharmony_ci};
180162306a36Sopenharmony_ci
180262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2phy_clk = {
180362306a36Sopenharmony_ci	.halt_reg = 0x3c048,
180462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
180562306a36Sopenharmony_ci	.clkr = {
180662306a36Sopenharmony_ci		.enable_reg = 0x3c048,
180762306a36Sopenharmony_ci		.enable_mask = BIT(0),
180862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
180962306a36Sopenharmony_ci			.name = "gcc_camss_csi2phy_clk",
181062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
181162306a36Sopenharmony_ci				&csi2_clk_src.clkr.hw,
181262306a36Sopenharmony_ci			},
181362306a36Sopenharmony_ci			.num_parents = 1,
181462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
181562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
181662306a36Sopenharmony_ci		}
181762306a36Sopenharmony_ci	}
181862306a36Sopenharmony_ci};
181962306a36Sopenharmony_ci
182062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0phytimer_clk = {
182162306a36Sopenharmony_ci	.halt_reg = 0x4e01c,
182262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
182362306a36Sopenharmony_ci	.clkr = {
182462306a36Sopenharmony_ci		.enable_reg = 0x4e01c,
182562306a36Sopenharmony_ci		.enable_mask = BIT(0),
182662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
182762306a36Sopenharmony_ci			.name = "gcc_camss_csi0phytimer_clk",
182862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
182962306a36Sopenharmony_ci				&csi0phytimer_clk_src.clkr.hw,
183062306a36Sopenharmony_ci			},
183162306a36Sopenharmony_ci			.num_parents = 1,
183262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
183362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
183462306a36Sopenharmony_ci		}
183562306a36Sopenharmony_ci	}
183662306a36Sopenharmony_ci};
183762306a36Sopenharmony_ci
183862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1phytimer_clk = {
183962306a36Sopenharmony_ci	.halt_reg = 0x4f01c,
184062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
184162306a36Sopenharmony_ci	.clkr = {
184262306a36Sopenharmony_ci		.enable_reg = 0x4f01c,
184362306a36Sopenharmony_ci		.enable_mask = BIT(0),
184462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
184562306a36Sopenharmony_ci			.name = "gcc_camss_csi1phytimer_clk",
184662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
184762306a36Sopenharmony_ci				&csi1phytimer_clk_src.clkr.hw,
184862306a36Sopenharmony_ci			},
184962306a36Sopenharmony_ci			.num_parents = 1,
185062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
185162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
185262306a36Sopenharmony_ci		}
185362306a36Sopenharmony_ci	}
185462306a36Sopenharmony_ci};
185562306a36Sopenharmony_ci
185662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0pix_clk = {
185762306a36Sopenharmony_ci	.halt_reg = 0x4e058,
185862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
185962306a36Sopenharmony_ci	.clkr = {
186062306a36Sopenharmony_ci		.enable_reg = 0x4e058,
186162306a36Sopenharmony_ci		.enable_mask = BIT(0),
186262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
186362306a36Sopenharmony_ci			.name = "gcc_camss_csi0pix_clk",
186462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
186562306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw,
186662306a36Sopenharmony_ci			},
186762306a36Sopenharmony_ci			.num_parents = 1,
186862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
186962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
187062306a36Sopenharmony_ci		}
187162306a36Sopenharmony_ci	}
187262306a36Sopenharmony_ci};
187362306a36Sopenharmony_ci
187462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1pix_clk = {
187562306a36Sopenharmony_ci	.halt_reg = 0x4f058,
187662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
187762306a36Sopenharmony_ci	.clkr = {
187862306a36Sopenharmony_ci		.enable_reg = 0x4f058,
187962306a36Sopenharmony_ci		.enable_mask = BIT(0),
188062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
188162306a36Sopenharmony_ci			.name = "gcc_camss_csi1pix_clk",
188262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
188362306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw,
188462306a36Sopenharmony_ci			},
188562306a36Sopenharmony_ci			.num_parents = 1,
188662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
188762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
188862306a36Sopenharmony_ci		}
188962306a36Sopenharmony_ci	}
189062306a36Sopenharmony_ci};
189162306a36Sopenharmony_ci
189262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2pix_clk = {
189362306a36Sopenharmony_ci	.halt_reg = 0x3c058,
189462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
189562306a36Sopenharmony_ci	.clkr = {
189662306a36Sopenharmony_ci		.enable_reg = 0x3c058,
189762306a36Sopenharmony_ci		.enable_mask = BIT(0),
189862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
189962306a36Sopenharmony_ci			.name = "gcc_camss_csi2pix_clk",
190062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
190162306a36Sopenharmony_ci				&csi2_clk_src.clkr.hw,
190262306a36Sopenharmony_ci			},
190362306a36Sopenharmony_ci			.num_parents = 1,
190462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
190562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
190662306a36Sopenharmony_ci		}
190762306a36Sopenharmony_ci	}
190862306a36Sopenharmony_ci};
190962306a36Sopenharmony_ci
191062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0rdi_clk = {
191162306a36Sopenharmony_ci	.halt_reg = 0x4e050,
191262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
191362306a36Sopenharmony_ci	.clkr = {
191462306a36Sopenharmony_ci		.enable_reg = 0x4e050,
191562306a36Sopenharmony_ci		.enable_mask = BIT(0),
191662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
191762306a36Sopenharmony_ci			.name = "gcc_camss_csi0rdi_clk",
191862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
191962306a36Sopenharmony_ci				&csi0_clk_src.clkr.hw,
192062306a36Sopenharmony_ci			},
192162306a36Sopenharmony_ci			.num_parents = 1,
192262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
192362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
192462306a36Sopenharmony_ci		}
192562306a36Sopenharmony_ci	}
192662306a36Sopenharmony_ci};
192762306a36Sopenharmony_ci
192862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1rdi_clk = {
192962306a36Sopenharmony_ci	.halt_reg = 0x4f050,
193062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
193162306a36Sopenharmony_ci	.clkr = {
193262306a36Sopenharmony_ci		.enable_reg = 0x4f050,
193362306a36Sopenharmony_ci		.enable_mask = BIT(0),
193462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
193562306a36Sopenharmony_ci			.name = "gcc_camss_csi1rdi_clk",
193662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
193762306a36Sopenharmony_ci				&csi1_clk_src.clkr.hw,
193862306a36Sopenharmony_ci			},
193962306a36Sopenharmony_ci			.num_parents = 1,
194062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
194162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
194262306a36Sopenharmony_ci		}
194362306a36Sopenharmony_ci	}
194462306a36Sopenharmony_ci};
194562306a36Sopenharmony_ci
194662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi2rdi_clk = {
194762306a36Sopenharmony_ci	.halt_reg = 0x3c050,
194862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
194962306a36Sopenharmony_ci	.clkr = {
195062306a36Sopenharmony_ci		.enable_reg = 0x3c050,
195162306a36Sopenharmony_ci		.enable_mask = BIT(0),
195262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
195362306a36Sopenharmony_ci			.name = "gcc_camss_csi2rdi_clk",
195462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
195562306a36Sopenharmony_ci				&csi2_clk_src.clkr.hw,
195662306a36Sopenharmony_ci			},
195762306a36Sopenharmony_ci			.num_parents = 1,
195862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
195962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
196062306a36Sopenharmony_ci		}
196162306a36Sopenharmony_ci	}
196262306a36Sopenharmony_ci};
196362306a36Sopenharmony_ci
196462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi_vfe0_clk = {
196562306a36Sopenharmony_ci	.halt_reg = 0x58050,
196662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
196762306a36Sopenharmony_ci	.clkr = {
196862306a36Sopenharmony_ci		.enable_reg = 0x58050,
196962306a36Sopenharmony_ci		.enable_mask = BIT(0),
197062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
197162306a36Sopenharmony_ci			.name = "gcc_camss_csi_vfe0_clk",
197262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
197362306a36Sopenharmony_ci				&vfe0_clk_src.clkr.hw,
197462306a36Sopenharmony_ci			},
197562306a36Sopenharmony_ci			.num_parents = 1,
197662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
197762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
197862306a36Sopenharmony_ci		}
197962306a36Sopenharmony_ci	}
198062306a36Sopenharmony_ci};
198162306a36Sopenharmony_ci
198262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi_vfe1_clk = {
198362306a36Sopenharmony_ci	.halt_reg = 0x58074,
198462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
198562306a36Sopenharmony_ci	.clkr = {
198662306a36Sopenharmony_ci		.enable_reg = 0x58074,
198762306a36Sopenharmony_ci		.enable_mask = BIT(0),
198862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
198962306a36Sopenharmony_ci			.name = "gcc_camss_csi_vfe1_clk",
199062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
199162306a36Sopenharmony_ci				&vfe1_clk_src.clkr.hw,
199262306a36Sopenharmony_ci			},
199362306a36Sopenharmony_ci			.num_parents = 1,
199462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
199562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
199662306a36Sopenharmony_ci		}
199762306a36Sopenharmony_ci	}
199862306a36Sopenharmony_ci};
199962306a36Sopenharmony_ci
200062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_gp0_clk = {
200162306a36Sopenharmony_ci	.halt_reg = 0x54018,
200262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
200362306a36Sopenharmony_ci	.clkr = {
200462306a36Sopenharmony_ci		.enable_reg = 0x54018,
200562306a36Sopenharmony_ci		.enable_mask = BIT(0),
200662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
200762306a36Sopenharmony_ci			.name = "gcc_camss_gp0_clk",
200862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
200962306a36Sopenharmony_ci				&camss_gp0_clk_src.clkr.hw,
201062306a36Sopenharmony_ci			},
201162306a36Sopenharmony_ci			.num_parents = 1,
201262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
201362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
201462306a36Sopenharmony_ci		}
201562306a36Sopenharmony_ci	}
201662306a36Sopenharmony_ci};
201762306a36Sopenharmony_ci
201862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_gp1_clk = {
201962306a36Sopenharmony_ci	.halt_reg = 0x55018,
202062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
202162306a36Sopenharmony_ci	.clkr = {
202262306a36Sopenharmony_ci		.enable_reg = 0x55018,
202362306a36Sopenharmony_ci		.enable_mask = BIT(0),
202462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
202562306a36Sopenharmony_ci			.name = "gcc_camss_gp1_clk",
202662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
202762306a36Sopenharmony_ci				&camss_gp1_clk_src.clkr.hw,
202862306a36Sopenharmony_ci			},
202962306a36Sopenharmony_ci			.num_parents = 1,
203062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
203162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
203262306a36Sopenharmony_ci		}
203362306a36Sopenharmony_ci	}
203462306a36Sopenharmony_ci};
203562306a36Sopenharmony_ci
203662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_ispif_ahb_clk = {
203762306a36Sopenharmony_ci	.halt_reg = 0x50004,
203862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
203962306a36Sopenharmony_ci	.clkr = {
204062306a36Sopenharmony_ci		.enable_reg = 0x50004,
204162306a36Sopenharmony_ci		.enable_mask = BIT(0),
204262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
204362306a36Sopenharmony_ci			.name = "gcc_camss_ispif_ahb_clk",
204462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
204562306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
204662306a36Sopenharmony_ci			},
204762306a36Sopenharmony_ci			.num_parents = 1,
204862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
204962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
205062306a36Sopenharmony_ci		}
205162306a36Sopenharmony_ci	}
205262306a36Sopenharmony_ci};
205362306a36Sopenharmony_ci
205462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg0_clk = {
205562306a36Sopenharmony_ci	.halt_reg = 0x57020,
205662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
205762306a36Sopenharmony_ci	.clkr = {
205862306a36Sopenharmony_ci		.enable_reg = 0x57020,
205962306a36Sopenharmony_ci		.enable_mask = BIT(0),
206062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
206162306a36Sopenharmony_ci			.name = "gcc_camss_jpeg0_clk",
206262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
206362306a36Sopenharmony_ci				&jpeg0_clk_src.clkr.hw,
206462306a36Sopenharmony_ci			},
206562306a36Sopenharmony_ci			.num_parents = 1,
206662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
206762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
206862306a36Sopenharmony_ci		}
206962306a36Sopenharmony_ci	}
207062306a36Sopenharmony_ci};
207162306a36Sopenharmony_ci
207262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg_ahb_clk = {
207362306a36Sopenharmony_ci	.halt_reg = 0x57024,
207462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
207562306a36Sopenharmony_ci	.clkr = {
207662306a36Sopenharmony_ci		.enable_reg = 0x57024,
207762306a36Sopenharmony_ci		.enable_mask = BIT(0),
207862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
207962306a36Sopenharmony_ci			.name = "gcc_camss_jpeg_ahb_clk",
208062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
208162306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
208262306a36Sopenharmony_ci			},
208362306a36Sopenharmony_ci			.num_parents = 1,
208462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
208562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
208662306a36Sopenharmony_ci		}
208762306a36Sopenharmony_ci	}
208862306a36Sopenharmony_ci};
208962306a36Sopenharmony_ci
209062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg_axi_clk = {
209162306a36Sopenharmony_ci	.halt_reg = 0x57028,
209262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
209362306a36Sopenharmony_ci	.clkr = {
209462306a36Sopenharmony_ci		.enable_reg = 0x57028,
209562306a36Sopenharmony_ci		.enable_mask = BIT(0),
209662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
209762306a36Sopenharmony_ci			.name = "gcc_camss_jpeg_axi_clk",
209862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
209962306a36Sopenharmony_ci		}
210062306a36Sopenharmony_ci	}
210162306a36Sopenharmony_ci};
210262306a36Sopenharmony_ci
210362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk0_clk = {
210462306a36Sopenharmony_ci	.halt_reg = 0x52018,
210562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
210662306a36Sopenharmony_ci	.clkr = {
210762306a36Sopenharmony_ci		.enable_reg = 0x52018,
210862306a36Sopenharmony_ci		.enable_mask = BIT(0),
210962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
211062306a36Sopenharmony_ci			.name = "gcc_camss_mclk0_clk",
211162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
211262306a36Sopenharmony_ci				&mclk0_clk_src.clkr.hw,
211362306a36Sopenharmony_ci			},
211462306a36Sopenharmony_ci			.num_parents = 1,
211562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
211662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
211762306a36Sopenharmony_ci		}
211862306a36Sopenharmony_ci	}
211962306a36Sopenharmony_ci};
212062306a36Sopenharmony_ci
212162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk1_clk = {
212262306a36Sopenharmony_ci	.halt_reg = 0x53018,
212362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
212462306a36Sopenharmony_ci	.clkr = {
212562306a36Sopenharmony_ci		.enable_reg = 0x53018,
212662306a36Sopenharmony_ci		.enable_mask = BIT(0),
212762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
212862306a36Sopenharmony_ci			.name = "gcc_camss_mclk1_clk",
212962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
213062306a36Sopenharmony_ci				&mclk1_clk_src.clkr.hw,
213162306a36Sopenharmony_ci			},
213262306a36Sopenharmony_ci			.num_parents = 1,
213362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
213462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
213562306a36Sopenharmony_ci		}
213662306a36Sopenharmony_ci	}
213762306a36Sopenharmony_ci};
213862306a36Sopenharmony_ci
213962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk2_clk = {
214062306a36Sopenharmony_ci	.halt_reg = 0x5c018,
214162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
214262306a36Sopenharmony_ci	.clkr = {
214362306a36Sopenharmony_ci		.enable_reg = 0x5c018,
214462306a36Sopenharmony_ci		.enable_mask = BIT(0),
214562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
214662306a36Sopenharmony_ci			.name = "gcc_camss_mclk2_clk",
214762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
214862306a36Sopenharmony_ci				&mclk2_clk_src.clkr.hw,
214962306a36Sopenharmony_ci			},
215062306a36Sopenharmony_ci			.num_parents = 1,
215162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
215262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
215362306a36Sopenharmony_ci		}
215462306a36Sopenharmony_ci	}
215562306a36Sopenharmony_ci};
215662306a36Sopenharmony_ci
215762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_micro_ahb_clk = {
215862306a36Sopenharmony_ci	.halt_reg = 0x5600c,
215962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
216062306a36Sopenharmony_ci	.clkr = {
216162306a36Sopenharmony_ci		.enable_reg = 0x5600c,
216262306a36Sopenharmony_ci		.enable_mask = BIT(0),
216362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
216462306a36Sopenharmony_ci			.name = "gcc_camss_micro_ahb_clk",
216562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
216662306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
216762306a36Sopenharmony_ci			},
216862306a36Sopenharmony_ci			.num_parents = 1,
216962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
217062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
217162306a36Sopenharmony_ci		}
217262306a36Sopenharmony_ci	}
217362306a36Sopenharmony_ci};
217462306a36Sopenharmony_ci
217562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_top_ahb_clk = {
217662306a36Sopenharmony_ci	.halt_reg = 0x5a014,
217762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
217862306a36Sopenharmony_ci	.clkr = {
217962306a36Sopenharmony_ci		.enable_reg = 0x5a014,
218062306a36Sopenharmony_ci		.enable_mask = BIT(0),
218162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
218262306a36Sopenharmony_ci			.name = "gcc_camss_top_ahb_clk",
218362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
218462306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
218562306a36Sopenharmony_ci			},
218662306a36Sopenharmony_ci			.num_parents = 1,
218762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
218862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
218962306a36Sopenharmony_ci		}
219062306a36Sopenharmony_ci	}
219162306a36Sopenharmony_ci};
219262306a36Sopenharmony_ci
219362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe0_ahb_clk = {
219462306a36Sopenharmony_ci	.halt_reg = 0x58044,
219562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
219662306a36Sopenharmony_ci	.clkr = {
219762306a36Sopenharmony_ci		.enable_reg = 0x58044,
219862306a36Sopenharmony_ci		.enable_mask = BIT(0),
219962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
220062306a36Sopenharmony_ci			.name = "gcc_camss_vfe0_ahb_clk",
220162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
220262306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
220362306a36Sopenharmony_ci			},
220462306a36Sopenharmony_ci			.num_parents = 1,
220562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
220662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
220762306a36Sopenharmony_ci		}
220862306a36Sopenharmony_ci	}
220962306a36Sopenharmony_ci};
221062306a36Sopenharmony_ci
221162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe0_axi_clk = {
221262306a36Sopenharmony_ci	.halt_reg = 0x58048,
221362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
221462306a36Sopenharmony_ci	.clkr = {
221562306a36Sopenharmony_ci		.enable_reg = 0x58048,
221662306a36Sopenharmony_ci		.enable_mask = BIT(0),
221762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
221862306a36Sopenharmony_ci			.name = "gcc_camss_vfe0_axi_clk",
221962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
222062306a36Sopenharmony_ci		}
222162306a36Sopenharmony_ci	}
222262306a36Sopenharmony_ci};
222362306a36Sopenharmony_ci
222462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe0_clk = {
222562306a36Sopenharmony_ci	.halt_reg = 0x58038,
222662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
222762306a36Sopenharmony_ci	.clkr = {
222862306a36Sopenharmony_ci		.enable_reg = 0x58038,
222962306a36Sopenharmony_ci		.enable_mask = BIT(0),
223062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
223162306a36Sopenharmony_ci			.name = "gcc_camss_vfe0_clk",
223262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
223362306a36Sopenharmony_ci				&vfe0_clk_src.clkr.hw,
223462306a36Sopenharmony_ci			},
223562306a36Sopenharmony_ci			.num_parents = 1,
223662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
223762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
223862306a36Sopenharmony_ci		}
223962306a36Sopenharmony_ci	}
224062306a36Sopenharmony_ci};
224162306a36Sopenharmony_ci
224262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe1_ahb_clk = {
224362306a36Sopenharmony_ci	.halt_reg = 0x58060,
224462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
224562306a36Sopenharmony_ci	.clkr = {
224662306a36Sopenharmony_ci		.enable_reg = 0x58060,
224762306a36Sopenharmony_ci		.enable_mask = BIT(0),
224862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
224962306a36Sopenharmony_ci			.name = "gcc_camss_vfe1_ahb_clk",
225062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
225162306a36Sopenharmony_ci				&camss_top_ahb_clk_src.clkr.hw,
225262306a36Sopenharmony_ci			},
225362306a36Sopenharmony_ci			.num_parents = 1,
225462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
225562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
225662306a36Sopenharmony_ci		}
225762306a36Sopenharmony_ci	}
225862306a36Sopenharmony_ci};
225962306a36Sopenharmony_ci
226062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe1_axi_clk = {
226162306a36Sopenharmony_ci	.halt_reg = 0x58068,
226262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
226362306a36Sopenharmony_ci	.clkr = {
226462306a36Sopenharmony_ci		.enable_reg = 0x58068,
226562306a36Sopenharmony_ci		.enable_mask = BIT(0),
226662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
226762306a36Sopenharmony_ci			.name = "gcc_camss_vfe1_axi_clk",
226862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
226962306a36Sopenharmony_ci		}
227062306a36Sopenharmony_ci	}
227162306a36Sopenharmony_ci};
227262306a36Sopenharmony_ci
227362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe1_clk = {
227462306a36Sopenharmony_ci	.halt_reg = 0x5805c,
227562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
227662306a36Sopenharmony_ci	.clkr = {
227762306a36Sopenharmony_ci		.enable_reg = 0x5805c,
227862306a36Sopenharmony_ci		.enable_mask = BIT(0),
227962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
228062306a36Sopenharmony_ci			.name = "gcc_camss_vfe1_clk",
228162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
228262306a36Sopenharmony_ci				&vfe1_clk_src.clkr.hw,
228362306a36Sopenharmony_ci			},
228462306a36Sopenharmony_ci			.num_parents = 1,
228562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
228662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
228762306a36Sopenharmony_ci		}
228862306a36Sopenharmony_ci	}
228962306a36Sopenharmony_ci};
229062306a36Sopenharmony_ci
229162306a36Sopenharmony_cistatic struct clk_branch gcc_cpp_tbu_clk = {
229262306a36Sopenharmony_ci	.halt_reg = 0x12040,
229362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
229462306a36Sopenharmony_ci	.clkr = {
229562306a36Sopenharmony_ci		.enable_reg = 0x4500c,
229662306a36Sopenharmony_ci		.enable_mask = BIT(14),
229762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
229862306a36Sopenharmony_ci			.name = "gcc_cpp_tbu_clk",
229962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
230062306a36Sopenharmony_ci		}
230162306a36Sopenharmony_ci	}
230262306a36Sopenharmony_ci};
230362306a36Sopenharmony_ci
230462306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_ahb_clk = {
230562306a36Sopenharmony_ci	.halt_reg = 0x16024,
230662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
230762306a36Sopenharmony_ci	.clkr = {
230862306a36Sopenharmony_ci		.enable_reg = 0x45004,
230962306a36Sopenharmony_ci		.enable_mask = BIT(0),
231062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
231162306a36Sopenharmony_ci			.name = "gcc_crypto_ahb_clk",
231262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
231362306a36Sopenharmony_ci		}
231462306a36Sopenharmony_ci	}
231562306a36Sopenharmony_ci};
231662306a36Sopenharmony_ci
231762306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_axi_clk = {
231862306a36Sopenharmony_ci	.halt_reg = 0x16020,
231962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
232062306a36Sopenharmony_ci	.clkr = {
232162306a36Sopenharmony_ci		.enable_reg = 0x45004,
232262306a36Sopenharmony_ci		.enable_mask = BIT(1),
232362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
232462306a36Sopenharmony_ci			.name = "gcc_crypto_axi_clk",
232562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
232662306a36Sopenharmony_ci		}
232762306a36Sopenharmony_ci	}
232862306a36Sopenharmony_ci};
232962306a36Sopenharmony_ci
233062306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_clk = {
233162306a36Sopenharmony_ci	.halt_reg = 0x1601c,
233262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
233362306a36Sopenharmony_ci	.clkr = {
233462306a36Sopenharmony_ci		.enable_reg = 0x45004,
233562306a36Sopenharmony_ci		.enable_mask = BIT(2),
233662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
233762306a36Sopenharmony_ci			.name = "gcc_crypto_clk",
233862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
233962306a36Sopenharmony_ci				&crypto_clk_src.clkr.hw,
234062306a36Sopenharmony_ci			},
234162306a36Sopenharmony_ci			.num_parents = 1,
234262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
234362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
234462306a36Sopenharmony_ci		}
234562306a36Sopenharmony_ci	}
234662306a36Sopenharmony_ci};
234762306a36Sopenharmony_ci
234862306a36Sopenharmony_cistatic struct clk_branch gcc_dcc_clk = {
234962306a36Sopenharmony_ci	.halt_reg = 0x77004,
235062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
235162306a36Sopenharmony_ci	.clkr = {
235262306a36Sopenharmony_ci		.enable_reg = 0x77004,
235362306a36Sopenharmony_ci		.enable_mask = BIT(0),
235462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
235562306a36Sopenharmony_ci			.name = "gcc_dcc_clk",
235662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
235762306a36Sopenharmony_ci		}
235862306a36Sopenharmony_ci	}
235962306a36Sopenharmony_ci};
236062306a36Sopenharmony_ci
236162306a36Sopenharmony_cistatic struct clk_branch gcc_gfx_tbu_clk = {
236262306a36Sopenharmony_ci	.halt_reg = 0x12010,
236362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
236462306a36Sopenharmony_ci	.clkr = {
236562306a36Sopenharmony_ci		.enable_reg = 0x4500c,
236662306a36Sopenharmony_ci		.enable_mask = BIT(3),
236762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
236862306a36Sopenharmony_ci			.name = "gcc_gfx_tbu_clk",
236962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
237062306a36Sopenharmony_ci		},
237162306a36Sopenharmony_ci	},
237262306a36Sopenharmony_ci};
237362306a36Sopenharmony_ci
237462306a36Sopenharmony_cistatic struct clk_branch gcc_gfx_tcu_clk = {
237562306a36Sopenharmony_ci	.halt_reg = 0x12020,
237662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
237762306a36Sopenharmony_ci	.clkr = {
237862306a36Sopenharmony_ci		.enable_reg = 0x4500c,
237962306a36Sopenharmony_ci		.enable_mask = BIT(2),
238062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
238162306a36Sopenharmony_ci			.name = "gcc_gfx_tcu_clk",
238262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
238362306a36Sopenharmony_ci		},
238462306a36Sopenharmony_ci	},
238562306a36Sopenharmony_ci};
238662306a36Sopenharmony_ci
238762306a36Sopenharmony_cistatic struct clk_branch gcc_gtcu_ahb_clk = {
238862306a36Sopenharmony_ci	.halt_reg = 0x12044,
238962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
239062306a36Sopenharmony_ci	.clkr = {
239162306a36Sopenharmony_ci		.enable_reg = 0x4500c,
239262306a36Sopenharmony_ci		.enable_mask = BIT(13),
239362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
239462306a36Sopenharmony_ci			.name = "gcc_gtcu_ahb_clk",
239562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
239662306a36Sopenharmony_ci		},
239762306a36Sopenharmony_ci	},
239862306a36Sopenharmony_ci};
239962306a36Sopenharmony_ci
240062306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
240162306a36Sopenharmony_ci	.halt_reg = 0x08000,
240262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
240362306a36Sopenharmony_ci	.clkr = {
240462306a36Sopenharmony_ci		.enable_reg = 0x08000,
240562306a36Sopenharmony_ci		.enable_mask = BIT(0),
240662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
240762306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
240862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
240962306a36Sopenharmony_ci				&gp1_clk_src.clkr.hw,
241062306a36Sopenharmony_ci			},
241162306a36Sopenharmony_ci			.num_parents = 1,
241262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
241362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
241462306a36Sopenharmony_ci		}
241562306a36Sopenharmony_ci	}
241662306a36Sopenharmony_ci};
241762306a36Sopenharmony_ci
241862306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
241962306a36Sopenharmony_ci	.halt_reg = 0x09000,
242062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
242162306a36Sopenharmony_ci	.clkr = {
242262306a36Sopenharmony_ci		.enable_reg = 0x09000,
242362306a36Sopenharmony_ci		.enable_mask = BIT(0),
242462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
242562306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
242662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
242762306a36Sopenharmony_ci				&gp2_clk_src.clkr.hw,
242862306a36Sopenharmony_ci			},
242962306a36Sopenharmony_ci			.num_parents = 1,
243062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
243162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
243262306a36Sopenharmony_ci		}
243362306a36Sopenharmony_ci	}
243462306a36Sopenharmony_ci};
243562306a36Sopenharmony_ci
243662306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
243762306a36Sopenharmony_ci	.halt_reg = 0x0a000,
243862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
243962306a36Sopenharmony_ci	.clkr = {
244062306a36Sopenharmony_ci		.enable_reg = 0x0a000,
244162306a36Sopenharmony_ci		.enable_mask = BIT(0),
244262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
244362306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
244462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
244562306a36Sopenharmony_ci				&gp3_clk_src.clkr.hw,
244662306a36Sopenharmony_ci			},
244762306a36Sopenharmony_ci			.num_parents = 1,
244862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
244962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
245062306a36Sopenharmony_ci		}
245162306a36Sopenharmony_ci	}
245262306a36Sopenharmony_ci};
245362306a36Sopenharmony_ci
245462306a36Sopenharmony_cistatic struct clk_branch gcc_jpeg_tbu_clk = {
245562306a36Sopenharmony_ci	.halt_reg = 0x12034,
245662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
245762306a36Sopenharmony_ci	.clkr = {
245862306a36Sopenharmony_ci		.enable_reg = 0x4500c,
245962306a36Sopenharmony_ci		.enable_mask = BIT(10),
246062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
246162306a36Sopenharmony_ci			.name = "gcc_jpeg_tbu_clk",
246262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
246362306a36Sopenharmony_ci		}
246462306a36Sopenharmony_ci	}
246562306a36Sopenharmony_ci};
246662306a36Sopenharmony_ci
246762306a36Sopenharmony_cistatic struct clk_branch gcc_mdp_tbu_clk = {
246862306a36Sopenharmony_ci	.halt_reg = 0x1201c,
246962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
247062306a36Sopenharmony_ci	.clkr = {
247162306a36Sopenharmony_ci		.enable_reg = 0x4500c,
247262306a36Sopenharmony_ci		.enable_mask = BIT(4),
247362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
247462306a36Sopenharmony_ci			.name = "gcc_mdp_tbu_clk",
247562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
247662306a36Sopenharmony_ci		}
247762306a36Sopenharmony_ci	}
247862306a36Sopenharmony_ci};
247962306a36Sopenharmony_ci
248062306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_ahb_clk = {
248162306a36Sopenharmony_ci	.halt_reg = 0x4d07c,
248262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
248362306a36Sopenharmony_ci	.clkr = {
248462306a36Sopenharmony_ci		.enable_reg = 0x4d07c,
248562306a36Sopenharmony_ci		.enable_mask = BIT(0),
248662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
248762306a36Sopenharmony_ci			.name = "gcc_mdss_ahb_clk",
248862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
248962306a36Sopenharmony_ci		}
249062306a36Sopenharmony_ci	}
249162306a36Sopenharmony_ci};
249262306a36Sopenharmony_ci
249362306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_axi_clk = {
249462306a36Sopenharmony_ci	.halt_reg = 0x4d080,
249562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
249662306a36Sopenharmony_ci	.clkr = {
249762306a36Sopenharmony_ci		.enable_reg = 0x4d080,
249862306a36Sopenharmony_ci		.enable_mask = BIT(0),
249962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
250062306a36Sopenharmony_ci			.name = "gcc_mdss_axi_clk",
250162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
250262306a36Sopenharmony_ci		}
250362306a36Sopenharmony_ci	}
250462306a36Sopenharmony_ci};
250562306a36Sopenharmony_ci
250662306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_byte0_clk = {
250762306a36Sopenharmony_ci	.halt_reg = 0x4d094,
250862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
250962306a36Sopenharmony_ci	.clkr = {
251062306a36Sopenharmony_ci		.enable_reg = 0x4d094,
251162306a36Sopenharmony_ci		.enable_mask = BIT(0),
251262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
251362306a36Sopenharmony_ci			.name = "gcc_mdss_byte0_clk",
251462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
251562306a36Sopenharmony_ci				&byte0_clk_src.clkr.hw,
251662306a36Sopenharmony_ci			},
251762306a36Sopenharmony_ci			.num_parents = 1,
251862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
251962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
252062306a36Sopenharmony_ci		}
252162306a36Sopenharmony_ci	}
252262306a36Sopenharmony_ci};
252362306a36Sopenharmony_ci
252462306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_esc0_clk = {
252562306a36Sopenharmony_ci	.halt_reg = 0x4d098,
252662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
252762306a36Sopenharmony_ci	.clkr = {
252862306a36Sopenharmony_ci		.enable_reg = 0x4d098,
252962306a36Sopenharmony_ci		.enable_mask = BIT(0),
253062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
253162306a36Sopenharmony_ci			.name = "gcc_mdss_esc0_clk",
253262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
253362306a36Sopenharmony_ci				&esc0_clk_src.clkr.hw,
253462306a36Sopenharmony_ci			},
253562306a36Sopenharmony_ci			.num_parents = 1,
253662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
253762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
253862306a36Sopenharmony_ci		}
253962306a36Sopenharmony_ci	}
254062306a36Sopenharmony_ci};
254162306a36Sopenharmony_ci
254262306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_mdp_clk = {
254362306a36Sopenharmony_ci	.halt_reg = 0x4d088,
254462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
254562306a36Sopenharmony_ci	.clkr = {
254662306a36Sopenharmony_ci		.enable_reg = 0x4d088,
254762306a36Sopenharmony_ci		.enable_mask = BIT(0),
254862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
254962306a36Sopenharmony_ci			.name = "gcc_mdss_mdp_clk",
255062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
255162306a36Sopenharmony_ci				&mdp_clk_src.clkr.hw,
255262306a36Sopenharmony_ci			},
255362306a36Sopenharmony_ci			.num_parents = 1,
255462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
255562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
255662306a36Sopenharmony_ci		}
255762306a36Sopenharmony_ci	}
255862306a36Sopenharmony_ci};
255962306a36Sopenharmony_ci
256062306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_pclk0_clk = {
256162306a36Sopenharmony_ci	.halt_reg = 0x4d084,
256262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
256362306a36Sopenharmony_ci	.clkr = {
256462306a36Sopenharmony_ci		.enable_reg = 0x4d084,
256562306a36Sopenharmony_ci		.enable_mask = BIT(0),
256662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
256762306a36Sopenharmony_ci			.name = "gcc_mdss_pclk0_clk",
256862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
256962306a36Sopenharmony_ci				&pclk0_clk_src.clkr.hw,
257062306a36Sopenharmony_ci			},
257162306a36Sopenharmony_ci			.num_parents = 1,
257262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
257362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
257462306a36Sopenharmony_ci		}
257562306a36Sopenharmony_ci	}
257662306a36Sopenharmony_ci};
257762306a36Sopenharmony_ci
257862306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_vsync_clk = {
257962306a36Sopenharmony_ci	.halt_reg = 0x4d090,
258062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
258162306a36Sopenharmony_ci	.clkr = {
258262306a36Sopenharmony_ci		.enable_reg = 0x4d090,
258362306a36Sopenharmony_ci		.enable_mask = BIT(0),
258462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
258562306a36Sopenharmony_ci			.name = "gcc_mdss_vsync_clk",
258662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
258762306a36Sopenharmony_ci				&vsync_clk_src.clkr.hw,
258862306a36Sopenharmony_ci			},
258962306a36Sopenharmony_ci			.num_parents = 1,
259062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
259162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
259262306a36Sopenharmony_ci		}
259362306a36Sopenharmony_ci	}
259462306a36Sopenharmony_ci};
259562306a36Sopenharmony_ci
259662306a36Sopenharmony_cistatic struct clk_branch gcc_mss_cfg_ahb_clk = {
259762306a36Sopenharmony_ci	.halt_reg = 0x49000,
259862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
259962306a36Sopenharmony_ci	.clkr = {
260062306a36Sopenharmony_ci		.enable_reg = 0x49000,
260162306a36Sopenharmony_ci		.enable_mask = BIT(0),
260262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
260362306a36Sopenharmony_ci			.name = "gcc_mss_cfg_ahb_clk",
260462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
260562306a36Sopenharmony_ci		}
260662306a36Sopenharmony_ci	}
260762306a36Sopenharmony_ci};
260862306a36Sopenharmony_ci
260962306a36Sopenharmony_cistatic struct clk_branch gcc_mss_q6_bimc_axi_clk = {
261062306a36Sopenharmony_ci	.halt_reg = 0x49004,
261162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
261262306a36Sopenharmony_ci	.clkr = {
261362306a36Sopenharmony_ci		.enable_reg = 0x49004,
261462306a36Sopenharmony_ci		.enable_mask = BIT(0),
261562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
261662306a36Sopenharmony_ci			.name = "gcc_mss_q6_bimc_axi_clk",
261762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
261862306a36Sopenharmony_ci		}
261962306a36Sopenharmony_ci	}
262062306a36Sopenharmony_ci};
262162306a36Sopenharmony_ci
262262306a36Sopenharmony_cistatic struct clk_branch gcc_oxili_ahb_clk = {
262362306a36Sopenharmony_ci	.halt_reg = 0x59028,
262462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
262562306a36Sopenharmony_ci	.clkr = {
262662306a36Sopenharmony_ci		.enable_reg = 0x59028,
262762306a36Sopenharmony_ci		.enable_mask = BIT(0),
262862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
262962306a36Sopenharmony_ci			.name = "gcc_oxili_ahb_clk",
263062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
263162306a36Sopenharmony_ci		}
263262306a36Sopenharmony_ci	}
263362306a36Sopenharmony_ci};
263462306a36Sopenharmony_ci
263562306a36Sopenharmony_cistatic struct clk_branch gcc_oxili_gfx3d_clk = {
263662306a36Sopenharmony_ci	.halt_reg = 0x59020,
263762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
263862306a36Sopenharmony_ci	.clkr = {
263962306a36Sopenharmony_ci		.enable_reg = 0x59020,
264062306a36Sopenharmony_ci		.enable_mask = BIT(0),
264162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
264262306a36Sopenharmony_ci			.name = "gcc_oxili_gfx3d_clk",
264362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
264462306a36Sopenharmony_ci				&gfx3d_clk_src.clkr.hw,
264562306a36Sopenharmony_ci			},
264662306a36Sopenharmony_ci			.num_parents = 1,
264762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
264862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
264962306a36Sopenharmony_ci		}
265062306a36Sopenharmony_ci	}
265162306a36Sopenharmony_ci};
265262306a36Sopenharmony_ci
265362306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
265462306a36Sopenharmony_ci	.halt_reg = 0x4400c,
265562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
265662306a36Sopenharmony_ci	.clkr = {
265762306a36Sopenharmony_ci		.enable_reg = 0x4400c,
265862306a36Sopenharmony_ci		.enable_mask = BIT(0),
265962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
266062306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
266162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
266262306a36Sopenharmony_ci				&pdm2_clk_src.clkr.hw,
266362306a36Sopenharmony_ci			},
266462306a36Sopenharmony_ci			.num_parents = 1,
266562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
266662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
266762306a36Sopenharmony_ci		}
266862306a36Sopenharmony_ci	}
266962306a36Sopenharmony_ci};
267062306a36Sopenharmony_ci
267162306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
267262306a36Sopenharmony_ci	.halt_reg = 0x44004,
267362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
267462306a36Sopenharmony_ci	.clkr = {
267562306a36Sopenharmony_ci		.enable_reg = 0x44004,
267662306a36Sopenharmony_ci		.enable_mask = BIT(0),
267762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
267862306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
267962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
268062306a36Sopenharmony_ci		}
268162306a36Sopenharmony_ci	}
268262306a36Sopenharmony_ci};
268362306a36Sopenharmony_ci
268462306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
268562306a36Sopenharmony_ci	.halt_reg = 0x13004,
268662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
268762306a36Sopenharmony_ci	.clkr = {
268862306a36Sopenharmony_ci		.enable_reg = 0x45004,
268962306a36Sopenharmony_ci		.enable_mask = BIT(8),
269062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
269162306a36Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
269262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
269362306a36Sopenharmony_ci		}
269462306a36Sopenharmony_ci	}
269562306a36Sopenharmony_ci};
269662306a36Sopenharmony_ci
269762306a36Sopenharmony_cistatic struct clk_branch gcc_qdss_dap_clk = {
269862306a36Sopenharmony_ci	.halt_reg = 0x29084,
269962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
270062306a36Sopenharmony_ci	.clkr = {
270162306a36Sopenharmony_ci		.enable_reg = 0x45004,
270262306a36Sopenharmony_ci		.enable_mask = BIT(11),
270362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
270462306a36Sopenharmony_ci			.name = "gcc_qdss_dap_clk",
270562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
270662306a36Sopenharmony_ci		}
270762306a36Sopenharmony_ci	}
270862306a36Sopenharmony_ci};
270962306a36Sopenharmony_ci
271062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ice_core_clk = {
271162306a36Sopenharmony_ci	.halt_reg = 0x5d014,
271262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
271362306a36Sopenharmony_ci	.clkr = {
271462306a36Sopenharmony_ci		.enable_reg = 0x5d014,
271562306a36Sopenharmony_ci		.enable_mask = BIT(0),
271662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
271762306a36Sopenharmony_ci			.name = "gcc_sdcc1_ice_core_clk",
271862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
271962306a36Sopenharmony_ci				&sdcc1_ice_core_clk_src.clkr.hw,
272062306a36Sopenharmony_ci			},
272162306a36Sopenharmony_ci			.num_parents = 1,
272262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
272362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
272462306a36Sopenharmony_ci		}
272562306a36Sopenharmony_ci	}
272662306a36Sopenharmony_ci};
272762306a36Sopenharmony_ci
272862306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
272962306a36Sopenharmony_ci	.halt_reg = 0x4201c,
273062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
273162306a36Sopenharmony_ci	.clkr = {
273262306a36Sopenharmony_ci		.enable_reg = 0x4201c,
273362306a36Sopenharmony_ci		.enable_mask = BIT(0),
273462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
273562306a36Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
273662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
273762306a36Sopenharmony_ci		}
273862306a36Sopenharmony_ci	}
273962306a36Sopenharmony_ci};
274062306a36Sopenharmony_ci
274162306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
274262306a36Sopenharmony_ci	.halt_reg = 0x4301c,
274362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
274462306a36Sopenharmony_ci	.clkr = {
274562306a36Sopenharmony_ci		.enable_reg = 0x4301c,
274662306a36Sopenharmony_ci		.enable_mask = BIT(0),
274762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
274862306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
274962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
275062306a36Sopenharmony_ci		}
275162306a36Sopenharmony_ci	}
275262306a36Sopenharmony_ci};
275362306a36Sopenharmony_ci
275462306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
275562306a36Sopenharmony_ci	.halt_reg = 0x42018,
275662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
275762306a36Sopenharmony_ci	.clkr = {
275862306a36Sopenharmony_ci		.enable_reg = 0x42018,
275962306a36Sopenharmony_ci		.enable_mask = BIT(0),
276062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
276162306a36Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
276262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
276362306a36Sopenharmony_ci				&sdcc1_apps_clk_src.clkr.hw,
276462306a36Sopenharmony_ci			},
276562306a36Sopenharmony_ci			.num_parents = 1,
276662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
276762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
276862306a36Sopenharmony_ci		}
276962306a36Sopenharmony_ci	}
277062306a36Sopenharmony_ci};
277162306a36Sopenharmony_ci
277262306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
277362306a36Sopenharmony_ci	.halt_reg = 0x43018,
277462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
277562306a36Sopenharmony_ci	.clkr = {
277662306a36Sopenharmony_ci		.enable_reg = 0x43018,
277762306a36Sopenharmony_ci		.enable_mask = BIT(0),
277862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
277962306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
278062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
278162306a36Sopenharmony_ci				&sdcc2_apps_clk_src.clkr.hw,
278262306a36Sopenharmony_ci			},
278362306a36Sopenharmony_ci			.num_parents = 1,
278462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
278562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
278662306a36Sopenharmony_ci		}
278762306a36Sopenharmony_ci	}
278862306a36Sopenharmony_ci};
278962306a36Sopenharmony_ci
279062306a36Sopenharmony_cistatic struct clk_branch gcc_smmu_cfg_clk = {
279162306a36Sopenharmony_ci	.halt_reg = 0x12038,
279262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
279362306a36Sopenharmony_ci	.clkr = {
279462306a36Sopenharmony_ci		.enable_reg = 0x4500c,
279562306a36Sopenharmony_ci		.enable_mask = BIT(12),
279662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
279762306a36Sopenharmony_ci			.name = "gcc_smmu_cfg_clk",
279862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
279962306a36Sopenharmony_ci		}
280062306a36Sopenharmony_ci	}
280162306a36Sopenharmony_ci};
280262306a36Sopenharmony_ci
280362306a36Sopenharmony_cistatic struct clk_branch gcc_usb2a_phy_sleep_clk = {
280462306a36Sopenharmony_ci	.halt_reg = 0x4102c,
280562306a36Sopenharmony_ci	.clkr = {
280662306a36Sopenharmony_ci		.enable_reg = 0x4102c,
280762306a36Sopenharmony_ci		.enable_mask = BIT(0),
280862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
280962306a36Sopenharmony_ci			.name = "gcc_usb2a_phy_sleep_clk",
281062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
281162306a36Sopenharmony_ci		},
281262306a36Sopenharmony_ci	},
281362306a36Sopenharmony_ci};
281462306a36Sopenharmony_ci
281562306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_ahb_clk = {
281662306a36Sopenharmony_ci	.halt_reg = 0x41008,
281762306a36Sopenharmony_ci	.clkr = {
281862306a36Sopenharmony_ci		.enable_reg = 0x41008,
281962306a36Sopenharmony_ci		.enable_mask = BIT(0),
282062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
282162306a36Sopenharmony_ci			.name = "gcc_usb_hs_ahb_clk",
282262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
282362306a36Sopenharmony_ci		},
282462306a36Sopenharmony_ci	},
282562306a36Sopenharmony_ci};
282662306a36Sopenharmony_ci
282762306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_phy_cfg_ahb_clk = {
282862306a36Sopenharmony_ci	.halt_reg = 0x41030,
282962306a36Sopenharmony_ci	.clkr = {
283062306a36Sopenharmony_ci		.enable_reg = 0x41030,
283162306a36Sopenharmony_ci		.enable_mask = BIT(0),
283262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
283362306a36Sopenharmony_ci			.name = "gcc_usb_hs_phy_cfg_ahb_clk",
283462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
283562306a36Sopenharmony_ci		},
283662306a36Sopenharmony_ci	},
283762306a36Sopenharmony_ci};
283862306a36Sopenharmony_ci
283962306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_system_clk = {
284062306a36Sopenharmony_ci	.halt_reg = 0x41004,
284162306a36Sopenharmony_ci	.clkr = {
284262306a36Sopenharmony_ci		.enable_reg = 0x41004,
284362306a36Sopenharmony_ci		.enable_mask = BIT(0),
284462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
284562306a36Sopenharmony_ci			.name = "gcc_usb_hs_system_clk",
284662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
284762306a36Sopenharmony_ci				&usb_hs_system_clk_src.clkr.hw,
284862306a36Sopenharmony_ci			},
284962306a36Sopenharmony_ci			.num_parents = 1,
285062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
285162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
285262306a36Sopenharmony_ci		},
285362306a36Sopenharmony_ci	},
285462306a36Sopenharmony_ci};
285562306a36Sopenharmony_ci
285662306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_ahb_clk = {
285762306a36Sopenharmony_ci	.halt_reg = 0x4c020,
285862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
285962306a36Sopenharmony_ci	.clkr = {
286062306a36Sopenharmony_ci		.enable_reg = 0x4c020,
286162306a36Sopenharmony_ci		.enable_mask = BIT(0),
286262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
286362306a36Sopenharmony_ci			.name = "gcc_venus0_ahb_clk",
286462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
286562306a36Sopenharmony_ci		}
286662306a36Sopenharmony_ci	}
286762306a36Sopenharmony_ci};
286862306a36Sopenharmony_ci
286962306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_axi_clk = {
287062306a36Sopenharmony_ci	.halt_reg = 0x4c024,
287162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
287262306a36Sopenharmony_ci	.clkr = {
287362306a36Sopenharmony_ci		.enable_reg = 0x4c024,
287462306a36Sopenharmony_ci		.enable_mask = BIT(0),
287562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
287662306a36Sopenharmony_ci			.name = "gcc_venus0_axi_clk",
287762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
287862306a36Sopenharmony_ci		}
287962306a36Sopenharmony_ci	}
288062306a36Sopenharmony_ci};
288162306a36Sopenharmony_ci
288262306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_core0_vcodec0_clk = {
288362306a36Sopenharmony_ci	.halt_reg = 0x4c02c,
288462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
288562306a36Sopenharmony_ci	.clkr = {
288662306a36Sopenharmony_ci		.enable_reg = 0x4c02c,
288762306a36Sopenharmony_ci		.enable_mask = BIT(0),
288862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
288962306a36Sopenharmony_ci			.name = "gcc_venus0_core0_vcodec0_clk",
289062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
289162306a36Sopenharmony_ci				&vcodec0_clk_src.clkr.hw,
289262306a36Sopenharmony_ci			},
289362306a36Sopenharmony_ci			.num_parents = 1,
289462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
289562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
289662306a36Sopenharmony_ci		}
289762306a36Sopenharmony_ci	}
289862306a36Sopenharmony_ci};
289962306a36Sopenharmony_ci
290062306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_vcodec0_clk = {
290162306a36Sopenharmony_ci	.halt_reg = 0x4c01c,
290262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
290362306a36Sopenharmony_ci	.clkr = {
290462306a36Sopenharmony_ci		.enable_reg = 0x4c01c,
290562306a36Sopenharmony_ci		.enable_mask = BIT(0),
290662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
290762306a36Sopenharmony_ci			.name = "gcc_venus0_vcodec0_clk",
290862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
290962306a36Sopenharmony_ci				&vcodec0_clk_src.clkr.hw,
291062306a36Sopenharmony_ci			},
291162306a36Sopenharmony_ci			.num_parents = 1,
291262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
291362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
291462306a36Sopenharmony_ci		}
291562306a36Sopenharmony_ci	}
291662306a36Sopenharmony_ci};
291762306a36Sopenharmony_ci
291862306a36Sopenharmony_cistatic struct clk_branch gcc_venus_tbu_clk = {
291962306a36Sopenharmony_ci	.halt_reg = 0x12014,
292062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
292162306a36Sopenharmony_ci	.clkr = {
292262306a36Sopenharmony_ci		.enable_reg = 0x4500c,
292362306a36Sopenharmony_ci		.enable_mask = BIT(5),
292462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
292562306a36Sopenharmony_ci			.name = "gcc_venus_tbu_clk",
292662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
292762306a36Sopenharmony_ci		}
292862306a36Sopenharmony_ci	}
292962306a36Sopenharmony_ci};
293062306a36Sopenharmony_ci
293162306a36Sopenharmony_cistatic struct clk_branch gcc_vfe1_tbu_clk = {
293262306a36Sopenharmony_ci	.halt_reg = 0x12090,
293362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
293462306a36Sopenharmony_ci	.clkr = {
293562306a36Sopenharmony_ci		.enable_reg = 0x4500c,
293662306a36Sopenharmony_ci		.enable_mask = BIT(17),
293762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
293862306a36Sopenharmony_ci			.name = "gcc_vfe1_tbu_clk",
293962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
294062306a36Sopenharmony_ci		}
294162306a36Sopenharmony_ci	}
294262306a36Sopenharmony_ci};
294362306a36Sopenharmony_ci
294462306a36Sopenharmony_cistatic struct clk_branch gcc_vfe_tbu_clk = {
294562306a36Sopenharmony_ci	.halt_reg = 0x1203c,
294662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
294762306a36Sopenharmony_ci	.clkr = {
294862306a36Sopenharmony_ci		.enable_reg = 0x4500c,
294962306a36Sopenharmony_ci		.enable_mask = BIT(9),
295062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
295162306a36Sopenharmony_ci			.name = "gcc_vfe_tbu_clk",
295262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
295362306a36Sopenharmony_ci		}
295462306a36Sopenharmony_ci	}
295562306a36Sopenharmony_ci};
295662306a36Sopenharmony_ci
295762306a36Sopenharmony_cistatic struct gdsc venus_gdsc = {
295862306a36Sopenharmony_ci	.gdscr = 0x4c018,
295962306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x4c024, 0x4c01c },
296062306a36Sopenharmony_ci	.cxc_count = 2,
296162306a36Sopenharmony_ci	.pd = {
296262306a36Sopenharmony_ci		.name = "venus_gdsc",
296362306a36Sopenharmony_ci	},
296462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
296562306a36Sopenharmony_ci};
296662306a36Sopenharmony_ci
296762306a36Sopenharmony_cistatic struct gdsc venus_core0_gdsc = {
296862306a36Sopenharmony_ci	.gdscr = 0x4c028,
296962306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x4c02c },
297062306a36Sopenharmony_ci	.cxc_count = 1,
297162306a36Sopenharmony_ci	.pd = {
297262306a36Sopenharmony_ci		.name = "venus_core0",
297362306a36Sopenharmony_ci	},
297462306a36Sopenharmony_ci	.flags = HW_CTRL,
297562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
297662306a36Sopenharmony_ci};
297762306a36Sopenharmony_ci
297862306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = {
297962306a36Sopenharmony_ci	.gdscr = 0x4d078,
298062306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x4d080, 0x4d088 },
298162306a36Sopenharmony_ci	.cxc_count = 2,
298262306a36Sopenharmony_ci	.pd = {
298362306a36Sopenharmony_ci		.name = "mdss_gdsc",
298462306a36Sopenharmony_ci	},
298562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
298662306a36Sopenharmony_ci};
298762306a36Sopenharmony_ci
298862306a36Sopenharmony_cistatic struct gdsc jpeg_gdsc = {
298962306a36Sopenharmony_ci	.gdscr = 0x5701c,
299062306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x57020, 0x57028 },
299162306a36Sopenharmony_ci	.cxc_count = 2,
299262306a36Sopenharmony_ci	.pd = {
299362306a36Sopenharmony_ci		.name = "jpeg_gdsc",
299462306a36Sopenharmony_ci	},
299562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
299662306a36Sopenharmony_ci};
299762306a36Sopenharmony_ci
299862306a36Sopenharmony_cistatic struct gdsc vfe0_gdsc = {
299962306a36Sopenharmony_ci	.gdscr = 0x58034,
300062306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x58038, 0x58048, 0x5600c, 0x58050 },
300162306a36Sopenharmony_ci	.cxc_count = 4,
300262306a36Sopenharmony_ci	.pd = {
300362306a36Sopenharmony_ci		.name = "vfe0_gdsc",
300462306a36Sopenharmony_ci	},
300562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
300662306a36Sopenharmony_ci};
300762306a36Sopenharmony_ci
300862306a36Sopenharmony_cistatic struct gdsc vfe1_gdsc = {
300962306a36Sopenharmony_ci	.gdscr = 0x5806c,
301062306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x5805c, 0x58068, 0x5600c, 0x58074 },
301162306a36Sopenharmony_ci	.cxc_count = 4,
301262306a36Sopenharmony_ci	.pd = {
301362306a36Sopenharmony_ci		.name = "vfe1_gdsc",
301462306a36Sopenharmony_ci	},
301562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
301662306a36Sopenharmony_ci};
301762306a36Sopenharmony_ci
301862306a36Sopenharmony_cistatic struct gdsc oxili_gx_gdsc = {
301962306a36Sopenharmony_ci	.gdscr = 0x5901c,
302062306a36Sopenharmony_ci	.clamp_io_ctrl = 0x5b00c,
302162306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x59000, 0x59020 },
302262306a36Sopenharmony_ci	.cxc_count = 2,
302362306a36Sopenharmony_ci	.pd = {
302462306a36Sopenharmony_ci		.name = "oxili_gx_gdsc",
302562306a36Sopenharmony_ci	},
302662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
302762306a36Sopenharmony_ci	.flags = CLAMP_IO,
302862306a36Sopenharmony_ci};
302962306a36Sopenharmony_ci
303062306a36Sopenharmony_cistatic struct gdsc cpp_gdsc = {
303162306a36Sopenharmony_ci	.gdscr = 0x58078,
303262306a36Sopenharmony_ci	.cxcs = (unsigned int []){ 0x5803c, 0x58064 },
303362306a36Sopenharmony_ci	.cxc_count = 2,
303462306a36Sopenharmony_ci	.pd = {
303562306a36Sopenharmony_ci		.name = "cpp_gdsc",
303662306a36Sopenharmony_ci	},
303762306a36Sopenharmony_ci	.flags = ALWAYS_ON,
303862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
303962306a36Sopenharmony_ci};
304062306a36Sopenharmony_ci
304162306a36Sopenharmony_cistatic struct clk_regmap *gcc_msm8917_clocks[] = {
304262306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
304362306a36Sopenharmony_ci	[GPLL0_EARLY] = &gpll0_early.clkr,
304462306a36Sopenharmony_ci	[GPLL0_SLEEP_CLK_SRC] = &gpll0_sleep_clk_src.clkr,
304562306a36Sopenharmony_ci	[GPLL3] = &gpll3.clkr,
304662306a36Sopenharmony_ci	[GPLL3_EARLY] = &gpll3_early.clkr,
304762306a36Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
304862306a36Sopenharmony_ci	[GPLL4_EARLY] = &gpll4_early.clkr,
304962306a36Sopenharmony_ci	[GPLL6] = &gpll6,
305062306a36Sopenharmony_ci	[GPLL6_EARLY] = &gpll6_early.clkr,
305162306a36Sopenharmony_ci	[APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
305262306a36Sopenharmony_ci	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
305362306a36Sopenharmony_ci	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
305462306a36Sopenharmony_ci	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
305562306a36Sopenharmony_ci	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
305662306a36Sopenharmony_ci	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
305762306a36Sopenharmony_ci	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
305862306a36Sopenharmony_ci	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
305962306a36Sopenharmony_ci	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
306062306a36Sopenharmony_ci	[BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
306162306a36Sopenharmony_ci	[BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
306262306a36Sopenharmony_ci	[BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
306362306a36Sopenharmony_ci	[BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
306462306a36Sopenharmony_ci	[BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
306562306a36Sopenharmony_ci	[BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
306662306a36Sopenharmony_ci	[BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
306762306a36Sopenharmony_ci	[BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
306862306a36Sopenharmony_ci	[BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
306962306a36Sopenharmony_ci	[CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
307062306a36Sopenharmony_ci	[CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
307162306a36Sopenharmony_ci	[CAMSS_TOP_AHB_CLK_SRC] = &camss_top_ahb_clk_src.clkr,
307262306a36Sopenharmony_ci	[CCI_CLK_SRC] = &cci_clk_src.clkr,
307362306a36Sopenharmony_ci	[CPP_CLK_SRC] = &cpp_clk_src.clkr,
307462306a36Sopenharmony_ci	[CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
307562306a36Sopenharmony_ci	[CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
307662306a36Sopenharmony_ci	[CSI0_CLK_SRC] = &csi0_clk_src.clkr,
307762306a36Sopenharmony_ci	[CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
307862306a36Sopenharmony_ci	[CSI1_CLK_SRC] = &csi1_clk_src.clkr,
307962306a36Sopenharmony_ci	[CSI2_CLK_SRC] = &csi2_clk_src.clkr,
308062306a36Sopenharmony_ci	[ESC0_CLK_SRC] = &esc0_clk_src.clkr,
308162306a36Sopenharmony_ci	[GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
308262306a36Sopenharmony_ci	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
308362306a36Sopenharmony_ci	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
308462306a36Sopenharmony_ci	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
308562306a36Sopenharmony_ci	[JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
308662306a36Sopenharmony_ci	[MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
308762306a36Sopenharmony_ci	[MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
308862306a36Sopenharmony_ci	[MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
308962306a36Sopenharmony_ci	[MDP_CLK_SRC] = &mdp_clk_src.clkr,
309062306a36Sopenharmony_ci	[PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
309162306a36Sopenharmony_ci	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
309262306a36Sopenharmony_ci	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
309362306a36Sopenharmony_ci	[SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
309462306a36Sopenharmony_ci	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
309562306a36Sopenharmony_ci	[USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
309662306a36Sopenharmony_ci	[VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
309762306a36Sopenharmony_ci	[VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
309862306a36Sopenharmony_ci	[VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
309962306a36Sopenharmony_ci	[VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
310062306a36Sopenharmony_ci	[GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
310162306a36Sopenharmony_ci	[GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
310262306a36Sopenharmony_ci	[GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
310362306a36Sopenharmony_ci	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
310462306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
310562306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
310662306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
310762306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
310862306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
310962306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
311062306a36Sopenharmony_ci	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
311162306a36Sopenharmony_ci	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
311262306a36Sopenharmony_ci	[GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
311362306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
311462306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
311562306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
311662306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
311762306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
311862306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
311962306a36Sopenharmony_ci	[GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
312062306a36Sopenharmony_ci	[GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
312162306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
312262306a36Sopenharmony_ci	[GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
312362306a36Sopenharmony_ci	[GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
312462306a36Sopenharmony_ci	[GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
312562306a36Sopenharmony_ci	[GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
312662306a36Sopenharmony_ci	[GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
312762306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
312862306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
312962306a36Sopenharmony_ci	[GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
313062306a36Sopenharmony_ci	[GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
313162306a36Sopenharmony_ci	[GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
313262306a36Sopenharmony_ci	[GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
313362306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
313462306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
313562306a36Sopenharmony_ci	[GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
313662306a36Sopenharmony_ci	[GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
313762306a36Sopenharmony_ci	[GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
313862306a36Sopenharmony_ci	[GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
313962306a36Sopenharmony_ci	[GCC_CAMSS_CSI2PHY_CLK] = &gcc_camss_csi2phy_clk.clkr,
314062306a36Sopenharmony_ci	[GCC_CAMSS_CSI2PIX_CLK] = &gcc_camss_csi2pix_clk.clkr,
314162306a36Sopenharmony_ci	[GCC_CAMSS_CSI2RDI_CLK] = &gcc_camss_csi2rdi_clk.clkr,
314262306a36Sopenharmony_ci	[GCC_CAMSS_CSI2_AHB_CLK] = &gcc_camss_csi2_ahb_clk.clkr,
314362306a36Sopenharmony_ci	[GCC_CAMSS_CSI2_CLK] = &gcc_camss_csi2_clk.clkr,
314462306a36Sopenharmony_ci	[GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
314562306a36Sopenharmony_ci	[GCC_CAMSS_CSI_VFE1_CLK] = &gcc_camss_csi_vfe1_clk.clkr,
314662306a36Sopenharmony_ci	[GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
314762306a36Sopenharmony_ci	[GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
314862306a36Sopenharmony_ci	[GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
314962306a36Sopenharmony_ci	[GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
315062306a36Sopenharmony_ci	[GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
315162306a36Sopenharmony_ci	[GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
315262306a36Sopenharmony_ci	[GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
315362306a36Sopenharmony_ci	[GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
315462306a36Sopenharmony_ci	[GCC_CAMSS_MCLK2_CLK] = &gcc_camss_mclk2_clk.clkr,
315562306a36Sopenharmony_ci	[GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
315662306a36Sopenharmony_ci	[GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
315762306a36Sopenharmony_ci	[GCC_CAMSS_VFE0_AHB_CLK] = &gcc_camss_vfe0_ahb_clk.clkr,
315862306a36Sopenharmony_ci	[GCC_CAMSS_VFE0_AXI_CLK] = &gcc_camss_vfe0_axi_clk.clkr,
315962306a36Sopenharmony_ci	[GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
316062306a36Sopenharmony_ci	[GCC_CAMSS_VFE1_AHB_CLK] = &gcc_camss_vfe1_ahb_clk.clkr,
316162306a36Sopenharmony_ci	[GCC_CAMSS_VFE1_AXI_CLK] = &gcc_camss_vfe1_axi_clk.clkr,
316262306a36Sopenharmony_ci	[GCC_CAMSS_VFE1_CLK] = &gcc_camss_vfe1_clk.clkr,
316362306a36Sopenharmony_ci	[GCC_CPP_TBU_CLK] = &gcc_cpp_tbu_clk.clkr,
316462306a36Sopenharmony_ci	[GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
316562306a36Sopenharmony_ci	[GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
316662306a36Sopenharmony_ci	[GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
316762306a36Sopenharmony_ci	[GCC_DCC_CLK] = &gcc_dcc_clk.clkr,
316862306a36Sopenharmony_ci	[GCC_GFX_TBU_CLK] = &gcc_gfx_tbu_clk.clkr,
316962306a36Sopenharmony_ci	[GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
317062306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
317162306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
317262306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
317362306a36Sopenharmony_ci	[GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
317462306a36Sopenharmony_ci	[GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
317562306a36Sopenharmony_ci	[GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
317662306a36Sopenharmony_ci	[GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
317762306a36Sopenharmony_ci	[GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
317862306a36Sopenharmony_ci	[GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
317962306a36Sopenharmony_ci	[GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
318062306a36Sopenharmony_ci	[GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
318162306a36Sopenharmony_ci	[GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
318262306a36Sopenharmony_ci	[GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
318362306a36Sopenharmony_ci	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
318462306a36Sopenharmony_ci	[GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
318562306a36Sopenharmony_ci	[GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
318662306a36Sopenharmony_ci	[GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
318762306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
318862306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
318962306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
319062306a36Sopenharmony_ci	[GCC_QDSS_DAP_CLK] = &gcc_qdss_dap_clk.clkr,
319162306a36Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
319262306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
319362306a36Sopenharmony_ci	[GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
319462306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
319562306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
319662306a36Sopenharmony_ci	[GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
319762306a36Sopenharmony_ci	[GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
319862306a36Sopenharmony_ci	[GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
319962306a36Sopenharmony_ci	[GCC_USB_HS_PHY_CFG_AHB_CLK] = &gcc_usb_hs_phy_cfg_ahb_clk.clkr,
320062306a36Sopenharmony_ci	[GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
320162306a36Sopenharmony_ci	[GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
320262306a36Sopenharmony_ci	[GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
320362306a36Sopenharmony_ci	[GCC_VENUS0_CORE0_VCODEC0_CLK] = &gcc_venus0_core0_vcodec0_clk.clkr,
320462306a36Sopenharmony_ci	[GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
320562306a36Sopenharmony_ci	[GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
320662306a36Sopenharmony_ci	[GCC_VFE1_TBU_CLK] = &gcc_vfe1_tbu_clk.clkr,
320762306a36Sopenharmony_ci	[GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
320862306a36Sopenharmony_ci};
320962306a36Sopenharmony_ci
321062306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_msm8917_resets[] = {
321162306a36Sopenharmony_ci	[GCC_CAMSS_MICRO_BCR]		= { 0x56008 },
321262306a36Sopenharmony_ci	[GCC_MSS_BCR]			= { 0x71000 },
321362306a36Sopenharmony_ci	[GCC_QUSB2_PHY_BCR]		= { 0x4103c },
321462306a36Sopenharmony_ci	[GCC_USB_HS_BCR]		= { 0x41000 },
321562306a36Sopenharmony_ci	[GCC_USB2_HS_PHY_ONLY_BCR]	= { 0x41034 },
321662306a36Sopenharmony_ci};
321762306a36Sopenharmony_ci
321862306a36Sopenharmony_cistatic const struct regmap_config gcc_msm8917_regmap_config = {
321962306a36Sopenharmony_ci	.reg_bits	= 32,
322062306a36Sopenharmony_ci	.reg_stride	= 4,
322162306a36Sopenharmony_ci	.val_bits	= 32,
322262306a36Sopenharmony_ci	.max_register	= 0x80000,
322362306a36Sopenharmony_ci	.fast_io	= true,
322462306a36Sopenharmony_ci};
322562306a36Sopenharmony_ci
322662306a36Sopenharmony_cistatic struct gdsc *gcc_msm8917_gdscs[] = {
322762306a36Sopenharmony_ci	[CPP_GDSC] = &cpp_gdsc,
322862306a36Sopenharmony_ci	[JPEG_GDSC] = &jpeg_gdsc,
322962306a36Sopenharmony_ci	[MDSS_GDSC] = &mdss_gdsc,
323062306a36Sopenharmony_ci	[OXILI_GX_GDSC] = &oxili_gx_gdsc,
323162306a36Sopenharmony_ci	[VENUS_CORE0_GDSC] = &venus_core0_gdsc,
323262306a36Sopenharmony_ci	[VENUS_GDSC] = &venus_gdsc,
323362306a36Sopenharmony_ci	[VFE0_GDSC] = &vfe0_gdsc,
323462306a36Sopenharmony_ci	[VFE1_GDSC] = &vfe1_gdsc,
323562306a36Sopenharmony_ci};
323662306a36Sopenharmony_ci
323762306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_msm8917_desc = {
323862306a36Sopenharmony_ci	.config = &gcc_msm8917_regmap_config,
323962306a36Sopenharmony_ci	.clks = gcc_msm8917_clocks,
324062306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_msm8917_clocks),
324162306a36Sopenharmony_ci	.resets = gcc_msm8917_resets,
324262306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_msm8917_resets),
324362306a36Sopenharmony_ci	.gdscs = gcc_msm8917_gdscs,
324462306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_msm8917_gdscs),
324562306a36Sopenharmony_ci};
324662306a36Sopenharmony_ci
324762306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_qm215_desc = {
324862306a36Sopenharmony_ci	.config = &gcc_msm8917_regmap_config,
324962306a36Sopenharmony_ci	.clks = gcc_msm8917_clocks,
325062306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_msm8917_clocks),
325162306a36Sopenharmony_ci	.resets = gcc_msm8917_resets,
325262306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_msm8917_resets),
325362306a36Sopenharmony_ci	.gdscs = gcc_msm8917_gdscs,
325462306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_msm8917_gdscs),
325562306a36Sopenharmony_ci};
325662306a36Sopenharmony_ci
325762306a36Sopenharmony_cistatic int gcc_msm8917_probe(struct platform_device *pdev)
325862306a36Sopenharmony_ci{
325962306a36Sopenharmony_ci	struct regmap *regmap;
326062306a36Sopenharmony_ci	const struct qcom_cc_desc *gcc_desc;
326162306a36Sopenharmony_ci
326262306a36Sopenharmony_ci	gcc_desc = of_device_get_match_data(&pdev->dev);
326362306a36Sopenharmony_ci
326462306a36Sopenharmony_ci	if (gcc_desc == &gcc_qm215_desc)
326562306a36Sopenharmony_ci		gfx3d_clk_src.parent_map = gcc_gfx3d_map_qm215;
326662306a36Sopenharmony_ci
326762306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, gcc_desc);
326862306a36Sopenharmony_ci	if (IS_ERR(regmap))
326962306a36Sopenharmony_ci		return PTR_ERR(regmap);
327062306a36Sopenharmony_ci
327162306a36Sopenharmony_ci	clk_alpha_pll_configure(&gpll3_early, regmap, &gpll3_early_config);
327262306a36Sopenharmony_ci
327362306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, gcc_desc, regmap);
327462306a36Sopenharmony_ci}
327562306a36Sopenharmony_ci
327662306a36Sopenharmony_cistatic const struct of_device_id gcc_msm8917_match_table[] = {
327762306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-msm8917", .data = &gcc_msm8917_desc },
327862306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-qm215", .data = &gcc_qm215_desc },
327962306a36Sopenharmony_ci	{},
328062306a36Sopenharmony_ci};
328162306a36Sopenharmony_ci
328262306a36Sopenharmony_cistatic struct platform_driver gcc_msm8917_driver = {
328362306a36Sopenharmony_ci	.probe = gcc_msm8917_probe,
328462306a36Sopenharmony_ci	.driver = {
328562306a36Sopenharmony_ci		.name = "gcc-msm8917",
328662306a36Sopenharmony_ci		.of_match_table = gcc_msm8917_match_table,
328762306a36Sopenharmony_ci	},
328862306a36Sopenharmony_ci};
328962306a36Sopenharmony_ci
329062306a36Sopenharmony_cistatic int __init gcc_msm8917_init(void)
329162306a36Sopenharmony_ci{
329262306a36Sopenharmony_ci	return platform_driver_register(&gcc_msm8917_driver);
329362306a36Sopenharmony_ci}
329462306a36Sopenharmony_cicore_initcall(gcc_msm8917_init);
329562306a36Sopenharmony_ci
329662306a36Sopenharmony_cistatic void __exit gcc_msm8917_exit(void)
329762306a36Sopenharmony_ci{
329862306a36Sopenharmony_ci	platform_driver_unregister(&gcc_msm8917_driver);
329962306a36Sopenharmony_ci}
330062306a36Sopenharmony_cimodule_exit(gcc_msm8917_exit);
330162306a36Sopenharmony_ci
330262306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm GCC MSM8917 Driver");
330362306a36Sopenharmony_ciMODULE_LICENSE("GPL");
3304