162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2015 Linaro Limited 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/kernel.h> 762306a36Sopenharmony_ci#include <linux/bitops.h> 862306a36Sopenharmony_ci#include <linux/err.h> 962306a36Sopenharmony_ci#include <linux/platform_device.h> 1062306a36Sopenharmony_ci#include <linux/module.h> 1162306a36Sopenharmony_ci#include <linux/of.h> 1262306a36Sopenharmony_ci#include <linux/clk-provider.h> 1362306a36Sopenharmony_ci#include <linux/regmap.h> 1462306a36Sopenharmony_ci#include <linux/reset-controller.h> 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-msm8916.h> 1762306a36Sopenharmony_ci#include <dt-bindings/reset/qcom,gcc-msm8916.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include "common.h" 2062306a36Sopenharmony_ci#include "clk-regmap.h" 2162306a36Sopenharmony_ci#include "clk-pll.h" 2262306a36Sopenharmony_ci#include "clk-rcg.h" 2362306a36Sopenharmony_ci#include "clk-branch.h" 2462306a36Sopenharmony_ci#include "reset.h" 2562306a36Sopenharmony_ci#include "gdsc.h" 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_cienum { 2862306a36Sopenharmony_ci P_XO, 2962306a36Sopenharmony_ci P_GPLL0, 3062306a36Sopenharmony_ci P_GPLL0_AUX, 3162306a36Sopenharmony_ci P_BIMC, 3262306a36Sopenharmony_ci P_GPLL1, 3362306a36Sopenharmony_ci P_GPLL1_AUX, 3462306a36Sopenharmony_ci P_GPLL2, 3562306a36Sopenharmony_ci P_GPLL2_AUX, 3662306a36Sopenharmony_ci P_SLEEP_CLK, 3762306a36Sopenharmony_ci P_DSI0_PHYPLL_BYTE, 3862306a36Sopenharmony_ci P_DSI0_PHYPLL_DSI, 3962306a36Sopenharmony_ci P_EXT_PRI_I2S, 4062306a36Sopenharmony_ci P_EXT_SEC_I2S, 4162306a36Sopenharmony_ci P_EXT_MCLK, 4262306a36Sopenharmony_ci}; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistatic struct clk_pll gpll0 = { 4562306a36Sopenharmony_ci .l_reg = 0x21004, 4662306a36Sopenharmony_ci .m_reg = 0x21008, 4762306a36Sopenharmony_ci .n_reg = 0x2100c, 4862306a36Sopenharmony_ci .config_reg = 0x21010, 4962306a36Sopenharmony_ci .mode_reg = 0x21000, 5062306a36Sopenharmony_ci .status_reg = 0x2101c, 5162306a36Sopenharmony_ci .status_bit = 17, 5262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 5362306a36Sopenharmony_ci .name = "gpll0", 5462306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 5562306a36Sopenharmony_ci .fw_name = "xo", .name = "xo_board", 5662306a36Sopenharmony_ci }, 5762306a36Sopenharmony_ci .num_parents = 1, 5862306a36Sopenharmony_ci .ops = &clk_pll_ops, 5962306a36Sopenharmony_ci }, 6062306a36Sopenharmony_ci}; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic struct clk_regmap gpll0_vote = { 6362306a36Sopenharmony_ci .enable_reg = 0x45000, 6462306a36Sopenharmony_ci .enable_mask = BIT(0), 6562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 6662306a36Sopenharmony_ci .name = "gpll0_vote", 6762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 6862306a36Sopenharmony_ci &gpll0.clkr.hw, 6962306a36Sopenharmony_ci }, 7062306a36Sopenharmony_ci .num_parents = 1, 7162306a36Sopenharmony_ci .ops = &clk_pll_vote_ops, 7262306a36Sopenharmony_ci }, 7362306a36Sopenharmony_ci}; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_cistatic struct clk_pll gpll1 = { 7662306a36Sopenharmony_ci .l_reg = 0x20004, 7762306a36Sopenharmony_ci .m_reg = 0x20008, 7862306a36Sopenharmony_ci .n_reg = 0x2000c, 7962306a36Sopenharmony_ci .config_reg = 0x20010, 8062306a36Sopenharmony_ci .mode_reg = 0x20000, 8162306a36Sopenharmony_ci .status_reg = 0x2001c, 8262306a36Sopenharmony_ci .status_bit = 17, 8362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 8462306a36Sopenharmony_ci .name = "gpll1", 8562306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 8662306a36Sopenharmony_ci .fw_name = "xo", .name = "xo_board", 8762306a36Sopenharmony_ci }, 8862306a36Sopenharmony_ci .num_parents = 1, 8962306a36Sopenharmony_ci .ops = &clk_pll_ops, 9062306a36Sopenharmony_ci }, 9162306a36Sopenharmony_ci}; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic struct clk_regmap gpll1_vote = { 9462306a36Sopenharmony_ci .enable_reg = 0x45000, 9562306a36Sopenharmony_ci .enable_mask = BIT(1), 9662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 9762306a36Sopenharmony_ci .name = "gpll1_vote", 9862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 9962306a36Sopenharmony_ci &gpll1.clkr.hw, 10062306a36Sopenharmony_ci }, 10162306a36Sopenharmony_ci .num_parents = 1, 10262306a36Sopenharmony_ci .ops = &clk_pll_vote_ops, 10362306a36Sopenharmony_ci }, 10462306a36Sopenharmony_ci}; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_cistatic struct clk_pll gpll2 = { 10762306a36Sopenharmony_ci .l_reg = 0x4a004, 10862306a36Sopenharmony_ci .m_reg = 0x4a008, 10962306a36Sopenharmony_ci .n_reg = 0x4a00c, 11062306a36Sopenharmony_ci .config_reg = 0x4a010, 11162306a36Sopenharmony_ci .mode_reg = 0x4a000, 11262306a36Sopenharmony_ci .status_reg = 0x4a01c, 11362306a36Sopenharmony_ci .status_bit = 17, 11462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 11562306a36Sopenharmony_ci .name = "gpll2", 11662306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 11762306a36Sopenharmony_ci .fw_name = "xo", .name = "xo_board", 11862306a36Sopenharmony_ci }, 11962306a36Sopenharmony_ci .num_parents = 1, 12062306a36Sopenharmony_ci .ops = &clk_pll_ops, 12162306a36Sopenharmony_ci }, 12262306a36Sopenharmony_ci}; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic struct clk_regmap gpll2_vote = { 12562306a36Sopenharmony_ci .enable_reg = 0x45000, 12662306a36Sopenharmony_ci .enable_mask = BIT(2), 12762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 12862306a36Sopenharmony_ci .name = "gpll2_vote", 12962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 13062306a36Sopenharmony_ci &gpll2.clkr.hw, 13162306a36Sopenharmony_ci }, 13262306a36Sopenharmony_ci .num_parents = 1, 13362306a36Sopenharmony_ci .ops = &clk_pll_vote_ops, 13462306a36Sopenharmony_ci }, 13562306a36Sopenharmony_ci}; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_cistatic struct clk_pll bimc_pll = { 13862306a36Sopenharmony_ci .l_reg = 0x23004, 13962306a36Sopenharmony_ci .m_reg = 0x23008, 14062306a36Sopenharmony_ci .n_reg = 0x2300c, 14162306a36Sopenharmony_ci .config_reg = 0x23010, 14262306a36Sopenharmony_ci .mode_reg = 0x23000, 14362306a36Sopenharmony_ci .status_reg = 0x2301c, 14462306a36Sopenharmony_ci .status_bit = 17, 14562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 14662306a36Sopenharmony_ci .name = "bimc_pll", 14762306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 14862306a36Sopenharmony_ci .fw_name = "xo", .name = "xo_board", 14962306a36Sopenharmony_ci }, 15062306a36Sopenharmony_ci .num_parents = 1, 15162306a36Sopenharmony_ci .ops = &clk_pll_ops, 15262306a36Sopenharmony_ci }, 15362306a36Sopenharmony_ci}; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic struct clk_regmap bimc_pll_vote = { 15662306a36Sopenharmony_ci .enable_reg = 0x45000, 15762306a36Sopenharmony_ci .enable_mask = BIT(3), 15862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 15962306a36Sopenharmony_ci .name = "bimc_pll_vote", 16062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 16162306a36Sopenharmony_ci &bimc_pll.clkr.hw, 16262306a36Sopenharmony_ci }, 16362306a36Sopenharmony_ci .num_parents = 1, 16462306a36Sopenharmony_ci .ops = &clk_pll_vote_ops, 16562306a36Sopenharmony_ci }, 16662306a36Sopenharmony_ci}; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_map[] = { 16962306a36Sopenharmony_ci { P_XO, 0 }, 17062306a36Sopenharmony_ci { P_GPLL0, 1 }, 17162306a36Sopenharmony_ci}; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0[] = { 17462306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 17562306a36Sopenharmony_ci { .hw = &gpll0_vote.hw }, 17662306a36Sopenharmony_ci}; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_bimc_map[] = { 17962306a36Sopenharmony_ci { P_XO, 0 }, 18062306a36Sopenharmony_ci { P_GPLL0, 1 }, 18162306a36Sopenharmony_ci { P_BIMC, 2 }, 18262306a36Sopenharmony_ci}; 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_bimc[] = { 18562306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 18662306a36Sopenharmony_ci { .hw = &gpll0_vote.hw }, 18762306a36Sopenharmony_ci { .hw = &bimc_pll_vote.hw }, 18862306a36Sopenharmony_ci}; 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0a_gpll1_gpll2a_map[] = { 19162306a36Sopenharmony_ci { P_XO, 0 }, 19262306a36Sopenharmony_ci { P_GPLL0_AUX, 3 }, 19362306a36Sopenharmony_ci { P_GPLL1, 1 }, 19462306a36Sopenharmony_ci { P_GPLL2_AUX, 2 }, 19562306a36Sopenharmony_ci}; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0a_gpll1_gpll2a[] = { 19862306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 19962306a36Sopenharmony_ci { .hw = &gpll0_vote.hw }, 20062306a36Sopenharmony_ci { .hw = &gpll1_vote.hw }, 20162306a36Sopenharmony_ci { .hw = &gpll2_vote.hw }, 20262306a36Sopenharmony_ci}; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll2_map[] = { 20562306a36Sopenharmony_ci { P_XO, 0 }, 20662306a36Sopenharmony_ci { P_GPLL0, 1 }, 20762306a36Sopenharmony_ci { P_GPLL2, 2 }, 20862306a36Sopenharmony_ci}; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll2[] = { 21162306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 21262306a36Sopenharmony_ci { .hw = &gpll0_vote.hw }, 21362306a36Sopenharmony_ci { .hw = &gpll2_vote.hw }, 21462306a36Sopenharmony_ci}; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0a_map[] = { 21762306a36Sopenharmony_ci { P_XO, 0 }, 21862306a36Sopenharmony_ci { P_GPLL0_AUX, 2 }, 21962306a36Sopenharmony_ci}; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0a[] = { 22262306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 22362306a36Sopenharmony_ci { .hw = &gpll0_vote.hw }, 22462306a36Sopenharmony_ci}; 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = { 22762306a36Sopenharmony_ci { P_XO, 0 }, 22862306a36Sopenharmony_ci { P_GPLL0, 1 }, 22962306a36Sopenharmony_ci { P_GPLL1_AUX, 2 }, 23062306a36Sopenharmony_ci { P_SLEEP_CLK, 6 }, 23162306a36Sopenharmony_ci}; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll1a_sleep[] = { 23462306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 23562306a36Sopenharmony_ci { .hw = &gpll0_vote.hw }, 23662306a36Sopenharmony_ci { .hw = &gpll1_vote.hw }, 23762306a36Sopenharmony_ci { .fw_name = "sleep_clk", .name = "sleep_clk" }, 23862306a36Sopenharmony_ci}; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll1a_map[] = { 24162306a36Sopenharmony_ci { P_XO, 0 }, 24262306a36Sopenharmony_ci { P_GPLL0, 1 }, 24362306a36Sopenharmony_ci { P_GPLL1_AUX, 2 }, 24462306a36Sopenharmony_ci}; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll1a[] = { 24762306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 24862306a36Sopenharmony_ci { .hw = &gpll0_vote.hw }, 24962306a36Sopenharmony_ci { .hw = &gpll1_vote.hw }, 25062306a36Sopenharmony_ci}; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_cistatic const struct parent_map gcc_xo_dsibyte_map[] = { 25362306a36Sopenharmony_ci { P_XO, 0, }, 25462306a36Sopenharmony_ci { P_DSI0_PHYPLL_BYTE, 2 }, 25562306a36Sopenharmony_ci}; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_dsibyte[] = { 25862306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 25962306a36Sopenharmony_ci { .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" }, 26062306a36Sopenharmony_ci}; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = { 26362306a36Sopenharmony_ci { P_XO, 0 }, 26462306a36Sopenharmony_ci { P_GPLL0_AUX, 2 }, 26562306a36Sopenharmony_ci { P_DSI0_PHYPLL_BYTE, 1 }, 26662306a36Sopenharmony_ci}; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0a_dsibyte[] = { 26962306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 27062306a36Sopenharmony_ci { .hw = &gpll0_vote.hw }, 27162306a36Sopenharmony_ci { .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" }, 27262306a36Sopenharmony_ci}; 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_dsiphy_map[] = { 27562306a36Sopenharmony_ci { P_XO, 0 }, 27662306a36Sopenharmony_ci { P_GPLL0, 1 }, 27762306a36Sopenharmony_ci { P_DSI0_PHYPLL_DSI, 2 }, 27862306a36Sopenharmony_ci}; 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_dsiphy[] = { 28162306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 28262306a36Sopenharmony_ci { .hw = &gpll0_vote.hw }, 28362306a36Sopenharmony_ci { .fw_name = "dsi0pll", .name = "dsi0pll" }, 28462306a36Sopenharmony_ci}; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = { 28762306a36Sopenharmony_ci { P_XO, 0 }, 28862306a36Sopenharmony_ci { P_GPLL0_AUX, 2 }, 28962306a36Sopenharmony_ci { P_DSI0_PHYPLL_DSI, 1 }, 29062306a36Sopenharmony_ci}; 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0a_dsiphy[] = { 29362306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 29462306a36Sopenharmony_ci { .hw = &gpll0_vote.hw }, 29562306a36Sopenharmony_ci { .fw_name = "dsi0pll", .name = "dsi0pll" }, 29662306a36Sopenharmony_ci}; 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0a_gpll1_gpll2_map[] = { 29962306a36Sopenharmony_ci { P_XO, 0 }, 30062306a36Sopenharmony_ci { P_GPLL0_AUX, 1 }, 30162306a36Sopenharmony_ci { P_GPLL1, 3 }, 30262306a36Sopenharmony_ci { P_GPLL2, 2 }, 30362306a36Sopenharmony_ci}; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0a_gpll1_gpll2[] = { 30662306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 30762306a36Sopenharmony_ci { .hw = &gpll0_vote.hw }, 30862306a36Sopenharmony_ci { .hw = &gpll1_vote.hw }, 30962306a36Sopenharmony_ci { .hw = &gpll2_vote.hw }, 31062306a36Sopenharmony_ci}; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll1_sleep_map[] = { 31362306a36Sopenharmony_ci { P_XO, 0 }, 31462306a36Sopenharmony_ci { P_GPLL0, 1 }, 31562306a36Sopenharmony_ci { P_GPLL1, 2 }, 31662306a36Sopenharmony_ci { P_SLEEP_CLK, 6 } 31762306a36Sopenharmony_ci}; 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll1_sleep[] = { 32062306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 32162306a36Sopenharmony_ci { .hw = &gpll0_vote.hw }, 32262306a36Sopenharmony_ci { .hw = &gpll1_vote.hw }, 32362306a36Sopenharmony_ci { .fw_name = "sleep_clk", .name = "sleep_clk" }, 32462306a36Sopenharmony_ci}; 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll1_epi2s_emclk_sleep_map[] = { 32762306a36Sopenharmony_ci { P_XO, 0 }, 32862306a36Sopenharmony_ci { P_GPLL1, 1 }, 32962306a36Sopenharmony_ci { P_EXT_PRI_I2S, 2 }, 33062306a36Sopenharmony_ci { P_EXT_MCLK, 3 }, 33162306a36Sopenharmony_ci { P_SLEEP_CLK, 6 } 33262306a36Sopenharmony_ci}; 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll1_epi2s_emclk_sleep[] = { 33562306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 33662306a36Sopenharmony_ci { .hw = &gpll1_vote.hw }, 33762306a36Sopenharmony_ci { .fw_name = "ext_pri_i2s", .name = "ext_pri_i2s" }, 33862306a36Sopenharmony_ci { .fw_name = "ext_mclk", .name = "ext_mclk" }, 33962306a36Sopenharmony_ci { .fw_name = "sleep_clk", .name = "sleep_clk" }, 34062306a36Sopenharmony_ci}; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll1_esi2s_emclk_sleep_map[] = { 34362306a36Sopenharmony_ci { P_XO, 0 }, 34462306a36Sopenharmony_ci { P_GPLL1, 1 }, 34562306a36Sopenharmony_ci { P_EXT_SEC_I2S, 2 }, 34662306a36Sopenharmony_ci { P_EXT_MCLK, 3 }, 34762306a36Sopenharmony_ci { P_SLEEP_CLK, 6 } 34862306a36Sopenharmony_ci}; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll1_esi2s_emclk_sleep[] = { 35162306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 35262306a36Sopenharmony_ci { .hw = &gpll1_vote.hw }, 35362306a36Sopenharmony_ci { .fw_name = "ext_sec_i2s", .name = "ext_sec_i2s" }, 35462306a36Sopenharmony_ci { .fw_name = "ext_mclk", .name = "ext_mclk" }, 35562306a36Sopenharmony_ci { .fw_name = "sleep_clk", .name = "sleep_clk" }, 35662306a36Sopenharmony_ci}; 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_cistatic const struct parent_map gcc_xo_sleep_map[] = { 35962306a36Sopenharmony_ci { P_XO, 0 }, 36062306a36Sopenharmony_ci { P_SLEEP_CLK, 6 } 36162306a36Sopenharmony_ci}; 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_sleep[] = { 36462306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 36562306a36Sopenharmony_ci { .fw_name = "sleep_clk", .name = "sleep_clk" }, 36662306a36Sopenharmony_ci}; 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll1_emclk_sleep_map[] = { 36962306a36Sopenharmony_ci { P_XO, 0 }, 37062306a36Sopenharmony_ci { P_GPLL1, 1 }, 37162306a36Sopenharmony_ci { P_EXT_MCLK, 2 }, 37262306a36Sopenharmony_ci { P_SLEEP_CLK, 6 } 37362306a36Sopenharmony_ci}; 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll1_emclk_sleep[] = { 37662306a36Sopenharmony_ci { .fw_name = "xo", .name = "xo_board" }, 37762306a36Sopenharmony_ci { .hw = &gpll1_vote.hw }, 37862306a36Sopenharmony_ci { .fw_name = "ext_mclk", .name = "ext_mclk" }, 37962306a36Sopenharmony_ci { .fw_name = "sleep_clk", .name = "sleep_clk" }, 38062306a36Sopenharmony_ci}; 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_cistatic struct clk_rcg2 pcnoc_bfdcd_clk_src = { 38362306a36Sopenharmony_ci .cmd_rcgr = 0x27000, 38462306a36Sopenharmony_ci .hid_width = 5, 38562306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_bimc_map, 38662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 38762306a36Sopenharmony_ci .name = "pcnoc_bfdcd_clk_src", 38862306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_bimc, 38962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc), 39062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 39162306a36Sopenharmony_ci }, 39262306a36Sopenharmony_ci}; 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_cistatic struct clk_rcg2 system_noc_bfdcd_clk_src = { 39562306a36Sopenharmony_ci .cmd_rcgr = 0x26004, 39662306a36Sopenharmony_ci .hid_width = 5, 39762306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_bimc_map, 39862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 39962306a36Sopenharmony_ci .name = "system_noc_bfdcd_clk_src", 40062306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_bimc, 40162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc), 40262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 40362306a36Sopenharmony_ci }, 40462306a36Sopenharmony_ci}; 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = { 40762306a36Sopenharmony_ci F(40000000, P_GPLL0, 10, 1, 2), 40862306a36Sopenharmony_ci F(80000000, P_GPLL0, 10, 0, 0), 40962306a36Sopenharmony_ci { } 41062306a36Sopenharmony_ci}; 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_cistatic struct clk_rcg2 camss_ahb_clk_src = { 41362306a36Sopenharmony_ci .cmd_rcgr = 0x5a000, 41462306a36Sopenharmony_ci .mnd_width = 8, 41562306a36Sopenharmony_ci .hid_width = 5, 41662306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 41762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_ahb_clk, 41862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 41962306a36Sopenharmony_ci .name = "camss_ahb_clk_src", 42062306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 42162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 42262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 42362306a36Sopenharmony_ci }, 42462306a36Sopenharmony_ci}; 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_apss_ahb_clk[] = { 42762306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 42862306a36Sopenharmony_ci F(50000000, P_GPLL0, 16, 0, 0), 42962306a36Sopenharmony_ci F(100000000, P_GPLL0, 8, 0, 0), 43062306a36Sopenharmony_ci F(133330000, P_GPLL0, 6, 0, 0), 43162306a36Sopenharmony_ci { } 43262306a36Sopenharmony_ci}; 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_cistatic struct clk_rcg2 apss_ahb_clk_src = { 43562306a36Sopenharmony_ci .cmd_rcgr = 0x46000, 43662306a36Sopenharmony_ci .hid_width = 5, 43762306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 43862306a36Sopenharmony_ci .freq_tbl = ftbl_apss_ahb_clk, 43962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 44062306a36Sopenharmony_ci .name = "apss_ahb_clk_src", 44162306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 44262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 44362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 44462306a36Sopenharmony_ci }, 44562306a36Sopenharmony_ci}; 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_csi0_1_clk[] = { 44862306a36Sopenharmony_ci F(100000000, P_GPLL0, 8, 0, 0), 44962306a36Sopenharmony_ci F(200000000, P_GPLL0, 4, 0, 0), 45062306a36Sopenharmony_ci { } 45162306a36Sopenharmony_ci}; 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_cistatic struct clk_rcg2 csi0_clk_src = { 45462306a36Sopenharmony_ci .cmd_rcgr = 0x4e020, 45562306a36Sopenharmony_ci .hid_width = 5, 45662306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 45762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_csi0_1_clk, 45862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 45962306a36Sopenharmony_ci .name = "csi0_clk_src", 46062306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 46162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 46262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 46362306a36Sopenharmony_ci }, 46462306a36Sopenharmony_ci}; 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_cistatic struct clk_rcg2 csi1_clk_src = { 46762306a36Sopenharmony_ci .cmd_rcgr = 0x4f020, 46862306a36Sopenharmony_ci .hid_width = 5, 46962306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 47062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_csi0_1_clk, 47162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 47262306a36Sopenharmony_ci .name = "csi1_clk_src", 47362306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 47462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 47562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 47662306a36Sopenharmony_ci }, 47762306a36Sopenharmony_ci}; 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = { 48062306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 48162306a36Sopenharmony_ci F(50000000, P_GPLL0_AUX, 16, 0, 0), 48262306a36Sopenharmony_ci F(80000000, P_GPLL0_AUX, 10, 0, 0), 48362306a36Sopenharmony_ci F(100000000, P_GPLL0_AUX, 8, 0, 0), 48462306a36Sopenharmony_ci F(160000000, P_GPLL0_AUX, 5, 0, 0), 48562306a36Sopenharmony_ci F(177780000, P_GPLL0_AUX, 4.5, 0, 0), 48662306a36Sopenharmony_ci F(200000000, P_GPLL0_AUX, 4, 0, 0), 48762306a36Sopenharmony_ci F(266670000, P_GPLL0_AUX, 3, 0, 0), 48862306a36Sopenharmony_ci F(294912000, P_GPLL1, 3, 0, 0), 48962306a36Sopenharmony_ci F(310000000, P_GPLL2, 3, 0, 0), 49062306a36Sopenharmony_ci F(400000000, P_GPLL0_AUX, 2, 0, 0), 49162306a36Sopenharmony_ci { } 49262306a36Sopenharmony_ci}; 49362306a36Sopenharmony_ci 49462306a36Sopenharmony_cistatic struct clk_rcg2 gfx3d_clk_src = { 49562306a36Sopenharmony_ci .cmd_rcgr = 0x59000, 49662306a36Sopenharmony_ci .hid_width = 5, 49762306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0a_gpll1_gpll2a_map, 49862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_oxili_gfx3d_clk, 49962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 50062306a36Sopenharmony_ci .name = "gfx3d_clk_src", 50162306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0a_gpll1_gpll2a, 50262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_gpll1_gpll2a), 50362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 50462306a36Sopenharmony_ci }, 50562306a36Sopenharmony_ci}; 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = { 50862306a36Sopenharmony_ci F(50000000, P_GPLL0, 16, 0, 0), 50962306a36Sopenharmony_ci F(80000000, P_GPLL0, 10, 0, 0), 51062306a36Sopenharmony_ci F(100000000, P_GPLL0, 8, 0, 0), 51162306a36Sopenharmony_ci F(160000000, P_GPLL0, 5, 0, 0), 51262306a36Sopenharmony_ci F(177780000, P_GPLL0, 4.5, 0, 0), 51362306a36Sopenharmony_ci F(200000000, P_GPLL0, 4, 0, 0), 51462306a36Sopenharmony_ci F(266670000, P_GPLL0, 3, 0, 0), 51562306a36Sopenharmony_ci F(320000000, P_GPLL0, 2.5, 0, 0), 51662306a36Sopenharmony_ci F(400000000, P_GPLL0, 2, 0, 0), 51762306a36Sopenharmony_ci F(465000000, P_GPLL2, 2, 0, 0), 51862306a36Sopenharmony_ci { } 51962306a36Sopenharmony_ci}; 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_cistatic struct clk_rcg2 vfe0_clk_src = { 52262306a36Sopenharmony_ci .cmd_rcgr = 0x58000, 52362306a36Sopenharmony_ci .hid_width = 5, 52462306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_gpll2_map, 52562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_vfe0_clk, 52662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 52762306a36Sopenharmony_ci .name = "vfe0_clk_src", 52862306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_gpll2, 52962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2), 53062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 53162306a36Sopenharmony_ci }, 53262306a36Sopenharmony_ci}; 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = { 53562306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 53662306a36Sopenharmony_ci F(50000000, P_GPLL0, 16, 0, 0), 53762306a36Sopenharmony_ci { } 53862306a36Sopenharmony_ci}; 53962306a36Sopenharmony_ci 54062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = { 54162306a36Sopenharmony_ci .cmd_rcgr = 0x0200c, 54262306a36Sopenharmony_ci .hid_width = 5, 54362306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 54462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk, 54562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 54662306a36Sopenharmony_ci .name = "blsp1_qup1_i2c_apps_clk_src", 54762306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 54862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 54962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 55062306a36Sopenharmony_ci }, 55162306a36Sopenharmony_ci}; 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = { 55462306a36Sopenharmony_ci F(100000, P_XO, 16, 2, 24), 55562306a36Sopenharmony_ci F(250000, P_XO, 16, 5, 24), 55662306a36Sopenharmony_ci F(500000, P_XO, 8, 5, 24), 55762306a36Sopenharmony_ci F(960000, P_XO, 10, 1, 2), 55862306a36Sopenharmony_ci F(1000000, P_XO, 4, 5, 24), 55962306a36Sopenharmony_ci F(4800000, P_XO, 4, 0, 0), 56062306a36Sopenharmony_ci F(9600000, P_XO, 2, 0, 0), 56162306a36Sopenharmony_ci F(16000000, P_GPLL0, 10, 1, 5), 56262306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 56362306a36Sopenharmony_ci F(25000000, P_GPLL0, 16, 1, 2), 56462306a36Sopenharmony_ci F(50000000, P_GPLL0, 16, 0, 0), 56562306a36Sopenharmony_ci { } 56662306a36Sopenharmony_ci}; 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = { 56962306a36Sopenharmony_ci .cmd_rcgr = 0x02024, 57062306a36Sopenharmony_ci .mnd_width = 8, 57162306a36Sopenharmony_ci .hid_width = 5, 57262306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 57362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk, 57462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 57562306a36Sopenharmony_ci .name = "blsp1_qup1_spi_apps_clk_src", 57662306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 57762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 57862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 57962306a36Sopenharmony_ci }, 58062306a36Sopenharmony_ci}; 58162306a36Sopenharmony_ci 58262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = { 58362306a36Sopenharmony_ci .cmd_rcgr = 0x03000, 58462306a36Sopenharmony_ci .hid_width = 5, 58562306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 58662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk, 58762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 58862306a36Sopenharmony_ci .name = "blsp1_qup2_i2c_apps_clk_src", 58962306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 59062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 59162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 59262306a36Sopenharmony_ci }, 59362306a36Sopenharmony_ci}; 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = { 59662306a36Sopenharmony_ci .cmd_rcgr = 0x03014, 59762306a36Sopenharmony_ci .mnd_width = 8, 59862306a36Sopenharmony_ci .hid_width = 5, 59962306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 60062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk, 60162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 60262306a36Sopenharmony_ci .name = "blsp1_qup2_spi_apps_clk_src", 60362306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 60462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 60562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 60662306a36Sopenharmony_ci }, 60762306a36Sopenharmony_ci}; 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = { 61062306a36Sopenharmony_ci .cmd_rcgr = 0x04000, 61162306a36Sopenharmony_ci .hid_width = 5, 61262306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 61362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk, 61462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 61562306a36Sopenharmony_ci .name = "blsp1_qup3_i2c_apps_clk_src", 61662306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 61762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 61862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 61962306a36Sopenharmony_ci }, 62062306a36Sopenharmony_ci}; 62162306a36Sopenharmony_ci 62262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = { 62362306a36Sopenharmony_ci .cmd_rcgr = 0x04024, 62462306a36Sopenharmony_ci .mnd_width = 8, 62562306a36Sopenharmony_ci .hid_width = 5, 62662306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 62762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk, 62862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 62962306a36Sopenharmony_ci .name = "blsp1_qup3_spi_apps_clk_src", 63062306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 63162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 63262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 63362306a36Sopenharmony_ci }, 63462306a36Sopenharmony_ci}; 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = { 63762306a36Sopenharmony_ci .cmd_rcgr = 0x05000, 63862306a36Sopenharmony_ci .hid_width = 5, 63962306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 64062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk, 64162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 64262306a36Sopenharmony_ci .name = "blsp1_qup4_i2c_apps_clk_src", 64362306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 64462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 64562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 64662306a36Sopenharmony_ci }, 64762306a36Sopenharmony_ci}; 64862306a36Sopenharmony_ci 64962306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = { 65062306a36Sopenharmony_ci .cmd_rcgr = 0x05024, 65162306a36Sopenharmony_ci .mnd_width = 8, 65262306a36Sopenharmony_ci .hid_width = 5, 65362306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 65462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk, 65562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 65662306a36Sopenharmony_ci .name = "blsp1_qup4_spi_apps_clk_src", 65762306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 65862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 65962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 66062306a36Sopenharmony_ci }, 66162306a36Sopenharmony_ci}; 66262306a36Sopenharmony_ci 66362306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = { 66462306a36Sopenharmony_ci .cmd_rcgr = 0x06000, 66562306a36Sopenharmony_ci .hid_width = 5, 66662306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 66762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk, 66862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 66962306a36Sopenharmony_ci .name = "blsp1_qup5_i2c_apps_clk_src", 67062306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 67162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 67262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 67362306a36Sopenharmony_ci }, 67462306a36Sopenharmony_ci}; 67562306a36Sopenharmony_ci 67662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = { 67762306a36Sopenharmony_ci .cmd_rcgr = 0x06024, 67862306a36Sopenharmony_ci .mnd_width = 8, 67962306a36Sopenharmony_ci .hid_width = 5, 68062306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 68162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk, 68262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 68362306a36Sopenharmony_ci .name = "blsp1_qup5_spi_apps_clk_src", 68462306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 68562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 68662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 68762306a36Sopenharmony_ci }, 68862306a36Sopenharmony_ci}; 68962306a36Sopenharmony_ci 69062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = { 69162306a36Sopenharmony_ci .cmd_rcgr = 0x07000, 69262306a36Sopenharmony_ci .hid_width = 5, 69362306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 69462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk, 69562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 69662306a36Sopenharmony_ci .name = "blsp1_qup6_i2c_apps_clk_src", 69762306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 69862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 69962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 70062306a36Sopenharmony_ci }, 70162306a36Sopenharmony_ci}; 70262306a36Sopenharmony_ci 70362306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = { 70462306a36Sopenharmony_ci .cmd_rcgr = 0x07024, 70562306a36Sopenharmony_ci .mnd_width = 8, 70662306a36Sopenharmony_ci .hid_width = 5, 70762306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 70862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk, 70962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 71062306a36Sopenharmony_ci .name = "blsp1_qup6_spi_apps_clk_src", 71162306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 71262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 71362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 71462306a36Sopenharmony_ci }, 71562306a36Sopenharmony_ci}; 71662306a36Sopenharmony_ci 71762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = { 71862306a36Sopenharmony_ci F(3686400, P_GPLL0, 1, 72, 15625), 71962306a36Sopenharmony_ci F(7372800, P_GPLL0, 1, 144, 15625), 72062306a36Sopenharmony_ci F(14745600, P_GPLL0, 1, 288, 15625), 72162306a36Sopenharmony_ci F(16000000, P_GPLL0, 10, 1, 5), 72262306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 72362306a36Sopenharmony_ci F(24000000, P_GPLL0, 1, 3, 100), 72462306a36Sopenharmony_ci F(25000000, P_GPLL0, 16, 1, 2), 72562306a36Sopenharmony_ci F(32000000, P_GPLL0, 1, 1, 25), 72662306a36Sopenharmony_ci F(40000000, P_GPLL0, 1, 1, 20), 72762306a36Sopenharmony_ci F(46400000, P_GPLL0, 1, 29, 500), 72862306a36Sopenharmony_ci F(48000000, P_GPLL0, 1, 3, 50), 72962306a36Sopenharmony_ci F(51200000, P_GPLL0, 1, 8, 125), 73062306a36Sopenharmony_ci F(56000000, P_GPLL0, 1, 7, 100), 73162306a36Sopenharmony_ci F(58982400, P_GPLL0, 1, 1152, 15625), 73262306a36Sopenharmony_ci F(60000000, P_GPLL0, 1, 3, 40), 73362306a36Sopenharmony_ci { } 73462306a36Sopenharmony_ci}; 73562306a36Sopenharmony_ci 73662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart1_apps_clk_src = { 73762306a36Sopenharmony_ci .cmd_rcgr = 0x02044, 73862306a36Sopenharmony_ci .mnd_width = 16, 73962306a36Sopenharmony_ci .hid_width = 5, 74062306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 74162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk, 74262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 74362306a36Sopenharmony_ci .name = "blsp1_uart1_apps_clk_src", 74462306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 74562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 74662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 74762306a36Sopenharmony_ci }, 74862306a36Sopenharmony_ci}; 74962306a36Sopenharmony_ci 75062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart2_apps_clk_src = { 75162306a36Sopenharmony_ci .cmd_rcgr = 0x03034, 75262306a36Sopenharmony_ci .mnd_width = 16, 75362306a36Sopenharmony_ci .hid_width = 5, 75462306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 75562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk, 75662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 75762306a36Sopenharmony_ci .name = "blsp1_uart2_apps_clk_src", 75862306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 75962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 76062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 76162306a36Sopenharmony_ci }, 76262306a36Sopenharmony_ci}; 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_cci_clk[] = { 76562306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 76662306a36Sopenharmony_ci { } 76762306a36Sopenharmony_ci}; 76862306a36Sopenharmony_ci 76962306a36Sopenharmony_cistatic struct clk_rcg2 cci_clk_src = { 77062306a36Sopenharmony_ci .cmd_rcgr = 0x51000, 77162306a36Sopenharmony_ci .mnd_width = 8, 77262306a36Sopenharmony_ci .hid_width = 5, 77362306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0a_map, 77462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_cci_clk, 77562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 77662306a36Sopenharmony_ci .name = "cci_clk_src", 77762306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0a, 77862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0a), 77962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 78062306a36Sopenharmony_ci }, 78162306a36Sopenharmony_ci}; 78262306a36Sopenharmony_ci 78362306a36Sopenharmony_ci/* 78462306a36Sopenharmony_ci * This is a frequency table for "General Purpose" clocks. 78562306a36Sopenharmony_ci * These clocks can be muxed to the SoC pins and may be used by 78662306a36Sopenharmony_ci * external devices. They're often used as PWM source. 78762306a36Sopenharmony_ci * 78862306a36Sopenharmony_ci * See comment at ftbl_gcc_gp1_3_clk. 78962306a36Sopenharmony_ci */ 79062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = { 79162306a36Sopenharmony_ci F(10000, P_XO, 16, 1, 120), 79262306a36Sopenharmony_ci F(100000, P_XO, 16, 1, 12), 79362306a36Sopenharmony_ci F(500000, P_GPLL0, 16, 1, 100), 79462306a36Sopenharmony_ci F(1000000, P_GPLL0, 16, 1, 50), 79562306a36Sopenharmony_ci F(2500000, P_GPLL0, 16, 1, 20), 79662306a36Sopenharmony_ci F(5000000, P_GPLL0, 16, 1, 10), 79762306a36Sopenharmony_ci F(100000000, P_GPLL0, 8, 0, 0), 79862306a36Sopenharmony_ci F(200000000, P_GPLL0, 4, 0, 0), 79962306a36Sopenharmony_ci { } 80062306a36Sopenharmony_ci}; 80162306a36Sopenharmony_ci 80262306a36Sopenharmony_cistatic struct clk_rcg2 camss_gp0_clk_src = { 80362306a36Sopenharmony_ci .cmd_rcgr = 0x54000, 80462306a36Sopenharmony_ci .mnd_width = 8, 80562306a36Sopenharmony_ci .hid_width = 5, 80662306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_gpll1a_sleep_map, 80762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_gp0_1_clk, 80862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 80962306a36Sopenharmony_ci .name = "camss_gp0_clk_src", 81062306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_gpll1a_sleep, 81162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep), 81262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 81362306a36Sopenharmony_ci }, 81462306a36Sopenharmony_ci}; 81562306a36Sopenharmony_ci 81662306a36Sopenharmony_cistatic struct clk_rcg2 camss_gp1_clk_src = { 81762306a36Sopenharmony_ci .cmd_rcgr = 0x55000, 81862306a36Sopenharmony_ci .mnd_width = 8, 81962306a36Sopenharmony_ci .hid_width = 5, 82062306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_gpll1a_sleep_map, 82162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_gp0_1_clk, 82262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 82362306a36Sopenharmony_ci .name = "camss_gp1_clk_src", 82462306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_gpll1a_sleep, 82562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep), 82662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 82762306a36Sopenharmony_ci }, 82862306a36Sopenharmony_ci}; 82962306a36Sopenharmony_ci 83062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = { 83162306a36Sopenharmony_ci F(133330000, P_GPLL0, 6, 0, 0), 83262306a36Sopenharmony_ci F(266670000, P_GPLL0, 3, 0, 0), 83362306a36Sopenharmony_ci F(320000000, P_GPLL0, 2.5, 0, 0), 83462306a36Sopenharmony_ci { } 83562306a36Sopenharmony_ci}; 83662306a36Sopenharmony_ci 83762306a36Sopenharmony_cistatic struct clk_rcg2 jpeg0_clk_src = { 83862306a36Sopenharmony_ci .cmd_rcgr = 0x57000, 83962306a36Sopenharmony_ci .hid_width = 5, 84062306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 84162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_jpeg0_clk, 84262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 84362306a36Sopenharmony_ci .name = "jpeg0_clk_src", 84462306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 84562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 84662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 84762306a36Sopenharmony_ci }, 84862306a36Sopenharmony_ci}; 84962306a36Sopenharmony_ci 85062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = { 85162306a36Sopenharmony_ci F(9600000, P_XO, 2, 0, 0), 85262306a36Sopenharmony_ci F(23880000, P_GPLL0, 1, 2, 67), 85362306a36Sopenharmony_ci F(66670000, P_GPLL0, 12, 0, 0), 85462306a36Sopenharmony_ci { } 85562306a36Sopenharmony_ci}; 85662306a36Sopenharmony_ci 85762306a36Sopenharmony_cistatic struct clk_rcg2 mclk0_clk_src = { 85862306a36Sopenharmony_ci .cmd_rcgr = 0x52000, 85962306a36Sopenharmony_ci .mnd_width = 8, 86062306a36Sopenharmony_ci .hid_width = 5, 86162306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_gpll1a_sleep_map, 86262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_mclk0_1_clk, 86362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 86462306a36Sopenharmony_ci .name = "mclk0_clk_src", 86562306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_gpll1a_sleep, 86662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep), 86762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 86862306a36Sopenharmony_ci }, 86962306a36Sopenharmony_ci}; 87062306a36Sopenharmony_ci 87162306a36Sopenharmony_cistatic struct clk_rcg2 mclk1_clk_src = { 87262306a36Sopenharmony_ci .cmd_rcgr = 0x53000, 87362306a36Sopenharmony_ci .mnd_width = 8, 87462306a36Sopenharmony_ci .hid_width = 5, 87562306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_gpll1a_sleep_map, 87662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_mclk0_1_clk, 87762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 87862306a36Sopenharmony_ci .name = "mclk1_clk_src", 87962306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_gpll1a_sleep, 88062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep), 88162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 88262306a36Sopenharmony_ci }, 88362306a36Sopenharmony_ci}; 88462306a36Sopenharmony_ci 88562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = { 88662306a36Sopenharmony_ci F(100000000, P_GPLL0, 8, 0, 0), 88762306a36Sopenharmony_ci F(200000000, P_GPLL0, 4, 0, 0), 88862306a36Sopenharmony_ci { } 88962306a36Sopenharmony_ci}; 89062306a36Sopenharmony_ci 89162306a36Sopenharmony_cistatic struct clk_rcg2 csi0phytimer_clk_src = { 89262306a36Sopenharmony_ci .cmd_rcgr = 0x4e000, 89362306a36Sopenharmony_ci .hid_width = 5, 89462306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_gpll1a_map, 89562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk, 89662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 89762306a36Sopenharmony_ci .name = "csi0phytimer_clk_src", 89862306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_gpll1a, 89962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a), 90062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 90162306a36Sopenharmony_ci }, 90262306a36Sopenharmony_ci}; 90362306a36Sopenharmony_ci 90462306a36Sopenharmony_cistatic struct clk_rcg2 csi1phytimer_clk_src = { 90562306a36Sopenharmony_ci .cmd_rcgr = 0x4f000, 90662306a36Sopenharmony_ci .hid_width = 5, 90762306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_gpll1a_map, 90862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk, 90962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 91062306a36Sopenharmony_ci .name = "csi1phytimer_clk_src", 91162306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_gpll1a, 91262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a), 91362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 91462306a36Sopenharmony_ci }, 91562306a36Sopenharmony_ci}; 91662306a36Sopenharmony_ci 91762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = { 91862306a36Sopenharmony_ci F(160000000, P_GPLL0, 5, 0, 0), 91962306a36Sopenharmony_ci F(320000000, P_GPLL0, 2.5, 0, 0), 92062306a36Sopenharmony_ci F(465000000, P_GPLL2, 2, 0, 0), 92162306a36Sopenharmony_ci { } 92262306a36Sopenharmony_ci}; 92362306a36Sopenharmony_ci 92462306a36Sopenharmony_cistatic struct clk_rcg2 cpp_clk_src = { 92562306a36Sopenharmony_ci .cmd_rcgr = 0x58018, 92662306a36Sopenharmony_ci .hid_width = 5, 92762306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_gpll2_map, 92862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_camss_cpp_clk, 92962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 93062306a36Sopenharmony_ci .name = "cpp_clk_src", 93162306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_gpll2, 93262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2), 93362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 93462306a36Sopenharmony_ci }, 93562306a36Sopenharmony_ci}; 93662306a36Sopenharmony_ci 93762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_crypto_clk[] = { 93862306a36Sopenharmony_ci F(50000000, P_GPLL0, 16, 0, 0), 93962306a36Sopenharmony_ci F(80000000, P_GPLL0, 10, 0, 0), 94062306a36Sopenharmony_ci F(100000000, P_GPLL0, 8, 0, 0), 94162306a36Sopenharmony_ci F(160000000, P_GPLL0, 5, 0, 0), 94262306a36Sopenharmony_ci { } 94362306a36Sopenharmony_ci}; 94462306a36Sopenharmony_ci 94562306a36Sopenharmony_cistatic struct clk_rcg2 crypto_clk_src = { 94662306a36Sopenharmony_ci .cmd_rcgr = 0x16004, 94762306a36Sopenharmony_ci .hid_width = 5, 94862306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 94962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_crypto_clk, 95062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 95162306a36Sopenharmony_ci .name = "crypto_clk_src", 95262306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 95362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 95462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 95562306a36Sopenharmony_ci }, 95662306a36Sopenharmony_ci}; 95762306a36Sopenharmony_ci 95862306a36Sopenharmony_ci/* 95962306a36Sopenharmony_ci * This is a frequency table for "General Purpose" clocks. 96062306a36Sopenharmony_ci * These clocks can be muxed to the SoC pins and may be used by 96162306a36Sopenharmony_ci * external devices. They're often used as PWM source. 96262306a36Sopenharmony_ci * 96362306a36Sopenharmony_ci * Please note that MND divider must be enabled for duty-cycle 96462306a36Sopenharmony_ci * control to be possible. (M != N) Also since D register is configured 96562306a36Sopenharmony_ci * with a value multiplied by 2, and duty cycle is calculated as 96662306a36Sopenharmony_ci * (2 * D) % 2^W 96762306a36Sopenharmony_ci * DutyCycle = ---------------- 96862306a36Sopenharmony_ci * 2 * (N % 2^W) 96962306a36Sopenharmony_ci * (where W = .mnd_width) 97062306a36Sopenharmony_ci * N must be half or less than maximum value for the register. 97162306a36Sopenharmony_ci * Otherwise duty-cycle control would be limited. 97262306a36Sopenharmony_ci * (e.g. for 8-bit NMD N should be less than 128) 97362306a36Sopenharmony_ci */ 97462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_3_clk[] = { 97562306a36Sopenharmony_ci F(10000, P_XO, 16, 1, 120), 97662306a36Sopenharmony_ci F(100000, P_XO, 16, 1, 12), 97762306a36Sopenharmony_ci F(500000, P_GPLL0, 16, 1, 100), 97862306a36Sopenharmony_ci F(1000000, P_GPLL0, 16, 1, 50), 97962306a36Sopenharmony_ci F(2500000, P_GPLL0, 16, 1, 20), 98062306a36Sopenharmony_ci F(5000000, P_GPLL0, 16, 1, 10), 98162306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 98262306a36Sopenharmony_ci { } 98362306a36Sopenharmony_ci}; 98462306a36Sopenharmony_ci 98562306a36Sopenharmony_cistatic struct clk_rcg2 gp1_clk_src = { 98662306a36Sopenharmony_ci .cmd_rcgr = 0x08004, 98762306a36Sopenharmony_ci .mnd_width = 8, 98862306a36Sopenharmony_ci .hid_width = 5, 98962306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_gpll1a_sleep_map, 99062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_3_clk, 99162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 99262306a36Sopenharmony_ci .name = "gp1_clk_src", 99362306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_gpll1a_sleep, 99462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep), 99562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 99662306a36Sopenharmony_ci }, 99762306a36Sopenharmony_ci}; 99862306a36Sopenharmony_ci 99962306a36Sopenharmony_cistatic struct clk_rcg2 gp2_clk_src = { 100062306a36Sopenharmony_ci .cmd_rcgr = 0x09004, 100162306a36Sopenharmony_ci .mnd_width = 8, 100262306a36Sopenharmony_ci .hid_width = 5, 100362306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_gpll1a_sleep_map, 100462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_3_clk, 100562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 100662306a36Sopenharmony_ci .name = "gp2_clk_src", 100762306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_gpll1a_sleep, 100862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep), 100962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 101062306a36Sopenharmony_ci }, 101162306a36Sopenharmony_ci}; 101262306a36Sopenharmony_ci 101362306a36Sopenharmony_cistatic struct clk_rcg2 gp3_clk_src = { 101462306a36Sopenharmony_ci .cmd_rcgr = 0x0a004, 101562306a36Sopenharmony_ci .mnd_width = 8, 101662306a36Sopenharmony_ci .hid_width = 5, 101762306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_gpll1a_sleep_map, 101862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_3_clk, 101962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 102062306a36Sopenharmony_ci .name = "gp3_clk_src", 102162306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_gpll1a_sleep, 102262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep), 102362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 102462306a36Sopenharmony_ci }, 102562306a36Sopenharmony_ci}; 102662306a36Sopenharmony_ci 102762306a36Sopenharmony_cistatic struct clk_rcg2 byte0_clk_src = { 102862306a36Sopenharmony_ci .cmd_rcgr = 0x4d044, 102962306a36Sopenharmony_ci .hid_width = 5, 103062306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0a_dsibyte_map, 103162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 103262306a36Sopenharmony_ci .name = "byte0_clk_src", 103362306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0a_dsibyte, 103462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsibyte), 103562306a36Sopenharmony_ci .ops = &clk_byte2_ops, 103662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 103762306a36Sopenharmony_ci }, 103862306a36Sopenharmony_ci}; 103962306a36Sopenharmony_ci 104062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_mdss_esc0_clk[] = { 104162306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 104262306a36Sopenharmony_ci { } 104362306a36Sopenharmony_ci}; 104462306a36Sopenharmony_ci 104562306a36Sopenharmony_cistatic struct clk_rcg2 esc0_clk_src = { 104662306a36Sopenharmony_ci .cmd_rcgr = 0x4d05c, 104762306a36Sopenharmony_ci .hid_width = 5, 104862306a36Sopenharmony_ci .parent_map = gcc_xo_dsibyte_map, 104962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_mdss_esc0_clk, 105062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 105162306a36Sopenharmony_ci .name = "esc0_clk_src", 105262306a36Sopenharmony_ci .parent_data = gcc_xo_dsibyte, 105362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_dsibyte), 105462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 105562306a36Sopenharmony_ci }, 105662306a36Sopenharmony_ci}; 105762306a36Sopenharmony_ci 105862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = { 105962306a36Sopenharmony_ci F(50000000, P_GPLL0, 16, 0, 0), 106062306a36Sopenharmony_ci F(80000000, P_GPLL0, 10, 0, 0), 106162306a36Sopenharmony_ci F(100000000, P_GPLL0, 8, 0, 0), 106262306a36Sopenharmony_ci F(160000000, P_GPLL0, 5, 0, 0), 106362306a36Sopenharmony_ci F(177780000, P_GPLL0, 4.5, 0, 0), 106462306a36Sopenharmony_ci F(200000000, P_GPLL0, 4, 0, 0), 106562306a36Sopenharmony_ci F(266670000, P_GPLL0, 3, 0, 0), 106662306a36Sopenharmony_ci F(320000000, P_GPLL0, 2.5, 0, 0), 106762306a36Sopenharmony_ci { } 106862306a36Sopenharmony_ci}; 106962306a36Sopenharmony_ci 107062306a36Sopenharmony_cistatic struct clk_rcg2 mdp_clk_src = { 107162306a36Sopenharmony_ci .cmd_rcgr = 0x4d014, 107262306a36Sopenharmony_ci .hid_width = 5, 107362306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_dsiphy_map, 107462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_mdss_mdp_clk, 107562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 107662306a36Sopenharmony_ci .name = "mdp_clk_src", 107762306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_dsiphy, 107862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_dsiphy), 107962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 108062306a36Sopenharmony_ci }, 108162306a36Sopenharmony_ci}; 108262306a36Sopenharmony_ci 108362306a36Sopenharmony_cistatic struct clk_rcg2 pclk0_clk_src = { 108462306a36Sopenharmony_ci .cmd_rcgr = 0x4d000, 108562306a36Sopenharmony_ci .mnd_width = 8, 108662306a36Sopenharmony_ci .hid_width = 5, 108762306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0a_dsiphy_map, 108862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 108962306a36Sopenharmony_ci .name = "pclk0_clk_src", 109062306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0a_dsiphy, 109162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsiphy), 109262306a36Sopenharmony_ci .ops = &clk_pixel_ops, 109362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 109462306a36Sopenharmony_ci }, 109562306a36Sopenharmony_ci}; 109662306a36Sopenharmony_ci 109762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = { 109862306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 109962306a36Sopenharmony_ci { } 110062306a36Sopenharmony_ci}; 110162306a36Sopenharmony_ci 110262306a36Sopenharmony_cistatic struct clk_rcg2 vsync_clk_src = { 110362306a36Sopenharmony_ci .cmd_rcgr = 0x4d02c, 110462306a36Sopenharmony_ci .hid_width = 5, 110562306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0a_map, 110662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_mdss_vsync_clk, 110762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 110862306a36Sopenharmony_ci .name = "vsync_clk_src", 110962306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0a, 111062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0a), 111162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 111262306a36Sopenharmony_ci }, 111362306a36Sopenharmony_ci}; 111462306a36Sopenharmony_ci 111562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk[] = { 111662306a36Sopenharmony_ci F(64000000, P_GPLL0, 12.5, 0, 0), 111762306a36Sopenharmony_ci { } 111862306a36Sopenharmony_ci}; 111962306a36Sopenharmony_ci 112062306a36Sopenharmony_cistatic struct clk_rcg2 pdm2_clk_src = { 112162306a36Sopenharmony_ci .cmd_rcgr = 0x44010, 112262306a36Sopenharmony_ci .hid_width = 5, 112362306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 112462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pdm2_clk, 112562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 112662306a36Sopenharmony_ci .name = "pdm2_clk_src", 112762306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 112862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 112962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 113062306a36Sopenharmony_ci }, 113162306a36Sopenharmony_ci}; 113262306a36Sopenharmony_ci 113362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_apps_clk[] = { 113462306a36Sopenharmony_ci F(144000, P_XO, 16, 3, 25), 113562306a36Sopenharmony_ci F(400000, P_XO, 12, 1, 4), 113662306a36Sopenharmony_ci F(20000000, P_GPLL0, 10, 1, 4), 113762306a36Sopenharmony_ci F(25000000, P_GPLL0, 16, 1, 2), 113862306a36Sopenharmony_ci F(50000000, P_GPLL0, 16, 0, 0), 113962306a36Sopenharmony_ci F(100000000, P_GPLL0, 8, 0, 0), 114062306a36Sopenharmony_ci F(177770000, P_GPLL0, 4.5, 0, 0), 114162306a36Sopenharmony_ci { } 114262306a36Sopenharmony_ci}; 114362306a36Sopenharmony_ci 114462306a36Sopenharmony_cistatic struct clk_rcg2 sdcc1_apps_clk_src = { 114562306a36Sopenharmony_ci .cmd_rcgr = 0x42004, 114662306a36Sopenharmony_ci .mnd_width = 8, 114762306a36Sopenharmony_ci .hid_width = 5, 114862306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 114962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc1_apps_clk, 115062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 115162306a36Sopenharmony_ci .name = "sdcc1_apps_clk_src", 115262306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 115362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 115462306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 115562306a36Sopenharmony_ci }, 115662306a36Sopenharmony_ci}; 115762306a36Sopenharmony_ci 115862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc2_apps_clk[] = { 115962306a36Sopenharmony_ci F(144000, P_XO, 16, 3, 25), 116062306a36Sopenharmony_ci F(400000, P_XO, 12, 1, 4), 116162306a36Sopenharmony_ci F(20000000, P_GPLL0, 10, 1, 4), 116262306a36Sopenharmony_ci F(25000000, P_GPLL0, 16, 1, 2), 116362306a36Sopenharmony_ci F(50000000, P_GPLL0, 16, 0, 0), 116462306a36Sopenharmony_ci F(100000000, P_GPLL0, 8, 0, 0), 116562306a36Sopenharmony_ci F(200000000, P_GPLL0, 4, 0, 0), 116662306a36Sopenharmony_ci { } 116762306a36Sopenharmony_ci}; 116862306a36Sopenharmony_ci 116962306a36Sopenharmony_cistatic struct clk_rcg2 sdcc2_apps_clk_src = { 117062306a36Sopenharmony_ci .cmd_rcgr = 0x43004, 117162306a36Sopenharmony_ci .mnd_width = 8, 117262306a36Sopenharmony_ci .hid_width = 5, 117362306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 117462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc2_apps_clk, 117562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 117662306a36Sopenharmony_ci .name = "sdcc2_apps_clk_src", 117762306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 117862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 117962306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 118062306a36Sopenharmony_ci }, 118162306a36Sopenharmony_ci}; 118262306a36Sopenharmony_ci 118362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = { 118462306a36Sopenharmony_ci F(155000000, P_GPLL2, 6, 0, 0), 118562306a36Sopenharmony_ci F(310000000, P_GPLL2, 3, 0, 0), 118662306a36Sopenharmony_ci F(400000000, P_GPLL0, 2, 0, 0), 118762306a36Sopenharmony_ci { } 118862306a36Sopenharmony_ci}; 118962306a36Sopenharmony_ci 119062306a36Sopenharmony_cistatic struct clk_rcg2 apss_tcu_clk_src = { 119162306a36Sopenharmony_ci .cmd_rcgr = 0x1207c, 119262306a36Sopenharmony_ci .hid_width = 5, 119362306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0a_gpll1_gpll2_map, 119462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_apss_tcu_clk, 119562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 119662306a36Sopenharmony_ci .name = "apss_tcu_clk_src", 119762306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0a_gpll1_gpll2, 119862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0a_gpll1_gpll2), 119962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 120062306a36Sopenharmony_ci }, 120162306a36Sopenharmony_ci}; 120262306a36Sopenharmony_ci 120362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_bimc_gpu_clk[] = { 120462306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 120562306a36Sopenharmony_ci F(100000000, P_GPLL0, 8, 0, 0), 120662306a36Sopenharmony_ci F(200000000, P_GPLL0, 4, 0, 0), 120762306a36Sopenharmony_ci F(266500000, P_BIMC, 4, 0, 0), 120862306a36Sopenharmony_ci F(400000000, P_GPLL0, 2, 0, 0), 120962306a36Sopenharmony_ci F(533000000, P_BIMC, 2, 0, 0), 121062306a36Sopenharmony_ci { } 121162306a36Sopenharmony_ci}; 121262306a36Sopenharmony_ci 121362306a36Sopenharmony_cistatic struct clk_rcg2 bimc_gpu_clk_src = { 121462306a36Sopenharmony_ci .cmd_rcgr = 0x31028, 121562306a36Sopenharmony_ci .hid_width = 5, 121662306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_bimc_map, 121762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_bimc_gpu_clk, 121862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 121962306a36Sopenharmony_ci .name = "bimc_gpu_clk_src", 122062306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_bimc, 122162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc), 122262306a36Sopenharmony_ci .flags = CLK_GET_RATE_NOCACHE, 122362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 122462306a36Sopenharmony_ci }, 122562306a36Sopenharmony_ci}; 122662306a36Sopenharmony_ci 122762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = { 122862306a36Sopenharmony_ci F(80000000, P_GPLL0, 10, 0, 0), 122962306a36Sopenharmony_ci { } 123062306a36Sopenharmony_ci}; 123162306a36Sopenharmony_ci 123262306a36Sopenharmony_cistatic struct clk_rcg2 usb_hs_system_clk_src = { 123362306a36Sopenharmony_ci .cmd_rcgr = 0x41010, 123462306a36Sopenharmony_ci .hid_width = 5, 123562306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 123662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb_hs_system_clk, 123762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 123862306a36Sopenharmony_ci .name = "usb_hs_system_clk_src", 123962306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 124062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 124162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 124262306a36Sopenharmony_ci }, 124362306a36Sopenharmony_ci}; 124462306a36Sopenharmony_ci 124562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ultaudio_ahb_clk[] = { 124662306a36Sopenharmony_ci F(3200000, P_XO, 6, 0, 0), 124762306a36Sopenharmony_ci F(6400000, P_XO, 3, 0, 0), 124862306a36Sopenharmony_ci F(9600000, P_XO, 2, 0, 0), 124962306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 125062306a36Sopenharmony_ci F(40000000, P_GPLL0, 10, 1, 2), 125162306a36Sopenharmony_ci F(66670000, P_GPLL0, 12, 0, 0), 125262306a36Sopenharmony_ci F(80000000, P_GPLL0, 10, 0, 0), 125362306a36Sopenharmony_ci F(100000000, P_GPLL0, 8, 0, 0), 125462306a36Sopenharmony_ci { } 125562306a36Sopenharmony_ci}; 125662306a36Sopenharmony_ci 125762306a36Sopenharmony_cistatic struct clk_rcg2 ultaudio_ahbfabric_clk_src = { 125862306a36Sopenharmony_ci .cmd_rcgr = 0x1c010, 125962306a36Sopenharmony_ci .hid_width = 5, 126062306a36Sopenharmony_ci .mnd_width = 8, 126162306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_gpll1_sleep_map, 126262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ultaudio_ahb_clk, 126362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 126462306a36Sopenharmony_ci .name = "ultaudio_ahbfabric_clk_src", 126562306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_gpll1_sleep, 126662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1_sleep), 126762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 126862306a36Sopenharmony_ci }, 126962306a36Sopenharmony_ci}; 127062306a36Sopenharmony_ci 127162306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_clk = { 127262306a36Sopenharmony_ci .halt_reg = 0x1c028, 127362306a36Sopenharmony_ci .clkr = { 127462306a36Sopenharmony_ci .enable_reg = 0x1c028, 127562306a36Sopenharmony_ci .enable_mask = BIT(0), 127662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 127762306a36Sopenharmony_ci .name = "gcc_ultaudio_ahbfabric_ixfabric_clk", 127862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 127962306a36Sopenharmony_ci &ultaudio_ahbfabric_clk_src.clkr.hw, 128062306a36Sopenharmony_ci }, 128162306a36Sopenharmony_ci .num_parents = 1, 128262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 128362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 128462306a36Sopenharmony_ci }, 128562306a36Sopenharmony_ci }, 128662306a36Sopenharmony_ci}; 128762306a36Sopenharmony_ci 128862306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_lpm_clk = { 128962306a36Sopenharmony_ci .halt_reg = 0x1c024, 129062306a36Sopenharmony_ci .clkr = { 129162306a36Sopenharmony_ci .enable_reg = 0x1c024, 129262306a36Sopenharmony_ci .enable_mask = BIT(0), 129362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 129462306a36Sopenharmony_ci .name = "gcc_ultaudio_ahbfabric_ixfabric_lpm_clk", 129562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 129662306a36Sopenharmony_ci &ultaudio_ahbfabric_clk_src.clkr.hw, 129762306a36Sopenharmony_ci }, 129862306a36Sopenharmony_ci .num_parents = 1, 129962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 130062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 130162306a36Sopenharmony_ci }, 130262306a36Sopenharmony_ci }, 130362306a36Sopenharmony_ci}; 130462306a36Sopenharmony_ci 130562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ultaudio_lpaif_i2s_clk[] = { 130662306a36Sopenharmony_ci F(128000, P_XO, 10, 1, 15), 130762306a36Sopenharmony_ci F(256000, P_XO, 5, 1, 15), 130862306a36Sopenharmony_ci F(384000, P_XO, 5, 1, 10), 130962306a36Sopenharmony_ci F(512000, P_XO, 5, 2, 15), 131062306a36Sopenharmony_ci F(576000, P_XO, 5, 3, 20), 131162306a36Sopenharmony_ci F(705600, P_GPLL1, 16, 1, 80), 131262306a36Sopenharmony_ci F(768000, P_XO, 5, 1, 5), 131362306a36Sopenharmony_ci F(800000, P_XO, 5, 5, 24), 131462306a36Sopenharmony_ci F(1024000, P_XO, 5, 4, 15), 131562306a36Sopenharmony_ci F(1152000, P_XO, 1, 3, 50), 131662306a36Sopenharmony_ci F(1411200, P_GPLL1, 16, 1, 40), 131762306a36Sopenharmony_ci F(1536000, P_XO, 1, 2, 25), 131862306a36Sopenharmony_ci F(1600000, P_XO, 12, 0, 0), 131962306a36Sopenharmony_ci F(1728000, P_XO, 5, 9, 20), 132062306a36Sopenharmony_ci F(2048000, P_XO, 5, 8, 15), 132162306a36Sopenharmony_ci F(2304000, P_XO, 5, 3, 5), 132262306a36Sopenharmony_ci F(2400000, P_XO, 8, 0, 0), 132362306a36Sopenharmony_ci F(2822400, P_GPLL1, 16, 1, 20), 132462306a36Sopenharmony_ci F(3072000, P_XO, 5, 4, 5), 132562306a36Sopenharmony_ci F(4096000, P_GPLL1, 9, 2, 49), 132662306a36Sopenharmony_ci F(4800000, P_XO, 4, 0, 0), 132762306a36Sopenharmony_ci F(5644800, P_GPLL1, 16, 1, 10), 132862306a36Sopenharmony_ci F(6144000, P_GPLL1, 7, 1, 21), 132962306a36Sopenharmony_ci F(8192000, P_GPLL1, 9, 4, 49), 133062306a36Sopenharmony_ci F(9600000, P_XO, 2, 0, 0), 133162306a36Sopenharmony_ci F(11289600, P_GPLL1, 16, 1, 5), 133262306a36Sopenharmony_ci F(12288000, P_GPLL1, 7, 2, 21), 133362306a36Sopenharmony_ci { } 133462306a36Sopenharmony_ci}; 133562306a36Sopenharmony_ci 133662306a36Sopenharmony_cistatic struct clk_rcg2 ultaudio_lpaif_pri_i2s_clk_src = { 133762306a36Sopenharmony_ci .cmd_rcgr = 0x1c054, 133862306a36Sopenharmony_ci .hid_width = 5, 133962306a36Sopenharmony_ci .mnd_width = 8, 134062306a36Sopenharmony_ci .parent_map = gcc_xo_gpll1_epi2s_emclk_sleep_map, 134162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk, 134262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 134362306a36Sopenharmony_ci .name = "ultaudio_lpaif_pri_i2s_clk_src", 134462306a36Sopenharmony_ci .parent_data = gcc_xo_gpll1_epi2s_emclk_sleep, 134562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll1_epi2s_emclk_sleep), 134662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 134762306a36Sopenharmony_ci }, 134862306a36Sopenharmony_ci}; 134962306a36Sopenharmony_ci 135062306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_lpaif_pri_i2s_clk = { 135162306a36Sopenharmony_ci .halt_reg = 0x1c068, 135262306a36Sopenharmony_ci .clkr = { 135362306a36Sopenharmony_ci .enable_reg = 0x1c068, 135462306a36Sopenharmony_ci .enable_mask = BIT(0), 135562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 135662306a36Sopenharmony_ci .name = "gcc_ultaudio_lpaif_pri_i2s_clk", 135762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 135862306a36Sopenharmony_ci &ultaudio_lpaif_pri_i2s_clk_src.clkr.hw, 135962306a36Sopenharmony_ci }, 136062306a36Sopenharmony_ci .num_parents = 1, 136162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 136262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 136362306a36Sopenharmony_ci }, 136462306a36Sopenharmony_ci }, 136562306a36Sopenharmony_ci}; 136662306a36Sopenharmony_ci 136762306a36Sopenharmony_cistatic struct clk_rcg2 ultaudio_lpaif_sec_i2s_clk_src = { 136862306a36Sopenharmony_ci .cmd_rcgr = 0x1c06c, 136962306a36Sopenharmony_ci .hid_width = 5, 137062306a36Sopenharmony_ci .mnd_width = 8, 137162306a36Sopenharmony_ci .parent_map = gcc_xo_gpll1_esi2s_emclk_sleep_map, 137262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk, 137362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 137462306a36Sopenharmony_ci .name = "ultaudio_lpaif_sec_i2s_clk_src", 137562306a36Sopenharmony_ci .parent_data = gcc_xo_gpll1_esi2s_emclk_sleep, 137662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll1_esi2s_emclk_sleep), 137762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 137862306a36Sopenharmony_ci }, 137962306a36Sopenharmony_ci}; 138062306a36Sopenharmony_ci 138162306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_lpaif_sec_i2s_clk = { 138262306a36Sopenharmony_ci .halt_reg = 0x1c080, 138362306a36Sopenharmony_ci .clkr = { 138462306a36Sopenharmony_ci .enable_reg = 0x1c080, 138562306a36Sopenharmony_ci .enable_mask = BIT(0), 138662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 138762306a36Sopenharmony_ci .name = "gcc_ultaudio_lpaif_sec_i2s_clk", 138862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 138962306a36Sopenharmony_ci &ultaudio_lpaif_sec_i2s_clk_src.clkr.hw, 139062306a36Sopenharmony_ci }, 139162306a36Sopenharmony_ci .num_parents = 1, 139262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 139362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 139462306a36Sopenharmony_ci }, 139562306a36Sopenharmony_ci }, 139662306a36Sopenharmony_ci}; 139762306a36Sopenharmony_ci 139862306a36Sopenharmony_cistatic struct clk_rcg2 ultaudio_lpaif_aux_i2s_clk_src = { 139962306a36Sopenharmony_ci .cmd_rcgr = 0x1c084, 140062306a36Sopenharmony_ci .hid_width = 5, 140162306a36Sopenharmony_ci .mnd_width = 8, 140262306a36Sopenharmony_ci .parent_map = gcc_xo_gpll1_emclk_sleep_map, 140362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk, 140462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 140562306a36Sopenharmony_ci .name = "ultaudio_lpaif_aux_i2s_clk_src", 140662306a36Sopenharmony_ci .parent_data = gcc_xo_gpll1_esi2s_emclk_sleep, 140762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll1_esi2s_emclk_sleep), 140862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 140962306a36Sopenharmony_ci }, 141062306a36Sopenharmony_ci}; 141162306a36Sopenharmony_ci 141262306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_lpaif_aux_i2s_clk = { 141362306a36Sopenharmony_ci .halt_reg = 0x1c098, 141462306a36Sopenharmony_ci .clkr = { 141562306a36Sopenharmony_ci .enable_reg = 0x1c098, 141662306a36Sopenharmony_ci .enable_mask = BIT(0), 141762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 141862306a36Sopenharmony_ci .name = "gcc_ultaudio_lpaif_aux_i2s_clk", 141962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 142062306a36Sopenharmony_ci &ultaudio_lpaif_aux_i2s_clk_src.clkr.hw, 142162306a36Sopenharmony_ci }, 142262306a36Sopenharmony_ci .num_parents = 1, 142362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 142462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 142562306a36Sopenharmony_ci }, 142662306a36Sopenharmony_ci }, 142762306a36Sopenharmony_ci}; 142862306a36Sopenharmony_ci 142962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ultaudio_xo_clk[] = { 143062306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 143162306a36Sopenharmony_ci { } 143262306a36Sopenharmony_ci}; 143362306a36Sopenharmony_ci 143462306a36Sopenharmony_cistatic struct clk_rcg2 ultaudio_xo_clk_src = { 143562306a36Sopenharmony_ci .cmd_rcgr = 0x1c034, 143662306a36Sopenharmony_ci .hid_width = 5, 143762306a36Sopenharmony_ci .parent_map = gcc_xo_sleep_map, 143862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_ultaudio_xo_clk, 143962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 144062306a36Sopenharmony_ci .name = "ultaudio_xo_clk_src", 144162306a36Sopenharmony_ci .parent_data = gcc_xo_sleep, 144262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_sleep), 144362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 144462306a36Sopenharmony_ci }, 144562306a36Sopenharmony_ci}; 144662306a36Sopenharmony_ci 144762306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_avsync_xo_clk = { 144862306a36Sopenharmony_ci .halt_reg = 0x1c04c, 144962306a36Sopenharmony_ci .clkr = { 145062306a36Sopenharmony_ci .enable_reg = 0x1c04c, 145162306a36Sopenharmony_ci .enable_mask = BIT(0), 145262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 145362306a36Sopenharmony_ci .name = "gcc_ultaudio_avsync_xo_clk", 145462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 145562306a36Sopenharmony_ci &ultaudio_xo_clk_src.clkr.hw, 145662306a36Sopenharmony_ci }, 145762306a36Sopenharmony_ci .num_parents = 1, 145862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 145962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 146062306a36Sopenharmony_ci }, 146162306a36Sopenharmony_ci }, 146262306a36Sopenharmony_ci}; 146362306a36Sopenharmony_ci 146462306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_stc_xo_clk = { 146562306a36Sopenharmony_ci .halt_reg = 0x1c050, 146662306a36Sopenharmony_ci .clkr = { 146762306a36Sopenharmony_ci .enable_reg = 0x1c050, 146862306a36Sopenharmony_ci .enable_mask = BIT(0), 146962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 147062306a36Sopenharmony_ci .name = "gcc_ultaudio_stc_xo_clk", 147162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 147262306a36Sopenharmony_ci &ultaudio_xo_clk_src.clkr.hw, 147362306a36Sopenharmony_ci }, 147462306a36Sopenharmony_ci .num_parents = 1, 147562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 147662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 147762306a36Sopenharmony_ci }, 147862306a36Sopenharmony_ci }, 147962306a36Sopenharmony_ci}; 148062306a36Sopenharmony_ci 148162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_codec_clk[] = { 148262306a36Sopenharmony_ci F(9600000, P_XO, 2, 0, 0), 148362306a36Sopenharmony_ci F(12288000, P_XO, 1, 16, 25), 148462306a36Sopenharmony_ci F(19200000, P_XO, 1, 0, 0), 148562306a36Sopenharmony_ci F(11289600, P_EXT_MCLK, 1, 0, 0), 148662306a36Sopenharmony_ci { } 148762306a36Sopenharmony_ci}; 148862306a36Sopenharmony_ci 148962306a36Sopenharmony_cistatic struct clk_rcg2 codec_digcodec_clk_src = { 149062306a36Sopenharmony_ci .cmd_rcgr = 0x1c09c, 149162306a36Sopenharmony_ci .mnd_width = 8, 149262306a36Sopenharmony_ci .hid_width = 5, 149362306a36Sopenharmony_ci .parent_map = gcc_xo_gpll1_emclk_sleep_map, 149462306a36Sopenharmony_ci .freq_tbl = ftbl_codec_clk, 149562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 149662306a36Sopenharmony_ci .name = "codec_digcodec_clk_src", 149762306a36Sopenharmony_ci .parent_data = gcc_xo_gpll1_emclk_sleep, 149862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll1_emclk_sleep), 149962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 150062306a36Sopenharmony_ci }, 150162306a36Sopenharmony_ci}; 150262306a36Sopenharmony_ci 150362306a36Sopenharmony_cistatic struct clk_branch gcc_codec_digcodec_clk = { 150462306a36Sopenharmony_ci .halt_reg = 0x1c0b0, 150562306a36Sopenharmony_ci .clkr = { 150662306a36Sopenharmony_ci .enable_reg = 0x1c0b0, 150762306a36Sopenharmony_ci .enable_mask = BIT(0), 150862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 150962306a36Sopenharmony_ci .name = "gcc_ultaudio_codec_digcodec_clk", 151062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 151162306a36Sopenharmony_ci &codec_digcodec_clk_src.clkr.hw, 151262306a36Sopenharmony_ci }, 151362306a36Sopenharmony_ci .num_parents = 1, 151462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 151562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 151662306a36Sopenharmony_ci }, 151762306a36Sopenharmony_ci }, 151862306a36Sopenharmony_ci}; 151962306a36Sopenharmony_ci 152062306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_pcnoc_mport_clk = { 152162306a36Sopenharmony_ci .halt_reg = 0x1c000, 152262306a36Sopenharmony_ci .clkr = { 152362306a36Sopenharmony_ci .enable_reg = 0x1c000, 152462306a36Sopenharmony_ci .enable_mask = BIT(0), 152562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 152662306a36Sopenharmony_ci .name = "gcc_ultaudio_pcnoc_mport_clk", 152762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 152862306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 152962306a36Sopenharmony_ci }, 153062306a36Sopenharmony_ci .num_parents = 1, 153162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 153262306a36Sopenharmony_ci }, 153362306a36Sopenharmony_ci }, 153462306a36Sopenharmony_ci}; 153562306a36Sopenharmony_ci 153662306a36Sopenharmony_cistatic struct clk_branch gcc_ultaudio_pcnoc_sway_clk = { 153762306a36Sopenharmony_ci .halt_reg = 0x1c004, 153862306a36Sopenharmony_ci .clkr = { 153962306a36Sopenharmony_ci .enable_reg = 0x1c004, 154062306a36Sopenharmony_ci .enable_mask = BIT(0), 154162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 154262306a36Sopenharmony_ci .name = "gcc_ultaudio_pcnoc_sway_clk", 154362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 154462306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 154562306a36Sopenharmony_ci }, 154662306a36Sopenharmony_ci .num_parents = 1, 154762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 154862306a36Sopenharmony_ci }, 154962306a36Sopenharmony_ci }, 155062306a36Sopenharmony_ci}; 155162306a36Sopenharmony_ci 155262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = { 155362306a36Sopenharmony_ci F(100000000, P_GPLL0, 8, 0, 0), 155462306a36Sopenharmony_ci F(160000000, P_GPLL0, 5, 0, 0), 155562306a36Sopenharmony_ci F(228570000, P_GPLL0, 3.5, 0, 0), 155662306a36Sopenharmony_ci { } 155762306a36Sopenharmony_ci}; 155862306a36Sopenharmony_ci 155962306a36Sopenharmony_cistatic struct clk_rcg2 vcodec0_clk_src = { 156062306a36Sopenharmony_ci .cmd_rcgr = 0x4C000, 156162306a36Sopenharmony_ci .mnd_width = 8, 156262306a36Sopenharmony_ci .hid_width = 5, 156362306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_map, 156462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_venus0_vcodec0_clk, 156562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 156662306a36Sopenharmony_ci .name = "vcodec0_clk_src", 156762306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0, 156862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0), 156962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 157062306a36Sopenharmony_ci }, 157162306a36Sopenharmony_ci}; 157262306a36Sopenharmony_ci 157362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = { 157462306a36Sopenharmony_ci .halt_reg = 0x01008, 157562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 157662306a36Sopenharmony_ci .clkr = { 157762306a36Sopenharmony_ci .enable_reg = 0x45004, 157862306a36Sopenharmony_ci .enable_mask = BIT(10), 157962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 158062306a36Sopenharmony_ci .name = "gcc_blsp1_ahb_clk", 158162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 158262306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 158362306a36Sopenharmony_ci }, 158462306a36Sopenharmony_ci .num_parents = 1, 158562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 158662306a36Sopenharmony_ci }, 158762306a36Sopenharmony_ci }, 158862306a36Sopenharmony_ci}; 158962306a36Sopenharmony_ci 159062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_sleep_clk = { 159162306a36Sopenharmony_ci .halt_reg = 0x01004, 159262306a36Sopenharmony_ci .clkr = { 159362306a36Sopenharmony_ci .enable_reg = 0x01004, 159462306a36Sopenharmony_ci .enable_mask = BIT(0), 159562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 159662306a36Sopenharmony_ci .name = "gcc_blsp1_sleep_clk", 159762306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 159862306a36Sopenharmony_ci .fw_name = "sleep_clk", .name = "sleep_clk_src", 159962306a36Sopenharmony_ci }, 160062306a36Sopenharmony_ci .num_parents = 1, 160162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 160262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 160362306a36Sopenharmony_ci }, 160462306a36Sopenharmony_ci }, 160562306a36Sopenharmony_ci}; 160662306a36Sopenharmony_ci 160762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = { 160862306a36Sopenharmony_ci .halt_reg = 0x02008, 160962306a36Sopenharmony_ci .clkr = { 161062306a36Sopenharmony_ci .enable_reg = 0x02008, 161162306a36Sopenharmony_ci .enable_mask = BIT(0), 161262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 161362306a36Sopenharmony_ci .name = "gcc_blsp1_qup1_i2c_apps_clk", 161462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 161562306a36Sopenharmony_ci &blsp1_qup1_i2c_apps_clk_src.clkr.hw, 161662306a36Sopenharmony_ci }, 161762306a36Sopenharmony_ci .num_parents = 1, 161862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 161962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 162062306a36Sopenharmony_ci }, 162162306a36Sopenharmony_ci }, 162262306a36Sopenharmony_ci}; 162362306a36Sopenharmony_ci 162462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = { 162562306a36Sopenharmony_ci .halt_reg = 0x02004, 162662306a36Sopenharmony_ci .clkr = { 162762306a36Sopenharmony_ci .enable_reg = 0x02004, 162862306a36Sopenharmony_ci .enable_mask = BIT(0), 162962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 163062306a36Sopenharmony_ci .name = "gcc_blsp1_qup1_spi_apps_clk", 163162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 163262306a36Sopenharmony_ci &blsp1_qup1_spi_apps_clk_src.clkr.hw, 163362306a36Sopenharmony_ci }, 163462306a36Sopenharmony_ci .num_parents = 1, 163562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 163662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 163762306a36Sopenharmony_ci }, 163862306a36Sopenharmony_ci }, 163962306a36Sopenharmony_ci}; 164062306a36Sopenharmony_ci 164162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = { 164262306a36Sopenharmony_ci .halt_reg = 0x03010, 164362306a36Sopenharmony_ci .clkr = { 164462306a36Sopenharmony_ci .enable_reg = 0x03010, 164562306a36Sopenharmony_ci .enable_mask = BIT(0), 164662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 164762306a36Sopenharmony_ci .name = "gcc_blsp1_qup2_i2c_apps_clk", 164862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 164962306a36Sopenharmony_ci &blsp1_qup2_i2c_apps_clk_src.clkr.hw, 165062306a36Sopenharmony_ci }, 165162306a36Sopenharmony_ci .num_parents = 1, 165262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 165362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 165462306a36Sopenharmony_ci }, 165562306a36Sopenharmony_ci }, 165662306a36Sopenharmony_ci}; 165762306a36Sopenharmony_ci 165862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = { 165962306a36Sopenharmony_ci .halt_reg = 0x0300c, 166062306a36Sopenharmony_ci .clkr = { 166162306a36Sopenharmony_ci .enable_reg = 0x0300c, 166262306a36Sopenharmony_ci .enable_mask = BIT(0), 166362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 166462306a36Sopenharmony_ci .name = "gcc_blsp1_qup2_spi_apps_clk", 166562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 166662306a36Sopenharmony_ci &blsp1_qup2_spi_apps_clk_src.clkr.hw, 166762306a36Sopenharmony_ci }, 166862306a36Sopenharmony_ci .num_parents = 1, 166962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 167062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 167162306a36Sopenharmony_ci }, 167262306a36Sopenharmony_ci }, 167362306a36Sopenharmony_ci}; 167462306a36Sopenharmony_ci 167562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = { 167662306a36Sopenharmony_ci .halt_reg = 0x04020, 167762306a36Sopenharmony_ci .clkr = { 167862306a36Sopenharmony_ci .enable_reg = 0x04020, 167962306a36Sopenharmony_ci .enable_mask = BIT(0), 168062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 168162306a36Sopenharmony_ci .name = "gcc_blsp1_qup3_i2c_apps_clk", 168262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 168362306a36Sopenharmony_ci &blsp1_qup3_i2c_apps_clk_src.clkr.hw, 168462306a36Sopenharmony_ci }, 168562306a36Sopenharmony_ci .num_parents = 1, 168662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 168762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 168862306a36Sopenharmony_ci }, 168962306a36Sopenharmony_ci }, 169062306a36Sopenharmony_ci}; 169162306a36Sopenharmony_ci 169262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = { 169362306a36Sopenharmony_ci .halt_reg = 0x0401c, 169462306a36Sopenharmony_ci .clkr = { 169562306a36Sopenharmony_ci .enable_reg = 0x0401c, 169662306a36Sopenharmony_ci .enable_mask = BIT(0), 169762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 169862306a36Sopenharmony_ci .name = "gcc_blsp1_qup3_spi_apps_clk", 169962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 170062306a36Sopenharmony_ci &blsp1_qup3_spi_apps_clk_src.clkr.hw, 170162306a36Sopenharmony_ci }, 170262306a36Sopenharmony_ci .num_parents = 1, 170362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 170462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 170562306a36Sopenharmony_ci }, 170662306a36Sopenharmony_ci }, 170762306a36Sopenharmony_ci}; 170862306a36Sopenharmony_ci 170962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = { 171062306a36Sopenharmony_ci .halt_reg = 0x05020, 171162306a36Sopenharmony_ci .clkr = { 171262306a36Sopenharmony_ci .enable_reg = 0x05020, 171362306a36Sopenharmony_ci .enable_mask = BIT(0), 171462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 171562306a36Sopenharmony_ci .name = "gcc_blsp1_qup4_i2c_apps_clk", 171662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 171762306a36Sopenharmony_ci &blsp1_qup4_i2c_apps_clk_src.clkr.hw, 171862306a36Sopenharmony_ci }, 171962306a36Sopenharmony_ci .num_parents = 1, 172062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 172162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 172262306a36Sopenharmony_ci }, 172362306a36Sopenharmony_ci }, 172462306a36Sopenharmony_ci}; 172562306a36Sopenharmony_ci 172662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = { 172762306a36Sopenharmony_ci .halt_reg = 0x0501c, 172862306a36Sopenharmony_ci .clkr = { 172962306a36Sopenharmony_ci .enable_reg = 0x0501c, 173062306a36Sopenharmony_ci .enable_mask = BIT(0), 173162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 173262306a36Sopenharmony_ci .name = "gcc_blsp1_qup4_spi_apps_clk", 173362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 173462306a36Sopenharmony_ci &blsp1_qup4_spi_apps_clk_src.clkr.hw, 173562306a36Sopenharmony_ci }, 173662306a36Sopenharmony_ci .num_parents = 1, 173762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 173862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 173962306a36Sopenharmony_ci }, 174062306a36Sopenharmony_ci }, 174162306a36Sopenharmony_ci}; 174262306a36Sopenharmony_ci 174362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = { 174462306a36Sopenharmony_ci .halt_reg = 0x06020, 174562306a36Sopenharmony_ci .clkr = { 174662306a36Sopenharmony_ci .enable_reg = 0x06020, 174762306a36Sopenharmony_ci .enable_mask = BIT(0), 174862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 174962306a36Sopenharmony_ci .name = "gcc_blsp1_qup5_i2c_apps_clk", 175062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 175162306a36Sopenharmony_ci &blsp1_qup5_i2c_apps_clk_src.clkr.hw, 175262306a36Sopenharmony_ci }, 175362306a36Sopenharmony_ci .num_parents = 1, 175462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 175562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 175662306a36Sopenharmony_ci }, 175762306a36Sopenharmony_ci }, 175862306a36Sopenharmony_ci}; 175962306a36Sopenharmony_ci 176062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_spi_apps_clk = { 176162306a36Sopenharmony_ci .halt_reg = 0x0601c, 176262306a36Sopenharmony_ci .clkr = { 176362306a36Sopenharmony_ci .enable_reg = 0x0601c, 176462306a36Sopenharmony_ci .enable_mask = BIT(0), 176562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 176662306a36Sopenharmony_ci .name = "gcc_blsp1_qup5_spi_apps_clk", 176762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 176862306a36Sopenharmony_ci &blsp1_qup5_spi_apps_clk_src.clkr.hw, 176962306a36Sopenharmony_ci }, 177062306a36Sopenharmony_ci .num_parents = 1, 177162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 177262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 177362306a36Sopenharmony_ci }, 177462306a36Sopenharmony_ci }, 177562306a36Sopenharmony_ci}; 177662306a36Sopenharmony_ci 177762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = { 177862306a36Sopenharmony_ci .halt_reg = 0x07020, 177962306a36Sopenharmony_ci .clkr = { 178062306a36Sopenharmony_ci .enable_reg = 0x07020, 178162306a36Sopenharmony_ci .enable_mask = BIT(0), 178262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 178362306a36Sopenharmony_ci .name = "gcc_blsp1_qup6_i2c_apps_clk", 178462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 178562306a36Sopenharmony_ci &blsp1_qup6_i2c_apps_clk_src.clkr.hw, 178662306a36Sopenharmony_ci }, 178762306a36Sopenharmony_ci .num_parents = 1, 178862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 178962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 179062306a36Sopenharmony_ci }, 179162306a36Sopenharmony_ci }, 179262306a36Sopenharmony_ci}; 179362306a36Sopenharmony_ci 179462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_spi_apps_clk = { 179562306a36Sopenharmony_ci .halt_reg = 0x0701c, 179662306a36Sopenharmony_ci .clkr = { 179762306a36Sopenharmony_ci .enable_reg = 0x0701c, 179862306a36Sopenharmony_ci .enable_mask = BIT(0), 179962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 180062306a36Sopenharmony_ci .name = "gcc_blsp1_qup6_spi_apps_clk", 180162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 180262306a36Sopenharmony_ci &blsp1_qup6_spi_apps_clk_src.clkr.hw, 180362306a36Sopenharmony_ci }, 180462306a36Sopenharmony_ci .num_parents = 1, 180562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 180662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 180762306a36Sopenharmony_ci }, 180862306a36Sopenharmony_ci }, 180962306a36Sopenharmony_ci}; 181062306a36Sopenharmony_ci 181162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = { 181262306a36Sopenharmony_ci .halt_reg = 0x0203c, 181362306a36Sopenharmony_ci .clkr = { 181462306a36Sopenharmony_ci .enable_reg = 0x0203c, 181562306a36Sopenharmony_ci .enable_mask = BIT(0), 181662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 181762306a36Sopenharmony_ci .name = "gcc_blsp1_uart1_apps_clk", 181862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 181962306a36Sopenharmony_ci &blsp1_uart1_apps_clk_src.clkr.hw, 182062306a36Sopenharmony_ci }, 182162306a36Sopenharmony_ci .num_parents = 1, 182262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 182362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 182462306a36Sopenharmony_ci }, 182562306a36Sopenharmony_ci }, 182662306a36Sopenharmony_ci}; 182762306a36Sopenharmony_ci 182862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = { 182962306a36Sopenharmony_ci .halt_reg = 0x0302c, 183062306a36Sopenharmony_ci .clkr = { 183162306a36Sopenharmony_ci .enable_reg = 0x0302c, 183262306a36Sopenharmony_ci .enable_mask = BIT(0), 183362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 183462306a36Sopenharmony_ci .name = "gcc_blsp1_uart2_apps_clk", 183562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 183662306a36Sopenharmony_ci &blsp1_uart2_apps_clk_src.clkr.hw, 183762306a36Sopenharmony_ci }, 183862306a36Sopenharmony_ci .num_parents = 1, 183962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 184062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 184162306a36Sopenharmony_ci }, 184262306a36Sopenharmony_ci }, 184362306a36Sopenharmony_ci}; 184462306a36Sopenharmony_ci 184562306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = { 184662306a36Sopenharmony_ci .halt_reg = 0x1300c, 184762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 184862306a36Sopenharmony_ci .clkr = { 184962306a36Sopenharmony_ci .enable_reg = 0x45004, 185062306a36Sopenharmony_ci .enable_mask = BIT(7), 185162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 185262306a36Sopenharmony_ci .name = "gcc_boot_rom_ahb_clk", 185362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 185462306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 185562306a36Sopenharmony_ci }, 185662306a36Sopenharmony_ci .num_parents = 1, 185762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 185862306a36Sopenharmony_ci }, 185962306a36Sopenharmony_ci }, 186062306a36Sopenharmony_ci}; 186162306a36Sopenharmony_ci 186262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cci_ahb_clk = { 186362306a36Sopenharmony_ci .halt_reg = 0x5101c, 186462306a36Sopenharmony_ci .clkr = { 186562306a36Sopenharmony_ci .enable_reg = 0x5101c, 186662306a36Sopenharmony_ci .enable_mask = BIT(0), 186762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 186862306a36Sopenharmony_ci .name = "gcc_camss_cci_ahb_clk", 186962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 187062306a36Sopenharmony_ci &camss_ahb_clk_src.clkr.hw, 187162306a36Sopenharmony_ci }, 187262306a36Sopenharmony_ci .num_parents = 1, 187362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 187462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 187562306a36Sopenharmony_ci }, 187662306a36Sopenharmony_ci }, 187762306a36Sopenharmony_ci}; 187862306a36Sopenharmony_ci 187962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cci_clk = { 188062306a36Sopenharmony_ci .halt_reg = 0x51018, 188162306a36Sopenharmony_ci .clkr = { 188262306a36Sopenharmony_ci .enable_reg = 0x51018, 188362306a36Sopenharmony_ci .enable_mask = BIT(0), 188462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 188562306a36Sopenharmony_ci .name = "gcc_camss_cci_clk", 188662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 188762306a36Sopenharmony_ci &cci_clk_src.clkr.hw, 188862306a36Sopenharmony_ci }, 188962306a36Sopenharmony_ci .num_parents = 1, 189062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 189162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 189262306a36Sopenharmony_ci }, 189362306a36Sopenharmony_ci }, 189462306a36Sopenharmony_ci}; 189562306a36Sopenharmony_ci 189662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0_ahb_clk = { 189762306a36Sopenharmony_ci .halt_reg = 0x4e040, 189862306a36Sopenharmony_ci .clkr = { 189962306a36Sopenharmony_ci .enable_reg = 0x4e040, 190062306a36Sopenharmony_ci .enable_mask = BIT(0), 190162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 190262306a36Sopenharmony_ci .name = "gcc_camss_csi0_ahb_clk", 190362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 190462306a36Sopenharmony_ci &camss_ahb_clk_src.clkr.hw, 190562306a36Sopenharmony_ci }, 190662306a36Sopenharmony_ci .num_parents = 1, 190762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 190862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 190962306a36Sopenharmony_ci }, 191062306a36Sopenharmony_ci }, 191162306a36Sopenharmony_ci}; 191262306a36Sopenharmony_ci 191362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0_clk = { 191462306a36Sopenharmony_ci .halt_reg = 0x4e03c, 191562306a36Sopenharmony_ci .clkr = { 191662306a36Sopenharmony_ci .enable_reg = 0x4e03c, 191762306a36Sopenharmony_ci .enable_mask = BIT(0), 191862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 191962306a36Sopenharmony_ci .name = "gcc_camss_csi0_clk", 192062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 192162306a36Sopenharmony_ci &csi0_clk_src.clkr.hw, 192262306a36Sopenharmony_ci }, 192362306a36Sopenharmony_ci .num_parents = 1, 192462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 192562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 192662306a36Sopenharmony_ci }, 192762306a36Sopenharmony_ci }, 192862306a36Sopenharmony_ci}; 192962306a36Sopenharmony_ci 193062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0phy_clk = { 193162306a36Sopenharmony_ci .halt_reg = 0x4e048, 193262306a36Sopenharmony_ci .clkr = { 193362306a36Sopenharmony_ci .enable_reg = 0x4e048, 193462306a36Sopenharmony_ci .enable_mask = BIT(0), 193562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 193662306a36Sopenharmony_ci .name = "gcc_camss_csi0phy_clk", 193762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 193862306a36Sopenharmony_ci &csi0_clk_src.clkr.hw, 193962306a36Sopenharmony_ci }, 194062306a36Sopenharmony_ci .num_parents = 1, 194162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 194262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 194362306a36Sopenharmony_ci }, 194462306a36Sopenharmony_ci }, 194562306a36Sopenharmony_ci}; 194662306a36Sopenharmony_ci 194762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0pix_clk = { 194862306a36Sopenharmony_ci .halt_reg = 0x4e058, 194962306a36Sopenharmony_ci .clkr = { 195062306a36Sopenharmony_ci .enable_reg = 0x4e058, 195162306a36Sopenharmony_ci .enable_mask = BIT(0), 195262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 195362306a36Sopenharmony_ci .name = "gcc_camss_csi0pix_clk", 195462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 195562306a36Sopenharmony_ci &csi0_clk_src.clkr.hw, 195662306a36Sopenharmony_ci }, 195762306a36Sopenharmony_ci .num_parents = 1, 195862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 195962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 196062306a36Sopenharmony_ci }, 196162306a36Sopenharmony_ci }, 196262306a36Sopenharmony_ci}; 196362306a36Sopenharmony_ci 196462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0rdi_clk = { 196562306a36Sopenharmony_ci .halt_reg = 0x4e050, 196662306a36Sopenharmony_ci .clkr = { 196762306a36Sopenharmony_ci .enable_reg = 0x4e050, 196862306a36Sopenharmony_ci .enable_mask = BIT(0), 196962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 197062306a36Sopenharmony_ci .name = "gcc_camss_csi0rdi_clk", 197162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 197262306a36Sopenharmony_ci &csi0_clk_src.clkr.hw, 197362306a36Sopenharmony_ci }, 197462306a36Sopenharmony_ci .num_parents = 1, 197562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 197662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 197762306a36Sopenharmony_ci }, 197862306a36Sopenharmony_ci }, 197962306a36Sopenharmony_ci}; 198062306a36Sopenharmony_ci 198162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1_ahb_clk = { 198262306a36Sopenharmony_ci .halt_reg = 0x4f040, 198362306a36Sopenharmony_ci .clkr = { 198462306a36Sopenharmony_ci .enable_reg = 0x4f040, 198562306a36Sopenharmony_ci .enable_mask = BIT(0), 198662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 198762306a36Sopenharmony_ci .name = "gcc_camss_csi1_ahb_clk", 198862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 198962306a36Sopenharmony_ci &camss_ahb_clk_src.clkr.hw, 199062306a36Sopenharmony_ci }, 199162306a36Sopenharmony_ci .num_parents = 1, 199262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 199362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 199462306a36Sopenharmony_ci }, 199562306a36Sopenharmony_ci }, 199662306a36Sopenharmony_ci}; 199762306a36Sopenharmony_ci 199862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1_clk = { 199962306a36Sopenharmony_ci .halt_reg = 0x4f03c, 200062306a36Sopenharmony_ci .clkr = { 200162306a36Sopenharmony_ci .enable_reg = 0x4f03c, 200262306a36Sopenharmony_ci .enable_mask = BIT(0), 200362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 200462306a36Sopenharmony_ci .name = "gcc_camss_csi1_clk", 200562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 200662306a36Sopenharmony_ci &csi1_clk_src.clkr.hw, 200762306a36Sopenharmony_ci }, 200862306a36Sopenharmony_ci .num_parents = 1, 200962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 201062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 201162306a36Sopenharmony_ci }, 201262306a36Sopenharmony_ci }, 201362306a36Sopenharmony_ci}; 201462306a36Sopenharmony_ci 201562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1phy_clk = { 201662306a36Sopenharmony_ci .halt_reg = 0x4f048, 201762306a36Sopenharmony_ci .clkr = { 201862306a36Sopenharmony_ci .enable_reg = 0x4f048, 201962306a36Sopenharmony_ci .enable_mask = BIT(0), 202062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 202162306a36Sopenharmony_ci .name = "gcc_camss_csi1phy_clk", 202262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 202362306a36Sopenharmony_ci &csi1_clk_src.clkr.hw, 202462306a36Sopenharmony_ci }, 202562306a36Sopenharmony_ci .num_parents = 1, 202662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 202762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 202862306a36Sopenharmony_ci }, 202962306a36Sopenharmony_ci }, 203062306a36Sopenharmony_ci}; 203162306a36Sopenharmony_ci 203262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1pix_clk = { 203362306a36Sopenharmony_ci .halt_reg = 0x4f058, 203462306a36Sopenharmony_ci .clkr = { 203562306a36Sopenharmony_ci .enable_reg = 0x4f058, 203662306a36Sopenharmony_ci .enable_mask = BIT(0), 203762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 203862306a36Sopenharmony_ci .name = "gcc_camss_csi1pix_clk", 203962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 204062306a36Sopenharmony_ci &csi1_clk_src.clkr.hw, 204162306a36Sopenharmony_ci }, 204262306a36Sopenharmony_ci .num_parents = 1, 204362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 204462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 204562306a36Sopenharmony_ci }, 204662306a36Sopenharmony_ci }, 204762306a36Sopenharmony_ci}; 204862306a36Sopenharmony_ci 204962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1rdi_clk = { 205062306a36Sopenharmony_ci .halt_reg = 0x4f050, 205162306a36Sopenharmony_ci .clkr = { 205262306a36Sopenharmony_ci .enable_reg = 0x4f050, 205362306a36Sopenharmony_ci .enable_mask = BIT(0), 205462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 205562306a36Sopenharmony_ci .name = "gcc_camss_csi1rdi_clk", 205662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 205762306a36Sopenharmony_ci &csi1_clk_src.clkr.hw, 205862306a36Sopenharmony_ci }, 205962306a36Sopenharmony_ci .num_parents = 1, 206062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 206162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 206262306a36Sopenharmony_ci }, 206362306a36Sopenharmony_ci }, 206462306a36Sopenharmony_ci}; 206562306a36Sopenharmony_ci 206662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi_vfe0_clk = { 206762306a36Sopenharmony_ci .halt_reg = 0x58050, 206862306a36Sopenharmony_ci .clkr = { 206962306a36Sopenharmony_ci .enable_reg = 0x58050, 207062306a36Sopenharmony_ci .enable_mask = BIT(0), 207162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 207262306a36Sopenharmony_ci .name = "gcc_camss_csi_vfe0_clk", 207362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 207462306a36Sopenharmony_ci &vfe0_clk_src.clkr.hw, 207562306a36Sopenharmony_ci }, 207662306a36Sopenharmony_ci .num_parents = 1, 207762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 207862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 207962306a36Sopenharmony_ci }, 208062306a36Sopenharmony_ci }, 208162306a36Sopenharmony_ci}; 208262306a36Sopenharmony_ci 208362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_gp0_clk = { 208462306a36Sopenharmony_ci .halt_reg = 0x54018, 208562306a36Sopenharmony_ci .clkr = { 208662306a36Sopenharmony_ci .enable_reg = 0x54018, 208762306a36Sopenharmony_ci .enable_mask = BIT(0), 208862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 208962306a36Sopenharmony_ci .name = "gcc_camss_gp0_clk", 209062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 209162306a36Sopenharmony_ci &camss_gp0_clk_src.clkr.hw, 209262306a36Sopenharmony_ci }, 209362306a36Sopenharmony_ci .num_parents = 1, 209462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 209562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 209662306a36Sopenharmony_ci }, 209762306a36Sopenharmony_ci }, 209862306a36Sopenharmony_ci}; 209962306a36Sopenharmony_ci 210062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_gp1_clk = { 210162306a36Sopenharmony_ci .halt_reg = 0x55018, 210262306a36Sopenharmony_ci .clkr = { 210362306a36Sopenharmony_ci .enable_reg = 0x55018, 210462306a36Sopenharmony_ci .enable_mask = BIT(0), 210562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 210662306a36Sopenharmony_ci .name = "gcc_camss_gp1_clk", 210762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 210862306a36Sopenharmony_ci &camss_gp1_clk_src.clkr.hw, 210962306a36Sopenharmony_ci }, 211062306a36Sopenharmony_ci .num_parents = 1, 211162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 211262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 211362306a36Sopenharmony_ci }, 211462306a36Sopenharmony_ci }, 211562306a36Sopenharmony_ci}; 211662306a36Sopenharmony_ci 211762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_ispif_ahb_clk = { 211862306a36Sopenharmony_ci .halt_reg = 0x50004, 211962306a36Sopenharmony_ci .clkr = { 212062306a36Sopenharmony_ci .enable_reg = 0x50004, 212162306a36Sopenharmony_ci .enable_mask = BIT(0), 212262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 212362306a36Sopenharmony_ci .name = "gcc_camss_ispif_ahb_clk", 212462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 212562306a36Sopenharmony_ci &camss_ahb_clk_src.clkr.hw, 212662306a36Sopenharmony_ci }, 212762306a36Sopenharmony_ci .num_parents = 1, 212862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 212962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 213062306a36Sopenharmony_ci }, 213162306a36Sopenharmony_ci }, 213262306a36Sopenharmony_ci}; 213362306a36Sopenharmony_ci 213462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg0_clk = { 213562306a36Sopenharmony_ci .halt_reg = 0x57020, 213662306a36Sopenharmony_ci .clkr = { 213762306a36Sopenharmony_ci .enable_reg = 0x57020, 213862306a36Sopenharmony_ci .enable_mask = BIT(0), 213962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 214062306a36Sopenharmony_ci .name = "gcc_camss_jpeg0_clk", 214162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 214262306a36Sopenharmony_ci &jpeg0_clk_src.clkr.hw, 214362306a36Sopenharmony_ci }, 214462306a36Sopenharmony_ci .num_parents = 1, 214562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 214662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 214762306a36Sopenharmony_ci }, 214862306a36Sopenharmony_ci }, 214962306a36Sopenharmony_ci}; 215062306a36Sopenharmony_ci 215162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg_ahb_clk = { 215262306a36Sopenharmony_ci .halt_reg = 0x57024, 215362306a36Sopenharmony_ci .clkr = { 215462306a36Sopenharmony_ci .enable_reg = 0x57024, 215562306a36Sopenharmony_ci .enable_mask = BIT(0), 215662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 215762306a36Sopenharmony_ci .name = "gcc_camss_jpeg_ahb_clk", 215862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 215962306a36Sopenharmony_ci &camss_ahb_clk_src.clkr.hw, 216062306a36Sopenharmony_ci }, 216162306a36Sopenharmony_ci .num_parents = 1, 216262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 216362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 216462306a36Sopenharmony_ci }, 216562306a36Sopenharmony_ci }, 216662306a36Sopenharmony_ci}; 216762306a36Sopenharmony_ci 216862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_jpeg_axi_clk = { 216962306a36Sopenharmony_ci .halt_reg = 0x57028, 217062306a36Sopenharmony_ci .clkr = { 217162306a36Sopenharmony_ci .enable_reg = 0x57028, 217262306a36Sopenharmony_ci .enable_mask = BIT(0), 217362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 217462306a36Sopenharmony_ci .name = "gcc_camss_jpeg_axi_clk", 217562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 217662306a36Sopenharmony_ci &system_noc_bfdcd_clk_src.clkr.hw, 217762306a36Sopenharmony_ci }, 217862306a36Sopenharmony_ci .num_parents = 1, 217962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 218062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 218162306a36Sopenharmony_ci }, 218262306a36Sopenharmony_ci }, 218362306a36Sopenharmony_ci}; 218462306a36Sopenharmony_ci 218562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk0_clk = { 218662306a36Sopenharmony_ci .halt_reg = 0x52018, 218762306a36Sopenharmony_ci .clkr = { 218862306a36Sopenharmony_ci .enable_reg = 0x52018, 218962306a36Sopenharmony_ci .enable_mask = BIT(0), 219062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 219162306a36Sopenharmony_ci .name = "gcc_camss_mclk0_clk", 219262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 219362306a36Sopenharmony_ci &mclk0_clk_src.clkr.hw, 219462306a36Sopenharmony_ci }, 219562306a36Sopenharmony_ci .num_parents = 1, 219662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 219762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 219862306a36Sopenharmony_ci }, 219962306a36Sopenharmony_ci }, 220062306a36Sopenharmony_ci}; 220162306a36Sopenharmony_ci 220262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_mclk1_clk = { 220362306a36Sopenharmony_ci .halt_reg = 0x53018, 220462306a36Sopenharmony_ci .clkr = { 220562306a36Sopenharmony_ci .enable_reg = 0x53018, 220662306a36Sopenharmony_ci .enable_mask = BIT(0), 220762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 220862306a36Sopenharmony_ci .name = "gcc_camss_mclk1_clk", 220962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 221062306a36Sopenharmony_ci &mclk1_clk_src.clkr.hw, 221162306a36Sopenharmony_ci }, 221262306a36Sopenharmony_ci .num_parents = 1, 221362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 221462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 221562306a36Sopenharmony_ci }, 221662306a36Sopenharmony_ci }, 221762306a36Sopenharmony_ci}; 221862306a36Sopenharmony_ci 221962306a36Sopenharmony_cistatic struct clk_branch gcc_camss_micro_ahb_clk = { 222062306a36Sopenharmony_ci .halt_reg = 0x5600c, 222162306a36Sopenharmony_ci .clkr = { 222262306a36Sopenharmony_ci .enable_reg = 0x5600c, 222362306a36Sopenharmony_ci .enable_mask = BIT(0), 222462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 222562306a36Sopenharmony_ci .name = "gcc_camss_micro_ahb_clk", 222662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 222762306a36Sopenharmony_ci &camss_ahb_clk_src.clkr.hw, 222862306a36Sopenharmony_ci }, 222962306a36Sopenharmony_ci .num_parents = 1, 223062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 223162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 223262306a36Sopenharmony_ci }, 223362306a36Sopenharmony_ci }, 223462306a36Sopenharmony_ci}; 223562306a36Sopenharmony_ci 223662306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi0phytimer_clk = { 223762306a36Sopenharmony_ci .halt_reg = 0x4e01c, 223862306a36Sopenharmony_ci .clkr = { 223962306a36Sopenharmony_ci .enable_reg = 0x4e01c, 224062306a36Sopenharmony_ci .enable_mask = BIT(0), 224162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 224262306a36Sopenharmony_ci .name = "gcc_camss_csi0phytimer_clk", 224362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 224462306a36Sopenharmony_ci &csi0phytimer_clk_src.clkr.hw, 224562306a36Sopenharmony_ci }, 224662306a36Sopenharmony_ci .num_parents = 1, 224762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 224862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 224962306a36Sopenharmony_ci }, 225062306a36Sopenharmony_ci }, 225162306a36Sopenharmony_ci}; 225262306a36Sopenharmony_ci 225362306a36Sopenharmony_cistatic struct clk_branch gcc_camss_csi1phytimer_clk = { 225462306a36Sopenharmony_ci .halt_reg = 0x4f01c, 225562306a36Sopenharmony_ci .clkr = { 225662306a36Sopenharmony_ci .enable_reg = 0x4f01c, 225762306a36Sopenharmony_ci .enable_mask = BIT(0), 225862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 225962306a36Sopenharmony_ci .name = "gcc_camss_csi1phytimer_clk", 226062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 226162306a36Sopenharmony_ci &csi1phytimer_clk_src.clkr.hw, 226262306a36Sopenharmony_ci }, 226362306a36Sopenharmony_ci .num_parents = 1, 226462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 226562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 226662306a36Sopenharmony_ci }, 226762306a36Sopenharmony_ci }, 226862306a36Sopenharmony_ci}; 226962306a36Sopenharmony_ci 227062306a36Sopenharmony_cistatic struct clk_branch gcc_camss_ahb_clk = { 227162306a36Sopenharmony_ci .halt_reg = 0x5a014, 227262306a36Sopenharmony_ci .clkr = { 227362306a36Sopenharmony_ci .enable_reg = 0x5a014, 227462306a36Sopenharmony_ci .enable_mask = BIT(0), 227562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 227662306a36Sopenharmony_ci .name = "gcc_camss_ahb_clk", 227762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 227862306a36Sopenharmony_ci &camss_ahb_clk_src.clkr.hw, 227962306a36Sopenharmony_ci }, 228062306a36Sopenharmony_ci .num_parents = 1, 228162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 228262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 228362306a36Sopenharmony_ci }, 228462306a36Sopenharmony_ci }, 228562306a36Sopenharmony_ci}; 228662306a36Sopenharmony_ci 228762306a36Sopenharmony_cistatic struct clk_branch gcc_camss_top_ahb_clk = { 228862306a36Sopenharmony_ci .halt_reg = 0x56004, 228962306a36Sopenharmony_ci .clkr = { 229062306a36Sopenharmony_ci .enable_reg = 0x56004, 229162306a36Sopenharmony_ci .enable_mask = BIT(0), 229262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 229362306a36Sopenharmony_ci .name = "gcc_camss_top_ahb_clk", 229462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 229562306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 229662306a36Sopenharmony_ci }, 229762306a36Sopenharmony_ci .num_parents = 1, 229862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 229962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 230062306a36Sopenharmony_ci }, 230162306a36Sopenharmony_ci }, 230262306a36Sopenharmony_ci}; 230362306a36Sopenharmony_ci 230462306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_ahb_clk = { 230562306a36Sopenharmony_ci .halt_reg = 0x58040, 230662306a36Sopenharmony_ci .clkr = { 230762306a36Sopenharmony_ci .enable_reg = 0x58040, 230862306a36Sopenharmony_ci .enable_mask = BIT(0), 230962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 231062306a36Sopenharmony_ci .name = "gcc_camss_cpp_ahb_clk", 231162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 231262306a36Sopenharmony_ci &camss_ahb_clk_src.clkr.hw, 231362306a36Sopenharmony_ci }, 231462306a36Sopenharmony_ci .num_parents = 1, 231562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 231662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 231762306a36Sopenharmony_ci }, 231862306a36Sopenharmony_ci }, 231962306a36Sopenharmony_ci}; 232062306a36Sopenharmony_ci 232162306a36Sopenharmony_cistatic struct clk_branch gcc_camss_cpp_clk = { 232262306a36Sopenharmony_ci .halt_reg = 0x5803c, 232362306a36Sopenharmony_ci .clkr = { 232462306a36Sopenharmony_ci .enable_reg = 0x5803c, 232562306a36Sopenharmony_ci .enable_mask = BIT(0), 232662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 232762306a36Sopenharmony_ci .name = "gcc_camss_cpp_clk", 232862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 232962306a36Sopenharmony_ci &cpp_clk_src.clkr.hw, 233062306a36Sopenharmony_ci }, 233162306a36Sopenharmony_ci .num_parents = 1, 233262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 233362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 233462306a36Sopenharmony_ci }, 233562306a36Sopenharmony_ci }, 233662306a36Sopenharmony_ci}; 233762306a36Sopenharmony_ci 233862306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe0_clk = { 233962306a36Sopenharmony_ci .halt_reg = 0x58038, 234062306a36Sopenharmony_ci .clkr = { 234162306a36Sopenharmony_ci .enable_reg = 0x58038, 234262306a36Sopenharmony_ci .enable_mask = BIT(0), 234362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 234462306a36Sopenharmony_ci .name = "gcc_camss_vfe0_clk", 234562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 234662306a36Sopenharmony_ci &vfe0_clk_src.clkr.hw, 234762306a36Sopenharmony_ci }, 234862306a36Sopenharmony_ci .num_parents = 1, 234962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 235062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 235162306a36Sopenharmony_ci }, 235262306a36Sopenharmony_ci }, 235362306a36Sopenharmony_ci}; 235462306a36Sopenharmony_ci 235562306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe_ahb_clk = { 235662306a36Sopenharmony_ci .halt_reg = 0x58044, 235762306a36Sopenharmony_ci .clkr = { 235862306a36Sopenharmony_ci .enable_reg = 0x58044, 235962306a36Sopenharmony_ci .enable_mask = BIT(0), 236062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 236162306a36Sopenharmony_ci .name = "gcc_camss_vfe_ahb_clk", 236262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 236362306a36Sopenharmony_ci &camss_ahb_clk_src.clkr.hw, 236462306a36Sopenharmony_ci }, 236562306a36Sopenharmony_ci .num_parents = 1, 236662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 236762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 236862306a36Sopenharmony_ci }, 236962306a36Sopenharmony_ci }, 237062306a36Sopenharmony_ci}; 237162306a36Sopenharmony_ci 237262306a36Sopenharmony_cistatic struct clk_branch gcc_camss_vfe_axi_clk = { 237362306a36Sopenharmony_ci .halt_reg = 0x58048, 237462306a36Sopenharmony_ci .clkr = { 237562306a36Sopenharmony_ci .enable_reg = 0x58048, 237662306a36Sopenharmony_ci .enable_mask = BIT(0), 237762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 237862306a36Sopenharmony_ci .name = "gcc_camss_vfe_axi_clk", 237962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 238062306a36Sopenharmony_ci &system_noc_bfdcd_clk_src.clkr.hw, 238162306a36Sopenharmony_ci }, 238262306a36Sopenharmony_ci .num_parents = 1, 238362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 238462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 238562306a36Sopenharmony_ci }, 238662306a36Sopenharmony_ci }, 238762306a36Sopenharmony_ci}; 238862306a36Sopenharmony_ci 238962306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_ahb_clk = { 239062306a36Sopenharmony_ci .halt_reg = 0x16024, 239162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 239262306a36Sopenharmony_ci .clkr = { 239362306a36Sopenharmony_ci .enable_reg = 0x45004, 239462306a36Sopenharmony_ci .enable_mask = BIT(0), 239562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 239662306a36Sopenharmony_ci .name = "gcc_crypto_ahb_clk", 239762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 239862306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 239962306a36Sopenharmony_ci }, 240062306a36Sopenharmony_ci .num_parents = 1, 240162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 240262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 240362306a36Sopenharmony_ci }, 240462306a36Sopenharmony_ci }, 240562306a36Sopenharmony_ci}; 240662306a36Sopenharmony_ci 240762306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_axi_clk = { 240862306a36Sopenharmony_ci .halt_reg = 0x16020, 240962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 241062306a36Sopenharmony_ci .clkr = { 241162306a36Sopenharmony_ci .enable_reg = 0x45004, 241262306a36Sopenharmony_ci .enable_mask = BIT(1), 241362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 241462306a36Sopenharmony_ci .name = "gcc_crypto_axi_clk", 241562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 241662306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 241762306a36Sopenharmony_ci }, 241862306a36Sopenharmony_ci .num_parents = 1, 241962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 242062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 242162306a36Sopenharmony_ci }, 242262306a36Sopenharmony_ci }, 242362306a36Sopenharmony_ci}; 242462306a36Sopenharmony_ci 242562306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_clk = { 242662306a36Sopenharmony_ci .halt_reg = 0x1601c, 242762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 242862306a36Sopenharmony_ci .clkr = { 242962306a36Sopenharmony_ci .enable_reg = 0x45004, 243062306a36Sopenharmony_ci .enable_mask = BIT(2), 243162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 243262306a36Sopenharmony_ci .name = "gcc_crypto_clk", 243362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 243462306a36Sopenharmony_ci &crypto_clk_src.clkr.hw, 243562306a36Sopenharmony_ci }, 243662306a36Sopenharmony_ci .num_parents = 1, 243762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 243862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 243962306a36Sopenharmony_ci }, 244062306a36Sopenharmony_ci }, 244162306a36Sopenharmony_ci}; 244262306a36Sopenharmony_ci 244362306a36Sopenharmony_cistatic struct clk_branch gcc_oxili_gmem_clk = { 244462306a36Sopenharmony_ci .halt_reg = 0x59024, 244562306a36Sopenharmony_ci .clkr = { 244662306a36Sopenharmony_ci .enable_reg = 0x59024, 244762306a36Sopenharmony_ci .enable_mask = BIT(0), 244862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 244962306a36Sopenharmony_ci .name = "gcc_oxili_gmem_clk", 245062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 245162306a36Sopenharmony_ci &gfx3d_clk_src.clkr.hw, 245262306a36Sopenharmony_ci }, 245362306a36Sopenharmony_ci .num_parents = 1, 245462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 245562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 245662306a36Sopenharmony_ci }, 245762306a36Sopenharmony_ci }, 245862306a36Sopenharmony_ci}; 245962306a36Sopenharmony_ci 246062306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = { 246162306a36Sopenharmony_ci .halt_reg = 0x08000, 246262306a36Sopenharmony_ci .clkr = { 246362306a36Sopenharmony_ci .enable_reg = 0x08000, 246462306a36Sopenharmony_ci .enable_mask = BIT(0), 246562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 246662306a36Sopenharmony_ci .name = "gcc_gp1_clk", 246762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 246862306a36Sopenharmony_ci &gp1_clk_src.clkr.hw, 246962306a36Sopenharmony_ci }, 247062306a36Sopenharmony_ci .num_parents = 1, 247162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 247262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 247362306a36Sopenharmony_ci }, 247462306a36Sopenharmony_ci }, 247562306a36Sopenharmony_ci}; 247662306a36Sopenharmony_ci 247762306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = { 247862306a36Sopenharmony_ci .halt_reg = 0x09000, 247962306a36Sopenharmony_ci .clkr = { 248062306a36Sopenharmony_ci .enable_reg = 0x09000, 248162306a36Sopenharmony_ci .enable_mask = BIT(0), 248262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 248362306a36Sopenharmony_ci .name = "gcc_gp2_clk", 248462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 248562306a36Sopenharmony_ci &gp2_clk_src.clkr.hw, 248662306a36Sopenharmony_ci }, 248762306a36Sopenharmony_ci .num_parents = 1, 248862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 248962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 249062306a36Sopenharmony_ci }, 249162306a36Sopenharmony_ci }, 249262306a36Sopenharmony_ci}; 249362306a36Sopenharmony_ci 249462306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = { 249562306a36Sopenharmony_ci .halt_reg = 0x0a000, 249662306a36Sopenharmony_ci .clkr = { 249762306a36Sopenharmony_ci .enable_reg = 0x0a000, 249862306a36Sopenharmony_ci .enable_mask = BIT(0), 249962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 250062306a36Sopenharmony_ci .name = "gcc_gp3_clk", 250162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 250262306a36Sopenharmony_ci &gp3_clk_src.clkr.hw, 250362306a36Sopenharmony_ci }, 250462306a36Sopenharmony_ci .num_parents = 1, 250562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 250662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 250762306a36Sopenharmony_ci }, 250862306a36Sopenharmony_ci }, 250962306a36Sopenharmony_ci}; 251062306a36Sopenharmony_ci 251162306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_ahb_clk = { 251262306a36Sopenharmony_ci .halt_reg = 0x4d07c, 251362306a36Sopenharmony_ci .clkr = { 251462306a36Sopenharmony_ci .enable_reg = 0x4d07c, 251562306a36Sopenharmony_ci .enable_mask = BIT(0), 251662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 251762306a36Sopenharmony_ci .name = "gcc_mdss_ahb_clk", 251862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 251962306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 252062306a36Sopenharmony_ci }, 252162306a36Sopenharmony_ci .num_parents = 1, 252262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 252362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 252462306a36Sopenharmony_ci }, 252562306a36Sopenharmony_ci }, 252662306a36Sopenharmony_ci}; 252762306a36Sopenharmony_ci 252862306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_axi_clk = { 252962306a36Sopenharmony_ci .halt_reg = 0x4d080, 253062306a36Sopenharmony_ci .clkr = { 253162306a36Sopenharmony_ci .enable_reg = 0x4d080, 253262306a36Sopenharmony_ci .enable_mask = BIT(0), 253362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 253462306a36Sopenharmony_ci .name = "gcc_mdss_axi_clk", 253562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 253662306a36Sopenharmony_ci &system_noc_bfdcd_clk_src.clkr.hw, 253762306a36Sopenharmony_ci }, 253862306a36Sopenharmony_ci .num_parents = 1, 253962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 254062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 254162306a36Sopenharmony_ci }, 254262306a36Sopenharmony_ci }, 254362306a36Sopenharmony_ci}; 254462306a36Sopenharmony_ci 254562306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_byte0_clk = { 254662306a36Sopenharmony_ci .halt_reg = 0x4d094, 254762306a36Sopenharmony_ci .clkr = { 254862306a36Sopenharmony_ci .enable_reg = 0x4d094, 254962306a36Sopenharmony_ci .enable_mask = BIT(0), 255062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 255162306a36Sopenharmony_ci .name = "gcc_mdss_byte0_clk", 255262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 255362306a36Sopenharmony_ci &byte0_clk_src.clkr.hw, 255462306a36Sopenharmony_ci }, 255562306a36Sopenharmony_ci .num_parents = 1, 255662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 255762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 255862306a36Sopenharmony_ci }, 255962306a36Sopenharmony_ci }, 256062306a36Sopenharmony_ci}; 256162306a36Sopenharmony_ci 256262306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_esc0_clk = { 256362306a36Sopenharmony_ci .halt_reg = 0x4d098, 256462306a36Sopenharmony_ci .clkr = { 256562306a36Sopenharmony_ci .enable_reg = 0x4d098, 256662306a36Sopenharmony_ci .enable_mask = BIT(0), 256762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 256862306a36Sopenharmony_ci .name = "gcc_mdss_esc0_clk", 256962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 257062306a36Sopenharmony_ci &esc0_clk_src.clkr.hw, 257162306a36Sopenharmony_ci }, 257262306a36Sopenharmony_ci .num_parents = 1, 257362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 257462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 257562306a36Sopenharmony_ci }, 257662306a36Sopenharmony_ci }, 257762306a36Sopenharmony_ci}; 257862306a36Sopenharmony_ci 257962306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_mdp_clk = { 258062306a36Sopenharmony_ci .halt_reg = 0x4D088, 258162306a36Sopenharmony_ci .clkr = { 258262306a36Sopenharmony_ci .enable_reg = 0x4D088, 258362306a36Sopenharmony_ci .enable_mask = BIT(0), 258462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 258562306a36Sopenharmony_ci .name = "gcc_mdss_mdp_clk", 258662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 258762306a36Sopenharmony_ci &mdp_clk_src.clkr.hw, 258862306a36Sopenharmony_ci }, 258962306a36Sopenharmony_ci .num_parents = 1, 259062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 259162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 259262306a36Sopenharmony_ci }, 259362306a36Sopenharmony_ci }, 259462306a36Sopenharmony_ci}; 259562306a36Sopenharmony_ci 259662306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_pclk0_clk = { 259762306a36Sopenharmony_ci .halt_reg = 0x4d084, 259862306a36Sopenharmony_ci .clkr = { 259962306a36Sopenharmony_ci .enable_reg = 0x4d084, 260062306a36Sopenharmony_ci .enable_mask = BIT(0), 260162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 260262306a36Sopenharmony_ci .name = "gcc_mdss_pclk0_clk", 260362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 260462306a36Sopenharmony_ci &pclk0_clk_src.clkr.hw, 260562306a36Sopenharmony_ci }, 260662306a36Sopenharmony_ci .num_parents = 1, 260762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 260862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 260962306a36Sopenharmony_ci }, 261062306a36Sopenharmony_ci }, 261162306a36Sopenharmony_ci}; 261262306a36Sopenharmony_ci 261362306a36Sopenharmony_cistatic struct clk_branch gcc_mdss_vsync_clk = { 261462306a36Sopenharmony_ci .halt_reg = 0x4d090, 261562306a36Sopenharmony_ci .clkr = { 261662306a36Sopenharmony_ci .enable_reg = 0x4d090, 261762306a36Sopenharmony_ci .enable_mask = BIT(0), 261862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 261962306a36Sopenharmony_ci .name = "gcc_mdss_vsync_clk", 262062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 262162306a36Sopenharmony_ci &vsync_clk_src.clkr.hw, 262262306a36Sopenharmony_ci }, 262362306a36Sopenharmony_ci .num_parents = 1, 262462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 262562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 262662306a36Sopenharmony_ci }, 262762306a36Sopenharmony_ci }, 262862306a36Sopenharmony_ci}; 262962306a36Sopenharmony_ci 263062306a36Sopenharmony_cistatic struct clk_branch gcc_mss_cfg_ahb_clk = { 263162306a36Sopenharmony_ci .halt_reg = 0x49000, 263262306a36Sopenharmony_ci .clkr = { 263362306a36Sopenharmony_ci .enable_reg = 0x49000, 263462306a36Sopenharmony_ci .enable_mask = BIT(0), 263562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 263662306a36Sopenharmony_ci .name = "gcc_mss_cfg_ahb_clk", 263762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 263862306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 263962306a36Sopenharmony_ci }, 264062306a36Sopenharmony_ci .num_parents = 1, 264162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 264262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 264362306a36Sopenharmony_ci }, 264462306a36Sopenharmony_ci }, 264562306a36Sopenharmony_ci}; 264662306a36Sopenharmony_ci 264762306a36Sopenharmony_cistatic struct clk_branch gcc_oxili_ahb_clk = { 264862306a36Sopenharmony_ci .halt_reg = 0x59028, 264962306a36Sopenharmony_ci .clkr = { 265062306a36Sopenharmony_ci .enable_reg = 0x59028, 265162306a36Sopenharmony_ci .enable_mask = BIT(0), 265262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 265362306a36Sopenharmony_ci .name = "gcc_oxili_ahb_clk", 265462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 265562306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 265662306a36Sopenharmony_ci }, 265762306a36Sopenharmony_ci .num_parents = 1, 265862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 265962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 266062306a36Sopenharmony_ci }, 266162306a36Sopenharmony_ci }, 266262306a36Sopenharmony_ci}; 266362306a36Sopenharmony_ci 266462306a36Sopenharmony_cistatic struct clk_branch gcc_oxili_gfx3d_clk = { 266562306a36Sopenharmony_ci .halt_reg = 0x59020, 266662306a36Sopenharmony_ci .clkr = { 266762306a36Sopenharmony_ci .enable_reg = 0x59020, 266862306a36Sopenharmony_ci .enable_mask = BIT(0), 266962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 267062306a36Sopenharmony_ci .name = "gcc_oxili_gfx3d_clk", 267162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 267262306a36Sopenharmony_ci &gfx3d_clk_src.clkr.hw, 267362306a36Sopenharmony_ci }, 267462306a36Sopenharmony_ci .num_parents = 1, 267562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 267662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 267762306a36Sopenharmony_ci }, 267862306a36Sopenharmony_ci }, 267962306a36Sopenharmony_ci}; 268062306a36Sopenharmony_ci 268162306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = { 268262306a36Sopenharmony_ci .halt_reg = 0x4400c, 268362306a36Sopenharmony_ci .clkr = { 268462306a36Sopenharmony_ci .enable_reg = 0x4400c, 268562306a36Sopenharmony_ci .enable_mask = BIT(0), 268662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 268762306a36Sopenharmony_ci .name = "gcc_pdm2_clk", 268862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 268962306a36Sopenharmony_ci &pdm2_clk_src.clkr.hw, 269062306a36Sopenharmony_ci }, 269162306a36Sopenharmony_ci .num_parents = 1, 269262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 269362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 269462306a36Sopenharmony_ci }, 269562306a36Sopenharmony_ci }, 269662306a36Sopenharmony_ci}; 269762306a36Sopenharmony_ci 269862306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = { 269962306a36Sopenharmony_ci .halt_reg = 0x44004, 270062306a36Sopenharmony_ci .clkr = { 270162306a36Sopenharmony_ci .enable_reg = 0x44004, 270262306a36Sopenharmony_ci .enable_mask = BIT(0), 270362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 270462306a36Sopenharmony_ci .name = "gcc_pdm_ahb_clk", 270562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 270662306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 270762306a36Sopenharmony_ci }, 270862306a36Sopenharmony_ci .num_parents = 1, 270962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 271062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 271162306a36Sopenharmony_ci }, 271262306a36Sopenharmony_ci }, 271362306a36Sopenharmony_ci}; 271462306a36Sopenharmony_ci 271562306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = { 271662306a36Sopenharmony_ci .halt_reg = 0x13004, 271762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 271862306a36Sopenharmony_ci .clkr = { 271962306a36Sopenharmony_ci .enable_reg = 0x45004, 272062306a36Sopenharmony_ci .enable_mask = BIT(8), 272162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 272262306a36Sopenharmony_ci .name = "gcc_prng_ahb_clk", 272362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 272462306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 272562306a36Sopenharmony_ci }, 272662306a36Sopenharmony_ci .num_parents = 1, 272762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 272862306a36Sopenharmony_ci }, 272962306a36Sopenharmony_ci }, 273062306a36Sopenharmony_ci}; 273162306a36Sopenharmony_ci 273262306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = { 273362306a36Sopenharmony_ci .halt_reg = 0x4201c, 273462306a36Sopenharmony_ci .clkr = { 273562306a36Sopenharmony_ci .enable_reg = 0x4201c, 273662306a36Sopenharmony_ci .enable_mask = BIT(0), 273762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 273862306a36Sopenharmony_ci .name = "gcc_sdcc1_ahb_clk", 273962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 274062306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 274162306a36Sopenharmony_ci }, 274262306a36Sopenharmony_ci .num_parents = 1, 274362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 274462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 274562306a36Sopenharmony_ci }, 274662306a36Sopenharmony_ci }, 274762306a36Sopenharmony_ci}; 274862306a36Sopenharmony_ci 274962306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = { 275062306a36Sopenharmony_ci .halt_reg = 0x42018, 275162306a36Sopenharmony_ci .clkr = { 275262306a36Sopenharmony_ci .enable_reg = 0x42018, 275362306a36Sopenharmony_ci .enable_mask = BIT(0), 275462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 275562306a36Sopenharmony_ci .name = "gcc_sdcc1_apps_clk", 275662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 275762306a36Sopenharmony_ci &sdcc1_apps_clk_src.clkr.hw, 275862306a36Sopenharmony_ci }, 275962306a36Sopenharmony_ci .num_parents = 1, 276062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 276162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 276262306a36Sopenharmony_ci }, 276362306a36Sopenharmony_ci }, 276462306a36Sopenharmony_ci}; 276562306a36Sopenharmony_ci 276662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = { 276762306a36Sopenharmony_ci .halt_reg = 0x4301c, 276862306a36Sopenharmony_ci .clkr = { 276962306a36Sopenharmony_ci .enable_reg = 0x4301c, 277062306a36Sopenharmony_ci .enable_mask = BIT(0), 277162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 277262306a36Sopenharmony_ci .name = "gcc_sdcc2_ahb_clk", 277362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 277462306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 277562306a36Sopenharmony_ci }, 277662306a36Sopenharmony_ci .num_parents = 1, 277762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 277862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 277962306a36Sopenharmony_ci }, 278062306a36Sopenharmony_ci }, 278162306a36Sopenharmony_ci}; 278262306a36Sopenharmony_ci 278362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = { 278462306a36Sopenharmony_ci .halt_reg = 0x43018, 278562306a36Sopenharmony_ci .clkr = { 278662306a36Sopenharmony_ci .enable_reg = 0x43018, 278762306a36Sopenharmony_ci .enable_mask = BIT(0), 278862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 278962306a36Sopenharmony_ci .name = "gcc_sdcc2_apps_clk", 279062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 279162306a36Sopenharmony_ci &sdcc2_apps_clk_src.clkr.hw, 279262306a36Sopenharmony_ci }, 279362306a36Sopenharmony_ci .num_parents = 1, 279462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 279562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 279662306a36Sopenharmony_ci }, 279762306a36Sopenharmony_ci }, 279862306a36Sopenharmony_ci}; 279962306a36Sopenharmony_ci 280062306a36Sopenharmony_cistatic struct clk_rcg2 bimc_ddr_clk_src = { 280162306a36Sopenharmony_ci .cmd_rcgr = 0x32004, 280262306a36Sopenharmony_ci .hid_width = 5, 280362306a36Sopenharmony_ci .parent_map = gcc_xo_gpll0_bimc_map, 280462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 280562306a36Sopenharmony_ci .name = "bimc_ddr_clk_src", 280662306a36Sopenharmony_ci .parent_data = gcc_xo_gpll0_bimc, 280762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc), 280862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 280962306a36Sopenharmony_ci .flags = CLK_GET_RATE_NOCACHE, 281062306a36Sopenharmony_ci }, 281162306a36Sopenharmony_ci}; 281262306a36Sopenharmony_ci 281362306a36Sopenharmony_cistatic struct clk_branch gcc_mss_q6_bimc_axi_clk = { 281462306a36Sopenharmony_ci .halt_reg = 0x49004, 281562306a36Sopenharmony_ci .clkr = { 281662306a36Sopenharmony_ci .enable_reg = 0x49004, 281762306a36Sopenharmony_ci .enable_mask = BIT(0), 281862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 281962306a36Sopenharmony_ci .name = "gcc_mss_q6_bimc_axi_clk", 282062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 282162306a36Sopenharmony_ci &bimc_ddr_clk_src.clkr.hw, 282262306a36Sopenharmony_ci }, 282362306a36Sopenharmony_ci .num_parents = 1, 282462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 282562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 282662306a36Sopenharmony_ci }, 282762306a36Sopenharmony_ci }, 282862306a36Sopenharmony_ci}; 282962306a36Sopenharmony_ci 283062306a36Sopenharmony_cistatic struct clk_branch gcc_apss_tcu_clk = { 283162306a36Sopenharmony_ci .halt_reg = 0x12018, 283262306a36Sopenharmony_ci .clkr = { 283362306a36Sopenharmony_ci .enable_reg = 0x4500c, 283462306a36Sopenharmony_ci .enable_mask = BIT(1), 283562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 283662306a36Sopenharmony_ci .name = "gcc_apss_tcu_clk", 283762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 283862306a36Sopenharmony_ci &bimc_ddr_clk_src.clkr.hw, 283962306a36Sopenharmony_ci }, 284062306a36Sopenharmony_ci .num_parents = 1, 284162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 284262306a36Sopenharmony_ci }, 284362306a36Sopenharmony_ci }, 284462306a36Sopenharmony_ci}; 284562306a36Sopenharmony_ci 284662306a36Sopenharmony_cistatic struct clk_branch gcc_gfx_tcu_clk = { 284762306a36Sopenharmony_ci .halt_reg = 0x12020, 284862306a36Sopenharmony_ci .clkr = { 284962306a36Sopenharmony_ci .enable_reg = 0x4500c, 285062306a36Sopenharmony_ci .enable_mask = BIT(2), 285162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 285262306a36Sopenharmony_ci .name = "gcc_gfx_tcu_clk", 285362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 285462306a36Sopenharmony_ci &bimc_ddr_clk_src.clkr.hw, 285562306a36Sopenharmony_ci }, 285662306a36Sopenharmony_ci .num_parents = 1, 285762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 285862306a36Sopenharmony_ci }, 285962306a36Sopenharmony_ci }, 286062306a36Sopenharmony_ci}; 286162306a36Sopenharmony_ci 286262306a36Sopenharmony_cistatic struct clk_branch gcc_gtcu_ahb_clk = { 286362306a36Sopenharmony_ci .halt_reg = 0x12044, 286462306a36Sopenharmony_ci .clkr = { 286562306a36Sopenharmony_ci .enable_reg = 0x4500c, 286662306a36Sopenharmony_ci .enable_mask = BIT(13), 286762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 286862306a36Sopenharmony_ci .name = "gcc_gtcu_ahb_clk", 286962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 287062306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 287162306a36Sopenharmony_ci }, 287262306a36Sopenharmony_ci .num_parents = 1, 287362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 287462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 287562306a36Sopenharmony_ci }, 287662306a36Sopenharmony_ci }, 287762306a36Sopenharmony_ci}; 287862306a36Sopenharmony_ci 287962306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_gfx_clk = { 288062306a36Sopenharmony_ci .halt_reg = 0x31024, 288162306a36Sopenharmony_ci .clkr = { 288262306a36Sopenharmony_ci .enable_reg = 0x31024, 288362306a36Sopenharmony_ci .enable_mask = BIT(0), 288462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 288562306a36Sopenharmony_ci .name = "gcc_bimc_gfx_clk", 288662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 288762306a36Sopenharmony_ci &bimc_gpu_clk_src.clkr.hw, 288862306a36Sopenharmony_ci }, 288962306a36Sopenharmony_ci .num_parents = 1, 289062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 289162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 289262306a36Sopenharmony_ci }, 289362306a36Sopenharmony_ci }, 289462306a36Sopenharmony_ci}; 289562306a36Sopenharmony_ci 289662306a36Sopenharmony_cistatic struct clk_branch gcc_bimc_gpu_clk = { 289762306a36Sopenharmony_ci .halt_reg = 0x31040, 289862306a36Sopenharmony_ci .clkr = { 289962306a36Sopenharmony_ci .enable_reg = 0x31040, 290062306a36Sopenharmony_ci .enable_mask = BIT(0), 290162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 290262306a36Sopenharmony_ci .name = "gcc_bimc_gpu_clk", 290362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 290462306a36Sopenharmony_ci &bimc_gpu_clk_src.clkr.hw, 290562306a36Sopenharmony_ci }, 290662306a36Sopenharmony_ci .num_parents = 1, 290762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 290862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 290962306a36Sopenharmony_ci }, 291062306a36Sopenharmony_ci }, 291162306a36Sopenharmony_ci}; 291262306a36Sopenharmony_ci 291362306a36Sopenharmony_cistatic struct clk_branch gcc_jpeg_tbu_clk = { 291462306a36Sopenharmony_ci .halt_reg = 0x12034, 291562306a36Sopenharmony_ci .clkr = { 291662306a36Sopenharmony_ci .enable_reg = 0x4500c, 291762306a36Sopenharmony_ci .enable_mask = BIT(10), 291862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 291962306a36Sopenharmony_ci .name = "gcc_jpeg_tbu_clk", 292062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 292162306a36Sopenharmony_ci &system_noc_bfdcd_clk_src.clkr.hw, 292262306a36Sopenharmony_ci }, 292362306a36Sopenharmony_ci .num_parents = 1, 292462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 292562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 292662306a36Sopenharmony_ci }, 292762306a36Sopenharmony_ci }, 292862306a36Sopenharmony_ci}; 292962306a36Sopenharmony_ci 293062306a36Sopenharmony_cistatic struct clk_branch gcc_mdp_tbu_clk = { 293162306a36Sopenharmony_ci .halt_reg = 0x1201c, 293262306a36Sopenharmony_ci .clkr = { 293362306a36Sopenharmony_ci .enable_reg = 0x4500c, 293462306a36Sopenharmony_ci .enable_mask = BIT(4), 293562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 293662306a36Sopenharmony_ci .name = "gcc_mdp_tbu_clk", 293762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 293862306a36Sopenharmony_ci &system_noc_bfdcd_clk_src.clkr.hw, 293962306a36Sopenharmony_ci }, 294062306a36Sopenharmony_ci .num_parents = 1, 294162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 294262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 294362306a36Sopenharmony_ci }, 294462306a36Sopenharmony_ci }, 294562306a36Sopenharmony_ci}; 294662306a36Sopenharmony_ci 294762306a36Sopenharmony_cistatic struct clk_branch gcc_smmu_cfg_clk = { 294862306a36Sopenharmony_ci .halt_reg = 0x12038, 294962306a36Sopenharmony_ci .clkr = { 295062306a36Sopenharmony_ci .enable_reg = 0x4500c, 295162306a36Sopenharmony_ci .enable_mask = BIT(12), 295262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 295362306a36Sopenharmony_ci .name = "gcc_smmu_cfg_clk", 295462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 295562306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 295662306a36Sopenharmony_ci }, 295762306a36Sopenharmony_ci .num_parents = 1, 295862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 295962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 296062306a36Sopenharmony_ci }, 296162306a36Sopenharmony_ci }, 296262306a36Sopenharmony_ci}; 296362306a36Sopenharmony_ci 296462306a36Sopenharmony_cistatic struct clk_branch gcc_venus_tbu_clk = { 296562306a36Sopenharmony_ci .halt_reg = 0x12014, 296662306a36Sopenharmony_ci .clkr = { 296762306a36Sopenharmony_ci .enable_reg = 0x4500c, 296862306a36Sopenharmony_ci .enable_mask = BIT(5), 296962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 297062306a36Sopenharmony_ci .name = "gcc_venus_tbu_clk", 297162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 297262306a36Sopenharmony_ci &system_noc_bfdcd_clk_src.clkr.hw, 297362306a36Sopenharmony_ci }, 297462306a36Sopenharmony_ci .num_parents = 1, 297562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 297662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 297762306a36Sopenharmony_ci }, 297862306a36Sopenharmony_ci }, 297962306a36Sopenharmony_ci}; 298062306a36Sopenharmony_ci 298162306a36Sopenharmony_cistatic struct clk_branch gcc_vfe_tbu_clk = { 298262306a36Sopenharmony_ci .halt_reg = 0x1203c, 298362306a36Sopenharmony_ci .clkr = { 298462306a36Sopenharmony_ci .enable_reg = 0x4500c, 298562306a36Sopenharmony_ci .enable_mask = BIT(9), 298662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 298762306a36Sopenharmony_ci .name = "gcc_vfe_tbu_clk", 298862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 298962306a36Sopenharmony_ci &system_noc_bfdcd_clk_src.clkr.hw, 299062306a36Sopenharmony_ci }, 299162306a36Sopenharmony_ci .num_parents = 1, 299262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 299362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 299462306a36Sopenharmony_ci }, 299562306a36Sopenharmony_ci }, 299662306a36Sopenharmony_ci}; 299762306a36Sopenharmony_ci 299862306a36Sopenharmony_cistatic struct clk_branch gcc_usb2a_phy_sleep_clk = { 299962306a36Sopenharmony_ci .halt_reg = 0x4102c, 300062306a36Sopenharmony_ci .clkr = { 300162306a36Sopenharmony_ci .enable_reg = 0x4102c, 300262306a36Sopenharmony_ci .enable_mask = BIT(0), 300362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 300462306a36Sopenharmony_ci .name = "gcc_usb2a_phy_sleep_clk", 300562306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 300662306a36Sopenharmony_ci .fw_name = "sleep_clk", .name = "sleep_clk_src", 300762306a36Sopenharmony_ci }, 300862306a36Sopenharmony_ci .num_parents = 1, 300962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 301062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 301162306a36Sopenharmony_ci }, 301262306a36Sopenharmony_ci }, 301362306a36Sopenharmony_ci}; 301462306a36Sopenharmony_ci 301562306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_ahb_clk = { 301662306a36Sopenharmony_ci .halt_reg = 0x41008, 301762306a36Sopenharmony_ci .clkr = { 301862306a36Sopenharmony_ci .enable_reg = 0x41008, 301962306a36Sopenharmony_ci .enable_mask = BIT(0), 302062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 302162306a36Sopenharmony_ci .name = "gcc_usb_hs_ahb_clk", 302262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 302362306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 302462306a36Sopenharmony_ci }, 302562306a36Sopenharmony_ci .num_parents = 1, 302662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 302762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 302862306a36Sopenharmony_ci }, 302962306a36Sopenharmony_ci }, 303062306a36Sopenharmony_ci}; 303162306a36Sopenharmony_ci 303262306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_system_clk = { 303362306a36Sopenharmony_ci .halt_reg = 0x41004, 303462306a36Sopenharmony_ci .clkr = { 303562306a36Sopenharmony_ci .enable_reg = 0x41004, 303662306a36Sopenharmony_ci .enable_mask = BIT(0), 303762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 303862306a36Sopenharmony_ci .name = "gcc_usb_hs_system_clk", 303962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 304062306a36Sopenharmony_ci &usb_hs_system_clk_src.clkr.hw, 304162306a36Sopenharmony_ci }, 304262306a36Sopenharmony_ci .num_parents = 1, 304362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 304462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 304562306a36Sopenharmony_ci }, 304662306a36Sopenharmony_ci }, 304762306a36Sopenharmony_ci}; 304862306a36Sopenharmony_ci 304962306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_ahb_clk = { 305062306a36Sopenharmony_ci .halt_reg = 0x4c020, 305162306a36Sopenharmony_ci .clkr = { 305262306a36Sopenharmony_ci .enable_reg = 0x4c020, 305362306a36Sopenharmony_ci .enable_mask = BIT(0), 305462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 305562306a36Sopenharmony_ci .name = "gcc_venus0_ahb_clk", 305662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 305762306a36Sopenharmony_ci &pcnoc_bfdcd_clk_src.clkr.hw, 305862306a36Sopenharmony_ci }, 305962306a36Sopenharmony_ci .num_parents = 1, 306062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 306162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 306262306a36Sopenharmony_ci }, 306362306a36Sopenharmony_ci }, 306462306a36Sopenharmony_ci}; 306562306a36Sopenharmony_ci 306662306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_axi_clk = { 306762306a36Sopenharmony_ci .halt_reg = 0x4c024, 306862306a36Sopenharmony_ci .clkr = { 306962306a36Sopenharmony_ci .enable_reg = 0x4c024, 307062306a36Sopenharmony_ci .enable_mask = BIT(0), 307162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 307262306a36Sopenharmony_ci .name = "gcc_venus0_axi_clk", 307362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 307462306a36Sopenharmony_ci &system_noc_bfdcd_clk_src.clkr.hw, 307562306a36Sopenharmony_ci }, 307662306a36Sopenharmony_ci .num_parents = 1, 307762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 307862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 307962306a36Sopenharmony_ci }, 308062306a36Sopenharmony_ci }, 308162306a36Sopenharmony_ci}; 308262306a36Sopenharmony_ci 308362306a36Sopenharmony_cistatic struct clk_branch gcc_venus0_vcodec0_clk = { 308462306a36Sopenharmony_ci .halt_reg = 0x4c01c, 308562306a36Sopenharmony_ci .clkr = { 308662306a36Sopenharmony_ci .enable_reg = 0x4c01c, 308762306a36Sopenharmony_ci .enable_mask = BIT(0), 308862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 308962306a36Sopenharmony_ci .name = "gcc_venus0_vcodec0_clk", 309062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 309162306a36Sopenharmony_ci &vcodec0_clk_src.clkr.hw, 309262306a36Sopenharmony_ci }, 309362306a36Sopenharmony_ci .num_parents = 1, 309462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 309562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 309662306a36Sopenharmony_ci }, 309762306a36Sopenharmony_ci }, 309862306a36Sopenharmony_ci}; 309962306a36Sopenharmony_ci 310062306a36Sopenharmony_cistatic struct gdsc venus_gdsc = { 310162306a36Sopenharmony_ci .gdscr = 0x4c018, 310262306a36Sopenharmony_ci .pd = { 310362306a36Sopenharmony_ci .name = "venus", 310462306a36Sopenharmony_ci }, 310562306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 310662306a36Sopenharmony_ci}; 310762306a36Sopenharmony_ci 310862306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = { 310962306a36Sopenharmony_ci .gdscr = 0x4d078, 311062306a36Sopenharmony_ci .pd = { 311162306a36Sopenharmony_ci .name = "mdss", 311262306a36Sopenharmony_ci }, 311362306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 311462306a36Sopenharmony_ci}; 311562306a36Sopenharmony_ci 311662306a36Sopenharmony_cistatic struct gdsc jpeg_gdsc = { 311762306a36Sopenharmony_ci .gdscr = 0x5701c, 311862306a36Sopenharmony_ci .pd = { 311962306a36Sopenharmony_ci .name = "jpeg", 312062306a36Sopenharmony_ci }, 312162306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 312262306a36Sopenharmony_ci}; 312362306a36Sopenharmony_ci 312462306a36Sopenharmony_cistatic struct gdsc vfe_gdsc = { 312562306a36Sopenharmony_ci .gdscr = 0x58034, 312662306a36Sopenharmony_ci .pd = { 312762306a36Sopenharmony_ci .name = "vfe", 312862306a36Sopenharmony_ci }, 312962306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 313062306a36Sopenharmony_ci}; 313162306a36Sopenharmony_ci 313262306a36Sopenharmony_cistatic struct gdsc oxili_gdsc = { 313362306a36Sopenharmony_ci .gdscr = 0x5901c, 313462306a36Sopenharmony_ci .pd = { 313562306a36Sopenharmony_ci .name = "oxili", 313662306a36Sopenharmony_ci }, 313762306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 313862306a36Sopenharmony_ci}; 313962306a36Sopenharmony_ci 314062306a36Sopenharmony_cistatic struct clk_regmap *gcc_msm8916_clocks[] = { 314162306a36Sopenharmony_ci [GPLL0] = &gpll0.clkr, 314262306a36Sopenharmony_ci [GPLL0_VOTE] = &gpll0_vote, 314362306a36Sopenharmony_ci [BIMC_PLL] = &bimc_pll.clkr, 314462306a36Sopenharmony_ci [BIMC_PLL_VOTE] = &bimc_pll_vote, 314562306a36Sopenharmony_ci [GPLL1] = &gpll1.clkr, 314662306a36Sopenharmony_ci [GPLL1_VOTE] = &gpll1_vote, 314762306a36Sopenharmony_ci [GPLL2] = &gpll2.clkr, 314862306a36Sopenharmony_ci [GPLL2_VOTE] = &gpll2_vote, 314962306a36Sopenharmony_ci [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr, 315062306a36Sopenharmony_ci [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr, 315162306a36Sopenharmony_ci [CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr, 315262306a36Sopenharmony_ci [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr, 315362306a36Sopenharmony_ci [CSI0_CLK_SRC] = &csi0_clk_src.clkr, 315462306a36Sopenharmony_ci [CSI1_CLK_SRC] = &csi1_clk_src.clkr, 315562306a36Sopenharmony_ci [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr, 315662306a36Sopenharmony_ci [VFE0_CLK_SRC] = &vfe0_clk_src.clkr, 315762306a36Sopenharmony_ci [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr, 315862306a36Sopenharmony_ci [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr, 315962306a36Sopenharmony_ci [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr, 316062306a36Sopenharmony_ci [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr, 316162306a36Sopenharmony_ci [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr, 316262306a36Sopenharmony_ci [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr, 316362306a36Sopenharmony_ci [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr, 316462306a36Sopenharmony_ci [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr, 316562306a36Sopenharmony_ci [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr, 316662306a36Sopenharmony_ci [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr, 316762306a36Sopenharmony_ci [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr, 316862306a36Sopenharmony_ci [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr, 316962306a36Sopenharmony_ci [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr, 317062306a36Sopenharmony_ci [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr, 317162306a36Sopenharmony_ci [CCI_CLK_SRC] = &cci_clk_src.clkr, 317262306a36Sopenharmony_ci [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr, 317362306a36Sopenharmony_ci [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr, 317462306a36Sopenharmony_ci [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr, 317562306a36Sopenharmony_ci [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr, 317662306a36Sopenharmony_ci [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr, 317762306a36Sopenharmony_ci [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr, 317862306a36Sopenharmony_ci [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr, 317962306a36Sopenharmony_ci [CPP_CLK_SRC] = &cpp_clk_src.clkr, 318062306a36Sopenharmony_ci [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr, 318162306a36Sopenharmony_ci [GP1_CLK_SRC] = &gp1_clk_src.clkr, 318262306a36Sopenharmony_ci [GP2_CLK_SRC] = &gp2_clk_src.clkr, 318362306a36Sopenharmony_ci [GP3_CLK_SRC] = &gp3_clk_src.clkr, 318462306a36Sopenharmony_ci [BYTE0_CLK_SRC] = &byte0_clk_src.clkr, 318562306a36Sopenharmony_ci [ESC0_CLK_SRC] = &esc0_clk_src.clkr, 318662306a36Sopenharmony_ci [MDP_CLK_SRC] = &mdp_clk_src.clkr, 318762306a36Sopenharmony_ci [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr, 318862306a36Sopenharmony_ci [VSYNC_CLK_SRC] = &vsync_clk_src.clkr, 318962306a36Sopenharmony_ci [PDM2_CLK_SRC] = &pdm2_clk_src.clkr, 319062306a36Sopenharmony_ci [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr, 319162306a36Sopenharmony_ci [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr, 319262306a36Sopenharmony_ci [APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr, 319362306a36Sopenharmony_ci [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr, 319462306a36Sopenharmony_ci [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr, 319562306a36Sopenharmony_ci [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr, 319662306a36Sopenharmony_ci [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr, 319762306a36Sopenharmony_ci [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr, 319862306a36Sopenharmony_ci [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr, 319962306a36Sopenharmony_ci [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr, 320062306a36Sopenharmony_ci [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr, 320162306a36Sopenharmony_ci [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr, 320262306a36Sopenharmony_ci [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr, 320362306a36Sopenharmony_ci [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr, 320462306a36Sopenharmony_ci [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr, 320562306a36Sopenharmony_ci [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr, 320662306a36Sopenharmony_ci [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr, 320762306a36Sopenharmony_ci [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr, 320862306a36Sopenharmony_ci [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr, 320962306a36Sopenharmony_ci [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr, 321062306a36Sopenharmony_ci [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr, 321162306a36Sopenharmony_ci [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr, 321262306a36Sopenharmony_ci [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr, 321362306a36Sopenharmony_ci [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr, 321462306a36Sopenharmony_ci [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr, 321562306a36Sopenharmony_ci [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr, 321662306a36Sopenharmony_ci [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr, 321762306a36Sopenharmony_ci [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr, 321862306a36Sopenharmony_ci [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr, 321962306a36Sopenharmony_ci [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr, 322062306a36Sopenharmony_ci [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr, 322162306a36Sopenharmony_ci [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr, 322262306a36Sopenharmony_ci [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr, 322362306a36Sopenharmony_ci [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr, 322462306a36Sopenharmony_ci [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr, 322562306a36Sopenharmony_ci [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr, 322662306a36Sopenharmony_ci [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr, 322762306a36Sopenharmony_ci [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr, 322862306a36Sopenharmony_ci [GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr, 322962306a36Sopenharmony_ci [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr, 323062306a36Sopenharmony_ci [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr, 323162306a36Sopenharmony_ci [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr, 323262306a36Sopenharmony_ci [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr, 323362306a36Sopenharmony_ci [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr, 323462306a36Sopenharmony_ci [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr, 323562306a36Sopenharmony_ci [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr, 323662306a36Sopenharmony_ci [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr, 323762306a36Sopenharmony_ci [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr, 323862306a36Sopenharmony_ci [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr, 323962306a36Sopenharmony_ci [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr, 324062306a36Sopenharmony_ci [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr, 324162306a36Sopenharmony_ci [GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr, 324262306a36Sopenharmony_ci [GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr, 324362306a36Sopenharmony_ci [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr, 324462306a36Sopenharmony_ci [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr, 324562306a36Sopenharmony_ci [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr, 324662306a36Sopenharmony_ci [GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr, 324762306a36Sopenharmony_ci [GCC_GP1_CLK] = &gcc_gp1_clk.clkr, 324862306a36Sopenharmony_ci [GCC_GP2_CLK] = &gcc_gp2_clk.clkr, 324962306a36Sopenharmony_ci [GCC_GP3_CLK] = &gcc_gp3_clk.clkr, 325062306a36Sopenharmony_ci [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr, 325162306a36Sopenharmony_ci [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr, 325262306a36Sopenharmony_ci [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr, 325362306a36Sopenharmony_ci [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr, 325462306a36Sopenharmony_ci [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr, 325562306a36Sopenharmony_ci [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr, 325662306a36Sopenharmony_ci [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr, 325762306a36Sopenharmony_ci [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr, 325862306a36Sopenharmony_ci [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr, 325962306a36Sopenharmony_ci [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr, 326062306a36Sopenharmony_ci [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr, 326162306a36Sopenharmony_ci [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr, 326262306a36Sopenharmony_ci [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr, 326362306a36Sopenharmony_ci [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr, 326462306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr, 326562306a36Sopenharmony_ci [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr, 326662306a36Sopenharmony_ci [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr, 326762306a36Sopenharmony_ci [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr, 326862306a36Sopenharmony_ci [GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr, 326962306a36Sopenharmony_ci [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr, 327062306a36Sopenharmony_ci [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr, 327162306a36Sopenharmony_ci [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr, 327262306a36Sopenharmony_ci [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr, 327362306a36Sopenharmony_ci [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr, 327462306a36Sopenharmony_ci [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr, 327562306a36Sopenharmony_ci [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr, 327662306a36Sopenharmony_ci [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr, 327762306a36Sopenharmony_ci [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr, 327862306a36Sopenharmony_ci [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr, 327962306a36Sopenharmony_ci [BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr, 328062306a36Sopenharmony_ci [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr, 328162306a36Sopenharmony_ci [GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr, 328262306a36Sopenharmony_ci [BIMC_GPU_CLK_SRC] = &bimc_gpu_clk_src.clkr, 328362306a36Sopenharmony_ci [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr, 328462306a36Sopenharmony_ci [GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr, 328562306a36Sopenharmony_ci [ULTAUDIO_AHBFABRIC_CLK_SRC] = &ultaudio_ahbfabric_clk_src.clkr, 328662306a36Sopenharmony_ci [ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC] = &ultaudio_lpaif_pri_i2s_clk_src.clkr, 328762306a36Sopenharmony_ci [ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC] = &ultaudio_lpaif_sec_i2s_clk_src.clkr, 328862306a36Sopenharmony_ci [ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC] = &ultaudio_lpaif_aux_i2s_clk_src.clkr, 328962306a36Sopenharmony_ci [ULTAUDIO_XO_CLK_SRC] = &ultaudio_xo_clk_src.clkr, 329062306a36Sopenharmony_ci [CODEC_DIGCODEC_CLK_SRC] = &codec_digcodec_clk_src.clkr, 329162306a36Sopenharmony_ci [GCC_ULTAUDIO_PCNOC_MPORT_CLK] = &gcc_ultaudio_pcnoc_mport_clk.clkr, 329262306a36Sopenharmony_ci [GCC_ULTAUDIO_PCNOC_SWAY_CLK] = &gcc_ultaudio_pcnoc_sway_clk.clkr, 329362306a36Sopenharmony_ci [GCC_ULTAUDIO_AVSYNC_XO_CLK] = &gcc_ultaudio_avsync_xo_clk.clkr, 329462306a36Sopenharmony_ci [GCC_ULTAUDIO_STC_XO_CLK] = &gcc_ultaudio_stc_xo_clk.clkr, 329562306a36Sopenharmony_ci [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_clk.clkr, 329662306a36Sopenharmony_ci [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_lpm_clk.clkr, 329762306a36Sopenharmony_ci [GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK] = &gcc_ultaudio_lpaif_pri_i2s_clk.clkr, 329862306a36Sopenharmony_ci [GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK] = &gcc_ultaudio_lpaif_sec_i2s_clk.clkr, 329962306a36Sopenharmony_ci [GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK] = &gcc_ultaudio_lpaif_aux_i2s_clk.clkr, 330062306a36Sopenharmony_ci [GCC_CODEC_DIGCODEC_CLK] = &gcc_codec_digcodec_clk.clkr, 330162306a36Sopenharmony_ci [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr, 330262306a36Sopenharmony_ci}; 330362306a36Sopenharmony_ci 330462306a36Sopenharmony_cistatic struct gdsc *gcc_msm8916_gdscs[] = { 330562306a36Sopenharmony_ci [VENUS_GDSC] = &venus_gdsc, 330662306a36Sopenharmony_ci [MDSS_GDSC] = &mdss_gdsc, 330762306a36Sopenharmony_ci [JPEG_GDSC] = &jpeg_gdsc, 330862306a36Sopenharmony_ci [VFE_GDSC] = &vfe_gdsc, 330962306a36Sopenharmony_ci [OXILI_GDSC] = &oxili_gdsc, 331062306a36Sopenharmony_ci}; 331162306a36Sopenharmony_ci 331262306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_msm8916_resets[] = { 331362306a36Sopenharmony_ci [GCC_BLSP1_BCR] = { 0x01000 }, 331462306a36Sopenharmony_ci [GCC_BLSP1_QUP1_BCR] = { 0x02000 }, 331562306a36Sopenharmony_ci [GCC_BLSP1_UART1_BCR] = { 0x02038 }, 331662306a36Sopenharmony_ci [GCC_BLSP1_QUP2_BCR] = { 0x03008 }, 331762306a36Sopenharmony_ci [GCC_BLSP1_UART2_BCR] = { 0x03028 }, 331862306a36Sopenharmony_ci [GCC_BLSP1_QUP3_BCR] = { 0x04018 }, 331962306a36Sopenharmony_ci [GCC_BLSP1_QUP4_BCR] = { 0x05018 }, 332062306a36Sopenharmony_ci [GCC_BLSP1_QUP5_BCR] = { 0x06018 }, 332162306a36Sopenharmony_ci [GCC_BLSP1_QUP6_BCR] = { 0x07018 }, 332262306a36Sopenharmony_ci [GCC_IMEM_BCR] = { 0x0e000 }, 332362306a36Sopenharmony_ci [GCC_SMMU_BCR] = { 0x12000 }, 332462306a36Sopenharmony_ci [GCC_APSS_TCU_BCR] = { 0x12050 }, 332562306a36Sopenharmony_ci [GCC_SMMU_XPU_BCR] = { 0x12054 }, 332662306a36Sopenharmony_ci [GCC_PCNOC_TBU_BCR] = { 0x12058 }, 332762306a36Sopenharmony_ci [GCC_PRNG_BCR] = { 0x13000 }, 332862306a36Sopenharmony_ci [GCC_BOOT_ROM_BCR] = { 0x13008 }, 332962306a36Sopenharmony_ci [GCC_CRYPTO_BCR] = { 0x16000 }, 333062306a36Sopenharmony_ci [GCC_SEC_CTRL_BCR] = { 0x1a000 }, 333162306a36Sopenharmony_ci [GCC_AUDIO_CORE_BCR] = { 0x1c008 }, 333262306a36Sopenharmony_ci [GCC_ULT_AUDIO_BCR] = { 0x1c0b4 }, 333362306a36Sopenharmony_ci [GCC_DEHR_BCR] = { 0x1f000 }, 333462306a36Sopenharmony_ci [GCC_SYSTEM_NOC_BCR] = { 0x26000 }, 333562306a36Sopenharmony_ci [GCC_PCNOC_BCR] = { 0x27018 }, 333662306a36Sopenharmony_ci [GCC_TCSR_BCR] = { 0x28000 }, 333762306a36Sopenharmony_ci [GCC_QDSS_BCR] = { 0x29000 }, 333862306a36Sopenharmony_ci [GCC_DCD_BCR] = { 0x2a000 }, 333962306a36Sopenharmony_ci [GCC_MSG_RAM_BCR] = { 0x2b000 }, 334062306a36Sopenharmony_ci [GCC_MPM_BCR] = { 0x2c000 }, 334162306a36Sopenharmony_ci [GCC_SPMI_BCR] = { 0x2e000 }, 334262306a36Sopenharmony_ci [GCC_SPDM_BCR] = { 0x2f000 }, 334362306a36Sopenharmony_ci [GCC_MM_SPDM_BCR] = { 0x2f024 }, 334462306a36Sopenharmony_ci [GCC_BIMC_BCR] = { 0x31000 }, 334562306a36Sopenharmony_ci [GCC_RBCPR_BCR] = { 0x33000 }, 334662306a36Sopenharmony_ci [GCC_TLMM_BCR] = { 0x34000 }, 334762306a36Sopenharmony_ci [GCC_USB_HS_BCR] = { 0x41000 }, 334862306a36Sopenharmony_ci [GCC_USB2A_PHY_BCR] = { 0x41028 }, 334962306a36Sopenharmony_ci [GCC_SDCC1_BCR] = { 0x42000 }, 335062306a36Sopenharmony_ci [GCC_SDCC2_BCR] = { 0x43000 }, 335162306a36Sopenharmony_ci [GCC_PDM_BCR] = { 0x44000 }, 335262306a36Sopenharmony_ci [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 }, 335362306a36Sopenharmony_ci [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 }, 335462306a36Sopenharmony_ci [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 }, 335562306a36Sopenharmony_ci [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 }, 335662306a36Sopenharmony_ci [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 }, 335762306a36Sopenharmony_ci [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 }, 335862306a36Sopenharmony_ci [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 }, 335962306a36Sopenharmony_ci [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 }, 336062306a36Sopenharmony_ci [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 }, 336162306a36Sopenharmony_ci [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 }, 336262306a36Sopenharmony_ci [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 }, 336362306a36Sopenharmony_ci [GCC_MMSS_BCR] = { 0x4b000 }, 336462306a36Sopenharmony_ci [GCC_VENUS0_BCR] = { 0x4c014 }, 336562306a36Sopenharmony_ci [GCC_MDSS_BCR] = { 0x4d074 }, 336662306a36Sopenharmony_ci [GCC_CAMSS_PHY0_BCR] = { 0x4e018 }, 336762306a36Sopenharmony_ci [GCC_CAMSS_CSI0_BCR] = { 0x4e038 }, 336862306a36Sopenharmony_ci [GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 }, 336962306a36Sopenharmony_ci [GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c }, 337062306a36Sopenharmony_ci [GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 }, 337162306a36Sopenharmony_ci [GCC_CAMSS_PHY1_BCR] = { 0x4f018 }, 337262306a36Sopenharmony_ci [GCC_CAMSS_CSI1_BCR] = { 0x4f038 }, 337362306a36Sopenharmony_ci [GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 }, 337462306a36Sopenharmony_ci [GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c }, 337562306a36Sopenharmony_ci [GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 }, 337662306a36Sopenharmony_ci [GCC_CAMSS_ISPIF_BCR] = { 0x50000 }, 337762306a36Sopenharmony_ci [GCC_CAMSS_CCI_BCR] = { 0x51014 }, 337862306a36Sopenharmony_ci [GCC_CAMSS_MCLK0_BCR] = { 0x52014 }, 337962306a36Sopenharmony_ci [GCC_CAMSS_MCLK1_BCR] = { 0x53014 }, 338062306a36Sopenharmony_ci [GCC_CAMSS_GP0_BCR] = { 0x54014 }, 338162306a36Sopenharmony_ci [GCC_CAMSS_GP1_BCR] = { 0x55014 }, 338262306a36Sopenharmony_ci [GCC_CAMSS_TOP_BCR] = { 0x56000 }, 338362306a36Sopenharmony_ci [GCC_CAMSS_MICRO_BCR] = { 0x56008 }, 338462306a36Sopenharmony_ci [GCC_CAMSS_JPEG_BCR] = { 0x57018 }, 338562306a36Sopenharmony_ci [GCC_CAMSS_VFE_BCR] = { 0x58030 }, 338662306a36Sopenharmony_ci [GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c }, 338762306a36Sopenharmony_ci [GCC_OXILI_BCR] = { 0x59018 }, 338862306a36Sopenharmony_ci [GCC_GMEM_BCR] = { 0x5902c }, 338962306a36Sopenharmony_ci [GCC_CAMSS_AHB_BCR] = { 0x5a018 }, 339062306a36Sopenharmony_ci [GCC_MDP_TBU_BCR] = { 0x62000 }, 339162306a36Sopenharmony_ci [GCC_GFX_TBU_BCR] = { 0x63000 }, 339262306a36Sopenharmony_ci [GCC_GFX_TCU_BCR] = { 0x64000 }, 339362306a36Sopenharmony_ci [GCC_MSS_TBU_AXI_BCR] = { 0x65000 }, 339462306a36Sopenharmony_ci [GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 }, 339562306a36Sopenharmony_ci [GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 }, 339662306a36Sopenharmony_ci [GCC_GTCU_AHB_BCR] = { 0x68000 }, 339762306a36Sopenharmony_ci [GCC_SMMU_CFG_BCR] = { 0x69000 }, 339862306a36Sopenharmony_ci [GCC_VFE_TBU_BCR] = { 0x6a000 }, 339962306a36Sopenharmony_ci [GCC_VENUS_TBU_BCR] = { 0x6b000 }, 340062306a36Sopenharmony_ci [GCC_JPEG_TBU_BCR] = { 0x6c000 }, 340162306a36Sopenharmony_ci [GCC_PRONTO_TBU_BCR] = { 0x6d000 }, 340262306a36Sopenharmony_ci [GCC_SMMU_CATS_BCR] = { 0x7c000 }, 340362306a36Sopenharmony_ci}; 340462306a36Sopenharmony_ci 340562306a36Sopenharmony_cistatic const struct regmap_config gcc_msm8916_regmap_config = { 340662306a36Sopenharmony_ci .reg_bits = 32, 340762306a36Sopenharmony_ci .reg_stride = 4, 340862306a36Sopenharmony_ci .val_bits = 32, 340962306a36Sopenharmony_ci .max_register = 0x80000, 341062306a36Sopenharmony_ci .fast_io = true, 341162306a36Sopenharmony_ci}; 341262306a36Sopenharmony_ci 341362306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_msm8916_desc = { 341462306a36Sopenharmony_ci .config = &gcc_msm8916_regmap_config, 341562306a36Sopenharmony_ci .clks = gcc_msm8916_clocks, 341662306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_msm8916_clocks), 341762306a36Sopenharmony_ci .resets = gcc_msm8916_resets, 341862306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_msm8916_resets), 341962306a36Sopenharmony_ci .gdscs = gcc_msm8916_gdscs, 342062306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(gcc_msm8916_gdscs), 342162306a36Sopenharmony_ci}; 342262306a36Sopenharmony_ci 342362306a36Sopenharmony_cistatic const struct of_device_id gcc_msm8916_match_table[] = { 342462306a36Sopenharmony_ci { .compatible = "qcom,gcc-msm8916" }, 342562306a36Sopenharmony_ci { } 342662306a36Sopenharmony_ci}; 342762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_msm8916_match_table); 342862306a36Sopenharmony_ci 342962306a36Sopenharmony_cistatic int gcc_msm8916_probe(struct platform_device *pdev) 343062306a36Sopenharmony_ci{ 343162306a36Sopenharmony_ci int ret; 343262306a36Sopenharmony_ci struct device *dev = &pdev->dev; 343362306a36Sopenharmony_ci 343462306a36Sopenharmony_ci ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000); 343562306a36Sopenharmony_ci if (ret) 343662306a36Sopenharmony_ci return ret; 343762306a36Sopenharmony_ci 343862306a36Sopenharmony_ci ret = qcom_cc_register_sleep_clk(dev); 343962306a36Sopenharmony_ci if (ret) 344062306a36Sopenharmony_ci return ret; 344162306a36Sopenharmony_ci 344262306a36Sopenharmony_ci return qcom_cc_probe(pdev, &gcc_msm8916_desc); 344362306a36Sopenharmony_ci} 344462306a36Sopenharmony_ci 344562306a36Sopenharmony_cistatic struct platform_driver gcc_msm8916_driver = { 344662306a36Sopenharmony_ci .probe = gcc_msm8916_probe, 344762306a36Sopenharmony_ci .driver = { 344862306a36Sopenharmony_ci .name = "gcc-msm8916", 344962306a36Sopenharmony_ci .of_match_table = gcc_msm8916_match_table, 345062306a36Sopenharmony_ci }, 345162306a36Sopenharmony_ci}; 345262306a36Sopenharmony_ci 345362306a36Sopenharmony_cistatic int __init gcc_msm8916_init(void) 345462306a36Sopenharmony_ci{ 345562306a36Sopenharmony_ci return platform_driver_register(&gcc_msm8916_driver); 345662306a36Sopenharmony_ci} 345762306a36Sopenharmony_cicore_initcall(gcc_msm8916_init); 345862306a36Sopenharmony_ci 345962306a36Sopenharmony_cistatic void __exit gcc_msm8916_exit(void) 346062306a36Sopenharmony_ci{ 346162306a36Sopenharmony_ci platform_driver_unregister(&gcc_msm8916_driver); 346262306a36Sopenharmony_ci} 346362306a36Sopenharmony_cimodule_exit(gcc_msm8916_exit); 346462306a36Sopenharmony_ci 346562306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm GCC MSM8916 Driver"); 346662306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 346762306a36Sopenharmony_ciMODULE_ALIAS("platform:gcc-msm8916"); 3468