162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) BayLibre, SAS.
562306a36Sopenharmony_ci * Author : Neil Armstrong <narmstrong@baylibre.com>
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/kernel.h>
962306a36Sopenharmony_ci#include <linux/bitops.h>
1062306a36Sopenharmony_ci#include <linux/err.h>
1162306a36Sopenharmony_ci#include <linux/platform_device.h>
1262306a36Sopenharmony_ci#include <linux/module.h>
1362306a36Sopenharmony_ci#include <linux/of.h>
1462306a36Sopenharmony_ci#include <linux/clk-provider.h>
1562306a36Sopenharmony_ci#include <linux/regmap.h>
1662306a36Sopenharmony_ci#include <linux/reset-controller.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-mdm9615.h>
1962306a36Sopenharmony_ci#include <dt-bindings/reset/qcom,gcc-mdm9615.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#include "common.h"
2262306a36Sopenharmony_ci#include "clk-regmap.h"
2362306a36Sopenharmony_ci#include "clk-pll.h"
2462306a36Sopenharmony_ci#include "clk-rcg.h"
2562306a36Sopenharmony_ci#include "clk-branch.h"
2662306a36Sopenharmony_ci#include "reset.h"
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_cienum {
2962306a36Sopenharmony_ci	DT_CXO,
3062306a36Sopenharmony_ci	DT_PLL4,
3162306a36Sopenharmony_ci};
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_cienum {
3462306a36Sopenharmony_ci	P_CXO,
3562306a36Sopenharmony_ci	P_PLL8,
3662306a36Sopenharmony_ci	P_PLL14,
3762306a36Sopenharmony_ci};
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_cistatic const struct parent_map gcc_cxo_map[] = {
4062306a36Sopenharmony_ci	{ P_CXO, 0 },
4162306a36Sopenharmony_ci};
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_cxo[] = {
4462306a36Sopenharmony_ci	{ .index = DT_CXO, .name = "cxo_board" },
4562306a36Sopenharmony_ci};
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_cistatic struct clk_pll pll0 = {
4862306a36Sopenharmony_ci	.l_reg = 0x30c4,
4962306a36Sopenharmony_ci	.m_reg = 0x30c8,
5062306a36Sopenharmony_ci	.n_reg = 0x30cc,
5162306a36Sopenharmony_ci	.config_reg = 0x30d4,
5262306a36Sopenharmony_ci	.mode_reg = 0x30c0,
5362306a36Sopenharmony_ci	.status_reg = 0x30d8,
5462306a36Sopenharmony_ci	.status_bit = 16,
5562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
5662306a36Sopenharmony_ci		.name = "pll0",
5762306a36Sopenharmony_ci		.parent_data = gcc_cxo,
5862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_cxo),
5962306a36Sopenharmony_ci		.ops = &clk_pll_ops,
6062306a36Sopenharmony_ci	},
6162306a36Sopenharmony_ci};
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cistatic struct clk_regmap pll0_vote = {
6462306a36Sopenharmony_ci	.enable_reg = 0x34c0,
6562306a36Sopenharmony_ci	.enable_mask = BIT(0),
6662306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
6762306a36Sopenharmony_ci		.name = "pll0_vote",
6862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
6962306a36Sopenharmony_ci			&pll0.clkr.hw,
7062306a36Sopenharmony_ci		},
7162306a36Sopenharmony_ci		.num_parents = 1,
7262306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
7362306a36Sopenharmony_ci	},
7462306a36Sopenharmony_ci};
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_cistatic struct clk_regmap pll4_vote = {
7762306a36Sopenharmony_ci	.enable_reg = 0x34c0,
7862306a36Sopenharmony_ci	.enable_mask = BIT(4),
7962306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
8062306a36Sopenharmony_ci		.name = "pll4_vote",
8162306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data) {
8262306a36Sopenharmony_ci			.index = DT_PLL4, .name = "pll4",
8362306a36Sopenharmony_ci		},
8462306a36Sopenharmony_ci		.num_parents = 1,
8562306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
8662306a36Sopenharmony_ci	},
8762306a36Sopenharmony_ci};
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_cistatic struct clk_pll pll8 = {
9062306a36Sopenharmony_ci	.l_reg = 0x3144,
9162306a36Sopenharmony_ci	.m_reg = 0x3148,
9262306a36Sopenharmony_ci	.n_reg = 0x314c,
9362306a36Sopenharmony_ci	.config_reg = 0x3154,
9462306a36Sopenharmony_ci	.mode_reg = 0x3140,
9562306a36Sopenharmony_ci	.status_reg = 0x3158,
9662306a36Sopenharmony_ci	.status_bit = 16,
9762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9862306a36Sopenharmony_ci		.name = "pll8",
9962306a36Sopenharmony_ci		.parent_data = gcc_cxo,
10062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_cxo),
10162306a36Sopenharmony_ci		.ops = &clk_pll_ops,
10262306a36Sopenharmony_ci	},
10362306a36Sopenharmony_ci};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic struct clk_regmap pll8_vote = {
10662306a36Sopenharmony_ci	.enable_reg = 0x34c0,
10762306a36Sopenharmony_ci	.enable_mask = BIT(8),
10862306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
10962306a36Sopenharmony_ci		.name = "pll8_vote",
11062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
11162306a36Sopenharmony_ci			&pll8.clkr.hw,
11262306a36Sopenharmony_ci		},
11362306a36Sopenharmony_ci		.num_parents = 1,
11462306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
11562306a36Sopenharmony_ci	},
11662306a36Sopenharmony_ci};
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_cistatic struct clk_pll pll14 = {
11962306a36Sopenharmony_ci	.l_reg = 0x31c4,
12062306a36Sopenharmony_ci	.m_reg = 0x31c8,
12162306a36Sopenharmony_ci	.n_reg = 0x31cc,
12262306a36Sopenharmony_ci	.config_reg = 0x31d4,
12362306a36Sopenharmony_ci	.mode_reg = 0x31c0,
12462306a36Sopenharmony_ci	.status_reg = 0x31d8,
12562306a36Sopenharmony_ci	.status_bit = 16,
12662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
12762306a36Sopenharmony_ci		.name = "pll14",
12862306a36Sopenharmony_ci		.parent_data = gcc_cxo,
12962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_cxo),
13062306a36Sopenharmony_ci		.ops = &clk_pll_ops,
13162306a36Sopenharmony_ci	},
13262306a36Sopenharmony_ci};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic struct clk_regmap pll14_vote = {
13562306a36Sopenharmony_ci	.enable_reg = 0x34c0,
13662306a36Sopenharmony_ci	.enable_mask = BIT(11),
13762306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
13862306a36Sopenharmony_ci		.name = "pll14_vote",
13962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
14062306a36Sopenharmony_ci			&pll14.clkr.hw,
14162306a36Sopenharmony_ci		},
14262306a36Sopenharmony_ci		.num_parents = 1,
14362306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
14462306a36Sopenharmony_ci	},
14562306a36Sopenharmony_ci};
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_cistatic const struct parent_map gcc_cxo_pll8_map[] = {
14862306a36Sopenharmony_ci	{ P_CXO, 0 },
14962306a36Sopenharmony_ci	{ P_PLL8, 3 }
15062306a36Sopenharmony_ci};
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_cxo_pll8[] = {
15362306a36Sopenharmony_ci	{ .index = DT_CXO, .name = "cxo_board" },
15462306a36Sopenharmony_ci	{ .hw = &pll8_vote.hw },
15562306a36Sopenharmony_ci};
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cistatic const struct parent_map gcc_cxo_pll14_map[] = {
15862306a36Sopenharmony_ci	{ P_CXO, 0 },
15962306a36Sopenharmony_ci	{ P_PLL14, 4 }
16062306a36Sopenharmony_ci};
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_cxo_pll14[] = {
16362306a36Sopenharmony_ci	{ .index = DT_CXO, .name = "cxo_board" },
16462306a36Sopenharmony_ci	{ .hw = &pll14_vote.hw },
16562306a36Sopenharmony_ci};
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_gsbi_uart[] = {
16862306a36Sopenharmony_ci	{  1843200, P_PLL8, 2,  6, 625 },
16962306a36Sopenharmony_ci	{  3686400, P_PLL8, 2, 12, 625 },
17062306a36Sopenharmony_ci	{  7372800, P_PLL8, 2, 24, 625 },
17162306a36Sopenharmony_ci	{ 14745600, P_PLL8, 2, 48, 625 },
17262306a36Sopenharmony_ci	{ 16000000, P_PLL8, 4,  1,   6 },
17362306a36Sopenharmony_ci	{ 24000000, P_PLL8, 4,  1,   4 },
17462306a36Sopenharmony_ci	{ 32000000, P_PLL8, 4,  1,   3 },
17562306a36Sopenharmony_ci	{ 40000000, P_PLL8, 1,  5,  48 },
17662306a36Sopenharmony_ci	{ 46400000, P_PLL8, 1, 29, 240 },
17762306a36Sopenharmony_ci	{ 48000000, P_PLL8, 4,  1,   2 },
17862306a36Sopenharmony_ci	{ 51200000, P_PLL8, 1,  2,  15 },
17962306a36Sopenharmony_ci	{ 56000000, P_PLL8, 1,  7,  48 },
18062306a36Sopenharmony_ci	{ 58982400, P_PLL8, 1, 96, 625 },
18162306a36Sopenharmony_ci	{ 64000000, P_PLL8, 2,  1,   3 },
18262306a36Sopenharmony_ci	{ }
18362306a36Sopenharmony_ci};
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_cistatic struct clk_rcg gsbi1_uart_src = {
18662306a36Sopenharmony_ci	.ns_reg = 0x29d4,
18762306a36Sopenharmony_ci	.md_reg = 0x29d0,
18862306a36Sopenharmony_ci	.mn = {
18962306a36Sopenharmony_ci		.mnctr_en_bit = 8,
19062306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
19162306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
19262306a36Sopenharmony_ci		.n_val_shift = 16,
19362306a36Sopenharmony_ci		.m_val_shift = 16,
19462306a36Sopenharmony_ci		.width = 16,
19562306a36Sopenharmony_ci	},
19662306a36Sopenharmony_ci	.p = {
19762306a36Sopenharmony_ci		.pre_div_shift = 3,
19862306a36Sopenharmony_ci		.pre_div_width = 2,
19962306a36Sopenharmony_ci	},
20062306a36Sopenharmony_ci	.s = {
20162306a36Sopenharmony_ci		.src_sel_shift = 0,
20262306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
20362306a36Sopenharmony_ci	},
20462306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
20562306a36Sopenharmony_ci	.clkr = {
20662306a36Sopenharmony_ci		.enable_reg = 0x29d4,
20762306a36Sopenharmony_ci		.enable_mask = BIT(11),
20862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
20962306a36Sopenharmony_ci			.name = "gsbi1_uart_src",
21062306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
21162306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
21262306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
21362306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
21462306a36Sopenharmony_ci		},
21562306a36Sopenharmony_ci	},
21662306a36Sopenharmony_ci};
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_cistatic struct clk_branch gsbi1_uart_clk = {
21962306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
22062306a36Sopenharmony_ci	.halt_bit = 10,
22162306a36Sopenharmony_ci	.clkr = {
22262306a36Sopenharmony_ci		.enable_reg = 0x29d4,
22362306a36Sopenharmony_ci		.enable_mask = BIT(9),
22462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22562306a36Sopenharmony_ci			.name = "gsbi1_uart_clk",
22662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
22762306a36Sopenharmony_ci				&gsbi1_uart_src.clkr.hw,
22862306a36Sopenharmony_ci			},
22962306a36Sopenharmony_ci			.num_parents = 1,
23062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
23162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
23262306a36Sopenharmony_ci		},
23362306a36Sopenharmony_ci	},
23462306a36Sopenharmony_ci};
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_cistatic struct clk_rcg gsbi2_uart_src = {
23762306a36Sopenharmony_ci	.ns_reg = 0x29f4,
23862306a36Sopenharmony_ci	.md_reg = 0x29f0,
23962306a36Sopenharmony_ci	.mn = {
24062306a36Sopenharmony_ci		.mnctr_en_bit = 8,
24162306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
24262306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
24362306a36Sopenharmony_ci		.n_val_shift = 16,
24462306a36Sopenharmony_ci		.m_val_shift = 16,
24562306a36Sopenharmony_ci		.width = 16,
24662306a36Sopenharmony_ci	},
24762306a36Sopenharmony_ci	.p = {
24862306a36Sopenharmony_ci		.pre_div_shift = 3,
24962306a36Sopenharmony_ci		.pre_div_width = 2,
25062306a36Sopenharmony_ci	},
25162306a36Sopenharmony_ci	.s = {
25262306a36Sopenharmony_ci		.src_sel_shift = 0,
25362306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
25462306a36Sopenharmony_ci	},
25562306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
25662306a36Sopenharmony_ci	.clkr = {
25762306a36Sopenharmony_ci		.enable_reg = 0x29f4,
25862306a36Sopenharmony_ci		.enable_mask = BIT(11),
25962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
26062306a36Sopenharmony_ci			.name = "gsbi2_uart_src",
26162306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
26262306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
26362306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
26462306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
26562306a36Sopenharmony_ci		},
26662306a36Sopenharmony_ci	},
26762306a36Sopenharmony_ci};
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_cistatic struct clk_branch gsbi2_uart_clk = {
27062306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
27162306a36Sopenharmony_ci	.halt_bit = 6,
27262306a36Sopenharmony_ci	.clkr = {
27362306a36Sopenharmony_ci		.enable_reg = 0x29f4,
27462306a36Sopenharmony_ci		.enable_mask = BIT(9),
27562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27662306a36Sopenharmony_ci			.name = "gsbi2_uart_clk",
27762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
27862306a36Sopenharmony_ci				&gsbi2_uart_src.clkr.hw,
27962306a36Sopenharmony_ci			},
28062306a36Sopenharmony_ci			.num_parents = 1,
28162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
28262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28362306a36Sopenharmony_ci		},
28462306a36Sopenharmony_ci	},
28562306a36Sopenharmony_ci};
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_cistatic struct clk_rcg gsbi3_uart_src = {
28862306a36Sopenharmony_ci	.ns_reg = 0x2a14,
28962306a36Sopenharmony_ci	.md_reg = 0x2a10,
29062306a36Sopenharmony_ci	.mn = {
29162306a36Sopenharmony_ci		.mnctr_en_bit = 8,
29262306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
29362306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
29462306a36Sopenharmony_ci		.n_val_shift = 16,
29562306a36Sopenharmony_ci		.m_val_shift = 16,
29662306a36Sopenharmony_ci		.width = 16,
29762306a36Sopenharmony_ci	},
29862306a36Sopenharmony_ci	.p = {
29962306a36Sopenharmony_ci		.pre_div_shift = 3,
30062306a36Sopenharmony_ci		.pre_div_width = 2,
30162306a36Sopenharmony_ci	},
30262306a36Sopenharmony_ci	.s = {
30362306a36Sopenharmony_ci		.src_sel_shift = 0,
30462306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
30562306a36Sopenharmony_ci	},
30662306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
30762306a36Sopenharmony_ci	.clkr = {
30862306a36Sopenharmony_ci		.enable_reg = 0x2a14,
30962306a36Sopenharmony_ci		.enable_mask = BIT(11),
31062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31162306a36Sopenharmony_ci			.name = "gsbi3_uart_src",
31262306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
31362306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
31462306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
31562306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
31662306a36Sopenharmony_ci		},
31762306a36Sopenharmony_ci	},
31862306a36Sopenharmony_ci};
31962306a36Sopenharmony_ci
32062306a36Sopenharmony_cistatic struct clk_branch gsbi3_uart_clk = {
32162306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
32262306a36Sopenharmony_ci	.halt_bit = 2,
32362306a36Sopenharmony_ci	.clkr = {
32462306a36Sopenharmony_ci		.enable_reg = 0x2a14,
32562306a36Sopenharmony_ci		.enable_mask = BIT(9),
32662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32762306a36Sopenharmony_ci			.name = "gsbi3_uart_clk",
32862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
32962306a36Sopenharmony_ci				&gsbi3_uart_src.clkr.hw,
33062306a36Sopenharmony_ci			},
33162306a36Sopenharmony_ci			.num_parents = 1,
33262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
33362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33462306a36Sopenharmony_ci		},
33562306a36Sopenharmony_ci	},
33662306a36Sopenharmony_ci};
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_cistatic struct clk_rcg gsbi4_uart_src = {
33962306a36Sopenharmony_ci	.ns_reg = 0x2a34,
34062306a36Sopenharmony_ci	.md_reg = 0x2a30,
34162306a36Sopenharmony_ci	.mn = {
34262306a36Sopenharmony_ci		.mnctr_en_bit = 8,
34362306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
34462306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
34562306a36Sopenharmony_ci		.n_val_shift = 16,
34662306a36Sopenharmony_ci		.m_val_shift = 16,
34762306a36Sopenharmony_ci		.width = 16,
34862306a36Sopenharmony_ci	},
34962306a36Sopenharmony_ci	.p = {
35062306a36Sopenharmony_ci		.pre_div_shift = 3,
35162306a36Sopenharmony_ci		.pre_div_width = 2,
35262306a36Sopenharmony_ci	},
35362306a36Sopenharmony_ci	.s = {
35462306a36Sopenharmony_ci		.src_sel_shift = 0,
35562306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
35662306a36Sopenharmony_ci	},
35762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
35862306a36Sopenharmony_ci	.clkr = {
35962306a36Sopenharmony_ci		.enable_reg = 0x2a34,
36062306a36Sopenharmony_ci		.enable_mask = BIT(11),
36162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36262306a36Sopenharmony_ci			.name = "gsbi4_uart_src",
36362306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
36462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
36562306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
36662306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
36762306a36Sopenharmony_ci		},
36862306a36Sopenharmony_ci	},
36962306a36Sopenharmony_ci};
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_cistatic struct clk_branch gsbi4_uart_clk = {
37262306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
37362306a36Sopenharmony_ci	.halt_bit = 26,
37462306a36Sopenharmony_ci	.clkr = {
37562306a36Sopenharmony_ci		.enable_reg = 0x2a34,
37662306a36Sopenharmony_ci		.enable_mask = BIT(9),
37762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37862306a36Sopenharmony_ci			.name = "gsbi4_uart_clk",
37962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
38062306a36Sopenharmony_ci				&gsbi4_uart_src.clkr.hw,
38162306a36Sopenharmony_ci			},
38262306a36Sopenharmony_ci			.num_parents = 1,
38362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
38462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
38562306a36Sopenharmony_ci		},
38662306a36Sopenharmony_ci	},
38762306a36Sopenharmony_ci};
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_cistatic struct clk_rcg gsbi5_uart_src = {
39062306a36Sopenharmony_ci	.ns_reg = 0x2a54,
39162306a36Sopenharmony_ci	.md_reg = 0x2a50,
39262306a36Sopenharmony_ci	.mn = {
39362306a36Sopenharmony_ci		.mnctr_en_bit = 8,
39462306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
39562306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
39662306a36Sopenharmony_ci		.n_val_shift = 16,
39762306a36Sopenharmony_ci		.m_val_shift = 16,
39862306a36Sopenharmony_ci		.width = 16,
39962306a36Sopenharmony_ci	},
40062306a36Sopenharmony_ci	.p = {
40162306a36Sopenharmony_ci		.pre_div_shift = 3,
40262306a36Sopenharmony_ci		.pre_div_width = 2,
40362306a36Sopenharmony_ci	},
40462306a36Sopenharmony_ci	.s = {
40562306a36Sopenharmony_ci		.src_sel_shift = 0,
40662306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
40762306a36Sopenharmony_ci	},
40862306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
40962306a36Sopenharmony_ci	.clkr = {
41062306a36Sopenharmony_ci		.enable_reg = 0x2a54,
41162306a36Sopenharmony_ci		.enable_mask = BIT(11),
41262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
41362306a36Sopenharmony_ci			.name = "gsbi5_uart_src",
41462306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
41562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
41662306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
41762306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
41862306a36Sopenharmony_ci		},
41962306a36Sopenharmony_ci	},
42062306a36Sopenharmony_ci};
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_cistatic struct clk_branch gsbi5_uart_clk = {
42362306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
42462306a36Sopenharmony_ci	.halt_bit = 22,
42562306a36Sopenharmony_ci	.clkr = {
42662306a36Sopenharmony_ci		.enable_reg = 0x2a54,
42762306a36Sopenharmony_ci		.enable_mask = BIT(9),
42862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
42962306a36Sopenharmony_ci			.name = "gsbi5_uart_clk",
43062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
43162306a36Sopenharmony_ci				&gsbi5_uart_src.clkr.hw,
43262306a36Sopenharmony_ci			},
43362306a36Sopenharmony_ci			.num_parents = 1,
43462306a36Sopenharmony_ci			.ops = &clk_branch_ops,
43562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
43662306a36Sopenharmony_ci		},
43762306a36Sopenharmony_ci	},
43862306a36Sopenharmony_ci};
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_gsbi_qup[] = {
44162306a36Sopenharmony_ci	{   960000, P_CXO,  4, 1,  5 },
44262306a36Sopenharmony_ci	{  4800000, P_CXO,  4, 0,  1 },
44362306a36Sopenharmony_ci	{  9600000, P_CXO,  2, 0,  1 },
44462306a36Sopenharmony_ci	{ 15060000, P_PLL8, 1, 2, 51 },
44562306a36Sopenharmony_ci	{ 24000000, P_PLL8, 4, 1,  4 },
44662306a36Sopenharmony_ci	{ 25600000, P_PLL8, 1, 1, 15 },
44762306a36Sopenharmony_ci	{ 48000000, P_PLL8, 4, 1,  2 },
44862306a36Sopenharmony_ci	{ 51200000, P_PLL8, 1, 2, 15 },
44962306a36Sopenharmony_ci	{ }
45062306a36Sopenharmony_ci};
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_cistatic struct clk_rcg gsbi1_qup_src = {
45362306a36Sopenharmony_ci	.ns_reg = 0x29cc,
45462306a36Sopenharmony_ci	.md_reg = 0x29c8,
45562306a36Sopenharmony_ci	.mn = {
45662306a36Sopenharmony_ci		.mnctr_en_bit = 8,
45762306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
45862306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
45962306a36Sopenharmony_ci		.n_val_shift = 16,
46062306a36Sopenharmony_ci		.m_val_shift = 16,
46162306a36Sopenharmony_ci		.width = 8,
46262306a36Sopenharmony_ci	},
46362306a36Sopenharmony_ci	.p = {
46462306a36Sopenharmony_ci		.pre_div_shift = 3,
46562306a36Sopenharmony_ci		.pre_div_width = 2,
46662306a36Sopenharmony_ci	},
46762306a36Sopenharmony_ci	.s = {
46862306a36Sopenharmony_ci		.src_sel_shift = 0,
46962306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
47062306a36Sopenharmony_ci	},
47162306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
47262306a36Sopenharmony_ci	.clkr = {
47362306a36Sopenharmony_ci		.enable_reg = 0x29cc,
47462306a36Sopenharmony_ci		.enable_mask = BIT(11),
47562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
47662306a36Sopenharmony_ci			.name = "gsbi1_qup_src",
47762306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
47862306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
47962306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
48062306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
48162306a36Sopenharmony_ci		},
48262306a36Sopenharmony_ci	},
48362306a36Sopenharmony_ci};
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_cistatic struct clk_branch gsbi1_qup_clk = {
48662306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
48762306a36Sopenharmony_ci	.halt_bit = 9,
48862306a36Sopenharmony_ci	.clkr = {
48962306a36Sopenharmony_ci		.enable_reg = 0x29cc,
49062306a36Sopenharmony_ci		.enable_mask = BIT(9),
49162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
49262306a36Sopenharmony_ci			.name = "gsbi1_qup_clk",
49362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
49462306a36Sopenharmony_ci				&gsbi1_qup_src.clkr.hw,
49562306a36Sopenharmony_ci			},
49662306a36Sopenharmony_ci			.num_parents = 1,
49762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
49862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
49962306a36Sopenharmony_ci		},
50062306a36Sopenharmony_ci	},
50162306a36Sopenharmony_ci};
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_cistatic struct clk_rcg gsbi2_qup_src = {
50462306a36Sopenharmony_ci	.ns_reg = 0x29ec,
50562306a36Sopenharmony_ci	.md_reg = 0x29e8,
50662306a36Sopenharmony_ci	.mn = {
50762306a36Sopenharmony_ci		.mnctr_en_bit = 8,
50862306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
50962306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
51062306a36Sopenharmony_ci		.n_val_shift = 16,
51162306a36Sopenharmony_ci		.m_val_shift = 16,
51262306a36Sopenharmony_ci		.width = 8,
51362306a36Sopenharmony_ci	},
51462306a36Sopenharmony_ci	.p = {
51562306a36Sopenharmony_ci		.pre_div_shift = 3,
51662306a36Sopenharmony_ci		.pre_div_width = 2,
51762306a36Sopenharmony_ci	},
51862306a36Sopenharmony_ci	.s = {
51962306a36Sopenharmony_ci		.src_sel_shift = 0,
52062306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
52162306a36Sopenharmony_ci	},
52262306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
52362306a36Sopenharmony_ci	.clkr = {
52462306a36Sopenharmony_ci		.enable_reg = 0x29ec,
52562306a36Sopenharmony_ci		.enable_mask = BIT(11),
52662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
52762306a36Sopenharmony_ci			.name = "gsbi2_qup_src",
52862306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
52962306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
53062306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
53162306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
53262306a36Sopenharmony_ci		},
53362306a36Sopenharmony_ci	},
53462306a36Sopenharmony_ci};
53562306a36Sopenharmony_ci
53662306a36Sopenharmony_cistatic struct clk_branch gsbi2_qup_clk = {
53762306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
53862306a36Sopenharmony_ci	.halt_bit = 4,
53962306a36Sopenharmony_ci	.clkr = {
54062306a36Sopenharmony_ci		.enable_reg = 0x29ec,
54162306a36Sopenharmony_ci		.enable_mask = BIT(9),
54262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
54362306a36Sopenharmony_ci			.name = "gsbi2_qup_clk",
54462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
54562306a36Sopenharmony_ci				&gsbi2_qup_src.clkr.hw,
54662306a36Sopenharmony_ci			},
54762306a36Sopenharmony_ci			.num_parents = 1,
54862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
54962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
55062306a36Sopenharmony_ci		},
55162306a36Sopenharmony_ci	},
55262306a36Sopenharmony_ci};
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_cistatic struct clk_rcg gsbi3_qup_src = {
55562306a36Sopenharmony_ci	.ns_reg = 0x2a0c,
55662306a36Sopenharmony_ci	.md_reg = 0x2a08,
55762306a36Sopenharmony_ci	.mn = {
55862306a36Sopenharmony_ci		.mnctr_en_bit = 8,
55962306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
56062306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
56162306a36Sopenharmony_ci		.n_val_shift = 16,
56262306a36Sopenharmony_ci		.m_val_shift = 16,
56362306a36Sopenharmony_ci		.width = 8,
56462306a36Sopenharmony_ci	},
56562306a36Sopenharmony_ci	.p = {
56662306a36Sopenharmony_ci		.pre_div_shift = 3,
56762306a36Sopenharmony_ci		.pre_div_width = 2,
56862306a36Sopenharmony_ci	},
56962306a36Sopenharmony_ci	.s = {
57062306a36Sopenharmony_ci		.src_sel_shift = 0,
57162306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
57262306a36Sopenharmony_ci	},
57362306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
57462306a36Sopenharmony_ci	.clkr = {
57562306a36Sopenharmony_ci		.enable_reg = 0x2a0c,
57662306a36Sopenharmony_ci		.enable_mask = BIT(11),
57762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
57862306a36Sopenharmony_ci			.name = "gsbi3_qup_src",
57962306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
58062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
58162306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
58262306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
58362306a36Sopenharmony_ci		},
58462306a36Sopenharmony_ci	},
58562306a36Sopenharmony_ci};
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_cistatic struct clk_branch gsbi3_qup_clk = {
58862306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
58962306a36Sopenharmony_ci	.halt_bit = 0,
59062306a36Sopenharmony_ci	.clkr = {
59162306a36Sopenharmony_ci		.enable_reg = 0x2a0c,
59262306a36Sopenharmony_ci		.enable_mask = BIT(9),
59362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
59462306a36Sopenharmony_ci			.name = "gsbi3_qup_clk",
59562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
59662306a36Sopenharmony_ci				&gsbi3_qup_src.clkr.hw,
59762306a36Sopenharmony_ci			},
59862306a36Sopenharmony_ci			.num_parents = 1,
59962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
60062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
60162306a36Sopenharmony_ci		},
60262306a36Sopenharmony_ci	},
60362306a36Sopenharmony_ci};
60462306a36Sopenharmony_ci
60562306a36Sopenharmony_cistatic struct clk_rcg gsbi4_qup_src = {
60662306a36Sopenharmony_ci	.ns_reg = 0x2a2c,
60762306a36Sopenharmony_ci	.md_reg = 0x2a28,
60862306a36Sopenharmony_ci	.mn = {
60962306a36Sopenharmony_ci		.mnctr_en_bit = 8,
61062306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
61162306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
61262306a36Sopenharmony_ci		.n_val_shift = 16,
61362306a36Sopenharmony_ci		.m_val_shift = 16,
61462306a36Sopenharmony_ci		.width = 8,
61562306a36Sopenharmony_ci	},
61662306a36Sopenharmony_ci	.p = {
61762306a36Sopenharmony_ci		.pre_div_shift = 3,
61862306a36Sopenharmony_ci		.pre_div_width = 2,
61962306a36Sopenharmony_ci	},
62062306a36Sopenharmony_ci	.s = {
62162306a36Sopenharmony_ci		.src_sel_shift = 0,
62262306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
62362306a36Sopenharmony_ci	},
62462306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
62562306a36Sopenharmony_ci	.clkr = {
62662306a36Sopenharmony_ci		.enable_reg = 0x2a2c,
62762306a36Sopenharmony_ci		.enable_mask = BIT(11),
62862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
62962306a36Sopenharmony_ci			.name = "gsbi4_qup_src",
63062306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
63162306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
63262306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
63362306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
63462306a36Sopenharmony_ci		},
63562306a36Sopenharmony_ci	},
63662306a36Sopenharmony_ci};
63762306a36Sopenharmony_ci
63862306a36Sopenharmony_cistatic struct clk_branch gsbi4_qup_clk = {
63962306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
64062306a36Sopenharmony_ci	.halt_bit = 24,
64162306a36Sopenharmony_ci	.clkr = {
64262306a36Sopenharmony_ci		.enable_reg = 0x2a2c,
64362306a36Sopenharmony_ci		.enable_mask = BIT(9),
64462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
64562306a36Sopenharmony_ci			.name = "gsbi4_qup_clk",
64662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
64762306a36Sopenharmony_ci				&gsbi4_qup_src.clkr.hw,
64862306a36Sopenharmony_ci			},
64962306a36Sopenharmony_ci			.num_parents = 1,
65062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
65162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
65262306a36Sopenharmony_ci		},
65362306a36Sopenharmony_ci	},
65462306a36Sopenharmony_ci};
65562306a36Sopenharmony_ci
65662306a36Sopenharmony_cistatic struct clk_rcg gsbi5_qup_src = {
65762306a36Sopenharmony_ci	.ns_reg = 0x2a4c,
65862306a36Sopenharmony_ci	.md_reg = 0x2a48,
65962306a36Sopenharmony_ci	.mn = {
66062306a36Sopenharmony_ci		.mnctr_en_bit = 8,
66162306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
66262306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
66362306a36Sopenharmony_ci		.n_val_shift = 16,
66462306a36Sopenharmony_ci		.m_val_shift = 16,
66562306a36Sopenharmony_ci		.width = 8,
66662306a36Sopenharmony_ci	},
66762306a36Sopenharmony_ci	.p = {
66862306a36Sopenharmony_ci		.pre_div_shift = 3,
66962306a36Sopenharmony_ci		.pre_div_width = 2,
67062306a36Sopenharmony_ci	},
67162306a36Sopenharmony_ci	.s = {
67262306a36Sopenharmony_ci		.src_sel_shift = 0,
67362306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
67462306a36Sopenharmony_ci	},
67562306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
67662306a36Sopenharmony_ci	.clkr = {
67762306a36Sopenharmony_ci		.enable_reg = 0x2a4c,
67862306a36Sopenharmony_ci		.enable_mask = BIT(11),
67962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
68062306a36Sopenharmony_ci			.name = "gsbi5_qup_src",
68162306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
68262306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
68362306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
68462306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
68562306a36Sopenharmony_ci		},
68662306a36Sopenharmony_ci	},
68762306a36Sopenharmony_ci};
68862306a36Sopenharmony_ci
68962306a36Sopenharmony_cistatic struct clk_branch gsbi5_qup_clk = {
69062306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
69162306a36Sopenharmony_ci	.halt_bit = 20,
69262306a36Sopenharmony_ci	.clkr = {
69362306a36Sopenharmony_ci		.enable_reg = 0x2a4c,
69462306a36Sopenharmony_ci		.enable_mask = BIT(9),
69562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
69662306a36Sopenharmony_ci			.name = "gsbi5_qup_clk",
69762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
69862306a36Sopenharmony_ci				&gsbi5_qup_src.clkr.hw,
69962306a36Sopenharmony_ci			},
70062306a36Sopenharmony_ci			.num_parents = 1,
70162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
70262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
70362306a36Sopenharmony_ci		},
70462306a36Sopenharmony_ci	},
70562306a36Sopenharmony_ci};
70662306a36Sopenharmony_ci
70762306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_gp[] = {
70862306a36Sopenharmony_ci	{ 9600000, P_CXO,  2, 0, 0 },
70962306a36Sopenharmony_ci	{ 19200000, P_CXO,  1, 0, 0 },
71062306a36Sopenharmony_ci	{ }
71162306a36Sopenharmony_ci};
71262306a36Sopenharmony_ci
71362306a36Sopenharmony_cistatic struct clk_rcg gp0_src = {
71462306a36Sopenharmony_ci	.ns_reg = 0x2d24,
71562306a36Sopenharmony_ci	.md_reg = 0x2d00,
71662306a36Sopenharmony_ci	.mn = {
71762306a36Sopenharmony_ci		.mnctr_en_bit = 8,
71862306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
71962306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
72062306a36Sopenharmony_ci		.n_val_shift = 16,
72162306a36Sopenharmony_ci		.m_val_shift = 16,
72262306a36Sopenharmony_ci		.width = 8,
72362306a36Sopenharmony_ci	},
72462306a36Sopenharmony_ci	.p = {
72562306a36Sopenharmony_ci		.pre_div_shift = 3,
72662306a36Sopenharmony_ci		.pre_div_width = 2,
72762306a36Sopenharmony_ci	},
72862306a36Sopenharmony_ci	.s = {
72962306a36Sopenharmony_ci		.src_sel_shift = 0,
73062306a36Sopenharmony_ci		.parent_map = gcc_cxo_map,
73162306a36Sopenharmony_ci	},
73262306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gp,
73362306a36Sopenharmony_ci	.clkr = {
73462306a36Sopenharmony_ci		.enable_reg = 0x2d24,
73562306a36Sopenharmony_ci		.enable_mask = BIT(11),
73662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
73762306a36Sopenharmony_ci			.name = "gp0_src",
73862306a36Sopenharmony_ci			.parent_data = gcc_cxo,
73962306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo),
74062306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
74162306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
74262306a36Sopenharmony_ci		},
74362306a36Sopenharmony_ci	}
74462306a36Sopenharmony_ci};
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_cistatic struct clk_branch gp0_clk = {
74762306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
74862306a36Sopenharmony_ci	.halt_bit = 7,
74962306a36Sopenharmony_ci	.clkr = {
75062306a36Sopenharmony_ci		.enable_reg = 0x2d24,
75162306a36Sopenharmony_ci		.enable_mask = BIT(9),
75262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
75362306a36Sopenharmony_ci			.name = "gp0_clk",
75462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
75562306a36Sopenharmony_ci				&gp0_src.clkr.hw,
75662306a36Sopenharmony_ci			},
75762306a36Sopenharmony_ci			.num_parents = 1,
75862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
75962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
76062306a36Sopenharmony_ci		},
76162306a36Sopenharmony_ci	},
76262306a36Sopenharmony_ci};
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_cistatic struct clk_rcg gp1_src = {
76562306a36Sopenharmony_ci	.ns_reg = 0x2d44,
76662306a36Sopenharmony_ci	.md_reg = 0x2d40,
76762306a36Sopenharmony_ci	.mn = {
76862306a36Sopenharmony_ci		.mnctr_en_bit = 8,
76962306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
77062306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
77162306a36Sopenharmony_ci		.n_val_shift = 16,
77262306a36Sopenharmony_ci		.m_val_shift = 16,
77362306a36Sopenharmony_ci		.width = 8,
77462306a36Sopenharmony_ci	},
77562306a36Sopenharmony_ci	.p = {
77662306a36Sopenharmony_ci		.pre_div_shift = 3,
77762306a36Sopenharmony_ci		.pre_div_width = 2,
77862306a36Sopenharmony_ci	},
77962306a36Sopenharmony_ci	.s = {
78062306a36Sopenharmony_ci		.src_sel_shift = 0,
78162306a36Sopenharmony_ci		.parent_map = gcc_cxo_map,
78262306a36Sopenharmony_ci	},
78362306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gp,
78462306a36Sopenharmony_ci	.clkr = {
78562306a36Sopenharmony_ci		.enable_reg = 0x2d44,
78662306a36Sopenharmony_ci		.enable_mask = BIT(11),
78762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
78862306a36Sopenharmony_ci			.name = "gp1_src",
78962306a36Sopenharmony_ci			.parent_data = gcc_cxo,
79062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo),
79162306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
79262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
79362306a36Sopenharmony_ci		},
79462306a36Sopenharmony_ci	}
79562306a36Sopenharmony_ci};
79662306a36Sopenharmony_ci
79762306a36Sopenharmony_cistatic struct clk_branch gp1_clk = {
79862306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
79962306a36Sopenharmony_ci	.halt_bit = 6,
80062306a36Sopenharmony_ci	.clkr = {
80162306a36Sopenharmony_ci		.enable_reg = 0x2d44,
80262306a36Sopenharmony_ci		.enable_mask = BIT(9),
80362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
80462306a36Sopenharmony_ci			.name = "gp1_clk",
80562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
80662306a36Sopenharmony_ci				&gp1_src.clkr.hw,
80762306a36Sopenharmony_ci			},
80862306a36Sopenharmony_ci			.num_parents = 1,
80962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
81062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
81162306a36Sopenharmony_ci		},
81262306a36Sopenharmony_ci	},
81362306a36Sopenharmony_ci};
81462306a36Sopenharmony_ci
81562306a36Sopenharmony_cistatic struct clk_rcg gp2_src = {
81662306a36Sopenharmony_ci	.ns_reg = 0x2d64,
81762306a36Sopenharmony_ci	.md_reg = 0x2d60,
81862306a36Sopenharmony_ci	.mn = {
81962306a36Sopenharmony_ci		.mnctr_en_bit = 8,
82062306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
82162306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
82262306a36Sopenharmony_ci		.n_val_shift = 16,
82362306a36Sopenharmony_ci		.m_val_shift = 16,
82462306a36Sopenharmony_ci		.width = 8,
82562306a36Sopenharmony_ci	},
82662306a36Sopenharmony_ci	.p = {
82762306a36Sopenharmony_ci		.pre_div_shift = 3,
82862306a36Sopenharmony_ci		.pre_div_width = 2,
82962306a36Sopenharmony_ci	},
83062306a36Sopenharmony_ci	.s = {
83162306a36Sopenharmony_ci		.src_sel_shift = 0,
83262306a36Sopenharmony_ci		.parent_map = gcc_cxo_map,
83362306a36Sopenharmony_ci	},
83462306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gp,
83562306a36Sopenharmony_ci	.clkr = {
83662306a36Sopenharmony_ci		.enable_reg = 0x2d64,
83762306a36Sopenharmony_ci		.enable_mask = BIT(11),
83862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
83962306a36Sopenharmony_ci			.name = "gp2_src",
84062306a36Sopenharmony_ci			.parent_data = gcc_cxo,
84162306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo),
84262306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
84362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
84462306a36Sopenharmony_ci		},
84562306a36Sopenharmony_ci	}
84662306a36Sopenharmony_ci};
84762306a36Sopenharmony_ci
84862306a36Sopenharmony_cistatic struct clk_branch gp2_clk = {
84962306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
85062306a36Sopenharmony_ci	.halt_bit = 5,
85162306a36Sopenharmony_ci	.clkr = {
85262306a36Sopenharmony_ci		.enable_reg = 0x2d64,
85362306a36Sopenharmony_ci		.enable_mask = BIT(9),
85462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
85562306a36Sopenharmony_ci			.name = "gp2_clk",
85662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
85762306a36Sopenharmony_ci				&gp2_src.clkr.hw,
85862306a36Sopenharmony_ci			},
85962306a36Sopenharmony_ci			.num_parents = 1,
86062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
86162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
86262306a36Sopenharmony_ci		},
86362306a36Sopenharmony_ci	},
86462306a36Sopenharmony_ci};
86562306a36Sopenharmony_ci
86662306a36Sopenharmony_cistatic struct clk_branch pmem_clk = {
86762306a36Sopenharmony_ci	.hwcg_reg = 0x25a0,
86862306a36Sopenharmony_ci	.hwcg_bit = 6,
86962306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
87062306a36Sopenharmony_ci	.halt_bit = 20,
87162306a36Sopenharmony_ci	.clkr = {
87262306a36Sopenharmony_ci		.enable_reg = 0x25a0,
87362306a36Sopenharmony_ci		.enable_mask = BIT(4),
87462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
87562306a36Sopenharmony_ci			.name = "pmem_clk",
87662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
87762306a36Sopenharmony_ci		},
87862306a36Sopenharmony_ci	},
87962306a36Sopenharmony_ci};
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_cistatic struct clk_rcg prng_src = {
88262306a36Sopenharmony_ci	.ns_reg = 0x2e80,
88362306a36Sopenharmony_ci	.p = {
88462306a36Sopenharmony_ci		.pre_div_shift = 3,
88562306a36Sopenharmony_ci		.pre_div_width = 4,
88662306a36Sopenharmony_ci	},
88762306a36Sopenharmony_ci	.s = {
88862306a36Sopenharmony_ci		.src_sel_shift = 0,
88962306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
89062306a36Sopenharmony_ci	},
89162306a36Sopenharmony_ci	.clkr = {
89262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
89362306a36Sopenharmony_ci			.name = "prng_src",
89462306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
89562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
89662306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
89762306a36Sopenharmony_ci		},
89862306a36Sopenharmony_ci	},
89962306a36Sopenharmony_ci};
90062306a36Sopenharmony_ci
90162306a36Sopenharmony_cistatic struct clk_branch prng_clk = {
90262306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
90362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
90462306a36Sopenharmony_ci	.halt_bit = 10,
90562306a36Sopenharmony_ci	.clkr = {
90662306a36Sopenharmony_ci		.enable_reg = 0x3080,
90762306a36Sopenharmony_ci		.enable_mask = BIT(10),
90862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
90962306a36Sopenharmony_ci			.name = "prng_clk",
91062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
91162306a36Sopenharmony_ci				&prng_src.clkr.hw,
91262306a36Sopenharmony_ci			},
91362306a36Sopenharmony_ci			.num_parents = 1,
91462306a36Sopenharmony_ci			.ops = &clk_branch_ops,
91562306a36Sopenharmony_ci		},
91662306a36Sopenharmony_ci	},
91762306a36Sopenharmony_ci};
91862306a36Sopenharmony_ci
91962306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_sdc[] = {
92062306a36Sopenharmony_ci	{    144000, P_CXO,   1, 1, 133 },
92162306a36Sopenharmony_ci	{    400000, P_PLL8,  4, 1, 240 },
92262306a36Sopenharmony_ci	{  16000000, P_PLL8,  4, 1,   6 },
92362306a36Sopenharmony_ci	{  17070000, P_PLL8,  1, 2,  45 },
92462306a36Sopenharmony_ci	{  20210000, P_PLL8,  1, 1,  19 },
92562306a36Sopenharmony_ci	{  24000000, P_PLL8,  4, 1,   4 },
92662306a36Sopenharmony_ci	{  38400000, P_PLL8,  2, 1,   5 },
92762306a36Sopenharmony_ci	{  48000000, P_PLL8,  4, 1,   2 },
92862306a36Sopenharmony_ci	{  64000000, P_PLL8,  3, 1,   2 },
92962306a36Sopenharmony_ci	{  76800000, P_PLL8,  1, 1,   5 },
93062306a36Sopenharmony_ci	{ }
93162306a36Sopenharmony_ci};
93262306a36Sopenharmony_ci
93362306a36Sopenharmony_cistatic struct clk_rcg sdc1_src = {
93462306a36Sopenharmony_ci	.ns_reg = 0x282c,
93562306a36Sopenharmony_ci	.md_reg = 0x2828,
93662306a36Sopenharmony_ci	.mn = {
93762306a36Sopenharmony_ci		.mnctr_en_bit = 8,
93862306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
93962306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
94062306a36Sopenharmony_ci		.n_val_shift = 16,
94162306a36Sopenharmony_ci		.m_val_shift = 16,
94262306a36Sopenharmony_ci		.width = 8,
94362306a36Sopenharmony_ci	},
94462306a36Sopenharmony_ci	.p = {
94562306a36Sopenharmony_ci		.pre_div_shift = 3,
94662306a36Sopenharmony_ci		.pre_div_width = 2,
94762306a36Sopenharmony_ci	},
94862306a36Sopenharmony_ci	.s = {
94962306a36Sopenharmony_ci		.src_sel_shift = 0,
95062306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
95162306a36Sopenharmony_ci	},
95262306a36Sopenharmony_ci	.freq_tbl = clk_tbl_sdc,
95362306a36Sopenharmony_ci	.clkr = {
95462306a36Sopenharmony_ci		.enable_reg = 0x282c,
95562306a36Sopenharmony_ci		.enable_mask = BIT(11),
95662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
95762306a36Sopenharmony_ci			.name = "sdc1_src",
95862306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
95962306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
96062306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
96162306a36Sopenharmony_ci		},
96262306a36Sopenharmony_ci	}
96362306a36Sopenharmony_ci};
96462306a36Sopenharmony_ci
96562306a36Sopenharmony_cistatic struct clk_branch sdc1_clk = {
96662306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
96762306a36Sopenharmony_ci	.halt_bit = 6,
96862306a36Sopenharmony_ci	.clkr = {
96962306a36Sopenharmony_ci		.enable_reg = 0x282c,
97062306a36Sopenharmony_ci		.enable_mask = BIT(9),
97162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
97262306a36Sopenharmony_ci			.name = "sdc1_clk",
97362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
97462306a36Sopenharmony_ci				&sdc1_src.clkr.hw,
97562306a36Sopenharmony_ci			},
97662306a36Sopenharmony_ci			.num_parents = 1,
97762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
97862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
97962306a36Sopenharmony_ci		},
98062306a36Sopenharmony_ci	},
98162306a36Sopenharmony_ci};
98262306a36Sopenharmony_ci
98362306a36Sopenharmony_cistatic struct clk_rcg sdc2_src = {
98462306a36Sopenharmony_ci	.ns_reg = 0x284c,
98562306a36Sopenharmony_ci	.md_reg = 0x2848,
98662306a36Sopenharmony_ci	.mn = {
98762306a36Sopenharmony_ci		.mnctr_en_bit = 8,
98862306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
98962306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
99062306a36Sopenharmony_ci		.n_val_shift = 16,
99162306a36Sopenharmony_ci		.m_val_shift = 16,
99262306a36Sopenharmony_ci		.width = 8,
99362306a36Sopenharmony_ci	},
99462306a36Sopenharmony_ci	.p = {
99562306a36Sopenharmony_ci		.pre_div_shift = 3,
99662306a36Sopenharmony_ci		.pre_div_width = 2,
99762306a36Sopenharmony_ci	},
99862306a36Sopenharmony_ci	.s = {
99962306a36Sopenharmony_ci		.src_sel_shift = 0,
100062306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
100162306a36Sopenharmony_ci	},
100262306a36Sopenharmony_ci	.freq_tbl = clk_tbl_sdc,
100362306a36Sopenharmony_ci	.clkr = {
100462306a36Sopenharmony_ci		.enable_reg = 0x284c,
100562306a36Sopenharmony_ci		.enable_mask = BIT(11),
100662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
100762306a36Sopenharmony_ci			.name = "sdc2_src",
100862306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
100962306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
101062306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
101162306a36Sopenharmony_ci		},
101262306a36Sopenharmony_ci	}
101362306a36Sopenharmony_ci};
101462306a36Sopenharmony_ci
101562306a36Sopenharmony_cistatic struct clk_branch sdc2_clk = {
101662306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
101762306a36Sopenharmony_ci	.halt_bit = 5,
101862306a36Sopenharmony_ci	.clkr = {
101962306a36Sopenharmony_ci		.enable_reg = 0x284c,
102062306a36Sopenharmony_ci		.enable_mask = BIT(9),
102162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
102262306a36Sopenharmony_ci			.name = "sdc2_clk",
102362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
102462306a36Sopenharmony_ci				&sdc2_src.clkr.hw,
102562306a36Sopenharmony_ci			},
102662306a36Sopenharmony_ci			.num_parents = 1,
102762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
102862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
102962306a36Sopenharmony_ci		},
103062306a36Sopenharmony_ci	},
103162306a36Sopenharmony_ci};
103262306a36Sopenharmony_ci
103362306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_usb[] = {
103462306a36Sopenharmony_ci	{ 60000000, P_PLL8, 1, 5, 32 },
103562306a36Sopenharmony_ci	{ }
103662306a36Sopenharmony_ci};
103762306a36Sopenharmony_ci
103862306a36Sopenharmony_cistatic struct clk_rcg usb_hs1_xcvr_src = {
103962306a36Sopenharmony_ci	.ns_reg = 0x290c,
104062306a36Sopenharmony_ci	.md_reg = 0x2908,
104162306a36Sopenharmony_ci	.mn = {
104262306a36Sopenharmony_ci		.mnctr_en_bit = 8,
104362306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
104462306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
104562306a36Sopenharmony_ci		.n_val_shift = 16,
104662306a36Sopenharmony_ci		.m_val_shift = 16,
104762306a36Sopenharmony_ci		.width = 8,
104862306a36Sopenharmony_ci	},
104962306a36Sopenharmony_ci	.p = {
105062306a36Sopenharmony_ci		.pre_div_shift = 3,
105162306a36Sopenharmony_ci		.pre_div_width = 2,
105262306a36Sopenharmony_ci	},
105362306a36Sopenharmony_ci	.s = {
105462306a36Sopenharmony_ci		.src_sel_shift = 0,
105562306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
105662306a36Sopenharmony_ci	},
105762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb,
105862306a36Sopenharmony_ci	.clkr = {
105962306a36Sopenharmony_ci		.enable_reg = 0x290c,
106062306a36Sopenharmony_ci		.enable_mask = BIT(11),
106162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
106262306a36Sopenharmony_ci			.name = "usb_hs1_xcvr_src",
106362306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
106462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
106562306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
106662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
106762306a36Sopenharmony_ci		},
106862306a36Sopenharmony_ci	}
106962306a36Sopenharmony_ci};
107062306a36Sopenharmony_ci
107162306a36Sopenharmony_cistatic struct clk_branch usb_hs1_xcvr_clk = {
107262306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
107362306a36Sopenharmony_ci	.halt_bit = 0,
107462306a36Sopenharmony_ci	.clkr = {
107562306a36Sopenharmony_ci		.enable_reg = 0x290c,
107662306a36Sopenharmony_ci		.enable_mask = BIT(9),
107762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
107862306a36Sopenharmony_ci			.name = "usb_hs1_xcvr_clk",
107962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
108062306a36Sopenharmony_ci				&usb_hs1_xcvr_src.clkr.hw,
108162306a36Sopenharmony_ci			},
108262306a36Sopenharmony_ci			.num_parents = 1,
108362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
108462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
108562306a36Sopenharmony_ci		},
108662306a36Sopenharmony_ci	},
108762306a36Sopenharmony_ci};
108862306a36Sopenharmony_ci
108962306a36Sopenharmony_cistatic struct clk_rcg usb_hsic_xcvr_fs_src = {
109062306a36Sopenharmony_ci	.ns_reg = 0x2928,
109162306a36Sopenharmony_ci	.md_reg = 0x2924,
109262306a36Sopenharmony_ci	.mn = {
109362306a36Sopenharmony_ci		.mnctr_en_bit = 8,
109462306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
109562306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
109662306a36Sopenharmony_ci		.n_val_shift = 16,
109762306a36Sopenharmony_ci		.m_val_shift = 16,
109862306a36Sopenharmony_ci		.width = 8,
109962306a36Sopenharmony_ci	},
110062306a36Sopenharmony_ci	.p = {
110162306a36Sopenharmony_ci		.pre_div_shift = 3,
110262306a36Sopenharmony_ci		.pre_div_width = 2,
110362306a36Sopenharmony_ci	},
110462306a36Sopenharmony_ci	.s = {
110562306a36Sopenharmony_ci		.src_sel_shift = 0,
110662306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
110762306a36Sopenharmony_ci	},
110862306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb,
110962306a36Sopenharmony_ci	.clkr = {
111062306a36Sopenharmony_ci		.enable_reg = 0x2928,
111162306a36Sopenharmony_ci		.enable_mask = BIT(11),
111262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
111362306a36Sopenharmony_ci			.name = "usb_hsic_xcvr_fs_src",
111462306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
111562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
111662306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
111762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
111862306a36Sopenharmony_ci		},
111962306a36Sopenharmony_ci	}
112062306a36Sopenharmony_ci};
112162306a36Sopenharmony_ci
112262306a36Sopenharmony_cistatic struct clk_branch usb_hsic_xcvr_fs_clk = {
112362306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
112462306a36Sopenharmony_ci	.halt_bit = 9,
112562306a36Sopenharmony_ci	.clkr = {
112662306a36Sopenharmony_ci		.enable_reg = 0x2928,
112762306a36Sopenharmony_ci		.enable_mask = BIT(9),
112862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
112962306a36Sopenharmony_ci			.name = "usb_hsic_xcvr_fs_clk",
113062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
113162306a36Sopenharmony_ci				&usb_hsic_xcvr_fs_src.clkr.hw,
113262306a36Sopenharmony_ci			},
113362306a36Sopenharmony_ci			.num_parents = 1,
113462306a36Sopenharmony_ci			.ops = &clk_branch_ops,
113562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
113662306a36Sopenharmony_ci		},
113762306a36Sopenharmony_ci	},
113862306a36Sopenharmony_ci};
113962306a36Sopenharmony_ci
114062306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_usb_hs1_system[] = {
114162306a36Sopenharmony_ci	{ 60000000, P_PLL8, 1, 5, 32 },
114262306a36Sopenharmony_ci	{ }
114362306a36Sopenharmony_ci};
114462306a36Sopenharmony_ci
114562306a36Sopenharmony_cistatic struct clk_rcg usb_hs1_system_src = {
114662306a36Sopenharmony_ci	.ns_reg = 0x36a4,
114762306a36Sopenharmony_ci	.md_reg = 0x36a0,
114862306a36Sopenharmony_ci	.mn = {
114962306a36Sopenharmony_ci		.mnctr_en_bit = 8,
115062306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
115162306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
115262306a36Sopenharmony_ci		.n_val_shift = 16,
115362306a36Sopenharmony_ci		.m_val_shift = 16,
115462306a36Sopenharmony_ci		.width = 8,
115562306a36Sopenharmony_ci	},
115662306a36Sopenharmony_ci	.p = {
115762306a36Sopenharmony_ci		.pre_div_shift = 3,
115862306a36Sopenharmony_ci		.pre_div_width = 2,
115962306a36Sopenharmony_ci	},
116062306a36Sopenharmony_ci	.s = {
116162306a36Sopenharmony_ci		.src_sel_shift = 0,
116262306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
116362306a36Sopenharmony_ci	},
116462306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb_hs1_system,
116562306a36Sopenharmony_ci	.clkr = {
116662306a36Sopenharmony_ci		.enable_reg = 0x36a4,
116762306a36Sopenharmony_ci		.enable_mask = BIT(11),
116862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
116962306a36Sopenharmony_ci			.name = "usb_hs1_system_src",
117062306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
117162306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
117262306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
117362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
117462306a36Sopenharmony_ci		},
117562306a36Sopenharmony_ci	}
117662306a36Sopenharmony_ci};
117762306a36Sopenharmony_ci
117862306a36Sopenharmony_cistatic struct clk_branch usb_hs1_system_clk = {
117962306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
118062306a36Sopenharmony_ci	.halt_bit = 4,
118162306a36Sopenharmony_ci	.clkr = {
118262306a36Sopenharmony_ci		.enable_reg = 0x36a4,
118362306a36Sopenharmony_ci		.enable_mask = BIT(9),
118462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
118562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
118662306a36Sopenharmony_ci				&usb_hs1_system_src.clkr.hw,
118762306a36Sopenharmony_ci			},
118862306a36Sopenharmony_ci			.num_parents = 1,
118962306a36Sopenharmony_ci			.name = "usb_hs1_system_clk",
119062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
119162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
119262306a36Sopenharmony_ci		},
119362306a36Sopenharmony_ci	},
119462306a36Sopenharmony_ci};
119562306a36Sopenharmony_ci
119662306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_usb_hsic_system[] = {
119762306a36Sopenharmony_ci	{ 64000000, P_PLL8, 1, 1, 6 },
119862306a36Sopenharmony_ci	{ }
119962306a36Sopenharmony_ci};
120062306a36Sopenharmony_ci
120162306a36Sopenharmony_cistatic struct clk_rcg usb_hsic_system_src = {
120262306a36Sopenharmony_ci	.ns_reg = 0x2b58,
120362306a36Sopenharmony_ci	.md_reg = 0x2b54,
120462306a36Sopenharmony_ci	.mn = {
120562306a36Sopenharmony_ci		.mnctr_en_bit = 8,
120662306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
120762306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
120862306a36Sopenharmony_ci		.n_val_shift = 16,
120962306a36Sopenharmony_ci		.m_val_shift = 16,
121062306a36Sopenharmony_ci		.width = 8,
121162306a36Sopenharmony_ci	},
121262306a36Sopenharmony_ci	.p = {
121362306a36Sopenharmony_ci		.pre_div_shift = 3,
121462306a36Sopenharmony_ci		.pre_div_width = 2,
121562306a36Sopenharmony_ci	},
121662306a36Sopenharmony_ci	.s = {
121762306a36Sopenharmony_ci		.src_sel_shift = 0,
121862306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll8_map,
121962306a36Sopenharmony_ci	},
122062306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb_hsic_system,
122162306a36Sopenharmony_ci	.clkr = {
122262306a36Sopenharmony_ci		.enable_reg = 0x2b58,
122362306a36Sopenharmony_ci		.enable_mask = BIT(11),
122462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
122562306a36Sopenharmony_ci			.name = "usb_hsic_system_src",
122662306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll8,
122762306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll8),
122862306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
122962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
123062306a36Sopenharmony_ci		},
123162306a36Sopenharmony_ci	}
123262306a36Sopenharmony_ci};
123362306a36Sopenharmony_ci
123462306a36Sopenharmony_cistatic struct clk_branch usb_hsic_system_clk = {
123562306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
123662306a36Sopenharmony_ci	.halt_bit = 7,
123762306a36Sopenharmony_ci	.clkr = {
123862306a36Sopenharmony_ci		.enable_reg = 0x2b58,
123962306a36Sopenharmony_ci		.enable_mask = BIT(9),
124062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
124162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
124262306a36Sopenharmony_ci				&usb_hsic_system_src.clkr.hw,
124362306a36Sopenharmony_ci			},
124462306a36Sopenharmony_ci			.num_parents = 1,
124562306a36Sopenharmony_ci			.name = "usb_hsic_system_clk",
124662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
124762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
124862306a36Sopenharmony_ci		},
124962306a36Sopenharmony_ci	},
125062306a36Sopenharmony_ci};
125162306a36Sopenharmony_ci
125262306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_usb_hsic_hsic[] = {
125362306a36Sopenharmony_ci	{ 48000000, P_PLL14, 1, 0, 0 },
125462306a36Sopenharmony_ci	{ }
125562306a36Sopenharmony_ci};
125662306a36Sopenharmony_ci
125762306a36Sopenharmony_cistatic struct clk_rcg usb_hsic_hsic_src = {
125862306a36Sopenharmony_ci	.ns_reg = 0x2b50,
125962306a36Sopenharmony_ci	.md_reg = 0x2b4c,
126062306a36Sopenharmony_ci	.mn = {
126162306a36Sopenharmony_ci		.mnctr_en_bit = 8,
126262306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
126362306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
126462306a36Sopenharmony_ci		.n_val_shift = 16,
126562306a36Sopenharmony_ci		.m_val_shift = 16,
126662306a36Sopenharmony_ci		.width = 8,
126762306a36Sopenharmony_ci	},
126862306a36Sopenharmony_ci	.p = {
126962306a36Sopenharmony_ci		.pre_div_shift = 3,
127062306a36Sopenharmony_ci		.pre_div_width = 2,
127162306a36Sopenharmony_ci	},
127262306a36Sopenharmony_ci	.s = {
127362306a36Sopenharmony_ci		.src_sel_shift = 0,
127462306a36Sopenharmony_ci		.parent_map = gcc_cxo_pll14_map,
127562306a36Sopenharmony_ci	},
127662306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb_hsic_hsic,
127762306a36Sopenharmony_ci	.clkr = {
127862306a36Sopenharmony_ci		.enable_reg = 0x2b50,
127962306a36Sopenharmony_ci		.enable_mask = BIT(11),
128062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
128162306a36Sopenharmony_ci			.name = "usb_hsic_hsic_src",
128262306a36Sopenharmony_ci			.parent_data = gcc_cxo_pll14,
128362306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo_pll14),
128462306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
128562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
128662306a36Sopenharmony_ci		},
128762306a36Sopenharmony_ci	}
128862306a36Sopenharmony_ci};
128962306a36Sopenharmony_ci
129062306a36Sopenharmony_cistatic struct clk_branch usb_hsic_hsic_clk = {
129162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
129262306a36Sopenharmony_ci	.clkr = {
129362306a36Sopenharmony_ci		.enable_reg = 0x2b50,
129462306a36Sopenharmony_ci		.enable_mask = BIT(9),
129562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
129662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
129762306a36Sopenharmony_ci				&usb_hsic_hsic_src.clkr.hw,
129862306a36Sopenharmony_ci			},
129962306a36Sopenharmony_ci			.num_parents = 1,
130062306a36Sopenharmony_ci			.name = "usb_hsic_hsic_clk",
130162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
130262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
130362306a36Sopenharmony_ci		},
130462306a36Sopenharmony_ci	},
130562306a36Sopenharmony_ci};
130662306a36Sopenharmony_ci
130762306a36Sopenharmony_cistatic struct clk_branch usb_hsic_hsio_cal_clk = {
130862306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
130962306a36Sopenharmony_ci	.halt_bit = 8,
131062306a36Sopenharmony_ci	.clkr = {
131162306a36Sopenharmony_ci		.enable_reg = 0x2b48,
131262306a36Sopenharmony_ci		.enable_mask = BIT(0),
131362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
131462306a36Sopenharmony_ci			.parent_data = gcc_cxo,
131562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_cxo),
131662306a36Sopenharmony_ci			.name = "usb_hsic_hsio_cal_clk",
131762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
131862306a36Sopenharmony_ci		},
131962306a36Sopenharmony_ci	},
132062306a36Sopenharmony_ci};
132162306a36Sopenharmony_ci
132262306a36Sopenharmony_cistatic struct clk_branch ce1_core_clk = {
132362306a36Sopenharmony_ci	.hwcg_reg = 0x2724,
132462306a36Sopenharmony_ci	.hwcg_bit = 6,
132562306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
132662306a36Sopenharmony_ci	.halt_bit = 27,
132762306a36Sopenharmony_ci	.clkr = {
132862306a36Sopenharmony_ci		.enable_reg = 0x2724,
132962306a36Sopenharmony_ci		.enable_mask = BIT(4),
133062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
133162306a36Sopenharmony_ci			.name = "ce1_core_clk",
133262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
133362306a36Sopenharmony_ci		},
133462306a36Sopenharmony_ci	},
133562306a36Sopenharmony_ci};
133662306a36Sopenharmony_ci
133762306a36Sopenharmony_cistatic struct clk_branch ce1_h_clk = {
133862306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
133962306a36Sopenharmony_ci	.halt_bit = 1,
134062306a36Sopenharmony_ci	.clkr = {
134162306a36Sopenharmony_ci		.enable_reg = 0x2720,
134262306a36Sopenharmony_ci		.enable_mask = BIT(4),
134362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
134462306a36Sopenharmony_ci			.name = "ce1_h_clk",
134562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
134662306a36Sopenharmony_ci		},
134762306a36Sopenharmony_ci	},
134862306a36Sopenharmony_ci};
134962306a36Sopenharmony_ci
135062306a36Sopenharmony_cistatic struct clk_branch dma_bam_h_clk = {
135162306a36Sopenharmony_ci	.hwcg_reg = 0x25c0,
135262306a36Sopenharmony_ci	.hwcg_bit = 6,
135362306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
135462306a36Sopenharmony_ci	.halt_bit = 12,
135562306a36Sopenharmony_ci	.clkr = {
135662306a36Sopenharmony_ci		.enable_reg = 0x25c0,
135762306a36Sopenharmony_ci		.enable_mask = BIT(4),
135862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135962306a36Sopenharmony_ci			.name = "dma_bam_h_clk",
136062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
136162306a36Sopenharmony_ci		},
136262306a36Sopenharmony_ci	},
136362306a36Sopenharmony_ci};
136462306a36Sopenharmony_ci
136562306a36Sopenharmony_cistatic struct clk_branch gsbi1_h_clk = {
136662306a36Sopenharmony_ci	.hwcg_reg = 0x29c0,
136762306a36Sopenharmony_ci	.hwcg_bit = 6,
136862306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
136962306a36Sopenharmony_ci	.halt_bit = 11,
137062306a36Sopenharmony_ci	.clkr = {
137162306a36Sopenharmony_ci		.enable_reg = 0x29c0,
137262306a36Sopenharmony_ci		.enable_mask = BIT(4),
137362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
137462306a36Sopenharmony_ci			.name = "gsbi1_h_clk",
137562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
137662306a36Sopenharmony_ci		},
137762306a36Sopenharmony_ci	},
137862306a36Sopenharmony_ci};
137962306a36Sopenharmony_ci
138062306a36Sopenharmony_cistatic struct clk_branch gsbi2_h_clk = {
138162306a36Sopenharmony_ci	.hwcg_reg = 0x29e0,
138262306a36Sopenharmony_ci	.hwcg_bit = 6,
138362306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
138462306a36Sopenharmony_ci	.halt_bit = 7,
138562306a36Sopenharmony_ci	.clkr = {
138662306a36Sopenharmony_ci		.enable_reg = 0x29e0,
138762306a36Sopenharmony_ci		.enable_mask = BIT(4),
138862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
138962306a36Sopenharmony_ci			.name = "gsbi2_h_clk",
139062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
139162306a36Sopenharmony_ci		},
139262306a36Sopenharmony_ci	},
139362306a36Sopenharmony_ci};
139462306a36Sopenharmony_ci
139562306a36Sopenharmony_cistatic struct clk_branch gsbi3_h_clk = {
139662306a36Sopenharmony_ci	.hwcg_reg = 0x2a00,
139762306a36Sopenharmony_ci	.hwcg_bit = 6,
139862306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
139962306a36Sopenharmony_ci	.halt_bit = 3,
140062306a36Sopenharmony_ci	.clkr = {
140162306a36Sopenharmony_ci		.enable_reg = 0x2a00,
140262306a36Sopenharmony_ci		.enable_mask = BIT(4),
140362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
140462306a36Sopenharmony_ci			.name = "gsbi3_h_clk",
140562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
140662306a36Sopenharmony_ci		},
140762306a36Sopenharmony_ci	},
140862306a36Sopenharmony_ci};
140962306a36Sopenharmony_ci
141062306a36Sopenharmony_cistatic struct clk_branch gsbi4_h_clk = {
141162306a36Sopenharmony_ci	.hwcg_reg = 0x2a20,
141262306a36Sopenharmony_ci	.hwcg_bit = 6,
141362306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
141462306a36Sopenharmony_ci	.halt_bit = 27,
141562306a36Sopenharmony_ci	.clkr = {
141662306a36Sopenharmony_ci		.enable_reg = 0x2a20,
141762306a36Sopenharmony_ci		.enable_mask = BIT(4),
141862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
141962306a36Sopenharmony_ci			.name = "gsbi4_h_clk",
142062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
142162306a36Sopenharmony_ci		},
142262306a36Sopenharmony_ci	},
142362306a36Sopenharmony_ci};
142462306a36Sopenharmony_ci
142562306a36Sopenharmony_cistatic struct clk_branch gsbi5_h_clk = {
142662306a36Sopenharmony_ci	.hwcg_reg = 0x2a40,
142762306a36Sopenharmony_ci	.hwcg_bit = 6,
142862306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
142962306a36Sopenharmony_ci	.halt_bit = 23,
143062306a36Sopenharmony_ci	.clkr = {
143162306a36Sopenharmony_ci		.enable_reg = 0x2a40,
143262306a36Sopenharmony_ci		.enable_mask = BIT(4),
143362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
143462306a36Sopenharmony_ci			.name = "gsbi5_h_clk",
143562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
143662306a36Sopenharmony_ci		},
143762306a36Sopenharmony_ci	},
143862306a36Sopenharmony_ci};
143962306a36Sopenharmony_ci
144062306a36Sopenharmony_cistatic struct clk_branch usb_hs1_h_clk = {
144162306a36Sopenharmony_ci	.hwcg_reg = 0x2900,
144262306a36Sopenharmony_ci	.hwcg_bit = 6,
144362306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
144462306a36Sopenharmony_ci	.halt_bit = 1,
144562306a36Sopenharmony_ci	.clkr = {
144662306a36Sopenharmony_ci		.enable_reg = 0x2900,
144762306a36Sopenharmony_ci		.enable_mask = BIT(4),
144862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
144962306a36Sopenharmony_ci			.name = "usb_hs1_h_clk",
145062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
145162306a36Sopenharmony_ci		},
145262306a36Sopenharmony_ci	},
145362306a36Sopenharmony_ci};
145462306a36Sopenharmony_ci
145562306a36Sopenharmony_cistatic struct clk_branch usb_hsic_h_clk = {
145662306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
145762306a36Sopenharmony_ci	.halt_bit = 28,
145862306a36Sopenharmony_ci	.clkr = {
145962306a36Sopenharmony_ci		.enable_reg = 0x2920,
146062306a36Sopenharmony_ci		.enable_mask = BIT(4),
146162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
146262306a36Sopenharmony_ci			.name = "usb_hsic_h_clk",
146362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
146462306a36Sopenharmony_ci		},
146562306a36Sopenharmony_ci	},
146662306a36Sopenharmony_ci};
146762306a36Sopenharmony_ci
146862306a36Sopenharmony_cistatic struct clk_branch sdc1_h_clk = {
146962306a36Sopenharmony_ci	.hwcg_reg = 0x2820,
147062306a36Sopenharmony_ci	.hwcg_bit = 6,
147162306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
147262306a36Sopenharmony_ci	.halt_bit = 11,
147362306a36Sopenharmony_ci	.clkr = {
147462306a36Sopenharmony_ci		.enable_reg = 0x2820,
147562306a36Sopenharmony_ci		.enable_mask = BIT(4),
147662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
147762306a36Sopenharmony_ci			.name = "sdc1_h_clk",
147862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
147962306a36Sopenharmony_ci		},
148062306a36Sopenharmony_ci	},
148162306a36Sopenharmony_ci};
148262306a36Sopenharmony_ci
148362306a36Sopenharmony_cistatic struct clk_branch sdc2_h_clk = {
148462306a36Sopenharmony_ci	.hwcg_reg = 0x2840,
148562306a36Sopenharmony_ci	.hwcg_bit = 6,
148662306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
148762306a36Sopenharmony_ci	.halt_bit = 10,
148862306a36Sopenharmony_ci	.clkr = {
148962306a36Sopenharmony_ci		.enable_reg = 0x2840,
149062306a36Sopenharmony_ci		.enable_mask = BIT(4),
149162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
149262306a36Sopenharmony_ci			.name = "sdc2_h_clk",
149362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
149462306a36Sopenharmony_ci		},
149562306a36Sopenharmony_ci	},
149662306a36Sopenharmony_ci};
149762306a36Sopenharmony_ci
149862306a36Sopenharmony_cistatic struct clk_branch adm0_clk = {
149962306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
150062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
150162306a36Sopenharmony_ci	.halt_bit = 14,
150262306a36Sopenharmony_ci	.clkr = {
150362306a36Sopenharmony_ci		.enable_reg = 0x3080,
150462306a36Sopenharmony_ci		.enable_mask = BIT(2),
150562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
150662306a36Sopenharmony_ci			.name = "adm0_clk",
150762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
150862306a36Sopenharmony_ci		},
150962306a36Sopenharmony_ci	},
151062306a36Sopenharmony_ci};
151162306a36Sopenharmony_ci
151262306a36Sopenharmony_cistatic struct clk_branch adm0_pbus_clk = {
151362306a36Sopenharmony_ci	.hwcg_reg = 0x2208,
151462306a36Sopenharmony_ci	.hwcg_bit = 6,
151562306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
151662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
151762306a36Sopenharmony_ci	.halt_bit = 13,
151862306a36Sopenharmony_ci	.clkr = {
151962306a36Sopenharmony_ci		.enable_reg = 0x3080,
152062306a36Sopenharmony_ci		.enable_mask = BIT(3),
152162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
152262306a36Sopenharmony_ci			.name = "adm0_pbus_clk",
152362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
152462306a36Sopenharmony_ci		},
152562306a36Sopenharmony_ci	},
152662306a36Sopenharmony_ci};
152762306a36Sopenharmony_ci
152862306a36Sopenharmony_cistatic struct clk_branch pmic_arb0_h_clk = {
152962306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
153062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
153162306a36Sopenharmony_ci	.halt_bit = 22,
153262306a36Sopenharmony_ci	.clkr = {
153362306a36Sopenharmony_ci		.enable_reg = 0x3080,
153462306a36Sopenharmony_ci		.enable_mask = BIT(8),
153562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
153662306a36Sopenharmony_ci			.name = "pmic_arb0_h_clk",
153762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
153862306a36Sopenharmony_ci		},
153962306a36Sopenharmony_ci	},
154062306a36Sopenharmony_ci};
154162306a36Sopenharmony_ci
154262306a36Sopenharmony_cistatic struct clk_branch pmic_arb1_h_clk = {
154362306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
154462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
154562306a36Sopenharmony_ci	.halt_bit = 21,
154662306a36Sopenharmony_ci	.clkr = {
154762306a36Sopenharmony_ci		.enable_reg = 0x3080,
154862306a36Sopenharmony_ci		.enable_mask = BIT(9),
154962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
155062306a36Sopenharmony_ci			.name = "pmic_arb1_h_clk",
155162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
155262306a36Sopenharmony_ci		},
155362306a36Sopenharmony_ci	},
155462306a36Sopenharmony_ci};
155562306a36Sopenharmony_ci
155662306a36Sopenharmony_cistatic struct clk_branch pmic_ssbi2_clk = {
155762306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
155862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
155962306a36Sopenharmony_ci	.halt_bit = 23,
156062306a36Sopenharmony_ci	.clkr = {
156162306a36Sopenharmony_ci		.enable_reg = 0x3080,
156262306a36Sopenharmony_ci		.enable_mask = BIT(7),
156362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
156462306a36Sopenharmony_ci			.name = "pmic_ssbi2_clk",
156562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
156662306a36Sopenharmony_ci		},
156762306a36Sopenharmony_ci	},
156862306a36Sopenharmony_ci};
156962306a36Sopenharmony_ci
157062306a36Sopenharmony_cistatic struct clk_branch rpm_msg_ram_h_clk = {
157162306a36Sopenharmony_ci	.hwcg_reg = 0x27e0,
157262306a36Sopenharmony_ci	.hwcg_bit = 6,
157362306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
157462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
157562306a36Sopenharmony_ci	.halt_bit = 12,
157662306a36Sopenharmony_ci	.clkr = {
157762306a36Sopenharmony_ci		.enable_reg = 0x3080,
157862306a36Sopenharmony_ci		.enable_mask = BIT(6),
157962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
158062306a36Sopenharmony_ci			.name = "rpm_msg_ram_h_clk",
158162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
158262306a36Sopenharmony_ci		},
158362306a36Sopenharmony_ci	},
158462306a36Sopenharmony_ci};
158562306a36Sopenharmony_ci
158662306a36Sopenharmony_cistatic struct clk_branch ebi2_clk = {
158762306a36Sopenharmony_ci	.hwcg_reg = 0x2664,
158862306a36Sopenharmony_ci	.hwcg_bit = 6,
158962306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
159062306a36Sopenharmony_ci	.halt_bit = 24,
159162306a36Sopenharmony_ci	.clkr = {
159262306a36Sopenharmony_ci		.enable_reg = 0x2664,
159362306a36Sopenharmony_ci		.enable_mask = BIT(6) | BIT(4),
159462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
159562306a36Sopenharmony_ci			.name = "ebi2_clk",
159662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
159762306a36Sopenharmony_ci		},
159862306a36Sopenharmony_ci	},
159962306a36Sopenharmony_ci};
160062306a36Sopenharmony_ci
160162306a36Sopenharmony_cistatic struct clk_branch ebi2_aon_clk = {
160262306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
160362306a36Sopenharmony_ci	.halt_bit = 23,
160462306a36Sopenharmony_ci	.clkr = {
160562306a36Sopenharmony_ci		.enable_reg = 0x2664,
160662306a36Sopenharmony_ci		.enable_mask = BIT(8),
160762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
160862306a36Sopenharmony_ci			.name = "ebi2_aon_clk",
160962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
161062306a36Sopenharmony_ci		},
161162306a36Sopenharmony_ci	},
161262306a36Sopenharmony_ci};
161362306a36Sopenharmony_ci
161462306a36Sopenharmony_cistatic struct clk_regmap *gcc_mdm9615_clks[] = {
161562306a36Sopenharmony_ci	[PLL0] = &pll0.clkr,
161662306a36Sopenharmony_ci	[PLL0_VOTE] = &pll0_vote,
161762306a36Sopenharmony_ci	[PLL4_VOTE] = &pll4_vote,
161862306a36Sopenharmony_ci	[PLL8] = &pll8.clkr,
161962306a36Sopenharmony_ci	[PLL8_VOTE] = &pll8_vote,
162062306a36Sopenharmony_ci	[PLL14] = &pll14.clkr,
162162306a36Sopenharmony_ci	[PLL14_VOTE] = &pll14_vote,
162262306a36Sopenharmony_ci	[GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
162362306a36Sopenharmony_ci	[GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
162462306a36Sopenharmony_ci	[GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
162562306a36Sopenharmony_ci	[GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
162662306a36Sopenharmony_ci	[GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
162762306a36Sopenharmony_ci	[GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
162862306a36Sopenharmony_ci	[GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
162962306a36Sopenharmony_ci	[GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
163062306a36Sopenharmony_ci	[GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
163162306a36Sopenharmony_ci	[GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
163262306a36Sopenharmony_ci	[GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
163362306a36Sopenharmony_ci	[GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
163462306a36Sopenharmony_ci	[GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
163562306a36Sopenharmony_ci	[GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
163662306a36Sopenharmony_ci	[GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
163762306a36Sopenharmony_ci	[GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
163862306a36Sopenharmony_ci	[GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
163962306a36Sopenharmony_ci	[GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
164062306a36Sopenharmony_ci	[GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
164162306a36Sopenharmony_ci	[GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
164262306a36Sopenharmony_ci	[GP0_SRC] = &gp0_src.clkr,
164362306a36Sopenharmony_ci	[GP0_CLK] = &gp0_clk.clkr,
164462306a36Sopenharmony_ci	[GP1_SRC] = &gp1_src.clkr,
164562306a36Sopenharmony_ci	[GP1_CLK] = &gp1_clk.clkr,
164662306a36Sopenharmony_ci	[GP2_SRC] = &gp2_src.clkr,
164762306a36Sopenharmony_ci	[GP2_CLK] = &gp2_clk.clkr,
164862306a36Sopenharmony_ci	[PMEM_A_CLK] = &pmem_clk.clkr,
164962306a36Sopenharmony_ci	[PRNG_SRC] = &prng_src.clkr,
165062306a36Sopenharmony_ci	[PRNG_CLK] = &prng_clk.clkr,
165162306a36Sopenharmony_ci	[SDC1_SRC] = &sdc1_src.clkr,
165262306a36Sopenharmony_ci	[SDC1_CLK] = &sdc1_clk.clkr,
165362306a36Sopenharmony_ci	[SDC2_SRC] = &sdc2_src.clkr,
165462306a36Sopenharmony_ci	[SDC2_CLK] = &sdc2_clk.clkr,
165562306a36Sopenharmony_ci	[USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
165662306a36Sopenharmony_ci	[USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
165762306a36Sopenharmony_ci	[USB_HS1_SYSTEM_CLK_SRC] = &usb_hs1_system_src.clkr,
165862306a36Sopenharmony_ci	[USB_HS1_SYSTEM_CLK] = &usb_hs1_system_clk.clkr,
165962306a36Sopenharmony_ci	[USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
166062306a36Sopenharmony_ci	[USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
166162306a36Sopenharmony_ci	[USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_src.clkr,
166262306a36Sopenharmony_ci	[USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
166362306a36Sopenharmony_ci	[USB_HSIC_HSIC_CLK_SRC] = &usb_hsic_hsic_src.clkr,
166462306a36Sopenharmony_ci	[USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
166562306a36Sopenharmony_ci	[USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
166662306a36Sopenharmony_ci	[CE1_CORE_CLK] = &ce1_core_clk.clkr,
166762306a36Sopenharmony_ci	[CE1_H_CLK] = &ce1_h_clk.clkr,
166862306a36Sopenharmony_ci	[DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
166962306a36Sopenharmony_ci	[GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
167062306a36Sopenharmony_ci	[GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
167162306a36Sopenharmony_ci	[GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
167262306a36Sopenharmony_ci	[GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
167362306a36Sopenharmony_ci	[GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
167462306a36Sopenharmony_ci	[USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
167562306a36Sopenharmony_ci	[USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
167662306a36Sopenharmony_ci	[SDC1_H_CLK] = &sdc1_h_clk.clkr,
167762306a36Sopenharmony_ci	[SDC2_H_CLK] = &sdc2_h_clk.clkr,
167862306a36Sopenharmony_ci	[ADM0_CLK] = &adm0_clk.clkr,
167962306a36Sopenharmony_ci	[ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
168062306a36Sopenharmony_ci	[PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
168162306a36Sopenharmony_ci	[PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
168262306a36Sopenharmony_ci	[PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
168362306a36Sopenharmony_ci	[RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
168462306a36Sopenharmony_ci	[EBI2_CLK] = &ebi2_clk.clkr,
168562306a36Sopenharmony_ci	[EBI2_AON_CLK] = &ebi2_aon_clk.clkr,
168662306a36Sopenharmony_ci};
168762306a36Sopenharmony_ci
168862306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_mdm9615_resets[] = {
168962306a36Sopenharmony_ci	[DMA_BAM_RESET] = { 0x25c0, 7 },
169062306a36Sopenharmony_ci	[CE1_H_RESET] = { 0x2720, 7 },
169162306a36Sopenharmony_ci	[CE1_CORE_RESET] = { 0x2724, 7 },
169262306a36Sopenharmony_ci	[SDC1_RESET] = { 0x2830 },
169362306a36Sopenharmony_ci	[SDC2_RESET] = { 0x2850 },
169462306a36Sopenharmony_ci	[ADM0_C2_RESET] = { 0x220c, 4 },
169562306a36Sopenharmony_ci	[ADM0_C1_RESET] = { 0x220c, 3 },
169662306a36Sopenharmony_ci	[ADM0_C0_RESET] = { 0x220c, 2 },
169762306a36Sopenharmony_ci	[ADM0_PBUS_RESET] = { 0x220c, 1 },
169862306a36Sopenharmony_ci	[ADM0_RESET] = { 0x220c },
169962306a36Sopenharmony_ci	[USB_HS1_RESET] = { 0x2910 },
170062306a36Sopenharmony_ci	[USB_HSIC_RESET] = { 0x2934 },
170162306a36Sopenharmony_ci	[GSBI1_RESET] = { 0x29dc },
170262306a36Sopenharmony_ci	[GSBI2_RESET] = { 0x29fc },
170362306a36Sopenharmony_ci	[GSBI3_RESET] = { 0x2a1c },
170462306a36Sopenharmony_ci	[GSBI4_RESET] = { 0x2a3c },
170562306a36Sopenharmony_ci	[GSBI5_RESET] = { 0x2a5c },
170662306a36Sopenharmony_ci	[PDM_RESET] = { 0x2CC0, 12 },
170762306a36Sopenharmony_ci};
170862306a36Sopenharmony_ci
170962306a36Sopenharmony_cistatic const struct regmap_config gcc_mdm9615_regmap_config = {
171062306a36Sopenharmony_ci	.reg_bits	= 32,
171162306a36Sopenharmony_ci	.reg_stride	= 4,
171262306a36Sopenharmony_ci	.val_bits	= 32,
171362306a36Sopenharmony_ci	.max_register	= 0x3660,
171462306a36Sopenharmony_ci	.fast_io	= true,
171562306a36Sopenharmony_ci};
171662306a36Sopenharmony_ci
171762306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_mdm9615_desc = {
171862306a36Sopenharmony_ci	.config = &gcc_mdm9615_regmap_config,
171962306a36Sopenharmony_ci	.clks = gcc_mdm9615_clks,
172062306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_mdm9615_clks),
172162306a36Sopenharmony_ci	.resets = gcc_mdm9615_resets,
172262306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_mdm9615_resets),
172362306a36Sopenharmony_ci};
172462306a36Sopenharmony_ci
172562306a36Sopenharmony_cistatic const struct of_device_id gcc_mdm9615_match_table[] = {
172662306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-mdm9615" },
172762306a36Sopenharmony_ci	{ }
172862306a36Sopenharmony_ci};
172962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_mdm9615_match_table);
173062306a36Sopenharmony_ci
173162306a36Sopenharmony_cistatic int gcc_mdm9615_probe(struct platform_device *pdev)
173262306a36Sopenharmony_ci{
173362306a36Sopenharmony_ci	struct regmap *regmap;
173462306a36Sopenharmony_ci
173562306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gcc_mdm9615_desc);
173662306a36Sopenharmony_ci	if (IS_ERR(regmap))
173762306a36Sopenharmony_ci		return PTR_ERR(regmap);
173862306a36Sopenharmony_ci
173962306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gcc_mdm9615_desc, regmap);
174062306a36Sopenharmony_ci}
174162306a36Sopenharmony_ci
174262306a36Sopenharmony_cistatic struct platform_driver gcc_mdm9615_driver = {
174362306a36Sopenharmony_ci	.probe		= gcc_mdm9615_probe,
174462306a36Sopenharmony_ci	.driver		= {
174562306a36Sopenharmony_ci		.name	= "gcc-mdm9615",
174662306a36Sopenharmony_ci		.of_match_table = gcc_mdm9615_match_table,
174762306a36Sopenharmony_ci	},
174862306a36Sopenharmony_ci};
174962306a36Sopenharmony_ci
175062306a36Sopenharmony_cistatic int __init gcc_mdm9615_init(void)
175162306a36Sopenharmony_ci{
175262306a36Sopenharmony_ci	return platform_driver_register(&gcc_mdm9615_driver);
175362306a36Sopenharmony_ci}
175462306a36Sopenharmony_cicore_initcall(gcc_mdm9615_init);
175562306a36Sopenharmony_ci
175662306a36Sopenharmony_cistatic void __exit gcc_mdm9615_exit(void)
175762306a36Sopenharmony_ci{
175862306a36Sopenharmony_ci	platform_driver_unregister(&gcc_mdm9615_driver);
175962306a36Sopenharmony_ci}
176062306a36Sopenharmony_cimodule_exit(gcc_mdm9615_exit);
176162306a36Sopenharmony_ci
176262306a36Sopenharmony_ciMODULE_DESCRIPTION("QCOM GCC MDM9615 Driver");
176362306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
176462306a36Sopenharmony_ciMODULE_ALIAS("platform:gcc-mdm9615");
1765