162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021, Konrad Dybcio <konrad.dybcio@somainline.org>
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/bitops.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/clk-provider.h>
1362306a36Sopenharmony_ci#include <linux/regmap.h>
1462306a36Sopenharmony_ci#include <linux/reset-controller.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-mdm9607.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include "common.h"
1962306a36Sopenharmony_ci#include "clk-regmap.h"
2062306a36Sopenharmony_ci#include "clk-alpha-pll.h"
2162306a36Sopenharmony_ci#include "clk-pll.h"
2262306a36Sopenharmony_ci#include "clk-rcg.h"
2362306a36Sopenharmony_ci#include "clk-branch.h"
2462306a36Sopenharmony_ci#include "reset.h"
2562306a36Sopenharmony_ci#include "gdsc.h"
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cienum {
2862306a36Sopenharmony_ci	P_XO,
2962306a36Sopenharmony_ci	P_BIMC,
3062306a36Sopenharmony_ci	P_GPLL0,
3162306a36Sopenharmony_ci	P_GPLL1,
3262306a36Sopenharmony_ci	P_GPLL2,
3362306a36Sopenharmony_ci	P_SLEEP_CLK,
3462306a36Sopenharmony_ci};
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0_early = {
3762306a36Sopenharmony_ci	.offset = 0x21000,
3862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
3962306a36Sopenharmony_ci	.clkr = {
4062306a36Sopenharmony_ci		.enable_reg = 0x45000,
4162306a36Sopenharmony_ci		.enable_mask = BIT(0),
4262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data)
4362306a36Sopenharmony_ci		{
4462306a36Sopenharmony_ci			.name = "gpll0_early",
4562306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
4662306a36Sopenharmony_ci				.fw_name = "xo",
4762306a36Sopenharmony_ci			},
4862306a36Sopenharmony_ci			.num_parents = 1,
4962306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
5062306a36Sopenharmony_ci		},
5162306a36Sopenharmony_ci	},
5262306a36Sopenharmony_ci};
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0 = {
5562306a36Sopenharmony_ci	.offset = 0x21000,
5662306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
5762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
5862306a36Sopenharmony_ci	{
5962306a36Sopenharmony_ci		.name = "gpll0",
6062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &gpll0_early.clkr.hw },
6162306a36Sopenharmony_ci		.num_parents = 1,
6262306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
6362306a36Sopenharmony_ci	},
6462306a36Sopenharmony_ci};
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_map[] = {
6762306a36Sopenharmony_ci	{ P_XO, 0 },
6862306a36Sopenharmony_ci	{ P_GPLL0, 1 },
6962306a36Sopenharmony_ci};
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0[] = {
7262306a36Sopenharmony_ci	{ .fw_name = "xo" },
7362306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
7462306a36Sopenharmony_ci};
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_cistatic struct clk_pll gpll1 = {
7762306a36Sopenharmony_ci	.l_reg = 0x20004,
7862306a36Sopenharmony_ci	.m_reg = 0x20008,
7962306a36Sopenharmony_ci	.n_reg = 0x2000c,
8062306a36Sopenharmony_ci	.config_reg = 0x20010,
8162306a36Sopenharmony_ci	.mode_reg = 0x20000,
8262306a36Sopenharmony_ci	.status_reg = 0x2001c,
8362306a36Sopenharmony_ci	.status_bit = 17,
8462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8562306a36Sopenharmony_ci		.name = "gpll1",
8662306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
8762306a36Sopenharmony_ci			.fw_name = "xo",
8862306a36Sopenharmony_ci		},
8962306a36Sopenharmony_ci		.num_parents = 1,
9062306a36Sopenharmony_ci		.ops = &clk_pll_ops,
9162306a36Sopenharmony_ci	},
9262306a36Sopenharmony_ci};
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistatic struct clk_regmap gpll1_vote = {
9562306a36Sopenharmony_ci	.enable_reg = 0x45000,
9662306a36Sopenharmony_ci	.enable_mask = BIT(1),
9762306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
9862306a36Sopenharmony_ci		.name = "gpll1_vote",
9962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &gpll1.clkr.hw },
10062306a36Sopenharmony_ci		.num_parents = 1,
10162306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
10262306a36Sopenharmony_ci	},
10362306a36Sopenharmony_ci};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll1_sleep_map[] = {
10662306a36Sopenharmony_ci	{ P_XO, 0 },
10762306a36Sopenharmony_ci	{ P_GPLL0, 1 },
10862306a36Sopenharmony_ci	{ P_GPLL1, 2 },
10962306a36Sopenharmony_ci	{ P_SLEEP_CLK, 6 },
11062306a36Sopenharmony_ci};
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll1_sleep[] = {
11362306a36Sopenharmony_ci	{ .fw_name = "xo" },
11462306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
11562306a36Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
11662306a36Sopenharmony_ci	{ .fw_name = "sleep_clk" },
11762306a36Sopenharmony_ci};
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic struct clk_alpha_pll gpll2_early = {
12062306a36Sopenharmony_ci	.offset = 0x25000,
12162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
12262306a36Sopenharmony_ci	.clkr = {
12362306a36Sopenharmony_ci		.enable_reg = 0x45000,
12462306a36Sopenharmony_ci		.enable_mask = BIT(3), /* Yeah, apparently it's not 2 */
12562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data)
12662306a36Sopenharmony_ci		{
12762306a36Sopenharmony_ci			.name = "gpll2_early",
12862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
12962306a36Sopenharmony_ci				.fw_name = "xo",
13062306a36Sopenharmony_ci			},
13162306a36Sopenharmony_ci			.num_parents = 1,
13262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
13362306a36Sopenharmony_ci		},
13462306a36Sopenharmony_ci	},
13562306a36Sopenharmony_ci};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll2 = {
13862306a36Sopenharmony_ci	.offset = 0x25000,
13962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
14062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data)
14162306a36Sopenharmony_ci	{
14262306a36Sopenharmony_ci		.name = "gpll2",
14362306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &gpll2_early.clkr.hw },
14462306a36Sopenharmony_ci		.num_parents = 1,
14562306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
14662306a36Sopenharmony_ci	},
14762306a36Sopenharmony_ci};
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
15062306a36Sopenharmony_ci	{ P_XO, 0 },
15162306a36Sopenharmony_ci	{ P_GPLL0, 1 },
15262306a36Sopenharmony_ci	{ P_GPLL2, 2 },
15362306a36Sopenharmony_ci};
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll2[] = {
15662306a36Sopenharmony_ci	{ .fw_name = "xo" },
15762306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
15862306a36Sopenharmony_ci	{ .hw = &gpll2.clkr.hw },
15962306a36Sopenharmony_ci};
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll1_gpll2_map[] = {
16262306a36Sopenharmony_ci	{ P_XO, 0 },
16362306a36Sopenharmony_ci	{ P_GPLL0, 1 },
16462306a36Sopenharmony_ci	{ P_GPLL1, 2 },
16562306a36Sopenharmony_ci	{ P_GPLL2, 3 },
16662306a36Sopenharmony_ci};
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll1_gpll2[] = {
16962306a36Sopenharmony_ci	{ .fw_name = "xo" },
17062306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
17162306a36Sopenharmony_ci	{ .hw = &gpll1_vote.hw },
17262306a36Sopenharmony_ci	{ .hw = &gpll2.clkr.hw },
17362306a36Sopenharmony_ci};
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_apss_ahb_clk[] = {
17662306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
17762306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
17862306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
17962306a36Sopenharmony_ci	{ }
18062306a36Sopenharmony_ci};
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_cistatic struct clk_rcg2 apss_ahb_clk_src = {
18362306a36Sopenharmony_ci	.cmd_rcgr = 0x46000,
18462306a36Sopenharmony_ci	.hid_width = 5,
18562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
18662306a36Sopenharmony_ci	.freq_tbl = ftbl_apss_ahb_clk,
18762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
18862306a36Sopenharmony_ci		.name = "apss_ahb_clk_src",
18962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
19062306a36Sopenharmony_ci		.num_parents = 2,
19162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
19262306a36Sopenharmony_ci	},
19362306a36Sopenharmony_ci};
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_cistatic struct clk_pll bimc_pll = {
19662306a36Sopenharmony_ci	.l_reg = 0x23004,
19762306a36Sopenharmony_ci	.m_reg = 0x23008,
19862306a36Sopenharmony_ci	.n_reg = 0x2300c,
19962306a36Sopenharmony_ci	.config_reg = 0x23010,
20062306a36Sopenharmony_ci	.mode_reg = 0x23000,
20162306a36Sopenharmony_ci	.status_reg = 0x2301c,
20262306a36Sopenharmony_ci	.status_bit = 17,
20362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
20462306a36Sopenharmony_ci		.name = "bimc_pll",
20562306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
20662306a36Sopenharmony_ci			.fw_name = "xo",
20762306a36Sopenharmony_ci		},
20862306a36Sopenharmony_ci		.num_parents = 1,
20962306a36Sopenharmony_ci		.ops = &clk_pll_ops,
21062306a36Sopenharmony_ci	},
21162306a36Sopenharmony_ci};
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_cistatic struct clk_regmap bimc_pll_vote = {
21462306a36Sopenharmony_ci	.enable_reg = 0x45000,
21562306a36Sopenharmony_ci	.enable_mask = BIT(3),
21662306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
21762306a36Sopenharmony_ci		.name = "bimc_pll_vote",
21862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw *[]){ &bimc_pll.clkr.hw },
21962306a36Sopenharmony_ci		.num_parents = 1,
22062306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
22162306a36Sopenharmony_ci	},
22262306a36Sopenharmony_ci};
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_bimc_map[] = {
22562306a36Sopenharmony_ci	{ P_XO, 0 },
22662306a36Sopenharmony_ci	{ P_GPLL0, 1 },
22762306a36Sopenharmony_ci	{ P_BIMC, 2 },
22862306a36Sopenharmony_ci};
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_bimc[] = {
23162306a36Sopenharmony_ci	{ .fw_name = "xo" },
23262306a36Sopenharmony_ci	{ .hw = &gpll0.clkr.hw },
23362306a36Sopenharmony_ci	{ .hw = &bimc_pll_vote.hw },
23462306a36Sopenharmony_ci};
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_pcnoc_bfdcd_clk_src[] = {
23762306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
23862306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
23962306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
24062306a36Sopenharmony_ci	{ }
24162306a36Sopenharmony_ci};
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_cistatic struct clk_rcg2 pcnoc_bfdcd_clk_src = {
24462306a36Sopenharmony_ci	.cmd_rcgr = 0x27000,
24562306a36Sopenharmony_ci	.freq_tbl = ftbl_pcnoc_bfdcd_clk_src,
24662306a36Sopenharmony_ci	.hid_width = 5,
24762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_bimc_map,
24862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
24962306a36Sopenharmony_ci		.name = "pcnoc_bfdcd_clk_src",
25062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_bimc,
25162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
25262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
25362306a36Sopenharmony_ci		.flags = CLK_IS_CRITICAL,
25462306a36Sopenharmony_ci	},
25562306a36Sopenharmony_ci};
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_cistatic struct clk_rcg2 system_noc_bfdcd_clk_src = {
25862306a36Sopenharmony_ci	.cmd_rcgr = 0x26004,
25962306a36Sopenharmony_ci	.hid_width = 5,
26062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_bimc_map,
26162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
26262306a36Sopenharmony_ci		.name = "system_noc_bfdcd_clk_src",
26362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_bimc,
26462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
26562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
26662306a36Sopenharmony_ci	},
26762306a36Sopenharmony_ci};
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
27062306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
27162306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
27262306a36Sopenharmony_ci	{ }
27362306a36Sopenharmony_ci};
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
27662306a36Sopenharmony_ci	.cmd_rcgr = 0x200c,
27762306a36Sopenharmony_ci	.hid_width = 5,
27862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
27962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
28062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
28162306a36Sopenharmony_ci		.name = "blsp1_qup1_i2c_apps_clk_src",
28262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
28362306a36Sopenharmony_ci		.num_parents = 2,
28462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
28562306a36Sopenharmony_ci	},
28662306a36Sopenharmony_ci};
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
28962306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
29062306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
29162306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
29262306a36Sopenharmony_ci	F(16000000, P_GPLL0, 10, 1, 5),
29362306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
29462306a36Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
29562306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
29662306a36Sopenharmony_ci	{ }
29762306a36Sopenharmony_ci};
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
30062306a36Sopenharmony_ci	.cmd_rcgr = 0x2024,
30162306a36Sopenharmony_ci	.mnd_width = 8,
30262306a36Sopenharmony_ci	.hid_width = 5,
30362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
30462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
30562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
30662306a36Sopenharmony_ci		.name = "blsp1_qup1_spi_apps_clk_src",
30762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
30862306a36Sopenharmony_ci		.num_parents = 2,
30962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
31062306a36Sopenharmony_ci	},
31162306a36Sopenharmony_ci};
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
31462306a36Sopenharmony_ci	.cmd_rcgr = 0x3000,
31562306a36Sopenharmony_ci	.hid_width = 5,
31662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
31762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
31862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
31962306a36Sopenharmony_ci		.name = "blsp1_qup2_i2c_apps_clk_src",
32062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
32162306a36Sopenharmony_ci		.num_parents = 2,
32262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
32362306a36Sopenharmony_ci	},
32462306a36Sopenharmony_ci};
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
32762306a36Sopenharmony_ci	.cmd_rcgr = 0x3014,
32862306a36Sopenharmony_ci	.mnd_width = 8,
32962306a36Sopenharmony_ci	.hid_width = 5,
33062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
33162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
33262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
33362306a36Sopenharmony_ci		.name = "blsp1_qup2_spi_apps_clk_src",
33462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
33562306a36Sopenharmony_ci		.num_parents = 2,
33662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
33762306a36Sopenharmony_ci	},
33862306a36Sopenharmony_ci};
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
34162306a36Sopenharmony_ci	.cmd_rcgr = 0x4000,
34262306a36Sopenharmony_ci	.hid_width = 5,
34362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
34462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
34562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
34662306a36Sopenharmony_ci		.name = "blsp1_qup3_i2c_apps_clk_src",
34762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
34862306a36Sopenharmony_ci		.num_parents = 2,
34962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
35062306a36Sopenharmony_ci	},
35162306a36Sopenharmony_ci};
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
35462306a36Sopenharmony_ci	.cmd_rcgr = 0x4024,
35562306a36Sopenharmony_ci	.mnd_width = 8,
35662306a36Sopenharmony_ci	.hid_width = 5,
35762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
35862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
35962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
36062306a36Sopenharmony_ci		.name = "blsp1_qup3_spi_apps_clk_src",
36162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
36262306a36Sopenharmony_ci		.num_parents = 2,
36362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
36462306a36Sopenharmony_ci	},
36562306a36Sopenharmony_ci};
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
36862306a36Sopenharmony_ci	.cmd_rcgr = 0x5000,
36962306a36Sopenharmony_ci	.hid_width = 5,
37062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
37162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
37262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
37362306a36Sopenharmony_ci		.name = "blsp1_qup4_i2c_apps_clk_src",
37462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
37562306a36Sopenharmony_ci		.num_parents = 2,
37662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
37762306a36Sopenharmony_ci	},
37862306a36Sopenharmony_ci};
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
38162306a36Sopenharmony_ci	.cmd_rcgr = 0x5024,
38262306a36Sopenharmony_ci	.mnd_width = 8,
38362306a36Sopenharmony_ci	.hid_width = 5,
38462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
38562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
38662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
38762306a36Sopenharmony_ci		.name = "blsp1_qup4_spi_apps_clk_src",
38862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
38962306a36Sopenharmony_ci		.num_parents = 2,
39062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
39162306a36Sopenharmony_ci	},
39262306a36Sopenharmony_ci};
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
39562306a36Sopenharmony_ci	.cmd_rcgr = 0x6000,
39662306a36Sopenharmony_ci	.hid_width = 5,
39762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
39862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
39962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
40062306a36Sopenharmony_ci		.name = "blsp1_qup5_i2c_apps_clk_src",
40162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
40262306a36Sopenharmony_ci		.num_parents = 2,
40362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
40462306a36Sopenharmony_ci	},
40562306a36Sopenharmony_ci};
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
40862306a36Sopenharmony_ci	.cmd_rcgr = 0x6024,
40962306a36Sopenharmony_ci	.mnd_width = 8,
41062306a36Sopenharmony_ci	.hid_width = 5,
41162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
41262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
41362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
41462306a36Sopenharmony_ci		.name = "blsp1_qup5_spi_apps_clk_src",
41562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
41662306a36Sopenharmony_ci		.num_parents = 2,
41762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
41862306a36Sopenharmony_ci	},
41962306a36Sopenharmony_ci};
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
42262306a36Sopenharmony_ci	.cmd_rcgr = 0x7000,
42362306a36Sopenharmony_ci	.hid_width = 5,
42462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
42562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
42662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
42762306a36Sopenharmony_ci		.name = "blsp1_qup6_i2c_apps_clk_src",
42862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
42962306a36Sopenharmony_ci		.num_parents = 2,
43062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
43162306a36Sopenharmony_ci	},
43262306a36Sopenharmony_ci};
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
43562306a36Sopenharmony_ci	.cmd_rcgr = 0x7024,
43662306a36Sopenharmony_ci	.mnd_width = 8,
43762306a36Sopenharmony_ci	.hid_width = 5,
43862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
43962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
44062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
44162306a36Sopenharmony_ci		.name = "blsp1_qup6_spi_apps_clk_src",
44262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
44362306a36Sopenharmony_ci		.num_parents = 2,
44462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
44562306a36Sopenharmony_ci	},
44662306a36Sopenharmony_ci};
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
44962306a36Sopenharmony_ci	F(3686400, P_GPLL0, 1, 72, 15625),
45062306a36Sopenharmony_ci	F(7372800, P_GPLL0, 1, 144, 15625),
45162306a36Sopenharmony_ci	F(14745600, P_GPLL0, 1, 288, 15625),
45262306a36Sopenharmony_ci	F(16000000, P_GPLL0, 10, 1, 5),
45362306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
45462306a36Sopenharmony_ci	F(24000000, P_GPLL0, 1, 3, 100),
45562306a36Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
45662306a36Sopenharmony_ci	F(32000000, P_GPLL0, 1, 1, 25),
45762306a36Sopenharmony_ci	F(40000000, P_GPLL0, 1, 1, 20),
45862306a36Sopenharmony_ci	F(46400000, P_GPLL0, 1, 29, 500),
45962306a36Sopenharmony_ci	F(48000000, P_GPLL0, 1, 3, 50),
46062306a36Sopenharmony_ci	F(51200000, P_GPLL0, 1, 8, 125),
46162306a36Sopenharmony_ci	F(56000000, P_GPLL0, 1, 7, 100),
46262306a36Sopenharmony_ci	F(58982400, P_GPLL0, 1, 1152, 15625),
46362306a36Sopenharmony_ci	F(60000000, P_GPLL0, 1, 3, 40),
46462306a36Sopenharmony_ci	{ }
46562306a36Sopenharmony_ci};
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart1_apps_clk_src = {
46862306a36Sopenharmony_ci	.cmd_rcgr = 0x2044,
46962306a36Sopenharmony_ci	.mnd_width = 16,
47062306a36Sopenharmony_ci	.hid_width = 5,
47162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
47262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
47362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
47462306a36Sopenharmony_ci		.name = "blsp1_uart1_apps_clk_src",
47562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
47662306a36Sopenharmony_ci		.num_parents = 2,
47762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
47862306a36Sopenharmony_ci	},
47962306a36Sopenharmony_ci};
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart2_apps_clk_src = {
48262306a36Sopenharmony_ci	.cmd_rcgr = 0x3034,
48362306a36Sopenharmony_ci	.mnd_width = 16,
48462306a36Sopenharmony_ci	.hid_width = 5,
48562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
48662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
48762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
48862306a36Sopenharmony_ci		.name = "blsp1_uart2_apps_clk_src",
48962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
49062306a36Sopenharmony_ci		.num_parents = 2,
49162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
49262306a36Sopenharmony_ci	},
49362306a36Sopenharmony_ci};
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart3_apps_clk_src = {
49662306a36Sopenharmony_ci	.cmd_rcgr = 0x4044,
49762306a36Sopenharmony_ci	.mnd_width = 16,
49862306a36Sopenharmony_ci	.hid_width = 5,
49962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
50062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
50162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
50262306a36Sopenharmony_ci		.name = "blsp1_uart3_apps_clk_src",
50362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
50462306a36Sopenharmony_ci		.num_parents = 2,
50562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
50662306a36Sopenharmony_ci	},
50762306a36Sopenharmony_ci};
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart4_apps_clk_src = {
51062306a36Sopenharmony_ci	.cmd_rcgr = 0x5044,
51162306a36Sopenharmony_ci	.mnd_width = 16,
51262306a36Sopenharmony_ci	.hid_width = 5,
51362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
51462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
51562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
51662306a36Sopenharmony_ci		.name = "blsp1_uart4_apps_clk_src",
51762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
51862306a36Sopenharmony_ci		.num_parents = 2,
51962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
52062306a36Sopenharmony_ci	},
52162306a36Sopenharmony_ci};
52262306a36Sopenharmony_ci
52362306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart5_apps_clk_src = {
52462306a36Sopenharmony_ci	.cmd_rcgr = 0x6044,
52562306a36Sopenharmony_ci	.mnd_width = 16,
52662306a36Sopenharmony_ci	.hid_width = 5,
52762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
52862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
52962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
53062306a36Sopenharmony_ci		.name = "blsp1_uart5_apps_clk_src",
53162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
53262306a36Sopenharmony_ci		.num_parents = 2,
53362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
53462306a36Sopenharmony_ci	},
53562306a36Sopenharmony_ci};
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart6_apps_clk_src = {
53862306a36Sopenharmony_ci	.cmd_rcgr = 0x6044,
53962306a36Sopenharmony_ci	.mnd_width = 16,
54062306a36Sopenharmony_ci	.hid_width = 5,
54162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
54262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
54362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
54462306a36Sopenharmony_ci		.name = "blsp1_uart6_apps_clk_src",
54562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
54662306a36Sopenharmony_ci		.num_parents = 2,
54762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
54862306a36Sopenharmony_ci	},
54962306a36Sopenharmony_ci};
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_crypto_clk[] = {
55262306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
55362306a36Sopenharmony_ci	F(80000000, P_GPLL0, 10, 0, 0),
55462306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
55562306a36Sopenharmony_ci	F(160000000, P_GPLL0, 5, 0, 0),
55662306a36Sopenharmony_ci	{ }
55762306a36Sopenharmony_ci};
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_cistatic struct clk_rcg2 crypto_clk_src = {
56062306a36Sopenharmony_ci	.cmd_rcgr = 0x16004,
56162306a36Sopenharmony_ci	.hid_width = 5,
56262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
56362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_crypto_clk,
56462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
56562306a36Sopenharmony_ci		.name = "crypto_clk_src",
56662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
56762306a36Sopenharmony_ci		.num_parents = 2,
56862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
56962306a36Sopenharmony_ci	},
57062306a36Sopenharmony_ci};
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
57362306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0,	0),
57462306a36Sopenharmony_ci	{ }
57562306a36Sopenharmony_ci};
57662306a36Sopenharmony_ci
57762306a36Sopenharmony_cistatic struct clk_rcg2 gp1_clk_src = {
57862306a36Sopenharmony_ci	.cmd_rcgr = 0x8004,
57962306a36Sopenharmony_ci	.mnd_width = 8,
58062306a36Sopenharmony_ci	.hid_width = 5,
58162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1_sleep_map,
58262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_3_clk,
58362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
58462306a36Sopenharmony_ci		.name = "gp1_clk_src",
58562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1_sleep,
58662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1_sleep),
58762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
58862306a36Sopenharmony_ci	},
58962306a36Sopenharmony_ci};
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_cistatic struct clk_rcg2 gp2_clk_src = {
59262306a36Sopenharmony_ci	.cmd_rcgr = 0x09004,
59362306a36Sopenharmony_ci	.mnd_width = 8,
59462306a36Sopenharmony_ci	.hid_width = 5,
59562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1_sleep_map,
59662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_3_clk,
59762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
59862306a36Sopenharmony_ci		.name = "gp2_clk_src",
59962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1_sleep,
60062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1_sleep),
60162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
60262306a36Sopenharmony_ci	},
60362306a36Sopenharmony_ci};
60462306a36Sopenharmony_ci
60562306a36Sopenharmony_cistatic struct clk_rcg2 gp3_clk_src = {
60662306a36Sopenharmony_ci	.cmd_rcgr = 0x0a004,
60762306a36Sopenharmony_ci	.mnd_width = 8,
60862306a36Sopenharmony_ci	.hid_width = 5,
60962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1_sleep_map,
61062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp1_3_clk,
61162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
61262306a36Sopenharmony_ci		.name = "gp3_clk_src",
61362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1_sleep,
61462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1_sleep),
61562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
61662306a36Sopenharmony_ci	},
61762306a36Sopenharmony_ci};
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
62062306a36Sopenharmony_ci	F(64000000, P_GPLL0, 12.5, 0, 0),
62162306a36Sopenharmony_ci	{ }
62262306a36Sopenharmony_ci};
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_cistatic struct clk_rcg2 pdm2_clk_src = {
62562306a36Sopenharmony_ci	.cmd_rcgr = 0x44010,
62662306a36Sopenharmony_ci	.hid_width = 5,
62762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
62862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pdm2_clk,
62962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
63062306a36Sopenharmony_ci		.name = "pdm2_clk_src",
63162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
63262306a36Sopenharmony_ci		.num_parents = 2,
63362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
63462306a36Sopenharmony_ci	},
63562306a36Sopenharmony_ci};
63662306a36Sopenharmony_ci
63762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc_apps_clk[] = {
63862306a36Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
63962306a36Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
64062306a36Sopenharmony_ci	F(20000000, P_GPLL0, 10, 1, 4),
64162306a36Sopenharmony_ci	F(25000000, P_GPLL0, 16, 1, 2),
64262306a36Sopenharmony_ci	F(50000000, P_GPLL0, 16, 0, 0),
64362306a36Sopenharmony_ci	F(100000000, P_GPLL0, 8, 0, 0),
64462306a36Sopenharmony_ci	F(177770000, P_GPLL0, 4.5, 0, 0),
64562306a36Sopenharmony_ci	F(200000000, P_GPLL0, 4, 0, 0),
64662306a36Sopenharmony_ci	{ }
64762306a36Sopenharmony_ci};
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_cistatic struct clk_rcg2 sdcc1_apps_clk_src = {
65062306a36Sopenharmony_ci	.cmd_rcgr = 0x42004,
65162306a36Sopenharmony_ci	.mnd_width = 8,
65262306a36Sopenharmony_ci	.hid_width = 5,
65362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
65462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc_apps_clk,
65562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
65662306a36Sopenharmony_ci		.name = "sdcc1_apps_clk_src",
65762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
65862306a36Sopenharmony_ci		.num_parents = 2,
65962306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
66062306a36Sopenharmony_ci	},
66162306a36Sopenharmony_ci};
66262306a36Sopenharmony_ci
66362306a36Sopenharmony_cistatic struct clk_rcg2 sdcc2_apps_clk_src = {
66462306a36Sopenharmony_ci	.cmd_rcgr = 0x43004,
66562306a36Sopenharmony_ci	.mnd_width = 8,
66662306a36Sopenharmony_ci	.hid_width = 5,
66762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
66862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc_apps_clk,
66962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
67062306a36Sopenharmony_ci		.name = "sdcc2_apps_clk_src",
67162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
67262306a36Sopenharmony_ci		.num_parents = 2,
67362306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
67462306a36Sopenharmony_ci	},
67562306a36Sopenharmony_ci};
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
67862306a36Sopenharmony_ci	F(155000000, P_GPLL2, 6, 0, 0),
67962306a36Sopenharmony_ci	F(310000000, P_GPLL2, 3, 0, 0),
68062306a36Sopenharmony_ci	F(400000000, P_GPLL0, 2, 0, 0),
68162306a36Sopenharmony_ci	{ }
68262306a36Sopenharmony_ci};
68362306a36Sopenharmony_ci
68462306a36Sopenharmony_cistatic struct clk_rcg2 apss_tcu_clk_src = {
68562306a36Sopenharmony_ci	.cmd_rcgr = 0x1207c,
68662306a36Sopenharmony_ci	.hid_width = 5,
68762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll1_gpll2_map,
68862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_apss_tcu_clk,
68962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
69062306a36Sopenharmony_ci		.name = "apss_tcu_clk_src",
69162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll1_gpll2,
69262306a36Sopenharmony_ci		.num_parents = 4,
69362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
69462306a36Sopenharmony_ci	},
69562306a36Sopenharmony_ci};
69662306a36Sopenharmony_ci
69762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
69862306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
69962306a36Sopenharmony_ci	F(57140000, P_GPLL0, 14, 0, 0),
70062306a36Sopenharmony_ci	F(69565000, P_GPLL0, 11.5, 0, 0),
70162306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
70262306a36Sopenharmony_ci	F(177778000, P_GPLL0, 4.5, 0, 0),
70362306a36Sopenharmony_ci	{ }
70462306a36Sopenharmony_ci};
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_cistatic struct clk_rcg2 usb_hs_system_clk_src = {
70762306a36Sopenharmony_ci	.cmd_rcgr = 0x41010,
70862306a36Sopenharmony_ci	.hid_width = 5,
70962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
71062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_hs_system_clk,
71162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
71262306a36Sopenharmony_ci		.name = "usb_hs_system_clk_src",
71362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
71462306a36Sopenharmony_ci		.num_parents = 2,
71562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
71662306a36Sopenharmony_ci	},
71762306a36Sopenharmony_ci};
71862306a36Sopenharmony_ci
71962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_usb_hsic_clk_src[] = {
72062306a36Sopenharmony_ci	F(480000000, P_GPLL2, 1, 0, 0),
72162306a36Sopenharmony_ci	{ }
72262306a36Sopenharmony_ci};
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_cistatic struct clk_rcg2 usb_hsic_clk_src = {
72562306a36Sopenharmony_ci	.cmd_rcgr = 0x3d018,
72662306a36Sopenharmony_ci	.hid_width = 5,
72762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll2_map,
72862306a36Sopenharmony_ci	.freq_tbl = ftbl_usb_hsic_clk_src,
72962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
73062306a36Sopenharmony_ci		.name = "usb_hsic_clk_src",
73162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll2,
73262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2),
73362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
73462306a36Sopenharmony_ci	},
73562306a36Sopenharmony_ci};
73662306a36Sopenharmony_ci
73762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_usb_hsic_io_cal_clk_src[] = {
73862306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
73962306a36Sopenharmony_ci	{ }
74062306a36Sopenharmony_ci};
74162306a36Sopenharmony_ci
74262306a36Sopenharmony_cistatic struct clk_rcg2 usb_hsic_io_cal_clk_src = {
74362306a36Sopenharmony_ci	.cmd_rcgr = 0x3d030,
74462306a36Sopenharmony_ci	.hid_width = 5,
74562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
74662306a36Sopenharmony_ci	.freq_tbl = ftbl_usb_hsic_io_cal_clk_src,
74762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
74862306a36Sopenharmony_ci		.name = "usb_hsic_io_cal_clk_src",
74962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
75062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
75162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
75262306a36Sopenharmony_ci	},
75362306a36Sopenharmony_ci};
75462306a36Sopenharmony_ci
75562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_usb_hsic_system_clk_src[] = {
75662306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
75762306a36Sopenharmony_ci	F(57140000, P_GPLL0, 14, 0, 0),
75862306a36Sopenharmony_ci	F(133330000, P_GPLL0, 6, 0, 0),
75962306a36Sopenharmony_ci	F(177778000, P_GPLL0, 4.5, 0, 0),
76062306a36Sopenharmony_ci	{ }
76162306a36Sopenharmony_ci};
76262306a36Sopenharmony_ci
76362306a36Sopenharmony_cistatic struct clk_rcg2 usb_hsic_system_clk_src = {
76462306a36Sopenharmony_ci	.cmd_rcgr = 0x3d000,
76562306a36Sopenharmony_ci	.hid_width = 5,
76662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
76762306a36Sopenharmony_ci	.freq_tbl = ftbl_usb_hsic_system_clk_src,
76862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
76962306a36Sopenharmony_ci		.name = "usb_hsic_system_clk_src",
77062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
77162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
77262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
77362306a36Sopenharmony_ci	},
77462306a36Sopenharmony_ci};
77562306a36Sopenharmony_ci
77662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = {
77762306a36Sopenharmony_ci	.halt_reg = 0x1008,
77862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
77962306a36Sopenharmony_ci	.clkr = {
78062306a36Sopenharmony_ci		.enable_reg = 0x45004,
78162306a36Sopenharmony_ci		.enable_mask = BIT(10),
78262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
78362306a36Sopenharmony_ci			.name = "gcc_blsp1_ahb_clk",
78462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcnoc_bfdcd_clk_src.clkr.hw },
78562306a36Sopenharmony_ci			.num_parents = 1,
78662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
78762306a36Sopenharmony_ci		},
78862306a36Sopenharmony_ci	},
78962306a36Sopenharmony_ci};
79062306a36Sopenharmony_ci
79162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_sleep_clk = {
79262306a36Sopenharmony_ci	.halt_reg = 0x1004,
79362306a36Sopenharmony_ci	.clkr = {
79462306a36Sopenharmony_ci		.enable_reg = 0x1004,
79562306a36Sopenharmony_ci		.enable_mask = BIT(0),
79662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
79762306a36Sopenharmony_ci			.name = "gcc_blsp1_sleep_clk",
79862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
79962306a36Sopenharmony_ci				.fw_name = "sleep_clk",
80062306a36Sopenharmony_ci			},
80162306a36Sopenharmony_ci			.num_parents = 1,
80262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
80362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
80462306a36Sopenharmony_ci		},
80562306a36Sopenharmony_ci	},
80662306a36Sopenharmony_ci};
80762306a36Sopenharmony_ci
80862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
80962306a36Sopenharmony_ci	.halt_reg = 0x2008,
81062306a36Sopenharmony_ci	.clkr = {
81162306a36Sopenharmony_ci		.enable_reg = 0x2008,
81262306a36Sopenharmony_ci		.enable_mask = BIT(0),
81362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
81462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup1_i2c_apps_clk",
81562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup1_i2c_apps_clk_src.clkr.hw },
81662306a36Sopenharmony_ci			.num_parents = 1,
81762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
81862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
81962306a36Sopenharmony_ci		},
82062306a36Sopenharmony_ci	},
82162306a36Sopenharmony_ci};
82262306a36Sopenharmony_ci
82362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
82462306a36Sopenharmony_ci	.halt_reg = 0x2004,
82562306a36Sopenharmony_ci	.clkr = {
82662306a36Sopenharmony_ci		.enable_reg = 0x2004,
82762306a36Sopenharmony_ci		.enable_mask = BIT(0),
82862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
82962306a36Sopenharmony_ci			.name = "gcc_blsp1_qup1_spi_apps_clk",
83062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup1_spi_apps_clk_src.clkr.hw },
83162306a36Sopenharmony_ci			.num_parents = 1,
83262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
83362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
83462306a36Sopenharmony_ci		},
83562306a36Sopenharmony_ci	},
83662306a36Sopenharmony_ci};
83762306a36Sopenharmony_ci
83862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
83962306a36Sopenharmony_ci	.halt_reg = 0x3010,
84062306a36Sopenharmony_ci	.clkr = {
84162306a36Sopenharmony_ci		.enable_reg = 0x3010,
84262306a36Sopenharmony_ci		.enable_mask = BIT(0),
84362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
84462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_i2c_apps_clk",
84562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup2_i2c_apps_clk_src.clkr.hw },
84662306a36Sopenharmony_ci			.num_parents = 1,
84762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
84862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
84962306a36Sopenharmony_ci		},
85062306a36Sopenharmony_ci	},
85162306a36Sopenharmony_ci};
85262306a36Sopenharmony_ci
85362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
85462306a36Sopenharmony_ci	.halt_reg = 0x300c,
85562306a36Sopenharmony_ci	.clkr = {
85662306a36Sopenharmony_ci		.enable_reg = 0x300c,
85762306a36Sopenharmony_ci		.enable_mask = BIT(0),
85862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
85962306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_spi_apps_clk",
86062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup2_spi_apps_clk_src.clkr.hw },
86162306a36Sopenharmony_ci			.num_parents = 1,
86262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
86362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
86462306a36Sopenharmony_ci		},
86562306a36Sopenharmony_ci	},
86662306a36Sopenharmony_ci};
86762306a36Sopenharmony_ci
86862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
86962306a36Sopenharmony_ci	.halt_reg = 0x4020,
87062306a36Sopenharmony_ci	.clkr = {
87162306a36Sopenharmony_ci		.enable_reg = 0x4020,
87262306a36Sopenharmony_ci		.enable_mask = BIT(0),
87362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
87462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_i2c_apps_clk",
87562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup3_i2c_apps_clk_src.clkr.hw },
87662306a36Sopenharmony_ci			.num_parents = 1,
87762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
87862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
87962306a36Sopenharmony_ci		},
88062306a36Sopenharmony_ci	},
88162306a36Sopenharmony_ci};
88262306a36Sopenharmony_ci
88362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
88462306a36Sopenharmony_ci	.halt_reg = 0x401c,
88562306a36Sopenharmony_ci	.clkr = {
88662306a36Sopenharmony_ci		.enable_reg = 0x401c,
88762306a36Sopenharmony_ci		.enable_mask = BIT(0),
88862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
88962306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_spi_apps_clk",
89062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup3_spi_apps_clk_src.clkr.hw },
89162306a36Sopenharmony_ci			.num_parents = 1,
89262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
89362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
89462306a36Sopenharmony_ci		},
89562306a36Sopenharmony_ci	},
89662306a36Sopenharmony_ci};
89762306a36Sopenharmony_ci
89862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
89962306a36Sopenharmony_ci	.halt_reg = 0x5020,
90062306a36Sopenharmony_ci	.clkr = {
90162306a36Sopenharmony_ci		.enable_reg = 0x5020,
90262306a36Sopenharmony_ci		.enable_mask = BIT(0),
90362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
90462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_i2c_apps_clk",
90562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup4_i2c_apps_clk_src.clkr.hw },
90662306a36Sopenharmony_ci			.num_parents = 1,
90762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
90862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
90962306a36Sopenharmony_ci		},
91062306a36Sopenharmony_ci	},
91162306a36Sopenharmony_ci};
91262306a36Sopenharmony_ci
91362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
91462306a36Sopenharmony_ci	.halt_reg = 0x501c,
91562306a36Sopenharmony_ci	.clkr = {
91662306a36Sopenharmony_ci		.enable_reg = 0x501c,
91762306a36Sopenharmony_ci		.enable_mask = BIT(0),
91862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
91962306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_spi_apps_clk",
92062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup4_spi_apps_clk_src.clkr.hw },
92162306a36Sopenharmony_ci			.num_parents = 1,
92262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
92362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
92462306a36Sopenharmony_ci		},
92562306a36Sopenharmony_ci	},
92662306a36Sopenharmony_ci};
92762306a36Sopenharmony_ci
92862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
92962306a36Sopenharmony_ci	.halt_reg = 0x6020,
93062306a36Sopenharmony_ci	.clkr = {
93162306a36Sopenharmony_ci		.enable_reg = 0x6020,
93262306a36Sopenharmony_ci		.enable_mask = BIT(0),
93362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
93462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup5_i2c_apps_clk",
93562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup5_i2c_apps_clk_src.clkr.hw },
93662306a36Sopenharmony_ci			.num_parents = 1,
93762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
93862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
93962306a36Sopenharmony_ci		},
94062306a36Sopenharmony_ci	},
94162306a36Sopenharmony_ci};
94262306a36Sopenharmony_ci
94362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
94462306a36Sopenharmony_ci	.halt_reg = 0x601c,
94562306a36Sopenharmony_ci	.clkr = {
94662306a36Sopenharmony_ci		.enable_reg = 0x601c,
94762306a36Sopenharmony_ci		.enable_mask = BIT(0),
94862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
94962306a36Sopenharmony_ci			.name = "gcc_blsp1_qup5_spi_apps_clk",
95062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup5_spi_apps_clk_src.clkr.hw },
95162306a36Sopenharmony_ci			.num_parents = 1,
95262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
95362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
95462306a36Sopenharmony_ci		},
95562306a36Sopenharmony_ci	},
95662306a36Sopenharmony_ci};
95762306a36Sopenharmony_ci
95862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
95962306a36Sopenharmony_ci	.halt_reg = 0x7020,
96062306a36Sopenharmony_ci	.clkr = {
96162306a36Sopenharmony_ci		.enable_reg = 0x7020,
96262306a36Sopenharmony_ci		.enable_mask = BIT(0),
96362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
96462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup6_i2c_apps_clk",
96562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup6_i2c_apps_clk_src.clkr.hw },
96662306a36Sopenharmony_ci			.num_parents = 1,
96762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
96862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
96962306a36Sopenharmony_ci		},
97062306a36Sopenharmony_ci	},
97162306a36Sopenharmony_ci};
97262306a36Sopenharmony_ci
97362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
97462306a36Sopenharmony_ci	.halt_reg = 0x701c,
97562306a36Sopenharmony_ci	.clkr = {
97662306a36Sopenharmony_ci		.enable_reg = 0x701c,
97762306a36Sopenharmony_ci		.enable_mask = BIT(0),
97862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
97962306a36Sopenharmony_ci			.name = "gcc_blsp1_qup6_spi_apps_clk",
98062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_qup6_spi_apps_clk_src.clkr.hw },
98162306a36Sopenharmony_ci			.num_parents = 1,
98262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
98362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
98462306a36Sopenharmony_ci		},
98562306a36Sopenharmony_ci	},
98662306a36Sopenharmony_ci};
98762306a36Sopenharmony_ci
98862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = {
98962306a36Sopenharmony_ci	.halt_reg = 0x203c,
99062306a36Sopenharmony_ci	.clkr = {
99162306a36Sopenharmony_ci		.enable_reg = 0x203c,
99262306a36Sopenharmony_ci		.enable_mask = BIT(0),
99362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
99462306a36Sopenharmony_ci			.name = "gcc_blsp1_uart1_apps_clk",
99562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_uart1_apps_clk_src.clkr.hw },
99662306a36Sopenharmony_ci			.num_parents = 1,
99762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
99862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
99962306a36Sopenharmony_ci		},
100062306a36Sopenharmony_ci	},
100162306a36Sopenharmony_ci};
100262306a36Sopenharmony_ci
100362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = {
100462306a36Sopenharmony_ci	.halt_reg = 0x302c,
100562306a36Sopenharmony_ci	.clkr = {
100662306a36Sopenharmony_ci		.enable_reg = 0x302c,
100762306a36Sopenharmony_ci		.enable_mask = BIT(0),
100862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
100962306a36Sopenharmony_ci			.name = "gcc_blsp1_uart2_apps_clk",
101062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_uart2_apps_clk_src.clkr.hw },
101162306a36Sopenharmony_ci			.num_parents = 1,
101262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
101362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
101462306a36Sopenharmony_ci		},
101562306a36Sopenharmony_ci	},
101662306a36Sopenharmony_ci};
101762306a36Sopenharmony_ci
101862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart3_apps_clk = {
101962306a36Sopenharmony_ci	.halt_reg = 0x403c,
102062306a36Sopenharmony_ci	.clkr = {
102162306a36Sopenharmony_ci		.enable_reg = 0x403c,
102262306a36Sopenharmony_ci		.enable_mask = BIT(0),
102362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
102462306a36Sopenharmony_ci			.name = "gcc_blsp1_uart3_apps_clk",
102562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_uart3_apps_clk_src.clkr.hw },
102662306a36Sopenharmony_ci			.num_parents = 1,
102762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
102862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
102962306a36Sopenharmony_ci		},
103062306a36Sopenharmony_ci	},
103162306a36Sopenharmony_ci};
103262306a36Sopenharmony_ci
103362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart4_apps_clk = {
103462306a36Sopenharmony_ci	.halt_reg = 0x503c,
103562306a36Sopenharmony_ci	.clkr = {
103662306a36Sopenharmony_ci		.enable_reg = 0x503c,
103762306a36Sopenharmony_ci		.enable_mask = BIT(0),
103862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
103962306a36Sopenharmony_ci			.name = "gcc_blsp1_uart4_apps_clk",
104062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_uart4_apps_clk_src.clkr.hw },
104162306a36Sopenharmony_ci			.num_parents = 1,
104262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
104362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
104462306a36Sopenharmony_ci		},
104562306a36Sopenharmony_ci	},
104662306a36Sopenharmony_ci};
104762306a36Sopenharmony_ci
104862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart5_apps_clk = {
104962306a36Sopenharmony_ci	.halt_reg = 0x603c,
105062306a36Sopenharmony_ci	.clkr = {
105162306a36Sopenharmony_ci		.enable_reg = 0x603c,
105262306a36Sopenharmony_ci		.enable_mask = BIT(0),
105362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
105462306a36Sopenharmony_ci			.name = "gcc_blsp1_uart5_apps_clk",
105562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_uart5_apps_clk_src.clkr.hw },
105662306a36Sopenharmony_ci			.num_parents = 1,
105762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
105862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
105962306a36Sopenharmony_ci		},
106062306a36Sopenharmony_ci	},
106162306a36Sopenharmony_ci};
106262306a36Sopenharmony_ci
106362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart6_apps_clk = {
106462306a36Sopenharmony_ci	.halt_reg = 0x703c,
106562306a36Sopenharmony_ci	.clkr = {
106662306a36Sopenharmony_ci		.enable_reg = 0x703c,
106762306a36Sopenharmony_ci		.enable_mask = BIT(0),
106862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
106962306a36Sopenharmony_ci			.name = "gcc_blsp1_uart6_apps_clk",
107062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &blsp1_uart6_apps_clk_src.clkr.hw },
107162306a36Sopenharmony_ci			.num_parents = 1,
107262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
107362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
107462306a36Sopenharmony_ci		},
107562306a36Sopenharmony_ci	},
107662306a36Sopenharmony_ci};
107762306a36Sopenharmony_ci
107862306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
107962306a36Sopenharmony_ci	.halt_reg = 0x1300c,
108062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
108162306a36Sopenharmony_ci	.clkr = {
108262306a36Sopenharmony_ci		.enable_reg = 0x45004,
108362306a36Sopenharmony_ci		.enable_mask = BIT(7),
108462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
108562306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
108662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcnoc_bfdcd_clk_src.clkr.hw },
108762306a36Sopenharmony_ci			.num_parents = 1,
108862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
108962306a36Sopenharmony_ci		},
109062306a36Sopenharmony_ci	},
109162306a36Sopenharmony_ci};
109262306a36Sopenharmony_ci
109362306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_ahb_clk = {
109462306a36Sopenharmony_ci	.halt_reg = 0x16024,
109562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
109662306a36Sopenharmony_ci	.clkr = {
109762306a36Sopenharmony_ci		.enable_reg = 0x45004,
109862306a36Sopenharmony_ci		.enable_mask = BIT(0),
109962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
110062306a36Sopenharmony_ci			.name = "gcc_crypto_ahb_clk",
110162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcnoc_bfdcd_clk_src.clkr.hw },
110262306a36Sopenharmony_ci			.num_parents = 1,
110362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
110462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
110562306a36Sopenharmony_ci		},
110662306a36Sopenharmony_ci	},
110762306a36Sopenharmony_ci};
110862306a36Sopenharmony_ci
110962306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_axi_clk = {
111062306a36Sopenharmony_ci	.halt_reg = 0x16020,
111162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
111262306a36Sopenharmony_ci	.clkr = {
111362306a36Sopenharmony_ci		.enable_reg = 0x45004,
111462306a36Sopenharmony_ci		.enable_mask = BIT(1),
111562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
111662306a36Sopenharmony_ci			.name = "gcc_crypto_axi_clk",
111762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcnoc_bfdcd_clk_src.clkr.hw },
111862306a36Sopenharmony_ci			.num_parents = 1,
111962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
112062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
112162306a36Sopenharmony_ci		},
112262306a36Sopenharmony_ci	},
112362306a36Sopenharmony_ci};
112462306a36Sopenharmony_ci
112562306a36Sopenharmony_cistatic struct clk_branch gcc_crypto_clk = {
112662306a36Sopenharmony_ci	.halt_reg = 0x1601c,
112762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
112862306a36Sopenharmony_ci	.clkr = {
112962306a36Sopenharmony_ci		.enable_reg = 0x45004,
113062306a36Sopenharmony_ci		.enable_mask = BIT(2),
113162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
113262306a36Sopenharmony_ci			.name = "gcc_crypto_clk",
113362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &crypto_clk_src.clkr.hw },
113462306a36Sopenharmony_ci			.num_parents = 1,
113562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
113662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
113762306a36Sopenharmony_ci		},
113862306a36Sopenharmony_ci	},
113962306a36Sopenharmony_ci};
114062306a36Sopenharmony_ci
114162306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
114262306a36Sopenharmony_ci	.halt_reg = 0x08000,
114362306a36Sopenharmony_ci	.clkr = {
114462306a36Sopenharmony_ci		.enable_reg = 0x08000,
114562306a36Sopenharmony_ci		.enable_mask = BIT(0),
114662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
114762306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
114862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &gp1_clk_src.clkr.hw },
114962306a36Sopenharmony_ci			.num_parents = 1,
115062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
115162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
115262306a36Sopenharmony_ci		},
115362306a36Sopenharmony_ci	},
115462306a36Sopenharmony_ci};
115562306a36Sopenharmony_ci
115662306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
115762306a36Sopenharmony_ci	.halt_reg = 0x09000,
115862306a36Sopenharmony_ci	.clkr = {
115962306a36Sopenharmony_ci		.enable_reg = 0x09000,
116062306a36Sopenharmony_ci		.enable_mask = BIT(0),
116162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
116262306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
116362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &gp2_clk_src.clkr.hw },
116462306a36Sopenharmony_ci			.num_parents = 1,
116562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
116662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
116762306a36Sopenharmony_ci		},
116862306a36Sopenharmony_ci	},
116962306a36Sopenharmony_ci};
117062306a36Sopenharmony_ci
117162306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
117262306a36Sopenharmony_ci	.halt_reg = 0x0a000,
117362306a36Sopenharmony_ci	.clkr = {
117462306a36Sopenharmony_ci		.enable_reg = 0x0a000,
117562306a36Sopenharmony_ci		.enable_mask = BIT(0),
117662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
117762306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
117862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &gp3_clk_src.clkr.hw },
117962306a36Sopenharmony_ci			.num_parents = 1,
118062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
118162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
118262306a36Sopenharmony_ci		},
118362306a36Sopenharmony_ci	},
118462306a36Sopenharmony_ci};
118562306a36Sopenharmony_ci
118662306a36Sopenharmony_cistatic struct clk_branch gcc_mss_cfg_ahb_clk = {
118762306a36Sopenharmony_ci	.halt_reg = 0x49000,
118862306a36Sopenharmony_ci	.clkr = {
118962306a36Sopenharmony_ci		.enable_reg = 0x49000,
119062306a36Sopenharmony_ci		.enable_mask = BIT(0),
119162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
119262306a36Sopenharmony_ci			.name = "gcc_mss_cfg_ahb_clk",
119362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcnoc_bfdcd_clk_src.clkr.hw },
119462306a36Sopenharmony_ci			.num_parents = 1,
119562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
119662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
119762306a36Sopenharmony_ci		},
119862306a36Sopenharmony_ci	},
119962306a36Sopenharmony_ci};
120062306a36Sopenharmony_ci
120162306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
120262306a36Sopenharmony_ci	.halt_reg = 0x4400c,
120362306a36Sopenharmony_ci	.clkr = {
120462306a36Sopenharmony_ci		.enable_reg = 0x4400c,
120562306a36Sopenharmony_ci		.enable_mask = BIT(0),
120662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
120762306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
120862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pdm2_clk_src.clkr.hw },
120962306a36Sopenharmony_ci			.num_parents = 1,
121062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
121162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
121262306a36Sopenharmony_ci		},
121362306a36Sopenharmony_ci	},
121462306a36Sopenharmony_ci};
121562306a36Sopenharmony_ci
121662306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
121762306a36Sopenharmony_ci	.halt_reg = 0x44004,
121862306a36Sopenharmony_ci	.clkr = {
121962306a36Sopenharmony_ci		.enable_reg = 0x44004,
122062306a36Sopenharmony_ci		.enable_mask = BIT(0),
122162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
122262306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
122362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcnoc_bfdcd_clk_src.clkr.hw },
122462306a36Sopenharmony_ci			.num_parents = 1,
122562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
122662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
122762306a36Sopenharmony_ci		},
122862306a36Sopenharmony_ci	},
122962306a36Sopenharmony_ci};
123062306a36Sopenharmony_ci
123162306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
123262306a36Sopenharmony_ci	.halt_reg = 0x13004,
123362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
123462306a36Sopenharmony_ci	.clkr = {
123562306a36Sopenharmony_ci		.enable_reg = 0x45004,
123662306a36Sopenharmony_ci		.enable_mask = BIT(8),
123762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
123862306a36Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
123962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcnoc_bfdcd_clk_src.clkr.hw },
124062306a36Sopenharmony_ci			.num_parents = 1,
124162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
124262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
124362306a36Sopenharmony_ci		},
124462306a36Sopenharmony_ci	},
124562306a36Sopenharmony_ci};
124662306a36Sopenharmony_ci
124762306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
124862306a36Sopenharmony_ci	.halt_reg = 0x4201c,
124962306a36Sopenharmony_ci	.clkr = {
125062306a36Sopenharmony_ci		.enable_reg = 0x4201c,
125162306a36Sopenharmony_ci		.enable_mask = BIT(0),
125262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
125362306a36Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
125462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcnoc_bfdcd_clk_src.clkr.hw },
125562306a36Sopenharmony_ci			.num_parents = 1,
125662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
125762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
125862306a36Sopenharmony_ci		},
125962306a36Sopenharmony_ci	},
126062306a36Sopenharmony_ci};
126162306a36Sopenharmony_ci
126262306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
126362306a36Sopenharmony_ci	.halt_reg = 0x42018,
126462306a36Sopenharmony_ci	.clkr = {
126562306a36Sopenharmony_ci		.enable_reg = 0x42018,
126662306a36Sopenharmony_ci		.enable_mask = BIT(0),
126762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
126862306a36Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
126962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &sdcc1_apps_clk_src.clkr.hw },
127062306a36Sopenharmony_ci			.num_parents = 1,
127162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
127262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
127362306a36Sopenharmony_ci		},
127462306a36Sopenharmony_ci	},
127562306a36Sopenharmony_ci};
127662306a36Sopenharmony_ci
127762306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
127862306a36Sopenharmony_ci	.halt_reg = 0x4301c,
127962306a36Sopenharmony_ci	.clkr = {
128062306a36Sopenharmony_ci		.enable_reg = 0x4301c,
128162306a36Sopenharmony_ci		.enable_mask = BIT(0),
128262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
128362306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
128462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcnoc_bfdcd_clk_src.clkr.hw },
128562306a36Sopenharmony_ci			.num_parents = 1,
128662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
128762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
128862306a36Sopenharmony_ci		},
128962306a36Sopenharmony_ci	},
129062306a36Sopenharmony_ci};
129162306a36Sopenharmony_ci
129262306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
129362306a36Sopenharmony_ci	.halt_reg = 0x43018,
129462306a36Sopenharmony_ci	.clkr = {
129562306a36Sopenharmony_ci		.enable_reg = 0x43018,
129662306a36Sopenharmony_ci		.enable_mask = BIT(0),
129762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
129862306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
129962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &sdcc2_apps_clk_src.clkr.hw },
130062306a36Sopenharmony_ci			.num_parents = 1,
130162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
130262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
130362306a36Sopenharmony_ci		},
130462306a36Sopenharmony_ci	},
130562306a36Sopenharmony_ci};
130662306a36Sopenharmony_ci
130762306a36Sopenharmony_cistatic struct clk_rcg2 bimc_ddr_clk_src = {
130862306a36Sopenharmony_ci	.cmd_rcgr = 0x32004,
130962306a36Sopenharmony_ci	.hid_width = 5,
131062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_bimc_map,
131162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
131262306a36Sopenharmony_ci		.name = "bimc_ddr_clk_src",
131362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_bimc,
131462306a36Sopenharmony_ci		.num_parents = 3,
131562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
131662306a36Sopenharmony_ci		.flags = CLK_GET_RATE_NOCACHE,
131762306a36Sopenharmony_ci	},
131862306a36Sopenharmony_ci};
131962306a36Sopenharmony_ci
132062306a36Sopenharmony_cistatic struct clk_branch gcc_mss_q6_bimc_axi_clk = {
132162306a36Sopenharmony_ci	.halt_reg = 0x49004,
132262306a36Sopenharmony_ci	.clkr = {
132362306a36Sopenharmony_ci		.enable_reg = 0x49004,
132462306a36Sopenharmony_ci		.enable_mask = BIT(0),
132562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
132662306a36Sopenharmony_ci			.name = "gcc_mss_q6_bimc_axi_clk",
132762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &bimc_ddr_clk_src.clkr.hw },
132862306a36Sopenharmony_ci			.num_parents = 1,
132962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
133062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
133162306a36Sopenharmony_ci		},
133262306a36Sopenharmony_ci	},
133362306a36Sopenharmony_ci};
133462306a36Sopenharmony_ci
133562306a36Sopenharmony_cistatic struct clk_branch gcc_apss_tcu_clk = {
133662306a36Sopenharmony_ci	.halt_reg = 0x12018,
133762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
133862306a36Sopenharmony_ci	.clkr = {
133962306a36Sopenharmony_ci		.enable_reg = 0x4500c,
134062306a36Sopenharmony_ci		.enable_mask = BIT(1),
134162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
134262306a36Sopenharmony_ci			.name = "gcc_apss_tcu_clk",
134362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &bimc_ddr_clk_src.clkr.hw },
134462306a36Sopenharmony_ci			.num_parents = 1,
134562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
134662306a36Sopenharmony_ci		},
134762306a36Sopenharmony_ci	},
134862306a36Sopenharmony_ci};
134962306a36Sopenharmony_ci
135062306a36Sopenharmony_cistatic struct clk_branch gcc_smmu_cfg_clk = {
135162306a36Sopenharmony_ci	.halt_reg = 0x12038,
135262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
135362306a36Sopenharmony_ci	.clkr = {
135462306a36Sopenharmony_ci		.enable_reg = 0x4500c,
135562306a36Sopenharmony_ci		.enable_mask = BIT(12),
135662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135762306a36Sopenharmony_ci			.name = "gcc_smmu_cfg_clk",
135862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcnoc_bfdcd_clk_src.clkr.hw },
135962306a36Sopenharmony_ci			.num_parents = 1,
136062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
136162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
136262306a36Sopenharmony_ci		},
136362306a36Sopenharmony_ci	},
136462306a36Sopenharmony_ci};
136562306a36Sopenharmony_ci
136662306a36Sopenharmony_cistatic struct clk_branch gcc_qdss_dap_clk = {
136762306a36Sopenharmony_ci	.halt_reg = 0x29084,
136862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
136962306a36Sopenharmony_ci	.clkr = {
137062306a36Sopenharmony_ci		.enable_reg = 0x45004,
137162306a36Sopenharmony_ci		.enable_mask = BIT(19),
137262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
137362306a36Sopenharmony_ci			.name = "gcc_qdss_dap_clk",
137462306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
137562306a36Sopenharmony_ci				.fw_name = "xo",
137662306a36Sopenharmony_ci			},
137762306a36Sopenharmony_ci			.num_parents = 1,
137862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
137962306a36Sopenharmony_ci		},
138062306a36Sopenharmony_ci	},
138162306a36Sopenharmony_ci};
138262306a36Sopenharmony_ci
138362306a36Sopenharmony_cistatic struct clk_branch gcc_usb2a_phy_sleep_clk = {
138462306a36Sopenharmony_ci	.halt_reg = 0x4102c,
138562306a36Sopenharmony_ci	.clkr = {
138662306a36Sopenharmony_ci		.enable_reg = 0x4102c,
138762306a36Sopenharmony_ci		.enable_mask = BIT(0),
138862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
138962306a36Sopenharmony_ci			.name = "gcc_usb2a_phy_sleep_clk",
139062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
139162306a36Sopenharmony_ci				.fw_name = "sleep_clk",
139262306a36Sopenharmony_ci			},
139362306a36Sopenharmony_ci			.num_parents = 1,
139462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
139562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
139662306a36Sopenharmony_ci		},
139762306a36Sopenharmony_ci	},
139862306a36Sopenharmony_ci};
139962306a36Sopenharmony_ci
140062306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_phy_cfg_ahb_clk = {
140162306a36Sopenharmony_ci	.halt_reg = 0x41030,
140262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
140362306a36Sopenharmony_ci	.clkr = {
140462306a36Sopenharmony_ci		.enable_reg = 0x41030,
140562306a36Sopenharmony_ci		.enable_mask = BIT(0),
140662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
140762306a36Sopenharmony_ci			.name = "gcc_usb_hs_phy_cfg_ahb_clk",
140862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcnoc_bfdcd_clk_src.clkr.hw },
140962306a36Sopenharmony_ci			.num_parents = 1,
141062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
141162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
141262306a36Sopenharmony_ci		},
141362306a36Sopenharmony_ci	},
141462306a36Sopenharmony_ci};
141562306a36Sopenharmony_ci
141662306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_ahb_clk = {
141762306a36Sopenharmony_ci	.halt_reg = 0x41008,
141862306a36Sopenharmony_ci	.clkr = {
141962306a36Sopenharmony_ci		.enable_reg = 0x41008,
142062306a36Sopenharmony_ci		.enable_mask = BIT(0),
142162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142262306a36Sopenharmony_ci			.name = "gcc_usb_hs_ahb_clk",
142362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcnoc_bfdcd_clk_src.clkr.hw },
142462306a36Sopenharmony_ci			.num_parents = 1,
142562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
142662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
142762306a36Sopenharmony_ci		},
142862306a36Sopenharmony_ci	},
142962306a36Sopenharmony_ci};
143062306a36Sopenharmony_ci
143162306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_system_clk = {
143262306a36Sopenharmony_ci	.halt_reg = 0x41004,
143362306a36Sopenharmony_ci	.clkr = {
143462306a36Sopenharmony_ci		.enable_reg = 0x41004,
143562306a36Sopenharmony_ci		.enable_mask = BIT(0),
143662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
143762306a36Sopenharmony_ci			.name = "gcc_usb_hs_system_clk",
143862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &usb_hs_system_clk_src.clkr.hw },
143962306a36Sopenharmony_ci			.num_parents = 1,
144062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
144162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
144262306a36Sopenharmony_ci		},
144362306a36Sopenharmony_ci	},
144462306a36Sopenharmony_ci};
144562306a36Sopenharmony_ci
144662306a36Sopenharmony_cistatic struct clk_branch gcc_apss_ahb_clk = {
144762306a36Sopenharmony_ci	.halt_reg = 0x4601c,
144862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
144962306a36Sopenharmony_ci	.clkr = {
145062306a36Sopenharmony_ci		.enable_reg = 0x45004,
145162306a36Sopenharmony_ci		.enable_mask = BIT(14),
145262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
145362306a36Sopenharmony_ci			.name = "gcc_apss_ahb_clk",
145462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcnoc_bfdcd_clk_src.clkr.hw },
145562306a36Sopenharmony_ci			.num_parents = 1,
145662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
145762306a36Sopenharmony_ci		},
145862306a36Sopenharmony_ci	},
145962306a36Sopenharmony_ci};
146062306a36Sopenharmony_ci
146162306a36Sopenharmony_cistatic struct clk_branch gcc_apss_axi_clk = {
146262306a36Sopenharmony_ci	.halt_reg = 0x4601c,
146362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
146462306a36Sopenharmony_ci	.clkr = {
146562306a36Sopenharmony_ci		.enable_reg = 0x45004,
146662306a36Sopenharmony_ci		.enable_mask = BIT(13),
146762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
146862306a36Sopenharmony_ci			.name = "gcc_apss_axi_clk",
146962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw *[]){ &pcnoc_bfdcd_clk_src.clkr.hw },
147062306a36Sopenharmony_ci			.num_parents = 1,
147162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
147262306a36Sopenharmony_ci		},
147362306a36Sopenharmony_ci	},
147462306a36Sopenharmony_ci};
147562306a36Sopenharmony_ci
147662306a36Sopenharmony_cistatic struct clk_regmap *gcc_mdm9607_clocks[] = {
147762306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
147862306a36Sopenharmony_ci	[GPLL0_EARLY] = &gpll0_early.clkr,
147962306a36Sopenharmony_ci	[GPLL1] = &gpll1.clkr,
148062306a36Sopenharmony_ci	[GPLL1_VOTE] = &gpll1_vote,
148162306a36Sopenharmony_ci	[GPLL2] = &gpll2.clkr,
148262306a36Sopenharmony_ci	[GPLL2_EARLY] = &gpll2_early.clkr,
148362306a36Sopenharmony_ci	[BIMC_PLL] = &bimc_pll.clkr,
148462306a36Sopenharmony_ci	[BIMC_PLL_VOTE] = &bimc_pll_vote,
148562306a36Sopenharmony_ci	[BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr,
148662306a36Sopenharmony_ci	[PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
148762306a36Sopenharmony_ci	[SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
148862306a36Sopenharmony_ci	[APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
148962306a36Sopenharmony_ci	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
149062306a36Sopenharmony_ci	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
149162306a36Sopenharmony_ci	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
149262306a36Sopenharmony_ci	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
149362306a36Sopenharmony_ci	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
149462306a36Sopenharmony_ci	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
149562306a36Sopenharmony_ci	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
149662306a36Sopenharmony_ci	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
149762306a36Sopenharmony_ci	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
149862306a36Sopenharmony_ci	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
149962306a36Sopenharmony_ci	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
150062306a36Sopenharmony_ci	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
150162306a36Sopenharmony_ci	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
150262306a36Sopenharmony_ci	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
150362306a36Sopenharmony_ci	[BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
150462306a36Sopenharmony_ci	[BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
150562306a36Sopenharmony_ci	[BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
150662306a36Sopenharmony_ci	[BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
150762306a36Sopenharmony_ci	[CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
150862306a36Sopenharmony_ci	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
150962306a36Sopenharmony_ci	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
151062306a36Sopenharmony_ci	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
151162306a36Sopenharmony_ci	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
151262306a36Sopenharmony_ci	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
151362306a36Sopenharmony_ci	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
151462306a36Sopenharmony_ci	[APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
151562306a36Sopenharmony_ci	[USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
151662306a36Sopenharmony_ci	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
151762306a36Sopenharmony_ci	[GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
151862306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
151962306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
152062306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
152162306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
152262306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
152362306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
152462306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
152562306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
152662306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
152762306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
152862306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
152962306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
153062306a36Sopenharmony_ci	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
153162306a36Sopenharmony_ci	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
153262306a36Sopenharmony_ci	[GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
153362306a36Sopenharmony_ci	[GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
153462306a36Sopenharmony_ci	[GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
153562306a36Sopenharmony_ci	[GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
153662306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
153762306a36Sopenharmony_ci	[GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
153862306a36Sopenharmony_ci	[GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
153962306a36Sopenharmony_ci	[GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
154062306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
154162306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
154262306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
154362306a36Sopenharmony_ci	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
154462306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
154562306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
154662306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
154762306a36Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
154862306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
154962306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
155062306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
155162306a36Sopenharmony_ci	[GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
155262306a36Sopenharmony_ci	[GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
155362306a36Sopenharmony_ci	[GCC_USB_HS_PHY_CFG_AHB_CLK] = &gcc_usb_hs_phy_cfg_ahb_clk.clkr,
155462306a36Sopenharmony_ci	[GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
155562306a36Sopenharmony_ci	[GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
155662306a36Sopenharmony_ci	[GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
155762306a36Sopenharmony_ci	[GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
155862306a36Sopenharmony_ci	[GCC_QDSS_DAP_CLK] = &gcc_qdss_dap_clk.clkr,
155962306a36Sopenharmony_ci	[GCC_APSS_AHB_CLK] = &gcc_apss_ahb_clk.clkr,
156062306a36Sopenharmony_ci	[GCC_APSS_AXI_CLK] = &gcc_apss_axi_clk.clkr,
156162306a36Sopenharmony_ci	[GCC_USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
156262306a36Sopenharmony_ci	[GCC_USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
156362306a36Sopenharmony_ci	[GCC_USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
156462306a36Sopenharmony_ci};
156562306a36Sopenharmony_ci
156662306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_mdm9607_resets[] = {
156762306a36Sopenharmony_ci	[USB_HS_HSIC_BCR] = { 0x3d05c },
156862306a36Sopenharmony_ci	[GCC_MSS_RESTART] = { 0x3e000 },
156962306a36Sopenharmony_ci	[USB_HS_BCR] = { 0x41000 },
157062306a36Sopenharmony_ci	[USB2_HS_PHY_ONLY_BCR] = { 0x41034 },
157162306a36Sopenharmony_ci	[QUSB2_PHY_BCR] = { 0x4103c },
157262306a36Sopenharmony_ci};
157362306a36Sopenharmony_ci
157462306a36Sopenharmony_cistatic const struct regmap_config gcc_mdm9607_regmap_config = {
157562306a36Sopenharmony_ci	.reg_bits	= 32,
157662306a36Sopenharmony_ci	.reg_stride	= 4,
157762306a36Sopenharmony_ci	.val_bits	= 32,
157862306a36Sopenharmony_ci	.max_register	= 0x80000,
157962306a36Sopenharmony_ci	.fast_io	= true,
158062306a36Sopenharmony_ci};
158162306a36Sopenharmony_ci
158262306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_mdm9607_desc = {
158362306a36Sopenharmony_ci	.config = &gcc_mdm9607_regmap_config,
158462306a36Sopenharmony_ci	.clks = gcc_mdm9607_clocks,
158562306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_mdm9607_clocks),
158662306a36Sopenharmony_ci	.resets = gcc_mdm9607_resets,
158762306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_mdm9607_resets),
158862306a36Sopenharmony_ci};
158962306a36Sopenharmony_ci
159062306a36Sopenharmony_cistatic const struct of_device_id gcc_mdm9607_match_table[] = {
159162306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-mdm9607" },
159262306a36Sopenharmony_ci	{ }
159362306a36Sopenharmony_ci};
159462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_mdm9607_match_table);
159562306a36Sopenharmony_ci
159662306a36Sopenharmony_cistatic int gcc_mdm9607_probe(struct platform_device *pdev)
159762306a36Sopenharmony_ci{
159862306a36Sopenharmony_ci	struct regmap *regmap;
159962306a36Sopenharmony_ci
160062306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &gcc_mdm9607_desc);
160162306a36Sopenharmony_ci	if (IS_ERR(regmap))
160262306a36Sopenharmony_ci		return PTR_ERR(regmap);
160362306a36Sopenharmony_ci
160462306a36Sopenharmony_ci	/* Vote for GPLL0 to turn on. Needed by acpuclock. */
160562306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x45000, BIT(0), BIT(0));
160662306a36Sopenharmony_ci
160762306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &gcc_mdm9607_desc, regmap);
160862306a36Sopenharmony_ci}
160962306a36Sopenharmony_ci
161062306a36Sopenharmony_cistatic struct platform_driver gcc_mdm9607_driver = {
161162306a36Sopenharmony_ci	.probe		= gcc_mdm9607_probe,
161262306a36Sopenharmony_ci	.driver		= {
161362306a36Sopenharmony_ci		.name	= "gcc-mdm9607",
161462306a36Sopenharmony_ci		.of_match_table = gcc_mdm9607_match_table,
161562306a36Sopenharmony_ci	},
161662306a36Sopenharmony_ci};
161762306a36Sopenharmony_ci
161862306a36Sopenharmony_cistatic int __init gcc_mdm9607_init(void)
161962306a36Sopenharmony_ci{
162062306a36Sopenharmony_ci	return platform_driver_register(&gcc_mdm9607_driver);
162162306a36Sopenharmony_ci}
162262306a36Sopenharmony_cicore_initcall(gcc_mdm9607_init);
162362306a36Sopenharmony_ci
162462306a36Sopenharmony_cistatic void __exit gcc_mdm9607_exit(void)
162562306a36Sopenharmony_ci{
162662306a36Sopenharmony_ci	platform_driver_unregister(&gcc_mdm9607_driver);
162762306a36Sopenharmony_ci}
162862306a36Sopenharmony_cimodule_exit(gcc_mdm9607_exit);
162962306a36Sopenharmony_ci
163062306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm GCC mdm9607 Driver");
163162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
1632