162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2014, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/bitops.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/of_platform.h>
1362306a36Sopenharmony_ci#include <linux/clk-provider.h>
1462306a36Sopenharmony_ci#include <linux/regmap.h>
1562306a36Sopenharmony_ci#include <linux/reset-controller.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-ipq806x.h>
1862306a36Sopenharmony_ci#include <dt-bindings/reset/qcom,gcc-ipq806x.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#include "common.h"
2162306a36Sopenharmony_ci#include "clk-regmap.h"
2262306a36Sopenharmony_ci#include "clk-pll.h"
2362306a36Sopenharmony_ci#include "clk-rcg.h"
2462306a36Sopenharmony_ci#include "clk-branch.h"
2562306a36Sopenharmony_ci#include "clk-hfpll.h"
2662306a36Sopenharmony_ci#include "reset.h"
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_pxo[] = {
2962306a36Sopenharmony_ci	{ .fw_name = "pxo", .name = "pxo" },
3062306a36Sopenharmony_ci};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistatic struct clk_pll pll0 = {
3362306a36Sopenharmony_ci	.l_reg = 0x30c4,
3462306a36Sopenharmony_ci	.m_reg = 0x30c8,
3562306a36Sopenharmony_ci	.n_reg = 0x30cc,
3662306a36Sopenharmony_ci	.config_reg = 0x30d4,
3762306a36Sopenharmony_ci	.mode_reg = 0x30c0,
3862306a36Sopenharmony_ci	.status_reg = 0x30d8,
3962306a36Sopenharmony_ci	.status_bit = 16,
4062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
4162306a36Sopenharmony_ci		.name = "pll0",
4262306a36Sopenharmony_ci		.parent_data = gcc_pxo,
4362306a36Sopenharmony_ci		.num_parents = 1,
4462306a36Sopenharmony_ci		.ops = &clk_pll_ops,
4562306a36Sopenharmony_ci	},
4662306a36Sopenharmony_ci};
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_cistatic struct clk_regmap pll0_vote = {
4962306a36Sopenharmony_ci	.enable_reg = 0x34c0,
5062306a36Sopenharmony_ci	.enable_mask = BIT(0),
5162306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
5262306a36Sopenharmony_ci		.name = "pll0_vote",
5362306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
5462306a36Sopenharmony_ci			&pll0.clkr.hw,
5562306a36Sopenharmony_ci		},
5662306a36Sopenharmony_ci		.num_parents = 1,
5762306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
5862306a36Sopenharmony_ci	},
5962306a36Sopenharmony_ci};
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_cistatic struct clk_pll pll3 = {
6262306a36Sopenharmony_ci	.l_reg = 0x3164,
6362306a36Sopenharmony_ci	.m_reg = 0x3168,
6462306a36Sopenharmony_ci	.n_reg = 0x316c,
6562306a36Sopenharmony_ci	.config_reg = 0x3174,
6662306a36Sopenharmony_ci	.mode_reg = 0x3160,
6762306a36Sopenharmony_ci	.status_reg = 0x3178,
6862306a36Sopenharmony_ci	.status_bit = 16,
6962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7062306a36Sopenharmony_ci		.name = "pll3",
7162306a36Sopenharmony_ci		.parent_data = gcc_pxo,
7262306a36Sopenharmony_ci		.num_parents = 1,
7362306a36Sopenharmony_ci		.ops = &clk_pll_ops,
7462306a36Sopenharmony_ci	},
7562306a36Sopenharmony_ci};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_cistatic struct clk_regmap pll4_vote = {
7862306a36Sopenharmony_ci	.enable_reg = 0x34c0,
7962306a36Sopenharmony_ci	.enable_mask = BIT(4),
8062306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
8162306a36Sopenharmony_ci		.name = "pll4_vote",
8262306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
8362306a36Sopenharmony_ci			.fw_name = "pll4", .name = "pll4",
8462306a36Sopenharmony_ci		},
8562306a36Sopenharmony_ci		.num_parents = 1,
8662306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
8762306a36Sopenharmony_ci	},
8862306a36Sopenharmony_ci};
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_cistatic struct clk_pll pll8 = {
9162306a36Sopenharmony_ci	.l_reg = 0x3144,
9262306a36Sopenharmony_ci	.m_reg = 0x3148,
9362306a36Sopenharmony_ci	.n_reg = 0x314c,
9462306a36Sopenharmony_ci	.config_reg = 0x3154,
9562306a36Sopenharmony_ci	.mode_reg = 0x3140,
9662306a36Sopenharmony_ci	.status_reg = 0x3158,
9762306a36Sopenharmony_ci	.status_bit = 16,
9862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
9962306a36Sopenharmony_ci		.name = "pll8",
10062306a36Sopenharmony_ci		.parent_data = gcc_pxo,
10162306a36Sopenharmony_ci		.num_parents = 1,
10262306a36Sopenharmony_ci		.ops = &clk_pll_ops,
10362306a36Sopenharmony_ci	},
10462306a36Sopenharmony_ci};
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_cistatic struct clk_regmap pll8_vote = {
10762306a36Sopenharmony_ci	.enable_reg = 0x34c0,
10862306a36Sopenharmony_ci	.enable_mask = BIT(8),
10962306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
11062306a36Sopenharmony_ci		.name = "pll8_vote",
11162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
11262306a36Sopenharmony_ci			&pll8.clkr.hw,
11362306a36Sopenharmony_ci		},
11462306a36Sopenharmony_ci		.num_parents = 1,
11562306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
11662306a36Sopenharmony_ci	},
11762306a36Sopenharmony_ci};
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic struct hfpll_data hfpll0_data = {
12062306a36Sopenharmony_ci	.mode_reg = 0x3200,
12162306a36Sopenharmony_ci	.l_reg = 0x3208,
12262306a36Sopenharmony_ci	.m_reg = 0x320c,
12362306a36Sopenharmony_ci	.n_reg = 0x3210,
12462306a36Sopenharmony_ci	.config_reg = 0x3204,
12562306a36Sopenharmony_ci	.status_reg = 0x321c,
12662306a36Sopenharmony_ci	.config_val = 0x7845c665,
12762306a36Sopenharmony_ci	.droop_reg = 0x3214,
12862306a36Sopenharmony_ci	.droop_val = 0x0108c000,
12962306a36Sopenharmony_ci	.min_rate = 600000000UL,
13062306a36Sopenharmony_ci	.max_rate = 1800000000UL,
13162306a36Sopenharmony_ci};
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_cistatic struct clk_hfpll hfpll0 = {
13462306a36Sopenharmony_ci	.d = &hfpll0_data,
13562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13662306a36Sopenharmony_ci		.parent_data = gcc_pxo,
13762306a36Sopenharmony_ci		.num_parents = 1,
13862306a36Sopenharmony_ci		.name = "hfpll0",
13962306a36Sopenharmony_ci		.ops = &clk_ops_hfpll,
14062306a36Sopenharmony_ci		.flags = CLK_IGNORE_UNUSED,
14162306a36Sopenharmony_ci	},
14262306a36Sopenharmony_ci	.lock = __SPIN_LOCK_UNLOCKED(hfpll0.lock),
14362306a36Sopenharmony_ci};
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cistatic struct hfpll_data hfpll1_data = {
14662306a36Sopenharmony_ci	.mode_reg = 0x3240,
14762306a36Sopenharmony_ci	.l_reg = 0x3248,
14862306a36Sopenharmony_ci	.m_reg = 0x324c,
14962306a36Sopenharmony_ci	.n_reg = 0x3250,
15062306a36Sopenharmony_ci	.config_reg = 0x3244,
15162306a36Sopenharmony_ci	.status_reg = 0x325c,
15262306a36Sopenharmony_ci	.config_val = 0x7845c665,
15362306a36Sopenharmony_ci	.droop_reg = 0x3314,
15462306a36Sopenharmony_ci	.droop_val = 0x0108c000,
15562306a36Sopenharmony_ci	.min_rate = 600000000UL,
15662306a36Sopenharmony_ci	.max_rate = 1800000000UL,
15762306a36Sopenharmony_ci};
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_cistatic struct clk_hfpll hfpll1 = {
16062306a36Sopenharmony_ci	.d = &hfpll1_data,
16162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16262306a36Sopenharmony_ci		.parent_data = gcc_pxo,
16362306a36Sopenharmony_ci		.num_parents = 1,
16462306a36Sopenharmony_ci		.name = "hfpll1",
16562306a36Sopenharmony_ci		.ops = &clk_ops_hfpll,
16662306a36Sopenharmony_ci		.flags = CLK_IGNORE_UNUSED,
16762306a36Sopenharmony_ci	},
16862306a36Sopenharmony_ci	.lock = __SPIN_LOCK_UNLOCKED(hfpll1.lock),
16962306a36Sopenharmony_ci};
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_cistatic struct hfpll_data hfpll_l2_data = {
17262306a36Sopenharmony_ci	.mode_reg = 0x3300,
17362306a36Sopenharmony_ci	.l_reg = 0x3308,
17462306a36Sopenharmony_ci	.m_reg = 0x330c,
17562306a36Sopenharmony_ci	.n_reg = 0x3310,
17662306a36Sopenharmony_ci	.config_reg = 0x3304,
17762306a36Sopenharmony_ci	.status_reg = 0x331c,
17862306a36Sopenharmony_ci	.config_val = 0x7845c665,
17962306a36Sopenharmony_ci	.droop_reg = 0x3314,
18062306a36Sopenharmony_ci	.droop_val = 0x0108c000,
18162306a36Sopenharmony_ci	.min_rate = 600000000UL,
18262306a36Sopenharmony_ci	.max_rate = 1800000000UL,
18362306a36Sopenharmony_ci};
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_cistatic struct clk_hfpll hfpll_l2 = {
18662306a36Sopenharmony_ci	.d = &hfpll_l2_data,
18762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
18862306a36Sopenharmony_ci		.parent_data = gcc_pxo,
18962306a36Sopenharmony_ci		.num_parents = 1,
19062306a36Sopenharmony_ci		.name = "hfpll_l2",
19162306a36Sopenharmony_ci		.ops = &clk_ops_hfpll,
19262306a36Sopenharmony_ci		.flags = CLK_IGNORE_UNUSED,
19362306a36Sopenharmony_ci	},
19462306a36Sopenharmony_ci	.lock = __SPIN_LOCK_UNLOCKED(hfpll_l2.lock),
19562306a36Sopenharmony_ci};
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_cistatic struct clk_pll pll14 = {
19862306a36Sopenharmony_ci	.l_reg = 0x31c4,
19962306a36Sopenharmony_ci	.m_reg = 0x31c8,
20062306a36Sopenharmony_ci	.n_reg = 0x31cc,
20162306a36Sopenharmony_ci	.config_reg = 0x31d4,
20262306a36Sopenharmony_ci	.mode_reg = 0x31c0,
20362306a36Sopenharmony_ci	.status_reg = 0x31d8,
20462306a36Sopenharmony_ci	.status_bit = 16,
20562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
20662306a36Sopenharmony_ci		.name = "pll14",
20762306a36Sopenharmony_ci		.parent_data = gcc_pxo,
20862306a36Sopenharmony_ci		.num_parents = 1,
20962306a36Sopenharmony_ci		.ops = &clk_pll_ops,
21062306a36Sopenharmony_ci	},
21162306a36Sopenharmony_ci};
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_cistatic struct clk_regmap pll14_vote = {
21462306a36Sopenharmony_ci	.enable_reg = 0x34c0,
21562306a36Sopenharmony_ci	.enable_mask = BIT(14),
21662306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
21762306a36Sopenharmony_ci		.name = "pll14_vote",
21862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
21962306a36Sopenharmony_ci			&pll14.clkr.hw,
22062306a36Sopenharmony_ci		},
22162306a36Sopenharmony_ci		.num_parents = 1,
22262306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
22362306a36Sopenharmony_ci	},
22462306a36Sopenharmony_ci};
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci#define NSS_PLL_RATE(f, _l, _m, _n, i) \
22762306a36Sopenharmony_ci	{  \
22862306a36Sopenharmony_ci		.freq = f,  \
22962306a36Sopenharmony_ci		.l = _l, \
23062306a36Sopenharmony_ci		.m = _m, \
23162306a36Sopenharmony_ci		.n = _n, \
23262306a36Sopenharmony_ci		.ibits = i, \
23362306a36Sopenharmony_ci	}
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic struct pll_freq_tbl pll18_freq_tbl[] = {
23662306a36Sopenharmony_ci	NSS_PLL_RATE(550000000, 44, 0, 1, 0x01495625),
23762306a36Sopenharmony_ci	NSS_PLL_RATE(600000000, 48, 0, 1, 0x01495625),
23862306a36Sopenharmony_ci	NSS_PLL_RATE(733000000, 58, 16, 25, 0x014b5625),
23962306a36Sopenharmony_ci	NSS_PLL_RATE(800000000, 64, 0, 1, 0x01495625),
24062306a36Sopenharmony_ci};
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_cistatic struct clk_pll pll18 = {
24362306a36Sopenharmony_ci	.l_reg = 0x31a4,
24462306a36Sopenharmony_ci	.m_reg = 0x31a8,
24562306a36Sopenharmony_ci	.n_reg = 0x31ac,
24662306a36Sopenharmony_ci	.config_reg = 0x31b4,
24762306a36Sopenharmony_ci	.mode_reg = 0x31a0,
24862306a36Sopenharmony_ci	.status_reg = 0x31b8,
24962306a36Sopenharmony_ci	.status_bit = 16,
25062306a36Sopenharmony_ci	.post_div_shift = 16,
25162306a36Sopenharmony_ci	.post_div_width = 1,
25262306a36Sopenharmony_ci	.freq_tbl = pll18_freq_tbl,
25362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
25462306a36Sopenharmony_ci		.name = "pll18",
25562306a36Sopenharmony_ci		.parent_data = gcc_pxo,
25662306a36Sopenharmony_ci		.num_parents = 1,
25762306a36Sopenharmony_ci		.ops = &clk_pll_ops,
25862306a36Sopenharmony_ci	},
25962306a36Sopenharmony_ci};
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic struct clk_pll pll11 = {
26262306a36Sopenharmony_ci	.l_reg = 0x3184,
26362306a36Sopenharmony_ci	.m_reg = 0x3188,
26462306a36Sopenharmony_ci	.n_reg = 0x318c,
26562306a36Sopenharmony_ci	.config_reg = 0x3194,
26662306a36Sopenharmony_ci	.mode_reg = 0x3180,
26762306a36Sopenharmony_ci	.status_reg = 0x3198,
26862306a36Sopenharmony_ci	.status_bit = 16,
26962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
27062306a36Sopenharmony_ci		.name = "pll11",
27162306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
27262306a36Sopenharmony_ci			.fw_name = "pxo",
27362306a36Sopenharmony_ci		},
27462306a36Sopenharmony_ci		.num_parents = 1,
27562306a36Sopenharmony_ci		.ops = &clk_pll_ops,
27662306a36Sopenharmony_ci	},
27762306a36Sopenharmony_ci};
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_cienum {
28062306a36Sopenharmony_ci	P_PXO,
28162306a36Sopenharmony_ci	P_PLL8,
28262306a36Sopenharmony_ci	P_PLL3,
28362306a36Sopenharmony_ci	P_PLL0,
28462306a36Sopenharmony_ci	P_CXO,
28562306a36Sopenharmony_ci	P_PLL14,
28662306a36Sopenharmony_ci	P_PLL18,
28762306a36Sopenharmony_ci	P_PLL11,
28862306a36Sopenharmony_ci};
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_map[] = {
29162306a36Sopenharmony_ci	{ P_PXO, 0 },
29262306a36Sopenharmony_ci	{ P_PLL8, 3 }
29362306a36Sopenharmony_ci};
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_pxo_pll8[] = {
29662306a36Sopenharmony_ci	{ .fw_name = "pxo", .name = "pxo" },
29762306a36Sopenharmony_ci	{ .hw = &pll8_vote.hw },
29862306a36Sopenharmony_ci};
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_cxo_map[] = {
30162306a36Sopenharmony_ci	{ P_PXO, 0 },
30262306a36Sopenharmony_ci	{ P_PLL8, 3 },
30362306a36Sopenharmony_ci	{ P_CXO, 5 }
30462306a36Sopenharmony_ci};
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_pxo_pll8_cxo[] = {
30762306a36Sopenharmony_ci	{ .fw_name = "pxo", .name = "pxo" },
30862306a36Sopenharmony_ci	{ .hw = &pll8_vote.hw },
30962306a36Sopenharmony_ci	{ .fw_name = "cxo", .name = "cxo" },
31062306a36Sopenharmony_ci};
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_cistatic const struct parent_map gcc_pxo_pll3_map[] = {
31362306a36Sopenharmony_ci	{ P_PXO, 0 },
31462306a36Sopenharmony_ci	{ P_PLL3, 1 }
31562306a36Sopenharmony_ci};
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_cistatic const struct parent_map gcc_pxo_pll3_sata_map[] = {
31862306a36Sopenharmony_ci	{ P_PXO, 0 },
31962306a36Sopenharmony_ci	{ P_PLL3, 6 }
32062306a36Sopenharmony_ci};
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_pxo_pll3[] = {
32362306a36Sopenharmony_ci	{ .fw_name = "pxo", .name = "pxo" },
32462306a36Sopenharmony_ci	{ .hw = &pll3.clkr.hw },
32562306a36Sopenharmony_ci};
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_pll0_map[] = {
32862306a36Sopenharmony_ci	{ P_PXO, 0 },
32962306a36Sopenharmony_ci	{ P_PLL8, 3 },
33062306a36Sopenharmony_ci	{ P_PLL0, 2 }
33162306a36Sopenharmony_ci};
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_pxo_pll8_pll0[] = {
33462306a36Sopenharmony_ci	{ .fw_name = "pxo", .name = "pxo" },
33562306a36Sopenharmony_ci	{ .hw = &pll8_vote.hw },
33662306a36Sopenharmony_ci	{ .hw = &pll0_vote.hw },
33762306a36Sopenharmony_ci};
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_pll14_pll18_pll0_map[] = {
34062306a36Sopenharmony_ci	{ P_PXO, 0 },
34162306a36Sopenharmony_ci	{ P_PLL8, 4 },
34262306a36Sopenharmony_ci	{ P_PLL0, 2 },
34362306a36Sopenharmony_ci	{ P_PLL14, 5 },
34462306a36Sopenharmony_ci	{ P_PLL18, 1 }
34562306a36Sopenharmony_ci};
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_pxo_pll8_pll14_pll18_pll0[] = {
34862306a36Sopenharmony_ci	{ .fw_name = "pxo", .name = "pxo" },
34962306a36Sopenharmony_ci	{ .hw = &pll8_vote.hw },
35062306a36Sopenharmony_ci	{ .hw = &pll0_vote.hw },
35162306a36Sopenharmony_ci	{ .hw = &pll14.clkr.hw },
35262306a36Sopenharmony_ci	{ .hw = &pll18.clkr.hw },
35362306a36Sopenharmony_ci};
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_cistatic const struct parent_map gcc_pxo_pll8_pll0_pll14_pll18_pll11_map[] = {
35662306a36Sopenharmony_ci	{ P_PXO, 0 },
35762306a36Sopenharmony_ci	{ P_PLL8, 4 },
35862306a36Sopenharmony_ci	{ P_PLL0, 2 },
35962306a36Sopenharmony_ci	{ P_PLL14, 5 },
36062306a36Sopenharmony_ci	{ P_PLL18, 1 },
36162306a36Sopenharmony_ci	{ P_PLL11, 3 },
36262306a36Sopenharmony_ci};
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_pxo_pll8_pll0_pll14_pll18_pll11[] = {
36562306a36Sopenharmony_ci	{ .fw_name = "pxo" },
36662306a36Sopenharmony_ci	{ .hw = &pll8_vote.hw },
36762306a36Sopenharmony_ci	{ .hw = &pll0_vote.hw },
36862306a36Sopenharmony_ci	{ .hw = &pll14.clkr.hw },
36962306a36Sopenharmony_ci	{ .hw = &pll18.clkr.hw },
37062306a36Sopenharmony_ci	{ .hw = &pll11.clkr.hw },
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci};
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_cistatic const struct parent_map gcc_pxo_pll3_pll0_pll14_pll18_pll11_map[] = {
37562306a36Sopenharmony_ci	{ P_PXO, 0 },
37662306a36Sopenharmony_ci	{ P_PLL3, 6 },
37762306a36Sopenharmony_ci	{ P_PLL0, 2 },
37862306a36Sopenharmony_ci	{ P_PLL14, 5 },
37962306a36Sopenharmony_ci	{ P_PLL18, 1 },
38062306a36Sopenharmony_ci	{ P_PLL11, 3 },
38162306a36Sopenharmony_ci};
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_pxo_pll3_pll0_pll14_pll18_pll11[] = {
38462306a36Sopenharmony_ci	{ .fw_name = "pxo" },
38562306a36Sopenharmony_ci	{ .hw = &pll3.clkr.hw },
38662306a36Sopenharmony_ci	{ .hw = &pll0_vote.hw },
38762306a36Sopenharmony_ci	{ .hw = &pll14.clkr.hw },
38862306a36Sopenharmony_ci	{ .hw = &pll18.clkr.hw },
38962306a36Sopenharmony_ci	{ .hw = &pll11.clkr.hw },
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci};
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_gsbi_uart[] = {
39462306a36Sopenharmony_ci	{  1843200, P_PLL8, 2,  6, 625 },
39562306a36Sopenharmony_ci	{  3686400, P_PLL8, 2, 12, 625 },
39662306a36Sopenharmony_ci	{  7372800, P_PLL8, 2, 24, 625 },
39762306a36Sopenharmony_ci	{ 14745600, P_PLL8, 2, 48, 625 },
39862306a36Sopenharmony_ci	{ 16000000, P_PLL8, 4,  1,   6 },
39962306a36Sopenharmony_ci	{ 24000000, P_PLL8, 4,  1,   4 },
40062306a36Sopenharmony_ci	{ 32000000, P_PLL8, 4,  1,   3 },
40162306a36Sopenharmony_ci	{ 40000000, P_PLL8, 1,  5,  48 },
40262306a36Sopenharmony_ci	{ 46400000, P_PLL8, 1, 29, 240 },
40362306a36Sopenharmony_ci	{ 48000000, P_PLL8, 4,  1,   2 },
40462306a36Sopenharmony_ci	{ 51200000, P_PLL8, 1,  2,  15 },
40562306a36Sopenharmony_ci	{ 56000000, P_PLL8, 1,  7,  48 },
40662306a36Sopenharmony_ci	{ 58982400, P_PLL8, 1, 96, 625 },
40762306a36Sopenharmony_ci	{ 64000000, P_PLL8, 2,  1,   3 },
40862306a36Sopenharmony_ci	{ }
40962306a36Sopenharmony_ci};
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_cistatic struct clk_rcg gsbi1_uart_src = {
41262306a36Sopenharmony_ci	.ns_reg = 0x29d4,
41362306a36Sopenharmony_ci	.md_reg = 0x29d0,
41462306a36Sopenharmony_ci	.mn = {
41562306a36Sopenharmony_ci		.mnctr_en_bit = 8,
41662306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
41762306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
41862306a36Sopenharmony_ci		.n_val_shift = 16,
41962306a36Sopenharmony_ci		.m_val_shift = 16,
42062306a36Sopenharmony_ci		.width = 16,
42162306a36Sopenharmony_ci	},
42262306a36Sopenharmony_ci	.p = {
42362306a36Sopenharmony_ci		.pre_div_shift = 3,
42462306a36Sopenharmony_ci		.pre_div_width = 2,
42562306a36Sopenharmony_ci	},
42662306a36Sopenharmony_ci	.s = {
42762306a36Sopenharmony_ci		.src_sel_shift = 0,
42862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
42962306a36Sopenharmony_ci	},
43062306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
43162306a36Sopenharmony_ci	.clkr = {
43262306a36Sopenharmony_ci		.enable_reg = 0x29d4,
43362306a36Sopenharmony_ci		.enable_mask = BIT(11),
43462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
43562306a36Sopenharmony_ci			.name = "gsbi1_uart_src",
43662306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
43762306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
43862306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
43962306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
44062306a36Sopenharmony_ci		},
44162306a36Sopenharmony_ci	},
44262306a36Sopenharmony_ci};
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_cistatic struct clk_branch gsbi1_uart_clk = {
44562306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
44662306a36Sopenharmony_ci	.halt_bit = 12,
44762306a36Sopenharmony_ci	.clkr = {
44862306a36Sopenharmony_ci		.enable_reg = 0x29d4,
44962306a36Sopenharmony_ci		.enable_mask = BIT(9),
45062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
45162306a36Sopenharmony_ci			.name = "gsbi1_uart_clk",
45262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
45362306a36Sopenharmony_ci				&gsbi1_uart_src.clkr.hw,
45462306a36Sopenharmony_ci			},
45562306a36Sopenharmony_ci			.num_parents = 1,
45662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
45762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
45862306a36Sopenharmony_ci		},
45962306a36Sopenharmony_ci	},
46062306a36Sopenharmony_ci};
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_cistatic struct clk_rcg gsbi2_uart_src = {
46362306a36Sopenharmony_ci	.ns_reg = 0x29f4,
46462306a36Sopenharmony_ci	.md_reg = 0x29f0,
46562306a36Sopenharmony_ci	.mn = {
46662306a36Sopenharmony_ci		.mnctr_en_bit = 8,
46762306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
46862306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
46962306a36Sopenharmony_ci		.n_val_shift = 16,
47062306a36Sopenharmony_ci		.m_val_shift = 16,
47162306a36Sopenharmony_ci		.width = 16,
47262306a36Sopenharmony_ci	},
47362306a36Sopenharmony_ci	.p = {
47462306a36Sopenharmony_ci		.pre_div_shift = 3,
47562306a36Sopenharmony_ci		.pre_div_width = 2,
47662306a36Sopenharmony_ci	},
47762306a36Sopenharmony_ci	.s = {
47862306a36Sopenharmony_ci		.src_sel_shift = 0,
47962306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
48062306a36Sopenharmony_ci	},
48162306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
48262306a36Sopenharmony_ci	.clkr = {
48362306a36Sopenharmony_ci		.enable_reg = 0x29f4,
48462306a36Sopenharmony_ci		.enable_mask = BIT(11),
48562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
48662306a36Sopenharmony_ci			.name = "gsbi2_uart_src",
48762306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
48862306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
48962306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
49062306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
49162306a36Sopenharmony_ci		},
49262306a36Sopenharmony_ci	},
49362306a36Sopenharmony_ci};
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_cistatic struct clk_branch gsbi2_uart_clk = {
49662306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
49762306a36Sopenharmony_ci	.halt_bit = 8,
49862306a36Sopenharmony_ci	.clkr = {
49962306a36Sopenharmony_ci		.enable_reg = 0x29f4,
50062306a36Sopenharmony_ci		.enable_mask = BIT(9),
50162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
50262306a36Sopenharmony_ci			.name = "gsbi2_uart_clk",
50362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
50462306a36Sopenharmony_ci				&gsbi2_uart_src.clkr.hw,
50562306a36Sopenharmony_ci			},
50662306a36Sopenharmony_ci			.num_parents = 1,
50762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
50862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
50962306a36Sopenharmony_ci		},
51062306a36Sopenharmony_ci	},
51162306a36Sopenharmony_ci};
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_cistatic struct clk_rcg gsbi4_uart_src = {
51462306a36Sopenharmony_ci	.ns_reg = 0x2a34,
51562306a36Sopenharmony_ci	.md_reg = 0x2a30,
51662306a36Sopenharmony_ci	.mn = {
51762306a36Sopenharmony_ci		.mnctr_en_bit = 8,
51862306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
51962306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
52062306a36Sopenharmony_ci		.n_val_shift = 16,
52162306a36Sopenharmony_ci		.m_val_shift = 16,
52262306a36Sopenharmony_ci		.width = 16,
52362306a36Sopenharmony_ci	},
52462306a36Sopenharmony_ci	.p = {
52562306a36Sopenharmony_ci		.pre_div_shift = 3,
52662306a36Sopenharmony_ci		.pre_div_width = 2,
52762306a36Sopenharmony_ci	},
52862306a36Sopenharmony_ci	.s = {
52962306a36Sopenharmony_ci		.src_sel_shift = 0,
53062306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
53162306a36Sopenharmony_ci	},
53262306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
53362306a36Sopenharmony_ci	.clkr = {
53462306a36Sopenharmony_ci		.enable_reg = 0x2a34,
53562306a36Sopenharmony_ci		.enable_mask = BIT(11),
53662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
53762306a36Sopenharmony_ci			.name = "gsbi4_uart_src",
53862306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
53962306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
54062306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
54162306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
54262306a36Sopenharmony_ci		},
54362306a36Sopenharmony_ci	},
54462306a36Sopenharmony_ci};
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_cistatic struct clk_branch gsbi4_uart_clk = {
54762306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
54862306a36Sopenharmony_ci	.halt_bit = 26,
54962306a36Sopenharmony_ci	.clkr = {
55062306a36Sopenharmony_ci		.enable_reg = 0x2a34,
55162306a36Sopenharmony_ci		.enable_mask = BIT(9),
55262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
55362306a36Sopenharmony_ci			.name = "gsbi4_uart_clk",
55462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
55562306a36Sopenharmony_ci				&gsbi4_uart_src.clkr.hw,
55662306a36Sopenharmony_ci			},
55762306a36Sopenharmony_ci			.num_parents = 1,
55862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
55962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
56062306a36Sopenharmony_ci		},
56162306a36Sopenharmony_ci	},
56262306a36Sopenharmony_ci};
56362306a36Sopenharmony_ci
56462306a36Sopenharmony_cistatic struct clk_rcg gsbi5_uart_src = {
56562306a36Sopenharmony_ci	.ns_reg = 0x2a54,
56662306a36Sopenharmony_ci	.md_reg = 0x2a50,
56762306a36Sopenharmony_ci	.mn = {
56862306a36Sopenharmony_ci		.mnctr_en_bit = 8,
56962306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
57062306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
57162306a36Sopenharmony_ci		.n_val_shift = 16,
57262306a36Sopenharmony_ci		.m_val_shift = 16,
57362306a36Sopenharmony_ci		.width = 16,
57462306a36Sopenharmony_ci	},
57562306a36Sopenharmony_ci	.p = {
57662306a36Sopenharmony_ci		.pre_div_shift = 3,
57762306a36Sopenharmony_ci		.pre_div_width = 2,
57862306a36Sopenharmony_ci	},
57962306a36Sopenharmony_ci	.s = {
58062306a36Sopenharmony_ci		.src_sel_shift = 0,
58162306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
58262306a36Sopenharmony_ci	},
58362306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
58462306a36Sopenharmony_ci	.clkr = {
58562306a36Sopenharmony_ci		.enable_reg = 0x2a54,
58662306a36Sopenharmony_ci		.enable_mask = BIT(11),
58762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
58862306a36Sopenharmony_ci			.name = "gsbi5_uart_src",
58962306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
59062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
59162306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
59262306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
59362306a36Sopenharmony_ci		},
59462306a36Sopenharmony_ci	},
59562306a36Sopenharmony_ci};
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_cistatic struct clk_branch gsbi5_uart_clk = {
59862306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
59962306a36Sopenharmony_ci	.halt_bit = 22,
60062306a36Sopenharmony_ci	.clkr = {
60162306a36Sopenharmony_ci		.enable_reg = 0x2a54,
60262306a36Sopenharmony_ci		.enable_mask = BIT(9),
60362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
60462306a36Sopenharmony_ci			.name = "gsbi5_uart_clk",
60562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
60662306a36Sopenharmony_ci				&gsbi5_uart_src.clkr.hw,
60762306a36Sopenharmony_ci			},
60862306a36Sopenharmony_ci			.num_parents = 1,
60962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
61062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
61162306a36Sopenharmony_ci		},
61262306a36Sopenharmony_ci	},
61362306a36Sopenharmony_ci};
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_cistatic struct clk_rcg gsbi6_uart_src = {
61662306a36Sopenharmony_ci	.ns_reg = 0x2a74,
61762306a36Sopenharmony_ci	.md_reg = 0x2a70,
61862306a36Sopenharmony_ci	.mn = {
61962306a36Sopenharmony_ci		.mnctr_en_bit = 8,
62062306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
62162306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
62262306a36Sopenharmony_ci		.n_val_shift = 16,
62362306a36Sopenharmony_ci		.m_val_shift = 16,
62462306a36Sopenharmony_ci		.width = 16,
62562306a36Sopenharmony_ci	},
62662306a36Sopenharmony_ci	.p = {
62762306a36Sopenharmony_ci		.pre_div_shift = 3,
62862306a36Sopenharmony_ci		.pre_div_width = 2,
62962306a36Sopenharmony_ci	},
63062306a36Sopenharmony_ci	.s = {
63162306a36Sopenharmony_ci		.src_sel_shift = 0,
63262306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
63362306a36Sopenharmony_ci	},
63462306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
63562306a36Sopenharmony_ci	.clkr = {
63662306a36Sopenharmony_ci		.enable_reg = 0x2a74,
63762306a36Sopenharmony_ci		.enable_mask = BIT(11),
63862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
63962306a36Sopenharmony_ci			.name = "gsbi6_uart_src",
64062306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
64162306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
64262306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
64362306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
64462306a36Sopenharmony_ci		},
64562306a36Sopenharmony_ci	},
64662306a36Sopenharmony_ci};
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_cistatic struct clk_branch gsbi6_uart_clk = {
64962306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
65062306a36Sopenharmony_ci	.halt_bit = 18,
65162306a36Sopenharmony_ci	.clkr = {
65262306a36Sopenharmony_ci		.enable_reg = 0x2a74,
65362306a36Sopenharmony_ci		.enable_mask = BIT(9),
65462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
65562306a36Sopenharmony_ci			.name = "gsbi6_uart_clk",
65662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
65762306a36Sopenharmony_ci				&gsbi6_uart_src.clkr.hw,
65862306a36Sopenharmony_ci			},
65962306a36Sopenharmony_ci			.num_parents = 1,
66062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
66162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
66262306a36Sopenharmony_ci		},
66362306a36Sopenharmony_ci	},
66462306a36Sopenharmony_ci};
66562306a36Sopenharmony_ci
66662306a36Sopenharmony_cistatic struct clk_rcg gsbi7_uart_src = {
66762306a36Sopenharmony_ci	.ns_reg = 0x2a94,
66862306a36Sopenharmony_ci	.md_reg = 0x2a90,
66962306a36Sopenharmony_ci	.mn = {
67062306a36Sopenharmony_ci		.mnctr_en_bit = 8,
67162306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
67262306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
67362306a36Sopenharmony_ci		.n_val_shift = 16,
67462306a36Sopenharmony_ci		.m_val_shift = 16,
67562306a36Sopenharmony_ci		.width = 16,
67662306a36Sopenharmony_ci	},
67762306a36Sopenharmony_ci	.p = {
67862306a36Sopenharmony_ci		.pre_div_shift = 3,
67962306a36Sopenharmony_ci		.pre_div_width = 2,
68062306a36Sopenharmony_ci	},
68162306a36Sopenharmony_ci	.s = {
68262306a36Sopenharmony_ci		.src_sel_shift = 0,
68362306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
68462306a36Sopenharmony_ci	},
68562306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_uart,
68662306a36Sopenharmony_ci	.clkr = {
68762306a36Sopenharmony_ci		.enable_reg = 0x2a94,
68862306a36Sopenharmony_ci		.enable_mask = BIT(11),
68962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
69062306a36Sopenharmony_ci			.name = "gsbi7_uart_src",
69162306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
69262306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
69362306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
69462306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
69562306a36Sopenharmony_ci		},
69662306a36Sopenharmony_ci	},
69762306a36Sopenharmony_ci};
69862306a36Sopenharmony_ci
69962306a36Sopenharmony_cistatic struct clk_branch gsbi7_uart_clk = {
70062306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
70162306a36Sopenharmony_ci	.halt_bit = 14,
70262306a36Sopenharmony_ci	.clkr = {
70362306a36Sopenharmony_ci		.enable_reg = 0x2a94,
70462306a36Sopenharmony_ci		.enable_mask = BIT(9),
70562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
70662306a36Sopenharmony_ci			.name = "gsbi7_uart_clk",
70762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
70862306a36Sopenharmony_ci				&gsbi7_uart_src.clkr.hw,
70962306a36Sopenharmony_ci			},
71062306a36Sopenharmony_ci			.num_parents = 1,
71162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
71262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
71362306a36Sopenharmony_ci		},
71462306a36Sopenharmony_ci	},
71562306a36Sopenharmony_ci};
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_cistatic struct freq_tbl clk_tbl_gsbi_qup[] = {
71862306a36Sopenharmony_ci	{  1100000, P_PXO,  1, 2, 49 },
71962306a36Sopenharmony_ci	{  5400000, P_PXO,  1, 1,  5 },
72062306a36Sopenharmony_ci	{ 10800000, P_PXO,  1, 2,  5 },
72162306a36Sopenharmony_ci	{ 15060000, P_PLL8, 1, 2, 51 },
72262306a36Sopenharmony_ci	{ 24000000, P_PLL8, 4, 1,  4 },
72362306a36Sopenharmony_ci	{ 25000000, P_PXO,  1, 0,  0 },
72462306a36Sopenharmony_ci	{ 25600000, P_PLL8, 1, 1, 15 },
72562306a36Sopenharmony_ci	{ 48000000, P_PLL8, 4, 1,  2 },
72662306a36Sopenharmony_ci	{ 51200000, P_PLL8, 1, 2, 15 },
72762306a36Sopenharmony_ci	{ }
72862306a36Sopenharmony_ci};
72962306a36Sopenharmony_ci
73062306a36Sopenharmony_cistatic struct clk_rcg gsbi1_qup_src = {
73162306a36Sopenharmony_ci	.ns_reg = 0x29cc,
73262306a36Sopenharmony_ci	.md_reg = 0x29c8,
73362306a36Sopenharmony_ci	.mn = {
73462306a36Sopenharmony_ci		.mnctr_en_bit = 8,
73562306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
73662306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
73762306a36Sopenharmony_ci		.n_val_shift = 16,
73862306a36Sopenharmony_ci		.m_val_shift = 16,
73962306a36Sopenharmony_ci		.width = 8,
74062306a36Sopenharmony_ci	},
74162306a36Sopenharmony_ci	.p = {
74262306a36Sopenharmony_ci		.pre_div_shift = 3,
74362306a36Sopenharmony_ci		.pre_div_width = 2,
74462306a36Sopenharmony_ci	},
74562306a36Sopenharmony_ci	.s = {
74662306a36Sopenharmony_ci		.src_sel_shift = 0,
74762306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
74862306a36Sopenharmony_ci	},
74962306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
75062306a36Sopenharmony_ci	.clkr = {
75162306a36Sopenharmony_ci		.enable_reg = 0x29cc,
75262306a36Sopenharmony_ci		.enable_mask = BIT(11),
75362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
75462306a36Sopenharmony_ci			.name = "gsbi1_qup_src",
75562306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
75662306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
75762306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
75862306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
75962306a36Sopenharmony_ci		},
76062306a36Sopenharmony_ci	},
76162306a36Sopenharmony_ci};
76262306a36Sopenharmony_ci
76362306a36Sopenharmony_cistatic struct clk_branch gsbi1_qup_clk = {
76462306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
76562306a36Sopenharmony_ci	.halt_bit = 11,
76662306a36Sopenharmony_ci	.clkr = {
76762306a36Sopenharmony_ci		.enable_reg = 0x29cc,
76862306a36Sopenharmony_ci		.enable_mask = BIT(9),
76962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
77062306a36Sopenharmony_ci			.name = "gsbi1_qup_clk",
77162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
77262306a36Sopenharmony_ci				&gsbi1_qup_src.clkr.hw,
77362306a36Sopenharmony_ci			},
77462306a36Sopenharmony_ci			.num_parents = 1,
77562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
77662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
77762306a36Sopenharmony_ci		},
77862306a36Sopenharmony_ci	},
77962306a36Sopenharmony_ci};
78062306a36Sopenharmony_ci
78162306a36Sopenharmony_cistatic struct clk_rcg gsbi2_qup_src = {
78262306a36Sopenharmony_ci	.ns_reg = 0x29ec,
78362306a36Sopenharmony_ci	.md_reg = 0x29e8,
78462306a36Sopenharmony_ci	.mn = {
78562306a36Sopenharmony_ci		.mnctr_en_bit = 8,
78662306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
78762306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
78862306a36Sopenharmony_ci		.n_val_shift = 16,
78962306a36Sopenharmony_ci		.m_val_shift = 16,
79062306a36Sopenharmony_ci		.width = 8,
79162306a36Sopenharmony_ci	},
79262306a36Sopenharmony_ci	.p = {
79362306a36Sopenharmony_ci		.pre_div_shift = 3,
79462306a36Sopenharmony_ci		.pre_div_width = 2,
79562306a36Sopenharmony_ci	},
79662306a36Sopenharmony_ci	.s = {
79762306a36Sopenharmony_ci		.src_sel_shift = 0,
79862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
79962306a36Sopenharmony_ci	},
80062306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
80162306a36Sopenharmony_ci	.clkr = {
80262306a36Sopenharmony_ci		.enable_reg = 0x29ec,
80362306a36Sopenharmony_ci		.enable_mask = BIT(11),
80462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
80562306a36Sopenharmony_ci			.name = "gsbi2_qup_src",
80662306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
80762306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
80862306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
80962306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
81062306a36Sopenharmony_ci		},
81162306a36Sopenharmony_ci	},
81262306a36Sopenharmony_ci};
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_cistatic struct clk_branch gsbi2_qup_clk = {
81562306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
81662306a36Sopenharmony_ci	.halt_bit = 6,
81762306a36Sopenharmony_ci	.clkr = {
81862306a36Sopenharmony_ci		.enable_reg = 0x29ec,
81962306a36Sopenharmony_ci		.enable_mask = BIT(9),
82062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
82162306a36Sopenharmony_ci			.name = "gsbi2_qup_clk",
82262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
82362306a36Sopenharmony_ci				&gsbi2_qup_src.clkr.hw,
82462306a36Sopenharmony_ci			},
82562306a36Sopenharmony_ci			.num_parents = 1,
82662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
82762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
82862306a36Sopenharmony_ci		},
82962306a36Sopenharmony_ci	},
83062306a36Sopenharmony_ci};
83162306a36Sopenharmony_ci
83262306a36Sopenharmony_cistatic struct clk_rcg gsbi4_qup_src = {
83362306a36Sopenharmony_ci	.ns_reg = 0x2a2c,
83462306a36Sopenharmony_ci	.md_reg = 0x2a28,
83562306a36Sopenharmony_ci	.mn = {
83662306a36Sopenharmony_ci		.mnctr_en_bit = 8,
83762306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
83862306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
83962306a36Sopenharmony_ci		.n_val_shift = 16,
84062306a36Sopenharmony_ci		.m_val_shift = 16,
84162306a36Sopenharmony_ci		.width = 8,
84262306a36Sopenharmony_ci	},
84362306a36Sopenharmony_ci	.p = {
84462306a36Sopenharmony_ci		.pre_div_shift = 3,
84562306a36Sopenharmony_ci		.pre_div_width = 2,
84662306a36Sopenharmony_ci	},
84762306a36Sopenharmony_ci	.s = {
84862306a36Sopenharmony_ci		.src_sel_shift = 0,
84962306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
85062306a36Sopenharmony_ci	},
85162306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
85262306a36Sopenharmony_ci	.clkr = {
85362306a36Sopenharmony_ci		.enable_reg = 0x2a2c,
85462306a36Sopenharmony_ci		.enable_mask = BIT(11),
85562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
85662306a36Sopenharmony_ci			.name = "gsbi4_qup_src",
85762306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
85862306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
85962306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
86062306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE | CLK_IGNORE_UNUSED,
86162306a36Sopenharmony_ci		},
86262306a36Sopenharmony_ci	},
86362306a36Sopenharmony_ci};
86462306a36Sopenharmony_ci
86562306a36Sopenharmony_cistatic struct clk_branch gsbi4_qup_clk = {
86662306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
86762306a36Sopenharmony_ci	.halt_bit = 24,
86862306a36Sopenharmony_ci	.clkr = {
86962306a36Sopenharmony_ci		.enable_reg = 0x2a2c,
87062306a36Sopenharmony_ci		.enable_mask = BIT(9),
87162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
87262306a36Sopenharmony_ci			.name = "gsbi4_qup_clk",
87362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
87462306a36Sopenharmony_ci				&gsbi4_qup_src.clkr.hw,
87562306a36Sopenharmony_ci			},
87662306a36Sopenharmony_ci			.num_parents = 1,
87762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
87862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
87962306a36Sopenharmony_ci		},
88062306a36Sopenharmony_ci	},
88162306a36Sopenharmony_ci};
88262306a36Sopenharmony_ci
88362306a36Sopenharmony_cistatic struct clk_rcg gsbi5_qup_src = {
88462306a36Sopenharmony_ci	.ns_reg = 0x2a4c,
88562306a36Sopenharmony_ci	.md_reg = 0x2a48,
88662306a36Sopenharmony_ci	.mn = {
88762306a36Sopenharmony_ci		.mnctr_en_bit = 8,
88862306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
88962306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
89062306a36Sopenharmony_ci		.n_val_shift = 16,
89162306a36Sopenharmony_ci		.m_val_shift = 16,
89262306a36Sopenharmony_ci		.width = 8,
89362306a36Sopenharmony_ci	},
89462306a36Sopenharmony_ci	.p = {
89562306a36Sopenharmony_ci		.pre_div_shift = 3,
89662306a36Sopenharmony_ci		.pre_div_width = 2,
89762306a36Sopenharmony_ci	},
89862306a36Sopenharmony_ci	.s = {
89962306a36Sopenharmony_ci		.src_sel_shift = 0,
90062306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
90162306a36Sopenharmony_ci	},
90262306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
90362306a36Sopenharmony_ci	.clkr = {
90462306a36Sopenharmony_ci		.enable_reg = 0x2a4c,
90562306a36Sopenharmony_ci		.enable_mask = BIT(11),
90662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
90762306a36Sopenharmony_ci			.name = "gsbi5_qup_src",
90862306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
90962306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
91062306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
91162306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
91262306a36Sopenharmony_ci		},
91362306a36Sopenharmony_ci	},
91462306a36Sopenharmony_ci};
91562306a36Sopenharmony_ci
91662306a36Sopenharmony_cistatic struct clk_branch gsbi5_qup_clk = {
91762306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
91862306a36Sopenharmony_ci	.halt_bit = 20,
91962306a36Sopenharmony_ci	.clkr = {
92062306a36Sopenharmony_ci		.enable_reg = 0x2a4c,
92162306a36Sopenharmony_ci		.enable_mask = BIT(9),
92262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
92362306a36Sopenharmony_ci			.name = "gsbi5_qup_clk",
92462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
92562306a36Sopenharmony_ci				&gsbi5_qup_src.clkr.hw,
92662306a36Sopenharmony_ci			},
92762306a36Sopenharmony_ci			.num_parents = 1,
92862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
92962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
93062306a36Sopenharmony_ci		},
93162306a36Sopenharmony_ci	},
93262306a36Sopenharmony_ci};
93362306a36Sopenharmony_ci
93462306a36Sopenharmony_cistatic struct clk_rcg gsbi6_qup_src = {
93562306a36Sopenharmony_ci	.ns_reg = 0x2a6c,
93662306a36Sopenharmony_ci	.md_reg = 0x2a68,
93762306a36Sopenharmony_ci	.mn = {
93862306a36Sopenharmony_ci		.mnctr_en_bit = 8,
93962306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
94062306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
94162306a36Sopenharmony_ci		.n_val_shift = 16,
94262306a36Sopenharmony_ci		.m_val_shift = 16,
94362306a36Sopenharmony_ci		.width = 8,
94462306a36Sopenharmony_ci	},
94562306a36Sopenharmony_ci	.p = {
94662306a36Sopenharmony_ci		.pre_div_shift = 3,
94762306a36Sopenharmony_ci		.pre_div_width = 2,
94862306a36Sopenharmony_ci	},
94962306a36Sopenharmony_ci	.s = {
95062306a36Sopenharmony_ci		.src_sel_shift = 0,
95162306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
95262306a36Sopenharmony_ci	},
95362306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
95462306a36Sopenharmony_ci	.clkr = {
95562306a36Sopenharmony_ci		.enable_reg = 0x2a6c,
95662306a36Sopenharmony_ci		.enable_mask = BIT(11),
95762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
95862306a36Sopenharmony_ci			.name = "gsbi6_qup_src",
95962306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
96062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
96162306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
96262306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE | CLK_IGNORE_UNUSED,
96362306a36Sopenharmony_ci		},
96462306a36Sopenharmony_ci	},
96562306a36Sopenharmony_ci};
96662306a36Sopenharmony_ci
96762306a36Sopenharmony_cistatic struct clk_branch gsbi6_qup_clk = {
96862306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
96962306a36Sopenharmony_ci	.halt_bit = 16,
97062306a36Sopenharmony_ci	.clkr = {
97162306a36Sopenharmony_ci		.enable_reg = 0x2a6c,
97262306a36Sopenharmony_ci		.enable_mask = BIT(9),
97362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
97462306a36Sopenharmony_ci			.name = "gsbi6_qup_clk",
97562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
97662306a36Sopenharmony_ci				&gsbi6_qup_src.clkr.hw,
97762306a36Sopenharmony_ci			},
97862306a36Sopenharmony_ci			.num_parents = 1,
97962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
98062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
98162306a36Sopenharmony_ci		},
98262306a36Sopenharmony_ci	},
98362306a36Sopenharmony_ci};
98462306a36Sopenharmony_ci
98562306a36Sopenharmony_cistatic struct clk_rcg gsbi7_qup_src = {
98662306a36Sopenharmony_ci	.ns_reg = 0x2a8c,
98762306a36Sopenharmony_ci	.md_reg = 0x2a88,
98862306a36Sopenharmony_ci	.mn = {
98962306a36Sopenharmony_ci		.mnctr_en_bit = 8,
99062306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
99162306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
99262306a36Sopenharmony_ci		.n_val_shift = 16,
99362306a36Sopenharmony_ci		.m_val_shift = 16,
99462306a36Sopenharmony_ci		.width = 8,
99562306a36Sopenharmony_ci	},
99662306a36Sopenharmony_ci	.p = {
99762306a36Sopenharmony_ci		.pre_div_shift = 3,
99862306a36Sopenharmony_ci		.pre_div_width = 2,
99962306a36Sopenharmony_ci	},
100062306a36Sopenharmony_ci	.s = {
100162306a36Sopenharmony_ci		.src_sel_shift = 0,
100262306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
100362306a36Sopenharmony_ci	},
100462306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gsbi_qup,
100562306a36Sopenharmony_ci	.clkr = {
100662306a36Sopenharmony_ci		.enable_reg = 0x2a8c,
100762306a36Sopenharmony_ci		.enable_mask = BIT(11),
100862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
100962306a36Sopenharmony_ci			.name = "gsbi7_qup_src",
101062306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
101162306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
101262306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
101362306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
101462306a36Sopenharmony_ci		},
101562306a36Sopenharmony_ci	},
101662306a36Sopenharmony_ci};
101762306a36Sopenharmony_ci
101862306a36Sopenharmony_cistatic struct clk_branch gsbi7_qup_clk = {
101962306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
102062306a36Sopenharmony_ci	.halt_bit = 12,
102162306a36Sopenharmony_ci	.clkr = {
102262306a36Sopenharmony_ci		.enable_reg = 0x2a8c,
102362306a36Sopenharmony_ci		.enable_mask = BIT(9),
102462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
102562306a36Sopenharmony_ci			.name = "gsbi7_qup_clk",
102662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
102762306a36Sopenharmony_ci				&gsbi7_qup_src.clkr.hw,
102862306a36Sopenharmony_ci			},
102962306a36Sopenharmony_ci			.num_parents = 1,
103062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
103162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
103262306a36Sopenharmony_ci		},
103362306a36Sopenharmony_ci	},
103462306a36Sopenharmony_ci};
103562306a36Sopenharmony_ci
103662306a36Sopenharmony_cistatic struct clk_branch gsbi1_h_clk = {
103762306a36Sopenharmony_ci	.hwcg_reg = 0x29c0,
103862306a36Sopenharmony_ci	.hwcg_bit = 6,
103962306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
104062306a36Sopenharmony_ci	.halt_bit = 13,
104162306a36Sopenharmony_ci	.clkr = {
104262306a36Sopenharmony_ci		.enable_reg = 0x29c0,
104362306a36Sopenharmony_ci		.enable_mask = BIT(4),
104462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
104562306a36Sopenharmony_ci			.name = "gsbi1_h_clk",
104662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
104762306a36Sopenharmony_ci		},
104862306a36Sopenharmony_ci	},
104962306a36Sopenharmony_ci};
105062306a36Sopenharmony_ci
105162306a36Sopenharmony_cistatic struct clk_branch gsbi2_h_clk = {
105262306a36Sopenharmony_ci	.hwcg_reg = 0x29e0,
105362306a36Sopenharmony_ci	.hwcg_bit = 6,
105462306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
105562306a36Sopenharmony_ci	.halt_bit = 9,
105662306a36Sopenharmony_ci	.clkr = {
105762306a36Sopenharmony_ci		.enable_reg = 0x29e0,
105862306a36Sopenharmony_ci		.enable_mask = BIT(4),
105962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
106062306a36Sopenharmony_ci			.name = "gsbi2_h_clk",
106162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
106262306a36Sopenharmony_ci		},
106362306a36Sopenharmony_ci	},
106462306a36Sopenharmony_ci};
106562306a36Sopenharmony_ci
106662306a36Sopenharmony_cistatic struct clk_branch gsbi4_h_clk = {
106762306a36Sopenharmony_ci	.hwcg_reg = 0x2a20,
106862306a36Sopenharmony_ci	.hwcg_bit = 6,
106962306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
107062306a36Sopenharmony_ci	.halt_bit = 27,
107162306a36Sopenharmony_ci	.clkr = {
107262306a36Sopenharmony_ci		.enable_reg = 0x2a20,
107362306a36Sopenharmony_ci		.enable_mask = BIT(4),
107462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
107562306a36Sopenharmony_ci			.name = "gsbi4_h_clk",
107662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
107762306a36Sopenharmony_ci			.flags = CLK_IGNORE_UNUSED,
107862306a36Sopenharmony_ci		},
107962306a36Sopenharmony_ci	},
108062306a36Sopenharmony_ci};
108162306a36Sopenharmony_ci
108262306a36Sopenharmony_cistatic struct clk_branch gsbi5_h_clk = {
108362306a36Sopenharmony_ci	.hwcg_reg = 0x2a40,
108462306a36Sopenharmony_ci	.hwcg_bit = 6,
108562306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
108662306a36Sopenharmony_ci	.halt_bit = 23,
108762306a36Sopenharmony_ci	.clkr = {
108862306a36Sopenharmony_ci		.enable_reg = 0x2a40,
108962306a36Sopenharmony_ci		.enable_mask = BIT(4),
109062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
109162306a36Sopenharmony_ci			.name = "gsbi5_h_clk",
109262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
109362306a36Sopenharmony_ci		},
109462306a36Sopenharmony_ci	},
109562306a36Sopenharmony_ci};
109662306a36Sopenharmony_ci
109762306a36Sopenharmony_cistatic struct clk_branch gsbi6_h_clk = {
109862306a36Sopenharmony_ci	.hwcg_reg = 0x2a60,
109962306a36Sopenharmony_ci	.hwcg_bit = 6,
110062306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
110162306a36Sopenharmony_ci	.halt_bit = 19,
110262306a36Sopenharmony_ci	.clkr = {
110362306a36Sopenharmony_ci		.enable_reg = 0x2a60,
110462306a36Sopenharmony_ci		.enable_mask = BIT(4),
110562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
110662306a36Sopenharmony_ci			.name = "gsbi6_h_clk",
110762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
110862306a36Sopenharmony_ci		},
110962306a36Sopenharmony_ci	},
111062306a36Sopenharmony_ci};
111162306a36Sopenharmony_ci
111262306a36Sopenharmony_cistatic struct clk_branch gsbi7_h_clk = {
111362306a36Sopenharmony_ci	.hwcg_reg = 0x2a80,
111462306a36Sopenharmony_ci	.hwcg_bit = 6,
111562306a36Sopenharmony_ci	.halt_reg = 0x2fd0,
111662306a36Sopenharmony_ci	.halt_bit = 15,
111762306a36Sopenharmony_ci	.clkr = {
111862306a36Sopenharmony_ci		.enable_reg = 0x2a80,
111962306a36Sopenharmony_ci		.enable_mask = BIT(4),
112062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
112162306a36Sopenharmony_ci			.name = "gsbi7_h_clk",
112262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
112362306a36Sopenharmony_ci		},
112462306a36Sopenharmony_ci	},
112562306a36Sopenharmony_ci};
112662306a36Sopenharmony_ci
112762306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_gp[] = {
112862306a36Sopenharmony_ci	{ 12500000, P_PXO,  2, 0, 0 },
112962306a36Sopenharmony_ci	{ 25000000, P_PXO,  1, 0, 0 },
113062306a36Sopenharmony_ci	{ 64000000, P_PLL8, 2, 1, 3 },
113162306a36Sopenharmony_ci	{ 76800000, P_PLL8, 1, 1, 5 },
113262306a36Sopenharmony_ci	{ 96000000, P_PLL8, 4, 0, 0 },
113362306a36Sopenharmony_ci	{ 128000000, P_PLL8, 3, 0, 0 },
113462306a36Sopenharmony_ci	{ 192000000, P_PLL8, 2, 0, 0 },
113562306a36Sopenharmony_ci	{ }
113662306a36Sopenharmony_ci};
113762306a36Sopenharmony_ci
113862306a36Sopenharmony_cistatic struct clk_rcg gp0_src = {
113962306a36Sopenharmony_ci	.ns_reg = 0x2d24,
114062306a36Sopenharmony_ci	.md_reg = 0x2d00,
114162306a36Sopenharmony_ci	.mn = {
114262306a36Sopenharmony_ci		.mnctr_en_bit = 8,
114362306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
114462306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
114562306a36Sopenharmony_ci		.n_val_shift = 16,
114662306a36Sopenharmony_ci		.m_val_shift = 16,
114762306a36Sopenharmony_ci		.width = 8,
114862306a36Sopenharmony_ci	},
114962306a36Sopenharmony_ci	.p = {
115062306a36Sopenharmony_ci		.pre_div_shift = 3,
115162306a36Sopenharmony_ci		.pre_div_width = 2,
115262306a36Sopenharmony_ci	},
115362306a36Sopenharmony_ci	.s = {
115462306a36Sopenharmony_ci		.src_sel_shift = 0,
115562306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_cxo_map,
115662306a36Sopenharmony_ci	},
115762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gp,
115862306a36Sopenharmony_ci	.clkr = {
115962306a36Sopenharmony_ci		.enable_reg = 0x2d24,
116062306a36Sopenharmony_ci		.enable_mask = BIT(11),
116162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
116262306a36Sopenharmony_ci			.name = "gp0_src",
116362306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_cxo,
116462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
116562306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
116662306a36Sopenharmony_ci			.flags = CLK_SET_PARENT_GATE,
116762306a36Sopenharmony_ci		},
116862306a36Sopenharmony_ci	}
116962306a36Sopenharmony_ci};
117062306a36Sopenharmony_ci
117162306a36Sopenharmony_cistatic struct clk_branch gp0_clk = {
117262306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
117362306a36Sopenharmony_ci	.halt_bit = 7,
117462306a36Sopenharmony_ci	.clkr = {
117562306a36Sopenharmony_ci		.enable_reg = 0x2d24,
117662306a36Sopenharmony_ci		.enable_mask = BIT(9),
117762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
117862306a36Sopenharmony_ci			.name = "gp0_clk",
117962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
118062306a36Sopenharmony_ci				&gp0_src.clkr.hw,
118162306a36Sopenharmony_ci			},
118262306a36Sopenharmony_ci			.num_parents = 1,
118362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
118462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
118562306a36Sopenharmony_ci		},
118662306a36Sopenharmony_ci	},
118762306a36Sopenharmony_ci};
118862306a36Sopenharmony_ci
118962306a36Sopenharmony_cistatic struct clk_rcg gp1_src = {
119062306a36Sopenharmony_ci	.ns_reg = 0x2d44,
119162306a36Sopenharmony_ci	.md_reg = 0x2d40,
119262306a36Sopenharmony_ci	.mn = {
119362306a36Sopenharmony_ci		.mnctr_en_bit = 8,
119462306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
119562306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
119662306a36Sopenharmony_ci		.n_val_shift = 16,
119762306a36Sopenharmony_ci		.m_val_shift = 16,
119862306a36Sopenharmony_ci		.width = 8,
119962306a36Sopenharmony_ci	},
120062306a36Sopenharmony_ci	.p = {
120162306a36Sopenharmony_ci		.pre_div_shift = 3,
120262306a36Sopenharmony_ci		.pre_div_width = 2,
120362306a36Sopenharmony_ci	},
120462306a36Sopenharmony_ci	.s = {
120562306a36Sopenharmony_ci		.src_sel_shift = 0,
120662306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_cxo_map,
120762306a36Sopenharmony_ci	},
120862306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gp,
120962306a36Sopenharmony_ci	.clkr = {
121062306a36Sopenharmony_ci		.enable_reg = 0x2d44,
121162306a36Sopenharmony_ci		.enable_mask = BIT(11),
121262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
121362306a36Sopenharmony_ci			.name = "gp1_src",
121462306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_cxo,
121562306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
121662306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
121762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
121862306a36Sopenharmony_ci		},
121962306a36Sopenharmony_ci	}
122062306a36Sopenharmony_ci};
122162306a36Sopenharmony_ci
122262306a36Sopenharmony_cistatic struct clk_branch gp1_clk = {
122362306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
122462306a36Sopenharmony_ci	.halt_bit = 6,
122562306a36Sopenharmony_ci	.clkr = {
122662306a36Sopenharmony_ci		.enable_reg = 0x2d44,
122762306a36Sopenharmony_ci		.enable_mask = BIT(9),
122862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
122962306a36Sopenharmony_ci			.name = "gp1_clk",
123062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
123162306a36Sopenharmony_ci				&gp1_src.clkr.hw,
123262306a36Sopenharmony_ci			},
123362306a36Sopenharmony_ci			.num_parents = 1,
123462306a36Sopenharmony_ci			.ops = &clk_branch_ops,
123562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
123662306a36Sopenharmony_ci		},
123762306a36Sopenharmony_ci	},
123862306a36Sopenharmony_ci};
123962306a36Sopenharmony_ci
124062306a36Sopenharmony_cistatic struct clk_rcg gp2_src = {
124162306a36Sopenharmony_ci	.ns_reg = 0x2d64,
124262306a36Sopenharmony_ci	.md_reg = 0x2d60,
124362306a36Sopenharmony_ci	.mn = {
124462306a36Sopenharmony_ci		.mnctr_en_bit = 8,
124562306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
124662306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
124762306a36Sopenharmony_ci		.n_val_shift = 16,
124862306a36Sopenharmony_ci		.m_val_shift = 16,
124962306a36Sopenharmony_ci		.width = 8,
125062306a36Sopenharmony_ci	},
125162306a36Sopenharmony_ci	.p = {
125262306a36Sopenharmony_ci		.pre_div_shift = 3,
125362306a36Sopenharmony_ci		.pre_div_width = 2,
125462306a36Sopenharmony_ci	},
125562306a36Sopenharmony_ci	.s = {
125662306a36Sopenharmony_ci		.src_sel_shift = 0,
125762306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_cxo_map,
125862306a36Sopenharmony_ci	},
125962306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gp,
126062306a36Sopenharmony_ci	.clkr = {
126162306a36Sopenharmony_ci		.enable_reg = 0x2d64,
126262306a36Sopenharmony_ci		.enable_mask = BIT(11),
126362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
126462306a36Sopenharmony_ci			.name = "gp2_src",
126562306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_cxo,
126662306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
126762306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
126862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
126962306a36Sopenharmony_ci		},
127062306a36Sopenharmony_ci	}
127162306a36Sopenharmony_ci};
127262306a36Sopenharmony_ci
127362306a36Sopenharmony_cistatic struct clk_branch gp2_clk = {
127462306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
127562306a36Sopenharmony_ci	.halt_bit = 5,
127662306a36Sopenharmony_ci	.clkr = {
127762306a36Sopenharmony_ci		.enable_reg = 0x2d64,
127862306a36Sopenharmony_ci		.enable_mask = BIT(9),
127962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
128062306a36Sopenharmony_ci			.name = "gp2_clk",
128162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
128262306a36Sopenharmony_ci				&gp2_src.clkr.hw,
128362306a36Sopenharmony_ci			},
128462306a36Sopenharmony_ci			.num_parents = 1,
128562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
128662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
128762306a36Sopenharmony_ci		},
128862306a36Sopenharmony_ci	},
128962306a36Sopenharmony_ci};
129062306a36Sopenharmony_ci
129162306a36Sopenharmony_cistatic struct clk_branch pmem_clk = {
129262306a36Sopenharmony_ci	.hwcg_reg = 0x25a0,
129362306a36Sopenharmony_ci	.hwcg_bit = 6,
129462306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
129562306a36Sopenharmony_ci	.halt_bit = 20,
129662306a36Sopenharmony_ci	.clkr = {
129762306a36Sopenharmony_ci		.enable_reg = 0x25a0,
129862306a36Sopenharmony_ci		.enable_mask = BIT(4),
129962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
130062306a36Sopenharmony_ci			.name = "pmem_clk",
130162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
130262306a36Sopenharmony_ci		},
130362306a36Sopenharmony_ci	},
130462306a36Sopenharmony_ci};
130562306a36Sopenharmony_ci
130662306a36Sopenharmony_cistatic struct clk_rcg prng_src = {
130762306a36Sopenharmony_ci	.ns_reg = 0x2e80,
130862306a36Sopenharmony_ci	.p = {
130962306a36Sopenharmony_ci		.pre_div_shift = 3,
131062306a36Sopenharmony_ci		.pre_div_width = 4,
131162306a36Sopenharmony_ci	},
131262306a36Sopenharmony_ci	.s = {
131362306a36Sopenharmony_ci		.src_sel_shift = 0,
131462306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
131562306a36Sopenharmony_ci	},
131662306a36Sopenharmony_ci	.clkr = {
131762306a36Sopenharmony_ci		.enable_reg = 0x2e80,
131862306a36Sopenharmony_ci		.enable_mask = BIT(11),
131962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
132062306a36Sopenharmony_ci			.name = "prng_src",
132162306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
132262306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
132362306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
132462306a36Sopenharmony_ci		},
132562306a36Sopenharmony_ci	},
132662306a36Sopenharmony_ci};
132762306a36Sopenharmony_ci
132862306a36Sopenharmony_cistatic struct clk_branch prng_clk = {
132962306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
133062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
133162306a36Sopenharmony_ci	.halt_bit = 10,
133262306a36Sopenharmony_ci	.clkr = {
133362306a36Sopenharmony_ci		.enable_reg = 0x3080,
133462306a36Sopenharmony_ci		.enable_mask = BIT(10),
133562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
133662306a36Sopenharmony_ci			.name = "prng_clk",
133762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
133862306a36Sopenharmony_ci				&prng_src.clkr.hw,
133962306a36Sopenharmony_ci			},
134062306a36Sopenharmony_ci			.num_parents = 1,
134162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
134262306a36Sopenharmony_ci		},
134362306a36Sopenharmony_ci	},
134462306a36Sopenharmony_ci};
134562306a36Sopenharmony_ci
134662306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_sdc[] = {
134762306a36Sopenharmony_ci	{    200000, P_PXO,   2, 2, 125 },
134862306a36Sopenharmony_ci	{    400000, P_PLL8,  4, 1, 240 },
134962306a36Sopenharmony_ci	{  16000000, P_PLL8,  4, 1,   6 },
135062306a36Sopenharmony_ci	{  17070000, P_PLL8,  1, 2,  45 },
135162306a36Sopenharmony_ci	{  20210000, P_PLL8,  1, 1,  19 },
135262306a36Sopenharmony_ci	{  24000000, P_PLL8,  4, 1,   4 },
135362306a36Sopenharmony_ci	{  48000000, P_PLL8,  4, 1,   2 },
135462306a36Sopenharmony_ci	{  51200000, P_PLL8,  1, 2,  15 },
135562306a36Sopenharmony_ci	{  64000000, P_PLL8,  3, 1,   2 },
135662306a36Sopenharmony_ci	{  96000000, P_PLL8,  4, 0,   0 },
135762306a36Sopenharmony_ci	{ 192000000, P_PLL8,  2, 0,   0 },
135862306a36Sopenharmony_ci	{ }
135962306a36Sopenharmony_ci};
136062306a36Sopenharmony_ci
136162306a36Sopenharmony_cistatic struct clk_rcg sdc1_src = {
136262306a36Sopenharmony_ci	.ns_reg = 0x282c,
136362306a36Sopenharmony_ci	.md_reg = 0x2828,
136462306a36Sopenharmony_ci	.mn = {
136562306a36Sopenharmony_ci		.mnctr_en_bit = 8,
136662306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
136762306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
136862306a36Sopenharmony_ci		.n_val_shift = 16,
136962306a36Sopenharmony_ci		.m_val_shift = 16,
137062306a36Sopenharmony_ci		.width = 8,
137162306a36Sopenharmony_ci	},
137262306a36Sopenharmony_ci	.p = {
137362306a36Sopenharmony_ci		.pre_div_shift = 3,
137462306a36Sopenharmony_ci		.pre_div_width = 2,
137562306a36Sopenharmony_ci	},
137662306a36Sopenharmony_ci	.s = {
137762306a36Sopenharmony_ci		.src_sel_shift = 0,
137862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
137962306a36Sopenharmony_ci	},
138062306a36Sopenharmony_ci	.freq_tbl = clk_tbl_sdc,
138162306a36Sopenharmony_ci	.clkr = {
138262306a36Sopenharmony_ci		.enable_reg = 0x282c,
138362306a36Sopenharmony_ci		.enable_mask = BIT(11),
138462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
138562306a36Sopenharmony_ci			.name = "sdc1_src",
138662306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
138762306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
138862306a36Sopenharmony_ci			.ops = &clk_rcg_floor_ops,
138962306a36Sopenharmony_ci		},
139062306a36Sopenharmony_ci	}
139162306a36Sopenharmony_ci};
139262306a36Sopenharmony_ci
139362306a36Sopenharmony_cistatic struct clk_branch sdc1_clk = {
139462306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
139562306a36Sopenharmony_ci	.halt_bit = 6,
139662306a36Sopenharmony_ci	.clkr = {
139762306a36Sopenharmony_ci		.enable_reg = 0x282c,
139862306a36Sopenharmony_ci		.enable_mask = BIT(9),
139962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
140062306a36Sopenharmony_ci			.name = "sdc1_clk",
140162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
140262306a36Sopenharmony_ci				&sdc1_src.clkr.hw,
140362306a36Sopenharmony_ci			},
140462306a36Sopenharmony_ci			.num_parents = 1,
140562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
140662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
140762306a36Sopenharmony_ci		},
140862306a36Sopenharmony_ci	},
140962306a36Sopenharmony_ci};
141062306a36Sopenharmony_ci
141162306a36Sopenharmony_cistatic struct clk_rcg sdc3_src = {
141262306a36Sopenharmony_ci	.ns_reg = 0x286c,
141362306a36Sopenharmony_ci	.md_reg = 0x2868,
141462306a36Sopenharmony_ci	.mn = {
141562306a36Sopenharmony_ci		.mnctr_en_bit = 8,
141662306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
141762306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
141862306a36Sopenharmony_ci		.n_val_shift = 16,
141962306a36Sopenharmony_ci		.m_val_shift = 16,
142062306a36Sopenharmony_ci		.width = 8,
142162306a36Sopenharmony_ci	},
142262306a36Sopenharmony_ci	.p = {
142362306a36Sopenharmony_ci		.pre_div_shift = 3,
142462306a36Sopenharmony_ci		.pre_div_width = 2,
142562306a36Sopenharmony_ci	},
142662306a36Sopenharmony_ci	.s = {
142762306a36Sopenharmony_ci		.src_sel_shift = 0,
142862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
142962306a36Sopenharmony_ci	},
143062306a36Sopenharmony_ci	.freq_tbl = clk_tbl_sdc,
143162306a36Sopenharmony_ci	.clkr = {
143262306a36Sopenharmony_ci		.enable_reg = 0x286c,
143362306a36Sopenharmony_ci		.enable_mask = BIT(11),
143462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
143562306a36Sopenharmony_ci			.name = "sdc3_src",
143662306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
143762306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
143862306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
143962306a36Sopenharmony_ci		},
144062306a36Sopenharmony_ci	}
144162306a36Sopenharmony_ci};
144262306a36Sopenharmony_ci
144362306a36Sopenharmony_cistatic struct clk_branch sdc3_clk = {
144462306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
144562306a36Sopenharmony_ci	.halt_bit = 4,
144662306a36Sopenharmony_ci	.clkr = {
144762306a36Sopenharmony_ci		.enable_reg = 0x286c,
144862306a36Sopenharmony_ci		.enable_mask = BIT(9),
144962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
145062306a36Sopenharmony_ci			.name = "sdc3_clk",
145162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
145262306a36Sopenharmony_ci				&sdc3_src.clkr.hw,
145362306a36Sopenharmony_ci			},
145462306a36Sopenharmony_ci			.num_parents = 1,
145562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
145662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
145762306a36Sopenharmony_ci		},
145862306a36Sopenharmony_ci	},
145962306a36Sopenharmony_ci};
146062306a36Sopenharmony_ci
146162306a36Sopenharmony_cistatic struct clk_branch sdc1_h_clk = {
146262306a36Sopenharmony_ci	.hwcg_reg = 0x2820,
146362306a36Sopenharmony_ci	.hwcg_bit = 6,
146462306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
146562306a36Sopenharmony_ci	.halt_bit = 11,
146662306a36Sopenharmony_ci	.clkr = {
146762306a36Sopenharmony_ci		.enable_reg = 0x2820,
146862306a36Sopenharmony_ci		.enable_mask = BIT(4),
146962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
147062306a36Sopenharmony_ci			.name = "sdc1_h_clk",
147162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
147262306a36Sopenharmony_ci		},
147362306a36Sopenharmony_ci	},
147462306a36Sopenharmony_ci};
147562306a36Sopenharmony_ci
147662306a36Sopenharmony_cistatic struct clk_branch sdc3_h_clk = {
147762306a36Sopenharmony_ci	.hwcg_reg = 0x2860,
147862306a36Sopenharmony_ci	.hwcg_bit = 6,
147962306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
148062306a36Sopenharmony_ci	.halt_bit = 9,
148162306a36Sopenharmony_ci	.clkr = {
148262306a36Sopenharmony_ci		.enable_reg = 0x2860,
148362306a36Sopenharmony_ci		.enable_mask = BIT(4),
148462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
148562306a36Sopenharmony_ci			.name = "sdc3_h_clk",
148662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
148762306a36Sopenharmony_ci		},
148862306a36Sopenharmony_ci	},
148962306a36Sopenharmony_ci};
149062306a36Sopenharmony_ci
149162306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_tsif_ref[] = {
149262306a36Sopenharmony_ci	{ 105000, P_PXO,  1, 1, 256 },
149362306a36Sopenharmony_ci	{ }
149462306a36Sopenharmony_ci};
149562306a36Sopenharmony_ci
149662306a36Sopenharmony_cistatic struct clk_rcg tsif_ref_src = {
149762306a36Sopenharmony_ci	.ns_reg = 0x2710,
149862306a36Sopenharmony_ci	.md_reg = 0x270c,
149962306a36Sopenharmony_ci	.mn = {
150062306a36Sopenharmony_ci		.mnctr_en_bit = 8,
150162306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
150262306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
150362306a36Sopenharmony_ci		.n_val_shift = 16,
150462306a36Sopenharmony_ci		.m_val_shift = 16,
150562306a36Sopenharmony_ci		.width = 16,
150662306a36Sopenharmony_ci	},
150762306a36Sopenharmony_ci	.p = {
150862306a36Sopenharmony_ci		.pre_div_shift = 3,
150962306a36Sopenharmony_ci		.pre_div_width = 2,
151062306a36Sopenharmony_ci	},
151162306a36Sopenharmony_ci	.s = {
151262306a36Sopenharmony_ci		.src_sel_shift = 0,
151362306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_map,
151462306a36Sopenharmony_ci	},
151562306a36Sopenharmony_ci	.freq_tbl = clk_tbl_tsif_ref,
151662306a36Sopenharmony_ci	.clkr = {
151762306a36Sopenharmony_ci		.enable_reg = 0x2710,
151862306a36Sopenharmony_ci		.enable_mask = BIT(11),
151962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
152062306a36Sopenharmony_ci			.name = "tsif_ref_src",
152162306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8,
152262306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
152362306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
152462306a36Sopenharmony_ci		},
152562306a36Sopenharmony_ci	}
152662306a36Sopenharmony_ci};
152762306a36Sopenharmony_ci
152862306a36Sopenharmony_cistatic struct clk_branch tsif_ref_clk = {
152962306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
153062306a36Sopenharmony_ci	.halt_bit = 5,
153162306a36Sopenharmony_ci	.clkr = {
153262306a36Sopenharmony_ci		.enable_reg = 0x2710,
153362306a36Sopenharmony_ci		.enable_mask = BIT(9),
153462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
153562306a36Sopenharmony_ci			.name = "tsif_ref_clk",
153662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
153762306a36Sopenharmony_ci				&tsif_ref_src.clkr.hw,
153862306a36Sopenharmony_ci			},
153962306a36Sopenharmony_ci			.num_parents = 1,
154062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
154162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
154262306a36Sopenharmony_ci		},
154362306a36Sopenharmony_ci	},
154462306a36Sopenharmony_ci};
154562306a36Sopenharmony_ci
154662306a36Sopenharmony_cistatic struct clk_branch tsif_h_clk = {
154762306a36Sopenharmony_ci	.hwcg_reg = 0x2700,
154862306a36Sopenharmony_ci	.hwcg_bit = 6,
154962306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
155062306a36Sopenharmony_ci	.halt_bit = 7,
155162306a36Sopenharmony_ci	.clkr = {
155262306a36Sopenharmony_ci		.enable_reg = 0x2700,
155362306a36Sopenharmony_ci		.enable_mask = BIT(4),
155462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
155562306a36Sopenharmony_ci			.name = "tsif_h_clk",
155662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
155762306a36Sopenharmony_ci		},
155862306a36Sopenharmony_ci	},
155962306a36Sopenharmony_ci};
156062306a36Sopenharmony_ci
156162306a36Sopenharmony_cistatic struct clk_branch dma_bam_h_clk = {
156262306a36Sopenharmony_ci	.hwcg_reg = 0x25c0,
156362306a36Sopenharmony_ci	.hwcg_bit = 6,
156462306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
156562306a36Sopenharmony_ci	.halt_bit = 12,
156662306a36Sopenharmony_ci	.clkr = {
156762306a36Sopenharmony_ci		.enable_reg = 0x25c0,
156862306a36Sopenharmony_ci		.enable_mask = BIT(4),
156962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
157062306a36Sopenharmony_ci			.name = "dma_bam_h_clk",
157162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
157262306a36Sopenharmony_ci		},
157362306a36Sopenharmony_ci	},
157462306a36Sopenharmony_ci};
157562306a36Sopenharmony_ci
157662306a36Sopenharmony_cistatic struct clk_branch adm0_clk = {
157762306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
157862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
157962306a36Sopenharmony_ci	.halt_bit = 12,
158062306a36Sopenharmony_ci	.clkr = {
158162306a36Sopenharmony_ci		.enable_reg = 0x3080,
158262306a36Sopenharmony_ci		.enable_mask = BIT(2),
158362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
158462306a36Sopenharmony_ci			.name = "adm0_clk",
158562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
158662306a36Sopenharmony_ci		},
158762306a36Sopenharmony_ci	},
158862306a36Sopenharmony_ci};
158962306a36Sopenharmony_ci
159062306a36Sopenharmony_cistatic struct clk_branch adm0_pbus_clk = {
159162306a36Sopenharmony_ci	.hwcg_reg = 0x2208,
159262306a36Sopenharmony_ci	.hwcg_bit = 6,
159362306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
159462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
159562306a36Sopenharmony_ci	.halt_bit = 11,
159662306a36Sopenharmony_ci	.clkr = {
159762306a36Sopenharmony_ci		.enable_reg = 0x3080,
159862306a36Sopenharmony_ci		.enable_mask = BIT(3),
159962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
160062306a36Sopenharmony_ci			.name = "adm0_pbus_clk",
160162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
160262306a36Sopenharmony_ci		},
160362306a36Sopenharmony_ci	},
160462306a36Sopenharmony_ci};
160562306a36Sopenharmony_ci
160662306a36Sopenharmony_cistatic struct clk_branch pmic_arb0_h_clk = {
160762306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
160862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
160962306a36Sopenharmony_ci	.halt_bit = 22,
161062306a36Sopenharmony_ci	.clkr = {
161162306a36Sopenharmony_ci		.enable_reg = 0x3080,
161262306a36Sopenharmony_ci		.enable_mask = BIT(8),
161362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
161462306a36Sopenharmony_ci			.name = "pmic_arb0_h_clk",
161562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
161662306a36Sopenharmony_ci		},
161762306a36Sopenharmony_ci	},
161862306a36Sopenharmony_ci};
161962306a36Sopenharmony_ci
162062306a36Sopenharmony_cistatic struct clk_branch pmic_arb1_h_clk = {
162162306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
162262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
162362306a36Sopenharmony_ci	.halt_bit = 21,
162462306a36Sopenharmony_ci	.clkr = {
162562306a36Sopenharmony_ci		.enable_reg = 0x3080,
162662306a36Sopenharmony_ci		.enable_mask = BIT(9),
162762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
162862306a36Sopenharmony_ci			.name = "pmic_arb1_h_clk",
162962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
163062306a36Sopenharmony_ci		},
163162306a36Sopenharmony_ci	},
163262306a36Sopenharmony_ci};
163362306a36Sopenharmony_ci
163462306a36Sopenharmony_cistatic struct clk_branch pmic_ssbi2_clk = {
163562306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
163662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
163762306a36Sopenharmony_ci	.halt_bit = 23,
163862306a36Sopenharmony_ci	.clkr = {
163962306a36Sopenharmony_ci		.enable_reg = 0x3080,
164062306a36Sopenharmony_ci		.enable_mask = BIT(7),
164162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
164262306a36Sopenharmony_ci			.name = "pmic_ssbi2_clk",
164362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
164462306a36Sopenharmony_ci		},
164562306a36Sopenharmony_ci	},
164662306a36Sopenharmony_ci};
164762306a36Sopenharmony_ci
164862306a36Sopenharmony_cistatic struct clk_branch rpm_msg_ram_h_clk = {
164962306a36Sopenharmony_ci	.hwcg_reg = 0x27e0,
165062306a36Sopenharmony_ci	.hwcg_bit = 6,
165162306a36Sopenharmony_ci	.halt_reg = 0x2fd8,
165262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
165362306a36Sopenharmony_ci	.halt_bit = 12,
165462306a36Sopenharmony_ci	.clkr = {
165562306a36Sopenharmony_ci		.enable_reg = 0x3080,
165662306a36Sopenharmony_ci		.enable_mask = BIT(6),
165762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
165862306a36Sopenharmony_ci			.name = "rpm_msg_ram_h_clk",
165962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
166062306a36Sopenharmony_ci		},
166162306a36Sopenharmony_ci	},
166262306a36Sopenharmony_ci};
166362306a36Sopenharmony_ci
166462306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_pcie_ref[] = {
166562306a36Sopenharmony_ci	{ 100000000, P_PLL3,  12, 0, 0 },
166662306a36Sopenharmony_ci	{ }
166762306a36Sopenharmony_ci};
166862306a36Sopenharmony_ci
166962306a36Sopenharmony_cistatic struct clk_rcg pcie_ref_src = {
167062306a36Sopenharmony_ci	.ns_reg = 0x3860,
167162306a36Sopenharmony_ci	.p = {
167262306a36Sopenharmony_ci		.pre_div_shift = 3,
167362306a36Sopenharmony_ci		.pre_div_width = 4,
167462306a36Sopenharmony_ci	},
167562306a36Sopenharmony_ci	.s = {
167662306a36Sopenharmony_ci		.src_sel_shift = 0,
167762306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll3_map,
167862306a36Sopenharmony_ci	},
167962306a36Sopenharmony_ci	.freq_tbl = clk_tbl_pcie_ref,
168062306a36Sopenharmony_ci	.clkr = {
168162306a36Sopenharmony_ci		.enable_reg = 0x3860,
168262306a36Sopenharmony_ci		.enable_mask = BIT(11),
168362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
168462306a36Sopenharmony_ci			.name = "pcie_ref_src",
168562306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll3,
168662306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll3),
168762306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
168862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
168962306a36Sopenharmony_ci		},
169062306a36Sopenharmony_ci	},
169162306a36Sopenharmony_ci};
169262306a36Sopenharmony_ci
169362306a36Sopenharmony_cistatic struct clk_branch pcie_ref_src_clk = {
169462306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
169562306a36Sopenharmony_ci	.halt_bit = 30,
169662306a36Sopenharmony_ci	.clkr = {
169762306a36Sopenharmony_ci		.enable_reg = 0x3860,
169862306a36Sopenharmony_ci		.enable_mask = BIT(9),
169962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
170062306a36Sopenharmony_ci			.name = "pcie_ref_src_clk",
170162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
170262306a36Sopenharmony_ci				&pcie_ref_src.clkr.hw,
170362306a36Sopenharmony_ci			},
170462306a36Sopenharmony_ci			.num_parents = 1,
170562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
170662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
170762306a36Sopenharmony_ci		},
170862306a36Sopenharmony_ci	},
170962306a36Sopenharmony_ci};
171062306a36Sopenharmony_ci
171162306a36Sopenharmony_cistatic struct clk_branch pcie_a_clk = {
171262306a36Sopenharmony_ci	.halt_reg = 0x2fc0,
171362306a36Sopenharmony_ci	.halt_bit = 13,
171462306a36Sopenharmony_ci	.clkr = {
171562306a36Sopenharmony_ci		.enable_reg = 0x22c0,
171662306a36Sopenharmony_ci		.enable_mask = BIT(4),
171762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
171862306a36Sopenharmony_ci			.name = "pcie_a_clk",
171962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
172062306a36Sopenharmony_ci		},
172162306a36Sopenharmony_ci	},
172262306a36Sopenharmony_ci};
172362306a36Sopenharmony_ci
172462306a36Sopenharmony_cistatic struct clk_branch pcie_aux_clk = {
172562306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
172662306a36Sopenharmony_ci	.halt_bit = 31,
172762306a36Sopenharmony_ci	.clkr = {
172862306a36Sopenharmony_ci		.enable_reg = 0x22c8,
172962306a36Sopenharmony_ci		.enable_mask = BIT(4),
173062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
173162306a36Sopenharmony_ci			.name = "pcie_aux_clk",
173262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
173362306a36Sopenharmony_ci		},
173462306a36Sopenharmony_ci	},
173562306a36Sopenharmony_ci};
173662306a36Sopenharmony_ci
173762306a36Sopenharmony_cistatic struct clk_branch pcie_h_clk = {
173862306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
173962306a36Sopenharmony_ci	.halt_bit = 8,
174062306a36Sopenharmony_ci	.clkr = {
174162306a36Sopenharmony_ci		.enable_reg = 0x22cc,
174262306a36Sopenharmony_ci		.enable_mask = BIT(4),
174362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
174462306a36Sopenharmony_ci			.name = "pcie_h_clk",
174562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
174662306a36Sopenharmony_ci		},
174762306a36Sopenharmony_ci	},
174862306a36Sopenharmony_ci};
174962306a36Sopenharmony_ci
175062306a36Sopenharmony_cistatic struct clk_branch pcie_phy_clk = {
175162306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
175262306a36Sopenharmony_ci	.halt_bit = 29,
175362306a36Sopenharmony_ci	.clkr = {
175462306a36Sopenharmony_ci		.enable_reg = 0x22d0,
175562306a36Sopenharmony_ci		.enable_mask = BIT(4),
175662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
175762306a36Sopenharmony_ci			.name = "pcie_phy_clk",
175862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
175962306a36Sopenharmony_ci		},
176062306a36Sopenharmony_ci	},
176162306a36Sopenharmony_ci};
176262306a36Sopenharmony_ci
176362306a36Sopenharmony_cistatic struct clk_rcg pcie1_ref_src = {
176462306a36Sopenharmony_ci	.ns_reg = 0x3aa0,
176562306a36Sopenharmony_ci	.p = {
176662306a36Sopenharmony_ci		.pre_div_shift = 3,
176762306a36Sopenharmony_ci		.pre_div_width = 4,
176862306a36Sopenharmony_ci	},
176962306a36Sopenharmony_ci	.s = {
177062306a36Sopenharmony_ci		.src_sel_shift = 0,
177162306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll3_map,
177262306a36Sopenharmony_ci	},
177362306a36Sopenharmony_ci	.freq_tbl = clk_tbl_pcie_ref,
177462306a36Sopenharmony_ci	.clkr = {
177562306a36Sopenharmony_ci		.enable_reg = 0x3aa0,
177662306a36Sopenharmony_ci		.enable_mask = BIT(11),
177762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
177862306a36Sopenharmony_ci			.name = "pcie1_ref_src",
177962306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll3,
178062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll3),
178162306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
178262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
178362306a36Sopenharmony_ci		},
178462306a36Sopenharmony_ci	},
178562306a36Sopenharmony_ci};
178662306a36Sopenharmony_ci
178762306a36Sopenharmony_cistatic struct clk_branch pcie1_ref_src_clk = {
178862306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
178962306a36Sopenharmony_ci	.halt_bit = 27,
179062306a36Sopenharmony_ci	.clkr = {
179162306a36Sopenharmony_ci		.enable_reg = 0x3aa0,
179262306a36Sopenharmony_ci		.enable_mask = BIT(9),
179362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
179462306a36Sopenharmony_ci			.name = "pcie1_ref_src_clk",
179562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
179662306a36Sopenharmony_ci				&pcie1_ref_src.clkr.hw,
179762306a36Sopenharmony_ci			},
179862306a36Sopenharmony_ci			.num_parents = 1,
179962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
180062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
180162306a36Sopenharmony_ci		},
180262306a36Sopenharmony_ci	},
180362306a36Sopenharmony_ci};
180462306a36Sopenharmony_ci
180562306a36Sopenharmony_cistatic struct clk_branch pcie1_a_clk = {
180662306a36Sopenharmony_ci	.halt_reg = 0x2fc0,
180762306a36Sopenharmony_ci	.halt_bit = 10,
180862306a36Sopenharmony_ci	.clkr = {
180962306a36Sopenharmony_ci		.enable_reg = 0x3a80,
181062306a36Sopenharmony_ci		.enable_mask = BIT(4),
181162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
181262306a36Sopenharmony_ci			.name = "pcie1_a_clk",
181362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
181462306a36Sopenharmony_ci		},
181562306a36Sopenharmony_ci	},
181662306a36Sopenharmony_ci};
181762306a36Sopenharmony_ci
181862306a36Sopenharmony_cistatic struct clk_branch pcie1_aux_clk = {
181962306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
182062306a36Sopenharmony_ci	.halt_bit = 28,
182162306a36Sopenharmony_ci	.clkr = {
182262306a36Sopenharmony_ci		.enable_reg = 0x3a88,
182362306a36Sopenharmony_ci		.enable_mask = BIT(4),
182462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
182562306a36Sopenharmony_ci			.name = "pcie1_aux_clk",
182662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
182762306a36Sopenharmony_ci		},
182862306a36Sopenharmony_ci	},
182962306a36Sopenharmony_ci};
183062306a36Sopenharmony_ci
183162306a36Sopenharmony_cistatic struct clk_branch pcie1_h_clk = {
183262306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
183362306a36Sopenharmony_ci	.halt_bit = 9,
183462306a36Sopenharmony_ci	.clkr = {
183562306a36Sopenharmony_ci		.enable_reg = 0x3a8c,
183662306a36Sopenharmony_ci		.enable_mask = BIT(4),
183762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
183862306a36Sopenharmony_ci			.name = "pcie1_h_clk",
183962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
184062306a36Sopenharmony_ci		},
184162306a36Sopenharmony_ci	},
184262306a36Sopenharmony_ci};
184362306a36Sopenharmony_ci
184462306a36Sopenharmony_cistatic struct clk_branch pcie1_phy_clk = {
184562306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
184662306a36Sopenharmony_ci	.halt_bit = 26,
184762306a36Sopenharmony_ci	.clkr = {
184862306a36Sopenharmony_ci		.enable_reg = 0x3a90,
184962306a36Sopenharmony_ci		.enable_mask = BIT(4),
185062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
185162306a36Sopenharmony_ci			.name = "pcie1_phy_clk",
185262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
185362306a36Sopenharmony_ci		},
185462306a36Sopenharmony_ci	},
185562306a36Sopenharmony_ci};
185662306a36Sopenharmony_ci
185762306a36Sopenharmony_cistatic struct clk_rcg pcie2_ref_src = {
185862306a36Sopenharmony_ci	.ns_reg = 0x3ae0,
185962306a36Sopenharmony_ci	.p = {
186062306a36Sopenharmony_ci		.pre_div_shift = 3,
186162306a36Sopenharmony_ci		.pre_div_width = 4,
186262306a36Sopenharmony_ci	},
186362306a36Sopenharmony_ci	.s = {
186462306a36Sopenharmony_ci		.src_sel_shift = 0,
186562306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll3_map,
186662306a36Sopenharmony_ci	},
186762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_pcie_ref,
186862306a36Sopenharmony_ci	.clkr = {
186962306a36Sopenharmony_ci		.enable_reg = 0x3ae0,
187062306a36Sopenharmony_ci		.enable_mask = BIT(11),
187162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
187262306a36Sopenharmony_ci			.name = "pcie2_ref_src",
187362306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll3,
187462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll3),
187562306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
187662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
187762306a36Sopenharmony_ci		},
187862306a36Sopenharmony_ci	},
187962306a36Sopenharmony_ci};
188062306a36Sopenharmony_ci
188162306a36Sopenharmony_cistatic struct clk_branch pcie2_ref_src_clk = {
188262306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
188362306a36Sopenharmony_ci	.halt_bit = 24,
188462306a36Sopenharmony_ci	.clkr = {
188562306a36Sopenharmony_ci		.enable_reg = 0x3ae0,
188662306a36Sopenharmony_ci		.enable_mask = BIT(9),
188762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
188862306a36Sopenharmony_ci			.name = "pcie2_ref_src_clk",
188962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
189062306a36Sopenharmony_ci				&pcie2_ref_src.clkr.hw,
189162306a36Sopenharmony_ci			},
189262306a36Sopenharmony_ci			.num_parents = 1,
189362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
189462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
189562306a36Sopenharmony_ci		},
189662306a36Sopenharmony_ci	},
189762306a36Sopenharmony_ci};
189862306a36Sopenharmony_ci
189962306a36Sopenharmony_cistatic struct clk_branch pcie2_a_clk = {
190062306a36Sopenharmony_ci	.halt_reg = 0x2fc0,
190162306a36Sopenharmony_ci	.halt_bit = 9,
190262306a36Sopenharmony_ci	.clkr = {
190362306a36Sopenharmony_ci		.enable_reg = 0x3ac0,
190462306a36Sopenharmony_ci		.enable_mask = BIT(4),
190562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
190662306a36Sopenharmony_ci			.name = "pcie2_a_clk",
190762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
190862306a36Sopenharmony_ci		},
190962306a36Sopenharmony_ci	},
191062306a36Sopenharmony_ci};
191162306a36Sopenharmony_ci
191262306a36Sopenharmony_cistatic struct clk_branch pcie2_aux_clk = {
191362306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
191462306a36Sopenharmony_ci	.halt_bit = 25,
191562306a36Sopenharmony_ci	.clkr = {
191662306a36Sopenharmony_ci		.enable_reg = 0x3ac8,
191762306a36Sopenharmony_ci		.enable_mask = BIT(4),
191862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
191962306a36Sopenharmony_ci			.name = "pcie2_aux_clk",
192062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
192162306a36Sopenharmony_ci		},
192262306a36Sopenharmony_ci	},
192362306a36Sopenharmony_ci};
192462306a36Sopenharmony_ci
192562306a36Sopenharmony_cistatic struct clk_branch pcie2_h_clk = {
192662306a36Sopenharmony_ci	.halt_reg = 0x2fd4,
192762306a36Sopenharmony_ci	.halt_bit = 10,
192862306a36Sopenharmony_ci	.clkr = {
192962306a36Sopenharmony_ci		.enable_reg = 0x3acc,
193062306a36Sopenharmony_ci		.enable_mask = BIT(4),
193162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
193262306a36Sopenharmony_ci			.name = "pcie2_h_clk",
193362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
193462306a36Sopenharmony_ci		},
193562306a36Sopenharmony_ci	},
193662306a36Sopenharmony_ci};
193762306a36Sopenharmony_ci
193862306a36Sopenharmony_cistatic struct clk_branch pcie2_phy_clk = {
193962306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
194062306a36Sopenharmony_ci	.halt_bit = 23,
194162306a36Sopenharmony_ci	.clkr = {
194262306a36Sopenharmony_ci		.enable_reg = 0x3ad0,
194362306a36Sopenharmony_ci		.enable_mask = BIT(4),
194462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
194562306a36Sopenharmony_ci			.name = "pcie2_phy_clk",
194662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
194762306a36Sopenharmony_ci		},
194862306a36Sopenharmony_ci	},
194962306a36Sopenharmony_ci};
195062306a36Sopenharmony_ci
195162306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_sata_ref[] = {
195262306a36Sopenharmony_ci	{ 100000000, P_PLL3,  12, 0, 0 },
195362306a36Sopenharmony_ci	{ }
195462306a36Sopenharmony_ci};
195562306a36Sopenharmony_ci
195662306a36Sopenharmony_cistatic struct clk_rcg sata_ref_src = {
195762306a36Sopenharmony_ci	.ns_reg = 0x2c08,
195862306a36Sopenharmony_ci	.p = {
195962306a36Sopenharmony_ci		.pre_div_shift = 3,
196062306a36Sopenharmony_ci		.pre_div_width = 4,
196162306a36Sopenharmony_ci	},
196262306a36Sopenharmony_ci	.s = {
196362306a36Sopenharmony_ci		.src_sel_shift = 0,
196462306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll3_sata_map,
196562306a36Sopenharmony_ci	},
196662306a36Sopenharmony_ci	.freq_tbl = clk_tbl_sata_ref,
196762306a36Sopenharmony_ci	.clkr = {
196862306a36Sopenharmony_ci		.enable_reg = 0x2c08,
196962306a36Sopenharmony_ci		.enable_mask = BIT(7),
197062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
197162306a36Sopenharmony_ci			.name = "sata_ref_src",
197262306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll3,
197362306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll3),
197462306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
197562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
197662306a36Sopenharmony_ci		},
197762306a36Sopenharmony_ci	},
197862306a36Sopenharmony_ci};
197962306a36Sopenharmony_ci
198062306a36Sopenharmony_cistatic struct clk_branch sata_rxoob_clk = {
198162306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
198262306a36Sopenharmony_ci	.halt_bit = 20,
198362306a36Sopenharmony_ci	.clkr = {
198462306a36Sopenharmony_ci		.enable_reg = 0x2c0c,
198562306a36Sopenharmony_ci		.enable_mask = BIT(4),
198662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
198762306a36Sopenharmony_ci			.name = "sata_rxoob_clk",
198862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
198962306a36Sopenharmony_ci				&sata_ref_src.clkr.hw,
199062306a36Sopenharmony_ci			},
199162306a36Sopenharmony_ci			.num_parents = 1,
199262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
199362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
199462306a36Sopenharmony_ci		},
199562306a36Sopenharmony_ci	},
199662306a36Sopenharmony_ci};
199762306a36Sopenharmony_ci
199862306a36Sopenharmony_cistatic struct clk_branch sata_pmalive_clk = {
199962306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
200062306a36Sopenharmony_ci	.halt_bit = 19,
200162306a36Sopenharmony_ci	.clkr = {
200262306a36Sopenharmony_ci		.enable_reg = 0x2c10,
200362306a36Sopenharmony_ci		.enable_mask = BIT(4),
200462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
200562306a36Sopenharmony_ci			.name = "sata_pmalive_clk",
200662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
200762306a36Sopenharmony_ci				&sata_ref_src.clkr.hw,
200862306a36Sopenharmony_ci			},
200962306a36Sopenharmony_ci			.num_parents = 1,
201062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
201162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
201262306a36Sopenharmony_ci		},
201362306a36Sopenharmony_ci	},
201462306a36Sopenharmony_ci};
201562306a36Sopenharmony_ci
201662306a36Sopenharmony_cistatic struct clk_branch sata_phy_ref_clk = {
201762306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
201862306a36Sopenharmony_ci	.halt_bit = 18,
201962306a36Sopenharmony_ci	.clkr = {
202062306a36Sopenharmony_ci		.enable_reg = 0x2c14,
202162306a36Sopenharmony_ci		.enable_mask = BIT(4),
202262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
202362306a36Sopenharmony_ci			.name = "sata_phy_ref_clk",
202462306a36Sopenharmony_ci			.parent_data = gcc_pxo,
202562306a36Sopenharmony_ci			.num_parents = 1,
202662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
202762306a36Sopenharmony_ci		},
202862306a36Sopenharmony_ci	},
202962306a36Sopenharmony_ci};
203062306a36Sopenharmony_ci
203162306a36Sopenharmony_cistatic struct clk_branch sata_a_clk = {
203262306a36Sopenharmony_ci	.halt_reg = 0x2fc0,
203362306a36Sopenharmony_ci	.halt_bit = 12,
203462306a36Sopenharmony_ci	.clkr = {
203562306a36Sopenharmony_ci		.enable_reg = 0x2c20,
203662306a36Sopenharmony_ci		.enable_mask = BIT(4),
203762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
203862306a36Sopenharmony_ci			.name = "sata_a_clk",
203962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
204062306a36Sopenharmony_ci		},
204162306a36Sopenharmony_ci	},
204262306a36Sopenharmony_ci};
204362306a36Sopenharmony_ci
204462306a36Sopenharmony_cistatic struct clk_branch sata_h_clk = {
204562306a36Sopenharmony_ci	.halt_reg = 0x2fdc,
204662306a36Sopenharmony_ci	.halt_bit = 21,
204762306a36Sopenharmony_ci	.clkr = {
204862306a36Sopenharmony_ci		.enable_reg = 0x2c00,
204962306a36Sopenharmony_ci		.enable_mask = BIT(4),
205062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
205162306a36Sopenharmony_ci			.name = "sata_h_clk",
205262306a36Sopenharmony_ci			.ops = &clk_branch_ops,
205362306a36Sopenharmony_ci		},
205462306a36Sopenharmony_ci	},
205562306a36Sopenharmony_ci};
205662306a36Sopenharmony_ci
205762306a36Sopenharmony_cistatic struct clk_branch sfab_sata_s_h_clk = {
205862306a36Sopenharmony_ci	.halt_reg = 0x2fc4,
205962306a36Sopenharmony_ci	.halt_bit = 14,
206062306a36Sopenharmony_ci	.clkr = {
206162306a36Sopenharmony_ci		.enable_reg = 0x2480,
206262306a36Sopenharmony_ci		.enable_mask = BIT(4),
206362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
206462306a36Sopenharmony_ci			.name = "sfab_sata_s_h_clk",
206562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
206662306a36Sopenharmony_ci		},
206762306a36Sopenharmony_ci	},
206862306a36Sopenharmony_ci};
206962306a36Sopenharmony_ci
207062306a36Sopenharmony_cistatic struct clk_branch sata_phy_cfg_clk = {
207162306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
207262306a36Sopenharmony_ci	.halt_bit = 14,
207362306a36Sopenharmony_ci	.clkr = {
207462306a36Sopenharmony_ci		.enable_reg = 0x2c40,
207562306a36Sopenharmony_ci		.enable_mask = BIT(4),
207662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
207762306a36Sopenharmony_ci			.name = "sata_phy_cfg_clk",
207862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
207962306a36Sopenharmony_ci		},
208062306a36Sopenharmony_ci	},
208162306a36Sopenharmony_ci};
208262306a36Sopenharmony_ci
208362306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_usb30_master[] = {
208462306a36Sopenharmony_ci	{ 125000000, P_PLL0,  1, 5, 32 },
208562306a36Sopenharmony_ci	{ }
208662306a36Sopenharmony_ci};
208762306a36Sopenharmony_ci
208862306a36Sopenharmony_cistatic struct clk_rcg usb30_master_clk_src = {
208962306a36Sopenharmony_ci	.ns_reg = 0x3b2c,
209062306a36Sopenharmony_ci	.md_reg = 0x3b28,
209162306a36Sopenharmony_ci	.mn = {
209262306a36Sopenharmony_ci		.mnctr_en_bit = 8,
209362306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
209462306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
209562306a36Sopenharmony_ci		.n_val_shift = 16,
209662306a36Sopenharmony_ci		.m_val_shift = 16,
209762306a36Sopenharmony_ci		.width = 8,
209862306a36Sopenharmony_ci	},
209962306a36Sopenharmony_ci	.p = {
210062306a36Sopenharmony_ci		.pre_div_shift = 3,
210162306a36Sopenharmony_ci		.pre_div_width = 2,
210262306a36Sopenharmony_ci	},
210362306a36Sopenharmony_ci	.s = {
210462306a36Sopenharmony_ci		.src_sel_shift = 0,
210562306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll0_map,
210662306a36Sopenharmony_ci	},
210762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb30_master,
210862306a36Sopenharmony_ci	.clkr = {
210962306a36Sopenharmony_ci		.enable_reg = 0x3b2c,
211062306a36Sopenharmony_ci		.enable_mask = BIT(11),
211162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
211262306a36Sopenharmony_ci			.name = "usb30_master_ref_src",
211362306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll0,
211462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
211562306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
211662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
211762306a36Sopenharmony_ci		},
211862306a36Sopenharmony_ci	},
211962306a36Sopenharmony_ci};
212062306a36Sopenharmony_ci
212162306a36Sopenharmony_cistatic struct clk_branch usb30_0_branch_clk = {
212262306a36Sopenharmony_ci	.halt_reg = 0x2fc4,
212362306a36Sopenharmony_ci	.halt_bit = 22,
212462306a36Sopenharmony_ci	.clkr = {
212562306a36Sopenharmony_ci		.enable_reg = 0x3b24,
212662306a36Sopenharmony_ci		.enable_mask = BIT(4),
212762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
212862306a36Sopenharmony_ci			.name = "usb30_0_branch_clk",
212962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
213062306a36Sopenharmony_ci				&usb30_master_clk_src.clkr.hw,
213162306a36Sopenharmony_ci			},
213262306a36Sopenharmony_ci			.num_parents = 1,
213362306a36Sopenharmony_ci			.ops = &clk_branch_ops,
213462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
213562306a36Sopenharmony_ci		},
213662306a36Sopenharmony_ci	},
213762306a36Sopenharmony_ci};
213862306a36Sopenharmony_ci
213962306a36Sopenharmony_cistatic struct clk_branch usb30_1_branch_clk = {
214062306a36Sopenharmony_ci	.halt_reg = 0x2fc4,
214162306a36Sopenharmony_ci	.halt_bit = 17,
214262306a36Sopenharmony_ci	.clkr = {
214362306a36Sopenharmony_ci		.enable_reg = 0x3b34,
214462306a36Sopenharmony_ci		.enable_mask = BIT(4),
214562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
214662306a36Sopenharmony_ci			.name = "usb30_1_branch_clk",
214762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
214862306a36Sopenharmony_ci				&usb30_master_clk_src.clkr.hw,
214962306a36Sopenharmony_ci			},
215062306a36Sopenharmony_ci			.num_parents = 1,
215162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
215262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
215362306a36Sopenharmony_ci		},
215462306a36Sopenharmony_ci	},
215562306a36Sopenharmony_ci};
215662306a36Sopenharmony_ci
215762306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_usb30_utmi[] = {
215862306a36Sopenharmony_ci	{ 60000000, P_PLL8,  1, 5, 32 },
215962306a36Sopenharmony_ci	{ }
216062306a36Sopenharmony_ci};
216162306a36Sopenharmony_ci
216262306a36Sopenharmony_cistatic struct clk_rcg usb30_utmi_clk = {
216362306a36Sopenharmony_ci	.ns_reg = 0x3b44,
216462306a36Sopenharmony_ci	.md_reg = 0x3b40,
216562306a36Sopenharmony_ci	.mn = {
216662306a36Sopenharmony_ci		.mnctr_en_bit = 8,
216762306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
216862306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
216962306a36Sopenharmony_ci		.n_val_shift = 16,
217062306a36Sopenharmony_ci		.m_val_shift = 16,
217162306a36Sopenharmony_ci		.width = 8,
217262306a36Sopenharmony_ci	},
217362306a36Sopenharmony_ci	.p = {
217462306a36Sopenharmony_ci		.pre_div_shift = 3,
217562306a36Sopenharmony_ci		.pre_div_width = 2,
217662306a36Sopenharmony_ci	},
217762306a36Sopenharmony_ci	.s = {
217862306a36Sopenharmony_ci		.src_sel_shift = 0,
217962306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll0_map,
218062306a36Sopenharmony_ci	},
218162306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb30_utmi,
218262306a36Sopenharmony_ci	.clkr = {
218362306a36Sopenharmony_ci		.enable_reg = 0x3b44,
218462306a36Sopenharmony_ci		.enable_mask = BIT(11),
218562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
218662306a36Sopenharmony_ci			.name = "usb30_utmi_clk",
218762306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll0,
218862306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
218962306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
219062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
219162306a36Sopenharmony_ci		},
219262306a36Sopenharmony_ci	},
219362306a36Sopenharmony_ci};
219462306a36Sopenharmony_ci
219562306a36Sopenharmony_cistatic struct clk_branch usb30_0_utmi_clk_ctl = {
219662306a36Sopenharmony_ci	.halt_reg = 0x2fc4,
219762306a36Sopenharmony_ci	.halt_bit = 21,
219862306a36Sopenharmony_ci	.clkr = {
219962306a36Sopenharmony_ci		.enable_reg = 0x3b48,
220062306a36Sopenharmony_ci		.enable_mask = BIT(4),
220162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
220262306a36Sopenharmony_ci			.name = "usb30_0_utmi_clk_ctl",
220362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
220462306a36Sopenharmony_ci				&usb30_utmi_clk.clkr.hw,
220562306a36Sopenharmony_ci			},
220662306a36Sopenharmony_ci			.num_parents = 1,
220762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
220862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
220962306a36Sopenharmony_ci		},
221062306a36Sopenharmony_ci	},
221162306a36Sopenharmony_ci};
221262306a36Sopenharmony_ci
221362306a36Sopenharmony_cistatic struct clk_branch usb30_1_utmi_clk_ctl = {
221462306a36Sopenharmony_ci	.halt_reg = 0x2fc4,
221562306a36Sopenharmony_ci	.halt_bit = 15,
221662306a36Sopenharmony_ci	.clkr = {
221762306a36Sopenharmony_ci		.enable_reg = 0x3b4c,
221862306a36Sopenharmony_ci		.enable_mask = BIT(4),
221962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
222062306a36Sopenharmony_ci			.name = "usb30_1_utmi_clk_ctl",
222162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
222262306a36Sopenharmony_ci				&usb30_utmi_clk.clkr.hw,
222362306a36Sopenharmony_ci			},
222462306a36Sopenharmony_ci			.num_parents = 1,
222562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
222662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
222762306a36Sopenharmony_ci		},
222862306a36Sopenharmony_ci	},
222962306a36Sopenharmony_ci};
223062306a36Sopenharmony_ci
223162306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_usb[] = {
223262306a36Sopenharmony_ci	{ 60000000, P_PLL8,  1, 5, 32 },
223362306a36Sopenharmony_ci	{ }
223462306a36Sopenharmony_ci};
223562306a36Sopenharmony_ci
223662306a36Sopenharmony_cistatic struct clk_rcg usb_hs1_xcvr_clk_src = {
223762306a36Sopenharmony_ci	.ns_reg = 0x290C,
223862306a36Sopenharmony_ci	.md_reg = 0x2908,
223962306a36Sopenharmony_ci	.mn = {
224062306a36Sopenharmony_ci		.mnctr_en_bit = 8,
224162306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
224262306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
224362306a36Sopenharmony_ci		.n_val_shift = 16,
224462306a36Sopenharmony_ci		.m_val_shift = 16,
224562306a36Sopenharmony_ci		.width = 8,
224662306a36Sopenharmony_ci	},
224762306a36Sopenharmony_ci	.p = {
224862306a36Sopenharmony_ci		.pre_div_shift = 3,
224962306a36Sopenharmony_ci		.pre_div_width = 2,
225062306a36Sopenharmony_ci	},
225162306a36Sopenharmony_ci	.s = {
225262306a36Sopenharmony_ci		.src_sel_shift = 0,
225362306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll0_map,
225462306a36Sopenharmony_ci	},
225562306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb,
225662306a36Sopenharmony_ci	.clkr = {
225762306a36Sopenharmony_ci		.enable_reg = 0x2968,
225862306a36Sopenharmony_ci		.enable_mask = BIT(11),
225962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
226062306a36Sopenharmony_ci			.name = "usb_hs1_xcvr_src",
226162306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll0,
226262306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
226362306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
226462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
226562306a36Sopenharmony_ci		},
226662306a36Sopenharmony_ci	},
226762306a36Sopenharmony_ci};
226862306a36Sopenharmony_ci
226962306a36Sopenharmony_cistatic struct clk_branch usb_hs1_xcvr_clk = {
227062306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
227162306a36Sopenharmony_ci	.halt_bit = 17,
227262306a36Sopenharmony_ci	.clkr = {
227362306a36Sopenharmony_ci		.enable_reg = 0x290c,
227462306a36Sopenharmony_ci		.enable_mask = BIT(9),
227562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
227662306a36Sopenharmony_ci			.name = "usb_hs1_xcvr_clk",
227762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
227862306a36Sopenharmony_ci				&usb_hs1_xcvr_clk_src.clkr.hw,
227962306a36Sopenharmony_ci			},
228062306a36Sopenharmony_ci			.num_parents = 1,
228162306a36Sopenharmony_ci			.ops = &clk_branch_ops,
228262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
228362306a36Sopenharmony_ci		},
228462306a36Sopenharmony_ci	},
228562306a36Sopenharmony_ci};
228662306a36Sopenharmony_ci
228762306a36Sopenharmony_cistatic struct clk_branch usb_hs1_h_clk = {
228862306a36Sopenharmony_ci	.hwcg_reg = 0x2900,
228962306a36Sopenharmony_ci	.hwcg_bit = 6,
229062306a36Sopenharmony_ci	.halt_reg = 0x2fc8,
229162306a36Sopenharmony_ci	.halt_bit = 1,
229262306a36Sopenharmony_ci	.clkr = {
229362306a36Sopenharmony_ci		.enable_reg = 0x2900,
229462306a36Sopenharmony_ci		.enable_mask = BIT(4),
229562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
229662306a36Sopenharmony_ci			.name = "usb_hs1_h_clk",
229762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
229862306a36Sopenharmony_ci		},
229962306a36Sopenharmony_ci	},
230062306a36Sopenharmony_ci};
230162306a36Sopenharmony_ci
230262306a36Sopenharmony_cistatic struct clk_rcg usb_fs1_xcvr_clk_src = {
230362306a36Sopenharmony_ci	.ns_reg = 0x2968,
230462306a36Sopenharmony_ci	.md_reg = 0x2964,
230562306a36Sopenharmony_ci	.mn = {
230662306a36Sopenharmony_ci		.mnctr_en_bit = 8,
230762306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
230862306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
230962306a36Sopenharmony_ci		.n_val_shift = 16,
231062306a36Sopenharmony_ci		.m_val_shift = 16,
231162306a36Sopenharmony_ci		.width = 8,
231262306a36Sopenharmony_ci	},
231362306a36Sopenharmony_ci	.p = {
231462306a36Sopenharmony_ci		.pre_div_shift = 3,
231562306a36Sopenharmony_ci		.pre_div_width = 2,
231662306a36Sopenharmony_ci	},
231762306a36Sopenharmony_ci	.s = {
231862306a36Sopenharmony_ci		.src_sel_shift = 0,
231962306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll0_map,
232062306a36Sopenharmony_ci	},
232162306a36Sopenharmony_ci	.freq_tbl = clk_tbl_usb,
232262306a36Sopenharmony_ci	.clkr = {
232362306a36Sopenharmony_ci		.enable_reg = 0x2968,
232462306a36Sopenharmony_ci		.enable_mask = BIT(11),
232562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
232662306a36Sopenharmony_ci			.name = "usb_fs1_xcvr_src",
232762306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll0,
232862306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
232962306a36Sopenharmony_ci			.ops = &clk_rcg_ops,
233062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_GATE,
233162306a36Sopenharmony_ci		},
233262306a36Sopenharmony_ci	},
233362306a36Sopenharmony_ci};
233462306a36Sopenharmony_ci
233562306a36Sopenharmony_cistatic struct clk_branch usb_fs1_xcvr_clk = {
233662306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
233762306a36Sopenharmony_ci	.halt_bit = 17,
233862306a36Sopenharmony_ci	.clkr = {
233962306a36Sopenharmony_ci		.enable_reg = 0x2968,
234062306a36Sopenharmony_ci		.enable_mask = BIT(9),
234162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
234262306a36Sopenharmony_ci			.name = "usb_fs1_xcvr_clk",
234362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
234462306a36Sopenharmony_ci				&usb_fs1_xcvr_clk_src.clkr.hw,
234562306a36Sopenharmony_ci			},
234662306a36Sopenharmony_ci			.num_parents = 1,
234762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
234862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
234962306a36Sopenharmony_ci		},
235062306a36Sopenharmony_ci	},
235162306a36Sopenharmony_ci};
235262306a36Sopenharmony_ci
235362306a36Sopenharmony_cistatic struct clk_branch usb_fs1_sys_clk = {
235462306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
235562306a36Sopenharmony_ci	.halt_bit = 18,
235662306a36Sopenharmony_ci	.clkr = {
235762306a36Sopenharmony_ci		.enable_reg = 0x296c,
235862306a36Sopenharmony_ci		.enable_mask = BIT(4),
235962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
236062306a36Sopenharmony_ci			.name = "usb_fs1_sys_clk",
236162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
236262306a36Sopenharmony_ci				&usb_fs1_xcvr_clk_src.clkr.hw,
236362306a36Sopenharmony_ci			},
236462306a36Sopenharmony_ci			.num_parents = 1,
236562306a36Sopenharmony_ci			.ops = &clk_branch_ops,
236662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
236762306a36Sopenharmony_ci		},
236862306a36Sopenharmony_ci	},
236962306a36Sopenharmony_ci};
237062306a36Sopenharmony_ci
237162306a36Sopenharmony_cistatic struct clk_branch usb_fs1_h_clk = {
237262306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
237362306a36Sopenharmony_ci	.halt_bit = 19,
237462306a36Sopenharmony_ci	.clkr = {
237562306a36Sopenharmony_ci		.enable_reg = 0x2960,
237662306a36Sopenharmony_ci		.enable_mask = BIT(4),
237762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
237862306a36Sopenharmony_ci			.name = "usb_fs1_h_clk",
237962306a36Sopenharmony_ci			.ops = &clk_branch_ops,
238062306a36Sopenharmony_ci		},
238162306a36Sopenharmony_ci	},
238262306a36Sopenharmony_ci};
238362306a36Sopenharmony_ci
238462306a36Sopenharmony_cistatic struct clk_branch ebi2_clk = {
238562306a36Sopenharmony_ci	.hwcg_reg = 0x3b00,
238662306a36Sopenharmony_ci	.hwcg_bit = 6,
238762306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
238862306a36Sopenharmony_ci	.halt_bit = 1,
238962306a36Sopenharmony_ci	.clkr = {
239062306a36Sopenharmony_ci		.enable_reg = 0x3b00,
239162306a36Sopenharmony_ci		.enable_mask = BIT(4),
239262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
239362306a36Sopenharmony_ci			.name = "ebi2_clk",
239462306a36Sopenharmony_ci			.ops = &clk_branch_ops,
239562306a36Sopenharmony_ci		},
239662306a36Sopenharmony_ci	},
239762306a36Sopenharmony_ci};
239862306a36Sopenharmony_ci
239962306a36Sopenharmony_cistatic struct clk_branch ebi2_aon_clk = {
240062306a36Sopenharmony_ci	.halt_reg = 0x2fcc,
240162306a36Sopenharmony_ci	.halt_bit = 0,
240262306a36Sopenharmony_ci	.clkr = {
240362306a36Sopenharmony_ci		.enable_reg = 0x3b00,
240462306a36Sopenharmony_ci		.enable_mask = BIT(8),
240562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
240662306a36Sopenharmony_ci			.name = "ebi2_always_on_clk",
240762306a36Sopenharmony_ci			.ops = &clk_branch_ops,
240862306a36Sopenharmony_ci		},
240962306a36Sopenharmony_ci	},
241062306a36Sopenharmony_ci};
241162306a36Sopenharmony_ci
241262306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_gmac[] = {
241362306a36Sopenharmony_ci	{ 133000000, P_PLL0, 1,  50, 301 },
241462306a36Sopenharmony_ci	{ 266000000, P_PLL0, 1, 127, 382 },
241562306a36Sopenharmony_ci	{ }
241662306a36Sopenharmony_ci};
241762306a36Sopenharmony_ci
241862306a36Sopenharmony_cistatic struct clk_dyn_rcg gmac_core1_src = {
241962306a36Sopenharmony_ci	.ns_reg[0] = 0x3cac,
242062306a36Sopenharmony_ci	.ns_reg[1] = 0x3cb0,
242162306a36Sopenharmony_ci	.md_reg[0] = 0x3ca4,
242262306a36Sopenharmony_ci	.md_reg[1] = 0x3ca8,
242362306a36Sopenharmony_ci	.bank_reg = 0x3ca0,
242462306a36Sopenharmony_ci	.mn[0] = {
242562306a36Sopenharmony_ci		.mnctr_en_bit = 8,
242662306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
242762306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
242862306a36Sopenharmony_ci		.n_val_shift = 16,
242962306a36Sopenharmony_ci		.m_val_shift = 16,
243062306a36Sopenharmony_ci		.width = 8,
243162306a36Sopenharmony_ci	},
243262306a36Sopenharmony_ci	.mn[1] = {
243362306a36Sopenharmony_ci		.mnctr_en_bit = 8,
243462306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
243562306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
243662306a36Sopenharmony_ci		.n_val_shift = 16,
243762306a36Sopenharmony_ci		.m_val_shift = 16,
243862306a36Sopenharmony_ci		.width = 8,
243962306a36Sopenharmony_ci	},
244062306a36Sopenharmony_ci	.s[0] = {
244162306a36Sopenharmony_ci		.src_sel_shift = 0,
244262306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
244362306a36Sopenharmony_ci	},
244462306a36Sopenharmony_ci	.s[1] = {
244562306a36Sopenharmony_ci		.src_sel_shift = 0,
244662306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
244762306a36Sopenharmony_ci	},
244862306a36Sopenharmony_ci	.p[0] = {
244962306a36Sopenharmony_ci		.pre_div_shift = 3,
245062306a36Sopenharmony_ci		.pre_div_width = 2,
245162306a36Sopenharmony_ci	},
245262306a36Sopenharmony_ci	.p[1] = {
245362306a36Sopenharmony_ci		.pre_div_shift = 3,
245462306a36Sopenharmony_ci		.pre_div_width = 2,
245562306a36Sopenharmony_ci	},
245662306a36Sopenharmony_ci	.mux_sel_bit = 0,
245762306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gmac,
245862306a36Sopenharmony_ci	.clkr = {
245962306a36Sopenharmony_ci		.enable_reg = 0x3ca0,
246062306a36Sopenharmony_ci		.enable_mask = BIT(1),
246162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
246262306a36Sopenharmony_ci			.name = "gmac_core1_src",
246362306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
246462306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
246562306a36Sopenharmony_ci			.ops = &clk_dyn_rcg_ops,
246662306a36Sopenharmony_ci		},
246762306a36Sopenharmony_ci	},
246862306a36Sopenharmony_ci};
246962306a36Sopenharmony_ci
247062306a36Sopenharmony_cistatic struct clk_branch gmac_core1_clk = {
247162306a36Sopenharmony_ci	.halt_reg = 0x3c20,
247262306a36Sopenharmony_ci	.halt_bit = 4,
247362306a36Sopenharmony_ci	.hwcg_reg = 0x3cb4,
247462306a36Sopenharmony_ci	.hwcg_bit = 6,
247562306a36Sopenharmony_ci	.clkr = {
247662306a36Sopenharmony_ci		.enable_reg = 0x3cb4,
247762306a36Sopenharmony_ci		.enable_mask = BIT(4),
247862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
247962306a36Sopenharmony_ci			.name = "gmac_core1_clk",
248062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
248162306a36Sopenharmony_ci				&gmac_core1_src.clkr.hw,
248262306a36Sopenharmony_ci			},
248362306a36Sopenharmony_ci			.num_parents = 1,
248462306a36Sopenharmony_ci			.ops = &clk_branch_ops,
248562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
248662306a36Sopenharmony_ci		},
248762306a36Sopenharmony_ci	},
248862306a36Sopenharmony_ci};
248962306a36Sopenharmony_ci
249062306a36Sopenharmony_cistatic struct clk_dyn_rcg gmac_core2_src = {
249162306a36Sopenharmony_ci	.ns_reg[0] = 0x3ccc,
249262306a36Sopenharmony_ci	.ns_reg[1] = 0x3cd0,
249362306a36Sopenharmony_ci	.md_reg[0] = 0x3cc4,
249462306a36Sopenharmony_ci	.md_reg[1] = 0x3cc8,
249562306a36Sopenharmony_ci	.bank_reg = 0x3ca0,
249662306a36Sopenharmony_ci	.mn[0] = {
249762306a36Sopenharmony_ci		.mnctr_en_bit = 8,
249862306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
249962306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
250062306a36Sopenharmony_ci		.n_val_shift = 16,
250162306a36Sopenharmony_ci		.m_val_shift = 16,
250262306a36Sopenharmony_ci		.width = 8,
250362306a36Sopenharmony_ci	},
250462306a36Sopenharmony_ci	.mn[1] = {
250562306a36Sopenharmony_ci		.mnctr_en_bit = 8,
250662306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
250762306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
250862306a36Sopenharmony_ci		.n_val_shift = 16,
250962306a36Sopenharmony_ci		.m_val_shift = 16,
251062306a36Sopenharmony_ci		.width = 8,
251162306a36Sopenharmony_ci	},
251262306a36Sopenharmony_ci	.s[0] = {
251362306a36Sopenharmony_ci		.src_sel_shift = 0,
251462306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
251562306a36Sopenharmony_ci	},
251662306a36Sopenharmony_ci	.s[1] = {
251762306a36Sopenharmony_ci		.src_sel_shift = 0,
251862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
251962306a36Sopenharmony_ci	},
252062306a36Sopenharmony_ci	.p[0] = {
252162306a36Sopenharmony_ci		.pre_div_shift = 3,
252262306a36Sopenharmony_ci		.pre_div_width = 2,
252362306a36Sopenharmony_ci	},
252462306a36Sopenharmony_ci	.p[1] = {
252562306a36Sopenharmony_ci		.pre_div_shift = 3,
252662306a36Sopenharmony_ci		.pre_div_width = 2,
252762306a36Sopenharmony_ci	},
252862306a36Sopenharmony_ci	.mux_sel_bit = 0,
252962306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gmac,
253062306a36Sopenharmony_ci	.clkr = {
253162306a36Sopenharmony_ci		.enable_reg = 0x3cc0,
253262306a36Sopenharmony_ci		.enable_mask = BIT(1),
253362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
253462306a36Sopenharmony_ci			.name = "gmac_core2_src",
253562306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
253662306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
253762306a36Sopenharmony_ci			.ops = &clk_dyn_rcg_ops,
253862306a36Sopenharmony_ci		},
253962306a36Sopenharmony_ci	},
254062306a36Sopenharmony_ci};
254162306a36Sopenharmony_ci
254262306a36Sopenharmony_cistatic struct clk_branch gmac_core2_clk = {
254362306a36Sopenharmony_ci	.halt_reg = 0x3c20,
254462306a36Sopenharmony_ci	.halt_bit = 5,
254562306a36Sopenharmony_ci	.hwcg_reg = 0x3cd4,
254662306a36Sopenharmony_ci	.hwcg_bit = 6,
254762306a36Sopenharmony_ci	.clkr = {
254862306a36Sopenharmony_ci		.enable_reg = 0x3cd4,
254962306a36Sopenharmony_ci		.enable_mask = BIT(4),
255062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
255162306a36Sopenharmony_ci			.name = "gmac_core2_clk",
255262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
255362306a36Sopenharmony_ci				&gmac_core2_src.clkr.hw,
255462306a36Sopenharmony_ci			},
255562306a36Sopenharmony_ci			.num_parents = 1,
255662306a36Sopenharmony_ci			.ops = &clk_branch_ops,
255762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
255862306a36Sopenharmony_ci		},
255962306a36Sopenharmony_ci	},
256062306a36Sopenharmony_ci};
256162306a36Sopenharmony_ci
256262306a36Sopenharmony_cistatic struct clk_dyn_rcg gmac_core3_src = {
256362306a36Sopenharmony_ci	.ns_reg[0] = 0x3cec,
256462306a36Sopenharmony_ci	.ns_reg[1] = 0x3cf0,
256562306a36Sopenharmony_ci	.md_reg[0] = 0x3ce4,
256662306a36Sopenharmony_ci	.md_reg[1] = 0x3ce8,
256762306a36Sopenharmony_ci	.bank_reg = 0x3ce0,
256862306a36Sopenharmony_ci	.mn[0] = {
256962306a36Sopenharmony_ci		.mnctr_en_bit = 8,
257062306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
257162306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
257262306a36Sopenharmony_ci		.n_val_shift = 16,
257362306a36Sopenharmony_ci		.m_val_shift = 16,
257462306a36Sopenharmony_ci		.width = 8,
257562306a36Sopenharmony_ci	},
257662306a36Sopenharmony_ci	.mn[1] = {
257762306a36Sopenharmony_ci		.mnctr_en_bit = 8,
257862306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
257962306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
258062306a36Sopenharmony_ci		.n_val_shift = 16,
258162306a36Sopenharmony_ci		.m_val_shift = 16,
258262306a36Sopenharmony_ci		.width = 8,
258362306a36Sopenharmony_ci	},
258462306a36Sopenharmony_ci	.s[0] = {
258562306a36Sopenharmony_ci		.src_sel_shift = 0,
258662306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
258762306a36Sopenharmony_ci	},
258862306a36Sopenharmony_ci	.s[1] = {
258962306a36Sopenharmony_ci		.src_sel_shift = 0,
259062306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
259162306a36Sopenharmony_ci	},
259262306a36Sopenharmony_ci	.p[0] = {
259362306a36Sopenharmony_ci		.pre_div_shift = 3,
259462306a36Sopenharmony_ci		.pre_div_width = 2,
259562306a36Sopenharmony_ci	},
259662306a36Sopenharmony_ci	.p[1] = {
259762306a36Sopenharmony_ci		.pre_div_shift = 3,
259862306a36Sopenharmony_ci		.pre_div_width = 2,
259962306a36Sopenharmony_ci	},
260062306a36Sopenharmony_ci	.mux_sel_bit = 0,
260162306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gmac,
260262306a36Sopenharmony_ci	.clkr = {
260362306a36Sopenharmony_ci		.enable_reg = 0x3ce0,
260462306a36Sopenharmony_ci		.enable_mask = BIT(1),
260562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
260662306a36Sopenharmony_ci			.name = "gmac_core3_src",
260762306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
260862306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
260962306a36Sopenharmony_ci			.ops = &clk_dyn_rcg_ops,
261062306a36Sopenharmony_ci		},
261162306a36Sopenharmony_ci	},
261262306a36Sopenharmony_ci};
261362306a36Sopenharmony_ci
261462306a36Sopenharmony_cistatic struct clk_branch gmac_core3_clk = {
261562306a36Sopenharmony_ci	.halt_reg = 0x3c20,
261662306a36Sopenharmony_ci	.halt_bit = 6,
261762306a36Sopenharmony_ci	.hwcg_reg = 0x3cf4,
261862306a36Sopenharmony_ci	.hwcg_bit = 6,
261962306a36Sopenharmony_ci	.clkr = {
262062306a36Sopenharmony_ci		.enable_reg = 0x3cf4,
262162306a36Sopenharmony_ci		.enable_mask = BIT(4),
262262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
262362306a36Sopenharmony_ci			.name = "gmac_core3_clk",
262462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
262562306a36Sopenharmony_ci				&gmac_core3_src.clkr.hw,
262662306a36Sopenharmony_ci			},
262762306a36Sopenharmony_ci			.num_parents = 1,
262862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
262962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
263062306a36Sopenharmony_ci		},
263162306a36Sopenharmony_ci	},
263262306a36Sopenharmony_ci};
263362306a36Sopenharmony_ci
263462306a36Sopenharmony_cistatic struct clk_dyn_rcg gmac_core4_src = {
263562306a36Sopenharmony_ci	.ns_reg[0] = 0x3d0c,
263662306a36Sopenharmony_ci	.ns_reg[1] = 0x3d10,
263762306a36Sopenharmony_ci	.md_reg[0] = 0x3d04,
263862306a36Sopenharmony_ci	.md_reg[1] = 0x3d08,
263962306a36Sopenharmony_ci	.bank_reg = 0x3d00,
264062306a36Sopenharmony_ci	.mn[0] = {
264162306a36Sopenharmony_ci		.mnctr_en_bit = 8,
264262306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
264362306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
264462306a36Sopenharmony_ci		.n_val_shift = 16,
264562306a36Sopenharmony_ci		.m_val_shift = 16,
264662306a36Sopenharmony_ci		.width = 8,
264762306a36Sopenharmony_ci	},
264862306a36Sopenharmony_ci	.mn[1] = {
264962306a36Sopenharmony_ci		.mnctr_en_bit = 8,
265062306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
265162306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
265262306a36Sopenharmony_ci		.n_val_shift = 16,
265362306a36Sopenharmony_ci		.m_val_shift = 16,
265462306a36Sopenharmony_ci		.width = 8,
265562306a36Sopenharmony_ci	},
265662306a36Sopenharmony_ci	.s[0] = {
265762306a36Sopenharmony_ci		.src_sel_shift = 0,
265862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
265962306a36Sopenharmony_ci	},
266062306a36Sopenharmony_ci	.s[1] = {
266162306a36Sopenharmony_ci		.src_sel_shift = 0,
266262306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
266362306a36Sopenharmony_ci	},
266462306a36Sopenharmony_ci	.p[0] = {
266562306a36Sopenharmony_ci		.pre_div_shift = 3,
266662306a36Sopenharmony_ci		.pre_div_width = 2,
266762306a36Sopenharmony_ci	},
266862306a36Sopenharmony_ci	.p[1] = {
266962306a36Sopenharmony_ci		.pre_div_shift = 3,
267062306a36Sopenharmony_ci		.pre_div_width = 2,
267162306a36Sopenharmony_ci	},
267262306a36Sopenharmony_ci	.mux_sel_bit = 0,
267362306a36Sopenharmony_ci	.freq_tbl = clk_tbl_gmac,
267462306a36Sopenharmony_ci	.clkr = {
267562306a36Sopenharmony_ci		.enable_reg = 0x3d00,
267662306a36Sopenharmony_ci		.enable_mask = BIT(1),
267762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
267862306a36Sopenharmony_ci			.name = "gmac_core4_src",
267962306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
268062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
268162306a36Sopenharmony_ci			.ops = &clk_dyn_rcg_ops,
268262306a36Sopenharmony_ci		},
268362306a36Sopenharmony_ci	},
268462306a36Sopenharmony_ci};
268562306a36Sopenharmony_ci
268662306a36Sopenharmony_cistatic struct clk_branch gmac_core4_clk = {
268762306a36Sopenharmony_ci	.halt_reg = 0x3c20,
268862306a36Sopenharmony_ci	.halt_bit = 7,
268962306a36Sopenharmony_ci	.hwcg_reg = 0x3d14,
269062306a36Sopenharmony_ci	.hwcg_bit = 6,
269162306a36Sopenharmony_ci	.clkr = {
269262306a36Sopenharmony_ci		.enable_reg = 0x3d14,
269362306a36Sopenharmony_ci		.enable_mask = BIT(4),
269462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
269562306a36Sopenharmony_ci			.name = "gmac_core4_clk",
269662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
269762306a36Sopenharmony_ci				&gmac_core4_src.clkr.hw,
269862306a36Sopenharmony_ci			},
269962306a36Sopenharmony_ci			.num_parents = 1,
270062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
270162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
270262306a36Sopenharmony_ci		},
270362306a36Sopenharmony_ci	},
270462306a36Sopenharmony_ci};
270562306a36Sopenharmony_ci
270662306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_nss_tcm[] = {
270762306a36Sopenharmony_ci	{ 266000000, P_PLL0, 3, 0, 0 },
270862306a36Sopenharmony_ci	{ 400000000, P_PLL0, 2, 0, 0 },
270962306a36Sopenharmony_ci	{ }
271062306a36Sopenharmony_ci};
271162306a36Sopenharmony_ci
271262306a36Sopenharmony_cistatic struct clk_dyn_rcg nss_tcm_src = {
271362306a36Sopenharmony_ci	.ns_reg[0] = 0x3dc4,
271462306a36Sopenharmony_ci	.ns_reg[1] = 0x3dc8,
271562306a36Sopenharmony_ci	.bank_reg = 0x3dc0,
271662306a36Sopenharmony_ci	.s[0] = {
271762306a36Sopenharmony_ci		.src_sel_shift = 0,
271862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
271962306a36Sopenharmony_ci	},
272062306a36Sopenharmony_ci	.s[1] = {
272162306a36Sopenharmony_ci		.src_sel_shift = 0,
272262306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
272362306a36Sopenharmony_ci	},
272462306a36Sopenharmony_ci	.p[0] = {
272562306a36Sopenharmony_ci		.pre_div_shift = 3,
272662306a36Sopenharmony_ci		.pre_div_width = 4,
272762306a36Sopenharmony_ci	},
272862306a36Sopenharmony_ci	.p[1] = {
272962306a36Sopenharmony_ci		.pre_div_shift = 3,
273062306a36Sopenharmony_ci		.pre_div_width = 4,
273162306a36Sopenharmony_ci	},
273262306a36Sopenharmony_ci	.mux_sel_bit = 0,
273362306a36Sopenharmony_ci	.freq_tbl = clk_tbl_nss_tcm,
273462306a36Sopenharmony_ci	.clkr = {
273562306a36Sopenharmony_ci		.enable_reg = 0x3dc0,
273662306a36Sopenharmony_ci		.enable_mask = BIT(1),
273762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
273862306a36Sopenharmony_ci			.name = "nss_tcm_src",
273962306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
274062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
274162306a36Sopenharmony_ci			.ops = &clk_dyn_rcg_ops,
274262306a36Sopenharmony_ci		},
274362306a36Sopenharmony_ci	},
274462306a36Sopenharmony_ci};
274562306a36Sopenharmony_ci
274662306a36Sopenharmony_cistatic struct clk_branch nss_tcm_clk = {
274762306a36Sopenharmony_ci	.halt_reg = 0x3c20,
274862306a36Sopenharmony_ci	.halt_bit = 14,
274962306a36Sopenharmony_ci	.clkr = {
275062306a36Sopenharmony_ci		.enable_reg = 0x3dd0,
275162306a36Sopenharmony_ci		.enable_mask = BIT(6) | BIT(4),
275262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
275362306a36Sopenharmony_ci			.name = "nss_tcm_clk",
275462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
275562306a36Sopenharmony_ci				&nss_tcm_src.clkr.hw,
275662306a36Sopenharmony_ci			},
275762306a36Sopenharmony_ci			.num_parents = 1,
275862306a36Sopenharmony_ci			.ops = &clk_branch_ops,
275962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
276062306a36Sopenharmony_ci		},
276162306a36Sopenharmony_ci	},
276262306a36Sopenharmony_ci};
276362306a36Sopenharmony_ci
276462306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_nss_ipq8064[] = {
276562306a36Sopenharmony_ci	{ 110000000, P_PLL18, 1, 1, 5 },
276662306a36Sopenharmony_ci	{ 275000000, P_PLL18, 2, 0, 0 },
276762306a36Sopenharmony_ci	{ 550000000, P_PLL18, 1, 0, 0 },
276862306a36Sopenharmony_ci	{ 733000000, P_PLL18, 1, 0, 0 },
276962306a36Sopenharmony_ci	{ }
277062306a36Sopenharmony_ci};
277162306a36Sopenharmony_ci
277262306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_nss_ipq8065[] = {
277362306a36Sopenharmony_ci	{ 110000000, P_PLL18, 1, 1, 5 },
277462306a36Sopenharmony_ci	{ 275000000, P_PLL18, 2, 0, 0 },
277562306a36Sopenharmony_ci	{ 600000000, P_PLL18, 1, 0, 0 },
277662306a36Sopenharmony_ci	{ 800000000, P_PLL18, 1, 0, 0 },
277762306a36Sopenharmony_ci	{ }
277862306a36Sopenharmony_ci};
277962306a36Sopenharmony_ci
278062306a36Sopenharmony_cistatic struct clk_dyn_rcg ubi32_core1_src_clk = {
278162306a36Sopenharmony_ci	.ns_reg[0] = 0x3d2c,
278262306a36Sopenharmony_ci	.ns_reg[1] = 0x3d30,
278362306a36Sopenharmony_ci	.md_reg[0] = 0x3d24,
278462306a36Sopenharmony_ci	.md_reg[1] = 0x3d28,
278562306a36Sopenharmony_ci	.bank_reg = 0x3d20,
278662306a36Sopenharmony_ci	.mn[0] = {
278762306a36Sopenharmony_ci		.mnctr_en_bit = 8,
278862306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
278962306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
279062306a36Sopenharmony_ci		.n_val_shift = 16,
279162306a36Sopenharmony_ci		.m_val_shift = 16,
279262306a36Sopenharmony_ci		.width = 8,
279362306a36Sopenharmony_ci	},
279462306a36Sopenharmony_ci	.mn[1] = {
279562306a36Sopenharmony_ci		.mnctr_en_bit = 8,
279662306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
279762306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
279862306a36Sopenharmony_ci		.n_val_shift = 16,
279962306a36Sopenharmony_ci		.m_val_shift = 16,
280062306a36Sopenharmony_ci		.width = 8,
280162306a36Sopenharmony_ci	},
280262306a36Sopenharmony_ci	.s[0] = {
280362306a36Sopenharmony_ci		.src_sel_shift = 0,
280462306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
280562306a36Sopenharmony_ci	},
280662306a36Sopenharmony_ci	.s[1] = {
280762306a36Sopenharmony_ci		.src_sel_shift = 0,
280862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
280962306a36Sopenharmony_ci	},
281062306a36Sopenharmony_ci	.p[0] = {
281162306a36Sopenharmony_ci		.pre_div_shift = 3,
281262306a36Sopenharmony_ci		.pre_div_width = 2,
281362306a36Sopenharmony_ci	},
281462306a36Sopenharmony_ci	.p[1] = {
281562306a36Sopenharmony_ci		.pre_div_shift = 3,
281662306a36Sopenharmony_ci		.pre_div_width = 2,
281762306a36Sopenharmony_ci	},
281862306a36Sopenharmony_ci	.mux_sel_bit = 0,
281962306a36Sopenharmony_ci	/* nss freq table is selected based on the SoC compatible */
282062306a36Sopenharmony_ci	.clkr = {
282162306a36Sopenharmony_ci		.enable_reg = 0x3d20,
282262306a36Sopenharmony_ci		.enable_mask = BIT(1),
282362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
282462306a36Sopenharmony_ci			.name = "ubi32_core1_src_clk",
282562306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
282662306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
282762306a36Sopenharmony_ci			.ops = &clk_dyn_rcg_ops,
282862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
282962306a36Sopenharmony_ci		},
283062306a36Sopenharmony_ci	},
283162306a36Sopenharmony_ci};
283262306a36Sopenharmony_ci
283362306a36Sopenharmony_cistatic struct clk_dyn_rcg ubi32_core2_src_clk = {
283462306a36Sopenharmony_ci	.ns_reg[0] = 0x3d4c,
283562306a36Sopenharmony_ci	.ns_reg[1] = 0x3d50,
283662306a36Sopenharmony_ci	.md_reg[0] = 0x3d44,
283762306a36Sopenharmony_ci	.md_reg[1] = 0x3d48,
283862306a36Sopenharmony_ci	.bank_reg = 0x3d40,
283962306a36Sopenharmony_ci	.mn[0] = {
284062306a36Sopenharmony_ci		.mnctr_en_bit = 8,
284162306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
284262306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
284362306a36Sopenharmony_ci		.n_val_shift = 16,
284462306a36Sopenharmony_ci		.m_val_shift = 16,
284562306a36Sopenharmony_ci		.width = 8,
284662306a36Sopenharmony_ci	},
284762306a36Sopenharmony_ci	.mn[1] = {
284862306a36Sopenharmony_ci		.mnctr_en_bit = 8,
284962306a36Sopenharmony_ci		.mnctr_reset_bit = 7,
285062306a36Sopenharmony_ci		.mnctr_mode_shift = 5,
285162306a36Sopenharmony_ci		.n_val_shift = 16,
285262306a36Sopenharmony_ci		.m_val_shift = 16,
285362306a36Sopenharmony_ci		.width = 8,
285462306a36Sopenharmony_ci	},
285562306a36Sopenharmony_ci	.s[0] = {
285662306a36Sopenharmony_ci		.src_sel_shift = 0,
285762306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
285862306a36Sopenharmony_ci	},
285962306a36Sopenharmony_ci	.s[1] = {
286062306a36Sopenharmony_ci		.src_sel_shift = 0,
286162306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
286262306a36Sopenharmony_ci	},
286362306a36Sopenharmony_ci	.p[0] = {
286462306a36Sopenharmony_ci		.pre_div_shift = 3,
286562306a36Sopenharmony_ci		.pre_div_width = 2,
286662306a36Sopenharmony_ci	},
286762306a36Sopenharmony_ci	.p[1] = {
286862306a36Sopenharmony_ci		.pre_div_shift = 3,
286962306a36Sopenharmony_ci		.pre_div_width = 2,
287062306a36Sopenharmony_ci	},
287162306a36Sopenharmony_ci	.mux_sel_bit = 0,
287262306a36Sopenharmony_ci	/* nss freq table is selected based on the SoC compatible */
287362306a36Sopenharmony_ci	.clkr = {
287462306a36Sopenharmony_ci		.enable_reg = 0x3d40,
287562306a36Sopenharmony_ci		.enable_mask = BIT(1),
287662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
287762306a36Sopenharmony_ci			.name = "ubi32_core2_src_clk",
287862306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
287962306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
288062306a36Sopenharmony_ci			.ops = &clk_dyn_rcg_ops,
288162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
288262306a36Sopenharmony_ci		},
288362306a36Sopenharmony_ci	},
288462306a36Sopenharmony_ci};
288562306a36Sopenharmony_ci
288662306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_ce5_core[] = {
288762306a36Sopenharmony_ci	{ 150000000, P_PLL3, 8, 1, 1 },
288862306a36Sopenharmony_ci	{ 213200000, P_PLL11, 5, 1, 1 },
288962306a36Sopenharmony_ci	{ }
289062306a36Sopenharmony_ci};
289162306a36Sopenharmony_ci
289262306a36Sopenharmony_cistatic struct clk_dyn_rcg ce5_core_src = {
289362306a36Sopenharmony_ci	.ns_reg[0] = 0x36C4,
289462306a36Sopenharmony_ci	.ns_reg[1] = 0x36C8,
289562306a36Sopenharmony_ci	.bank_reg = 0x36C0,
289662306a36Sopenharmony_ci	.s[0] = {
289762306a36Sopenharmony_ci		.src_sel_shift = 0,
289862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll3_pll0_pll14_pll18_pll11_map,
289962306a36Sopenharmony_ci	},
290062306a36Sopenharmony_ci	.s[1] = {
290162306a36Sopenharmony_ci		.src_sel_shift = 0,
290262306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll3_pll0_pll14_pll18_pll11_map,
290362306a36Sopenharmony_ci	},
290462306a36Sopenharmony_ci	.p[0] = {
290562306a36Sopenharmony_ci		.pre_div_shift = 3,
290662306a36Sopenharmony_ci		.pre_div_width = 4,
290762306a36Sopenharmony_ci	},
290862306a36Sopenharmony_ci	.p[1] = {
290962306a36Sopenharmony_ci		.pre_div_shift = 3,
291062306a36Sopenharmony_ci		.pre_div_width = 4,
291162306a36Sopenharmony_ci	},
291262306a36Sopenharmony_ci	.mux_sel_bit = 0,
291362306a36Sopenharmony_ci	.freq_tbl = clk_tbl_ce5_core,
291462306a36Sopenharmony_ci	.clkr = {
291562306a36Sopenharmony_ci		.enable_reg = 0x36C0,
291662306a36Sopenharmony_ci		.enable_mask = BIT(1),
291762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
291862306a36Sopenharmony_ci			.name = "ce5_core_src",
291962306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll3_pll0_pll14_pll18_pll11,
292062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll3_pll0_pll14_pll18_pll11),
292162306a36Sopenharmony_ci			.ops = &clk_dyn_rcg_ops,
292262306a36Sopenharmony_ci		},
292362306a36Sopenharmony_ci	},
292462306a36Sopenharmony_ci};
292562306a36Sopenharmony_ci
292662306a36Sopenharmony_cistatic struct clk_branch ce5_core_clk = {
292762306a36Sopenharmony_ci	.halt_reg = 0x2FDC,
292862306a36Sopenharmony_ci	.halt_bit = 5,
292962306a36Sopenharmony_ci	.hwcg_reg = 0x36CC,
293062306a36Sopenharmony_ci	.hwcg_bit = 6,
293162306a36Sopenharmony_ci	.clkr = {
293262306a36Sopenharmony_ci		.enable_reg = 0x36CC,
293362306a36Sopenharmony_ci		.enable_mask = BIT(4),
293462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
293562306a36Sopenharmony_ci			.name = "ce5_core_clk",
293662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
293762306a36Sopenharmony_ci				&ce5_core_src.clkr.hw,
293862306a36Sopenharmony_ci			},
293962306a36Sopenharmony_ci			.num_parents = 1,
294062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
294162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
294262306a36Sopenharmony_ci		},
294362306a36Sopenharmony_ci	},
294462306a36Sopenharmony_ci};
294562306a36Sopenharmony_ci
294662306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_ce5_a_clk[] = {
294762306a36Sopenharmony_ci	{ 160000000, P_PLL0, 5, 1, 1 },
294862306a36Sopenharmony_ci	{ 213200000, P_PLL11, 5, 1, 1 },
294962306a36Sopenharmony_ci	{ }
295062306a36Sopenharmony_ci};
295162306a36Sopenharmony_ci
295262306a36Sopenharmony_cistatic struct clk_dyn_rcg ce5_a_clk_src = {
295362306a36Sopenharmony_ci	.ns_reg[0] = 0x3d84,
295462306a36Sopenharmony_ci	.ns_reg[1] = 0x3d88,
295562306a36Sopenharmony_ci	.bank_reg = 0x3d80,
295662306a36Sopenharmony_ci	.s[0] = {
295762306a36Sopenharmony_ci		.src_sel_shift = 0,
295862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll0_pll14_pll18_pll11_map,
295962306a36Sopenharmony_ci	},
296062306a36Sopenharmony_ci	.s[1] = {
296162306a36Sopenharmony_ci		.src_sel_shift = 0,
296262306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll0_pll14_pll18_pll11_map,
296362306a36Sopenharmony_ci	},
296462306a36Sopenharmony_ci	.p[0] = {
296562306a36Sopenharmony_ci		.pre_div_shift = 3,
296662306a36Sopenharmony_ci		.pre_div_width = 4,
296762306a36Sopenharmony_ci	},
296862306a36Sopenharmony_ci	.p[1] = {
296962306a36Sopenharmony_ci		.pre_div_shift = 3,
297062306a36Sopenharmony_ci		.pre_div_width = 4,
297162306a36Sopenharmony_ci	},
297262306a36Sopenharmony_ci	.mux_sel_bit = 0,
297362306a36Sopenharmony_ci	.freq_tbl = clk_tbl_ce5_a_clk,
297462306a36Sopenharmony_ci	.clkr = {
297562306a36Sopenharmony_ci		.enable_reg = 0x3d80,
297662306a36Sopenharmony_ci		.enable_mask = BIT(1),
297762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
297862306a36Sopenharmony_ci			.name = "ce5_a_clk_src",
297962306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll0_pll14_pll18_pll11,
298062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0_pll14_pll18_pll11),
298162306a36Sopenharmony_ci			.ops = &clk_dyn_rcg_ops,
298262306a36Sopenharmony_ci		},
298362306a36Sopenharmony_ci	},
298462306a36Sopenharmony_ci};
298562306a36Sopenharmony_ci
298662306a36Sopenharmony_cistatic struct clk_branch ce5_a_clk = {
298762306a36Sopenharmony_ci	.halt_reg = 0x3c20,
298862306a36Sopenharmony_ci	.halt_bit = 12,
298962306a36Sopenharmony_ci	.hwcg_reg = 0x3d8c,
299062306a36Sopenharmony_ci	.hwcg_bit = 6,
299162306a36Sopenharmony_ci	.clkr = {
299262306a36Sopenharmony_ci		.enable_reg = 0x3d8c,
299362306a36Sopenharmony_ci		.enable_mask = BIT(4),
299462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
299562306a36Sopenharmony_ci			.name = "ce5_a_clk",
299662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
299762306a36Sopenharmony_ci				&ce5_a_clk_src.clkr.hw,
299862306a36Sopenharmony_ci			},
299962306a36Sopenharmony_ci			.num_parents = 1,
300062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
300162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
300262306a36Sopenharmony_ci		},
300362306a36Sopenharmony_ci	},
300462306a36Sopenharmony_ci};
300562306a36Sopenharmony_ci
300662306a36Sopenharmony_cistatic const struct freq_tbl clk_tbl_ce5_h_clk[] = {
300762306a36Sopenharmony_ci	{ 160000000, P_PLL0, 5, 1, 1 },
300862306a36Sopenharmony_ci	{ 213200000, P_PLL11, 5, 1, 1 },
300962306a36Sopenharmony_ci	{ }
301062306a36Sopenharmony_ci};
301162306a36Sopenharmony_ci
301262306a36Sopenharmony_cistatic struct clk_dyn_rcg ce5_h_clk_src = {
301362306a36Sopenharmony_ci	.ns_reg[0] = 0x3c64,
301462306a36Sopenharmony_ci	.ns_reg[1] = 0x3c68,
301562306a36Sopenharmony_ci	.bank_reg = 0x3c60,
301662306a36Sopenharmony_ci	.s[0] = {
301762306a36Sopenharmony_ci		.src_sel_shift = 0,
301862306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll0_pll14_pll18_pll11_map,
301962306a36Sopenharmony_ci	},
302062306a36Sopenharmony_ci	.s[1] = {
302162306a36Sopenharmony_ci		.src_sel_shift = 0,
302262306a36Sopenharmony_ci		.parent_map = gcc_pxo_pll8_pll0_pll14_pll18_pll11_map,
302362306a36Sopenharmony_ci	},
302462306a36Sopenharmony_ci	.p[0] = {
302562306a36Sopenharmony_ci		.pre_div_shift = 3,
302662306a36Sopenharmony_ci		.pre_div_width = 4,
302762306a36Sopenharmony_ci	},
302862306a36Sopenharmony_ci	.p[1] = {
302962306a36Sopenharmony_ci		.pre_div_shift = 3,
303062306a36Sopenharmony_ci		.pre_div_width = 4,
303162306a36Sopenharmony_ci	},
303262306a36Sopenharmony_ci	.mux_sel_bit = 0,
303362306a36Sopenharmony_ci	.freq_tbl = clk_tbl_ce5_h_clk,
303462306a36Sopenharmony_ci	.clkr = {
303562306a36Sopenharmony_ci		.enable_reg = 0x3c60,
303662306a36Sopenharmony_ci		.enable_mask = BIT(1),
303762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
303862306a36Sopenharmony_ci			.name = "ce5_h_clk_src",
303962306a36Sopenharmony_ci			.parent_data = gcc_pxo_pll8_pll0_pll14_pll18_pll11,
304062306a36Sopenharmony_ci			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0_pll14_pll18_pll11),
304162306a36Sopenharmony_ci			.ops = &clk_dyn_rcg_ops,
304262306a36Sopenharmony_ci		},
304362306a36Sopenharmony_ci	},
304462306a36Sopenharmony_ci};
304562306a36Sopenharmony_ci
304662306a36Sopenharmony_cistatic struct clk_branch ce5_h_clk = {
304762306a36Sopenharmony_ci	.halt_reg = 0x3c20,
304862306a36Sopenharmony_ci	.halt_bit = 11,
304962306a36Sopenharmony_ci	.hwcg_reg = 0x3c6c,
305062306a36Sopenharmony_ci	.hwcg_bit = 6,
305162306a36Sopenharmony_ci	.clkr = {
305262306a36Sopenharmony_ci		.enable_reg = 0x3c6c,
305362306a36Sopenharmony_ci		.enable_mask = BIT(4),
305462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
305562306a36Sopenharmony_ci			.name = "ce5_h_clk",
305662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
305762306a36Sopenharmony_ci				&ce5_h_clk_src.clkr.hw,
305862306a36Sopenharmony_ci			},
305962306a36Sopenharmony_ci			.num_parents = 1,
306062306a36Sopenharmony_ci			.ops = &clk_branch_ops,
306162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
306262306a36Sopenharmony_ci		},
306362306a36Sopenharmony_ci	},
306462306a36Sopenharmony_ci};
306562306a36Sopenharmony_ci
306662306a36Sopenharmony_cistatic struct clk_regmap *gcc_ipq806x_clks[] = {
306762306a36Sopenharmony_ci	[PLL0] = &pll0.clkr,
306862306a36Sopenharmony_ci	[PLL0_VOTE] = &pll0_vote,
306962306a36Sopenharmony_ci	[PLL3] = &pll3.clkr,
307062306a36Sopenharmony_ci	[PLL4_VOTE] = &pll4_vote,
307162306a36Sopenharmony_ci	[PLL8] = &pll8.clkr,
307262306a36Sopenharmony_ci	[PLL8_VOTE] = &pll8_vote,
307362306a36Sopenharmony_ci	[PLL11] = &pll11.clkr,
307462306a36Sopenharmony_ci	[PLL14] = &pll14.clkr,
307562306a36Sopenharmony_ci	[PLL14_VOTE] = &pll14_vote,
307662306a36Sopenharmony_ci	[PLL18] = &pll18.clkr,
307762306a36Sopenharmony_ci	[GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
307862306a36Sopenharmony_ci	[GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
307962306a36Sopenharmony_ci	[GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
308062306a36Sopenharmony_ci	[GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
308162306a36Sopenharmony_ci	[GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
308262306a36Sopenharmony_ci	[GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
308362306a36Sopenharmony_ci	[GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
308462306a36Sopenharmony_ci	[GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
308562306a36Sopenharmony_ci	[GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
308662306a36Sopenharmony_ci	[GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
308762306a36Sopenharmony_ci	[GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
308862306a36Sopenharmony_ci	[GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
308962306a36Sopenharmony_ci	[GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
309062306a36Sopenharmony_ci	[GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
309162306a36Sopenharmony_ci	[GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
309262306a36Sopenharmony_ci	[GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
309362306a36Sopenharmony_ci	[GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
309462306a36Sopenharmony_ci	[GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
309562306a36Sopenharmony_ci	[GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
309662306a36Sopenharmony_ci	[GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
309762306a36Sopenharmony_ci	[GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
309862306a36Sopenharmony_ci	[GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
309962306a36Sopenharmony_ci	[GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
310062306a36Sopenharmony_ci	[GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
310162306a36Sopenharmony_ci	[GP0_SRC] = &gp0_src.clkr,
310262306a36Sopenharmony_ci	[GP0_CLK] = &gp0_clk.clkr,
310362306a36Sopenharmony_ci	[GP1_SRC] = &gp1_src.clkr,
310462306a36Sopenharmony_ci	[GP1_CLK] = &gp1_clk.clkr,
310562306a36Sopenharmony_ci	[GP2_SRC] = &gp2_src.clkr,
310662306a36Sopenharmony_ci	[GP2_CLK] = &gp2_clk.clkr,
310762306a36Sopenharmony_ci	[PMEM_A_CLK] = &pmem_clk.clkr,
310862306a36Sopenharmony_ci	[PRNG_SRC] = &prng_src.clkr,
310962306a36Sopenharmony_ci	[PRNG_CLK] = &prng_clk.clkr,
311062306a36Sopenharmony_ci	[SDC1_SRC] = &sdc1_src.clkr,
311162306a36Sopenharmony_ci	[SDC1_CLK] = &sdc1_clk.clkr,
311262306a36Sopenharmony_ci	[SDC3_SRC] = &sdc3_src.clkr,
311362306a36Sopenharmony_ci	[SDC3_CLK] = &sdc3_clk.clkr,
311462306a36Sopenharmony_ci	[TSIF_REF_SRC] = &tsif_ref_src.clkr,
311562306a36Sopenharmony_ci	[TSIF_REF_CLK] = &tsif_ref_clk.clkr,
311662306a36Sopenharmony_ci	[DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
311762306a36Sopenharmony_ci	[GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
311862306a36Sopenharmony_ci	[GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
311962306a36Sopenharmony_ci	[GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
312062306a36Sopenharmony_ci	[GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
312162306a36Sopenharmony_ci	[GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
312262306a36Sopenharmony_ci	[GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
312362306a36Sopenharmony_ci	[TSIF_H_CLK] = &tsif_h_clk.clkr,
312462306a36Sopenharmony_ci	[SDC1_H_CLK] = &sdc1_h_clk.clkr,
312562306a36Sopenharmony_ci	[SDC3_H_CLK] = &sdc3_h_clk.clkr,
312662306a36Sopenharmony_ci	[ADM0_CLK] = &adm0_clk.clkr,
312762306a36Sopenharmony_ci	[ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
312862306a36Sopenharmony_ci	[PCIE_A_CLK] = &pcie_a_clk.clkr,
312962306a36Sopenharmony_ci	[PCIE_AUX_CLK] = &pcie_aux_clk.clkr,
313062306a36Sopenharmony_ci	[PCIE_H_CLK] = &pcie_h_clk.clkr,
313162306a36Sopenharmony_ci	[PCIE_PHY_CLK] = &pcie_phy_clk.clkr,
313262306a36Sopenharmony_ci	[SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr,
313362306a36Sopenharmony_ci	[PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
313462306a36Sopenharmony_ci	[PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
313562306a36Sopenharmony_ci	[PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
313662306a36Sopenharmony_ci	[RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
313762306a36Sopenharmony_ci	[SATA_H_CLK] = &sata_h_clk.clkr,
313862306a36Sopenharmony_ci	[SATA_CLK_SRC] = &sata_ref_src.clkr,
313962306a36Sopenharmony_ci	[SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr,
314062306a36Sopenharmony_ci	[SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr,
314162306a36Sopenharmony_ci	[SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr,
314262306a36Sopenharmony_ci	[SATA_A_CLK] = &sata_a_clk.clkr,
314362306a36Sopenharmony_ci	[SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr,
314462306a36Sopenharmony_ci	[PCIE_ALT_REF_SRC] = &pcie_ref_src.clkr,
314562306a36Sopenharmony_ci	[PCIE_ALT_REF_CLK] = &pcie_ref_src_clk.clkr,
314662306a36Sopenharmony_ci	[PCIE_1_A_CLK] = &pcie1_a_clk.clkr,
314762306a36Sopenharmony_ci	[PCIE_1_AUX_CLK] = &pcie1_aux_clk.clkr,
314862306a36Sopenharmony_ci	[PCIE_1_H_CLK] = &pcie1_h_clk.clkr,
314962306a36Sopenharmony_ci	[PCIE_1_PHY_CLK] = &pcie1_phy_clk.clkr,
315062306a36Sopenharmony_ci	[PCIE_1_ALT_REF_SRC] = &pcie1_ref_src.clkr,
315162306a36Sopenharmony_ci	[PCIE_1_ALT_REF_CLK] = &pcie1_ref_src_clk.clkr,
315262306a36Sopenharmony_ci	[PCIE_2_A_CLK] = &pcie2_a_clk.clkr,
315362306a36Sopenharmony_ci	[PCIE_2_AUX_CLK] = &pcie2_aux_clk.clkr,
315462306a36Sopenharmony_ci	[PCIE_2_H_CLK] = &pcie2_h_clk.clkr,
315562306a36Sopenharmony_ci	[PCIE_2_PHY_CLK] = &pcie2_phy_clk.clkr,
315662306a36Sopenharmony_ci	[PCIE_2_ALT_REF_SRC] = &pcie2_ref_src.clkr,
315762306a36Sopenharmony_ci	[PCIE_2_ALT_REF_CLK] = &pcie2_ref_src_clk.clkr,
315862306a36Sopenharmony_ci	[USB30_MASTER_SRC] = &usb30_master_clk_src.clkr,
315962306a36Sopenharmony_ci	[USB30_0_MASTER_CLK] = &usb30_0_branch_clk.clkr,
316062306a36Sopenharmony_ci	[USB30_1_MASTER_CLK] = &usb30_1_branch_clk.clkr,
316162306a36Sopenharmony_ci	[USB30_UTMI_SRC] = &usb30_utmi_clk.clkr,
316262306a36Sopenharmony_ci	[USB30_0_UTMI_CLK] = &usb30_0_utmi_clk_ctl.clkr,
316362306a36Sopenharmony_ci	[USB30_1_UTMI_CLK] = &usb30_1_utmi_clk_ctl.clkr,
316462306a36Sopenharmony_ci	[USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
316562306a36Sopenharmony_ci	[USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_clk_src.clkr,
316662306a36Sopenharmony_ci	[USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
316762306a36Sopenharmony_ci	[USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
316862306a36Sopenharmony_ci	[USB_FS1_XCVR_SRC] = &usb_fs1_xcvr_clk_src.clkr,
316962306a36Sopenharmony_ci	[USB_FS1_XCVR_CLK] = &usb_fs1_xcvr_clk.clkr,
317062306a36Sopenharmony_ci	[USB_FS1_SYSTEM_CLK] = &usb_fs1_sys_clk.clkr,
317162306a36Sopenharmony_ci	[EBI2_CLK] = &ebi2_clk.clkr,
317262306a36Sopenharmony_ci	[EBI2_AON_CLK] = &ebi2_aon_clk.clkr,
317362306a36Sopenharmony_ci	[GMAC_CORE1_CLK_SRC] = &gmac_core1_src.clkr,
317462306a36Sopenharmony_ci	[GMAC_CORE1_CLK] = &gmac_core1_clk.clkr,
317562306a36Sopenharmony_ci	[GMAC_CORE2_CLK_SRC] = &gmac_core2_src.clkr,
317662306a36Sopenharmony_ci	[GMAC_CORE2_CLK] = &gmac_core2_clk.clkr,
317762306a36Sopenharmony_ci	[GMAC_CORE3_CLK_SRC] = &gmac_core3_src.clkr,
317862306a36Sopenharmony_ci	[GMAC_CORE3_CLK] = &gmac_core3_clk.clkr,
317962306a36Sopenharmony_ci	[GMAC_CORE4_CLK_SRC] = &gmac_core4_src.clkr,
318062306a36Sopenharmony_ci	[GMAC_CORE4_CLK] = &gmac_core4_clk.clkr,
318162306a36Sopenharmony_ci	[UBI32_CORE1_CLK_SRC] = &ubi32_core1_src_clk.clkr,
318262306a36Sopenharmony_ci	[UBI32_CORE2_CLK_SRC] = &ubi32_core2_src_clk.clkr,
318362306a36Sopenharmony_ci	[NSSTCM_CLK_SRC] = &nss_tcm_src.clkr,
318462306a36Sopenharmony_ci	[NSSTCM_CLK] = &nss_tcm_clk.clkr,
318562306a36Sopenharmony_ci	[PLL9] = &hfpll0.clkr,
318662306a36Sopenharmony_ci	[PLL10] = &hfpll1.clkr,
318762306a36Sopenharmony_ci	[PLL12] = &hfpll_l2.clkr,
318862306a36Sopenharmony_ci	[CE5_A_CLK_SRC] = &ce5_a_clk_src.clkr,
318962306a36Sopenharmony_ci	[CE5_A_CLK] = &ce5_a_clk.clkr,
319062306a36Sopenharmony_ci	[CE5_H_CLK_SRC] = &ce5_h_clk_src.clkr,
319162306a36Sopenharmony_ci	[CE5_H_CLK] = &ce5_h_clk.clkr,
319262306a36Sopenharmony_ci	[CE5_CORE_CLK_SRC] = &ce5_core_src.clkr,
319362306a36Sopenharmony_ci	[CE5_CORE_CLK] = &ce5_core_clk.clkr,
319462306a36Sopenharmony_ci};
319562306a36Sopenharmony_ci
319662306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_ipq806x_resets[] = {
319762306a36Sopenharmony_ci	[QDSS_STM_RESET] = { 0x2060, 6 },
319862306a36Sopenharmony_ci	[AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
319962306a36Sopenharmony_ci	[AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
320062306a36Sopenharmony_ci	[AFAB_SMPSS_M0_RESET] = { 0x20b8, 0 },
320162306a36Sopenharmony_ci	[AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
320262306a36Sopenharmony_ci	[AFAB_EBI1_CH1_RESET] = { 0x20c4, 7 },
320362306a36Sopenharmony_ci	[SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
320462306a36Sopenharmony_ci	[SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
320562306a36Sopenharmony_ci	[SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
320662306a36Sopenharmony_ci	[ADM0_C2_RESET] = { 0x220c, 4 },
320762306a36Sopenharmony_ci	[ADM0_C1_RESET] = { 0x220c, 3 },
320862306a36Sopenharmony_ci	[ADM0_C0_RESET] = { 0x220c, 2 },
320962306a36Sopenharmony_ci	[ADM0_PBUS_RESET] = { 0x220c, 1 },
321062306a36Sopenharmony_ci	[ADM0_RESET] = { 0x220c, 0 },
321162306a36Sopenharmony_ci	[QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
321262306a36Sopenharmony_ci	[QDSS_POR_RESET] = { 0x2260, 4 },
321362306a36Sopenharmony_ci	[QDSS_TSCTR_RESET] = { 0x2260, 3 },
321462306a36Sopenharmony_ci	[QDSS_HRESET_RESET] = { 0x2260, 2 },
321562306a36Sopenharmony_ci	[QDSS_AXI_RESET] = { 0x2260, 1 },
321662306a36Sopenharmony_ci	[QDSS_DBG_RESET] = { 0x2260, 0 },
321762306a36Sopenharmony_ci	[SFAB_PCIE_M_RESET] = { 0x22d8, 1 },
321862306a36Sopenharmony_ci	[SFAB_PCIE_S_RESET] = { 0x22d8, 0 },
321962306a36Sopenharmony_ci	[PCIE_EXT_RESET] = { 0x22dc, 6 },
322062306a36Sopenharmony_ci	[PCIE_PHY_RESET] = { 0x22dc, 5 },
322162306a36Sopenharmony_ci	[PCIE_PCI_RESET] = { 0x22dc, 4 },
322262306a36Sopenharmony_ci	[PCIE_POR_RESET] = { 0x22dc, 3 },
322362306a36Sopenharmony_ci	[PCIE_HCLK_RESET] = { 0x22dc, 2 },
322462306a36Sopenharmony_ci	[PCIE_ACLK_RESET] = { 0x22dc, 0 },
322562306a36Sopenharmony_ci	[SFAB_LPASS_RESET] = { 0x23a0, 7 },
322662306a36Sopenharmony_ci	[SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
322762306a36Sopenharmony_ci	[AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
322862306a36Sopenharmony_ci	[AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
322962306a36Sopenharmony_ci	[SFAB_SATA_S_RESET] = { 0x2480, 7 },
323062306a36Sopenharmony_ci	[SFAB_DFAB_M_RESET] = { 0x2500, 7 },
323162306a36Sopenharmony_ci	[DFAB_SFAB_M_RESET] = { 0x2520, 7 },
323262306a36Sopenharmony_ci	[DFAB_SWAY0_RESET] = { 0x2540, 7 },
323362306a36Sopenharmony_ci	[DFAB_SWAY1_RESET] = { 0x2544, 7 },
323462306a36Sopenharmony_ci	[DFAB_ARB0_RESET] = { 0x2560, 7 },
323562306a36Sopenharmony_ci	[DFAB_ARB1_RESET] = { 0x2564, 7 },
323662306a36Sopenharmony_ci	[PPSS_PROC_RESET] = { 0x2594, 1 },
323762306a36Sopenharmony_ci	[PPSS_RESET] = { 0x2594, 0 },
323862306a36Sopenharmony_ci	[DMA_BAM_RESET] = { 0x25c0, 7 },
323962306a36Sopenharmony_ci	[SPS_TIC_H_RESET] = { 0x2600, 7 },
324062306a36Sopenharmony_ci	[SFAB_CFPB_M_RESET] = { 0x2680, 7 },
324162306a36Sopenharmony_ci	[SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
324262306a36Sopenharmony_ci	[TSIF_H_RESET] = { 0x2700, 7 },
324362306a36Sopenharmony_ci	[CE1_H_RESET] = { 0x2720, 7 },
324462306a36Sopenharmony_ci	[CE1_CORE_RESET] = { 0x2724, 7 },
324562306a36Sopenharmony_ci	[CE1_SLEEP_RESET] = { 0x2728, 7 },
324662306a36Sopenharmony_ci	[CE2_H_RESET] = { 0x2740, 7 },
324762306a36Sopenharmony_ci	[CE2_CORE_RESET] = { 0x2744, 7 },
324862306a36Sopenharmony_ci	[SFAB_SFPB_M_RESET] = { 0x2780, 7 },
324962306a36Sopenharmony_ci	[SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
325062306a36Sopenharmony_ci	[RPM_PROC_RESET] = { 0x27c0, 7 },
325162306a36Sopenharmony_ci	[PMIC_SSBI2_RESET] = { 0x280c, 12 },
325262306a36Sopenharmony_ci	[SDC1_RESET] = { 0x2830, 0 },
325362306a36Sopenharmony_ci	[SDC2_RESET] = { 0x2850, 0 },
325462306a36Sopenharmony_ci	[SDC3_RESET] = { 0x2870, 0 },
325562306a36Sopenharmony_ci	[SDC4_RESET] = { 0x2890, 0 },
325662306a36Sopenharmony_ci	[USB_HS1_RESET] = { 0x2910, 0 },
325762306a36Sopenharmony_ci	[USB_HSIC_RESET] = { 0x2934, 0 },
325862306a36Sopenharmony_ci	[USB_FS1_XCVR_RESET] = { 0x2974, 1 },
325962306a36Sopenharmony_ci	[USB_FS1_RESET] = { 0x2974, 0 },
326062306a36Sopenharmony_ci	[GSBI1_RESET] = { 0x29dc, 0 },
326162306a36Sopenharmony_ci	[GSBI2_RESET] = { 0x29fc, 0 },
326262306a36Sopenharmony_ci	[GSBI3_RESET] = { 0x2a1c, 0 },
326362306a36Sopenharmony_ci	[GSBI4_RESET] = { 0x2a3c, 0 },
326462306a36Sopenharmony_ci	[GSBI5_RESET] = { 0x2a5c, 0 },
326562306a36Sopenharmony_ci	[GSBI6_RESET] = { 0x2a7c, 0 },
326662306a36Sopenharmony_ci	[GSBI7_RESET] = { 0x2a9c, 0 },
326762306a36Sopenharmony_ci	[SPDM_RESET] = { 0x2b6c, 0 },
326862306a36Sopenharmony_ci	[SEC_CTRL_RESET] = { 0x2b80, 7 },
326962306a36Sopenharmony_ci	[TLMM_H_RESET] = { 0x2ba0, 7 },
327062306a36Sopenharmony_ci	[SFAB_SATA_M_RESET] = { 0x2c18, 0 },
327162306a36Sopenharmony_ci	[SATA_RESET] = { 0x2c1c, 0 },
327262306a36Sopenharmony_ci	[TSSC_RESET] = { 0x2ca0, 7 },
327362306a36Sopenharmony_ci	[PDM_RESET] = { 0x2cc0, 12 },
327462306a36Sopenharmony_ci	[MPM_H_RESET] = { 0x2da0, 7 },
327562306a36Sopenharmony_ci	[MPM_RESET] = { 0x2da4, 0 },
327662306a36Sopenharmony_ci	[SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
327762306a36Sopenharmony_ci	[PRNG_RESET] = { 0x2e80, 12 },
327862306a36Sopenharmony_ci	[SFAB_CE3_M_RESET] = { 0x36c8, 1 },
327962306a36Sopenharmony_ci	[SFAB_CE3_S_RESET] = { 0x36c8, 0 },
328062306a36Sopenharmony_ci	[CE3_SLEEP_RESET] = { 0x36d0, 7 },
328162306a36Sopenharmony_ci	[PCIE_1_M_RESET] = { 0x3a98, 1 },
328262306a36Sopenharmony_ci	[PCIE_1_S_RESET] = { 0x3a98, 0 },
328362306a36Sopenharmony_ci	[PCIE_1_EXT_RESET] = { 0x3a9c, 6 },
328462306a36Sopenharmony_ci	[PCIE_1_PHY_RESET] = { 0x3a9c, 5 },
328562306a36Sopenharmony_ci	[PCIE_1_PCI_RESET] = { 0x3a9c, 4 },
328662306a36Sopenharmony_ci	[PCIE_1_POR_RESET] = { 0x3a9c, 3 },
328762306a36Sopenharmony_ci	[PCIE_1_HCLK_RESET] = { 0x3a9c, 2 },
328862306a36Sopenharmony_ci	[PCIE_1_ACLK_RESET] = { 0x3a9c, 0 },
328962306a36Sopenharmony_ci	[PCIE_2_M_RESET] = { 0x3ad8, 1 },
329062306a36Sopenharmony_ci	[PCIE_2_S_RESET] = { 0x3ad8, 0 },
329162306a36Sopenharmony_ci	[PCIE_2_EXT_RESET] = { 0x3adc, 6 },
329262306a36Sopenharmony_ci	[PCIE_2_PHY_RESET] = { 0x3adc, 5 },
329362306a36Sopenharmony_ci	[PCIE_2_PCI_RESET] = { 0x3adc, 4 },
329462306a36Sopenharmony_ci	[PCIE_2_POR_RESET] = { 0x3adc, 3 },
329562306a36Sopenharmony_ci	[PCIE_2_HCLK_RESET] = { 0x3adc, 2 },
329662306a36Sopenharmony_ci	[PCIE_2_ACLK_RESET] = { 0x3adc, 0 },
329762306a36Sopenharmony_ci	[SFAB_USB30_S_RESET] = { 0x3b54, 1 },
329862306a36Sopenharmony_ci	[SFAB_USB30_M_RESET] = { 0x3b54, 0 },
329962306a36Sopenharmony_ci	[USB30_0_PORT2_HS_PHY_RESET] = { 0x3b50, 5 },
330062306a36Sopenharmony_ci	[USB30_0_MASTER_RESET] = { 0x3b50, 4 },
330162306a36Sopenharmony_ci	[USB30_0_SLEEP_RESET] = { 0x3b50, 3 },
330262306a36Sopenharmony_ci	[USB30_0_UTMI_PHY_RESET] = { 0x3b50, 2 },
330362306a36Sopenharmony_ci	[USB30_0_POWERON_RESET] = { 0x3b50, 1 },
330462306a36Sopenharmony_ci	[USB30_0_PHY_RESET] = { 0x3b50, 0 },
330562306a36Sopenharmony_ci	[USB30_1_MASTER_RESET] = { 0x3b58, 4 },
330662306a36Sopenharmony_ci	[USB30_1_SLEEP_RESET] = { 0x3b58, 3 },
330762306a36Sopenharmony_ci	[USB30_1_UTMI_PHY_RESET] = { 0x3b58, 2 },
330862306a36Sopenharmony_ci	[USB30_1_POWERON_RESET] = { 0x3b58, 1 },
330962306a36Sopenharmony_ci	[USB30_1_PHY_RESET] = { 0x3b58, 0 },
331062306a36Sopenharmony_ci	[NSSFB0_RESET] = { 0x3b60, 6 },
331162306a36Sopenharmony_ci	[NSSFB1_RESET] = { 0x3b60, 7 },
331262306a36Sopenharmony_ci	[UBI32_CORE1_CLKRST_CLAMP_RESET] = { 0x3d3c, 3},
331362306a36Sopenharmony_ci	[UBI32_CORE1_CLAMP_RESET] = { 0x3d3c, 2 },
331462306a36Sopenharmony_ci	[UBI32_CORE1_AHB_RESET] = { 0x3d3c, 1 },
331562306a36Sopenharmony_ci	[UBI32_CORE1_AXI_RESET] = { 0x3d3c, 0 },
331662306a36Sopenharmony_ci	[UBI32_CORE2_CLKRST_CLAMP_RESET] = { 0x3d5c, 3 },
331762306a36Sopenharmony_ci	[UBI32_CORE2_CLAMP_RESET] = { 0x3d5c, 2 },
331862306a36Sopenharmony_ci	[UBI32_CORE2_AHB_RESET] = { 0x3d5c, 1 },
331962306a36Sopenharmony_ci	[UBI32_CORE2_AXI_RESET] = { 0x3d5c, 0 },
332062306a36Sopenharmony_ci	[GMAC_CORE1_RESET] = { 0x3cbc, 0 },
332162306a36Sopenharmony_ci	[GMAC_CORE2_RESET] = { 0x3cdc, 0 },
332262306a36Sopenharmony_ci	[GMAC_CORE3_RESET] = { 0x3cfc, 0 },
332362306a36Sopenharmony_ci	[GMAC_CORE4_RESET] = { 0x3d1c, 0 },
332462306a36Sopenharmony_ci	[GMAC_AHB_RESET] = { 0x3e24, 0 },
332562306a36Sopenharmony_ci	[CRYPTO_ENG1_RESET] = { 0x3e00, 0},
332662306a36Sopenharmony_ci	[CRYPTO_ENG2_RESET] = { 0x3e04, 0},
332762306a36Sopenharmony_ci	[CRYPTO_ENG3_RESET] = { 0x3e08, 0},
332862306a36Sopenharmony_ci	[CRYPTO_ENG4_RESET] = { 0x3e0c, 0},
332962306a36Sopenharmony_ci	[CRYPTO_AHB_RESET] = { 0x3e10, 0},
333062306a36Sopenharmony_ci	[NSS_CH0_RST_RX_CLK_N_RESET] = { 0x3b60, 0 },
333162306a36Sopenharmony_ci	[NSS_CH0_RST_TX_CLK_N_RESET] = { 0x3b60, 1 },
333262306a36Sopenharmony_ci	[NSS_CH0_RST_RX_125M_N_RESET] = { 0x3b60, 2 },
333362306a36Sopenharmony_ci	[NSS_CH0_HW_RST_RX_125M_N_RESET] = { 0x3b60, 3 },
333462306a36Sopenharmony_ci	[NSS_CH0_RST_TX_125M_N_RESET] = { 0x3b60, 4 },
333562306a36Sopenharmony_ci	[NSS_CH1_RST_RX_CLK_N_RESET] = { 0x3b60, 5 },
333662306a36Sopenharmony_ci	[NSS_CH1_RST_TX_CLK_N_RESET] = { 0x3b60, 6 },
333762306a36Sopenharmony_ci	[NSS_CH1_RST_RX_125M_N_RESET] = { 0x3b60, 7 },
333862306a36Sopenharmony_ci	[NSS_CH1_HW_RST_RX_125M_N_RESET] = { 0x3b60, 8 },
333962306a36Sopenharmony_ci	[NSS_CH1_RST_TX_125M_N_RESET] = { 0x3b60, 9 },
334062306a36Sopenharmony_ci	[NSS_CH2_RST_RX_CLK_N_RESET] = { 0x3b60, 10 },
334162306a36Sopenharmony_ci	[NSS_CH2_RST_TX_CLK_N_RESET] = { 0x3b60, 11 },
334262306a36Sopenharmony_ci	[NSS_CH2_RST_RX_125M_N_RESET] = { 0x3b60, 12 },
334362306a36Sopenharmony_ci	[NSS_CH2_HW_RST_RX_125M_N_RESET] = { 0x3b60, 13 },
334462306a36Sopenharmony_ci	[NSS_CH2_RST_TX_125M_N_RESET] = { 0x3b60, 14 },
334562306a36Sopenharmony_ci	[NSS_CH3_RST_RX_CLK_N_RESET] = { 0x3b60, 15 },
334662306a36Sopenharmony_ci	[NSS_CH3_RST_TX_CLK_N_RESET] = { 0x3b60, 16 },
334762306a36Sopenharmony_ci	[NSS_CH3_RST_RX_125M_N_RESET] = { 0x3b60, 17 },
334862306a36Sopenharmony_ci	[NSS_CH3_HW_RST_RX_125M_N_RESET] = { 0x3b60, 18 },
334962306a36Sopenharmony_ci	[NSS_CH3_RST_TX_125M_N_RESET] = { 0x3b60, 19 },
335062306a36Sopenharmony_ci	[NSS_RST_RX_250M_125M_N_RESET] = { 0x3b60, 20 },
335162306a36Sopenharmony_ci	[NSS_RST_TX_250M_125M_N_RESET] = { 0x3b60, 21 },
335262306a36Sopenharmony_ci	[NSS_QSGMII_TXPI_RST_N_RESET] = { 0x3b60, 22 },
335362306a36Sopenharmony_ci	[NSS_QSGMII_CDR_RST_N_RESET] = { 0x3b60, 23 },
335462306a36Sopenharmony_ci	[NSS_SGMII2_CDR_RST_N_RESET] = { 0x3b60, 24 },
335562306a36Sopenharmony_ci	[NSS_SGMII3_CDR_RST_N_RESET] = { 0x3b60, 25 },
335662306a36Sopenharmony_ci	[NSS_CAL_PRBS_RST_N_RESET] = { 0x3b60, 26 },
335762306a36Sopenharmony_ci	[NSS_LCKDT_RST_N_RESET] = { 0x3b60, 27 },
335862306a36Sopenharmony_ci	[NSS_SRDS_N_RESET] = { 0x3b60, 28 },
335962306a36Sopenharmony_ci};
336062306a36Sopenharmony_ci
336162306a36Sopenharmony_cistatic const struct regmap_config gcc_ipq806x_regmap_config = {
336262306a36Sopenharmony_ci	.reg_bits	= 32,
336362306a36Sopenharmony_ci	.reg_stride	= 4,
336462306a36Sopenharmony_ci	.val_bits	= 32,
336562306a36Sopenharmony_ci	.max_register	= 0x3e40,
336662306a36Sopenharmony_ci	.fast_io	= true,
336762306a36Sopenharmony_ci};
336862306a36Sopenharmony_ci
336962306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_ipq806x_desc = {
337062306a36Sopenharmony_ci	.config = &gcc_ipq806x_regmap_config,
337162306a36Sopenharmony_ci	.clks = gcc_ipq806x_clks,
337262306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_ipq806x_clks),
337362306a36Sopenharmony_ci	.resets = gcc_ipq806x_resets,
337462306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_ipq806x_resets),
337562306a36Sopenharmony_ci};
337662306a36Sopenharmony_ci
337762306a36Sopenharmony_cistatic const struct of_device_id gcc_ipq806x_match_table[] = {
337862306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-ipq8064" },
337962306a36Sopenharmony_ci	{ }
338062306a36Sopenharmony_ci};
338162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_ipq806x_match_table);
338262306a36Sopenharmony_ci
338362306a36Sopenharmony_cistatic int gcc_ipq806x_probe(struct platform_device *pdev)
338462306a36Sopenharmony_ci{
338562306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
338662306a36Sopenharmony_ci	struct regmap *regmap;
338762306a36Sopenharmony_ci	int ret;
338862306a36Sopenharmony_ci
338962306a36Sopenharmony_ci	ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 25000000);
339062306a36Sopenharmony_ci	if (ret)
339162306a36Sopenharmony_ci		return ret;
339262306a36Sopenharmony_ci
339362306a36Sopenharmony_ci	ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 25000000);
339462306a36Sopenharmony_ci	if (ret)
339562306a36Sopenharmony_ci		return ret;
339662306a36Sopenharmony_ci
339762306a36Sopenharmony_ci	if (of_machine_is_compatible("qcom,ipq8065")) {
339862306a36Sopenharmony_ci		ubi32_core1_src_clk.freq_tbl = clk_tbl_nss_ipq8065;
339962306a36Sopenharmony_ci		ubi32_core2_src_clk.freq_tbl = clk_tbl_nss_ipq8065;
340062306a36Sopenharmony_ci	} else {
340162306a36Sopenharmony_ci		ubi32_core1_src_clk.freq_tbl = clk_tbl_nss_ipq8064;
340262306a36Sopenharmony_ci		ubi32_core2_src_clk.freq_tbl = clk_tbl_nss_ipq8064;
340362306a36Sopenharmony_ci	}
340462306a36Sopenharmony_ci
340562306a36Sopenharmony_ci	ret = qcom_cc_probe(pdev, &gcc_ipq806x_desc);
340662306a36Sopenharmony_ci	if (ret)
340762306a36Sopenharmony_ci		return ret;
340862306a36Sopenharmony_ci
340962306a36Sopenharmony_ci	regmap = dev_get_regmap(dev, NULL);
341062306a36Sopenharmony_ci	if (!regmap)
341162306a36Sopenharmony_ci		return -ENODEV;
341262306a36Sopenharmony_ci
341362306a36Sopenharmony_ci	/* Setup PLL18 static bits */
341462306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x31a4, 0xffffffc0, 0x40000400);
341562306a36Sopenharmony_ci	regmap_write(regmap, 0x31b0, 0x3080);
341662306a36Sopenharmony_ci
341762306a36Sopenharmony_ci	/* Set GMAC footswitch sleep/wakeup values */
341862306a36Sopenharmony_ci	regmap_write(regmap, 0x3cb8, 8);
341962306a36Sopenharmony_ci	regmap_write(regmap, 0x3cd8, 8);
342062306a36Sopenharmony_ci	regmap_write(regmap, 0x3cf8, 8);
342162306a36Sopenharmony_ci	regmap_write(regmap, 0x3d18, 8);
342262306a36Sopenharmony_ci
342362306a36Sopenharmony_ci	return of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
342462306a36Sopenharmony_ci}
342562306a36Sopenharmony_ci
342662306a36Sopenharmony_cistatic struct platform_driver gcc_ipq806x_driver = {
342762306a36Sopenharmony_ci	.probe		= gcc_ipq806x_probe,
342862306a36Sopenharmony_ci	.driver		= {
342962306a36Sopenharmony_ci		.name	= "gcc-ipq806x",
343062306a36Sopenharmony_ci		.of_match_table = gcc_ipq806x_match_table,
343162306a36Sopenharmony_ci	},
343262306a36Sopenharmony_ci};
343362306a36Sopenharmony_ci
343462306a36Sopenharmony_cistatic int __init gcc_ipq806x_init(void)
343562306a36Sopenharmony_ci{
343662306a36Sopenharmony_ci	return platform_driver_register(&gcc_ipq806x_driver);
343762306a36Sopenharmony_ci}
343862306a36Sopenharmony_cicore_initcall(gcc_ipq806x_init);
343962306a36Sopenharmony_ci
344062306a36Sopenharmony_cistatic void __exit gcc_ipq806x_exit(void)
344162306a36Sopenharmony_ci{
344262306a36Sopenharmony_ci	platform_driver_unregister(&gcc_ipq806x_driver);
344362306a36Sopenharmony_ci}
344462306a36Sopenharmony_cimodule_exit(gcc_ipq806x_exit);
344562306a36Sopenharmony_ci
344662306a36Sopenharmony_ciMODULE_DESCRIPTION("QCOM GCC IPQ806x Driver");
344762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
344862306a36Sopenharmony_ciMODULE_ALIAS("platform:gcc-ipq806x");
3449