162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/platform_device.h> 1062306a36Sopenharmony_ci#include <linux/regmap.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,ipq5332-gcc.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1562306a36Sopenharmony_ci#include "clk-branch.h" 1662306a36Sopenharmony_ci#include "clk-rcg.h" 1762306a36Sopenharmony_ci#include "clk-regmap.h" 1862306a36Sopenharmony_ci#include "clk-regmap-divider.h" 1962306a36Sopenharmony_ci#include "clk-regmap-mux.h" 2062306a36Sopenharmony_ci#include "clk-regmap-phy-mux.h" 2162306a36Sopenharmony_ci#include "reset.h" 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cienum { 2462306a36Sopenharmony_ci DT_XO, 2562306a36Sopenharmony_ci DT_SLEEP_CLK, 2662306a36Sopenharmony_ci DT_PCIE_2LANE_PHY_PIPE_CLK, 2762306a36Sopenharmony_ci DT_PCIE_2LANE_PHY_PIPE_CLK_X1, 2862306a36Sopenharmony_ci DT_USB_PCIE_WRAPPER_PIPE_CLK, 2962306a36Sopenharmony_ci}; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_cienum { 3262306a36Sopenharmony_ci P_PCIE3X2_PIPE, 3362306a36Sopenharmony_ci P_PCIE3X1_0_PIPE, 3462306a36Sopenharmony_ci P_PCIE3X1_1_PIPE, 3562306a36Sopenharmony_ci P_USB3PHY_0_PIPE, 3662306a36Sopenharmony_ci P_CORE_BI_PLL_TEST_SE, 3762306a36Sopenharmony_ci P_GCC_GPLL0_OUT_MAIN_DIV_CLK_SRC, 3862306a36Sopenharmony_ci P_GPLL0_OUT_AUX, 3962306a36Sopenharmony_ci P_GPLL0_OUT_MAIN, 4062306a36Sopenharmony_ci P_GPLL2_OUT_AUX, 4162306a36Sopenharmony_ci P_GPLL2_OUT_MAIN, 4262306a36Sopenharmony_ci P_GPLL4_OUT_AUX, 4362306a36Sopenharmony_ci P_GPLL4_OUT_MAIN, 4462306a36Sopenharmony_ci P_SLEEP_CLK, 4562306a36Sopenharmony_ci P_XO, 4662306a36Sopenharmony_ci}; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_xo = { .index = DT_XO }; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic struct clk_alpha_pll gpll0_main = { 5162306a36Sopenharmony_ci .offset = 0x20000, 5262306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_STROMER_PLUS], 5362306a36Sopenharmony_ci .clkr = { 5462306a36Sopenharmony_ci .enable_reg = 0xb000, 5562306a36Sopenharmony_ci .enable_mask = BIT(0), 5662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 5762306a36Sopenharmony_ci .name = "gpll0_main", 5862306a36Sopenharmony_ci .parent_data = &gcc_parent_data_xo, 5962306a36Sopenharmony_ci .num_parents = 1, 6062306a36Sopenharmony_ci .ops = &clk_alpha_pll_stromer_ops, 6162306a36Sopenharmony_ci }, 6262306a36Sopenharmony_ci }, 6362306a36Sopenharmony_ci}; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_cistatic struct clk_fixed_factor gpll0_div2 = { 6662306a36Sopenharmony_ci .mult = 1, 6762306a36Sopenharmony_ci .div = 2, 6862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 6962306a36Sopenharmony_ci .name = "gpll0_div2", 7062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 7162306a36Sopenharmony_ci &gpll0_main.clkr.hw }, 7262306a36Sopenharmony_ci .num_parents = 1, 7362306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 7462306a36Sopenharmony_ci }, 7562306a36Sopenharmony_ci}; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll0 = { 7862306a36Sopenharmony_ci .offset = 0x20000, 7962306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_STROMER_PLUS], 8062306a36Sopenharmony_ci .width = 4, 8162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 8262306a36Sopenharmony_ci .name = "gpll0", 8362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 8462306a36Sopenharmony_ci &gpll0_main.clkr.hw }, 8562306a36Sopenharmony_ci .num_parents = 1, 8662306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_ro_ops, 8762306a36Sopenharmony_ci }, 8862306a36Sopenharmony_ci}; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_cistatic struct clk_alpha_pll gpll2_main = { 9162306a36Sopenharmony_ci .offset = 0x21000, 9262306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_STROMER_PLUS], 9362306a36Sopenharmony_ci .clkr = { 9462306a36Sopenharmony_ci .enable_reg = 0xb000, 9562306a36Sopenharmony_ci .enable_mask = BIT(1), 9662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 9762306a36Sopenharmony_ci .name = "gpll2", 9862306a36Sopenharmony_ci .parent_data = &gcc_parent_data_xo, 9962306a36Sopenharmony_ci .num_parents = 1, 10062306a36Sopenharmony_ci .ops = &clk_alpha_pll_stromer_ops, 10162306a36Sopenharmony_ci }, 10262306a36Sopenharmony_ci }, 10362306a36Sopenharmony_ci}; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll2 = { 10662306a36Sopenharmony_ci .offset = 0x21000, 10762306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_STROMER_PLUS], 10862306a36Sopenharmony_ci .width = 4, 10962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 11062306a36Sopenharmony_ci .name = "gpll2_main", 11162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 11262306a36Sopenharmony_ci &gpll2_main.clkr.hw }, 11362306a36Sopenharmony_ci .num_parents = 1, 11462306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_ro_ops, 11562306a36Sopenharmony_ci }, 11662306a36Sopenharmony_ci}; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_cistatic struct clk_alpha_pll gpll4_main = { 11962306a36Sopenharmony_ci .offset = 0x22000, 12062306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_STROMER_PLUS], 12162306a36Sopenharmony_ci .clkr = { 12262306a36Sopenharmony_ci .enable_reg = 0xb000, 12362306a36Sopenharmony_ci .enable_mask = BIT(2), 12462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 12562306a36Sopenharmony_ci .name = "gpll4_main", 12662306a36Sopenharmony_ci .parent_data = &gcc_parent_data_xo, 12762306a36Sopenharmony_ci .num_parents = 1, 12862306a36Sopenharmony_ci .ops = &clk_alpha_pll_stromer_ops, 12962306a36Sopenharmony_ci /* 13062306a36Sopenharmony_ci * There are no consumers for this GPLL in kernel yet, 13162306a36Sopenharmony_ci * (will be added soon), so the clock framework 13262306a36Sopenharmony_ci * disables this source. But some of the clocks 13362306a36Sopenharmony_ci * initialized by boot loaders uses this source. So we 13462306a36Sopenharmony_ci * need to keep this clock ON. Add the 13562306a36Sopenharmony_ci * CLK_IGNORE_UNUSED flag so the clock will not be 13662306a36Sopenharmony_ci * disabled. Once the consumer in kernel is added, we 13762306a36Sopenharmony_ci * can get rid of this flag. 13862306a36Sopenharmony_ci */ 13962306a36Sopenharmony_ci .flags = CLK_IGNORE_UNUSED, 14062306a36Sopenharmony_ci }, 14162306a36Sopenharmony_ci }, 14262306a36Sopenharmony_ci}; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv gpll4 = { 14562306a36Sopenharmony_ci .offset = 0x22000, 14662306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_STROMER_PLUS], 14762306a36Sopenharmony_ci .width = 4, 14862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 14962306a36Sopenharmony_ci .name = "gpll4", 15062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 15162306a36Sopenharmony_ci &gpll4_main.clkr.hw }, 15262306a36Sopenharmony_ci .num_parents = 1, 15362306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_ro_ops, 15462306a36Sopenharmony_ci }, 15562306a36Sopenharmony_ci}; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_xo[] = { 15862306a36Sopenharmony_ci { P_XO, 0 }, 15962306a36Sopenharmony_ci}; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_0[] = { 16262306a36Sopenharmony_ci { P_XO, 0 }, 16362306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 16462306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_MAIN_DIV_CLK_SRC, 4 }, 16562306a36Sopenharmony_ci}; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_0[] = { 16862306a36Sopenharmony_ci { .index = DT_XO }, 16962306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 17062306a36Sopenharmony_ci { .hw = &gpll0_div2.hw }, 17162306a36Sopenharmony_ci}; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_1[] = { 17462306a36Sopenharmony_ci { P_XO, 0 }, 17562306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 17662306a36Sopenharmony_ci}; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_1[] = { 17962306a36Sopenharmony_ci { .index = DT_XO }, 18062306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 18162306a36Sopenharmony_ci}; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_2[] = { 18462306a36Sopenharmony_ci { P_XO, 0 }, 18562306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 18662306a36Sopenharmony_ci { P_GPLL4_OUT_MAIN, 2 }, 18762306a36Sopenharmony_ci}; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_2[] = { 19062306a36Sopenharmony_ci { .index = DT_XO }, 19162306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 19262306a36Sopenharmony_ci { .hw = &gpll4.clkr.hw }, 19362306a36Sopenharmony_ci}; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_3[] = { 19662306a36Sopenharmony_ci { P_XO, 0 }, 19762306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 19862306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_MAIN_DIV_CLK_SRC, 4 }, 19962306a36Sopenharmony_ci { P_SLEEP_CLK, 6 }, 20062306a36Sopenharmony_ci}; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_3[] = { 20362306a36Sopenharmony_ci { .index = DT_XO }, 20462306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 20562306a36Sopenharmony_ci { .hw = &gpll0_div2.hw }, 20662306a36Sopenharmony_ci { .index = DT_SLEEP_CLK }, 20762306a36Sopenharmony_ci}; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_4[] = { 21062306a36Sopenharmony_ci { P_XO, 0 }, 21162306a36Sopenharmony_ci { P_GPLL4_OUT_MAIN, 1 }, 21262306a36Sopenharmony_ci { P_GPLL0_OUT_AUX, 2 }, 21362306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_MAIN_DIV_CLK_SRC, 4 }, 21462306a36Sopenharmony_ci}; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_4[] = { 21762306a36Sopenharmony_ci { .index = DT_XO }, 21862306a36Sopenharmony_ci { .hw = &gpll4.clkr.hw }, 21962306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 22062306a36Sopenharmony_ci { .hw = &gpll0_div2.hw }, 22162306a36Sopenharmony_ci}; 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_5[] = { 22462306a36Sopenharmony_ci { P_XO, 0 }, 22562306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 22662306a36Sopenharmony_ci { P_GPLL0_OUT_AUX, 2 }, 22762306a36Sopenharmony_ci { P_SLEEP_CLK, 6 }, 22862306a36Sopenharmony_ci}; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_5[] = { 23162306a36Sopenharmony_ci { .index = DT_XO }, 23262306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 23362306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 23462306a36Sopenharmony_ci { .index = DT_SLEEP_CLK }, 23562306a36Sopenharmony_ci}; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_6[] = { 23862306a36Sopenharmony_ci { P_XO, 0 }, 23962306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 24062306a36Sopenharmony_ci { P_GPLL2_OUT_AUX, 2 }, 24162306a36Sopenharmony_ci { P_GPLL4_OUT_AUX, 3 }, 24262306a36Sopenharmony_ci { P_SLEEP_CLK, 6 }, 24362306a36Sopenharmony_ci}; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_6[] = { 24662306a36Sopenharmony_ci { .index = DT_XO }, 24762306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 24862306a36Sopenharmony_ci { .hw = &gpll2.clkr.hw }, 24962306a36Sopenharmony_ci { .hw = &gpll4.clkr.hw }, 25062306a36Sopenharmony_ci { .index = DT_SLEEP_CLK }, 25162306a36Sopenharmony_ci}; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_7[] = { 25462306a36Sopenharmony_ci { P_XO, 0 }, 25562306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 25662306a36Sopenharmony_ci { P_GPLL2_OUT_AUX, 2 }, 25762306a36Sopenharmony_ci}; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_7[] = { 26062306a36Sopenharmony_ci { .index = DT_XO }, 26162306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 26262306a36Sopenharmony_ci { .hw = &gpll2.clkr.hw }, 26362306a36Sopenharmony_ci}; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_8[] = { 26662306a36Sopenharmony_ci { P_XO, 0 }, 26762306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 26862306a36Sopenharmony_ci { P_GPLL2_OUT_MAIN, 2 }, 26962306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_MAIN_DIV_CLK_SRC, 4 }, 27062306a36Sopenharmony_ci}; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_8[] = { 27362306a36Sopenharmony_ci { .index = DT_XO }, 27462306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 27562306a36Sopenharmony_ci { .hw = &gpll2.clkr.hw }, 27662306a36Sopenharmony_ci { .hw = &gpll0_div2.hw }, 27762306a36Sopenharmony_ci}; 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_9[] = { 28062306a36Sopenharmony_ci { P_SLEEP_CLK, 6 }, 28162306a36Sopenharmony_ci}; 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_9[] = { 28462306a36Sopenharmony_ci { .index = DT_SLEEP_CLK }, 28562306a36Sopenharmony_ci}; 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_10[] = { 28862306a36Sopenharmony_ci { P_XO, 0 }, 28962306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 1 }, 29062306a36Sopenharmony_ci { P_GPLL4_OUT_MAIN, 2 }, 29162306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_MAIN_DIV_CLK_SRC, 3 }, 29262306a36Sopenharmony_ci}; 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_10[] = { 29562306a36Sopenharmony_ci { .index = DT_XO }, 29662306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 29762306a36Sopenharmony_ci { .hw = &gpll4.clkr.hw }, 29862306a36Sopenharmony_ci { .hw = &gpll0_div2.hw }, 29962306a36Sopenharmony_ci}; 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_11[] = { 30262306a36Sopenharmony_ci { P_XO, 0 }, 30362306a36Sopenharmony_ci { P_GPLL0_OUT_AUX, 2 }, 30462306a36Sopenharmony_ci { P_SLEEP_CLK, 6 }, 30562306a36Sopenharmony_ci}; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_11[] = { 30862306a36Sopenharmony_ci { .index = DT_XO }, 30962306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 31062306a36Sopenharmony_ci { .index = DT_SLEEP_CLK }, 31162306a36Sopenharmony_ci}; 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_cistatic const struct parent_map gcc_parent_map_12[] = { 31462306a36Sopenharmony_ci { P_XO, 0 }, 31562306a36Sopenharmony_ci { P_GPLL4_OUT_AUX, 1 }, 31662306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 3 }, 31762306a36Sopenharmony_ci { P_GCC_GPLL0_OUT_MAIN_DIV_CLK_SRC, 4 }, 31862306a36Sopenharmony_ci}; 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_cistatic const struct clk_parent_data gcc_parent_data_12[] = { 32162306a36Sopenharmony_ci { .index = DT_XO }, 32262306a36Sopenharmony_ci { .hw = &gpll4.clkr.hw }, 32362306a36Sopenharmony_ci { .hw = &gpll0.clkr.hw }, 32462306a36Sopenharmony_ci { .hw = &gpll0_div2.hw }, 32562306a36Sopenharmony_ci}; 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_adss_pwm_clk_src[] = { 32862306a36Sopenharmony_ci F(24000000, P_XO, 1, 0, 0), 32962306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0), 33062306a36Sopenharmony_ci { } 33162306a36Sopenharmony_ci}; 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_adss_pwm_clk_src = { 33462306a36Sopenharmony_ci .cmd_rcgr = 0x1c004, 33562306a36Sopenharmony_ci .mnd_width = 0, 33662306a36Sopenharmony_ci .hid_width = 5, 33762306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 33862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_adss_pwm_clk_src, 33962306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 34062306a36Sopenharmony_ci .name = "gcc_adss_pwm_clk_src", 34162306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 34262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 34362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 34462306a36Sopenharmony_ci }, 34562306a36Sopenharmony_ci}; 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_apss_axi_clk_src[] = { 34862306a36Sopenharmony_ci F(480000000, P_GPLL4_OUT_AUX, 2.5, 0, 0), 34962306a36Sopenharmony_ci F(533333333, P_GPLL0_OUT_MAIN, 1.5, 0, 0), 35062306a36Sopenharmony_ci { } 35162306a36Sopenharmony_ci}; 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_qup1_spi_apps_clk_src[] = { 35462306a36Sopenharmony_ci F(960000, P_XO, 1, 1, 25), 35562306a36Sopenharmony_ci F(4800000, P_XO, 5, 0, 0), 35662306a36Sopenharmony_ci F(9600000, P_XO, 2.5, 0, 0), 35762306a36Sopenharmony_ci F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5), 35862306a36Sopenharmony_ci F(24000000, P_XO, 1, 0, 0), 35962306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2), 36062306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0), 36162306a36Sopenharmony_ci { } 36262306a36Sopenharmony_ci}; 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_qup1_spi_apps_clk_src = { 36562306a36Sopenharmony_ci .cmd_rcgr = 0x2004, 36662306a36Sopenharmony_ci .mnd_width = 8, 36762306a36Sopenharmony_ci .hid_width = 5, 36862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 36962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src, 37062306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 37162306a36Sopenharmony_ci .name = "gcc_blsp1_qup1_spi_apps_clk_src", 37262306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 37362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 37462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 37562306a36Sopenharmony_ci }, 37662306a36Sopenharmony_ci}; 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_qup2_spi_apps_clk_src = { 37962306a36Sopenharmony_ci .cmd_rcgr = 0x3004, 38062306a36Sopenharmony_ci .mnd_width = 8, 38162306a36Sopenharmony_ci .hid_width = 5, 38262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 38362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src, 38462306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 38562306a36Sopenharmony_ci .name = "gcc_blsp1_qup2_spi_apps_clk_src", 38662306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 38762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 38862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 38962306a36Sopenharmony_ci }, 39062306a36Sopenharmony_ci}; 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_qup3_spi_apps_clk_src = { 39362306a36Sopenharmony_ci .cmd_rcgr = 0x4004, 39462306a36Sopenharmony_ci .mnd_width = 8, 39562306a36Sopenharmony_ci .hid_width = 5, 39662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 39762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_qup1_spi_apps_clk_src, 39862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 39962306a36Sopenharmony_ci .name = "gcc_blsp1_qup3_spi_apps_clk_src", 40062306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 40162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 40262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 40362306a36Sopenharmony_ci }, 40462306a36Sopenharmony_ci}; 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_uart1_apps_clk_src[] = { 40762306a36Sopenharmony_ci F(3686400, P_GCC_GPLL0_OUT_MAIN_DIV_CLK_SRC, 1, 144, 15625), 40862306a36Sopenharmony_ci F(7372800, P_GCC_GPLL0_OUT_MAIN_DIV_CLK_SRC, 1, 288, 15625), 40962306a36Sopenharmony_ci F(14745600, P_GCC_GPLL0_OUT_MAIN_DIV_CLK_SRC, 1, 576, 15625), 41062306a36Sopenharmony_ci F(24000000, P_XO, 1, 0, 0), 41162306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2), 41262306a36Sopenharmony_ci F(32000000, P_GPLL0_OUT_MAIN, 1, 1, 25), 41362306a36Sopenharmony_ci F(40000000, P_GPLL0_OUT_MAIN, 1, 1, 20), 41462306a36Sopenharmony_ci F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 500), 41562306a36Sopenharmony_ci F(48000000, P_GPLL0_OUT_MAIN, 1, 3, 50), 41662306a36Sopenharmony_ci F(51200000, P_GPLL0_OUT_MAIN, 1, 8, 125), 41762306a36Sopenharmony_ci F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 100), 41862306a36Sopenharmony_ci F(58982400, P_GPLL0_OUT_MAIN, 1, 1152, 15625), 41962306a36Sopenharmony_ci F(60000000, P_GPLL0_OUT_MAIN, 1, 3, 40), 42062306a36Sopenharmony_ci F(64000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0), 42162306a36Sopenharmony_ci { } 42262306a36Sopenharmony_ci}; 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_uart1_apps_clk_src = { 42562306a36Sopenharmony_ci .cmd_rcgr = 0x202c, 42662306a36Sopenharmony_ci .mnd_width = 16, 42762306a36Sopenharmony_ci .hid_width = 5, 42862306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 42962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src, 43062306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 43162306a36Sopenharmony_ci .name = "gcc_blsp1_uart1_apps_clk_src", 43262306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 43362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 43462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 43562306a36Sopenharmony_ci }, 43662306a36Sopenharmony_ci}; 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_uart2_apps_clk_src = { 43962306a36Sopenharmony_ci .cmd_rcgr = 0x302c, 44062306a36Sopenharmony_ci .mnd_width = 16, 44162306a36Sopenharmony_ci .hid_width = 5, 44262306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 44362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src, 44462306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 44562306a36Sopenharmony_ci .name = "gcc_blsp1_uart2_apps_clk_src", 44662306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 44762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 44862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 44962306a36Sopenharmony_ci }, 45062306a36Sopenharmony_ci}; 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_blsp1_uart3_apps_clk_src = { 45362306a36Sopenharmony_ci .cmd_rcgr = 0x402c, 45462306a36Sopenharmony_ci .mnd_width = 16, 45562306a36Sopenharmony_ci .hid_width = 5, 45662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 45762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_blsp1_uart1_apps_clk_src, 45862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 45962306a36Sopenharmony_ci .name = "gcc_blsp1_uart3_apps_clk_src", 46062306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 46162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 46262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 46362306a36Sopenharmony_ci }, 46462306a36Sopenharmony_ci}; 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp1_clk_src[] = { 46762306a36Sopenharmony_ci F(24000000, P_XO, 1, 0, 0), 46862306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0), 46962306a36Sopenharmony_ci { } 47062306a36Sopenharmony_ci}; 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp1_clk_src = { 47362306a36Sopenharmony_ci .cmd_rcgr = 0x8004, 47462306a36Sopenharmony_ci .mnd_width = 8, 47562306a36Sopenharmony_ci .hid_width = 5, 47662306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 47762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 47862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 47962306a36Sopenharmony_ci .name = "gcc_gp1_clk_src", 48062306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 48162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 48262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 48362306a36Sopenharmony_ci }, 48462306a36Sopenharmony_ci}; 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_gp2_clk_src = { 48762306a36Sopenharmony_ci .cmd_rcgr = 0x9004, 48862306a36Sopenharmony_ci .mnd_width = 8, 48962306a36Sopenharmony_ci .hid_width = 5, 49062306a36Sopenharmony_ci .parent_map = gcc_parent_map_3, 49162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 49262306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 49362306a36Sopenharmony_ci .name = "gcc_gp2_clk_src", 49462306a36Sopenharmony_ci .parent_data = gcc_parent_data_3, 49562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_3), 49662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 49762306a36Sopenharmony_ci }, 49862306a36Sopenharmony_ci}; 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_lpass_sway_clk_src[] = { 50162306a36Sopenharmony_ci F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0), 50262306a36Sopenharmony_ci { } 50362306a36Sopenharmony_ci}; 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_lpass_sway_clk_src = { 50662306a36Sopenharmony_ci .cmd_rcgr = 0x27004, 50762306a36Sopenharmony_ci .mnd_width = 0, 50862306a36Sopenharmony_ci .hid_width = 5, 50962306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 51062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_lpass_sway_clk_src, 51162306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 51262306a36Sopenharmony_ci .name = "gcc_lpass_sway_clk_src", 51362306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 51462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 51562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 51662306a36Sopenharmony_ci }, 51762306a36Sopenharmony_ci}; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_nss_ts_clk_src[] = { 52062306a36Sopenharmony_ci F(24000000, P_XO, 1, 0, 0), 52162306a36Sopenharmony_ci { } 52262306a36Sopenharmony_ci}; 52362306a36Sopenharmony_ci 52462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_nss_ts_clk_src = { 52562306a36Sopenharmony_ci .cmd_rcgr = 0x17088, 52662306a36Sopenharmony_ci .mnd_width = 0, 52762306a36Sopenharmony_ci .hid_width = 5, 52862306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo, 52962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_nss_ts_clk_src, 53062306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 53162306a36Sopenharmony_ci .name = "gcc_nss_ts_clk_src", 53262306a36Sopenharmony_ci .parent_data = &gcc_parent_data_xo, 53362306a36Sopenharmony_ci .num_parents = 1, 53462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 53562306a36Sopenharmony_ci }, 53662306a36Sopenharmony_ci}; 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie3x1_0_axi_clk_src[] = { 53962306a36Sopenharmony_ci F(240000000, P_GPLL4_OUT_MAIN, 5, 0, 0), 54062306a36Sopenharmony_ci { } 54162306a36Sopenharmony_ci}; 54262306a36Sopenharmony_ci 54362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie3x1_0_axi_clk_src = { 54462306a36Sopenharmony_ci .cmd_rcgr = 0x29018, 54562306a36Sopenharmony_ci .mnd_width = 0, 54662306a36Sopenharmony_ci .hid_width = 5, 54762306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 54862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie3x1_0_axi_clk_src, 54962306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 55062306a36Sopenharmony_ci .name = "gcc_pcie3x1_0_axi_clk_src", 55162306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 55262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 55362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 55462306a36Sopenharmony_ci }, 55562306a36Sopenharmony_ci}; 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie3x1_0_rchg_clk_src = { 55862306a36Sopenharmony_ci .cmd_rcgr = 0x2907c, 55962306a36Sopenharmony_ci .hid_width = 5, 56062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 56162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_adss_pwm_clk_src, 56262306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 56362306a36Sopenharmony_ci .name = "gcc_pcie3x1_0_rchg_clk_src", 56462306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 56562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 56662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 56762306a36Sopenharmony_ci }, 56862306a36Sopenharmony_ci}; 56962306a36Sopenharmony_ci 57062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_0_rchg_clk = { 57162306a36Sopenharmony_ci .halt_reg = 0x2907c, 57262306a36Sopenharmony_ci .clkr = { 57362306a36Sopenharmony_ci .enable_reg = 0x2907c, 57462306a36Sopenharmony_ci .enable_mask = BIT(1), 57562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 57662306a36Sopenharmony_ci .name = "gcc_pcie3x1_0_rchg_clk", 57762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 57862306a36Sopenharmony_ci &gcc_pcie3x1_0_rchg_clk_src.clkr.hw }, 57962306a36Sopenharmony_ci .num_parents = 1, 58062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 58162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 58262306a36Sopenharmony_ci }, 58362306a36Sopenharmony_ci }, 58462306a36Sopenharmony_ci}; 58562306a36Sopenharmony_ci 58662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie3x1_1_axi_clk_src = { 58762306a36Sopenharmony_ci .cmd_rcgr = 0x2a004, 58862306a36Sopenharmony_ci .mnd_width = 0, 58962306a36Sopenharmony_ci .hid_width = 5, 59062306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 59162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie3x1_0_axi_clk_src, 59262306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 59362306a36Sopenharmony_ci .name = "gcc_pcie3x1_1_axi_clk_src", 59462306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 59562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 59662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 59762306a36Sopenharmony_ci }, 59862306a36Sopenharmony_ci}; 59962306a36Sopenharmony_ci 60062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie3x1_1_rchg_clk_src = { 60162306a36Sopenharmony_ci .cmd_rcgr = 0x2a078, 60262306a36Sopenharmony_ci .hid_width = 5, 60362306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 60462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_adss_pwm_clk_src, 60562306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 60662306a36Sopenharmony_ci .name = "gcc_pcie3x1_1_rchg_clk_src", 60762306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 60862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 60962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 61062306a36Sopenharmony_ci }, 61162306a36Sopenharmony_ci}; 61262306a36Sopenharmony_ci 61362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_1_rchg_clk = { 61462306a36Sopenharmony_ci .halt_reg = 0x2a078, 61562306a36Sopenharmony_ci .clkr = { 61662306a36Sopenharmony_ci .enable_reg = 0x2a078, 61762306a36Sopenharmony_ci .enable_mask = BIT(1), 61862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 61962306a36Sopenharmony_ci .name = "gcc_pcie3x1_1_rchg_clk", 62062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 62162306a36Sopenharmony_ci &gcc_pcie3x1_1_rchg_clk_src.clkr.hw }, 62262306a36Sopenharmony_ci .num_parents = 1, 62362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 62462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 62562306a36Sopenharmony_ci }, 62662306a36Sopenharmony_ci }, 62762306a36Sopenharmony_ci}; 62862306a36Sopenharmony_ci 62962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie3x2_axi_m_clk_src[] = { 63062306a36Sopenharmony_ci F(266666667, P_GPLL4_OUT_MAIN, 4.5, 0, 0), 63162306a36Sopenharmony_ci { } 63262306a36Sopenharmony_ci}; 63362306a36Sopenharmony_ci 63462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie3x2_axi_m_clk_src = { 63562306a36Sopenharmony_ci .cmd_rcgr = 0x28018, 63662306a36Sopenharmony_ci .mnd_width = 0, 63762306a36Sopenharmony_ci .hid_width = 5, 63862306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 63962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie3x2_axi_m_clk_src, 64062306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 64162306a36Sopenharmony_ci .name = "gcc_pcie3x2_axi_m_clk_src", 64262306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 64362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 64462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 64562306a36Sopenharmony_ci }, 64662306a36Sopenharmony_ci}; 64762306a36Sopenharmony_ci 64862306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie3x2_axi_s_clk_src = { 64962306a36Sopenharmony_ci .cmd_rcgr = 0x28084, 65062306a36Sopenharmony_ci .mnd_width = 0, 65162306a36Sopenharmony_ci .hid_width = 5, 65262306a36Sopenharmony_ci .parent_map = gcc_parent_map_2, 65362306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie3x1_0_axi_clk_src, 65462306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 65562306a36Sopenharmony_ci .name = "gcc_pcie3x2_axi_s_clk_src", 65662306a36Sopenharmony_ci .parent_data = gcc_parent_data_2, 65762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_2), 65862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 65962306a36Sopenharmony_ci }, 66062306a36Sopenharmony_ci}; 66162306a36Sopenharmony_ci 66262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie3x2_rchg_clk_src = { 66362306a36Sopenharmony_ci .cmd_rcgr = 0x28078, 66462306a36Sopenharmony_ci .mnd_width = 0, 66562306a36Sopenharmony_ci .hid_width = 5, 66662306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 66762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_adss_pwm_clk_src, 66862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 66962306a36Sopenharmony_ci .name = "gcc_pcie3x2_rchg_clk_src", 67062306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 67162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 67262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 67362306a36Sopenharmony_ci }, 67462306a36Sopenharmony_ci}; 67562306a36Sopenharmony_ci 67662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x2_rchg_clk = { 67762306a36Sopenharmony_ci .halt_reg = 0x28078, 67862306a36Sopenharmony_ci .clkr = { 67962306a36Sopenharmony_ci .enable_reg = 0x28078, 68062306a36Sopenharmony_ci .enable_mask = BIT(1), 68162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 68262306a36Sopenharmony_ci .name = "gcc_pcie3x2_rchg_clk", 68362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 68462306a36Sopenharmony_ci &gcc_pcie3x2_rchg_clk_src.clkr.hw }, 68562306a36Sopenharmony_ci .num_parents = 1, 68662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 68762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 68862306a36Sopenharmony_ci }, 68962306a36Sopenharmony_ci }, 69062306a36Sopenharmony_ci}; 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_aux_clk_src[] = { 69362306a36Sopenharmony_ci F(2000000, P_XO, 12, 0, 0), 69462306a36Sopenharmony_ci { } 69562306a36Sopenharmony_ci}; 69662306a36Sopenharmony_ci 69762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcie_aux_clk_src = { 69862306a36Sopenharmony_ci .cmd_rcgr = 0x28004, 69962306a36Sopenharmony_ci .mnd_width = 16, 70062306a36Sopenharmony_ci .hid_width = 5, 70162306a36Sopenharmony_ci .parent_map = gcc_parent_map_5, 70262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_aux_clk_src, 70362306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 70462306a36Sopenharmony_ci .name = "gcc_pcie_aux_clk_src", 70562306a36Sopenharmony_ci .parent_data = gcc_parent_data_5, 70662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_5), 70762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 70862306a36Sopenharmony_ci }, 70962306a36Sopenharmony_ci}; 71062306a36Sopenharmony_ci 71162306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie3x2_pipe_clk_src = { 71262306a36Sopenharmony_ci .reg = 0x28064, 71362306a36Sopenharmony_ci .clkr = { 71462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 71562306a36Sopenharmony_ci .name = "gcc_pcie3x2_pipe_clk_src", 71662306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 71762306a36Sopenharmony_ci .index = DT_PCIE_2LANE_PHY_PIPE_CLK, 71862306a36Sopenharmony_ci }, 71962306a36Sopenharmony_ci .num_parents = 1, 72062306a36Sopenharmony_ci .ops = &clk_regmap_phy_mux_ops, 72162306a36Sopenharmony_ci }, 72262306a36Sopenharmony_ci }, 72362306a36Sopenharmony_ci}; 72462306a36Sopenharmony_ci 72562306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie3x1_0_pipe_clk_src = { 72662306a36Sopenharmony_ci .reg = 0x29064, 72762306a36Sopenharmony_ci .clkr = { 72862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 72962306a36Sopenharmony_ci .name = "gcc_pcie3x1_0_pipe_clk_src", 73062306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 73162306a36Sopenharmony_ci .index = DT_USB_PCIE_WRAPPER_PIPE_CLK, 73262306a36Sopenharmony_ci }, 73362306a36Sopenharmony_ci .num_parents = 1, 73462306a36Sopenharmony_ci .ops = &clk_regmap_phy_mux_ops, 73562306a36Sopenharmony_ci }, 73662306a36Sopenharmony_ci }, 73762306a36Sopenharmony_ci}; 73862306a36Sopenharmony_ci 73962306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_pcie3x1_1_pipe_clk_src = { 74062306a36Sopenharmony_ci .reg = 0x2a064, 74162306a36Sopenharmony_ci .clkr = { 74262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 74362306a36Sopenharmony_ci .name = "gcc_pcie3x1_1_pipe_clk_src", 74462306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 74562306a36Sopenharmony_ci .index = DT_PCIE_2LANE_PHY_PIPE_CLK_X1, 74662306a36Sopenharmony_ci }, 74762306a36Sopenharmony_ci .num_parents = 1, 74862306a36Sopenharmony_ci .ops = &clk_regmap_phy_mux_ops, 74962306a36Sopenharmony_ci }, 75062306a36Sopenharmony_ci }, 75162306a36Sopenharmony_ci}; 75262306a36Sopenharmony_ci 75362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcnoc_bfdcd_clk_src[] = { 75462306a36Sopenharmony_ci F(24000000, P_XO, 1, 0, 0), 75562306a36Sopenharmony_ci F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0), 75662306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0), 75762306a36Sopenharmony_ci { } 75862306a36Sopenharmony_ci}; 75962306a36Sopenharmony_ci 76062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_pcnoc_bfdcd_clk_src = { 76162306a36Sopenharmony_ci .cmd_rcgr = 0x31004, 76262306a36Sopenharmony_ci .mnd_width = 0, 76362306a36Sopenharmony_ci .hid_width = 5, 76462306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 76562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcnoc_bfdcd_clk_src, 76662306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 76762306a36Sopenharmony_ci .name = "gcc_pcnoc_bfdcd_clk_src", 76862306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 76962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 77062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 77162306a36Sopenharmony_ci }, 77262306a36Sopenharmony_ci}; 77362306a36Sopenharmony_ci 77462306a36Sopenharmony_cistatic struct clk_rcg2 gcc_q6_axim_clk_src = { 77562306a36Sopenharmony_ci .cmd_rcgr = 0x25004, 77662306a36Sopenharmony_ci .mnd_width = 0, 77762306a36Sopenharmony_ci .hid_width = 5, 77862306a36Sopenharmony_ci .parent_map = gcc_parent_map_6, 77962306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_apss_axi_clk_src, 78062306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 78162306a36Sopenharmony_ci .name = "gcc_q6_axim_clk_src", 78262306a36Sopenharmony_ci .parent_data = gcc_parent_data_6, 78362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_6), 78462306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 78562306a36Sopenharmony_ci }, 78662306a36Sopenharmony_ci}; 78762306a36Sopenharmony_ci 78862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qdss_at_clk_src[] = { 78962306a36Sopenharmony_ci F(240000000, P_GPLL4_OUT_MAIN, 5, 0, 0), 79062306a36Sopenharmony_ci { } 79162306a36Sopenharmony_ci}; 79262306a36Sopenharmony_ci 79362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qdss_at_clk_src = { 79462306a36Sopenharmony_ci .cmd_rcgr = 0x2d004, 79562306a36Sopenharmony_ci .mnd_width = 0, 79662306a36Sopenharmony_ci .hid_width = 5, 79762306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 79862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qdss_at_clk_src, 79962306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 80062306a36Sopenharmony_ci .name = "gcc_qdss_at_clk_src", 80162306a36Sopenharmony_ci .parent_data = gcc_parent_data_4, 80262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_4), 80362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 80462306a36Sopenharmony_ci }, 80562306a36Sopenharmony_ci}; 80662306a36Sopenharmony_ci 80762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qdss_tsctr_clk_src[] = { 80862306a36Sopenharmony_ci F(600000000, P_GPLL4_OUT_MAIN, 2, 0, 0), 80962306a36Sopenharmony_ci { } 81062306a36Sopenharmony_ci}; 81162306a36Sopenharmony_ci 81262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qdss_tsctr_clk_src = { 81362306a36Sopenharmony_ci .cmd_rcgr = 0x2d01c, 81462306a36Sopenharmony_ci .mnd_width = 0, 81562306a36Sopenharmony_ci .hid_width = 5, 81662306a36Sopenharmony_ci .parent_map = gcc_parent_map_4, 81762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qdss_tsctr_clk_src, 81862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 81962306a36Sopenharmony_ci .name = "gcc_qdss_tsctr_clk_src", 82062306a36Sopenharmony_ci .parent_data = gcc_parent_data_4, 82162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_4), 82262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 82362306a36Sopenharmony_ci }, 82462306a36Sopenharmony_ci}; 82562306a36Sopenharmony_ci 82662306a36Sopenharmony_cistatic struct clk_fixed_factor gcc_qdss_tsctr_div2_clk_src = { 82762306a36Sopenharmony_ci .mult = 1, 82862306a36Sopenharmony_ci .div = 2, 82962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 83062306a36Sopenharmony_ci .name = "gcc_qdss_tsctr_div2_clk_src", 83162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 83262306a36Sopenharmony_ci &gcc_qdss_tsctr_clk_src.clkr.hw }, 83362306a36Sopenharmony_ci .num_parents = 1, 83462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 83562306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 83662306a36Sopenharmony_ci }, 83762306a36Sopenharmony_ci}; 83862306a36Sopenharmony_ci 83962306a36Sopenharmony_cistatic struct clk_fixed_factor gcc_qdss_tsctr_div3_clk_src = { 84062306a36Sopenharmony_ci .mult = 1, 84162306a36Sopenharmony_ci .div = 3, 84262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 84362306a36Sopenharmony_ci .name = "gcc_qdss_tsctr_div3_clk_src", 84462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 84562306a36Sopenharmony_ci &gcc_qdss_tsctr_clk_src.clkr.hw }, 84662306a36Sopenharmony_ci .num_parents = 1, 84762306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 84862306a36Sopenharmony_ci }, 84962306a36Sopenharmony_ci}; 85062306a36Sopenharmony_ci 85162306a36Sopenharmony_cistatic struct clk_fixed_factor gcc_qdss_tsctr_div4_clk_src = { 85262306a36Sopenharmony_ci .mult = 1, 85362306a36Sopenharmony_ci .div = 4, 85462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 85562306a36Sopenharmony_ci .name = "gcc_qdss_tsctr_div4_clk_src", 85662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 85762306a36Sopenharmony_ci &gcc_qdss_tsctr_clk_src.clkr.hw }, 85862306a36Sopenharmony_ci .num_parents = 1, 85962306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 86062306a36Sopenharmony_ci }, 86162306a36Sopenharmony_ci}; 86262306a36Sopenharmony_ci 86362306a36Sopenharmony_cistatic struct clk_fixed_factor gcc_qdss_tsctr_div8_clk_src = { 86462306a36Sopenharmony_ci .mult = 1, 86562306a36Sopenharmony_ci .div = 8, 86662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 86762306a36Sopenharmony_ci .name = "gcc_qdss_tsctr_div8_clk_src", 86862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 86962306a36Sopenharmony_ci &gcc_qdss_tsctr_clk_src.clkr.hw }, 87062306a36Sopenharmony_ci .num_parents = 1, 87162306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 87262306a36Sopenharmony_ci }, 87362306a36Sopenharmony_ci}; 87462306a36Sopenharmony_ci 87562306a36Sopenharmony_cistatic struct clk_fixed_factor gcc_qdss_tsctr_div16_clk_src = { 87662306a36Sopenharmony_ci .mult = 1, 87762306a36Sopenharmony_ci .div = 16, 87862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 87962306a36Sopenharmony_ci .name = "gcc_qdss_tsctr_div16_clk_src", 88062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 88162306a36Sopenharmony_ci &gcc_qdss_tsctr_clk_src.clkr.hw }, 88262306a36Sopenharmony_ci .num_parents = 1, 88362306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 88462306a36Sopenharmony_ci }, 88562306a36Sopenharmony_ci}; 88662306a36Sopenharmony_ci 88762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_qpic_io_macro_clk_src[] = { 88862306a36Sopenharmony_ci F(24000000, P_XO, 1, 0, 0), 88962306a36Sopenharmony_ci F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0), 89062306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0), 89162306a36Sopenharmony_ci F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0), 89262306a36Sopenharmony_ci { } 89362306a36Sopenharmony_ci}; 89462306a36Sopenharmony_ci 89562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_qpic_io_macro_clk_src = { 89662306a36Sopenharmony_ci .cmd_rcgr = 0x32004, 89762306a36Sopenharmony_ci .mnd_width = 0, 89862306a36Sopenharmony_ci .hid_width = 5, 89962306a36Sopenharmony_ci .parent_map = gcc_parent_map_7, 90062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_qpic_io_macro_clk_src, 90162306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 90262306a36Sopenharmony_ci .name = "gcc_qpic_io_macro_clk_src", 90362306a36Sopenharmony_ci .parent_data = gcc_parent_data_7, 90462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_7), 90562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 90662306a36Sopenharmony_ci }, 90762306a36Sopenharmony_ci}; 90862306a36Sopenharmony_ci 90962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = { 91062306a36Sopenharmony_ci F(143713, P_XO, 1, 1, 167), 91162306a36Sopenharmony_ci F(400000, P_XO, 1, 1, 60), 91262306a36Sopenharmony_ci F(24000000, P_XO, 1, 0, 0), 91362306a36Sopenharmony_ci F(48000000, P_GPLL2_OUT_MAIN, 12, 1, 2), 91462306a36Sopenharmony_ci F(96000000, P_GPLL2_OUT_MAIN, 12, 0, 0), 91562306a36Sopenharmony_ci F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0), 91662306a36Sopenharmony_ci F(192000000, P_GPLL2_OUT_MAIN, 6, 0, 0), 91762306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0), 91862306a36Sopenharmony_ci { } 91962306a36Sopenharmony_ci}; 92062306a36Sopenharmony_ci 92162306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sdcc1_apps_clk_src = { 92262306a36Sopenharmony_ci .cmd_rcgr = 0x33004, 92362306a36Sopenharmony_ci .mnd_width = 8, 92462306a36Sopenharmony_ci .hid_width = 5, 92562306a36Sopenharmony_ci .parent_map = gcc_parent_map_8, 92662306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src, 92762306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 92862306a36Sopenharmony_ci .name = "gcc_sdcc1_apps_clk_src", 92962306a36Sopenharmony_ci .parent_data = gcc_parent_data_8, 93062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_8), 93162306a36Sopenharmony_ci .ops = &clk_rcg2_floor_ops, 93262306a36Sopenharmony_ci }, 93362306a36Sopenharmony_ci}; 93462306a36Sopenharmony_ci 93562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sleep_clk_src[] = { 93662306a36Sopenharmony_ci F(32000, P_SLEEP_CLK, 1, 0, 0), 93762306a36Sopenharmony_ci { } 93862306a36Sopenharmony_ci}; 93962306a36Sopenharmony_ci 94062306a36Sopenharmony_cistatic struct clk_rcg2 gcc_sleep_clk_src = { 94162306a36Sopenharmony_ci .cmd_rcgr = 0x3400c, 94262306a36Sopenharmony_ci .mnd_width = 0, 94362306a36Sopenharmony_ci .hid_width = 5, 94462306a36Sopenharmony_ci .parent_map = gcc_parent_map_9, 94562306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_sleep_clk_src, 94662306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 94762306a36Sopenharmony_ci .name = "gcc_sleep_clk_src", 94862306a36Sopenharmony_ci .parent_data = gcc_parent_data_9, 94962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_9), 95062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 95162306a36Sopenharmony_ci }, 95262306a36Sopenharmony_ci}; 95362306a36Sopenharmony_ci 95462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_system_noc_bfdcd_clk_src[] = { 95562306a36Sopenharmony_ci F(24000000, P_XO, 1, 0, 0), 95662306a36Sopenharmony_ci F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0), 95762306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0), 95862306a36Sopenharmony_ci F(266666667, P_GPLL4_OUT_MAIN, 4.5, 0, 0), 95962306a36Sopenharmony_ci { } 96062306a36Sopenharmony_ci}; 96162306a36Sopenharmony_ci 96262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_system_noc_bfdcd_clk_src = { 96362306a36Sopenharmony_ci .cmd_rcgr = 0x2e004, 96462306a36Sopenharmony_ci .mnd_width = 0, 96562306a36Sopenharmony_ci .hid_width = 5, 96662306a36Sopenharmony_ci .parent_map = gcc_parent_map_10, 96762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_system_noc_bfdcd_clk_src, 96862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 96962306a36Sopenharmony_ci .name = "gcc_system_noc_bfdcd_clk_src", 97062306a36Sopenharmony_ci .parent_data = gcc_parent_data_10, 97162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_10), 97262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 97362306a36Sopenharmony_ci }, 97462306a36Sopenharmony_ci}; 97562306a36Sopenharmony_ci 97662306a36Sopenharmony_cistatic struct clk_fixed_factor gcc_system_noc_bfdcd_div2_clk_src = { 97762306a36Sopenharmony_ci .mult = 1, 97862306a36Sopenharmony_ci .div = 2, 97962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 98062306a36Sopenharmony_ci .name = "gcc_system_noc_bfdcd_div2_clk_src", 98162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 98262306a36Sopenharmony_ci &gcc_system_noc_bfdcd_clk_src.clkr.hw }, 98362306a36Sopenharmony_ci .num_parents = 1, 98462306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 98562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 98662306a36Sopenharmony_ci }, 98762306a36Sopenharmony_ci}; 98862306a36Sopenharmony_ci 98962306a36Sopenharmony_cistatic struct clk_rcg2 gcc_uniphy_sys_clk_src = { 99062306a36Sopenharmony_ci .cmd_rcgr = 0x16004, 99162306a36Sopenharmony_ci .mnd_width = 0, 99262306a36Sopenharmony_ci .hid_width = 5, 99362306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo, 99462306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_nss_ts_clk_src, 99562306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 99662306a36Sopenharmony_ci .name = "gcc_uniphy_sys_clk_src", 99762306a36Sopenharmony_ci .parent_data = &gcc_parent_data_xo, 99862306a36Sopenharmony_ci .num_parents = 1, 99962306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 100062306a36Sopenharmony_ci }, 100162306a36Sopenharmony_ci}; 100262306a36Sopenharmony_ci 100362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb0_aux_clk_src = { 100462306a36Sopenharmony_ci .cmd_rcgr = 0x2c018, 100562306a36Sopenharmony_ci .mnd_width = 16, 100662306a36Sopenharmony_ci .hid_width = 5, 100762306a36Sopenharmony_ci .parent_map = gcc_parent_map_11, 100862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_pcie_aux_clk_src, 100962306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 101062306a36Sopenharmony_ci .name = "gcc_usb0_aux_clk_src", 101162306a36Sopenharmony_ci .parent_data = gcc_parent_data_11, 101262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_11), 101362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 101462306a36Sopenharmony_ci }, 101562306a36Sopenharmony_ci}; 101662306a36Sopenharmony_ci 101762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb0_lfps_clk_src[] = { 101862306a36Sopenharmony_ci F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2), 101962306a36Sopenharmony_ci { } 102062306a36Sopenharmony_ci}; 102162306a36Sopenharmony_ci 102262306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb0_lfps_clk_src = { 102362306a36Sopenharmony_ci .cmd_rcgr = 0x2c07c, 102462306a36Sopenharmony_ci .mnd_width = 8, 102562306a36Sopenharmony_ci .hid_width = 5, 102662306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 102762306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb0_lfps_clk_src, 102862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 102962306a36Sopenharmony_ci .name = "gcc_usb0_lfps_clk_src", 103062306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 103162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 103262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 103362306a36Sopenharmony_ci }, 103462306a36Sopenharmony_ci}; 103562306a36Sopenharmony_ci 103662306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb0_master_clk_src = { 103762306a36Sopenharmony_ci .cmd_rcgr = 0x2c004, 103862306a36Sopenharmony_ci .mnd_width = 8, 103962306a36Sopenharmony_ci .hid_width = 5, 104062306a36Sopenharmony_ci .parent_map = gcc_parent_map_0, 104162306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_gp1_clk_src, 104262306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 104362306a36Sopenharmony_ci .name = "gcc_usb0_master_clk_src", 104462306a36Sopenharmony_ci .parent_data = gcc_parent_data_0, 104562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_0), 104662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 104762306a36Sopenharmony_ci }, 104862306a36Sopenharmony_ci}; 104962306a36Sopenharmony_ci 105062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb0_mock_utmi_clk_src[] = { 105162306a36Sopenharmony_ci F(60000000, P_GPLL4_OUT_AUX, 10, 1, 2), 105262306a36Sopenharmony_ci { } 105362306a36Sopenharmony_ci}; 105462306a36Sopenharmony_ci 105562306a36Sopenharmony_cistatic struct clk_rcg2 gcc_usb0_mock_utmi_clk_src = { 105662306a36Sopenharmony_ci .cmd_rcgr = 0x2c02c, 105762306a36Sopenharmony_ci .mnd_width = 8, 105862306a36Sopenharmony_ci .hid_width = 5, 105962306a36Sopenharmony_ci .parent_map = gcc_parent_map_12, 106062306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_usb0_mock_utmi_clk_src, 106162306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 106262306a36Sopenharmony_ci .name = "gcc_usb0_mock_utmi_clk_src", 106362306a36Sopenharmony_ci .parent_data = gcc_parent_data_12, 106462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_12), 106562306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 106662306a36Sopenharmony_ci }, 106762306a36Sopenharmony_ci}; 106862306a36Sopenharmony_ci 106962306a36Sopenharmony_cistatic struct clk_regmap_phy_mux gcc_usb0_pipe_clk_src = { 107062306a36Sopenharmony_ci .reg = 0x2c074, 107162306a36Sopenharmony_ci .clkr = { 107262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 107362306a36Sopenharmony_ci .name = "gcc_usb0_pipe_clk_src", 107462306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 107562306a36Sopenharmony_ci .index = DT_USB_PCIE_WRAPPER_PIPE_CLK, 107662306a36Sopenharmony_ci }, 107762306a36Sopenharmony_ci .num_parents = 1, 107862306a36Sopenharmony_ci .ops = &clk_regmap_phy_mux_ops, 107962306a36Sopenharmony_ci }, 108062306a36Sopenharmony_ci }, 108162306a36Sopenharmony_ci}; 108262306a36Sopenharmony_ci 108362306a36Sopenharmony_cistatic struct clk_rcg2 gcc_wcss_ahb_clk_src = { 108462306a36Sopenharmony_ci .cmd_rcgr = 0x25030, 108562306a36Sopenharmony_ci .mnd_width = 0, 108662306a36Sopenharmony_ci .hid_width = 5, 108762306a36Sopenharmony_ci .parent_map = gcc_parent_map_1, 108862306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_lpass_sway_clk_src, 108962306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 109062306a36Sopenharmony_ci .name = "gcc_wcss_ahb_clk_src", 109162306a36Sopenharmony_ci .parent_data = gcc_parent_data_1, 109262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(gcc_parent_data_1), 109362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 109462306a36Sopenharmony_ci }, 109562306a36Sopenharmony_ci}; 109662306a36Sopenharmony_ci 109762306a36Sopenharmony_cistatic struct clk_rcg2 gcc_xo_clk_src = { 109862306a36Sopenharmony_ci .cmd_rcgr = 0x34004, 109962306a36Sopenharmony_ci .mnd_width = 0, 110062306a36Sopenharmony_ci .hid_width = 5, 110162306a36Sopenharmony_ci .parent_map = gcc_parent_map_xo, 110262306a36Sopenharmony_ci .freq_tbl = ftbl_gcc_nss_ts_clk_src, 110362306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 110462306a36Sopenharmony_ci .name = "gcc_xo_clk_src", 110562306a36Sopenharmony_ci .parent_data = &gcc_parent_data_xo, 110662306a36Sopenharmony_ci .num_parents = 1, 110762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 110862306a36Sopenharmony_ci }, 110962306a36Sopenharmony_ci}; 111062306a36Sopenharmony_ci 111162306a36Sopenharmony_cistatic struct clk_fixed_factor gcc_xo_div4_clk_src = { 111262306a36Sopenharmony_ci .mult = 1, 111362306a36Sopenharmony_ci .div = 4, 111462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 111562306a36Sopenharmony_ci .name = "gcc_xo_div4_clk_src", 111662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 111762306a36Sopenharmony_ci &gcc_xo_clk_src.clkr.hw }, 111862306a36Sopenharmony_ci .num_parents = 1, 111962306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 112062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 112162306a36Sopenharmony_ci }, 112262306a36Sopenharmony_ci}; 112362306a36Sopenharmony_ci 112462306a36Sopenharmony_cistatic struct clk_regmap_div gcc_qdss_dap_div_clk_src = { 112562306a36Sopenharmony_ci .reg = 0x2d028, 112662306a36Sopenharmony_ci .shift = 0, 112762306a36Sopenharmony_ci .width = 4, 112862306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 112962306a36Sopenharmony_ci .name = "gcc_qdss_dap_div_clk_src", 113062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 113162306a36Sopenharmony_ci &gcc_qdss_tsctr_clk_src.clkr.hw, 113262306a36Sopenharmony_ci }, 113362306a36Sopenharmony_ci .num_parents = 1, 113462306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 113562306a36Sopenharmony_ci }, 113662306a36Sopenharmony_ci}; 113762306a36Sopenharmony_ci 113862306a36Sopenharmony_cistatic struct clk_regmap_div gcc_usb0_mock_utmi_div_clk_src = { 113962306a36Sopenharmony_ci .reg = 0x2c040, 114062306a36Sopenharmony_ci .shift = 0, 114162306a36Sopenharmony_ci .width = 2, 114262306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 114362306a36Sopenharmony_ci .name = "gcc_usb0_mock_utmi_div_clk_src", 114462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 114562306a36Sopenharmony_ci &gcc_usb0_mock_utmi_clk_src.clkr.hw, 114662306a36Sopenharmony_ci }, 114762306a36Sopenharmony_ci .num_parents = 1, 114862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 114962306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 115062306a36Sopenharmony_ci }, 115162306a36Sopenharmony_ci}; 115262306a36Sopenharmony_ci 115362306a36Sopenharmony_cistatic struct clk_branch gcc_adss_pwm_clk = { 115462306a36Sopenharmony_ci .halt_reg = 0x1c00c, 115562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 115662306a36Sopenharmony_ci .clkr = { 115762306a36Sopenharmony_ci .enable_reg = 0x1c00c, 115862306a36Sopenharmony_ci .enable_mask = BIT(0), 115962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 116062306a36Sopenharmony_ci .name = "gcc_adss_pwm_clk", 116162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 116262306a36Sopenharmony_ci &gcc_adss_pwm_clk_src.clkr.hw, 116362306a36Sopenharmony_ci }, 116462306a36Sopenharmony_ci .num_parents = 1, 116562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 116662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 116762306a36Sopenharmony_ci }, 116862306a36Sopenharmony_ci }, 116962306a36Sopenharmony_ci}; 117062306a36Sopenharmony_ci 117162306a36Sopenharmony_cistatic struct clk_branch gcc_ahb_clk = { 117262306a36Sopenharmony_ci .halt_reg = 0x34024, 117362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 117462306a36Sopenharmony_ci .clkr = { 117562306a36Sopenharmony_ci .enable_reg = 0x34024, 117662306a36Sopenharmony_ci .enable_mask = BIT(0), 117762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 117862306a36Sopenharmony_ci .name = "gcc_ahb_clk", 117962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 118062306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 118162306a36Sopenharmony_ci }, 118262306a36Sopenharmony_ci .num_parents = 1, 118362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 118462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 118562306a36Sopenharmony_ci }, 118662306a36Sopenharmony_ci }, 118762306a36Sopenharmony_ci}; 118862306a36Sopenharmony_ci 118962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = { 119062306a36Sopenharmony_ci .halt_reg = 0x1008, 119162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 119262306a36Sopenharmony_ci .clkr = { 119362306a36Sopenharmony_ci .enable_reg = 0xb004, 119462306a36Sopenharmony_ci .enable_mask = BIT(4), 119562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 119662306a36Sopenharmony_ci .name = "gcc_blsp1_ahb_clk", 119762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 119862306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 119962306a36Sopenharmony_ci }, 120062306a36Sopenharmony_ci .num_parents = 1, 120162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 120262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 120362306a36Sopenharmony_ci }, 120462306a36Sopenharmony_ci }, 120562306a36Sopenharmony_ci}; 120662306a36Sopenharmony_ci 120762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = { 120862306a36Sopenharmony_ci .halt_reg = 0x2024, 120962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 121062306a36Sopenharmony_ci .clkr = { 121162306a36Sopenharmony_ci .enable_reg = 0x2024, 121262306a36Sopenharmony_ci .enable_mask = BIT(0), 121362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 121462306a36Sopenharmony_ci .name = "gcc_blsp1_qup1_i2c_apps_clk", 121562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 121662306a36Sopenharmony_ci &gcc_blsp1_qup1_spi_apps_clk_src.clkr.hw, 121762306a36Sopenharmony_ci }, 121862306a36Sopenharmony_ci .num_parents = 1, 121962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 122062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 122162306a36Sopenharmony_ci }, 122262306a36Sopenharmony_ci }, 122362306a36Sopenharmony_ci}; 122462306a36Sopenharmony_ci 122562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = { 122662306a36Sopenharmony_ci .halt_reg = 0x2020, 122762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 122862306a36Sopenharmony_ci .clkr = { 122962306a36Sopenharmony_ci .enable_reg = 0x2020, 123062306a36Sopenharmony_ci .enable_mask = BIT(0), 123162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 123262306a36Sopenharmony_ci .name = "gcc_blsp1_qup1_spi_apps_clk", 123362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 123462306a36Sopenharmony_ci &gcc_blsp1_qup1_spi_apps_clk_src.clkr.hw, 123562306a36Sopenharmony_ci }, 123662306a36Sopenharmony_ci .num_parents = 1, 123762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 123862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 123962306a36Sopenharmony_ci }, 124062306a36Sopenharmony_ci }, 124162306a36Sopenharmony_ci}; 124262306a36Sopenharmony_ci 124362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = { 124462306a36Sopenharmony_ci .halt_reg = 0x3024, 124562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 124662306a36Sopenharmony_ci .clkr = { 124762306a36Sopenharmony_ci .enable_reg = 0x3024, 124862306a36Sopenharmony_ci .enable_mask = BIT(0), 124962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 125062306a36Sopenharmony_ci .name = "gcc_blsp1_qup2_i2c_apps_clk", 125162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 125262306a36Sopenharmony_ci &gcc_blsp1_qup2_spi_apps_clk_src.clkr.hw, 125362306a36Sopenharmony_ci }, 125462306a36Sopenharmony_ci .num_parents = 1, 125562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 125662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 125762306a36Sopenharmony_ci }, 125862306a36Sopenharmony_ci }, 125962306a36Sopenharmony_ci}; 126062306a36Sopenharmony_ci 126162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = { 126262306a36Sopenharmony_ci .halt_reg = 0x3020, 126362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 126462306a36Sopenharmony_ci .clkr = { 126562306a36Sopenharmony_ci .enable_reg = 0x3020, 126662306a36Sopenharmony_ci .enable_mask = BIT(0), 126762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 126862306a36Sopenharmony_ci .name = "gcc_blsp1_qup2_spi_apps_clk", 126962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 127062306a36Sopenharmony_ci &gcc_blsp1_qup2_spi_apps_clk_src.clkr.hw, 127162306a36Sopenharmony_ci }, 127262306a36Sopenharmony_ci .num_parents = 1, 127362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 127462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 127562306a36Sopenharmony_ci }, 127662306a36Sopenharmony_ci }, 127762306a36Sopenharmony_ci}; 127862306a36Sopenharmony_ci 127962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = { 128062306a36Sopenharmony_ci .halt_reg = 0x4024, 128162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 128262306a36Sopenharmony_ci .clkr = { 128362306a36Sopenharmony_ci .enable_reg = 0x4024, 128462306a36Sopenharmony_ci .enable_mask = BIT(0), 128562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 128662306a36Sopenharmony_ci .name = "gcc_blsp1_qup3_i2c_apps_clk", 128762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 128862306a36Sopenharmony_ci &gcc_blsp1_qup3_spi_apps_clk_src.clkr.hw, 128962306a36Sopenharmony_ci }, 129062306a36Sopenharmony_ci .num_parents = 1, 129162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 129262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 129362306a36Sopenharmony_ci }, 129462306a36Sopenharmony_ci }, 129562306a36Sopenharmony_ci}; 129662306a36Sopenharmony_ci 129762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = { 129862306a36Sopenharmony_ci .halt_reg = 0x4020, 129962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 130062306a36Sopenharmony_ci .clkr = { 130162306a36Sopenharmony_ci .enable_reg = 0x4020, 130262306a36Sopenharmony_ci .enable_mask = BIT(0), 130362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 130462306a36Sopenharmony_ci .name = "gcc_blsp1_qup3_spi_apps_clk", 130562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 130662306a36Sopenharmony_ci &gcc_blsp1_qup3_spi_apps_clk_src.clkr.hw, 130762306a36Sopenharmony_ci }, 130862306a36Sopenharmony_ci .num_parents = 1, 130962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 131062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 131162306a36Sopenharmony_ci }, 131262306a36Sopenharmony_ci }, 131362306a36Sopenharmony_ci}; 131462306a36Sopenharmony_ci 131562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_sleep_clk = { 131662306a36Sopenharmony_ci .halt_reg = 0x1010, 131762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 131862306a36Sopenharmony_ci .clkr = { 131962306a36Sopenharmony_ci .enable_reg = 0xb004, 132062306a36Sopenharmony_ci .enable_mask = BIT(5), 132162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 132262306a36Sopenharmony_ci .name = "gcc_blsp1_sleep_clk", 132362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 132462306a36Sopenharmony_ci &gcc_sleep_clk_src.clkr.hw, 132562306a36Sopenharmony_ci }, 132662306a36Sopenharmony_ci .num_parents = 1, 132762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 132862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 132962306a36Sopenharmony_ci }, 133062306a36Sopenharmony_ci }, 133162306a36Sopenharmony_ci}; 133262306a36Sopenharmony_ci 133362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = { 133462306a36Sopenharmony_ci .halt_reg = 0x2040, 133562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 133662306a36Sopenharmony_ci .clkr = { 133762306a36Sopenharmony_ci .enable_reg = 0x2040, 133862306a36Sopenharmony_ci .enable_mask = BIT(0), 133962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 134062306a36Sopenharmony_ci .name = "gcc_blsp1_uart1_apps_clk", 134162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 134262306a36Sopenharmony_ci &gcc_blsp1_uart1_apps_clk_src.clkr.hw, 134362306a36Sopenharmony_ci }, 134462306a36Sopenharmony_ci .num_parents = 1, 134562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 134662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 134762306a36Sopenharmony_ci }, 134862306a36Sopenharmony_ci }, 134962306a36Sopenharmony_ci}; 135062306a36Sopenharmony_ci 135162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = { 135262306a36Sopenharmony_ci .halt_reg = 0x3040, 135362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 135462306a36Sopenharmony_ci .clkr = { 135562306a36Sopenharmony_ci .enable_reg = 0x3040, 135662306a36Sopenharmony_ci .enable_mask = BIT(0), 135762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 135862306a36Sopenharmony_ci .name = "gcc_blsp1_uart2_apps_clk", 135962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 136062306a36Sopenharmony_ci &gcc_blsp1_uart2_apps_clk_src.clkr.hw, 136162306a36Sopenharmony_ci }, 136262306a36Sopenharmony_ci .num_parents = 1, 136362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 136462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 136562306a36Sopenharmony_ci }, 136662306a36Sopenharmony_ci }, 136762306a36Sopenharmony_ci}; 136862306a36Sopenharmony_ci 136962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart3_apps_clk = { 137062306a36Sopenharmony_ci .halt_reg = 0x4054, 137162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 137262306a36Sopenharmony_ci .clkr = { 137362306a36Sopenharmony_ci .enable_reg = 0x4054, 137462306a36Sopenharmony_ci .enable_mask = BIT(0), 137562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 137662306a36Sopenharmony_ci .name = "gcc_blsp1_uart3_apps_clk", 137762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 137862306a36Sopenharmony_ci &gcc_blsp1_uart3_apps_clk_src.clkr.hw, 137962306a36Sopenharmony_ci }, 138062306a36Sopenharmony_ci .num_parents = 1, 138162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 138262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 138362306a36Sopenharmony_ci }, 138462306a36Sopenharmony_ci }, 138562306a36Sopenharmony_ci}; 138662306a36Sopenharmony_ci 138762306a36Sopenharmony_cistatic struct clk_branch gcc_ce_ahb_clk = { 138862306a36Sopenharmony_ci .halt_reg = 0x25074, 138962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 139062306a36Sopenharmony_ci .clkr = { 139162306a36Sopenharmony_ci .enable_reg = 0x25074, 139262306a36Sopenharmony_ci .enable_mask = BIT(0), 139362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 139462306a36Sopenharmony_ci .name = "gcc_ce_ahb_clk", 139562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 139662306a36Sopenharmony_ci &gcc_system_noc_bfdcd_div2_clk_src.hw, 139762306a36Sopenharmony_ci }, 139862306a36Sopenharmony_ci .num_parents = 1, 139962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 140062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 140162306a36Sopenharmony_ci }, 140262306a36Sopenharmony_ci }, 140362306a36Sopenharmony_ci}; 140462306a36Sopenharmony_ci 140562306a36Sopenharmony_cistatic struct clk_branch gcc_ce_axi_clk = { 140662306a36Sopenharmony_ci .halt_reg = 0x25068, 140762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 140862306a36Sopenharmony_ci .clkr = { 140962306a36Sopenharmony_ci .enable_reg = 0x25068, 141062306a36Sopenharmony_ci .enable_mask = BIT(0), 141162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 141262306a36Sopenharmony_ci .name = "gcc_ce_axi_clk", 141362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 141462306a36Sopenharmony_ci &gcc_system_noc_bfdcd_clk_src.clkr.hw, 141562306a36Sopenharmony_ci }, 141662306a36Sopenharmony_ci .num_parents = 1, 141762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 141862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 141962306a36Sopenharmony_ci }, 142062306a36Sopenharmony_ci }, 142162306a36Sopenharmony_ci}; 142262306a36Sopenharmony_ci 142362306a36Sopenharmony_cistatic struct clk_branch gcc_ce_pcnoc_ahb_clk = { 142462306a36Sopenharmony_ci .halt_reg = 0x25070, 142562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 142662306a36Sopenharmony_ci .clkr = { 142762306a36Sopenharmony_ci .enable_reg = 0x25070, 142862306a36Sopenharmony_ci .enable_mask = BIT(0), 142962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 143062306a36Sopenharmony_ci .name = "gcc_ce_pcnoc_ahb_clk", 143162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 143262306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 143362306a36Sopenharmony_ci }, 143462306a36Sopenharmony_ci .num_parents = 1, 143562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 143662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 143762306a36Sopenharmony_ci }, 143862306a36Sopenharmony_ci }, 143962306a36Sopenharmony_ci}; 144062306a36Sopenharmony_ci 144162306a36Sopenharmony_cistatic struct clk_branch gcc_cmn_12gpll_ahb_clk = { 144262306a36Sopenharmony_ci .halt_reg = 0x3a004, 144362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 144462306a36Sopenharmony_ci .clkr = { 144562306a36Sopenharmony_ci .enable_reg = 0x3a004, 144662306a36Sopenharmony_ci .enable_mask = BIT(0), 144762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 144862306a36Sopenharmony_ci .name = "gcc_cmn_12gpll_ahb_clk", 144962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 145062306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 145162306a36Sopenharmony_ci }, 145262306a36Sopenharmony_ci .num_parents = 1, 145362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 145462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 145562306a36Sopenharmony_ci }, 145662306a36Sopenharmony_ci }, 145762306a36Sopenharmony_ci}; 145862306a36Sopenharmony_ci 145962306a36Sopenharmony_cistatic struct clk_branch gcc_cmn_12gpll_apu_clk = { 146062306a36Sopenharmony_ci .halt_reg = 0x3a00c, 146162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 146262306a36Sopenharmony_ci .clkr = { 146362306a36Sopenharmony_ci .enable_reg = 0x3a00c, 146462306a36Sopenharmony_ci .enable_mask = BIT(0), 146562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 146662306a36Sopenharmony_ci .name = "gcc_cmn_12gpll_apu_clk", 146762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 146862306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 146962306a36Sopenharmony_ci }, 147062306a36Sopenharmony_ci .num_parents = 1, 147162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 147262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 147362306a36Sopenharmony_ci }, 147462306a36Sopenharmony_ci }, 147562306a36Sopenharmony_ci}; 147662306a36Sopenharmony_ci 147762306a36Sopenharmony_cistatic struct clk_branch gcc_cmn_12gpll_sys_clk = { 147862306a36Sopenharmony_ci .halt_reg = 0x3a008, 147962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 148062306a36Sopenharmony_ci .clkr = { 148162306a36Sopenharmony_ci .enable_reg = 0x3a008, 148262306a36Sopenharmony_ci .enable_mask = BIT(0), 148362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 148462306a36Sopenharmony_ci .name = "gcc_cmn_12gpll_sys_clk", 148562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 148662306a36Sopenharmony_ci &gcc_uniphy_sys_clk_src.clkr.hw, 148762306a36Sopenharmony_ci }, 148862306a36Sopenharmony_ci .num_parents = 1, 148962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 149062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 149162306a36Sopenharmony_ci }, 149262306a36Sopenharmony_ci }, 149362306a36Sopenharmony_ci}; 149462306a36Sopenharmony_ci 149562306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = { 149662306a36Sopenharmony_ci .halt_reg = 0x8018, 149762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 149862306a36Sopenharmony_ci .clkr = { 149962306a36Sopenharmony_ci .enable_reg = 0x8018, 150062306a36Sopenharmony_ci .enable_mask = BIT(0), 150162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 150262306a36Sopenharmony_ci .name = "gcc_gp1_clk", 150362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 150462306a36Sopenharmony_ci &gcc_gp1_clk_src.clkr.hw, 150562306a36Sopenharmony_ci }, 150662306a36Sopenharmony_ci .num_parents = 1, 150762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 150862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 150962306a36Sopenharmony_ci }, 151062306a36Sopenharmony_ci }, 151162306a36Sopenharmony_ci}; 151262306a36Sopenharmony_ci 151362306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = { 151462306a36Sopenharmony_ci .halt_reg = 0x9018, 151562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 151662306a36Sopenharmony_ci .clkr = { 151762306a36Sopenharmony_ci .enable_reg = 0x9018, 151862306a36Sopenharmony_ci .enable_mask = BIT(0), 151962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 152062306a36Sopenharmony_ci .name = "gcc_gp2_clk", 152162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 152262306a36Sopenharmony_ci &gcc_gp2_clk_src.clkr.hw, 152362306a36Sopenharmony_ci }, 152462306a36Sopenharmony_ci .num_parents = 1, 152562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 152662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 152762306a36Sopenharmony_ci }, 152862306a36Sopenharmony_ci }, 152962306a36Sopenharmony_ci}; 153062306a36Sopenharmony_ci 153162306a36Sopenharmony_cistatic struct clk_branch gcc_lpass_core_axim_clk = { 153262306a36Sopenharmony_ci .halt_reg = 0x27018, 153362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 153462306a36Sopenharmony_ci .clkr = { 153562306a36Sopenharmony_ci .enable_reg = 0x27018, 153662306a36Sopenharmony_ci .enable_mask = BIT(0), 153762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 153862306a36Sopenharmony_ci .name = "gcc_lpass_core_axim_clk", 153962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 154062306a36Sopenharmony_ci &gcc_lpass_sway_clk_src.clkr.hw, 154162306a36Sopenharmony_ci }, 154262306a36Sopenharmony_ci .num_parents = 1, 154362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 154462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 154562306a36Sopenharmony_ci }, 154662306a36Sopenharmony_ci }, 154762306a36Sopenharmony_ci}; 154862306a36Sopenharmony_ci 154962306a36Sopenharmony_cistatic struct clk_branch gcc_lpass_sway_clk = { 155062306a36Sopenharmony_ci .halt_reg = 0x27014, 155162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 155262306a36Sopenharmony_ci .clkr = { 155362306a36Sopenharmony_ci .enable_reg = 0x27014, 155462306a36Sopenharmony_ci .enable_mask = BIT(0), 155562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 155662306a36Sopenharmony_ci .name = "gcc_lpass_sway_clk", 155762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 155862306a36Sopenharmony_ci &gcc_lpass_sway_clk_src.clkr.hw, 155962306a36Sopenharmony_ci }, 156062306a36Sopenharmony_ci .num_parents = 1, 156162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 156262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 156362306a36Sopenharmony_ci }, 156462306a36Sopenharmony_ci }, 156562306a36Sopenharmony_ci}; 156662306a36Sopenharmony_ci 156762306a36Sopenharmony_cistatic struct clk_branch gcc_mdio_ahb_clk = { 156862306a36Sopenharmony_ci .halt_reg = 0x12004, 156962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 157062306a36Sopenharmony_ci .clkr = { 157162306a36Sopenharmony_ci .enable_reg = 0x12004, 157262306a36Sopenharmony_ci .enable_mask = BIT(0), 157362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 157462306a36Sopenharmony_ci .name = "gcc_mdio_ahb_clk", 157562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 157662306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 157762306a36Sopenharmony_ci }, 157862306a36Sopenharmony_ci .num_parents = 1, 157962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 158062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 158162306a36Sopenharmony_ci }, 158262306a36Sopenharmony_ci }, 158362306a36Sopenharmony_ci}; 158462306a36Sopenharmony_ci 158562306a36Sopenharmony_cistatic struct clk_branch gcc_mdio_slave_ahb_clk = { 158662306a36Sopenharmony_ci .halt_reg = 0x1200c, 158762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 158862306a36Sopenharmony_ci .clkr = { 158962306a36Sopenharmony_ci .enable_reg = 0x1200c, 159062306a36Sopenharmony_ci .enable_mask = BIT(0), 159162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 159262306a36Sopenharmony_ci .name = "gcc_mdio_slave_ahb_clk", 159362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 159462306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 159562306a36Sopenharmony_ci }, 159662306a36Sopenharmony_ci .num_parents = 1, 159762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 159862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 159962306a36Sopenharmony_ci }, 160062306a36Sopenharmony_ci }, 160162306a36Sopenharmony_ci}; 160262306a36Sopenharmony_ci 160362306a36Sopenharmony_cistatic struct clk_branch gcc_nss_ts_clk = { 160462306a36Sopenharmony_ci .halt_reg = 0x17018, 160562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 160662306a36Sopenharmony_ci .clkr = { 160762306a36Sopenharmony_ci .enable_reg = 0x17018, 160862306a36Sopenharmony_ci .enable_mask = BIT(0), 160962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 161062306a36Sopenharmony_ci .name = "gcc_nss_ts_clk", 161162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 161262306a36Sopenharmony_ci &gcc_nss_ts_clk_src.clkr.hw, 161362306a36Sopenharmony_ci }, 161462306a36Sopenharmony_ci .num_parents = 1, 161562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 161662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 161762306a36Sopenharmony_ci }, 161862306a36Sopenharmony_ci }, 161962306a36Sopenharmony_ci}; 162062306a36Sopenharmony_ci 162162306a36Sopenharmony_cistatic struct clk_branch gcc_nsscc_clk = { 162262306a36Sopenharmony_ci .halt_reg = 0x17034, 162362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 162462306a36Sopenharmony_ci .clkr = { 162562306a36Sopenharmony_ci .enable_reg = 0x17034, 162662306a36Sopenharmony_ci .enable_mask = BIT(0), 162762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 162862306a36Sopenharmony_ci .name = "gcc_nsscc_clk", 162962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 163062306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 163162306a36Sopenharmony_ci }, 163262306a36Sopenharmony_ci .num_parents = 1, 163362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 163462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 163562306a36Sopenharmony_ci }, 163662306a36Sopenharmony_ci }, 163762306a36Sopenharmony_ci}; 163862306a36Sopenharmony_ci 163962306a36Sopenharmony_cistatic struct clk_branch gcc_nsscfg_clk = { 164062306a36Sopenharmony_ci .halt_reg = 0x1702c, 164162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 164262306a36Sopenharmony_ci .clkr = { 164362306a36Sopenharmony_ci .enable_reg = 0x1702c, 164462306a36Sopenharmony_ci .enable_mask = BIT(0), 164562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 164662306a36Sopenharmony_ci .name = "gcc_nsscfg_clk", 164762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 164862306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 164962306a36Sopenharmony_ci }, 165062306a36Sopenharmony_ci .num_parents = 1, 165162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 165262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 165362306a36Sopenharmony_ci }, 165462306a36Sopenharmony_ci }, 165562306a36Sopenharmony_ci}; 165662306a36Sopenharmony_ci 165762306a36Sopenharmony_cistatic struct clk_branch gcc_nssnoc_atb_clk = { 165862306a36Sopenharmony_ci .halt_reg = 0x17014, 165962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 166062306a36Sopenharmony_ci .clkr = { 166162306a36Sopenharmony_ci .enable_reg = 0x17014, 166262306a36Sopenharmony_ci .enable_mask = BIT(0), 166362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 166462306a36Sopenharmony_ci .name = "gcc_nssnoc_atb_clk", 166562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 166662306a36Sopenharmony_ci &gcc_qdss_at_clk_src.clkr.hw, 166762306a36Sopenharmony_ci }, 166862306a36Sopenharmony_ci .num_parents = 1, 166962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 167062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 167162306a36Sopenharmony_ci }, 167262306a36Sopenharmony_ci }, 167362306a36Sopenharmony_ci}; 167462306a36Sopenharmony_ci 167562306a36Sopenharmony_cistatic struct clk_branch gcc_nssnoc_nsscc_clk = { 167662306a36Sopenharmony_ci .halt_reg = 0x17030, 167762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 167862306a36Sopenharmony_ci .clkr = { 167962306a36Sopenharmony_ci .enable_reg = 0x17030, 168062306a36Sopenharmony_ci .enable_mask = BIT(0), 168162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 168262306a36Sopenharmony_ci .name = "gcc_nssnoc_nsscc_clk", 168362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 168462306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 168562306a36Sopenharmony_ci }, 168662306a36Sopenharmony_ci .num_parents = 1, 168762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 168862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 168962306a36Sopenharmony_ci }, 169062306a36Sopenharmony_ci }, 169162306a36Sopenharmony_ci}; 169262306a36Sopenharmony_ci 169362306a36Sopenharmony_cistatic struct clk_branch gcc_nssnoc_qosgen_ref_clk = { 169462306a36Sopenharmony_ci .halt_reg = 0x1701c, 169562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 169662306a36Sopenharmony_ci .clkr = { 169762306a36Sopenharmony_ci .enable_reg = 0x1701c, 169862306a36Sopenharmony_ci .enable_mask = BIT(0), 169962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 170062306a36Sopenharmony_ci .name = "gcc_nssnoc_qosgen_ref_clk", 170162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 170262306a36Sopenharmony_ci &gcc_xo_div4_clk_src.hw, 170362306a36Sopenharmony_ci }, 170462306a36Sopenharmony_ci .num_parents = 1, 170562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 170662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 170762306a36Sopenharmony_ci }, 170862306a36Sopenharmony_ci }, 170962306a36Sopenharmony_ci}; 171062306a36Sopenharmony_ci 171162306a36Sopenharmony_cistatic struct clk_branch gcc_nssnoc_snoc_1_clk = { 171262306a36Sopenharmony_ci .halt_reg = 0x1707c, 171362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 171462306a36Sopenharmony_ci .clkr = { 171562306a36Sopenharmony_ci .enable_reg = 0x1707c, 171662306a36Sopenharmony_ci .enable_mask = BIT(0), 171762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 171862306a36Sopenharmony_ci .name = "gcc_nssnoc_snoc_1_clk", 171962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 172062306a36Sopenharmony_ci &gcc_system_noc_bfdcd_clk_src.clkr.hw, 172162306a36Sopenharmony_ci }, 172262306a36Sopenharmony_ci .num_parents = 1, 172362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 172462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 172562306a36Sopenharmony_ci }, 172662306a36Sopenharmony_ci }, 172762306a36Sopenharmony_ci}; 172862306a36Sopenharmony_ci 172962306a36Sopenharmony_cistatic struct clk_branch gcc_nssnoc_snoc_clk = { 173062306a36Sopenharmony_ci .halt_reg = 0x17028, 173162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 173262306a36Sopenharmony_ci .clkr = { 173362306a36Sopenharmony_ci .enable_reg = 0x17028, 173462306a36Sopenharmony_ci .enable_mask = BIT(0), 173562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 173662306a36Sopenharmony_ci .name = "gcc_nssnoc_snoc_clk", 173762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 173862306a36Sopenharmony_ci &gcc_system_noc_bfdcd_clk_src.clkr.hw, 173962306a36Sopenharmony_ci }, 174062306a36Sopenharmony_ci .num_parents = 1, 174162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 174262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 174362306a36Sopenharmony_ci }, 174462306a36Sopenharmony_ci }, 174562306a36Sopenharmony_ci}; 174662306a36Sopenharmony_ci 174762306a36Sopenharmony_cistatic struct clk_branch gcc_nssnoc_timeout_ref_clk = { 174862306a36Sopenharmony_ci .halt_reg = 0x17020, 174962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 175062306a36Sopenharmony_ci .clkr = { 175162306a36Sopenharmony_ci .enable_reg = 0x17020, 175262306a36Sopenharmony_ci .enable_mask = BIT(0), 175362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 175462306a36Sopenharmony_ci .name = "gcc_nssnoc_timeout_ref_clk", 175562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 175662306a36Sopenharmony_ci &gcc_xo_div4_clk_src.hw, 175762306a36Sopenharmony_ci }, 175862306a36Sopenharmony_ci .num_parents = 1, 175962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 176062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 176162306a36Sopenharmony_ci }, 176262306a36Sopenharmony_ci }, 176362306a36Sopenharmony_ci}; 176462306a36Sopenharmony_ci 176562306a36Sopenharmony_cistatic struct clk_branch gcc_nssnoc_xo_dcd_clk = { 176662306a36Sopenharmony_ci .halt_reg = 0x17074, 176762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 176862306a36Sopenharmony_ci .clkr = { 176962306a36Sopenharmony_ci .enable_reg = 0x17074, 177062306a36Sopenharmony_ci .enable_mask = BIT(0), 177162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 177262306a36Sopenharmony_ci .name = "gcc_nssnoc_xo_dcd_clk", 177362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 177462306a36Sopenharmony_ci &gcc_xo_clk_src.clkr.hw, 177562306a36Sopenharmony_ci }, 177662306a36Sopenharmony_ci .num_parents = 1, 177762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 177862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 177962306a36Sopenharmony_ci }, 178062306a36Sopenharmony_ci }, 178162306a36Sopenharmony_ci}; 178262306a36Sopenharmony_ci 178362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_0_ahb_clk = { 178462306a36Sopenharmony_ci .halt_reg = 0x29030, 178562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 178662306a36Sopenharmony_ci .clkr = { 178762306a36Sopenharmony_ci .enable_reg = 0x29030, 178862306a36Sopenharmony_ci .enable_mask = BIT(0), 178962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 179062306a36Sopenharmony_ci .name = "gcc_pcie3x1_0_ahb_clk", 179162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 179262306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 179362306a36Sopenharmony_ci }, 179462306a36Sopenharmony_ci .num_parents = 1, 179562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 179662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 179762306a36Sopenharmony_ci }, 179862306a36Sopenharmony_ci }, 179962306a36Sopenharmony_ci}; 180062306a36Sopenharmony_ci 180162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_0_aux_clk = { 180262306a36Sopenharmony_ci .halt_reg = 0x29070, 180362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 180462306a36Sopenharmony_ci .clkr = { 180562306a36Sopenharmony_ci .enable_reg = 0x29070, 180662306a36Sopenharmony_ci .enable_mask = BIT(0), 180762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 180862306a36Sopenharmony_ci .name = "gcc_pcie3x1_0_aux_clk", 180962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 181062306a36Sopenharmony_ci &gcc_pcie_aux_clk_src.clkr.hw, 181162306a36Sopenharmony_ci }, 181262306a36Sopenharmony_ci .num_parents = 1, 181362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 181462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 181562306a36Sopenharmony_ci }, 181662306a36Sopenharmony_ci }, 181762306a36Sopenharmony_ci}; 181862306a36Sopenharmony_ci 181962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_0_axi_m_clk = { 182062306a36Sopenharmony_ci .halt_reg = 0x29038, 182162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 182262306a36Sopenharmony_ci .clkr = { 182362306a36Sopenharmony_ci .enable_reg = 0x29038, 182462306a36Sopenharmony_ci .enable_mask = BIT(0), 182562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 182662306a36Sopenharmony_ci .name = "gcc_pcie3x1_0_axi_m_clk", 182762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 182862306a36Sopenharmony_ci &gcc_pcie3x1_0_axi_clk_src.clkr.hw, 182962306a36Sopenharmony_ci }, 183062306a36Sopenharmony_ci .num_parents = 1, 183162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 183262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 183362306a36Sopenharmony_ci }, 183462306a36Sopenharmony_ci }, 183562306a36Sopenharmony_ci}; 183662306a36Sopenharmony_ci 183762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_0_axi_s_bridge_clk = { 183862306a36Sopenharmony_ci .halt_reg = 0x29048, 183962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 184062306a36Sopenharmony_ci .clkr = { 184162306a36Sopenharmony_ci .enable_reg = 0x29048, 184262306a36Sopenharmony_ci .enable_mask = BIT(0), 184362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 184462306a36Sopenharmony_ci .name = "gcc_pcie3x1_0_axi_s_bridge_clk", 184562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 184662306a36Sopenharmony_ci &gcc_pcie3x1_0_axi_clk_src.clkr.hw, 184762306a36Sopenharmony_ci }, 184862306a36Sopenharmony_ci .num_parents = 1, 184962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 185062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 185162306a36Sopenharmony_ci }, 185262306a36Sopenharmony_ci }, 185362306a36Sopenharmony_ci}; 185462306a36Sopenharmony_ci 185562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_0_axi_s_clk = { 185662306a36Sopenharmony_ci .halt_reg = 0x29040, 185762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 185862306a36Sopenharmony_ci .clkr = { 185962306a36Sopenharmony_ci .enable_reg = 0x29040, 186062306a36Sopenharmony_ci .enable_mask = BIT(0), 186162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 186262306a36Sopenharmony_ci .name = "gcc_pcie3x1_0_axi_s_clk", 186362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 186462306a36Sopenharmony_ci &gcc_pcie3x1_0_axi_clk_src.clkr.hw, 186562306a36Sopenharmony_ci }, 186662306a36Sopenharmony_ci .num_parents = 1, 186762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 186862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 186962306a36Sopenharmony_ci }, 187062306a36Sopenharmony_ci }, 187162306a36Sopenharmony_ci}; 187262306a36Sopenharmony_ci 187362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_0_pipe_clk = { 187462306a36Sopenharmony_ci .halt_reg = 0x29068, 187562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 187662306a36Sopenharmony_ci .clkr = { 187762306a36Sopenharmony_ci .enable_reg = 0x29068, 187862306a36Sopenharmony_ci .enable_mask = BIT(0), 187962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 188062306a36Sopenharmony_ci .name = "gcc_pcie3x1_0_pipe_clk", 188162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 188262306a36Sopenharmony_ci &gcc_pcie3x1_0_pipe_clk_src.clkr.hw, 188362306a36Sopenharmony_ci }, 188462306a36Sopenharmony_ci .num_parents = 1, 188562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 188662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 188762306a36Sopenharmony_ci }, 188862306a36Sopenharmony_ci }, 188962306a36Sopenharmony_ci}; 189062306a36Sopenharmony_ci 189162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_1_ahb_clk = { 189262306a36Sopenharmony_ci .halt_reg = 0x2a00c, 189362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 189462306a36Sopenharmony_ci .clkr = { 189562306a36Sopenharmony_ci .enable_reg = 0x2a00c, 189662306a36Sopenharmony_ci .enable_mask = BIT(0), 189762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 189862306a36Sopenharmony_ci .name = "gcc_pcie3x1_1_ahb_clk", 189962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 190062306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 190162306a36Sopenharmony_ci }, 190262306a36Sopenharmony_ci .num_parents = 1, 190362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 190462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 190562306a36Sopenharmony_ci }, 190662306a36Sopenharmony_ci }, 190762306a36Sopenharmony_ci}; 190862306a36Sopenharmony_ci 190962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_1_aux_clk = { 191062306a36Sopenharmony_ci .halt_reg = 0x2a070, 191162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 191262306a36Sopenharmony_ci .clkr = { 191362306a36Sopenharmony_ci .enable_reg = 0x2a070, 191462306a36Sopenharmony_ci .enable_mask = BIT(0), 191562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 191662306a36Sopenharmony_ci .name = "gcc_pcie3x1_1_aux_clk", 191762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 191862306a36Sopenharmony_ci &gcc_pcie_aux_clk_src.clkr.hw, 191962306a36Sopenharmony_ci }, 192062306a36Sopenharmony_ci .num_parents = 1, 192162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 192262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 192362306a36Sopenharmony_ci }, 192462306a36Sopenharmony_ci }, 192562306a36Sopenharmony_ci}; 192662306a36Sopenharmony_ci 192762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_1_axi_m_clk = { 192862306a36Sopenharmony_ci .halt_reg = 0x2a014, 192962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 193062306a36Sopenharmony_ci .clkr = { 193162306a36Sopenharmony_ci .enable_reg = 0x2a014, 193262306a36Sopenharmony_ci .enable_mask = BIT(0), 193362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 193462306a36Sopenharmony_ci .name = "gcc_pcie3x1_1_axi_m_clk", 193562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 193662306a36Sopenharmony_ci &gcc_pcie3x1_1_axi_clk_src.clkr.hw, 193762306a36Sopenharmony_ci }, 193862306a36Sopenharmony_ci .num_parents = 1, 193962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 194062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 194162306a36Sopenharmony_ci }, 194262306a36Sopenharmony_ci }, 194362306a36Sopenharmony_ci}; 194462306a36Sopenharmony_ci 194562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_1_axi_s_bridge_clk = { 194662306a36Sopenharmony_ci .halt_reg = 0x2a024, 194762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 194862306a36Sopenharmony_ci .clkr = { 194962306a36Sopenharmony_ci .enable_reg = 0x2a024, 195062306a36Sopenharmony_ci .enable_mask = BIT(0), 195162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 195262306a36Sopenharmony_ci .name = "gcc_pcie3x1_1_axi_s_bridge_clk", 195362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 195462306a36Sopenharmony_ci &gcc_pcie3x1_1_axi_clk_src.clkr.hw, 195562306a36Sopenharmony_ci }, 195662306a36Sopenharmony_ci .num_parents = 1, 195762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 195862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 195962306a36Sopenharmony_ci }, 196062306a36Sopenharmony_ci }, 196162306a36Sopenharmony_ci}; 196262306a36Sopenharmony_ci 196362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_1_axi_s_clk = { 196462306a36Sopenharmony_ci .halt_reg = 0x2a01c, 196562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 196662306a36Sopenharmony_ci .clkr = { 196762306a36Sopenharmony_ci .enable_reg = 0x2a01c, 196862306a36Sopenharmony_ci .enable_mask = BIT(0), 196962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 197062306a36Sopenharmony_ci .name = "gcc_pcie3x1_1_axi_s_clk", 197162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 197262306a36Sopenharmony_ci &gcc_pcie3x1_1_axi_clk_src.clkr.hw, 197362306a36Sopenharmony_ci }, 197462306a36Sopenharmony_ci .num_parents = 1, 197562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 197662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 197762306a36Sopenharmony_ci }, 197862306a36Sopenharmony_ci }, 197962306a36Sopenharmony_ci}; 198062306a36Sopenharmony_ci 198162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_1_pipe_clk = { 198262306a36Sopenharmony_ci .halt_reg = 0x2a068, 198362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 198462306a36Sopenharmony_ci .clkr = { 198562306a36Sopenharmony_ci .enable_reg = 0x2a068, 198662306a36Sopenharmony_ci .enable_mask = BIT(0), 198762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 198862306a36Sopenharmony_ci .name = "gcc_pcie3x1_1_pipe_clk", 198962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 199062306a36Sopenharmony_ci &gcc_pcie3x1_1_pipe_clk_src.clkr.hw, 199162306a36Sopenharmony_ci }, 199262306a36Sopenharmony_ci .num_parents = 1, 199362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 199462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 199562306a36Sopenharmony_ci }, 199662306a36Sopenharmony_ci }, 199762306a36Sopenharmony_ci}; 199862306a36Sopenharmony_ci 199962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x1_phy_ahb_clk = { 200062306a36Sopenharmony_ci .halt_reg = 0x29078, 200162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 200262306a36Sopenharmony_ci .clkr = { 200362306a36Sopenharmony_ci .enable_reg = 0x29078, 200462306a36Sopenharmony_ci .enable_mask = BIT(0), 200562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 200662306a36Sopenharmony_ci .name = "gcc_pcie3x1_phy_ahb_clk", 200762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 200862306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 200962306a36Sopenharmony_ci }, 201062306a36Sopenharmony_ci .num_parents = 1, 201162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 201262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 201362306a36Sopenharmony_ci }, 201462306a36Sopenharmony_ci }, 201562306a36Sopenharmony_ci}; 201662306a36Sopenharmony_ci 201762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x2_ahb_clk = { 201862306a36Sopenharmony_ci .halt_reg = 0x28030, 201962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 202062306a36Sopenharmony_ci .clkr = { 202162306a36Sopenharmony_ci .enable_reg = 0x28030, 202262306a36Sopenharmony_ci .enable_mask = BIT(0), 202362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 202462306a36Sopenharmony_ci .name = "gcc_pcie3x2_ahb_clk", 202562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 202662306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 202762306a36Sopenharmony_ci }, 202862306a36Sopenharmony_ci .num_parents = 1, 202962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 203062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 203162306a36Sopenharmony_ci }, 203262306a36Sopenharmony_ci }, 203362306a36Sopenharmony_ci}; 203462306a36Sopenharmony_ci 203562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x2_aux_clk = { 203662306a36Sopenharmony_ci .halt_reg = 0x28070, 203762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 203862306a36Sopenharmony_ci .clkr = { 203962306a36Sopenharmony_ci .enable_reg = 0x28070, 204062306a36Sopenharmony_ci .enable_mask = BIT(0), 204162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 204262306a36Sopenharmony_ci .name = "gcc_pcie3x2_aux_clk", 204362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 204462306a36Sopenharmony_ci &gcc_pcie_aux_clk_src.clkr.hw, 204562306a36Sopenharmony_ci }, 204662306a36Sopenharmony_ci .num_parents = 1, 204762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 204862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 204962306a36Sopenharmony_ci }, 205062306a36Sopenharmony_ci }, 205162306a36Sopenharmony_ci}; 205262306a36Sopenharmony_ci 205362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x2_axi_m_clk = { 205462306a36Sopenharmony_ci .halt_reg = 0x28038, 205562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 205662306a36Sopenharmony_ci .clkr = { 205762306a36Sopenharmony_ci .enable_reg = 0x28038, 205862306a36Sopenharmony_ci .enable_mask = BIT(0), 205962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 206062306a36Sopenharmony_ci .name = "gcc_pcie3x2_axi_m_clk", 206162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 206262306a36Sopenharmony_ci &gcc_pcie3x2_axi_m_clk_src.clkr.hw, 206362306a36Sopenharmony_ci }, 206462306a36Sopenharmony_ci .num_parents = 1, 206562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 206662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 206762306a36Sopenharmony_ci }, 206862306a36Sopenharmony_ci }, 206962306a36Sopenharmony_ci}; 207062306a36Sopenharmony_ci 207162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x2_axi_s_bridge_clk = { 207262306a36Sopenharmony_ci .halt_reg = 0x28048, 207362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 207462306a36Sopenharmony_ci .clkr = { 207562306a36Sopenharmony_ci .enable_reg = 0x28048, 207662306a36Sopenharmony_ci .enable_mask = BIT(0), 207762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 207862306a36Sopenharmony_ci .name = "gcc_pcie3x2_axi_s_bridge_clk", 207962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 208062306a36Sopenharmony_ci &gcc_pcie3x2_axi_s_clk_src.clkr.hw, 208162306a36Sopenharmony_ci }, 208262306a36Sopenharmony_ci .num_parents = 1, 208362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 208462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 208562306a36Sopenharmony_ci }, 208662306a36Sopenharmony_ci }, 208762306a36Sopenharmony_ci}; 208862306a36Sopenharmony_ci 208962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x2_axi_s_clk = { 209062306a36Sopenharmony_ci .halt_reg = 0x28040, 209162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 209262306a36Sopenharmony_ci .clkr = { 209362306a36Sopenharmony_ci .enable_reg = 0x28040, 209462306a36Sopenharmony_ci .enable_mask = BIT(0), 209562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 209662306a36Sopenharmony_ci .name = "gcc_pcie3x2_axi_s_clk", 209762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 209862306a36Sopenharmony_ci &gcc_pcie3x2_axi_s_clk_src.clkr.hw, 209962306a36Sopenharmony_ci }, 210062306a36Sopenharmony_ci .num_parents = 1, 210162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 210262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 210362306a36Sopenharmony_ci }, 210462306a36Sopenharmony_ci }, 210562306a36Sopenharmony_ci}; 210662306a36Sopenharmony_ci 210762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x2_phy_ahb_clk = { 210862306a36Sopenharmony_ci .halt_reg = 0x28080, 210962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 211062306a36Sopenharmony_ci .clkr = { 211162306a36Sopenharmony_ci .enable_reg = 0x28080, 211262306a36Sopenharmony_ci .enable_mask = BIT(0), 211362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 211462306a36Sopenharmony_ci .name = "gcc_pcie3x2_phy_ahb_clk", 211562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 211662306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 211762306a36Sopenharmony_ci }, 211862306a36Sopenharmony_ci .num_parents = 1, 211962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 212062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 212162306a36Sopenharmony_ci }, 212262306a36Sopenharmony_ci }, 212362306a36Sopenharmony_ci}; 212462306a36Sopenharmony_ci 212562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie3x2_pipe_clk = { 212662306a36Sopenharmony_ci .halt_reg = 0x28068, 212762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 212862306a36Sopenharmony_ci .clkr = { 212962306a36Sopenharmony_ci .enable_reg = 0x28068, 213062306a36Sopenharmony_ci .enable_mask = BIT(0), 213162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 213262306a36Sopenharmony_ci .name = "gcc_pcie3x2_pipe_clk", 213362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 213462306a36Sopenharmony_ci &gcc_pcie3x2_pipe_clk_src.clkr.hw, 213562306a36Sopenharmony_ci }, 213662306a36Sopenharmony_ci .num_parents = 1, 213762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 213862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 213962306a36Sopenharmony_ci }, 214062306a36Sopenharmony_ci }, 214162306a36Sopenharmony_ci}; 214262306a36Sopenharmony_ci 214362306a36Sopenharmony_cistatic struct clk_branch gcc_pcnoc_at_clk = { 214462306a36Sopenharmony_ci .halt_reg = 0x31024, 214562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 214662306a36Sopenharmony_ci .clkr = { 214762306a36Sopenharmony_ci .enable_reg = 0x31024, 214862306a36Sopenharmony_ci .enable_mask = BIT(0), 214962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 215062306a36Sopenharmony_ci .name = "gcc_pcnoc_at_clk", 215162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 215262306a36Sopenharmony_ci &gcc_qdss_at_clk_src.clkr.hw, 215362306a36Sopenharmony_ci }, 215462306a36Sopenharmony_ci .num_parents = 1, 215562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 215662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 215762306a36Sopenharmony_ci }, 215862306a36Sopenharmony_ci }, 215962306a36Sopenharmony_ci}; 216062306a36Sopenharmony_ci 216162306a36Sopenharmony_cistatic struct clk_branch gcc_pcnoc_lpass_clk = { 216262306a36Sopenharmony_ci .halt_reg = 0x31020, 216362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 216462306a36Sopenharmony_ci .clkr = { 216562306a36Sopenharmony_ci .enable_reg = 0x31020, 216662306a36Sopenharmony_ci .enable_mask = BIT(0), 216762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 216862306a36Sopenharmony_ci .name = "gcc_pcnoc_lpass_clk", 216962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 217062306a36Sopenharmony_ci &gcc_lpass_sway_clk_src.clkr.hw, 217162306a36Sopenharmony_ci }, 217262306a36Sopenharmony_ci .num_parents = 1, 217362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 217462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 217562306a36Sopenharmony_ci }, 217662306a36Sopenharmony_ci }, 217762306a36Sopenharmony_ci}; 217862306a36Sopenharmony_ci 217962306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = { 218062306a36Sopenharmony_ci .halt_reg = 0x13024, 218162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 218262306a36Sopenharmony_ci .clkr = { 218362306a36Sopenharmony_ci .enable_reg = 0xb004, 218462306a36Sopenharmony_ci .enable_mask = BIT(10), 218562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 218662306a36Sopenharmony_ci .name = "gcc_prng_ahb_clk", 218762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 218862306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 218962306a36Sopenharmony_ci }, 219062306a36Sopenharmony_ci .num_parents = 1, 219162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 219262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 219362306a36Sopenharmony_ci }, 219462306a36Sopenharmony_ci }, 219562306a36Sopenharmony_ci}; 219662306a36Sopenharmony_ci 219762306a36Sopenharmony_cistatic struct clk_branch gcc_q6_ahb_clk = { 219862306a36Sopenharmony_ci .halt_reg = 0x25014, 219962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 220062306a36Sopenharmony_ci .clkr = { 220162306a36Sopenharmony_ci .enable_reg = 0x25014, 220262306a36Sopenharmony_ci .enable_mask = BIT(0), 220362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 220462306a36Sopenharmony_ci .name = "gcc_q6_ahb_clk", 220562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 220662306a36Sopenharmony_ci &gcc_wcss_ahb_clk_src.clkr.hw, 220762306a36Sopenharmony_ci }, 220862306a36Sopenharmony_ci .num_parents = 1, 220962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 221062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 221162306a36Sopenharmony_ci }, 221262306a36Sopenharmony_ci }, 221362306a36Sopenharmony_ci}; 221462306a36Sopenharmony_ci 221562306a36Sopenharmony_cistatic struct clk_branch gcc_q6_ahb_s_clk = { 221662306a36Sopenharmony_ci .halt_reg = 0x25018, 221762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 221862306a36Sopenharmony_ci .clkr = { 221962306a36Sopenharmony_ci .enable_reg = 0x25018, 222062306a36Sopenharmony_ci .enable_mask = BIT(0), 222162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 222262306a36Sopenharmony_ci .name = "gcc_q6_ahb_s_clk", 222362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 222462306a36Sopenharmony_ci &gcc_wcss_ahb_clk_src.clkr.hw, 222562306a36Sopenharmony_ci }, 222662306a36Sopenharmony_ci .num_parents = 1, 222762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 222862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 222962306a36Sopenharmony_ci }, 223062306a36Sopenharmony_ci }, 223162306a36Sopenharmony_ci}; 223262306a36Sopenharmony_ci 223362306a36Sopenharmony_cistatic struct clk_branch gcc_q6_axim_clk = { 223462306a36Sopenharmony_ci .halt_reg = 0x2500c, 223562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 223662306a36Sopenharmony_ci .clkr = { 223762306a36Sopenharmony_ci .enable_reg = 0x2500c, 223862306a36Sopenharmony_ci .enable_mask = BIT(0), 223962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 224062306a36Sopenharmony_ci .name = "gcc_q6_axim_clk", 224162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 224262306a36Sopenharmony_ci &gcc_q6_axim_clk_src.clkr.hw, 224362306a36Sopenharmony_ci }, 224462306a36Sopenharmony_ci .num_parents = 1, 224562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 224662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 224762306a36Sopenharmony_ci }, 224862306a36Sopenharmony_ci }, 224962306a36Sopenharmony_ci}; 225062306a36Sopenharmony_ci 225162306a36Sopenharmony_cistatic struct clk_branch gcc_q6_axis_clk = { 225262306a36Sopenharmony_ci .halt_reg = 0x25010, 225362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 225462306a36Sopenharmony_ci .clkr = { 225562306a36Sopenharmony_ci .enable_reg = 0x25010, 225662306a36Sopenharmony_ci .enable_mask = BIT(0), 225762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 225862306a36Sopenharmony_ci .name = "gcc_q6_axis_clk", 225962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 226062306a36Sopenharmony_ci &gcc_system_noc_bfdcd_clk_src.clkr.hw, 226162306a36Sopenharmony_ci }, 226262306a36Sopenharmony_ci .num_parents = 1, 226362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 226462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 226562306a36Sopenharmony_ci }, 226662306a36Sopenharmony_ci }, 226762306a36Sopenharmony_ci}; 226862306a36Sopenharmony_ci 226962306a36Sopenharmony_cistatic struct clk_branch gcc_q6_tsctr_1to2_clk = { 227062306a36Sopenharmony_ci .halt_reg = 0x25020, 227162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 227262306a36Sopenharmony_ci .clkr = { 227362306a36Sopenharmony_ci .enable_reg = 0x25020, 227462306a36Sopenharmony_ci .enable_mask = BIT(0), 227562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 227662306a36Sopenharmony_ci .name = "gcc_q6_tsctr_1to2_clk", 227762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 227862306a36Sopenharmony_ci &gcc_qdss_tsctr_div2_clk_src.hw, 227962306a36Sopenharmony_ci }, 228062306a36Sopenharmony_ci .num_parents = 1, 228162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 228262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 228362306a36Sopenharmony_ci }, 228462306a36Sopenharmony_ci }, 228562306a36Sopenharmony_ci}; 228662306a36Sopenharmony_ci 228762306a36Sopenharmony_cistatic struct clk_branch gcc_q6ss_atbm_clk = { 228862306a36Sopenharmony_ci .halt_reg = 0x2501c, 228962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 229062306a36Sopenharmony_ci .clkr = { 229162306a36Sopenharmony_ci .enable_reg = 0x2501c, 229262306a36Sopenharmony_ci .enable_mask = BIT(0), 229362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 229462306a36Sopenharmony_ci .name = "gcc_q6ss_atbm_clk", 229562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 229662306a36Sopenharmony_ci &gcc_qdss_at_clk_src.clkr.hw, 229762306a36Sopenharmony_ci }, 229862306a36Sopenharmony_ci .num_parents = 1, 229962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 230062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 230162306a36Sopenharmony_ci }, 230262306a36Sopenharmony_ci }, 230362306a36Sopenharmony_ci}; 230462306a36Sopenharmony_ci 230562306a36Sopenharmony_cistatic struct clk_branch gcc_q6ss_pclkdbg_clk = { 230662306a36Sopenharmony_ci .halt_reg = 0x25024, 230762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 230862306a36Sopenharmony_ci .clkr = { 230962306a36Sopenharmony_ci .enable_reg = 0x25024, 231062306a36Sopenharmony_ci .enable_mask = BIT(0), 231162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 231262306a36Sopenharmony_ci .name = "gcc_q6ss_pclkdbg_clk", 231362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 231462306a36Sopenharmony_ci &gcc_qdss_dap_div_clk_src.clkr.hw, 231562306a36Sopenharmony_ci }, 231662306a36Sopenharmony_ci .num_parents = 1, 231762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 231862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 231962306a36Sopenharmony_ci }, 232062306a36Sopenharmony_ci }, 232162306a36Sopenharmony_ci}; 232262306a36Sopenharmony_ci 232362306a36Sopenharmony_cistatic struct clk_branch gcc_q6ss_trig_clk = { 232462306a36Sopenharmony_ci .halt_reg = 0x250a0, 232562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 232662306a36Sopenharmony_ci .clkr = { 232762306a36Sopenharmony_ci .enable_reg = 0x250a0, 232862306a36Sopenharmony_ci .enable_mask = BIT(0), 232962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 233062306a36Sopenharmony_ci .name = "gcc_q6ss_trig_clk", 233162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 233262306a36Sopenharmony_ci &gcc_qdss_dap_div_clk_src.clkr.hw, 233362306a36Sopenharmony_ci }, 233462306a36Sopenharmony_ci .num_parents = 1, 233562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 233662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 233762306a36Sopenharmony_ci }, 233862306a36Sopenharmony_ci }, 233962306a36Sopenharmony_ci}; 234062306a36Sopenharmony_ci 234162306a36Sopenharmony_cistatic struct clk_branch gcc_qdss_at_clk = { 234262306a36Sopenharmony_ci .halt_reg = 0x2d038, 234362306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 234462306a36Sopenharmony_ci .clkr = { 234562306a36Sopenharmony_ci .enable_reg = 0x2d038, 234662306a36Sopenharmony_ci .enable_mask = BIT(0), 234762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 234862306a36Sopenharmony_ci .name = "gcc_qdss_at_clk", 234962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 235062306a36Sopenharmony_ci &gcc_qdss_at_clk_src.clkr.hw, 235162306a36Sopenharmony_ci }, 235262306a36Sopenharmony_ci .num_parents = 1, 235362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 235462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 235562306a36Sopenharmony_ci }, 235662306a36Sopenharmony_ci }, 235762306a36Sopenharmony_ci}; 235862306a36Sopenharmony_ci 235962306a36Sopenharmony_cistatic struct clk_branch gcc_qdss_cfg_ahb_clk = { 236062306a36Sopenharmony_ci .halt_reg = 0x2d06c, 236162306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 236262306a36Sopenharmony_ci .clkr = { 236362306a36Sopenharmony_ci .enable_reg = 0x2d06c, 236462306a36Sopenharmony_ci .enable_mask = BIT(0), 236562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 236662306a36Sopenharmony_ci .name = "gcc_qdss_cfg_ahb_clk", 236762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 236862306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 236962306a36Sopenharmony_ci }, 237062306a36Sopenharmony_ci .num_parents = 1, 237162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 237262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 237362306a36Sopenharmony_ci }, 237462306a36Sopenharmony_ci }, 237562306a36Sopenharmony_ci}; 237662306a36Sopenharmony_ci 237762306a36Sopenharmony_cistatic struct clk_branch gcc_qdss_dap_ahb_clk = { 237862306a36Sopenharmony_ci .halt_reg = 0x2d068, 237962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 238062306a36Sopenharmony_ci .clkr = { 238162306a36Sopenharmony_ci .enable_reg = 0x2d068, 238262306a36Sopenharmony_ci .enable_mask = BIT(0), 238362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 238462306a36Sopenharmony_ci .name = "gcc_qdss_dap_ahb_clk", 238562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 238662306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 238762306a36Sopenharmony_ci }, 238862306a36Sopenharmony_ci .num_parents = 1, 238962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 239062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 239162306a36Sopenharmony_ci }, 239262306a36Sopenharmony_ci }, 239362306a36Sopenharmony_ci}; 239462306a36Sopenharmony_ci 239562306a36Sopenharmony_cistatic struct clk_branch gcc_qdss_dap_clk = { 239662306a36Sopenharmony_ci .halt_reg = 0x2d05c, 239762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 239862306a36Sopenharmony_ci .clkr = { 239962306a36Sopenharmony_ci .enable_reg = 0xb004, 240062306a36Sopenharmony_ci .enable_mask = BIT(2), 240162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 240262306a36Sopenharmony_ci .name = "gcc_qdss_dap_clk", 240362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 240462306a36Sopenharmony_ci &gcc_qdss_dap_div_clk_src.clkr.hw, 240562306a36Sopenharmony_ci }, 240662306a36Sopenharmony_ci .num_parents = 1, 240762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 240862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 240962306a36Sopenharmony_ci }, 241062306a36Sopenharmony_ci }, 241162306a36Sopenharmony_ci}; 241262306a36Sopenharmony_ci 241362306a36Sopenharmony_cistatic struct clk_branch gcc_qdss_etr_usb_clk = { 241462306a36Sopenharmony_ci .halt_reg = 0x2d064, 241562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 241662306a36Sopenharmony_ci .clkr = { 241762306a36Sopenharmony_ci .enable_reg = 0x2d064, 241862306a36Sopenharmony_ci .enable_mask = BIT(0), 241962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 242062306a36Sopenharmony_ci .name = "gcc_qdss_etr_usb_clk", 242162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 242262306a36Sopenharmony_ci &gcc_system_noc_bfdcd_clk_src.clkr.hw, 242362306a36Sopenharmony_ci }, 242462306a36Sopenharmony_ci .num_parents = 1, 242562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 242662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 242762306a36Sopenharmony_ci }, 242862306a36Sopenharmony_ci }, 242962306a36Sopenharmony_ci}; 243062306a36Sopenharmony_ci 243162306a36Sopenharmony_cistatic struct clk_fixed_factor gcc_eud_at_div_clk_src = { 243262306a36Sopenharmony_ci .mult = 1, 243362306a36Sopenharmony_ci .div = 6, 243462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 243562306a36Sopenharmony_ci .name = "gcc_eud_at_div_clk_src", 243662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw *[]) { 243762306a36Sopenharmony_ci &gcc_qdss_at_clk_src.clkr.hw }, 243862306a36Sopenharmony_ci .num_parents = 1, 243962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 244062306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 244162306a36Sopenharmony_ci }, 244262306a36Sopenharmony_ci}; 244362306a36Sopenharmony_ci 244462306a36Sopenharmony_cistatic struct clk_branch gcc_qdss_eud_at_clk = { 244562306a36Sopenharmony_ci .halt_reg = 0x2d070, 244662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 244762306a36Sopenharmony_ci .clkr = { 244862306a36Sopenharmony_ci .enable_reg = 0x2d070, 244962306a36Sopenharmony_ci .enable_mask = BIT(0), 245062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 245162306a36Sopenharmony_ci .name = "gcc_qdss_eud_at_clk", 245262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 245362306a36Sopenharmony_ci &gcc_eud_at_div_clk_src.hw, 245462306a36Sopenharmony_ci }, 245562306a36Sopenharmony_ci .num_parents = 1, 245662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 245762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 245862306a36Sopenharmony_ci }, 245962306a36Sopenharmony_ci }, 246062306a36Sopenharmony_ci}; 246162306a36Sopenharmony_ci 246262306a36Sopenharmony_cistatic struct clk_branch gcc_qpic_ahb_clk = { 246362306a36Sopenharmony_ci .halt_reg = 0x32010, 246462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 246562306a36Sopenharmony_ci .clkr = { 246662306a36Sopenharmony_ci .enable_reg = 0x32010, 246762306a36Sopenharmony_ci .enable_mask = BIT(0), 246862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 246962306a36Sopenharmony_ci .name = "gcc_qpic_ahb_clk", 247062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 247162306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 247262306a36Sopenharmony_ci }, 247362306a36Sopenharmony_ci .num_parents = 1, 247462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 247562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 247662306a36Sopenharmony_ci }, 247762306a36Sopenharmony_ci }, 247862306a36Sopenharmony_ci}; 247962306a36Sopenharmony_ci 248062306a36Sopenharmony_cistatic struct clk_branch gcc_qpic_clk = { 248162306a36Sopenharmony_ci .halt_reg = 0x32014, 248262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 248362306a36Sopenharmony_ci .clkr = { 248462306a36Sopenharmony_ci .enable_reg = 0x32014, 248562306a36Sopenharmony_ci .enable_mask = BIT(0), 248662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 248762306a36Sopenharmony_ci .name = "gcc_qpic_clk", 248862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 248962306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 249062306a36Sopenharmony_ci }, 249162306a36Sopenharmony_ci .num_parents = 1, 249262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 249362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 249462306a36Sopenharmony_ci }, 249562306a36Sopenharmony_ci }, 249662306a36Sopenharmony_ci}; 249762306a36Sopenharmony_ci 249862306a36Sopenharmony_cistatic struct clk_branch gcc_qpic_io_macro_clk = { 249962306a36Sopenharmony_ci .halt_reg = 0x3200c, 250062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 250162306a36Sopenharmony_ci .clkr = { 250262306a36Sopenharmony_ci .enable_reg = 0x3200c, 250362306a36Sopenharmony_ci .enable_mask = BIT(0), 250462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 250562306a36Sopenharmony_ci .name = "gcc_qpic_io_macro_clk", 250662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 250762306a36Sopenharmony_ci &gcc_qpic_io_macro_clk_src.clkr.hw, 250862306a36Sopenharmony_ci }, 250962306a36Sopenharmony_ci .num_parents = 1, 251062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 251162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 251262306a36Sopenharmony_ci }, 251362306a36Sopenharmony_ci }, 251462306a36Sopenharmony_ci}; 251562306a36Sopenharmony_ci 251662306a36Sopenharmony_cistatic struct clk_branch gcc_qpic_sleep_clk = { 251762306a36Sopenharmony_ci .halt_reg = 0x3201c, 251862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 251962306a36Sopenharmony_ci .clkr = { 252062306a36Sopenharmony_ci .enable_reg = 0x3201c, 252162306a36Sopenharmony_ci .enable_mask = BIT(0), 252262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 252362306a36Sopenharmony_ci .name = "gcc_qpic_sleep_clk", 252462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 252562306a36Sopenharmony_ci &gcc_sleep_clk_src.clkr.hw, 252662306a36Sopenharmony_ci }, 252762306a36Sopenharmony_ci .num_parents = 1, 252862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 252962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 253062306a36Sopenharmony_ci }, 253162306a36Sopenharmony_ci }, 253262306a36Sopenharmony_ci}; 253362306a36Sopenharmony_ci 253462306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = { 253562306a36Sopenharmony_ci .halt_reg = 0x33034, 253662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 253762306a36Sopenharmony_ci .clkr = { 253862306a36Sopenharmony_ci .enable_reg = 0x33034, 253962306a36Sopenharmony_ci .enable_mask = BIT(0), 254062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 254162306a36Sopenharmony_ci .name = "gcc_sdcc1_ahb_clk", 254262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 254362306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 254462306a36Sopenharmony_ci }, 254562306a36Sopenharmony_ci .num_parents = 1, 254662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 254762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 254862306a36Sopenharmony_ci }, 254962306a36Sopenharmony_ci }, 255062306a36Sopenharmony_ci}; 255162306a36Sopenharmony_ci 255262306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = { 255362306a36Sopenharmony_ci .halt_reg = 0x3302c, 255462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 255562306a36Sopenharmony_ci .clkr = { 255662306a36Sopenharmony_ci .enable_reg = 0x3302c, 255762306a36Sopenharmony_ci .enable_mask = BIT(0), 255862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 255962306a36Sopenharmony_ci .name = "gcc_sdcc1_apps_clk", 256062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 256162306a36Sopenharmony_ci &gcc_sdcc1_apps_clk_src.clkr.hw, 256262306a36Sopenharmony_ci }, 256362306a36Sopenharmony_ci .num_parents = 1, 256462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 256562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 256662306a36Sopenharmony_ci }, 256762306a36Sopenharmony_ci }, 256862306a36Sopenharmony_ci}; 256962306a36Sopenharmony_ci 257062306a36Sopenharmony_cistatic struct clk_branch gcc_snoc_lpass_cfg_clk = { 257162306a36Sopenharmony_ci .halt_reg = 0x2e028, 257262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 257362306a36Sopenharmony_ci .clkr = { 257462306a36Sopenharmony_ci .enable_reg = 0x2e028, 257562306a36Sopenharmony_ci .enable_mask = BIT(0), 257662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 257762306a36Sopenharmony_ci .name = "gcc_snoc_lpass_cfg_clk", 257862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 257962306a36Sopenharmony_ci &gcc_lpass_sway_clk_src.clkr.hw, 258062306a36Sopenharmony_ci }, 258162306a36Sopenharmony_ci .num_parents = 1, 258262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 258362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 258462306a36Sopenharmony_ci }, 258562306a36Sopenharmony_ci }, 258662306a36Sopenharmony_ci}; 258762306a36Sopenharmony_ci 258862306a36Sopenharmony_cistatic struct clk_branch gcc_snoc_nssnoc_1_clk = { 258962306a36Sopenharmony_ci .halt_reg = 0x17090, 259062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 259162306a36Sopenharmony_ci .clkr = { 259262306a36Sopenharmony_ci .enable_reg = 0x17090, 259362306a36Sopenharmony_ci .enable_mask = BIT(0), 259462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 259562306a36Sopenharmony_ci .name = "gcc_snoc_nssnoc_1_clk", 259662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 259762306a36Sopenharmony_ci &gcc_system_noc_bfdcd_clk_src.clkr.hw, 259862306a36Sopenharmony_ci }, 259962306a36Sopenharmony_ci .num_parents = 1, 260062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 260162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 260262306a36Sopenharmony_ci }, 260362306a36Sopenharmony_ci }, 260462306a36Sopenharmony_ci}; 260562306a36Sopenharmony_ci 260662306a36Sopenharmony_cistatic struct clk_branch gcc_snoc_nssnoc_clk = { 260762306a36Sopenharmony_ci .halt_reg = 0x17084, 260862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 260962306a36Sopenharmony_ci .clkr = { 261062306a36Sopenharmony_ci .enable_reg = 0x17084, 261162306a36Sopenharmony_ci .enable_mask = BIT(0), 261262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 261362306a36Sopenharmony_ci .name = "gcc_snoc_nssnoc_clk", 261462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 261562306a36Sopenharmony_ci &gcc_system_noc_bfdcd_clk_src.clkr.hw, 261662306a36Sopenharmony_ci }, 261762306a36Sopenharmony_ci .num_parents = 1, 261862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 261962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 262062306a36Sopenharmony_ci }, 262162306a36Sopenharmony_ci }, 262262306a36Sopenharmony_ci}; 262362306a36Sopenharmony_ci 262462306a36Sopenharmony_cistatic struct clk_branch gcc_snoc_pcie3_1lane_1_m_clk = { 262562306a36Sopenharmony_ci .halt_reg = 0x2e050, 262662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 262762306a36Sopenharmony_ci .clkr = { 262862306a36Sopenharmony_ci .enable_reg = 0x2e050, 262962306a36Sopenharmony_ci .enable_mask = BIT(0), 263062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 263162306a36Sopenharmony_ci .name = "gcc_snoc_pcie3_1lane_1_m_clk", 263262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 263362306a36Sopenharmony_ci &gcc_pcie3x1_1_axi_clk_src.clkr.hw, 263462306a36Sopenharmony_ci }, 263562306a36Sopenharmony_ci .num_parents = 1, 263662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 263762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 263862306a36Sopenharmony_ci }, 263962306a36Sopenharmony_ci }, 264062306a36Sopenharmony_ci}; 264162306a36Sopenharmony_ci 264262306a36Sopenharmony_cistatic struct clk_branch gcc_snoc_pcie3_1lane_1_s_clk = { 264362306a36Sopenharmony_ci .halt_reg = 0x2e0ac, 264462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 264562306a36Sopenharmony_ci .clkr = { 264662306a36Sopenharmony_ci .enable_reg = 0x2e0ac, 264762306a36Sopenharmony_ci .enable_mask = BIT(0), 264862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 264962306a36Sopenharmony_ci .name = "gcc_snoc_pcie3_1lane_1_s_clk", 265062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 265162306a36Sopenharmony_ci &gcc_pcie3x1_1_axi_clk_src.clkr.hw, 265262306a36Sopenharmony_ci }, 265362306a36Sopenharmony_ci .num_parents = 1, 265462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 265562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 265662306a36Sopenharmony_ci }, 265762306a36Sopenharmony_ci }, 265862306a36Sopenharmony_ci}; 265962306a36Sopenharmony_ci 266062306a36Sopenharmony_cistatic struct clk_branch gcc_snoc_pcie3_1lane_m_clk = { 266162306a36Sopenharmony_ci .halt_reg = 0x2e080, 266262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 266362306a36Sopenharmony_ci .clkr = { 266462306a36Sopenharmony_ci .enable_reg = 0x2e080, 266562306a36Sopenharmony_ci .enable_mask = BIT(0), 266662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 266762306a36Sopenharmony_ci .name = "gcc_snoc_pcie3_1lane_m_clk", 266862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 266962306a36Sopenharmony_ci &gcc_pcie3x1_0_axi_clk_src.clkr.hw, 267062306a36Sopenharmony_ci }, 267162306a36Sopenharmony_ci .num_parents = 1, 267262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 267362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 267462306a36Sopenharmony_ci }, 267562306a36Sopenharmony_ci }, 267662306a36Sopenharmony_ci}; 267762306a36Sopenharmony_ci 267862306a36Sopenharmony_cistatic struct clk_branch gcc_snoc_pcie3_1lane_s_clk = { 267962306a36Sopenharmony_ci .halt_reg = 0x2e04c, 268062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 268162306a36Sopenharmony_ci .clkr = { 268262306a36Sopenharmony_ci .enable_reg = 0x2e04c, 268362306a36Sopenharmony_ci .enable_mask = BIT(0), 268462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 268562306a36Sopenharmony_ci .name = "gcc_snoc_pcie3_1lane_s_clk", 268662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 268762306a36Sopenharmony_ci &gcc_pcie3x1_0_axi_clk_src.clkr.hw, 268862306a36Sopenharmony_ci }, 268962306a36Sopenharmony_ci .num_parents = 1, 269062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 269162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 269262306a36Sopenharmony_ci }, 269362306a36Sopenharmony_ci }, 269462306a36Sopenharmony_ci}; 269562306a36Sopenharmony_ci 269662306a36Sopenharmony_cistatic struct clk_branch gcc_snoc_pcie3_2lane_m_clk = { 269762306a36Sopenharmony_ci .halt_reg = 0x2e07c, 269862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 269962306a36Sopenharmony_ci .clkr = { 270062306a36Sopenharmony_ci .enable_reg = 0x2e07c, 270162306a36Sopenharmony_ci .enable_mask = BIT(0), 270262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 270362306a36Sopenharmony_ci .name = "gcc_snoc_pcie3_2lane_m_clk", 270462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 270562306a36Sopenharmony_ci &gcc_pcie3x2_axi_m_clk_src.clkr.hw, 270662306a36Sopenharmony_ci }, 270762306a36Sopenharmony_ci .num_parents = 1, 270862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 270962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 271062306a36Sopenharmony_ci }, 271162306a36Sopenharmony_ci }, 271262306a36Sopenharmony_ci}; 271362306a36Sopenharmony_ci 271462306a36Sopenharmony_cistatic struct clk_branch gcc_snoc_pcie3_2lane_s_clk = { 271562306a36Sopenharmony_ci .halt_reg = 0x2e048, 271662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 271762306a36Sopenharmony_ci .clkr = { 271862306a36Sopenharmony_ci .enable_reg = 0x2e048, 271962306a36Sopenharmony_ci .enable_mask = BIT(0), 272062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 272162306a36Sopenharmony_ci .name = "gcc_snoc_pcie3_2lane_s_clk", 272262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 272362306a36Sopenharmony_ci &gcc_pcie3x2_axi_s_clk_src.clkr.hw, 272462306a36Sopenharmony_ci }, 272562306a36Sopenharmony_ci .num_parents = 1, 272662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 272762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 272862306a36Sopenharmony_ci }, 272962306a36Sopenharmony_ci }, 273062306a36Sopenharmony_ci}; 273162306a36Sopenharmony_ci 273262306a36Sopenharmony_cistatic struct clk_branch gcc_snoc_usb_clk = { 273362306a36Sopenharmony_ci .halt_reg = 0x2e058, 273462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 273562306a36Sopenharmony_ci .clkr = { 273662306a36Sopenharmony_ci .enable_reg = 0x2e058, 273762306a36Sopenharmony_ci .enable_mask = BIT(0), 273862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 273962306a36Sopenharmony_ci .name = "gcc_snoc_usb_clk", 274062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 274162306a36Sopenharmony_ci &gcc_usb0_master_clk_src.clkr.hw, 274262306a36Sopenharmony_ci }, 274362306a36Sopenharmony_ci .num_parents = 1, 274462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 274562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 274662306a36Sopenharmony_ci }, 274762306a36Sopenharmony_ci }, 274862306a36Sopenharmony_ci}; 274962306a36Sopenharmony_ci 275062306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_at_clk = { 275162306a36Sopenharmony_ci .halt_reg = 0x2e038, 275262306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 275362306a36Sopenharmony_ci .clkr = { 275462306a36Sopenharmony_ci .enable_reg = 0x2e038, 275562306a36Sopenharmony_ci .enable_mask = BIT(0), 275662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 275762306a36Sopenharmony_ci .name = "gcc_sys_noc_at_clk", 275862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 275962306a36Sopenharmony_ci &gcc_qdss_at_clk_src.clkr.hw, 276062306a36Sopenharmony_ci }, 276162306a36Sopenharmony_ci .num_parents = 1, 276262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 276362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 276462306a36Sopenharmony_ci }, 276562306a36Sopenharmony_ci }, 276662306a36Sopenharmony_ci}; 276762306a36Sopenharmony_ci 276862306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_wcss_ahb_clk = { 276962306a36Sopenharmony_ci .halt_reg = 0x2e030, 277062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 277162306a36Sopenharmony_ci .clkr = { 277262306a36Sopenharmony_ci .enable_reg = 0x2e030, 277362306a36Sopenharmony_ci .enable_mask = BIT(0), 277462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 277562306a36Sopenharmony_ci .name = "gcc_sys_noc_wcss_ahb_clk", 277662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 277762306a36Sopenharmony_ci &gcc_wcss_ahb_clk_src.clkr.hw, 277862306a36Sopenharmony_ci }, 277962306a36Sopenharmony_ci .num_parents = 1, 278062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 278162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 278262306a36Sopenharmony_ci }, 278362306a36Sopenharmony_ci }, 278462306a36Sopenharmony_ci}; 278562306a36Sopenharmony_ci 278662306a36Sopenharmony_cistatic struct clk_branch gcc_uniphy0_ahb_clk = { 278762306a36Sopenharmony_ci .halt_reg = 0x16010, 278862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 278962306a36Sopenharmony_ci .clkr = { 279062306a36Sopenharmony_ci .enable_reg = 0x16010, 279162306a36Sopenharmony_ci .enable_mask = BIT(0), 279262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 279362306a36Sopenharmony_ci .name = "gcc_uniphy0_ahb_clk", 279462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 279562306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 279662306a36Sopenharmony_ci }, 279762306a36Sopenharmony_ci .num_parents = 1, 279862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 279962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 280062306a36Sopenharmony_ci }, 280162306a36Sopenharmony_ci }, 280262306a36Sopenharmony_ci}; 280362306a36Sopenharmony_ci 280462306a36Sopenharmony_cistatic struct clk_branch gcc_uniphy0_sys_clk = { 280562306a36Sopenharmony_ci .halt_reg = 0x1600c, 280662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 280762306a36Sopenharmony_ci .clkr = { 280862306a36Sopenharmony_ci .enable_reg = 0x1600c, 280962306a36Sopenharmony_ci .enable_mask = BIT(0), 281062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 281162306a36Sopenharmony_ci .name = "gcc_uniphy0_sys_clk", 281262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 281362306a36Sopenharmony_ci &gcc_uniphy_sys_clk_src.clkr.hw, 281462306a36Sopenharmony_ci }, 281562306a36Sopenharmony_ci .num_parents = 1, 281662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 281762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 281862306a36Sopenharmony_ci }, 281962306a36Sopenharmony_ci }, 282062306a36Sopenharmony_ci}; 282162306a36Sopenharmony_ci 282262306a36Sopenharmony_cistatic struct clk_branch gcc_uniphy1_ahb_clk = { 282362306a36Sopenharmony_ci .halt_reg = 0x1601c, 282462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 282562306a36Sopenharmony_ci .clkr = { 282662306a36Sopenharmony_ci .enable_reg = 0x1601c, 282762306a36Sopenharmony_ci .enable_mask = BIT(0), 282862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 282962306a36Sopenharmony_ci .name = "gcc_uniphy1_ahb_clk", 283062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 283162306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 283262306a36Sopenharmony_ci }, 283362306a36Sopenharmony_ci .num_parents = 1, 283462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 283562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 283662306a36Sopenharmony_ci }, 283762306a36Sopenharmony_ci }, 283862306a36Sopenharmony_ci}; 283962306a36Sopenharmony_ci 284062306a36Sopenharmony_cistatic struct clk_branch gcc_uniphy1_sys_clk = { 284162306a36Sopenharmony_ci .halt_reg = 0x16018, 284262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 284362306a36Sopenharmony_ci .clkr = { 284462306a36Sopenharmony_ci .enable_reg = 0x16018, 284562306a36Sopenharmony_ci .enable_mask = BIT(0), 284662306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 284762306a36Sopenharmony_ci .name = "gcc_uniphy1_sys_clk", 284862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 284962306a36Sopenharmony_ci &gcc_uniphy_sys_clk_src.clkr.hw, 285062306a36Sopenharmony_ci }, 285162306a36Sopenharmony_ci .num_parents = 1, 285262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 285362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 285462306a36Sopenharmony_ci }, 285562306a36Sopenharmony_ci }, 285662306a36Sopenharmony_ci}; 285762306a36Sopenharmony_ci 285862306a36Sopenharmony_cistatic struct clk_branch gcc_usb0_aux_clk = { 285962306a36Sopenharmony_ci .halt_reg = 0x2c050, 286062306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 286162306a36Sopenharmony_ci .clkr = { 286262306a36Sopenharmony_ci .enable_reg = 0x2c050, 286362306a36Sopenharmony_ci .enable_mask = BIT(0), 286462306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 286562306a36Sopenharmony_ci .name = "gcc_usb0_aux_clk", 286662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 286762306a36Sopenharmony_ci &gcc_usb0_aux_clk_src.clkr.hw, 286862306a36Sopenharmony_ci }, 286962306a36Sopenharmony_ci .num_parents = 1, 287062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 287162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 287262306a36Sopenharmony_ci }, 287362306a36Sopenharmony_ci }, 287462306a36Sopenharmony_ci}; 287562306a36Sopenharmony_ci 287662306a36Sopenharmony_cistatic struct clk_branch gcc_usb0_eud_at_clk = { 287762306a36Sopenharmony_ci .halt_reg = 0x30004, 287862306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 287962306a36Sopenharmony_ci .clkr = { 288062306a36Sopenharmony_ci .enable_reg = 0x30004, 288162306a36Sopenharmony_ci .enable_mask = BIT(0), 288262306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 288362306a36Sopenharmony_ci .name = "gcc_usb0_eud_at_clk", 288462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 288562306a36Sopenharmony_ci &gcc_eud_at_div_clk_src.hw, 288662306a36Sopenharmony_ci }, 288762306a36Sopenharmony_ci .num_parents = 1, 288862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 288962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 289062306a36Sopenharmony_ci }, 289162306a36Sopenharmony_ci }, 289262306a36Sopenharmony_ci}; 289362306a36Sopenharmony_ci 289462306a36Sopenharmony_cistatic struct clk_branch gcc_usb0_lfps_clk = { 289562306a36Sopenharmony_ci .halt_reg = 0x2c090, 289662306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 289762306a36Sopenharmony_ci .clkr = { 289862306a36Sopenharmony_ci .enable_reg = 0x2c090, 289962306a36Sopenharmony_ci .enable_mask = BIT(0), 290062306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 290162306a36Sopenharmony_ci .name = "gcc_usb0_lfps_clk", 290262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 290362306a36Sopenharmony_ci &gcc_usb0_lfps_clk_src.clkr.hw, 290462306a36Sopenharmony_ci }, 290562306a36Sopenharmony_ci .num_parents = 1, 290662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 290762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 290862306a36Sopenharmony_ci }, 290962306a36Sopenharmony_ci }, 291062306a36Sopenharmony_ci}; 291162306a36Sopenharmony_ci 291262306a36Sopenharmony_cistatic struct clk_branch gcc_usb0_master_clk = { 291362306a36Sopenharmony_ci .halt_reg = 0x2c048, 291462306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 291562306a36Sopenharmony_ci .clkr = { 291662306a36Sopenharmony_ci .enable_reg = 0x2c048, 291762306a36Sopenharmony_ci .enable_mask = BIT(0), 291862306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 291962306a36Sopenharmony_ci .name = "gcc_usb0_master_clk", 292062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 292162306a36Sopenharmony_ci &gcc_usb0_master_clk_src.clkr.hw, 292262306a36Sopenharmony_ci }, 292362306a36Sopenharmony_ci .num_parents = 1, 292462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 292562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 292662306a36Sopenharmony_ci }, 292762306a36Sopenharmony_ci }, 292862306a36Sopenharmony_ci}; 292962306a36Sopenharmony_ci 293062306a36Sopenharmony_cistatic struct clk_branch gcc_usb0_mock_utmi_clk = { 293162306a36Sopenharmony_ci .halt_reg = 0x2c054, 293262306a36Sopenharmony_ci .clkr = { 293362306a36Sopenharmony_ci .enable_reg = 0x2c054, 293462306a36Sopenharmony_ci .enable_mask = BIT(0), 293562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 293662306a36Sopenharmony_ci .name = "gcc_usb0_mock_utmi_clk", 293762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 293862306a36Sopenharmony_ci &gcc_usb0_mock_utmi_div_clk_src.clkr.hw, 293962306a36Sopenharmony_ci }, 294062306a36Sopenharmony_ci .num_parents = 1, 294162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 294262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 294362306a36Sopenharmony_ci }, 294462306a36Sopenharmony_ci }, 294562306a36Sopenharmony_ci}; 294662306a36Sopenharmony_ci 294762306a36Sopenharmony_cistatic struct clk_branch gcc_usb0_phy_cfg_ahb_clk = { 294862306a36Sopenharmony_ci .halt_reg = 0x2c05c, 294962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 295062306a36Sopenharmony_ci .clkr = { 295162306a36Sopenharmony_ci .enable_reg = 0x2c05c, 295262306a36Sopenharmony_ci .enable_mask = BIT(0), 295362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 295462306a36Sopenharmony_ci .name = "gcc_usb0_phy_cfg_ahb_clk", 295562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 295662306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 295762306a36Sopenharmony_ci }, 295862306a36Sopenharmony_ci .num_parents = 1, 295962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 296062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 296162306a36Sopenharmony_ci }, 296262306a36Sopenharmony_ci }, 296362306a36Sopenharmony_ci}; 296462306a36Sopenharmony_ci 296562306a36Sopenharmony_cistatic struct clk_branch gcc_usb0_pipe_clk = { 296662306a36Sopenharmony_ci .halt_reg = 0x2c078, 296762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_DELAY, 296862306a36Sopenharmony_ci .clkr = { 296962306a36Sopenharmony_ci .enable_reg = 0x2c078, 297062306a36Sopenharmony_ci .enable_mask = BIT(0), 297162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 297262306a36Sopenharmony_ci .name = "gcc_usb0_pipe_clk", 297362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 297462306a36Sopenharmony_ci &gcc_usb0_pipe_clk_src.clkr.hw, 297562306a36Sopenharmony_ci }, 297662306a36Sopenharmony_ci .num_parents = 1, 297762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 297862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 297962306a36Sopenharmony_ci }, 298062306a36Sopenharmony_ci }, 298162306a36Sopenharmony_ci}; 298262306a36Sopenharmony_ci 298362306a36Sopenharmony_cistatic struct clk_branch gcc_usb0_sleep_clk = { 298462306a36Sopenharmony_ci .halt_reg = 0x2c058, 298562306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 298662306a36Sopenharmony_ci .clkr = { 298762306a36Sopenharmony_ci .enable_reg = 0x2c058, 298862306a36Sopenharmony_ci .enable_mask = BIT(0), 298962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 299062306a36Sopenharmony_ci .name = "gcc_usb0_sleep_clk", 299162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 299262306a36Sopenharmony_ci &gcc_sleep_clk_src.clkr.hw, 299362306a36Sopenharmony_ci }, 299462306a36Sopenharmony_ci .num_parents = 1, 299562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 299662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 299762306a36Sopenharmony_ci }, 299862306a36Sopenharmony_ci }, 299962306a36Sopenharmony_ci}; 300062306a36Sopenharmony_ci 300162306a36Sopenharmony_cistatic struct clk_branch gcc_wcss_axim_clk = { 300262306a36Sopenharmony_ci .halt_reg = 0x2505c, 300362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 300462306a36Sopenharmony_ci .clkr = { 300562306a36Sopenharmony_ci .enable_reg = 0x2505c, 300662306a36Sopenharmony_ci .enable_mask = BIT(0), 300762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 300862306a36Sopenharmony_ci .name = "gcc_wcss_axim_clk", 300962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 301062306a36Sopenharmony_ci &gcc_system_noc_bfdcd_clk_src.clkr.hw, 301162306a36Sopenharmony_ci }, 301262306a36Sopenharmony_ci .num_parents = 1, 301362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 301462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 301562306a36Sopenharmony_ci }, 301662306a36Sopenharmony_ci }, 301762306a36Sopenharmony_ci}; 301862306a36Sopenharmony_ci 301962306a36Sopenharmony_cistatic struct clk_branch gcc_wcss_axis_clk = { 302062306a36Sopenharmony_ci .halt_reg = 0x25060, 302162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 302262306a36Sopenharmony_ci .clkr = { 302362306a36Sopenharmony_ci .enable_reg = 0x25060, 302462306a36Sopenharmony_ci .enable_mask = BIT(0), 302562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 302662306a36Sopenharmony_ci .name = "gcc_wcss_axis_clk", 302762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 302862306a36Sopenharmony_ci &gcc_system_noc_bfdcd_clk_src.clkr.hw, 302962306a36Sopenharmony_ci }, 303062306a36Sopenharmony_ci .num_parents = 1, 303162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 303262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 303362306a36Sopenharmony_ci }, 303462306a36Sopenharmony_ci }, 303562306a36Sopenharmony_ci}; 303662306a36Sopenharmony_ci 303762306a36Sopenharmony_cistatic struct clk_branch gcc_wcss_dbg_ifc_apb_bdg_clk = { 303862306a36Sopenharmony_ci .halt_reg = 0x25048, 303962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 304062306a36Sopenharmony_ci .clkr = { 304162306a36Sopenharmony_ci .enable_reg = 0x25048, 304262306a36Sopenharmony_ci .enable_mask = BIT(0), 304362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 304462306a36Sopenharmony_ci .name = "gcc_wcss_dbg_ifc_apb_bdg_clk", 304562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 304662306a36Sopenharmony_ci &gcc_qdss_dap_div_clk_src.clkr.hw, 304762306a36Sopenharmony_ci }, 304862306a36Sopenharmony_ci .num_parents = 1, 304962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 305062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 305162306a36Sopenharmony_ci }, 305262306a36Sopenharmony_ci }, 305362306a36Sopenharmony_ci}; 305462306a36Sopenharmony_ci 305562306a36Sopenharmony_cistatic struct clk_branch gcc_wcss_dbg_ifc_apb_clk = { 305662306a36Sopenharmony_ci .halt_reg = 0x25038, 305762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 305862306a36Sopenharmony_ci .clkr = { 305962306a36Sopenharmony_ci .enable_reg = 0x25038, 306062306a36Sopenharmony_ci .enable_mask = BIT(0), 306162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 306262306a36Sopenharmony_ci .name = "gcc_wcss_dbg_ifc_apb_clk", 306362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 306462306a36Sopenharmony_ci &gcc_qdss_dap_div_clk_src.clkr.hw, 306562306a36Sopenharmony_ci }, 306662306a36Sopenharmony_ci .num_parents = 1, 306762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 306862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 306962306a36Sopenharmony_ci }, 307062306a36Sopenharmony_ci }, 307162306a36Sopenharmony_ci}; 307262306a36Sopenharmony_ci 307362306a36Sopenharmony_cistatic struct clk_branch gcc_wcss_dbg_ifc_atb_bdg_clk = { 307462306a36Sopenharmony_ci .halt_reg = 0x2504c, 307562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 307662306a36Sopenharmony_ci .clkr = { 307762306a36Sopenharmony_ci .enable_reg = 0x2504c, 307862306a36Sopenharmony_ci .enable_mask = BIT(0), 307962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 308062306a36Sopenharmony_ci .name = "gcc_wcss_dbg_ifc_atb_bdg_clk", 308162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 308262306a36Sopenharmony_ci &gcc_qdss_at_clk_src.clkr.hw, 308362306a36Sopenharmony_ci }, 308462306a36Sopenharmony_ci .num_parents = 1, 308562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 308662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 308762306a36Sopenharmony_ci }, 308862306a36Sopenharmony_ci }, 308962306a36Sopenharmony_ci}; 309062306a36Sopenharmony_ci 309162306a36Sopenharmony_cistatic struct clk_branch gcc_wcss_dbg_ifc_atb_clk = { 309262306a36Sopenharmony_ci .halt_reg = 0x2503c, 309362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 309462306a36Sopenharmony_ci .clkr = { 309562306a36Sopenharmony_ci .enable_reg = 0x2503c, 309662306a36Sopenharmony_ci .enable_mask = BIT(0), 309762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 309862306a36Sopenharmony_ci .name = "gcc_wcss_dbg_ifc_atb_clk", 309962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 310062306a36Sopenharmony_ci &gcc_qdss_at_clk_src.clkr.hw, 310162306a36Sopenharmony_ci }, 310262306a36Sopenharmony_ci .num_parents = 1, 310362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 310462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 310562306a36Sopenharmony_ci }, 310662306a36Sopenharmony_ci }, 310762306a36Sopenharmony_ci}; 310862306a36Sopenharmony_ci 310962306a36Sopenharmony_cistatic struct clk_branch gcc_wcss_dbg_ifc_nts_bdg_clk = { 311062306a36Sopenharmony_ci .halt_reg = 0x25050, 311162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 311262306a36Sopenharmony_ci .clkr = { 311362306a36Sopenharmony_ci .enable_reg = 0x25050, 311462306a36Sopenharmony_ci .enable_mask = BIT(0), 311562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 311662306a36Sopenharmony_ci .name = "gcc_wcss_dbg_ifc_nts_bdg_clk", 311762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 311862306a36Sopenharmony_ci &gcc_qdss_tsctr_div2_clk_src.hw, 311962306a36Sopenharmony_ci }, 312062306a36Sopenharmony_ci .num_parents = 1, 312162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 312262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 312362306a36Sopenharmony_ci }, 312462306a36Sopenharmony_ci }, 312562306a36Sopenharmony_ci}; 312662306a36Sopenharmony_ci 312762306a36Sopenharmony_cistatic struct clk_branch gcc_wcss_dbg_ifc_nts_clk = { 312862306a36Sopenharmony_ci .halt_reg = 0x25040, 312962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 313062306a36Sopenharmony_ci .clkr = { 313162306a36Sopenharmony_ci .enable_reg = 0x25040, 313262306a36Sopenharmony_ci .enable_mask = BIT(0), 313362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 313462306a36Sopenharmony_ci .name = "gcc_wcss_dbg_ifc_nts_clk", 313562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 313662306a36Sopenharmony_ci &gcc_qdss_tsctr_div2_clk_src.hw, 313762306a36Sopenharmony_ci }, 313862306a36Sopenharmony_ci .num_parents = 1, 313962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 314062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 314162306a36Sopenharmony_ci }, 314262306a36Sopenharmony_ci }, 314362306a36Sopenharmony_ci}; 314462306a36Sopenharmony_ci 314562306a36Sopenharmony_cistatic struct clk_branch gcc_wcss_ecahb_clk = { 314662306a36Sopenharmony_ci .halt_reg = 0x25058, 314762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 314862306a36Sopenharmony_ci .clkr = { 314962306a36Sopenharmony_ci .enable_reg = 0x25058, 315062306a36Sopenharmony_ci .enable_mask = BIT(0), 315162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 315262306a36Sopenharmony_ci .name = "gcc_wcss_ecahb_clk", 315362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 315462306a36Sopenharmony_ci &gcc_wcss_ahb_clk_src.clkr.hw, 315562306a36Sopenharmony_ci }, 315662306a36Sopenharmony_ci .num_parents = 1, 315762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 315862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 315962306a36Sopenharmony_ci }, 316062306a36Sopenharmony_ci }, 316162306a36Sopenharmony_ci}; 316262306a36Sopenharmony_ci 316362306a36Sopenharmony_cistatic struct clk_branch gcc_wcss_mst_async_bdg_clk = { 316462306a36Sopenharmony_ci .halt_reg = 0x2e0b0, 316562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 316662306a36Sopenharmony_ci .clkr = { 316762306a36Sopenharmony_ci .enable_reg = 0x2e0b0, 316862306a36Sopenharmony_ci .enable_mask = BIT(0), 316962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 317062306a36Sopenharmony_ci .name = "gcc_wcss_mst_async_bdg_clk", 317162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 317262306a36Sopenharmony_ci &gcc_system_noc_bfdcd_clk_src.clkr.hw, 317362306a36Sopenharmony_ci }, 317462306a36Sopenharmony_ci .num_parents = 1, 317562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 317662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 317762306a36Sopenharmony_ci }, 317862306a36Sopenharmony_ci }, 317962306a36Sopenharmony_ci}; 318062306a36Sopenharmony_ci 318162306a36Sopenharmony_cistatic struct clk_branch gcc_wcss_slv_async_bdg_clk = { 318262306a36Sopenharmony_ci .halt_reg = 0x2e0b4, 318362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 318462306a36Sopenharmony_ci .clkr = { 318562306a36Sopenharmony_ci .enable_reg = 0x2e0b4, 318662306a36Sopenharmony_ci .enable_mask = BIT(0), 318762306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 318862306a36Sopenharmony_ci .name = "gcc_wcss_slv_async_bdg_clk", 318962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 319062306a36Sopenharmony_ci &gcc_system_noc_bfdcd_clk_src.clkr.hw, 319162306a36Sopenharmony_ci }, 319262306a36Sopenharmony_ci .num_parents = 1, 319362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 319462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 319562306a36Sopenharmony_ci }, 319662306a36Sopenharmony_ci }, 319762306a36Sopenharmony_ci}; 319862306a36Sopenharmony_ci 319962306a36Sopenharmony_cistatic struct clk_branch gcc_xo_clk = { 320062306a36Sopenharmony_ci .halt_reg = 0x34018, 320162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 320262306a36Sopenharmony_ci .clkr = { 320362306a36Sopenharmony_ci .enable_reg = 0x34018, 320462306a36Sopenharmony_ci .enable_mask = BIT(0), 320562306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 320662306a36Sopenharmony_ci .name = "gcc_xo_clk", 320762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 320862306a36Sopenharmony_ci &gcc_xo_clk_src.clkr.hw, 320962306a36Sopenharmony_ci }, 321062306a36Sopenharmony_ci .num_parents = 1, 321162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 321262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 321362306a36Sopenharmony_ci }, 321462306a36Sopenharmony_ci }, 321562306a36Sopenharmony_ci}; 321662306a36Sopenharmony_ci 321762306a36Sopenharmony_cistatic struct clk_branch gcc_xo_div4_clk = { 321862306a36Sopenharmony_ci .halt_reg = 0x3401c, 321962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 322062306a36Sopenharmony_ci .clkr = { 322162306a36Sopenharmony_ci .enable_reg = 0x3401c, 322262306a36Sopenharmony_ci .enable_mask = BIT(0), 322362306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 322462306a36Sopenharmony_ci .name = "gcc_xo_div4_clk", 322562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 322662306a36Sopenharmony_ci &gcc_xo_div4_clk_src.hw, 322762306a36Sopenharmony_ci }, 322862306a36Sopenharmony_ci .num_parents = 1, 322962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 323062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 323162306a36Sopenharmony_ci }, 323262306a36Sopenharmony_ci }, 323362306a36Sopenharmony_ci}; 323462306a36Sopenharmony_ci 323562306a36Sopenharmony_cistatic struct clk_branch gcc_im_sleep_clk = { 323662306a36Sopenharmony_ci .halt_reg = 0x34020, 323762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 323862306a36Sopenharmony_ci .clkr = { 323962306a36Sopenharmony_ci .enable_reg = 0x34020, 324062306a36Sopenharmony_ci .enable_mask = BIT(0), 324162306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 324262306a36Sopenharmony_ci .name = "gcc_im_sleep_clk", 324362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 324462306a36Sopenharmony_ci &gcc_sleep_clk_src.clkr.hw, 324562306a36Sopenharmony_ci }, 324662306a36Sopenharmony_ci .num_parents = 1, 324762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 324862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 324962306a36Sopenharmony_ci }, 325062306a36Sopenharmony_ci }, 325162306a36Sopenharmony_ci}; 325262306a36Sopenharmony_ci 325362306a36Sopenharmony_cistatic struct clk_branch gcc_nssnoc_pcnoc_1_clk = { 325462306a36Sopenharmony_ci .halt_reg = 0x17080, 325562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 325662306a36Sopenharmony_ci .clkr = { 325762306a36Sopenharmony_ci .enable_reg = 0x17080, 325862306a36Sopenharmony_ci .enable_mask = BIT(0), 325962306a36Sopenharmony_ci .hw.init = &(const struct clk_init_data) { 326062306a36Sopenharmony_ci .name = "gcc_nssnoc_pcnoc_1_clk", 326162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 326262306a36Sopenharmony_ci &gcc_pcnoc_bfdcd_clk_src.clkr.hw, 326362306a36Sopenharmony_ci }, 326462306a36Sopenharmony_ci .num_parents = 1, 326562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 326662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 326762306a36Sopenharmony_ci }, 326862306a36Sopenharmony_ci }, 326962306a36Sopenharmony_ci}; 327062306a36Sopenharmony_ci 327162306a36Sopenharmony_cistatic struct clk_regmap_div gcc_snoc_qosgen_extref_div_clk_src = { 327262306a36Sopenharmony_ci .reg = 0x2e010, 327362306a36Sopenharmony_ci .shift = 0, 327462306a36Sopenharmony_ci .width = 2, 327562306a36Sopenharmony_ci .clkr.hw.init = &(const struct clk_init_data) { 327662306a36Sopenharmony_ci .name = "gcc_snoc_qosgen_extref_div_clk_src", 327762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 327862306a36Sopenharmony_ci &gcc_xo_clk_src.clkr.hw, 327962306a36Sopenharmony_ci }, 328062306a36Sopenharmony_ci .num_parents = 1, 328162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 328262306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 328362306a36Sopenharmony_ci }, 328462306a36Sopenharmony_ci}; 328562306a36Sopenharmony_ci 328662306a36Sopenharmony_cistatic struct clk_regmap *gcc_ipq5332_clocks[] = { 328762306a36Sopenharmony_ci [GPLL0_MAIN] = &gpll0_main.clkr, 328862306a36Sopenharmony_ci [GPLL0] = &gpll0.clkr, 328962306a36Sopenharmony_ci [GPLL2_MAIN] = &gpll2_main.clkr, 329062306a36Sopenharmony_ci [GPLL2] = &gpll2.clkr, 329162306a36Sopenharmony_ci [GPLL4_MAIN] = &gpll4_main.clkr, 329262306a36Sopenharmony_ci [GPLL4] = &gpll4.clkr, 329362306a36Sopenharmony_ci [GCC_ADSS_PWM_CLK] = &gcc_adss_pwm_clk.clkr, 329462306a36Sopenharmony_ci [GCC_ADSS_PWM_CLK_SRC] = &gcc_adss_pwm_clk_src.clkr, 329562306a36Sopenharmony_ci [GCC_AHB_CLK] = &gcc_ahb_clk.clkr, 329662306a36Sopenharmony_ci [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr, 329762306a36Sopenharmony_ci [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr, 329862306a36Sopenharmony_ci [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr, 329962306a36Sopenharmony_ci [GCC_BLSP1_QUP1_SPI_APPS_CLK_SRC] = &gcc_blsp1_qup1_spi_apps_clk_src.clkr, 330062306a36Sopenharmony_ci [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr, 330162306a36Sopenharmony_ci [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr, 330262306a36Sopenharmony_ci [GCC_BLSP1_QUP2_SPI_APPS_CLK_SRC] = &gcc_blsp1_qup2_spi_apps_clk_src.clkr, 330362306a36Sopenharmony_ci [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr, 330462306a36Sopenharmony_ci [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr, 330562306a36Sopenharmony_ci [GCC_BLSP1_QUP3_SPI_APPS_CLK_SRC] = &gcc_blsp1_qup3_spi_apps_clk_src.clkr, 330662306a36Sopenharmony_ci [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr, 330762306a36Sopenharmony_ci [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr, 330862306a36Sopenharmony_ci [GCC_BLSP1_UART1_APPS_CLK_SRC] = &gcc_blsp1_uart1_apps_clk_src.clkr, 330962306a36Sopenharmony_ci [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr, 331062306a36Sopenharmony_ci [GCC_BLSP1_UART2_APPS_CLK_SRC] = &gcc_blsp1_uart2_apps_clk_src.clkr, 331162306a36Sopenharmony_ci [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr, 331262306a36Sopenharmony_ci [GCC_BLSP1_UART3_APPS_CLK_SRC] = &gcc_blsp1_uart3_apps_clk_src.clkr, 331362306a36Sopenharmony_ci [GCC_CE_AHB_CLK] = &gcc_ce_ahb_clk.clkr, 331462306a36Sopenharmony_ci [GCC_CE_AXI_CLK] = &gcc_ce_axi_clk.clkr, 331562306a36Sopenharmony_ci [GCC_CE_PCNOC_AHB_CLK] = &gcc_ce_pcnoc_ahb_clk.clkr, 331662306a36Sopenharmony_ci [GCC_CMN_12GPLL_AHB_CLK] = &gcc_cmn_12gpll_ahb_clk.clkr, 331762306a36Sopenharmony_ci [GCC_CMN_12GPLL_APU_CLK] = &gcc_cmn_12gpll_apu_clk.clkr, 331862306a36Sopenharmony_ci [GCC_CMN_12GPLL_SYS_CLK] = &gcc_cmn_12gpll_sys_clk.clkr, 331962306a36Sopenharmony_ci [GCC_GP1_CLK] = &gcc_gp1_clk.clkr, 332062306a36Sopenharmony_ci [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr, 332162306a36Sopenharmony_ci [GCC_GP2_CLK] = &gcc_gp2_clk.clkr, 332262306a36Sopenharmony_ci [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr, 332362306a36Sopenharmony_ci [GCC_LPASS_CORE_AXIM_CLK] = &gcc_lpass_core_axim_clk.clkr, 332462306a36Sopenharmony_ci [GCC_LPASS_SWAY_CLK] = &gcc_lpass_sway_clk.clkr, 332562306a36Sopenharmony_ci [GCC_LPASS_SWAY_CLK_SRC] = &gcc_lpass_sway_clk_src.clkr, 332662306a36Sopenharmony_ci [GCC_MDIO_AHB_CLK] = &gcc_mdio_ahb_clk.clkr, 332762306a36Sopenharmony_ci [GCC_MDIO_SLAVE_AHB_CLK] = &gcc_mdio_slave_ahb_clk.clkr, 332862306a36Sopenharmony_ci [GCC_NSS_TS_CLK] = &gcc_nss_ts_clk.clkr, 332962306a36Sopenharmony_ci [GCC_NSS_TS_CLK_SRC] = &gcc_nss_ts_clk_src.clkr, 333062306a36Sopenharmony_ci [GCC_NSSCC_CLK] = &gcc_nsscc_clk.clkr, 333162306a36Sopenharmony_ci [GCC_NSSCFG_CLK] = &gcc_nsscfg_clk.clkr, 333262306a36Sopenharmony_ci [GCC_NSSNOC_ATB_CLK] = &gcc_nssnoc_atb_clk.clkr, 333362306a36Sopenharmony_ci [GCC_NSSNOC_NSSCC_CLK] = &gcc_nssnoc_nsscc_clk.clkr, 333462306a36Sopenharmony_ci [GCC_NSSNOC_QOSGEN_REF_CLK] = &gcc_nssnoc_qosgen_ref_clk.clkr, 333562306a36Sopenharmony_ci [GCC_NSSNOC_SNOC_1_CLK] = &gcc_nssnoc_snoc_1_clk.clkr, 333662306a36Sopenharmony_ci [GCC_NSSNOC_SNOC_CLK] = &gcc_nssnoc_snoc_clk.clkr, 333762306a36Sopenharmony_ci [GCC_NSSNOC_TIMEOUT_REF_CLK] = &gcc_nssnoc_timeout_ref_clk.clkr, 333862306a36Sopenharmony_ci [GCC_NSSNOC_XO_DCD_CLK] = &gcc_nssnoc_xo_dcd_clk.clkr, 333962306a36Sopenharmony_ci [GCC_PCIE3X1_0_AHB_CLK] = &gcc_pcie3x1_0_ahb_clk.clkr, 334062306a36Sopenharmony_ci [GCC_PCIE3X1_0_AUX_CLK] = &gcc_pcie3x1_0_aux_clk.clkr, 334162306a36Sopenharmony_ci [GCC_PCIE3X1_0_AXI_CLK_SRC] = &gcc_pcie3x1_0_axi_clk_src.clkr, 334262306a36Sopenharmony_ci [GCC_PCIE3X1_0_AXI_M_CLK] = &gcc_pcie3x1_0_axi_m_clk.clkr, 334362306a36Sopenharmony_ci [GCC_PCIE3X1_0_AXI_S_BRIDGE_CLK] = &gcc_pcie3x1_0_axi_s_bridge_clk.clkr, 334462306a36Sopenharmony_ci [GCC_PCIE3X1_0_AXI_S_CLK] = &gcc_pcie3x1_0_axi_s_clk.clkr, 334562306a36Sopenharmony_ci [GCC_PCIE3X1_0_PIPE_CLK] = &gcc_pcie3x1_0_pipe_clk.clkr, 334662306a36Sopenharmony_ci [GCC_PCIE3X1_0_RCHG_CLK] = &gcc_pcie3x1_0_rchg_clk.clkr, 334762306a36Sopenharmony_ci [GCC_PCIE3X1_0_RCHG_CLK_SRC] = &gcc_pcie3x1_0_rchg_clk_src.clkr, 334862306a36Sopenharmony_ci [GCC_PCIE3X1_1_AHB_CLK] = &gcc_pcie3x1_1_ahb_clk.clkr, 334962306a36Sopenharmony_ci [GCC_PCIE3X1_1_AUX_CLK] = &gcc_pcie3x1_1_aux_clk.clkr, 335062306a36Sopenharmony_ci [GCC_PCIE3X1_1_AXI_CLK_SRC] = &gcc_pcie3x1_1_axi_clk_src.clkr, 335162306a36Sopenharmony_ci [GCC_PCIE3X1_1_AXI_M_CLK] = &gcc_pcie3x1_1_axi_m_clk.clkr, 335262306a36Sopenharmony_ci [GCC_PCIE3X1_1_AXI_S_BRIDGE_CLK] = &gcc_pcie3x1_1_axi_s_bridge_clk.clkr, 335362306a36Sopenharmony_ci [GCC_PCIE3X1_1_AXI_S_CLK] = &gcc_pcie3x1_1_axi_s_clk.clkr, 335462306a36Sopenharmony_ci [GCC_PCIE3X1_1_PIPE_CLK] = &gcc_pcie3x1_1_pipe_clk.clkr, 335562306a36Sopenharmony_ci [GCC_PCIE3X1_1_RCHG_CLK] = &gcc_pcie3x1_1_rchg_clk.clkr, 335662306a36Sopenharmony_ci [GCC_PCIE3X1_1_RCHG_CLK_SRC] = &gcc_pcie3x1_1_rchg_clk_src.clkr, 335762306a36Sopenharmony_ci [GCC_PCIE3X1_PHY_AHB_CLK] = &gcc_pcie3x1_phy_ahb_clk.clkr, 335862306a36Sopenharmony_ci [GCC_PCIE3X2_AHB_CLK] = &gcc_pcie3x2_ahb_clk.clkr, 335962306a36Sopenharmony_ci [GCC_PCIE3X2_AUX_CLK] = &gcc_pcie3x2_aux_clk.clkr, 336062306a36Sopenharmony_ci [GCC_PCIE3X2_AXI_M_CLK] = &gcc_pcie3x2_axi_m_clk.clkr, 336162306a36Sopenharmony_ci [GCC_PCIE3X2_AXI_M_CLK_SRC] = &gcc_pcie3x2_axi_m_clk_src.clkr, 336262306a36Sopenharmony_ci [GCC_PCIE3X2_AXI_S_BRIDGE_CLK] = &gcc_pcie3x2_axi_s_bridge_clk.clkr, 336362306a36Sopenharmony_ci [GCC_PCIE3X2_AXI_S_CLK] = &gcc_pcie3x2_axi_s_clk.clkr, 336462306a36Sopenharmony_ci [GCC_PCIE3X2_AXI_S_CLK_SRC] = &gcc_pcie3x2_axi_s_clk_src.clkr, 336562306a36Sopenharmony_ci [GCC_PCIE3X2_PHY_AHB_CLK] = &gcc_pcie3x2_phy_ahb_clk.clkr, 336662306a36Sopenharmony_ci [GCC_PCIE3X2_PIPE_CLK] = &gcc_pcie3x2_pipe_clk.clkr, 336762306a36Sopenharmony_ci [GCC_PCIE3X2_RCHG_CLK] = &gcc_pcie3x2_rchg_clk.clkr, 336862306a36Sopenharmony_ci [GCC_PCIE3X2_RCHG_CLK_SRC] = &gcc_pcie3x2_rchg_clk_src.clkr, 336962306a36Sopenharmony_ci [GCC_PCIE_AUX_CLK_SRC] = &gcc_pcie_aux_clk_src.clkr, 337062306a36Sopenharmony_ci [GCC_PCNOC_AT_CLK] = &gcc_pcnoc_at_clk.clkr, 337162306a36Sopenharmony_ci [GCC_PCNOC_BFDCD_CLK_SRC] = &gcc_pcnoc_bfdcd_clk_src.clkr, 337262306a36Sopenharmony_ci [GCC_PCNOC_LPASS_CLK] = &gcc_pcnoc_lpass_clk.clkr, 337362306a36Sopenharmony_ci [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr, 337462306a36Sopenharmony_ci [GCC_Q6_AHB_CLK] = &gcc_q6_ahb_clk.clkr, 337562306a36Sopenharmony_ci [GCC_Q6_AHB_S_CLK] = &gcc_q6_ahb_s_clk.clkr, 337662306a36Sopenharmony_ci [GCC_Q6_AXIM_CLK] = &gcc_q6_axim_clk.clkr, 337762306a36Sopenharmony_ci [GCC_Q6_AXIM_CLK_SRC] = &gcc_q6_axim_clk_src.clkr, 337862306a36Sopenharmony_ci [GCC_Q6_AXIS_CLK] = &gcc_q6_axis_clk.clkr, 337962306a36Sopenharmony_ci [GCC_Q6_TSCTR_1TO2_CLK] = &gcc_q6_tsctr_1to2_clk.clkr, 338062306a36Sopenharmony_ci [GCC_Q6SS_ATBM_CLK] = &gcc_q6ss_atbm_clk.clkr, 338162306a36Sopenharmony_ci [GCC_Q6SS_PCLKDBG_CLK] = &gcc_q6ss_pclkdbg_clk.clkr, 338262306a36Sopenharmony_ci [GCC_Q6SS_TRIG_CLK] = &gcc_q6ss_trig_clk.clkr, 338362306a36Sopenharmony_ci [GCC_QDSS_AT_CLK] = &gcc_qdss_at_clk.clkr, 338462306a36Sopenharmony_ci [GCC_QDSS_AT_CLK_SRC] = &gcc_qdss_at_clk_src.clkr, 338562306a36Sopenharmony_ci [GCC_QDSS_CFG_AHB_CLK] = &gcc_qdss_cfg_ahb_clk.clkr, 338662306a36Sopenharmony_ci [GCC_QDSS_DAP_AHB_CLK] = &gcc_qdss_dap_ahb_clk.clkr, 338762306a36Sopenharmony_ci [GCC_QDSS_DAP_CLK] = &gcc_qdss_dap_clk.clkr, 338862306a36Sopenharmony_ci [GCC_QDSS_DAP_DIV_CLK_SRC] = &gcc_qdss_dap_div_clk_src.clkr, 338962306a36Sopenharmony_ci [GCC_QDSS_ETR_USB_CLK] = &gcc_qdss_etr_usb_clk.clkr, 339062306a36Sopenharmony_ci [GCC_QDSS_EUD_AT_CLK] = &gcc_qdss_eud_at_clk.clkr, 339162306a36Sopenharmony_ci [GCC_QPIC_AHB_CLK] = &gcc_qpic_ahb_clk.clkr, 339262306a36Sopenharmony_ci [GCC_QPIC_CLK] = &gcc_qpic_clk.clkr, 339362306a36Sopenharmony_ci [GCC_QPIC_IO_MACRO_CLK] = &gcc_qpic_io_macro_clk.clkr, 339462306a36Sopenharmony_ci [GCC_QPIC_IO_MACRO_CLK_SRC] = &gcc_qpic_io_macro_clk_src.clkr, 339562306a36Sopenharmony_ci [GCC_QPIC_SLEEP_CLK] = &gcc_qpic_sleep_clk.clkr, 339662306a36Sopenharmony_ci [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr, 339762306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr, 339862306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr, 339962306a36Sopenharmony_ci [GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr, 340062306a36Sopenharmony_ci [GCC_SNOC_LPASS_CFG_CLK] = &gcc_snoc_lpass_cfg_clk.clkr, 340162306a36Sopenharmony_ci [GCC_SNOC_NSSNOC_1_CLK] = &gcc_snoc_nssnoc_1_clk.clkr, 340262306a36Sopenharmony_ci [GCC_SNOC_NSSNOC_CLK] = &gcc_snoc_nssnoc_clk.clkr, 340362306a36Sopenharmony_ci [GCC_SNOC_PCIE3_1LANE_1_M_CLK] = &gcc_snoc_pcie3_1lane_1_m_clk.clkr, 340462306a36Sopenharmony_ci [GCC_SNOC_PCIE3_1LANE_1_S_CLK] = &gcc_snoc_pcie3_1lane_1_s_clk.clkr, 340562306a36Sopenharmony_ci [GCC_SNOC_PCIE3_1LANE_M_CLK] = &gcc_snoc_pcie3_1lane_m_clk.clkr, 340662306a36Sopenharmony_ci [GCC_SNOC_PCIE3_1LANE_S_CLK] = &gcc_snoc_pcie3_1lane_s_clk.clkr, 340762306a36Sopenharmony_ci [GCC_SNOC_PCIE3_2LANE_M_CLK] = &gcc_snoc_pcie3_2lane_m_clk.clkr, 340862306a36Sopenharmony_ci [GCC_SNOC_PCIE3_2LANE_S_CLK] = &gcc_snoc_pcie3_2lane_s_clk.clkr, 340962306a36Sopenharmony_ci [GCC_SNOC_USB_CLK] = &gcc_snoc_usb_clk.clkr, 341062306a36Sopenharmony_ci [GCC_SYS_NOC_AT_CLK] = &gcc_sys_noc_at_clk.clkr, 341162306a36Sopenharmony_ci [GCC_SYS_NOC_WCSS_AHB_CLK] = &gcc_sys_noc_wcss_ahb_clk.clkr, 341262306a36Sopenharmony_ci [GCC_SYSTEM_NOC_BFDCD_CLK_SRC] = &gcc_system_noc_bfdcd_clk_src.clkr, 341362306a36Sopenharmony_ci [GCC_UNIPHY0_AHB_CLK] = &gcc_uniphy0_ahb_clk.clkr, 341462306a36Sopenharmony_ci [GCC_UNIPHY0_SYS_CLK] = &gcc_uniphy0_sys_clk.clkr, 341562306a36Sopenharmony_ci [GCC_UNIPHY1_AHB_CLK] = &gcc_uniphy1_ahb_clk.clkr, 341662306a36Sopenharmony_ci [GCC_UNIPHY1_SYS_CLK] = &gcc_uniphy1_sys_clk.clkr, 341762306a36Sopenharmony_ci [GCC_UNIPHY_SYS_CLK_SRC] = &gcc_uniphy_sys_clk_src.clkr, 341862306a36Sopenharmony_ci [GCC_USB0_AUX_CLK] = &gcc_usb0_aux_clk.clkr, 341962306a36Sopenharmony_ci [GCC_USB0_AUX_CLK_SRC] = &gcc_usb0_aux_clk_src.clkr, 342062306a36Sopenharmony_ci [GCC_USB0_EUD_AT_CLK] = &gcc_usb0_eud_at_clk.clkr, 342162306a36Sopenharmony_ci [GCC_USB0_LFPS_CLK] = &gcc_usb0_lfps_clk.clkr, 342262306a36Sopenharmony_ci [GCC_USB0_LFPS_CLK_SRC] = &gcc_usb0_lfps_clk_src.clkr, 342362306a36Sopenharmony_ci [GCC_USB0_MASTER_CLK] = &gcc_usb0_master_clk.clkr, 342462306a36Sopenharmony_ci [GCC_USB0_MASTER_CLK_SRC] = &gcc_usb0_master_clk_src.clkr, 342562306a36Sopenharmony_ci [GCC_USB0_MOCK_UTMI_CLK] = &gcc_usb0_mock_utmi_clk.clkr, 342662306a36Sopenharmony_ci [GCC_USB0_MOCK_UTMI_CLK_SRC] = &gcc_usb0_mock_utmi_clk_src.clkr, 342762306a36Sopenharmony_ci [GCC_USB0_MOCK_UTMI_DIV_CLK_SRC] = &gcc_usb0_mock_utmi_div_clk_src.clkr, 342862306a36Sopenharmony_ci [GCC_USB0_PHY_CFG_AHB_CLK] = &gcc_usb0_phy_cfg_ahb_clk.clkr, 342962306a36Sopenharmony_ci [GCC_USB0_PIPE_CLK] = &gcc_usb0_pipe_clk.clkr, 343062306a36Sopenharmony_ci [GCC_USB0_SLEEP_CLK] = &gcc_usb0_sleep_clk.clkr, 343162306a36Sopenharmony_ci [GCC_WCSS_AHB_CLK_SRC] = &gcc_wcss_ahb_clk_src.clkr, 343262306a36Sopenharmony_ci [GCC_WCSS_AXIM_CLK] = &gcc_wcss_axim_clk.clkr, 343362306a36Sopenharmony_ci [GCC_WCSS_AXIS_CLK] = &gcc_wcss_axis_clk.clkr, 343462306a36Sopenharmony_ci [GCC_WCSS_DBG_IFC_APB_BDG_CLK] = &gcc_wcss_dbg_ifc_apb_bdg_clk.clkr, 343562306a36Sopenharmony_ci [GCC_WCSS_DBG_IFC_APB_CLK] = &gcc_wcss_dbg_ifc_apb_clk.clkr, 343662306a36Sopenharmony_ci [GCC_WCSS_DBG_IFC_ATB_BDG_CLK] = &gcc_wcss_dbg_ifc_atb_bdg_clk.clkr, 343762306a36Sopenharmony_ci [GCC_WCSS_DBG_IFC_ATB_CLK] = &gcc_wcss_dbg_ifc_atb_clk.clkr, 343862306a36Sopenharmony_ci [GCC_WCSS_DBG_IFC_NTS_BDG_CLK] = &gcc_wcss_dbg_ifc_nts_bdg_clk.clkr, 343962306a36Sopenharmony_ci [GCC_WCSS_DBG_IFC_NTS_CLK] = &gcc_wcss_dbg_ifc_nts_clk.clkr, 344062306a36Sopenharmony_ci [GCC_WCSS_ECAHB_CLK] = &gcc_wcss_ecahb_clk.clkr, 344162306a36Sopenharmony_ci [GCC_WCSS_MST_ASYNC_BDG_CLK] = &gcc_wcss_mst_async_bdg_clk.clkr, 344262306a36Sopenharmony_ci [GCC_WCSS_SLV_ASYNC_BDG_CLK] = &gcc_wcss_slv_async_bdg_clk.clkr, 344362306a36Sopenharmony_ci [GCC_XO_CLK] = &gcc_xo_clk.clkr, 344462306a36Sopenharmony_ci [GCC_XO_CLK_SRC] = &gcc_xo_clk_src.clkr, 344562306a36Sopenharmony_ci [GCC_XO_DIV4_CLK] = &gcc_xo_div4_clk.clkr, 344662306a36Sopenharmony_ci [GCC_IM_SLEEP_CLK] = &gcc_im_sleep_clk.clkr, 344762306a36Sopenharmony_ci [GCC_NSSNOC_PCNOC_1_CLK] = &gcc_nssnoc_pcnoc_1_clk.clkr, 344862306a36Sopenharmony_ci [GCC_SNOC_QOSGEN_EXTREF_DIV_CLK_SRC] = &gcc_snoc_qosgen_extref_div_clk_src.clkr, 344962306a36Sopenharmony_ci [GCC_PCIE3X2_PIPE_CLK_SRC] = &gcc_pcie3x2_pipe_clk_src.clkr, 345062306a36Sopenharmony_ci [GCC_PCIE3X1_0_PIPE_CLK_SRC] = &gcc_pcie3x1_0_pipe_clk_src.clkr, 345162306a36Sopenharmony_ci [GCC_PCIE3X1_1_PIPE_CLK_SRC] = &gcc_pcie3x1_1_pipe_clk_src.clkr, 345262306a36Sopenharmony_ci [GCC_USB0_PIPE_CLK_SRC] = &gcc_usb0_pipe_clk_src.clkr, 345362306a36Sopenharmony_ci}; 345462306a36Sopenharmony_ci 345562306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_ipq5332_resets[] = { 345662306a36Sopenharmony_ci [GCC_ADSS_BCR] = { 0x1c000 }, 345762306a36Sopenharmony_ci [GCC_ADSS_PWM_CLK_ARES] = { 0x1c00c, 2 }, 345862306a36Sopenharmony_ci [GCC_AHB_CLK_ARES] = { 0x34024, 2 }, 345962306a36Sopenharmony_ci [GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x38000 }, 346062306a36Sopenharmony_ci [GCC_APC0_VOLTAGE_DROOP_DETECTOR_GPLL0_CLK_ARES] = { 0x3800c, 2 }, 346162306a36Sopenharmony_ci [GCC_APSS_AHB_CLK_ARES] = { 0x24018, 2 }, 346262306a36Sopenharmony_ci [GCC_APSS_AXI_CLK_ARES] = { 0x2401c, 2 }, 346362306a36Sopenharmony_ci [GCC_BLSP1_AHB_CLK_ARES] = { 0x1008, 2 }, 346462306a36Sopenharmony_ci [GCC_BLSP1_BCR] = { 0x1000 }, 346562306a36Sopenharmony_ci [GCC_BLSP1_QUP1_BCR] = { 0x2000 }, 346662306a36Sopenharmony_ci [GCC_BLSP1_QUP1_I2C_APPS_CLK_ARES] = { 0x2024, 2 }, 346762306a36Sopenharmony_ci [GCC_BLSP1_QUP1_SPI_APPS_CLK_ARES] = { 0x2020, 2 }, 346862306a36Sopenharmony_ci [GCC_BLSP1_QUP2_BCR] = { 0x3000 }, 346962306a36Sopenharmony_ci [GCC_BLSP1_QUP2_I2C_APPS_CLK_ARES] = { 0x3024, 2 }, 347062306a36Sopenharmony_ci [GCC_BLSP1_QUP2_SPI_APPS_CLK_ARES] = { 0x3020, 2 }, 347162306a36Sopenharmony_ci [GCC_BLSP1_QUP3_BCR] = { 0x4000 }, 347262306a36Sopenharmony_ci [GCC_BLSP1_QUP3_I2C_APPS_CLK_ARES] = { 0x4024, 2 }, 347362306a36Sopenharmony_ci [GCC_BLSP1_QUP3_SPI_APPS_CLK_ARES] = { 0x4020, 2 }, 347462306a36Sopenharmony_ci [GCC_BLSP1_SLEEP_CLK_ARES] = { 0x1010, 2 }, 347562306a36Sopenharmony_ci [GCC_BLSP1_UART1_APPS_CLK_ARES] = { 0x2040, 2 }, 347662306a36Sopenharmony_ci [GCC_BLSP1_UART1_BCR] = { 0x2028 }, 347762306a36Sopenharmony_ci [GCC_BLSP1_UART2_APPS_CLK_ARES] = { 0x3040, 2 }, 347862306a36Sopenharmony_ci [GCC_BLSP1_UART2_BCR] = { 0x3028 }, 347962306a36Sopenharmony_ci [GCC_BLSP1_UART3_APPS_CLK_ARES] = { 0x4054, 2 }, 348062306a36Sopenharmony_ci [GCC_BLSP1_UART3_BCR] = { 0x4028 }, 348162306a36Sopenharmony_ci [GCC_CE_BCR] = { 0x18008 }, 348262306a36Sopenharmony_ci [GCC_CMN_BLK_BCR] = { 0x3a000 }, 348362306a36Sopenharmony_ci [GCC_CMN_LDO0_BCR] = { 0x1d000 }, 348462306a36Sopenharmony_ci [GCC_CMN_LDO1_BCR] = { 0x1d008 }, 348562306a36Sopenharmony_ci [GCC_DCC_BCR] = { 0x35000 }, 348662306a36Sopenharmony_ci [GCC_GP1_CLK_ARES] = { 0x8018, 2 }, 348762306a36Sopenharmony_ci [GCC_GP2_CLK_ARES] = { 0x9018, 2 }, 348862306a36Sopenharmony_ci [GCC_LPASS_BCR] = { 0x27000 }, 348962306a36Sopenharmony_ci [GCC_LPASS_CORE_AXIM_CLK_ARES] = { 0x27018, 2 }, 349062306a36Sopenharmony_ci [GCC_LPASS_SWAY_CLK_ARES] = { 0x27014, 2 }, 349162306a36Sopenharmony_ci [GCC_MDIOM_BCR] = { 0x12000 }, 349262306a36Sopenharmony_ci [GCC_MDIOS_BCR] = { 0x12008 }, 349362306a36Sopenharmony_ci [GCC_NSS_BCR] = { 0x17000 }, 349462306a36Sopenharmony_ci [GCC_NSS_TS_CLK_ARES] = { 0x17018, 2 }, 349562306a36Sopenharmony_ci [GCC_NSSCC_CLK_ARES] = { 0x17034, 2 }, 349662306a36Sopenharmony_ci [GCC_NSSCFG_CLK_ARES] = { 0x1702c, 2 }, 349762306a36Sopenharmony_ci [GCC_NSSNOC_ATB_CLK_ARES] = { 0x17014, 2 }, 349862306a36Sopenharmony_ci [GCC_NSSNOC_NSSCC_CLK_ARES] = { 0x17030, 2 }, 349962306a36Sopenharmony_ci [GCC_NSSNOC_QOSGEN_REF_CLK_ARES] = { 0x1701c, 2 }, 350062306a36Sopenharmony_ci [GCC_NSSNOC_SNOC_1_CLK_ARES] = { 0x1707c, 2 }, 350162306a36Sopenharmony_ci [GCC_NSSNOC_SNOC_CLK_ARES] = { 0x17028, 2 }, 350262306a36Sopenharmony_ci [GCC_NSSNOC_TIMEOUT_REF_CLK_ARES] = { 0x17020, 2 }, 350362306a36Sopenharmony_ci [GCC_NSSNOC_XO_DCD_CLK_ARES] = { 0x17074, 2 }, 350462306a36Sopenharmony_ci [GCC_PCIE3X1_0_AHB_CLK_ARES] = { 0x29030, 2 }, 350562306a36Sopenharmony_ci [GCC_PCIE3X1_0_AUX_CLK_ARES] = { 0x29070, 2 }, 350662306a36Sopenharmony_ci [GCC_PCIE3X1_0_AXI_M_CLK_ARES] = { 0x29038, 2 }, 350762306a36Sopenharmony_ci [GCC_PCIE3X1_0_AXI_S_BRIDGE_CLK_ARES] = { 0x29048, 2 }, 350862306a36Sopenharmony_ci [GCC_PCIE3X1_0_AXI_S_CLK_ARES] = { 0x29040, 2 }, 350962306a36Sopenharmony_ci [GCC_PCIE3X1_0_BCR] = { 0x29000 }, 351062306a36Sopenharmony_ci [GCC_PCIE3X1_0_LINK_DOWN_BCR] = { 0x29054 }, 351162306a36Sopenharmony_ci [GCC_PCIE3X1_0_PHY_BCR] = { 0x29060 }, 351262306a36Sopenharmony_ci [GCC_PCIE3X1_0_PHY_PHY_BCR] = { 0x2905c }, 351362306a36Sopenharmony_ci [GCC_PCIE3X1_1_AHB_CLK_ARES] = { 0x2a00c, 2 }, 351462306a36Sopenharmony_ci [GCC_PCIE3X1_1_AUX_CLK_ARES] = { 0x2a070, 2 }, 351562306a36Sopenharmony_ci [GCC_PCIE3X1_1_AXI_M_CLK_ARES] = { 0x2a014, 2 }, 351662306a36Sopenharmony_ci [GCC_PCIE3X1_1_AXI_S_BRIDGE_CLK_ARES] = { 0x2a024, 2 }, 351762306a36Sopenharmony_ci [GCC_PCIE3X1_1_AXI_S_CLK_ARES] = { 0x2a01c, 2 }, 351862306a36Sopenharmony_ci [GCC_PCIE3X1_1_BCR] = { 0x2a000 }, 351962306a36Sopenharmony_ci [GCC_PCIE3X1_1_LINK_DOWN_BCR] = { 0x2a028 }, 352062306a36Sopenharmony_ci [GCC_PCIE3X1_1_PHY_BCR] = { 0x2a030 }, 352162306a36Sopenharmony_ci [GCC_PCIE3X1_1_PHY_PHY_BCR] = { 0x2a02c }, 352262306a36Sopenharmony_ci [GCC_PCIE3X1_PHY_AHB_CLK_ARES] = { 0x29078, 2 }, 352362306a36Sopenharmony_ci [GCC_PCIE3X2_AHB_CLK_ARES] = { 0x28030, 2 }, 352462306a36Sopenharmony_ci [GCC_PCIE3X2_AUX_CLK_ARES] = { 0x28070, 2 }, 352562306a36Sopenharmony_ci [GCC_PCIE3X2_AXI_M_CLK_ARES] = { 0x28038, 2 }, 352662306a36Sopenharmony_ci [GCC_PCIE3X2_AXI_S_BRIDGE_CLK_ARES] = { 0x28048, 2 }, 352762306a36Sopenharmony_ci [GCC_PCIE3X2_AXI_S_CLK_ARES] = { 0x28040, 2 }, 352862306a36Sopenharmony_ci [GCC_PCIE3X2_BCR] = { 0x28000 }, 352962306a36Sopenharmony_ci [GCC_PCIE3X2_LINK_DOWN_BCR] = { 0x28054 }, 353062306a36Sopenharmony_ci [GCC_PCIE3X2_PHY_AHB_CLK_ARES] = { 0x28080, 2 }, 353162306a36Sopenharmony_ci [GCC_PCIE3X2_PHY_BCR] = { 0x28060 }, 353262306a36Sopenharmony_ci [GCC_PCIE3X2PHY_PHY_BCR] = { 0x2805c }, 353362306a36Sopenharmony_ci [GCC_PCNOC_BCR] = { 0x31000 }, 353462306a36Sopenharmony_ci [GCC_PCNOC_LPASS_CLK_ARES] = { 0x31020, 2 }, 353562306a36Sopenharmony_ci [GCC_PRNG_AHB_CLK_ARES] = { 0x13024, 2 }, 353662306a36Sopenharmony_ci [GCC_PRNG_BCR] = { 0x13020 }, 353762306a36Sopenharmony_ci [GCC_Q6_AHB_CLK_ARES] = { 0x25014, 2 }, 353862306a36Sopenharmony_ci [GCC_Q6_AHB_S_CLK_ARES] = { 0x25018, 2 }, 353962306a36Sopenharmony_ci [GCC_Q6_AXIM_CLK_ARES] = { 0x2500c, 2 }, 354062306a36Sopenharmony_ci [GCC_Q6_AXIS_CLK_ARES] = { 0x25010, 2 }, 354162306a36Sopenharmony_ci [GCC_Q6_TSCTR_1TO2_CLK_ARES] = { 0x25020, 2 }, 354262306a36Sopenharmony_ci [GCC_Q6SS_ATBM_CLK_ARES] = { 0x2501c, 2 }, 354362306a36Sopenharmony_ci [GCC_Q6SS_PCLKDBG_CLK_ARES] = { 0x25024, 2 }, 354462306a36Sopenharmony_ci [GCC_Q6SS_TRIG_CLK_ARES] = { 0x250a0, 2 }, 354562306a36Sopenharmony_ci [GCC_QDSS_APB2JTAG_CLK_ARES] = { 0x2d060, 2 }, 354662306a36Sopenharmony_ci [GCC_QDSS_AT_CLK_ARES] = { 0x2d038, 2 }, 354762306a36Sopenharmony_ci [GCC_QDSS_BCR] = { 0x2d000 }, 354862306a36Sopenharmony_ci [GCC_QDSS_CFG_AHB_CLK_ARES] = { 0x2d06c, 2 }, 354962306a36Sopenharmony_ci [GCC_QDSS_DAP_AHB_CLK_ARES] = { 0x2d068, 2 }, 355062306a36Sopenharmony_ci [GCC_QDSS_DAP_CLK_ARES] = { 0x2d05c, 2 }, 355162306a36Sopenharmony_ci [GCC_QDSS_ETR_USB_CLK_ARES] = { 0x2d064, 2 }, 355262306a36Sopenharmony_ci [GCC_QDSS_EUD_AT_CLK_ARES] = { 0x2d070, 2 }, 355362306a36Sopenharmony_ci [GCC_QDSS_STM_CLK_ARES] = { 0x2d040, 2 }, 355462306a36Sopenharmony_ci [GCC_QDSS_TRACECLKIN_CLK_ARES] = { 0x2d044, 2 }, 355562306a36Sopenharmony_ci [GCC_QDSS_TS_CLK_ARES] = { 0x2d078, 2 }, 355662306a36Sopenharmony_ci [GCC_QDSS_TSCTR_DIV16_CLK_ARES] = { 0x2d058, 2 }, 355762306a36Sopenharmony_ci [GCC_QDSS_TSCTR_DIV2_CLK_ARES] = { 0x2d048, 2 }, 355862306a36Sopenharmony_ci [GCC_QDSS_TSCTR_DIV3_CLK_ARES] = { 0x2d04c, 2 }, 355962306a36Sopenharmony_ci [GCC_QDSS_TSCTR_DIV4_CLK_ARES] = { 0x2d050, 2 }, 356062306a36Sopenharmony_ci [GCC_QDSS_TSCTR_DIV8_CLK_ARES] = { 0x2d054, 2 }, 356162306a36Sopenharmony_ci [GCC_QPIC_AHB_CLK_ARES] = { 0x32010, 2 }, 356262306a36Sopenharmony_ci [GCC_QPIC_CLK_ARES] = { 0x32014, 2 }, 356362306a36Sopenharmony_ci [GCC_QPIC_BCR] = { 0x32000 }, 356462306a36Sopenharmony_ci [GCC_QPIC_IO_MACRO_CLK_ARES] = { 0x3200c, 2 }, 356562306a36Sopenharmony_ci [GCC_QPIC_SLEEP_CLK_ARES] = { 0x3201c, 2 }, 356662306a36Sopenharmony_ci [GCC_QUSB2_0_PHY_BCR] = { 0x2c068 }, 356762306a36Sopenharmony_ci [GCC_SDCC1_AHB_CLK_ARES] = { 0x33034, 2 }, 356862306a36Sopenharmony_ci [GCC_SDCC1_APPS_CLK_ARES] = { 0x3302c, 2 }, 356962306a36Sopenharmony_ci [GCC_SDCC_BCR] = { 0x33000 }, 357062306a36Sopenharmony_ci [GCC_SNOC_BCR] = { 0x2e000 }, 357162306a36Sopenharmony_ci [GCC_SNOC_LPASS_CFG_CLK_ARES] = { 0x2e028, 2 }, 357262306a36Sopenharmony_ci [GCC_SNOC_NSSNOC_1_CLK_ARES] = { 0x17090, 2 }, 357362306a36Sopenharmony_ci [GCC_SNOC_NSSNOC_CLK_ARES] = { 0x17084, 2 }, 357462306a36Sopenharmony_ci [GCC_SYS_NOC_QDSS_STM_AXI_CLK_ARES] = { 0x2e034, 2 }, 357562306a36Sopenharmony_ci [GCC_SYS_NOC_WCSS_AHB_CLK_ARES] = { 0x2e030, 2 }, 357662306a36Sopenharmony_ci [GCC_UNIPHY0_AHB_CLK_ARES] = { 0x16010, 2 }, 357762306a36Sopenharmony_ci [GCC_UNIPHY0_BCR] = { 0x16000 }, 357862306a36Sopenharmony_ci [GCC_UNIPHY0_SYS_CLK_ARES] = { 0x1600c, 2 }, 357962306a36Sopenharmony_ci [GCC_UNIPHY1_AHB_CLK_ARES] = { 0x1601c, 2 }, 358062306a36Sopenharmony_ci [GCC_UNIPHY1_BCR] = { 0x16014 }, 358162306a36Sopenharmony_ci [GCC_UNIPHY1_SYS_CLK_ARES] = { 0x16018, 2 }, 358262306a36Sopenharmony_ci [GCC_USB0_AUX_CLK_ARES] = { 0x2c050, 2 }, 358362306a36Sopenharmony_ci [GCC_USB0_EUD_AT_CLK_ARES] = { 0x30004, 2 }, 358462306a36Sopenharmony_ci [GCC_USB0_LFPS_CLK_ARES] = { 0x2c090, 2 }, 358562306a36Sopenharmony_ci [GCC_USB0_MASTER_CLK_ARES] = { 0x2c048, 2 }, 358662306a36Sopenharmony_ci [GCC_USB0_MOCK_UTMI_CLK_ARES] = { 0x2c054, 2 }, 358762306a36Sopenharmony_ci [GCC_USB0_PHY_BCR] = { 0x2c06c }, 358862306a36Sopenharmony_ci [GCC_USB0_PHY_CFG_AHB_CLK_ARES] = { 0x2c05c, 2 }, 358962306a36Sopenharmony_ci [GCC_USB0_SLEEP_CLK_ARES] = { 0x2c058, 2 }, 359062306a36Sopenharmony_ci [GCC_USB3PHY_0_PHY_BCR] = { 0x2c070 }, 359162306a36Sopenharmony_ci [GCC_USB_BCR] = { 0x2c000 }, 359262306a36Sopenharmony_ci [GCC_WCSS_AXIM_CLK_ARES] = { 0x2505c, 2 }, 359362306a36Sopenharmony_ci [GCC_WCSS_AXIS_CLK_ARES] = { 0x25060, 2 }, 359462306a36Sopenharmony_ci [GCC_WCSS_BCR] = { 0x18004 }, 359562306a36Sopenharmony_ci [GCC_WCSS_DBG_IFC_APB_BDG_CLK_ARES] = { 0x25048, 2 }, 359662306a36Sopenharmony_ci [GCC_WCSS_DBG_IFC_APB_CLK_ARES] = { 0x25038, 2 }, 359762306a36Sopenharmony_ci [GCC_WCSS_DBG_IFC_ATB_BDG_CLK_ARES] = { 0x2504c, 2 }, 359862306a36Sopenharmony_ci [GCC_WCSS_DBG_IFC_ATB_CLK_ARES] = { 0x2503c, 2 }, 359962306a36Sopenharmony_ci [GCC_WCSS_DBG_IFC_NTS_BDG_CLK_ARES] = { 0x25050, 2 }, 360062306a36Sopenharmony_ci [GCC_WCSS_DBG_IFC_NTS_CLK_ARES] = { 0x25040, 2 }, 360162306a36Sopenharmony_ci [GCC_WCSS_ECAHB_CLK_ARES] = { 0x25058, 2 }, 360262306a36Sopenharmony_ci [GCC_WCSS_MST_ASYNC_BDG_CLK_ARES] = { 0x2e0b0, 2 }, 360362306a36Sopenharmony_ci [GCC_WCSS_Q6_BCR] = { 0x18000 }, 360462306a36Sopenharmony_ci [GCC_WCSS_SLV_ASYNC_BDG_CLK_ARES] = { 0x2e0b4, 2 }, 360562306a36Sopenharmony_ci [GCC_XO_CLK_ARES] = { 0x34018, 2 }, 360662306a36Sopenharmony_ci [GCC_XO_DIV4_CLK_ARES] = { 0x3401c, 2 }, 360762306a36Sopenharmony_ci [GCC_Q6SS_DBG_ARES] = { 0x25094 }, 360862306a36Sopenharmony_ci [GCC_WCSS_DBG_BDG_ARES] = { 0x25098, 0 }, 360962306a36Sopenharmony_ci [GCC_WCSS_DBG_ARES] = { 0x25098, 1 }, 361062306a36Sopenharmony_ci [GCC_WCSS_AXI_S_ARES] = { 0x25098, 2 }, 361162306a36Sopenharmony_ci [GCC_WCSS_AXI_M_ARES] = { 0x25098, 3 }, 361262306a36Sopenharmony_ci [GCC_WCSSAON_ARES] = { 0x2509C }, 361362306a36Sopenharmony_ci [GCC_PCIE3X2_PIPE_ARES] = { 0x28058, 0 }, 361462306a36Sopenharmony_ci [GCC_PCIE3X2_CORE_STICKY_ARES] = { 0x28058, 1 }, 361562306a36Sopenharmony_ci [GCC_PCIE3X2_AXI_S_STICKY_ARES] = { 0x28058, 2 }, 361662306a36Sopenharmony_ci [GCC_PCIE3X2_AXI_M_STICKY_ARES] = { 0x28058, 3 }, 361762306a36Sopenharmony_ci [GCC_PCIE3X1_0_PIPE_ARES] = { 0x29058, 0 }, 361862306a36Sopenharmony_ci [GCC_PCIE3X1_0_CORE_STICKY_ARES] = { 0x29058, 1 }, 361962306a36Sopenharmony_ci [GCC_PCIE3X1_0_AXI_S_STICKY_ARES] = { 0x29058, 2 }, 362062306a36Sopenharmony_ci [GCC_PCIE3X1_0_AXI_M_STICKY_ARES] = { 0x29058, 3 }, 362162306a36Sopenharmony_ci [GCC_PCIE3X1_1_PIPE_ARES] = { 0x2a058, 0 }, 362262306a36Sopenharmony_ci [GCC_PCIE3X1_1_CORE_STICKY_ARES] = { 0x2a058, 1 }, 362362306a36Sopenharmony_ci [GCC_PCIE3X1_1_AXI_S_STICKY_ARES] = { 0x2a058, 2 }, 362462306a36Sopenharmony_ci [GCC_PCIE3X1_1_AXI_M_STICKY_ARES] = { 0x2a058, 3 }, 362562306a36Sopenharmony_ci [GCC_IM_SLEEP_CLK_ARES] = { 0x34020, 2 }, 362662306a36Sopenharmony_ci [GCC_NSSNOC_PCNOC_1_CLK_ARES] = { 0x17080, 2 }, 362762306a36Sopenharmony_ci [GCC_UNIPHY0_XPCS_ARES] = { 0x16050 }, 362862306a36Sopenharmony_ci [GCC_UNIPHY1_XPCS_ARES] = { 0x16060 }, 362962306a36Sopenharmony_ci}; 363062306a36Sopenharmony_ci 363162306a36Sopenharmony_cistatic const struct regmap_config gcc_ipq5332_regmap_config = { 363262306a36Sopenharmony_ci .reg_bits = 32, 363362306a36Sopenharmony_ci .reg_stride = 4, 363462306a36Sopenharmony_ci .val_bits = 32, 363562306a36Sopenharmony_ci .max_register = 0x3f024, 363662306a36Sopenharmony_ci .fast_io = true, 363762306a36Sopenharmony_ci}; 363862306a36Sopenharmony_ci 363962306a36Sopenharmony_cistatic struct clk_hw *gcc_ipq5332_hws[] = { 364062306a36Sopenharmony_ci &gpll0_div2.hw, 364162306a36Sopenharmony_ci &gcc_xo_div4_clk_src.hw, 364262306a36Sopenharmony_ci &gcc_system_noc_bfdcd_div2_clk_src.hw, 364362306a36Sopenharmony_ci &gcc_qdss_tsctr_div2_clk_src.hw, 364462306a36Sopenharmony_ci &gcc_qdss_tsctr_div3_clk_src.hw, 364562306a36Sopenharmony_ci &gcc_qdss_tsctr_div4_clk_src.hw, 364662306a36Sopenharmony_ci &gcc_qdss_tsctr_div8_clk_src.hw, 364762306a36Sopenharmony_ci &gcc_qdss_tsctr_div16_clk_src.hw, 364862306a36Sopenharmony_ci &gcc_eud_at_div_clk_src.hw, 364962306a36Sopenharmony_ci}; 365062306a36Sopenharmony_ci 365162306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_ipq5332_desc = { 365262306a36Sopenharmony_ci .config = &gcc_ipq5332_regmap_config, 365362306a36Sopenharmony_ci .clks = gcc_ipq5332_clocks, 365462306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(gcc_ipq5332_clocks), 365562306a36Sopenharmony_ci .resets = gcc_ipq5332_resets, 365662306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(gcc_ipq5332_resets), 365762306a36Sopenharmony_ci .clk_hws = gcc_ipq5332_hws, 365862306a36Sopenharmony_ci .num_clk_hws = ARRAY_SIZE(gcc_ipq5332_hws), 365962306a36Sopenharmony_ci}; 366062306a36Sopenharmony_ci 366162306a36Sopenharmony_cistatic int gcc_ipq5332_probe(struct platform_device *pdev) 366262306a36Sopenharmony_ci{ 366362306a36Sopenharmony_ci return qcom_cc_probe(pdev, &gcc_ipq5332_desc); 366462306a36Sopenharmony_ci} 366562306a36Sopenharmony_ci 366662306a36Sopenharmony_cistatic const struct of_device_id gcc_ipq5332_match_table[] = { 366762306a36Sopenharmony_ci { .compatible = "qcom,ipq5332-gcc" }, 366862306a36Sopenharmony_ci { } 366962306a36Sopenharmony_ci}; 367062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_ipq5332_match_table); 367162306a36Sopenharmony_ci 367262306a36Sopenharmony_cistatic struct platform_driver gcc_ipq5332_driver = { 367362306a36Sopenharmony_ci .probe = gcc_ipq5332_probe, 367462306a36Sopenharmony_ci .driver = { 367562306a36Sopenharmony_ci .name = "gcc-ipq5332", 367662306a36Sopenharmony_ci .of_match_table = gcc_ipq5332_match_table, 367762306a36Sopenharmony_ci }, 367862306a36Sopenharmony_ci}; 367962306a36Sopenharmony_ci 368062306a36Sopenharmony_cistatic int __init gcc_ipq5332_init(void) 368162306a36Sopenharmony_ci{ 368262306a36Sopenharmony_ci return platform_driver_register(&gcc_ipq5332_driver); 368362306a36Sopenharmony_ci} 368462306a36Sopenharmony_cicore_initcall(gcc_ipq5332_init); 368562306a36Sopenharmony_ci 368662306a36Sopenharmony_cistatic void __exit gcc_ipq5332_exit(void) 368762306a36Sopenharmony_ci{ 368862306a36Sopenharmony_ci platform_driver_unregister(&gcc_ipq5332_driver); 368962306a36Sopenharmony_ci} 369062306a36Sopenharmony_cimodule_exit(gcc_ipq5332_exit); 369162306a36Sopenharmony_ci 369262306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI GCC IPQ5332 Driver"); 369362306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 3694