162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2014, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/bitops.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/clk-provider.h>
1362306a36Sopenharmony_ci#include <linux/regmap.h>
1462306a36Sopenharmony_ci#include <linux/reset-controller.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,gcc-apq8084.h>
1762306a36Sopenharmony_ci#include <dt-bindings/reset/qcom,gcc-apq8084.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#include "common.h"
2062306a36Sopenharmony_ci#include "clk-regmap.h"
2162306a36Sopenharmony_ci#include "clk-pll.h"
2262306a36Sopenharmony_ci#include "clk-rcg.h"
2362306a36Sopenharmony_ci#include "clk-branch.h"
2462306a36Sopenharmony_ci#include "reset.h"
2562306a36Sopenharmony_ci#include "gdsc.h"
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cienum {
2862306a36Sopenharmony_ci	P_XO,
2962306a36Sopenharmony_ci	P_GPLL0,
3062306a36Sopenharmony_ci	P_GPLL1,
3162306a36Sopenharmony_ci	P_GPLL4,
3262306a36Sopenharmony_ci	P_PCIE_0_1_PIPE_CLK,
3362306a36Sopenharmony_ci	P_SATA_ASIC0_CLK,
3462306a36Sopenharmony_ci	P_SATA_RX_CLK,
3562306a36Sopenharmony_ci	P_SLEEP_CLK,
3662306a36Sopenharmony_ci};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic struct clk_pll gpll0 = {
3962306a36Sopenharmony_ci	.l_reg = 0x0004,
4062306a36Sopenharmony_ci	.m_reg = 0x0008,
4162306a36Sopenharmony_ci	.n_reg = 0x000c,
4262306a36Sopenharmony_ci	.config_reg = 0x0014,
4362306a36Sopenharmony_ci	.mode_reg = 0x0000,
4462306a36Sopenharmony_ci	.status_reg = 0x001c,
4562306a36Sopenharmony_ci	.status_bit = 17,
4662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
4762306a36Sopenharmony_ci		.name = "gpll0",
4862306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
4962306a36Sopenharmony_ci			.fw_name = "xo", .name = "xo_board",
5062306a36Sopenharmony_ci		},
5162306a36Sopenharmony_ci		.num_parents = 1,
5262306a36Sopenharmony_ci		.ops = &clk_pll_ops,
5362306a36Sopenharmony_ci	},
5462306a36Sopenharmony_ci};
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_cistatic struct clk_regmap gpll0_vote = {
5762306a36Sopenharmony_ci	.enable_reg = 0x1480,
5862306a36Sopenharmony_ci	.enable_mask = BIT(0),
5962306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
6062306a36Sopenharmony_ci		.name = "gpll0_vote",
6162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
6262306a36Sopenharmony_ci			&gpll0.clkr.hw,
6362306a36Sopenharmony_ci		},
6462306a36Sopenharmony_ci		.num_parents = 1,
6562306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
6662306a36Sopenharmony_ci	},
6762306a36Sopenharmony_ci};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_cistatic struct clk_pll gpll1 = {
7062306a36Sopenharmony_ci	.l_reg = 0x0044,
7162306a36Sopenharmony_ci	.m_reg = 0x0048,
7262306a36Sopenharmony_ci	.n_reg = 0x004c,
7362306a36Sopenharmony_ci	.config_reg = 0x0054,
7462306a36Sopenharmony_ci	.mode_reg = 0x0040,
7562306a36Sopenharmony_ci	.status_reg = 0x005c,
7662306a36Sopenharmony_ci	.status_bit = 17,
7762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
7862306a36Sopenharmony_ci		.name = "gpll1",
7962306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
8062306a36Sopenharmony_ci			.fw_name = "xo", .name = "xo_board",
8162306a36Sopenharmony_ci		},
8262306a36Sopenharmony_ci		.num_parents = 1,
8362306a36Sopenharmony_ci		.ops = &clk_pll_ops,
8462306a36Sopenharmony_ci	},
8562306a36Sopenharmony_ci};
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic struct clk_regmap gpll1_vote = {
8862306a36Sopenharmony_ci	.enable_reg = 0x1480,
8962306a36Sopenharmony_ci	.enable_mask = BIT(1),
9062306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
9162306a36Sopenharmony_ci		.name = "gpll1_vote",
9262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
9362306a36Sopenharmony_ci			&gpll1.clkr.hw,
9462306a36Sopenharmony_ci		},
9562306a36Sopenharmony_ci		.num_parents = 1,
9662306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
9762306a36Sopenharmony_ci	},
9862306a36Sopenharmony_ci};
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cistatic struct clk_pll gpll4 = {
10162306a36Sopenharmony_ci	.l_reg = 0x1dc4,
10262306a36Sopenharmony_ci	.m_reg = 0x1dc8,
10362306a36Sopenharmony_ci	.n_reg = 0x1dcc,
10462306a36Sopenharmony_ci	.config_reg = 0x1dd4,
10562306a36Sopenharmony_ci	.mode_reg = 0x1dc0,
10662306a36Sopenharmony_ci	.status_reg = 0x1ddc,
10762306a36Sopenharmony_ci	.status_bit = 17,
10862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10962306a36Sopenharmony_ci		.name = "gpll4",
11062306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
11162306a36Sopenharmony_ci			.fw_name = "xo", .name = "xo_board",
11262306a36Sopenharmony_ci		},
11362306a36Sopenharmony_ci		.num_parents = 1,
11462306a36Sopenharmony_ci		.ops = &clk_pll_ops,
11562306a36Sopenharmony_ci	},
11662306a36Sopenharmony_ci};
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_cistatic struct clk_regmap gpll4_vote = {
11962306a36Sopenharmony_ci	.enable_reg = 0x1480,
12062306a36Sopenharmony_ci	.enable_mask = BIT(4),
12162306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
12262306a36Sopenharmony_ci		.name = "gpll4_vote",
12362306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
12462306a36Sopenharmony_ci			&gpll4.clkr.hw,
12562306a36Sopenharmony_ci		},
12662306a36Sopenharmony_ci		.num_parents = 1,
12762306a36Sopenharmony_ci		.ops = &clk_pll_vote_ops,
12862306a36Sopenharmony_ci	},
12962306a36Sopenharmony_ci};
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_map[] = {
13262306a36Sopenharmony_ci	{ P_XO, 0 },
13362306a36Sopenharmony_ci	{ P_GPLL0, 1 }
13462306a36Sopenharmony_ci};
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0[] = {
13762306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
13862306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
13962306a36Sopenharmony_ci};
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_cistatic const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
14262306a36Sopenharmony_ci	{ P_XO, 0 },
14362306a36Sopenharmony_ci	{ P_GPLL0, 1 },
14462306a36Sopenharmony_ci	{ P_GPLL4, 5 }
14562306a36Sopenharmony_ci};
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_gpll0_gpll4[] = {
14862306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
14962306a36Sopenharmony_ci	{ .hw = &gpll0_vote.hw },
15062306a36Sopenharmony_ci	{ .hw = &gpll4_vote.hw },
15162306a36Sopenharmony_ci};
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_cistatic const struct parent_map gcc_xo_sata_asic0_map[] = {
15462306a36Sopenharmony_ci	{ P_XO, 0 },
15562306a36Sopenharmony_ci	{ P_SATA_ASIC0_CLK, 2 }
15662306a36Sopenharmony_ci};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_sata_asic0[] = {
15962306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
16062306a36Sopenharmony_ci	{ .fw_name = "sata_asic0_clk", .name = "sata_asic0_clk" },
16162306a36Sopenharmony_ci};
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_cistatic const struct parent_map gcc_xo_sata_rx_map[] = {
16462306a36Sopenharmony_ci	{ P_XO, 0 },
16562306a36Sopenharmony_ci	{ P_SATA_RX_CLK, 2}
16662306a36Sopenharmony_ci};
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_sata_rx[] = {
16962306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
17062306a36Sopenharmony_ci	{ .fw_name = "sata_rx_clk", .name = "sata_rx_clk" },
17162306a36Sopenharmony_ci};
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_cistatic const struct parent_map gcc_xo_pcie_map[] = {
17462306a36Sopenharmony_ci	{ P_XO, 0 },
17562306a36Sopenharmony_ci	{ P_PCIE_0_1_PIPE_CLK, 2 }
17662306a36Sopenharmony_ci};
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_pcie[] = {
17962306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
18062306a36Sopenharmony_ci	{ .fw_name = "pcie_pipe", .name = "pcie_pipe" },
18162306a36Sopenharmony_ci};
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_cistatic const struct parent_map gcc_xo_pcie_sleep_map[] = {
18462306a36Sopenharmony_ci	{ P_XO, 0 },
18562306a36Sopenharmony_ci	{ P_SLEEP_CLK, 6 }
18662306a36Sopenharmony_ci};
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_cistatic const struct clk_parent_data gcc_xo_pcie_sleep[] = {
18962306a36Sopenharmony_ci	{ .fw_name = "xo", .name = "xo_board" },
19062306a36Sopenharmony_ci	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
19162306a36Sopenharmony_ci};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic struct clk_rcg2 config_noc_clk_src = {
19462306a36Sopenharmony_ci	.cmd_rcgr = 0x0150,
19562306a36Sopenharmony_ci	.hid_width = 5,
19662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
19762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
19862306a36Sopenharmony_ci		.name = "config_noc_clk_src",
19962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
20062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
20162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
20262306a36Sopenharmony_ci	},
20362306a36Sopenharmony_ci};
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic struct clk_rcg2 periph_noc_clk_src = {
20662306a36Sopenharmony_ci	.cmd_rcgr = 0x0190,
20762306a36Sopenharmony_ci	.hid_width = 5,
20862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
20962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
21062306a36Sopenharmony_ci		.name = "periph_noc_clk_src",
21162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
21262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
21362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
21462306a36Sopenharmony_ci	},
21562306a36Sopenharmony_ci};
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_cistatic struct clk_rcg2 system_noc_clk_src = {
21862306a36Sopenharmony_ci	.cmd_rcgr = 0x0120,
21962306a36Sopenharmony_ci	.hid_width = 5,
22062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
22162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
22262306a36Sopenharmony_ci		.name = "system_noc_clk_src",
22362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
22462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
22562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
22662306a36Sopenharmony_ci	},
22762306a36Sopenharmony_ci};
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ufs_axi_clk[] = {
23062306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
23162306a36Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
23262306a36Sopenharmony_ci	F(240000000, P_GPLL0, 2.5, 0, 0),
23362306a36Sopenharmony_ci	{ }
23462306a36Sopenharmony_ci};
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_cistatic struct clk_rcg2 ufs_axi_clk_src = {
23762306a36Sopenharmony_ci	.cmd_rcgr = 0x1d64,
23862306a36Sopenharmony_ci	.mnd_width = 8,
23962306a36Sopenharmony_ci	.hid_width = 5,
24062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
24162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ufs_axi_clk,
24262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
24362306a36Sopenharmony_ci		.name = "ufs_axi_clk_src",
24462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
24562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
24662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
24762306a36Sopenharmony_ci	},
24862306a36Sopenharmony_ci};
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_master_clk[] = {
25162306a36Sopenharmony_ci	F(125000000, P_GPLL0, 1, 5, 24),
25262306a36Sopenharmony_ci	{ }
25362306a36Sopenharmony_ci};
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_cistatic struct clk_rcg2 usb30_master_clk_src = {
25662306a36Sopenharmony_ci	.cmd_rcgr = 0x03d4,
25762306a36Sopenharmony_ci	.mnd_width = 8,
25862306a36Sopenharmony_ci	.hid_width = 5,
25962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
26062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_master_clk,
26162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
26262306a36Sopenharmony_ci		.name = "usb30_master_clk_src",
26362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
26462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
26562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
26662306a36Sopenharmony_ci	},
26762306a36Sopenharmony_ci};
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_sec_master_clk[] = {
27062306a36Sopenharmony_ci	F(125000000, P_GPLL0, 1, 5, 24),
27162306a36Sopenharmony_ci	{ }
27262306a36Sopenharmony_ci};
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_cistatic struct clk_rcg2 usb30_sec_master_clk_src = {
27562306a36Sopenharmony_ci	.cmd_rcgr = 0x1bd4,
27662306a36Sopenharmony_ci	.mnd_width = 8,
27762306a36Sopenharmony_ci	.hid_width = 5,
27862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
27962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_sec_master_clk,
28062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
28162306a36Sopenharmony_ci		.name = "usb30_sec_master_clk_src",
28262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
28362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
28462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
28562306a36Sopenharmony_ci	},
28662306a36Sopenharmony_ci};
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_sec_mock_utmi_clk[] = {
28962306a36Sopenharmony_ci	F(125000000, P_GPLL0, 1, 5, 24),
29062306a36Sopenharmony_ci	{ }
29162306a36Sopenharmony_ci};
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_cistatic struct clk_rcg2 usb30_sec_mock_utmi_clk_src = {
29462306a36Sopenharmony_ci	.cmd_rcgr = 0x1be8,
29562306a36Sopenharmony_ci	.hid_width = 5,
29662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
29762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_sec_mock_utmi_clk,
29862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
29962306a36Sopenharmony_ci		.name = "usb30_sec_mock_utmi_clk_src",
30062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
30162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
30262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
30362306a36Sopenharmony_ci	},
30462306a36Sopenharmony_ci};
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
30762306a36Sopenharmony_ci	.halt_reg = 0x1bd0,
30862306a36Sopenharmony_ci	.clkr = {
30962306a36Sopenharmony_ci		.enable_reg = 0x1bd0,
31062306a36Sopenharmony_ci		.enable_mask = BIT(0),
31162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31262306a36Sopenharmony_ci			.name = "gcc_usb30_sec_mock_utmi_clk",
31362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
31462306a36Sopenharmony_ci				&usb30_sec_mock_utmi_clk_src.clkr.hw,
31562306a36Sopenharmony_ci			},
31662306a36Sopenharmony_ci			.num_parents = 1,
31762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
31862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
31962306a36Sopenharmony_ci		},
32062306a36Sopenharmony_ci	},
32162306a36Sopenharmony_ci};
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_sleep_clk = {
32462306a36Sopenharmony_ci	.halt_reg = 0x1bcc,
32562306a36Sopenharmony_ci	.clkr = {
32662306a36Sopenharmony_ci		.enable_reg = 0x1bcc,
32762306a36Sopenharmony_ci		.enable_mask = BIT(0),
32862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32962306a36Sopenharmony_ci			.name = "gcc_usb30_sec_sleep_clk",
33062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
33162306a36Sopenharmony_ci				.fw_name = "sleep_clk", .name = "sleep_clk",
33262306a36Sopenharmony_ci			},
33362306a36Sopenharmony_ci			.num_parents = 1,
33462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
33662306a36Sopenharmony_ci		},
33762306a36Sopenharmony_ci	},
33862306a36Sopenharmony_ci};
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
34162306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
34262306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
34362306a36Sopenharmony_ci	{ }
34462306a36Sopenharmony_ci};
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
34762306a36Sopenharmony_ci	.cmd_rcgr = 0x0660,
34862306a36Sopenharmony_ci	.hid_width = 5,
34962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
35062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
35162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
35262306a36Sopenharmony_ci		.name = "blsp1_qup1_i2c_apps_clk_src",
35362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
35462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
35562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
35662306a36Sopenharmony_ci	},
35762306a36Sopenharmony_ci};
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
36062306a36Sopenharmony_ci	F(960000, P_XO, 10, 1, 2),
36162306a36Sopenharmony_ci	F(4800000, P_XO, 4, 0, 0),
36262306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
36362306a36Sopenharmony_ci	F(15000000, P_GPLL0, 10, 1, 4),
36462306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
36562306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
36662306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
36762306a36Sopenharmony_ci	{ }
36862306a36Sopenharmony_ci};
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
37162306a36Sopenharmony_ci	.cmd_rcgr = 0x064c,
37262306a36Sopenharmony_ci	.mnd_width = 8,
37362306a36Sopenharmony_ci	.hid_width = 5,
37462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
37562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
37662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
37762306a36Sopenharmony_ci		.name = "blsp1_qup1_spi_apps_clk_src",
37862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
37962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
38062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
38162306a36Sopenharmony_ci	},
38262306a36Sopenharmony_ci};
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
38562306a36Sopenharmony_ci	.cmd_rcgr = 0x06e0,
38662306a36Sopenharmony_ci	.hid_width = 5,
38762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
38862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
38962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
39062306a36Sopenharmony_ci		.name = "blsp1_qup2_i2c_apps_clk_src",
39162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
39262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
39362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
39462306a36Sopenharmony_ci	},
39562306a36Sopenharmony_ci};
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
39862306a36Sopenharmony_ci	.cmd_rcgr = 0x06cc,
39962306a36Sopenharmony_ci	.mnd_width = 8,
40062306a36Sopenharmony_ci	.hid_width = 5,
40162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
40262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
40362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
40462306a36Sopenharmony_ci		.name = "blsp1_qup2_spi_apps_clk_src",
40562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
40662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
40762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
40862306a36Sopenharmony_ci	},
40962306a36Sopenharmony_ci};
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
41262306a36Sopenharmony_ci	.cmd_rcgr = 0x0760,
41362306a36Sopenharmony_ci	.hid_width = 5,
41462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
41562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
41662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
41762306a36Sopenharmony_ci		.name = "blsp1_qup3_i2c_apps_clk_src",
41862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
41962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
42062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
42162306a36Sopenharmony_ci	},
42262306a36Sopenharmony_ci};
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
42562306a36Sopenharmony_ci	.cmd_rcgr = 0x074c,
42662306a36Sopenharmony_ci	.mnd_width = 8,
42762306a36Sopenharmony_ci	.hid_width = 5,
42862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
42962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
43062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
43162306a36Sopenharmony_ci		.name = "blsp1_qup3_spi_apps_clk_src",
43262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
43362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
43462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
43562306a36Sopenharmony_ci	},
43662306a36Sopenharmony_ci};
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
43962306a36Sopenharmony_ci	.cmd_rcgr = 0x07e0,
44062306a36Sopenharmony_ci	.hid_width = 5,
44162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
44262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
44362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
44462306a36Sopenharmony_ci		.name = "blsp1_qup4_i2c_apps_clk_src",
44562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
44662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
44762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
44862306a36Sopenharmony_ci	},
44962306a36Sopenharmony_ci};
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
45262306a36Sopenharmony_ci	.cmd_rcgr = 0x07cc,
45362306a36Sopenharmony_ci	.mnd_width = 8,
45462306a36Sopenharmony_ci	.hid_width = 5,
45562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
45662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
45762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
45862306a36Sopenharmony_ci		.name = "blsp1_qup4_spi_apps_clk_src",
45962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
46062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
46162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
46262306a36Sopenharmony_ci	},
46362306a36Sopenharmony_ci};
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
46662306a36Sopenharmony_ci	.cmd_rcgr = 0x0860,
46762306a36Sopenharmony_ci	.hid_width = 5,
46862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
46962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
47062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
47162306a36Sopenharmony_ci		.name = "blsp1_qup5_i2c_apps_clk_src",
47262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
47362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
47462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
47562306a36Sopenharmony_ci	},
47662306a36Sopenharmony_ci};
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
47962306a36Sopenharmony_ci	.cmd_rcgr = 0x084c,
48062306a36Sopenharmony_ci	.mnd_width = 8,
48162306a36Sopenharmony_ci	.hid_width = 5,
48262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
48362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
48462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
48562306a36Sopenharmony_ci		.name = "blsp1_qup5_spi_apps_clk_src",
48662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
48762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
48862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
48962306a36Sopenharmony_ci	},
49062306a36Sopenharmony_ci};
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
49362306a36Sopenharmony_ci	.cmd_rcgr = 0x08e0,
49462306a36Sopenharmony_ci	.hid_width = 5,
49562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
49662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
49762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
49862306a36Sopenharmony_ci		.name = "blsp1_qup6_i2c_apps_clk_src",
49962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
50062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
50162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
50262306a36Sopenharmony_ci	},
50362306a36Sopenharmony_ci};
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
50662306a36Sopenharmony_ci	.cmd_rcgr = 0x08cc,
50762306a36Sopenharmony_ci	.mnd_width = 8,
50862306a36Sopenharmony_ci	.hid_width = 5,
50962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
51062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
51162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
51262306a36Sopenharmony_ci		.name = "blsp1_qup6_spi_apps_clk_src",
51362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
51462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
51562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
51662306a36Sopenharmony_ci	},
51762306a36Sopenharmony_ci};
51862306a36Sopenharmony_ci
51962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
52062306a36Sopenharmony_ci	F(3686400, P_GPLL0, 1, 96, 15625),
52162306a36Sopenharmony_ci	F(7372800, P_GPLL0, 1, 192, 15625),
52262306a36Sopenharmony_ci	F(14745600, P_GPLL0, 1, 384, 15625),
52362306a36Sopenharmony_ci	F(16000000, P_GPLL0, 5, 2, 15),
52462306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
52562306a36Sopenharmony_ci	F(24000000, P_GPLL0, 5, 1, 5),
52662306a36Sopenharmony_ci	F(32000000, P_GPLL0, 1, 4, 75),
52762306a36Sopenharmony_ci	F(40000000, P_GPLL0, 15, 0, 0),
52862306a36Sopenharmony_ci	F(46400000, P_GPLL0, 1, 29, 375),
52962306a36Sopenharmony_ci	F(48000000, P_GPLL0, 12.5, 0, 0),
53062306a36Sopenharmony_ci	F(51200000, P_GPLL0, 1, 32, 375),
53162306a36Sopenharmony_ci	F(56000000, P_GPLL0, 1, 7, 75),
53262306a36Sopenharmony_ci	F(58982400, P_GPLL0, 1, 1536, 15625),
53362306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
53462306a36Sopenharmony_ci	F(63160000, P_GPLL0, 9.5, 0, 0),
53562306a36Sopenharmony_ci	{ }
53662306a36Sopenharmony_ci};
53762306a36Sopenharmony_ci
53862306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart1_apps_clk_src = {
53962306a36Sopenharmony_ci	.cmd_rcgr = 0x068c,
54062306a36Sopenharmony_ci	.mnd_width = 16,
54162306a36Sopenharmony_ci	.hid_width = 5,
54262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
54362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
54462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
54562306a36Sopenharmony_ci		.name = "blsp1_uart1_apps_clk_src",
54662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
54762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
54862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
54962306a36Sopenharmony_ci	},
55062306a36Sopenharmony_ci};
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart2_apps_clk_src = {
55362306a36Sopenharmony_ci	.cmd_rcgr = 0x070c,
55462306a36Sopenharmony_ci	.mnd_width = 16,
55562306a36Sopenharmony_ci	.hid_width = 5,
55662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
55762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
55862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
55962306a36Sopenharmony_ci		.name = "blsp1_uart2_apps_clk_src",
56062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
56162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
56262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
56362306a36Sopenharmony_ci	},
56462306a36Sopenharmony_ci};
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart3_apps_clk_src = {
56762306a36Sopenharmony_ci	.cmd_rcgr = 0x078c,
56862306a36Sopenharmony_ci	.mnd_width = 16,
56962306a36Sopenharmony_ci	.hid_width = 5,
57062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
57162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
57262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
57362306a36Sopenharmony_ci		.name = "blsp1_uart3_apps_clk_src",
57462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
57562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
57662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
57762306a36Sopenharmony_ci	},
57862306a36Sopenharmony_ci};
57962306a36Sopenharmony_ci
58062306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart4_apps_clk_src = {
58162306a36Sopenharmony_ci	.cmd_rcgr = 0x080c,
58262306a36Sopenharmony_ci	.mnd_width = 16,
58362306a36Sopenharmony_ci	.hid_width = 5,
58462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
58562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
58662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
58762306a36Sopenharmony_ci		.name = "blsp1_uart4_apps_clk_src",
58862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
58962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
59062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
59162306a36Sopenharmony_ci	},
59262306a36Sopenharmony_ci};
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart5_apps_clk_src = {
59562306a36Sopenharmony_ci	.cmd_rcgr = 0x088c,
59662306a36Sopenharmony_ci	.mnd_width = 16,
59762306a36Sopenharmony_ci	.hid_width = 5,
59862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
59962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
60062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
60162306a36Sopenharmony_ci		.name = "blsp1_uart5_apps_clk_src",
60262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
60362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
60462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
60562306a36Sopenharmony_ci	},
60662306a36Sopenharmony_ci};
60762306a36Sopenharmony_ci
60862306a36Sopenharmony_cistatic struct clk_rcg2 blsp1_uart6_apps_clk_src = {
60962306a36Sopenharmony_ci	.cmd_rcgr = 0x090c,
61062306a36Sopenharmony_ci	.mnd_width = 16,
61162306a36Sopenharmony_ci	.hid_width = 5,
61262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
61362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
61462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
61562306a36Sopenharmony_ci		.name = "blsp1_uart6_apps_clk_src",
61662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
61762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
61862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
61962306a36Sopenharmony_ci	},
62062306a36Sopenharmony_ci};
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
62362306a36Sopenharmony_ci	.cmd_rcgr = 0x09a0,
62462306a36Sopenharmony_ci	.hid_width = 5,
62562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
62662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
62762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
62862306a36Sopenharmony_ci		.name = "blsp2_qup1_i2c_apps_clk_src",
62962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
63062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
63162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
63262306a36Sopenharmony_ci	},
63362306a36Sopenharmony_ci};
63462306a36Sopenharmony_ci
63562306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
63662306a36Sopenharmony_ci	.cmd_rcgr = 0x098c,
63762306a36Sopenharmony_ci	.mnd_width = 8,
63862306a36Sopenharmony_ci	.hid_width = 5,
63962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
64062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
64162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
64262306a36Sopenharmony_ci		.name = "blsp2_qup1_spi_apps_clk_src",
64362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
64462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
64562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
64662306a36Sopenharmony_ci	},
64762306a36Sopenharmony_ci};
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
65062306a36Sopenharmony_ci	.cmd_rcgr = 0x0a20,
65162306a36Sopenharmony_ci	.hid_width = 5,
65262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
65362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
65462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
65562306a36Sopenharmony_ci		.name = "blsp2_qup2_i2c_apps_clk_src",
65662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
65762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
65862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
65962306a36Sopenharmony_ci	},
66062306a36Sopenharmony_ci};
66162306a36Sopenharmony_ci
66262306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
66362306a36Sopenharmony_ci	.cmd_rcgr = 0x0a0c,
66462306a36Sopenharmony_ci	.mnd_width = 8,
66562306a36Sopenharmony_ci	.hid_width = 5,
66662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
66762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
66862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
66962306a36Sopenharmony_ci		.name = "blsp2_qup2_spi_apps_clk_src",
67062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
67162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
67262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
67362306a36Sopenharmony_ci	},
67462306a36Sopenharmony_ci};
67562306a36Sopenharmony_ci
67662306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
67762306a36Sopenharmony_ci	.cmd_rcgr = 0x0aa0,
67862306a36Sopenharmony_ci	.hid_width = 5,
67962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
68062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
68162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
68262306a36Sopenharmony_ci		.name = "blsp2_qup3_i2c_apps_clk_src",
68362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
68462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
68562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
68662306a36Sopenharmony_ci	},
68762306a36Sopenharmony_ci};
68862306a36Sopenharmony_ci
68962306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
69062306a36Sopenharmony_ci	.cmd_rcgr = 0x0a8c,
69162306a36Sopenharmony_ci	.mnd_width = 8,
69262306a36Sopenharmony_ci	.hid_width = 5,
69362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
69462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
69562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
69662306a36Sopenharmony_ci		.name = "blsp2_qup3_spi_apps_clk_src",
69762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
69862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
69962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
70062306a36Sopenharmony_ci	},
70162306a36Sopenharmony_ci};
70262306a36Sopenharmony_ci
70362306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
70462306a36Sopenharmony_ci	.cmd_rcgr = 0x0b20,
70562306a36Sopenharmony_ci	.hid_width = 5,
70662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
70762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
70862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
70962306a36Sopenharmony_ci		.name = "blsp2_qup4_i2c_apps_clk_src",
71062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
71162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
71262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
71362306a36Sopenharmony_ci	},
71462306a36Sopenharmony_ci};
71562306a36Sopenharmony_ci
71662306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
71762306a36Sopenharmony_ci	.cmd_rcgr = 0x0b0c,
71862306a36Sopenharmony_ci	.mnd_width = 8,
71962306a36Sopenharmony_ci	.hid_width = 5,
72062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
72162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
72262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
72362306a36Sopenharmony_ci		.name = "blsp2_qup4_spi_apps_clk_src",
72462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
72562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
72662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
72762306a36Sopenharmony_ci	},
72862306a36Sopenharmony_ci};
72962306a36Sopenharmony_ci
73062306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
73162306a36Sopenharmony_ci	.cmd_rcgr = 0x0ba0,
73262306a36Sopenharmony_ci	.hid_width = 5,
73362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
73462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
73562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
73662306a36Sopenharmony_ci		.name = "blsp2_qup5_i2c_apps_clk_src",
73762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
73862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
73962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
74062306a36Sopenharmony_ci	},
74162306a36Sopenharmony_ci};
74262306a36Sopenharmony_ci
74362306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
74462306a36Sopenharmony_ci	.cmd_rcgr = 0x0b8c,
74562306a36Sopenharmony_ci	.mnd_width = 8,
74662306a36Sopenharmony_ci	.hid_width = 5,
74762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
74862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
74962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
75062306a36Sopenharmony_ci		.name = "blsp2_qup5_spi_apps_clk_src",
75162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
75262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
75362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
75462306a36Sopenharmony_ci	},
75562306a36Sopenharmony_ci};
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
75862306a36Sopenharmony_ci	.cmd_rcgr = 0x0c20,
75962306a36Sopenharmony_ci	.hid_width = 5,
76062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
76162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
76262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
76362306a36Sopenharmony_ci		.name = "blsp2_qup6_i2c_apps_clk_src",
76462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
76562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
76662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
76762306a36Sopenharmony_ci	},
76862306a36Sopenharmony_ci};
76962306a36Sopenharmony_ci
77062306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
77162306a36Sopenharmony_ci	.cmd_rcgr = 0x0c0c,
77262306a36Sopenharmony_ci	.mnd_width = 8,
77362306a36Sopenharmony_ci	.hid_width = 5,
77462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
77562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
77662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
77762306a36Sopenharmony_ci		.name = "blsp2_qup6_spi_apps_clk_src",
77862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
77962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
78062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
78162306a36Sopenharmony_ci	},
78262306a36Sopenharmony_ci};
78362306a36Sopenharmony_ci
78462306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart1_apps_clk_src = {
78562306a36Sopenharmony_ci	.cmd_rcgr = 0x09cc,
78662306a36Sopenharmony_ci	.mnd_width = 16,
78762306a36Sopenharmony_ci	.hid_width = 5,
78862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
78962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
79062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
79162306a36Sopenharmony_ci		.name = "blsp2_uart1_apps_clk_src",
79262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
79362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
79462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
79562306a36Sopenharmony_ci	},
79662306a36Sopenharmony_ci};
79762306a36Sopenharmony_ci
79862306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart2_apps_clk_src = {
79962306a36Sopenharmony_ci	.cmd_rcgr = 0x0a4c,
80062306a36Sopenharmony_ci	.mnd_width = 16,
80162306a36Sopenharmony_ci	.hid_width = 5,
80262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
80362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
80462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
80562306a36Sopenharmony_ci		.name = "blsp2_uart2_apps_clk_src",
80662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
80762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
80862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
80962306a36Sopenharmony_ci	},
81062306a36Sopenharmony_ci};
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart3_apps_clk_src = {
81362306a36Sopenharmony_ci	.cmd_rcgr = 0x0acc,
81462306a36Sopenharmony_ci	.mnd_width = 16,
81562306a36Sopenharmony_ci	.hid_width = 5,
81662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
81762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
81862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
81962306a36Sopenharmony_ci		.name = "blsp2_uart3_apps_clk_src",
82062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
82162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
82262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
82362306a36Sopenharmony_ci	},
82462306a36Sopenharmony_ci};
82562306a36Sopenharmony_ci
82662306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart4_apps_clk_src = {
82762306a36Sopenharmony_ci	.cmd_rcgr = 0x0b4c,
82862306a36Sopenharmony_ci	.mnd_width = 16,
82962306a36Sopenharmony_ci	.hid_width = 5,
83062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
83162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
83262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
83362306a36Sopenharmony_ci		.name = "blsp2_uart4_apps_clk_src",
83462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
83562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
83662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
83762306a36Sopenharmony_ci	},
83862306a36Sopenharmony_ci};
83962306a36Sopenharmony_ci
84062306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart5_apps_clk_src = {
84162306a36Sopenharmony_ci	.cmd_rcgr = 0x0bcc,
84262306a36Sopenharmony_ci	.mnd_width = 16,
84362306a36Sopenharmony_ci	.hid_width = 5,
84462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
84562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
84662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
84762306a36Sopenharmony_ci		.name = "blsp2_uart5_apps_clk_src",
84862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
84962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
85062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
85162306a36Sopenharmony_ci	},
85262306a36Sopenharmony_ci};
85362306a36Sopenharmony_ci
85462306a36Sopenharmony_cistatic struct clk_rcg2 blsp2_uart6_apps_clk_src = {
85562306a36Sopenharmony_ci	.cmd_rcgr = 0x0c4c,
85662306a36Sopenharmony_ci	.mnd_width = 16,
85762306a36Sopenharmony_ci	.hid_width = 5,
85862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
85962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
86062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
86162306a36Sopenharmony_ci		.name = "blsp2_uart6_apps_clk_src",
86262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
86362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
86462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
86562306a36Sopenharmony_ci	},
86662306a36Sopenharmony_ci};
86762306a36Sopenharmony_ci
86862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ce1_clk[] = {
86962306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
87062306a36Sopenharmony_ci	F(85710000, P_GPLL0, 7, 0, 0),
87162306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
87262306a36Sopenharmony_ci	F(171430000, P_GPLL0, 3.5, 0, 0),
87362306a36Sopenharmony_ci	{ }
87462306a36Sopenharmony_ci};
87562306a36Sopenharmony_ci
87662306a36Sopenharmony_cistatic struct clk_rcg2 ce1_clk_src = {
87762306a36Sopenharmony_ci	.cmd_rcgr = 0x1050,
87862306a36Sopenharmony_ci	.hid_width = 5,
87962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
88062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ce1_clk,
88162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
88262306a36Sopenharmony_ci		.name = "ce1_clk_src",
88362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
88462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
88562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
88662306a36Sopenharmony_ci	},
88762306a36Sopenharmony_ci};
88862306a36Sopenharmony_ci
88962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ce2_clk[] = {
89062306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
89162306a36Sopenharmony_ci	F(85710000, P_GPLL0, 7, 0, 0),
89262306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
89362306a36Sopenharmony_ci	F(171430000, P_GPLL0, 3.5, 0, 0),
89462306a36Sopenharmony_ci	{ }
89562306a36Sopenharmony_ci};
89662306a36Sopenharmony_ci
89762306a36Sopenharmony_cistatic struct clk_rcg2 ce2_clk_src = {
89862306a36Sopenharmony_ci	.cmd_rcgr = 0x1090,
89962306a36Sopenharmony_ci	.hid_width = 5,
90062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
90162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ce2_clk,
90262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
90362306a36Sopenharmony_ci		.name = "ce2_clk_src",
90462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
90562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
90662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
90762306a36Sopenharmony_ci	},
90862306a36Sopenharmony_ci};
90962306a36Sopenharmony_ci
91062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_ce3_clk[] = {
91162306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
91262306a36Sopenharmony_ci	F(85710000, P_GPLL0, 7, 0, 0),
91362306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
91462306a36Sopenharmony_ci	F(171430000, P_GPLL0, 3.5, 0, 0),
91562306a36Sopenharmony_ci	{ }
91662306a36Sopenharmony_ci};
91762306a36Sopenharmony_ci
91862306a36Sopenharmony_cistatic struct clk_rcg2 ce3_clk_src = {
91962306a36Sopenharmony_ci	.cmd_rcgr = 0x1d10,
92062306a36Sopenharmony_ci	.hid_width = 5,
92162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
92262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_ce3_clk,
92362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
92462306a36Sopenharmony_ci		.name = "ce3_clk_src",
92562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
92662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
92762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
92862306a36Sopenharmony_ci	},
92962306a36Sopenharmony_ci};
93062306a36Sopenharmony_ci
93162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_gp_clk[] = {
93262306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
93362306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
93462306a36Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
93562306a36Sopenharmony_ci	{ }
93662306a36Sopenharmony_ci};
93762306a36Sopenharmony_ci
93862306a36Sopenharmony_cistatic struct clk_rcg2 gp1_clk_src = {
93962306a36Sopenharmony_ci	.cmd_rcgr = 0x1904,
94062306a36Sopenharmony_ci	.mnd_width = 8,
94162306a36Sopenharmony_ci	.hid_width = 5,
94262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
94362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp_clk,
94462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
94562306a36Sopenharmony_ci		.name = "gp1_clk_src",
94662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
94762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
94862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
94962306a36Sopenharmony_ci	},
95062306a36Sopenharmony_ci};
95162306a36Sopenharmony_ci
95262306a36Sopenharmony_cistatic struct clk_rcg2 gp2_clk_src = {
95362306a36Sopenharmony_ci	.cmd_rcgr = 0x1944,
95462306a36Sopenharmony_ci	.mnd_width = 8,
95562306a36Sopenharmony_ci	.hid_width = 5,
95662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
95762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp_clk,
95862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
95962306a36Sopenharmony_ci		.name = "gp2_clk_src",
96062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
96162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
96262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
96362306a36Sopenharmony_ci	},
96462306a36Sopenharmony_ci};
96562306a36Sopenharmony_ci
96662306a36Sopenharmony_cistatic struct clk_rcg2 gp3_clk_src = {
96762306a36Sopenharmony_ci	.cmd_rcgr = 0x1984,
96862306a36Sopenharmony_ci	.mnd_width = 8,
96962306a36Sopenharmony_ci	.hid_width = 5,
97062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
97162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_gp_clk,
97262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
97362306a36Sopenharmony_ci		.name = "gp3_clk_src",
97462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
97562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
97662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
97762306a36Sopenharmony_ci	},
97862306a36Sopenharmony_ci};
97962306a36Sopenharmony_ci
98062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_1_aux_clk[] = {
98162306a36Sopenharmony_ci	F(1010000, P_XO, 1, 1, 19),
98262306a36Sopenharmony_ci	{ }
98362306a36Sopenharmony_ci};
98462306a36Sopenharmony_ci
98562306a36Sopenharmony_cistatic struct clk_rcg2 pcie_0_aux_clk_src = {
98662306a36Sopenharmony_ci	.cmd_rcgr = 0x1b2c,
98762306a36Sopenharmony_ci	.mnd_width = 16,
98862306a36Sopenharmony_ci	.hid_width = 5,
98962306a36Sopenharmony_ci	.parent_map = gcc_xo_pcie_sleep_map,
99062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
99162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
99262306a36Sopenharmony_ci		.name = "pcie_0_aux_clk_src",
99362306a36Sopenharmony_ci		.parent_data = gcc_xo_pcie_sleep,
99462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_pcie_sleep),
99562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
99662306a36Sopenharmony_ci	},
99762306a36Sopenharmony_ci};
99862306a36Sopenharmony_ci
99962306a36Sopenharmony_cistatic struct clk_rcg2 pcie_1_aux_clk_src = {
100062306a36Sopenharmony_ci	.cmd_rcgr = 0x1bac,
100162306a36Sopenharmony_ci	.mnd_width = 16,
100262306a36Sopenharmony_ci	.hid_width = 5,
100362306a36Sopenharmony_ci	.parent_map = gcc_xo_pcie_sleep_map,
100462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
100562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
100662306a36Sopenharmony_ci		.name = "pcie_1_aux_clk_src",
100762306a36Sopenharmony_ci		.parent_data = gcc_xo_pcie_sleep,
100862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_pcie_sleep),
100962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
101062306a36Sopenharmony_ci	},
101162306a36Sopenharmony_ci};
101262306a36Sopenharmony_ci
101362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pcie_0_1_pipe_clk[] = {
101462306a36Sopenharmony_ci	F(125000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
101562306a36Sopenharmony_ci	F(250000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
101662306a36Sopenharmony_ci	{ }
101762306a36Sopenharmony_ci};
101862306a36Sopenharmony_ci
101962306a36Sopenharmony_cistatic struct clk_rcg2 pcie_0_pipe_clk_src = {
102062306a36Sopenharmony_ci	.cmd_rcgr = 0x1b18,
102162306a36Sopenharmony_ci	.hid_width = 5,
102262306a36Sopenharmony_ci	.parent_map = gcc_xo_pcie_map,
102362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
102462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
102562306a36Sopenharmony_ci		.name = "pcie_0_pipe_clk_src",
102662306a36Sopenharmony_ci		.parent_data = gcc_xo_pcie,
102762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_pcie),
102862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
102962306a36Sopenharmony_ci	},
103062306a36Sopenharmony_ci};
103162306a36Sopenharmony_ci
103262306a36Sopenharmony_cistatic struct clk_rcg2 pcie_1_pipe_clk_src = {
103362306a36Sopenharmony_ci	.cmd_rcgr = 0x1b98,
103462306a36Sopenharmony_ci	.hid_width = 5,
103562306a36Sopenharmony_ci	.parent_map = gcc_xo_pcie_map,
103662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
103762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
103862306a36Sopenharmony_ci		.name = "pcie_1_pipe_clk_src",
103962306a36Sopenharmony_ci		.parent_data = gcc_xo_pcie,
104062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_pcie),
104162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
104262306a36Sopenharmony_ci	},
104362306a36Sopenharmony_ci};
104462306a36Sopenharmony_ci
104562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
104662306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
104762306a36Sopenharmony_ci	{ }
104862306a36Sopenharmony_ci};
104962306a36Sopenharmony_ci
105062306a36Sopenharmony_cistatic struct clk_rcg2 pdm2_clk_src = {
105162306a36Sopenharmony_ci	.cmd_rcgr = 0x0cd0,
105262306a36Sopenharmony_ci	.hid_width = 5,
105362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
105462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_pdm2_clk,
105562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
105662306a36Sopenharmony_ci		.name = "pdm2_clk_src",
105762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
105862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
105962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
106062306a36Sopenharmony_ci	},
106162306a36Sopenharmony_ci};
106262306a36Sopenharmony_ci
106362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sata_asic0_clk[] = {
106462306a36Sopenharmony_ci	F(75000000, P_SATA_ASIC0_CLK, 1, 0, 0),
106562306a36Sopenharmony_ci	F(150000000, P_SATA_ASIC0_CLK, 1, 0, 0),
106662306a36Sopenharmony_ci	F(300000000, P_SATA_ASIC0_CLK, 1, 0, 0),
106762306a36Sopenharmony_ci	{ }
106862306a36Sopenharmony_ci};
106962306a36Sopenharmony_ci
107062306a36Sopenharmony_cistatic struct clk_rcg2 sata_asic0_clk_src = {
107162306a36Sopenharmony_ci	.cmd_rcgr = 0x1c94,
107262306a36Sopenharmony_ci	.hid_width = 5,
107362306a36Sopenharmony_ci	.parent_map = gcc_xo_sata_asic0_map,
107462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sata_asic0_clk,
107562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
107662306a36Sopenharmony_ci		.name = "sata_asic0_clk_src",
107762306a36Sopenharmony_ci		.parent_data = gcc_xo_sata_asic0,
107862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_sata_asic0),
107962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
108062306a36Sopenharmony_ci	},
108162306a36Sopenharmony_ci};
108262306a36Sopenharmony_ci
108362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sata_pmalive_clk[] = {
108462306a36Sopenharmony_ci	F(19200000, P_XO, 1, 0, 0),
108562306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
108662306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
108762306a36Sopenharmony_ci	{ }
108862306a36Sopenharmony_ci};
108962306a36Sopenharmony_ci
109062306a36Sopenharmony_cistatic struct clk_rcg2 sata_pmalive_clk_src = {
109162306a36Sopenharmony_ci	.cmd_rcgr = 0x1c80,
109262306a36Sopenharmony_ci	.hid_width = 5,
109362306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
109462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sata_pmalive_clk,
109562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
109662306a36Sopenharmony_ci		.name = "sata_pmalive_clk_src",
109762306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
109862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
109962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
110062306a36Sopenharmony_ci	},
110162306a36Sopenharmony_ci};
110262306a36Sopenharmony_ci
110362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sata_rx_clk[] = {
110462306a36Sopenharmony_ci	F(75000000, P_SATA_RX_CLK, 1, 0, 0),
110562306a36Sopenharmony_ci	F(150000000, P_SATA_RX_CLK, 1, 0, 0),
110662306a36Sopenharmony_ci	F(300000000, P_SATA_RX_CLK, 1, 0, 0),
110762306a36Sopenharmony_ci	{ }
110862306a36Sopenharmony_ci};
110962306a36Sopenharmony_ci
111062306a36Sopenharmony_cistatic struct clk_rcg2 sata_rx_clk_src = {
111162306a36Sopenharmony_ci	.cmd_rcgr = 0x1ca8,
111262306a36Sopenharmony_ci	.hid_width = 5,
111362306a36Sopenharmony_ci	.parent_map = gcc_xo_sata_rx_map,
111462306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sata_rx_clk,
111562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
111662306a36Sopenharmony_ci		.name = "sata_rx_clk_src",
111762306a36Sopenharmony_ci		.parent_data = gcc_xo_sata_rx,
111862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_sata_rx),
111962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
112062306a36Sopenharmony_ci	},
112162306a36Sopenharmony_ci};
112262306a36Sopenharmony_ci
112362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sata_rx_oob_clk[] = {
112462306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
112562306a36Sopenharmony_ci	{ }
112662306a36Sopenharmony_ci};
112762306a36Sopenharmony_ci
112862306a36Sopenharmony_cistatic struct clk_rcg2 sata_rx_oob_clk_src = {
112962306a36Sopenharmony_ci	.cmd_rcgr = 0x1c5c,
113062306a36Sopenharmony_ci	.hid_width = 5,
113162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
113262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sata_rx_oob_clk,
113362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
113462306a36Sopenharmony_ci		.name = "sata_rx_oob_clk_src",
113562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
113662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
113762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
113862306a36Sopenharmony_ci	},
113962306a36Sopenharmony_ci};
114062306a36Sopenharmony_ci
114162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
114262306a36Sopenharmony_ci	F(144000, P_XO, 16, 3, 25),
114362306a36Sopenharmony_ci	F(400000, P_XO, 12, 1, 4),
114462306a36Sopenharmony_ci	F(20000000, P_GPLL0, 15, 1, 2),
114562306a36Sopenharmony_ci	F(25000000, P_GPLL0, 12, 1, 2),
114662306a36Sopenharmony_ci	F(50000000, P_GPLL0, 12, 0, 0),
114762306a36Sopenharmony_ci	F(100000000, P_GPLL0, 6, 0, 0),
114862306a36Sopenharmony_ci	F(192000000, P_GPLL4, 4, 0, 0),
114962306a36Sopenharmony_ci	F(200000000, P_GPLL0, 3, 0, 0),
115062306a36Sopenharmony_ci	F(384000000, P_GPLL4, 2, 0, 0),
115162306a36Sopenharmony_ci	{ }
115262306a36Sopenharmony_ci};
115362306a36Sopenharmony_ci
115462306a36Sopenharmony_cistatic struct clk_rcg2 sdcc1_apps_clk_src = {
115562306a36Sopenharmony_ci	.cmd_rcgr = 0x04d0,
115662306a36Sopenharmony_ci	.mnd_width = 8,
115762306a36Sopenharmony_ci	.hid_width = 5,
115862306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_gpll4_map,
115962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
116062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
116162306a36Sopenharmony_ci		.name = "sdcc1_apps_clk_src",
116262306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0_gpll4,
116362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4),
116462306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
116562306a36Sopenharmony_ci	},
116662306a36Sopenharmony_ci};
116762306a36Sopenharmony_ci
116862306a36Sopenharmony_cistatic struct clk_rcg2 sdcc2_apps_clk_src = {
116962306a36Sopenharmony_ci	.cmd_rcgr = 0x0510,
117062306a36Sopenharmony_ci	.mnd_width = 8,
117162306a36Sopenharmony_ci	.hid_width = 5,
117262306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
117362306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
117462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
117562306a36Sopenharmony_ci		.name = "sdcc2_apps_clk_src",
117662306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
117762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
117862306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
117962306a36Sopenharmony_ci	},
118062306a36Sopenharmony_ci};
118162306a36Sopenharmony_ci
118262306a36Sopenharmony_cistatic struct clk_rcg2 sdcc3_apps_clk_src = {
118362306a36Sopenharmony_ci	.cmd_rcgr = 0x0550,
118462306a36Sopenharmony_ci	.mnd_width = 8,
118562306a36Sopenharmony_ci	.hid_width = 5,
118662306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
118762306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
118862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
118962306a36Sopenharmony_ci		.name = "sdcc3_apps_clk_src",
119062306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
119162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
119262306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
119362306a36Sopenharmony_ci	},
119462306a36Sopenharmony_ci};
119562306a36Sopenharmony_ci
119662306a36Sopenharmony_cistatic struct clk_rcg2 sdcc4_apps_clk_src = {
119762306a36Sopenharmony_ci	.cmd_rcgr = 0x0590,
119862306a36Sopenharmony_ci	.mnd_width = 8,
119962306a36Sopenharmony_ci	.hid_width = 5,
120062306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
120162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
120262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
120362306a36Sopenharmony_ci		.name = "sdcc4_apps_clk_src",
120462306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
120562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
120662306a36Sopenharmony_ci		.ops = &clk_rcg2_floor_ops,
120762306a36Sopenharmony_ci	},
120862306a36Sopenharmony_ci};
120962306a36Sopenharmony_ci
121062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_tsif_ref_clk[] = {
121162306a36Sopenharmony_ci	F(105000, P_XO, 2, 1, 91),
121262306a36Sopenharmony_ci	{ }
121362306a36Sopenharmony_ci};
121462306a36Sopenharmony_ci
121562306a36Sopenharmony_cistatic struct clk_rcg2 tsif_ref_clk_src = {
121662306a36Sopenharmony_ci	.cmd_rcgr = 0x0d90,
121762306a36Sopenharmony_ci	.mnd_width = 8,
121862306a36Sopenharmony_ci	.hid_width = 5,
121962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
122062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_tsif_ref_clk,
122162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
122262306a36Sopenharmony_ci		.name = "tsif_ref_clk_src",
122362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
122462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
122562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
122662306a36Sopenharmony_ci	},
122762306a36Sopenharmony_ci};
122862306a36Sopenharmony_ci
122962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
123062306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
123162306a36Sopenharmony_ci	{ }
123262306a36Sopenharmony_ci};
123362306a36Sopenharmony_ci
123462306a36Sopenharmony_cistatic struct clk_rcg2 usb30_mock_utmi_clk_src = {
123562306a36Sopenharmony_ci	.cmd_rcgr = 0x03e8,
123662306a36Sopenharmony_ci	.hid_width = 5,
123762306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
123862306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
123962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
124062306a36Sopenharmony_ci		.name = "usb30_mock_utmi_clk_src",
124162306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
124262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
124362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
124462306a36Sopenharmony_ci	},
124562306a36Sopenharmony_ci};
124662306a36Sopenharmony_ci
124762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
124862306a36Sopenharmony_ci	F(75000000, P_GPLL0, 8, 0, 0),
124962306a36Sopenharmony_ci	{ }
125062306a36Sopenharmony_ci};
125162306a36Sopenharmony_ci
125262306a36Sopenharmony_cistatic struct clk_rcg2 usb_hs_system_clk_src = {
125362306a36Sopenharmony_ci	.cmd_rcgr = 0x0490,
125462306a36Sopenharmony_ci	.hid_width = 5,
125562306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
125662306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_hs_system_clk,
125762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
125862306a36Sopenharmony_ci		.name = "usb_hs_system_clk_src",
125962306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
126062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
126162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
126262306a36Sopenharmony_ci	},
126362306a36Sopenharmony_ci};
126462306a36Sopenharmony_ci
126562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_hsic_clk[] = {
126662306a36Sopenharmony_ci	F(480000000, P_GPLL1, 1, 0, 0),
126762306a36Sopenharmony_ci	{ }
126862306a36Sopenharmony_ci};
126962306a36Sopenharmony_ci
127062306a36Sopenharmony_cistatic const struct parent_map usb_hsic_clk_src_map[] = {
127162306a36Sopenharmony_ci	{ P_XO, 0 },
127262306a36Sopenharmony_ci	{ P_GPLL1, 4 }
127362306a36Sopenharmony_ci};
127462306a36Sopenharmony_ci
127562306a36Sopenharmony_cistatic struct clk_rcg2 usb_hsic_clk_src = {
127662306a36Sopenharmony_ci	.cmd_rcgr = 0x0440,
127762306a36Sopenharmony_ci	.hid_width = 5,
127862306a36Sopenharmony_ci	.parent_map = usb_hsic_clk_src_map,
127962306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_hsic_clk,
128062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
128162306a36Sopenharmony_ci		.name = "usb_hsic_clk_src",
128262306a36Sopenharmony_ci		.parent_data = (const struct clk_parent_data[]){
128362306a36Sopenharmony_ci			{ .fw_name = "xo", .name = "xo_board" },
128462306a36Sopenharmony_ci			{ .hw = &gpll1_vote.hw },
128562306a36Sopenharmony_ci		},
128662306a36Sopenharmony_ci		.num_parents = 2,
128762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
128862306a36Sopenharmony_ci	},
128962306a36Sopenharmony_ci};
129062306a36Sopenharmony_ci
129162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_hsic_ahb_clk_src[] = {
129262306a36Sopenharmony_ci	F(60000000, P_GPLL1, 8, 0, 0),
129362306a36Sopenharmony_ci	{ }
129462306a36Sopenharmony_ci};
129562306a36Sopenharmony_ci
129662306a36Sopenharmony_cistatic struct clk_rcg2 usb_hsic_ahb_clk_src = {
129762306a36Sopenharmony_ci	.cmd_rcgr = 0x046c,
129862306a36Sopenharmony_ci	.mnd_width = 8,
129962306a36Sopenharmony_ci	.hid_width = 5,
130062306a36Sopenharmony_ci	.parent_map = usb_hsic_clk_src_map,
130162306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_hsic_ahb_clk_src,
130262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
130362306a36Sopenharmony_ci		.name = "usb_hsic_ahb_clk_src",
130462306a36Sopenharmony_ci		.parent_data = (const struct clk_parent_data[]){
130562306a36Sopenharmony_ci			{ .fw_name = "xo", .name = "xo_board" },
130662306a36Sopenharmony_ci			{ .hw = &gpll1_vote.hw },
130762306a36Sopenharmony_ci		},
130862306a36Sopenharmony_ci		.num_parents = 2,
130962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
131062306a36Sopenharmony_ci	},
131162306a36Sopenharmony_ci};
131262306a36Sopenharmony_ci
131362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
131462306a36Sopenharmony_ci	F(9600000, P_XO, 2, 0, 0),
131562306a36Sopenharmony_ci	{ }
131662306a36Sopenharmony_ci};
131762306a36Sopenharmony_ci
131862306a36Sopenharmony_cistatic struct clk_rcg2 usb_hsic_io_cal_clk_src = {
131962306a36Sopenharmony_ci	.cmd_rcgr = 0x0458,
132062306a36Sopenharmony_ci	.hid_width = 5,
132162306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
132262306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
132362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
132462306a36Sopenharmony_ci		.name = "usb_hsic_io_cal_clk_src",
132562306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
132662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
132762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
132862306a36Sopenharmony_ci	},
132962306a36Sopenharmony_ci};
133062306a36Sopenharmony_ci
133162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_hsic_mock_utmi_clk[] = {
133262306a36Sopenharmony_ci	F(60000000, P_GPLL0, 10, 0, 0),
133362306a36Sopenharmony_ci	{ }
133462306a36Sopenharmony_ci};
133562306a36Sopenharmony_ci
133662306a36Sopenharmony_cistatic struct clk_rcg2 usb_hsic_mock_utmi_clk_src = {
133762306a36Sopenharmony_ci	.cmd_rcgr = 0x1f00,
133862306a36Sopenharmony_ci	.hid_width = 5,
133962306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
134062306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_hsic_mock_utmi_clk,
134162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
134262306a36Sopenharmony_ci		.name = "usb_hsic_mock_utmi_clk_src",
134362306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
134462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
134562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
134662306a36Sopenharmony_ci	},
134762306a36Sopenharmony_ci};
134862306a36Sopenharmony_ci
134962306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hsic_mock_utmi_clk = {
135062306a36Sopenharmony_ci	.halt_reg = 0x1f14,
135162306a36Sopenharmony_ci	.clkr = {
135262306a36Sopenharmony_ci		.enable_reg = 0x1f14,
135362306a36Sopenharmony_ci		.enable_mask = BIT(0),
135462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135562306a36Sopenharmony_ci			.name = "gcc_usb_hsic_mock_utmi_clk",
135662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
135762306a36Sopenharmony_ci				&usb_hsic_mock_utmi_clk_src.clkr.hw,
135862306a36Sopenharmony_ci			},
135962306a36Sopenharmony_ci			.num_parents = 1,
136062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
136162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
136262306a36Sopenharmony_ci		},
136362306a36Sopenharmony_ci	},
136462306a36Sopenharmony_ci};
136562306a36Sopenharmony_ci
136662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
136762306a36Sopenharmony_ci	F(75000000, P_GPLL0, 8, 0, 0),
136862306a36Sopenharmony_ci	{ }
136962306a36Sopenharmony_ci};
137062306a36Sopenharmony_ci
137162306a36Sopenharmony_cistatic struct clk_rcg2 usb_hsic_system_clk_src = {
137262306a36Sopenharmony_ci	.cmd_rcgr = 0x041c,
137362306a36Sopenharmony_ci	.hid_width = 5,
137462306a36Sopenharmony_ci	.parent_map = gcc_xo_gpll0_map,
137562306a36Sopenharmony_ci	.freq_tbl = ftbl_gcc_usb_hsic_system_clk,
137662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
137762306a36Sopenharmony_ci		.name = "usb_hsic_system_clk_src",
137862306a36Sopenharmony_ci		.parent_data = gcc_xo_gpll0,
137962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
138062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
138162306a36Sopenharmony_ci	},
138262306a36Sopenharmony_ci};
138362306a36Sopenharmony_ci
138462306a36Sopenharmony_cistatic struct clk_regmap gcc_mmss_gpll0_clk_src = {
138562306a36Sopenharmony_ci	.enable_reg = 0x1484,
138662306a36Sopenharmony_ci	.enable_mask = BIT(26),
138762306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
138862306a36Sopenharmony_ci		.name = "mmss_gpll0_vote",
138962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
139062306a36Sopenharmony_ci			&gpll0_vote.hw,
139162306a36Sopenharmony_ci		},
139262306a36Sopenharmony_ci		.num_parents = 1,
139362306a36Sopenharmony_ci		.ops = &clk_branch_simple_ops,
139462306a36Sopenharmony_ci	},
139562306a36Sopenharmony_ci};
139662306a36Sopenharmony_ci
139762306a36Sopenharmony_cistatic struct clk_branch gcc_bam_dma_ahb_clk = {
139862306a36Sopenharmony_ci	.halt_reg = 0x0d44,
139962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
140062306a36Sopenharmony_ci	.clkr = {
140162306a36Sopenharmony_ci		.enable_reg = 0x1484,
140262306a36Sopenharmony_ci		.enable_mask = BIT(12),
140362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
140462306a36Sopenharmony_ci			.name = "gcc_bam_dma_ahb_clk",
140562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
140662306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
140762306a36Sopenharmony_ci			},
140862306a36Sopenharmony_ci			.num_parents = 1,
140962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
141062306a36Sopenharmony_ci		},
141162306a36Sopenharmony_ci	},
141262306a36Sopenharmony_ci};
141362306a36Sopenharmony_ci
141462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_ahb_clk = {
141562306a36Sopenharmony_ci	.halt_reg = 0x05c4,
141662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
141762306a36Sopenharmony_ci	.clkr = {
141862306a36Sopenharmony_ci		.enable_reg = 0x1484,
141962306a36Sopenharmony_ci		.enable_mask = BIT(17),
142062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142162306a36Sopenharmony_ci			.name = "gcc_blsp1_ahb_clk",
142262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
142362306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
142462306a36Sopenharmony_ci			},
142562306a36Sopenharmony_ci			.num_parents = 1,
142662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
142762306a36Sopenharmony_ci		},
142862306a36Sopenharmony_ci	},
142962306a36Sopenharmony_ci};
143062306a36Sopenharmony_ci
143162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
143262306a36Sopenharmony_ci	.halt_reg = 0x0648,
143362306a36Sopenharmony_ci	.clkr = {
143462306a36Sopenharmony_ci		.enable_reg = 0x0648,
143562306a36Sopenharmony_ci		.enable_mask = BIT(0),
143662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
143762306a36Sopenharmony_ci			.name = "gcc_blsp1_qup1_i2c_apps_clk",
143862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
143962306a36Sopenharmony_ci				&blsp1_qup1_i2c_apps_clk_src.clkr.hw,
144062306a36Sopenharmony_ci			},
144162306a36Sopenharmony_ci			.num_parents = 1,
144262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
144362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
144462306a36Sopenharmony_ci		},
144562306a36Sopenharmony_ci	},
144662306a36Sopenharmony_ci};
144762306a36Sopenharmony_ci
144862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
144962306a36Sopenharmony_ci	.halt_reg = 0x0644,
145062306a36Sopenharmony_ci	.clkr = {
145162306a36Sopenharmony_ci		.enable_reg = 0x0644,
145262306a36Sopenharmony_ci		.enable_mask = BIT(0),
145362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
145462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup1_spi_apps_clk",
145562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
145662306a36Sopenharmony_ci				&blsp1_qup1_spi_apps_clk_src.clkr.hw,
145762306a36Sopenharmony_ci			},
145862306a36Sopenharmony_ci			.num_parents = 1,
145962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
146062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
146162306a36Sopenharmony_ci		},
146262306a36Sopenharmony_ci	},
146362306a36Sopenharmony_ci};
146462306a36Sopenharmony_ci
146562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
146662306a36Sopenharmony_ci	.halt_reg = 0x06c8,
146762306a36Sopenharmony_ci	.clkr = {
146862306a36Sopenharmony_ci		.enable_reg = 0x06c8,
146962306a36Sopenharmony_ci		.enable_mask = BIT(0),
147062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
147162306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_i2c_apps_clk",
147262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
147362306a36Sopenharmony_ci				&blsp1_qup2_i2c_apps_clk_src.clkr.hw,
147462306a36Sopenharmony_ci			},
147562306a36Sopenharmony_ci			.num_parents = 1,
147662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
147762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
147862306a36Sopenharmony_ci		},
147962306a36Sopenharmony_ci	},
148062306a36Sopenharmony_ci};
148162306a36Sopenharmony_ci
148262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
148362306a36Sopenharmony_ci	.halt_reg = 0x06c4,
148462306a36Sopenharmony_ci	.clkr = {
148562306a36Sopenharmony_ci		.enable_reg = 0x06c4,
148662306a36Sopenharmony_ci		.enable_mask = BIT(0),
148762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
148862306a36Sopenharmony_ci			.name = "gcc_blsp1_qup2_spi_apps_clk",
148962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
149062306a36Sopenharmony_ci				&blsp1_qup2_spi_apps_clk_src.clkr.hw,
149162306a36Sopenharmony_ci			},
149262306a36Sopenharmony_ci			.num_parents = 1,
149362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
149462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
149562306a36Sopenharmony_ci		},
149662306a36Sopenharmony_ci	},
149762306a36Sopenharmony_ci};
149862306a36Sopenharmony_ci
149962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
150062306a36Sopenharmony_ci	.halt_reg = 0x0748,
150162306a36Sopenharmony_ci	.clkr = {
150262306a36Sopenharmony_ci		.enable_reg = 0x0748,
150362306a36Sopenharmony_ci		.enable_mask = BIT(0),
150462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
150562306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_i2c_apps_clk",
150662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
150762306a36Sopenharmony_ci				&blsp1_qup3_i2c_apps_clk_src.clkr.hw,
150862306a36Sopenharmony_ci			},
150962306a36Sopenharmony_ci			.num_parents = 1,
151062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
151162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
151262306a36Sopenharmony_ci		},
151362306a36Sopenharmony_ci	},
151462306a36Sopenharmony_ci};
151562306a36Sopenharmony_ci
151662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
151762306a36Sopenharmony_ci	.halt_reg = 0x0744,
151862306a36Sopenharmony_ci	.clkr = {
151962306a36Sopenharmony_ci		.enable_reg = 0x0744,
152062306a36Sopenharmony_ci		.enable_mask = BIT(0),
152162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
152262306a36Sopenharmony_ci			.name = "gcc_blsp1_qup3_spi_apps_clk",
152362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
152462306a36Sopenharmony_ci				&blsp1_qup3_spi_apps_clk_src.clkr.hw,
152562306a36Sopenharmony_ci			},
152662306a36Sopenharmony_ci			.num_parents = 1,
152762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
152862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
152962306a36Sopenharmony_ci		},
153062306a36Sopenharmony_ci	},
153162306a36Sopenharmony_ci};
153262306a36Sopenharmony_ci
153362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
153462306a36Sopenharmony_ci	.halt_reg = 0x07c8,
153562306a36Sopenharmony_ci	.clkr = {
153662306a36Sopenharmony_ci		.enable_reg = 0x07c8,
153762306a36Sopenharmony_ci		.enable_mask = BIT(0),
153862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
153962306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_i2c_apps_clk",
154062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
154162306a36Sopenharmony_ci				&blsp1_qup4_i2c_apps_clk_src.clkr.hw,
154262306a36Sopenharmony_ci			},
154362306a36Sopenharmony_ci			.num_parents = 1,
154462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
154562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
154662306a36Sopenharmony_ci		},
154762306a36Sopenharmony_ci	},
154862306a36Sopenharmony_ci};
154962306a36Sopenharmony_ci
155062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
155162306a36Sopenharmony_ci	.halt_reg = 0x07c4,
155262306a36Sopenharmony_ci	.clkr = {
155362306a36Sopenharmony_ci		.enable_reg = 0x07c4,
155462306a36Sopenharmony_ci		.enable_mask = BIT(0),
155562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
155662306a36Sopenharmony_ci			.name = "gcc_blsp1_qup4_spi_apps_clk",
155762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
155862306a36Sopenharmony_ci				&blsp1_qup4_spi_apps_clk_src.clkr.hw,
155962306a36Sopenharmony_ci			},
156062306a36Sopenharmony_ci			.num_parents = 1,
156162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
156262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
156362306a36Sopenharmony_ci		},
156462306a36Sopenharmony_ci	},
156562306a36Sopenharmony_ci};
156662306a36Sopenharmony_ci
156762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
156862306a36Sopenharmony_ci	.halt_reg = 0x0848,
156962306a36Sopenharmony_ci	.clkr = {
157062306a36Sopenharmony_ci		.enable_reg = 0x0848,
157162306a36Sopenharmony_ci		.enable_mask = BIT(0),
157262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
157362306a36Sopenharmony_ci			.name = "gcc_blsp1_qup5_i2c_apps_clk",
157462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
157562306a36Sopenharmony_ci				&blsp1_qup5_i2c_apps_clk_src.clkr.hw,
157662306a36Sopenharmony_ci			},
157762306a36Sopenharmony_ci			.num_parents = 1,
157862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
157962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
158062306a36Sopenharmony_ci		},
158162306a36Sopenharmony_ci	},
158262306a36Sopenharmony_ci};
158362306a36Sopenharmony_ci
158462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
158562306a36Sopenharmony_ci	.halt_reg = 0x0844,
158662306a36Sopenharmony_ci	.clkr = {
158762306a36Sopenharmony_ci		.enable_reg = 0x0844,
158862306a36Sopenharmony_ci		.enable_mask = BIT(0),
158962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
159062306a36Sopenharmony_ci			.name = "gcc_blsp1_qup5_spi_apps_clk",
159162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
159262306a36Sopenharmony_ci				&blsp1_qup5_spi_apps_clk_src.clkr.hw,
159362306a36Sopenharmony_ci			},
159462306a36Sopenharmony_ci			.num_parents = 1,
159562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
159662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
159762306a36Sopenharmony_ci		},
159862306a36Sopenharmony_ci	},
159962306a36Sopenharmony_ci};
160062306a36Sopenharmony_ci
160162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
160262306a36Sopenharmony_ci	.halt_reg = 0x08c8,
160362306a36Sopenharmony_ci	.clkr = {
160462306a36Sopenharmony_ci		.enable_reg = 0x08c8,
160562306a36Sopenharmony_ci		.enable_mask = BIT(0),
160662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
160762306a36Sopenharmony_ci			.name = "gcc_blsp1_qup6_i2c_apps_clk",
160862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
160962306a36Sopenharmony_ci				&blsp1_qup6_i2c_apps_clk_src.clkr.hw,
161062306a36Sopenharmony_ci			},
161162306a36Sopenharmony_ci			.num_parents = 1,
161262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
161362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
161462306a36Sopenharmony_ci		},
161562306a36Sopenharmony_ci	},
161662306a36Sopenharmony_ci};
161762306a36Sopenharmony_ci
161862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
161962306a36Sopenharmony_ci	.halt_reg = 0x08c4,
162062306a36Sopenharmony_ci	.clkr = {
162162306a36Sopenharmony_ci		.enable_reg = 0x08c4,
162262306a36Sopenharmony_ci		.enable_mask = BIT(0),
162362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
162462306a36Sopenharmony_ci			.name = "gcc_blsp1_qup6_spi_apps_clk",
162562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
162662306a36Sopenharmony_ci				&blsp1_qup6_spi_apps_clk_src.clkr.hw,
162762306a36Sopenharmony_ci			},
162862306a36Sopenharmony_ci			.num_parents = 1,
162962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
163062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
163162306a36Sopenharmony_ci		},
163262306a36Sopenharmony_ci	},
163362306a36Sopenharmony_ci};
163462306a36Sopenharmony_ci
163562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart1_apps_clk = {
163662306a36Sopenharmony_ci	.halt_reg = 0x0684,
163762306a36Sopenharmony_ci	.clkr = {
163862306a36Sopenharmony_ci		.enable_reg = 0x0684,
163962306a36Sopenharmony_ci		.enable_mask = BIT(0),
164062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
164162306a36Sopenharmony_ci			.name = "gcc_blsp1_uart1_apps_clk",
164262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
164362306a36Sopenharmony_ci				&blsp1_uart1_apps_clk_src.clkr.hw,
164462306a36Sopenharmony_ci			},
164562306a36Sopenharmony_ci			.num_parents = 1,
164662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
164762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
164862306a36Sopenharmony_ci		},
164962306a36Sopenharmony_ci	},
165062306a36Sopenharmony_ci};
165162306a36Sopenharmony_ci
165262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart2_apps_clk = {
165362306a36Sopenharmony_ci	.halt_reg = 0x0704,
165462306a36Sopenharmony_ci	.clkr = {
165562306a36Sopenharmony_ci		.enable_reg = 0x0704,
165662306a36Sopenharmony_ci		.enable_mask = BIT(0),
165762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
165862306a36Sopenharmony_ci			.name = "gcc_blsp1_uart2_apps_clk",
165962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
166062306a36Sopenharmony_ci				&blsp1_uart2_apps_clk_src.clkr.hw,
166162306a36Sopenharmony_ci			},
166262306a36Sopenharmony_ci			.num_parents = 1,
166362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
166462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
166562306a36Sopenharmony_ci		},
166662306a36Sopenharmony_ci	},
166762306a36Sopenharmony_ci};
166862306a36Sopenharmony_ci
166962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart3_apps_clk = {
167062306a36Sopenharmony_ci	.halt_reg = 0x0784,
167162306a36Sopenharmony_ci	.clkr = {
167262306a36Sopenharmony_ci		.enable_reg = 0x0784,
167362306a36Sopenharmony_ci		.enable_mask = BIT(0),
167462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
167562306a36Sopenharmony_ci			.name = "gcc_blsp1_uart3_apps_clk",
167662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
167762306a36Sopenharmony_ci				&blsp1_uart3_apps_clk_src.clkr.hw,
167862306a36Sopenharmony_ci			},
167962306a36Sopenharmony_ci			.num_parents = 1,
168062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
168162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
168262306a36Sopenharmony_ci		},
168362306a36Sopenharmony_ci	},
168462306a36Sopenharmony_ci};
168562306a36Sopenharmony_ci
168662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart4_apps_clk = {
168762306a36Sopenharmony_ci	.halt_reg = 0x0804,
168862306a36Sopenharmony_ci	.clkr = {
168962306a36Sopenharmony_ci		.enable_reg = 0x0804,
169062306a36Sopenharmony_ci		.enable_mask = BIT(0),
169162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
169262306a36Sopenharmony_ci			.name = "gcc_blsp1_uart4_apps_clk",
169362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
169462306a36Sopenharmony_ci				&blsp1_uart4_apps_clk_src.clkr.hw,
169562306a36Sopenharmony_ci			},
169662306a36Sopenharmony_ci			.num_parents = 1,
169762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
169862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
169962306a36Sopenharmony_ci		},
170062306a36Sopenharmony_ci	},
170162306a36Sopenharmony_ci};
170262306a36Sopenharmony_ci
170362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart5_apps_clk = {
170462306a36Sopenharmony_ci	.halt_reg = 0x0884,
170562306a36Sopenharmony_ci	.clkr = {
170662306a36Sopenharmony_ci		.enable_reg = 0x0884,
170762306a36Sopenharmony_ci		.enable_mask = BIT(0),
170862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
170962306a36Sopenharmony_ci			.name = "gcc_blsp1_uart5_apps_clk",
171062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
171162306a36Sopenharmony_ci				&blsp1_uart5_apps_clk_src.clkr.hw,
171262306a36Sopenharmony_ci			},
171362306a36Sopenharmony_ci			.num_parents = 1,
171462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
171562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
171662306a36Sopenharmony_ci		},
171762306a36Sopenharmony_ci	},
171862306a36Sopenharmony_ci};
171962306a36Sopenharmony_ci
172062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp1_uart6_apps_clk = {
172162306a36Sopenharmony_ci	.halt_reg = 0x0904,
172262306a36Sopenharmony_ci	.clkr = {
172362306a36Sopenharmony_ci		.enable_reg = 0x0904,
172462306a36Sopenharmony_ci		.enable_mask = BIT(0),
172562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
172662306a36Sopenharmony_ci			.name = "gcc_blsp1_uart6_apps_clk",
172762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
172862306a36Sopenharmony_ci				&blsp1_uart6_apps_clk_src.clkr.hw,
172962306a36Sopenharmony_ci			},
173062306a36Sopenharmony_ci			.num_parents = 1,
173162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
173262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
173362306a36Sopenharmony_ci		},
173462306a36Sopenharmony_ci	},
173562306a36Sopenharmony_ci};
173662306a36Sopenharmony_ci
173762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_ahb_clk = {
173862306a36Sopenharmony_ci	.halt_reg = 0x0944,
173962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
174062306a36Sopenharmony_ci	.clkr = {
174162306a36Sopenharmony_ci		.enable_reg = 0x1484,
174262306a36Sopenharmony_ci		.enable_mask = BIT(15),
174362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
174462306a36Sopenharmony_ci			.name = "gcc_blsp2_ahb_clk",
174562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
174662306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
174762306a36Sopenharmony_ci			},
174862306a36Sopenharmony_ci			.num_parents = 1,
174962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175062306a36Sopenharmony_ci		},
175162306a36Sopenharmony_ci	},
175262306a36Sopenharmony_ci};
175362306a36Sopenharmony_ci
175462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
175562306a36Sopenharmony_ci	.halt_reg = 0x0988,
175662306a36Sopenharmony_ci	.clkr = {
175762306a36Sopenharmony_ci		.enable_reg = 0x0988,
175862306a36Sopenharmony_ci		.enable_mask = BIT(0),
175962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
176062306a36Sopenharmony_ci			.name = "gcc_blsp2_qup1_i2c_apps_clk",
176162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
176262306a36Sopenharmony_ci				&blsp2_qup1_i2c_apps_clk_src.clkr.hw,
176362306a36Sopenharmony_ci			},
176462306a36Sopenharmony_ci			.num_parents = 1,
176562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
176662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
176762306a36Sopenharmony_ci		},
176862306a36Sopenharmony_ci	},
176962306a36Sopenharmony_ci};
177062306a36Sopenharmony_ci
177162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
177262306a36Sopenharmony_ci	.halt_reg = 0x0984,
177362306a36Sopenharmony_ci	.clkr = {
177462306a36Sopenharmony_ci		.enable_reg = 0x0984,
177562306a36Sopenharmony_ci		.enable_mask = BIT(0),
177662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
177762306a36Sopenharmony_ci			.name = "gcc_blsp2_qup1_spi_apps_clk",
177862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
177962306a36Sopenharmony_ci				&blsp2_qup1_spi_apps_clk_src.clkr.hw,
178062306a36Sopenharmony_ci			},
178162306a36Sopenharmony_ci			.num_parents = 1,
178262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
178362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
178462306a36Sopenharmony_ci		},
178562306a36Sopenharmony_ci	},
178662306a36Sopenharmony_ci};
178762306a36Sopenharmony_ci
178862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
178962306a36Sopenharmony_ci	.halt_reg = 0x0a08,
179062306a36Sopenharmony_ci	.clkr = {
179162306a36Sopenharmony_ci		.enable_reg = 0x0a08,
179262306a36Sopenharmony_ci		.enable_mask = BIT(0),
179362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
179462306a36Sopenharmony_ci			.name = "gcc_blsp2_qup2_i2c_apps_clk",
179562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
179662306a36Sopenharmony_ci				&blsp2_qup2_i2c_apps_clk_src.clkr.hw,
179762306a36Sopenharmony_ci			},
179862306a36Sopenharmony_ci			.num_parents = 1,
179962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
180062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
180162306a36Sopenharmony_ci		},
180262306a36Sopenharmony_ci	},
180362306a36Sopenharmony_ci};
180462306a36Sopenharmony_ci
180562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
180662306a36Sopenharmony_ci	.halt_reg = 0x0a04,
180762306a36Sopenharmony_ci	.clkr = {
180862306a36Sopenharmony_ci		.enable_reg = 0x0a04,
180962306a36Sopenharmony_ci		.enable_mask = BIT(0),
181062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
181162306a36Sopenharmony_ci			.name = "gcc_blsp2_qup2_spi_apps_clk",
181262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
181362306a36Sopenharmony_ci				&blsp2_qup2_spi_apps_clk_src.clkr.hw,
181462306a36Sopenharmony_ci			},
181562306a36Sopenharmony_ci			.num_parents = 1,
181662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
181762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
181862306a36Sopenharmony_ci		},
181962306a36Sopenharmony_ci	},
182062306a36Sopenharmony_ci};
182162306a36Sopenharmony_ci
182262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
182362306a36Sopenharmony_ci	.halt_reg = 0x0a88,
182462306a36Sopenharmony_ci	.clkr = {
182562306a36Sopenharmony_ci		.enable_reg = 0x0a88,
182662306a36Sopenharmony_ci		.enable_mask = BIT(0),
182762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
182862306a36Sopenharmony_ci			.name = "gcc_blsp2_qup3_i2c_apps_clk",
182962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
183062306a36Sopenharmony_ci				&blsp2_qup3_i2c_apps_clk_src.clkr.hw,
183162306a36Sopenharmony_ci			},
183262306a36Sopenharmony_ci			.num_parents = 1,
183362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
183462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
183562306a36Sopenharmony_ci		},
183662306a36Sopenharmony_ci	},
183762306a36Sopenharmony_ci};
183862306a36Sopenharmony_ci
183962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
184062306a36Sopenharmony_ci	.halt_reg = 0x0a84,
184162306a36Sopenharmony_ci	.clkr = {
184262306a36Sopenharmony_ci		.enable_reg = 0x0a84,
184362306a36Sopenharmony_ci		.enable_mask = BIT(0),
184462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
184562306a36Sopenharmony_ci			.name = "gcc_blsp2_qup3_spi_apps_clk",
184662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
184762306a36Sopenharmony_ci				&blsp2_qup3_spi_apps_clk_src.clkr.hw,
184862306a36Sopenharmony_ci			},
184962306a36Sopenharmony_ci			.num_parents = 1,
185062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
185162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
185262306a36Sopenharmony_ci		},
185362306a36Sopenharmony_ci	},
185462306a36Sopenharmony_ci};
185562306a36Sopenharmony_ci
185662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
185762306a36Sopenharmony_ci	.halt_reg = 0x0b08,
185862306a36Sopenharmony_ci	.clkr = {
185962306a36Sopenharmony_ci		.enable_reg = 0x0b08,
186062306a36Sopenharmony_ci		.enable_mask = BIT(0),
186162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
186262306a36Sopenharmony_ci			.name = "gcc_blsp2_qup4_i2c_apps_clk",
186362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
186462306a36Sopenharmony_ci				&blsp2_qup4_i2c_apps_clk_src.clkr.hw,
186562306a36Sopenharmony_ci			},
186662306a36Sopenharmony_ci			.num_parents = 1,
186762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
186862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
186962306a36Sopenharmony_ci		},
187062306a36Sopenharmony_ci	},
187162306a36Sopenharmony_ci};
187262306a36Sopenharmony_ci
187362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
187462306a36Sopenharmony_ci	.halt_reg = 0x0b04,
187562306a36Sopenharmony_ci	.clkr = {
187662306a36Sopenharmony_ci		.enable_reg = 0x0b04,
187762306a36Sopenharmony_ci		.enable_mask = BIT(0),
187862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
187962306a36Sopenharmony_ci			.name = "gcc_blsp2_qup4_spi_apps_clk",
188062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
188162306a36Sopenharmony_ci				&blsp2_qup4_spi_apps_clk_src.clkr.hw,
188262306a36Sopenharmony_ci			},
188362306a36Sopenharmony_ci			.num_parents = 1,
188462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
188562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
188662306a36Sopenharmony_ci		},
188762306a36Sopenharmony_ci	},
188862306a36Sopenharmony_ci};
188962306a36Sopenharmony_ci
189062306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
189162306a36Sopenharmony_ci	.halt_reg = 0x0b88,
189262306a36Sopenharmony_ci	.clkr = {
189362306a36Sopenharmony_ci		.enable_reg = 0x0b88,
189462306a36Sopenharmony_ci		.enable_mask = BIT(0),
189562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
189662306a36Sopenharmony_ci			.name = "gcc_blsp2_qup5_i2c_apps_clk",
189762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
189862306a36Sopenharmony_ci				&blsp2_qup5_i2c_apps_clk_src.clkr.hw,
189962306a36Sopenharmony_ci			},
190062306a36Sopenharmony_ci			.num_parents = 1,
190162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
190262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
190362306a36Sopenharmony_ci		},
190462306a36Sopenharmony_ci	},
190562306a36Sopenharmony_ci};
190662306a36Sopenharmony_ci
190762306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
190862306a36Sopenharmony_ci	.halt_reg = 0x0b84,
190962306a36Sopenharmony_ci	.clkr = {
191062306a36Sopenharmony_ci		.enable_reg = 0x0b84,
191162306a36Sopenharmony_ci		.enable_mask = BIT(0),
191262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
191362306a36Sopenharmony_ci			.name = "gcc_blsp2_qup5_spi_apps_clk",
191462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
191562306a36Sopenharmony_ci				&blsp2_qup5_spi_apps_clk_src.clkr.hw,
191662306a36Sopenharmony_ci			},
191762306a36Sopenharmony_ci			.num_parents = 1,
191862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
191962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
192062306a36Sopenharmony_ci		},
192162306a36Sopenharmony_ci	},
192262306a36Sopenharmony_ci};
192362306a36Sopenharmony_ci
192462306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
192562306a36Sopenharmony_ci	.halt_reg = 0x0c08,
192662306a36Sopenharmony_ci	.clkr = {
192762306a36Sopenharmony_ci		.enable_reg = 0x0c08,
192862306a36Sopenharmony_ci		.enable_mask = BIT(0),
192962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
193062306a36Sopenharmony_ci			.name = "gcc_blsp2_qup6_i2c_apps_clk",
193162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
193262306a36Sopenharmony_ci				&blsp2_qup6_i2c_apps_clk_src.clkr.hw,
193362306a36Sopenharmony_ci			},
193462306a36Sopenharmony_ci			.num_parents = 1,
193562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
193662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
193762306a36Sopenharmony_ci		},
193862306a36Sopenharmony_ci	},
193962306a36Sopenharmony_ci};
194062306a36Sopenharmony_ci
194162306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
194262306a36Sopenharmony_ci	.halt_reg = 0x0c04,
194362306a36Sopenharmony_ci	.clkr = {
194462306a36Sopenharmony_ci		.enable_reg = 0x0c04,
194562306a36Sopenharmony_ci		.enable_mask = BIT(0),
194662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
194762306a36Sopenharmony_ci			.name = "gcc_blsp2_qup6_spi_apps_clk",
194862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
194962306a36Sopenharmony_ci				&blsp2_qup6_spi_apps_clk_src.clkr.hw,
195062306a36Sopenharmony_ci			},
195162306a36Sopenharmony_ci			.num_parents = 1,
195262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
195362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
195462306a36Sopenharmony_ci		},
195562306a36Sopenharmony_ci	},
195662306a36Sopenharmony_ci};
195762306a36Sopenharmony_ci
195862306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart1_apps_clk = {
195962306a36Sopenharmony_ci	.halt_reg = 0x09c4,
196062306a36Sopenharmony_ci	.clkr = {
196162306a36Sopenharmony_ci		.enable_reg = 0x09c4,
196262306a36Sopenharmony_ci		.enable_mask = BIT(0),
196362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
196462306a36Sopenharmony_ci			.name = "gcc_blsp2_uart1_apps_clk",
196562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
196662306a36Sopenharmony_ci				&blsp2_uart1_apps_clk_src.clkr.hw,
196762306a36Sopenharmony_ci			},
196862306a36Sopenharmony_ci			.num_parents = 1,
196962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
197062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
197162306a36Sopenharmony_ci		},
197262306a36Sopenharmony_ci	},
197362306a36Sopenharmony_ci};
197462306a36Sopenharmony_ci
197562306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart2_apps_clk = {
197662306a36Sopenharmony_ci	.halt_reg = 0x0a44,
197762306a36Sopenharmony_ci	.clkr = {
197862306a36Sopenharmony_ci		.enable_reg = 0x0a44,
197962306a36Sopenharmony_ci		.enable_mask = BIT(0),
198062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
198162306a36Sopenharmony_ci			.name = "gcc_blsp2_uart2_apps_clk",
198262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
198362306a36Sopenharmony_ci				&blsp2_uart2_apps_clk_src.clkr.hw,
198462306a36Sopenharmony_ci			},
198562306a36Sopenharmony_ci			.num_parents = 1,
198662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
198762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
198862306a36Sopenharmony_ci		},
198962306a36Sopenharmony_ci	},
199062306a36Sopenharmony_ci};
199162306a36Sopenharmony_ci
199262306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart3_apps_clk = {
199362306a36Sopenharmony_ci	.halt_reg = 0x0ac4,
199462306a36Sopenharmony_ci	.clkr = {
199562306a36Sopenharmony_ci		.enable_reg = 0x0ac4,
199662306a36Sopenharmony_ci		.enable_mask = BIT(0),
199762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
199862306a36Sopenharmony_ci			.name = "gcc_blsp2_uart3_apps_clk",
199962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
200062306a36Sopenharmony_ci				&blsp2_uart3_apps_clk_src.clkr.hw,
200162306a36Sopenharmony_ci			},
200262306a36Sopenharmony_ci			.num_parents = 1,
200362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
200462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
200562306a36Sopenharmony_ci		},
200662306a36Sopenharmony_ci	},
200762306a36Sopenharmony_ci};
200862306a36Sopenharmony_ci
200962306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart4_apps_clk = {
201062306a36Sopenharmony_ci	.halt_reg = 0x0b44,
201162306a36Sopenharmony_ci	.clkr = {
201262306a36Sopenharmony_ci		.enable_reg = 0x0b44,
201362306a36Sopenharmony_ci		.enable_mask = BIT(0),
201462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
201562306a36Sopenharmony_ci			.name = "gcc_blsp2_uart4_apps_clk",
201662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
201762306a36Sopenharmony_ci				&blsp2_uart4_apps_clk_src.clkr.hw,
201862306a36Sopenharmony_ci			},
201962306a36Sopenharmony_ci			.num_parents = 1,
202062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
202162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
202262306a36Sopenharmony_ci		},
202362306a36Sopenharmony_ci	},
202462306a36Sopenharmony_ci};
202562306a36Sopenharmony_ci
202662306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart5_apps_clk = {
202762306a36Sopenharmony_ci	.halt_reg = 0x0bc4,
202862306a36Sopenharmony_ci	.clkr = {
202962306a36Sopenharmony_ci		.enable_reg = 0x0bc4,
203062306a36Sopenharmony_ci		.enable_mask = BIT(0),
203162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
203262306a36Sopenharmony_ci			.name = "gcc_blsp2_uart5_apps_clk",
203362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
203462306a36Sopenharmony_ci				&blsp2_uart5_apps_clk_src.clkr.hw,
203562306a36Sopenharmony_ci			},
203662306a36Sopenharmony_ci			.num_parents = 1,
203762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
203862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
203962306a36Sopenharmony_ci		},
204062306a36Sopenharmony_ci	},
204162306a36Sopenharmony_ci};
204262306a36Sopenharmony_ci
204362306a36Sopenharmony_cistatic struct clk_branch gcc_blsp2_uart6_apps_clk = {
204462306a36Sopenharmony_ci	.halt_reg = 0x0c44,
204562306a36Sopenharmony_ci	.clkr = {
204662306a36Sopenharmony_ci		.enable_reg = 0x0c44,
204762306a36Sopenharmony_ci		.enable_mask = BIT(0),
204862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
204962306a36Sopenharmony_ci			.name = "gcc_blsp2_uart6_apps_clk",
205062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
205162306a36Sopenharmony_ci				&blsp2_uart6_apps_clk_src.clkr.hw,
205262306a36Sopenharmony_ci			},
205362306a36Sopenharmony_ci			.num_parents = 1,
205462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
205562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
205662306a36Sopenharmony_ci		},
205762306a36Sopenharmony_ci	},
205862306a36Sopenharmony_ci};
205962306a36Sopenharmony_ci
206062306a36Sopenharmony_cistatic struct clk_branch gcc_boot_rom_ahb_clk = {
206162306a36Sopenharmony_ci	.halt_reg = 0x0e04,
206262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
206362306a36Sopenharmony_ci	.clkr = {
206462306a36Sopenharmony_ci		.enable_reg = 0x1484,
206562306a36Sopenharmony_ci		.enable_mask = BIT(10),
206662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
206762306a36Sopenharmony_ci			.name = "gcc_boot_rom_ahb_clk",
206862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
206962306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
207062306a36Sopenharmony_ci			},
207162306a36Sopenharmony_ci			.num_parents = 1,
207262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
207362306a36Sopenharmony_ci		},
207462306a36Sopenharmony_ci	},
207562306a36Sopenharmony_ci};
207662306a36Sopenharmony_ci
207762306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_ahb_clk = {
207862306a36Sopenharmony_ci	.halt_reg = 0x104c,
207962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
208062306a36Sopenharmony_ci	.clkr = {
208162306a36Sopenharmony_ci		.enable_reg = 0x1484,
208262306a36Sopenharmony_ci		.enable_mask = BIT(3),
208362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
208462306a36Sopenharmony_ci			.name = "gcc_ce1_ahb_clk",
208562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
208662306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
208762306a36Sopenharmony_ci			},
208862306a36Sopenharmony_ci			.num_parents = 1,
208962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
209062306a36Sopenharmony_ci		},
209162306a36Sopenharmony_ci	},
209262306a36Sopenharmony_ci};
209362306a36Sopenharmony_ci
209462306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_axi_clk = {
209562306a36Sopenharmony_ci	.halt_reg = 0x1048,
209662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
209762306a36Sopenharmony_ci	.clkr = {
209862306a36Sopenharmony_ci		.enable_reg = 0x1484,
209962306a36Sopenharmony_ci		.enable_mask = BIT(4),
210062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
210162306a36Sopenharmony_ci			.name = "gcc_ce1_axi_clk",
210262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
210362306a36Sopenharmony_ci				&system_noc_clk_src.clkr.hw,
210462306a36Sopenharmony_ci			},
210562306a36Sopenharmony_ci			.num_parents = 1,
210662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
210762306a36Sopenharmony_ci		},
210862306a36Sopenharmony_ci	},
210962306a36Sopenharmony_ci};
211062306a36Sopenharmony_ci
211162306a36Sopenharmony_cistatic struct clk_branch gcc_ce1_clk = {
211262306a36Sopenharmony_ci	.halt_reg = 0x1050,
211362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
211462306a36Sopenharmony_ci	.clkr = {
211562306a36Sopenharmony_ci		.enable_reg = 0x1484,
211662306a36Sopenharmony_ci		.enable_mask = BIT(5),
211762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
211862306a36Sopenharmony_ci			.name = "gcc_ce1_clk",
211962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
212062306a36Sopenharmony_ci				&ce1_clk_src.clkr.hw,
212162306a36Sopenharmony_ci			},
212262306a36Sopenharmony_ci			.num_parents = 1,
212362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
212462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
212562306a36Sopenharmony_ci		},
212662306a36Sopenharmony_ci	},
212762306a36Sopenharmony_ci};
212862306a36Sopenharmony_ci
212962306a36Sopenharmony_cistatic struct clk_branch gcc_ce2_ahb_clk = {
213062306a36Sopenharmony_ci	.halt_reg = 0x108c,
213162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
213262306a36Sopenharmony_ci	.clkr = {
213362306a36Sopenharmony_ci		.enable_reg = 0x1484,
213462306a36Sopenharmony_ci		.enable_mask = BIT(0),
213562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
213662306a36Sopenharmony_ci			.name = "gcc_ce2_ahb_clk",
213762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
213862306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
213962306a36Sopenharmony_ci			},
214062306a36Sopenharmony_ci			.num_parents = 1,
214162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
214262306a36Sopenharmony_ci		},
214362306a36Sopenharmony_ci	},
214462306a36Sopenharmony_ci};
214562306a36Sopenharmony_ci
214662306a36Sopenharmony_cistatic struct clk_branch gcc_ce2_axi_clk = {
214762306a36Sopenharmony_ci	.halt_reg = 0x1088,
214862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
214962306a36Sopenharmony_ci	.clkr = {
215062306a36Sopenharmony_ci		.enable_reg = 0x1484,
215162306a36Sopenharmony_ci		.enable_mask = BIT(1),
215262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
215362306a36Sopenharmony_ci			.name = "gcc_ce2_axi_clk",
215462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
215562306a36Sopenharmony_ci				&system_noc_clk_src.clkr.hw,
215662306a36Sopenharmony_ci			},
215762306a36Sopenharmony_ci			.num_parents = 1,
215862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
215962306a36Sopenharmony_ci		},
216062306a36Sopenharmony_ci	},
216162306a36Sopenharmony_ci};
216262306a36Sopenharmony_ci
216362306a36Sopenharmony_cistatic struct clk_branch gcc_ce2_clk = {
216462306a36Sopenharmony_ci	.halt_reg = 0x1090,
216562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
216662306a36Sopenharmony_ci	.clkr = {
216762306a36Sopenharmony_ci		.enable_reg = 0x1484,
216862306a36Sopenharmony_ci		.enable_mask = BIT(2),
216962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
217062306a36Sopenharmony_ci			.name = "gcc_ce2_clk",
217162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
217262306a36Sopenharmony_ci				&ce2_clk_src.clkr.hw,
217362306a36Sopenharmony_ci			},
217462306a36Sopenharmony_ci			.num_parents = 1,
217562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
217662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
217762306a36Sopenharmony_ci		},
217862306a36Sopenharmony_ci	},
217962306a36Sopenharmony_ci};
218062306a36Sopenharmony_ci
218162306a36Sopenharmony_cistatic struct clk_branch gcc_ce3_ahb_clk = {
218262306a36Sopenharmony_ci	.halt_reg = 0x1d0c,
218362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
218462306a36Sopenharmony_ci	.clkr = {
218562306a36Sopenharmony_ci		.enable_reg = 0x1d0c,
218662306a36Sopenharmony_ci		.enable_mask = BIT(0),
218762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
218862306a36Sopenharmony_ci			.name = "gcc_ce3_ahb_clk",
218962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
219062306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
219162306a36Sopenharmony_ci			},
219262306a36Sopenharmony_ci			.num_parents = 1,
219362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
219462306a36Sopenharmony_ci		},
219562306a36Sopenharmony_ci	},
219662306a36Sopenharmony_ci};
219762306a36Sopenharmony_ci
219862306a36Sopenharmony_cistatic struct clk_branch gcc_ce3_axi_clk = {
219962306a36Sopenharmony_ci	.halt_reg = 0x1088,
220062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
220162306a36Sopenharmony_ci	.clkr = {
220262306a36Sopenharmony_ci		.enable_reg = 0x1d08,
220362306a36Sopenharmony_ci		.enable_mask = BIT(0),
220462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
220562306a36Sopenharmony_ci			.name = "gcc_ce3_axi_clk",
220662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
220762306a36Sopenharmony_ci				&system_noc_clk_src.clkr.hw,
220862306a36Sopenharmony_ci			},
220962306a36Sopenharmony_ci			.num_parents = 1,
221062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
221162306a36Sopenharmony_ci		},
221262306a36Sopenharmony_ci	},
221362306a36Sopenharmony_ci};
221462306a36Sopenharmony_ci
221562306a36Sopenharmony_cistatic struct clk_branch gcc_ce3_clk = {
221662306a36Sopenharmony_ci	.halt_reg = 0x1090,
221762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
221862306a36Sopenharmony_ci	.clkr = {
221962306a36Sopenharmony_ci		.enable_reg = 0x1d04,
222062306a36Sopenharmony_ci		.enable_mask = BIT(0),
222162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
222262306a36Sopenharmony_ci			.name = "gcc_ce3_clk",
222362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
222462306a36Sopenharmony_ci				&ce3_clk_src.clkr.hw,
222562306a36Sopenharmony_ci			},
222662306a36Sopenharmony_ci			.num_parents = 1,
222762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
222862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
222962306a36Sopenharmony_ci		},
223062306a36Sopenharmony_ci	},
223162306a36Sopenharmony_ci};
223262306a36Sopenharmony_ci
223362306a36Sopenharmony_cistatic struct clk_branch gcc_gp1_clk = {
223462306a36Sopenharmony_ci	.halt_reg = 0x1900,
223562306a36Sopenharmony_ci	.clkr = {
223662306a36Sopenharmony_ci		.enable_reg = 0x1900,
223762306a36Sopenharmony_ci		.enable_mask = BIT(0),
223862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
223962306a36Sopenharmony_ci			.name = "gcc_gp1_clk",
224062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
224162306a36Sopenharmony_ci				&gp1_clk_src.clkr.hw,
224262306a36Sopenharmony_ci			},
224362306a36Sopenharmony_ci			.num_parents = 1,
224462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
224562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
224662306a36Sopenharmony_ci		},
224762306a36Sopenharmony_ci	},
224862306a36Sopenharmony_ci};
224962306a36Sopenharmony_ci
225062306a36Sopenharmony_cistatic struct clk_branch gcc_gp2_clk = {
225162306a36Sopenharmony_ci	.halt_reg = 0x1940,
225262306a36Sopenharmony_ci	.clkr = {
225362306a36Sopenharmony_ci		.enable_reg = 0x1940,
225462306a36Sopenharmony_ci		.enable_mask = BIT(0),
225562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
225662306a36Sopenharmony_ci			.name = "gcc_gp2_clk",
225762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
225862306a36Sopenharmony_ci				&gp2_clk_src.clkr.hw,
225962306a36Sopenharmony_ci			},
226062306a36Sopenharmony_ci			.num_parents = 1,
226162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
226262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
226362306a36Sopenharmony_ci		},
226462306a36Sopenharmony_ci	},
226562306a36Sopenharmony_ci};
226662306a36Sopenharmony_ci
226762306a36Sopenharmony_cistatic struct clk_branch gcc_gp3_clk = {
226862306a36Sopenharmony_ci	.halt_reg = 0x1980,
226962306a36Sopenharmony_ci	.clkr = {
227062306a36Sopenharmony_ci		.enable_reg = 0x1980,
227162306a36Sopenharmony_ci		.enable_mask = BIT(0),
227262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
227362306a36Sopenharmony_ci			.name = "gcc_gp3_clk",
227462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
227562306a36Sopenharmony_ci				&gp3_clk_src.clkr.hw,
227662306a36Sopenharmony_ci			},
227762306a36Sopenharmony_ci			.num_parents = 1,
227862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
227962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
228062306a36Sopenharmony_ci		},
228162306a36Sopenharmony_ci	},
228262306a36Sopenharmony_ci};
228362306a36Sopenharmony_ci
228462306a36Sopenharmony_cistatic struct clk_branch gcc_ocmem_noc_cfg_ahb_clk = {
228562306a36Sopenharmony_ci	.halt_reg = 0x0248,
228662306a36Sopenharmony_ci	.clkr = {
228762306a36Sopenharmony_ci		.enable_reg = 0x0248,
228862306a36Sopenharmony_ci		.enable_mask = BIT(0),
228962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
229062306a36Sopenharmony_ci			.name = "gcc_ocmem_noc_cfg_ahb_clk",
229162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
229262306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
229362306a36Sopenharmony_ci			},
229462306a36Sopenharmony_ci			.num_parents = 1,
229562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
229662306a36Sopenharmony_ci		},
229762306a36Sopenharmony_ci	},
229862306a36Sopenharmony_ci};
229962306a36Sopenharmony_ci
230062306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_aux_clk = {
230162306a36Sopenharmony_ci	.halt_reg = 0x1b10,
230262306a36Sopenharmony_ci	.clkr = {
230362306a36Sopenharmony_ci		.enable_reg = 0x1b10,
230462306a36Sopenharmony_ci		.enable_mask = BIT(0),
230562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
230662306a36Sopenharmony_ci			.name = "gcc_pcie_0_aux_clk",
230762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
230862306a36Sopenharmony_ci				&pcie_0_aux_clk_src.clkr.hw,
230962306a36Sopenharmony_ci			},
231062306a36Sopenharmony_ci			.num_parents = 1,
231162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
231262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
231362306a36Sopenharmony_ci		},
231462306a36Sopenharmony_ci	},
231562306a36Sopenharmony_ci};
231662306a36Sopenharmony_ci
231762306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
231862306a36Sopenharmony_ci	.halt_reg = 0x1b0c,
231962306a36Sopenharmony_ci	.clkr = {
232062306a36Sopenharmony_ci		.enable_reg = 0x1b0c,
232162306a36Sopenharmony_ci		.enable_mask = BIT(0),
232262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
232362306a36Sopenharmony_ci			.name = "gcc_pcie_0_cfg_ahb_clk",
232462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
232562306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
232662306a36Sopenharmony_ci			},
232762306a36Sopenharmony_ci			.num_parents = 1,
232862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
232962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
233062306a36Sopenharmony_ci		},
233162306a36Sopenharmony_ci	},
233262306a36Sopenharmony_ci};
233362306a36Sopenharmony_ci
233462306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_mstr_axi_clk = {
233562306a36Sopenharmony_ci	.halt_reg = 0x1b08,
233662306a36Sopenharmony_ci	.clkr = {
233762306a36Sopenharmony_ci		.enable_reg = 0x1b08,
233862306a36Sopenharmony_ci		.enable_mask = BIT(0),
233962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
234062306a36Sopenharmony_ci			.name = "gcc_pcie_0_mstr_axi_clk",
234162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
234262306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
234362306a36Sopenharmony_ci			},
234462306a36Sopenharmony_ci			.num_parents = 1,
234562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
234662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
234762306a36Sopenharmony_ci		},
234862306a36Sopenharmony_ci	},
234962306a36Sopenharmony_ci};
235062306a36Sopenharmony_ci
235162306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_pipe_clk = {
235262306a36Sopenharmony_ci	.halt_reg = 0x1b14,
235362306a36Sopenharmony_ci	.clkr = {
235462306a36Sopenharmony_ci		.enable_reg = 0x1b14,
235562306a36Sopenharmony_ci		.enable_mask = BIT(0),
235662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
235762306a36Sopenharmony_ci			.name = "gcc_pcie_0_pipe_clk",
235862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
235962306a36Sopenharmony_ci				.hw = &pcie_0_pipe_clk_src.clkr.hw,
236062306a36Sopenharmony_ci			},
236162306a36Sopenharmony_ci			.num_parents = 1,
236262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
236362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
236462306a36Sopenharmony_ci		},
236562306a36Sopenharmony_ci	},
236662306a36Sopenharmony_ci};
236762306a36Sopenharmony_ci
236862306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_0_slv_axi_clk = {
236962306a36Sopenharmony_ci	.halt_reg = 0x1b04,
237062306a36Sopenharmony_ci	.clkr = {
237162306a36Sopenharmony_ci		.enable_reg = 0x1b04,
237262306a36Sopenharmony_ci		.enable_mask = BIT(0),
237362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
237462306a36Sopenharmony_ci			.name = "gcc_pcie_0_slv_axi_clk",
237562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
237662306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
237762306a36Sopenharmony_ci			},
237862306a36Sopenharmony_ci			.num_parents = 1,
237962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
238062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
238162306a36Sopenharmony_ci		},
238262306a36Sopenharmony_ci	},
238362306a36Sopenharmony_ci};
238462306a36Sopenharmony_ci
238562306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_aux_clk = {
238662306a36Sopenharmony_ci	.halt_reg = 0x1b90,
238762306a36Sopenharmony_ci	.clkr = {
238862306a36Sopenharmony_ci		.enable_reg = 0x1b90,
238962306a36Sopenharmony_ci		.enable_mask = BIT(0),
239062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
239162306a36Sopenharmony_ci			.name = "gcc_pcie_1_aux_clk",
239262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
239362306a36Sopenharmony_ci				&pcie_1_aux_clk_src.clkr.hw,
239462306a36Sopenharmony_ci			},
239562306a36Sopenharmony_ci			.num_parents = 1,
239662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
239762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
239862306a36Sopenharmony_ci		},
239962306a36Sopenharmony_ci	},
240062306a36Sopenharmony_ci};
240162306a36Sopenharmony_ci
240262306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
240362306a36Sopenharmony_ci	.halt_reg = 0x1b8c,
240462306a36Sopenharmony_ci	.clkr = {
240562306a36Sopenharmony_ci		.enable_reg = 0x1b8c,
240662306a36Sopenharmony_ci		.enable_mask = BIT(0),
240762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
240862306a36Sopenharmony_ci			.name = "gcc_pcie_1_cfg_ahb_clk",
240962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
241062306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
241162306a36Sopenharmony_ci			},
241262306a36Sopenharmony_ci			.num_parents = 1,
241362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
241462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
241562306a36Sopenharmony_ci		},
241662306a36Sopenharmony_ci	},
241762306a36Sopenharmony_ci};
241862306a36Sopenharmony_ci
241962306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_mstr_axi_clk = {
242062306a36Sopenharmony_ci	.halt_reg = 0x1b88,
242162306a36Sopenharmony_ci	.clkr = {
242262306a36Sopenharmony_ci		.enable_reg = 0x1b88,
242362306a36Sopenharmony_ci		.enable_mask = BIT(0),
242462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
242562306a36Sopenharmony_ci			.name = "gcc_pcie_1_mstr_axi_clk",
242662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
242762306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
242862306a36Sopenharmony_ci			},
242962306a36Sopenharmony_ci			.num_parents = 1,
243062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
243162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
243262306a36Sopenharmony_ci		},
243362306a36Sopenharmony_ci	},
243462306a36Sopenharmony_ci};
243562306a36Sopenharmony_ci
243662306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_pipe_clk = {
243762306a36Sopenharmony_ci	.halt_reg = 0x1b94,
243862306a36Sopenharmony_ci	.clkr = {
243962306a36Sopenharmony_ci		.enable_reg = 0x1b94,
244062306a36Sopenharmony_ci		.enable_mask = BIT(0),
244162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
244262306a36Sopenharmony_ci			.name = "gcc_pcie_1_pipe_clk",
244362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
244462306a36Sopenharmony_ci				.hw = &pcie_1_pipe_clk_src.clkr.hw,
244562306a36Sopenharmony_ci			},
244662306a36Sopenharmony_ci			.num_parents = 1,
244762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
244862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
244962306a36Sopenharmony_ci		},
245062306a36Sopenharmony_ci	},
245162306a36Sopenharmony_ci};
245262306a36Sopenharmony_ci
245362306a36Sopenharmony_cistatic struct clk_branch gcc_pcie_1_slv_axi_clk = {
245462306a36Sopenharmony_ci	.halt_reg = 0x1b84,
245562306a36Sopenharmony_ci	.clkr = {
245662306a36Sopenharmony_ci		.enable_reg = 0x1b84,
245762306a36Sopenharmony_ci		.enable_mask = BIT(0),
245862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
245962306a36Sopenharmony_ci			.name = "gcc_pcie_1_slv_axi_clk",
246062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
246162306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
246262306a36Sopenharmony_ci			},
246362306a36Sopenharmony_ci			.num_parents = 1,
246462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
246562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
246662306a36Sopenharmony_ci		},
246762306a36Sopenharmony_ci	},
246862306a36Sopenharmony_ci};
246962306a36Sopenharmony_ci
247062306a36Sopenharmony_cistatic struct clk_branch gcc_pdm2_clk = {
247162306a36Sopenharmony_ci	.halt_reg = 0x0ccc,
247262306a36Sopenharmony_ci	.clkr = {
247362306a36Sopenharmony_ci		.enable_reg = 0x0ccc,
247462306a36Sopenharmony_ci		.enable_mask = BIT(0),
247562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
247662306a36Sopenharmony_ci			.name = "gcc_pdm2_clk",
247762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
247862306a36Sopenharmony_ci				&pdm2_clk_src.clkr.hw,
247962306a36Sopenharmony_ci			},
248062306a36Sopenharmony_ci			.num_parents = 1,
248162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
248262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
248362306a36Sopenharmony_ci		},
248462306a36Sopenharmony_ci	},
248562306a36Sopenharmony_ci};
248662306a36Sopenharmony_ci
248762306a36Sopenharmony_cistatic struct clk_branch gcc_pdm_ahb_clk = {
248862306a36Sopenharmony_ci	.halt_reg = 0x0cc4,
248962306a36Sopenharmony_ci	.clkr = {
249062306a36Sopenharmony_ci		.enable_reg = 0x0cc4,
249162306a36Sopenharmony_ci		.enable_mask = BIT(0),
249262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
249362306a36Sopenharmony_ci			.name = "gcc_pdm_ahb_clk",
249462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
249562306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
249662306a36Sopenharmony_ci			},
249762306a36Sopenharmony_ci			.num_parents = 1,
249862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
249962306a36Sopenharmony_ci		},
250062306a36Sopenharmony_ci	},
250162306a36Sopenharmony_ci};
250262306a36Sopenharmony_ci
250362306a36Sopenharmony_cistatic struct clk_branch gcc_periph_noc_usb_hsic_ahb_clk = {
250462306a36Sopenharmony_ci	.halt_reg = 0x01a4,
250562306a36Sopenharmony_ci	.clkr = {
250662306a36Sopenharmony_ci		.enable_reg = 0x01a4,
250762306a36Sopenharmony_ci		.enable_mask = BIT(0),
250862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
250962306a36Sopenharmony_ci			.name = "gcc_periph_noc_usb_hsic_ahb_clk",
251062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
251162306a36Sopenharmony_ci				&usb_hsic_ahb_clk_src.clkr.hw,
251262306a36Sopenharmony_ci			},
251362306a36Sopenharmony_ci			.num_parents = 1,
251462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
251562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
251662306a36Sopenharmony_ci		},
251762306a36Sopenharmony_ci	},
251862306a36Sopenharmony_ci};
251962306a36Sopenharmony_ci
252062306a36Sopenharmony_cistatic struct clk_branch gcc_prng_ahb_clk = {
252162306a36Sopenharmony_ci	.halt_reg = 0x0d04,
252262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
252362306a36Sopenharmony_ci	.clkr = {
252462306a36Sopenharmony_ci		.enable_reg = 0x1484,
252562306a36Sopenharmony_ci		.enable_mask = BIT(13),
252662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
252762306a36Sopenharmony_ci			.name = "gcc_prng_ahb_clk",
252862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
252962306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
253062306a36Sopenharmony_ci			},
253162306a36Sopenharmony_ci			.num_parents = 1,
253262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
253362306a36Sopenharmony_ci		},
253462306a36Sopenharmony_ci	},
253562306a36Sopenharmony_ci};
253662306a36Sopenharmony_ci
253762306a36Sopenharmony_cistatic struct clk_branch gcc_sata_asic0_clk = {
253862306a36Sopenharmony_ci	.halt_reg = 0x1c54,
253962306a36Sopenharmony_ci	.clkr = {
254062306a36Sopenharmony_ci		.enable_reg = 0x1c54,
254162306a36Sopenharmony_ci		.enable_mask = BIT(0),
254262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
254362306a36Sopenharmony_ci			.name = "gcc_sata_asic0_clk",
254462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
254562306a36Sopenharmony_ci				&sata_asic0_clk_src.clkr.hw,
254662306a36Sopenharmony_ci			},
254762306a36Sopenharmony_ci			.num_parents = 1,
254862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
254962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
255062306a36Sopenharmony_ci		},
255162306a36Sopenharmony_ci	},
255262306a36Sopenharmony_ci};
255362306a36Sopenharmony_ci
255462306a36Sopenharmony_cistatic struct clk_branch gcc_sata_axi_clk = {
255562306a36Sopenharmony_ci	.halt_reg = 0x1c44,
255662306a36Sopenharmony_ci	.clkr = {
255762306a36Sopenharmony_ci		.enable_reg = 0x1c44,
255862306a36Sopenharmony_ci		.enable_mask = BIT(0),
255962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
256062306a36Sopenharmony_ci			.name = "gcc_sata_axi_clk",
256162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
256262306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
256362306a36Sopenharmony_ci			},
256462306a36Sopenharmony_ci			.num_parents = 1,
256562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
256662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
256762306a36Sopenharmony_ci		},
256862306a36Sopenharmony_ci	},
256962306a36Sopenharmony_ci};
257062306a36Sopenharmony_ci
257162306a36Sopenharmony_cistatic struct clk_branch gcc_sata_cfg_ahb_clk = {
257262306a36Sopenharmony_ci	.halt_reg = 0x1c48,
257362306a36Sopenharmony_ci	.clkr = {
257462306a36Sopenharmony_ci		.enable_reg = 0x1c48,
257562306a36Sopenharmony_ci		.enable_mask = BIT(0),
257662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
257762306a36Sopenharmony_ci			.name = "gcc_sata_cfg_ahb_clk",
257862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
257962306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
258062306a36Sopenharmony_ci			},
258162306a36Sopenharmony_ci			.num_parents = 1,
258262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
258362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
258462306a36Sopenharmony_ci		},
258562306a36Sopenharmony_ci	},
258662306a36Sopenharmony_ci};
258762306a36Sopenharmony_ci
258862306a36Sopenharmony_cistatic struct clk_branch gcc_sata_pmalive_clk = {
258962306a36Sopenharmony_ci	.halt_reg = 0x1c50,
259062306a36Sopenharmony_ci	.clkr = {
259162306a36Sopenharmony_ci		.enable_reg = 0x1c50,
259262306a36Sopenharmony_ci		.enable_mask = BIT(0),
259362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
259462306a36Sopenharmony_ci			.name = "gcc_sata_pmalive_clk",
259562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
259662306a36Sopenharmony_ci				&sata_pmalive_clk_src.clkr.hw,
259762306a36Sopenharmony_ci			},
259862306a36Sopenharmony_ci			.num_parents = 1,
259962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
260062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
260162306a36Sopenharmony_ci		},
260262306a36Sopenharmony_ci	},
260362306a36Sopenharmony_ci};
260462306a36Sopenharmony_ci
260562306a36Sopenharmony_cistatic struct clk_branch gcc_sata_rx_clk = {
260662306a36Sopenharmony_ci	.halt_reg = 0x1c58,
260762306a36Sopenharmony_ci	.clkr = {
260862306a36Sopenharmony_ci		.enable_reg = 0x1c58,
260962306a36Sopenharmony_ci		.enable_mask = BIT(0),
261062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
261162306a36Sopenharmony_ci			.name = "gcc_sata_rx_clk",
261262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
261362306a36Sopenharmony_ci				&sata_rx_clk_src.clkr.hw,
261462306a36Sopenharmony_ci			},
261562306a36Sopenharmony_ci			.num_parents = 1,
261662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
261762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
261862306a36Sopenharmony_ci		},
261962306a36Sopenharmony_ci	},
262062306a36Sopenharmony_ci};
262162306a36Sopenharmony_ci
262262306a36Sopenharmony_cistatic struct clk_branch gcc_sata_rx_oob_clk = {
262362306a36Sopenharmony_ci	.halt_reg = 0x1c4c,
262462306a36Sopenharmony_ci	.clkr = {
262562306a36Sopenharmony_ci		.enable_reg = 0x1c4c,
262662306a36Sopenharmony_ci		.enable_mask = BIT(0),
262762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
262862306a36Sopenharmony_ci			.name = "gcc_sata_rx_oob_clk",
262962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
263062306a36Sopenharmony_ci				&sata_rx_oob_clk_src.clkr.hw,
263162306a36Sopenharmony_ci			},
263262306a36Sopenharmony_ci			.num_parents = 1,
263362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
263462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
263562306a36Sopenharmony_ci		},
263662306a36Sopenharmony_ci	},
263762306a36Sopenharmony_ci};
263862306a36Sopenharmony_ci
263962306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_ahb_clk = {
264062306a36Sopenharmony_ci	.halt_reg = 0x04c8,
264162306a36Sopenharmony_ci	.clkr = {
264262306a36Sopenharmony_ci		.enable_reg = 0x04c8,
264362306a36Sopenharmony_ci		.enable_mask = BIT(0),
264462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
264562306a36Sopenharmony_ci			.name = "gcc_sdcc1_ahb_clk",
264662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
264762306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
264862306a36Sopenharmony_ci			},
264962306a36Sopenharmony_ci			.num_parents = 1,
265062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
265162306a36Sopenharmony_ci		},
265262306a36Sopenharmony_ci	},
265362306a36Sopenharmony_ci};
265462306a36Sopenharmony_ci
265562306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_apps_clk = {
265662306a36Sopenharmony_ci	.halt_reg = 0x04c4,
265762306a36Sopenharmony_ci	.clkr = {
265862306a36Sopenharmony_ci		.enable_reg = 0x04c4,
265962306a36Sopenharmony_ci		.enable_mask = BIT(0),
266062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
266162306a36Sopenharmony_ci			.name = "gcc_sdcc1_apps_clk",
266262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
266362306a36Sopenharmony_ci				&sdcc1_apps_clk_src.clkr.hw,
266462306a36Sopenharmony_ci			},
266562306a36Sopenharmony_ci			.num_parents = 1,
266662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
266762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
266862306a36Sopenharmony_ci		},
266962306a36Sopenharmony_ci	},
267062306a36Sopenharmony_ci};
267162306a36Sopenharmony_ci
267262306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_cdccal_ff_clk = {
267362306a36Sopenharmony_ci	.halt_reg = 0x04e8,
267462306a36Sopenharmony_ci	.clkr = {
267562306a36Sopenharmony_ci		.enable_reg = 0x04e8,
267662306a36Sopenharmony_ci		.enable_mask = BIT(0),
267762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
267862306a36Sopenharmony_ci			.name = "gcc_sdcc1_cdccal_ff_clk",
267962306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data[]){
268062306a36Sopenharmony_ci				{ .fw_name = "xo", .name = "xo_board" }
268162306a36Sopenharmony_ci			},
268262306a36Sopenharmony_ci			.num_parents = 1,
268362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
268462306a36Sopenharmony_ci		},
268562306a36Sopenharmony_ci	},
268662306a36Sopenharmony_ci};
268762306a36Sopenharmony_ci
268862306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc1_cdccal_sleep_clk = {
268962306a36Sopenharmony_ci	.halt_reg = 0x04e4,
269062306a36Sopenharmony_ci	.clkr = {
269162306a36Sopenharmony_ci		.enable_reg = 0x04e4,
269262306a36Sopenharmony_ci		.enable_mask = BIT(0),
269362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
269462306a36Sopenharmony_ci			.name = "gcc_sdcc1_cdccal_sleep_clk",
269562306a36Sopenharmony_ci			.parent_data = (const struct clk_parent_data[]){
269662306a36Sopenharmony_ci				{ .fw_name = "sleep_clk", .name = "sleep_clk" }
269762306a36Sopenharmony_ci			},
269862306a36Sopenharmony_ci			.num_parents = 1,
269962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
270062306a36Sopenharmony_ci		},
270162306a36Sopenharmony_ci	},
270262306a36Sopenharmony_ci};
270362306a36Sopenharmony_ci
270462306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_ahb_clk = {
270562306a36Sopenharmony_ci	.halt_reg = 0x0508,
270662306a36Sopenharmony_ci	.clkr = {
270762306a36Sopenharmony_ci		.enable_reg = 0x0508,
270862306a36Sopenharmony_ci		.enable_mask = BIT(0),
270962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
271062306a36Sopenharmony_ci			.name = "gcc_sdcc2_ahb_clk",
271162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
271262306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
271362306a36Sopenharmony_ci			},
271462306a36Sopenharmony_ci			.num_parents = 1,
271562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
271662306a36Sopenharmony_ci		},
271762306a36Sopenharmony_ci	},
271862306a36Sopenharmony_ci};
271962306a36Sopenharmony_ci
272062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc2_apps_clk = {
272162306a36Sopenharmony_ci	.halt_reg = 0x0504,
272262306a36Sopenharmony_ci	.clkr = {
272362306a36Sopenharmony_ci		.enable_reg = 0x0504,
272462306a36Sopenharmony_ci		.enable_mask = BIT(0),
272562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
272662306a36Sopenharmony_ci			.name = "gcc_sdcc2_apps_clk",
272762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
272862306a36Sopenharmony_ci				&sdcc2_apps_clk_src.clkr.hw,
272962306a36Sopenharmony_ci			},
273062306a36Sopenharmony_ci			.num_parents = 1,
273162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
273262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
273362306a36Sopenharmony_ci		},
273462306a36Sopenharmony_ci	},
273562306a36Sopenharmony_ci};
273662306a36Sopenharmony_ci
273762306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc3_ahb_clk = {
273862306a36Sopenharmony_ci	.halt_reg = 0x0548,
273962306a36Sopenharmony_ci	.clkr = {
274062306a36Sopenharmony_ci		.enable_reg = 0x0548,
274162306a36Sopenharmony_ci		.enable_mask = BIT(0),
274262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
274362306a36Sopenharmony_ci			.name = "gcc_sdcc3_ahb_clk",
274462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
274562306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
274662306a36Sopenharmony_ci			},
274762306a36Sopenharmony_ci			.num_parents = 1,
274862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
274962306a36Sopenharmony_ci		},
275062306a36Sopenharmony_ci	},
275162306a36Sopenharmony_ci};
275262306a36Sopenharmony_ci
275362306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc3_apps_clk = {
275462306a36Sopenharmony_ci	.halt_reg = 0x0544,
275562306a36Sopenharmony_ci	.clkr = {
275662306a36Sopenharmony_ci		.enable_reg = 0x0544,
275762306a36Sopenharmony_ci		.enable_mask = BIT(0),
275862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
275962306a36Sopenharmony_ci			.name = "gcc_sdcc3_apps_clk",
276062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
276162306a36Sopenharmony_ci				&sdcc3_apps_clk_src.clkr.hw,
276262306a36Sopenharmony_ci			},
276362306a36Sopenharmony_ci			.num_parents = 1,
276462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
276562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
276662306a36Sopenharmony_ci		},
276762306a36Sopenharmony_ci	},
276862306a36Sopenharmony_ci};
276962306a36Sopenharmony_ci
277062306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_ahb_clk = {
277162306a36Sopenharmony_ci	.halt_reg = 0x0588,
277262306a36Sopenharmony_ci	.clkr = {
277362306a36Sopenharmony_ci		.enable_reg = 0x0588,
277462306a36Sopenharmony_ci		.enable_mask = BIT(0),
277562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
277662306a36Sopenharmony_ci			.name = "gcc_sdcc4_ahb_clk",
277762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
277862306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
277962306a36Sopenharmony_ci			},
278062306a36Sopenharmony_ci			.num_parents = 1,
278162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
278262306a36Sopenharmony_ci		},
278362306a36Sopenharmony_ci	},
278462306a36Sopenharmony_ci};
278562306a36Sopenharmony_ci
278662306a36Sopenharmony_cistatic struct clk_branch gcc_sdcc4_apps_clk = {
278762306a36Sopenharmony_ci	.halt_reg = 0x0584,
278862306a36Sopenharmony_ci	.clkr = {
278962306a36Sopenharmony_ci		.enable_reg = 0x0584,
279062306a36Sopenharmony_ci		.enable_mask = BIT(0),
279162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
279262306a36Sopenharmony_ci			.name = "gcc_sdcc4_apps_clk",
279362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
279462306a36Sopenharmony_ci				&sdcc4_apps_clk_src.clkr.hw,
279562306a36Sopenharmony_ci			},
279662306a36Sopenharmony_ci			.num_parents = 1,
279762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
279862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
279962306a36Sopenharmony_ci		},
280062306a36Sopenharmony_ci	},
280162306a36Sopenharmony_ci};
280262306a36Sopenharmony_ci
280362306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_ufs_axi_clk = {
280462306a36Sopenharmony_ci	.halt_reg = 0x013c,
280562306a36Sopenharmony_ci	.clkr = {
280662306a36Sopenharmony_ci		.enable_reg = 0x013c,
280762306a36Sopenharmony_ci		.enable_mask = BIT(0),
280862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
280962306a36Sopenharmony_ci			.name = "gcc_sys_noc_ufs_axi_clk",
281062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
281162306a36Sopenharmony_ci				&ufs_axi_clk_src.clkr.hw,
281262306a36Sopenharmony_ci			},
281362306a36Sopenharmony_ci			.num_parents = 1,
281462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
281562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
281662306a36Sopenharmony_ci		},
281762306a36Sopenharmony_ci	},
281862306a36Sopenharmony_ci};
281962306a36Sopenharmony_ci
282062306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_usb3_axi_clk = {
282162306a36Sopenharmony_ci	.halt_reg = 0x0108,
282262306a36Sopenharmony_ci	.clkr = {
282362306a36Sopenharmony_ci		.enable_reg = 0x0108,
282462306a36Sopenharmony_ci		.enable_mask = BIT(0),
282562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
282662306a36Sopenharmony_ci			.name = "gcc_sys_noc_usb3_axi_clk",
282762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
282862306a36Sopenharmony_ci				&usb30_master_clk_src.clkr.hw,
282962306a36Sopenharmony_ci			},
283062306a36Sopenharmony_ci			.num_parents = 1,
283162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
283262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
283362306a36Sopenharmony_ci		},
283462306a36Sopenharmony_ci	},
283562306a36Sopenharmony_ci};
283662306a36Sopenharmony_ci
283762306a36Sopenharmony_cistatic struct clk_branch gcc_sys_noc_usb3_sec_axi_clk = {
283862306a36Sopenharmony_ci	.halt_reg = 0x0138,
283962306a36Sopenharmony_ci	.clkr = {
284062306a36Sopenharmony_ci		.enable_reg = 0x0138,
284162306a36Sopenharmony_ci		.enable_mask = BIT(0),
284262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
284362306a36Sopenharmony_ci			.name = "gcc_sys_noc_usb3_sec_axi_clk",
284462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
284562306a36Sopenharmony_ci				&usb30_sec_master_clk_src.clkr.hw,
284662306a36Sopenharmony_ci			},
284762306a36Sopenharmony_ci			.num_parents = 1,
284862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
284962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
285062306a36Sopenharmony_ci		},
285162306a36Sopenharmony_ci	},
285262306a36Sopenharmony_ci};
285362306a36Sopenharmony_ci
285462306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ahb_clk = {
285562306a36Sopenharmony_ci	.halt_reg = 0x0d84,
285662306a36Sopenharmony_ci	.clkr = {
285762306a36Sopenharmony_ci		.enable_reg = 0x0d84,
285862306a36Sopenharmony_ci		.enable_mask = BIT(0),
285962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
286062306a36Sopenharmony_ci			.name = "gcc_tsif_ahb_clk",
286162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
286262306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
286362306a36Sopenharmony_ci			},
286462306a36Sopenharmony_ci			.num_parents = 1,
286562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
286662306a36Sopenharmony_ci		},
286762306a36Sopenharmony_ci	},
286862306a36Sopenharmony_ci};
286962306a36Sopenharmony_ci
287062306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_inactivity_timers_clk = {
287162306a36Sopenharmony_ci	.halt_reg = 0x0d8c,
287262306a36Sopenharmony_ci	.clkr = {
287362306a36Sopenharmony_ci		.enable_reg = 0x0d8c,
287462306a36Sopenharmony_ci		.enable_mask = BIT(0),
287562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
287662306a36Sopenharmony_ci			.name = "gcc_tsif_inactivity_timers_clk",
287762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
287862306a36Sopenharmony_ci				.fw_name = "sleep_clk", .name = "sleep_clk",
287962306a36Sopenharmony_ci			},
288062306a36Sopenharmony_ci			.num_parents = 1,
288162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
288262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
288362306a36Sopenharmony_ci		},
288462306a36Sopenharmony_ci	},
288562306a36Sopenharmony_ci};
288662306a36Sopenharmony_ci
288762306a36Sopenharmony_cistatic struct clk_branch gcc_tsif_ref_clk = {
288862306a36Sopenharmony_ci	.halt_reg = 0x0d88,
288962306a36Sopenharmony_ci	.clkr = {
289062306a36Sopenharmony_ci		.enable_reg = 0x0d88,
289162306a36Sopenharmony_ci		.enable_mask = BIT(0),
289262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
289362306a36Sopenharmony_ci			.name = "gcc_tsif_ref_clk",
289462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
289562306a36Sopenharmony_ci				&tsif_ref_clk_src.clkr.hw,
289662306a36Sopenharmony_ci			},
289762306a36Sopenharmony_ci			.num_parents = 1,
289862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
289962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
290062306a36Sopenharmony_ci		},
290162306a36Sopenharmony_ci	},
290262306a36Sopenharmony_ci};
290362306a36Sopenharmony_ci
290462306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_ahb_clk = {
290562306a36Sopenharmony_ci	.halt_reg = 0x1d48,
290662306a36Sopenharmony_ci	.clkr = {
290762306a36Sopenharmony_ci		.enable_reg = 0x1d48,
290862306a36Sopenharmony_ci		.enable_mask = BIT(0),
290962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
291062306a36Sopenharmony_ci			.name = "gcc_ufs_ahb_clk",
291162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
291262306a36Sopenharmony_ci				&config_noc_clk_src.clkr.hw,
291362306a36Sopenharmony_ci			},
291462306a36Sopenharmony_ci			.num_parents = 1,
291562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
291662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
291762306a36Sopenharmony_ci		},
291862306a36Sopenharmony_ci	},
291962306a36Sopenharmony_ci};
292062306a36Sopenharmony_ci
292162306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_axi_clk = {
292262306a36Sopenharmony_ci	.halt_reg = 0x1d44,
292362306a36Sopenharmony_ci	.clkr = {
292462306a36Sopenharmony_ci		.enable_reg = 0x1d44,
292562306a36Sopenharmony_ci		.enable_mask = BIT(0),
292662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
292762306a36Sopenharmony_ci			.name = "gcc_ufs_axi_clk",
292862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
292962306a36Sopenharmony_ci				&ufs_axi_clk_src.clkr.hw,
293062306a36Sopenharmony_ci			},
293162306a36Sopenharmony_ci			.num_parents = 1,
293262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
293362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
293462306a36Sopenharmony_ci		},
293562306a36Sopenharmony_ci	},
293662306a36Sopenharmony_ci};
293762306a36Sopenharmony_ci
293862306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_cfg_clk = {
293962306a36Sopenharmony_ci	.halt_reg = 0x1d50,
294062306a36Sopenharmony_ci	.clkr = {
294162306a36Sopenharmony_ci		.enable_reg = 0x1d50,
294262306a36Sopenharmony_ci		.enable_mask = BIT(0),
294362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
294462306a36Sopenharmony_ci			.name = "gcc_ufs_rx_cfg_clk",
294562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
294662306a36Sopenharmony_ci				&ufs_axi_clk_src.clkr.hw,
294762306a36Sopenharmony_ci			},
294862306a36Sopenharmony_ci			.num_parents = 1,
294962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
295062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
295162306a36Sopenharmony_ci		},
295262306a36Sopenharmony_ci	},
295362306a36Sopenharmony_ci};
295462306a36Sopenharmony_ci
295562306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_symbol_0_clk = {
295662306a36Sopenharmony_ci	.halt_reg = 0x1d5c,
295762306a36Sopenharmony_ci	.clkr = {
295862306a36Sopenharmony_ci		.enable_reg = 0x1d5c,
295962306a36Sopenharmony_ci		.enable_mask = BIT(0),
296062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
296162306a36Sopenharmony_ci			.name = "gcc_ufs_rx_symbol_0_clk",
296262306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
296362306a36Sopenharmony_ci				.fw_name = "ufs_rx_symbol_0_clk_src", .name = "ufs_rx_symbol_0_clk_src",
296462306a36Sopenharmony_ci			},
296562306a36Sopenharmony_ci			.num_parents = 1,
296662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
296762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
296862306a36Sopenharmony_ci		},
296962306a36Sopenharmony_ci	},
297062306a36Sopenharmony_ci};
297162306a36Sopenharmony_ci
297262306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_rx_symbol_1_clk = {
297362306a36Sopenharmony_ci	.halt_reg = 0x1d60,
297462306a36Sopenharmony_ci	.clkr = {
297562306a36Sopenharmony_ci		.enable_reg = 0x1d60,
297662306a36Sopenharmony_ci		.enable_mask = BIT(0),
297762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
297862306a36Sopenharmony_ci			.name = "gcc_ufs_rx_symbol_1_clk",
297962306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
298062306a36Sopenharmony_ci				.fw_name = "ufs_rx_symbol_1_clk_src", .name = "ufs_rx_symbol_1_clk_src",
298162306a36Sopenharmony_ci			},
298262306a36Sopenharmony_ci			.num_parents = 1,
298362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
298462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
298562306a36Sopenharmony_ci		},
298662306a36Sopenharmony_ci	},
298762306a36Sopenharmony_ci};
298862306a36Sopenharmony_ci
298962306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_tx_cfg_clk = {
299062306a36Sopenharmony_ci	.halt_reg = 0x1d4c,
299162306a36Sopenharmony_ci	.clkr = {
299262306a36Sopenharmony_ci		.enable_reg = 0x1d4c,
299362306a36Sopenharmony_ci		.enable_mask = BIT(0),
299462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
299562306a36Sopenharmony_ci			.name = "gcc_ufs_tx_cfg_clk",
299662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
299762306a36Sopenharmony_ci				&ufs_axi_clk_src.clkr.hw,
299862306a36Sopenharmony_ci			},
299962306a36Sopenharmony_ci			.num_parents = 1,
300062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
300162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
300262306a36Sopenharmony_ci		},
300362306a36Sopenharmony_ci	},
300462306a36Sopenharmony_ci};
300562306a36Sopenharmony_ci
300662306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_tx_symbol_0_clk = {
300762306a36Sopenharmony_ci	.halt_reg = 0x1d54,
300862306a36Sopenharmony_ci	.clkr = {
300962306a36Sopenharmony_ci		.enable_reg = 0x1d54,
301062306a36Sopenharmony_ci		.enable_mask = BIT(0),
301162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
301262306a36Sopenharmony_ci			.name = "gcc_ufs_tx_symbol_0_clk",
301362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
301462306a36Sopenharmony_ci				.fw_name = "ufs_tx_symbol_0_clk_src", .name = "ufs_tx_symbol_0_clk_src",
301562306a36Sopenharmony_ci			},
301662306a36Sopenharmony_ci			.num_parents = 1,
301762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
301862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
301962306a36Sopenharmony_ci		},
302062306a36Sopenharmony_ci	},
302162306a36Sopenharmony_ci};
302262306a36Sopenharmony_ci
302362306a36Sopenharmony_cistatic struct clk_branch gcc_ufs_tx_symbol_1_clk = {
302462306a36Sopenharmony_ci	.halt_reg = 0x1d58,
302562306a36Sopenharmony_ci	.clkr = {
302662306a36Sopenharmony_ci		.enable_reg = 0x1d58,
302762306a36Sopenharmony_ci		.enable_mask = BIT(0),
302862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
302962306a36Sopenharmony_ci			.name = "gcc_ufs_tx_symbol_1_clk",
303062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
303162306a36Sopenharmony_ci				.fw_name = "ufs_tx_symbol_1_clk_src", .name = "ufs_tx_symbol_1_clk_src",
303262306a36Sopenharmony_ci			},
303362306a36Sopenharmony_ci			.num_parents = 1,
303462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
303562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
303662306a36Sopenharmony_ci		},
303762306a36Sopenharmony_ci	},
303862306a36Sopenharmony_ci};
303962306a36Sopenharmony_ci
304062306a36Sopenharmony_cistatic struct clk_branch gcc_usb2a_phy_sleep_clk = {
304162306a36Sopenharmony_ci	.halt_reg = 0x04ac,
304262306a36Sopenharmony_ci	.clkr = {
304362306a36Sopenharmony_ci		.enable_reg = 0x04ac,
304462306a36Sopenharmony_ci		.enable_mask = BIT(0),
304562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
304662306a36Sopenharmony_ci			.name = "gcc_usb2a_phy_sleep_clk",
304762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
304862306a36Sopenharmony_ci				.fw_name = "sleep_clk", .name = "sleep_clk",
304962306a36Sopenharmony_ci			},
305062306a36Sopenharmony_ci			.num_parents = 1,
305162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
305262306a36Sopenharmony_ci		},
305362306a36Sopenharmony_ci	},
305462306a36Sopenharmony_ci};
305562306a36Sopenharmony_ci
305662306a36Sopenharmony_cistatic struct clk_branch gcc_usb2b_phy_sleep_clk = {
305762306a36Sopenharmony_ci	.halt_reg = 0x04b4,
305862306a36Sopenharmony_ci	.clkr = {
305962306a36Sopenharmony_ci		.enable_reg = 0x04b4,
306062306a36Sopenharmony_ci		.enable_mask = BIT(0),
306162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
306262306a36Sopenharmony_ci			.name = "gcc_usb2b_phy_sleep_clk",
306362306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
306462306a36Sopenharmony_ci				.fw_name = "sleep_clk", .name = "sleep_clk",
306562306a36Sopenharmony_ci			},
306662306a36Sopenharmony_ci			.num_parents = 1,
306762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
306862306a36Sopenharmony_ci		},
306962306a36Sopenharmony_ci	},
307062306a36Sopenharmony_ci};
307162306a36Sopenharmony_ci
307262306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_master_clk = {
307362306a36Sopenharmony_ci	.halt_reg = 0x03c8,
307462306a36Sopenharmony_ci	.clkr = {
307562306a36Sopenharmony_ci		.enable_reg = 0x03c8,
307662306a36Sopenharmony_ci		.enable_mask = BIT(0),
307762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
307862306a36Sopenharmony_ci			.name = "gcc_usb30_master_clk",
307962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
308062306a36Sopenharmony_ci				&usb30_master_clk_src.clkr.hw,
308162306a36Sopenharmony_ci			},
308262306a36Sopenharmony_ci			.num_parents = 1,
308362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
308462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
308562306a36Sopenharmony_ci		},
308662306a36Sopenharmony_ci	},
308762306a36Sopenharmony_ci};
308862306a36Sopenharmony_ci
308962306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sec_master_clk = {
309062306a36Sopenharmony_ci	.halt_reg = 0x1bc8,
309162306a36Sopenharmony_ci	.clkr = {
309262306a36Sopenharmony_ci		.enable_reg = 0x1bc8,
309362306a36Sopenharmony_ci		.enable_mask = BIT(0),
309462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
309562306a36Sopenharmony_ci			.name = "gcc_usb30_sec_master_clk",
309662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
309762306a36Sopenharmony_ci				&usb30_sec_master_clk_src.clkr.hw,
309862306a36Sopenharmony_ci			},
309962306a36Sopenharmony_ci			.num_parents = 1,
310062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
310162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
310262306a36Sopenharmony_ci		},
310362306a36Sopenharmony_ci	},
310462306a36Sopenharmony_ci};
310562306a36Sopenharmony_ci
310662306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_mock_utmi_clk = {
310762306a36Sopenharmony_ci	.halt_reg = 0x03d0,
310862306a36Sopenharmony_ci	.clkr = {
310962306a36Sopenharmony_ci		.enable_reg = 0x03d0,
311062306a36Sopenharmony_ci		.enable_mask = BIT(0),
311162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
311262306a36Sopenharmony_ci			.name = "gcc_usb30_mock_utmi_clk",
311362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
311462306a36Sopenharmony_ci				&usb30_mock_utmi_clk_src.clkr.hw,
311562306a36Sopenharmony_ci			},
311662306a36Sopenharmony_ci			.num_parents = 1,
311762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
311862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
311962306a36Sopenharmony_ci		},
312062306a36Sopenharmony_ci	},
312162306a36Sopenharmony_ci};
312262306a36Sopenharmony_ci
312362306a36Sopenharmony_cistatic struct clk_branch gcc_usb30_sleep_clk = {
312462306a36Sopenharmony_ci	.halt_reg = 0x03cc,
312562306a36Sopenharmony_ci	.clkr = {
312662306a36Sopenharmony_ci		.enable_reg = 0x03cc,
312762306a36Sopenharmony_ci		.enable_mask = BIT(0),
312862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
312962306a36Sopenharmony_ci			.name = "gcc_usb30_sleep_clk",
313062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
313162306a36Sopenharmony_ci				.fw_name = "sleep_clk", .name = "sleep_clk",
313262306a36Sopenharmony_ci			},
313362306a36Sopenharmony_ci			.num_parents = 1,
313462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
313562306a36Sopenharmony_ci		},
313662306a36Sopenharmony_ci	},
313762306a36Sopenharmony_ci};
313862306a36Sopenharmony_ci
313962306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_ahb_clk = {
314062306a36Sopenharmony_ci	.halt_reg = 0x0488,
314162306a36Sopenharmony_ci	.clkr = {
314262306a36Sopenharmony_ci		.enable_reg = 0x0488,
314362306a36Sopenharmony_ci		.enable_mask = BIT(0),
314462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
314562306a36Sopenharmony_ci			.name = "gcc_usb_hs_ahb_clk",
314662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
314762306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
314862306a36Sopenharmony_ci			},
314962306a36Sopenharmony_ci			.num_parents = 1,
315062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
315162306a36Sopenharmony_ci		},
315262306a36Sopenharmony_ci	},
315362306a36Sopenharmony_ci};
315462306a36Sopenharmony_ci
315562306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_inactivity_timers_clk = {
315662306a36Sopenharmony_ci	.halt_reg = 0x048c,
315762306a36Sopenharmony_ci	.clkr = {
315862306a36Sopenharmony_ci		.enable_reg = 0x048c,
315962306a36Sopenharmony_ci		.enable_mask = BIT(0),
316062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
316162306a36Sopenharmony_ci			.name = "gcc_usb_hs_inactivity_timers_clk",
316262306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
316362306a36Sopenharmony_ci				.fw_name = "sleep_clk", .name = "sleep_clk",
316462306a36Sopenharmony_ci			},
316562306a36Sopenharmony_ci			.num_parents = 1,
316662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
316762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
316862306a36Sopenharmony_ci		},
316962306a36Sopenharmony_ci	},
317062306a36Sopenharmony_ci};
317162306a36Sopenharmony_ci
317262306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hs_system_clk = {
317362306a36Sopenharmony_ci	.halt_reg = 0x0484,
317462306a36Sopenharmony_ci	.clkr = {
317562306a36Sopenharmony_ci		.enable_reg = 0x0484,
317662306a36Sopenharmony_ci		.enable_mask = BIT(0),
317762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
317862306a36Sopenharmony_ci			.name = "gcc_usb_hs_system_clk",
317962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
318062306a36Sopenharmony_ci				&usb_hs_system_clk_src.clkr.hw,
318162306a36Sopenharmony_ci			},
318262306a36Sopenharmony_ci			.num_parents = 1,
318362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
318462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
318562306a36Sopenharmony_ci		},
318662306a36Sopenharmony_ci	},
318762306a36Sopenharmony_ci};
318862306a36Sopenharmony_ci
318962306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hsic_ahb_clk = {
319062306a36Sopenharmony_ci	.halt_reg = 0x0408,
319162306a36Sopenharmony_ci	.clkr = {
319262306a36Sopenharmony_ci		.enable_reg = 0x0408,
319362306a36Sopenharmony_ci		.enable_mask = BIT(0),
319462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
319562306a36Sopenharmony_ci			.name = "gcc_usb_hsic_ahb_clk",
319662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
319762306a36Sopenharmony_ci				&periph_noc_clk_src.clkr.hw,
319862306a36Sopenharmony_ci			},
319962306a36Sopenharmony_ci			.num_parents = 1,
320062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
320162306a36Sopenharmony_ci		},
320262306a36Sopenharmony_ci	},
320362306a36Sopenharmony_ci};
320462306a36Sopenharmony_ci
320562306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hsic_clk = {
320662306a36Sopenharmony_ci	.halt_reg = 0x0410,
320762306a36Sopenharmony_ci	.clkr = {
320862306a36Sopenharmony_ci		.enable_reg = 0x0410,
320962306a36Sopenharmony_ci		.enable_mask = BIT(0),
321062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
321162306a36Sopenharmony_ci			.name = "gcc_usb_hsic_clk",
321262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
321362306a36Sopenharmony_ci				&usb_hsic_clk_src.clkr.hw,
321462306a36Sopenharmony_ci			},
321562306a36Sopenharmony_ci			.num_parents = 1,
321662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
321762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
321862306a36Sopenharmony_ci		},
321962306a36Sopenharmony_ci	},
322062306a36Sopenharmony_ci};
322162306a36Sopenharmony_ci
322262306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hsic_io_cal_clk = {
322362306a36Sopenharmony_ci	.halt_reg = 0x0414,
322462306a36Sopenharmony_ci	.clkr = {
322562306a36Sopenharmony_ci		.enable_reg = 0x0414,
322662306a36Sopenharmony_ci		.enable_mask = BIT(0),
322762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
322862306a36Sopenharmony_ci			.name = "gcc_usb_hsic_io_cal_clk",
322962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
323062306a36Sopenharmony_ci				&usb_hsic_io_cal_clk_src.clkr.hw,
323162306a36Sopenharmony_ci			},
323262306a36Sopenharmony_ci			.num_parents = 1,
323362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
323462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
323562306a36Sopenharmony_ci		},
323662306a36Sopenharmony_ci	},
323762306a36Sopenharmony_ci};
323862306a36Sopenharmony_ci
323962306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hsic_io_cal_sleep_clk = {
324062306a36Sopenharmony_ci	.halt_reg = 0x0418,
324162306a36Sopenharmony_ci	.clkr = {
324262306a36Sopenharmony_ci		.enable_reg = 0x0418,
324362306a36Sopenharmony_ci		.enable_mask = BIT(0),
324462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
324562306a36Sopenharmony_ci			.name = "gcc_usb_hsic_io_cal_sleep_clk",
324662306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
324762306a36Sopenharmony_ci				.fw_name = "sleep_clk", .name = "sleep_clk",
324862306a36Sopenharmony_ci			},
324962306a36Sopenharmony_ci			.num_parents = 1,
325062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
325162306a36Sopenharmony_ci		},
325262306a36Sopenharmony_ci	},
325362306a36Sopenharmony_ci};
325462306a36Sopenharmony_ci
325562306a36Sopenharmony_cistatic struct clk_branch gcc_usb_hsic_system_clk = {
325662306a36Sopenharmony_ci	.halt_reg = 0x040c,
325762306a36Sopenharmony_ci	.clkr = {
325862306a36Sopenharmony_ci		.enable_reg = 0x040c,
325962306a36Sopenharmony_ci		.enable_mask = BIT(0),
326062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
326162306a36Sopenharmony_ci			.name = "gcc_usb_hsic_system_clk",
326262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
326362306a36Sopenharmony_ci				&usb_hsic_system_clk_src.clkr.hw,
326462306a36Sopenharmony_ci			},
326562306a36Sopenharmony_ci			.num_parents = 1,
326662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
326762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
326862306a36Sopenharmony_ci		},
326962306a36Sopenharmony_ci	},
327062306a36Sopenharmony_ci};
327162306a36Sopenharmony_ci
327262306a36Sopenharmony_cistatic struct gdsc usb_hs_hsic_gdsc = {
327362306a36Sopenharmony_ci	.gdscr = 0x404,
327462306a36Sopenharmony_ci	.pd = {
327562306a36Sopenharmony_ci		.name = "usb_hs_hsic",
327662306a36Sopenharmony_ci	},
327762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
327862306a36Sopenharmony_ci};
327962306a36Sopenharmony_ci
328062306a36Sopenharmony_cistatic struct gdsc pcie0_gdsc = {
328162306a36Sopenharmony_ci	.gdscr = 0x1ac4,
328262306a36Sopenharmony_ci	.pd = {
328362306a36Sopenharmony_ci		.name = "pcie0",
328462306a36Sopenharmony_ci	},
328562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
328662306a36Sopenharmony_ci};
328762306a36Sopenharmony_ci
328862306a36Sopenharmony_cistatic struct gdsc pcie1_gdsc = {
328962306a36Sopenharmony_ci	.gdscr = 0x1b44,
329062306a36Sopenharmony_ci	.pd = {
329162306a36Sopenharmony_ci		.name = "pcie1",
329262306a36Sopenharmony_ci	},
329362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
329462306a36Sopenharmony_ci};
329562306a36Sopenharmony_ci
329662306a36Sopenharmony_cistatic struct gdsc usb30_gdsc = {
329762306a36Sopenharmony_ci	.gdscr = 0x1e84,
329862306a36Sopenharmony_ci	.pd = {
329962306a36Sopenharmony_ci		.name = "usb30",
330062306a36Sopenharmony_ci	},
330162306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
330262306a36Sopenharmony_ci};
330362306a36Sopenharmony_ci
330462306a36Sopenharmony_cistatic struct clk_regmap *gcc_apq8084_clocks[] = {
330562306a36Sopenharmony_ci	[GPLL0] = &gpll0.clkr,
330662306a36Sopenharmony_ci	[GPLL0_VOTE] = &gpll0_vote,
330762306a36Sopenharmony_ci	[GPLL1] = &gpll1.clkr,
330862306a36Sopenharmony_ci	[GPLL1_VOTE] = &gpll1_vote,
330962306a36Sopenharmony_ci	[GPLL4] = &gpll4.clkr,
331062306a36Sopenharmony_ci	[GPLL4_VOTE] = &gpll4_vote,
331162306a36Sopenharmony_ci	[CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
331262306a36Sopenharmony_ci	[PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
331362306a36Sopenharmony_ci	[SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
331462306a36Sopenharmony_ci	[UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
331562306a36Sopenharmony_ci	[USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
331662306a36Sopenharmony_ci	[USB30_SEC_MASTER_CLK_SRC] = &usb30_sec_master_clk_src.clkr,
331762306a36Sopenharmony_ci	[USB_HSIC_AHB_CLK_SRC] = &usb_hsic_ahb_clk_src.clkr,
331862306a36Sopenharmony_ci	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
331962306a36Sopenharmony_ci	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
332062306a36Sopenharmony_ci	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
332162306a36Sopenharmony_ci	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
332262306a36Sopenharmony_ci	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
332362306a36Sopenharmony_ci	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
332462306a36Sopenharmony_ci	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
332562306a36Sopenharmony_ci	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
332662306a36Sopenharmony_ci	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
332762306a36Sopenharmony_ci	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
332862306a36Sopenharmony_ci	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
332962306a36Sopenharmony_ci	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
333062306a36Sopenharmony_ci	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
333162306a36Sopenharmony_ci	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
333262306a36Sopenharmony_ci	[BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
333362306a36Sopenharmony_ci	[BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
333462306a36Sopenharmony_ci	[BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
333562306a36Sopenharmony_ci	[BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
333662306a36Sopenharmony_ci	[BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
333762306a36Sopenharmony_ci	[BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
333862306a36Sopenharmony_ci	[BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
333962306a36Sopenharmony_ci	[BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
334062306a36Sopenharmony_ci	[BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
334162306a36Sopenharmony_ci	[BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
334262306a36Sopenharmony_ci	[BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
334362306a36Sopenharmony_ci	[BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
334462306a36Sopenharmony_ci	[BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
334562306a36Sopenharmony_ci	[BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
334662306a36Sopenharmony_ci	[BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
334762306a36Sopenharmony_ci	[BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
334862306a36Sopenharmony_ci	[BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
334962306a36Sopenharmony_ci	[BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
335062306a36Sopenharmony_ci	[BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
335162306a36Sopenharmony_ci	[BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
335262306a36Sopenharmony_ci	[BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
335362306a36Sopenharmony_ci	[BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
335462306a36Sopenharmony_ci	[CE1_CLK_SRC] = &ce1_clk_src.clkr,
335562306a36Sopenharmony_ci	[CE2_CLK_SRC] = &ce2_clk_src.clkr,
335662306a36Sopenharmony_ci	[CE3_CLK_SRC] = &ce3_clk_src.clkr,
335762306a36Sopenharmony_ci	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
335862306a36Sopenharmony_ci	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
335962306a36Sopenharmony_ci	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
336062306a36Sopenharmony_ci	[PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
336162306a36Sopenharmony_ci	[PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
336262306a36Sopenharmony_ci	[PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
336362306a36Sopenharmony_ci	[PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
336462306a36Sopenharmony_ci	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
336562306a36Sopenharmony_ci	[SATA_ASIC0_CLK_SRC] = &sata_asic0_clk_src.clkr,
336662306a36Sopenharmony_ci	[SATA_PMALIVE_CLK_SRC] = &sata_pmalive_clk_src.clkr,
336762306a36Sopenharmony_ci	[SATA_RX_CLK_SRC] = &sata_rx_clk_src.clkr,
336862306a36Sopenharmony_ci	[SATA_RX_OOB_CLK_SRC] = &sata_rx_oob_clk_src.clkr,
336962306a36Sopenharmony_ci	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
337062306a36Sopenharmony_ci	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
337162306a36Sopenharmony_ci	[SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
337262306a36Sopenharmony_ci	[SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
337362306a36Sopenharmony_ci	[TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
337462306a36Sopenharmony_ci	[USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
337562306a36Sopenharmony_ci	[USB30_SEC_MOCK_UTMI_CLK_SRC] = &usb30_sec_mock_utmi_clk_src.clkr,
337662306a36Sopenharmony_ci	[USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
337762306a36Sopenharmony_ci	[USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
337862306a36Sopenharmony_ci	[USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
337962306a36Sopenharmony_ci	[USB_HSIC_MOCK_UTMI_CLK_SRC] = &usb_hsic_mock_utmi_clk_src.clkr,
338062306a36Sopenharmony_ci	[USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
338162306a36Sopenharmony_ci	[GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
338262306a36Sopenharmony_ci	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
338362306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
338462306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
338562306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
338662306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
338762306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
338862306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
338962306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
339062306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
339162306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
339262306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
339362306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
339462306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
339562306a36Sopenharmony_ci	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
339662306a36Sopenharmony_ci	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
339762306a36Sopenharmony_ci	[GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
339862306a36Sopenharmony_ci	[GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
339962306a36Sopenharmony_ci	[GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
340062306a36Sopenharmony_ci	[GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
340162306a36Sopenharmony_ci	[GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
340262306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
340362306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
340462306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
340562306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
340662306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
340762306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
340862306a36Sopenharmony_ci	[GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
340962306a36Sopenharmony_ci	[GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
341062306a36Sopenharmony_ci	[GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
341162306a36Sopenharmony_ci	[GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
341262306a36Sopenharmony_ci	[GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
341362306a36Sopenharmony_ci	[GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
341462306a36Sopenharmony_ci	[GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
341562306a36Sopenharmony_ci	[GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
341662306a36Sopenharmony_ci	[GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
341762306a36Sopenharmony_ci	[GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
341862306a36Sopenharmony_ci	[GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
341962306a36Sopenharmony_ci	[GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
342062306a36Sopenharmony_ci	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
342162306a36Sopenharmony_ci	[GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
342262306a36Sopenharmony_ci	[GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
342362306a36Sopenharmony_ci	[GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
342462306a36Sopenharmony_ci	[GCC_CE2_AHB_CLK] = &gcc_ce2_ahb_clk.clkr,
342562306a36Sopenharmony_ci	[GCC_CE2_AXI_CLK] = &gcc_ce2_axi_clk.clkr,
342662306a36Sopenharmony_ci	[GCC_CE2_CLK] = &gcc_ce2_clk.clkr,
342762306a36Sopenharmony_ci	[GCC_CE3_AHB_CLK] = &gcc_ce3_ahb_clk.clkr,
342862306a36Sopenharmony_ci	[GCC_CE3_AXI_CLK] = &gcc_ce3_axi_clk.clkr,
342962306a36Sopenharmony_ci	[GCC_CE3_CLK] = &gcc_ce3_clk.clkr,
343062306a36Sopenharmony_ci	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
343162306a36Sopenharmony_ci	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
343262306a36Sopenharmony_ci	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
343362306a36Sopenharmony_ci	[GCC_OCMEM_NOC_CFG_AHB_CLK] = &gcc_ocmem_noc_cfg_ahb_clk.clkr,
343462306a36Sopenharmony_ci	[GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
343562306a36Sopenharmony_ci	[GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
343662306a36Sopenharmony_ci	[GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
343762306a36Sopenharmony_ci	[GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
343862306a36Sopenharmony_ci	[GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
343962306a36Sopenharmony_ci	[GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
344062306a36Sopenharmony_ci	[GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
344162306a36Sopenharmony_ci	[GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
344262306a36Sopenharmony_ci	[GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
344362306a36Sopenharmony_ci	[GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
344462306a36Sopenharmony_ci	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
344562306a36Sopenharmony_ci	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
344662306a36Sopenharmony_ci	[GCC_PERIPH_NOC_USB_HSIC_AHB_CLK] = &gcc_periph_noc_usb_hsic_ahb_clk.clkr,
344762306a36Sopenharmony_ci	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
344862306a36Sopenharmony_ci	[GCC_SATA_ASIC0_CLK] = &gcc_sata_asic0_clk.clkr,
344962306a36Sopenharmony_ci	[GCC_SATA_AXI_CLK] = &gcc_sata_axi_clk.clkr,
345062306a36Sopenharmony_ci	[GCC_SATA_CFG_AHB_CLK] = &gcc_sata_cfg_ahb_clk.clkr,
345162306a36Sopenharmony_ci	[GCC_SATA_PMALIVE_CLK] = &gcc_sata_pmalive_clk.clkr,
345262306a36Sopenharmony_ci	[GCC_SATA_RX_CLK] = &gcc_sata_rx_clk.clkr,
345362306a36Sopenharmony_ci	[GCC_SATA_RX_OOB_CLK] = &gcc_sata_rx_oob_clk.clkr,
345462306a36Sopenharmony_ci	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
345562306a36Sopenharmony_ci	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
345662306a36Sopenharmony_ci	[GCC_SDCC1_CDCCAL_FF_CLK] = &gcc_sdcc1_cdccal_ff_clk.clkr,
345762306a36Sopenharmony_ci	[GCC_SDCC1_CDCCAL_SLEEP_CLK] = &gcc_sdcc1_cdccal_sleep_clk.clkr,
345862306a36Sopenharmony_ci	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
345962306a36Sopenharmony_ci	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
346062306a36Sopenharmony_ci	[GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
346162306a36Sopenharmony_ci	[GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
346262306a36Sopenharmony_ci	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
346362306a36Sopenharmony_ci	[GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
346462306a36Sopenharmony_ci	[GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
346562306a36Sopenharmony_ci	[GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
346662306a36Sopenharmony_ci	[GCC_SYS_NOC_USB3_SEC_AXI_CLK] = &gcc_sys_noc_usb3_sec_axi_clk.clkr,
346762306a36Sopenharmony_ci	[GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
346862306a36Sopenharmony_ci	[GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
346962306a36Sopenharmony_ci	[GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
347062306a36Sopenharmony_ci	[GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
347162306a36Sopenharmony_ci	[GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
347262306a36Sopenharmony_ci	[GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
347362306a36Sopenharmony_ci	[GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
347462306a36Sopenharmony_ci	[GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
347562306a36Sopenharmony_ci	[GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
347662306a36Sopenharmony_ci	[GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
347762306a36Sopenharmony_ci	[GCC_UFS_TX_SYMBOL_1_CLK] = &gcc_ufs_tx_symbol_1_clk.clkr,
347862306a36Sopenharmony_ci	[GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
347962306a36Sopenharmony_ci	[GCC_USB2B_PHY_SLEEP_CLK] = &gcc_usb2b_phy_sleep_clk.clkr,
348062306a36Sopenharmony_ci	[GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
348162306a36Sopenharmony_ci	[GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
348262306a36Sopenharmony_ci	[GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
348362306a36Sopenharmony_ci	[GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
348462306a36Sopenharmony_ci	[GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
348562306a36Sopenharmony_ci	[GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
348662306a36Sopenharmony_ci	[GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
348762306a36Sopenharmony_ci	[GCC_USB_HS_INACTIVITY_TIMERS_CLK] = &gcc_usb_hs_inactivity_timers_clk.clkr,
348862306a36Sopenharmony_ci	[GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
348962306a36Sopenharmony_ci	[GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
349062306a36Sopenharmony_ci	[GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
349162306a36Sopenharmony_ci	[GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
349262306a36Sopenharmony_ci	[GCC_USB_HSIC_IO_CAL_SLEEP_CLK] = &gcc_usb_hsic_io_cal_sleep_clk.clkr,
349362306a36Sopenharmony_ci	[GCC_USB_HSIC_MOCK_UTMI_CLK] = &gcc_usb_hsic_mock_utmi_clk.clkr,
349462306a36Sopenharmony_ci	[GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
349562306a36Sopenharmony_ci	[GCC_MMSS_GPLL0_CLK_SRC] = &gcc_mmss_gpll0_clk_src,
349662306a36Sopenharmony_ci};
349762306a36Sopenharmony_ci
349862306a36Sopenharmony_cistatic struct gdsc *gcc_apq8084_gdscs[] = {
349962306a36Sopenharmony_ci	[USB_HS_HSIC_GDSC] = &usb_hs_hsic_gdsc,
350062306a36Sopenharmony_ci	[PCIE0_GDSC] = &pcie0_gdsc,
350162306a36Sopenharmony_ci	[PCIE1_GDSC] = &pcie1_gdsc,
350262306a36Sopenharmony_ci	[USB30_GDSC] = &usb30_gdsc,
350362306a36Sopenharmony_ci};
350462306a36Sopenharmony_ci
350562306a36Sopenharmony_cistatic const struct qcom_reset_map gcc_apq8084_resets[] = {
350662306a36Sopenharmony_ci	[GCC_SYSTEM_NOC_BCR] = { 0x0100 },
350762306a36Sopenharmony_ci	[GCC_CONFIG_NOC_BCR] = { 0x0140 },
350862306a36Sopenharmony_ci	[GCC_PERIPH_NOC_BCR] = { 0x0180 },
350962306a36Sopenharmony_ci	[GCC_IMEM_BCR] = { 0x0200 },
351062306a36Sopenharmony_ci	[GCC_MMSS_BCR] = { 0x0240 },
351162306a36Sopenharmony_ci	[GCC_QDSS_BCR] = { 0x0300 },
351262306a36Sopenharmony_ci	[GCC_USB_30_BCR] = { 0x03c0 },
351362306a36Sopenharmony_ci	[GCC_USB3_PHY_BCR] = { 0x03fc },
351462306a36Sopenharmony_ci	[GCC_USB_HS_HSIC_BCR] = { 0x0400 },
351562306a36Sopenharmony_ci	[GCC_USB_HS_BCR] = { 0x0480 },
351662306a36Sopenharmony_ci	[GCC_USB2A_PHY_BCR] = { 0x04a8 },
351762306a36Sopenharmony_ci	[GCC_USB2B_PHY_BCR] = { 0x04b0 },
351862306a36Sopenharmony_ci	[GCC_SDCC1_BCR] = { 0x04c0 },
351962306a36Sopenharmony_ci	[GCC_SDCC2_BCR] = { 0x0500 },
352062306a36Sopenharmony_ci	[GCC_SDCC3_BCR] = { 0x0540 },
352162306a36Sopenharmony_ci	[GCC_SDCC4_BCR] = { 0x0580 },
352262306a36Sopenharmony_ci	[GCC_BLSP1_BCR] = { 0x05c0 },
352362306a36Sopenharmony_ci	[GCC_BLSP1_QUP1_BCR] = { 0x0640 },
352462306a36Sopenharmony_ci	[GCC_BLSP1_UART1_BCR] = { 0x0680 },
352562306a36Sopenharmony_ci	[GCC_BLSP1_QUP2_BCR] = { 0x06c0 },
352662306a36Sopenharmony_ci	[GCC_BLSP1_UART2_BCR] = { 0x0700 },
352762306a36Sopenharmony_ci	[GCC_BLSP1_QUP3_BCR] = { 0x0740 },
352862306a36Sopenharmony_ci	[GCC_BLSP1_UART3_BCR] = { 0x0780 },
352962306a36Sopenharmony_ci	[GCC_BLSP1_QUP4_BCR] = { 0x07c0 },
353062306a36Sopenharmony_ci	[GCC_BLSP1_UART4_BCR] = { 0x0800 },
353162306a36Sopenharmony_ci	[GCC_BLSP1_QUP5_BCR] = { 0x0840 },
353262306a36Sopenharmony_ci	[GCC_BLSP1_UART5_BCR] = { 0x0880 },
353362306a36Sopenharmony_ci	[GCC_BLSP1_QUP6_BCR] = { 0x08c0 },
353462306a36Sopenharmony_ci	[GCC_BLSP1_UART6_BCR] = { 0x0900 },
353562306a36Sopenharmony_ci	[GCC_BLSP2_BCR] = { 0x0940 },
353662306a36Sopenharmony_ci	[GCC_BLSP2_QUP1_BCR] = { 0x0980 },
353762306a36Sopenharmony_ci	[GCC_BLSP2_UART1_BCR] = { 0x09c0 },
353862306a36Sopenharmony_ci	[GCC_BLSP2_QUP2_BCR] = { 0x0a00 },
353962306a36Sopenharmony_ci	[GCC_BLSP2_UART2_BCR] = { 0x0a40 },
354062306a36Sopenharmony_ci	[GCC_BLSP2_QUP3_BCR] = { 0x0a80 },
354162306a36Sopenharmony_ci	[GCC_BLSP2_UART3_BCR] = { 0x0ac0 },
354262306a36Sopenharmony_ci	[GCC_BLSP2_QUP4_BCR] = { 0x0b00 },
354362306a36Sopenharmony_ci	[GCC_BLSP2_UART4_BCR] = { 0x0b40 },
354462306a36Sopenharmony_ci	[GCC_BLSP2_QUP5_BCR] = { 0x0b80 },
354562306a36Sopenharmony_ci	[GCC_BLSP2_UART5_BCR] = { 0x0bc0 },
354662306a36Sopenharmony_ci	[GCC_BLSP2_QUP6_BCR] = { 0x0c00 },
354762306a36Sopenharmony_ci	[GCC_BLSP2_UART6_BCR] = { 0x0c40 },
354862306a36Sopenharmony_ci	[GCC_PDM_BCR] = { 0x0cc0 },
354962306a36Sopenharmony_ci	[GCC_PRNG_BCR] = { 0x0d00 },
355062306a36Sopenharmony_ci	[GCC_BAM_DMA_BCR] = { 0x0d40 },
355162306a36Sopenharmony_ci	[GCC_TSIF_BCR] = { 0x0d80 },
355262306a36Sopenharmony_ci	[GCC_TCSR_BCR] = { 0x0dc0 },
355362306a36Sopenharmony_ci	[GCC_BOOT_ROM_BCR] = { 0x0e00 },
355462306a36Sopenharmony_ci	[GCC_MSG_RAM_BCR] = { 0x0e40 },
355562306a36Sopenharmony_ci	[GCC_TLMM_BCR] = { 0x0e80 },
355662306a36Sopenharmony_ci	[GCC_MPM_BCR] = { 0x0ec0 },
355762306a36Sopenharmony_ci	[GCC_MPM_AHB_RESET] = { 0x0ec4, 1 },
355862306a36Sopenharmony_ci	[GCC_MPM_NON_AHB_RESET] = { 0x0ec4, 2 },
355962306a36Sopenharmony_ci	[GCC_SEC_CTRL_BCR] = { 0x0f40 },
356062306a36Sopenharmony_ci	[GCC_SPMI_BCR] = { 0x0fc0 },
356162306a36Sopenharmony_ci	[GCC_SPDM_BCR] = { 0x1000 },
356262306a36Sopenharmony_ci	[GCC_CE1_BCR] = { 0x1040 },
356362306a36Sopenharmony_ci	[GCC_CE2_BCR] = { 0x1080 },
356462306a36Sopenharmony_ci	[GCC_BIMC_BCR] = { 0x1100 },
356562306a36Sopenharmony_ci	[GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x1240 },
356662306a36Sopenharmony_ci	[GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x1248 },
356762306a36Sopenharmony_ci	[GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x1280 },
356862306a36Sopenharmony_ci	[GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x1288 },
356962306a36Sopenharmony_ci	[GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x1290 },
357062306a36Sopenharmony_ci	[GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x1298 },
357162306a36Sopenharmony_ci	[GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x12a0 },
357262306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x12c0 },
357362306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x12c8 },
357462306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x12d0 },
357562306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x12d8 },
357662306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x12e0 },
357762306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x12e8 },
357862306a36Sopenharmony_ci	[GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x12f0 },
357962306a36Sopenharmony_ci	[GCC_DEHR_BCR] = { 0x1300 },
358062306a36Sopenharmony_ci	[GCC_RBCPR_BCR] = { 0x1380 },
358162306a36Sopenharmony_ci	[GCC_MSS_RESTART] = { 0x1680 },
358262306a36Sopenharmony_ci	[GCC_LPASS_RESTART] = { 0x16c0 },
358362306a36Sopenharmony_ci	[GCC_WCSS_RESTART] = { 0x1700 },
358462306a36Sopenharmony_ci	[GCC_VENUS_RESTART] = { 0x1740 },
358562306a36Sopenharmony_ci	[GCC_COPSS_SMMU_BCR] = { 0x1a40 },
358662306a36Sopenharmony_ci	[GCC_SPSS_BCR] = { 0x1a80 },
358762306a36Sopenharmony_ci	[GCC_PCIE_0_BCR] = { 0x1ac0 },
358862306a36Sopenharmony_ci	[GCC_PCIE_0_PHY_BCR] = { 0x1b00 },
358962306a36Sopenharmony_ci	[GCC_PCIE_1_BCR] = { 0x1b40 },
359062306a36Sopenharmony_ci	[GCC_PCIE_1_PHY_BCR] = { 0x1b80 },
359162306a36Sopenharmony_ci	[GCC_USB_30_SEC_BCR] = { 0x1bc0 },
359262306a36Sopenharmony_ci	[GCC_USB3_SEC_PHY_BCR] = { 0x1bfc },
359362306a36Sopenharmony_ci	[GCC_SATA_BCR] = { 0x1c40 },
359462306a36Sopenharmony_ci	[GCC_CE3_BCR] = { 0x1d00 },
359562306a36Sopenharmony_ci	[GCC_UFS_BCR] = { 0x1d40 },
359662306a36Sopenharmony_ci	[GCC_USB30_PHY_COM_BCR] = { 0x1e80 },
359762306a36Sopenharmony_ci};
359862306a36Sopenharmony_ci
359962306a36Sopenharmony_cistatic const struct regmap_config gcc_apq8084_regmap_config = {
360062306a36Sopenharmony_ci	.reg_bits	= 32,
360162306a36Sopenharmony_ci	.reg_stride	= 4,
360262306a36Sopenharmony_ci	.val_bits	= 32,
360362306a36Sopenharmony_ci	.max_register	= 0x1fc0,
360462306a36Sopenharmony_ci	.fast_io	= true,
360562306a36Sopenharmony_ci};
360662306a36Sopenharmony_ci
360762306a36Sopenharmony_cistatic const struct qcom_cc_desc gcc_apq8084_desc = {
360862306a36Sopenharmony_ci	.config = &gcc_apq8084_regmap_config,
360962306a36Sopenharmony_ci	.clks = gcc_apq8084_clocks,
361062306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(gcc_apq8084_clocks),
361162306a36Sopenharmony_ci	.resets = gcc_apq8084_resets,
361262306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(gcc_apq8084_resets),
361362306a36Sopenharmony_ci	.gdscs = gcc_apq8084_gdscs,
361462306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(gcc_apq8084_gdscs),
361562306a36Sopenharmony_ci};
361662306a36Sopenharmony_ci
361762306a36Sopenharmony_cistatic const struct of_device_id gcc_apq8084_match_table[] = {
361862306a36Sopenharmony_ci	{ .compatible = "qcom,gcc-apq8084" },
361962306a36Sopenharmony_ci	{ }
362062306a36Sopenharmony_ci};
362162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gcc_apq8084_match_table);
362262306a36Sopenharmony_ci
362362306a36Sopenharmony_cistatic int gcc_apq8084_probe(struct platform_device *pdev)
362462306a36Sopenharmony_ci{
362562306a36Sopenharmony_ci	int ret;
362662306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
362762306a36Sopenharmony_ci
362862306a36Sopenharmony_ci	ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
362962306a36Sopenharmony_ci	if (ret)
363062306a36Sopenharmony_ci		return ret;
363162306a36Sopenharmony_ci
363262306a36Sopenharmony_ci	ret = qcom_cc_register_sleep_clk(dev);
363362306a36Sopenharmony_ci	if (ret)
363462306a36Sopenharmony_ci		return ret;
363562306a36Sopenharmony_ci
363662306a36Sopenharmony_ci	return qcom_cc_probe(pdev, &gcc_apq8084_desc);
363762306a36Sopenharmony_ci}
363862306a36Sopenharmony_ci
363962306a36Sopenharmony_cistatic struct platform_driver gcc_apq8084_driver = {
364062306a36Sopenharmony_ci	.probe		= gcc_apq8084_probe,
364162306a36Sopenharmony_ci	.driver		= {
364262306a36Sopenharmony_ci		.name	= "gcc-apq8084",
364362306a36Sopenharmony_ci		.of_match_table = gcc_apq8084_match_table,
364462306a36Sopenharmony_ci	},
364562306a36Sopenharmony_ci};
364662306a36Sopenharmony_ci
364762306a36Sopenharmony_cistatic int __init gcc_apq8084_init(void)
364862306a36Sopenharmony_ci{
364962306a36Sopenharmony_ci	return platform_driver_register(&gcc_apq8084_driver);
365062306a36Sopenharmony_ci}
365162306a36Sopenharmony_cicore_initcall(gcc_apq8084_init);
365262306a36Sopenharmony_ci
365362306a36Sopenharmony_cistatic void __exit gcc_apq8084_exit(void)
365462306a36Sopenharmony_ci{
365562306a36Sopenharmony_ci	platform_driver_unregister(&gcc_apq8084_driver);
365662306a36Sopenharmony_ci}
365762306a36Sopenharmony_cimodule_exit(gcc_apq8084_exit);
365862306a36Sopenharmony_ci
365962306a36Sopenharmony_ciMODULE_DESCRIPTION("QCOM GCC APQ8084 Driver");
366062306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
366162306a36Sopenharmony_ciMODULE_ALIAS("platform:gcc-apq8084");
3662