162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2023, Linaro Ltd.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk.h>
862306a36Sopenharmony_ci#include <linux/clk-provider.h>
962306a36Sopenharmony_ci#include <linux/err.h>
1062306a36Sopenharmony_ci#include <linux/kernel.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/platform_device.h>
1462306a36Sopenharmony_ci#include <linux/regmap.h>
1562306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sm8550-dispcc.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#include "common.h"
2062306a36Sopenharmony_ci#include "clk-alpha-pll.h"
2162306a36Sopenharmony_ci#include "clk-branch.h"
2262306a36Sopenharmony_ci#include "clk-pll.h"
2362306a36Sopenharmony_ci#include "clk-rcg.h"
2462306a36Sopenharmony_ci#include "clk-regmap.h"
2562306a36Sopenharmony_ci#include "clk-regmap-divider.h"
2662306a36Sopenharmony_ci#include "clk-regmap-mux.h"
2762306a36Sopenharmony_ci#include "reset.h"
2862306a36Sopenharmony_ci#include "gdsc.h"
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci/* Need to match the order of clocks in DT binding */
3162306a36Sopenharmony_cienum {
3262306a36Sopenharmony_ci	DT_BI_TCXO,
3362306a36Sopenharmony_ci	DT_BI_TCXO_AO,
3462306a36Sopenharmony_ci	DT_AHB_CLK,
3562306a36Sopenharmony_ci	DT_SLEEP_CLK,
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci	DT_DSI0_PHY_PLL_OUT_BYTECLK,
3862306a36Sopenharmony_ci	DT_DSI0_PHY_PLL_OUT_DSICLK,
3962306a36Sopenharmony_ci	DT_DSI1_PHY_PLL_OUT_BYTECLK,
4062306a36Sopenharmony_ci	DT_DSI1_PHY_PLL_OUT_DSICLK,
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci	DT_DP0_PHY_PLL_LINK_CLK,
4362306a36Sopenharmony_ci	DT_DP0_PHY_PLL_VCO_DIV_CLK,
4462306a36Sopenharmony_ci	DT_DP1_PHY_PLL_LINK_CLK,
4562306a36Sopenharmony_ci	DT_DP1_PHY_PLL_VCO_DIV_CLK,
4662306a36Sopenharmony_ci	DT_DP2_PHY_PLL_LINK_CLK,
4762306a36Sopenharmony_ci	DT_DP2_PHY_PLL_VCO_DIV_CLK,
4862306a36Sopenharmony_ci	DT_DP3_PHY_PLL_LINK_CLK,
4962306a36Sopenharmony_ci	DT_DP3_PHY_PLL_VCO_DIV_CLK,
5062306a36Sopenharmony_ci};
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci#define DISP_CC_MISC_CMD	0xF000
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_cienum {
5562306a36Sopenharmony_ci	P_BI_TCXO,
5662306a36Sopenharmony_ci	P_DISP_CC_PLL0_OUT_MAIN,
5762306a36Sopenharmony_ci	P_DISP_CC_PLL1_OUT_EVEN,
5862306a36Sopenharmony_ci	P_DISP_CC_PLL1_OUT_MAIN,
5962306a36Sopenharmony_ci	P_DP0_PHY_PLL_LINK_CLK,
6062306a36Sopenharmony_ci	P_DP0_PHY_PLL_VCO_DIV_CLK,
6162306a36Sopenharmony_ci	P_DP1_PHY_PLL_LINK_CLK,
6262306a36Sopenharmony_ci	P_DP1_PHY_PLL_VCO_DIV_CLK,
6362306a36Sopenharmony_ci	P_DP2_PHY_PLL_LINK_CLK,
6462306a36Sopenharmony_ci	P_DP2_PHY_PLL_VCO_DIV_CLK,
6562306a36Sopenharmony_ci	P_DP3_PHY_PLL_LINK_CLK,
6662306a36Sopenharmony_ci	P_DP3_PHY_PLL_VCO_DIV_CLK,
6762306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_BYTECLK,
6862306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_DSICLK,
6962306a36Sopenharmony_ci	P_DSI1_PHY_PLL_OUT_BYTECLK,
7062306a36Sopenharmony_ci	P_DSI1_PHY_PLL_OUT_DSICLK,
7162306a36Sopenharmony_ci	P_SLEEP_CLK,
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic struct pll_vco lucid_ole_vco[] = {
7562306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
7662306a36Sopenharmony_ci};
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_cistatic const struct alpha_pll_config disp_cc_pll0_config = {
7962306a36Sopenharmony_ci	.l = 0xd,
8062306a36Sopenharmony_ci	.alpha = 0x6492,
8162306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
8262306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00182261,
8362306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x82aa299c,
8462306a36Sopenharmony_ci	.test_ctl_val = 0x00000000,
8562306a36Sopenharmony_ci	.test_ctl_hi_val = 0x00000003,
8662306a36Sopenharmony_ci	.test_ctl_hi1_val = 0x00009000,
8762306a36Sopenharmony_ci	.test_ctl_hi2_val = 0x00000034,
8862306a36Sopenharmony_ci	.user_ctl_val = 0x00000000,
8962306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000005,
9062306a36Sopenharmony_ci};
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_cistatic struct clk_alpha_pll disp_cc_pll0 = {
9362306a36Sopenharmony_ci	.offset = 0x0,
9462306a36Sopenharmony_ci	.vco_table = lucid_ole_vco,
9562306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_ole_vco),
9662306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
9762306a36Sopenharmony_ci	.clkr = {
9862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
9962306a36Sopenharmony_ci			.name = "disp_cc_pll0",
10062306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data) {
10162306a36Sopenharmony_ci				.index = DT_BI_TCXO,
10262306a36Sopenharmony_ci			},
10362306a36Sopenharmony_ci			.num_parents = 1,
10462306a36Sopenharmony_ci			.ops = &clk_alpha_pll_reset_lucid_ole_ops,
10562306a36Sopenharmony_ci		},
10662306a36Sopenharmony_ci	},
10762306a36Sopenharmony_ci};
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_cistatic const struct alpha_pll_config disp_cc_pll1_config = {
11062306a36Sopenharmony_ci	.l = 0x1f,
11162306a36Sopenharmony_ci	.alpha = 0x4000,
11262306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
11362306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00182261,
11462306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x82aa299c,
11562306a36Sopenharmony_ci	.test_ctl_val = 0x00000000,
11662306a36Sopenharmony_ci	.test_ctl_hi_val = 0x00000003,
11762306a36Sopenharmony_ci	.test_ctl_hi1_val = 0x00009000,
11862306a36Sopenharmony_ci	.test_ctl_hi2_val = 0x00000034,
11962306a36Sopenharmony_ci	.user_ctl_val = 0x00000000,
12062306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000005,
12162306a36Sopenharmony_ci};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_cistatic struct clk_alpha_pll disp_cc_pll1 = {
12462306a36Sopenharmony_ci	.offset = 0x1000,
12562306a36Sopenharmony_ci	.vco_table = lucid_ole_vco,
12662306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_ole_vco),
12762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
12862306a36Sopenharmony_ci	.clkr = {
12962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
13062306a36Sopenharmony_ci			.name = "disp_cc_pll1",
13162306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data) {
13262306a36Sopenharmony_ci				.index = DT_BI_TCXO,
13362306a36Sopenharmony_ci			},
13462306a36Sopenharmony_ci			.num_parents = 1,
13562306a36Sopenharmony_ci			.ops = &clk_alpha_pll_reset_lucid_ole_ops,
13662306a36Sopenharmony_ci		},
13762306a36Sopenharmony_ci	},
13862306a36Sopenharmony_ci};
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_0[] = {
14162306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
14262306a36Sopenharmony_ci};
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_0[] = {
14562306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
14662306a36Sopenharmony_ci};
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_0_ao[] = {
14962306a36Sopenharmony_ci	{ .index = DT_BI_TCXO_AO },
15062306a36Sopenharmony_ci};
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_1[] = {
15362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
15462306a36Sopenharmony_ci	{ P_DP3_PHY_PLL_VCO_DIV_CLK, 3 },
15562306a36Sopenharmony_ci	{ P_DP1_PHY_PLL_VCO_DIV_CLK, 4 },
15662306a36Sopenharmony_ci	{ P_DP2_PHY_PLL_VCO_DIV_CLK, 6 },
15762306a36Sopenharmony_ci};
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_1[] = {
16062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
16162306a36Sopenharmony_ci	{ .index = DT_DP3_PHY_PLL_VCO_DIV_CLK },
16262306a36Sopenharmony_ci	{ .index = DT_DP1_PHY_PLL_VCO_DIV_CLK },
16362306a36Sopenharmony_ci	{ .index = DT_DP2_PHY_PLL_VCO_DIV_CLK },
16462306a36Sopenharmony_ci};
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_2[] = {
16762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
16862306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
16962306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_BYTECLK, 2 },
17062306a36Sopenharmony_ci	{ P_DSI1_PHY_PLL_OUT_DSICLK, 3 },
17162306a36Sopenharmony_ci	{ P_DSI1_PHY_PLL_OUT_BYTECLK, 4 },
17262306a36Sopenharmony_ci};
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_2[] = {
17562306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
17662306a36Sopenharmony_ci	{ .index = DT_DSI0_PHY_PLL_OUT_DSICLK },
17762306a36Sopenharmony_ci	{ .index = DT_DSI0_PHY_PLL_OUT_BYTECLK },
17862306a36Sopenharmony_ci	{ .index = DT_DSI1_PHY_PLL_OUT_DSICLK },
17962306a36Sopenharmony_ci	{ .index = DT_DSI1_PHY_PLL_OUT_BYTECLK },
18062306a36Sopenharmony_ci};
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_3[] = {
18362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
18462306a36Sopenharmony_ci	{ P_DP1_PHY_PLL_LINK_CLK, 2 },
18562306a36Sopenharmony_ci	{ P_DP2_PHY_PLL_LINK_CLK, 3 },
18662306a36Sopenharmony_ci	{ P_DP3_PHY_PLL_LINK_CLK, 4 },
18762306a36Sopenharmony_ci};
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_3[] = {
19062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
19162306a36Sopenharmony_ci	{ .index = DT_DP1_PHY_PLL_LINK_CLK },
19262306a36Sopenharmony_ci	{ .index = DT_DP2_PHY_PLL_LINK_CLK },
19362306a36Sopenharmony_ci	{ .index = DT_DP3_PHY_PLL_LINK_CLK },
19462306a36Sopenharmony_ci};
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_4[] = {
19762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
19862306a36Sopenharmony_ci	{ P_DP0_PHY_PLL_LINK_CLK, 1 },
19962306a36Sopenharmony_ci	{ P_DP1_PHY_PLL_VCO_DIV_CLK, 2 },
20062306a36Sopenharmony_ci	{ P_DP3_PHY_PLL_VCO_DIV_CLK, 3 },
20162306a36Sopenharmony_ci	{ P_DP1_PHY_PLL_VCO_DIV_CLK, 4 },
20262306a36Sopenharmony_ci	{ P_DP2_PHY_PLL_VCO_DIV_CLK, 6 },
20362306a36Sopenharmony_ci};
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_4[] = {
20662306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
20762306a36Sopenharmony_ci	{ .index = DT_DP0_PHY_PLL_LINK_CLK },
20862306a36Sopenharmony_ci	{ .index = DT_DP0_PHY_PLL_VCO_DIV_CLK },
20962306a36Sopenharmony_ci	{ .index = DT_DP3_PHY_PLL_VCO_DIV_CLK },
21062306a36Sopenharmony_ci	{ .index = DT_DP1_PHY_PLL_VCO_DIV_CLK },
21162306a36Sopenharmony_ci	{ .index = DT_DP2_PHY_PLL_VCO_DIV_CLK },
21262306a36Sopenharmony_ci};
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_5[] = {
21562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
21662306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_BYTECLK, 4 },
21762306a36Sopenharmony_ci	{ P_DSI1_PHY_PLL_OUT_BYTECLK, 4 },
21862306a36Sopenharmony_ci};
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_5[] = {
22162306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
22262306a36Sopenharmony_ci	{ .index = DT_DSI0_PHY_PLL_OUT_BYTECLK },
22362306a36Sopenharmony_ci	{ .index = DT_DSI1_PHY_PLL_OUT_BYTECLK },
22462306a36Sopenharmony_ci};
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_6[] = {
22762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
22862306a36Sopenharmony_ci	{ P_DISP_CC_PLL1_OUT_MAIN, 4 },
22962306a36Sopenharmony_ci	{ P_DISP_CC_PLL1_OUT_EVEN, 6 },
23062306a36Sopenharmony_ci};
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_6[] = {
23362306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
23462306a36Sopenharmony_ci	{ .hw = &disp_cc_pll1.clkr.hw },
23562306a36Sopenharmony_ci	{ .hw = &disp_cc_pll1.clkr.hw },
23662306a36Sopenharmony_ci};
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_7[] = {
23962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
24062306a36Sopenharmony_ci	{ P_DP0_PHY_PLL_LINK_CLK, 1 },
24162306a36Sopenharmony_ci	{ P_DP1_PHY_PLL_LINK_CLK, 2 },
24262306a36Sopenharmony_ci	{ P_DP2_PHY_PLL_LINK_CLK, 3 },
24362306a36Sopenharmony_ci	{ P_DP3_PHY_PLL_LINK_CLK, 4 },
24462306a36Sopenharmony_ci};
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_7[] = {
24762306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
24862306a36Sopenharmony_ci	{ .index = DT_DP0_PHY_PLL_LINK_CLK },
24962306a36Sopenharmony_ci	{ .index = DT_DP1_PHY_PLL_LINK_CLK },
25062306a36Sopenharmony_ci	{ .index = DT_DP2_PHY_PLL_LINK_CLK },
25162306a36Sopenharmony_ci	{ .index = DT_DP3_PHY_PLL_LINK_CLK },
25262306a36Sopenharmony_ci};
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_8[] = {
25562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
25662306a36Sopenharmony_ci	{ P_DISP_CC_PLL0_OUT_MAIN, 1 },
25762306a36Sopenharmony_ci	{ P_DISP_CC_PLL1_OUT_MAIN, 4 },
25862306a36Sopenharmony_ci	{ P_DISP_CC_PLL1_OUT_EVEN, 6 },
25962306a36Sopenharmony_ci};
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_8[] = {
26262306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
26362306a36Sopenharmony_ci	{ .hw = &disp_cc_pll0.clkr.hw },
26462306a36Sopenharmony_ci	{ .hw = &disp_cc_pll1.clkr.hw },
26562306a36Sopenharmony_ci	{ .hw = &disp_cc_pll1.clkr.hw },
26662306a36Sopenharmony_ci};
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_9[] = {
26962306a36Sopenharmony_ci	{ P_SLEEP_CLK, 0 },
27062306a36Sopenharmony_ci};
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_9[] = {
27362306a36Sopenharmony_ci	{ .index = DT_SLEEP_CLK },
27462306a36Sopenharmony_ci};
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = {
27762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
27862306a36Sopenharmony_ci	F(37500000, P_DISP_CC_PLL1_OUT_MAIN, 16, 0, 0),
27962306a36Sopenharmony_ci	F(75000000, P_DISP_CC_PLL1_OUT_MAIN, 8, 0, 0),
28062306a36Sopenharmony_ci	{ }
28162306a36Sopenharmony_ci};
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_ahb_clk_src = {
28462306a36Sopenharmony_ci	.cmd_rcgr = 0x82e8,
28562306a36Sopenharmony_ci	.mnd_width = 0,
28662306a36Sopenharmony_ci	.hid_width = 5,
28762306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_6,
28862306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src,
28962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
29062306a36Sopenharmony_ci		.name = "disp_cc_mdss_ahb_clk_src",
29162306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_6,
29262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_6),
29362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
29462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
29562306a36Sopenharmony_ci	},
29662306a36Sopenharmony_ci};
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_byte0_clk_src[] = {
29962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
30062306a36Sopenharmony_ci	{ }
30162306a36Sopenharmony_ci};
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
30462306a36Sopenharmony_ci	.cmd_rcgr = 0x8108,
30562306a36Sopenharmony_ci	.mnd_width = 0,
30662306a36Sopenharmony_ci	.hid_width = 5,
30762306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
30862306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
30962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
31062306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_clk_src",
31162306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
31262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
31362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
31462306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
31562306a36Sopenharmony_ci	},
31662306a36Sopenharmony_ci};
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte1_clk_src = {
31962306a36Sopenharmony_ci	.cmd_rcgr = 0x8124,
32062306a36Sopenharmony_ci	.mnd_width = 0,
32162306a36Sopenharmony_ci	.hid_width = 5,
32262306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
32362306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
32462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
32562306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte1_clk_src",
32662306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
32762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
32862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
32962306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
33062306a36Sopenharmony_ci	},
33162306a36Sopenharmony_ci};
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx0_aux_clk_src = {
33462306a36Sopenharmony_ci	.cmd_rcgr = 0x81bc,
33562306a36Sopenharmony_ci	.mnd_width = 0,
33662306a36Sopenharmony_ci	.hid_width = 5,
33762306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
33862306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
33962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
34062306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx0_aux_clk_src",
34162306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
34262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
34362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
34462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
34562306a36Sopenharmony_ci	},
34662306a36Sopenharmony_ci};
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_dptx0_link_clk_src[] = {
34962306a36Sopenharmony_ci	F(162000, P_DP0_PHY_PLL_LINK_CLK, 1, 0, 0),
35062306a36Sopenharmony_ci	F(270000, P_DP0_PHY_PLL_LINK_CLK, 1, 0, 0),
35162306a36Sopenharmony_ci	F(540000, P_DP0_PHY_PLL_LINK_CLK, 1, 0, 0),
35262306a36Sopenharmony_ci	F(810000, P_DP0_PHY_PLL_LINK_CLK, 1, 0, 0),
35362306a36Sopenharmony_ci	{ }
35462306a36Sopenharmony_ci};
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx0_link_clk_src = {
35762306a36Sopenharmony_ci	.cmd_rcgr = 0x8170,
35862306a36Sopenharmony_ci	.mnd_width = 0,
35962306a36Sopenharmony_ci	.hid_width = 5,
36062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_7,
36162306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dptx0_link_clk_src,
36262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
36362306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx0_link_clk_src",
36462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_7,
36562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_7),
36662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
36762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
36862306a36Sopenharmony_ci	},
36962306a36Sopenharmony_ci};
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx0_pixel0_clk_src = {
37262306a36Sopenharmony_ci	.cmd_rcgr = 0x818c,
37362306a36Sopenharmony_ci	.mnd_width = 16,
37462306a36Sopenharmony_ci	.hid_width = 5,
37562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_4,
37662306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
37762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
37862306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx0_pixel0_clk_src",
37962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_4,
38062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
38162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
38262306a36Sopenharmony_ci		.ops = &clk_dp_ops,
38362306a36Sopenharmony_ci	},
38462306a36Sopenharmony_ci};
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx0_pixel1_clk_src = {
38762306a36Sopenharmony_ci	.cmd_rcgr = 0x81a4,
38862306a36Sopenharmony_ci	.mnd_width = 16,
38962306a36Sopenharmony_ci	.hid_width = 5,
39062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_4,
39162306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
39262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
39362306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx0_pixel1_clk_src",
39462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_4,
39562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
39662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
39762306a36Sopenharmony_ci		.ops = &clk_dp_ops,
39862306a36Sopenharmony_ci	},
39962306a36Sopenharmony_ci};
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx1_aux_clk_src = {
40262306a36Sopenharmony_ci	.cmd_rcgr = 0x8220,
40362306a36Sopenharmony_ci	.mnd_width = 0,
40462306a36Sopenharmony_ci	.hid_width = 5,
40562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
40662306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
40762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
40862306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx1_aux_clk_src",
40962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
41062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
41162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
41262306a36Sopenharmony_ci		.ops = &clk_dp_ops,
41362306a36Sopenharmony_ci	},
41462306a36Sopenharmony_ci};
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx1_link_clk_src = {
41762306a36Sopenharmony_ci	.cmd_rcgr = 0x8204,
41862306a36Sopenharmony_ci	.mnd_width = 0,
41962306a36Sopenharmony_ci	.hid_width = 5,
42062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
42162306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dptx0_link_clk_src,
42262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
42362306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx1_link_clk_src",
42462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
42562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
42662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
42762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
42862306a36Sopenharmony_ci	},
42962306a36Sopenharmony_ci};
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx1_pixel0_clk_src = {
43262306a36Sopenharmony_ci	.cmd_rcgr = 0x81d4,
43362306a36Sopenharmony_ci	.mnd_width = 16,
43462306a36Sopenharmony_ci	.hid_width = 5,
43562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
43662306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
43762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
43862306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx1_pixel0_clk_src",
43962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
44062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
44162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
44262306a36Sopenharmony_ci		.ops = &clk_dp_ops,
44362306a36Sopenharmony_ci	},
44462306a36Sopenharmony_ci};
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx1_pixel1_clk_src = {
44762306a36Sopenharmony_ci	.cmd_rcgr = 0x81ec,
44862306a36Sopenharmony_ci	.mnd_width = 16,
44962306a36Sopenharmony_ci	.hid_width = 5,
45062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
45162306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
45262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
45362306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx1_pixel1_clk_src",
45462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
45562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
45662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
45762306a36Sopenharmony_ci		.ops = &clk_dp_ops,
45862306a36Sopenharmony_ci	},
45962306a36Sopenharmony_ci};
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx2_aux_clk_src = {
46262306a36Sopenharmony_ci	.cmd_rcgr = 0x8284,
46362306a36Sopenharmony_ci	.mnd_width = 0,
46462306a36Sopenharmony_ci	.hid_width = 5,
46562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
46662306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
46762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
46862306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx2_aux_clk_src",
46962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
47062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
47162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
47262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
47362306a36Sopenharmony_ci	},
47462306a36Sopenharmony_ci};
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx2_link_clk_src = {
47762306a36Sopenharmony_ci	.cmd_rcgr = 0x8238,
47862306a36Sopenharmony_ci	.mnd_width = 0,
47962306a36Sopenharmony_ci	.hid_width = 5,
48062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
48162306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dptx0_link_clk_src,
48262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
48362306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx2_link_clk_src",
48462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
48562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
48662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
48762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
48862306a36Sopenharmony_ci	},
48962306a36Sopenharmony_ci};
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx2_pixel0_clk_src = {
49262306a36Sopenharmony_ci	.cmd_rcgr = 0x8254,
49362306a36Sopenharmony_ci	.mnd_width = 16,
49462306a36Sopenharmony_ci	.hid_width = 5,
49562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
49662306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
49762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
49862306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx2_pixel0_clk_src",
49962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
50062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
50162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
50262306a36Sopenharmony_ci		.ops = &clk_dp_ops,
50362306a36Sopenharmony_ci	},
50462306a36Sopenharmony_ci};
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx2_pixel1_clk_src = {
50762306a36Sopenharmony_ci	.cmd_rcgr = 0x826c,
50862306a36Sopenharmony_ci	.mnd_width = 16,
50962306a36Sopenharmony_ci	.hid_width = 5,
51062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
51162306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
51262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
51362306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx2_pixel1_clk_src",
51462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
51562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
51662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
51762306a36Sopenharmony_ci		.ops = &clk_dp_ops,
51862306a36Sopenharmony_ci	},
51962306a36Sopenharmony_ci};
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx3_aux_clk_src = {
52262306a36Sopenharmony_ci	.cmd_rcgr = 0x82d0,
52362306a36Sopenharmony_ci	.mnd_width = 0,
52462306a36Sopenharmony_ci	.hid_width = 5,
52562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
52662306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
52762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
52862306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx3_aux_clk_src",
52962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
53062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
53162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
53262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
53362306a36Sopenharmony_ci	},
53462306a36Sopenharmony_ci};
53562306a36Sopenharmony_ci
53662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx3_link_clk_src = {
53762306a36Sopenharmony_ci	.cmd_rcgr = 0x82b4,
53862306a36Sopenharmony_ci	.mnd_width = 0,
53962306a36Sopenharmony_ci	.hid_width = 5,
54062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
54162306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dptx0_link_clk_src,
54262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
54362306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx3_link_clk_src",
54462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
54562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
54662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
54762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
54862306a36Sopenharmony_ci	},
54962306a36Sopenharmony_ci};
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx3_pixel0_clk_src = {
55262306a36Sopenharmony_ci	.cmd_rcgr = 0x829c,
55362306a36Sopenharmony_ci	.mnd_width = 16,
55462306a36Sopenharmony_ci	.hid_width = 5,
55562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
55662306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
55762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
55862306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx3_pixel0_clk_src",
55962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
56062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
56162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
56262306a36Sopenharmony_ci		.ops = &clk_dp_ops,
56362306a36Sopenharmony_ci	},
56462306a36Sopenharmony_ci};
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
56762306a36Sopenharmony_ci	.cmd_rcgr = 0x8140,
56862306a36Sopenharmony_ci	.mnd_width = 0,
56962306a36Sopenharmony_ci	.hid_width = 5,
57062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_5,
57162306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
57262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
57362306a36Sopenharmony_ci		.name = "disp_cc_mdss_esc0_clk_src",
57462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_5,
57562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
57662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
57762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
57862306a36Sopenharmony_ci	},
57962306a36Sopenharmony_ci};
58062306a36Sopenharmony_ci
58162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc1_clk_src = {
58262306a36Sopenharmony_ci	.cmd_rcgr = 0x8158,
58362306a36Sopenharmony_ci	.mnd_width = 0,
58462306a36Sopenharmony_ci	.hid_width = 5,
58562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_5,
58662306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
58762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
58862306a36Sopenharmony_ci		.name = "disp_cc_mdss_esc1_clk_src",
58962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_5,
59062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
59162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
59262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
59362306a36Sopenharmony_ci	},
59462306a36Sopenharmony_ci};
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
59762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
59862306a36Sopenharmony_ci	F(85714286, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
59962306a36Sopenharmony_ci	F(100000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
60062306a36Sopenharmony_ci	F(150000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
60162306a36Sopenharmony_ci	F(172000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
60262306a36Sopenharmony_ci	F(200000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
60362306a36Sopenharmony_ci	F(325000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
60462306a36Sopenharmony_ci	F(375000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
60562306a36Sopenharmony_ci	F(514000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
60662306a36Sopenharmony_ci	{ }
60762306a36Sopenharmony_ci};
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
61062306a36Sopenharmony_ci	.cmd_rcgr = 0x80d8,
61162306a36Sopenharmony_ci	.mnd_width = 0,
61262306a36Sopenharmony_ci	.hid_width = 5,
61362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_8,
61462306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
61562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
61662306a36Sopenharmony_ci		.name = "disp_cc_mdss_mdp_clk_src",
61762306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_8,
61862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_8),
61962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
62062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
62162306a36Sopenharmony_ci	},
62262306a36Sopenharmony_ci};
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
62562306a36Sopenharmony_ci	.cmd_rcgr = 0x80a8,
62662306a36Sopenharmony_ci	.mnd_width = 8,
62762306a36Sopenharmony_ci	.hid_width = 5,
62862306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
62962306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
63062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
63162306a36Sopenharmony_ci		.name = "disp_cc_mdss_pclk0_clk_src",
63262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
63362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
63462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
63562306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
63662306a36Sopenharmony_ci	},
63762306a36Sopenharmony_ci};
63862306a36Sopenharmony_ci
63962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk1_clk_src = {
64062306a36Sopenharmony_ci	.cmd_rcgr = 0x80c0,
64162306a36Sopenharmony_ci	.mnd_width = 8,
64262306a36Sopenharmony_ci	.hid_width = 5,
64362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
64462306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
64562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
64662306a36Sopenharmony_ci		.name = "disp_cc_mdss_pclk1_clk_src",
64762306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
64862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
64962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
65062306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
65162306a36Sopenharmony_ci	},
65262306a36Sopenharmony_ci};
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
65562306a36Sopenharmony_ci	.cmd_rcgr = 0x80f0,
65662306a36Sopenharmony_ci	.mnd_width = 0,
65762306a36Sopenharmony_ci	.hid_width = 5,
65862306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
65962306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
66062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
66162306a36Sopenharmony_ci		.name = "disp_cc_mdss_vsync_clk_src",
66262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
66362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
66462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
66562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
66662306a36Sopenharmony_ci	},
66762306a36Sopenharmony_ci};
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_sleep_clk_src[] = {
67062306a36Sopenharmony_ci	F(32000, P_SLEEP_CLK, 1, 0, 0),
67162306a36Sopenharmony_ci	{ }
67262306a36Sopenharmony_ci};
67362306a36Sopenharmony_ci
67462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_sleep_clk_src = {
67562306a36Sopenharmony_ci	.cmd_rcgr = 0xe05c,
67662306a36Sopenharmony_ci	.mnd_width = 0,
67762306a36Sopenharmony_ci	.hid_width = 5,
67862306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_9,
67962306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_sleep_clk_src,
68062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
68162306a36Sopenharmony_ci		.name = "disp_cc_sleep_clk_src",
68262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_9,
68362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_9),
68462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
68562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
68662306a36Sopenharmony_ci	},
68762306a36Sopenharmony_ci};
68862306a36Sopenharmony_ci
68962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_xo_clk_src = {
69062306a36Sopenharmony_ci	.cmd_rcgr = 0xe03c,
69162306a36Sopenharmony_ci	.mnd_width = 0,
69262306a36Sopenharmony_ci	.hid_width = 5,
69362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
69462306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
69562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
69662306a36Sopenharmony_ci		.name = "disp_cc_xo_clk_src",
69762306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0_ao,
69862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0_ao),
69962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
70062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
70162306a36Sopenharmony_ci	},
70262306a36Sopenharmony_ci};
70362306a36Sopenharmony_ci
70462306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
70562306a36Sopenharmony_ci	.reg = 0x8120,
70662306a36Sopenharmony_ci	.shift = 0,
70762306a36Sopenharmony_ci	.width = 4,
70862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
70962306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_div_clk_src",
71062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
71162306a36Sopenharmony_ci			&disp_cc_mdss_byte0_clk_src.clkr.hw,
71262306a36Sopenharmony_ci		},
71362306a36Sopenharmony_ci		.num_parents = 1,
71462306a36Sopenharmony_ci		.ops = &clk_regmap_div_ops,
71562306a36Sopenharmony_ci	},
71662306a36Sopenharmony_ci};
71762306a36Sopenharmony_ci
71862306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_byte1_div_clk_src = {
71962306a36Sopenharmony_ci	.reg = 0x813c,
72062306a36Sopenharmony_ci	.shift = 0,
72162306a36Sopenharmony_ci	.width = 4,
72262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
72362306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte1_div_clk_src",
72462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
72562306a36Sopenharmony_ci			&disp_cc_mdss_byte1_clk_src.clkr.hw,
72662306a36Sopenharmony_ci		},
72762306a36Sopenharmony_ci		.num_parents = 1,
72862306a36Sopenharmony_ci		.ops = &clk_regmap_div_ops,
72962306a36Sopenharmony_ci	},
73062306a36Sopenharmony_ci};
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_dptx0_link_div_clk_src = {
73362306a36Sopenharmony_ci	.reg = 0x8188,
73462306a36Sopenharmony_ci	.shift = 0,
73562306a36Sopenharmony_ci	.width = 4,
73662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
73762306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx0_link_div_clk_src",
73862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
73962306a36Sopenharmony_ci			&disp_cc_mdss_dptx0_link_clk_src.clkr.hw,
74062306a36Sopenharmony_ci		},
74162306a36Sopenharmony_ci		.num_parents = 1,
74262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
74362306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
74462306a36Sopenharmony_ci	},
74562306a36Sopenharmony_ci};
74662306a36Sopenharmony_ci
74762306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_dptx1_link_div_clk_src = {
74862306a36Sopenharmony_ci	.reg = 0x821c,
74962306a36Sopenharmony_ci	.shift = 0,
75062306a36Sopenharmony_ci	.width = 4,
75162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
75262306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx1_link_div_clk_src",
75362306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
75462306a36Sopenharmony_ci			&disp_cc_mdss_dptx1_link_clk_src.clkr.hw,
75562306a36Sopenharmony_ci		},
75662306a36Sopenharmony_ci		.num_parents = 1,
75762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
75862306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
75962306a36Sopenharmony_ci	},
76062306a36Sopenharmony_ci};
76162306a36Sopenharmony_ci
76262306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_dptx2_link_div_clk_src = {
76362306a36Sopenharmony_ci	.reg = 0x8250,
76462306a36Sopenharmony_ci	.shift = 0,
76562306a36Sopenharmony_ci	.width = 4,
76662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
76762306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx2_link_div_clk_src",
76862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
76962306a36Sopenharmony_ci			&disp_cc_mdss_dptx2_link_clk_src.clkr.hw,
77062306a36Sopenharmony_ci		},
77162306a36Sopenharmony_ci		.num_parents = 1,
77262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
77362306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
77462306a36Sopenharmony_ci	},
77562306a36Sopenharmony_ci};
77662306a36Sopenharmony_ci
77762306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_dptx3_link_div_clk_src = {
77862306a36Sopenharmony_ci	.reg = 0x82cc,
77962306a36Sopenharmony_ci	.shift = 0,
78062306a36Sopenharmony_ci	.width = 4,
78162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
78262306a36Sopenharmony_ci		.name = "disp_cc_mdss_dptx3_link_div_clk_src",
78362306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
78462306a36Sopenharmony_ci			&disp_cc_mdss_dptx3_link_clk_src.clkr.hw,
78562306a36Sopenharmony_ci		},
78662306a36Sopenharmony_ci		.num_parents = 1,
78762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
78862306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
78962306a36Sopenharmony_ci	},
79062306a36Sopenharmony_ci};
79162306a36Sopenharmony_ci
79262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_accu_clk = {
79362306a36Sopenharmony_ci	.halt_reg = 0xe058,
79462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
79562306a36Sopenharmony_ci	.clkr = {
79662306a36Sopenharmony_ci		.enable_reg = 0xe058,
79762306a36Sopenharmony_ci		.enable_mask = BIT(0),
79862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
79962306a36Sopenharmony_ci			.name = "disp_cc_mdss_accu_clk",
80062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
80162306a36Sopenharmony_ci				&disp_cc_xo_clk_src.clkr.hw,
80262306a36Sopenharmony_ci			},
80362306a36Sopenharmony_ci			.num_parents = 1,
80462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
80562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
80662306a36Sopenharmony_ci		},
80762306a36Sopenharmony_ci	},
80862306a36Sopenharmony_ci};
80962306a36Sopenharmony_ci
81062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_ahb1_clk = {
81162306a36Sopenharmony_ci	.halt_reg = 0xa020,
81262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
81362306a36Sopenharmony_ci	.clkr = {
81462306a36Sopenharmony_ci		.enable_reg = 0xa020,
81562306a36Sopenharmony_ci		.enable_mask = BIT(0),
81662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
81762306a36Sopenharmony_ci			.name = "disp_cc_mdss_ahb1_clk",
81862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
81962306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
82062306a36Sopenharmony_ci			},
82162306a36Sopenharmony_ci			.num_parents = 1,
82262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
82362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
82462306a36Sopenharmony_ci		},
82562306a36Sopenharmony_ci	},
82662306a36Sopenharmony_ci};
82762306a36Sopenharmony_ci
82862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_ahb_clk = {
82962306a36Sopenharmony_ci	.halt_reg = 0x80a4,
83062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
83162306a36Sopenharmony_ci	.clkr = {
83262306a36Sopenharmony_ci		.enable_reg = 0x80a4,
83362306a36Sopenharmony_ci		.enable_mask = BIT(0),
83462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
83562306a36Sopenharmony_ci			.name = "disp_cc_mdss_ahb_clk",
83662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
83762306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
83862306a36Sopenharmony_ci			},
83962306a36Sopenharmony_ci			.num_parents = 1,
84062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
84162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
84262306a36Sopenharmony_ci		},
84362306a36Sopenharmony_ci	},
84462306a36Sopenharmony_ci};
84562306a36Sopenharmony_ci
84662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_clk = {
84762306a36Sopenharmony_ci	.halt_reg = 0x8028,
84862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
84962306a36Sopenharmony_ci	.clkr = {
85062306a36Sopenharmony_ci		.enable_reg = 0x8028,
85162306a36Sopenharmony_ci		.enable_mask = BIT(0),
85262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
85362306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_clk",
85462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
85562306a36Sopenharmony_ci				&disp_cc_mdss_byte0_clk_src.clkr.hw,
85662306a36Sopenharmony_ci			},
85762306a36Sopenharmony_ci			.num_parents = 1,
85862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
85962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
86062306a36Sopenharmony_ci		},
86162306a36Sopenharmony_ci	},
86262306a36Sopenharmony_ci};
86362306a36Sopenharmony_ci
86462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_intf_clk = {
86562306a36Sopenharmony_ci	.halt_reg = 0x802c,
86662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
86762306a36Sopenharmony_ci	.clkr = {
86862306a36Sopenharmony_ci		.enable_reg = 0x802c,
86962306a36Sopenharmony_ci		.enable_mask = BIT(0),
87062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
87162306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_intf_clk",
87262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
87362306a36Sopenharmony_ci				&disp_cc_mdss_byte0_div_clk_src.clkr.hw,
87462306a36Sopenharmony_ci			},
87562306a36Sopenharmony_ci			.num_parents = 1,
87662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
87762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
87862306a36Sopenharmony_ci		},
87962306a36Sopenharmony_ci	},
88062306a36Sopenharmony_ci};
88162306a36Sopenharmony_ci
88262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte1_clk = {
88362306a36Sopenharmony_ci	.halt_reg = 0x8030,
88462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
88562306a36Sopenharmony_ci	.clkr = {
88662306a36Sopenharmony_ci		.enable_reg = 0x8030,
88762306a36Sopenharmony_ci		.enable_mask = BIT(0),
88862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
88962306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte1_clk",
89062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
89162306a36Sopenharmony_ci				&disp_cc_mdss_byte1_clk_src.clkr.hw,
89262306a36Sopenharmony_ci			},
89362306a36Sopenharmony_ci			.num_parents = 1,
89462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
89562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
89662306a36Sopenharmony_ci		},
89762306a36Sopenharmony_ci	},
89862306a36Sopenharmony_ci};
89962306a36Sopenharmony_ci
90062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte1_intf_clk = {
90162306a36Sopenharmony_ci	.halt_reg = 0x8034,
90262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
90362306a36Sopenharmony_ci	.clkr = {
90462306a36Sopenharmony_ci		.enable_reg = 0x8034,
90562306a36Sopenharmony_ci		.enable_mask = BIT(0),
90662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
90762306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte1_intf_clk",
90862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
90962306a36Sopenharmony_ci				&disp_cc_mdss_byte1_div_clk_src.clkr.hw,
91062306a36Sopenharmony_ci			},
91162306a36Sopenharmony_ci			.num_parents = 1,
91262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
91362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
91462306a36Sopenharmony_ci		},
91562306a36Sopenharmony_ci	},
91662306a36Sopenharmony_ci};
91762306a36Sopenharmony_ci
91862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx0_aux_clk = {
91962306a36Sopenharmony_ci	.halt_reg = 0x8058,
92062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
92162306a36Sopenharmony_ci	.clkr = {
92262306a36Sopenharmony_ci		.enable_reg = 0x8058,
92362306a36Sopenharmony_ci		.enable_mask = BIT(0),
92462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
92562306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx0_aux_clk",
92662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
92762306a36Sopenharmony_ci				&disp_cc_mdss_dptx0_aux_clk_src.clkr.hw,
92862306a36Sopenharmony_ci			},
92962306a36Sopenharmony_ci			.num_parents = 1,
93062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
93162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
93262306a36Sopenharmony_ci		},
93362306a36Sopenharmony_ci	},
93462306a36Sopenharmony_ci};
93562306a36Sopenharmony_ci
93662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx0_crypto_clk = {
93762306a36Sopenharmony_ci	.halt_reg = 0x804c,
93862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
93962306a36Sopenharmony_ci	.clkr = {
94062306a36Sopenharmony_ci		.enable_reg = 0x804c,
94162306a36Sopenharmony_ci		.enable_mask = BIT(0),
94262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
94362306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx0_crypto_clk",
94462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
94562306a36Sopenharmony_ci				&disp_cc_mdss_dptx0_link_clk_src.clkr.hw,
94662306a36Sopenharmony_ci			},
94762306a36Sopenharmony_ci			.num_parents = 1,
94862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
94962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
95062306a36Sopenharmony_ci		},
95162306a36Sopenharmony_ci	},
95262306a36Sopenharmony_ci};
95362306a36Sopenharmony_ci
95462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx0_link_clk = {
95562306a36Sopenharmony_ci	.halt_reg = 0x8040,
95662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
95762306a36Sopenharmony_ci	.clkr = {
95862306a36Sopenharmony_ci		.enable_reg = 0x8040,
95962306a36Sopenharmony_ci		.enable_mask = BIT(0),
96062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
96162306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx0_link_clk",
96262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
96362306a36Sopenharmony_ci				&disp_cc_mdss_dptx0_link_clk_src.clkr.hw,
96462306a36Sopenharmony_ci			},
96562306a36Sopenharmony_ci			.num_parents = 1,
96662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
96762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
96862306a36Sopenharmony_ci		},
96962306a36Sopenharmony_ci	},
97062306a36Sopenharmony_ci};
97162306a36Sopenharmony_ci
97262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx0_link_intf_clk = {
97362306a36Sopenharmony_ci	.halt_reg = 0x8048,
97462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
97562306a36Sopenharmony_ci	.clkr = {
97662306a36Sopenharmony_ci		.enable_reg = 0x8048,
97762306a36Sopenharmony_ci		.enable_mask = BIT(0),
97862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
97962306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx0_link_intf_clk",
98062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
98162306a36Sopenharmony_ci				&disp_cc_mdss_dptx0_link_div_clk_src.clkr.hw,
98262306a36Sopenharmony_ci			},
98362306a36Sopenharmony_ci			.num_parents = 1,
98462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
98562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
98662306a36Sopenharmony_ci		},
98762306a36Sopenharmony_ci	},
98862306a36Sopenharmony_ci};
98962306a36Sopenharmony_ci
99062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx0_pixel0_clk = {
99162306a36Sopenharmony_ci	.halt_reg = 0x8050,
99262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
99362306a36Sopenharmony_ci	.clkr = {
99462306a36Sopenharmony_ci		.enable_reg = 0x8050,
99562306a36Sopenharmony_ci		.enable_mask = BIT(0),
99662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
99762306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx0_pixel0_clk",
99862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
99962306a36Sopenharmony_ci				&disp_cc_mdss_dptx0_pixel0_clk_src.clkr.hw,
100062306a36Sopenharmony_ci			},
100162306a36Sopenharmony_ci			.num_parents = 1,
100262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
100362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
100462306a36Sopenharmony_ci		},
100562306a36Sopenharmony_ci	},
100662306a36Sopenharmony_ci};
100762306a36Sopenharmony_ci
100862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx0_pixel1_clk = {
100962306a36Sopenharmony_ci	.halt_reg = 0x8054,
101062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
101162306a36Sopenharmony_ci	.clkr = {
101262306a36Sopenharmony_ci		.enable_reg = 0x8054,
101362306a36Sopenharmony_ci		.enable_mask = BIT(0),
101462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
101562306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx0_pixel1_clk",
101662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
101762306a36Sopenharmony_ci				&disp_cc_mdss_dptx0_pixel1_clk_src.clkr.hw,
101862306a36Sopenharmony_ci			},
101962306a36Sopenharmony_ci			.num_parents = 1,
102062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
102162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
102262306a36Sopenharmony_ci		},
102362306a36Sopenharmony_ci	},
102462306a36Sopenharmony_ci};
102562306a36Sopenharmony_ci
102662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx0_usb_router_link_intf_clk = {
102762306a36Sopenharmony_ci	.halt_reg = 0x8044,
102862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
102962306a36Sopenharmony_ci	.clkr = {
103062306a36Sopenharmony_ci		.enable_reg = 0x8044,
103162306a36Sopenharmony_ci		.enable_mask = BIT(0),
103262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
103362306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx0_usb_router_link_intf_clk",
103462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
103562306a36Sopenharmony_ci				&disp_cc_mdss_dptx0_link_div_clk_src.clkr.hw,
103662306a36Sopenharmony_ci			},
103762306a36Sopenharmony_ci			.num_parents = 1,
103862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
103962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
104062306a36Sopenharmony_ci		},
104162306a36Sopenharmony_ci	},
104262306a36Sopenharmony_ci};
104362306a36Sopenharmony_ci
104462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx1_aux_clk = {
104562306a36Sopenharmony_ci	.halt_reg = 0x8074,
104662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
104762306a36Sopenharmony_ci	.clkr = {
104862306a36Sopenharmony_ci		.enable_reg = 0x8074,
104962306a36Sopenharmony_ci		.enable_mask = BIT(0),
105062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
105162306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx1_aux_clk",
105262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
105362306a36Sopenharmony_ci				&disp_cc_mdss_dptx1_aux_clk_src.clkr.hw,
105462306a36Sopenharmony_ci			},
105562306a36Sopenharmony_ci			.num_parents = 1,
105662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
105762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
105862306a36Sopenharmony_ci		},
105962306a36Sopenharmony_ci	},
106062306a36Sopenharmony_ci};
106162306a36Sopenharmony_ci
106262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx1_crypto_clk = {
106362306a36Sopenharmony_ci	.halt_reg = 0x8070,
106462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
106562306a36Sopenharmony_ci	.clkr = {
106662306a36Sopenharmony_ci		.enable_reg = 0x8070,
106762306a36Sopenharmony_ci		.enable_mask = BIT(0),
106862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
106962306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx1_crypto_clk",
107062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
107162306a36Sopenharmony_ci				&disp_cc_mdss_dptx1_link_clk_src.clkr.hw,
107262306a36Sopenharmony_ci			},
107362306a36Sopenharmony_ci			.num_parents = 1,
107462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
107562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
107662306a36Sopenharmony_ci		},
107762306a36Sopenharmony_ci	},
107862306a36Sopenharmony_ci};
107962306a36Sopenharmony_ci
108062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx1_link_clk = {
108162306a36Sopenharmony_ci	.halt_reg = 0x8064,
108262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
108362306a36Sopenharmony_ci	.clkr = {
108462306a36Sopenharmony_ci		.enable_reg = 0x8064,
108562306a36Sopenharmony_ci		.enable_mask = BIT(0),
108662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
108762306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx1_link_clk",
108862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
108962306a36Sopenharmony_ci				&disp_cc_mdss_dptx1_link_clk_src.clkr.hw,
109062306a36Sopenharmony_ci			},
109162306a36Sopenharmony_ci			.num_parents = 1,
109262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
109362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
109462306a36Sopenharmony_ci		},
109562306a36Sopenharmony_ci	},
109662306a36Sopenharmony_ci};
109762306a36Sopenharmony_ci
109862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx1_link_intf_clk = {
109962306a36Sopenharmony_ci	.halt_reg = 0x806c,
110062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
110162306a36Sopenharmony_ci	.clkr = {
110262306a36Sopenharmony_ci		.enable_reg = 0x806c,
110362306a36Sopenharmony_ci		.enable_mask = BIT(0),
110462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
110562306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx1_link_intf_clk",
110662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
110762306a36Sopenharmony_ci				&disp_cc_mdss_dptx1_link_div_clk_src.clkr.hw,
110862306a36Sopenharmony_ci			},
110962306a36Sopenharmony_ci			.num_parents = 1,
111062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
111162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
111262306a36Sopenharmony_ci		},
111362306a36Sopenharmony_ci	},
111462306a36Sopenharmony_ci};
111562306a36Sopenharmony_ci
111662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx1_pixel0_clk = {
111762306a36Sopenharmony_ci	.halt_reg = 0x805c,
111862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
111962306a36Sopenharmony_ci	.clkr = {
112062306a36Sopenharmony_ci		.enable_reg = 0x805c,
112162306a36Sopenharmony_ci		.enable_mask = BIT(0),
112262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
112362306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx1_pixel0_clk",
112462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
112562306a36Sopenharmony_ci				&disp_cc_mdss_dptx1_pixel0_clk_src.clkr.hw,
112662306a36Sopenharmony_ci			},
112762306a36Sopenharmony_ci			.num_parents = 1,
112862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
112962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
113062306a36Sopenharmony_ci		},
113162306a36Sopenharmony_ci	},
113262306a36Sopenharmony_ci};
113362306a36Sopenharmony_ci
113462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx1_pixel1_clk = {
113562306a36Sopenharmony_ci	.halt_reg = 0x8060,
113662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
113762306a36Sopenharmony_ci	.clkr = {
113862306a36Sopenharmony_ci		.enable_reg = 0x8060,
113962306a36Sopenharmony_ci		.enable_mask = BIT(0),
114062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
114162306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx1_pixel1_clk",
114262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
114362306a36Sopenharmony_ci				&disp_cc_mdss_dptx1_pixel1_clk_src.clkr.hw,
114462306a36Sopenharmony_ci			},
114562306a36Sopenharmony_ci			.num_parents = 1,
114662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
114762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
114862306a36Sopenharmony_ci		},
114962306a36Sopenharmony_ci	},
115062306a36Sopenharmony_ci};
115162306a36Sopenharmony_ci
115262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx1_usb_router_link_intf_clk = {
115362306a36Sopenharmony_ci	.halt_reg = 0x8068,
115462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
115562306a36Sopenharmony_ci	.clkr = {
115662306a36Sopenharmony_ci		.enable_reg = 0x8068,
115762306a36Sopenharmony_ci		.enable_mask = BIT(0),
115862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
115962306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx1_usb_router_link_intf_clk",
116062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
116162306a36Sopenharmony_ci				&disp_cc_mdss_dptx0_link_div_clk_src.clkr.hw,
116262306a36Sopenharmony_ci			},
116362306a36Sopenharmony_ci			.num_parents = 1,
116462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
116562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
116662306a36Sopenharmony_ci		},
116762306a36Sopenharmony_ci	},
116862306a36Sopenharmony_ci};
116962306a36Sopenharmony_ci
117062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx2_aux_clk = {
117162306a36Sopenharmony_ci	.halt_reg = 0x808c,
117262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
117362306a36Sopenharmony_ci	.clkr = {
117462306a36Sopenharmony_ci		.enable_reg = 0x808c,
117562306a36Sopenharmony_ci		.enable_mask = BIT(0),
117662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
117762306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx2_aux_clk",
117862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
117962306a36Sopenharmony_ci				&disp_cc_mdss_dptx2_aux_clk_src.clkr.hw,
118062306a36Sopenharmony_ci			},
118162306a36Sopenharmony_ci			.num_parents = 1,
118262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
118362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
118462306a36Sopenharmony_ci		},
118562306a36Sopenharmony_ci	},
118662306a36Sopenharmony_ci};
118762306a36Sopenharmony_ci
118862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx2_crypto_clk = {
118962306a36Sopenharmony_ci	.halt_reg = 0x8088,
119062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
119162306a36Sopenharmony_ci	.clkr = {
119262306a36Sopenharmony_ci		.enable_reg = 0x8088,
119362306a36Sopenharmony_ci		.enable_mask = BIT(0),
119462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
119562306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx2_crypto_clk",
119662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
119762306a36Sopenharmony_ci				&disp_cc_mdss_dptx2_link_clk_src.clkr.hw,
119862306a36Sopenharmony_ci			},
119962306a36Sopenharmony_ci			.num_parents = 1,
120062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
120162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
120262306a36Sopenharmony_ci		},
120362306a36Sopenharmony_ci	},
120462306a36Sopenharmony_ci};
120562306a36Sopenharmony_ci
120662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx2_link_clk = {
120762306a36Sopenharmony_ci	.halt_reg = 0x8080,
120862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
120962306a36Sopenharmony_ci	.clkr = {
121062306a36Sopenharmony_ci		.enable_reg = 0x8080,
121162306a36Sopenharmony_ci		.enable_mask = BIT(0),
121262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
121362306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx2_link_clk",
121462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
121562306a36Sopenharmony_ci				&disp_cc_mdss_dptx2_link_clk_src.clkr.hw,
121662306a36Sopenharmony_ci			},
121762306a36Sopenharmony_ci			.num_parents = 1,
121862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
121962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
122062306a36Sopenharmony_ci		},
122162306a36Sopenharmony_ci	},
122262306a36Sopenharmony_ci};
122362306a36Sopenharmony_ci
122462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx2_link_intf_clk = {
122562306a36Sopenharmony_ci	.halt_reg = 0x8084,
122662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
122762306a36Sopenharmony_ci	.clkr = {
122862306a36Sopenharmony_ci		.enable_reg = 0x8084,
122962306a36Sopenharmony_ci		.enable_mask = BIT(0),
123062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
123162306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx2_link_intf_clk",
123262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
123362306a36Sopenharmony_ci				&disp_cc_mdss_dptx2_link_div_clk_src.clkr.hw,
123462306a36Sopenharmony_ci			},
123562306a36Sopenharmony_ci			.num_parents = 1,
123662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
123762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
123862306a36Sopenharmony_ci		},
123962306a36Sopenharmony_ci	},
124062306a36Sopenharmony_ci};
124162306a36Sopenharmony_ci
124262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx2_pixel0_clk = {
124362306a36Sopenharmony_ci	.halt_reg = 0x8078,
124462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
124562306a36Sopenharmony_ci	.clkr = {
124662306a36Sopenharmony_ci		.enable_reg = 0x8078,
124762306a36Sopenharmony_ci		.enable_mask = BIT(0),
124862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
124962306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx2_pixel0_clk",
125062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
125162306a36Sopenharmony_ci				&disp_cc_mdss_dptx2_pixel0_clk_src.clkr.hw,
125262306a36Sopenharmony_ci			},
125362306a36Sopenharmony_ci			.num_parents = 1,
125462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
125562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
125662306a36Sopenharmony_ci		},
125762306a36Sopenharmony_ci	},
125862306a36Sopenharmony_ci};
125962306a36Sopenharmony_ci
126062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx2_pixel1_clk = {
126162306a36Sopenharmony_ci	.halt_reg = 0x807c,
126262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
126362306a36Sopenharmony_ci	.clkr = {
126462306a36Sopenharmony_ci		.enable_reg = 0x807c,
126562306a36Sopenharmony_ci		.enable_mask = BIT(0),
126662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
126762306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx2_pixel1_clk",
126862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
126962306a36Sopenharmony_ci				&disp_cc_mdss_dptx2_pixel1_clk_src.clkr.hw,
127062306a36Sopenharmony_ci			},
127162306a36Sopenharmony_ci			.num_parents = 1,
127262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
127362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
127462306a36Sopenharmony_ci		},
127562306a36Sopenharmony_ci	},
127662306a36Sopenharmony_ci};
127762306a36Sopenharmony_ci
127862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx3_aux_clk = {
127962306a36Sopenharmony_ci	.halt_reg = 0x809c,
128062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
128162306a36Sopenharmony_ci	.clkr = {
128262306a36Sopenharmony_ci		.enable_reg = 0x809c,
128362306a36Sopenharmony_ci		.enable_mask = BIT(0),
128462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
128562306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx3_aux_clk",
128662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
128762306a36Sopenharmony_ci				&disp_cc_mdss_dptx3_aux_clk_src.clkr.hw,
128862306a36Sopenharmony_ci			},
128962306a36Sopenharmony_ci			.num_parents = 1,
129062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
129162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
129262306a36Sopenharmony_ci		},
129362306a36Sopenharmony_ci	},
129462306a36Sopenharmony_ci};
129562306a36Sopenharmony_ci
129662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx3_crypto_clk = {
129762306a36Sopenharmony_ci	.halt_reg = 0x80a0,
129862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
129962306a36Sopenharmony_ci	.clkr = {
130062306a36Sopenharmony_ci		.enable_reg = 0x80a0,
130162306a36Sopenharmony_ci		.enable_mask = BIT(0),
130262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
130362306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx3_crypto_clk",
130462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
130562306a36Sopenharmony_ci				&disp_cc_mdss_dptx3_link_clk_src.clkr.hw,
130662306a36Sopenharmony_ci			},
130762306a36Sopenharmony_ci			.num_parents = 1,
130862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
130962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
131062306a36Sopenharmony_ci		},
131162306a36Sopenharmony_ci	},
131262306a36Sopenharmony_ci};
131362306a36Sopenharmony_ci
131462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx3_link_clk = {
131562306a36Sopenharmony_ci	.halt_reg = 0x8094,
131662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
131762306a36Sopenharmony_ci	.clkr = {
131862306a36Sopenharmony_ci		.enable_reg = 0x8094,
131962306a36Sopenharmony_ci		.enable_mask = BIT(0),
132062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
132162306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx3_link_clk",
132262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
132362306a36Sopenharmony_ci				&disp_cc_mdss_dptx3_link_clk_src.clkr.hw,
132462306a36Sopenharmony_ci			},
132562306a36Sopenharmony_ci			.num_parents = 1,
132662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
132762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
132862306a36Sopenharmony_ci		},
132962306a36Sopenharmony_ci	},
133062306a36Sopenharmony_ci};
133162306a36Sopenharmony_ci
133262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx3_link_intf_clk = {
133362306a36Sopenharmony_ci	.halt_reg = 0x8098,
133462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
133562306a36Sopenharmony_ci	.clkr = {
133662306a36Sopenharmony_ci		.enable_reg = 0x8098,
133762306a36Sopenharmony_ci		.enable_mask = BIT(0),
133862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
133962306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx3_link_intf_clk",
134062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
134162306a36Sopenharmony_ci				&disp_cc_mdss_dptx3_link_div_clk_src.clkr.hw,
134262306a36Sopenharmony_ci			},
134362306a36Sopenharmony_ci			.num_parents = 1,
134462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
134562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
134662306a36Sopenharmony_ci		},
134762306a36Sopenharmony_ci	},
134862306a36Sopenharmony_ci};
134962306a36Sopenharmony_ci
135062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx3_pixel0_clk = {
135162306a36Sopenharmony_ci	.halt_reg = 0x8090,
135262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
135362306a36Sopenharmony_ci	.clkr = {
135462306a36Sopenharmony_ci		.enable_reg = 0x8090,
135562306a36Sopenharmony_ci		.enable_mask = BIT(0),
135662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
135762306a36Sopenharmony_ci			.name = "disp_cc_mdss_dptx3_pixel0_clk",
135862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
135962306a36Sopenharmony_ci				&disp_cc_mdss_dptx3_pixel0_clk_src.clkr.hw,
136062306a36Sopenharmony_ci			},
136162306a36Sopenharmony_ci			.num_parents = 1,
136262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
136362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
136462306a36Sopenharmony_ci		},
136562306a36Sopenharmony_ci	},
136662306a36Sopenharmony_ci};
136762306a36Sopenharmony_ci
136862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc0_clk = {
136962306a36Sopenharmony_ci	.halt_reg = 0x8038,
137062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
137162306a36Sopenharmony_ci	.clkr = {
137262306a36Sopenharmony_ci		.enable_reg = 0x8038,
137362306a36Sopenharmony_ci		.enable_mask = BIT(0),
137462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
137562306a36Sopenharmony_ci			.name = "disp_cc_mdss_esc0_clk",
137662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
137762306a36Sopenharmony_ci				&disp_cc_mdss_esc0_clk_src.clkr.hw,
137862306a36Sopenharmony_ci			},
137962306a36Sopenharmony_ci			.num_parents = 1,
138062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
138162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
138262306a36Sopenharmony_ci		},
138362306a36Sopenharmony_ci	},
138462306a36Sopenharmony_ci};
138562306a36Sopenharmony_ci
138662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc1_clk = {
138762306a36Sopenharmony_ci	.halt_reg = 0x803c,
138862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
138962306a36Sopenharmony_ci	.clkr = {
139062306a36Sopenharmony_ci		.enable_reg = 0x803c,
139162306a36Sopenharmony_ci		.enable_mask = BIT(0),
139262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
139362306a36Sopenharmony_ci			.name = "disp_cc_mdss_esc1_clk",
139462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
139562306a36Sopenharmony_ci				&disp_cc_mdss_esc1_clk_src.clkr.hw,
139662306a36Sopenharmony_ci			},
139762306a36Sopenharmony_ci			.num_parents = 1,
139862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
139962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
140062306a36Sopenharmony_ci		},
140162306a36Sopenharmony_ci	},
140262306a36Sopenharmony_ci};
140362306a36Sopenharmony_ci
140462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp1_clk = {
140562306a36Sopenharmony_ci	.halt_reg = 0xa004,
140662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
140762306a36Sopenharmony_ci	.clkr = {
140862306a36Sopenharmony_ci		.enable_reg = 0xa004,
140962306a36Sopenharmony_ci		.enable_mask = BIT(0),
141062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
141162306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp1_clk",
141262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
141362306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
141462306a36Sopenharmony_ci			},
141562306a36Sopenharmony_ci			.num_parents = 1,
141662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
141762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
141862306a36Sopenharmony_ci		},
141962306a36Sopenharmony_ci	},
142062306a36Sopenharmony_ci};
142162306a36Sopenharmony_ci
142262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_clk = {
142362306a36Sopenharmony_ci	.halt_reg = 0x800c,
142462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
142562306a36Sopenharmony_ci	.clkr = {
142662306a36Sopenharmony_ci		.enable_reg = 0x800c,
142762306a36Sopenharmony_ci		.enable_mask = BIT(0),
142862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
142962306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_clk",
143062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
143162306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
143262306a36Sopenharmony_ci			},
143362306a36Sopenharmony_ci			.num_parents = 1,
143462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
143562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
143662306a36Sopenharmony_ci		},
143762306a36Sopenharmony_ci	},
143862306a36Sopenharmony_ci};
143962306a36Sopenharmony_ci
144062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_lut1_clk = {
144162306a36Sopenharmony_ci	.halt_reg = 0xa010,
144262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
144362306a36Sopenharmony_ci	.clkr = {
144462306a36Sopenharmony_ci		.enable_reg = 0xa010,
144562306a36Sopenharmony_ci		.enable_mask = BIT(0),
144662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
144762306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_lut1_clk",
144862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
144962306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
145062306a36Sopenharmony_ci			},
145162306a36Sopenharmony_ci			.num_parents = 1,
145262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
145362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
145462306a36Sopenharmony_ci		},
145562306a36Sopenharmony_ci	},
145662306a36Sopenharmony_ci};
145762306a36Sopenharmony_ci
145862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_lut_clk = {
145962306a36Sopenharmony_ci	.halt_reg = 0x8018,
146062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
146162306a36Sopenharmony_ci	.clkr = {
146262306a36Sopenharmony_ci		.enable_reg = 0x8018,
146362306a36Sopenharmony_ci		.enable_mask = BIT(0),
146462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
146562306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_lut_clk",
146662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
146762306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
146862306a36Sopenharmony_ci			},
146962306a36Sopenharmony_ci			.num_parents = 1,
147062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
147162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
147262306a36Sopenharmony_ci		},
147362306a36Sopenharmony_ci	},
147462306a36Sopenharmony_ci};
147562306a36Sopenharmony_ci
147662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = {
147762306a36Sopenharmony_ci	.halt_reg = 0xc004,
147862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
147962306a36Sopenharmony_ci	.clkr = {
148062306a36Sopenharmony_ci		.enable_reg = 0xc004,
148162306a36Sopenharmony_ci		.enable_mask = BIT(0),
148262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
148362306a36Sopenharmony_ci			.name = "disp_cc_mdss_non_gdsc_ahb_clk",
148462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
148562306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
148662306a36Sopenharmony_ci			},
148762306a36Sopenharmony_ci			.num_parents = 1,
148862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
148962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
149062306a36Sopenharmony_ci		},
149162306a36Sopenharmony_ci	},
149262306a36Sopenharmony_ci};
149362306a36Sopenharmony_ci
149462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk0_clk = {
149562306a36Sopenharmony_ci	.halt_reg = 0x8004,
149662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
149762306a36Sopenharmony_ci	.clkr = {
149862306a36Sopenharmony_ci		.enable_reg = 0x8004,
149962306a36Sopenharmony_ci		.enable_mask = BIT(0),
150062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
150162306a36Sopenharmony_ci			.name = "disp_cc_mdss_pclk0_clk",
150262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
150362306a36Sopenharmony_ci				&disp_cc_mdss_pclk0_clk_src.clkr.hw,
150462306a36Sopenharmony_ci			},
150562306a36Sopenharmony_ci			.num_parents = 1,
150662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
150762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
150862306a36Sopenharmony_ci		},
150962306a36Sopenharmony_ci	},
151062306a36Sopenharmony_ci};
151162306a36Sopenharmony_ci
151262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk1_clk = {
151362306a36Sopenharmony_ci	.halt_reg = 0x8008,
151462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
151562306a36Sopenharmony_ci	.clkr = {
151662306a36Sopenharmony_ci		.enable_reg = 0x8008,
151762306a36Sopenharmony_ci		.enable_mask = BIT(0),
151862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
151962306a36Sopenharmony_ci			.name = "disp_cc_mdss_pclk1_clk",
152062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
152162306a36Sopenharmony_ci				&disp_cc_mdss_pclk1_clk_src.clkr.hw,
152262306a36Sopenharmony_ci			},
152362306a36Sopenharmony_ci			.num_parents = 1,
152462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
152562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
152662306a36Sopenharmony_ci		},
152762306a36Sopenharmony_ci	},
152862306a36Sopenharmony_ci};
152962306a36Sopenharmony_ci
153062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_ahb_clk = {
153162306a36Sopenharmony_ci	.halt_reg = 0xc00c,
153262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
153362306a36Sopenharmony_ci	.clkr = {
153462306a36Sopenharmony_ci		.enable_reg = 0xc00c,
153562306a36Sopenharmony_ci		.enable_mask = BIT(0),
153662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
153762306a36Sopenharmony_ci			.name = "disp_cc_mdss_rscc_ahb_clk",
153862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
153962306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
154062306a36Sopenharmony_ci			},
154162306a36Sopenharmony_ci			.num_parents = 1,
154262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
154362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
154462306a36Sopenharmony_ci		},
154562306a36Sopenharmony_ci	},
154662306a36Sopenharmony_ci};
154762306a36Sopenharmony_ci
154862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_vsync_clk = {
154962306a36Sopenharmony_ci	.halt_reg = 0xc008,
155062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
155162306a36Sopenharmony_ci	.clkr = {
155262306a36Sopenharmony_ci		.enable_reg = 0xc008,
155362306a36Sopenharmony_ci		.enable_mask = BIT(0),
155462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
155562306a36Sopenharmony_ci			.name = "disp_cc_mdss_rscc_vsync_clk",
155662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
155762306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
155862306a36Sopenharmony_ci			},
155962306a36Sopenharmony_ci			.num_parents = 1,
156062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
156162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
156262306a36Sopenharmony_ci		},
156362306a36Sopenharmony_ci	},
156462306a36Sopenharmony_ci};
156562306a36Sopenharmony_ci
156662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_vsync1_clk = {
156762306a36Sopenharmony_ci	.halt_reg = 0xa01c,
156862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
156962306a36Sopenharmony_ci	.clkr = {
157062306a36Sopenharmony_ci		.enable_reg = 0xa01c,
157162306a36Sopenharmony_ci		.enable_mask = BIT(0),
157262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
157362306a36Sopenharmony_ci			.name = "disp_cc_mdss_vsync1_clk",
157462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
157562306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
157662306a36Sopenharmony_ci			},
157762306a36Sopenharmony_ci			.num_parents = 1,
157862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
157962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
158062306a36Sopenharmony_ci		},
158162306a36Sopenharmony_ci	},
158262306a36Sopenharmony_ci};
158362306a36Sopenharmony_ci
158462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_vsync_clk = {
158562306a36Sopenharmony_ci	.halt_reg = 0x8024,
158662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
158762306a36Sopenharmony_ci	.clkr = {
158862306a36Sopenharmony_ci		.enable_reg = 0x8024,
158962306a36Sopenharmony_ci		.enable_mask = BIT(0),
159062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
159162306a36Sopenharmony_ci			.name = "disp_cc_mdss_vsync_clk",
159262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
159362306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
159462306a36Sopenharmony_ci			},
159562306a36Sopenharmony_ci			.num_parents = 1,
159662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
159762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
159862306a36Sopenharmony_ci		},
159962306a36Sopenharmony_ci	},
160062306a36Sopenharmony_ci};
160162306a36Sopenharmony_ci
160262306a36Sopenharmony_cistatic struct clk_branch disp_cc_sleep_clk = {
160362306a36Sopenharmony_ci	.halt_reg = 0xe074,
160462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
160562306a36Sopenharmony_ci	.clkr = {
160662306a36Sopenharmony_ci		.enable_reg = 0xe074,
160762306a36Sopenharmony_ci		.enable_mask = BIT(0),
160862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data) {
160962306a36Sopenharmony_ci			.name = "disp_cc_sleep_clk",
161062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
161162306a36Sopenharmony_ci				&disp_cc_sleep_clk_src.clkr.hw,
161262306a36Sopenharmony_ci			},
161362306a36Sopenharmony_ci			.num_parents = 1,
161462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
161562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
161662306a36Sopenharmony_ci		},
161762306a36Sopenharmony_ci	},
161862306a36Sopenharmony_ci};
161962306a36Sopenharmony_ci
162062306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = {
162162306a36Sopenharmony_ci	.gdscr = 0x9000,
162262306a36Sopenharmony_ci	.pd = {
162362306a36Sopenharmony_ci		.name = "mdss_gdsc",
162462306a36Sopenharmony_ci	},
162562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
162662306a36Sopenharmony_ci	.flags = HW_CTRL | RETAIN_FF_ENABLE,
162762306a36Sopenharmony_ci};
162862306a36Sopenharmony_ci
162962306a36Sopenharmony_cistatic struct gdsc mdss_int2_gdsc = {
163062306a36Sopenharmony_ci	.gdscr = 0xb000,
163162306a36Sopenharmony_ci	.pd = {
163262306a36Sopenharmony_ci		.name = "mdss_int2_gdsc",
163362306a36Sopenharmony_ci	},
163462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
163562306a36Sopenharmony_ci	.flags = HW_CTRL | RETAIN_FF_ENABLE,
163662306a36Sopenharmony_ci};
163762306a36Sopenharmony_ci
163862306a36Sopenharmony_cistatic struct clk_regmap *disp_cc_sm8550_clocks[] = {
163962306a36Sopenharmony_ci	[DISP_CC_MDSS_ACCU_CLK] = &disp_cc_mdss_accu_clk.clkr,
164062306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB1_CLK] = &disp_cc_mdss_ahb1_clk.clkr,
164162306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
164262306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr,
164362306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
164462306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
164562306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr,
164662306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
164762306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE1_CLK] = &disp_cc_mdss_byte1_clk.clkr,
164862306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE1_CLK_SRC] = &disp_cc_mdss_byte1_clk_src.clkr,
164962306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE1_DIV_CLK_SRC] = &disp_cc_mdss_byte1_div_clk_src.clkr,
165062306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE1_INTF_CLK] = &disp_cc_mdss_byte1_intf_clk.clkr,
165162306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX0_AUX_CLK] = &disp_cc_mdss_dptx0_aux_clk.clkr,
165262306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX0_AUX_CLK_SRC] = &disp_cc_mdss_dptx0_aux_clk_src.clkr,
165362306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX0_CRYPTO_CLK] = &disp_cc_mdss_dptx0_crypto_clk.clkr,
165462306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX0_LINK_CLK] = &disp_cc_mdss_dptx0_link_clk.clkr,
165562306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX0_LINK_CLK_SRC] = &disp_cc_mdss_dptx0_link_clk_src.clkr,
165662306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC] = &disp_cc_mdss_dptx0_link_div_clk_src.clkr,
165762306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX0_LINK_INTF_CLK] = &disp_cc_mdss_dptx0_link_intf_clk.clkr,
165862306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX0_PIXEL0_CLK] = &disp_cc_mdss_dptx0_pixel0_clk.clkr,
165962306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC] = &disp_cc_mdss_dptx0_pixel0_clk_src.clkr,
166062306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX0_PIXEL1_CLK] = &disp_cc_mdss_dptx0_pixel1_clk.clkr,
166162306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC] = &disp_cc_mdss_dptx0_pixel1_clk_src.clkr,
166262306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK] =
166362306a36Sopenharmony_ci		&disp_cc_mdss_dptx0_usb_router_link_intf_clk.clkr,
166462306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX1_AUX_CLK] = &disp_cc_mdss_dptx1_aux_clk.clkr,
166562306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX1_AUX_CLK_SRC] = &disp_cc_mdss_dptx1_aux_clk_src.clkr,
166662306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX1_CRYPTO_CLK] = &disp_cc_mdss_dptx1_crypto_clk.clkr,
166762306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX1_LINK_CLK] = &disp_cc_mdss_dptx1_link_clk.clkr,
166862306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX1_LINK_CLK_SRC] = &disp_cc_mdss_dptx1_link_clk_src.clkr,
166962306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC] = &disp_cc_mdss_dptx1_link_div_clk_src.clkr,
167062306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX1_LINK_INTF_CLK] = &disp_cc_mdss_dptx1_link_intf_clk.clkr,
167162306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX1_PIXEL0_CLK] = &disp_cc_mdss_dptx1_pixel0_clk.clkr,
167262306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC] = &disp_cc_mdss_dptx1_pixel0_clk_src.clkr,
167362306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX1_PIXEL1_CLK] = &disp_cc_mdss_dptx1_pixel1_clk.clkr,
167462306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC] = &disp_cc_mdss_dptx1_pixel1_clk_src.clkr,
167562306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK] =
167662306a36Sopenharmony_ci		&disp_cc_mdss_dptx1_usb_router_link_intf_clk.clkr,
167762306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX2_AUX_CLK] = &disp_cc_mdss_dptx2_aux_clk.clkr,
167862306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX2_AUX_CLK_SRC] = &disp_cc_mdss_dptx2_aux_clk_src.clkr,
167962306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX2_CRYPTO_CLK] = &disp_cc_mdss_dptx2_crypto_clk.clkr,
168062306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX2_LINK_CLK] = &disp_cc_mdss_dptx2_link_clk.clkr,
168162306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX2_LINK_CLK_SRC] = &disp_cc_mdss_dptx2_link_clk_src.clkr,
168262306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX2_LINK_DIV_CLK_SRC] = &disp_cc_mdss_dptx2_link_div_clk_src.clkr,
168362306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX2_LINK_INTF_CLK] = &disp_cc_mdss_dptx2_link_intf_clk.clkr,
168462306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX2_PIXEL0_CLK] = &disp_cc_mdss_dptx2_pixel0_clk.clkr,
168562306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX2_PIXEL0_CLK_SRC] = &disp_cc_mdss_dptx2_pixel0_clk_src.clkr,
168662306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX2_PIXEL1_CLK] = &disp_cc_mdss_dptx2_pixel1_clk.clkr,
168762306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX2_PIXEL1_CLK_SRC] = &disp_cc_mdss_dptx2_pixel1_clk_src.clkr,
168862306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX3_AUX_CLK] = &disp_cc_mdss_dptx3_aux_clk.clkr,
168962306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX3_AUX_CLK_SRC] = &disp_cc_mdss_dptx3_aux_clk_src.clkr,
169062306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX3_CRYPTO_CLK] = &disp_cc_mdss_dptx3_crypto_clk.clkr,
169162306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX3_LINK_CLK] = &disp_cc_mdss_dptx3_link_clk.clkr,
169262306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX3_LINK_CLK_SRC] = &disp_cc_mdss_dptx3_link_clk_src.clkr,
169362306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX3_LINK_DIV_CLK_SRC] = &disp_cc_mdss_dptx3_link_div_clk_src.clkr,
169462306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX3_LINK_INTF_CLK] = &disp_cc_mdss_dptx3_link_intf_clk.clkr,
169562306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX3_PIXEL0_CLK] = &disp_cc_mdss_dptx3_pixel0_clk.clkr,
169662306a36Sopenharmony_ci	[DISP_CC_MDSS_DPTX3_PIXEL0_CLK_SRC] = &disp_cc_mdss_dptx3_pixel0_clk_src.clkr,
169762306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
169862306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
169962306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC1_CLK] = &disp_cc_mdss_esc1_clk.clkr,
170062306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC1_CLK_SRC] = &disp_cc_mdss_esc1_clk_src.clkr,
170162306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP1_CLK] = &disp_cc_mdss_mdp1_clk.clkr,
170262306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
170362306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
170462306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_LUT1_CLK] = &disp_cc_mdss_mdp_lut1_clk.clkr,
170562306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
170662306a36Sopenharmony_ci	[DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr,
170762306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
170862306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
170962306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK1_CLK] = &disp_cc_mdss_pclk1_clk.clkr,
171062306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK1_CLK_SRC] = &disp_cc_mdss_pclk1_clk_src.clkr,
171162306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_AHB_CLK] = &disp_cc_mdss_rscc_ahb_clk.clkr,
171262306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_VSYNC_CLK] = &disp_cc_mdss_rscc_vsync_clk.clkr,
171362306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC1_CLK] = &disp_cc_mdss_vsync1_clk.clkr,
171462306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
171562306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
171662306a36Sopenharmony_ci	[DISP_CC_PLL0] = &disp_cc_pll0.clkr,
171762306a36Sopenharmony_ci	[DISP_CC_PLL1] = &disp_cc_pll1.clkr,
171862306a36Sopenharmony_ci	[DISP_CC_SLEEP_CLK] = &disp_cc_sleep_clk.clkr,
171962306a36Sopenharmony_ci	[DISP_CC_SLEEP_CLK_SRC] = &disp_cc_sleep_clk_src.clkr,
172062306a36Sopenharmony_ci	[DISP_CC_XO_CLK_SRC] = &disp_cc_xo_clk_src.clkr,
172162306a36Sopenharmony_ci};
172262306a36Sopenharmony_ci
172362306a36Sopenharmony_cistatic const struct qcom_reset_map disp_cc_sm8550_resets[] = {
172462306a36Sopenharmony_ci	[DISP_CC_MDSS_CORE_BCR] = { 0x8000 },
172562306a36Sopenharmony_ci	[DISP_CC_MDSS_CORE_INT2_BCR] = { 0xa000 },
172662306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_BCR] = { 0xc000 },
172762306a36Sopenharmony_ci};
172862306a36Sopenharmony_ci
172962306a36Sopenharmony_cistatic struct gdsc *disp_cc_sm8550_gdscs[] = {
173062306a36Sopenharmony_ci	[MDSS_GDSC] = &mdss_gdsc,
173162306a36Sopenharmony_ci	[MDSS_INT2_GDSC] = &mdss_int2_gdsc,
173262306a36Sopenharmony_ci};
173362306a36Sopenharmony_ci
173462306a36Sopenharmony_cistatic const struct regmap_config disp_cc_sm8550_regmap_config = {
173562306a36Sopenharmony_ci	.reg_bits = 32,
173662306a36Sopenharmony_ci	.reg_stride = 4,
173762306a36Sopenharmony_ci	.val_bits = 32,
173862306a36Sopenharmony_ci	.max_register = 0x11008,
173962306a36Sopenharmony_ci	.fast_io = true,
174062306a36Sopenharmony_ci};
174162306a36Sopenharmony_ci
174262306a36Sopenharmony_cistatic struct qcom_cc_desc disp_cc_sm8550_desc = {
174362306a36Sopenharmony_ci	.config = &disp_cc_sm8550_regmap_config,
174462306a36Sopenharmony_ci	.clks = disp_cc_sm8550_clocks,
174562306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(disp_cc_sm8550_clocks),
174662306a36Sopenharmony_ci	.resets = disp_cc_sm8550_resets,
174762306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(disp_cc_sm8550_resets),
174862306a36Sopenharmony_ci	.gdscs = disp_cc_sm8550_gdscs,
174962306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(disp_cc_sm8550_gdscs),
175062306a36Sopenharmony_ci};
175162306a36Sopenharmony_ci
175262306a36Sopenharmony_cistatic const struct of_device_id disp_cc_sm8550_match_table[] = {
175362306a36Sopenharmony_ci	{ .compatible = "qcom,sm8550-dispcc" },
175462306a36Sopenharmony_ci	{ }
175562306a36Sopenharmony_ci};
175662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, disp_cc_sm8550_match_table);
175762306a36Sopenharmony_ci
175862306a36Sopenharmony_cistatic int disp_cc_sm8550_probe(struct platform_device *pdev)
175962306a36Sopenharmony_ci{
176062306a36Sopenharmony_ci	struct regmap *regmap;
176162306a36Sopenharmony_ci	int ret;
176262306a36Sopenharmony_ci
176362306a36Sopenharmony_ci	ret = devm_pm_runtime_enable(&pdev->dev);
176462306a36Sopenharmony_ci	if (ret)
176562306a36Sopenharmony_ci		return ret;
176662306a36Sopenharmony_ci
176762306a36Sopenharmony_ci	ret = pm_runtime_resume_and_get(&pdev->dev);
176862306a36Sopenharmony_ci	if (ret)
176962306a36Sopenharmony_ci		return ret;
177062306a36Sopenharmony_ci
177162306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &disp_cc_sm8550_desc);
177262306a36Sopenharmony_ci	if (IS_ERR(regmap)) {
177362306a36Sopenharmony_ci		ret = PTR_ERR(regmap);
177462306a36Sopenharmony_ci		goto err_put_rpm;
177562306a36Sopenharmony_ci	}
177662306a36Sopenharmony_ci
177762306a36Sopenharmony_ci	clk_lucid_evo_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
177862306a36Sopenharmony_ci	clk_lucid_evo_pll_configure(&disp_cc_pll1, regmap, &disp_cc_pll1_config);
177962306a36Sopenharmony_ci
178062306a36Sopenharmony_ci	/* Enable clock gating for MDP clocks */
178162306a36Sopenharmony_ci	regmap_update_bits(regmap, DISP_CC_MISC_CMD, 0x10, 0x10);
178262306a36Sopenharmony_ci
178362306a36Sopenharmony_ci	/*
178462306a36Sopenharmony_ci	 * Keep clocks always enabled:
178562306a36Sopenharmony_ci	 *	disp_cc_xo_clk
178662306a36Sopenharmony_ci	 */
178762306a36Sopenharmony_ci	regmap_update_bits(regmap, 0xe054, BIT(0), BIT(0));
178862306a36Sopenharmony_ci
178962306a36Sopenharmony_ci	ret = qcom_cc_really_probe(pdev, &disp_cc_sm8550_desc, regmap);
179062306a36Sopenharmony_ci	if (ret)
179162306a36Sopenharmony_ci		goto err_put_rpm;
179262306a36Sopenharmony_ci
179362306a36Sopenharmony_ci	pm_runtime_put(&pdev->dev);
179462306a36Sopenharmony_ci
179562306a36Sopenharmony_ci	return 0;
179662306a36Sopenharmony_ci
179762306a36Sopenharmony_cierr_put_rpm:
179862306a36Sopenharmony_ci	pm_runtime_put_sync(&pdev->dev);
179962306a36Sopenharmony_ci
180062306a36Sopenharmony_ci	return ret;
180162306a36Sopenharmony_ci}
180262306a36Sopenharmony_ci
180362306a36Sopenharmony_cistatic struct platform_driver disp_cc_sm8550_driver = {
180462306a36Sopenharmony_ci	.probe = disp_cc_sm8550_probe,
180562306a36Sopenharmony_ci	.driver = {
180662306a36Sopenharmony_ci		.name = "disp_cc-sm8550",
180762306a36Sopenharmony_ci		.of_match_table = disp_cc_sm8550_match_table,
180862306a36Sopenharmony_ci	},
180962306a36Sopenharmony_ci};
181062306a36Sopenharmony_ci
181162306a36Sopenharmony_cistatic int __init disp_cc_sm8550_init(void)
181262306a36Sopenharmony_ci{
181362306a36Sopenharmony_ci	return platform_driver_register(&disp_cc_sm8550_driver);
181462306a36Sopenharmony_ci}
181562306a36Sopenharmony_cisubsys_initcall(disp_cc_sm8550_init);
181662306a36Sopenharmony_ci
181762306a36Sopenharmony_cistatic void __exit disp_cc_sm8550_exit(void)
181862306a36Sopenharmony_ci{
181962306a36Sopenharmony_ci	platform_driver_unregister(&disp_cc_sm8550_driver);
182062306a36Sopenharmony_ci}
182162306a36Sopenharmony_cimodule_exit(disp_cc_sm8550_exit);
182262306a36Sopenharmony_ci
182362306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI DISPCC SM8550 Driver");
182462306a36Sopenharmony_ciMODULE_LICENSE("GPL");
1825