162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci * Copyright (c) 2022, Linaro Ltd. 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/clk.h> 862306a36Sopenharmony_ci#include <linux/clk-provider.h> 962306a36Sopenharmony_ci#include <linux/err.h> 1062306a36Sopenharmony_ci#include <linux/kernel.h> 1162306a36Sopenharmony_ci#include <linux/module.h> 1262306a36Sopenharmony_ci#include <linux/of.h> 1362306a36Sopenharmony_ci#include <linux/platform_device.h> 1462306a36Sopenharmony_ci#include <linux/regmap.h> 1562306a36Sopenharmony_ci#include <linux/pm_runtime.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sm8450-dispcc.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include "common.h" 2062306a36Sopenharmony_ci#include "clk-alpha-pll.h" 2162306a36Sopenharmony_ci#include "clk-branch.h" 2262306a36Sopenharmony_ci#include "clk-pll.h" 2362306a36Sopenharmony_ci#include "clk-rcg.h" 2462306a36Sopenharmony_ci#include "clk-regmap.h" 2562306a36Sopenharmony_ci#include "clk-regmap-divider.h" 2662306a36Sopenharmony_ci#include "clk-regmap-mux.h" 2762306a36Sopenharmony_ci#include "reset.h" 2862306a36Sopenharmony_ci#include "gdsc.h" 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci/* Need to match the order of clocks in DT binding */ 3162306a36Sopenharmony_cienum { 3262306a36Sopenharmony_ci DT_BI_TCXO, 3362306a36Sopenharmony_ci DT_BI_TCXO_AO, 3462306a36Sopenharmony_ci DT_AHB_CLK, 3562306a36Sopenharmony_ci DT_SLEEP_CLK, 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci DT_DSI0_PHY_PLL_OUT_BYTECLK, 3862306a36Sopenharmony_ci DT_DSI0_PHY_PLL_OUT_DSICLK, 3962306a36Sopenharmony_ci DT_DSI1_PHY_PLL_OUT_BYTECLK, 4062306a36Sopenharmony_ci DT_DSI1_PHY_PLL_OUT_DSICLK, 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci DT_DP0_PHY_PLL_LINK_CLK, 4362306a36Sopenharmony_ci DT_DP0_PHY_PLL_VCO_DIV_CLK, 4462306a36Sopenharmony_ci DT_DP1_PHY_PLL_LINK_CLK, 4562306a36Sopenharmony_ci DT_DP1_PHY_PLL_VCO_DIV_CLK, 4662306a36Sopenharmony_ci DT_DP2_PHY_PLL_LINK_CLK, 4762306a36Sopenharmony_ci DT_DP2_PHY_PLL_VCO_DIV_CLK, 4862306a36Sopenharmony_ci DT_DP3_PHY_PLL_LINK_CLK, 4962306a36Sopenharmony_ci DT_DP3_PHY_PLL_VCO_DIV_CLK, 5062306a36Sopenharmony_ci}; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci#define DISP_CC_MISC_CMD 0xF000 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_cienum { 5562306a36Sopenharmony_ci P_BI_TCXO, 5662306a36Sopenharmony_ci P_DISP_CC_PLL0_OUT_MAIN, 5762306a36Sopenharmony_ci P_DISP_CC_PLL1_OUT_EVEN, 5862306a36Sopenharmony_ci P_DISP_CC_PLL1_OUT_MAIN, 5962306a36Sopenharmony_ci P_DP0_PHY_PLL_LINK_CLK, 6062306a36Sopenharmony_ci P_DP0_PHY_PLL_VCO_DIV_CLK, 6162306a36Sopenharmony_ci P_DP1_PHY_PLL_LINK_CLK, 6262306a36Sopenharmony_ci P_DP1_PHY_PLL_VCO_DIV_CLK, 6362306a36Sopenharmony_ci P_DP2_PHY_PLL_LINK_CLK, 6462306a36Sopenharmony_ci P_DP2_PHY_PLL_VCO_DIV_CLK, 6562306a36Sopenharmony_ci P_DP3_PHY_PLL_LINK_CLK, 6662306a36Sopenharmony_ci P_DP3_PHY_PLL_VCO_DIV_CLK, 6762306a36Sopenharmony_ci P_DSI0_PHY_PLL_OUT_BYTECLK, 6862306a36Sopenharmony_ci P_DSI0_PHY_PLL_OUT_DSICLK, 6962306a36Sopenharmony_ci P_DSI1_PHY_PLL_OUT_BYTECLK, 7062306a36Sopenharmony_ci P_DSI1_PHY_PLL_OUT_DSICLK, 7162306a36Sopenharmony_ci P_SLEEP_CLK, 7262306a36Sopenharmony_ci}; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_cistatic struct pll_vco lucid_evo_vco[] = { 7562306a36Sopenharmony_ci { 249600000, 2000000000, 0 }, 7662306a36Sopenharmony_ci}; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_cistatic const struct alpha_pll_config disp_cc_pll0_config = { 7962306a36Sopenharmony_ci .l = 0xD, 8062306a36Sopenharmony_ci .alpha = 0x6492, 8162306a36Sopenharmony_ci .config_ctl_val = 0x20485699, 8262306a36Sopenharmony_ci .config_ctl_hi_val = 0x00182261, 8362306a36Sopenharmony_ci .config_ctl_hi1_val = 0x32AA299C, 8462306a36Sopenharmony_ci .user_ctl_val = 0x00000000, 8562306a36Sopenharmony_ci .user_ctl_hi_val = 0x00000805, 8662306a36Sopenharmony_ci}; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic struct clk_alpha_pll disp_cc_pll0 = { 8962306a36Sopenharmony_ci .offset = 0x0, 9062306a36Sopenharmony_ci .vco_table = lucid_evo_vco, 9162306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(lucid_evo_vco), 9262306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO], 9362306a36Sopenharmony_ci .clkr = { 9462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 9562306a36Sopenharmony_ci .name = "disp_cc_pll0", 9662306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 9762306a36Sopenharmony_ci .index = DT_BI_TCXO, 9862306a36Sopenharmony_ci }, 9962306a36Sopenharmony_ci .num_parents = 1, 10062306a36Sopenharmony_ci .ops = &clk_alpha_pll_reset_lucid_evo_ops, 10162306a36Sopenharmony_ci }, 10262306a36Sopenharmony_ci }, 10362306a36Sopenharmony_ci}; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_cistatic const struct alpha_pll_config disp_cc_pll1_config = { 10662306a36Sopenharmony_ci .l = 0x1F, 10762306a36Sopenharmony_ci .alpha = 0x4000, 10862306a36Sopenharmony_ci .config_ctl_val = 0x20485699, 10962306a36Sopenharmony_ci .config_ctl_hi_val = 0x00182261, 11062306a36Sopenharmony_ci .config_ctl_hi1_val = 0x32AA299C, 11162306a36Sopenharmony_ci .user_ctl_val = 0x00000000, 11262306a36Sopenharmony_ci .user_ctl_hi_val = 0x00000805, 11362306a36Sopenharmony_ci}; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_cistatic struct clk_alpha_pll disp_cc_pll1 = { 11662306a36Sopenharmony_ci .offset = 0x1000, 11762306a36Sopenharmony_ci .vco_table = lucid_evo_vco, 11862306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(lucid_evo_vco), 11962306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO], 12062306a36Sopenharmony_ci .clkr = { 12162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 12262306a36Sopenharmony_ci .name = "disp_cc_pll1", 12362306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data) { 12462306a36Sopenharmony_ci .index = DT_BI_TCXO, 12562306a36Sopenharmony_ci }, 12662306a36Sopenharmony_ci .num_parents = 1, 12762306a36Sopenharmony_ci .ops = &clk_alpha_pll_reset_lucid_evo_ops, 12862306a36Sopenharmony_ci }, 12962306a36Sopenharmony_ci }, 13062306a36Sopenharmony_ci}; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_0[] = { 13362306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 13462306a36Sopenharmony_ci { P_DP0_PHY_PLL_LINK_CLK, 1 }, 13562306a36Sopenharmony_ci { P_DP0_PHY_PLL_VCO_DIV_CLK, 2 }, 13662306a36Sopenharmony_ci { P_DP3_PHY_PLL_VCO_DIV_CLK, 3 }, 13762306a36Sopenharmony_ci { P_DP1_PHY_PLL_VCO_DIV_CLK, 4 }, 13862306a36Sopenharmony_ci { P_DP2_PHY_PLL_VCO_DIV_CLK, 6 }, 13962306a36Sopenharmony_ci}; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_0[] = { 14262306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 14362306a36Sopenharmony_ci { .index = DT_DP0_PHY_PLL_LINK_CLK }, 14462306a36Sopenharmony_ci { .index = DT_DP0_PHY_PLL_VCO_DIV_CLK }, 14562306a36Sopenharmony_ci { .index = DT_DP3_PHY_PLL_VCO_DIV_CLK }, 14662306a36Sopenharmony_ci { .index = DT_DP1_PHY_PLL_VCO_DIV_CLK }, 14762306a36Sopenharmony_ci { .index = DT_DP2_PHY_PLL_VCO_DIV_CLK }, 14862306a36Sopenharmony_ci}; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_1[] = { 15162306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 15262306a36Sopenharmony_ci}; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_1[] = { 15562306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 15662306a36Sopenharmony_ci}; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_1_ao[] = { 15962306a36Sopenharmony_ci { .index = DT_BI_TCXO_AO }, 16062306a36Sopenharmony_ci}; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_2[] = { 16362306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 16462306a36Sopenharmony_ci { P_DSI0_PHY_PLL_OUT_DSICLK, 1 }, 16562306a36Sopenharmony_ci { P_DSI0_PHY_PLL_OUT_BYTECLK, 2 }, 16662306a36Sopenharmony_ci { P_DSI1_PHY_PLL_OUT_DSICLK, 3 }, 16762306a36Sopenharmony_ci { P_DSI1_PHY_PLL_OUT_BYTECLK, 4 }, 16862306a36Sopenharmony_ci}; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_2[] = { 17162306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 17262306a36Sopenharmony_ci { .index = DT_DSI0_PHY_PLL_OUT_DSICLK }, 17362306a36Sopenharmony_ci { .index = DT_DSI0_PHY_PLL_OUT_BYTECLK }, 17462306a36Sopenharmony_ci { .index = DT_DSI1_PHY_PLL_OUT_DSICLK }, 17562306a36Sopenharmony_ci { .index = DT_DSI1_PHY_PLL_OUT_BYTECLK }, 17662306a36Sopenharmony_ci}; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_3[] = { 17962306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 18062306a36Sopenharmony_ci { P_DP0_PHY_PLL_LINK_CLK, 1 }, 18162306a36Sopenharmony_ci { P_DP1_PHY_PLL_LINK_CLK, 2 }, 18262306a36Sopenharmony_ci { P_DP2_PHY_PLL_LINK_CLK, 3 }, 18362306a36Sopenharmony_ci { P_DP3_PHY_PLL_LINK_CLK, 4 }, 18462306a36Sopenharmony_ci}; 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_3[] = { 18762306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 18862306a36Sopenharmony_ci { .index = DT_DP0_PHY_PLL_LINK_CLK }, 18962306a36Sopenharmony_ci { .index = DT_DP1_PHY_PLL_LINK_CLK }, 19062306a36Sopenharmony_ci { .index = DT_DP2_PHY_PLL_LINK_CLK }, 19162306a36Sopenharmony_ci { .index = DT_DP3_PHY_PLL_LINK_CLK }, 19262306a36Sopenharmony_ci}; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_4[] = { 19562306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 19662306a36Sopenharmony_ci { P_DSI0_PHY_PLL_OUT_BYTECLK, 2 }, 19762306a36Sopenharmony_ci { P_DSI1_PHY_PLL_OUT_BYTECLK, 4 }, 19862306a36Sopenharmony_ci}; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_4[] = { 20162306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 20262306a36Sopenharmony_ci { .index = DT_DSI0_PHY_PLL_OUT_BYTECLK }, 20362306a36Sopenharmony_ci { .index = DT_DSI1_PHY_PLL_OUT_BYTECLK }, 20462306a36Sopenharmony_ci}; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_5[] = { 20762306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 20862306a36Sopenharmony_ci { P_DISP_CC_PLL0_OUT_MAIN, 1 }, 20962306a36Sopenharmony_ci { P_DISP_CC_PLL1_OUT_MAIN, 4 }, 21062306a36Sopenharmony_ci { P_DISP_CC_PLL1_OUT_EVEN, 6 }, 21162306a36Sopenharmony_ci}; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_5[] = { 21462306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 21562306a36Sopenharmony_ci { .hw = &disp_cc_pll0.clkr.hw }, 21662306a36Sopenharmony_ci { .hw = &disp_cc_pll1.clkr.hw }, 21762306a36Sopenharmony_ci { .hw = &disp_cc_pll1.clkr.hw }, 21862306a36Sopenharmony_ci}; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_6[] = { 22162306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 22262306a36Sopenharmony_ci { P_DISP_CC_PLL1_OUT_MAIN, 4 }, 22362306a36Sopenharmony_ci { P_DISP_CC_PLL1_OUT_EVEN, 6 }, 22462306a36Sopenharmony_ci}; 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_6[] = { 22762306a36Sopenharmony_ci { .index = DT_BI_TCXO }, 22862306a36Sopenharmony_ci { .hw = &disp_cc_pll1.clkr.hw }, 22962306a36Sopenharmony_ci { .hw = &disp_cc_pll1.clkr.hw }, 23062306a36Sopenharmony_ci}; 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_7[] = { 23362306a36Sopenharmony_ci { P_SLEEP_CLK, 0 }, 23462306a36Sopenharmony_ci}; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_7[] = { 23762306a36Sopenharmony_ci { .index = DT_SLEEP_CLK }, 23862306a36Sopenharmony_ci}; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = { 24162306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 24262306a36Sopenharmony_ci F(37500000, P_DISP_CC_PLL1_OUT_MAIN, 16, 0, 0), 24362306a36Sopenharmony_ci F(75000000, P_DISP_CC_PLL1_OUT_MAIN, 8, 0, 0), 24462306a36Sopenharmony_ci { } 24562306a36Sopenharmony_ci}; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_ahb_clk_src = { 24862306a36Sopenharmony_ci .cmd_rcgr = 0x8324, 24962306a36Sopenharmony_ci .mnd_width = 0, 25062306a36Sopenharmony_ci .hid_width = 5, 25162306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_6, 25262306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src, 25362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 25462306a36Sopenharmony_ci .name = "disp_cc_mdss_ahb_clk_src", 25562306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_6, 25662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_6), 25762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 25862306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 25962306a36Sopenharmony_ci }, 26062306a36Sopenharmony_ci}; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_byte0_clk_src[] = { 26362306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 26462306a36Sopenharmony_ci { } 26562306a36Sopenharmony_ci}; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte0_clk_src = { 26862306a36Sopenharmony_ci .cmd_rcgr = 0x8134, 26962306a36Sopenharmony_ci .mnd_width = 0, 27062306a36Sopenharmony_ci .hid_width = 5, 27162306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_2, 27262306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 27362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 27462306a36Sopenharmony_ci .name = "disp_cc_mdss_byte0_clk_src", 27562306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_2, 27662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_2), 27762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 27862306a36Sopenharmony_ci .ops = &clk_byte2_ops, 27962306a36Sopenharmony_ci }, 28062306a36Sopenharmony_ci}; 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte1_clk_src = { 28362306a36Sopenharmony_ci .cmd_rcgr = 0x8150, 28462306a36Sopenharmony_ci .mnd_width = 0, 28562306a36Sopenharmony_ci .hid_width = 5, 28662306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_2, 28762306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 28862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 28962306a36Sopenharmony_ci .name = "disp_cc_mdss_byte1_clk_src", 29062306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_2, 29162306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_2), 29262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 29362306a36Sopenharmony_ci .ops = &clk_byte2_ops, 29462306a36Sopenharmony_ci }, 29562306a36Sopenharmony_ci}; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx0_aux_clk_src = { 29862306a36Sopenharmony_ci .cmd_rcgr = 0x81ec, 29962306a36Sopenharmony_ci .mnd_width = 0, 30062306a36Sopenharmony_ci .hid_width = 5, 30162306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_1, 30262306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 30362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 30462306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx0_aux_clk_src", 30562306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_1, 30662306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_1), 30762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 30862306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 30962306a36Sopenharmony_ci }, 31062306a36Sopenharmony_ci}; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_dptx0_link_clk_src[] = { 31362306a36Sopenharmony_ci F(162000, P_DP0_PHY_PLL_LINK_CLK, 1, 0, 0), 31462306a36Sopenharmony_ci F(270000, P_DP0_PHY_PLL_LINK_CLK, 1, 0, 0), 31562306a36Sopenharmony_ci F(540000, P_DP0_PHY_PLL_LINK_CLK, 1, 0, 0), 31662306a36Sopenharmony_ci F(810000, P_DP0_PHY_PLL_LINK_CLK, 1, 0, 0), 31762306a36Sopenharmony_ci { } 31862306a36Sopenharmony_ci}; 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx0_link_clk_src = { 32162306a36Sopenharmony_ci .cmd_rcgr = 0x819c, 32262306a36Sopenharmony_ci .mnd_width = 0, 32362306a36Sopenharmony_ci .hid_width = 5, 32462306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_3, 32562306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_dptx0_link_clk_src, 32662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 32762306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx0_link_clk_src", 32862306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_3, 32962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_3), 33062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 33162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 33262306a36Sopenharmony_ci }, 33362306a36Sopenharmony_ci}; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx0_pixel0_clk_src = { 33662306a36Sopenharmony_ci .cmd_rcgr = 0x81bc, 33762306a36Sopenharmony_ci .mnd_width = 16, 33862306a36Sopenharmony_ci .hid_width = 5, 33962306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_0, 34062306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 34162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 34262306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx0_pixel0_clk_src", 34362306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_0, 34462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_0), 34562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 34662306a36Sopenharmony_ci .ops = &clk_dp_ops, 34762306a36Sopenharmony_ci }, 34862306a36Sopenharmony_ci}; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx0_pixel1_clk_src = { 35162306a36Sopenharmony_ci .cmd_rcgr = 0x81d4, 35262306a36Sopenharmony_ci .mnd_width = 16, 35362306a36Sopenharmony_ci .hid_width = 5, 35462306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_0, 35562306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 35662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 35762306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx0_pixel1_clk_src", 35862306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_0, 35962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_0), 36062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 36162306a36Sopenharmony_ci .ops = &clk_dp_ops, 36262306a36Sopenharmony_ci }, 36362306a36Sopenharmony_ci}; 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx1_aux_clk_src = { 36662306a36Sopenharmony_ci .cmd_rcgr = 0x8254, 36762306a36Sopenharmony_ci .mnd_width = 0, 36862306a36Sopenharmony_ci .hid_width = 5, 36962306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_1, 37062306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 37162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 37262306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx1_aux_clk_src", 37362306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_1, 37462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_1), 37562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 37662306a36Sopenharmony_ci .ops = &clk_dp_ops, 37762306a36Sopenharmony_ci }, 37862306a36Sopenharmony_ci}; 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx1_link_clk_src = { 38162306a36Sopenharmony_ci .cmd_rcgr = 0x8234, 38262306a36Sopenharmony_ci .mnd_width = 0, 38362306a36Sopenharmony_ci .hid_width = 5, 38462306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_3, 38562306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_dptx0_link_clk_src, 38662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 38762306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx1_link_clk_src", 38862306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_3, 38962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_3), 39062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 39162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 39262306a36Sopenharmony_ci }, 39362306a36Sopenharmony_ci}; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx1_pixel0_clk_src = { 39662306a36Sopenharmony_ci .cmd_rcgr = 0x8204, 39762306a36Sopenharmony_ci .mnd_width = 16, 39862306a36Sopenharmony_ci .hid_width = 5, 39962306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_0, 40062306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 40162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 40262306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx1_pixel0_clk_src", 40362306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_0, 40462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_0), 40562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 40662306a36Sopenharmony_ci .ops = &clk_dp_ops, 40762306a36Sopenharmony_ci }, 40862306a36Sopenharmony_ci}; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx1_pixel1_clk_src = { 41162306a36Sopenharmony_ci .cmd_rcgr = 0x821c, 41262306a36Sopenharmony_ci .mnd_width = 16, 41362306a36Sopenharmony_ci .hid_width = 5, 41462306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_0, 41562306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 41662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 41762306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx1_pixel1_clk_src", 41862306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_0, 41962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_0), 42062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 42162306a36Sopenharmony_ci .ops = &clk_dp_ops, 42262306a36Sopenharmony_ci }, 42362306a36Sopenharmony_ci}; 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx2_aux_clk_src = { 42662306a36Sopenharmony_ci .cmd_rcgr = 0x82bc, 42762306a36Sopenharmony_ci .mnd_width = 0, 42862306a36Sopenharmony_ci .hid_width = 5, 42962306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_1, 43062306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 43162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 43262306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx2_aux_clk_src", 43362306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_1, 43462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_1), 43562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 43662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 43762306a36Sopenharmony_ci }, 43862306a36Sopenharmony_ci}; 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx2_link_clk_src = { 44162306a36Sopenharmony_ci .cmd_rcgr = 0x826c, 44262306a36Sopenharmony_ci .mnd_width = 0, 44362306a36Sopenharmony_ci .hid_width = 5, 44462306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_3, 44562306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_dptx0_link_clk_src, 44662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 44762306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx2_link_clk_src", 44862306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_3, 44962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_3), 45062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 45162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 45262306a36Sopenharmony_ci }, 45362306a36Sopenharmony_ci}; 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx2_pixel0_clk_src = { 45662306a36Sopenharmony_ci .cmd_rcgr = 0x828c, 45762306a36Sopenharmony_ci .mnd_width = 16, 45862306a36Sopenharmony_ci .hid_width = 5, 45962306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_0, 46062306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 46162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 46262306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx2_pixel0_clk_src", 46362306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_0, 46462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_0), 46562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 46662306a36Sopenharmony_ci .ops = &clk_dp_ops, 46762306a36Sopenharmony_ci }, 46862306a36Sopenharmony_ci}; 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx2_pixel1_clk_src = { 47162306a36Sopenharmony_ci .cmd_rcgr = 0x82a4, 47262306a36Sopenharmony_ci .mnd_width = 16, 47362306a36Sopenharmony_ci .hid_width = 5, 47462306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_0, 47562306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 47662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 47762306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx2_pixel1_clk_src", 47862306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_0, 47962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_0), 48062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 48162306a36Sopenharmony_ci .ops = &clk_dp_ops, 48262306a36Sopenharmony_ci }, 48362306a36Sopenharmony_ci}; 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx3_aux_clk_src = { 48662306a36Sopenharmony_ci .cmd_rcgr = 0x8308, 48762306a36Sopenharmony_ci .mnd_width = 0, 48862306a36Sopenharmony_ci .hid_width = 5, 48962306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_1, 49062306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 49162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 49262306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx3_aux_clk_src", 49362306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_1, 49462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_1), 49562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 49662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 49762306a36Sopenharmony_ci }, 49862306a36Sopenharmony_ci}; 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx3_link_clk_src = { 50162306a36Sopenharmony_ci .cmd_rcgr = 0x82ec, 50262306a36Sopenharmony_ci .mnd_width = 0, 50362306a36Sopenharmony_ci .hid_width = 5, 50462306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_3, 50562306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_dptx0_link_clk_src, 50662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 50762306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx3_link_clk_src", 50862306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_3, 50962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_3), 51062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 51162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 51262306a36Sopenharmony_ci }, 51362306a36Sopenharmony_ci}; 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dptx3_pixel0_clk_src = { 51662306a36Sopenharmony_ci .cmd_rcgr = 0x82d4, 51762306a36Sopenharmony_ci .mnd_width = 16, 51862306a36Sopenharmony_ci .hid_width = 5, 51962306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_0, 52062306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 52162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 52262306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx3_pixel0_clk_src", 52362306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_0, 52462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_0), 52562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 52662306a36Sopenharmony_ci .ops = &clk_dp_ops, 52762306a36Sopenharmony_ci }, 52862306a36Sopenharmony_ci}; 52962306a36Sopenharmony_ci 53062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc0_clk_src = { 53162306a36Sopenharmony_ci .cmd_rcgr = 0x816c, 53262306a36Sopenharmony_ci .mnd_width = 0, 53362306a36Sopenharmony_ci .hid_width = 5, 53462306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_4, 53562306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 53662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 53762306a36Sopenharmony_ci .name = "disp_cc_mdss_esc0_clk_src", 53862306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_4, 53962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_4), 54062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 54162306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 54262306a36Sopenharmony_ci }, 54362306a36Sopenharmony_ci}; 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc1_clk_src = { 54662306a36Sopenharmony_ci .cmd_rcgr = 0x8184, 54762306a36Sopenharmony_ci .mnd_width = 0, 54862306a36Sopenharmony_ci .hid_width = 5, 54962306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_4, 55062306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 55162306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 55262306a36Sopenharmony_ci .name = "disp_cc_mdss_esc1_clk_src", 55362306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_4, 55462306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_4), 55562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 55662306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 55762306a36Sopenharmony_ci }, 55862306a36Sopenharmony_ci}; 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = { 56162306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 56262306a36Sopenharmony_ci F(85714286, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0), 56362306a36Sopenharmony_ci F(100000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0), 56462306a36Sopenharmony_ci F(150000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0), 56562306a36Sopenharmony_ci F(172000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0), 56662306a36Sopenharmony_ci F(200000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0), 56762306a36Sopenharmony_ci F(325000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0), 56862306a36Sopenharmony_ci F(375000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0), 56962306a36Sopenharmony_ci F(500000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0), 57062306a36Sopenharmony_ci { } 57162306a36Sopenharmony_ci}; 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_mdp_clk_src = { 57462306a36Sopenharmony_ci .cmd_rcgr = 0x80ec, 57562306a36Sopenharmony_ci .mnd_width = 0, 57662306a36Sopenharmony_ci .hid_width = 5, 57762306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_5, 57862306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src, 57962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 58062306a36Sopenharmony_ci .name = "disp_cc_mdss_mdp_clk_src", 58162306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_5, 58262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_5), 58362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 58462306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 58562306a36Sopenharmony_ci }, 58662306a36Sopenharmony_ci}; 58762306a36Sopenharmony_ci 58862306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = { 58962306a36Sopenharmony_ci .cmd_rcgr = 0x80bc, 59062306a36Sopenharmony_ci .mnd_width = 8, 59162306a36Sopenharmony_ci .hid_width = 5, 59262306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_2, 59362306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 59462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 59562306a36Sopenharmony_ci .name = "disp_cc_mdss_pclk0_clk_src", 59662306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_2, 59762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_2), 59862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 59962306a36Sopenharmony_ci .ops = &clk_pixel_ops, 60062306a36Sopenharmony_ci }, 60162306a36Sopenharmony_ci}; 60262306a36Sopenharmony_ci 60362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk1_clk_src = { 60462306a36Sopenharmony_ci .cmd_rcgr = 0x80d4, 60562306a36Sopenharmony_ci .mnd_width = 8, 60662306a36Sopenharmony_ci .hid_width = 5, 60762306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_2, 60862306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 60962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 61062306a36Sopenharmony_ci .name = "disp_cc_mdss_pclk1_clk_src", 61162306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_2, 61262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_2), 61362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 61462306a36Sopenharmony_ci .ops = &clk_pixel_ops, 61562306a36Sopenharmony_ci }, 61662306a36Sopenharmony_ci}; 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_rot_clk_src[] = { 61962306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 62062306a36Sopenharmony_ci F(150000000, P_DISP_CC_PLL1_OUT_MAIN, 4, 0, 0), 62162306a36Sopenharmony_ci F(200000000, P_DISP_CC_PLL1_OUT_MAIN, 3, 0, 0), 62262306a36Sopenharmony_ci F(300000000, P_DISP_CC_PLL1_OUT_MAIN, 2, 0, 0), 62362306a36Sopenharmony_ci { } 62462306a36Sopenharmony_ci}; 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_rot_clk_src = { 62762306a36Sopenharmony_ci .cmd_rcgr = 0x8104, 62862306a36Sopenharmony_ci .mnd_width = 0, 62962306a36Sopenharmony_ci .hid_width = 5, 63062306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_5, 63162306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_rot_clk_src, 63262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 63362306a36Sopenharmony_ci .name = "disp_cc_mdss_rot_clk_src", 63462306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_5, 63562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_5), 63662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 63762306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 63862306a36Sopenharmony_ci }, 63962306a36Sopenharmony_ci}; 64062306a36Sopenharmony_ci 64162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_vsync_clk_src = { 64262306a36Sopenharmony_ci .cmd_rcgr = 0x811c, 64362306a36Sopenharmony_ci .mnd_width = 0, 64462306a36Sopenharmony_ci .hid_width = 5, 64562306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_1, 64662306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 64762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 64862306a36Sopenharmony_ci .name = "disp_cc_mdss_vsync_clk_src", 64962306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_1, 65062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_1), 65162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 65262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 65362306a36Sopenharmony_ci }, 65462306a36Sopenharmony_ci}; 65562306a36Sopenharmony_ci 65662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_sleep_clk_src[] = { 65762306a36Sopenharmony_ci F(32000, P_SLEEP_CLK, 1, 0, 0), 65862306a36Sopenharmony_ci { } 65962306a36Sopenharmony_ci}; 66062306a36Sopenharmony_ci 66162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_sleep_clk_src = { 66262306a36Sopenharmony_ci .cmd_rcgr = 0xe060, 66362306a36Sopenharmony_ci .mnd_width = 0, 66462306a36Sopenharmony_ci .hid_width = 5, 66562306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_7, 66662306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_sleep_clk_src, 66762306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 66862306a36Sopenharmony_ci .name = "disp_cc_sleep_clk_src", 66962306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_7, 67062306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_7), 67162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 67262306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 67362306a36Sopenharmony_ci }, 67462306a36Sopenharmony_ci}; 67562306a36Sopenharmony_ci 67662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_xo_clk_src = { 67762306a36Sopenharmony_ci .cmd_rcgr = 0xe044, 67862306a36Sopenharmony_ci .mnd_width = 0, 67962306a36Sopenharmony_ci .hid_width = 5, 68062306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_1, 68162306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src, 68262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 68362306a36Sopenharmony_ci .name = "disp_cc_xo_clk_src", 68462306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_1_ao, 68562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_1_ao), 68662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 68762306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 68862306a36Sopenharmony_ci }, 68962306a36Sopenharmony_ci}; 69062306a36Sopenharmony_ci 69162306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = { 69262306a36Sopenharmony_ci .reg = 0x814c, 69362306a36Sopenharmony_ci .shift = 0, 69462306a36Sopenharmony_ci .width = 4, 69562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 69662306a36Sopenharmony_ci .name = "disp_cc_mdss_byte0_div_clk_src", 69762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 69862306a36Sopenharmony_ci &disp_cc_mdss_byte0_clk_src.clkr.hw, 69962306a36Sopenharmony_ci }, 70062306a36Sopenharmony_ci .num_parents = 1, 70162306a36Sopenharmony_ci .ops = &clk_regmap_div_ops, 70262306a36Sopenharmony_ci }, 70362306a36Sopenharmony_ci}; 70462306a36Sopenharmony_ci 70562306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_byte1_div_clk_src = { 70662306a36Sopenharmony_ci .reg = 0x8168, 70762306a36Sopenharmony_ci .shift = 0, 70862306a36Sopenharmony_ci .width = 4, 70962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 71062306a36Sopenharmony_ci .name = "disp_cc_mdss_byte1_div_clk_src", 71162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 71262306a36Sopenharmony_ci &disp_cc_mdss_byte1_clk_src.clkr.hw, 71362306a36Sopenharmony_ci }, 71462306a36Sopenharmony_ci .num_parents = 1, 71562306a36Sopenharmony_ci .ops = &clk_regmap_div_ops, 71662306a36Sopenharmony_ci }, 71762306a36Sopenharmony_ci}; 71862306a36Sopenharmony_ci 71962306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_dptx0_link_div_clk_src = { 72062306a36Sopenharmony_ci .reg = 0x81b4, 72162306a36Sopenharmony_ci .shift = 0, 72262306a36Sopenharmony_ci .width = 4, 72362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 72462306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx0_link_div_clk_src", 72562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 72662306a36Sopenharmony_ci &disp_cc_mdss_dptx0_link_clk_src.clkr.hw, 72762306a36Sopenharmony_ci }, 72862306a36Sopenharmony_ci .num_parents = 1, 72962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 73062306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 73162306a36Sopenharmony_ci }, 73262306a36Sopenharmony_ci}; 73362306a36Sopenharmony_ci 73462306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_dptx1_link_div_clk_src = { 73562306a36Sopenharmony_ci .reg = 0x824c, 73662306a36Sopenharmony_ci .shift = 0, 73762306a36Sopenharmony_ci .width = 4, 73862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 73962306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx1_link_div_clk_src", 74062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 74162306a36Sopenharmony_ci &disp_cc_mdss_dptx1_link_clk_src.clkr.hw, 74262306a36Sopenharmony_ci }, 74362306a36Sopenharmony_ci .num_parents = 1, 74462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 74562306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 74662306a36Sopenharmony_ci }, 74762306a36Sopenharmony_ci}; 74862306a36Sopenharmony_ci 74962306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_dptx2_link_div_clk_src = { 75062306a36Sopenharmony_ci .reg = 0x8284, 75162306a36Sopenharmony_ci .shift = 0, 75262306a36Sopenharmony_ci .width = 4, 75362306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 75462306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx2_link_div_clk_src", 75562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 75662306a36Sopenharmony_ci &disp_cc_mdss_dptx2_link_clk_src.clkr.hw, 75762306a36Sopenharmony_ci }, 75862306a36Sopenharmony_ci .num_parents = 1, 75962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 76062306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 76162306a36Sopenharmony_ci }, 76262306a36Sopenharmony_ci}; 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_dptx3_link_div_clk_src = { 76562306a36Sopenharmony_ci .reg = 0x8304, 76662306a36Sopenharmony_ci .shift = 0, 76762306a36Sopenharmony_ci .width = 4, 76862306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 76962306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx3_link_div_clk_src", 77062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 77162306a36Sopenharmony_ci &disp_cc_mdss_dptx3_link_clk_src.clkr.hw, 77262306a36Sopenharmony_ci }, 77362306a36Sopenharmony_ci .num_parents = 1, 77462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 77562306a36Sopenharmony_ci .ops = &clk_regmap_div_ro_ops, 77662306a36Sopenharmony_ci }, 77762306a36Sopenharmony_ci}; 77862306a36Sopenharmony_ci 77962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_ahb1_clk = { 78062306a36Sopenharmony_ci .halt_reg = 0xa020, 78162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 78262306a36Sopenharmony_ci .clkr = { 78362306a36Sopenharmony_ci .enable_reg = 0xa020, 78462306a36Sopenharmony_ci .enable_mask = BIT(0), 78562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 78662306a36Sopenharmony_ci .name = "disp_cc_mdss_ahb1_clk", 78762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 78862306a36Sopenharmony_ci &disp_cc_mdss_ahb_clk_src.clkr.hw, 78962306a36Sopenharmony_ci }, 79062306a36Sopenharmony_ci .num_parents = 1, 79162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 79262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 79362306a36Sopenharmony_ci }, 79462306a36Sopenharmony_ci }, 79562306a36Sopenharmony_ci}; 79662306a36Sopenharmony_ci 79762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_ahb_clk = { 79862306a36Sopenharmony_ci .halt_reg = 0x80a4, 79962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 80062306a36Sopenharmony_ci .clkr = { 80162306a36Sopenharmony_ci .enable_reg = 0x80a4, 80262306a36Sopenharmony_ci .enable_mask = BIT(0), 80362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 80462306a36Sopenharmony_ci .name = "disp_cc_mdss_ahb_clk", 80562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 80662306a36Sopenharmony_ci &disp_cc_mdss_ahb_clk_src.clkr.hw, 80762306a36Sopenharmony_ci }, 80862306a36Sopenharmony_ci .num_parents = 1, 80962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 81062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 81162306a36Sopenharmony_ci }, 81262306a36Sopenharmony_ci }, 81362306a36Sopenharmony_ci}; 81462306a36Sopenharmony_ci 81562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_clk = { 81662306a36Sopenharmony_ci .halt_reg = 0x8028, 81762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 81862306a36Sopenharmony_ci .clkr = { 81962306a36Sopenharmony_ci .enable_reg = 0x8028, 82062306a36Sopenharmony_ci .enable_mask = BIT(0), 82162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 82262306a36Sopenharmony_ci .name = "disp_cc_mdss_byte0_clk", 82362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 82462306a36Sopenharmony_ci &disp_cc_mdss_byte0_clk_src.clkr.hw, 82562306a36Sopenharmony_ci }, 82662306a36Sopenharmony_ci .num_parents = 1, 82762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 82862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 82962306a36Sopenharmony_ci }, 83062306a36Sopenharmony_ci }, 83162306a36Sopenharmony_ci}; 83262306a36Sopenharmony_ci 83362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_intf_clk = { 83462306a36Sopenharmony_ci .halt_reg = 0x802c, 83562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 83662306a36Sopenharmony_ci .clkr = { 83762306a36Sopenharmony_ci .enable_reg = 0x802c, 83862306a36Sopenharmony_ci .enable_mask = BIT(0), 83962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 84062306a36Sopenharmony_ci .name = "disp_cc_mdss_byte0_intf_clk", 84162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 84262306a36Sopenharmony_ci &disp_cc_mdss_byte0_div_clk_src.clkr.hw, 84362306a36Sopenharmony_ci }, 84462306a36Sopenharmony_ci .num_parents = 1, 84562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 84662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 84762306a36Sopenharmony_ci }, 84862306a36Sopenharmony_ci }, 84962306a36Sopenharmony_ci}; 85062306a36Sopenharmony_ci 85162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte1_clk = { 85262306a36Sopenharmony_ci .halt_reg = 0x8030, 85362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 85462306a36Sopenharmony_ci .clkr = { 85562306a36Sopenharmony_ci .enable_reg = 0x8030, 85662306a36Sopenharmony_ci .enable_mask = BIT(0), 85762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 85862306a36Sopenharmony_ci .name = "disp_cc_mdss_byte1_clk", 85962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 86062306a36Sopenharmony_ci &disp_cc_mdss_byte1_clk_src.clkr.hw, 86162306a36Sopenharmony_ci }, 86262306a36Sopenharmony_ci .num_parents = 1, 86362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 86462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 86562306a36Sopenharmony_ci }, 86662306a36Sopenharmony_ci }, 86762306a36Sopenharmony_ci}; 86862306a36Sopenharmony_ci 86962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte1_intf_clk = { 87062306a36Sopenharmony_ci .halt_reg = 0x8034, 87162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 87262306a36Sopenharmony_ci .clkr = { 87362306a36Sopenharmony_ci .enable_reg = 0x8034, 87462306a36Sopenharmony_ci .enable_mask = BIT(0), 87562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 87662306a36Sopenharmony_ci .name = "disp_cc_mdss_byte1_intf_clk", 87762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 87862306a36Sopenharmony_ci &disp_cc_mdss_byte1_div_clk_src.clkr.hw, 87962306a36Sopenharmony_ci }, 88062306a36Sopenharmony_ci .num_parents = 1, 88162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 88262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 88362306a36Sopenharmony_ci }, 88462306a36Sopenharmony_ci }, 88562306a36Sopenharmony_ci}; 88662306a36Sopenharmony_ci 88762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx0_aux_clk = { 88862306a36Sopenharmony_ci .halt_reg = 0x8058, 88962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 89062306a36Sopenharmony_ci .clkr = { 89162306a36Sopenharmony_ci .enable_reg = 0x8058, 89262306a36Sopenharmony_ci .enable_mask = BIT(0), 89362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 89462306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx0_aux_clk", 89562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 89662306a36Sopenharmony_ci &disp_cc_mdss_dptx0_aux_clk_src.clkr.hw, 89762306a36Sopenharmony_ci }, 89862306a36Sopenharmony_ci .num_parents = 1, 89962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 90062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 90162306a36Sopenharmony_ci }, 90262306a36Sopenharmony_ci }, 90362306a36Sopenharmony_ci}; 90462306a36Sopenharmony_ci 90562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx0_crypto_clk = { 90662306a36Sopenharmony_ci .halt_reg = 0x804c, 90762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 90862306a36Sopenharmony_ci .clkr = { 90962306a36Sopenharmony_ci .enable_reg = 0x804c, 91062306a36Sopenharmony_ci .enable_mask = BIT(0), 91162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 91262306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx0_crypto_clk", 91362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 91462306a36Sopenharmony_ci &disp_cc_mdss_dptx0_link_clk_src.clkr.hw, 91562306a36Sopenharmony_ci }, 91662306a36Sopenharmony_ci .num_parents = 1, 91762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 91862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 91962306a36Sopenharmony_ci }, 92062306a36Sopenharmony_ci }, 92162306a36Sopenharmony_ci}; 92262306a36Sopenharmony_ci 92362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx0_link_clk = { 92462306a36Sopenharmony_ci .halt_reg = 0x8040, 92562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 92662306a36Sopenharmony_ci .clkr = { 92762306a36Sopenharmony_ci .enable_reg = 0x8040, 92862306a36Sopenharmony_ci .enable_mask = BIT(0), 92962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 93062306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx0_link_clk", 93162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 93262306a36Sopenharmony_ci &disp_cc_mdss_dptx0_link_clk_src.clkr.hw, 93362306a36Sopenharmony_ci }, 93462306a36Sopenharmony_ci .num_parents = 1, 93562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 93662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 93762306a36Sopenharmony_ci }, 93862306a36Sopenharmony_ci }, 93962306a36Sopenharmony_ci}; 94062306a36Sopenharmony_ci 94162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx0_link_intf_clk = { 94262306a36Sopenharmony_ci .halt_reg = 0x8048, 94362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 94462306a36Sopenharmony_ci .clkr = { 94562306a36Sopenharmony_ci .enable_reg = 0x8048, 94662306a36Sopenharmony_ci .enable_mask = BIT(0), 94762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 94862306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx0_link_intf_clk", 94962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 95062306a36Sopenharmony_ci &disp_cc_mdss_dptx0_link_div_clk_src.clkr.hw, 95162306a36Sopenharmony_ci }, 95262306a36Sopenharmony_ci .num_parents = 1, 95362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 95462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 95562306a36Sopenharmony_ci }, 95662306a36Sopenharmony_ci }, 95762306a36Sopenharmony_ci}; 95862306a36Sopenharmony_ci 95962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx0_pixel0_clk = { 96062306a36Sopenharmony_ci .halt_reg = 0x8050, 96162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 96262306a36Sopenharmony_ci .clkr = { 96362306a36Sopenharmony_ci .enable_reg = 0x8050, 96462306a36Sopenharmony_ci .enable_mask = BIT(0), 96562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 96662306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx0_pixel0_clk", 96762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 96862306a36Sopenharmony_ci &disp_cc_mdss_dptx0_pixel0_clk_src.clkr.hw, 96962306a36Sopenharmony_ci }, 97062306a36Sopenharmony_ci .num_parents = 1, 97162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 97262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 97362306a36Sopenharmony_ci }, 97462306a36Sopenharmony_ci }, 97562306a36Sopenharmony_ci}; 97662306a36Sopenharmony_ci 97762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx0_pixel1_clk = { 97862306a36Sopenharmony_ci .halt_reg = 0x8054, 97962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 98062306a36Sopenharmony_ci .clkr = { 98162306a36Sopenharmony_ci .enable_reg = 0x8054, 98262306a36Sopenharmony_ci .enable_mask = BIT(0), 98362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 98462306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx0_pixel1_clk", 98562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 98662306a36Sopenharmony_ci &disp_cc_mdss_dptx0_pixel1_clk_src.clkr.hw, 98762306a36Sopenharmony_ci }, 98862306a36Sopenharmony_ci .num_parents = 1, 98962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 99062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 99162306a36Sopenharmony_ci }, 99262306a36Sopenharmony_ci }, 99362306a36Sopenharmony_ci}; 99462306a36Sopenharmony_ci 99562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx0_usb_router_link_intf_clk = { 99662306a36Sopenharmony_ci .halt_reg = 0x8044, 99762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 99862306a36Sopenharmony_ci .clkr = { 99962306a36Sopenharmony_ci .enable_reg = 0x8044, 100062306a36Sopenharmony_ci .enable_mask = BIT(0), 100162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 100262306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx0_usb_router_link_intf_clk", 100362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 100462306a36Sopenharmony_ci &disp_cc_mdss_dptx0_link_div_clk_src.clkr.hw, 100562306a36Sopenharmony_ci }, 100662306a36Sopenharmony_ci .num_parents = 1, 100762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 100862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 100962306a36Sopenharmony_ci }, 101062306a36Sopenharmony_ci }, 101162306a36Sopenharmony_ci}; 101262306a36Sopenharmony_ci 101362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx1_aux_clk = { 101462306a36Sopenharmony_ci .halt_reg = 0x8074, 101562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 101662306a36Sopenharmony_ci .clkr = { 101762306a36Sopenharmony_ci .enable_reg = 0x8074, 101862306a36Sopenharmony_ci .enable_mask = BIT(0), 101962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 102062306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx1_aux_clk", 102162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 102262306a36Sopenharmony_ci &disp_cc_mdss_dptx1_aux_clk_src.clkr.hw, 102362306a36Sopenharmony_ci }, 102462306a36Sopenharmony_ci .num_parents = 1, 102562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 102662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 102762306a36Sopenharmony_ci }, 102862306a36Sopenharmony_ci }, 102962306a36Sopenharmony_ci}; 103062306a36Sopenharmony_ci 103162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx1_crypto_clk = { 103262306a36Sopenharmony_ci .halt_reg = 0x8070, 103362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 103462306a36Sopenharmony_ci .clkr = { 103562306a36Sopenharmony_ci .enable_reg = 0x8070, 103662306a36Sopenharmony_ci .enable_mask = BIT(0), 103762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 103862306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx1_crypto_clk", 103962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 104062306a36Sopenharmony_ci &disp_cc_mdss_dptx1_link_clk_src.clkr.hw, 104162306a36Sopenharmony_ci }, 104262306a36Sopenharmony_ci .num_parents = 1, 104362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 104462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 104562306a36Sopenharmony_ci }, 104662306a36Sopenharmony_ci }, 104762306a36Sopenharmony_ci}; 104862306a36Sopenharmony_ci 104962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx1_link_clk = { 105062306a36Sopenharmony_ci .halt_reg = 0x8064, 105162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 105262306a36Sopenharmony_ci .clkr = { 105362306a36Sopenharmony_ci .enable_reg = 0x8064, 105462306a36Sopenharmony_ci .enable_mask = BIT(0), 105562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 105662306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx1_link_clk", 105762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 105862306a36Sopenharmony_ci &disp_cc_mdss_dptx1_link_clk_src.clkr.hw, 105962306a36Sopenharmony_ci }, 106062306a36Sopenharmony_ci .num_parents = 1, 106162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 106262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 106362306a36Sopenharmony_ci }, 106462306a36Sopenharmony_ci }, 106562306a36Sopenharmony_ci}; 106662306a36Sopenharmony_ci 106762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx1_link_intf_clk = { 106862306a36Sopenharmony_ci .halt_reg = 0x806c, 106962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 107062306a36Sopenharmony_ci .clkr = { 107162306a36Sopenharmony_ci .enable_reg = 0x806c, 107262306a36Sopenharmony_ci .enable_mask = BIT(0), 107362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 107462306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx1_link_intf_clk", 107562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 107662306a36Sopenharmony_ci &disp_cc_mdss_dptx1_link_div_clk_src.clkr.hw, 107762306a36Sopenharmony_ci }, 107862306a36Sopenharmony_ci .num_parents = 1, 107962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 108062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 108162306a36Sopenharmony_ci }, 108262306a36Sopenharmony_ci }, 108362306a36Sopenharmony_ci}; 108462306a36Sopenharmony_ci 108562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx1_pixel0_clk = { 108662306a36Sopenharmony_ci .halt_reg = 0x805c, 108762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 108862306a36Sopenharmony_ci .clkr = { 108962306a36Sopenharmony_ci .enable_reg = 0x805c, 109062306a36Sopenharmony_ci .enable_mask = BIT(0), 109162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 109262306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx1_pixel0_clk", 109362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 109462306a36Sopenharmony_ci &disp_cc_mdss_dptx1_pixel0_clk_src.clkr.hw, 109562306a36Sopenharmony_ci }, 109662306a36Sopenharmony_ci .num_parents = 1, 109762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 109862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 109962306a36Sopenharmony_ci }, 110062306a36Sopenharmony_ci }, 110162306a36Sopenharmony_ci}; 110262306a36Sopenharmony_ci 110362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx1_pixel1_clk = { 110462306a36Sopenharmony_ci .halt_reg = 0x8060, 110562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 110662306a36Sopenharmony_ci .clkr = { 110762306a36Sopenharmony_ci .enable_reg = 0x8060, 110862306a36Sopenharmony_ci .enable_mask = BIT(0), 110962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 111062306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx1_pixel1_clk", 111162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 111262306a36Sopenharmony_ci &disp_cc_mdss_dptx1_pixel1_clk_src.clkr.hw, 111362306a36Sopenharmony_ci }, 111462306a36Sopenharmony_ci .num_parents = 1, 111562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 111662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 111762306a36Sopenharmony_ci }, 111862306a36Sopenharmony_ci }, 111962306a36Sopenharmony_ci}; 112062306a36Sopenharmony_ci 112162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx1_usb_router_link_intf_clk = { 112262306a36Sopenharmony_ci .halt_reg = 0x8068, 112362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 112462306a36Sopenharmony_ci .clkr = { 112562306a36Sopenharmony_ci .enable_reg = 0x8068, 112662306a36Sopenharmony_ci .enable_mask = BIT(0), 112762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 112862306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx1_usb_router_link_intf_clk", 112962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 113062306a36Sopenharmony_ci &disp_cc_mdss_dptx0_link_div_clk_src.clkr.hw, 113162306a36Sopenharmony_ci }, 113262306a36Sopenharmony_ci .num_parents = 1, 113362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 113462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 113562306a36Sopenharmony_ci }, 113662306a36Sopenharmony_ci }, 113762306a36Sopenharmony_ci}; 113862306a36Sopenharmony_ci 113962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx2_aux_clk = { 114062306a36Sopenharmony_ci .halt_reg = 0x808c, 114162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 114262306a36Sopenharmony_ci .clkr = { 114362306a36Sopenharmony_ci .enable_reg = 0x808c, 114462306a36Sopenharmony_ci .enable_mask = BIT(0), 114562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 114662306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx2_aux_clk", 114762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 114862306a36Sopenharmony_ci &disp_cc_mdss_dptx2_aux_clk_src.clkr.hw, 114962306a36Sopenharmony_ci }, 115062306a36Sopenharmony_ci .num_parents = 1, 115162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 115262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 115362306a36Sopenharmony_ci }, 115462306a36Sopenharmony_ci }, 115562306a36Sopenharmony_ci}; 115662306a36Sopenharmony_ci 115762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx2_crypto_clk = { 115862306a36Sopenharmony_ci .halt_reg = 0x8088, 115962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 116062306a36Sopenharmony_ci .clkr = { 116162306a36Sopenharmony_ci .enable_reg = 0x8088, 116262306a36Sopenharmony_ci .enable_mask = BIT(0), 116362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 116462306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx2_crypto_clk", 116562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 116662306a36Sopenharmony_ci &disp_cc_mdss_dptx2_link_clk_src.clkr.hw, 116762306a36Sopenharmony_ci }, 116862306a36Sopenharmony_ci .num_parents = 1, 116962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 117062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 117162306a36Sopenharmony_ci }, 117262306a36Sopenharmony_ci }, 117362306a36Sopenharmony_ci}; 117462306a36Sopenharmony_ci 117562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx2_link_clk = { 117662306a36Sopenharmony_ci .halt_reg = 0x8080, 117762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 117862306a36Sopenharmony_ci .clkr = { 117962306a36Sopenharmony_ci .enable_reg = 0x8080, 118062306a36Sopenharmony_ci .enable_mask = BIT(0), 118162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 118262306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx2_link_clk", 118362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 118462306a36Sopenharmony_ci &disp_cc_mdss_dptx2_link_clk_src.clkr.hw, 118562306a36Sopenharmony_ci }, 118662306a36Sopenharmony_ci .num_parents = 1, 118762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 118862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 118962306a36Sopenharmony_ci }, 119062306a36Sopenharmony_ci }, 119162306a36Sopenharmony_ci}; 119262306a36Sopenharmony_ci 119362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx2_link_intf_clk = { 119462306a36Sopenharmony_ci .halt_reg = 0x8084, 119562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 119662306a36Sopenharmony_ci .clkr = { 119762306a36Sopenharmony_ci .enable_reg = 0x8084, 119862306a36Sopenharmony_ci .enable_mask = BIT(0), 119962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 120062306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx2_link_intf_clk", 120162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 120262306a36Sopenharmony_ci &disp_cc_mdss_dptx2_link_div_clk_src.clkr.hw, 120362306a36Sopenharmony_ci }, 120462306a36Sopenharmony_ci .num_parents = 1, 120562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 120662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 120762306a36Sopenharmony_ci }, 120862306a36Sopenharmony_ci }, 120962306a36Sopenharmony_ci}; 121062306a36Sopenharmony_ci 121162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx2_pixel0_clk = { 121262306a36Sopenharmony_ci .halt_reg = 0x8078, 121362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 121462306a36Sopenharmony_ci .clkr = { 121562306a36Sopenharmony_ci .enable_reg = 0x8078, 121662306a36Sopenharmony_ci .enable_mask = BIT(0), 121762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 121862306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx2_pixel0_clk", 121962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 122062306a36Sopenharmony_ci &disp_cc_mdss_dptx2_pixel0_clk_src.clkr.hw, 122162306a36Sopenharmony_ci }, 122262306a36Sopenharmony_ci .num_parents = 1, 122362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 122462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 122562306a36Sopenharmony_ci }, 122662306a36Sopenharmony_ci }, 122762306a36Sopenharmony_ci}; 122862306a36Sopenharmony_ci 122962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx2_pixel1_clk = { 123062306a36Sopenharmony_ci .halt_reg = 0x807c, 123162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 123262306a36Sopenharmony_ci .clkr = { 123362306a36Sopenharmony_ci .enable_reg = 0x807c, 123462306a36Sopenharmony_ci .enable_mask = BIT(0), 123562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 123662306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx2_pixel1_clk", 123762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 123862306a36Sopenharmony_ci &disp_cc_mdss_dptx2_pixel1_clk_src.clkr.hw, 123962306a36Sopenharmony_ci }, 124062306a36Sopenharmony_ci .num_parents = 1, 124162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 124262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 124362306a36Sopenharmony_ci }, 124462306a36Sopenharmony_ci }, 124562306a36Sopenharmony_ci}; 124662306a36Sopenharmony_ci 124762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx3_aux_clk = { 124862306a36Sopenharmony_ci .halt_reg = 0x809c, 124962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 125062306a36Sopenharmony_ci .clkr = { 125162306a36Sopenharmony_ci .enable_reg = 0x809c, 125262306a36Sopenharmony_ci .enable_mask = BIT(0), 125362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 125462306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx3_aux_clk", 125562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 125662306a36Sopenharmony_ci &disp_cc_mdss_dptx3_aux_clk_src.clkr.hw, 125762306a36Sopenharmony_ci }, 125862306a36Sopenharmony_ci .num_parents = 1, 125962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 126062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 126162306a36Sopenharmony_ci }, 126262306a36Sopenharmony_ci }, 126362306a36Sopenharmony_ci}; 126462306a36Sopenharmony_ci 126562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx3_crypto_clk = { 126662306a36Sopenharmony_ci .halt_reg = 0x80a0, 126762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 126862306a36Sopenharmony_ci .clkr = { 126962306a36Sopenharmony_ci .enable_reg = 0x80a0, 127062306a36Sopenharmony_ci .enable_mask = BIT(0), 127162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 127262306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx3_crypto_clk", 127362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 127462306a36Sopenharmony_ci &disp_cc_mdss_dptx3_link_clk_src.clkr.hw, 127562306a36Sopenharmony_ci }, 127662306a36Sopenharmony_ci .num_parents = 1, 127762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 127862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 127962306a36Sopenharmony_ci }, 128062306a36Sopenharmony_ci }, 128162306a36Sopenharmony_ci}; 128262306a36Sopenharmony_ci 128362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx3_link_clk = { 128462306a36Sopenharmony_ci .halt_reg = 0x8094, 128562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 128662306a36Sopenharmony_ci .clkr = { 128762306a36Sopenharmony_ci .enable_reg = 0x8094, 128862306a36Sopenharmony_ci .enable_mask = BIT(0), 128962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 129062306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx3_link_clk", 129162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 129262306a36Sopenharmony_ci &disp_cc_mdss_dptx3_link_clk_src.clkr.hw, 129362306a36Sopenharmony_ci }, 129462306a36Sopenharmony_ci .num_parents = 1, 129562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 129662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 129762306a36Sopenharmony_ci }, 129862306a36Sopenharmony_ci }, 129962306a36Sopenharmony_ci}; 130062306a36Sopenharmony_ci 130162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx3_link_intf_clk = { 130262306a36Sopenharmony_ci .halt_reg = 0x8098, 130362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 130462306a36Sopenharmony_ci .clkr = { 130562306a36Sopenharmony_ci .enable_reg = 0x8098, 130662306a36Sopenharmony_ci .enable_mask = BIT(0), 130762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 130862306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx3_link_intf_clk", 130962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 131062306a36Sopenharmony_ci &disp_cc_mdss_dptx3_link_div_clk_src.clkr.hw, 131162306a36Sopenharmony_ci }, 131262306a36Sopenharmony_ci .num_parents = 1, 131362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 131462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 131562306a36Sopenharmony_ci }, 131662306a36Sopenharmony_ci }, 131762306a36Sopenharmony_ci}; 131862306a36Sopenharmony_ci 131962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dptx3_pixel0_clk = { 132062306a36Sopenharmony_ci .halt_reg = 0x8090, 132162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 132262306a36Sopenharmony_ci .clkr = { 132362306a36Sopenharmony_ci .enable_reg = 0x8090, 132462306a36Sopenharmony_ci .enable_mask = BIT(0), 132562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 132662306a36Sopenharmony_ci .name = "disp_cc_mdss_dptx3_pixel0_clk", 132762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 132862306a36Sopenharmony_ci &disp_cc_mdss_dptx3_pixel0_clk_src.clkr.hw, 132962306a36Sopenharmony_ci }, 133062306a36Sopenharmony_ci .num_parents = 1, 133162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 133262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 133362306a36Sopenharmony_ci }, 133462306a36Sopenharmony_ci }, 133562306a36Sopenharmony_ci}; 133662306a36Sopenharmony_ci 133762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc0_clk = { 133862306a36Sopenharmony_ci .halt_reg = 0x8038, 133962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 134062306a36Sopenharmony_ci .clkr = { 134162306a36Sopenharmony_ci .enable_reg = 0x8038, 134262306a36Sopenharmony_ci .enable_mask = BIT(0), 134362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 134462306a36Sopenharmony_ci .name = "disp_cc_mdss_esc0_clk", 134562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 134662306a36Sopenharmony_ci &disp_cc_mdss_esc0_clk_src.clkr.hw, 134762306a36Sopenharmony_ci }, 134862306a36Sopenharmony_ci .num_parents = 1, 134962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 135062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 135162306a36Sopenharmony_ci }, 135262306a36Sopenharmony_ci }, 135362306a36Sopenharmony_ci}; 135462306a36Sopenharmony_ci 135562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc1_clk = { 135662306a36Sopenharmony_ci .halt_reg = 0x803c, 135762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 135862306a36Sopenharmony_ci .clkr = { 135962306a36Sopenharmony_ci .enable_reg = 0x803c, 136062306a36Sopenharmony_ci .enable_mask = BIT(0), 136162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 136262306a36Sopenharmony_ci .name = "disp_cc_mdss_esc1_clk", 136362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 136462306a36Sopenharmony_ci &disp_cc_mdss_esc1_clk_src.clkr.hw, 136562306a36Sopenharmony_ci }, 136662306a36Sopenharmony_ci .num_parents = 1, 136762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 136862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 136962306a36Sopenharmony_ci }, 137062306a36Sopenharmony_ci }, 137162306a36Sopenharmony_ci}; 137262306a36Sopenharmony_ci 137362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp1_clk = { 137462306a36Sopenharmony_ci .halt_reg = 0xa004, 137562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 137662306a36Sopenharmony_ci .clkr = { 137762306a36Sopenharmony_ci .enable_reg = 0xa004, 137862306a36Sopenharmony_ci .enable_mask = BIT(0), 137962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 138062306a36Sopenharmony_ci .name = "disp_cc_mdss_mdp1_clk", 138162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 138262306a36Sopenharmony_ci &disp_cc_mdss_mdp_clk_src.clkr.hw, 138362306a36Sopenharmony_ci }, 138462306a36Sopenharmony_ci .num_parents = 1, 138562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 138662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 138762306a36Sopenharmony_ci }, 138862306a36Sopenharmony_ci }, 138962306a36Sopenharmony_ci}; 139062306a36Sopenharmony_ci 139162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_clk = { 139262306a36Sopenharmony_ci .halt_reg = 0x800c, 139362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 139462306a36Sopenharmony_ci .clkr = { 139562306a36Sopenharmony_ci .enable_reg = 0x800c, 139662306a36Sopenharmony_ci .enable_mask = BIT(0), 139762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 139862306a36Sopenharmony_ci .name = "disp_cc_mdss_mdp_clk", 139962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 140062306a36Sopenharmony_ci &disp_cc_mdss_mdp_clk_src.clkr.hw, 140162306a36Sopenharmony_ci }, 140262306a36Sopenharmony_ci .num_parents = 1, 140362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 140462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 140562306a36Sopenharmony_ci }, 140662306a36Sopenharmony_ci }, 140762306a36Sopenharmony_ci}; 140862306a36Sopenharmony_ci 140962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_lut1_clk = { 141062306a36Sopenharmony_ci .halt_reg = 0xa014, 141162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 141262306a36Sopenharmony_ci .clkr = { 141362306a36Sopenharmony_ci .enable_reg = 0xa014, 141462306a36Sopenharmony_ci .enable_mask = BIT(0), 141562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 141662306a36Sopenharmony_ci .name = "disp_cc_mdss_mdp_lut1_clk", 141762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 141862306a36Sopenharmony_ci &disp_cc_mdss_mdp_clk_src.clkr.hw, 141962306a36Sopenharmony_ci }, 142062306a36Sopenharmony_ci .num_parents = 1, 142162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 142262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 142362306a36Sopenharmony_ci }, 142462306a36Sopenharmony_ci }, 142562306a36Sopenharmony_ci}; 142662306a36Sopenharmony_ci 142762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_lut_clk = { 142862306a36Sopenharmony_ci .halt_reg = 0x801c, 142962306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 143062306a36Sopenharmony_ci .clkr = { 143162306a36Sopenharmony_ci .enable_reg = 0x801c, 143262306a36Sopenharmony_ci .enable_mask = BIT(0), 143362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 143462306a36Sopenharmony_ci .name = "disp_cc_mdss_mdp_lut_clk", 143562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 143662306a36Sopenharmony_ci &disp_cc_mdss_mdp_clk_src.clkr.hw, 143762306a36Sopenharmony_ci }, 143862306a36Sopenharmony_ci .num_parents = 1, 143962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 144062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 144162306a36Sopenharmony_ci }, 144262306a36Sopenharmony_ci }, 144362306a36Sopenharmony_ci}; 144462306a36Sopenharmony_ci 144562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = { 144662306a36Sopenharmony_ci .halt_reg = 0xc004, 144762306a36Sopenharmony_ci .halt_check = BRANCH_HALT_VOTED, 144862306a36Sopenharmony_ci .clkr = { 144962306a36Sopenharmony_ci .enable_reg = 0xc004, 145062306a36Sopenharmony_ci .enable_mask = BIT(0), 145162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 145262306a36Sopenharmony_ci .name = "disp_cc_mdss_non_gdsc_ahb_clk", 145362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 145462306a36Sopenharmony_ci &disp_cc_mdss_ahb_clk_src.clkr.hw, 145562306a36Sopenharmony_ci }, 145662306a36Sopenharmony_ci .num_parents = 1, 145762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 145862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 145962306a36Sopenharmony_ci }, 146062306a36Sopenharmony_ci }, 146162306a36Sopenharmony_ci}; 146262306a36Sopenharmony_ci 146362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk0_clk = { 146462306a36Sopenharmony_ci .halt_reg = 0x8004, 146562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 146662306a36Sopenharmony_ci .clkr = { 146762306a36Sopenharmony_ci .enable_reg = 0x8004, 146862306a36Sopenharmony_ci .enable_mask = BIT(0), 146962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 147062306a36Sopenharmony_ci .name = "disp_cc_mdss_pclk0_clk", 147162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 147262306a36Sopenharmony_ci &disp_cc_mdss_pclk0_clk_src.clkr.hw, 147362306a36Sopenharmony_ci }, 147462306a36Sopenharmony_ci .num_parents = 1, 147562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 147662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 147762306a36Sopenharmony_ci }, 147862306a36Sopenharmony_ci }, 147962306a36Sopenharmony_ci}; 148062306a36Sopenharmony_ci 148162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk1_clk = { 148262306a36Sopenharmony_ci .halt_reg = 0x8008, 148362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 148462306a36Sopenharmony_ci .clkr = { 148562306a36Sopenharmony_ci .enable_reg = 0x8008, 148662306a36Sopenharmony_ci .enable_mask = BIT(0), 148762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 148862306a36Sopenharmony_ci .name = "disp_cc_mdss_pclk1_clk", 148962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 149062306a36Sopenharmony_ci &disp_cc_mdss_pclk1_clk_src.clkr.hw, 149162306a36Sopenharmony_ci }, 149262306a36Sopenharmony_ci .num_parents = 1, 149362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 149462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 149562306a36Sopenharmony_ci }, 149662306a36Sopenharmony_ci }, 149762306a36Sopenharmony_ci}; 149862306a36Sopenharmony_ci 149962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rot1_clk = { 150062306a36Sopenharmony_ci .halt_reg = 0xa00c, 150162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 150262306a36Sopenharmony_ci .clkr = { 150362306a36Sopenharmony_ci .enable_reg = 0xa00c, 150462306a36Sopenharmony_ci .enable_mask = BIT(0), 150562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 150662306a36Sopenharmony_ci .name = "disp_cc_mdss_rot1_clk", 150762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 150862306a36Sopenharmony_ci &disp_cc_mdss_rot_clk_src.clkr.hw, 150962306a36Sopenharmony_ci }, 151062306a36Sopenharmony_ci .num_parents = 1, 151162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 151262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 151362306a36Sopenharmony_ci }, 151462306a36Sopenharmony_ci }, 151562306a36Sopenharmony_ci}; 151662306a36Sopenharmony_ci 151762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rot_clk = { 151862306a36Sopenharmony_ci .halt_reg = 0x8014, 151962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 152062306a36Sopenharmony_ci .clkr = { 152162306a36Sopenharmony_ci .enable_reg = 0x8014, 152262306a36Sopenharmony_ci .enable_mask = BIT(0), 152362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 152462306a36Sopenharmony_ci .name = "disp_cc_mdss_rot_clk", 152562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 152662306a36Sopenharmony_ci &disp_cc_mdss_rot_clk_src.clkr.hw, 152762306a36Sopenharmony_ci }, 152862306a36Sopenharmony_ci .num_parents = 1, 152962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 153062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 153162306a36Sopenharmony_ci }, 153262306a36Sopenharmony_ci }, 153362306a36Sopenharmony_ci}; 153462306a36Sopenharmony_ci 153562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_ahb_clk = { 153662306a36Sopenharmony_ci .halt_reg = 0xc00c, 153762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 153862306a36Sopenharmony_ci .clkr = { 153962306a36Sopenharmony_ci .enable_reg = 0xc00c, 154062306a36Sopenharmony_ci .enable_mask = BIT(0), 154162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 154262306a36Sopenharmony_ci .name = "disp_cc_mdss_rscc_ahb_clk", 154362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 154462306a36Sopenharmony_ci &disp_cc_mdss_ahb_clk_src.clkr.hw, 154562306a36Sopenharmony_ci }, 154662306a36Sopenharmony_ci .num_parents = 1, 154762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 154862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 154962306a36Sopenharmony_ci }, 155062306a36Sopenharmony_ci }, 155162306a36Sopenharmony_ci}; 155262306a36Sopenharmony_ci 155362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_vsync_clk = { 155462306a36Sopenharmony_ci .halt_reg = 0xc008, 155562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 155662306a36Sopenharmony_ci .clkr = { 155762306a36Sopenharmony_ci .enable_reg = 0xc008, 155862306a36Sopenharmony_ci .enable_mask = BIT(0), 155962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 156062306a36Sopenharmony_ci .name = "disp_cc_mdss_rscc_vsync_clk", 156162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 156262306a36Sopenharmony_ci &disp_cc_mdss_vsync_clk_src.clkr.hw, 156362306a36Sopenharmony_ci }, 156462306a36Sopenharmony_ci .num_parents = 1, 156562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 156662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 156762306a36Sopenharmony_ci }, 156862306a36Sopenharmony_ci }, 156962306a36Sopenharmony_ci}; 157062306a36Sopenharmony_ci 157162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_vsync1_clk = { 157262306a36Sopenharmony_ci .halt_reg = 0xa01c, 157362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 157462306a36Sopenharmony_ci .clkr = { 157562306a36Sopenharmony_ci .enable_reg = 0xa01c, 157662306a36Sopenharmony_ci .enable_mask = BIT(0), 157762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 157862306a36Sopenharmony_ci .name = "disp_cc_mdss_vsync1_clk", 157962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 158062306a36Sopenharmony_ci &disp_cc_mdss_vsync_clk_src.clkr.hw, 158162306a36Sopenharmony_ci }, 158262306a36Sopenharmony_ci .num_parents = 1, 158362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 158462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 158562306a36Sopenharmony_ci }, 158662306a36Sopenharmony_ci }, 158762306a36Sopenharmony_ci}; 158862306a36Sopenharmony_ci 158962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_vsync_clk = { 159062306a36Sopenharmony_ci .halt_reg = 0x8024, 159162306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 159262306a36Sopenharmony_ci .clkr = { 159362306a36Sopenharmony_ci .enable_reg = 0x8024, 159462306a36Sopenharmony_ci .enable_mask = BIT(0), 159562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 159662306a36Sopenharmony_ci .name = "disp_cc_mdss_vsync_clk", 159762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 159862306a36Sopenharmony_ci &disp_cc_mdss_vsync_clk_src.clkr.hw, 159962306a36Sopenharmony_ci }, 160062306a36Sopenharmony_ci .num_parents = 1, 160162306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 160262306a36Sopenharmony_ci .ops = &clk_branch2_ops, 160362306a36Sopenharmony_ci }, 160462306a36Sopenharmony_ci }, 160562306a36Sopenharmony_ci}; 160662306a36Sopenharmony_ci 160762306a36Sopenharmony_cistatic struct clk_branch disp_cc_sleep_clk = { 160862306a36Sopenharmony_ci .halt_reg = 0xe078, 160962306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 161062306a36Sopenharmony_ci .clkr = { 161162306a36Sopenharmony_ci .enable_reg = 0xe078, 161262306a36Sopenharmony_ci .enable_mask = BIT(0), 161362306a36Sopenharmony_ci .hw.init = &(struct clk_init_data) { 161462306a36Sopenharmony_ci .name = "disp_cc_sleep_clk", 161562306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 161662306a36Sopenharmony_ci &disp_cc_sleep_clk_src.clkr.hw, 161762306a36Sopenharmony_ci }, 161862306a36Sopenharmony_ci .num_parents = 1, 161962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 162062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 162162306a36Sopenharmony_ci }, 162262306a36Sopenharmony_ci }, 162362306a36Sopenharmony_ci}; 162462306a36Sopenharmony_ci 162562306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = { 162662306a36Sopenharmony_ci .gdscr = 0x9000, 162762306a36Sopenharmony_ci .pd = { 162862306a36Sopenharmony_ci .name = "mdss_gdsc", 162962306a36Sopenharmony_ci }, 163062306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 163162306a36Sopenharmony_ci .flags = HW_CTRL | RETAIN_FF_ENABLE, 163262306a36Sopenharmony_ci}; 163362306a36Sopenharmony_ci 163462306a36Sopenharmony_cistatic struct gdsc mdss_int2_gdsc = { 163562306a36Sopenharmony_ci .gdscr = 0xb000, 163662306a36Sopenharmony_ci .pd = { 163762306a36Sopenharmony_ci .name = "mdss_int2_gdsc", 163862306a36Sopenharmony_ci }, 163962306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 164062306a36Sopenharmony_ci .flags = HW_CTRL | RETAIN_FF_ENABLE, 164162306a36Sopenharmony_ci}; 164262306a36Sopenharmony_ci 164362306a36Sopenharmony_cistatic struct clk_regmap *disp_cc_sm8450_clocks[] = { 164462306a36Sopenharmony_ci [DISP_CC_MDSS_AHB1_CLK] = &disp_cc_mdss_ahb1_clk.clkr, 164562306a36Sopenharmony_ci [DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr, 164662306a36Sopenharmony_ci [DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr, 164762306a36Sopenharmony_ci [DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr, 164862306a36Sopenharmony_ci [DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr, 164962306a36Sopenharmony_ci [DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr, 165062306a36Sopenharmony_ci [DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr, 165162306a36Sopenharmony_ci [DISP_CC_MDSS_BYTE1_CLK] = &disp_cc_mdss_byte1_clk.clkr, 165262306a36Sopenharmony_ci [DISP_CC_MDSS_BYTE1_CLK_SRC] = &disp_cc_mdss_byte1_clk_src.clkr, 165362306a36Sopenharmony_ci [DISP_CC_MDSS_BYTE1_DIV_CLK_SRC] = &disp_cc_mdss_byte1_div_clk_src.clkr, 165462306a36Sopenharmony_ci [DISP_CC_MDSS_BYTE1_INTF_CLK] = &disp_cc_mdss_byte1_intf_clk.clkr, 165562306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX0_AUX_CLK] = &disp_cc_mdss_dptx0_aux_clk.clkr, 165662306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX0_AUX_CLK_SRC] = &disp_cc_mdss_dptx0_aux_clk_src.clkr, 165762306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX0_CRYPTO_CLK] = &disp_cc_mdss_dptx0_crypto_clk.clkr, 165862306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX0_LINK_CLK] = &disp_cc_mdss_dptx0_link_clk.clkr, 165962306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX0_LINK_CLK_SRC] = &disp_cc_mdss_dptx0_link_clk_src.clkr, 166062306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC] = &disp_cc_mdss_dptx0_link_div_clk_src.clkr, 166162306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX0_LINK_INTF_CLK] = &disp_cc_mdss_dptx0_link_intf_clk.clkr, 166262306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX0_PIXEL0_CLK] = &disp_cc_mdss_dptx0_pixel0_clk.clkr, 166362306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC] = &disp_cc_mdss_dptx0_pixel0_clk_src.clkr, 166462306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX0_PIXEL1_CLK] = &disp_cc_mdss_dptx0_pixel1_clk.clkr, 166562306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC] = &disp_cc_mdss_dptx0_pixel1_clk_src.clkr, 166662306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK] = 166762306a36Sopenharmony_ci &disp_cc_mdss_dptx0_usb_router_link_intf_clk.clkr, 166862306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX1_AUX_CLK] = &disp_cc_mdss_dptx1_aux_clk.clkr, 166962306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX1_AUX_CLK_SRC] = &disp_cc_mdss_dptx1_aux_clk_src.clkr, 167062306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX1_CRYPTO_CLK] = &disp_cc_mdss_dptx1_crypto_clk.clkr, 167162306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX1_LINK_CLK] = &disp_cc_mdss_dptx1_link_clk.clkr, 167262306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX1_LINK_CLK_SRC] = &disp_cc_mdss_dptx1_link_clk_src.clkr, 167362306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC] = &disp_cc_mdss_dptx1_link_div_clk_src.clkr, 167462306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX1_LINK_INTF_CLK] = &disp_cc_mdss_dptx1_link_intf_clk.clkr, 167562306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX1_PIXEL0_CLK] = &disp_cc_mdss_dptx1_pixel0_clk.clkr, 167662306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC] = &disp_cc_mdss_dptx1_pixel0_clk_src.clkr, 167762306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX1_PIXEL1_CLK] = &disp_cc_mdss_dptx1_pixel1_clk.clkr, 167862306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC] = &disp_cc_mdss_dptx1_pixel1_clk_src.clkr, 167962306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK] = 168062306a36Sopenharmony_ci &disp_cc_mdss_dptx1_usb_router_link_intf_clk.clkr, 168162306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX2_AUX_CLK] = &disp_cc_mdss_dptx2_aux_clk.clkr, 168262306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX2_AUX_CLK_SRC] = &disp_cc_mdss_dptx2_aux_clk_src.clkr, 168362306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX2_CRYPTO_CLK] = &disp_cc_mdss_dptx2_crypto_clk.clkr, 168462306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX2_LINK_CLK] = &disp_cc_mdss_dptx2_link_clk.clkr, 168562306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX2_LINK_CLK_SRC] = &disp_cc_mdss_dptx2_link_clk_src.clkr, 168662306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX2_LINK_DIV_CLK_SRC] = &disp_cc_mdss_dptx2_link_div_clk_src.clkr, 168762306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX2_LINK_INTF_CLK] = &disp_cc_mdss_dptx2_link_intf_clk.clkr, 168862306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX2_PIXEL0_CLK] = &disp_cc_mdss_dptx2_pixel0_clk.clkr, 168962306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX2_PIXEL0_CLK_SRC] = &disp_cc_mdss_dptx2_pixel0_clk_src.clkr, 169062306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX2_PIXEL1_CLK] = &disp_cc_mdss_dptx2_pixel1_clk.clkr, 169162306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX2_PIXEL1_CLK_SRC] = &disp_cc_mdss_dptx2_pixel1_clk_src.clkr, 169262306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX3_AUX_CLK] = &disp_cc_mdss_dptx3_aux_clk.clkr, 169362306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX3_AUX_CLK_SRC] = &disp_cc_mdss_dptx3_aux_clk_src.clkr, 169462306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX3_CRYPTO_CLK] = &disp_cc_mdss_dptx3_crypto_clk.clkr, 169562306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX3_LINK_CLK] = &disp_cc_mdss_dptx3_link_clk.clkr, 169662306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX3_LINK_CLK_SRC] = &disp_cc_mdss_dptx3_link_clk_src.clkr, 169762306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX3_LINK_DIV_CLK_SRC] = &disp_cc_mdss_dptx3_link_div_clk_src.clkr, 169862306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX3_LINK_INTF_CLK] = &disp_cc_mdss_dptx3_link_intf_clk.clkr, 169962306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX3_PIXEL0_CLK] = &disp_cc_mdss_dptx3_pixel0_clk.clkr, 170062306a36Sopenharmony_ci [DISP_CC_MDSS_DPTX3_PIXEL0_CLK_SRC] = &disp_cc_mdss_dptx3_pixel0_clk_src.clkr, 170162306a36Sopenharmony_ci [DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr, 170262306a36Sopenharmony_ci [DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr, 170362306a36Sopenharmony_ci [DISP_CC_MDSS_ESC1_CLK] = &disp_cc_mdss_esc1_clk.clkr, 170462306a36Sopenharmony_ci [DISP_CC_MDSS_ESC1_CLK_SRC] = &disp_cc_mdss_esc1_clk_src.clkr, 170562306a36Sopenharmony_ci [DISP_CC_MDSS_MDP1_CLK] = &disp_cc_mdss_mdp1_clk.clkr, 170662306a36Sopenharmony_ci [DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr, 170762306a36Sopenharmony_ci [DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr, 170862306a36Sopenharmony_ci [DISP_CC_MDSS_MDP_LUT1_CLK] = &disp_cc_mdss_mdp_lut1_clk.clkr, 170962306a36Sopenharmony_ci [DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr, 171062306a36Sopenharmony_ci [DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr, 171162306a36Sopenharmony_ci [DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr, 171262306a36Sopenharmony_ci [DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr, 171362306a36Sopenharmony_ci [DISP_CC_MDSS_PCLK1_CLK] = &disp_cc_mdss_pclk1_clk.clkr, 171462306a36Sopenharmony_ci [DISP_CC_MDSS_PCLK1_CLK_SRC] = &disp_cc_mdss_pclk1_clk_src.clkr, 171562306a36Sopenharmony_ci [DISP_CC_MDSS_ROT1_CLK] = &disp_cc_mdss_rot1_clk.clkr, 171662306a36Sopenharmony_ci [DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr, 171762306a36Sopenharmony_ci [DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr, 171862306a36Sopenharmony_ci [DISP_CC_MDSS_RSCC_AHB_CLK] = &disp_cc_mdss_rscc_ahb_clk.clkr, 171962306a36Sopenharmony_ci [DISP_CC_MDSS_RSCC_VSYNC_CLK] = &disp_cc_mdss_rscc_vsync_clk.clkr, 172062306a36Sopenharmony_ci [DISP_CC_MDSS_VSYNC1_CLK] = &disp_cc_mdss_vsync1_clk.clkr, 172162306a36Sopenharmony_ci [DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr, 172262306a36Sopenharmony_ci [DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr, 172362306a36Sopenharmony_ci [DISP_CC_PLL0] = &disp_cc_pll0.clkr, 172462306a36Sopenharmony_ci [DISP_CC_PLL1] = &disp_cc_pll1.clkr, 172562306a36Sopenharmony_ci [DISP_CC_SLEEP_CLK] = &disp_cc_sleep_clk.clkr, 172662306a36Sopenharmony_ci [DISP_CC_SLEEP_CLK_SRC] = &disp_cc_sleep_clk_src.clkr, 172762306a36Sopenharmony_ci [DISP_CC_XO_CLK_SRC] = &disp_cc_xo_clk_src.clkr, 172862306a36Sopenharmony_ci}; 172962306a36Sopenharmony_ci 173062306a36Sopenharmony_cistatic const struct qcom_reset_map disp_cc_sm8450_resets[] = { 173162306a36Sopenharmony_ci [DISP_CC_MDSS_CORE_BCR] = { 0x8000 }, 173262306a36Sopenharmony_ci [DISP_CC_MDSS_CORE_INT2_BCR] = { 0xa000 }, 173362306a36Sopenharmony_ci [DISP_CC_MDSS_RSCC_BCR] = { 0xc000 }, 173462306a36Sopenharmony_ci}; 173562306a36Sopenharmony_ci 173662306a36Sopenharmony_cistatic struct gdsc *disp_cc_sm8450_gdscs[] = { 173762306a36Sopenharmony_ci [MDSS_GDSC] = &mdss_gdsc, 173862306a36Sopenharmony_ci [MDSS_INT2_GDSC] = &mdss_int2_gdsc, 173962306a36Sopenharmony_ci}; 174062306a36Sopenharmony_ci 174162306a36Sopenharmony_cistatic const struct regmap_config disp_cc_sm8450_regmap_config = { 174262306a36Sopenharmony_ci .reg_bits = 32, 174362306a36Sopenharmony_ci .reg_stride = 4, 174462306a36Sopenharmony_ci .val_bits = 32, 174562306a36Sopenharmony_ci .max_register = 0x11008, 174662306a36Sopenharmony_ci .fast_io = true, 174762306a36Sopenharmony_ci}; 174862306a36Sopenharmony_ci 174962306a36Sopenharmony_cistatic struct qcom_cc_desc disp_cc_sm8450_desc = { 175062306a36Sopenharmony_ci .config = &disp_cc_sm8450_regmap_config, 175162306a36Sopenharmony_ci .clks = disp_cc_sm8450_clocks, 175262306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(disp_cc_sm8450_clocks), 175362306a36Sopenharmony_ci .resets = disp_cc_sm8450_resets, 175462306a36Sopenharmony_ci .num_resets = ARRAY_SIZE(disp_cc_sm8450_resets), 175562306a36Sopenharmony_ci .gdscs = disp_cc_sm8450_gdscs, 175662306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(disp_cc_sm8450_gdscs), 175762306a36Sopenharmony_ci}; 175862306a36Sopenharmony_ci 175962306a36Sopenharmony_cistatic const struct of_device_id disp_cc_sm8450_match_table[] = { 176062306a36Sopenharmony_ci { .compatible = "qcom,sm8450-dispcc" }, 176162306a36Sopenharmony_ci { } 176262306a36Sopenharmony_ci}; 176362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, disp_cc_sm8450_match_table); 176462306a36Sopenharmony_ci 176562306a36Sopenharmony_cistatic int disp_cc_sm8450_probe(struct platform_device *pdev) 176662306a36Sopenharmony_ci{ 176762306a36Sopenharmony_ci struct regmap *regmap; 176862306a36Sopenharmony_ci int ret; 176962306a36Sopenharmony_ci 177062306a36Sopenharmony_ci ret = devm_pm_runtime_enable(&pdev->dev); 177162306a36Sopenharmony_ci if (ret) 177262306a36Sopenharmony_ci return ret; 177362306a36Sopenharmony_ci 177462306a36Sopenharmony_ci ret = pm_runtime_resume_and_get(&pdev->dev); 177562306a36Sopenharmony_ci if (ret) 177662306a36Sopenharmony_ci return ret; 177762306a36Sopenharmony_ci 177862306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &disp_cc_sm8450_desc); 177962306a36Sopenharmony_ci if (IS_ERR(regmap)) { 178062306a36Sopenharmony_ci ret = PTR_ERR(regmap); 178162306a36Sopenharmony_ci goto err_put_rpm; 178262306a36Sopenharmony_ci } 178362306a36Sopenharmony_ci 178462306a36Sopenharmony_ci clk_lucid_evo_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config); 178562306a36Sopenharmony_ci clk_lucid_evo_pll_configure(&disp_cc_pll1, regmap, &disp_cc_pll1_config); 178662306a36Sopenharmony_ci 178762306a36Sopenharmony_ci /* Enable clock gating for MDP clocks */ 178862306a36Sopenharmony_ci regmap_update_bits(regmap, DISP_CC_MISC_CMD, 0x10, 0x10); 178962306a36Sopenharmony_ci 179062306a36Sopenharmony_ci /* 179162306a36Sopenharmony_ci * Keep clocks always enabled: 179262306a36Sopenharmony_ci * disp_cc_xo_clk 179362306a36Sopenharmony_ci */ 179462306a36Sopenharmony_ci regmap_update_bits(regmap, 0xe05c, BIT(0), BIT(0)); 179562306a36Sopenharmony_ci 179662306a36Sopenharmony_ci ret = qcom_cc_really_probe(pdev, &disp_cc_sm8450_desc, regmap); 179762306a36Sopenharmony_ci if (ret) 179862306a36Sopenharmony_ci goto err_put_rpm; 179962306a36Sopenharmony_ci 180062306a36Sopenharmony_ci pm_runtime_put(&pdev->dev); 180162306a36Sopenharmony_ci 180262306a36Sopenharmony_ci return 0; 180362306a36Sopenharmony_ci 180462306a36Sopenharmony_cierr_put_rpm: 180562306a36Sopenharmony_ci pm_runtime_put_sync(&pdev->dev); 180662306a36Sopenharmony_ci 180762306a36Sopenharmony_ci return ret; 180862306a36Sopenharmony_ci} 180962306a36Sopenharmony_ci 181062306a36Sopenharmony_cistatic struct platform_driver disp_cc_sm8450_driver = { 181162306a36Sopenharmony_ci .probe = disp_cc_sm8450_probe, 181262306a36Sopenharmony_ci .driver = { 181362306a36Sopenharmony_ci .name = "disp_cc-sm8450", 181462306a36Sopenharmony_ci .of_match_table = disp_cc_sm8450_match_table, 181562306a36Sopenharmony_ci }, 181662306a36Sopenharmony_ci}; 181762306a36Sopenharmony_ci 181862306a36Sopenharmony_cistatic int __init disp_cc_sm8450_init(void) 181962306a36Sopenharmony_ci{ 182062306a36Sopenharmony_ci return platform_driver_register(&disp_cc_sm8450_driver); 182162306a36Sopenharmony_ci} 182262306a36Sopenharmony_cisubsys_initcall(disp_cc_sm8450_init); 182362306a36Sopenharmony_ci 182462306a36Sopenharmony_cistatic void __exit disp_cc_sm8450_exit(void) 182562306a36Sopenharmony_ci{ 182662306a36Sopenharmony_ci platform_driver_unregister(&disp_cc_sm8450_driver); 182762306a36Sopenharmony_ci} 182862306a36Sopenharmony_cimodule_exit(disp_cc_sm8450_exit); 182962306a36Sopenharmony_ci 183062306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI DISPCC SM8450 Driver"); 183162306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 1832