162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2018-2020, 2022, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/module.h>
862306a36Sopenharmony_ci#include <linux/platform_device.h>
962306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1062306a36Sopenharmony_ci#include <linux/regmap.h>
1162306a36Sopenharmony_ci#include <linux/reset-controller.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,dispcc-sm8250.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1662306a36Sopenharmony_ci#include "clk-branch.h"
1762306a36Sopenharmony_ci#include "clk-rcg.h"
1862306a36Sopenharmony_ci#include "clk-regmap-divider.h"
1962306a36Sopenharmony_ci#include "common.h"
2062306a36Sopenharmony_ci#include "gdsc.h"
2162306a36Sopenharmony_ci#include "reset.h"
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_cienum {
2462306a36Sopenharmony_ci	P_BI_TCXO,
2562306a36Sopenharmony_ci	P_DISP_CC_PLL0_OUT_MAIN,
2662306a36Sopenharmony_ci	P_DISP_CC_PLL1_OUT_EVEN,
2762306a36Sopenharmony_ci	P_DISP_CC_PLL1_OUT_MAIN,
2862306a36Sopenharmony_ci	P_DP_PHY_PLL_LINK_CLK,
2962306a36Sopenharmony_ci	P_DP_PHY_PLL_VCO_DIV_CLK,
3062306a36Sopenharmony_ci	P_DPTX1_PHY_PLL_LINK_CLK,
3162306a36Sopenharmony_ci	P_DPTX1_PHY_PLL_VCO_DIV_CLK,
3262306a36Sopenharmony_ci	P_DPTX2_PHY_PLL_LINK_CLK,
3362306a36Sopenharmony_ci	P_DPTX2_PHY_PLL_VCO_DIV_CLK,
3462306a36Sopenharmony_ci	P_EDP_PHY_PLL_LINK_CLK,
3562306a36Sopenharmony_ci	P_EDP_PHY_PLL_VCO_DIV_CLK,
3662306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_BYTECLK,
3762306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_DSICLK,
3862306a36Sopenharmony_ci	P_DSI1_PHY_PLL_OUT_BYTECLK,
3962306a36Sopenharmony_ci	P_DSI1_PHY_PLL_OUT_DSICLK,
4062306a36Sopenharmony_ci};
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_cistatic struct pll_vco vco_table[] = {
4362306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
4462306a36Sopenharmony_ci};
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_cistatic struct pll_vco lucid_5lpe_vco[] = {
4762306a36Sopenharmony_ci	{ 249600000, 1750000000, 0 },
4862306a36Sopenharmony_ci};
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_cistatic struct alpha_pll_config disp_cc_pll0_config = {
5162306a36Sopenharmony_ci	.l = 0x47,
5262306a36Sopenharmony_ci	.alpha = 0xE000,
5362306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
5462306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
5562306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329A699C,
5662306a36Sopenharmony_ci	.user_ctl_val = 0x00000000,
5762306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
5862306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
5962306a36Sopenharmony_ci};
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_cistatic struct clk_init_data disp_cc_pll0_init = {
6262306a36Sopenharmony_ci	.name = "disp_cc_pll0",
6362306a36Sopenharmony_ci	.parent_data = &(const struct clk_parent_data){
6462306a36Sopenharmony_ci		.fw_name = "bi_tcxo",
6562306a36Sopenharmony_ci	},
6662306a36Sopenharmony_ci	.num_parents = 1,
6762306a36Sopenharmony_ci	.ops = &clk_alpha_pll_lucid_ops,
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic struct clk_alpha_pll disp_cc_pll0 = {
7162306a36Sopenharmony_ci	.offset = 0x0,
7262306a36Sopenharmony_ci	.vco_table = vco_table,
7362306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(vco_table),
7462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
7562306a36Sopenharmony_ci	.clkr.hw.init = &disp_cc_pll0_init
7662306a36Sopenharmony_ci};
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_cistatic struct alpha_pll_config disp_cc_pll1_config = {
7962306a36Sopenharmony_ci	.l = 0x1F,
8062306a36Sopenharmony_ci	.alpha = 0x4000,
8162306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
8262306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
8362306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329A699C,
8462306a36Sopenharmony_ci	.user_ctl_val = 0x00000000,
8562306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
8662306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
8762306a36Sopenharmony_ci};
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_cistatic struct clk_init_data disp_cc_pll1_init = {
9062306a36Sopenharmony_ci	.name = "disp_cc_pll1",
9162306a36Sopenharmony_ci	.parent_data = &(const struct clk_parent_data){
9262306a36Sopenharmony_ci		.fw_name = "bi_tcxo",
9362306a36Sopenharmony_ci	},
9462306a36Sopenharmony_ci	.num_parents = 1,
9562306a36Sopenharmony_ci	.ops = &clk_alpha_pll_lucid_ops,
9662306a36Sopenharmony_ci};
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_cistatic struct clk_alpha_pll disp_cc_pll1 = {
9962306a36Sopenharmony_ci	.offset = 0x1000,
10062306a36Sopenharmony_ci	.vco_table = vco_table,
10162306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(vco_table),
10262306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
10362306a36Sopenharmony_ci	.clkr.hw.init = &disp_cc_pll1_init
10462306a36Sopenharmony_ci};
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_0[] = {
10762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
10862306a36Sopenharmony_ci	{ P_DP_PHY_PLL_LINK_CLK, 1 },
10962306a36Sopenharmony_ci	{ P_DP_PHY_PLL_VCO_DIV_CLK, 2 },
11062306a36Sopenharmony_ci	{ P_DPTX1_PHY_PLL_LINK_CLK, 3 },
11162306a36Sopenharmony_ci	{ P_DPTX1_PHY_PLL_VCO_DIV_CLK, 4 },
11262306a36Sopenharmony_ci	{ P_DPTX2_PHY_PLL_LINK_CLK, 5 },
11362306a36Sopenharmony_ci	{ P_DPTX2_PHY_PLL_VCO_DIV_CLK, 6 },
11462306a36Sopenharmony_ci};
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_0[] = {
11762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
11862306a36Sopenharmony_ci	{ .fw_name = "dp_phy_pll_link_clk" },
11962306a36Sopenharmony_ci	{ .fw_name = "dp_phy_pll_vco_div_clk" },
12062306a36Sopenharmony_ci	{ .fw_name = "dptx1_phy_pll_link_clk" },
12162306a36Sopenharmony_ci	{ .fw_name = "dptx1_phy_pll_vco_div_clk" },
12262306a36Sopenharmony_ci	{ .fw_name = "dptx2_phy_pll_link_clk" },
12362306a36Sopenharmony_ci	{ .fw_name = "dptx2_phy_pll_vco_div_clk" },
12462306a36Sopenharmony_ci};
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_1[] = {
12762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
12862306a36Sopenharmony_ci};
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_1[] = {
13162306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
13262306a36Sopenharmony_ci};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_2[] = {
13562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
13662306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
13762306a36Sopenharmony_ci	{ P_DSI1_PHY_PLL_OUT_BYTECLK, 2 },
13862306a36Sopenharmony_ci};
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_2[] = {
14162306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
14262306a36Sopenharmony_ci	{ .fw_name = "dsi0_phy_pll_out_byteclk" },
14362306a36Sopenharmony_ci	{ .fw_name = "dsi1_phy_pll_out_byteclk" },
14462306a36Sopenharmony_ci};
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_3[] = {
14762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
14862306a36Sopenharmony_ci	{ P_DISP_CC_PLL1_OUT_MAIN, 4 },
14962306a36Sopenharmony_ci};
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_3[] = {
15262306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
15362306a36Sopenharmony_ci	{ .hw = &disp_cc_pll1.clkr.hw },
15462306a36Sopenharmony_ci};
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_4[] = {
15762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
15862306a36Sopenharmony_ci	{ P_EDP_PHY_PLL_LINK_CLK, 1 },
15962306a36Sopenharmony_ci	{ P_EDP_PHY_PLL_VCO_DIV_CLK, 2},
16062306a36Sopenharmony_ci};
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_4[] = {
16362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
16462306a36Sopenharmony_ci	{ .fw_name = "edp_phy_pll_link_clk" },
16562306a36Sopenharmony_ci	{ .fw_name = "edp_phy_pll_vco_div_clk" },
16662306a36Sopenharmony_ci};
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_5[] = {
16962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
17062306a36Sopenharmony_ci	{ P_DISP_CC_PLL0_OUT_MAIN, 1 },
17162306a36Sopenharmony_ci	{ P_DISP_CC_PLL1_OUT_MAIN, 4 },
17262306a36Sopenharmony_ci};
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_5[] = {
17562306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
17662306a36Sopenharmony_ci	{ .hw = &disp_cc_pll0.clkr.hw },
17762306a36Sopenharmony_ci	{ .hw = &disp_cc_pll1.clkr.hw },
17862306a36Sopenharmony_ci};
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_6[] = {
18162306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
18262306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
18362306a36Sopenharmony_ci	{ P_DSI1_PHY_PLL_OUT_DSICLK, 2 },
18462306a36Sopenharmony_ci};
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_6[] = {
18762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
18862306a36Sopenharmony_ci	{ .fw_name = "dsi0_phy_pll_out_dsiclk" },
18962306a36Sopenharmony_ci	{ .fw_name = "dsi1_phy_pll_out_dsiclk" },
19062306a36Sopenharmony_ci};
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_7[] = {
19362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
19462306a36Sopenharmony_ci	{ P_DISP_CC_PLL1_OUT_MAIN, 4 },
19562306a36Sopenharmony_ci	/* { P_DISP_CC_PLL1_OUT_EVEN, 5 }, */
19662306a36Sopenharmony_ci};
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_7[] = {
19962306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
20062306a36Sopenharmony_ci	{ .hw = &disp_cc_pll1.clkr.hw },
20162306a36Sopenharmony_ci	/* { .hw = &disp_cc_pll1_out_even.clkr.hw }, */
20262306a36Sopenharmony_ci};
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = {
20562306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
20662306a36Sopenharmony_ci	F(37500000, P_DISP_CC_PLL1_OUT_MAIN, 16, 0, 0),
20762306a36Sopenharmony_ci	F(75000000, P_DISP_CC_PLL1_OUT_MAIN, 8, 0, 0),
20862306a36Sopenharmony_ci	{ }
20962306a36Sopenharmony_ci};
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_ahb_clk_src = {
21262306a36Sopenharmony_ci	.cmd_rcgr = 0x22bc,
21362306a36Sopenharmony_ci	.mnd_width = 0,
21462306a36Sopenharmony_ci	.hid_width = 5,
21562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
21662306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src,
21762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
21862306a36Sopenharmony_ci		.name = "disp_cc_mdss_ahb_clk_src",
21962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
22062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
22162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
22262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
22362306a36Sopenharmony_ci	},
22462306a36Sopenharmony_ci};
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_byte0_clk_src[] = {
22762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
22862306a36Sopenharmony_ci	{ }
22962306a36Sopenharmony_ci};
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
23262306a36Sopenharmony_ci	.cmd_rcgr = 0x2110,
23362306a36Sopenharmony_ci	.mnd_width = 0,
23462306a36Sopenharmony_ci	.hid_width = 5,
23562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
23662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
23762306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_clk_src",
23862306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
23962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
24062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
24162306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
24262306a36Sopenharmony_ci	},
24362306a36Sopenharmony_ci};
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte1_clk_src = {
24662306a36Sopenharmony_ci	.cmd_rcgr = 0x212c,
24762306a36Sopenharmony_ci	.mnd_width = 0,
24862306a36Sopenharmony_ci	.hid_width = 5,
24962306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
25062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
25162306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte1_clk_src",
25262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
25362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
25462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
25562306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
25662306a36Sopenharmony_ci	},
25762306a36Sopenharmony_ci};
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_aux1_clk_src = {
26062306a36Sopenharmony_ci	.cmd_rcgr = 0x2240,
26162306a36Sopenharmony_ci	.mnd_width = 0,
26262306a36Sopenharmony_ci	.hid_width = 5,
26362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
26462306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
26562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
26662306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_aux1_clk_src",
26762306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
26862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
26962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
27062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
27162306a36Sopenharmony_ci	},
27262306a36Sopenharmony_ci};
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_aux_clk_src = {
27562306a36Sopenharmony_ci	.cmd_rcgr = 0x21dc,
27662306a36Sopenharmony_ci	.mnd_width = 0,
27762306a36Sopenharmony_ci	.hid_width = 5,
27862306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
27962306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
28062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
28162306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_aux_clk_src",
28262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
28362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
28462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
28562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
28662306a36Sopenharmony_ci	},
28762306a36Sopenharmony_ci};
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_link1_clk_src = {
29062306a36Sopenharmony_ci	.cmd_rcgr = 0x220c,
29162306a36Sopenharmony_ci	.mnd_width = 0,
29262306a36Sopenharmony_ci	.hid_width = 5,
29362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
29462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
29562306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_link1_clk_src",
29662306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
29762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
29862306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
29962306a36Sopenharmony_ci	},
30062306a36Sopenharmony_ci};
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_link_clk_src = {
30362306a36Sopenharmony_ci	.cmd_rcgr = 0x2178,
30462306a36Sopenharmony_ci	.mnd_width = 0,
30562306a36Sopenharmony_ci	.hid_width = 5,
30662306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
30762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
30862306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_link_clk_src",
30962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
31062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
31162306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
31262306a36Sopenharmony_ci	},
31362306a36Sopenharmony_ci};
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_pixel1_clk_src = {
31662306a36Sopenharmony_ci	.cmd_rcgr = 0x21c4,
31762306a36Sopenharmony_ci	.mnd_width = 16,
31862306a36Sopenharmony_ci	.hid_width = 5,
31962306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
32062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
32162306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_pixel1_clk_src",
32262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
32362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
32462306a36Sopenharmony_ci		.ops = &clk_dp_ops,
32562306a36Sopenharmony_ci	},
32662306a36Sopenharmony_ci};
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_pixel2_clk_src = {
32962306a36Sopenharmony_ci	.cmd_rcgr = 0x21f4,
33062306a36Sopenharmony_ci	.mnd_width = 16,
33162306a36Sopenharmony_ci	.hid_width = 5,
33262306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
33362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
33462306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_pixel2_clk_src",
33562306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
33662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
33762306a36Sopenharmony_ci		.ops = &clk_dp_ops,
33862306a36Sopenharmony_ci	},
33962306a36Sopenharmony_ci};
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_pixel_clk_src = {
34262306a36Sopenharmony_ci	.cmd_rcgr = 0x21ac,
34362306a36Sopenharmony_ci	.mnd_width = 16,
34462306a36Sopenharmony_ci	.hid_width = 5,
34562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
34662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
34762306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_pixel_clk_src",
34862306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
34962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
35062306a36Sopenharmony_ci		.ops = &clk_dp_ops,
35162306a36Sopenharmony_ci	},
35262306a36Sopenharmony_ci};
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_edp_aux_clk_src = {
35562306a36Sopenharmony_ci	.cmd_rcgr = 0x228c,
35662306a36Sopenharmony_ci	.mnd_width = 0,
35762306a36Sopenharmony_ci	.hid_width = 5,
35862306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
35962306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
36062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
36162306a36Sopenharmony_ci		.name = "disp_cc_mdss_edp_aux_clk_src",
36262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
36362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
36462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
36562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
36662306a36Sopenharmony_ci	},
36762306a36Sopenharmony_ci};
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_edp_gtc_clk_src = {
37062306a36Sopenharmony_ci	.cmd_rcgr = 0x22a4,
37162306a36Sopenharmony_ci	.mnd_width = 0,
37262306a36Sopenharmony_ci	.hid_width = 5,
37362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_7,
37462306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
37562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
37662306a36Sopenharmony_ci		.name = "disp_cc_mdss_edp_gtc_clk_src",
37762306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_7,
37862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_7),
37962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
38062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
38162306a36Sopenharmony_ci	},
38262306a36Sopenharmony_ci};
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_edp_link_clk_src = {
38562306a36Sopenharmony_ci	.cmd_rcgr = 0x2270,
38662306a36Sopenharmony_ci	.mnd_width = 0,
38762306a36Sopenharmony_ci	.hid_width = 5,
38862306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_4,
38962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
39062306a36Sopenharmony_ci		.name = "disp_cc_mdss_edp_link_clk_src",
39162306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_4,
39262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
39362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
39462306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
39562306a36Sopenharmony_ci	},
39662306a36Sopenharmony_ci};
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_edp_pixel_clk_src = {
39962306a36Sopenharmony_ci	.cmd_rcgr = 0x2258,
40062306a36Sopenharmony_ci	.mnd_width = 16,
40162306a36Sopenharmony_ci	.hid_width = 5,
40262306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_4,
40362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
40462306a36Sopenharmony_ci		.name = "disp_cc_mdss_edp_pixel_clk_src",
40562306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_4,
40662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
40762306a36Sopenharmony_ci		.ops = &clk_dp_ops,
40862306a36Sopenharmony_ci	},
40962306a36Sopenharmony_ci};
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_edp_aux_clk = {
41262306a36Sopenharmony_ci	.halt_reg = 0x2078,
41362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
41462306a36Sopenharmony_ci	.clkr = {
41562306a36Sopenharmony_ci		.enable_reg = 0x2078,
41662306a36Sopenharmony_ci		.enable_mask = BIT(0),
41762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
41862306a36Sopenharmony_ci			.name = "disp_cc_mdss_edp_aux_clk",
41962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
42062306a36Sopenharmony_ci				&disp_cc_mdss_edp_aux_clk_src.clkr.hw,
42162306a36Sopenharmony_ci			},
42262306a36Sopenharmony_ci			.num_parents = 1,
42362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
42462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
42562306a36Sopenharmony_ci		},
42662306a36Sopenharmony_ci	},
42762306a36Sopenharmony_ci};
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_edp_gtc_clk = {
43062306a36Sopenharmony_ci	.halt_reg = 0x207c,
43162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
43262306a36Sopenharmony_ci	.clkr = {
43362306a36Sopenharmony_ci		.enable_reg = 0x207c,
43462306a36Sopenharmony_ci		.enable_mask = BIT(0),
43562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
43662306a36Sopenharmony_ci			.name = "disp_cc_mdss_edp_gtc_clk",
43762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
43862306a36Sopenharmony_ci				&disp_cc_mdss_edp_gtc_clk_src.clkr.hw,
43962306a36Sopenharmony_ci			},
44062306a36Sopenharmony_ci			.num_parents = 1,
44162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
44262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
44362306a36Sopenharmony_ci		},
44462306a36Sopenharmony_ci	},
44562306a36Sopenharmony_ci};
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_edp_link_clk = {
44862306a36Sopenharmony_ci	.halt_reg = 0x2070,
44962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
45062306a36Sopenharmony_ci	.clkr = {
45162306a36Sopenharmony_ci		.enable_reg = 0x2070,
45262306a36Sopenharmony_ci		.enable_mask = BIT(0),
45362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
45462306a36Sopenharmony_ci			.name = "disp_cc_mdss_edp_link_clk",
45562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
45662306a36Sopenharmony_ci				&disp_cc_mdss_edp_link_clk_src.clkr.hw,
45762306a36Sopenharmony_ci			},
45862306a36Sopenharmony_ci			.num_parents = 1,
45962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
46062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
46162306a36Sopenharmony_ci		},
46262306a36Sopenharmony_ci	},
46362306a36Sopenharmony_ci};
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_edp_link_div_clk_src = {
46662306a36Sopenharmony_ci	.reg = 0x2288,
46762306a36Sopenharmony_ci	.shift = 0,
46862306a36Sopenharmony_ci	.width = 2,
46962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
47062306a36Sopenharmony_ci		.name = "disp_cc_mdss_edp_link_div_clk_src",
47162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
47262306a36Sopenharmony_ci			&disp_cc_mdss_edp_link_clk_src.clkr.hw,
47362306a36Sopenharmony_ci		},
47462306a36Sopenharmony_ci		.num_parents = 1,
47562306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
47662306a36Sopenharmony_ci	},
47762306a36Sopenharmony_ci};
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_edp_link_intf_clk = {
48062306a36Sopenharmony_ci	.halt_reg = 0x2074,
48162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
48262306a36Sopenharmony_ci	.clkr = {
48362306a36Sopenharmony_ci		.enable_reg = 0x2074,
48462306a36Sopenharmony_ci		.enable_mask = BIT(0),
48562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
48662306a36Sopenharmony_ci			.name = "disp_cc_mdss_edp_link_intf_clk",
48762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
48862306a36Sopenharmony_ci				&disp_cc_mdss_edp_link_div_clk_src.clkr.hw,
48962306a36Sopenharmony_ci			},
49062306a36Sopenharmony_ci			.num_parents = 1,
49162306a36Sopenharmony_ci			.flags = CLK_GET_RATE_NOCACHE,
49262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
49362306a36Sopenharmony_ci		},
49462306a36Sopenharmony_ci	},
49562306a36Sopenharmony_ci};
49662306a36Sopenharmony_ci
49762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_edp_pixel_clk = {
49862306a36Sopenharmony_ci	.halt_reg = 0x206c,
49962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
50062306a36Sopenharmony_ci	.clkr = {
50162306a36Sopenharmony_ci		.enable_reg = 0x206c,
50262306a36Sopenharmony_ci		.enable_mask = BIT(0),
50362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
50462306a36Sopenharmony_ci			.name = "disp_cc_mdss_edp_pixel_clk",
50562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
50662306a36Sopenharmony_ci				&disp_cc_mdss_edp_pixel_clk_src.clkr.hw,
50762306a36Sopenharmony_ci			},
50862306a36Sopenharmony_ci			.num_parents = 1,
50962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
51062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
51162306a36Sopenharmony_ci		},
51262306a36Sopenharmony_ci	},
51362306a36Sopenharmony_ci};
51462306a36Sopenharmony_ci
51562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
51662306a36Sopenharmony_ci	.cmd_rcgr = 0x2148,
51762306a36Sopenharmony_ci	.mnd_width = 0,
51862306a36Sopenharmony_ci	.hid_width = 5,
51962306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
52062306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
52162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
52262306a36Sopenharmony_ci		.name = "disp_cc_mdss_esc0_clk_src",
52362306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
52462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
52562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
52662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
52762306a36Sopenharmony_ci	},
52862306a36Sopenharmony_ci};
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc1_clk_src = {
53162306a36Sopenharmony_ci	.cmd_rcgr = 0x2160,
53262306a36Sopenharmony_ci	.mnd_width = 0,
53362306a36Sopenharmony_ci	.hid_width = 5,
53462306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
53562306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
53662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
53762306a36Sopenharmony_ci		.name = "disp_cc_mdss_esc1_clk_src",
53862306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
53962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
54062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
54162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
54262306a36Sopenharmony_ci	},
54362306a36Sopenharmony_ci};
54462306a36Sopenharmony_ci
54562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
54662306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
54762306a36Sopenharmony_ci	F(85714286, P_DISP_CC_PLL1_OUT_MAIN, 7, 0, 0),
54862306a36Sopenharmony_ci	F(100000000, P_DISP_CC_PLL1_OUT_MAIN, 6, 0, 0),
54962306a36Sopenharmony_ci	F(150000000, P_DISP_CC_PLL1_OUT_MAIN, 4, 0, 0),
55062306a36Sopenharmony_ci	F(200000000, P_DISP_CC_PLL1_OUT_MAIN, 3, 0, 0),
55162306a36Sopenharmony_ci	F(300000000, P_DISP_CC_PLL1_OUT_MAIN, 2, 0, 0),
55262306a36Sopenharmony_ci	F(345000000, P_DISP_CC_PLL0_OUT_MAIN, 4, 0, 0),
55362306a36Sopenharmony_ci	F(460000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
55462306a36Sopenharmony_ci	{ }
55562306a36Sopenharmony_ci};
55662306a36Sopenharmony_ci
55762306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
55862306a36Sopenharmony_ci	.cmd_rcgr = 0x20c8,
55962306a36Sopenharmony_ci	.mnd_width = 0,
56062306a36Sopenharmony_ci	.hid_width = 5,
56162306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_5,
56262306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
56362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
56462306a36Sopenharmony_ci		.name = "disp_cc_mdss_mdp_clk_src",
56562306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_5,
56662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
56762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
56862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
56962306a36Sopenharmony_ci	},
57062306a36Sopenharmony_ci};
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
57362306a36Sopenharmony_ci	.cmd_rcgr = 0x2098,
57462306a36Sopenharmony_ci	.mnd_width = 8,
57562306a36Sopenharmony_ci	.hid_width = 5,
57662306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_6,
57762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
57862306a36Sopenharmony_ci		.name = "disp_cc_mdss_pclk0_clk_src",
57962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_6,
58062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_6),
58162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
58262306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
58362306a36Sopenharmony_ci	},
58462306a36Sopenharmony_ci};
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk1_clk_src = {
58762306a36Sopenharmony_ci	.cmd_rcgr = 0x20b0,
58862306a36Sopenharmony_ci	.mnd_width = 8,
58962306a36Sopenharmony_ci	.hid_width = 5,
59062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_6,
59162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
59262306a36Sopenharmony_ci		.name = "disp_cc_mdss_pclk1_clk_src",
59362306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_6,
59462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_6),
59562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
59662306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
59762306a36Sopenharmony_ci	},
59862306a36Sopenharmony_ci};
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_rot_clk_src[] = {
60162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
60262306a36Sopenharmony_ci	F(200000000, P_DISP_CC_PLL1_OUT_MAIN, 3, 0, 0),
60362306a36Sopenharmony_ci	F(300000000, P_DISP_CC_PLL1_OUT_MAIN, 2, 0, 0),
60462306a36Sopenharmony_ci	F(345000000, P_DISP_CC_PLL0_OUT_MAIN, 4, 0, 0),
60562306a36Sopenharmony_ci	F(460000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
60662306a36Sopenharmony_ci	{ }
60762306a36Sopenharmony_ci};
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_rot_clk_src = {
61062306a36Sopenharmony_ci	.cmd_rcgr = 0x20e0,
61162306a36Sopenharmony_ci	.mnd_width = 0,
61262306a36Sopenharmony_ci	.hid_width = 5,
61362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_5,
61462306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_rot_clk_src,
61562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
61662306a36Sopenharmony_ci		.name = "disp_cc_mdss_rot_clk_src",
61762306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_5,
61862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
61962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
62062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
62162306a36Sopenharmony_ci	},
62262306a36Sopenharmony_ci};
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
62562306a36Sopenharmony_ci	.cmd_rcgr = 0x20f8,
62662306a36Sopenharmony_ci	.mnd_width = 0,
62762306a36Sopenharmony_ci	.hid_width = 5,
62862306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
62962306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
63062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
63162306a36Sopenharmony_ci		.name = "disp_cc_mdss_vsync_clk_src",
63262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
63362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
63462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
63562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
63662306a36Sopenharmony_ci	},
63762306a36Sopenharmony_ci};
63862306a36Sopenharmony_ci
63962306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
64062306a36Sopenharmony_ci	.reg = 0x2128,
64162306a36Sopenharmony_ci	.shift = 0,
64262306a36Sopenharmony_ci	.width = 2,
64362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
64462306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_div_clk_src",
64562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
64662306a36Sopenharmony_ci			&disp_cc_mdss_byte0_clk_src.clkr.hw,
64762306a36Sopenharmony_ci		},
64862306a36Sopenharmony_ci		.num_parents = 1,
64962306a36Sopenharmony_ci		.ops = &clk_regmap_div_ops,
65062306a36Sopenharmony_ci	},
65162306a36Sopenharmony_ci};
65262306a36Sopenharmony_ci
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_byte1_div_clk_src = {
65562306a36Sopenharmony_ci	.reg = 0x2144,
65662306a36Sopenharmony_ci	.shift = 0,
65762306a36Sopenharmony_ci	.width = 2,
65862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
65962306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte1_div_clk_src",
66062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
66162306a36Sopenharmony_ci			&disp_cc_mdss_byte1_clk_src.clkr.hw,
66262306a36Sopenharmony_ci		},
66362306a36Sopenharmony_ci		.num_parents = 1,
66462306a36Sopenharmony_ci		.ops = &clk_regmap_div_ops,
66562306a36Sopenharmony_ci	},
66662306a36Sopenharmony_ci};
66762306a36Sopenharmony_ci
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_dp_link1_div_clk_src = {
67062306a36Sopenharmony_ci	.reg = 0x2224,
67162306a36Sopenharmony_ci	.shift = 0,
67262306a36Sopenharmony_ci	.width = 2,
67362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
67462306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_link1_div_clk_src",
67562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
67662306a36Sopenharmony_ci			&disp_cc_mdss_dp_link1_clk_src.clkr.hw,
67762306a36Sopenharmony_ci		},
67862306a36Sopenharmony_ci		.num_parents = 1,
67962306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
68062306a36Sopenharmony_ci	},
68162306a36Sopenharmony_ci};
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci
68462306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_dp_link_div_clk_src = {
68562306a36Sopenharmony_ci	.reg = 0x2190,
68662306a36Sopenharmony_ci	.shift = 0,
68762306a36Sopenharmony_ci	.width = 2,
68862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
68962306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_link_div_clk_src",
69062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
69162306a36Sopenharmony_ci			&disp_cc_mdss_dp_link_clk_src.clkr.hw,
69262306a36Sopenharmony_ci		},
69362306a36Sopenharmony_ci		.num_parents = 1,
69462306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
69562306a36Sopenharmony_ci	},
69662306a36Sopenharmony_ci};
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_ahb_clk = {
69962306a36Sopenharmony_ci	.halt_reg = 0x2080,
70062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
70162306a36Sopenharmony_ci	.clkr = {
70262306a36Sopenharmony_ci		.enable_reg = 0x2080,
70362306a36Sopenharmony_ci		.enable_mask = BIT(0),
70462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
70562306a36Sopenharmony_ci			.name = "disp_cc_mdss_ahb_clk",
70662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
70762306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
70862306a36Sopenharmony_ci			},
70962306a36Sopenharmony_ci			.num_parents = 1,
71062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
71162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
71262306a36Sopenharmony_ci		},
71362306a36Sopenharmony_ci	},
71462306a36Sopenharmony_ci};
71562306a36Sopenharmony_ci
71662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_clk = {
71762306a36Sopenharmony_ci	.halt_reg = 0x2028,
71862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
71962306a36Sopenharmony_ci	.clkr = {
72062306a36Sopenharmony_ci		.enable_reg = 0x2028,
72162306a36Sopenharmony_ci		.enable_mask = BIT(0),
72262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
72362306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_clk",
72462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
72562306a36Sopenharmony_ci				&disp_cc_mdss_byte0_clk_src.clkr.hw,
72662306a36Sopenharmony_ci			},
72762306a36Sopenharmony_ci			.num_parents = 1,
72862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
72962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
73062306a36Sopenharmony_ci		},
73162306a36Sopenharmony_ci	},
73262306a36Sopenharmony_ci};
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_intf_clk = {
73562306a36Sopenharmony_ci	.halt_reg = 0x202c,
73662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
73762306a36Sopenharmony_ci	.clkr = {
73862306a36Sopenharmony_ci		.enable_reg = 0x202c,
73962306a36Sopenharmony_ci		.enable_mask = BIT(0),
74062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
74162306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_intf_clk",
74262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
74362306a36Sopenharmony_ci				&disp_cc_mdss_byte0_div_clk_src.clkr.hw,
74462306a36Sopenharmony_ci			},
74562306a36Sopenharmony_ci			.num_parents = 1,
74662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
74762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
74862306a36Sopenharmony_ci		},
74962306a36Sopenharmony_ci	},
75062306a36Sopenharmony_ci};
75162306a36Sopenharmony_ci
75262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte1_clk = {
75362306a36Sopenharmony_ci	.halt_reg = 0x2030,
75462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
75562306a36Sopenharmony_ci	.clkr = {
75662306a36Sopenharmony_ci		.enable_reg = 0x2030,
75762306a36Sopenharmony_ci		.enable_mask = BIT(0),
75862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
75962306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte1_clk",
76062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
76162306a36Sopenharmony_ci				&disp_cc_mdss_byte1_clk_src.clkr.hw,
76262306a36Sopenharmony_ci			},
76362306a36Sopenharmony_ci			.num_parents = 1,
76462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
76562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
76662306a36Sopenharmony_ci		},
76762306a36Sopenharmony_ci	},
76862306a36Sopenharmony_ci};
76962306a36Sopenharmony_ci
77062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte1_intf_clk = {
77162306a36Sopenharmony_ci	.halt_reg = 0x2034,
77262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
77362306a36Sopenharmony_ci	.clkr = {
77462306a36Sopenharmony_ci		.enable_reg = 0x2034,
77562306a36Sopenharmony_ci		.enable_mask = BIT(0),
77662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
77762306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte1_intf_clk",
77862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
77962306a36Sopenharmony_ci				&disp_cc_mdss_byte1_div_clk_src.clkr.hw,
78062306a36Sopenharmony_ci			},
78162306a36Sopenharmony_ci			.num_parents = 1,
78262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
78362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
78462306a36Sopenharmony_ci		},
78562306a36Sopenharmony_ci	},
78662306a36Sopenharmony_ci};
78762306a36Sopenharmony_ci
78862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_aux1_clk = {
78962306a36Sopenharmony_ci	.halt_reg = 0x2068,
79062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
79162306a36Sopenharmony_ci	.clkr = {
79262306a36Sopenharmony_ci		.enable_reg = 0x2068,
79362306a36Sopenharmony_ci		.enable_mask = BIT(0),
79462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
79562306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_aux1_clk",
79662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
79762306a36Sopenharmony_ci				&disp_cc_mdss_dp_aux1_clk_src.clkr.hw,
79862306a36Sopenharmony_ci			},
79962306a36Sopenharmony_ci			.num_parents = 1,
80062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
80162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
80262306a36Sopenharmony_ci		},
80362306a36Sopenharmony_ci	},
80462306a36Sopenharmony_ci};
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_aux_clk = {
80762306a36Sopenharmony_ci	.halt_reg = 0x2054,
80862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
80962306a36Sopenharmony_ci	.clkr = {
81062306a36Sopenharmony_ci		.enable_reg = 0x2054,
81162306a36Sopenharmony_ci		.enable_mask = BIT(0),
81262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
81362306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_aux_clk",
81462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
81562306a36Sopenharmony_ci				&disp_cc_mdss_dp_aux_clk_src.clkr.hw,
81662306a36Sopenharmony_ci			},
81762306a36Sopenharmony_ci			.num_parents = 1,
81862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
81962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
82062306a36Sopenharmony_ci		},
82162306a36Sopenharmony_ci	},
82262306a36Sopenharmony_ci};
82362306a36Sopenharmony_ci
82462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_link1_clk = {
82562306a36Sopenharmony_ci	.halt_reg = 0x205c,
82662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
82762306a36Sopenharmony_ci	.clkr = {
82862306a36Sopenharmony_ci		.enable_reg = 0x205c,
82962306a36Sopenharmony_ci		.enable_mask = BIT(0),
83062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
83162306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_link1_clk",
83262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
83362306a36Sopenharmony_ci				&disp_cc_mdss_dp_link1_clk_src.clkr.hw,
83462306a36Sopenharmony_ci			},
83562306a36Sopenharmony_ci			.num_parents = 1,
83662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
83762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
83862306a36Sopenharmony_ci		},
83962306a36Sopenharmony_ci	},
84062306a36Sopenharmony_ci};
84162306a36Sopenharmony_ci
84262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_link1_intf_clk = {
84362306a36Sopenharmony_ci	.halt_reg = 0x2060,
84462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
84562306a36Sopenharmony_ci	.clkr = {
84662306a36Sopenharmony_ci		.enable_reg = 0x2060,
84762306a36Sopenharmony_ci		.enable_mask = BIT(0),
84862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
84962306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_link1_intf_clk",
85062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
85162306a36Sopenharmony_ci				&disp_cc_mdss_dp_link1_div_clk_src.clkr.hw,
85262306a36Sopenharmony_ci			},
85362306a36Sopenharmony_ci			.num_parents = 1,
85462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
85562306a36Sopenharmony_ci		},
85662306a36Sopenharmony_ci	},
85762306a36Sopenharmony_ci};
85862306a36Sopenharmony_ci
85962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_link_clk = {
86062306a36Sopenharmony_ci	.halt_reg = 0x2040,
86162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
86262306a36Sopenharmony_ci	.clkr = {
86362306a36Sopenharmony_ci		.enable_reg = 0x2040,
86462306a36Sopenharmony_ci		.enable_mask = BIT(0),
86562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
86662306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_link_clk",
86762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
86862306a36Sopenharmony_ci				&disp_cc_mdss_dp_link_clk_src.clkr.hw,
86962306a36Sopenharmony_ci			},
87062306a36Sopenharmony_ci			.num_parents = 1,
87162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
87262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
87362306a36Sopenharmony_ci		},
87462306a36Sopenharmony_ci	},
87562306a36Sopenharmony_ci};
87662306a36Sopenharmony_ci
87762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_link_intf_clk = {
87862306a36Sopenharmony_ci	.halt_reg = 0x2044,
87962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
88062306a36Sopenharmony_ci	.clkr = {
88162306a36Sopenharmony_ci		.enable_reg = 0x2044,
88262306a36Sopenharmony_ci		.enable_mask = BIT(0),
88362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
88462306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_link_intf_clk",
88562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
88662306a36Sopenharmony_ci				&disp_cc_mdss_dp_link_div_clk_src.clkr.hw,
88762306a36Sopenharmony_ci			},
88862306a36Sopenharmony_ci			.num_parents = 1,
88962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
89062306a36Sopenharmony_ci		},
89162306a36Sopenharmony_ci	},
89262306a36Sopenharmony_ci};
89362306a36Sopenharmony_ci
89462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_pixel1_clk = {
89562306a36Sopenharmony_ci	.halt_reg = 0x2050,
89662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
89762306a36Sopenharmony_ci	.clkr = {
89862306a36Sopenharmony_ci		.enable_reg = 0x2050,
89962306a36Sopenharmony_ci		.enable_mask = BIT(0),
90062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
90162306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_pixel1_clk",
90262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
90362306a36Sopenharmony_ci				&disp_cc_mdss_dp_pixel1_clk_src.clkr.hw,
90462306a36Sopenharmony_ci			},
90562306a36Sopenharmony_ci			.num_parents = 1,
90662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
90762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
90862306a36Sopenharmony_ci		},
90962306a36Sopenharmony_ci	},
91062306a36Sopenharmony_ci};
91162306a36Sopenharmony_ci
91262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_pixel2_clk = {
91362306a36Sopenharmony_ci	.halt_reg = 0x2058,
91462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
91562306a36Sopenharmony_ci	.clkr = {
91662306a36Sopenharmony_ci		.enable_reg = 0x2058,
91762306a36Sopenharmony_ci		.enable_mask = BIT(0),
91862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
91962306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_pixel2_clk",
92062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
92162306a36Sopenharmony_ci				&disp_cc_mdss_dp_pixel2_clk_src.clkr.hw,
92262306a36Sopenharmony_ci			},
92362306a36Sopenharmony_ci			.num_parents = 1,
92462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
92562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
92662306a36Sopenharmony_ci		},
92762306a36Sopenharmony_ci	},
92862306a36Sopenharmony_ci};
92962306a36Sopenharmony_ci
93062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_pixel_clk = {
93162306a36Sopenharmony_ci	.halt_reg = 0x204c,
93262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
93362306a36Sopenharmony_ci	.clkr = {
93462306a36Sopenharmony_ci		.enable_reg = 0x204c,
93562306a36Sopenharmony_ci		.enable_mask = BIT(0),
93662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
93762306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_pixel_clk",
93862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
93962306a36Sopenharmony_ci				&disp_cc_mdss_dp_pixel_clk_src.clkr.hw,
94062306a36Sopenharmony_ci			},
94162306a36Sopenharmony_ci			.num_parents = 1,
94262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
94362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
94462306a36Sopenharmony_ci		},
94562306a36Sopenharmony_ci	},
94662306a36Sopenharmony_ci};
94762306a36Sopenharmony_ci
94862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc0_clk = {
94962306a36Sopenharmony_ci	.halt_reg = 0x2038,
95062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
95162306a36Sopenharmony_ci	.clkr = {
95262306a36Sopenharmony_ci		.enable_reg = 0x2038,
95362306a36Sopenharmony_ci		.enable_mask = BIT(0),
95462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
95562306a36Sopenharmony_ci			.name = "disp_cc_mdss_esc0_clk",
95662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
95762306a36Sopenharmony_ci				&disp_cc_mdss_esc0_clk_src.clkr.hw,
95862306a36Sopenharmony_ci			},
95962306a36Sopenharmony_ci			.num_parents = 1,
96062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
96162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
96262306a36Sopenharmony_ci		},
96362306a36Sopenharmony_ci	},
96462306a36Sopenharmony_ci};
96562306a36Sopenharmony_ci
96662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc1_clk = {
96762306a36Sopenharmony_ci	.halt_reg = 0x203c,
96862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
96962306a36Sopenharmony_ci	.clkr = {
97062306a36Sopenharmony_ci		.enable_reg = 0x203c,
97162306a36Sopenharmony_ci		.enable_mask = BIT(0),
97262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
97362306a36Sopenharmony_ci			.name = "disp_cc_mdss_esc1_clk",
97462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
97562306a36Sopenharmony_ci				&disp_cc_mdss_esc1_clk_src.clkr.hw,
97662306a36Sopenharmony_ci			},
97762306a36Sopenharmony_ci			.num_parents = 1,
97862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
97962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
98062306a36Sopenharmony_ci		},
98162306a36Sopenharmony_ci	},
98262306a36Sopenharmony_ci};
98362306a36Sopenharmony_ci
98462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_clk = {
98562306a36Sopenharmony_ci	.halt_reg = 0x200c,
98662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
98762306a36Sopenharmony_ci	.clkr = {
98862306a36Sopenharmony_ci		.enable_reg = 0x200c,
98962306a36Sopenharmony_ci		.enable_mask = BIT(0),
99062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
99162306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_clk",
99262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
99362306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
99462306a36Sopenharmony_ci			},
99562306a36Sopenharmony_ci			.num_parents = 1,
99662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
99762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
99862306a36Sopenharmony_ci		},
99962306a36Sopenharmony_ci	},
100062306a36Sopenharmony_ci};
100162306a36Sopenharmony_ci
100262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_lut_clk = {
100362306a36Sopenharmony_ci	.halt_reg = 0x201c,
100462306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
100562306a36Sopenharmony_ci	.clkr = {
100662306a36Sopenharmony_ci		.enable_reg = 0x201c,
100762306a36Sopenharmony_ci		.enable_mask = BIT(0),
100862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
100962306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_lut_clk",
101062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
101162306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
101262306a36Sopenharmony_ci			},
101362306a36Sopenharmony_ci			.num_parents = 1,
101462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
101562306a36Sopenharmony_ci		},
101662306a36Sopenharmony_ci	},
101762306a36Sopenharmony_ci};
101862306a36Sopenharmony_ci
101962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = {
102062306a36Sopenharmony_ci	.halt_reg = 0x4004,
102162306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
102262306a36Sopenharmony_ci	.clkr = {
102362306a36Sopenharmony_ci		.enable_reg = 0x4004,
102462306a36Sopenharmony_ci		.enable_mask = BIT(0),
102562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
102662306a36Sopenharmony_ci			.name = "disp_cc_mdss_non_gdsc_ahb_clk",
102762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
102862306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
102962306a36Sopenharmony_ci			},
103062306a36Sopenharmony_ci			.num_parents = 1,
103162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
103262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
103362306a36Sopenharmony_ci		},
103462306a36Sopenharmony_ci	},
103562306a36Sopenharmony_ci};
103662306a36Sopenharmony_ci
103762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk0_clk = {
103862306a36Sopenharmony_ci	.halt_reg = 0x2004,
103962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
104062306a36Sopenharmony_ci	.clkr = {
104162306a36Sopenharmony_ci		.enable_reg = 0x2004,
104262306a36Sopenharmony_ci		.enable_mask = BIT(0),
104362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
104462306a36Sopenharmony_ci			.name = "disp_cc_mdss_pclk0_clk",
104562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
104662306a36Sopenharmony_ci				&disp_cc_mdss_pclk0_clk_src.clkr.hw,
104762306a36Sopenharmony_ci			},
104862306a36Sopenharmony_ci			.num_parents = 1,
104962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
105062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
105162306a36Sopenharmony_ci		},
105262306a36Sopenharmony_ci	},
105362306a36Sopenharmony_ci};
105462306a36Sopenharmony_ci
105562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk1_clk = {
105662306a36Sopenharmony_ci	.halt_reg = 0x2008,
105762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
105862306a36Sopenharmony_ci	.clkr = {
105962306a36Sopenharmony_ci		.enable_reg = 0x2008,
106062306a36Sopenharmony_ci		.enable_mask = BIT(0),
106162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
106262306a36Sopenharmony_ci			.name = "disp_cc_mdss_pclk1_clk",
106362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
106462306a36Sopenharmony_ci				&disp_cc_mdss_pclk1_clk_src.clkr.hw,
106562306a36Sopenharmony_ci			},
106662306a36Sopenharmony_ci			.num_parents = 1,
106762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
106862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
106962306a36Sopenharmony_ci		},
107062306a36Sopenharmony_ci	},
107162306a36Sopenharmony_ci};
107262306a36Sopenharmony_ci
107362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rot_clk = {
107462306a36Sopenharmony_ci	.halt_reg = 0x2014,
107562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
107662306a36Sopenharmony_ci	.clkr = {
107762306a36Sopenharmony_ci		.enable_reg = 0x2014,
107862306a36Sopenharmony_ci		.enable_mask = BIT(0),
107962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
108062306a36Sopenharmony_ci			.name = "disp_cc_mdss_rot_clk",
108162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
108262306a36Sopenharmony_ci				&disp_cc_mdss_rot_clk_src.clkr.hw,
108362306a36Sopenharmony_ci			},
108462306a36Sopenharmony_ci			.num_parents = 1,
108562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
108662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
108762306a36Sopenharmony_ci		},
108862306a36Sopenharmony_ci	},
108962306a36Sopenharmony_ci};
109062306a36Sopenharmony_ci
109162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_ahb_clk = {
109262306a36Sopenharmony_ci	.halt_reg = 0x400c,
109362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
109462306a36Sopenharmony_ci	.clkr = {
109562306a36Sopenharmony_ci		.enable_reg = 0x400c,
109662306a36Sopenharmony_ci		.enable_mask = BIT(0),
109762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
109862306a36Sopenharmony_ci			.name = "disp_cc_mdss_rscc_ahb_clk",
109962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
110062306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
110162306a36Sopenharmony_ci			},
110262306a36Sopenharmony_ci			.num_parents = 1,
110362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
110462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
110562306a36Sopenharmony_ci		},
110662306a36Sopenharmony_ci	},
110762306a36Sopenharmony_ci};
110862306a36Sopenharmony_ci
110962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_vsync_clk = {
111062306a36Sopenharmony_ci	.halt_reg = 0x4008,
111162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
111262306a36Sopenharmony_ci	.clkr = {
111362306a36Sopenharmony_ci		.enable_reg = 0x4008,
111462306a36Sopenharmony_ci		.enable_mask = BIT(0),
111562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
111662306a36Sopenharmony_ci			.name = "disp_cc_mdss_rscc_vsync_clk",
111762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
111862306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
111962306a36Sopenharmony_ci			},
112062306a36Sopenharmony_ci			.num_parents = 1,
112162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
112262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
112362306a36Sopenharmony_ci		},
112462306a36Sopenharmony_ci	},
112562306a36Sopenharmony_ci};
112662306a36Sopenharmony_ci
112762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_vsync_clk = {
112862306a36Sopenharmony_ci	.halt_reg = 0x2024,
112962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
113062306a36Sopenharmony_ci	.clkr = {
113162306a36Sopenharmony_ci		.enable_reg = 0x2024,
113262306a36Sopenharmony_ci		.enable_mask = BIT(0),
113362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
113462306a36Sopenharmony_ci			.name = "disp_cc_mdss_vsync_clk",
113562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
113662306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
113762306a36Sopenharmony_ci			},
113862306a36Sopenharmony_ci			.num_parents = 1,
113962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
114062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
114162306a36Sopenharmony_ci		},
114262306a36Sopenharmony_ci	},
114362306a36Sopenharmony_ci};
114462306a36Sopenharmony_ci
114562306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = {
114662306a36Sopenharmony_ci	.gdscr = 0x3000,
114762306a36Sopenharmony_ci	.en_rest_wait_val = 0x2,
114862306a36Sopenharmony_ci	.en_few_wait_val = 0x2,
114962306a36Sopenharmony_ci	.clk_dis_wait_val = 0xf,
115062306a36Sopenharmony_ci	.pd = {
115162306a36Sopenharmony_ci		.name = "mdss_gdsc",
115262306a36Sopenharmony_ci	},
115362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
115462306a36Sopenharmony_ci	.flags = HW_CTRL | RETAIN_FF_ENABLE,
115562306a36Sopenharmony_ci};
115662306a36Sopenharmony_ci
115762306a36Sopenharmony_cistatic struct clk_regmap *disp_cc_sm8250_clocks[] = {
115862306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
115962306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr,
116062306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
116162306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
116262306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr,
116362306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
116462306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE1_CLK] = &disp_cc_mdss_byte1_clk.clkr,
116562306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE1_CLK_SRC] = &disp_cc_mdss_byte1_clk_src.clkr,
116662306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE1_DIV_CLK_SRC] = &disp_cc_mdss_byte1_div_clk_src.clkr,
116762306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE1_INTF_CLK] = &disp_cc_mdss_byte1_intf_clk.clkr,
116862306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_AUX1_CLK] = &disp_cc_mdss_dp_aux1_clk.clkr,
116962306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_AUX1_CLK_SRC] = &disp_cc_mdss_dp_aux1_clk_src.clkr,
117062306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_AUX_CLK] = &disp_cc_mdss_dp_aux_clk.clkr,
117162306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_AUX_CLK_SRC] = &disp_cc_mdss_dp_aux_clk_src.clkr,
117262306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK1_CLK] = &disp_cc_mdss_dp_link1_clk.clkr,
117362306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK1_CLK_SRC] = &disp_cc_mdss_dp_link1_clk_src.clkr,
117462306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK1_DIV_CLK_SRC] = &disp_cc_mdss_dp_link1_div_clk_src.clkr,
117562306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK1_INTF_CLK] = &disp_cc_mdss_dp_link1_intf_clk.clkr,
117662306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_CLK] = &disp_cc_mdss_dp_link_clk.clkr,
117762306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_CLK_SRC] = &disp_cc_mdss_dp_link_clk_src.clkr,
117862306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_DIV_CLK_SRC] = &disp_cc_mdss_dp_link_div_clk_src.clkr,
117962306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_INTF_CLK] = &disp_cc_mdss_dp_link_intf_clk.clkr,
118062306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL1_CLK] = &disp_cc_mdss_dp_pixel1_clk.clkr,
118162306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL1_CLK_SRC] = &disp_cc_mdss_dp_pixel1_clk_src.clkr,
118262306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL2_CLK] = &disp_cc_mdss_dp_pixel2_clk.clkr,
118362306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL2_CLK_SRC] = &disp_cc_mdss_dp_pixel2_clk_src.clkr,
118462306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL_CLK] = &disp_cc_mdss_dp_pixel_clk.clkr,
118562306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL_CLK_SRC] = &disp_cc_mdss_dp_pixel_clk_src.clkr,
118662306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_AUX_CLK] = &disp_cc_mdss_edp_aux_clk.clkr,
118762306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_AUX_CLK_SRC] = &disp_cc_mdss_edp_aux_clk_src.clkr,
118862306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_GTC_CLK] = &disp_cc_mdss_edp_gtc_clk.clkr,
118962306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_GTC_CLK_SRC] = &disp_cc_mdss_edp_gtc_clk_src.clkr,
119062306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_LINK_CLK] = &disp_cc_mdss_edp_link_clk.clkr,
119162306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_LINK_CLK_SRC] = &disp_cc_mdss_edp_link_clk_src.clkr,
119262306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_LINK_DIV_CLK_SRC] = &disp_cc_mdss_edp_link_div_clk_src.clkr,
119362306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_LINK_INTF_CLK] = &disp_cc_mdss_edp_link_intf_clk.clkr,
119462306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_PIXEL_CLK] = &disp_cc_mdss_edp_pixel_clk.clkr,
119562306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_PIXEL_CLK_SRC] = &disp_cc_mdss_edp_pixel_clk_src.clkr,
119662306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
119762306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
119862306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC1_CLK] = &disp_cc_mdss_esc1_clk.clkr,
119962306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC1_CLK_SRC] = &disp_cc_mdss_esc1_clk_src.clkr,
120062306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
120162306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
120262306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
120362306a36Sopenharmony_ci	[DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr,
120462306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
120562306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
120662306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK1_CLK] = &disp_cc_mdss_pclk1_clk.clkr,
120762306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK1_CLK_SRC] = &disp_cc_mdss_pclk1_clk_src.clkr,
120862306a36Sopenharmony_ci	[DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr,
120962306a36Sopenharmony_ci	[DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr,
121062306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_AHB_CLK] = &disp_cc_mdss_rscc_ahb_clk.clkr,
121162306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_VSYNC_CLK] = &disp_cc_mdss_rscc_vsync_clk.clkr,
121262306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
121362306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
121462306a36Sopenharmony_ci	[DISP_CC_PLL0] = &disp_cc_pll0.clkr,
121562306a36Sopenharmony_ci	[DISP_CC_PLL1] = &disp_cc_pll1.clkr,
121662306a36Sopenharmony_ci};
121762306a36Sopenharmony_ci
121862306a36Sopenharmony_cistatic const struct qcom_reset_map disp_cc_sm8250_resets[] = {
121962306a36Sopenharmony_ci	[DISP_CC_MDSS_CORE_BCR] = { 0x2000 },
122062306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_BCR] = { 0x4000 },
122162306a36Sopenharmony_ci};
122262306a36Sopenharmony_ci
122362306a36Sopenharmony_cistatic struct gdsc *disp_cc_sm8250_gdscs[] = {
122462306a36Sopenharmony_ci	[MDSS_GDSC] = &mdss_gdsc,
122562306a36Sopenharmony_ci};
122662306a36Sopenharmony_ci
122762306a36Sopenharmony_cistatic const struct regmap_config disp_cc_sm8250_regmap_config = {
122862306a36Sopenharmony_ci	.reg_bits	= 32,
122962306a36Sopenharmony_ci	.reg_stride	= 4,
123062306a36Sopenharmony_ci	.val_bits	= 32,
123162306a36Sopenharmony_ci	.max_register	= 0x10000,
123262306a36Sopenharmony_ci	.fast_io	= true,
123362306a36Sopenharmony_ci};
123462306a36Sopenharmony_ci
123562306a36Sopenharmony_cistatic const struct qcom_cc_desc disp_cc_sm8250_desc = {
123662306a36Sopenharmony_ci	.config = &disp_cc_sm8250_regmap_config,
123762306a36Sopenharmony_ci	.clks = disp_cc_sm8250_clocks,
123862306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(disp_cc_sm8250_clocks),
123962306a36Sopenharmony_ci	.resets = disp_cc_sm8250_resets,
124062306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(disp_cc_sm8250_resets),
124162306a36Sopenharmony_ci	.gdscs = disp_cc_sm8250_gdscs,
124262306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(disp_cc_sm8250_gdscs),
124362306a36Sopenharmony_ci};
124462306a36Sopenharmony_ci
124562306a36Sopenharmony_cistatic const struct of_device_id disp_cc_sm8250_match_table[] = {
124662306a36Sopenharmony_ci	{ .compatible = "qcom,sc8180x-dispcc" },
124762306a36Sopenharmony_ci	{ .compatible = "qcom,sm8150-dispcc" },
124862306a36Sopenharmony_ci	{ .compatible = "qcom,sm8250-dispcc" },
124962306a36Sopenharmony_ci	{ .compatible = "qcom,sm8350-dispcc" },
125062306a36Sopenharmony_ci	{ }
125162306a36Sopenharmony_ci};
125262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, disp_cc_sm8250_match_table);
125362306a36Sopenharmony_ci
125462306a36Sopenharmony_cistatic int disp_cc_sm8250_probe(struct platform_device *pdev)
125562306a36Sopenharmony_ci{
125662306a36Sopenharmony_ci	struct regmap *regmap;
125762306a36Sopenharmony_ci	int ret;
125862306a36Sopenharmony_ci
125962306a36Sopenharmony_ci	ret = devm_pm_runtime_enable(&pdev->dev);
126062306a36Sopenharmony_ci	if (ret)
126162306a36Sopenharmony_ci		return ret;
126262306a36Sopenharmony_ci
126362306a36Sopenharmony_ci	ret = pm_runtime_resume_and_get(&pdev->dev);
126462306a36Sopenharmony_ci	if (ret)
126562306a36Sopenharmony_ci		return ret;
126662306a36Sopenharmony_ci
126762306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &disp_cc_sm8250_desc);
126862306a36Sopenharmony_ci	if (IS_ERR(regmap)) {
126962306a36Sopenharmony_ci		pm_runtime_put(&pdev->dev);
127062306a36Sopenharmony_ci		return PTR_ERR(regmap);
127162306a36Sopenharmony_ci	}
127262306a36Sopenharmony_ci
127362306a36Sopenharmony_ci	/* Apply differences for SM8150 and SM8350 */
127462306a36Sopenharmony_ci	BUILD_BUG_ON(CLK_ALPHA_PLL_TYPE_TRION != CLK_ALPHA_PLL_TYPE_LUCID);
127562306a36Sopenharmony_ci	if (of_device_is_compatible(pdev->dev.of_node, "qcom,sc8180x-dispcc") ||
127662306a36Sopenharmony_ci	    of_device_is_compatible(pdev->dev.of_node, "qcom,sm8150-dispcc")) {
127762306a36Sopenharmony_ci		disp_cc_pll0_config.config_ctl_hi_val = 0x00002267;
127862306a36Sopenharmony_ci		disp_cc_pll0_config.config_ctl_hi1_val = 0x00000024;
127962306a36Sopenharmony_ci		disp_cc_pll0_config.user_ctl_hi1_val = 0x000000D0;
128062306a36Sopenharmony_ci		disp_cc_pll0_init.ops = &clk_alpha_pll_trion_ops;
128162306a36Sopenharmony_ci		disp_cc_pll1_config.config_ctl_hi_val = 0x00002267;
128262306a36Sopenharmony_ci		disp_cc_pll1_config.config_ctl_hi1_val = 0x00000024;
128362306a36Sopenharmony_ci		disp_cc_pll1_config.user_ctl_hi1_val = 0x000000D0;
128462306a36Sopenharmony_ci		disp_cc_pll1_init.ops = &clk_alpha_pll_trion_ops;
128562306a36Sopenharmony_ci
128662306a36Sopenharmony_ci		disp_cc_mdss_dp_link_intf_clk.clkr.hw.init->parent_hws[0] =
128762306a36Sopenharmony_ci			&disp_cc_mdss_dp_link_clk_src.clkr.hw;
128862306a36Sopenharmony_ci		disp_cc_mdss_dp_link1_intf_clk.clkr.hw.init->parent_hws[0] =
128962306a36Sopenharmony_ci			&disp_cc_mdss_dp_link1_clk_src.clkr.hw;
129062306a36Sopenharmony_ci		disp_cc_mdss_edp_link_intf_clk.clkr.hw.init->parent_hws[0] =
129162306a36Sopenharmony_ci			&disp_cc_mdss_edp_link_clk_src.clkr.hw;
129262306a36Sopenharmony_ci
129362306a36Sopenharmony_ci		disp_cc_sm8250_clocks[DISP_CC_MDSS_DP_LINK1_DIV_CLK_SRC] = NULL;
129462306a36Sopenharmony_ci		disp_cc_sm8250_clocks[DISP_CC_MDSS_DP_LINK_DIV_CLK_SRC] = NULL;
129562306a36Sopenharmony_ci		disp_cc_sm8250_clocks[DISP_CC_MDSS_EDP_LINK_DIV_CLK_SRC] = NULL;
129662306a36Sopenharmony_ci	} else if (of_device_is_compatible(pdev->dev.of_node, "qcom,sm8350-dispcc")) {
129762306a36Sopenharmony_ci		static struct clk_rcg2 * const rcgs[] = {
129862306a36Sopenharmony_ci			&disp_cc_mdss_byte0_clk_src,
129962306a36Sopenharmony_ci			&disp_cc_mdss_byte1_clk_src,
130062306a36Sopenharmony_ci			&disp_cc_mdss_dp_aux1_clk_src,
130162306a36Sopenharmony_ci			&disp_cc_mdss_dp_aux_clk_src,
130262306a36Sopenharmony_ci			&disp_cc_mdss_dp_link1_clk_src,
130362306a36Sopenharmony_ci			&disp_cc_mdss_dp_link_clk_src,
130462306a36Sopenharmony_ci			&disp_cc_mdss_dp_pixel1_clk_src,
130562306a36Sopenharmony_ci			&disp_cc_mdss_dp_pixel2_clk_src,
130662306a36Sopenharmony_ci			&disp_cc_mdss_dp_pixel_clk_src,
130762306a36Sopenharmony_ci			&disp_cc_mdss_edp_aux_clk_src,
130862306a36Sopenharmony_ci			&disp_cc_mdss_edp_link_clk_src,
130962306a36Sopenharmony_ci			&disp_cc_mdss_edp_pixel_clk_src,
131062306a36Sopenharmony_ci			&disp_cc_mdss_esc0_clk_src,
131162306a36Sopenharmony_ci			&disp_cc_mdss_esc1_clk_src,
131262306a36Sopenharmony_ci			&disp_cc_mdss_mdp_clk_src,
131362306a36Sopenharmony_ci			&disp_cc_mdss_pclk0_clk_src,
131462306a36Sopenharmony_ci			&disp_cc_mdss_pclk1_clk_src,
131562306a36Sopenharmony_ci			&disp_cc_mdss_rot_clk_src,
131662306a36Sopenharmony_ci			&disp_cc_mdss_vsync_clk_src,
131762306a36Sopenharmony_ci		};
131862306a36Sopenharmony_ci		static struct clk_regmap_div * const divs[] = {
131962306a36Sopenharmony_ci			&disp_cc_mdss_byte0_div_clk_src,
132062306a36Sopenharmony_ci			&disp_cc_mdss_byte1_div_clk_src,
132162306a36Sopenharmony_ci			&disp_cc_mdss_dp_link1_div_clk_src,
132262306a36Sopenharmony_ci			&disp_cc_mdss_dp_link_div_clk_src,
132362306a36Sopenharmony_ci			&disp_cc_mdss_edp_link_div_clk_src,
132462306a36Sopenharmony_ci		};
132562306a36Sopenharmony_ci		unsigned int i;
132662306a36Sopenharmony_ci		static bool offset_applied;
132762306a36Sopenharmony_ci
132862306a36Sopenharmony_ci		/*
132962306a36Sopenharmony_ci		 * note: trion == lucid, except for the prepare() op
133062306a36Sopenharmony_ci		 * only apply the offsets once (in case of deferred probe)
133162306a36Sopenharmony_ci		 */
133262306a36Sopenharmony_ci		if (!offset_applied) {
133362306a36Sopenharmony_ci			for (i = 0; i < ARRAY_SIZE(rcgs); i++)
133462306a36Sopenharmony_ci				rcgs[i]->cmd_rcgr -= 4;
133562306a36Sopenharmony_ci
133662306a36Sopenharmony_ci			for (i = 0; i < ARRAY_SIZE(divs); i++) {
133762306a36Sopenharmony_ci				divs[i]->reg -= 4;
133862306a36Sopenharmony_ci				divs[i]->width = 4;
133962306a36Sopenharmony_ci			}
134062306a36Sopenharmony_ci
134162306a36Sopenharmony_ci			disp_cc_mdss_ahb_clk.halt_reg -= 4;
134262306a36Sopenharmony_ci			disp_cc_mdss_ahb_clk.clkr.enable_reg -= 4;
134362306a36Sopenharmony_ci
134462306a36Sopenharmony_ci			offset_applied = true;
134562306a36Sopenharmony_ci		}
134662306a36Sopenharmony_ci
134762306a36Sopenharmony_ci		disp_cc_mdss_ahb_clk_src.cmd_rcgr = 0x22a0;
134862306a36Sopenharmony_ci
134962306a36Sopenharmony_ci		disp_cc_pll0_config.config_ctl_hi1_val = 0x2a9a699c;
135062306a36Sopenharmony_ci		disp_cc_pll0_config.test_ctl_hi1_val = 0x01800000;
135162306a36Sopenharmony_ci		disp_cc_pll0_init.ops = &clk_alpha_pll_lucid_5lpe_ops;
135262306a36Sopenharmony_ci		disp_cc_pll0.vco_table = lucid_5lpe_vco;
135362306a36Sopenharmony_ci		disp_cc_pll1_config.config_ctl_hi1_val = 0x2a9a699c;
135462306a36Sopenharmony_ci		disp_cc_pll1_config.test_ctl_hi1_val = 0x01800000;
135562306a36Sopenharmony_ci		disp_cc_pll1_init.ops = &clk_alpha_pll_lucid_5lpe_ops;
135662306a36Sopenharmony_ci		disp_cc_pll1.vco_table = lucid_5lpe_vco;
135762306a36Sopenharmony_ci
135862306a36Sopenharmony_ci		disp_cc_sm8250_clocks[DISP_CC_MDSS_EDP_GTC_CLK] = NULL;
135962306a36Sopenharmony_ci		disp_cc_sm8250_clocks[DISP_CC_MDSS_EDP_GTC_CLK_SRC] = NULL;
136062306a36Sopenharmony_ci	}
136162306a36Sopenharmony_ci
136262306a36Sopenharmony_ci	clk_lucid_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
136362306a36Sopenharmony_ci	clk_lucid_pll_configure(&disp_cc_pll1, regmap, &disp_cc_pll1_config);
136462306a36Sopenharmony_ci
136562306a36Sopenharmony_ci	/* Enable clock gating for MDP clocks */
136662306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x8000, 0x10, 0x10);
136762306a36Sopenharmony_ci
136862306a36Sopenharmony_ci	/* DISP_CC_XO_CLK always-on */
136962306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x605c, BIT(0), BIT(0));
137062306a36Sopenharmony_ci
137162306a36Sopenharmony_ci	ret = qcom_cc_really_probe(pdev, &disp_cc_sm8250_desc, regmap);
137262306a36Sopenharmony_ci
137362306a36Sopenharmony_ci	pm_runtime_put(&pdev->dev);
137462306a36Sopenharmony_ci
137562306a36Sopenharmony_ci	return ret;
137662306a36Sopenharmony_ci}
137762306a36Sopenharmony_ci
137862306a36Sopenharmony_cistatic struct platform_driver disp_cc_sm8250_driver = {
137962306a36Sopenharmony_ci	.probe = disp_cc_sm8250_probe,
138062306a36Sopenharmony_ci	.driver = {
138162306a36Sopenharmony_ci		.name = "disp_cc-sm8250",
138262306a36Sopenharmony_ci		.of_match_table = disp_cc_sm8250_match_table,
138362306a36Sopenharmony_ci	},
138462306a36Sopenharmony_ci};
138562306a36Sopenharmony_ci
138662306a36Sopenharmony_cistatic int __init disp_cc_sm8250_init(void)
138762306a36Sopenharmony_ci{
138862306a36Sopenharmony_ci	return platform_driver_register(&disp_cc_sm8250_driver);
138962306a36Sopenharmony_ci}
139062306a36Sopenharmony_cisubsys_initcall(disp_cc_sm8250_init);
139162306a36Sopenharmony_ci
139262306a36Sopenharmony_cistatic void __exit disp_cc_sm8250_exit(void)
139362306a36Sopenharmony_ci{
139462306a36Sopenharmony_ci	platform_driver_unregister(&disp_cc_sm8250_driver);
139562306a36Sopenharmony_ci}
139662306a36Sopenharmony_cimodule_exit(disp_cc_sm8250_exit);
139762306a36Sopenharmony_ci
139862306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI DISPCC SM8250 Driver");
139962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
1400