162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2022, Linaro Limited
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk-provider.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/regmap.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sm6375-dispcc.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1562306a36Sopenharmony_ci#include "clk-branch.h"
1662306a36Sopenharmony_ci#include "clk-rcg.h"
1762306a36Sopenharmony_ci#include "clk-regmap-divider.h"
1862306a36Sopenharmony_ci#include "common.h"
1962306a36Sopenharmony_ci#include "gdsc.h"
2062306a36Sopenharmony_ci#include "reset.h"
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_cienum {
2362306a36Sopenharmony_ci	DT_BI_TCXO,
2462306a36Sopenharmony_ci	DT_GCC_DISP_GPLL0_CLK,
2562306a36Sopenharmony_ci	DT_DSI0_PHY_PLL_OUT_BYTECLK,
2662306a36Sopenharmony_ci	DT_DSI0_PHY_PLL_OUT_DSICLK,
2762306a36Sopenharmony_ci};
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_cienum {
3062306a36Sopenharmony_ci	P_BI_TCXO,
3162306a36Sopenharmony_ci	P_DISP_CC_PLL0_OUT_EVEN,
3262306a36Sopenharmony_ci	P_DISP_CC_PLL0_OUT_MAIN,
3362306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_BYTECLK,
3462306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_DSICLK,
3562306a36Sopenharmony_ci	P_GCC_DISP_GPLL0_CLK,
3662306a36Sopenharmony_ci};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic struct pll_vco lucid_vco[] = {
3962306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
4062306a36Sopenharmony_ci};
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci/* 615MHz */
4362306a36Sopenharmony_cistatic const struct alpha_pll_config disp_cc_pll0_config = {
4462306a36Sopenharmony_ci	.l = 0x20,
4562306a36Sopenharmony_ci	.alpha = 0x800,
4662306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
4762306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
4862306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329a299c,
4962306a36Sopenharmony_ci	.user_ctl_val = 0x00000001,
5062306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
5162306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
5262306a36Sopenharmony_ci};
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_cistatic struct clk_alpha_pll disp_cc_pll0 = {
5562306a36Sopenharmony_ci	.offset = 0x0,
5662306a36Sopenharmony_ci	.vco_table = lucid_vco,
5762306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
5862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
5962306a36Sopenharmony_ci	.clkr = {
6062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6162306a36Sopenharmony_ci			.name = "disp_cc_pll0",
6262306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
6362306a36Sopenharmony_ci				.index = DT_BI_TCXO,
6462306a36Sopenharmony_ci			},
6562306a36Sopenharmony_ci			.num_parents = 1,
6662306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
6762306a36Sopenharmony_ci		},
6862306a36Sopenharmony_ci	},
6962306a36Sopenharmony_ci};
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_0[] = {
7262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
7362306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
7462306a36Sopenharmony_ci};
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_0[] = {
7762306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
7862306a36Sopenharmony_ci	{ .index = DT_DSI0_PHY_PLL_OUT_BYTECLK },
7962306a36Sopenharmony_ci};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_1[] = {
8262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
8362306a36Sopenharmony_ci	{ P_DISP_CC_PLL0_OUT_MAIN, 1 },
8462306a36Sopenharmony_ci	{ P_GCC_DISP_GPLL0_CLK, 4 },
8562306a36Sopenharmony_ci	{ P_DISP_CC_PLL0_OUT_EVEN, 5 },
8662306a36Sopenharmony_ci};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_1[] = {
8962306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
9062306a36Sopenharmony_ci	{ .hw = &disp_cc_pll0.clkr.hw },
9162306a36Sopenharmony_ci	{ .index = DT_GCC_DISP_GPLL0_CLK },
9262306a36Sopenharmony_ci	{ .hw = &disp_cc_pll0.clkr.hw },
9362306a36Sopenharmony_ci};
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_2[] = {
9662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
9762306a36Sopenharmony_ci	{ P_GCC_DISP_GPLL0_CLK, 4 },
9862306a36Sopenharmony_ci};
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_2[] = {
10162306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
10262306a36Sopenharmony_ci	{ .index = DT_GCC_DISP_GPLL0_CLK },
10362306a36Sopenharmony_ci};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_3[] = {
10662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
10762306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
10862306a36Sopenharmony_ci};
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_3[] = {
11162306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
11262306a36Sopenharmony_ci	{ .index = DT_DSI0_PHY_PLL_OUT_DSICLK },
11362306a36Sopenharmony_ci};
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_4[] = {
11662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
11762306a36Sopenharmony_ci};
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_4[] = {
12062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
12162306a36Sopenharmony_ci};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = {
12462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
12562306a36Sopenharmony_ci	F(37500000, P_GCC_DISP_GPLL0_CLK, 8, 0, 0),
12662306a36Sopenharmony_ci	F(75000000, P_GCC_DISP_GPLL0_CLK, 4, 0, 0),
12762306a36Sopenharmony_ci	{ }
12862306a36Sopenharmony_ci};
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_ahb_clk_src = {
13162306a36Sopenharmony_ci	.cmd_rcgr = 0x115c,
13262306a36Sopenharmony_ci	.mnd_width = 0,
13362306a36Sopenharmony_ci	.hid_width = 5,
13462306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
13562306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src,
13662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13762306a36Sopenharmony_ci		.name = "disp_cc_mdss_ahb_clk_src",
13862306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
13962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
14062306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
14162306a36Sopenharmony_ci	},
14262306a36Sopenharmony_ci};
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
14562306a36Sopenharmony_ci	.cmd_rcgr = 0x10c4,
14662306a36Sopenharmony_ci	.mnd_width = 0,
14762306a36Sopenharmony_ci	.hid_width = 5,
14862306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
14962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15062306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_clk_src",
15162306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
15262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
15362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
15462306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
15562306a36Sopenharmony_ci	},
15662306a36Sopenharmony_ci};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_esc0_clk_src[] = {
15962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
16062306a36Sopenharmony_ci	{ }
16162306a36Sopenharmony_ci};
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
16462306a36Sopenharmony_ci	.cmd_rcgr = 0x10e0,
16562306a36Sopenharmony_ci	.mnd_width = 0,
16662306a36Sopenharmony_ci	.hid_width = 5,
16762306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
16862306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
16962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
17062306a36Sopenharmony_ci		.name = "disp_cc_mdss_esc0_clk_src",
17162306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
17262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
17362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
17462306a36Sopenharmony_ci	},
17562306a36Sopenharmony_ci};
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
17862306a36Sopenharmony_ci	F(200000000, P_GCC_DISP_GPLL0_CLK, 1.5, 0, 0),
17962306a36Sopenharmony_ci	F(300000000, P_GCC_DISP_GPLL0_CLK, 1, 0, 0),
18062306a36Sopenharmony_ci	F(373500000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
18162306a36Sopenharmony_ci	F(470000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
18262306a36Sopenharmony_ci	F(560000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
18362306a36Sopenharmony_ci	{ }
18462306a36Sopenharmony_ci};
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
18762306a36Sopenharmony_ci	.cmd_rcgr = 0x107c,
18862306a36Sopenharmony_ci	.mnd_width = 0,
18962306a36Sopenharmony_ci	.hid_width = 5,
19062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
19162306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
19262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
19362306a36Sopenharmony_ci		.name = "disp_cc_mdss_mdp_clk_src",
19462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
19562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
19662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
19762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
19862306a36Sopenharmony_ci	},
19962306a36Sopenharmony_ci};
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
20262306a36Sopenharmony_ci	.cmd_rcgr = 0x1064,
20362306a36Sopenharmony_ci	.mnd_width = 8,
20462306a36Sopenharmony_ci	.hid_width = 5,
20562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
20662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
20762306a36Sopenharmony_ci		.name = "disp_cc_mdss_pclk0_clk_src",
20862306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
20962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
21062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
21162306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
21262306a36Sopenharmony_ci	},
21362306a36Sopenharmony_ci};
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_rot_clk_src[] = {
21662306a36Sopenharmony_ci	F(200000000, P_GCC_DISP_GPLL0_CLK, 1.5, 0, 0),
21762306a36Sopenharmony_ci	F(300000000, P_GCC_DISP_GPLL0_CLK, 1, 0, 0),
21862306a36Sopenharmony_ci	{ }
21962306a36Sopenharmony_ci};
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_rot_clk_src = {
22262306a36Sopenharmony_ci	.cmd_rcgr = 0x1094,
22362306a36Sopenharmony_ci	.mnd_width = 0,
22462306a36Sopenharmony_ci	.hid_width = 5,
22562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
22662306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_rot_clk_src,
22762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
22862306a36Sopenharmony_ci		.name = "disp_cc_mdss_rot_clk_src",
22962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
23062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
23162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
23262306a36Sopenharmony_ci	},
23362306a36Sopenharmony_ci};
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
23662306a36Sopenharmony_ci	.cmd_rcgr = 0x10ac,
23762306a36Sopenharmony_ci	.mnd_width = 0,
23862306a36Sopenharmony_ci	.hid_width = 5,
23962306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_4,
24062306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
24162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
24262306a36Sopenharmony_ci		.name = "disp_cc_mdss_vsync_clk_src",
24362306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_4,
24462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
24562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
24662306a36Sopenharmony_ci	},
24762306a36Sopenharmony_ci};
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
25062306a36Sopenharmony_ci	.reg = 0x10dc,
25162306a36Sopenharmony_ci	.shift = 0,
25262306a36Sopenharmony_ci	.width = 4,
25362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
25462306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_div_clk_src",
25562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]) {
25662306a36Sopenharmony_ci			&disp_cc_mdss_byte0_clk_src.clkr.hw,
25762306a36Sopenharmony_ci		},
25862306a36Sopenharmony_ci		.num_parents = 1,
25962306a36Sopenharmony_ci		.ops = &clk_regmap_div_ops,
26062306a36Sopenharmony_ci	},
26162306a36Sopenharmony_ci};
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_ahb_clk = {
26462306a36Sopenharmony_ci	.halt_reg = 0x104c,
26562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
26662306a36Sopenharmony_ci	.clkr = {
26762306a36Sopenharmony_ci		.enable_reg = 0x104c,
26862306a36Sopenharmony_ci		.enable_mask = BIT(0),
26962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27062306a36Sopenharmony_ci			.name = "disp_cc_mdss_ahb_clk",
27162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
27262306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
27362306a36Sopenharmony_ci			},
27462306a36Sopenharmony_ci			.num_parents = 1,
27562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
27662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
27762306a36Sopenharmony_ci		},
27862306a36Sopenharmony_ci	},
27962306a36Sopenharmony_ci};
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_clk = {
28262306a36Sopenharmony_ci	.halt_reg = 0x102c,
28362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
28462306a36Sopenharmony_ci	.clkr = {
28562306a36Sopenharmony_ci		.enable_reg = 0x102c,
28662306a36Sopenharmony_ci		.enable_mask = BIT(0),
28762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28862306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_clk",
28962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
29062306a36Sopenharmony_ci				&disp_cc_mdss_byte0_clk_src.clkr.hw,
29162306a36Sopenharmony_ci			},
29262306a36Sopenharmony_ci			.num_parents = 1,
29362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
29562306a36Sopenharmony_ci		},
29662306a36Sopenharmony_ci	},
29762306a36Sopenharmony_ci};
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_intf_clk = {
30062306a36Sopenharmony_ci	.halt_reg = 0x1030,
30162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
30262306a36Sopenharmony_ci	.clkr = {
30362306a36Sopenharmony_ci		.enable_reg = 0x1030,
30462306a36Sopenharmony_ci		.enable_mask = BIT(0),
30562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
30662306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_intf_clk",
30762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
30862306a36Sopenharmony_ci				&disp_cc_mdss_byte0_div_clk_src.clkr.hw,
30962306a36Sopenharmony_ci			},
31062306a36Sopenharmony_ci			.num_parents = 1,
31162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
31262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
31362306a36Sopenharmony_ci		},
31462306a36Sopenharmony_ci	},
31562306a36Sopenharmony_ci};
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc0_clk = {
31862306a36Sopenharmony_ci	.halt_reg = 0x1034,
31962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
32062306a36Sopenharmony_ci	.clkr = {
32162306a36Sopenharmony_ci		.enable_reg = 0x1034,
32262306a36Sopenharmony_ci		.enable_mask = BIT(0),
32362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32462306a36Sopenharmony_ci			.name = "disp_cc_mdss_esc0_clk",
32562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
32662306a36Sopenharmony_ci				&disp_cc_mdss_esc0_clk_src.clkr.hw,
32762306a36Sopenharmony_ci			},
32862306a36Sopenharmony_ci			.num_parents = 1,
32962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
33162306a36Sopenharmony_ci		},
33262306a36Sopenharmony_ci	},
33362306a36Sopenharmony_ci};
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_clk = {
33662306a36Sopenharmony_ci	.halt_reg = 0x1010,
33762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
33862306a36Sopenharmony_ci	.clkr = {
33962306a36Sopenharmony_ci		.enable_reg = 0x1010,
34062306a36Sopenharmony_ci		.enable_mask = BIT(0),
34162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34262306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_clk",
34362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
34462306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
34562306a36Sopenharmony_ci			},
34662306a36Sopenharmony_ci			.num_parents = 1,
34762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
34862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
34962306a36Sopenharmony_ci		},
35062306a36Sopenharmony_ci	},
35162306a36Sopenharmony_ci};
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_lut_clk = {
35462306a36Sopenharmony_ci	.halt_reg = 0x1020,
35562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
35662306a36Sopenharmony_ci	.clkr = {
35762306a36Sopenharmony_ci		.enable_reg = 0x1020,
35862306a36Sopenharmony_ci		.enable_mask = BIT(0),
35962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36062306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_lut_clk",
36162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
36262306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
36362306a36Sopenharmony_ci			},
36462306a36Sopenharmony_ci			.num_parents = 1,
36562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
36662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
36762306a36Sopenharmony_ci		},
36862306a36Sopenharmony_ci	},
36962306a36Sopenharmony_ci};
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = {
37262306a36Sopenharmony_ci	.halt_reg = 0x2004,
37362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
37462306a36Sopenharmony_ci	.clkr = {
37562306a36Sopenharmony_ci		.enable_reg = 0x2004,
37662306a36Sopenharmony_ci		.enable_mask = BIT(0),
37762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37862306a36Sopenharmony_ci			.name = "disp_cc_mdss_non_gdsc_ahb_clk",
37962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
38062306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
38162306a36Sopenharmony_ci			},
38262306a36Sopenharmony_ci			.num_parents = 1,
38362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
38462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
38562306a36Sopenharmony_ci		},
38662306a36Sopenharmony_ci	},
38762306a36Sopenharmony_ci};
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk0_clk = {
39062306a36Sopenharmony_ci	.halt_reg = 0x1168,
39162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
39262306a36Sopenharmony_ci	.clkr = {
39362306a36Sopenharmony_ci		.enable_reg = 0x1168,
39462306a36Sopenharmony_ci		.enable_mask = BIT(0),
39562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
39662306a36Sopenharmony_ci			.name = "disp_cc_mdss_pclk0_clk",
39762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
39862306a36Sopenharmony_ci				&disp_cc_mdss_pclk0_clk_src.clkr.hw,
39962306a36Sopenharmony_ci			},
40062306a36Sopenharmony_ci			.num_parents = 1,
40162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
40262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
40362306a36Sopenharmony_ci		},
40462306a36Sopenharmony_ci	},
40562306a36Sopenharmony_ci};
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rot_clk = {
40862306a36Sopenharmony_ci	.halt_reg = 0x1018,
40962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
41062306a36Sopenharmony_ci	.clkr = {
41162306a36Sopenharmony_ci		.enable_reg = 0x1018,
41262306a36Sopenharmony_ci		.enable_mask = BIT(0),
41362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
41462306a36Sopenharmony_ci			.name = "disp_cc_mdss_rot_clk",
41562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
41662306a36Sopenharmony_ci				&disp_cc_mdss_rot_clk_src.clkr.hw,
41762306a36Sopenharmony_ci			},
41862306a36Sopenharmony_ci			.num_parents = 1,
41962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
42062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
42162306a36Sopenharmony_ci		},
42262306a36Sopenharmony_ci	},
42362306a36Sopenharmony_ci};
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_ahb_clk = {
42662306a36Sopenharmony_ci	.halt_reg = 0x200c,
42762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
42862306a36Sopenharmony_ci	.clkr = {
42962306a36Sopenharmony_ci		.enable_reg = 0x200c,
43062306a36Sopenharmony_ci		.enable_mask = BIT(0),
43162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
43262306a36Sopenharmony_ci			.name = "disp_cc_mdss_rscc_ahb_clk",
43362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
43462306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
43562306a36Sopenharmony_ci			},
43662306a36Sopenharmony_ci			.num_parents = 1,
43762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
43862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
43962306a36Sopenharmony_ci		},
44062306a36Sopenharmony_ci	},
44162306a36Sopenharmony_ci};
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_vsync_clk = {
44462306a36Sopenharmony_ci	.halt_reg = 0x2008,
44562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
44662306a36Sopenharmony_ci	.clkr = {
44762306a36Sopenharmony_ci		.enable_reg = 0x2008,
44862306a36Sopenharmony_ci		.enable_mask = BIT(0),
44962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
45062306a36Sopenharmony_ci			.name = "disp_cc_mdss_rscc_vsync_clk",
45162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
45262306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
45362306a36Sopenharmony_ci			},
45462306a36Sopenharmony_ci			.num_parents = 1,
45562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
45662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
45762306a36Sopenharmony_ci		},
45862306a36Sopenharmony_ci	},
45962306a36Sopenharmony_ci};
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_vsync_clk = {
46262306a36Sopenharmony_ci	.halt_reg = 0x1028,
46362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
46462306a36Sopenharmony_ci	.clkr = {
46562306a36Sopenharmony_ci		.enable_reg = 0x1028,
46662306a36Sopenharmony_ci		.enable_mask = BIT(0),
46762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
46862306a36Sopenharmony_ci			.name = "disp_cc_mdss_vsync_clk",
46962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
47062306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
47162306a36Sopenharmony_ci			},
47262306a36Sopenharmony_ci			.num_parents = 1,
47362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
47462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
47562306a36Sopenharmony_ci		},
47662306a36Sopenharmony_ci	},
47762306a36Sopenharmony_ci};
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_cistatic struct clk_branch disp_cc_sleep_clk = {
48062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
48162306a36Sopenharmony_ci	.clkr = {
48262306a36Sopenharmony_ci		.enable_reg = 0x5004,
48362306a36Sopenharmony_ci		.enable_mask = BIT(0),
48462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
48562306a36Sopenharmony_ci			.name = "disp_cc_sleep_clk",
48662306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
48762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
48862306a36Sopenharmony_ci		},
48962306a36Sopenharmony_ci	},
49062306a36Sopenharmony_ci};
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_cistatic struct clk_branch disp_cc_xo_clk = {
49362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
49462306a36Sopenharmony_ci	.clkr = {
49562306a36Sopenharmony_ci		.enable_reg = 0x5008,
49662306a36Sopenharmony_ci		.enable_mask = BIT(0),
49762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
49862306a36Sopenharmony_ci			.name = "disp_cc_xo_clk",
49962306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
50062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
50162306a36Sopenharmony_ci		},
50262306a36Sopenharmony_ci	},
50362306a36Sopenharmony_ci};
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = {
50662306a36Sopenharmony_ci	.gdscr = 0x1004,
50762306a36Sopenharmony_ci	.en_rest_wait_val = 0x2,
50862306a36Sopenharmony_ci	.en_few_wait_val = 0x2,
50962306a36Sopenharmony_ci	.clk_dis_wait_val = 0xf,
51062306a36Sopenharmony_ci	.pd = {
51162306a36Sopenharmony_ci		.name = "mdss_gdsc",
51262306a36Sopenharmony_ci	},
51362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
51462306a36Sopenharmony_ci	.flags = HW_CTRL,
51562306a36Sopenharmony_ci};
51662306a36Sopenharmony_ci
51762306a36Sopenharmony_cistatic struct clk_regmap *disp_cc_sm6375_clocks[] = {
51862306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
51962306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr,
52062306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
52162306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
52262306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr,
52362306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
52462306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
52562306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
52662306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
52762306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
52862306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
52962306a36Sopenharmony_ci	[DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr,
53062306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
53162306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
53262306a36Sopenharmony_ci	[DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr,
53362306a36Sopenharmony_ci	[DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr,
53462306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_AHB_CLK] = &disp_cc_mdss_rscc_ahb_clk.clkr,
53562306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_VSYNC_CLK] = &disp_cc_mdss_rscc_vsync_clk.clkr,
53662306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
53762306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
53862306a36Sopenharmony_ci	[DISP_CC_PLL0] = &disp_cc_pll0.clkr,
53962306a36Sopenharmony_ci	[DISP_CC_SLEEP_CLK] = &disp_cc_sleep_clk.clkr,
54062306a36Sopenharmony_ci	[DISP_CC_XO_CLK] = &disp_cc_xo_clk.clkr,
54162306a36Sopenharmony_ci};
54262306a36Sopenharmony_ci
54362306a36Sopenharmony_cistatic const struct qcom_reset_map disp_cc_sm6375_resets[] = {
54462306a36Sopenharmony_ci	[DISP_CC_MDSS_CORE_BCR] = { 0x1000 },
54562306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_BCR] = { 0x2000 },
54662306a36Sopenharmony_ci};
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_cistatic struct gdsc *disp_cc_sm6375_gdscs[] = {
54962306a36Sopenharmony_ci	[MDSS_GDSC] = &mdss_gdsc,
55062306a36Sopenharmony_ci};
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_cistatic const struct regmap_config disp_cc_sm6375_regmap_config = {
55362306a36Sopenharmony_ci	.reg_bits = 32,
55462306a36Sopenharmony_ci	.reg_stride = 4,
55562306a36Sopenharmony_ci	.val_bits = 32,
55662306a36Sopenharmony_ci	.max_register = 0x10000,
55762306a36Sopenharmony_ci	.fast_io = true,
55862306a36Sopenharmony_ci};
55962306a36Sopenharmony_ci
56062306a36Sopenharmony_cistatic const struct qcom_cc_desc disp_cc_sm6375_desc = {
56162306a36Sopenharmony_ci	.config = &disp_cc_sm6375_regmap_config,
56262306a36Sopenharmony_ci	.clks = disp_cc_sm6375_clocks,
56362306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(disp_cc_sm6375_clocks),
56462306a36Sopenharmony_ci	.resets = disp_cc_sm6375_resets,
56562306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(disp_cc_sm6375_resets),
56662306a36Sopenharmony_ci	.gdscs = disp_cc_sm6375_gdscs,
56762306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(disp_cc_sm6375_gdscs),
56862306a36Sopenharmony_ci};
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_cistatic const struct of_device_id disp_cc_sm6375_match_table[] = {
57162306a36Sopenharmony_ci	{ .compatible = "qcom,sm6375-dispcc" },
57262306a36Sopenharmony_ci	{ }
57362306a36Sopenharmony_ci};
57462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, disp_cc_sm6375_match_table);
57562306a36Sopenharmony_ci
57662306a36Sopenharmony_cistatic int disp_cc_sm6375_probe(struct platform_device *pdev)
57762306a36Sopenharmony_ci{
57862306a36Sopenharmony_ci	struct regmap *regmap;
57962306a36Sopenharmony_ci
58062306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &disp_cc_sm6375_desc);
58162306a36Sopenharmony_ci	if (IS_ERR(regmap))
58262306a36Sopenharmony_ci		return PTR_ERR(regmap);
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_ci	clk_lucid_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &disp_cc_sm6375_desc, regmap);
58762306a36Sopenharmony_ci}
58862306a36Sopenharmony_ci
58962306a36Sopenharmony_cistatic struct platform_driver disp_cc_sm6375_driver = {
59062306a36Sopenharmony_ci	.probe = disp_cc_sm6375_probe,
59162306a36Sopenharmony_ci	.driver = {
59262306a36Sopenharmony_ci		.name = "disp_cc-sm6375",
59362306a36Sopenharmony_ci		.of_match_table = disp_cc_sm6375_match_table,
59462306a36Sopenharmony_ci	},
59562306a36Sopenharmony_ci};
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_cistatic int __init disp_cc_sm6375_init(void)
59862306a36Sopenharmony_ci{
59962306a36Sopenharmony_ci	return platform_driver_register(&disp_cc_sm6375_driver);
60062306a36Sopenharmony_ci}
60162306a36Sopenharmony_cisubsys_initcall(disp_cc_sm6375_init);
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cistatic void __exit disp_cc_sm6375_exit(void)
60462306a36Sopenharmony_ci{
60562306a36Sopenharmony_ci	platform_driver_unregister(&disp_cc_sm6375_driver);
60662306a36Sopenharmony_ci}
60762306a36Sopenharmony_cimodule_exit(disp_cc_sm6375_exit);
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI DISPCC SM6375 Driver");
61062306a36Sopenharmony_ciMODULE_LICENSE("GPL");
611