162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2021, Konrad Dybcio <konrad.dybcio@somainline.org>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk-provider.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/regmap.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,dispcc-sm6350.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1562306a36Sopenharmony_ci#include "clk-branch.h"
1662306a36Sopenharmony_ci#include "clk-rcg.h"
1762306a36Sopenharmony_ci#include "clk-regmap.h"
1862306a36Sopenharmony_ci#include "clk-regmap-divider.h"
1962306a36Sopenharmony_ci#include "common.h"
2062306a36Sopenharmony_ci#include "gdsc.h"
2162306a36Sopenharmony_ci#include "reset.h"
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_cienum {
2462306a36Sopenharmony_ci	P_BI_TCXO,
2562306a36Sopenharmony_ci	P_DISP_CC_PLL0_OUT_EVEN,
2662306a36Sopenharmony_ci	P_DISP_CC_PLL0_OUT_MAIN,
2762306a36Sopenharmony_ci	P_DP_PHY_PLL_LINK_CLK,
2862306a36Sopenharmony_ci	P_DP_PHY_PLL_VCO_DIV_CLK,
2962306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_BYTECLK,
3062306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_DSICLK,
3162306a36Sopenharmony_ci	P_GCC_DISP_GPLL0_CLK,
3262306a36Sopenharmony_ci};
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_cistatic struct pll_vco fabia_vco[] = {
3562306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
3662306a36Sopenharmony_ci};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic const struct alpha_pll_config disp_cc_pll0_config = {
3962306a36Sopenharmony_ci	.l = 0x3a,
4062306a36Sopenharmony_ci	.alpha = 0x5555,
4162306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
4262306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002067,
4362306a36Sopenharmony_ci	.test_ctl_val = 0x40000000,
4462306a36Sopenharmony_ci	.test_ctl_hi_val = 0x00000002,
4562306a36Sopenharmony_ci	.user_ctl_val = 0x00000000,
4662306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00004805,
4762306a36Sopenharmony_ci};
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_cistatic struct clk_alpha_pll disp_cc_pll0 = {
5062306a36Sopenharmony_ci	.offset = 0x0,
5162306a36Sopenharmony_ci	.vco_table = fabia_vco,
5262306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(fabia_vco),
5362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
5462306a36Sopenharmony_ci	.clkr = {
5562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
5662306a36Sopenharmony_ci			.name = "disp_cc_pll0",
5762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
5862306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
5962306a36Sopenharmony_ci			},
6062306a36Sopenharmony_ci			.num_parents = 1,
6162306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fabia_ops,
6262306a36Sopenharmony_ci		},
6362306a36Sopenharmony_ci	},
6462306a36Sopenharmony_ci};
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_0[] = {
6762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
6862306a36Sopenharmony_ci	{ P_DP_PHY_PLL_LINK_CLK, 1 },
6962306a36Sopenharmony_ci	{ P_DP_PHY_PLL_VCO_DIV_CLK, 2 },
7062306a36Sopenharmony_ci};
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_0[] = {
7362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
7462306a36Sopenharmony_ci	{ .fw_name = "dp_phy_pll_link_clk" },
7562306a36Sopenharmony_ci	{ .fw_name = "dp_phy_pll_vco_div_clk" },
7662306a36Sopenharmony_ci};
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_1[] = {
7962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
8062306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
8162306a36Sopenharmony_ci};
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_1[] = {
8462306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
8562306a36Sopenharmony_ci	{ .fw_name = "dsi0_phy_pll_out_byteclk" },
8662306a36Sopenharmony_ci};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_3[] = {
8962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
9062306a36Sopenharmony_ci	{ P_DISP_CC_PLL0_OUT_MAIN, 1 },
9162306a36Sopenharmony_ci	{ P_GCC_DISP_GPLL0_CLK, 4 },
9262306a36Sopenharmony_ci	{ P_DISP_CC_PLL0_OUT_EVEN, 5 },
9362306a36Sopenharmony_ci};
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_3[] = {
9662306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
9762306a36Sopenharmony_ci	{ .hw = &disp_cc_pll0.clkr.hw },
9862306a36Sopenharmony_ci	{ .fw_name = "gcc_disp_gpll0_clk" },
9962306a36Sopenharmony_ci	{ .hw = &disp_cc_pll0.clkr.hw },
10062306a36Sopenharmony_ci};
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_4[] = {
10362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
10462306a36Sopenharmony_ci	{ P_GCC_DISP_GPLL0_CLK, 4 },
10562306a36Sopenharmony_ci};
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_4[] = {
10862306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
10962306a36Sopenharmony_ci	{ .fw_name = "gcc_disp_gpll0_clk" },
11062306a36Sopenharmony_ci};
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_5[] = {
11362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
11462306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
11562306a36Sopenharmony_ci};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_5[] = {
11862306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
11962306a36Sopenharmony_ci	{ .fw_name = "dsi0_phy_pll_out_dsiclk" },
12062306a36Sopenharmony_ci};
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_6[] = {
12362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
12462306a36Sopenharmony_ci};
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_6[] = {
12762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
12862306a36Sopenharmony_ci};
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = {
13162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
13262306a36Sopenharmony_ci	F(37500000, P_GCC_DISP_GPLL0_CLK, 16, 0, 0),
13362306a36Sopenharmony_ci	F(75000000, P_GCC_DISP_GPLL0_CLK, 8, 0, 0),
13462306a36Sopenharmony_ci	{ }
13562306a36Sopenharmony_ci};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_ahb_clk_src = {
13862306a36Sopenharmony_ci	.cmd_rcgr = 0x115c,
13962306a36Sopenharmony_ci	.mnd_width = 0,
14062306a36Sopenharmony_ci	.hid_width = 5,
14162306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_4,
14262306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src,
14362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14462306a36Sopenharmony_ci		.name = "disp_cc_mdss_ahb_clk_src",
14562306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_4,
14662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
14762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
14862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
14962306a36Sopenharmony_ci	},
15062306a36Sopenharmony_ci};
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
15362306a36Sopenharmony_ci	.cmd_rcgr = 0x10c4,
15462306a36Sopenharmony_ci	.mnd_width = 0,
15562306a36Sopenharmony_ci	.hid_width = 5,
15662306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
15762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15862306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_clk_src",
15962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
16062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
16162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
16262306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
16362306a36Sopenharmony_ci	},
16462306a36Sopenharmony_ci};
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
16762306a36Sopenharmony_ci	.reg = 0x10dc,
16862306a36Sopenharmony_ci	.shift = 0,
16962306a36Sopenharmony_ci	.width = 2,
17062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
17162306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_div_clk_src",
17262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
17362306a36Sopenharmony_ci			&disp_cc_mdss_byte0_clk_src.clkr.hw,
17462306a36Sopenharmony_ci		},
17562306a36Sopenharmony_ci		.num_parents = 1,
17662306a36Sopenharmony_ci		.flags = CLK_GET_RATE_NOCACHE,
17762306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
17862306a36Sopenharmony_ci	},
17962306a36Sopenharmony_ci};
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_dp_aux_clk_src[] = {
18262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
18362306a36Sopenharmony_ci	{ }
18462306a36Sopenharmony_ci};
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_aux_clk_src = {
18762306a36Sopenharmony_ci	.cmd_rcgr = 0x1144,
18862306a36Sopenharmony_ci	.mnd_width = 0,
18962306a36Sopenharmony_ci	.hid_width = 5,
19062306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
19162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
19262306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_aux_clk_src",
19362306a36Sopenharmony_ci		.parent_data = &(const struct clk_parent_data){
19462306a36Sopenharmony_ci			.fw_name = "bi_tcxo",
19562306a36Sopenharmony_ci		},
19662306a36Sopenharmony_ci		.num_parents = 1,
19762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
19862306a36Sopenharmony_ci	},
19962306a36Sopenharmony_ci};
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_dp_crypto_clk_src[] = {
20262306a36Sopenharmony_ci	F(108000, P_DP_PHY_PLL_LINK_CLK, 3, 0, 0),
20362306a36Sopenharmony_ci	F(180000, P_DP_PHY_PLL_LINK_CLK, 3, 0, 0),
20462306a36Sopenharmony_ci	F(360000, P_DP_PHY_PLL_LINK_CLK, 1.5, 0, 0),
20562306a36Sopenharmony_ci	F(540000, P_DP_PHY_PLL_LINK_CLK, 1.5, 0, 0),
20662306a36Sopenharmony_ci	{ }
20762306a36Sopenharmony_ci};
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_crypto_clk_src = {
21062306a36Sopenharmony_ci	.cmd_rcgr = 0x1114,
21162306a36Sopenharmony_ci	.mnd_width = 0,
21262306a36Sopenharmony_ci	.hid_width = 5,
21362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
21462306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_crypto_clk_src,
21562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
21662306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_crypto_clk_src",
21762306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
21862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
21962306a36Sopenharmony_ci		.flags = CLK_GET_RATE_NOCACHE,
22062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
22162306a36Sopenharmony_ci	},
22262306a36Sopenharmony_ci};
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_dp_link_clk_src[] = {
22562306a36Sopenharmony_ci	F(162000, P_DP_PHY_PLL_LINK_CLK, 1, 0, 0),
22662306a36Sopenharmony_ci	F(270000, P_DP_PHY_PLL_LINK_CLK, 1, 0, 0),
22762306a36Sopenharmony_ci	F(540000, P_DP_PHY_PLL_LINK_CLK, 1, 0, 0),
22862306a36Sopenharmony_ci	F(810000, P_DP_PHY_PLL_LINK_CLK, 1, 0, 0),
22962306a36Sopenharmony_ci	{ }
23062306a36Sopenharmony_ci};
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_link_clk_src = {
23362306a36Sopenharmony_ci	.cmd_rcgr = 0x10f8,
23462306a36Sopenharmony_ci	.mnd_width = 0,
23562306a36Sopenharmony_ci	.hid_width = 5,
23662306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
23762306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_link_clk_src,
23862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
23962306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_link_clk_src",
24062306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
24162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
24262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
24362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
24462306a36Sopenharmony_ci	},
24562306a36Sopenharmony_ci};
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_pixel_clk_src = {
24862306a36Sopenharmony_ci	.cmd_rcgr = 0x112c,
24962306a36Sopenharmony_ci	.mnd_width = 16,
25062306a36Sopenharmony_ci	.hid_width = 5,
25162306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
25262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
25362306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_pixel_clk_src",
25462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
25562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
25662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
25762306a36Sopenharmony_ci		.ops = &clk_dp_ops,
25862306a36Sopenharmony_ci	},
25962306a36Sopenharmony_ci};
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
26262306a36Sopenharmony_ci	.cmd_rcgr = 0x10e0,
26362306a36Sopenharmony_ci	.mnd_width = 0,
26462306a36Sopenharmony_ci	.hid_width = 5,
26562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
26662306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
26762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
26862306a36Sopenharmony_ci		.name = "disp_cc_mdss_esc0_clk_src",
26962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
27062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
27162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
27262306a36Sopenharmony_ci	},
27362306a36Sopenharmony_ci};
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
27662306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
27762306a36Sopenharmony_ci	F(200000000, P_GCC_DISP_GPLL0_CLK, 3, 0, 0),
27862306a36Sopenharmony_ci	F(300000000, P_GCC_DISP_GPLL0_CLK, 2, 0, 0),
27962306a36Sopenharmony_ci	F(373333333, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
28062306a36Sopenharmony_ci	F(448000000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
28162306a36Sopenharmony_ci	F(560000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
28262306a36Sopenharmony_ci	{ }
28362306a36Sopenharmony_ci};
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
28662306a36Sopenharmony_ci	.cmd_rcgr = 0x107c,
28762306a36Sopenharmony_ci	.mnd_width = 0,
28862306a36Sopenharmony_ci	.hid_width = 5,
28962306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
29062306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
29162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
29262306a36Sopenharmony_ci		.name = "disp_cc_mdss_mdp_clk_src",
29362306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
29462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
29562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
29662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
29762306a36Sopenharmony_ci	},
29862306a36Sopenharmony_ci};
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
30162306a36Sopenharmony_ci	.cmd_rcgr = 0x1064,
30262306a36Sopenharmony_ci	.mnd_width = 8,
30362306a36Sopenharmony_ci	.hid_width = 5,
30462306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_5,
30562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
30662306a36Sopenharmony_ci		.name = "disp_cc_mdss_pclk0_clk_src",
30762306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_5,
30862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
30962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE | CLK_OPS_PARENT_ENABLE,
31062306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
31162306a36Sopenharmony_ci	},
31262306a36Sopenharmony_ci};
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_rot_clk_src = {
31562306a36Sopenharmony_ci	.cmd_rcgr = 0x1094,
31662306a36Sopenharmony_ci	.mnd_width = 0,
31762306a36Sopenharmony_ci	.hid_width = 5,
31862306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
31962306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
32062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
32162306a36Sopenharmony_ci		.name = "disp_cc_mdss_rot_clk_src",
32262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
32362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
32462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
32562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
32662306a36Sopenharmony_ci	},
32762306a36Sopenharmony_ci};
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
33062306a36Sopenharmony_ci	.cmd_rcgr = 0x10ac,
33162306a36Sopenharmony_ci	.mnd_width = 0,
33262306a36Sopenharmony_ci	.hid_width = 5,
33362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_6,
33462306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
33562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
33662306a36Sopenharmony_ci		.name = "disp_cc_mdss_vsync_clk_src",
33762306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_6,
33862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_6),
33962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
34062306a36Sopenharmony_ci	},
34162306a36Sopenharmony_ci};
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_dp_link_div_clk_src = {
34462306a36Sopenharmony_ci	.reg = 0x1110,
34562306a36Sopenharmony_ci	.shift = 0,
34662306a36Sopenharmony_ci	.width = 2,
34762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
34862306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_link_div_clk_src",
34962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
35062306a36Sopenharmony_ci			&disp_cc_mdss_dp_link_clk_src.clkr.hw,
35162306a36Sopenharmony_ci		},
35262306a36Sopenharmony_ci		.num_parents = 1,
35362306a36Sopenharmony_ci		.flags = CLK_GET_RATE_NOCACHE,
35462306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
35562306a36Sopenharmony_ci	},
35662306a36Sopenharmony_ci};
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_ahb_clk = {
35962306a36Sopenharmony_ci	.halt_reg = 0x104c,
36062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
36162306a36Sopenharmony_ci	.clkr = {
36262306a36Sopenharmony_ci		.enable_reg = 0x104c,
36362306a36Sopenharmony_ci		.enable_mask = BIT(0),
36462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36562306a36Sopenharmony_ci			.name = "disp_cc_mdss_ahb_clk",
36662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
36762306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
36862306a36Sopenharmony_ci			},
36962306a36Sopenharmony_ci			.num_parents = 1,
37062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
37162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
37262306a36Sopenharmony_ci		},
37362306a36Sopenharmony_ci	},
37462306a36Sopenharmony_ci};
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_clk = {
37762306a36Sopenharmony_ci	.halt_reg = 0x102c,
37862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
37962306a36Sopenharmony_ci	.clkr = {
38062306a36Sopenharmony_ci		.enable_reg = 0x102c,
38162306a36Sopenharmony_ci		.enable_mask = BIT(0),
38262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
38362306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_clk",
38462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
38562306a36Sopenharmony_ci				&disp_cc_mdss_byte0_clk_src.clkr.hw,
38662306a36Sopenharmony_ci			},
38762306a36Sopenharmony_ci			.num_parents = 1,
38862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE | CLK_OPS_PARENT_ENABLE,
38962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
39062306a36Sopenharmony_ci		},
39162306a36Sopenharmony_ci	},
39262306a36Sopenharmony_ci};
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_intf_clk = {
39562306a36Sopenharmony_ci	.halt_reg = 0x1030,
39662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
39762306a36Sopenharmony_ci	.clkr = {
39862306a36Sopenharmony_ci		.enable_reg = 0x1030,
39962306a36Sopenharmony_ci		.enable_mask = BIT(0),
40062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
40162306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_intf_clk",
40262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
40362306a36Sopenharmony_ci				&disp_cc_mdss_byte0_div_clk_src.clkr.hw,
40462306a36Sopenharmony_ci			},
40562306a36Sopenharmony_ci			.num_parents = 1,
40662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
40762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
40862306a36Sopenharmony_ci		},
40962306a36Sopenharmony_ci	},
41062306a36Sopenharmony_ci};
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_aux_clk = {
41362306a36Sopenharmony_ci	.halt_reg = 0x1048,
41462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
41562306a36Sopenharmony_ci	.clkr = {
41662306a36Sopenharmony_ci		.enable_reg = 0x1048,
41762306a36Sopenharmony_ci		.enable_mask = BIT(0),
41862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
41962306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_aux_clk",
42062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
42162306a36Sopenharmony_ci				&disp_cc_mdss_dp_aux_clk_src.clkr.hw,
42262306a36Sopenharmony_ci			},
42362306a36Sopenharmony_ci			.num_parents = 1,
42462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
42562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
42662306a36Sopenharmony_ci		},
42762306a36Sopenharmony_ci	},
42862306a36Sopenharmony_ci};
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_crypto_clk = {
43162306a36Sopenharmony_ci	.halt_reg = 0x1040,
43262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
43362306a36Sopenharmony_ci	.clkr = {
43462306a36Sopenharmony_ci		.enable_reg = 0x1040,
43562306a36Sopenharmony_ci		.enable_mask = BIT(0),
43662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
43762306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_crypto_clk",
43862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
43962306a36Sopenharmony_ci				&disp_cc_mdss_dp_crypto_clk_src.clkr.hw,
44062306a36Sopenharmony_ci			},
44162306a36Sopenharmony_ci			.num_parents = 1,
44262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
44362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
44462306a36Sopenharmony_ci		},
44562306a36Sopenharmony_ci	},
44662306a36Sopenharmony_ci};
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_link_clk = {
44962306a36Sopenharmony_ci	.halt_reg = 0x1038,
45062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
45162306a36Sopenharmony_ci	.clkr = {
45262306a36Sopenharmony_ci		.enable_reg = 0x1038,
45362306a36Sopenharmony_ci		.enable_mask = BIT(0),
45462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
45562306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_link_clk",
45662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
45762306a36Sopenharmony_ci				&disp_cc_mdss_dp_link_clk_src.clkr.hw,
45862306a36Sopenharmony_ci			},
45962306a36Sopenharmony_ci			.num_parents = 1,
46062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
46162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
46262306a36Sopenharmony_ci		},
46362306a36Sopenharmony_ci	},
46462306a36Sopenharmony_ci};
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_link_intf_clk = {
46762306a36Sopenharmony_ci	.halt_reg = 0x103c,
46862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
46962306a36Sopenharmony_ci	.clkr = {
47062306a36Sopenharmony_ci		.enable_reg = 0x103c,
47162306a36Sopenharmony_ci		.enable_mask = BIT(0),
47262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
47362306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_link_intf_clk",
47462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
47562306a36Sopenharmony_ci				&disp_cc_mdss_dp_link_div_clk_src.clkr.hw,
47662306a36Sopenharmony_ci			},
47762306a36Sopenharmony_ci			.num_parents = 1,
47862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
47962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
48062306a36Sopenharmony_ci		},
48162306a36Sopenharmony_ci	},
48262306a36Sopenharmony_ci};
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_pixel_clk = {
48562306a36Sopenharmony_ci	.halt_reg = 0x1044,
48662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
48762306a36Sopenharmony_ci	.clkr = {
48862306a36Sopenharmony_ci		.enable_reg = 0x1044,
48962306a36Sopenharmony_ci		.enable_mask = BIT(0),
49062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
49162306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_pixel_clk",
49262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
49362306a36Sopenharmony_ci				&disp_cc_mdss_dp_pixel_clk_src.clkr.hw,
49462306a36Sopenharmony_ci			},
49562306a36Sopenharmony_ci			.num_parents = 1,
49662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
49762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
49862306a36Sopenharmony_ci		},
49962306a36Sopenharmony_ci	},
50062306a36Sopenharmony_ci};
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc0_clk = {
50362306a36Sopenharmony_ci	.halt_reg = 0x1034,
50462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
50562306a36Sopenharmony_ci	.clkr = {
50662306a36Sopenharmony_ci		.enable_reg = 0x1034,
50762306a36Sopenharmony_ci		.enable_mask = BIT(0),
50862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
50962306a36Sopenharmony_ci			.name = "disp_cc_mdss_esc0_clk",
51062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
51162306a36Sopenharmony_ci				&disp_cc_mdss_esc0_clk_src.clkr.hw,
51262306a36Sopenharmony_ci			},
51362306a36Sopenharmony_ci			.num_parents = 1,
51462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
51562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
51662306a36Sopenharmony_ci		},
51762306a36Sopenharmony_ci	},
51862306a36Sopenharmony_ci};
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_clk = {
52162306a36Sopenharmony_ci	.halt_reg = 0x1010,
52262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
52362306a36Sopenharmony_ci	.clkr = {
52462306a36Sopenharmony_ci		.enable_reg = 0x1010,
52562306a36Sopenharmony_ci		.enable_mask = BIT(0),
52662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
52762306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_clk",
52862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
52962306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
53062306a36Sopenharmony_ci			},
53162306a36Sopenharmony_ci			.num_parents = 1,
53262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
53362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
53462306a36Sopenharmony_ci		},
53562306a36Sopenharmony_ci	},
53662306a36Sopenharmony_ci};
53762306a36Sopenharmony_ci
53862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_lut_clk = {
53962306a36Sopenharmony_ci	.halt_reg = 0x1020,
54062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
54162306a36Sopenharmony_ci	.clkr = {
54262306a36Sopenharmony_ci		.enable_reg = 0x1020,
54362306a36Sopenharmony_ci		.enable_mask = BIT(0),
54462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
54562306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_lut_clk",
54662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
54762306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
54862306a36Sopenharmony_ci			},
54962306a36Sopenharmony_ci			.num_parents = 1,
55062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
55162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
55262306a36Sopenharmony_ci		},
55362306a36Sopenharmony_ci	},
55462306a36Sopenharmony_ci};
55562306a36Sopenharmony_ci
55662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = {
55762306a36Sopenharmony_ci	.halt_reg = 0x2004,
55862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
55962306a36Sopenharmony_ci	.clkr = {
56062306a36Sopenharmony_ci		.enable_reg = 0x2004,
56162306a36Sopenharmony_ci		.enable_mask = BIT(0),
56262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
56362306a36Sopenharmony_ci			.name = "disp_cc_mdss_non_gdsc_ahb_clk",
56462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
56562306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
56662306a36Sopenharmony_ci			},
56762306a36Sopenharmony_ci			.num_parents = 1,
56862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
56962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
57062306a36Sopenharmony_ci		},
57162306a36Sopenharmony_ci	},
57262306a36Sopenharmony_ci};
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk0_clk = {
57562306a36Sopenharmony_ci	.halt_reg = 0x100c,
57662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
57762306a36Sopenharmony_ci	.clkr = {
57862306a36Sopenharmony_ci		.enable_reg = 0x100c,
57962306a36Sopenharmony_ci		.enable_mask = BIT(0),
58062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
58162306a36Sopenharmony_ci			.name = "disp_cc_mdss_pclk0_clk",
58262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
58362306a36Sopenharmony_ci				&disp_cc_mdss_pclk0_clk_src.clkr.hw,
58462306a36Sopenharmony_ci			},
58562306a36Sopenharmony_ci			.num_parents = 1,
58662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
58762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
58862306a36Sopenharmony_ci		},
58962306a36Sopenharmony_ci	},
59062306a36Sopenharmony_ci};
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rot_clk = {
59362306a36Sopenharmony_ci	.halt_reg = 0x1018,
59462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
59562306a36Sopenharmony_ci	.clkr = {
59662306a36Sopenharmony_ci		.enable_reg = 0x1018,
59762306a36Sopenharmony_ci		.enable_mask = BIT(0),
59862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
59962306a36Sopenharmony_ci			.name = "disp_cc_mdss_rot_clk",
60062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
60162306a36Sopenharmony_ci				&disp_cc_mdss_rot_clk_src.clkr.hw,
60262306a36Sopenharmony_ci			},
60362306a36Sopenharmony_ci			.num_parents = 1,
60462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
60562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
60662306a36Sopenharmony_ci		},
60762306a36Sopenharmony_ci	},
60862306a36Sopenharmony_ci};
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_ahb_clk = {
61162306a36Sopenharmony_ci	.halt_reg = 0x200c,
61262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
61362306a36Sopenharmony_ci	.clkr = {
61462306a36Sopenharmony_ci		.enable_reg = 0x200c,
61562306a36Sopenharmony_ci		.enable_mask = BIT(0),
61662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
61762306a36Sopenharmony_ci			.name = "disp_cc_mdss_rscc_ahb_clk",
61862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
61962306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
62062306a36Sopenharmony_ci			},
62162306a36Sopenharmony_ci			.num_parents = 1,
62262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
62362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
62462306a36Sopenharmony_ci		},
62562306a36Sopenharmony_ci	},
62662306a36Sopenharmony_ci};
62762306a36Sopenharmony_ci
62862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_vsync_clk = {
62962306a36Sopenharmony_ci	.halt_reg = 0x2008,
63062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
63162306a36Sopenharmony_ci	.clkr = {
63262306a36Sopenharmony_ci		.enable_reg = 0x2008,
63362306a36Sopenharmony_ci		.enable_mask = BIT(0),
63462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
63562306a36Sopenharmony_ci			.name = "disp_cc_mdss_rscc_vsync_clk",
63662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
63762306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
63862306a36Sopenharmony_ci			},
63962306a36Sopenharmony_ci			.num_parents = 1,
64062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
64162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
64262306a36Sopenharmony_ci		},
64362306a36Sopenharmony_ci	},
64462306a36Sopenharmony_ci};
64562306a36Sopenharmony_ci
64662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_vsync_clk = {
64762306a36Sopenharmony_ci	.halt_reg = 0x1028,
64862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
64962306a36Sopenharmony_ci	.clkr = {
65062306a36Sopenharmony_ci		.enable_reg = 0x1028,
65162306a36Sopenharmony_ci		.enable_mask = BIT(0),
65262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
65362306a36Sopenharmony_ci			.name = "disp_cc_mdss_vsync_clk",
65462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
65562306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
65662306a36Sopenharmony_ci			},
65762306a36Sopenharmony_ci			.num_parents = 1,
65862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
65962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
66062306a36Sopenharmony_ci		},
66162306a36Sopenharmony_ci	},
66262306a36Sopenharmony_ci};
66362306a36Sopenharmony_ci
66462306a36Sopenharmony_cistatic struct clk_branch disp_cc_sleep_clk = {
66562306a36Sopenharmony_ci	.halt_reg = 0x5004,
66662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
66762306a36Sopenharmony_ci	.clkr = {
66862306a36Sopenharmony_ci		.enable_reg = 0x5004,
66962306a36Sopenharmony_ci		.enable_mask = BIT(0),
67062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
67162306a36Sopenharmony_ci			.name = "disp_cc_sleep_clk",
67262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
67362306a36Sopenharmony_ci		},
67462306a36Sopenharmony_ci	},
67562306a36Sopenharmony_ci};
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_cistatic struct clk_branch disp_cc_xo_clk = {
67862306a36Sopenharmony_ci	.halt_reg = 0x5008,
67962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
68062306a36Sopenharmony_ci	.clkr = {
68162306a36Sopenharmony_ci		.enable_reg = 0x5008,
68262306a36Sopenharmony_ci		.enable_mask = BIT(0),
68362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
68462306a36Sopenharmony_ci			.name = "disp_cc_xo_clk",
68562306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
68662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
68762306a36Sopenharmony_ci		},
68862306a36Sopenharmony_ci	},
68962306a36Sopenharmony_ci};
69062306a36Sopenharmony_ci
69162306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = {
69262306a36Sopenharmony_ci	.gdscr = 0x1004,
69362306a36Sopenharmony_ci	.pd = {
69462306a36Sopenharmony_ci		.name = "mdss_gdsc",
69562306a36Sopenharmony_ci	},
69662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
69762306a36Sopenharmony_ci	.flags = RETAIN_FF_ENABLE,
69862306a36Sopenharmony_ci};
69962306a36Sopenharmony_ci
70062306a36Sopenharmony_cistatic struct clk_regmap *disp_cc_sm6350_clocks[] = {
70162306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
70262306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr,
70362306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
70462306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
70562306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr,
70662306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
70762306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_AUX_CLK] = &disp_cc_mdss_dp_aux_clk.clkr,
70862306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_AUX_CLK_SRC] = &disp_cc_mdss_dp_aux_clk_src.clkr,
70962306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_CRYPTO_CLK] = &disp_cc_mdss_dp_crypto_clk.clkr,
71062306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_CRYPTO_CLK_SRC] = &disp_cc_mdss_dp_crypto_clk_src.clkr,
71162306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_CLK] = &disp_cc_mdss_dp_link_clk.clkr,
71262306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_CLK_SRC] = &disp_cc_mdss_dp_link_clk_src.clkr,
71362306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_DIV_CLK_SRC] =
71462306a36Sopenharmony_ci		&disp_cc_mdss_dp_link_div_clk_src.clkr,
71562306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_INTF_CLK] = &disp_cc_mdss_dp_link_intf_clk.clkr,
71662306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL_CLK] = &disp_cc_mdss_dp_pixel_clk.clkr,
71762306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL_CLK_SRC] = &disp_cc_mdss_dp_pixel_clk_src.clkr,
71862306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
71962306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
72062306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
72162306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
72262306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
72362306a36Sopenharmony_ci	[DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr,
72462306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
72562306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
72662306a36Sopenharmony_ci	[DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr,
72762306a36Sopenharmony_ci	[DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr,
72862306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_AHB_CLK] = &disp_cc_mdss_rscc_ahb_clk.clkr,
72962306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_VSYNC_CLK] = &disp_cc_mdss_rscc_vsync_clk.clkr,
73062306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
73162306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
73262306a36Sopenharmony_ci	[DISP_CC_PLL0] = &disp_cc_pll0.clkr,
73362306a36Sopenharmony_ci	[DISP_CC_SLEEP_CLK] = &disp_cc_sleep_clk.clkr,
73462306a36Sopenharmony_ci	[DISP_CC_XO_CLK] = &disp_cc_xo_clk.clkr,
73562306a36Sopenharmony_ci};
73662306a36Sopenharmony_ci
73762306a36Sopenharmony_cistatic struct gdsc *disp_cc_sm6350_gdscs[] = {
73862306a36Sopenharmony_ci	[MDSS_GDSC] = &mdss_gdsc,
73962306a36Sopenharmony_ci};
74062306a36Sopenharmony_ci
74162306a36Sopenharmony_cistatic const struct regmap_config disp_cc_sm6350_regmap_config = {
74262306a36Sopenharmony_ci	.reg_bits = 32,
74362306a36Sopenharmony_ci	.reg_stride = 4,
74462306a36Sopenharmony_ci	.val_bits = 32,
74562306a36Sopenharmony_ci	.max_register = 0x10000,
74662306a36Sopenharmony_ci	.fast_io = true,
74762306a36Sopenharmony_ci};
74862306a36Sopenharmony_ci
74962306a36Sopenharmony_cistatic const struct qcom_cc_desc disp_cc_sm6350_desc = {
75062306a36Sopenharmony_ci	.config = &disp_cc_sm6350_regmap_config,
75162306a36Sopenharmony_ci	.clks = disp_cc_sm6350_clocks,
75262306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(disp_cc_sm6350_clocks),
75362306a36Sopenharmony_ci	.gdscs = disp_cc_sm6350_gdscs,
75462306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(disp_cc_sm6350_gdscs),
75562306a36Sopenharmony_ci};
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_cistatic const struct of_device_id disp_cc_sm6350_match_table[] = {
75862306a36Sopenharmony_ci	{ .compatible = "qcom,sm6350-dispcc" },
75962306a36Sopenharmony_ci	{ }
76062306a36Sopenharmony_ci};
76162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, disp_cc_sm6350_match_table);
76262306a36Sopenharmony_ci
76362306a36Sopenharmony_cistatic int disp_cc_sm6350_probe(struct platform_device *pdev)
76462306a36Sopenharmony_ci{
76562306a36Sopenharmony_ci	struct regmap *regmap;
76662306a36Sopenharmony_ci
76762306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &disp_cc_sm6350_desc);
76862306a36Sopenharmony_ci	if (IS_ERR(regmap))
76962306a36Sopenharmony_ci		return PTR_ERR(regmap);
77062306a36Sopenharmony_ci
77162306a36Sopenharmony_ci	clk_fabia_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
77262306a36Sopenharmony_ci
77362306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &disp_cc_sm6350_desc, regmap);
77462306a36Sopenharmony_ci}
77562306a36Sopenharmony_ci
77662306a36Sopenharmony_cistatic struct platform_driver disp_cc_sm6350_driver = {
77762306a36Sopenharmony_ci	.probe = disp_cc_sm6350_probe,
77862306a36Sopenharmony_ci	.driver = {
77962306a36Sopenharmony_ci		.name = "disp_cc-sm6350",
78062306a36Sopenharmony_ci		.of_match_table = disp_cc_sm6350_match_table,
78162306a36Sopenharmony_ci	},
78262306a36Sopenharmony_ci};
78362306a36Sopenharmony_ci
78462306a36Sopenharmony_cistatic int __init disp_cc_sm6350_init(void)
78562306a36Sopenharmony_ci{
78662306a36Sopenharmony_ci	return platform_driver_register(&disp_cc_sm6350_driver);
78762306a36Sopenharmony_ci}
78862306a36Sopenharmony_cisubsys_initcall(disp_cc_sm6350_init);
78962306a36Sopenharmony_ci
79062306a36Sopenharmony_cistatic void __exit disp_cc_sm6350_exit(void)
79162306a36Sopenharmony_ci{
79262306a36Sopenharmony_ci	platform_driver_unregister(&disp_cc_sm6350_driver);
79362306a36Sopenharmony_ci}
79462306a36Sopenharmony_cimodule_exit(disp_cc_sm6350_exit);
79562306a36Sopenharmony_ci
79662306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI DISP_CC SM6350 Driver");
79762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
798