162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/module.h>
862306a36Sopenharmony_ci#include <linux/platform_device.h>
962306a36Sopenharmony_ci#include <linux/regmap.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,dispcc-sm6125.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1462306a36Sopenharmony_ci#include "clk-branch.h"
1562306a36Sopenharmony_ci#include "clk-rcg.h"
1662306a36Sopenharmony_ci#include "clk-regmap.h"
1762306a36Sopenharmony_ci#include "common.h"
1862306a36Sopenharmony_ci#include "gdsc.h"
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_cienum {
2162306a36Sopenharmony_ci	P_BI_TCXO,
2262306a36Sopenharmony_ci	P_DISP_CC_PLL0_OUT_MAIN,
2362306a36Sopenharmony_ci	P_DP_PHY_PLL_LINK_CLK,
2462306a36Sopenharmony_ci	P_DP_PHY_PLL_VCO_DIV_CLK,
2562306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_BYTECLK,
2662306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_DSICLK,
2762306a36Sopenharmony_ci	P_DSI1_PHY_PLL_OUT_DSICLK,
2862306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
2962306a36Sopenharmony_ci};
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_cistatic struct pll_vco disp_cc_pll_vco[] = {
3262306a36Sopenharmony_ci	{ 500000000, 1000000000, 2 },
3362306a36Sopenharmony_ci};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_cistatic struct clk_alpha_pll disp_cc_pll0 = {
3662306a36Sopenharmony_ci	.offset = 0x0,
3762306a36Sopenharmony_ci	.vco_table = disp_cc_pll_vco,
3862306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(disp_cc_pll_vco),
3962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
4062306a36Sopenharmony_ci	.flags = SUPPORTS_DYNAMIC_UPDATE,
4162306a36Sopenharmony_ci	.clkr = {
4262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
4362306a36Sopenharmony_ci			.name = "disp_cc_pll0",
4462306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
4562306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
4662306a36Sopenharmony_ci			},
4762306a36Sopenharmony_ci			.num_parents = 1,
4862306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
4962306a36Sopenharmony_ci		},
5062306a36Sopenharmony_ci	},
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci/* 768MHz configuration */
5462306a36Sopenharmony_cistatic const struct alpha_pll_config disp_cc_pll0_config = {
5562306a36Sopenharmony_ci	.l = 0x28,
5662306a36Sopenharmony_ci	.vco_val = 0x2 << 20,
5762306a36Sopenharmony_ci	.vco_mask = 0x3 << 20,
5862306a36Sopenharmony_ci	.main_output_mask = BIT(0),
5962306a36Sopenharmony_ci	.config_ctl_val = 0x4001055b,
6062306a36Sopenharmony_ci};
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_0[] = {
6362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
6462306a36Sopenharmony_ci};
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_0[] = {
6762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_1[] = {
7162306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
7262306a36Sopenharmony_ci	{ P_DP_PHY_PLL_LINK_CLK, 1 },
7362306a36Sopenharmony_ci	{ P_DP_PHY_PLL_VCO_DIV_CLK, 2 },
7462306a36Sopenharmony_ci};
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_1[] = {
7762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
7862306a36Sopenharmony_ci	{ .fw_name = "dp_phy_pll_link_clk" },
7962306a36Sopenharmony_ci	{ .fw_name = "dp_phy_pll_vco_div_clk" },
8062306a36Sopenharmony_ci};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_2[] = {
8362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
8462306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
8562306a36Sopenharmony_ci};
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_2[] = {
8862306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
8962306a36Sopenharmony_ci	{ .fw_name = "dsi0_phy_pll_out_byteclk" },
9062306a36Sopenharmony_ci};
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_3[] = {
9362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
9462306a36Sopenharmony_ci	{ P_DISP_CC_PLL0_OUT_MAIN, 1 },
9562306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 4 },
9662306a36Sopenharmony_ci};
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_3[] = {
9962306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
10062306a36Sopenharmony_ci	{ .hw = &disp_cc_pll0.clkr.hw },
10162306a36Sopenharmony_ci	{ .fw_name = "gcc_disp_gpll0_div_clk_src" },
10262306a36Sopenharmony_ci};
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_4[] = {
10562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
10662306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 4 },
10762306a36Sopenharmony_ci};
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_4[] = {
11062306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
11162306a36Sopenharmony_ci	{ .fw_name = "gcc_disp_gpll0_div_clk_src" },
11262306a36Sopenharmony_ci};
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_5[] = {
11562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
11662306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
11762306a36Sopenharmony_ci	{ P_DSI1_PHY_PLL_OUT_DSICLK, 2 },
11862306a36Sopenharmony_ci};
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_5[] = {
12162306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
12262306a36Sopenharmony_ci	{ .fw_name = "dsi0_phy_pll_out_dsiclk" },
12362306a36Sopenharmony_ci	{ .fw_name = "dsi1_phy_pll_out_dsiclk" },
12462306a36Sopenharmony_ci};
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = {
12762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
12862306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_MAIN, 16, 0, 0),
12962306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
13062306a36Sopenharmony_ci	{ }
13162306a36Sopenharmony_ci};
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_ahb_clk_src = {
13462306a36Sopenharmony_ci	.cmd_rcgr = 0x2154,
13562306a36Sopenharmony_ci	.mnd_width = 0,
13662306a36Sopenharmony_ci	.hid_width = 5,
13762306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_4,
13862306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src,
13962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
14062306a36Sopenharmony_ci		.name = "disp_cc_mdss_ahb_clk_src",
14162306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_4,
14262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
14362306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
14462306a36Sopenharmony_ci	},
14562306a36Sopenharmony_ci};
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
14862306a36Sopenharmony_ci	.cmd_rcgr = 0x20bc,
14962306a36Sopenharmony_ci	.mnd_width = 0,
15062306a36Sopenharmony_ci	.hid_width = 5,
15162306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
15262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15362306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_clk_src",
15462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
15562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
15662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
15762306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
15862306a36Sopenharmony_ci	},
15962306a36Sopenharmony_ci};
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_dp_aux1_clk_src[] = {
16262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
16362306a36Sopenharmony_ci	{ }
16462306a36Sopenharmony_ci};
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_aux_clk_src = {
16762306a36Sopenharmony_ci	.cmd_rcgr = 0x213c,
16862306a36Sopenharmony_ci	.mnd_width = 0,
16962306a36Sopenharmony_ci	.hid_width = 5,
17062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
17162306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_aux1_clk_src,
17262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
17362306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_aux_clk_src",
17462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
17562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
17662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
17762306a36Sopenharmony_ci	},
17862306a36Sopenharmony_ci};
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_dp_crypto_clk_src[] = {
18162306a36Sopenharmony_ci	F( 180000, P_DP_PHY_PLL_LINK_CLK,   1.5,   0,   0),
18262306a36Sopenharmony_ci	F( 360000, P_DP_PHY_PLL_LINK_CLK,   1.5,   0,   0),
18362306a36Sopenharmony_ci	{ }
18462306a36Sopenharmony_ci};
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_crypto_clk_src = {
18762306a36Sopenharmony_ci	.cmd_rcgr = 0x210c,
18862306a36Sopenharmony_ci	.mnd_width = 0,
18962306a36Sopenharmony_ci	.hid_width = 5,
19062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
19162306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_crypto_clk_src,
19262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
19362306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_crypto_clk_src",
19462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
19562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
19662306a36Sopenharmony_ci		.flags = CLK_GET_RATE_NOCACHE,
19762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
19862306a36Sopenharmony_ci	},
19962306a36Sopenharmony_ci};
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_dp_link_clk_src[] = {
20262306a36Sopenharmony_ci	F( 162000, P_DP_PHY_PLL_LINK_CLK,   1,   0,   0),
20362306a36Sopenharmony_ci	F( 270000, P_DP_PHY_PLL_LINK_CLK,   1,   0,   0),
20462306a36Sopenharmony_ci	F( 540000, P_DP_PHY_PLL_LINK_CLK,   1,   0,   0),
20562306a36Sopenharmony_ci	{ }
20662306a36Sopenharmony_ci};
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_link_clk_src = {
20962306a36Sopenharmony_ci	.cmd_rcgr = 0x20f0,
21062306a36Sopenharmony_ci	.mnd_width = 0,
21162306a36Sopenharmony_ci	.hid_width = 5,
21262306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
21362306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_link_clk_src,
21462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
21562306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_link_clk_src",
21662306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
21762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
21862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
21962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
22062306a36Sopenharmony_ci	},
22162306a36Sopenharmony_ci};
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_pixel_clk_src = {
22462306a36Sopenharmony_ci	.cmd_rcgr = 0x2124,
22562306a36Sopenharmony_ci	.mnd_width = 16,
22662306a36Sopenharmony_ci	.hid_width = 5,
22762306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
22862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
22962306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_pixel_clk_src",
23062306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
23162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
23262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
23362306a36Sopenharmony_ci		.ops = &clk_dp_ops,
23462306a36Sopenharmony_ci	},
23562306a36Sopenharmony_ci};
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
23862306a36Sopenharmony_ci	.cmd_rcgr = 0x20d8,
23962306a36Sopenharmony_ci	.mnd_width = 0,
24062306a36Sopenharmony_ci	.hid_width = 5,
24162306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
24262306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_aux1_clk_src,
24362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
24462306a36Sopenharmony_ci		.name = "disp_cc_mdss_esc0_clk_src",
24562306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
24662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
24762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
24862306a36Sopenharmony_ci	},
24962306a36Sopenharmony_ci};
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
25262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
25362306a36Sopenharmony_ci	F(192000000, P_DISP_CC_PLL0_OUT_MAIN, 4, 0, 0),
25462306a36Sopenharmony_ci	F(256000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
25562306a36Sopenharmony_ci	F(307200000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
25662306a36Sopenharmony_ci	F(384000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
25762306a36Sopenharmony_ci	F(400000000, P_GPLL0_OUT_MAIN, 1.5, 0, 0),
25862306a36Sopenharmony_ci	{ }
25962306a36Sopenharmony_ci};
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
26262306a36Sopenharmony_ci	.cmd_rcgr = 0x2074,
26362306a36Sopenharmony_ci	.mnd_width = 0,
26462306a36Sopenharmony_ci	.hid_width = 5,
26562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
26662306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
26762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
26862306a36Sopenharmony_ci		.name = "disp_cc_mdss_mdp_clk_src",
26962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
27062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
27162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
27262306a36Sopenharmony_ci	},
27362306a36Sopenharmony_ci};
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
27662306a36Sopenharmony_ci	.cmd_rcgr = 0x205c,
27762306a36Sopenharmony_ci	.mnd_width = 8,
27862306a36Sopenharmony_ci	.hid_width = 5,
27962306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_5,
28062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
28162306a36Sopenharmony_ci		.name = "disp_cc_mdss_pclk0_clk_src",
28262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_5,
28362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
28462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
28562306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
28662306a36Sopenharmony_ci	},
28762306a36Sopenharmony_ci};
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_rot_clk_src[] = {
29062306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
29162306a36Sopenharmony_ci	F(192000000, P_DISP_CC_PLL0_OUT_MAIN, 4, 0, 0),
29262306a36Sopenharmony_ci	F(256000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
29362306a36Sopenharmony_ci	F(307200000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
29462306a36Sopenharmony_ci	{ }
29562306a36Sopenharmony_ci};
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_rot_clk_src = {
29862306a36Sopenharmony_ci	.cmd_rcgr = 0x208c,
29962306a36Sopenharmony_ci	.mnd_width = 0,
30062306a36Sopenharmony_ci	.hid_width = 5,
30162306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
30262306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_rot_clk_src,
30362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
30462306a36Sopenharmony_ci		.name = "disp_cc_mdss_rot_clk_src",
30562306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
30662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
30762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
30862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
30962306a36Sopenharmony_ci	},
31062306a36Sopenharmony_ci};
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
31362306a36Sopenharmony_ci	.cmd_rcgr = 0x20a4,
31462306a36Sopenharmony_ci	.mnd_width = 0,
31562306a36Sopenharmony_ci	.hid_width = 5,
31662306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
31762306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_aux1_clk_src,
31862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
31962306a36Sopenharmony_ci		.name = "disp_cc_mdss_vsync_clk_src",
32062306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
32162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
32262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
32362306a36Sopenharmony_ci	},
32462306a36Sopenharmony_ci};
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_ahb_clk = {
32762306a36Sopenharmony_ci	.halt_reg = 0x2044,
32862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
32962306a36Sopenharmony_ci	.clkr = {
33062306a36Sopenharmony_ci		.enable_reg = 0x2044,
33162306a36Sopenharmony_ci		.enable_mask = BIT(0),
33262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
33362306a36Sopenharmony_ci			.name = "disp_cc_mdss_ahb_clk",
33462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
33562306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
33662306a36Sopenharmony_ci			},
33762306a36Sopenharmony_ci			.num_parents = 1,
33862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
34062306a36Sopenharmony_ci		},
34162306a36Sopenharmony_ci	},
34262306a36Sopenharmony_ci};
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_clk = {
34562306a36Sopenharmony_ci	.halt_reg = 0x2024,
34662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
34762306a36Sopenharmony_ci	.clkr = {
34862306a36Sopenharmony_ci		.enable_reg = 0x2024,
34962306a36Sopenharmony_ci		.enable_mask = BIT(0),
35062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
35162306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_clk",
35262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
35362306a36Sopenharmony_ci				&disp_cc_mdss_byte0_clk_src.clkr.hw,
35462306a36Sopenharmony_ci			},
35562306a36Sopenharmony_ci			.num_parents = 1,
35662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
35762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
35862306a36Sopenharmony_ci		},
35962306a36Sopenharmony_ci	},
36062306a36Sopenharmony_ci};
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_intf_clk = {
36362306a36Sopenharmony_ci	.halt_reg = 0x2028,
36462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
36562306a36Sopenharmony_ci	.clkr = {
36662306a36Sopenharmony_ci		.enable_reg = 0x2028,
36762306a36Sopenharmony_ci		.enable_mask = BIT(0),
36862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36962306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_intf_clk",
37062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
37162306a36Sopenharmony_ci				&disp_cc_mdss_byte0_clk_src.clkr.hw,
37262306a36Sopenharmony_ci			},
37362306a36Sopenharmony_ci			.num_parents = 1,
37462306a36Sopenharmony_ci			.flags = CLK_GET_RATE_NOCACHE,
37562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
37662306a36Sopenharmony_ci		},
37762306a36Sopenharmony_ci	},
37862306a36Sopenharmony_ci};
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_aux_clk = {
38162306a36Sopenharmony_ci	.halt_reg = 0x2040,
38262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
38362306a36Sopenharmony_ci	.clkr = {
38462306a36Sopenharmony_ci		.enable_reg = 0x2040,
38562306a36Sopenharmony_ci		.enable_mask = BIT(0),
38662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
38762306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_aux_clk",
38862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
38962306a36Sopenharmony_ci				&disp_cc_mdss_dp_aux_clk_src.clkr.hw,
39062306a36Sopenharmony_ci			},
39162306a36Sopenharmony_ci			.num_parents = 1,
39262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
39362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
39462306a36Sopenharmony_ci		},
39562306a36Sopenharmony_ci	},
39662306a36Sopenharmony_ci};
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_crypto_clk = {
39962306a36Sopenharmony_ci	.halt_reg = 0x2038,
40062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
40162306a36Sopenharmony_ci	.clkr = {
40262306a36Sopenharmony_ci		.enable_reg = 0x2038,
40362306a36Sopenharmony_ci		.enable_mask = BIT(0),
40462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
40562306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_crypto_clk",
40662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
40762306a36Sopenharmony_ci				&disp_cc_mdss_dp_crypto_clk_src.clkr.hw,
40862306a36Sopenharmony_ci			},
40962306a36Sopenharmony_ci			.num_parents = 1,
41062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
41162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
41262306a36Sopenharmony_ci		},
41362306a36Sopenharmony_ci	},
41462306a36Sopenharmony_ci};
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_link_clk = {
41762306a36Sopenharmony_ci	.halt_reg = 0x2030,
41862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
41962306a36Sopenharmony_ci	.clkr = {
42062306a36Sopenharmony_ci		.enable_reg = 0x2030,
42162306a36Sopenharmony_ci		.enable_mask = BIT(0),
42262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
42362306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_link_clk",
42462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
42562306a36Sopenharmony_ci				&disp_cc_mdss_dp_link_clk_src.clkr.hw,
42662306a36Sopenharmony_ci			},
42762306a36Sopenharmony_ci			.num_parents = 1,
42862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
42962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
43062306a36Sopenharmony_ci		},
43162306a36Sopenharmony_ci	},
43262306a36Sopenharmony_ci};
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_link_intf_clk = {
43562306a36Sopenharmony_ci	.halt_reg = 0x2034,
43662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
43762306a36Sopenharmony_ci	.clkr = {
43862306a36Sopenharmony_ci		.enable_reg = 0x2034,
43962306a36Sopenharmony_ci		.enable_mask = BIT(0),
44062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
44162306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_link_intf_clk",
44262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
44362306a36Sopenharmony_ci				&disp_cc_mdss_dp_link_clk_src.clkr.hw,
44462306a36Sopenharmony_ci			},
44562306a36Sopenharmony_ci			.num_parents = 1,
44662306a36Sopenharmony_ci			.flags = CLK_GET_RATE_NOCACHE,
44762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
44862306a36Sopenharmony_ci		},
44962306a36Sopenharmony_ci	},
45062306a36Sopenharmony_ci};
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_pixel_clk = {
45362306a36Sopenharmony_ci	.halt_reg = 0x203c,
45462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
45562306a36Sopenharmony_ci	.clkr = {
45662306a36Sopenharmony_ci		.enable_reg = 0x203c,
45762306a36Sopenharmony_ci		.enable_mask = BIT(0),
45862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
45962306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_pixel_clk",
46062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
46162306a36Sopenharmony_ci				&disp_cc_mdss_dp_pixel_clk_src.clkr.hw,
46262306a36Sopenharmony_ci			},
46362306a36Sopenharmony_ci			.num_parents = 1,
46462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
46562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
46662306a36Sopenharmony_ci		},
46762306a36Sopenharmony_ci	},
46862306a36Sopenharmony_ci};
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc0_clk = {
47162306a36Sopenharmony_ci	.halt_reg = 0x202c,
47262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
47362306a36Sopenharmony_ci	.clkr = {
47462306a36Sopenharmony_ci		.enable_reg = 0x202c,
47562306a36Sopenharmony_ci		.enable_mask = BIT(0),
47662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
47762306a36Sopenharmony_ci			.name = "disp_cc_mdss_esc0_clk",
47862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
47962306a36Sopenharmony_ci				&disp_cc_mdss_esc0_clk_src.clkr.hw,
48062306a36Sopenharmony_ci			},
48162306a36Sopenharmony_ci			.num_parents = 1,
48262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
48362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
48462306a36Sopenharmony_ci		},
48562306a36Sopenharmony_ci	},
48662306a36Sopenharmony_ci};
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_clk = {
48962306a36Sopenharmony_ci	.halt_reg = 0x2008,
49062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
49162306a36Sopenharmony_ci	.clkr = {
49262306a36Sopenharmony_ci		.enable_reg = 0x2008,
49362306a36Sopenharmony_ci		.enable_mask = BIT(0),
49462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
49562306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_clk",
49662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
49762306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
49862306a36Sopenharmony_ci			},
49962306a36Sopenharmony_ci			.num_parents = 1,
50062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
50162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
50262306a36Sopenharmony_ci		},
50362306a36Sopenharmony_ci	},
50462306a36Sopenharmony_ci};
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_lut_clk = {
50762306a36Sopenharmony_ci	.halt_reg = 0x2018,
50862306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
50962306a36Sopenharmony_ci	.clkr = {
51062306a36Sopenharmony_ci		.enable_reg = 0x2018,
51162306a36Sopenharmony_ci		.enable_mask = BIT(0),
51262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
51362306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_lut_clk",
51462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
51562306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
51662306a36Sopenharmony_ci			},
51762306a36Sopenharmony_ci			.num_parents = 1,
51862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
51962306a36Sopenharmony_ci		},
52062306a36Sopenharmony_ci	},
52162306a36Sopenharmony_ci};
52262306a36Sopenharmony_ci
52362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = {
52462306a36Sopenharmony_ci	.halt_reg = 0x4004,
52562306a36Sopenharmony_ci	.halt_check = BRANCH_VOTED,
52662306a36Sopenharmony_ci	.clkr = {
52762306a36Sopenharmony_ci		.enable_reg = 0x4004,
52862306a36Sopenharmony_ci		.enable_mask = BIT(0),
52962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
53062306a36Sopenharmony_ci			.name = "disp_cc_mdss_non_gdsc_ahb_clk",
53162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
53262306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
53362306a36Sopenharmony_ci			},
53462306a36Sopenharmony_ci			.num_parents = 1,
53562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
53662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
53762306a36Sopenharmony_ci		},
53862306a36Sopenharmony_ci	},
53962306a36Sopenharmony_ci};
54062306a36Sopenharmony_ci
54162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk0_clk = {
54262306a36Sopenharmony_ci	.halt_reg = 0x2004,
54362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
54462306a36Sopenharmony_ci	.clkr = {
54562306a36Sopenharmony_ci		.enable_reg = 0x2004,
54662306a36Sopenharmony_ci		.enable_mask = BIT(0),
54762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
54862306a36Sopenharmony_ci			.name = "disp_cc_mdss_pclk0_clk",
54962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
55062306a36Sopenharmony_ci				&disp_cc_mdss_pclk0_clk_src.clkr.hw,
55162306a36Sopenharmony_ci			},
55262306a36Sopenharmony_ci			.num_parents = 1,
55362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
55462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
55562306a36Sopenharmony_ci		},
55662306a36Sopenharmony_ci	},
55762306a36Sopenharmony_ci};
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rot_clk = {
56062306a36Sopenharmony_ci	.halt_reg = 0x2010,
56162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
56262306a36Sopenharmony_ci	.clkr = {
56362306a36Sopenharmony_ci		.enable_reg = 0x2010,
56462306a36Sopenharmony_ci		.enable_mask = BIT(0),
56562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
56662306a36Sopenharmony_ci			.name = "disp_cc_mdss_rot_clk",
56762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
56862306a36Sopenharmony_ci				&disp_cc_mdss_rot_clk_src.clkr.hw,
56962306a36Sopenharmony_ci			},
57062306a36Sopenharmony_ci			.num_parents = 1,
57162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
57262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
57362306a36Sopenharmony_ci		},
57462306a36Sopenharmony_ci	},
57562306a36Sopenharmony_ci};
57662306a36Sopenharmony_ci
57762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_vsync_clk = {
57862306a36Sopenharmony_ci	.halt_reg = 0x2020,
57962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
58062306a36Sopenharmony_ci	.clkr = {
58162306a36Sopenharmony_ci		.enable_reg = 0x2020,
58262306a36Sopenharmony_ci		.enable_mask = BIT(0),
58362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
58462306a36Sopenharmony_ci			.name = "disp_cc_mdss_vsync_clk",
58562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
58662306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
58762306a36Sopenharmony_ci			},
58862306a36Sopenharmony_ci			.num_parents = 1,
58962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
59062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
59162306a36Sopenharmony_ci		},
59262306a36Sopenharmony_ci	},
59362306a36Sopenharmony_ci};
59462306a36Sopenharmony_ci
59562306a36Sopenharmony_cistatic struct clk_branch disp_cc_xo_clk = {
59662306a36Sopenharmony_ci	.halt_reg = 0x604c,
59762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
59862306a36Sopenharmony_ci	.clkr = {
59962306a36Sopenharmony_ci		.enable_reg = 0x604c,
60062306a36Sopenharmony_ci		.enable_mask = BIT(0),
60162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
60262306a36Sopenharmony_ci			.name = "disp_cc_xo_clk",
60362306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL,
60462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
60562306a36Sopenharmony_ci		},
60662306a36Sopenharmony_ci	},
60762306a36Sopenharmony_ci};
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = {
61062306a36Sopenharmony_ci	.gdscr = 0x3000,
61162306a36Sopenharmony_ci	.pd = {
61262306a36Sopenharmony_ci		.name = "mdss_gdsc",
61362306a36Sopenharmony_ci	},
61462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
61562306a36Sopenharmony_ci	.flags = HW_CTRL,
61662306a36Sopenharmony_ci};
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_cistatic struct clk_regmap *disp_cc_sm6125_clocks[] = {
61962306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
62062306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr,
62162306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
62262306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
62362306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
62462306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_AUX_CLK] = &disp_cc_mdss_dp_aux_clk.clkr,
62562306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_AUX_CLK_SRC] = &disp_cc_mdss_dp_aux_clk_src.clkr,
62662306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_CRYPTO_CLK] = &disp_cc_mdss_dp_crypto_clk.clkr,
62762306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_CRYPTO_CLK_SRC] = &disp_cc_mdss_dp_crypto_clk_src.clkr,
62862306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_CLK] = &disp_cc_mdss_dp_link_clk.clkr,
62962306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_CLK_SRC] = &disp_cc_mdss_dp_link_clk_src.clkr,
63062306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_INTF_CLK] = &disp_cc_mdss_dp_link_intf_clk.clkr,
63162306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL_CLK] = &disp_cc_mdss_dp_pixel_clk.clkr,
63262306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL_CLK_SRC] = &disp_cc_mdss_dp_pixel_clk_src.clkr,
63362306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
63462306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
63562306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
63662306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
63762306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
63862306a36Sopenharmony_ci	[DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr,
63962306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
64062306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
64162306a36Sopenharmony_ci	[DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr,
64262306a36Sopenharmony_ci	[DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr,
64362306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
64462306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
64562306a36Sopenharmony_ci	[DISP_CC_PLL0] = &disp_cc_pll0.clkr,
64662306a36Sopenharmony_ci	[DISP_CC_XO_CLK] = &disp_cc_xo_clk.clkr,
64762306a36Sopenharmony_ci};
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_cistatic struct gdsc *disp_cc_sm6125_gdscs[] = {
65062306a36Sopenharmony_ci	[MDSS_GDSC] = &mdss_gdsc,
65162306a36Sopenharmony_ci};
65262306a36Sopenharmony_ci
65362306a36Sopenharmony_cistatic const struct regmap_config disp_cc_sm6125_regmap_config = {
65462306a36Sopenharmony_ci	.reg_bits = 32,
65562306a36Sopenharmony_ci	.reg_stride = 4,
65662306a36Sopenharmony_ci	.val_bits = 32,
65762306a36Sopenharmony_ci	.max_register = 0x10000,
65862306a36Sopenharmony_ci	.fast_io = true,
65962306a36Sopenharmony_ci};
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_cistatic const struct qcom_cc_desc disp_cc_sm6125_desc = {
66262306a36Sopenharmony_ci	.config = &disp_cc_sm6125_regmap_config,
66362306a36Sopenharmony_ci	.clks = disp_cc_sm6125_clocks,
66462306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(disp_cc_sm6125_clocks),
66562306a36Sopenharmony_ci	.gdscs = disp_cc_sm6125_gdscs,
66662306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(disp_cc_sm6125_gdscs),
66762306a36Sopenharmony_ci};
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_cistatic const struct of_device_id disp_cc_sm6125_match_table[] = {
67062306a36Sopenharmony_ci	{ .compatible = "qcom,sm6125-dispcc" },
67162306a36Sopenharmony_ci	{ }
67262306a36Sopenharmony_ci};
67362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, disp_cc_sm6125_match_table);
67462306a36Sopenharmony_ci
67562306a36Sopenharmony_cistatic int disp_cc_sm6125_probe(struct platform_device *pdev)
67662306a36Sopenharmony_ci{
67762306a36Sopenharmony_ci	struct regmap *regmap;
67862306a36Sopenharmony_ci
67962306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &disp_cc_sm6125_desc);
68062306a36Sopenharmony_ci	if (IS_ERR(regmap))
68162306a36Sopenharmony_ci		return PTR_ERR(regmap);
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci	clk_alpha_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
68462306a36Sopenharmony_ci
68562306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &disp_cc_sm6125_desc, regmap);
68662306a36Sopenharmony_ci}
68762306a36Sopenharmony_ci
68862306a36Sopenharmony_cistatic struct platform_driver disp_cc_sm6125_driver = {
68962306a36Sopenharmony_ci	.probe = disp_cc_sm6125_probe,
69062306a36Sopenharmony_ci	.driver = {
69162306a36Sopenharmony_ci		.name = "disp_cc-sm6125",
69262306a36Sopenharmony_ci		.of_match_table = disp_cc_sm6125_match_table,
69362306a36Sopenharmony_ci	},
69462306a36Sopenharmony_ci};
69562306a36Sopenharmony_ci
69662306a36Sopenharmony_cistatic int __init disp_cc_sm6125_init(void)
69762306a36Sopenharmony_ci{
69862306a36Sopenharmony_ci	return platform_driver_register(&disp_cc_sm6125_driver);
69962306a36Sopenharmony_ci}
70062306a36Sopenharmony_cisubsys_initcall(disp_cc_sm6125_init);
70162306a36Sopenharmony_ci
70262306a36Sopenharmony_cistatic void __exit disp_cc_sm6125_exit(void)
70362306a36Sopenharmony_ci{
70462306a36Sopenharmony_ci	platform_driver_unregister(&disp_cc_sm6125_driver);
70562306a36Sopenharmony_ci}
70662306a36Sopenharmony_cimodule_exit(disp_cc_sm6125_exit);
70762306a36Sopenharmony_ci
70862306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI DISPCC SM6125 Driver");
70962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
710