162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Based on dispcc-qcm2290.c
462306a36Sopenharmony_ci * Copyright (c) 2020, The Linux Foundation. All rights reserved.
562306a36Sopenharmony_ci * Copyright (c) 2021, Linaro Ltd.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/kernel.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/of.h>
1262306a36Sopenharmony_ci#include <linux/platform_device.h>
1362306a36Sopenharmony_ci#include <linux/regmap.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sm6115-dispcc.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1862306a36Sopenharmony_ci#include "clk-branch.h"
1962306a36Sopenharmony_ci#include "clk-rcg.h"
2062306a36Sopenharmony_ci#include "clk-regmap.h"
2162306a36Sopenharmony_ci#include "clk-regmap-divider.h"
2262306a36Sopenharmony_ci#include "common.h"
2362306a36Sopenharmony_ci#include "gdsc.h"
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cienum {
2662306a36Sopenharmony_ci	DT_BI_TCXO,
2762306a36Sopenharmony_ci	DT_SLEEP_CLK,
2862306a36Sopenharmony_ci	DT_DSI0_PHY_PLL_OUT_BYTECLK,
2962306a36Sopenharmony_ci	DT_DSI0_PHY_PLL_OUT_DSICLK,
3062306a36Sopenharmony_ci	DT_GPLL0_DISP_DIV,
3162306a36Sopenharmony_ci};
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_cienum {
3462306a36Sopenharmony_ci	P_BI_TCXO,
3562306a36Sopenharmony_ci	P_DISP_CC_PLL0_OUT_MAIN,
3662306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_BYTECLK,
3762306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_DSICLK,
3862306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
3962306a36Sopenharmony_ci	P_SLEEP_CLK,
4062306a36Sopenharmony_ci};
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_cistatic const struct clk_parent_data parent_data_tcxo = { .index = DT_BI_TCXO };
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_cistatic const struct pll_vco spark_vco[] = {
4562306a36Sopenharmony_ci	{ 500000000, 1000000000, 2 },
4662306a36Sopenharmony_ci};
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci/* 768MHz configuration */
4962306a36Sopenharmony_cistatic const struct alpha_pll_config disp_cc_pll0_config = {
5062306a36Sopenharmony_ci	.l = 0x28,
5162306a36Sopenharmony_ci	.alpha = 0x0,
5262306a36Sopenharmony_ci	.alpha_en_mask = BIT(24),
5362306a36Sopenharmony_ci	.vco_val = 0x2 << 20,
5462306a36Sopenharmony_ci	.vco_mask = GENMASK(21, 20),
5562306a36Sopenharmony_ci	.main_output_mask = BIT(0),
5662306a36Sopenharmony_ci	.config_ctl_val = 0x4001055B,
5762306a36Sopenharmony_ci};
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_cistatic struct clk_alpha_pll disp_cc_pll0 = {
6062306a36Sopenharmony_ci	.offset = 0x0,
6162306a36Sopenharmony_ci	.vco_table = spark_vco,
6262306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(spark_vco),
6362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
6462306a36Sopenharmony_ci	.clkr = {
6562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6662306a36Sopenharmony_ci			.name = "disp_cc_pll0",
6762306a36Sopenharmony_ci			.parent_data = &parent_data_tcxo,
6862306a36Sopenharmony_ci			.num_parents = 1,
6962306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
7062306a36Sopenharmony_ci		},
7162306a36Sopenharmony_ci	},
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_disp_cc_pll0_out_main[] = {
7562306a36Sopenharmony_ci	{ 0x0, 1 },
7662306a36Sopenharmony_ci	{ }
7762306a36Sopenharmony_ci};
7862306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv disp_cc_pll0_out_main = {
7962306a36Sopenharmony_ci	.offset = 0x0,
8062306a36Sopenharmony_ci	.post_div_shift = 8,
8162306a36Sopenharmony_ci	.post_div_table = post_div_table_disp_cc_pll0_out_main,
8262306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_disp_cc_pll0_out_main),
8362306a36Sopenharmony_ci	.width = 4,
8462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
8562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8662306a36Sopenharmony_ci		.name = "disp_cc_pll0_out_main",
8762306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
8862306a36Sopenharmony_ci			&disp_cc_pll0.clkr.hw,
8962306a36Sopenharmony_ci		},
9062306a36Sopenharmony_ci		.num_parents = 1,
9162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
9262306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
9362306a36Sopenharmony_ci	},
9462306a36Sopenharmony_ci};
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_0[] = {
9762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
9862306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
9962306a36Sopenharmony_ci};
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_0[] = {
10262306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
10362306a36Sopenharmony_ci	{ .index = DT_DSI0_PHY_PLL_OUT_BYTECLK },
10462306a36Sopenharmony_ci};
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_1[] = {
10762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
10862306a36Sopenharmony_ci};
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_1[] = {
11162306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
11262306a36Sopenharmony_ci};
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_2[] = {
11562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
11662306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 4 },
11762306a36Sopenharmony_ci};
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_2[] = {
12062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
12162306a36Sopenharmony_ci	{ .index = DT_GPLL0_DISP_DIV },
12262306a36Sopenharmony_ci};
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_3[] = {
12562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
12662306a36Sopenharmony_ci	{ P_DISP_CC_PLL0_OUT_MAIN, 1 },
12762306a36Sopenharmony_ci};
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_3[] = {
13062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
13162306a36Sopenharmony_ci	{ .hw = &disp_cc_pll0_out_main.clkr.hw },
13262306a36Sopenharmony_ci};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_4[] = {
13562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
13662306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
13762306a36Sopenharmony_ci};
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_4[] = {
14062306a36Sopenharmony_ci	{ .index = DT_BI_TCXO },
14162306a36Sopenharmony_ci	{ .index = DT_DSI0_PHY_PLL_OUT_DSICLK },
14262306a36Sopenharmony_ci};
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_5[] = {
14562306a36Sopenharmony_ci	{ P_SLEEP_CLK, 0 },
14662306a36Sopenharmony_ci};
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_5[] = {
14962306a36Sopenharmony_ci	{ .index = DT_SLEEP_CLK, },
15062306a36Sopenharmony_ci};
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
15362306a36Sopenharmony_ci	.cmd_rcgr = 0x20bc,
15462306a36Sopenharmony_ci	.mnd_width = 0,
15562306a36Sopenharmony_ci	.hid_width = 5,
15662306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
15762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15862306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_clk_src",
15962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
16062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
16162306a36Sopenharmony_ci		/* For set_rate and set_parent to succeed, parent(s) must be enabled */
16262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE | CLK_GET_RATE_NOCACHE,
16362306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
16462306a36Sopenharmony_ci	},
16562306a36Sopenharmony_ci};
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
16862306a36Sopenharmony_ci	.reg = 0x20d4,
16962306a36Sopenharmony_ci	.shift = 0,
17062306a36Sopenharmony_ci	.width = 2,
17162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
17262306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_div_clk_src",
17362306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
17462306a36Sopenharmony_ci			&disp_cc_mdss_byte0_clk_src.clkr.hw,
17562306a36Sopenharmony_ci		},
17662306a36Sopenharmony_ci		.num_parents = 1,
17762306a36Sopenharmony_ci		.ops = &clk_regmap_div_ops,
17862306a36Sopenharmony_ci	},
17962306a36Sopenharmony_ci};
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = {
18262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
18362306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_MAIN, 8, 0, 0),
18462306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
18562306a36Sopenharmony_ci	{ }
18662306a36Sopenharmony_ci};
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_ahb_clk_src = {
18962306a36Sopenharmony_ci	.cmd_rcgr = 0x2154,
19062306a36Sopenharmony_ci	.mnd_width = 0,
19162306a36Sopenharmony_ci	.hid_width = 5,
19262306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
19362306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src,
19462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
19562306a36Sopenharmony_ci		.name = "disp_cc_mdss_ahb_clk_src",
19662306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
19762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
19862306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
19962306a36Sopenharmony_ci	},
20062306a36Sopenharmony_ci};
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_esc0_clk_src[] = {
20362306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
20462306a36Sopenharmony_ci	{ }
20562306a36Sopenharmony_ci};
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
20862306a36Sopenharmony_ci	.cmd_rcgr = 0x20d8,
20962306a36Sopenharmony_ci	.mnd_width = 0,
21062306a36Sopenharmony_ci	.hid_width = 5,
21162306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
21262306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
21362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
21462306a36Sopenharmony_ci		.name = "disp_cc_mdss_esc0_clk_src",
21562306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
21662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
21762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
21862306a36Sopenharmony_ci	},
21962306a36Sopenharmony_ci};
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
22262306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
22362306a36Sopenharmony_ci	F(192000000, P_DISP_CC_PLL0_OUT_MAIN, 4, 0, 0),
22462306a36Sopenharmony_ci	F(256000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
22562306a36Sopenharmony_ci	F(307200000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
22662306a36Sopenharmony_ci	F(384000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
22762306a36Sopenharmony_ci	{ }
22862306a36Sopenharmony_ci};
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
23162306a36Sopenharmony_ci	.cmd_rcgr = 0x2074,
23262306a36Sopenharmony_ci	.mnd_width = 0,
23362306a36Sopenharmony_ci	.hid_width = 5,
23462306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
23562306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
23662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
23762306a36Sopenharmony_ci		.name = "disp_cc_mdss_mdp_clk_src",
23862306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
23962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
24062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
24162306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
24262306a36Sopenharmony_ci	},
24362306a36Sopenharmony_ci};
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
24662306a36Sopenharmony_ci	.cmd_rcgr = 0x205c,
24762306a36Sopenharmony_ci	.mnd_width = 8,
24862306a36Sopenharmony_ci	.hid_width = 5,
24962306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_4,
25062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
25162306a36Sopenharmony_ci		.name = "disp_cc_mdss_pclk0_clk_src",
25262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_4,
25362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
25462306a36Sopenharmony_ci		/* For set_rate and set_parent to succeed, parent(s) must be enabled */
25562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE | CLK_GET_RATE_NOCACHE,
25662306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
25762306a36Sopenharmony_ci	},
25862306a36Sopenharmony_ci};
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_rot_clk_src[] = {
26162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
26262306a36Sopenharmony_ci	F(192000000, P_DISP_CC_PLL0_OUT_MAIN, 4, 0, 0),
26362306a36Sopenharmony_ci	F(256000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
26462306a36Sopenharmony_ci	F(307200000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
26562306a36Sopenharmony_ci	{ }
26662306a36Sopenharmony_ci};
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_rot_clk_src = {
26962306a36Sopenharmony_ci	.cmd_rcgr = 0x208c,
27062306a36Sopenharmony_ci	.mnd_width = 0,
27162306a36Sopenharmony_ci	.hid_width = 5,
27262306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
27362306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_rot_clk_src,
27462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
27562306a36Sopenharmony_ci		.name = "disp_cc_mdss_rot_clk_src",
27662306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
27762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
27862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
27962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
28062306a36Sopenharmony_ci	},
28162306a36Sopenharmony_ci};
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
28462306a36Sopenharmony_ci	.cmd_rcgr = 0x20a4,
28562306a36Sopenharmony_ci	.mnd_width = 0,
28662306a36Sopenharmony_ci	.hid_width = 5,
28762306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
28862306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
28962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
29062306a36Sopenharmony_ci		.name = "disp_cc_mdss_vsync_clk_src",
29162306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
29262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
29362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
29462306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
29562306a36Sopenharmony_ci	},
29662306a36Sopenharmony_ci};
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_sleep_clk_src[] = {
29962306a36Sopenharmony_ci	F(32764, P_SLEEP_CLK, 1, 0, 0),
30062306a36Sopenharmony_ci	{ }
30162306a36Sopenharmony_ci};
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_sleep_clk_src = {
30462306a36Sopenharmony_ci	.cmd_rcgr = 0x6050,
30562306a36Sopenharmony_ci	.mnd_width = 0,
30662306a36Sopenharmony_ci	.hid_width = 5,
30762306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_5,
30862306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_sleep_clk_src,
30962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
31062306a36Sopenharmony_ci		.name = "disp_cc_sleep_clk_src",
31162306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_5,
31262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
31362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
31462306a36Sopenharmony_ci	},
31562306a36Sopenharmony_ci};
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_ahb_clk = {
31862306a36Sopenharmony_ci	.halt_reg = 0x2044,
31962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
32062306a36Sopenharmony_ci	.clkr = {
32162306a36Sopenharmony_ci		.enable_reg = 0x2044,
32262306a36Sopenharmony_ci		.enable_mask = BIT(0),
32362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32462306a36Sopenharmony_ci			.name = "disp_cc_mdss_ahb_clk",
32562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
32662306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
32762306a36Sopenharmony_ci			},
32862306a36Sopenharmony_ci			.num_parents = 1,
32962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
33162306a36Sopenharmony_ci		},
33262306a36Sopenharmony_ci	},
33362306a36Sopenharmony_ci};
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_clk = {
33662306a36Sopenharmony_ci	.halt_reg = 0x2024,
33762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
33862306a36Sopenharmony_ci	.clkr = {
33962306a36Sopenharmony_ci		.enable_reg = 0x2024,
34062306a36Sopenharmony_ci		.enable_mask = BIT(0),
34162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34262306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_clk",
34362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
34462306a36Sopenharmony_ci				&disp_cc_mdss_byte0_clk_src.clkr.hw,
34562306a36Sopenharmony_ci			},
34662306a36Sopenharmony_ci			.num_parents = 1,
34762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
34862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
34962306a36Sopenharmony_ci		},
35062306a36Sopenharmony_ci	},
35162306a36Sopenharmony_ci};
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_intf_clk = {
35462306a36Sopenharmony_ci	.halt_reg = 0x2028,
35562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
35662306a36Sopenharmony_ci	.clkr = {
35762306a36Sopenharmony_ci		.enable_reg = 0x2028,
35862306a36Sopenharmony_ci		.enable_mask = BIT(0),
35962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36062306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_intf_clk",
36162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
36262306a36Sopenharmony_ci				&disp_cc_mdss_byte0_div_clk_src.clkr.hw,
36362306a36Sopenharmony_ci			},
36462306a36Sopenharmony_ci			.num_parents = 1,
36562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
36662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
36762306a36Sopenharmony_ci		},
36862306a36Sopenharmony_ci	},
36962306a36Sopenharmony_ci};
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc0_clk = {
37262306a36Sopenharmony_ci	.halt_reg = 0x202c,
37362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
37462306a36Sopenharmony_ci	.clkr = {
37562306a36Sopenharmony_ci		.enable_reg = 0x202c,
37662306a36Sopenharmony_ci		.enable_mask = BIT(0),
37762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37862306a36Sopenharmony_ci			.name = "disp_cc_mdss_esc0_clk",
37962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
38062306a36Sopenharmony_ci				&disp_cc_mdss_esc0_clk_src.clkr.hw,
38162306a36Sopenharmony_ci			},
38262306a36Sopenharmony_ci			.num_parents = 1,
38362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
38462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
38562306a36Sopenharmony_ci		},
38662306a36Sopenharmony_ci	},
38762306a36Sopenharmony_ci};
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_clk = {
39062306a36Sopenharmony_ci	.halt_reg = 0x2008,
39162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
39262306a36Sopenharmony_ci	.clkr = {
39362306a36Sopenharmony_ci		.enable_reg = 0x2008,
39462306a36Sopenharmony_ci		.enable_mask = BIT(0),
39562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
39662306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_clk",
39762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
39862306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
39962306a36Sopenharmony_ci			},
40062306a36Sopenharmony_ci			.num_parents = 1,
40162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
40262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
40362306a36Sopenharmony_ci		},
40462306a36Sopenharmony_ci	},
40562306a36Sopenharmony_ci};
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_lut_clk = {
40862306a36Sopenharmony_ci	.halt_reg = 0x2018,
40962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
41062306a36Sopenharmony_ci	.clkr = {
41162306a36Sopenharmony_ci		.enable_reg = 0x2018,
41262306a36Sopenharmony_ci		.enable_mask = BIT(0),
41362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
41462306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_lut_clk",
41562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
41662306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
41762306a36Sopenharmony_ci			},
41862306a36Sopenharmony_ci			.num_parents = 1,
41962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
42062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
42162306a36Sopenharmony_ci		},
42262306a36Sopenharmony_ci	},
42362306a36Sopenharmony_ci};
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = {
42662306a36Sopenharmony_ci	.halt_reg = 0x4004,
42762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
42862306a36Sopenharmony_ci	.clkr = {
42962306a36Sopenharmony_ci		.enable_reg = 0x4004,
43062306a36Sopenharmony_ci		.enable_mask = BIT(0),
43162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
43262306a36Sopenharmony_ci			.name = "disp_cc_mdss_non_gdsc_ahb_clk",
43362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
43462306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
43562306a36Sopenharmony_ci			},
43662306a36Sopenharmony_ci			.num_parents = 1,
43762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
43862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
43962306a36Sopenharmony_ci		},
44062306a36Sopenharmony_ci	},
44162306a36Sopenharmony_ci};
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk0_clk = {
44462306a36Sopenharmony_ci	.halt_reg = 0x2004,
44562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
44662306a36Sopenharmony_ci	.clkr = {
44762306a36Sopenharmony_ci		.enable_reg = 0x2004,
44862306a36Sopenharmony_ci		.enable_mask = BIT(0),
44962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
45062306a36Sopenharmony_ci			.name = "disp_cc_mdss_pclk0_clk",
45162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
45262306a36Sopenharmony_ci				&disp_cc_mdss_pclk0_clk_src.clkr.hw,
45362306a36Sopenharmony_ci			},
45462306a36Sopenharmony_ci			.num_parents = 1,
45562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
45662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
45762306a36Sopenharmony_ci		},
45862306a36Sopenharmony_ci	},
45962306a36Sopenharmony_ci};
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rot_clk = {
46262306a36Sopenharmony_ci	.halt_reg = 0x2010,
46362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
46462306a36Sopenharmony_ci	.clkr = {
46562306a36Sopenharmony_ci		.enable_reg = 0x2010,
46662306a36Sopenharmony_ci		.enable_mask = BIT(0),
46762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
46862306a36Sopenharmony_ci			.name = "disp_cc_mdss_rot_clk",
46962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]) {
47062306a36Sopenharmony_ci				&disp_cc_mdss_rot_clk_src.clkr.hw,
47162306a36Sopenharmony_ci			},
47262306a36Sopenharmony_ci			.num_parents = 1,
47362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
47462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
47562306a36Sopenharmony_ci		},
47662306a36Sopenharmony_ci	},
47762306a36Sopenharmony_ci};
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_vsync_clk = {
48062306a36Sopenharmony_ci	.halt_reg = 0x2020,
48162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
48262306a36Sopenharmony_ci	.clkr = {
48362306a36Sopenharmony_ci		.enable_reg = 0x2020,
48462306a36Sopenharmony_ci		.enable_mask = BIT(0),
48562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
48662306a36Sopenharmony_ci			.name = "disp_cc_mdss_vsync_clk",
48762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
48862306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
48962306a36Sopenharmony_ci			},
49062306a36Sopenharmony_ci			.num_parents = 1,
49162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
49262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
49362306a36Sopenharmony_ci		},
49462306a36Sopenharmony_ci	},
49562306a36Sopenharmony_ci};
49662306a36Sopenharmony_ci
49762306a36Sopenharmony_cistatic struct clk_branch disp_cc_sleep_clk = {
49862306a36Sopenharmony_ci	.halt_reg = 0x6068,
49962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
50062306a36Sopenharmony_ci	.clkr = {
50162306a36Sopenharmony_ci		.enable_reg = 0x6068,
50262306a36Sopenharmony_ci		.enable_mask = BIT(0),
50362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
50462306a36Sopenharmony_ci			.name = "disp_cc_sleep_clk",
50562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
50662306a36Sopenharmony_ci				&disp_cc_sleep_clk_src.clkr.hw,
50762306a36Sopenharmony_ci			},
50862306a36Sopenharmony_ci			.num_parents = 1,
50962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
51062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
51162306a36Sopenharmony_ci		},
51262306a36Sopenharmony_ci	},
51362306a36Sopenharmony_ci};
51462306a36Sopenharmony_ci
51562306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = {
51662306a36Sopenharmony_ci	.gdscr = 0x3000,
51762306a36Sopenharmony_ci	.pd = {
51862306a36Sopenharmony_ci		.name = "mdss_gdsc",
51962306a36Sopenharmony_ci	},
52062306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
52162306a36Sopenharmony_ci	.flags = HW_CTRL,
52262306a36Sopenharmony_ci};
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_cistatic struct gdsc *disp_cc_sm6115_gdscs[] = {
52562306a36Sopenharmony_ci	[MDSS_GDSC] = &mdss_gdsc,
52662306a36Sopenharmony_ci};
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_cistatic struct clk_regmap *disp_cc_sm6115_clocks[] = {
52962306a36Sopenharmony_ci	[DISP_CC_PLL0] = &disp_cc_pll0.clkr,
53062306a36Sopenharmony_ci	[DISP_CC_PLL0_OUT_MAIN] = &disp_cc_pll0_out_main.clkr,
53162306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
53262306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr,
53362306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
53462306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
53562306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr,
53662306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
53762306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
53862306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
53962306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
54062306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
54162306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
54262306a36Sopenharmony_ci	[DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr,
54362306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
54462306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
54562306a36Sopenharmony_ci	[DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr,
54662306a36Sopenharmony_ci	[DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr,
54762306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
54862306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
54962306a36Sopenharmony_ci	[DISP_CC_SLEEP_CLK] = &disp_cc_sleep_clk.clkr,
55062306a36Sopenharmony_ci	[DISP_CC_SLEEP_CLK_SRC] = &disp_cc_sleep_clk_src.clkr,
55162306a36Sopenharmony_ci};
55262306a36Sopenharmony_ci
55362306a36Sopenharmony_cistatic const struct regmap_config disp_cc_sm6115_regmap_config = {
55462306a36Sopenharmony_ci	.reg_bits = 32,
55562306a36Sopenharmony_ci	.reg_stride = 4,
55662306a36Sopenharmony_ci	.val_bits = 32,
55762306a36Sopenharmony_ci	.max_register = 0x10000,
55862306a36Sopenharmony_ci	.fast_io = true,
55962306a36Sopenharmony_ci};
56062306a36Sopenharmony_ci
56162306a36Sopenharmony_cistatic const struct qcom_cc_desc disp_cc_sm6115_desc = {
56262306a36Sopenharmony_ci	.config = &disp_cc_sm6115_regmap_config,
56362306a36Sopenharmony_ci	.clks = disp_cc_sm6115_clocks,
56462306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(disp_cc_sm6115_clocks),
56562306a36Sopenharmony_ci	.gdscs = disp_cc_sm6115_gdscs,
56662306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(disp_cc_sm6115_gdscs),
56762306a36Sopenharmony_ci};
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_cistatic const struct of_device_id disp_cc_sm6115_match_table[] = {
57062306a36Sopenharmony_ci	{ .compatible = "qcom,sm6115-dispcc" },
57162306a36Sopenharmony_ci	{ }
57262306a36Sopenharmony_ci};
57362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, disp_cc_sm6115_match_table);
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_cistatic int disp_cc_sm6115_probe(struct platform_device *pdev)
57662306a36Sopenharmony_ci{
57762306a36Sopenharmony_ci	struct regmap *regmap;
57862306a36Sopenharmony_ci	int ret;
57962306a36Sopenharmony_ci
58062306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &disp_cc_sm6115_desc);
58162306a36Sopenharmony_ci	if (IS_ERR(regmap))
58262306a36Sopenharmony_ci		return PTR_ERR(regmap);
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_ci	clk_alpha_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_ci	/* Keep DISP_CC_XO_CLK always-ON */
58762306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x604c, BIT(0), BIT(0));
58862306a36Sopenharmony_ci
58962306a36Sopenharmony_ci	ret = qcom_cc_really_probe(pdev, &disp_cc_sm6115_desc, regmap);
59062306a36Sopenharmony_ci	if (ret) {
59162306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to register DISP CC clocks\n");
59262306a36Sopenharmony_ci		return ret;
59362306a36Sopenharmony_ci	}
59462306a36Sopenharmony_ci
59562306a36Sopenharmony_ci	return ret;
59662306a36Sopenharmony_ci}
59762306a36Sopenharmony_ci
59862306a36Sopenharmony_cistatic struct platform_driver disp_cc_sm6115_driver = {
59962306a36Sopenharmony_ci	.probe = disp_cc_sm6115_probe,
60062306a36Sopenharmony_ci	.driver = {
60162306a36Sopenharmony_ci		.name = "dispcc-sm6115",
60262306a36Sopenharmony_ci		.of_match_table = disp_cc_sm6115_match_table,
60362306a36Sopenharmony_ci	},
60462306a36Sopenharmony_ci};
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_cimodule_platform_driver(disp_cc_sm6115_driver);
60762306a36Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm SM6115 Display Clock controller");
60862306a36Sopenharmony_ciMODULE_LICENSE("GPL");
609