162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/module.h>
862306a36Sopenharmony_ci#include <linux/platform_device.h>
962306a36Sopenharmony_ci#include <linux/regmap.h>
1062306a36Sopenharmony_ci#include <linux/reset-controller.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,dispcc-sdm845.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1562306a36Sopenharmony_ci#include "clk-branch.h"
1662306a36Sopenharmony_ci#include "clk-rcg.h"
1762306a36Sopenharmony_ci#include "clk-regmap-divider.h"
1862306a36Sopenharmony_ci#include "common.h"
1962306a36Sopenharmony_ci#include "gdsc.h"
2062306a36Sopenharmony_ci#include "reset.h"
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_cienum {
2362306a36Sopenharmony_ci	P_BI_TCXO,
2462306a36Sopenharmony_ci	P_DISP_CC_PLL0_OUT_MAIN,
2562306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_BYTECLK,
2662306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_DSICLK,
2762306a36Sopenharmony_ci	P_DSI1_PHY_PLL_OUT_BYTECLK,
2862306a36Sopenharmony_ci	P_DSI1_PHY_PLL_OUT_DSICLK,
2962306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
3062306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN_DIV,
3162306a36Sopenharmony_ci	P_DP_PHY_PLL_LINK_CLK,
3262306a36Sopenharmony_ci	P_DP_PHY_PLL_VCO_DIV_CLK,
3362306a36Sopenharmony_ci};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_cistatic struct clk_alpha_pll disp_cc_pll0 = {
3662306a36Sopenharmony_ci	.offset = 0x0,
3762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
3862306a36Sopenharmony_ci	.clkr = {
3962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
4062306a36Sopenharmony_ci			.name = "disp_cc_pll0",
4162306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
4262306a36Sopenharmony_ci				.fw_name = "bi_tcxo", .name = "bi_tcxo",
4362306a36Sopenharmony_ci			},
4462306a36Sopenharmony_ci			.num_parents = 1,
4562306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fabia_ops,
4662306a36Sopenharmony_ci		},
4762306a36Sopenharmony_ci	},
4862306a36Sopenharmony_ci};
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_0[] = {
5162306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
5262306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
5362306a36Sopenharmony_ci	{ P_DSI1_PHY_PLL_OUT_BYTECLK, 2 },
5462306a36Sopenharmony_ci};
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_0[] = {
5762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
5862306a36Sopenharmony_ci	{ .fw_name = "dsi0_phy_pll_out_byteclk", .name = "dsi0_phy_pll_out_byteclk" },
5962306a36Sopenharmony_ci	{ .fw_name = "dsi1_phy_pll_out_byteclk", .name = "dsi1_phy_pll_out_byteclk" },
6062306a36Sopenharmony_ci};
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_1[] = {
6362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
6462306a36Sopenharmony_ci	{ P_DP_PHY_PLL_LINK_CLK, 1 },
6562306a36Sopenharmony_ci	{ P_DP_PHY_PLL_VCO_DIV_CLK, 2 },
6662306a36Sopenharmony_ci};
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_1[] = {
6962306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
7062306a36Sopenharmony_ci	{ .fw_name = "dp_link_clk_divsel_ten", .name = "dp_link_clk_divsel_ten" },
7162306a36Sopenharmony_ci	{ .fw_name = "dp_vco_divided_clk_src_mux", .name = "dp_vco_divided_clk_src_mux" },
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_2[] = {
7562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
7662306a36Sopenharmony_ci};
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_2[] = {
7962306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
8062306a36Sopenharmony_ci};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_3[] = {
8362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
8462306a36Sopenharmony_ci	{ P_DISP_CC_PLL0_OUT_MAIN, 1 },
8562306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 4 },
8662306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN_DIV, 5 },
8762306a36Sopenharmony_ci};
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_3[] = {
9062306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
9162306a36Sopenharmony_ci	{ .hw = &disp_cc_pll0.clkr.hw },
9262306a36Sopenharmony_ci	{ .fw_name = "gcc_disp_gpll0_clk_src", .name = "gcc_disp_gpll0_clk_src" },
9362306a36Sopenharmony_ci	{ .fw_name = "gcc_disp_gpll0_div_clk_src", .name = "gcc_disp_gpll0_div_clk_src" },
9462306a36Sopenharmony_ci};
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_4[] = {
9762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
9862306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
9962306a36Sopenharmony_ci	{ P_DSI1_PHY_PLL_OUT_DSICLK, 2 },
10062306a36Sopenharmony_ci};
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_4[] = {
10362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo", .name = "bi_tcxo" },
10462306a36Sopenharmony_ci	{ .fw_name = "dsi0_phy_pll_out_dsiclk", .name = "dsi0_phy_pll_out_dsiclk" },
10562306a36Sopenharmony_ci	{ .fw_name = "dsi1_phy_pll_out_dsiclk", .name = "dsi1_phy_pll_out_dsiclk" },
10662306a36Sopenharmony_ci};
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci/* Return the HW recalc rate for idle use case */
10962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
11062306a36Sopenharmony_ci	.cmd_rcgr = 0x20d0,
11162306a36Sopenharmony_ci	.mnd_width = 0,
11262306a36Sopenharmony_ci	.hid_width = 5,
11362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
11462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
11562306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_clk_src",
11662306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
11762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
11862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
11962306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
12062306a36Sopenharmony_ci	},
12162306a36Sopenharmony_ci};
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci/* Return the HW recalc rate for idle use case */
12462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte1_clk_src = {
12562306a36Sopenharmony_ci	.cmd_rcgr = 0x20ec,
12662306a36Sopenharmony_ci	.mnd_width = 0,
12762306a36Sopenharmony_ci	.hid_width = 5,
12862306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
12962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13062306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte1_clk_src",
13162306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
13262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
13362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
13462306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
13562306a36Sopenharmony_ci	},
13662306a36Sopenharmony_ci};
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_dp_aux_clk_src[] = {
13962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
14062306a36Sopenharmony_ci	{ }
14162306a36Sopenharmony_ci};
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_aux_clk_src = {
14462306a36Sopenharmony_ci	.cmd_rcgr = 0x219c,
14562306a36Sopenharmony_ci	.mnd_width = 0,
14662306a36Sopenharmony_ci	.hid_width = 5,
14762306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
14862306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
14962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15062306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_aux_clk_src",
15162306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
15262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
15362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
15462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
15562306a36Sopenharmony_ci	},
15662306a36Sopenharmony_ci};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_crypto_clk_src = {
15962306a36Sopenharmony_ci	.cmd_rcgr = 0x2154,
16062306a36Sopenharmony_ci	.mnd_width = 0,
16162306a36Sopenharmony_ci	.hid_width = 5,
16262306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
16362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16462306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_crypto_clk_src",
16562306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
16662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
16762306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
16862306a36Sopenharmony_ci	},
16962306a36Sopenharmony_ci};
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_link_clk_src = {
17262306a36Sopenharmony_ci	.cmd_rcgr = 0x2138,
17362306a36Sopenharmony_ci	.mnd_width = 0,
17462306a36Sopenharmony_ci	.hid_width = 5,
17562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
17662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
17762306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_link_clk_src",
17862306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
17962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
18062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
18162306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
18262306a36Sopenharmony_ci	},
18362306a36Sopenharmony_ci};
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_pixel1_clk_src = {
18662306a36Sopenharmony_ci	.cmd_rcgr = 0x2184,
18762306a36Sopenharmony_ci	.mnd_width = 16,
18862306a36Sopenharmony_ci	.hid_width = 5,
18962306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
19062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
19162306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_pixel1_clk_src",
19262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
19362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
19462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
19562306a36Sopenharmony_ci		.ops = &clk_dp_ops,
19662306a36Sopenharmony_ci	},
19762306a36Sopenharmony_ci};
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_pixel_clk_src = {
20062306a36Sopenharmony_ci	.cmd_rcgr = 0x216c,
20162306a36Sopenharmony_ci	.mnd_width = 16,
20262306a36Sopenharmony_ci	.hid_width = 5,
20362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
20462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
20562306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_pixel_clk_src",
20662306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
20762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
20862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
20962306a36Sopenharmony_ci		.ops = &clk_dp_ops,
21062306a36Sopenharmony_ci	},
21162306a36Sopenharmony_ci};
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_esc0_clk_src[] = {
21462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
21562306a36Sopenharmony_ci	{ }
21662306a36Sopenharmony_ci};
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
21962306a36Sopenharmony_ci	.cmd_rcgr = 0x2108,
22062306a36Sopenharmony_ci	.mnd_width = 0,
22162306a36Sopenharmony_ci	.hid_width = 5,
22262306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
22362306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
22462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
22562306a36Sopenharmony_ci		.name = "disp_cc_mdss_esc0_clk_src",
22662306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
22762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
22862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
22962306a36Sopenharmony_ci	},
23062306a36Sopenharmony_ci};
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc1_clk_src = {
23362306a36Sopenharmony_ci	.cmd_rcgr = 0x2120,
23462306a36Sopenharmony_ci	.mnd_width = 0,
23562306a36Sopenharmony_ci	.hid_width = 5,
23662306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
23762306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
23862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
23962306a36Sopenharmony_ci		.name = "disp_cc_mdss_esc1_clk_src",
24062306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
24162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
24262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
24362306a36Sopenharmony_ci	},
24462306a36Sopenharmony_ci};
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
24762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
24862306a36Sopenharmony_ci	F(85714286, P_GPLL0_OUT_MAIN, 7, 0, 0),
24962306a36Sopenharmony_ci	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
25062306a36Sopenharmony_ci	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
25162306a36Sopenharmony_ci	F(171428571, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
25262306a36Sopenharmony_ci	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
25362306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
25462306a36Sopenharmony_ci	F(344000000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
25562306a36Sopenharmony_ci	F(430000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
25662306a36Sopenharmony_ci	{ }
25762306a36Sopenharmony_ci};
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
26062306a36Sopenharmony_ci	.cmd_rcgr = 0x2088,
26162306a36Sopenharmony_ci	.mnd_width = 0,
26262306a36Sopenharmony_ci	.hid_width = 5,
26362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
26462306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
26562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
26662306a36Sopenharmony_ci		.name = "disp_cc_mdss_mdp_clk_src",
26762306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
26862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
26962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
27062306a36Sopenharmony_ci	},
27162306a36Sopenharmony_ci};
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci/* Return the HW recalc rate for idle use case */
27462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
27562306a36Sopenharmony_ci	.cmd_rcgr = 0x2058,
27662306a36Sopenharmony_ci	.mnd_width = 8,
27762306a36Sopenharmony_ci	.hid_width = 5,
27862306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_4,
27962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
28062306a36Sopenharmony_ci		.name = "disp_cc_mdss_pclk0_clk_src",
28162306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_4,
28262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
28362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
28462306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
28562306a36Sopenharmony_ci	},
28662306a36Sopenharmony_ci};
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci/* Return the HW recalc rate for idle use case */
28962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk1_clk_src = {
29062306a36Sopenharmony_ci	.cmd_rcgr = 0x2070,
29162306a36Sopenharmony_ci	.mnd_width = 8,
29262306a36Sopenharmony_ci	.hid_width = 5,
29362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_4,
29462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
29562306a36Sopenharmony_ci		.name = "disp_cc_mdss_pclk1_clk_src",
29662306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_4,
29762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
29862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
29962306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
30062306a36Sopenharmony_ci	},
30162306a36Sopenharmony_ci};
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_rot_clk_src[] = {
30462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
30562306a36Sopenharmony_ci	F(171428571, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
30662306a36Sopenharmony_ci	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
30762306a36Sopenharmony_ci	F(344000000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
30862306a36Sopenharmony_ci	F(430000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
30962306a36Sopenharmony_ci	{ }
31062306a36Sopenharmony_ci};
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_rot_clk_src = {
31362306a36Sopenharmony_ci	.cmd_rcgr = 0x20a0,
31462306a36Sopenharmony_ci	.mnd_width = 0,
31562306a36Sopenharmony_ci	.hid_width = 5,
31662306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
31762306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_rot_clk_src,
31862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
31962306a36Sopenharmony_ci		.name = "disp_cc_mdss_rot_clk_src",
32062306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
32162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
32262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
32362306a36Sopenharmony_ci	},
32462306a36Sopenharmony_ci};
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
32762306a36Sopenharmony_ci	.cmd_rcgr = 0x20b8,
32862306a36Sopenharmony_ci	.mnd_width = 0,
32962306a36Sopenharmony_ci	.hid_width = 5,
33062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
33162306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
33262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
33362306a36Sopenharmony_ci		.name = "disp_cc_mdss_vsync_clk_src",
33462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
33562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
33662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
33762306a36Sopenharmony_ci	},
33862306a36Sopenharmony_ci};
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_ahb_clk = {
34162306a36Sopenharmony_ci	.halt_reg = 0x4004,
34262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
34362306a36Sopenharmony_ci	.clkr = {
34462306a36Sopenharmony_ci		.enable_reg = 0x4004,
34562306a36Sopenharmony_ci		.enable_mask = BIT(0),
34662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34762306a36Sopenharmony_ci			.name = "disp_cc_mdss_ahb_clk",
34862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
34962306a36Sopenharmony_ci		},
35062306a36Sopenharmony_ci	},
35162306a36Sopenharmony_ci};
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_axi_clk = {
35462306a36Sopenharmony_ci	.halt_reg = 0x4008,
35562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
35662306a36Sopenharmony_ci	.clkr = {
35762306a36Sopenharmony_ci		.enable_reg = 0x4008,
35862306a36Sopenharmony_ci		.enable_mask = BIT(0),
35962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36062306a36Sopenharmony_ci			.name = "disp_cc_mdss_axi_clk",
36162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
36262306a36Sopenharmony_ci		},
36362306a36Sopenharmony_ci	},
36462306a36Sopenharmony_ci};
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci/* Return the HW recalc rate for idle use case */
36762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_clk = {
36862306a36Sopenharmony_ci	.halt_reg = 0x2028,
36962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
37062306a36Sopenharmony_ci	.clkr = {
37162306a36Sopenharmony_ci		.enable_reg = 0x2028,
37262306a36Sopenharmony_ci		.enable_mask = BIT(0),
37362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
37462306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_clk",
37562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
37662306a36Sopenharmony_ci				&disp_cc_mdss_byte0_clk_src.clkr.hw,
37762306a36Sopenharmony_ci			},
37862306a36Sopenharmony_ci			.num_parents = 1,
37962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
38062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
38162306a36Sopenharmony_ci		},
38262306a36Sopenharmony_ci	},
38362306a36Sopenharmony_ci};
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_ci/* Return the HW recalc rate for idle use case */
38662306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
38762306a36Sopenharmony_ci	.reg = 0x20e8,
38862306a36Sopenharmony_ci	.shift = 0,
38962306a36Sopenharmony_ci	.width = 2,
39062306a36Sopenharmony_ci	.clkr = {
39162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
39262306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_div_clk_src",
39362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
39462306a36Sopenharmony_ci				&disp_cc_mdss_byte0_clk_src.clkr.hw,
39562306a36Sopenharmony_ci			},
39662306a36Sopenharmony_ci			.num_parents = 1,
39762306a36Sopenharmony_ci			.ops = &clk_regmap_div_ops,
39862306a36Sopenharmony_ci		},
39962306a36Sopenharmony_ci	},
40062306a36Sopenharmony_ci};
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci/* Return the HW recalc rate for idle use case */
40362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_intf_clk = {
40462306a36Sopenharmony_ci	.halt_reg = 0x202c,
40562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
40662306a36Sopenharmony_ci	.clkr = {
40762306a36Sopenharmony_ci		.enable_reg = 0x202c,
40862306a36Sopenharmony_ci		.enable_mask = BIT(0),
40962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
41062306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_intf_clk",
41162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
41262306a36Sopenharmony_ci				&disp_cc_mdss_byte0_div_clk_src.clkr.hw,
41362306a36Sopenharmony_ci			},
41462306a36Sopenharmony_ci			.num_parents = 1,
41562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
41662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
41762306a36Sopenharmony_ci		},
41862306a36Sopenharmony_ci	},
41962306a36Sopenharmony_ci};
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_ci/* Return the HW recalc rate for idle use case */
42262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte1_clk = {
42362306a36Sopenharmony_ci	.halt_reg = 0x2030,
42462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
42562306a36Sopenharmony_ci	.clkr = {
42662306a36Sopenharmony_ci		.enable_reg = 0x2030,
42762306a36Sopenharmony_ci		.enable_mask = BIT(0),
42862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
42962306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte1_clk",
43062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
43162306a36Sopenharmony_ci				&disp_cc_mdss_byte1_clk_src.clkr.hw,
43262306a36Sopenharmony_ci			},
43362306a36Sopenharmony_ci			.num_parents = 1,
43462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
43562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
43662306a36Sopenharmony_ci		},
43762306a36Sopenharmony_ci	},
43862306a36Sopenharmony_ci};
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_ci/* Return the HW recalc rate for idle use case */
44162306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_byte1_div_clk_src = {
44262306a36Sopenharmony_ci	.reg = 0x2104,
44362306a36Sopenharmony_ci	.shift = 0,
44462306a36Sopenharmony_ci	.width = 2,
44562306a36Sopenharmony_ci	.clkr = {
44662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
44762306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte1_div_clk_src",
44862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
44962306a36Sopenharmony_ci				&disp_cc_mdss_byte1_clk_src.clkr.hw,
45062306a36Sopenharmony_ci			},
45162306a36Sopenharmony_ci			.num_parents = 1,
45262306a36Sopenharmony_ci			.ops = &clk_regmap_div_ops,
45362306a36Sopenharmony_ci		},
45462306a36Sopenharmony_ci	},
45562306a36Sopenharmony_ci};
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_ci/* Return the HW recalc rate for idle use case */
45862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte1_intf_clk = {
45962306a36Sopenharmony_ci	.halt_reg = 0x2034,
46062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
46162306a36Sopenharmony_ci	.clkr = {
46262306a36Sopenharmony_ci		.enable_reg = 0x2034,
46362306a36Sopenharmony_ci		.enable_mask = BIT(0),
46462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
46562306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte1_intf_clk",
46662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
46762306a36Sopenharmony_ci				&disp_cc_mdss_byte1_div_clk_src.clkr.hw,
46862306a36Sopenharmony_ci			},
46962306a36Sopenharmony_ci			.num_parents = 1,
47062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
47162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
47262306a36Sopenharmony_ci		},
47362306a36Sopenharmony_ci	},
47462306a36Sopenharmony_ci};
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_aux_clk = {
47762306a36Sopenharmony_ci	.halt_reg = 0x2054,
47862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
47962306a36Sopenharmony_ci	.clkr = {
48062306a36Sopenharmony_ci		.enable_reg = 0x2054,
48162306a36Sopenharmony_ci		.enable_mask = BIT(0),
48262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
48362306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_aux_clk",
48462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
48562306a36Sopenharmony_ci				&disp_cc_mdss_dp_aux_clk_src.clkr.hw,
48662306a36Sopenharmony_ci			},
48762306a36Sopenharmony_ci			.num_parents = 1,
48862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
48962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
49062306a36Sopenharmony_ci		},
49162306a36Sopenharmony_ci	},
49262306a36Sopenharmony_ci};
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_crypto_clk = {
49562306a36Sopenharmony_ci	.halt_reg = 0x2048,
49662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
49762306a36Sopenharmony_ci	.clkr = {
49862306a36Sopenharmony_ci		.enable_reg = 0x2048,
49962306a36Sopenharmony_ci		.enable_mask = BIT(0),
50062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
50162306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_crypto_clk",
50262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
50362306a36Sopenharmony_ci				&disp_cc_mdss_dp_crypto_clk_src.clkr.hw,
50462306a36Sopenharmony_ci			},
50562306a36Sopenharmony_ci			.num_parents = 1,
50662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
50762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
50862306a36Sopenharmony_ci		},
50962306a36Sopenharmony_ci	},
51062306a36Sopenharmony_ci};
51162306a36Sopenharmony_ci
51262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_link_clk = {
51362306a36Sopenharmony_ci	.halt_reg = 0x2040,
51462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
51562306a36Sopenharmony_ci	.clkr = {
51662306a36Sopenharmony_ci		.enable_reg = 0x2040,
51762306a36Sopenharmony_ci		.enable_mask = BIT(0),
51862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
51962306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_link_clk",
52062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
52162306a36Sopenharmony_ci				&disp_cc_mdss_dp_link_clk_src.clkr.hw,
52262306a36Sopenharmony_ci			},
52362306a36Sopenharmony_ci			.num_parents = 1,
52462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
52562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
52662306a36Sopenharmony_ci		},
52762306a36Sopenharmony_ci	},
52862306a36Sopenharmony_ci};
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_ci/* reset state of disp_cc_mdss_dp_link_div_clk_src divider is 0x3 (div 4) */
53162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_link_intf_clk = {
53262306a36Sopenharmony_ci	.halt_reg = 0x2044,
53362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
53462306a36Sopenharmony_ci	.clkr = {
53562306a36Sopenharmony_ci		.enable_reg = 0x2044,
53662306a36Sopenharmony_ci		.enable_mask = BIT(0),
53762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
53862306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_link_intf_clk",
53962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
54062306a36Sopenharmony_ci				&disp_cc_mdss_dp_link_clk_src.clkr.hw,
54162306a36Sopenharmony_ci			},
54262306a36Sopenharmony_ci			.num_parents = 1,
54362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
54462306a36Sopenharmony_ci		},
54562306a36Sopenharmony_ci	},
54662306a36Sopenharmony_ci};
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_pixel1_clk = {
54962306a36Sopenharmony_ci	.halt_reg = 0x2050,
55062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
55162306a36Sopenharmony_ci	.clkr = {
55262306a36Sopenharmony_ci		.enable_reg = 0x2050,
55362306a36Sopenharmony_ci		.enable_mask = BIT(0),
55462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
55562306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_pixel1_clk",
55662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
55762306a36Sopenharmony_ci				&disp_cc_mdss_dp_pixel1_clk_src.clkr.hw,
55862306a36Sopenharmony_ci			},
55962306a36Sopenharmony_ci			.num_parents = 1,
56062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
56162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
56262306a36Sopenharmony_ci		},
56362306a36Sopenharmony_ci	},
56462306a36Sopenharmony_ci};
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_pixel_clk = {
56762306a36Sopenharmony_ci	.halt_reg = 0x204c,
56862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
56962306a36Sopenharmony_ci	.clkr = {
57062306a36Sopenharmony_ci		.enable_reg = 0x204c,
57162306a36Sopenharmony_ci		.enable_mask = BIT(0),
57262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
57362306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_pixel_clk",
57462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
57562306a36Sopenharmony_ci				&disp_cc_mdss_dp_pixel_clk_src.clkr.hw,
57662306a36Sopenharmony_ci			},
57762306a36Sopenharmony_ci			.num_parents = 1,
57862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
57962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
58062306a36Sopenharmony_ci		},
58162306a36Sopenharmony_ci	},
58262306a36Sopenharmony_ci};
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc0_clk = {
58562306a36Sopenharmony_ci	.halt_reg = 0x2038,
58662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
58762306a36Sopenharmony_ci	.clkr = {
58862306a36Sopenharmony_ci		.enable_reg = 0x2038,
58962306a36Sopenharmony_ci		.enable_mask = BIT(0),
59062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
59162306a36Sopenharmony_ci			.name = "disp_cc_mdss_esc0_clk",
59262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
59362306a36Sopenharmony_ci				&disp_cc_mdss_esc0_clk_src.clkr.hw,
59462306a36Sopenharmony_ci			},
59562306a36Sopenharmony_ci			.num_parents = 1,
59662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
59762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
59862306a36Sopenharmony_ci		},
59962306a36Sopenharmony_ci	},
60062306a36Sopenharmony_ci};
60162306a36Sopenharmony_ci
60262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc1_clk = {
60362306a36Sopenharmony_ci	.halt_reg = 0x203c,
60462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
60562306a36Sopenharmony_ci	.clkr = {
60662306a36Sopenharmony_ci		.enable_reg = 0x203c,
60762306a36Sopenharmony_ci		.enable_mask = BIT(0),
60862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
60962306a36Sopenharmony_ci			.name = "disp_cc_mdss_esc1_clk",
61062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
61162306a36Sopenharmony_ci				&disp_cc_mdss_esc1_clk_src.clkr.hw,
61262306a36Sopenharmony_ci			},
61362306a36Sopenharmony_ci			.num_parents = 1,
61462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
61562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
61662306a36Sopenharmony_ci		},
61762306a36Sopenharmony_ci	},
61862306a36Sopenharmony_ci};
61962306a36Sopenharmony_ci
62062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_clk = {
62162306a36Sopenharmony_ci	.halt_reg = 0x200c,
62262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
62362306a36Sopenharmony_ci	.clkr = {
62462306a36Sopenharmony_ci		.enable_reg = 0x200c,
62562306a36Sopenharmony_ci		.enable_mask = BIT(0),
62662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
62762306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_clk",
62862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
62962306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
63062306a36Sopenharmony_ci			},
63162306a36Sopenharmony_ci			.num_parents = 1,
63262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
63362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
63462306a36Sopenharmony_ci		},
63562306a36Sopenharmony_ci	},
63662306a36Sopenharmony_ci};
63762306a36Sopenharmony_ci
63862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_lut_clk = {
63962306a36Sopenharmony_ci	.halt_reg = 0x201c,
64062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
64162306a36Sopenharmony_ci	.clkr = {
64262306a36Sopenharmony_ci		.enable_reg = 0x201c,
64362306a36Sopenharmony_ci		.enable_mask = BIT(0),
64462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
64562306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_lut_clk",
64662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
64762306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
64862306a36Sopenharmony_ci			},
64962306a36Sopenharmony_ci			.num_parents = 1,
65062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
65162306a36Sopenharmony_ci		},
65262306a36Sopenharmony_ci	},
65362306a36Sopenharmony_ci};
65462306a36Sopenharmony_ci
65562306a36Sopenharmony_ci/* Return the HW recalc rate for idle use case */
65662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk0_clk = {
65762306a36Sopenharmony_ci	.halt_reg = 0x2004,
65862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
65962306a36Sopenharmony_ci	.clkr = {
66062306a36Sopenharmony_ci		.enable_reg = 0x2004,
66162306a36Sopenharmony_ci		.enable_mask = BIT(0),
66262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
66362306a36Sopenharmony_ci			.name = "disp_cc_mdss_pclk0_clk",
66462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
66562306a36Sopenharmony_ci				&disp_cc_mdss_pclk0_clk_src.clkr.hw,
66662306a36Sopenharmony_ci			},
66762306a36Sopenharmony_ci			.num_parents = 1,
66862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
66962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
67062306a36Sopenharmony_ci		},
67162306a36Sopenharmony_ci	},
67262306a36Sopenharmony_ci};
67362306a36Sopenharmony_ci
67462306a36Sopenharmony_ci/* Return the HW recalc rate for idle use case */
67562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk1_clk = {
67662306a36Sopenharmony_ci	.halt_reg = 0x2008,
67762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
67862306a36Sopenharmony_ci	.clkr = {
67962306a36Sopenharmony_ci		.enable_reg = 0x2008,
68062306a36Sopenharmony_ci		.enable_mask = BIT(0),
68162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
68262306a36Sopenharmony_ci			.name = "disp_cc_mdss_pclk1_clk",
68362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
68462306a36Sopenharmony_ci				&disp_cc_mdss_pclk1_clk_src.clkr.hw,
68562306a36Sopenharmony_ci			},
68662306a36Sopenharmony_ci			.num_parents = 1,
68762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
68862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
68962306a36Sopenharmony_ci		},
69062306a36Sopenharmony_ci	},
69162306a36Sopenharmony_ci};
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rot_clk = {
69462306a36Sopenharmony_ci	.halt_reg = 0x2014,
69562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
69662306a36Sopenharmony_ci	.clkr = {
69762306a36Sopenharmony_ci		.enable_reg = 0x2014,
69862306a36Sopenharmony_ci		.enable_mask = BIT(0),
69962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
70062306a36Sopenharmony_ci			.name = "disp_cc_mdss_rot_clk",
70162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
70262306a36Sopenharmony_ci				&disp_cc_mdss_rot_clk_src.clkr.hw,
70362306a36Sopenharmony_ci			},
70462306a36Sopenharmony_ci			.num_parents = 1,
70562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
70662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
70762306a36Sopenharmony_ci		},
70862306a36Sopenharmony_ci	},
70962306a36Sopenharmony_ci};
71062306a36Sopenharmony_ci
71162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_ahb_clk = {
71262306a36Sopenharmony_ci	.halt_reg = 0x5004,
71362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
71462306a36Sopenharmony_ci	.clkr = {
71562306a36Sopenharmony_ci		.enable_reg = 0x5004,
71662306a36Sopenharmony_ci		.enable_mask = BIT(0),
71762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
71862306a36Sopenharmony_ci			.name = "disp_cc_mdss_rscc_ahb_clk",
71962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
72062306a36Sopenharmony_ci		},
72162306a36Sopenharmony_ci	},
72262306a36Sopenharmony_ci};
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_vsync_clk = {
72562306a36Sopenharmony_ci	.halt_reg = 0x5008,
72662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
72762306a36Sopenharmony_ci	.clkr = {
72862306a36Sopenharmony_ci		.enable_reg = 0x5008,
72962306a36Sopenharmony_ci		.enable_mask = BIT(0),
73062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
73162306a36Sopenharmony_ci			.name = "disp_cc_mdss_rscc_vsync_clk",
73262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
73362306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
73462306a36Sopenharmony_ci			},
73562306a36Sopenharmony_ci			.num_parents = 1,
73662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
73762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
73862306a36Sopenharmony_ci		},
73962306a36Sopenharmony_ci	},
74062306a36Sopenharmony_ci};
74162306a36Sopenharmony_ci
74262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_vsync_clk = {
74362306a36Sopenharmony_ci	.halt_reg = 0x2024,
74462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
74562306a36Sopenharmony_ci	.clkr = {
74662306a36Sopenharmony_ci		.enable_reg = 0x2024,
74762306a36Sopenharmony_ci		.enable_mask = BIT(0),
74862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
74962306a36Sopenharmony_ci			.name = "disp_cc_mdss_vsync_clk",
75062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
75162306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
75262306a36Sopenharmony_ci			},
75362306a36Sopenharmony_ci			.num_parents = 1,
75462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
75562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
75662306a36Sopenharmony_ci		},
75762306a36Sopenharmony_ci	},
75862306a36Sopenharmony_ci};
75962306a36Sopenharmony_ci
76062306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = {
76162306a36Sopenharmony_ci	.gdscr = 0x3000,
76262306a36Sopenharmony_ci	.en_few_wait_val = 0x6,
76362306a36Sopenharmony_ci	.en_rest_wait_val = 0x5,
76462306a36Sopenharmony_ci	.pd = {
76562306a36Sopenharmony_ci		.name = "mdss_gdsc",
76662306a36Sopenharmony_ci	},
76762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
76862306a36Sopenharmony_ci	.flags = HW_CTRL | POLL_CFG_GDSCR,
76962306a36Sopenharmony_ci};
77062306a36Sopenharmony_ci
77162306a36Sopenharmony_cistatic struct clk_regmap *disp_cc_sdm845_clocks[] = {
77262306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
77362306a36Sopenharmony_ci	[DISP_CC_MDSS_AXI_CLK] = &disp_cc_mdss_axi_clk.clkr,
77462306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
77562306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
77662306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
77762306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] =
77862306a36Sopenharmony_ci					&disp_cc_mdss_byte0_div_clk_src.clkr,
77962306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE1_CLK] = &disp_cc_mdss_byte1_clk.clkr,
78062306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE1_CLK_SRC] = &disp_cc_mdss_byte1_clk_src.clkr,
78162306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE1_INTF_CLK] = &disp_cc_mdss_byte1_intf_clk.clkr,
78262306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE1_DIV_CLK_SRC] =
78362306a36Sopenharmony_ci					&disp_cc_mdss_byte1_div_clk_src.clkr,
78462306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_AUX_CLK] = &disp_cc_mdss_dp_aux_clk.clkr,
78562306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_AUX_CLK_SRC] = &disp_cc_mdss_dp_aux_clk_src.clkr,
78662306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_CRYPTO_CLK] = &disp_cc_mdss_dp_crypto_clk.clkr,
78762306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_CRYPTO_CLK_SRC] =
78862306a36Sopenharmony_ci					&disp_cc_mdss_dp_crypto_clk_src.clkr,
78962306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_CLK] = &disp_cc_mdss_dp_link_clk.clkr,
79062306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_CLK_SRC] = &disp_cc_mdss_dp_link_clk_src.clkr,
79162306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_INTF_CLK] = &disp_cc_mdss_dp_link_intf_clk.clkr,
79262306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL1_CLK] = &disp_cc_mdss_dp_pixel1_clk.clkr,
79362306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL1_CLK_SRC] =
79462306a36Sopenharmony_ci					&disp_cc_mdss_dp_pixel1_clk_src.clkr,
79562306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL_CLK] = &disp_cc_mdss_dp_pixel_clk.clkr,
79662306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL_CLK_SRC] = &disp_cc_mdss_dp_pixel_clk_src.clkr,
79762306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
79862306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
79962306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC1_CLK] = &disp_cc_mdss_esc1_clk.clkr,
80062306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC1_CLK_SRC] = &disp_cc_mdss_esc1_clk_src.clkr,
80162306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
80262306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
80362306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
80462306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
80562306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
80662306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK1_CLK] = &disp_cc_mdss_pclk1_clk.clkr,
80762306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK1_CLK_SRC] = &disp_cc_mdss_pclk1_clk_src.clkr,
80862306a36Sopenharmony_ci	[DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr,
80962306a36Sopenharmony_ci	[DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr,
81062306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_AHB_CLK] = &disp_cc_mdss_rscc_ahb_clk.clkr,
81162306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_VSYNC_CLK] = &disp_cc_mdss_rscc_vsync_clk.clkr,
81262306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
81362306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
81462306a36Sopenharmony_ci	[DISP_CC_PLL0] = &disp_cc_pll0.clkr,
81562306a36Sopenharmony_ci};
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_cistatic const struct qcom_reset_map disp_cc_sdm845_resets[] = {
81862306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_BCR] = { 0x5000 },
81962306a36Sopenharmony_ci};
82062306a36Sopenharmony_ci
82162306a36Sopenharmony_cistatic struct gdsc *disp_cc_sdm845_gdscs[] = {
82262306a36Sopenharmony_ci	[MDSS_GDSC] = &mdss_gdsc,
82362306a36Sopenharmony_ci};
82462306a36Sopenharmony_ci
82562306a36Sopenharmony_cistatic const struct regmap_config disp_cc_sdm845_regmap_config = {
82662306a36Sopenharmony_ci	.reg_bits	= 32,
82762306a36Sopenharmony_ci	.reg_stride	= 4,
82862306a36Sopenharmony_ci	.val_bits	= 32,
82962306a36Sopenharmony_ci	.max_register	= 0x10000,
83062306a36Sopenharmony_ci	.fast_io	= true,
83162306a36Sopenharmony_ci};
83262306a36Sopenharmony_ci
83362306a36Sopenharmony_cistatic const struct qcom_cc_desc disp_cc_sdm845_desc = {
83462306a36Sopenharmony_ci	.config = &disp_cc_sdm845_regmap_config,
83562306a36Sopenharmony_ci	.clks = disp_cc_sdm845_clocks,
83662306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(disp_cc_sdm845_clocks),
83762306a36Sopenharmony_ci	.resets = disp_cc_sdm845_resets,
83862306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(disp_cc_sdm845_resets),
83962306a36Sopenharmony_ci	.gdscs = disp_cc_sdm845_gdscs,
84062306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(disp_cc_sdm845_gdscs),
84162306a36Sopenharmony_ci};
84262306a36Sopenharmony_ci
84362306a36Sopenharmony_cistatic const struct of_device_id disp_cc_sdm845_match_table[] = {
84462306a36Sopenharmony_ci	{ .compatible = "qcom,sdm845-dispcc" },
84562306a36Sopenharmony_ci	{ }
84662306a36Sopenharmony_ci};
84762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, disp_cc_sdm845_match_table);
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_cistatic int disp_cc_sdm845_probe(struct platform_device *pdev)
85062306a36Sopenharmony_ci{
85162306a36Sopenharmony_ci	struct regmap *regmap;
85262306a36Sopenharmony_ci	struct alpha_pll_config disp_cc_pll0_config = {};
85362306a36Sopenharmony_ci
85462306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &disp_cc_sdm845_desc);
85562306a36Sopenharmony_ci	if (IS_ERR(regmap))
85662306a36Sopenharmony_ci		return PTR_ERR(regmap);
85762306a36Sopenharmony_ci
85862306a36Sopenharmony_ci	disp_cc_pll0_config.l = 0x2c;
85962306a36Sopenharmony_ci	disp_cc_pll0_config.alpha = 0xcaaa;
86062306a36Sopenharmony_ci
86162306a36Sopenharmony_ci	clk_fabia_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
86262306a36Sopenharmony_ci
86362306a36Sopenharmony_ci	/* Enable hardware clock gating for DSI and MDP clocks */
86462306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x8000, 0x7f0, 0x7f0);
86562306a36Sopenharmony_ci
86662306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &disp_cc_sdm845_desc, regmap);
86762306a36Sopenharmony_ci}
86862306a36Sopenharmony_ci
86962306a36Sopenharmony_cistatic struct platform_driver disp_cc_sdm845_driver = {
87062306a36Sopenharmony_ci	.probe		= disp_cc_sdm845_probe,
87162306a36Sopenharmony_ci	.driver		= {
87262306a36Sopenharmony_ci		.name	= "disp_cc-sdm845",
87362306a36Sopenharmony_ci		.of_match_table = disp_cc_sdm845_match_table,
87462306a36Sopenharmony_ci	},
87562306a36Sopenharmony_ci};
87662306a36Sopenharmony_ci
87762306a36Sopenharmony_cistatic int __init disp_cc_sdm845_init(void)
87862306a36Sopenharmony_ci{
87962306a36Sopenharmony_ci	return platform_driver_register(&disp_cc_sdm845_driver);
88062306a36Sopenharmony_ci}
88162306a36Sopenharmony_cisubsys_initcall(disp_cc_sdm845_init);
88262306a36Sopenharmony_ci
88362306a36Sopenharmony_cistatic void __exit disp_cc_sdm845_exit(void)
88462306a36Sopenharmony_ci{
88562306a36Sopenharmony_ci	platform_driver_unregister(&disp_cc_sdm845_driver);
88662306a36Sopenharmony_ci}
88762306a36Sopenharmony_cimodule_exit(disp_cc_sdm845_exit);
88862306a36Sopenharmony_ci
88962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
89062306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI DISPCC SDM845 Driver");
891