162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2021-2022, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/module.h>
862306a36Sopenharmony_ci#include <linux/platform_device.h>
962306a36Sopenharmony_ci#include <linux/regmap.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,dispcc-sc7280.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1462306a36Sopenharmony_ci#include "clk-branch.h"
1562306a36Sopenharmony_ci#include "clk-rcg.h"
1662306a36Sopenharmony_ci#include "clk-regmap-divider.h"
1762306a36Sopenharmony_ci#include "common.h"
1862306a36Sopenharmony_ci#include "gdsc.h"
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_cienum {
2162306a36Sopenharmony_ci	P_BI_TCXO,
2262306a36Sopenharmony_ci	P_DISP_CC_PLL0_OUT_EVEN,
2362306a36Sopenharmony_ci	P_DISP_CC_PLL0_OUT_MAIN,
2462306a36Sopenharmony_ci	P_DP_PHY_PLL_LINK_CLK,
2562306a36Sopenharmony_ci	P_DP_PHY_PLL_VCO_DIV_CLK,
2662306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_BYTECLK,
2762306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_DSICLK,
2862306a36Sopenharmony_ci	P_EDP_PHY_PLL_LINK_CLK,
2962306a36Sopenharmony_ci	P_EDP_PHY_PLL_VCO_DIV_CLK,
3062306a36Sopenharmony_ci	P_GCC_DISP_GPLL0_CLK,
3162306a36Sopenharmony_ci};
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_cistatic const struct pll_vco lucid_vco[] = {
3462306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
3562306a36Sopenharmony_ci};
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci/* 1520MHz Configuration*/
3862306a36Sopenharmony_cistatic const struct alpha_pll_config disp_cc_pll0_config = {
3962306a36Sopenharmony_ci	.l = 0x4F,
4062306a36Sopenharmony_ci	.alpha = 0x2AAA,
4162306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
4262306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
4362306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329A299C,
4462306a36Sopenharmony_ci	.user_ctl_val = 0x00000001,
4562306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
4662306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
4762306a36Sopenharmony_ci};
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_cistatic struct clk_alpha_pll disp_cc_pll0 = {
5062306a36Sopenharmony_ci	.offset = 0x0,
5162306a36Sopenharmony_ci	.vco_table = lucid_vco,
5262306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
5362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
5462306a36Sopenharmony_ci	.clkr = {
5562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
5662306a36Sopenharmony_ci			.name = "disp_cc_pll0",
5762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
5862306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
5962306a36Sopenharmony_ci			},
6062306a36Sopenharmony_ci			.num_parents = 1,
6162306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
6262306a36Sopenharmony_ci		},
6362306a36Sopenharmony_ci	},
6462306a36Sopenharmony_ci};
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_0[] = {
6762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_0[] = {
7162306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_1[] = {
7562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
7662306a36Sopenharmony_ci	{ P_DP_PHY_PLL_LINK_CLK, 1 },
7762306a36Sopenharmony_ci	{ P_DP_PHY_PLL_VCO_DIV_CLK, 2 },
7862306a36Sopenharmony_ci};
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_1[] = {
8162306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
8262306a36Sopenharmony_ci	{ .fw_name = "dp_phy_pll_link_clk" },
8362306a36Sopenharmony_ci	{ .fw_name = "dp_phy_pll_vco_div_clk" },
8462306a36Sopenharmony_ci};
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_2[] = {
8762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
8862306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
8962306a36Sopenharmony_ci};
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_2[] = {
9262306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
9362306a36Sopenharmony_ci	{ .fw_name = "dsi0_phy_pll_out_byteclk" },
9462306a36Sopenharmony_ci};
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_3[] = {
9762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
9862306a36Sopenharmony_ci	{ P_EDP_PHY_PLL_LINK_CLK, 1 },
9962306a36Sopenharmony_ci	{ P_EDP_PHY_PLL_VCO_DIV_CLK, 2 },
10062306a36Sopenharmony_ci};
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_3[] = {
10362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
10462306a36Sopenharmony_ci	{ .fw_name = "edp_phy_pll_link_clk" },
10562306a36Sopenharmony_ci	{ .fw_name = "edp_phy_pll_vco_div_clk" },
10662306a36Sopenharmony_ci};
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_4[] = {
10962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
11062306a36Sopenharmony_ci	{ P_DISP_CC_PLL0_OUT_MAIN, 1 },
11162306a36Sopenharmony_ci	{ P_GCC_DISP_GPLL0_CLK, 4 },
11262306a36Sopenharmony_ci	{ P_DISP_CC_PLL0_OUT_EVEN, 5 },
11362306a36Sopenharmony_ci};
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_4[] = {
11662306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
11762306a36Sopenharmony_ci	{ .hw = &disp_cc_pll0.clkr.hw },
11862306a36Sopenharmony_ci	{ .fw_name = "gcc_disp_gpll0_clk" },
11962306a36Sopenharmony_ci	{ .hw = &disp_cc_pll0.clkr.hw },
12062306a36Sopenharmony_ci};
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_5[] = {
12362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
12462306a36Sopenharmony_ci	{ P_GCC_DISP_GPLL0_CLK, 4 },
12562306a36Sopenharmony_ci};
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_5[] = {
12862306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
12962306a36Sopenharmony_ci	{ .fw_name = "gcc_disp_gpll0_clk" },
13062306a36Sopenharmony_ci};
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_6[] = {
13362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
13462306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
13562306a36Sopenharmony_ci};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_6[] = {
13862306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
13962306a36Sopenharmony_ci	{ .fw_name = "dsi0_phy_pll_out_dsiclk" },
14062306a36Sopenharmony_ci};
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = {
14362306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
14462306a36Sopenharmony_ci	F(37500000, P_GCC_DISP_GPLL0_CLK, 16, 0, 0),
14562306a36Sopenharmony_ci	F(75000000, P_GCC_DISP_GPLL0_CLK, 8, 0, 0),
14662306a36Sopenharmony_ci	{ }
14762306a36Sopenharmony_ci};
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_ahb_clk_src = {
15062306a36Sopenharmony_ci	.cmd_rcgr = 0x1170,
15162306a36Sopenharmony_ci	.mnd_width = 0,
15262306a36Sopenharmony_ci	.hid_width = 5,
15362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_5,
15462306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src,
15562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15662306a36Sopenharmony_ci		.name = "disp_cc_mdss_ahb_clk_src",
15762306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_5,
15862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
15962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
16062306a36Sopenharmony_ci	},
16162306a36Sopenharmony_ci};
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
16462306a36Sopenharmony_ci	.cmd_rcgr = 0x10d8,
16562306a36Sopenharmony_ci	.mnd_width = 0,
16662306a36Sopenharmony_ci	.hid_width = 5,
16762306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
16862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16962306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_clk_src",
17062306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
17162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
17262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
17362306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
17462306a36Sopenharmony_ci	},
17562306a36Sopenharmony_ci};
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_dp_aux_clk_src[] = {
17862306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
17962306a36Sopenharmony_ci	{ }
18062306a36Sopenharmony_ci};
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_aux_clk_src = {
18362306a36Sopenharmony_ci	.cmd_rcgr = 0x1158,
18462306a36Sopenharmony_ci	.mnd_width = 0,
18562306a36Sopenharmony_ci	.hid_width = 5,
18662306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
18762306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
18862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
18962306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_aux_clk_src",
19062306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
19162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
19262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
19362306a36Sopenharmony_ci	},
19462306a36Sopenharmony_ci};
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_crypto_clk_src = {
19762306a36Sopenharmony_ci	.cmd_rcgr = 0x1128,
19862306a36Sopenharmony_ci	.mnd_width = 0,
19962306a36Sopenharmony_ci	.hid_width = 5,
20062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
20162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
20262306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_crypto_clk_src",
20362306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
20462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
20562306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
20662306a36Sopenharmony_ci	},
20762306a36Sopenharmony_ci};
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_link_clk_src = {
21062306a36Sopenharmony_ci	.cmd_rcgr = 0x110c,
21162306a36Sopenharmony_ci	.mnd_width = 0,
21262306a36Sopenharmony_ci	.hid_width = 5,
21362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
21462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
21562306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_link_clk_src",
21662306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
21762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
21862306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
21962306a36Sopenharmony_ci	},
22062306a36Sopenharmony_ci};
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_pixel_clk_src = {
22362306a36Sopenharmony_ci	.cmd_rcgr = 0x1140,
22462306a36Sopenharmony_ci	.mnd_width = 16,
22562306a36Sopenharmony_ci	.hid_width = 5,
22662306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
22762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
22862306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_pixel_clk_src",
22962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
23062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
23162306a36Sopenharmony_ci		.ops = &clk_dp_ops,
23262306a36Sopenharmony_ci	},
23362306a36Sopenharmony_ci};
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_edp_aux_clk_src = {
23662306a36Sopenharmony_ci	.cmd_rcgr = 0x11d0,
23762306a36Sopenharmony_ci	.mnd_width = 0,
23862306a36Sopenharmony_ci	.hid_width = 5,
23962306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
24062306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
24162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
24262306a36Sopenharmony_ci		.name = "disp_cc_mdss_edp_aux_clk_src",
24362306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
24462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
24562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
24662306a36Sopenharmony_ci	},
24762306a36Sopenharmony_ci};
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_edp_link_clk_src = {
25062306a36Sopenharmony_ci	.cmd_rcgr = 0x11a0,
25162306a36Sopenharmony_ci	.mnd_width = 0,
25262306a36Sopenharmony_ci	.hid_width = 5,
25362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
25462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
25562306a36Sopenharmony_ci		.name = "disp_cc_mdss_edp_link_clk_src",
25662306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
25762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
25862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
25962306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
26062306a36Sopenharmony_ci	},
26162306a36Sopenharmony_ci};
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_edp_pixel_clk_src = {
26462306a36Sopenharmony_ci	.cmd_rcgr = 0x1188,
26562306a36Sopenharmony_ci	.mnd_width = 16,
26662306a36Sopenharmony_ci	.hid_width = 5,
26762306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
26862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
26962306a36Sopenharmony_ci		.name = "disp_cc_mdss_edp_pixel_clk_src",
27062306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
27162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
27262306a36Sopenharmony_ci		.ops = &clk_dp_ops,
27362306a36Sopenharmony_ci	},
27462306a36Sopenharmony_ci};
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
27762306a36Sopenharmony_ci	.cmd_rcgr = 0x10f4,
27862306a36Sopenharmony_ci	.mnd_width = 0,
27962306a36Sopenharmony_ci	.hid_width = 5,
28062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
28162306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
28262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
28362306a36Sopenharmony_ci		.name = "disp_cc_mdss_esc0_clk_src",
28462306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
28562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
28662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
28762306a36Sopenharmony_ci	},
28862306a36Sopenharmony_ci};
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
29162306a36Sopenharmony_ci	F(200000000, P_GCC_DISP_GPLL0_CLK, 3, 0, 0),
29262306a36Sopenharmony_ci	F(300000000, P_GCC_DISP_GPLL0_CLK, 2, 0, 0),
29362306a36Sopenharmony_ci	F(380000000, P_DISP_CC_PLL0_OUT_MAIN, 4, 0, 0),
29462306a36Sopenharmony_ci	F(506666667, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
29562306a36Sopenharmony_ci	F(608000000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
29662306a36Sopenharmony_ci	{ }
29762306a36Sopenharmony_ci};
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
30062306a36Sopenharmony_ci	.cmd_rcgr = 0x1090,
30162306a36Sopenharmony_ci	.mnd_width = 0,
30262306a36Sopenharmony_ci	.hid_width = 5,
30362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_4,
30462306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
30562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
30662306a36Sopenharmony_ci		.name = "disp_cc_mdss_mdp_clk_src",
30762306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_4,
30862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
30962306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
31062306a36Sopenharmony_ci	},
31162306a36Sopenharmony_ci};
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
31462306a36Sopenharmony_ci	.cmd_rcgr = 0x1078,
31562306a36Sopenharmony_ci	.mnd_width = 8,
31662306a36Sopenharmony_ci	.hid_width = 5,
31762306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_6,
31862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
31962306a36Sopenharmony_ci		.name = "disp_cc_mdss_pclk0_clk_src",
32062306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_6,
32162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_6),
32262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
32362306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
32462306a36Sopenharmony_ci	},
32562306a36Sopenharmony_ci};
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_rot_clk_src = {
32862306a36Sopenharmony_ci	.cmd_rcgr = 0x10a8,
32962306a36Sopenharmony_ci	.mnd_width = 0,
33062306a36Sopenharmony_ci	.hid_width = 5,
33162306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_4,
33262306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
33362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
33462306a36Sopenharmony_ci		.name = "disp_cc_mdss_rot_clk_src",
33562306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_4,
33662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
33762306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
33862306a36Sopenharmony_ci	},
33962306a36Sopenharmony_ci};
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
34262306a36Sopenharmony_ci	.cmd_rcgr = 0x10c0,
34362306a36Sopenharmony_ci	.mnd_width = 0,
34462306a36Sopenharmony_ci	.hid_width = 5,
34562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
34662306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
34762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
34862306a36Sopenharmony_ci		.name = "disp_cc_mdss_vsync_clk_src",
34962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
35062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
35162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
35262306a36Sopenharmony_ci	},
35362306a36Sopenharmony_ci};
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
35662306a36Sopenharmony_ci	.reg = 0x10f0,
35762306a36Sopenharmony_ci	.shift = 0,
35862306a36Sopenharmony_ci	.width = 4,
35962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
36062306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_div_clk_src",
36162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
36262306a36Sopenharmony_ci			&disp_cc_mdss_byte0_clk_src.clkr.hw,
36362306a36Sopenharmony_ci		},
36462306a36Sopenharmony_ci		.num_parents = 1,
36562306a36Sopenharmony_ci		.ops = &clk_regmap_div_ops,
36662306a36Sopenharmony_ci	},
36762306a36Sopenharmony_ci};
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_dp_link_div_clk_src = {
37062306a36Sopenharmony_ci	.reg = 0x1124,
37162306a36Sopenharmony_ci	.shift = 0,
37262306a36Sopenharmony_ci	.width = 4,
37362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
37462306a36Sopenharmony_ci		.name = "disp_cc_mdss_dp_link_div_clk_src",
37562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
37662306a36Sopenharmony_ci			&disp_cc_mdss_dp_link_clk_src.clkr.hw,
37762306a36Sopenharmony_ci		},
37862306a36Sopenharmony_ci		.num_parents = 1,
37962306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
38062306a36Sopenharmony_ci	},
38162306a36Sopenharmony_ci};
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_edp_link_div_clk_src = {
38462306a36Sopenharmony_ci	.reg = 0x11b8,
38562306a36Sopenharmony_ci	.shift = 0,
38662306a36Sopenharmony_ci	.width = 4,
38762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
38862306a36Sopenharmony_ci		.name = "disp_cc_mdss_edp_link_div_clk_src",
38962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
39062306a36Sopenharmony_ci			&disp_cc_mdss_edp_link_clk_src.clkr.hw,
39162306a36Sopenharmony_ci		},
39262306a36Sopenharmony_ci		.num_parents = 1,
39362306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
39462306a36Sopenharmony_ci	},
39562306a36Sopenharmony_ci};
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_ahb_clk = {
39862306a36Sopenharmony_ci	.halt_reg = 0x1050,
39962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
40062306a36Sopenharmony_ci	.clkr = {
40162306a36Sopenharmony_ci		.enable_reg = 0x1050,
40262306a36Sopenharmony_ci		.enable_mask = BIT(0),
40362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
40462306a36Sopenharmony_ci			.name = "disp_cc_mdss_ahb_clk",
40562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
40662306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
40762306a36Sopenharmony_ci			},
40862306a36Sopenharmony_ci			.num_parents = 1,
40962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
41062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
41162306a36Sopenharmony_ci		},
41262306a36Sopenharmony_ci	},
41362306a36Sopenharmony_ci};
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_clk = {
41662306a36Sopenharmony_ci	.halt_reg = 0x1030,
41762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
41862306a36Sopenharmony_ci	.clkr = {
41962306a36Sopenharmony_ci		.enable_reg = 0x1030,
42062306a36Sopenharmony_ci		.enable_mask = BIT(0),
42162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
42262306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_clk",
42362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
42462306a36Sopenharmony_ci				&disp_cc_mdss_byte0_clk_src.clkr.hw,
42562306a36Sopenharmony_ci			},
42662306a36Sopenharmony_ci			.num_parents = 1,
42762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
42862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
42962306a36Sopenharmony_ci		},
43062306a36Sopenharmony_ci	},
43162306a36Sopenharmony_ci};
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_intf_clk = {
43462306a36Sopenharmony_ci	.halt_reg = 0x1034,
43562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
43662306a36Sopenharmony_ci	.clkr = {
43762306a36Sopenharmony_ci		.enable_reg = 0x1034,
43862306a36Sopenharmony_ci		.enable_mask = BIT(0),
43962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
44062306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_intf_clk",
44162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
44262306a36Sopenharmony_ci				&disp_cc_mdss_byte0_div_clk_src.clkr.hw,
44362306a36Sopenharmony_ci			},
44462306a36Sopenharmony_ci			.num_parents = 1,
44562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
44662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
44762306a36Sopenharmony_ci		},
44862306a36Sopenharmony_ci	},
44962306a36Sopenharmony_ci};
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_aux_clk = {
45262306a36Sopenharmony_ci	.halt_reg = 0x104c,
45362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
45462306a36Sopenharmony_ci	.clkr = {
45562306a36Sopenharmony_ci		.enable_reg = 0x104c,
45662306a36Sopenharmony_ci		.enable_mask = BIT(0),
45762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
45862306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_aux_clk",
45962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
46062306a36Sopenharmony_ci				&disp_cc_mdss_dp_aux_clk_src.clkr.hw,
46162306a36Sopenharmony_ci			},
46262306a36Sopenharmony_ci			.num_parents = 1,
46362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
46462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
46562306a36Sopenharmony_ci		},
46662306a36Sopenharmony_ci	},
46762306a36Sopenharmony_ci};
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_crypto_clk = {
47062306a36Sopenharmony_ci	.halt_reg = 0x1044,
47162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
47262306a36Sopenharmony_ci	.clkr = {
47362306a36Sopenharmony_ci		.enable_reg = 0x1044,
47462306a36Sopenharmony_ci		.enable_mask = BIT(0),
47562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
47662306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_crypto_clk",
47762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
47862306a36Sopenharmony_ci				&disp_cc_mdss_dp_crypto_clk_src.clkr.hw,
47962306a36Sopenharmony_ci			},
48062306a36Sopenharmony_ci			.num_parents = 1,
48162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
48262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
48362306a36Sopenharmony_ci		},
48462306a36Sopenharmony_ci	},
48562306a36Sopenharmony_ci};
48662306a36Sopenharmony_ci
48762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_link_clk = {
48862306a36Sopenharmony_ci	.halt_reg = 0x103c,
48962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
49062306a36Sopenharmony_ci	.clkr = {
49162306a36Sopenharmony_ci		.enable_reg = 0x103c,
49262306a36Sopenharmony_ci		.enable_mask = BIT(0),
49362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
49462306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_link_clk",
49562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
49662306a36Sopenharmony_ci				&disp_cc_mdss_dp_link_clk_src.clkr.hw,
49762306a36Sopenharmony_ci			},
49862306a36Sopenharmony_ci			.num_parents = 1,
49962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
50062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
50162306a36Sopenharmony_ci		},
50262306a36Sopenharmony_ci	},
50362306a36Sopenharmony_ci};
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_link_intf_clk = {
50662306a36Sopenharmony_ci	.halt_reg = 0x1040,
50762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
50862306a36Sopenharmony_ci	.clkr = {
50962306a36Sopenharmony_ci		.enable_reg = 0x1040,
51062306a36Sopenharmony_ci		.enable_mask = BIT(0),
51162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
51262306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_link_intf_clk",
51362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
51462306a36Sopenharmony_ci				&disp_cc_mdss_dp_link_div_clk_src.clkr.hw,
51562306a36Sopenharmony_ci			},
51662306a36Sopenharmony_ci			.num_parents = 1,
51762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
51862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
51962306a36Sopenharmony_ci		},
52062306a36Sopenharmony_ci	},
52162306a36Sopenharmony_ci};
52262306a36Sopenharmony_ci
52362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_pixel_clk = {
52462306a36Sopenharmony_ci	.halt_reg = 0x1048,
52562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
52662306a36Sopenharmony_ci	.clkr = {
52762306a36Sopenharmony_ci		.enable_reg = 0x1048,
52862306a36Sopenharmony_ci		.enable_mask = BIT(0),
52962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
53062306a36Sopenharmony_ci			.name = "disp_cc_mdss_dp_pixel_clk",
53162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
53262306a36Sopenharmony_ci				&disp_cc_mdss_dp_pixel_clk_src.clkr.hw,
53362306a36Sopenharmony_ci			},
53462306a36Sopenharmony_ci			.num_parents = 1,
53562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
53662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
53762306a36Sopenharmony_ci		},
53862306a36Sopenharmony_ci	},
53962306a36Sopenharmony_ci};
54062306a36Sopenharmony_ci
54162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_edp_aux_clk = {
54262306a36Sopenharmony_ci	.halt_reg = 0x1060,
54362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
54462306a36Sopenharmony_ci	.clkr = {
54562306a36Sopenharmony_ci		.enable_reg = 0x1060,
54662306a36Sopenharmony_ci		.enable_mask = BIT(0),
54762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
54862306a36Sopenharmony_ci			.name = "disp_cc_mdss_edp_aux_clk",
54962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
55062306a36Sopenharmony_ci				&disp_cc_mdss_edp_aux_clk_src.clkr.hw,
55162306a36Sopenharmony_ci			},
55262306a36Sopenharmony_ci			.num_parents = 1,
55362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
55462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
55562306a36Sopenharmony_ci		},
55662306a36Sopenharmony_ci	},
55762306a36Sopenharmony_ci};
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_edp_link_clk = {
56062306a36Sopenharmony_ci	.halt_reg = 0x1058,
56162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
56262306a36Sopenharmony_ci	.clkr = {
56362306a36Sopenharmony_ci		.enable_reg = 0x1058,
56462306a36Sopenharmony_ci		.enable_mask = BIT(0),
56562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
56662306a36Sopenharmony_ci			.name = "disp_cc_mdss_edp_link_clk",
56762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
56862306a36Sopenharmony_ci				&disp_cc_mdss_edp_link_clk_src.clkr.hw,
56962306a36Sopenharmony_ci			},
57062306a36Sopenharmony_ci			.num_parents = 1,
57162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
57262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
57362306a36Sopenharmony_ci		},
57462306a36Sopenharmony_ci	},
57562306a36Sopenharmony_ci};
57662306a36Sopenharmony_ci
57762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_edp_link_intf_clk = {
57862306a36Sopenharmony_ci	.halt_reg = 0x105c,
57962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
58062306a36Sopenharmony_ci	.clkr = {
58162306a36Sopenharmony_ci		.enable_reg = 0x105c,
58262306a36Sopenharmony_ci		.enable_mask = BIT(0),
58362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
58462306a36Sopenharmony_ci			.name = "disp_cc_mdss_edp_link_intf_clk",
58562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
58662306a36Sopenharmony_ci				&disp_cc_mdss_edp_link_div_clk_src.clkr.hw
58762306a36Sopenharmony_ci			},
58862306a36Sopenharmony_ci			.num_parents = 1,
58962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
59062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
59162306a36Sopenharmony_ci		},
59262306a36Sopenharmony_ci	},
59362306a36Sopenharmony_ci};
59462306a36Sopenharmony_ci
59562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_edp_pixel_clk = {
59662306a36Sopenharmony_ci	.halt_reg = 0x1054,
59762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
59862306a36Sopenharmony_ci	.clkr = {
59962306a36Sopenharmony_ci		.enable_reg = 0x1054,
60062306a36Sopenharmony_ci		.enable_mask = BIT(0),
60162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
60262306a36Sopenharmony_ci			.name = "disp_cc_mdss_edp_pixel_clk",
60362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
60462306a36Sopenharmony_ci				&disp_cc_mdss_edp_pixel_clk_src.clkr.hw,
60562306a36Sopenharmony_ci			},
60662306a36Sopenharmony_ci			.num_parents = 1,
60762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
60862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
60962306a36Sopenharmony_ci		},
61062306a36Sopenharmony_ci	},
61162306a36Sopenharmony_ci};
61262306a36Sopenharmony_ci
61362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc0_clk = {
61462306a36Sopenharmony_ci	.halt_reg = 0x1038,
61562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
61662306a36Sopenharmony_ci	.clkr = {
61762306a36Sopenharmony_ci		.enable_reg = 0x1038,
61862306a36Sopenharmony_ci		.enable_mask = BIT(0),
61962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
62062306a36Sopenharmony_ci			.name = "disp_cc_mdss_esc0_clk",
62162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
62262306a36Sopenharmony_ci				&disp_cc_mdss_esc0_clk_src.clkr.hw,
62362306a36Sopenharmony_ci			},
62462306a36Sopenharmony_ci			.num_parents = 1,
62562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
62662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
62762306a36Sopenharmony_ci		},
62862306a36Sopenharmony_ci	},
62962306a36Sopenharmony_ci};
63062306a36Sopenharmony_ci
63162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_clk = {
63262306a36Sopenharmony_ci	.halt_reg = 0x1014,
63362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
63462306a36Sopenharmony_ci	.clkr = {
63562306a36Sopenharmony_ci		.enable_reg = 0x1014,
63662306a36Sopenharmony_ci		.enable_mask = BIT(0),
63762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
63862306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_clk",
63962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
64062306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
64162306a36Sopenharmony_ci			},
64262306a36Sopenharmony_ci			.num_parents = 1,
64362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
64462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
64562306a36Sopenharmony_ci		},
64662306a36Sopenharmony_ci	},
64762306a36Sopenharmony_ci};
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_lut_clk = {
65062306a36Sopenharmony_ci	.halt_reg = 0x1024,
65162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
65262306a36Sopenharmony_ci	.clkr = {
65362306a36Sopenharmony_ci		.enable_reg = 0x1024,
65462306a36Sopenharmony_ci		.enable_mask = BIT(0),
65562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
65662306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_lut_clk",
65762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
65862306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
65962306a36Sopenharmony_ci			},
66062306a36Sopenharmony_ci			.num_parents = 1,
66162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
66262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
66362306a36Sopenharmony_ci		},
66462306a36Sopenharmony_ci	},
66562306a36Sopenharmony_ci};
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = {
66862306a36Sopenharmony_ci	.halt_reg = 0x2004,
66962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
67062306a36Sopenharmony_ci	.clkr = {
67162306a36Sopenharmony_ci		.enable_reg = 0x2004,
67262306a36Sopenharmony_ci		.enable_mask = BIT(0),
67362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
67462306a36Sopenharmony_ci			.name = "disp_cc_mdss_non_gdsc_ahb_clk",
67562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
67662306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
67762306a36Sopenharmony_ci			},
67862306a36Sopenharmony_ci			.num_parents = 1,
67962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
68062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
68162306a36Sopenharmony_ci		},
68262306a36Sopenharmony_ci	},
68362306a36Sopenharmony_ci};
68462306a36Sopenharmony_ci
68562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk0_clk = {
68662306a36Sopenharmony_ci	.halt_reg = 0x1010,
68762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
68862306a36Sopenharmony_ci	.clkr = {
68962306a36Sopenharmony_ci		.enable_reg = 0x1010,
69062306a36Sopenharmony_ci		.enable_mask = BIT(0),
69162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
69262306a36Sopenharmony_ci			.name = "disp_cc_mdss_pclk0_clk",
69362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
69462306a36Sopenharmony_ci				&disp_cc_mdss_pclk0_clk_src.clkr.hw,
69562306a36Sopenharmony_ci			},
69662306a36Sopenharmony_ci			.num_parents = 1,
69762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
69862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
69962306a36Sopenharmony_ci		},
70062306a36Sopenharmony_ci	},
70162306a36Sopenharmony_ci};
70262306a36Sopenharmony_ci
70362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rot_clk = {
70462306a36Sopenharmony_ci	.halt_reg = 0x101c,
70562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
70662306a36Sopenharmony_ci	.clkr = {
70762306a36Sopenharmony_ci		.enable_reg = 0x101c,
70862306a36Sopenharmony_ci		.enable_mask = BIT(0),
70962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
71062306a36Sopenharmony_ci			.name = "disp_cc_mdss_rot_clk",
71162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
71262306a36Sopenharmony_ci				&disp_cc_mdss_rot_clk_src.clkr.hw,
71362306a36Sopenharmony_ci			},
71462306a36Sopenharmony_ci			.num_parents = 1,
71562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
71662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
71762306a36Sopenharmony_ci		},
71862306a36Sopenharmony_ci	},
71962306a36Sopenharmony_ci};
72062306a36Sopenharmony_ci
72162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_ahb_clk = {
72262306a36Sopenharmony_ci	.halt_reg = 0x200c,
72362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
72462306a36Sopenharmony_ci	.clkr = {
72562306a36Sopenharmony_ci		.enable_reg = 0x200c,
72662306a36Sopenharmony_ci		.enable_mask = BIT(0),
72762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
72862306a36Sopenharmony_ci			.name = "disp_cc_mdss_rscc_ahb_clk",
72962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
73062306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
73162306a36Sopenharmony_ci			},
73262306a36Sopenharmony_ci			.num_parents = 1,
73362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
73462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
73562306a36Sopenharmony_ci		},
73662306a36Sopenharmony_ci	},
73762306a36Sopenharmony_ci};
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_vsync_clk = {
74062306a36Sopenharmony_ci	.halt_reg = 0x2008,
74162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
74262306a36Sopenharmony_ci	.clkr = {
74362306a36Sopenharmony_ci		.enable_reg = 0x2008,
74462306a36Sopenharmony_ci		.enable_mask = BIT(0),
74562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
74662306a36Sopenharmony_ci			.name = "disp_cc_mdss_rscc_vsync_clk",
74762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
74862306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
74962306a36Sopenharmony_ci			},
75062306a36Sopenharmony_ci			.num_parents = 1,
75162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
75262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
75362306a36Sopenharmony_ci		},
75462306a36Sopenharmony_ci	},
75562306a36Sopenharmony_ci};
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_vsync_clk = {
75862306a36Sopenharmony_ci	.halt_reg = 0x102c,
75962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
76062306a36Sopenharmony_ci	.clkr = {
76162306a36Sopenharmony_ci		.enable_reg = 0x102c,
76262306a36Sopenharmony_ci		.enable_mask = BIT(0),
76362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
76462306a36Sopenharmony_ci			.name = "disp_cc_mdss_vsync_clk",
76562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
76662306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
76762306a36Sopenharmony_ci			},
76862306a36Sopenharmony_ci			.num_parents = 1,
76962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
77062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
77162306a36Sopenharmony_ci		},
77262306a36Sopenharmony_ci	},
77362306a36Sopenharmony_ci};
77462306a36Sopenharmony_ci
77562306a36Sopenharmony_cistatic struct clk_branch disp_cc_sleep_clk = {
77662306a36Sopenharmony_ci	.halt_reg = 0x5004,
77762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
77862306a36Sopenharmony_ci	.clkr = {
77962306a36Sopenharmony_ci		.enable_reg = 0x5004,
78062306a36Sopenharmony_ci		.enable_mask = BIT(0),
78162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
78262306a36Sopenharmony_ci			.name = "disp_cc_sleep_clk",
78362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
78462306a36Sopenharmony_ci		},
78562306a36Sopenharmony_ci	},
78662306a36Sopenharmony_ci};
78762306a36Sopenharmony_ci
78862306a36Sopenharmony_cistatic struct gdsc disp_cc_mdss_core_gdsc = {
78962306a36Sopenharmony_ci	.gdscr = 0x1004,
79062306a36Sopenharmony_ci	.en_rest_wait_val = 0x2,
79162306a36Sopenharmony_ci	.en_few_wait_val = 0x2,
79262306a36Sopenharmony_ci	.clk_dis_wait_val = 0xf,
79362306a36Sopenharmony_ci	.pd = {
79462306a36Sopenharmony_ci		.name = "disp_cc_mdss_core_gdsc",
79562306a36Sopenharmony_ci	},
79662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
79762306a36Sopenharmony_ci	.flags = HW_CTRL | RETAIN_FF_ENABLE,
79862306a36Sopenharmony_ci};
79962306a36Sopenharmony_ci
80062306a36Sopenharmony_cistatic struct clk_regmap *disp_cc_sc7280_clocks[] = {
80162306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
80262306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr,
80362306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
80462306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
80562306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr,
80662306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
80762306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_AUX_CLK] = &disp_cc_mdss_dp_aux_clk.clkr,
80862306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_AUX_CLK_SRC] = &disp_cc_mdss_dp_aux_clk_src.clkr,
80962306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_CRYPTO_CLK] = &disp_cc_mdss_dp_crypto_clk.clkr,
81062306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_CRYPTO_CLK_SRC] = &disp_cc_mdss_dp_crypto_clk_src.clkr,
81162306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_CLK] = &disp_cc_mdss_dp_link_clk.clkr,
81262306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_CLK_SRC] = &disp_cc_mdss_dp_link_clk_src.clkr,
81362306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_DIV_CLK_SRC] =
81462306a36Sopenharmony_ci		&disp_cc_mdss_dp_link_div_clk_src.clkr,
81562306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_LINK_INTF_CLK] = &disp_cc_mdss_dp_link_intf_clk.clkr,
81662306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL_CLK] = &disp_cc_mdss_dp_pixel_clk.clkr,
81762306a36Sopenharmony_ci	[DISP_CC_MDSS_DP_PIXEL_CLK_SRC] = &disp_cc_mdss_dp_pixel_clk_src.clkr,
81862306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_AUX_CLK] = &disp_cc_mdss_edp_aux_clk.clkr,
81962306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_AUX_CLK_SRC] = &disp_cc_mdss_edp_aux_clk_src.clkr,
82062306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_LINK_CLK] = &disp_cc_mdss_edp_link_clk.clkr,
82162306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_LINK_CLK_SRC] = &disp_cc_mdss_edp_link_clk_src.clkr,
82262306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_LINK_DIV_CLK_SRC] =
82362306a36Sopenharmony_ci		&disp_cc_mdss_edp_link_div_clk_src.clkr,
82462306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_LINK_INTF_CLK] = &disp_cc_mdss_edp_link_intf_clk.clkr,
82562306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_PIXEL_CLK] = &disp_cc_mdss_edp_pixel_clk.clkr,
82662306a36Sopenharmony_ci	[DISP_CC_MDSS_EDP_PIXEL_CLK_SRC] = &disp_cc_mdss_edp_pixel_clk_src.clkr,
82762306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
82862306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
82962306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
83062306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
83162306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
83262306a36Sopenharmony_ci	[DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr,
83362306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
83462306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
83562306a36Sopenharmony_ci	[DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr,
83662306a36Sopenharmony_ci	[DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr,
83762306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_AHB_CLK] = &disp_cc_mdss_rscc_ahb_clk.clkr,
83862306a36Sopenharmony_ci	[DISP_CC_MDSS_RSCC_VSYNC_CLK] = &disp_cc_mdss_rscc_vsync_clk.clkr,
83962306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
84062306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
84162306a36Sopenharmony_ci	[DISP_CC_PLL0] = &disp_cc_pll0.clkr,
84262306a36Sopenharmony_ci	[DISP_CC_SLEEP_CLK] = &disp_cc_sleep_clk.clkr,
84362306a36Sopenharmony_ci};
84462306a36Sopenharmony_ci
84562306a36Sopenharmony_cistatic struct gdsc *disp_cc_sc7280_gdscs[] = {
84662306a36Sopenharmony_ci	[DISP_CC_MDSS_CORE_GDSC] = &disp_cc_mdss_core_gdsc,
84762306a36Sopenharmony_ci};
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_cistatic const struct regmap_config disp_cc_sc7280_regmap_config = {
85062306a36Sopenharmony_ci	.reg_bits = 32,
85162306a36Sopenharmony_ci	.reg_stride = 4,
85262306a36Sopenharmony_ci	.val_bits = 32,
85362306a36Sopenharmony_ci	.max_register = 0x10000,
85462306a36Sopenharmony_ci	.fast_io = true,
85562306a36Sopenharmony_ci};
85662306a36Sopenharmony_ci
85762306a36Sopenharmony_cistatic const struct qcom_cc_desc disp_cc_sc7280_desc = {
85862306a36Sopenharmony_ci	.config = &disp_cc_sc7280_regmap_config,
85962306a36Sopenharmony_ci	.clks = disp_cc_sc7280_clocks,
86062306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(disp_cc_sc7280_clocks),
86162306a36Sopenharmony_ci	.gdscs = disp_cc_sc7280_gdscs,
86262306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(disp_cc_sc7280_gdscs),
86362306a36Sopenharmony_ci};
86462306a36Sopenharmony_ci
86562306a36Sopenharmony_cistatic const struct of_device_id disp_cc_sc7280_match_table[] = {
86662306a36Sopenharmony_ci	{ .compatible = "qcom,sc7280-dispcc" },
86762306a36Sopenharmony_ci	{ }
86862306a36Sopenharmony_ci};
86962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, disp_cc_sc7280_match_table);
87062306a36Sopenharmony_ci
87162306a36Sopenharmony_cistatic int disp_cc_sc7280_probe(struct platform_device *pdev)
87262306a36Sopenharmony_ci{
87362306a36Sopenharmony_ci	struct regmap *regmap;
87462306a36Sopenharmony_ci
87562306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &disp_cc_sc7280_desc);
87662306a36Sopenharmony_ci	if (IS_ERR(regmap))
87762306a36Sopenharmony_ci		return PTR_ERR(regmap);
87862306a36Sopenharmony_ci
87962306a36Sopenharmony_ci	clk_lucid_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_ci	/*
88262306a36Sopenharmony_ci	 * Keep the clocks always-ON
88362306a36Sopenharmony_ci	 * DISP_CC_XO_CLK
88462306a36Sopenharmony_ci	 */
88562306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x5008, BIT(0), BIT(0));
88662306a36Sopenharmony_ci
88762306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &disp_cc_sc7280_desc, regmap);
88862306a36Sopenharmony_ci}
88962306a36Sopenharmony_ci
89062306a36Sopenharmony_cistatic struct platform_driver disp_cc_sc7280_driver = {
89162306a36Sopenharmony_ci	.probe = disp_cc_sc7280_probe,
89262306a36Sopenharmony_ci	.driver = {
89362306a36Sopenharmony_ci		.name = "disp_cc-sc7280",
89462306a36Sopenharmony_ci		.of_match_table = disp_cc_sc7280_match_table,
89562306a36Sopenharmony_ci	},
89662306a36Sopenharmony_ci};
89762306a36Sopenharmony_ci
89862306a36Sopenharmony_cistatic int __init disp_cc_sc7280_init(void)
89962306a36Sopenharmony_ci{
90062306a36Sopenharmony_ci	return platform_driver_register(&disp_cc_sc7280_driver);
90162306a36Sopenharmony_ci}
90262306a36Sopenharmony_cisubsys_initcall(disp_cc_sc7280_init);
90362306a36Sopenharmony_ci
90462306a36Sopenharmony_cistatic void __exit disp_cc_sc7280_exit(void)
90562306a36Sopenharmony_ci{
90662306a36Sopenharmony_ci	platform_driver_unregister(&disp_cc_sc7280_driver);
90762306a36Sopenharmony_ci}
90862306a36Sopenharmony_cimodule_exit(disp_cc_sc7280_exit);
90962306a36Sopenharmony_ci
91062306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI DISP_CC sc7280 Driver");
91162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
912