162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2019, 2022, The Linux Foundation. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk-provider.h> 762306a36Sopenharmony_ci#include <linux/module.h> 862306a36Sopenharmony_ci#include <linux/platform_device.h> 962306a36Sopenharmony_ci#include <linux/regmap.h> 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,dispcc-sc7180.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1462306a36Sopenharmony_ci#include "clk-branch.h" 1562306a36Sopenharmony_ci#include "clk-rcg.h" 1662306a36Sopenharmony_ci#include "clk-regmap-divider.h" 1762306a36Sopenharmony_ci#include "common.h" 1862306a36Sopenharmony_ci#include "gdsc.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cienum { 2162306a36Sopenharmony_ci P_BI_TCXO, 2262306a36Sopenharmony_ci P_DISP_CC_PLL0_OUT_EVEN, 2362306a36Sopenharmony_ci P_DISP_CC_PLL0_OUT_MAIN, 2462306a36Sopenharmony_ci P_DP_PHY_PLL_LINK_CLK, 2562306a36Sopenharmony_ci P_DP_PHY_PLL_VCO_DIV_CLK, 2662306a36Sopenharmony_ci P_DSI0_PHY_PLL_OUT_BYTECLK, 2762306a36Sopenharmony_ci P_DSI0_PHY_PLL_OUT_DSICLK, 2862306a36Sopenharmony_ci P_GPLL0_OUT_MAIN, 2962306a36Sopenharmony_ci}; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_cistatic const struct pll_vco fabia_vco[] = { 3262306a36Sopenharmony_ci { 249600000, 2000000000, 0 }, 3362306a36Sopenharmony_ci}; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_cistatic struct clk_alpha_pll disp_cc_pll0 = { 3662306a36Sopenharmony_ci .offset = 0x0, 3762306a36Sopenharmony_ci .vco_table = fabia_vco, 3862306a36Sopenharmony_ci .num_vco = ARRAY_SIZE(fabia_vco), 3962306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 4062306a36Sopenharmony_ci .clkr = { 4162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 4262306a36Sopenharmony_ci .name = "disp_cc_pll0", 4362306a36Sopenharmony_ci .parent_data = &(const struct clk_parent_data){ 4462306a36Sopenharmony_ci .fw_name = "bi_tcxo", 4562306a36Sopenharmony_ci }, 4662306a36Sopenharmony_ci .num_parents = 1, 4762306a36Sopenharmony_ci .ops = &clk_alpha_pll_fabia_ops, 4862306a36Sopenharmony_ci }, 4962306a36Sopenharmony_ci }, 5062306a36Sopenharmony_ci}; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_disp_cc_pll0_out_even[] = { 5362306a36Sopenharmony_ci { 0x0, 1 }, 5462306a36Sopenharmony_ci { } 5562306a36Sopenharmony_ci}; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv disp_cc_pll0_out_even = { 5862306a36Sopenharmony_ci .offset = 0x0, 5962306a36Sopenharmony_ci .post_div_shift = 8, 6062306a36Sopenharmony_ci .post_div_table = post_div_table_disp_cc_pll0_out_even, 6162306a36Sopenharmony_ci .num_post_div = ARRAY_SIZE(post_div_table_disp_cc_pll0_out_even), 6262306a36Sopenharmony_ci .width = 4, 6362306a36Sopenharmony_ci .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], 6462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 6562306a36Sopenharmony_ci .name = "disp_cc_pll0_out_even", 6662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 6762306a36Sopenharmony_ci &disp_cc_pll0.clkr.hw, 6862306a36Sopenharmony_ci }, 6962306a36Sopenharmony_ci .num_parents = 1, 7062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 7162306a36Sopenharmony_ci .ops = &clk_alpha_pll_postdiv_fabia_ops, 7262306a36Sopenharmony_ci }, 7362306a36Sopenharmony_ci}; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_0[] = { 7662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 7762306a36Sopenharmony_ci}; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_0[] = { 8062306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 8162306a36Sopenharmony_ci}; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_1[] = { 8462306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 8562306a36Sopenharmony_ci { P_DP_PHY_PLL_LINK_CLK, 1 }, 8662306a36Sopenharmony_ci { P_DP_PHY_PLL_VCO_DIV_CLK, 2 }, 8762306a36Sopenharmony_ci}; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_1[] = { 9062306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 9162306a36Sopenharmony_ci { .fw_name = "dp_phy_pll_link_clk" }, 9262306a36Sopenharmony_ci { .fw_name = "dp_phy_pll_vco_div_clk" }, 9362306a36Sopenharmony_ci}; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_2[] = { 9662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 9762306a36Sopenharmony_ci { P_DSI0_PHY_PLL_OUT_BYTECLK, 1 }, 9862306a36Sopenharmony_ci}; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_2[] = { 10162306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 10262306a36Sopenharmony_ci { .fw_name = "dsi0_phy_pll_out_byteclk" }, 10362306a36Sopenharmony_ci}; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_3[] = { 10662306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 10762306a36Sopenharmony_ci { P_DISP_CC_PLL0_OUT_MAIN, 1 }, 10862306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 4 }, 10962306a36Sopenharmony_ci { P_DISP_CC_PLL0_OUT_EVEN, 5 }, 11062306a36Sopenharmony_ci}; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_3[] = { 11362306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 11462306a36Sopenharmony_ci { .hw = &disp_cc_pll0.clkr.hw }, 11562306a36Sopenharmony_ci { .fw_name = "gcc_disp_gpll0_clk_src" }, 11662306a36Sopenharmony_ci { .hw = &disp_cc_pll0_out_even.clkr.hw }, 11762306a36Sopenharmony_ci}; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_4[] = { 12062306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 12162306a36Sopenharmony_ci { P_GPLL0_OUT_MAIN, 4 }, 12262306a36Sopenharmony_ci}; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_4[] = { 12562306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 12662306a36Sopenharmony_ci { .fw_name = "gcc_disp_gpll0_clk_src" }, 12762306a36Sopenharmony_ci}; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_5[] = { 13062306a36Sopenharmony_ci { P_BI_TCXO, 0 }, 13162306a36Sopenharmony_ci { P_DSI0_PHY_PLL_OUT_DSICLK, 1 }, 13262306a36Sopenharmony_ci}; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_5[] = { 13562306a36Sopenharmony_ci { .fw_name = "bi_tcxo" }, 13662306a36Sopenharmony_ci { .fw_name = "dsi0_phy_pll_out_dsiclk" }, 13762306a36Sopenharmony_ci}; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = { 14062306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 14162306a36Sopenharmony_ci F(37500000, P_GPLL0_OUT_MAIN, 16, 0, 0), 14262306a36Sopenharmony_ci F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0), 14362306a36Sopenharmony_ci { } 14462306a36Sopenharmony_ci}; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_ahb_clk_src = { 14762306a36Sopenharmony_ci .cmd_rcgr = 0x22bc, 14862306a36Sopenharmony_ci .mnd_width = 0, 14962306a36Sopenharmony_ci .hid_width = 5, 15062306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_4, 15162306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src, 15262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 15362306a36Sopenharmony_ci .name = "disp_cc_mdss_ahb_clk_src", 15462306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_4, 15562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_4), 15662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 15762306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 15862306a36Sopenharmony_ci }, 15962306a36Sopenharmony_ci}; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte0_clk_src = { 16262306a36Sopenharmony_ci .cmd_rcgr = 0x2110, 16362306a36Sopenharmony_ci .mnd_width = 0, 16462306a36Sopenharmony_ci .hid_width = 5, 16562306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_2, 16662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 16762306a36Sopenharmony_ci .name = "disp_cc_mdss_byte0_clk_src", 16862306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_2, 16962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_2), 17062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 17162306a36Sopenharmony_ci .ops = &clk_byte2_ops, 17262306a36Sopenharmony_ci }, 17362306a36Sopenharmony_ci}; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_dp_aux_clk_src[] = { 17662306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 17762306a36Sopenharmony_ci { } 17862306a36Sopenharmony_ci}; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_aux_clk_src = { 18162306a36Sopenharmony_ci .cmd_rcgr = 0x21dc, 18262306a36Sopenharmony_ci .mnd_width = 0, 18362306a36Sopenharmony_ci .hid_width = 5, 18462306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_0, 18562306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src, 18662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 18762306a36Sopenharmony_ci .name = "disp_cc_mdss_dp_aux_clk_src", 18862306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_0, 18962306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_0), 19062306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 19162306a36Sopenharmony_ci }, 19262306a36Sopenharmony_ci}; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_crypto_clk_src = { 19562306a36Sopenharmony_ci .cmd_rcgr = 0x2194, 19662306a36Sopenharmony_ci .mnd_width = 0, 19762306a36Sopenharmony_ci .hid_width = 5, 19862306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_1, 19962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 20062306a36Sopenharmony_ci .name = "disp_cc_mdss_dp_crypto_clk_src", 20162306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_1, 20262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_1), 20362306a36Sopenharmony_ci .ops = &clk_byte2_ops, 20462306a36Sopenharmony_ci }, 20562306a36Sopenharmony_ci}; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_link_clk_src = { 20862306a36Sopenharmony_ci .cmd_rcgr = 0x2178, 20962306a36Sopenharmony_ci .mnd_width = 0, 21062306a36Sopenharmony_ci .hid_width = 5, 21162306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_1, 21262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 21362306a36Sopenharmony_ci .name = "disp_cc_mdss_dp_link_clk_src", 21462306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_1, 21562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_1), 21662306a36Sopenharmony_ci .ops = &clk_byte2_ops, 21762306a36Sopenharmony_ci }, 21862306a36Sopenharmony_ci}; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_dp_pixel_clk_src = { 22162306a36Sopenharmony_ci .cmd_rcgr = 0x21ac, 22262306a36Sopenharmony_ci .mnd_width = 16, 22362306a36Sopenharmony_ci .hid_width = 5, 22462306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_1, 22562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 22662306a36Sopenharmony_ci .name = "disp_cc_mdss_dp_pixel_clk_src", 22762306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_1, 22862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_1), 22962306a36Sopenharmony_ci .ops = &clk_dp_ops, 23062306a36Sopenharmony_ci }, 23162306a36Sopenharmony_ci}; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc0_clk_src = { 23462306a36Sopenharmony_ci .cmd_rcgr = 0x2148, 23562306a36Sopenharmony_ci .mnd_width = 0, 23662306a36Sopenharmony_ci .hid_width = 5, 23762306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_2, 23862306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src, 23962306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 24062306a36Sopenharmony_ci .name = "disp_cc_mdss_esc0_clk_src", 24162306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_2, 24262306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_2), 24362306a36Sopenharmony_ci .ops = &clk_rcg2_ops, 24462306a36Sopenharmony_ci }, 24562306a36Sopenharmony_ci}; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = { 24862306a36Sopenharmony_ci F(19200000, P_BI_TCXO, 1, 0, 0), 24962306a36Sopenharmony_ci F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0), 25062306a36Sopenharmony_ci F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0), 25162306a36Sopenharmony_ci F(345000000, P_DISP_CC_PLL0_OUT_MAIN, 4, 0, 0), 25262306a36Sopenharmony_ci F(460000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0), 25362306a36Sopenharmony_ci { } 25462306a36Sopenharmony_ci}; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_mdp_clk_src = { 25762306a36Sopenharmony_ci .cmd_rcgr = 0x20c8, 25862306a36Sopenharmony_ci .mnd_width = 0, 25962306a36Sopenharmony_ci .hid_width = 5, 26062306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_3, 26162306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src, 26262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 26362306a36Sopenharmony_ci .name = "disp_cc_mdss_mdp_clk_src", 26462306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_3, 26562306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_3), 26662306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 26762306a36Sopenharmony_ci }, 26862306a36Sopenharmony_ci}; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = { 27162306a36Sopenharmony_ci .cmd_rcgr = 0x2098, 27262306a36Sopenharmony_ci .mnd_width = 8, 27362306a36Sopenharmony_ci .hid_width = 5, 27462306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_5, 27562306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 27662306a36Sopenharmony_ci .name = "disp_cc_mdss_pclk0_clk_src", 27762306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_5, 27862306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_5), 27962306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 28062306a36Sopenharmony_ci .ops = &clk_pixel_ops, 28162306a36Sopenharmony_ci }, 28262306a36Sopenharmony_ci}; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_rot_clk_src = { 28562306a36Sopenharmony_ci .cmd_rcgr = 0x20e0, 28662306a36Sopenharmony_ci .mnd_width = 0, 28762306a36Sopenharmony_ci .hid_width = 5, 28862306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_3, 28962306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src, 29062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 29162306a36Sopenharmony_ci .name = "disp_cc_mdss_rot_clk_src", 29262306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_3, 29362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_3), 29462306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 29562306a36Sopenharmony_ci }, 29662306a36Sopenharmony_ci}; 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_vsync_clk_src = { 29962306a36Sopenharmony_ci .cmd_rcgr = 0x20f8, 30062306a36Sopenharmony_ci .mnd_width = 0, 30162306a36Sopenharmony_ci .hid_width = 5, 30262306a36Sopenharmony_ci .parent_map = disp_cc_parent_map_0, 30362306a36Sopenharmony_ci .freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src, 30462306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 30562306a36Sopenharmony_ci .name = "disp_cc_mdss_vsync_clk_src", 30662306a36Sopenharmony_ci .parent_data = disp_cc_parent_data_0, 30762306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(disp_cc_parent_data_0), 30862306a36Sopenharmony_ci .ops = &clk_rcg2_shared_ops, 30962306a36Sopenharmony_ci }, 31062306a36Sopenharmony_ci}; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_ahb_clk = { 31362306a36Sopenharmony_ci .halt_reg = 0x2080, 31462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 31562306a36Sopenharmony_ci .clkr = { 31662306a36Sopenharmony_ci .enable_reg = 0x2080, 31762306a36Sopenharmony_ci .enable_mask = BIT(0), 31862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 31962306a36Sopenharmony_ci .name = "disp_cc_mdss_ahb_clk", 32062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 32162306a36Sopenharmony_ci &disp_cc_mdss_ahb_clk_src.clkr.hw, 32262306a36Sopenharmony_ci }, 32362306a36Sopenharmony_ci .num_parents = 1, 32462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 32562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 32662306a36Sopenharmony_ci }, 32762306a36Sopenharmony_ci }, 32862306a36Sopenharmony_ci}; 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_clk = { 33162306a36Sopenharmony_ci .halt_reg = 0x2028, 33262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 33362306a36Sopenharmony_ci .clkr = { 33462306a36Sopenharmony_ci .enable_reg = 0x2028, 33562306a36Sopenharmony_ci .enable_mask = BIT(0), 33662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 33762306a36Sopenharmony_ci .name = "disp_cc_mdss_byte0_clk", 33862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 33962306a36Sopenharmony_ci &disp_cc_mdss_byte0_clk_src.clkr.hw, 34062306a36Sopenharmony_ci }, 34162306a36Sopenharmony_ci .num_parents = 1, 34262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 34362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 34462306a36Sopenharmony_ci }, 34562306a36Sopenharmony_ci }, 34662306a36Sopenharmony_ci}; 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = { 34962306a36Sopenharmony_ci .reg = 0x2128, 35062306a36Sopenharmony_ci .shift = 0, 35162306a36Sopenharmony_ci .width = 2, 35262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 35362306a36Sopenharmony_ci .name = "disp_cc_mdss_byte0_div_clk_src", 35462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 35562306a36Sopenharmony_ci &disp_cc_mdss_byte0_clk_src.clkr.hw, 35662306a36Sopenharmony_ci }, 35762306a36Sopenharmony_ci .num_parents = 1, 35862306a36Sopenharmony_ci .ops = &clk_regmap_div_ops, 35962306a36Sopenharmony_ci }, 36062306a36Sopenharmony_ci}; 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_dp_link_div_clk_src = { 36362306a36Sopenharmony_ci .reg = 0x2190, 36462306a36Sopenharmony_ci .shift = 0, 36562306a36Sopenharmony_ci .width = 2, 36662306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 36762306a36Sopenharmony_ci .name = "disp_cc_mdss_dp_link_div_clk_src", 36862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]) { 36962306a36Sopenharmony_ci &disp_cc_mdss_dp_link_clk_src.clkr.hw, 37062306a36Sopenharmony_ci }, 37162306a36Sopenharmony_ci .num_parents = 1, 37262306a36Sopenharmony_ci .ops = &clk_regmap_div_ops, 37362306a36Sopenharmony_ci }, 37462306a36Sopenharmony_ci}; 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_intf_clk = { 37762306a36Sopenharmony_ci .halt_reg = 0x202c, 37862306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 37962306a36Sopenharmony_ci .clkr = { 38062306a36Sopenharmony_ci .enable_reg = 0x202c, 38162306a36Sopenharmony_ci .enable_mask = BIT(0), 38262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 38362306a36Sopenharmony_ci .name = "disp_cc_mdss_byte0_intf_clk", 38462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 38562306a36Sopenharmony_ci &disp_cc_mdss_byte0_div_clk_src.clkr.hw, 38662306a36Sopenharmony_ci }, 38762306a36Sopenharmony_ci .num_parents = 1, 38862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 38962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 39062306a36Sopenharmony_ci }, 39162306a36Sopenharmony_ci }, 39262306a36Sopenharmony_ci}; 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_aux_clk = { 39562306a36Sopenharmony_ci .halt_reg = 0x2054, 39662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 39762306a36Sopenharmony_ci .clkr = { 39862306a36Sopenharmony_ci .enable_reg = 0x2054, 39962306a36Sopenharmony_ci .enable_mask = BIT(0), 40062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 40162306a36Sopenharmony_ci .name = "disp_cc_mdss_dp_aux_clk", 40262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 40362306a36Sopenharmony_ci &disp_cc_mdss_dp_aux_clk_src.clkr.hw, 40462306a36Sopenharmony_ci }, 40562306a36Sopenharmony_ci .num_parents = 1, 40662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 40762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 40862306a36Sopenharmony_ci }, 40962306a36Sopenharmony_ci }, 41062306a36Sopenharmony_ci}; 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_crypto_clk = { 41362306a36Sopenharmony_ci .halt_reg = 0x2048, 41462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 41562306a36Sopenharmony_ci .clkr = { 41662306a36Sopenharmony_ci .enable_reg = 0x2048, 41762306a36Sopenharmony_ci .enable_mask = BIT(0), 41862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 41962306a36Sopenharmony_ci .name = "disp_cc_mdss_dp_crypto_clk", 42062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 42162306a36Sopenharmony_ci &disp_cc_mdss_dp_crypto_clk_src.clkr.hw, 42262306a36Sopenharmony_ci }, 42362306a36Sopenharmony_ci .num_parents = 1, 42462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 42562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 42662306a36Sopenharmony_ci }, 42762306a36Sopenharmony_ci }, 42862306a36Sopenharmony_ci}; 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_link_clk = { 43162306a36Sopenharmony_ci .halt_reg = 0x2040, 43262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 43362306a36Sopenharmony_ci .clkr = { 43462306a36Sopenharmony_ci .enable_reg = 0x2040, 43562306a36Sopenharmony_ci .enable_mask = BIT(0), 43662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 43762306a36Sopenharmony_ci .name = "disp_cc_mdss_dp_link_clk", 43862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 43962306a36Sopenharmony_ci &disp_cc_mdss_dp_link_clk_src.clkr.hw, 44062306a36Sopenharmony_ci }, 44162306a36Sopenharmony_ci .num_parents = 1, 44262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 44362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 44462306a36Sopenharmony_ci }, 44562306a36Sopenharmony_ci }, 44662306a36Sopenharmony_ci}; 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_link_intf_clk = { 44962306a36Sopenharmony_ci .halt_reg = 0x2044, 45062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 45162306a36Sopenharmony_ci .clkr = { 45262306a36Sopenharmony_ci .enable_reg = 0x2044, 45362306a36Sopenharmony_ci .enable_mask = BIT(0), 45462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 45562306a36Sopenharmony_ci .name = "disp_cc_mdss_dp_link_intf_clk", 45662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 45762306a36Sopenharmony_ci &disp_cc_mdss_dp_link_div_clk_src.clkr.hw, 45862306a36Sopenharmony_ci }, 45962306a36Sopenharmony_ci .num_parents = 1, 46062306a36Sopenharmony_ci .ops = &clk_branch2_ops, 46162306a36Sopenharmony_ci }, 46262306a36Sopenharmony_ci }, 46362306a36Sopenharmony_ci}; 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_dp_pixel_clk = { 46662306a36Sopenharmony_ci .halt_reg = 0x204c, 46762306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 46862306a36Sopenharmony_ci .clkr = { 46962306a36Sopenharmony_ci .enable_reg = 0x204c, 47062306a36Sopenharmony_ci .enable_mask = BIT(0), 47162306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 47262306a36Sopenharmony_ci .name = "disp_cc_mdss_dp_pixel_clk", 47362306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 47462306a36Sopenharmony_ci &disp_cc_mdss_dp_pixel_clk_src.clkr.hw, 47562306a36Sopenharmony_ci }, 47662306a36Sopenharmony_ci .num_parents = 1, 47762306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 47862306a36Sopenharmony_ci .ops = &clk_branch2_ops, 47962306a36Sopenharmony_ci }, 48062306a36Sopenharmony_ci }, 48162306a36Sopenharmony_ci}; 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc0_clk = { 48462306a36Sopenharmony_ci .halt_reg = 0x2038, 48562306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 48662306a36Sopenharmony_ci .clkr = { 48762306a36Sopenharmony_ci .enable_reg = 0x2038, 48862306a36Sopenharmony_ci .enable_mask = BIT(0), 48962306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 49062306a36Sopenharmony_ci .name = "disp_cc_mdss_esc0_clk", 49162306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 49262306a36Sopenharmony_ci &disp_cc_mdss_esc0_clk_src.clkr.hw, 49362306a36Sopenharmony_ci }, 49462306a36Sopenharmony_ci .num_parents = 1, 49562306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 49662306a36Sopenharmony_ci .ops = &clk_branch2_ops, 49762306a36Sopenharmony_ci }, 49862306a36Sopenharmony_ci }, 49962306a36Sopenharmony_ci}; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_clk = { 50262306a36Sopenharmony_ci .halt_reg = 0x200c, 50362306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 50462306a36Sopenharmony_ci .clkr = { 50562306a36Sopenharmony_ci .enable_reg = 0x200c, 50662306a36Sopenharmony_ci .enable_mask = BIT(0), 50762306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 50862306a36Sopenharmony_ci .name = "disp_cc_mdss_mdp_clk", 50962306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 51062306a36Sopenharmony_ci &disp_cc_mdss_mdp_clk_src.clkr.hw, 51162306a36Sopenharmony_ci }, 51262306a36Sopenharmony_ci .num_parents = 1, 51362306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 51462306a36Sopenharmony_ci .ops = &clk_branch2_ops, 51562306a36Sopenharmony_ci }, 51662306a36Sopenharmony_ci }, 51762306a36Sopenharmony_ci}; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_lut_clk = { 52062306a36Sopenharmony_ci .halt_reg = 0x201c, 52162306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 52262306a36Sopenharmony_ci .clkr = { 52362306a36Sopenharmony_ci .enable_reg = 0x201c, 52462306a36Sopenharmony_ci .enable_mask = BIT(0), 52562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 52662306a36Sopenharmony_ci .name = "disp_cc_mdss_mdp_lut_clk", 52762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 52862306a36Sopenharmony_ci &disp_cc_mdss_mdp_clk_src.clkr.hw, 52962306a36Sopenharmony_ci }, 53062306a36Sopenharmony_ci .num_parents = 1, 53162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 53262306a36Sopenharmony_ci }, 53362306a36Sopenharmony_ci }, 53462306a36Sopenharmony_ci}; 53562306a36Sopenharmony_ci 53662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = { 53762306a36Sopenharmony_ci .halt_reg = 0x4004, 53862306a36Sopenharmony_ci .halt_check = BRANCH_VOTED, 53962306a36Sopenharmony_ci .clkr = { 54062306a36Sopenharmony_ci .enable_reg = 0x4004, 54162306a36Sopenharmony_ci .enable_mask = BIT(0), 54262306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 54362306a36Sopenharmony_ci .name = "disp_cc_mdss_non_gdsc_ahb_clk", 54462306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 54562306a36Sopenharmony_ci &disp_cc_mdss_ahb_clk_src.clkr.hw, 54662306a36Sopenharmony_ci }, 54762306a36Sopenharmony_ci .num_parents = 1, 54862306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 54962306a36Sopenharmony_ci .ops = &clk_branch2_ops, 55062306a36Sopenharmony_ci }, 55162306a36Sopenharmony_ci }, 55262306a36Sopenharmony_ci}; 55362306a36Sopenharmony_ci 55462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk0_clk = { 55562306a36Sopenharmony_ci .halt_reg = 0x2004, 55662306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 55762306a36Sopenharmony_ci .clkr = { 55862306a36Sopenharmony_ci .enable_reg = 0x2004, 55962306a36Sopenharmony_ci .enable_mask = BIT(0), 56062306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 56162306a36Sopenharmony_ci .name = "disp_cc_mdss_pclk0_clk", 56262306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 56362306a36Sopenharmony_ci &disp_cc_mdss_pclk0_clk_src.clkr.hw, 56462306a36Sopenharmony_ci }, 56562306a36Sopenharmony_ci .num_parents = 1, 56662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 56762306a36Sopenharmony_ci .ops = &clk_branch2_ops, 56862306a36Sopenharmony_ci }, 56962306a36Sopenharmony_ci }, 57062306a36Sopenharmony_ci}; 57162306a36Sopenharmony_ci 57262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rot_clk = { 57362306a36Sopenharmony_ci .halt_reg = 0x2014, 57462306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 57562306a36Sopenharmony_ci .clkr = { 57662306a36Sopenharmony_ci .enable_reg = 0x2014, 57762306a36Sopenharmony_ci .enable_mask = BIT(0), 57862306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 57962306a36Sopenharmony_ci .name = "disp_cc_mdss_rot_clk", 58062306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 58162306a36Sopenharmony_ci &disp_cc_mdss_rot_clk_src.clkr.hw, 58262306a36Sopenharmony_ci }, 58362306a36Sopenharmony_ci .num_parents = 1, 58462306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 58562306a36Sopenharmony_ci .ops = &clk_branch2_ops, 58662306a36Sopenharmony_ci }, 58762306a36Sopenharmony_ci }, 58862306a36Sopenharmony_ci}; 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_rscc_vsync_clk = { 59162306a36Sopenharmony_ci .halt_reg = 0x4008, 59262306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 59362306a36Sopenharmony_ci .clkr = { 59462306a36Sopenharmony_ci .enable_reg = 0x4008, 59562306a36Sopenharmony_ci .enable_mask = BIT(0), 59662306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 59762306a36Sopenharmony_ci .name = "disp_cc_mdss_rscc_vsync_clk", 59862306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 59962306a36Sopenharmony_ci &disp_cc_mdss_vsync_clk_src.clkr.hw, 60062306a36Sopenharmony_ci }, 60162306a36Sopenharmony_ci .num_parents = 1, 60262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 60362306a36Sopenharmony_ci .ops = &clk_branch2_ops, 60462306a36Sopenharmony_ci }, 60562306a36Sopenharmony_ci }, 60662306a36Sopenharmony_ci}; 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_vsync_clk = { 60962306a36Sopenharmony_ci .halt_reg = 0x2024, 61062306a36Sopenharmony_ci .halt_check = BRANCH_HALT, 61162306a36Sopenharmony_ci .clkr = { 61262306a36Sopenharmony_ci .enable_reg = 0x2024, 61362306a36Sopenharmony_ci .enable_mask = BIT(0), 61462306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 61562306a36Sopenharmony_ci .name = "disp_cc_mdss_vsync_clk", 61662306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 61762306a36Sopenharmony_ci &disp_cc_mdss_vsync_clk_src.clkr.hw, 61862306a36Sopenharmony_ci }, 61962306a36Sopenharmony_ci .num_parents = 1, 62062306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 62162306a36Sopenharmony_ci .ops = &clk_branch2_ops, 62262306a36Sopenharmony_ci }, 62362306a36Sopenharmony_ci }, 62462306a36Sopenharmony_ci}; 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = { 62762306a36Sopenharmony_ci .gdscr = 0x3000, 62862306a36Sopenharmony_ci .en_rest_wait_val = 0x2, 62962306a36Sopenharmony_ci .en_few_wait_val = 0x2, 63062306a36Sopenharmony_ci .clk_dis_wait_val = 0xf, 63162306a36Sopenharmony_ci .pd = { 63262306a36Sopenharmony_ci .name = "mdss_gdsc", 63362306a36Sopenharmony_ci }, 63462306a36Sopenharmony_ci .pwrsts = PWRSTS_OFF_ON, 63562306a36Sopenharmony_ci .flags = HW_CTRL, 63662306a36Sopenharmony_ci}; 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_cistatic struct gdsc *disp_cc_sc7180_gdscs[] = { 63962306a36Sopenharmony_ci [MDSS_GDSC] = &mdss_gdsc, 64062306a36Sopenharmony_ci}; 64162306a36Sopenharmony_ci 64262306a36Sopenharmony_cistatic struct clk_regmap *disp_cc_sc7180_clocks[] = { 64362306a36Sopenharmony_ci [DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr, 64462306a36Sopenharmony_ci [DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr, 64562306a36Sopenharmony_ci [DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr, 64662306a36Sopenharmony_ci [DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr, 64762306a36Sopenharmony_ci [DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr, 64862306a36Sopenharmony_ci [DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr, 64962306a36Sopenharmony_ci [DISP_CC_MDSS_DP_AUX_CLK] = &disp_cc_mdss_dp_aux_clk.clkr, 65062306a36Sopenharmony_ci [DISP_CC_MDSS_DP_AUX_CLK_SRC] = &disp_cc_mdss_dp_aux_clk_src.clkr, 65162306a36Sopenharmony_ci [DISP_CC_MDSS_DP_CRYPTO_CLK] = &disp_cc_mdss_dp_crypto_clk.clkr, 65262306a36Sopenharmony_ci [DISP_CC_MDSS_DP_CRYPTO_CLK_SRC] = &disp_cc_mdss_dp_crypto_clk_src.clkr, 65362306a36Sopenharmony_ci [DISP_CC_MDSS_DP_LINK_CLK] = &disp_cc_mdss_dp_link_clk.clkr, 65462306a36Sopenharmony_ci [DISP_CC_MDSS_DP_LINK_CLK_SRC] = &disp_cc_mdss_dp_link_clk_src.clkr, 65562306a36Sopenharmony_ci [DISP_CC_MDSS_DP_LINK_DIV_CLK_SRC] = 65662306a36Sopenharmony_ci &disp_cc_mdss_dp_link_div_clk_src.clkr, 65762306a36Sopenharmony_ci [DISP_CC_MDSS_DP_LINK_INTF_CLK] = &disp_cc_mdss_dp_link_intf_clk.clkr, 65862306a36Sopenharmony_ci [DISP_CC_MDSS_DP_PIXEL_CLK] = &disp_cc_mdss_dp_pixel_clk.clkr, 65962306a36Sopenharmony_ci [DISP_CC_MDSS_DP_PIXEL_CLK_SRC] = &disp_cc_mdss_dp_pixel_clk_src.clkr, 66062306a36Sopenharmony_ci [DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr, 66162306a36Sopenharmony_ci [DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr, 66262306a36Sopenharmony_ci [DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr, 66362306a36Sopenharmony_ci [DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr, 66462306a36Sopenharmony_ci [DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr, 66562306a36Sopenharmony_ci [DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr, 66662306a36Sopenharmony_ci [DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr, 66762306a36Sopenharmony_ci [DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr, 66862306a36Sopenharmony_ci [DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr, 66962306a36Sopenharmony_ci [DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr, 67062306a36Sopenharmony_ci [DISP_CC_MDSS_RSCC_VSYNC_CLK] = &disp_cc_mdss_rscc_vsync_clk.clkr, 67162306a36Sopenharmony_ci [DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr, 67262306a36Sopenharmony_ci [DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr, 67362306a36Sopenharmony_ci [DISP_CC_PLL0] = &disp_cc_pll0.clkr, 67462306a36Sopenharmony_ci [DISP_CC_PLL0_OUT_EVEN] = &disp_cc_pll0_out_even.clkr, 67562306a36Sopenharmony_ci}; 67662306a36Sopenharmony_ci 67762306a36Sopenharmony_cistatic const struct regmap_config disp_cc_sc7180_regmap_config = { 67862306a36Sopenharmony_ci .reg_bits = 32, 67962306a36Sopenharmony_ci .reg_stride = 4, 68062306a36Sopenharmony_ci .val_bits = 32, 68162306a36Sopenharmony_ci .max_register = 0x10000, 68262306a36Sopenharmony_ci .fast_io = true, 68362306a36Sopenharmony_ci}; 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_cistatic const struct qcom_cc_desc disp_cc_sc7180_desc = { 68662306a36Sopenharmony_ci .config = &disp_cc_sc7180_regmap_config, 68762306a36Sopenharmony_ci .clks = disp_cc_sc7180_clocks, 68862306a36Sopenharmony_ci .num_clks = ARRAY_SIZE(disp_cc_sc7180_clocks), 68962306a36Sopenharmony_ci .gdscs = disp_cc_sc7180_gdscs, 69062306a36Sopenharmony_ci .num_gdscs = ARRAY_SIZE(disp_cc_sc7180_gdscs), 69162306a36Sopenharmony_ci}; 69262306a36Sopenharmony_ci 69362306a36Sopenharmony_cistatic const struct of_device_id disp_cc_sc7180_match_table[] = { 69462306a36Sopenharmony_ci { .compatible = "qcom,sc7180-dispcc" }, 69562306a36Sopenharmony_ci { } 69662306a36Sopenharmony_ci}; 69762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, disp_cc_sc7180_match_table); 69862306a36Sopenharmony_ci 69962306a36Sopenharmony_cistatic int disp_cc_sc7180_probe(struct platform_device *pdev) 70062306a36Sopenharmony_ci{ 70162306a36Sopenharmony_ci struct regmap *regmap; 70262306a36Sopenharmony_ci struct alpha_pll_config disp_cc_pll_config = {}; 70362306a36Sopenharmony_ci 70462306a36Sopenharmony_ci regmap = qcom_cc_map(pdev, &disp_cc_sc7180_desc); 70562306a36Sopenharmony_ci if (IS_ERR(regmap)) 70662306a36Sopenharmony_ci return PTR_ERR(regmap); 70762306a36Sopenharmony_ci 70862306a36Sopenharmony_ci /* 1380MHz configuration */ 70962306a36Sopenharmony_ci disp_cc_pll_config.l = 0x47; 71062306a36Sopenharmony_ci disp_cc_pll_config.alpha = 0xe000; 71162306a36Sopenharmony_ci disp_cc_pll_config.user_ctl_val = 0x00000001; 71262306a36Sopenharmony_ci disp_cc_pll_config.user_ctl_hi_val = 0x00004805; 71362306a36Sopenharmony_ci 71462306a36Sopenharmony_ci clk_fabia_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll_config); 71562306a36Sopenharmony_ci 71662306a36Sopenharmony_ci return qcom_cc_really_probe(pdev, &disp_cc_sc7180_desc, regmap); 71762306a36Sopenharmony_ci} 71862306a36Sopenharmony_ci 71962306a36Sopenharmony_cistatic struct platform_driver disp_cc_sc7180_driver = { 72062306a36Sopenharmony_ci .probe = disp_cc_sc7180_probe, 72162306a36Sopenharmony_ci .driver = { 72262306a36Sopenharmony_ci .name = "sc7180-dispcc", 72362306a36Sopenharmony_ci .of_match_table = disp_cc_sc7180_match_table, 72462306a36Sopenharmony_ci }, 72562306a36Sopenharmony_ci}; 72662306a36Sopenharmony_ci 72762306a36Sopenharmony_cistatic int __init disp_cc_sc7180_init(void) 72862306a36Sopenharmony_ci{ 72962306a36Sopenharmony_ci return platform_driver_register(&disp_cc_sc7180_driver); 73062306a36Sopenharmony_ci} 73162306a36Sopenharmony_cisubsys_initcall(disp_cc_sc7180_init); 73262306a36Sopenharmony_ci 73362306a36Sopenharmony_cistatic void __exit disp_cc_sc7180_exit(void) 73462306a36Sopenharmony_ci{ 73562306a36Sopenharmony_ci platform_driver_unregister(&disp_cc_sc7180_driver); 73662306a36Sopenharmony_ci} 73762306a36Sopenharmony_cimodule_exit(disp_cc_sc7180_exit); 73862306a36Sopenharmony_ci 73962306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI DISP_CC SC7180 Driver"); 74062306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 741