162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2020, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2021, Linaro Ltd.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/err.h>
862306a36Sopenharmony_ci#include <linux/kernel.h>
962306a36Sopenharmony_ci#include <linux/module.h>
1062306a36Sopenharmony_ci#include <linux/of.h>
1162306a36Sopenharmony_ci#include <linux/platform_device.h>
1262306a36Sopenharmony_ci#include <linux/regmap.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,dispcc-qcm2290.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1762306a36Sopenharmony_ci#include "clk-branch.h"
1862306a36Sopenharmony_ci#include "clk-rcg.h"
1962306a36Sopenharmony_ci#include "clk-regmap.h"
2062306a36Sopenharmony_ci#include "clk-regmap-divider.h"
2162306a36Sopenharmony_ci#include "common.h"
2262306a36Sopenharmony_ci#include "gdsc.h"
2362306a36Sopenharmony_ci#include "reset.h"
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cienum {
2662306a36Sopenharmony_ci	P_BI_TCXO,
2762306a36Sopenharmony_ci	P_BI_TCXO_AO,
2862306a36Sopenharmony_ci	P_DISP_CC_PLL0_OUT_MAIN,
2962306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_BYTECLK,
3062306a36Sopenharmony_ci	P_DSI0_PHY_PLL_OUT_DSICLK,
3162306a36Sopenharmony_ci	P_GPLL0_OUT_DIV,
3262306a36Sopenharmony_ci	P_GPLL0_OUT_MAIN,
3362306a36Sopenharmony_ci	P_SLEEP_CLK,
3462306a36Sopenharmony_ci};
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_cistatic const struct pll_vco spark_vco[] = {
3762306a36Sopenharmony_ci	{ 500000000, 1000000000, 2 },
3862306a36Sopenharmony_ci};
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci/* 768MHz configuration */
4162306a36Sopenharmony_cistatic const struct alpha_pll_config disp_cc_pll0_config = {
4262306a36Sopenharmony_ci	.l = 0x28,
4362306a36Sopenharmony_ci	.alpha = 0x0,
4462306a36Sopenharmony_ci	.alpha_en_mask = BIT(24),
4562306a36Sopenharmony_ci	.vco_val = 0x2 << 20,
4662306a36Sopenharmony_ci	.vco_mask = GENMASK(21, 20),
4762306a36Sopenharmony_ci	.main_output_mask = BIT(0),
4862306a36Sopenharmony_ci	.config_ctl_val = 0x4001055B,
4962306a36Sopenharmony_ci};
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cistatic struct clk_alpha_pll disp_cc_pll0 = {
5262306a36Sopenharmony_ci	.offset = 0x0,
5362306a36Sopenharmony_ci	.vco_table = spark_vco,
5462306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(spark_vco),
5562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
5662306a36Sopenharmony_ci	.clkr = {
5762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
5862306a36Sopenharmony_ci			.name = "disp_cc_pll0",
5962306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
6062306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
6162306a36Sopenharmony_ci			},
6262306a36Sopenharmony_ci			.num_parents = 1,
6362306a36Sopenharmony_ci			.ops = &clk_alpha_pll_ops,
6462306a36Sopenharmony_ci		},
6562306a36Sopenharmony_ci	},
6662306a36Sopenharmony_ci};
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_0[] = {
6962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
7062306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
7162306a36Sopenharmony_ci};
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_0[] = {
7462306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
7562306a36Sopenharmony_ci	{ .fw_name = "dsi0_phy_pll_out_byteclk" },
7662306a36Sopenharmony_ci};
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_1[] = {
7962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
8062306a36Sopenharmony_ci};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_1[] = {
8362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
8462306a36Sopenharmony_ci};
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_2[] = {
8762306a36Sopenharmony_ci	{ P_BI_TCXO_AO, 0 },
8862306a36Sopenharmony_ci	{ P_GPLL0_OUT_DIV, 4 },
8962306a36Sopenharmony_ci};
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_2[] = {
9262306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo_ao" },
9362306a36Sopenharmony_ci	{ .fw_name = "gcc_disp_gpll0_div_clk_src" },
9462306a36Sopenharmony_ci};
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_3[] = {
9762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
9862306a36Sopenharmony_ci	{ P_DISP_CC_PLL0_OUT_MAIN, 1 },
9962306a36Sopenharmony_ci	{ P_GPLL0_OUT_MAIN, 4 },
10062306a36Sopenharmony_ci};
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_3[] = {
10362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
10462306a36Sopenharmony_ci	{ .hw = &disp_cc_pll0.clkr.hw },
10562306a36Sopenharmony_ci	{ .fw_name = "gcc_disp_gpll0_clk_src" },
10662306a36Sopenharmony_ci};
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_4[] = {
10962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
11062306a36Sopenharmony_ci	{ P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
11162306a36Sopenharmony_ci};
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_4[] = {
11462306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
11562306a36Sopenharmony_ci	{ .fw_name = "dsi0_phy_pll_out_dsiclk" },
11662306a36Sopenharmony_ci};
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_cistatic const struct parent_map disp_cc_parent_map_5[] = {
11962306a36Sopenharmony_ci	{ P_SLEEP_CLK, 0 },
12062306a36Sopenharmony_ci};
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cistatic const struct clk_parent_data disp_cc_parent_data_5[] = {
12362306a36Sopenharmony_ci	{ .fw_name = "sleep_clk" },
12462306a36Sopenharmony_ci};
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
12762306a36Sopenharmony_ci	.cmd_rcgr = 0x20a4,
12862306a36Sopenharmony_ci	.mnd_width = 0,
12962306a36Sopenharmony_ci	.hid_width = 5,
13062306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
13162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13262306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_clk_src",
13362306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
13462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
13562306a36Sopenharmony_ci		/* For set_rate and set_parent to succeed, parent(s) must be enabled */
13662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
13762306a36Sopenharmony_ci		.ops = &clk_byte2_ops,
13862306a36Sopenharmony_ci	},
13962306a36Sopenharmony_ci};
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_cistatic struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
14262306a36Sopenharmony_ci	.reg = 0x20bc,
14362306a36Sopenharmony_ci	.shift = 0,
14462306a36Sopenharmony_ci	.width = 2,
14562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
14662306a36Sopenharmony_ci		.name = "disp_cc_mdss_byte0_div_clk_src",
14762306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
14862306a36Sopenharmony_ci			&disp_cc_mdss_byte0_clk_src.clkr.hw,
14962306a36Sopenharmony_ci		},
15062306a36Sopenharmony_ci		.num_parents = 1,
15162306a36Sopenharmony_ci		.ops = &clk_regmap_div_ops,
15262306a36Sopenharmony_ci	},
15362306a36Sopenharmony_ci};
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = {
15662306a36Sopenharmony_ci	F(19200000, P_BI_TCXO_AO, 1, 0, 0),
15762306a36Sopenharmony_ci	F(37500000, P_GPLL0_OUT_DIV, 8, 0, 0),
15862306a36Sopenharmony_ci	F(75000000, P_GPLL0_OUT_DIV, 4, 0, 0),
15962306a36Sopenharmony_ci	{ }
16062306a36Sopenharmony_ci};
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_ahb_clk_src = {
16362306a36Sopenharmony_ci	.cmd_rcgr = 0x2154,
16462306a36Sopenharmony_ci	.mnd_width = 0,
16562306a36Sopenharmony_ci	.hid_width = 5,
16662306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_2,
16762306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src,
16862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
16962306a36Sopenharmony_ci		.name = "disp_cc_mdss_ahb_clk_src",
17062306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_2,
17162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
17262306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
17362306a36Sopenharmony_ci	},
17462306a36Sopenharmony_ci};
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_esc0_clk_src[] = {
17762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
17862306a36Sopenharmony_ci	{ }
17962306a36Sopenharmony_ci};
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
18262306a36Sopenharmony_ci	.cmd_rcgr = 0x20c0,
18362306a36Sopenharmony_ci	.mnd_width = 0,
18462306a36Sopenharmony_ci	.hid_width = 5,
18562306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_0,
18662306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
18762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
18862306a36Sopenharmony_ci		.name = "disp_cc_mdss_esc0_clk_src",
18962306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_0,
19062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
19162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
19262306a36Sopenharmony_ci	},
19362306a36Sopenharmony_ci};
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
19662306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
19762306a36Sopenharmony_ci	F(192000000, P_DISP_CC_PLL0_OUT_MAIN, 4, 0, 0),
19862306a36Sopenharmony_ci	F(256000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
19962306a36Sopenharmony_ci	F(307200000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
20062306a36Sopenharmony_ci	F(384000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
20162306a36Sopenharmony_ci	{ }
20262306a36Sopenharmony_ci};
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
20562306a36Sopenharmony_ci	.cmd_rcgr = 0x2074,
20662306a36Sopenharmony_ci	.mnd_width = 0,
20762306a36Sopenharmony_ci	.hid_width = 5,
20862306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_3,
20962306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
21062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
21162306a36Sopenharmony_ci		.name = "disp_cc_mdss_mdp_clk_src",
21262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_3,
21362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
21462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
21562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
21662306a36Sopenharmony_ci	},
21762306a36Sopenharmony_ci};
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
22062306a36Sopenharmony_ci	.cmd_rcgr = 0x205c,
22162306a36Sopenharmony_ci	.mnd_width = 8,
22262306a36Sopenharmony_ci	.hid_width = 5,
22362306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_4,
22462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
22562306a36Sopenharmony_ci		.name = "disp_cc_mdss_pclk0_clk_src",
22662306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_4,
22762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
22862306a36Sopenharmony_ci		/* For set_rate and set_parent to succeed, parent(s) must be enabled */
22962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
23062306a36Sopenharmony_ci		.ops = &clk_pixel_ops,
23162306a36Sopenharmony_ci	},
23262306a36Sopenharmony_ci};
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
23562306a36Sopenharmony_ci	.cmd_rcgr = 0x208c,
23662306a36Sopenharmony_ci	.mnd_width = 0,
23762306a36Sopenharmony_ci	.hid_width = 5,
23862306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_1,
23962306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
24062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
24162306a36Sopenharmony_ci		.name = "disp_cc_mdss_vsync_clk_src",
24262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_1,
24362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
24462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
24562306a36Sopenharmony_ci		.ops = &clk_rcg2_shared_ops,
24662306a36Sopenharmony_ci	},
24762306a36Sopenharmony_ci};
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_disp_cc_sleep_clk_src[] = {
25062306a36Sopenharmony_ci	F(32764, P_SLEEP_CLK, 1, 0, 0),
25162306a36Sopenharmony_ci	{ }
25262306a36Sopenharmony_ci};
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_cistatic struct clk_rcg2 disp_cc_sleep_clk_src = {
25562306a36Sopenharmony_ci	.cmd_rcgr = 0x6050,
25662306a36Sopenharmony_ci	.mnd_width = 0,
25762306a36Sopenharmony_ci	.hid_width = 5,
25862306a36Sopenharmony_ci	.parent_map = disp_cc_parent_map_5,
25962306a36Sopenharmony_ci	.freq_tbl = ftbl_disp_cc_sleep_clk_src,
26062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
26162306a36Sopenharmony_ci		.name = "disp_cc_sleep_clk_src",
26262306a36Sopenharmony_ci		.parent_data = disp_cc_parent_data_5,
26362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
26462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
26562306a36Sopenharmony_ci	},
26662306a36Sopenharmony_ci};
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_ahb_clk = {
26962306a36Sopenharmony_ci	.halt_reg = 0x2044,
27062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
27162306a36Sopenharmony_ci	.clkr = {
27262306a36Sopenharmony_ci		.enable_reg = 0x2044,
27362306a36Sopenharmony_ci		.enable_mask = BIT(0),
27462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
27562306a36Sopenharmony_ci			.name = "disp_cc_mdss_ahb_clk",
27662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
27762306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
27862306a36Sopenharmony_ci			},
27962306a36Sopenharmony_ci			.num_parents = 1,
28062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
28162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
28262306a36Sopenharmony_ci		},
28362306a36Sopenharmony_ci	},
28462306a36Sopenharmony_ci};
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_clk = {
28762306a36Sopenharmony_ci	.halt_reg = 0x201c,
28862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
28962306a36Sopenharmony_ci	.clkr = {
29062306a36Sopenharmony_ci		.enable_reg = 0x201c,
29162306a36Sopenharmony_ci		.enable_mask = BIT(0),
29262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
29362306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_clk",
29462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
29562306a36Sopenharmony_ci				&disp_cc_mdss_byte0_clk_src.clkr.hw,
29662306a36Sopenharmony_ci			},
29762306a36Sopenharmony_ci			.num_parents = 1,
29862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
29962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
30062306a36Sopenharmony_ci		},
30162306a36Sopenharmony_ci	},
30262306a36Sopenharmony_ci};
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_byte0_intf_clk = {
30562306a36Sopenharmony_ci	.halt_reg = 0x2020,
30662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
30762306a36Sopenharmony_ci	.clkr = {
30862306a36Sopenharmony_ci		.enable_reg = 0x2020,
30962306a36Sopenharmony_ci		.enable_mask = BIT(0),
31062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
31162306a36Sopenharmony_ci			.name = "disp_cc_mdss_byte0_intf_clk",
31262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
31362306a36Sopenharmony_ci				&disp_cc_mdss_byte0_div_clk_src.clkr.hw,
31462306a36Sopenharmony_ci			},
31562306a36Sopenharmony_ci			.num_parents = 1,
31662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
31762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
31862306a36Sopenharmony_ci		},
31962306a36Sopenharmony_ci	},
32062306a36Sopenharmony_ci};
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_esc0_clk = {
32362306a36Sopenharmony_ci	.halt_reg = 0x2024,
32462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
32562306a36Sopenharmony_ci	.clkr = {
32662306a36Sopenharmony_ci		.enable_reg = 0x2024,
32762306a36Sopenharmony_ci		.enable_mask = BIT(0),
32862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
32962306a36Sopenharmony_ci			.name = "disp_cc_mdss_esc0_clk",
33062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
33162306a36Sopenharmony_ci				&disp_cc_mdss_esc0_clk_src.clkr.hw,
33262306a36Sopenharmony_ci			},
33362306a36Sopenharmony_ci			.num_parents = 1,
33462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
33562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
33662306a36Sopenharmony_ci		},
33762306a36Sopenharmony_ci	},
33862306a36Sopenharmony_ci};
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_clk = {
34162306a36Sopenharmony_ci	.halt_reg = 0x2008,
34262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
34362306a36Sopenharmony_ci	.clkr = {
34462306a36Sopenharmony_ci		.enable_reg = 0x2008,
34562306a36Sopenharmony_ci		.enable_mask = BIT(0),
34662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
34762306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_clk",
34862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
34962306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
35062306a36Sopenharmony_ci			},
35162306a36Sopenharmony_ci			.num_parents = 1,
35262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
35362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
35462306a36Sopenharmony_ci		},
35562306a36Sopenharmony_ci	},
35662306a36Sopenharmony_ci};
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_mdp_lut_clk = {
35962306a36Sopenharmony_ci	.halt_reg = 0x2010,
36062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
36162306a36Sopenharmony_ci	.clkr = {
36262306a36Sopenharmony_ci		.enable_reg = 0x2010,
36362306a36Sopenharmony_ci		.enable_mask = BIT(0),
36462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
36562306a36Sopenharmony_ci			.name = "disp_cc_mdss_mdp_lut_clk",
36662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
36762306a36Sopenharmony_ci				&disp_cc_mdss_mdp_clk_src.clkr.hw,
36862306a36Sopenharmony_ci			},
36962306a36Sopenharmony_ci			.num_parents = 1,
37062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
37162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
37262306a36Sopenharmony_ci		},
37362306a36Sopenharmony_ci	},
37462306a36Sopenharmony_ci};
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = {
37762306a36Sopenharmony_ci	.halt_reg = 0x4004,
37862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
37962306a36Sopenharmony_ci	.clkr = {
38062306a36Sopenharmony_ci		.enable_reg = 0x4004,
38162306a36Sopenharmony_ci		.enable_mask = BIT(0),
38262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
38362306a36Sopenharmony_ci			.name = "disp_cc_mdss_non_gdsc_ahb_clk",
38462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
38562306a36Sopenharmony_ci				&disp_cc_mdss_ahb_clk_src.clkr.hw,
38662306a36Sopenharmony_ci			},
38762306a36Sopenharmony_ci			.num_parents = 1,
38862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
38962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
39062306a36Sopenharmony_ci		},
39162306a36Sopenharmony_ci	},
39262306a36Sopenharmony_ci};
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_pclk0_clk = {
39562306a36Sopenharmony_ci	.halt_reg = 0x2004,
39662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
39762306a36Sopenharmony_ci	.clkr = {
39862306a36Sopenharmony_ci		.enable_reg = 0x2004,
39962306a36Sopenharmony_ci		.enable_mask = BIT(0),
40062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
40162306a36Sopenharmony_ci			.name = "disp_cc_mdss_pclk0_clk",
40262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
40362306a36Sopenharmony_ci				&disp_cc_mdss_pclk0_clk_src.clkr.hw,
40462306a36Sopenharmony_ci			},
40562306a36Sopenharmony_ci			.num_parents = 1,
40662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
40762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
40862306a36Sopenharmony_ci		},
40962306a36Sopenharmony_ci	},
41062306a36Sopenharmony_ci};
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_cistatic struct clk_branch disp_cc_mdss_vsync_clk = {
41362306a36Sopenharmony_ci	.halt_reg = 0x2018,
41462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
41562306a36Sopenharmony_ci	.clkr = {
41662306a36Sopenharmony_ci		.enable_reg = 0x2018,
41762306a36Sopenharmony_ci		.enable_mask = BIT(0),
41862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
41962306a36Sopenharmony_ci			.name = "disp_cc_mdss_vsync_clk",
42062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
42162306a36Sopenharmony_ci				&disp_cc_mdss_vsync_clk_src.clkr.hw,
42262306a36Sopenharmony_ci			},
42362306a36Sopenharmony_ci			.num_parents = 1,
42462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
42562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
42662306a36Sopenharmony_ci		},
42762306a36Sopenharmony_ci	},
42862306a36Sopenharmony_ci};
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_cistatic struct clk_branch disp_cc_sleep_clk = {
43162306a36Sopenharmony_ci	.halt_reg = 0x6068,
43262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
43362306a36Sopenharmony_ci	.clkr = {
43462306a36Sopenharmony_ci		.enable_reg = 0x6068,
43562306a36Sopenharmony_ci		.enable_mask = BIT(0),
43662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
43762306a36Sopenharmony_ci			.name = "disp_cc_sleep_clk",
43862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
43962306a36Sopenharmony_ci				&disp_cc_sleep_clk_src.clkr.hw,
44062306a36Sopenharmony_ci			},
44162306a36Sopenharmony_ci			.num_parents = 1,
44262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
44362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
44462306a36Sopenharmony_ci		},
44562306a36Sopenharmony_ci	},
44662306a36Sopenharmony_ci};
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_cistatic const struct qcom_reset_map disp_cc_qcm2290_resets[] = {
44962306a36Sopenharmony_ci	[DISP_CC_MDSS_CORE_BCR] = { 0x2000 },
45062306a36Sopenharmony_ci};
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_cistatic struct gdsc mdss_gdsc = {
45362306a36Sopenharmony_ci	.gdscr = 0x3000,
45462306a36Sopenharmony_ci	.pd = {
45562306a36Sopenharmony_ci		.name = "mdss_gdsc",
45662306a36Sopenharmony_ci	},
45762306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
45862306a36Sopenharmony_ci	.flags = HW_CTRL,
45962306a36Sopenharmony_ci};
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_cistatic struct gdsc *disp_cc_qcm2290_gdscs[] = {
46262306a36Sopenharmony_ci	[MDSS_GDSC] = &mdss_gdsc,
46362306a36Sopenharmony_ci};
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_cistatic struct clk_regmap *disp_cc_qcm2290_clocks[] = {
46662306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
46762306a36Sopenharmony_ci	[DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr,
46862306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
46962306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
47062306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr,
47162306a36Sopenharmony_ci	[DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
47262306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
47362306a36Sopenharmony_ci	[DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
47462306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
47562306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
47662306a36Sopenharmony_ci	[DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
47762306a36Sopenharmony_ci	[DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr,
47862306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
47962306a36Sopenharmony_ci	[DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
48062306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
48162306a36Sopenharmony_ci	[DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
48262306a36Sopenharmony_ci	[DISP_CC_PLL0] = &disp_cc_pll0.clkr,
48362306a36Sopenharmony_ci	[DISP_CC_SLEEP_CLK] = &disp_cc_sleep_clk.clkr,
48462306a36Sopenharmony_ci	[DISP_CC_SLEEP_CLK_SRC] = &disp_cc_sleep_clk_src.clkr,
48562306a36Sopenharmony_ci};
48662306a36Sopenharmony_ci
48762306a36Sopenharmony_cistatic const struct regmap_config disp_cc_qcm2290_regmap_config = {
48862306a36Sopenharmony_ci	.reg_bits = 32,
48962306a36Sopenharmony_ci	.reg_stride = 4,
49062306a36Sopenharmony_ci	.val_bits = 32,
49162306a36Sopenharmony_ci	.max_register = 0x10000,
49262306a36Sopenharmony_ci	.fast_io = true,
49362306a36Sopenharmony_ci};
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_cistatic const struct qcom_cc_desc disp_cc_qcm2290_desc = {
49662306a36Sopenharmony_ci	.config = &disp_cc_qcm2290_regmap_config,
49762306a36Sopenharmony_ci	.clks = disp_cc_qcm2290_clocks,
49862306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(disp_cc_qcm2290_clocks),
49962306a36Sopenharmony_ci	.gdscs = disp_cc_qcm2290_gdscs,
50062306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(disp_cc_qcm2290_gdscs),
50162306a36Sopenharmony_ci	.resets = disp_cc_qcm2290_resets,
50262306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(disp_cc_qcm2290_resets),
50362306a36Sopenharmony_ci};
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_cistatic const struct of_device_id disp_cc_qcm2290_match_table[] = {
50662306a36Sopenharmony_ci	{ .compatible = "qcom,qcm2290-dispcc" },
50762306a36Sopenharmony_ci	{ }
50862306a36Sopenharmony_ci};
50962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, disp_cc_qcm2290_match_table);
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_cistatic int disp_cc_qcm2290_probe(struct platform_device *pdev)
51262306a36Sopenharmony_ci{
51362306a36Sopenharmony_ci	struct regmap *regmap;
51462306a36Sopenharmony_ci	int ret;
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &disp_cc_qcm2290_desc);
51762306a36Sopenharmony_ci	if (IS_ERR(regmap))
51862306a36Sopenharmony_ci		return PTR_ERR(regmap);
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_ci	clk_alpha_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
52162306a36Sopenharmony_ci
52262306a36Sopenharmony_ci	/* Keep DISP_CC_XO_CLK always-ON */
52362306a36Sopenharmony_ci	regmap_update_bits(regmap, 0x604c, BIT(0), BIT(0));
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci	ret = qcom_cc_really_probe(pdev, &disp_cc_qcm2290_desc, regmap);
52662306a36Sopenharmony_ci	if (ret) {
52762306a36Sopenharmony_ci		dev_err(&pdev->dev, "Failed to register DISP CC clocks\n");
52862306a36Sopenharmony_ci		return ret;
52962306a36Sopenharmony_ci	}
53062306a36Sopenharmony_ci
53162306a36Sopenharmony_ci	return ret;
53262306a36Sopenharmony_ci}
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_cistatic struct platform_driver disp_cc_qcm2290_driver = {
53562306a36Sopenharmony_ci	.probe = disp_cc_qcm2290_probe,
53662306a36Sopenharmony_ci	.driver = {
53762306a36Sopenharmony_ci		.name = "dispcc-qcm2290",
53862306a36Sopenharmony_ci		.of_match_table = disp_cc_qcm2290_match_table,
53962306a36Sopenharmony_ci	},
54062306a36Sopenharmony_ci};
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_cistatic int __init disp_cc_qcm2290_init(void)
54362306a36Sopenharmony_ci{
54462306a36Sopenharmony_ci	return platform_driver_register(&disp_cc_qcm2290_driver);
54562306a36Sopenharmony_ci}
54662306a36Sopenharmony_cisubsys_initcall(disp_cc_qcm2290_init);
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_cistatic void __exit disp_cc_qcm2290_exit(void)
54962306a36Sopenharmony_ci{
55062306a36Sopenharmony_ci	platform_driver_unregister(&disp_cc_qcm2290_driver);
55162306a36Sopenharmony_ci}
55262306a36Sopenharmony_cimodule_exit(disp_cc_qcm2290_exit);
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI DISP_CC qcm2290 Driver");
55562306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
556