162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2013, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/kernel.h>
762306a36Sopenharmony_ci#include <linux/bitops.h>
862306a36Sopenharmony_ci#include <linux/err.h>
962306a36Sopenharmony_ci#include <linux/export.h>
1062306a36Sopenharmony_ci#include <linux/clk-provider.h>
1162306a36Sopenharmony_ci#include <linux/regmap.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include <asm/div64.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include "clk-rcg.h"
1662306a36Sopenharmony_ci#include "common.h"
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_cistatic u32 ns_to_src(struct src_sel *s, u32 ns)
1962306a36Sopenharmony_ci{
2062306a36Sopenharmony_ci	ns >>= s->src_sel_shift;
2162306a36Sopenharmony_ci	ns &= SRC_SEL_MASK;
2262306a36Sopenharmony_ci	return ns;
2362306a36Sopenharmony_ci}
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_cistatic u32 src_to_ns(struct src_sel *s, u8 src, u32 ns)
2662306a36Sopenharmony_ci{
2762306a36Sopenharmony_ci	u32 mask;
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci	mask = SRC_SEL_MASK;
3062306a36Sopenharmony_ci	mask <<= s->src_sel_shift;
3162306a36Sopenharmony_ci	ns &= ~mask;
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci	ns |= src << s->src_sel_shift;
3462306a36Sopenharmony_ci	return ns;
3562306a36Sopenharmony_ci}
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_cistatic u8 clk_rcg_get_parent(struct clk_hw *hw)
3862306a36Sopenharmony_ci{
3962306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
4062306a36Sopenharmony_ci	int num_parents = clk_hw_get_num_parents(hw);
4162306a36Sopenharmony_ci	u32 ns;
4262306a36Sopenharmony_ci	int i, ret;
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	ret = regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
4562306a36Sopenharmony_ci	if (ret)
4662306a36Sopenharmony_ci		goto err;
4762306a36Sopenharmony_ci	ns = ns_to_src(&rcg->s, ns);
4862306a36Sopenharmony_ci	for (i = 0; i < num_parents; i++)
4962306a36Sopenharmony_ci		if (ns == rcg->s.parent_map[i].cfg)
5062306a36Sopenharmony_ci			return i;
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_cierr:
5362306a36Sopenharmony_ci	pr_debug("%s: Clock %s has invalid parent, using default.\n",
5462306a36Sopenharmony_ci		 __func__, clk_hw_get_name(hw));
5562306a36Sopenharmony_ci	return 0;
5662306a36Sopenharmony_ci}
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_cistatic int reg_to_bank(struct clk_dyn_rcg *rcg, u32 bank)
5962306a36Sopenharmony_ci{
6062306a36Sopenharmony_ci	bank &= BIT(rcg->mux_sel_bit);
6162306a36Sopenharmony_ci	return !!bank;
6262306a36Sopenharmony_ci}
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_cistatic u8 clk_dyn_rcg_get_parent(struct clk_hw *hw)
6562306a36Sopenharmony_ci{
6662306a36Sopenharmony_ci	struct clk_dyn_rcg *rcg = to_clk_dyn_rcg(hw);
6762306a36Sopenharmony_ci	int num_parents = clk_hw_get_num_parents(hw);
6862306a36Sopenharmony_ci	u32 ns, reg;
6962306a36Sopenharmony_ci	int bank;
7062306a36Sopenharmony_ci	int i, ret;
7162306a36Sopenharmony_ci	struct src_sel *s;
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci	ret = regmap_read(rcg->clkr.regmap, rcg->bank_reg, &reg);
7462306a36Sopenharmony_ci	if (ret)
7562306a36Sopenharmony_ci		goto err;
7662306a36Sopenharmony_ci	bank = reg_to_bank(rcg, reg);
7762306a36Sopenharmony_ci	s = &rcg->s[bank];
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	ret = regmap_read(rcg->clkr.regmap, rcg->ns_reg[bank], &ns);
8062306a36Sopenharmony_ci	if (ret)
8162306a36Sopenharmony_ci		goto err;
8262306a36Sopenharmony_ci	ns = ns_to_src(s, ns);
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	for (i = 0; i < num_parents; i++)
8562306a36Sopenharmony_ci		if (ns == s->parent_map[i].cfg)
8662306a36Sopenharmony_ci			return i;
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_cierr:
8962306a36Sopenharmony_ci	pr_debug("%s: Clock %s has invalid parent, using default.\n",
9062306a36Sopenharmony_ci		 __func__, clk_hw_get_name(hw));
9162306a36Sopenharmony_ci	return 0;
9262306a36Sopenharmony_ci}
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistatic int clk_rcg_set_parent(struct clk_hw *hw, u8 index)
9562306a36Sopenharmony_ci{
9662306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
9762306a36Sopenharmony_ci	u32 ns;
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
10062306a36Sopenharmony_ci	ns = src_to_ns(&rcg->s, rcg->s.parent_map[index].cfg, ns);
10162306a36Sopenharmony_ci	regmap_write(rcg->clkr.regmap, rcg->ns_reg, ns);
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	return 0;
10462306a36Sopenharmony_ci}
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_cistatic u32 md_to_m(struct mn *mn, u32 md)
10762306a36Sopenharmony_ci{
10862306a36Sopenharmony_ci	md >>= mn->m_val_shift;
10962306a36Sopenharmony_ci	md &= BIT(mn->width) - 1;
11062306a36Sopenharmony_ci	return md;
11162306a36Sopenharmony_ci}
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_cistatic u32 ns_to_pre_div(struct pre_div *p, u32 ns)
11462306a36Sopenharmony_ci{
11562306a36Sopenharmony_ci	ns >>= p->pre_div_shift;
11662306a36Sopenharmony_ci	ns &= BIT(p->pre_div_width) - 1;
11762306a36Sopenharmony_ci	return ns;
11862306a36Sopenharmony_ci}
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_cistatic u32 pre_div_to_ns(struct pre_div *p, u8 pre_div, u32 ns)
12162306a36Sopenharmony_ci{
12262306a36Sopenharmony_ci	u32 mask;
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	mask = BIT(p->pre_div_width) - 1;
12562306a36Sopenharmony_ci	mask <<= p->pre_div_shift;
12662306a36Sopenharmony_ci	ns &= ~mask;
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	ns |= pre_div << p->pre_div_shift;
12962306a36Sopenharmony_ci	return ns;
13062306a36Sopenharmony_ci}
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistatic u32 mn_to_md(struct mn *mn, u32 m, u32 n, u32 md)
13362306a36Sopenharmony_ci{
13462306a36Sopenharmony_ci	u32 mask, mask_w;
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	mask_w = BIT(mn->width) - 1;
13762306a36Sopenharmony_ci	mask = (mask_w << mn->m_val_shift) | mask_w;
13862306a36Sopenharmony_ci	md &= ~mask;
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	if (n) {
14162306a36Sopenharmony_ci		m <<= mn->m_val_shift;
14262306a36Sopenharmony_ci		md |= m;
14362306a36Sopenharmony_ci		md |= ~n & mask_w;
14462306a36Sopenharmony_ci	}
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	return md;
14762306a36Sopenharmony_ci}
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_cistatic u32 ns_m_to_n(struct mn *mn, u32 ns, u32 m)
15062306a36Sopenharmony_ci{
15162306a36Sopenharmony_ci	ns = ~ns >> mn->n_val_shift;
15262306a36Sopenharmony_ci	ns &= BIT(mn->width) - 1;
15362306a36Sopenharmony_ci	return ns + m;
15462306a36Sopenharmony_ci}
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_cistatic u32 reg_to_mnctr_mode(struct mn *mn, u32 val)
15762306a36Sopenharmony_ci{
15862306a36Sopenharmony_ci	val >>= mn->mnctr_mode_shift;
15962306a36Sopenharmony_ci	val &= MNCTR_MODE_MASK;
16062306a36Sopenharmony_ci	return val;
16162306a36Sopenharmony_ci}
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_cistatic u32 mn_to_ns(struct mn *mn, u32 m, u32 n, u32 ns)
16462306a36Sopenharmony_ci{
16562306a36Sopenharmony_ci	u32 mask;
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	mask = BIT(mn->width) - 1;
16862306a36Sopenharmony_ci	mask <<= mn->n_val_shift;
16962306a36Sopenharmony_ci	ns &= ~mask;
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	if (n) {
17262306a36Sopenharmony_ci		n = n - m;
17362306a36Sopenharmony_ci		n = ~n;
17462306a36Sopenharmony_ci		n &= BIT(mn->width) - 1;
17562306a36Sopenharmony_ci		n <<= mn->n_val_shift;
17662306a36Sopenharmony_ci		ns |= n;
17762306a36Sopenharmony_ci	}
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	return ns;
18062306a36Sopenharmony_ci}
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_cistatic u32 mn_to_reg(struct mn *mn, u32 m, u32 n, u32 val)
18362306a36Sopenharmony_ci{
18462306a36Sopenharmony_ci	u32 mask;
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci	mask = MNCTR_MODE_MASK << mn->mnctr_mode_shift;
18762306a36Sopenharmony_ci	mask |= BIT(mn->mnctr_en_bit);
18862306a36Sopenharmony_ci	val &= ~mask;
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	if (n) {
19162306a36Sopenharmony_ci		val |= BIT(mn->mnctr_en_bit);
19262306a36Sopenharmony_ci		val |= MNCTR_MODE_DUAL << mn->mnctr_mode_shift;
19362306a36Sopenharmony_ci	}
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	return val;
19662306a36Sopenharmony_ci}
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistatic int configure_bank(struct clk_dyn_rcg *rcg, const struct freq_tbl *f)
19962306a36Sopenharmony_ci{
20062306a36Sopenharmony_ci	u32 ns, md, reg;
20162306a36Sopenharmony_ci	int bank, new_bank, ret, index;
20262306a36Sopenharmony_ci	struct mn *mn;
20362306a36Sopenharmony_ci	struct pre_div *p;
20462306a36Sopenharmony_ci	struct src_sel *s;
20562306a36Sopenharmony_ci	bool enabled;
20662306a36Sopenharmony_ci	u32 md_reg, ns_reg;
20762306a36Sopenharmony_ci	bool banked_mn = !!rcg->mn[1].width;
20862306a36Sopenharmony_ci	bool banked_p = !!rcg->p[1].pre_div_width;
20962306a36Sopenharmony_ci	struct clk_hw *hw = &rcg->clkr.hw;
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	enabled = __clk_is_enabled(hw->clk);
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci	ret = regmap_read(rcg->clkr.regmap, rcg->bank_reg, &reg);
21462306a36Sopenharmony_ci	if (ret)
21562306a36Sopenharmony_ci		return ret;
21662306a36Sopenharmony_ci	bank = reg_to_bank(rcg, reg);
21762306a36Sopenharmony_ci	new_bank = enabled ? !bank : bank;
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci	ns_reg = rcg->ns_reg[new_bank];
22062306a36Sopenharmony_ci	ret = regmap_read(rcg->clkr.regmap, ns_reg, &ns);
22162306a36Sopenharmony_ci	if (ret)
22262306a36Sopenharmony_ci		return ret;
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	if (banked_mn) {
22562306a36Sopenharmony_ci		mn = &rcg->mn[new_bank];
22662306a36Sopenharmony_ci		md_reg = rcg->md_reg[new_bank];
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci		ns |= BIT(mn->mnctr_reset_bit);
22962306a36Sopenharmony_ci		ret = regmap_write(rcg->clkr.regmap, ns_reg, ns);
23062306a36Sopenharmony_ci		if (ret)
23162306a36Sopenharmony_ci			return ret;
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci		ret = regmap_read(rcg->clkr.regmap, md_reg, &md);
23462306a36Sopenharmony_ci		if (ret)
23562306a36Sopenharmony_ci			return ret;
23662306a36Sopenharmony_ci		md = mn_to_md(mn, f->m, f->n, md);
23762306a36Sopenharmony_ci		ret = regmap_write(rcg->clkr.regmap, md_reg, md);
23862306a36Sopenharmony_ci		if (ret)
23962306a36Sopenharmony_ci			return ret;
24062306a36Sopenharmony_ci		ns = mn_to_ns(mn, f->m, f->n, ns);
24162306a36Sopenharmony_ci		ret = regmap_write(rcg->clkr.regmap, ns_reg, ns);
24262306a36Sopenharmony_ci		if (ret)
24362306a36Sopenharmony_ci			return ret;
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci		/* Two NS registers means mode control is in NS register */
24662306a36Sopenharmony_ci		if (rcg->ns_reg[0] != rcg->ns_reg[1]) {
24762306a36Sopenharmony_ci			ns = mn_to_reg(mn, f->m, f->n, ns);
24862306a36Sopenharmony_ci			ret = regmap_write(rcg->clkr.regmap, ns_reg, ns);
24962306a36Sopenharmony_ci			if (ret)
25062306a36Sopenharmony_ci				return ret;
25162306a36Sopenharmony_ci		} else {
25262306a36Sopenharmony_ci			reg = mn_to_reg(mn, f->m, f->n, reg);
25362306a36Sopenharmony_ci			ret = regmap_write(rcg->clkr.regmap, rcg->bank_reg,
25462306a36Sopenharmony_ci					   reg);
25562306a36Sopenharmony_ci			if (ret)
25662306a36Sopenharmony_ci				return ret;
25762306a36Sopenharmony_ci		}
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci		ns &= ~BIT(mn->mnctr_reset_bit);
26062306a36Sopenharmony_ci		ret = regmap_write(rcg->clkr.regmap, ns_reg, ns);
26162306a36Sopenharmony_ci		if (ret)
26262306a36Sopenharmony_ci			return ret;
26362306a36Sopenharmony_ci	}
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci	if (banked_p) {
26662306a36Sopenharmony_ci		p = &rcg->p[new_bank];
26762306a36Sopenharmony_ci		ns = pre_div_to_ns(p, f->pre_div - 1, ns);
26862306a36Sopenharmony_ci	}
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ci	s = &rcg->s[new_bank];
27162306a36Sopenharmony_ci	index = qcom_find_src_index(hw, s->parent_map, f->src);
27262306a36Sopenharmony_ci	if (index < 0)
27362306a36Sopenharmony_ci		return index;
27462306a36Sopenharmony_ci	ns = src_to_ns(s, s->parent_map[index].cfg, ns);
27562306a36Sopenharmony_ci	ret = regmap_write(rcg->clkr.regmap, ns_reg, ns);
27662306a36Sopenharmony_ci	if (ret)
27762306a36Sopenharmony_ci		return ret;
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	if (enabled) {
28062306a36Sopenharmony_ci		ret = regmap_read(rcg->clkr.regmap, rcg->bank_reg, &reg);
28162306a36Sopenharmony_ci		if (ret)
28262306a36Sopenharmony_ci			return ret;
28362306a36Sopenharmony_ci		reg ^= BIT(rcg->mux_sel_bit);
28462306a36Sopenharmony_ci		ret = regmap_write(rcg->clkr.regmap, rcg->bank_reg, reg);
28562306a36Sopenharmony_ci		if (ret)
28662306a36Sopenharmony_ci			return ret;
28762306a36Sopenharmony_ci	}
28862306a36Sopenharmony_ci	return 0;
28962306a36Sopenharmony_ci}
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_cistatic int clk_dyn_rcg_set_parent(struct clk_hw *hw, u8 index)
29262306a36Sopenharmony_ci{
29362306a36Sopenharmony_ci	struct clk_dyn_rcg *rcg = to_clk_dyn_rcg(hw);
29462306a36Sopenharmony_ci	u32 ns, md, reg;
29562306a36Sopenharmony_ci	int bank;
29662306a36Sopenharmony_ci	struct freq_tbl f = { 0 };
29762306a36Sopenharmony_ci	bool banked_mn = !!rcg->mn[1].width;
29862306a36Sopenharmony_ci	bool banked_p = !!rcg->p[1].pre_div_width;
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci	regmap_read(rcg->clkr.regmap, rcg->bank_reg, &reg);
30162306a36Sopenharmony_ci	bank = reg_to_bank(rcg, reg);
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	regmap_read(rcg->clkr.regmap, rcg->ns_reg[bank], &ns);
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	if (banked_mn) {
30662306a36Sopenharmony_ci		regmap_read(rcg->clkr.regmap, rcg->md_reg[bank], &md);
30762306a36Sopenharmony_ci		f.m = md_to_m(&rcg->mn[bank], md);
30862306a36Sopenharmony_ci		f.n = ns_m_to_n(&rcg->mn[bank], ns, f.m);
30962306a36Sopenharmony_ci	}
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci	if (banked_p)
31262306a36Sopenharmony_ci		f.pre_div = ns_to_pre_div(&rcg->p[bank], ns) + 1;
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci	f.src = qcom_find_src_index(hw, rcg->s[bank].parent_map, index);
31562306a36Sopenharmony_ci	return configure_bank(rcg, &f);
31662306a36Sopenharmony_ci}
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci/*
31962306a36Sopenharmony_ci * Calculate m/n:d rate
32062306a36Sopenharmony_ci *
32162306a36Sopenharmony_ci *          parent_rate     m
32262306a36Sopenharmony_ci *   rate = ----------- x  ---
32362306a36Sopenharmony_ci *            pre_div       n
32462306a36Sopenharmony_ci */
32562306a36Sopenharmony_cistatic unsigned long
32662306a36Sopenharmony_cicalc_rate(unsigned long rate, u32 m, u32 n, u32 mode, u32 pre_div)
32762306a36Sopenharmony_ci{
32862306a36Sopenharmony_ci	if (pre_div)
32962306a36Sopenharmony_ci		rate /= pre_div + 1;
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci	if (mode) {
33262306a36Sopenharmony_ci		u64 tmp = rate;
33362306a36Sopenharmony_ci		tmp *= m;
33462306a36Sopenharmony_ci		do_div(tmp, n);
33562306a36Sopenharmony_ci		rate = tmp;
33662306a36Sopenharmony_ci	}
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci	return rate;
33962306a36Sopenharmony_ci}
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_cistatic unsigned long
34262306a36Sopenharmony_ciclk_rcg_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
34362306a36Sopenharmony_ci{
34462306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
34562306a36Sopenharmony_ci	u32 pre_div, m = 0, n = 0, ns, md, mode = 0;
34662306a36Sopenharmony_ci	struct mn *mn = &rcg->mn;
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci	regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
34962306a36Sopenharmony_ci	pre_div = ns_to_pre_div(&rcg->p, ns);
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_ci	if (rcg->mn.width) {
35262306a36Sopenharmony_ci		regmap_read(rcg->clkr.regmap, rcg->md_reg, &md);
35362306a36Sopenharmony_ci		m = md_to_m(mn, md);
35462306a36Sopenharmony_ci		n = ns_m_to_n(mn, ns, m);
35562306a36Sopenharmony_ci		/* MN counter mode is in hw.enable_reg sometimes */
35662306a36Sopenharmony_ci		if (rcg->clkr.enable_reg != rcg->ns_reg)
35762306a36Sopenharmony_ci			regmap_read(rcg->clkr.regmap, rcg->clkr.enable_reg, &mode);
35862306a36Sopenharmony_ci		else
35962306a36Sopenharmony_ci			mode = ns;
36062306a36Sopenharmony_ci		mode = reg_to_mnctr_mode(mn, mode);
36162306a36Sopenharmony_ci	}
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_ci	return calc_rate(parent_rate, m, n, mode, pre_div);
36462306a36Sopenharmony_ci}
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_cistatic unsigned long
36762306a36Sopenharmony_ciclk_dyn_rcg_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
36862306a36Sopenharmony_ci{
36962306a36Sopenharmony_ci	struct clk_dyn_rcg *rcg = to_clk_dyn_rcg(hw);
37062306a36Sopenharmony_ci	u32 m, n, pre_div, ns, md, mode, reg;
37162306a36Sopenharmony_ci	int bank;
37262306a36Sopenharmony_ci	struct mn *mn;
37362306a36Sopenharmony_ci	bool banked_p = !!rcg->p[1].pre_div_width;
37462306a36Sopenharmony_ci	bool banked_mn = !!rcg->mn[1].width;
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	regmap_read(rcg->clkr.regmap, rcg->bank_reg, &reg);
37762306a36Sopenharmony_ci	bank = reg_to_bank(rcg, reg);
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	regmap_read(rcg->clkr.regmap, rcg->ns_reg[bank], &ns);
38062306a36Sopenharmony_ci	m = n = pre_div = mode = 0;
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_ci	if (banked_mn) {
38362306a36Sopenharmony_ci		mn = &rcg->mn[bank];
38462306a36Sopenharmony_ci		regmap_read(rcg->clkr.regmap, rcg->md_reg[bank], &md);
38562306a36Sopenharmony_ci		m = md_to_m(mn, md);
38662306a36Sopenharmony_ci		n = ns_m_to_n(mn, ns, m);
38762306a36Sopenharmony_ci		/* Two NS registers means mode control is in NS register */
38862306a36Sopenharmony_ci		if (rcg->ns_reg[0] != rcg->ns_reg[1])
38962306a36Sopenharmony_ci			reg = ns;
39062306a36Sopenharmony_ci		mode = reg_to_mnctr_mode(mn, reg);
39162306a36Sopenharmony_ci	}
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci	if (banked_p)
39462306a36Sopenharmony_ci		pre_div = ns_to_pre_div(&rcg->p[bank], ns);
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_ci	return calc_rate(parent_rate, m, n, mode, pre_div);
39762306a36Sopenharmony_ci}
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_cistatic int _freq_tbl_determine_rate(struct clk_hw *hw, const struct freq_tbl *f,
40062306a36Sopenharmony_ci		struct clk_rate_request *req,
40162306a36Sopenharmony_ci		const struct parent_map *parent_map)
40262306a36Sopenharmony_ci{
40362306a36Sopenharmony_ci	unsigned long clk_flags, rate = req->rate;
40462306a36Sopenharmony_ci	struct clk_hw *p;
40562306a36Sopenharmony_ci	int index;
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_ci	f = qcom_find_freq(f, rate);
40862306a36Sopenharmony_ci	if (!f)
40962306a36Sopenharmony_ci		return -EINVAL;
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci	index = qcom_find_src_index(hw, parent_map, f->src);
41262306a36Sopenharmony_ci	if (index < 0)
41362306a36Sopenharmony_ci		return index;
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	clk_flags = clk_hw_get_flags(hw);
41662306a36Sopenharmony_ci	p = clk_hw_get_parent_by_index(hw, index);
41762306a36Sopenharmony_ci	if (clk_flags & CLK_SET_RATE_PARENT) {
41862306a36Sopenharmony_ci		rate = rate * f->pre_div;
41962306a36Sopenharmony_ci		if (f->n) {
42062306a36Sopenharmony_ci			u64 tmp = rate;
42162306a36Sopenharmony_ci			tmp = tmp * f->n;
42262306a36Sopenharmony_ci			do_div(tmp, f->m);
42362306a36Sopenharmony_ci			rate = tmp;
42462306a36Sopenharmony_ci		}
42562306a36Sopenharmony_ci	} else {
42662306a36Sopenharmony_ci		rate =  clk_hw_get_rate(p);
42762306a36Sopenharmony_ci	}
42862306a36Sopenharmony_ci	req->best_parent_hw = p;
42962306a36Sopenharmony_ci	req->best_parent_rate = rate;
43062306a36Sopenharmony_ci	req->rate = f->freq;
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci	return 0;
43362306a36Sopenharmony_ci}
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_cistatic int clk_rcg_determine_rate(struct clk_hw *hw,
43662306a36Sopenharmony_ci				  struct clk_rate_request *req)
43762306a36Sopenharmony_ci{
43862306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_ci	return _freq_tbl_determine_rate(hw, rcg->freq_tbl, req,
44162306a36Sopenharmony_ci					rcg->s.parent_map);
44262306a36Sopenharmony_ci}
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_cistatic int clk_dyn_rcg_determine_rate(struct clk_hw *hw,
44562306a36Sopenharmony_ci				      struct clk_rate_request *req)
44662306a36Sopenharmony_ci{
44762306a36Sopenharmony_ci	struct clk_dyn_rcg *rcg = to_clk_dyn_rcg(hw);
44862306a36Sopenharmony_ci	u32 reg;
44962306a36Sopenharmony_ci	int bank;
45062306a36Sopenharmony_ci	struct src_sel *s;
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci	regmap_read(rcg->clkr.regmap, rcg->bank_reg, &reg);
45362306a36Sopenharmony_ci	bank = reg_to_bank(rcg, reg);
45462306a36Sopenharmony_ci	s = &rcg->s[bank];
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_ci	return _freq_tbl_determine_rate(hw, rcg->freq_tbl, req, s->parent_map);
45762306a36Sopenharmony_ci}
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_cistatic int clk_rcg_bypass_determine_rate(struct clk_hw *hw,
46062306a36Sopenharmony_ci					 struct clk_rate_request *req)
46162306a36Sopenharmony_ci{
46262306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
46362306a36Sopenharmony_ci	const struct freq_tbl *f = rcg->freq_tbl;
46462306a36Sopenharmony_ci	struct clk_hw *p;
46562306a36Sopenharmony_ci	int index = qcom_find_src_index(hw, rcg->s.parent_map, f->src);
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_ci	req->best_parent_hw = p = clk_hw_get_parent_by_index(hw, index);
46862306a36Sopenharmony_ci	req->best_parent_rate = clk_hw_round_rate(p, req->rate);
46962306a36Sopenharmony_ci	req->rate = req->best_parent_rate;
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_ci	return 0;
47262306a36Sopenharmony_ci}
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_cistatic int __clk_rcg_set_rate(struct clk_rcg *rcg, const struct freq_tbl *f)
47562306a36Sopenharmony_ci{
47662306a36Sopenharmony_ci	u32 ns, md, ctl;
47762306a36Sopenharmony_ci	struct mn *mn = &rcg->mn;
47862306a36Sopenharmony_ci	u32 mask = 0;
47962306a36Sopenharmony_ci	unsigned int reset_reg;
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_ci	if (rcg->mn.reset_in_cc)
48262306a36Sopenharmony_ci		reset_reg = rcg->clkr.enable_reg;
48362306a36Sopenharmony_ci	else
48462306a36Sopenharmony_ci		reset_reg = rcg->ns_reg;
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_ci	if (rcg->mn.width) {
48762306a36Sopenharmony_ci		mask = BIT(mn->mnctr_reset_bit);
48862306a36Sopenharmony_ci		regmap_update_bits(rcg->clkr.regmap, reset_reg, mask, mask);
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_ci		regmap_read(rcg->clkr.regmap, rcg->md_reg, &md);
49162306a36Sopenharmony_ci		md = mn_to_md(mn, f->m, f->n, md);
49262306a36Sopenharmony_ci		regmap_write(rcg->clkr.regmap, rcg->md_reg, md);
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_ci		regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
49562306a36Sopenharmony_ci		/* MN counter mode is in hw.enable_reg sometimes */
49662306a36Sopenharmony_ci		if (rcg->clkr.enable_reg != rcg->ns_reg) {
49762306a36Sopenharmony_ci			regmap_read(rcg->clkr.regmap, rcg->clkr.enable_reg, &ctl);
49862306a36Sopenharmony_ci			ctl = mn_to_reg(mn, f->m, f->n, ctl);
49962306a36Sopenharmony_ci			regmap_write(rcg->clkr.regmap, rcg->clkr.enable_reg, ctl);
50062306a36Sopenharmony_ci		} else {
50162306a36Sopenharmony_ci			ns = mn_to_reg(mn, f->m, f->n, ns);
50262306a36Sopenharmony_ci		}
50362306a36Sopenharmony_ci		ns = mn_to_ns(mn, f->m, f->n, ns);
50462306a36Sopenharmony_ci	} else {
50562306a36Sopenharmony_ci		regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
50662306a36Sopenharmony_ci	}
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_ci	ns = pre_div_to_ns(&rcg->p, f->pre_div - 1, ns);
50962306a36Sopenharmony_ci	regmap_write(rcg->clkr.regmap, rcg->ns_reg, ns);
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_ci	regmap_update_bits(rcg->clkr.regmap, reset_reg, mask, 0);
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_ci	return 0;
51462306a36Sopenharmony_ci}
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_cistatic int clk_rcg_set_rate(struct clk_hw *hw, unsigned long rate,
51762306a36Sopenharmony_ci			    unsigned long parent_rate)
51862306a36Sopenharmony_ci{
51962306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
52062306a36Sopenharmony_ci	const struct freq_tbl *f;
52162306a36Sopenharmony_ci
52262306a36Sopenharmony_ci	f = qcom_find_freq(rcg->freq_tbl, rate);
52362306a36Sopenharmony_ci	if (!f)
52462306a36Sopenharmony_ci		return -EINVAL;
52562306a36Sopenharmony_ci
52662306a36Sopenharmony_ci	return __clk_rcg_set_rate(rcg, f);
52762306a36Sopenharmony_ci}
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_cistatic int clk_rcg_set_floor_rate(struct clk_hw *hw, unsigned long rate,
53062306a36Sopenharmony_ci				  unsigned long parent_rate)
53162306a36Sopenharmony_ci{
53262306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
53362306a36Sopenharmony_ci	const struct freq_tbl *f;
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_ci	f = qcom_find_freq_floor(rcg->freq_tbl, rate);
53662306a36Sopenharmony_ci	if (!f)
53762306a36Sopenharmony_ci		return -EINVAL;
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci	return __clk_rcg_set_rate(rcg, f);
54062306a36Sopenharmony_ci}
54162306a36Sopenharmony_ci
54262306a36Sopenharmony_cistatic int clk_rcg_bypass_set_rate(struct clk_hw *hw, unsigned long rate,
54362306a36Sopenharmony_ci				unsigned long parent_rate)
54462306a36Sopenharmony_ci{
54562306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
54662306a36Sopenharmony_ci
54762306a36Sopenharmony_ci	return __clk_rcg_set_rate(rcg, rcg->freq_tbl);
54862306a36Sopenharmony_ci}
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_cistatic int clk_rcg_bypass2_determine_rate(struct clk_hw *hw,
55162306a36Sopenharmony_ci				struct clk_rate_request *req)
55262306a36Sopenharmony_ci{
55362306a36Sopenharmony_ci	struct clk_hw *p;
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_ci	p = req->best_parent_hw;
55662306a36Sopenharmony_ci	req->best_parent_rate = clk_hw_round_rate(p, req->rate);
55762306a36Sopenharmony_ci	req->rate = req->best_parent_rate;
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_ci	return 0;
56062306a36Sopenharmony_ci}
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_cistatic int clk_rcg_bypass2_set_rate(struct clk_hw *hw, unsigned long rate,
56362306a36Sopenharmony_ci				unsigned long parent_rate)
56462306a36Sopenharmony_ci{
56562306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
56662306a36Sopenharmony_ci	struct freq_tbl f = { 0 };
56762306a36Sopenharmony_ci	u32 ns, src;
56862306a36Sopenharmony_ci	int i, ret, num_parents = clk_hw_get_num_parents(hw);
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_ci	ret = regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
57162306a36Sopenharmony_ci	if (ret)
57262306a36Sopenharmony_ci		return ret;
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_ci	src = ns_to_src(&rcg->s, ns);
57562306a36Sopenharmony_ci	f.pre_div = ns_to_pre_div(&rcg->p, ns) + 1;
57662306a36Sopenharmony_ci
57762306a36Sopenharmony_ci	for (i = 0; i < num_parents; i++) {
57862306a36Sopenharmony_ci		if (src == rcg->s.parent_map[i].cfg) {
57962306a36Sopenharmony_ci			f.src = rcg->s.parent_map[i].src;
58062306a36Sopenharmony_ci			return __clk_rcg_set_rate(rcg, &f);
58162306a36Sopenharmony_ci		}
58262306a36Sopenharmony_ci	}
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_ci	return -EINVAL;
58562306a36Sopenharmony_ci}
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_cistatic int clk_rcg_bypass2_set_rate_and_parent(struct clk_hw *hw,
58862306a36Sopenharmony_ci		unsigned long rate, unsigned long parent_rate, u8 index)
58962306a36Sopenharmony_ci{
59062306a36Sopenharmony_ci	/* Read the hardware to determine parent during set_rate */
59162306a36Sopenharmony_ci	return clk_rcg_bypass2_set_rate(hw, rate, parent_rate);
59262306a36Sopenharmony_ci}
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_cistruct frac_entry {
59562306a36Sopenharmony_ci	int num;
59662306a36Sopenharmony_ci	int den;
59762306a36Sopenharmony_ci};
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_cistatic const struct frac_entry pixel_table[] = {
60062306a36Sopenharmony_ci	{ 1, 2 },
60162306a36Sopenharmony_ci	{ 1, 3 },
60262306a36Sopenharmony_ci	{ 3, 16 },
60362306a36Sopenharmony_ci	{ }
60462306a36Sopenharmony_ci};
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_cistatic int clk_rcg_pixel_determine_rate(struct clk_hw *hw,
60762306a36Sopenharmony_ci		struct clk_rate_request *req)
60862306a36Sopenharmony_ci{
60962306a36Sopenharmony_ci	int delta = 100000;
61062306a36Sopenharmony_ci	const struct frac_entry *frac = pixel_table;
61162306a36Sopenharmony_ci	unsigned long request, src_rate;
61262306a36Sopenharmony_ci
61362306a36Sopenharmony_ci	for (; frac->num; frac++) {
61462306a36Sopenharmony_ci		request = (req->rate * frac->den) / frac->num;
61562306a36Sopenharmony_ci
61662306a36Sopenharmony_ci		src_rate = clk_hw_round_rate(req->best_parent_hw, request);
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_ci		if ((src_rate < (request - delta)) ||
61962306a36Sopenharmony_ci			(src_rate > (request + delta)))
62062306a36Sopenharmony_ci			continue;
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_ci		req->best_parent_rate = src_rate;
62362306a36Sopenharmony_ci		req->rate = (src_rate * frac->num) / frac->den;
62462306a36Sopenharmony_ci		return 0;
62562306a36Sopenharmony_ci	}
62662306a36Sopenharmony_ci
62762306a36Sopenharmony_ci	return -EINVAL;
62862306a36Sopenharmony_ci}
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_cistatic int clk_rcg_pixel_set_rate(struct clk_hw *hw, unsigned long rate,
63162306a36Sopenharmony_ci				unsigned long parent_rate)
63262306a36Sopenharmony_ci{
63362306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
63462306a36Sopenharmony_ci	int delta = 100000;
63562306a36Sopenharmony_ci	const struct frac_entry *frac = pixel_table;
63662306a36Sopenharmony_ci	unsigned long request;
63762306a36Sopenharmony_ci	struct freq_tbl f = { 0 };
63862306a36Sopenharmony_ci	u32 ns, src;
63962306a36Sopenharmony_ci	int i, ret, num_parents = clk_hw_get_num_parents(hw);
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_ci	ret = regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
64262306a36Sopenharmony_ci	if (ret)
64362306a36Sopenharmony_ci		return ret;
64462306a36Sopenharmony_ci
64562306a36Sopenharmony_ci	src = ns_to_src(&rcg->s, ns);
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_ci	for (i = 0; i < num_parents; i++) {
64862306a36Sopenharmony_ci		if (src == rcg->s.parent_map[i].cfg) {
64962306a36Sopenharmony_ci			f.src = rcg->s.parent_map[i].src;
65062306a36Sopenharmony_ci			break;
65162306a36Sopenharmony_ci		}
65262306a36Sopenharmony_ci	}
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_ci	/* bypass the pre divider */
65562306a36Sopenharmony_ci	f.pre_div = 1;
65662306a36Sopenharmony_ci
65762306a36Sopenharmony_ci	/* let us find appropriate m/n values for this */
65862306a36Sopenharmony_ci	for (; frac->num; frac++) {
65962306a36Sopenharmony_ci		request = (rate * frac->den) / frac->num;
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_ci		if ((parent_rate < (request - delta)) ||
66262306a36Sopenharmony_ci			(parent_rate > (request + delta)))
66362306a36Sopenharmony_ci			continue;
66462306a36Sopenharmony_ci
66562306a36Sopenharmony_ci		f.m = frac->num;
66662306a36Sopenharmony_ci		f.n = frac->den;
66762306a36Sopenharmony_ci
66862306a36Sopenharmony_ci		return __clk_rcg_set_rate(rcg, &f);
66962306a36Sopenharmony_ci	}
67062306a36Sopenharmony_ci
67162306a36Sopenharmony_ci	return -EINVAL;
67262306a36Sopenharmony_ci}
67362306a36Sopenharmony_ci
67462306a36Sopenharmony_cistatic int clk_rcg_pixel_set_rate_and_parent(struct clk_hw *hw,
67562306a36Sopenharmony_ci		unsigned long rate, unsigned long parent_rate, u8 index)
67662306a36Sopenharmony_ci{
67762306a36Sopenharmony_ci	return clk_rcg_pixel_set_rate(hw, rate, parent_rate);
67862306a36Sopenharmony_ci}
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_cistatic int clk_rcg_esc_determine_rate(struct clk_hw *hw,
68162306a36Sopenharmony_ci		struct clk_rate_request *req)
68262306a36Sopenharmony_ci{
68362306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
68462306a36Sopenharmony_ci	int pre_div_max = BIT(rcg->p.pre_div_width);
68562306a36Sopenharmony_ci	int div;
68662306a36Sopenharmony_ci	unsigned long src_rate;
68762306a36Sopenharmony_ci
68862306a36Sopenharmony_ci	if (req->rate == 0)
68962306a36Sopenharmony_ci		return -EINVAL;
69062306a36Sopenharmony_ci
69162306a36Sopenharmony_ci	src_rate = clk_hw_get_rate(req->best_parent_hw);
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_ci	div = src_rate / req->rate;
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_ci	if (div >= 1 && div <= pre_div_max) {
69662306a36Sopenharmony_ci		req->best_parent_rate = src_rate;
69762306a36Sopenharmony_ci		req->rate = src_rate / div;
69862306a36Sopenharmony_ci		return 0;
69962306a36Sopenharmony_ci	}
70062306a36Sopenharmony_ci
70162306a36Sopenharmony_ci	return -EINVAL;
70262306a36Sopenharmony_ci}
70362306a36Sopenharmony_ci
70462306a36Sopenharmony_cistatic int clk_rcg_esc_set_rate(struct clk_hw *hw, unsigned long rate,
70562306a36Sopenharmony_ci				unsigned long parent_rate)
70662306a36Sopenharmony_ci{
70762306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
70862306a36Sopenharmony_ci	struct freq_tbl f = { 0 };
70962306a36Sopenharmony_ci	int pre_div_max = BIT(rcg->p.pre_div_width);
71062306a36Sopenharmony_ci	int div;
71162306a36Sopenharmony_ci	u32 ns;
71262306a36Sopenharmony_ci	int i, ret, num_parents = clk_hw_get_num_parents(hw);
71362306a36Sopenharmony_ci
71462306a36Sopenharmony_ci	if (rate == 0)
71562306a36Sopenharmony_ci		return -EINVAL;
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_ci	ret = regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
71862306a36Sopenharmony_ci	if (ret)
71962306a36Sopenharmony_ci		return ret;
72062306a36Sopenharmony_ci
72162306a36Sopenharmony_ci	ns = ns_to_src(&rcg->s, ns);
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_ci	for (i = 0; i < num_parents; i++) {
72462306a36Sopenharmony_ci		if (ns == rcg->s.parent_map[i].cfg) {
72562306a36Sopenharmony_ci			f.src = rcg->s.parent_map[i].src;
72662306a36Sopenharmony_ci			break;
72762306a36Sopenharmony_ci		}
72862306a36Sopenharmony_ci	}
72962306a36Sopenharmony_ci
73062306a36Sopenharmony_ci	div = parent_rate / rate;
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci	if (div >= 1 && div <= pre_div_max) {
73362306a36Sopenharmony_ci		f.pre_div = div;
73462306a36Sopenharmony_ci		return __clk_rcg_set_rate(rcg, &f);
73562306a36Sopenharmony_ci	}
73662306a36Sopenharmony_ci
73762306a36Sopenharmony_ci	return -EINVAL;
73862306a36Sopenharmony_ci}
73962306a36Sopenharmony_ci
74062306a36Sopenharmony_cistatic int clk_rcg_esc_set_rate_and_parent(struct clk_hw *hw,
74162306a36Sopenharmony_ci		unsigned long rate, unsigned long parent_rate, u8 index)
74262306a36Sopenharmony_ci{
74362306a36Sopenharmony_ci	return clk_rcg_esc_set_rate(hw, rate, parent_rate);
74462306a36Sopenharmony_ci}
74562306a36Sopenharmony_ci
74662306a36Sopenharmony_ci/*
74762306a36Sopenharmony_ci * This type of clock has a glitch-free mux that switches between the output of
74862306a36Sopenharmony_ci * the M/N counter and an always on clock source (XO). When clk_set_rate() is
74962306a36Sopenharmony_ci * called we need to make sure that we don't switch to the M/N counter if it
75062306a36Sopenharmony_ci * isn't clocking because the mux will get stuck and the clock will stop
75162306a36Sopenharmony_ci * outputting a clock. This can happen if the framework isn't aware that this
75262306a36Sopenharmony_ci * clock is on and so clk_set_rate() doesn't turn on the new parent. To fix
75362306a36Sopenharmony_ci * this we switch the mux in the enable/disable ops and reprogram the M/N
75462306a36Sopenharmony_ci * counter in the set_rate op. We also make sure to switch away from the M/N
75562306a36Sopenharmony_ci * counter in set_rate if software thinks the clock is off.
75662306a36Sopenharmony_ci */
75762306a36Sopenharmony_cistatic int clk_rcg_lcc_set_rate(struct clk_hw *hw, unsigned long rate,
75862306a36Sopenharmony_ci				unsigned long parent_rate)
75962306a36Sopenharmony_ci{
76062306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
76162306a36Sopenharmony_ci	const struct freq_tbl *f;
76262306a36Sopenharmony_ci	int ret;
76362306a36Sopenharmony_ci	u32 gfm = BIT(10);
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_ci	f = qcom_find_freq(rcg->freq_tbl, rate);
76662306a36Sopenharmony_ci	if (!f)
76762306a36Sopenharmony_ci		return -EINVAL;
76862306a36Sopenharmony_ci
76962306a36Sopenharmony_ci	/* Switch to XO to avoid glitches */
77062306a36Sopenharmony_ci	regmap_update_bits(rcg->clkr.regmap, rcg->ns_reg, gfm, 0);
77162306a36Sopenharmony_ci	ret = __clk_rcg_set_rate(rcg, f);
77262306a36Sopenharmony_ci	/* Switch back to M/N if it's clocking */
77362306a36Sopenharmony_ci	if (__clk_is_enabled(hw->clk))
77462306a36Sopenharmony_ci		regmap_update_bits(rcg->clkr.regmap, rcg->ns_reg, gfm, gfm);
77562306a36Sopenharmony_ci
77662306a36Sopenharmony_ci	return ret;
77762306a36Sopenharmony_ci}
77862306a36Sopenharmony_ci
77962306a36Sopenharmony_cistatic int clk_rcg_lcc_enable(struct clk_hw *hw)
78062306a36Sopenharmony_ci{
78162306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
78262306a36Sopenharmony_ci	u32 gfm = BIT(10);
78362306a36Sopenharmony_ci
78462306a36Sopenharmony_ci	/* Use M/N */
78562306a36Sopenharmony_ci	return regmap_update_bits(rcg->clkr.regmap, rcg->ns_reg, gfm, gfm);
78662306a36Sopenharmony_ci}
78762306a36Sopenharmony_ci
78862306a36Sopenharmony_cistatic void clk_rcg_lcc_disable(struct clk_hw *hw)
78962306a36Sopenharmony_ci{
79062306a36Sopenharmony_ci	struct clk_rcg *rcg = to_clk_rcg(hw);
79162306a36Sopenharmony_ci	u32 gfm = BIT(10);
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_ci	/* Use XO */
79462306a36Sopenharmony_ci	regmap_update_bits(rcg->clkr.regmap, rcg->ns_reg, gfm, 0);
79562306a36Sopenharmony_ci}
79662306a36Sopenharmony_ci
79762306a36Sopenharmony_cistatic int __clk_dyn_rcg_set_rate(struct clk_hw *hw, unsigned long rate)
79862306a36Sopenharmony_ci{
79962306a36Sopenharmony_ci	struct clk_dyn_rcg *rcg = to_clk_dyn_rcg(hw);
80062306a36Sopenharmony_ci	const struct freq_tbl *f;
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_ci	f = qcom_find_freq(rcg->freq_tbl, rate);
80362306a36Sopenharmony_ci	if (!f)
80462306a36Sopenharmony_ci		return -EINVAL;
80562306a36Sopenharmony_ci
80662306a36Sopenharmony_ci	return configure_bank(rcg, f);
80762306a36Sopenharmony_ci}
80862306a36Sopenharmony_ci
80962306a36Sopenharmony_cistatic int clk_dyn_rcg_set_rate(struct clk_hw *hw, unsigned long rate,
81062306a36Sopenharmony_ci			    unsigned long parent_rate)
81162306a36Sopenharmony_ci{
81262306a36Sopenharmony_ci	return __clk_dyn_rcg_set_rate(hw, rate);
81362306a36Sopenharmony_ci}
81462306a36Sopenharmony_ci
81562306a36Sopenharmony_cistatic int clk_dyn_rcg_set_rate_and_parent(struct clk_hw *hw,
81662306a36Sopenharmony_ci		unsigned long rate, unsigned long parent_rate, u8 index)
81762306a36Sopenharmony_ci{
81862306a36Sopenharmony_ci	return __clk_dyn_rcg_set_rate(hw, rate);
81962306a36Sopenharmony_ci}
82062306a36Sopenharmony_ci
82162306a36Sopenharmony_ciconst struct clk_ops clk_rcg_ops = {
82262306a36Sopenharmony_ci	.enable = clk_enable_regmap,
82362306a36Sopenharmony_ci	.disable = clk_disable_regmap,
82462306a36Sopenharmony_ci	.get_parent = clk_rcg_get_parent,
82562306a36Sopenharmony_ci	.set_parent = clk_rcg_set_parent,
82662306a36Sopenharmony_ci	.recalc_rate = clk_rcg_recalc_rate,
82762306a36Sopenharmony_ci	.determine_rate = clk_rcg_determine_rate,
82862306a36Sopenharmony_ci	.set_rate = clk_rcg_set_rate,
82962306a36Sopenharmony_ci};
83062306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(clk_rcg_ops);
83162306a36Sopenharmony_ci
83262306a36Sopenharmony_ciconst struct clk_ops clk_rcg_floor_ops = {
83362306a36Sopenharmony_ci	.enable = clk_enable_regmap,
83462306a36Sopenharmony_ci	.disable = clk_disable_regmap,
83562306a36Sopenharmony_ci	.get_parent = clk_rcg_get_parent,
83662306a36Sopenharmony_ci	.set_parent = clk_rcg_set_parent,
83762306a36Sopenharmony_ci	.recalc_rate = clk_rcg_recalc_rate,
83862306a36Sopenharmony_ci	.determine_rate = clk_rcg_determine_rate,
83962306a36Sopenharmony_ci	.set_rate = clk_rcg_set_floor_rate,
84062306a36Sopenharmony_ci};
84162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(clk_rcg_floor_ops);
84262306a36Sopenharmony_ci
84362306a36Sopenharmony_ciconst struct clk_ops clk_rcg_bypass_ops = {
84462306a36Sopenharmony_ci	.enable = clk_enable_regmap,
84562306a36Sopenharmony_ci	.disable = clk_disable_regmap,
84662306a36Sopenharmony_ci	.get_parent = clk_rcg_get_parent,
84762306a36Sopenharmony_ci	.set_parent = clk_rcg_set_parent,
84862306a36Sopenharmony_ci	.recalc_rate = clk_rcg_recalc_rate,
84962306a36Sopenharmony_ci	.determine_rate = clk_rcg_bypass_determine_rate,
85062306a36Sopenharmony_ci	.set_rate = clk_rcg_bypass_set_rate,
85162306a36Sopenharmony_ci};
85262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(clk_rcg_bypass_ops);
85362306a36Sopenharmony_ci
85462306a36Sopenharmony_ciconst struct clk_ops clk_rcg_bypass2_ops = {
85562306a36Sopenharmony_ci	.enable = clk_enable_regmap,
85662306a36Sopenharmony_ci	.disable = clk_disable_regmap,
85762306a36Sopenharmony_ci	.get_parent = clk_rcg_get_parent,
85862306a36Sopenharmony_ci	.set_parent = clk_rcg_set_parent,
85962306a36Sopenharmony_ci	.recalc_rate = clk_rcg_recalc_rate,
86062306a36Sopenharmony_ci	.determine_rate = clk_rcg_bypass2_determine_rate,
86162306a36Sopenharmony_ci	.set_rate = clk_rcg_bypass2_set_rate,
86262306a36Sopenharmony_ci	.set_rate_and_parent = clk_rcg_bypass2_set_rate_and_parent,
86362306a36Sopenharmony_ci};
86462306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(clk_rcg_bypass2_ops);
86562306a36Sopenharmony_ci
86662306a36Sopenharmony_ciconst struct clk_ops clk_rcg_pixel_ops = {
86762306a36Sopenharmony_ci	.enable = clk_enable_regmap,
86862306a36Sopenharmony_ci	.disable = clk_disable_regmap,
86962306a36Sopenharmony_ci	.get_parent = clk_rcg_get_parent,
87062306a36Sopenharmony_ci	.set_parent = clk_rcg_set_parent,
87162306a36Sopenharmony_ci	.recalc_rate = clk_rcg_recalc_rate,
87262306a36Sopenharmony_ci	.determine_rate = clk_rcg_pixel_determine_rate,
87362306a36Sopenharmony_ci	.set_rate = clk_rcg_pixel_set_rate,
87462306a36Sopenharmony_ci	.set_rate_and_parent = clk_rcg_pixel_set_rate_and_parent,
87562306a36Sopenharmony_ci};
87662306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(clk_rcg_pixel_ops);
87762306a36Sopenharmony_ci
87862306a36Sopenharmony_ciconst struct clk_ops clk_rcg_esc_ops = {
87962306a36Sopenharmony_ci	.enable = clk_enable_regmap,
88062306a36Sopenharmony_ci	.disable = clk_disable_regmap,
88162306a36Sopenharmony_ci	.get_parent = clk_rcg_get_parent,
88262306a36Sopenharmony_ci	.set_parent = clk_rcg_set_parent,
88362306a36Sopenharmony_ci	.recalc_rate = clk_rcg_recalc_rate,
88462306a36Sopenharmony_ci	.determine_rate = clk_rcg_esc_determine_rate,
88562306a36Sopenharmony_ci	.set_rate = clk_rcg_esc_set_rate,
88662306a36Sopenharmony_ci	.set_rate_and_parent = clk_rcg_esc_set_rate_and_parent,
88762306a36Sopenharmony_ci};
88862306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(clk_rcg_esc_ops);
88962306a36Sopenharmony_ci
89062306a36Sopenharmony_ciconst struct clk_ops clk_rcg_lcc_ops = {
89162306a36Sopenharmony_ci	.enable = clk_rcg_lcc_enable,
89262306a36Sopenharmony_ci	.disable = clk_rcg_lcc_disable,
89362306a36Sopenharmony_ci	.get_parent = clk_rcg_get_parent,
89462306a36Sopenharmony_ci	.set_parent = clk_rcg_set_parent,
89562306a36Sopenharmony_ci	.recalc_rate = clk_rcg_recalc_rate,
89662306a36Sopenharmony_ci	.determine_rate = clk_rcg_determine_rate,
89762306a36Sopenharmony_ci	.set_rate = clk_rcg_lcc_set_rate,
89862306a36Sopenharmony_ci};
89962306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(clk_rcg_lcc_ops);
90062306a36Sopenharmony_ci
90162306a36Sopenharmony_ciconst struct clk_ops clk_dyn_rcg_ops = {
90262306a36Sopenharmony_ci	.enable = clk_enable_regmap,
90362306a36Sopenharmony_ci	.is_enabled = clk_is_enabled_regmap,
90462306a36Sopenharmony_ci	.disable = clk_disable_regmap,
90562306a36Sopenharmony_ci	.get_parent = clk_dyn_rcg_get_parent,
90662306a36Sopenharmony_ci	.set_parent = clk_dyn_rcg_set_parent,
90762306a36Sopenharmony_ci	.recalc_rate = clk_dyn_rcg_recalc_rate,
90862306a36Sopenharmony_ci	.determine_rate = clk_dyn_rcg_determine_rate,
90962306a36Sopenharmony_ci	.set_rate = clk_dyn_rcg_set_rate,
91062306a36Sopenharmony_ci	.set_rate_and_parent = clk_dyn_rcg_set_rate_and_parent,
91162306a36Sopenharmony_ci};
91262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(clk_dyn_rcg_ops);
913