162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci// Copyright (c) 2018, The Linux Foundation. All rights reserved.
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci#include <linux/kernel.h>
562306a36Sopenharmony_ci#include <linux/module.h>
662306a36Sopenharmony_ci#include <linux/init.h>
762306a36Sopenharmony_ci#include <linux/io.h>
862306a36Sopenharmony_ci#include <linux/delay.h>
962306a36Sopenharmony_ci#include <linux/err.h>
1062306a36Sopenharmony_ci#include <linux/clk-provider.h>
1162306a36Sopenharmony_ci#include <linux/spinlock.h>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include <asm/krait-l2-accessors.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#include "clk-krait.h"
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci/* Secondary and primary muxes share the same cp15 register */
1862306a36Sopenharmony_cistatic DEFINE_SPINLOCK(krait_clock_reg_lock);
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#define LPL_SHIFT	8
2162306a36Sopenharmony_ci#define SECCLKAGD	BIT(4)
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_cistatic void __krait_mux_set_sel(struct krait_mux_clk *mux, int sel)
2462306a36Sopenharmony_ci{
2562306a36Sopenharmony_ci	unsigned long flags;
2662306a36Sopenharmony_ci	u32 regval;
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci	spin_lock_irqsave(&krait_clock_reg_lock, flags);
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci	regval = krait_get_l2_indirect_reg(mux->offset);
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci	/* apq/ipq8064 Errata: disable sec_src clock gating during switch. */
3362306a36Sopenharmony_ci	if (mux->disable_sec_src_gating) {
3462306a36Sopenharmony_ci		regval |= SECCLKAGD;
3562306a36Sopenharmony_ci		krait_set_l2_indirect_reg(mux->offset, regval);
3662306a36Sopenharmony_ci	}
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci	regval &= ~(mux->mask << mux->shift);
3962306a36Sopenharmony_ci	regval |= (sel & mux->mask) << mux->shift;
4062306a36Sopenharmony_ci	if (mux->lpl) {
4162306a36Sopenharmony_ci		regval &= ~(mux->mask << (mux->shift + LPL_SHIFT));
4262306a36Sopenharmony_ci		regval |= (sel & mux->mask) << (mux->shift + LPL_SHIFT);
4362306a36Sopenharmony_ci	}
4462306a36Sopenharmony_ci	krait_set_l2_indirect_reg(mux->offset, regval);
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci	/* apq/ipq8064 Errata: re-enabled sec_src clock gating. */
4762306a36Sopenharmony_ci	if (mux->disable_sec_src_gating) {
4862306a36Sopenharmony_ci		regval &= ~SECCLKAGD;
4962306a36Sopenharmony_ci		krait_set_l2_indirect_reg(mux->offset, regval);
5062306a36Sopenharmony_ci	}
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci	/* Wait for switch to complete. */
5362306a36Sopenharmony_ci	mb();
5462306a36Sopenharmony_ci	udelay(1);
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci	/*
5762306a36Sopenharmony_ci	 * Unlock now to make sure the mux register is not
5862306a36Sopenharmony_ci	 * modified while switching to the new parent.
5962306a36Sopenharmony_ci	 */
6062306a36Sopenharmony_ci	spin_unlock_irqrestore(&krait_clock_reg_lock, flags);
6162306a36Sopenharmony_ci}
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cistatic int krait_mux_set_parent(struct clk_hw *hw, u8 index)
6462306a36Sopenharmony_ci{
6562306a36Sopenharmony_ci	struct krait_mux_clk *mux = to_krait_mux_clk(hw);
6662306a36Sopenharmony_ci	u32 sel;
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci	sel = clk_mux_index_to_val(mux->parent_map, 0, index);
6962306a36Sopenharmony_ci	mux->en_mask = sel;
7062306a36Sopenharmony_ci	/* Don't touch mux if CPU is off as it won't work */
7162306a36Sopenharmony_ci	if (__clk_is_enabled(hw->clk))
7262306a36Sopenharmony_ci		__krait_mux_set_sel(mux, sel);
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci	mux->reparent = true;
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci	return 0;
7762306a36Sopenharmony_ci}
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_cistatic u8 krait_mux_get_parent(struct clk_hw *hw)
8062306a36Sopenharmony_ci{
8162306a36Sopenharmony_ci	struct krait_mux_clk *mux = to_krait_mux_clk(hw);
8262306a36Sopenharmony_ci	u32 sel;
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	sel = krait_get_l2_indirect_reg(mux->offset);
8562306a36Sopenharmony_ci	sel >>= mux->shift;
8662306a36Sopenharmony_ci	sel &= mux->mask;
8762306a36Sopenharmony_ci	mux->en_mask = sel;
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	return clk_mux_val_to_index(hw, mux->parent_map, 0, sel);
9062306a36Sopenharmony_ci}
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ciconst struct clk_ops krait_mux_clk_ops = {
9362306a36Sopenharmony_ci	.set_parent = krait_mux_set_parent,
9462306a36Sopenharmony_ci	.get_parent = krait_mux_get_parent,
9562306a36Sopenharmony_ci	.determine_rate = __clk_mux_determine_rate_closest,
9662306a36Sopenharmony_ci};
9762306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(krait_mux_clk_ops);
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci/* The divider can divide by 2, 4, 6 and 8. But we only really need div-2. */
10062306a36Sopenharmony_cistatic int krait_div2_determine_rate(struct clk_hw *hw, struct clk_rate_request *req)
10162306a36Sopenharmony_ci{
10262306a36Sopenharmony_ci	req->best_parent_rate = clk_hw_round_rate(clk_hw_get_parent(hw), req->rate * 2);
10362306a36Sopenharmony_ci	req->rate = DIV_ROUND_UP(req->best_parent_rate, 2);
10462306a36Sopenharmony_ci	return 0;
10562306a36Sopenharmony_ci}
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_cistatic int krait_div2_set_rate(struct clk_hw *hw, unsigned long rate,
10862306a36Sopenharmony_ci			       unsigned long parent_rate)
10962306a36Sopenharmony_ci{
11062306a36Sopenharmony_ci	struct krait_div2_clk *d = to_krait_div2_clk(hw);
11162306a36Sopenharmony_ci	unsigned long flags;
11262306a36Sopenharmony_ci	u32 val;
11362306a36Sopenharmony_ci	u32 mask = BIT(d->width) - 1;
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	if (d->lpl)
11662306a36Sopenharmony_ci		mask = mask << (d->shift + LPL_SHIFT) | mask << d->shift;
11762306a36Sopenharmony_ci	else
11862306a36Sopenharmony_ci		mask <<= d->shift;
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	spin_lock_irqsave(&krait_clock_reg_lock, flags);
12162306a36Sopenharmony_ci	val = krait_get_l2_indirect_reg(d->offset);
12262306a36Sopenharmony_ci	val &= ~mask;
12362306a36Sopenharmony_ci	krait_set_l2_indirect_reg(d->offset, val);
12462306a36Sopenharmony_ci	spin_unlock_irqrestore(&krait_clock_reg_lock, flags);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	return 0;
12762306a36Sopenharmony_ci}
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_cistatic unsigned long
13062306a36Sopenharmony_cikrait_div2_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
13162306a36Sopenharmony_ci{
13262306a36Sopenharmony_ci	struct krait_div2_clk *d = to_krait_div2_clk(hw);
13362306a36Sopenharmony_ci	u32 mask = BIT(d->width) - 1;
13462306a36Sopenharmony_ci	u32 div;
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	div = krait_get_l2_indirect_reg(d->offset);
13762306a36Sopenharmony_ci	div >>= d->shift;
13862306a36Sopenharmony_ci	div &= mask;
13962306a36Sopenharmony_ci	div = (div + 1) * 2;
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	return DIV_ROUND_UP(parent_rate, div);
14262306a36Sopenharmony_ci}
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ciconst struct clk_ops krait_div2_clk_ops = {
14562306a36Sopenharmony_ci	.determine_rate = krait_div2_determine_rate,
14662306a36Sopenharmony_ci	.set_rate = krait_div2_set_rate,
14762306a36Sopenharmony_ci	.recalc_rate = krait_div2_recalc_rate,
14862306a36Sopenharmony_ci};
14962306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(krait_div2_clk_ops);
150