162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2022, 2023 Linaro Ltd. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci#include <linux/bitfield.h> 662306a36Sopenharmony_ci#include <linux/clk.h> 762306a36Sopenharmony_ci#include <linux/clk-provider.h> 862306a36Sopenharmony_ci#include <linux/interconnect-clk.h> 962306a36Sopenharmony_ci#include <linux/interconnect-provider.h> 1062306a36Sopenharmony_ci#include <linux/of.h> 1162306a36Sopenharmony_ci#include <linux/module.h> 1262306a36Sopenharmony_ci#include <linux/platform_device.h> 1362306a36Sopenharmony_ci#include <linux/regmap.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include <dt-bindings/interconnect/qcom,msm8996-cbf.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include "clk-alpha-pll.h" 1862306a36Sopenharmony_ci#include "clk-regmap.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci/* Need to match the order of clocks in DT binding */ 2162306a36Sopenharmony_cienum { 2262306a36Sopenharmony_ci DT_XO, 2362306a36Sopenharmony_ci DT_APCS_AUX, 2462306a36Sopenharmony_ci}; 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_cienum { 2762306a36Sopenharmony_ci CBF_XO_INDEX, 2862306a36Sopenharmony_ci CBF_PLL_INDEX, 2962306a36Sopenharmony_ci CBF_DIV_INDEX, 3062306a36Sopenharmony_ci CBF_APCS_AUX_INDEX, 3162306a36Sopenharmony_ci}; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#define DIV_THRESHOLD 600000000 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci#define CBF_MUX_OFFSET 0x18 3662306a36Sopenharmony_ci#define CBF_MUX_PARENT_MASK GENMASK(1, 0) 3762306a36Sopenharmony_ci#define CBF_MUX_AUTO_CLK_SEL_ALWAYS_ON_MASK GENMASK(5, 4) 3862306a36Sopenharmony_ci#define CBF_MUX_AUTO_CLK_SEL_ALWAYS_ON_GPLL0_SEL \ 3962306a36Sopenharmony_ci FIELD_PREP(CBF_MUX_AUTO_CLK_SEL_ALWAYS_ON_MASK, 0x03) 4062306a36Sopenharmony_ci#define CBF_MUX_AUTO_CLK_SEL_BIT BIT(6) 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci#define CBF_PLL_OFFSET 0xf000 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistatic const u8 cbf_pll_regs[PLL_OFF_MAX_REGS] = { 4562306a36Sopenharmony_ci [PLL_OFF_L_VAL] = 0x08, 4662306a36Sopenharmony_ci [PLL_OFF_ALPHA_VAL] = 0x10, 4762306a36Sopenharmony_ci [PLL_OFF_USER_CTL] = 0x18, 4862306a36Sopenharmony_ci [PLL_OFF_CONFIG_CTL] = 0x20, 4962306a36Sopenharmony_ci [PLL_OFF_CONFIG_CTL_U] = 0x24, 5062306a36Sopenharmony_ci [PLL_OFF_TEST_CTL] = 0x30, 5162306a36Sopenharmony_ci [PLL_OFF_TEST_CTL_U] = 0x34, 5262306a36Sopenharmony_ci [PLL_OFF_STATUS] = 0x28, 5362306a36Sopenharmony_ci}; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic struct alpha_pll_config cbfpll_config = { 5662306a36Sopenharmony_ci .l = 72, 5762306a36Sopenharmony_ci .config_ctl_val = 0x200d4828, 5862306a36Sopenharmony_ci .config_ctl_hi_val = 0x006, 5962306a36Sopenharmony_ci .test_ctl_val = 0x1c000000, 6062306a36Sopenharmony_ci .test_ctl_hi_val = 0x00004000, 6162306a36Sopenharmony_ci .pre_div_mask = BIT(12), 6262306a36Sopenharmony_ci .post_div_mask = 0x3 << 8, 6362306a36Sopenharmony_ci .post_div_val = 0x1 << 8, 6462306a36Sopenharmony_ci .main_output_mask = BIT(0), 6562306a36Sopenharmony_ci .early_output_mask = BIT(3), 6662306a36Sopenharmony_ci}; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_cistatic struct clk_alpha_pll cbf_pll = { 6962306a36Sopenharmony_ci .offset = CBF_PLL_OFFSET, 7062306a36Sopenharmony_ci .regs = cbf_pll_regs, 7162306a36Sopenharmony_ci .flags = SUPPORTS_DYNAMIC_UPDATE | SUPPORTS_FSM_MODE, 7262306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data){ 7362306a36Sopenharmony_ci .name = "cbf_pll", 7462306a36Sopenharmony_ci .parent_data = (const struct clk_parent_data[]) { 7562306a36Sopenharmony_ci { .index = DT_XO, }, 7662306a36Sopenharmony_ci }, 7762306a36Sopenharmony_ci .num_parents = 1, 7862306a36Sopenharmony_ci .ops = &clk_alpha_pll_hwfsm_ops, 7962306a36Sopenharmony_ci }, 8062306a36Sopenharmony_ci}; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cistatic struct clk_fixed_factor cbf_pll_postdiv = { 8362306a36Sopenharmony_ci .mult = 1, 8462306a36Sopenharmony_ci .div = 2, 8562306a36Sopenharmony_ci .hw.init = &(struct clk_init_data){ 8662306a36Sopenharmony_ci .name = "cbf_pll_postdiv", 8762306a36Sopenharmony_ci .parent_hws = (const struct clk_hw*[]){ 8862306a36Sopenharmony_ci &cbf_pll.clkr.hw 8962306a36Sopenharmony_ci }, 9062306a36Sopenharmony_ci .num_parents = 1, 9162306a36Sopenharmony_ci .ops = &clk_fixed_factor_ops, 9262306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT, 9362306a36Sopenharmony_ci }, 9462306a36Sopenharmony_ci}; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_cistatic const struct clk_parent_data cbf_mux_parent_data[] = { 9762306a36Sopenharmony_ci { .index = DT_XO }, 9862306a36Sopenharmony_ci { .hw = &cbf_pll.clkr.hw }, 9962306a36Sopenharmony_ci { .hw = &cbf_pll_postdiv.hw }, 10062306a36Sopenharmony_ci { .index = DT_APCS_AUX }, 10162306a36Sopenharmony_ci}; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_cistruct clk_cbf_8996_mux { 10462306a36Sopenharmony_ci u32 reg; 10562306a36Sopenharmony_ci struct notifier_block nb; 10662306a36Sopenharmony_ci struct clk_regmap clkr; 10762306a36Sopenharmony_ci}; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_cistatic struct clk_cbf_8996_mux *to_clk_cbf_8996_mux(struct clk_regmap *clkr) 11062306a36Sopenharmony_ci{ 11162306a36Sopenharmony_ci return container_of(clkr, struct clk_cbf_8996_mux, clkr); 11262306a36Sopenharmony_ci} 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_cistatic int cbf_clk_notifier_cb(struct notifier_block *nb, unsigned long event, 11562306a36Sopenharmony_ci void *data); 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_cistatic u8 clk_cbf_8996_mux_get_parent(struct clk_hw *hw) 11862306a36Sopenharmony_ci{ 11962306a36Sopenharmony_ci struct clk_regmap *clkr = to_clk_regmap(hw); 12062306a36Sopenharmony_ci struct clk_cbf_8996_mux *mux = to_clk_cbf_8996_mux(clkr); 12162306a36Sopenharmony_ci u32 val; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci regmap_read(clkr->regmap, mux->reg, &val); 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci return FIELD_GET(CBF_MUX_PARENT_MASK, val); 12662306a36Sopenharmony_ci} 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_cistatic int clk_cbf_8996_mux_set_parent(struct clk_hw *hw, u8 index) 12962306a36Sopenharmony_ci{ 13062306a36Sopenharmony_ci struct clk_regmap *clkr = to_clk_regmap(hw); 13162306a36Sopenharmony_ci struct clk_cbf_8996_mux *mux = to_clk_cbf_8996_mux(clkr); 13262306a36Sopenharmony_ci u32 val; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci val = FIELD_PREP(CBF_MUX_PARENT_MASK, index); 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci return regmap_update_bits(clkr->regmap, mux->reg, CBF_MUX_PARENT_MASK, val); 13762306a36Sopenharmony_ci} 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic int clk_cbf_8996_mux_determine_rate(struct clk_hw *hw, 14062306a36Sopenharmony_ci struct clk_rate_request *req) 14162306a36Sopenharmony_ci{ 14262306a36Sopenharmony_ci struct clk_hw *parent; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci if (req->rate < (DIV_THRESHOLD / cbf_pll_postdiv.div)) 14562306a36Sopenharmony_ci return -EINVAL; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci if (req->rate < DIV_THRESHOLD) 14862306a36Sopenharmony_ci parent = clk_hw_get_parent_by_index(hw, CBF_DIV_INDEX); 14962306a36Sopenharmony_ci else 15062306a36Sopenharmony_ci parent = clk_hw_get_parent_by_index(hw, CBF_PLL_INDEX); 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci if (!parent) 15362306a36Sopenharmony_ci return -EINVAL; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci req->best_parent_rate = clk_hw_round_rate(parent, req->rate); 15662306a36Sopenharmony_ci req->best_parent_hw = parent; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci return 0; 15962306a36Sopenharmony_ci} 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic const struct clk_ops clk_cbf_8996_mux_ops = { 16262306a36Sopenharmony_ci .set_parent = clk_cbf_8996_mux_set_parent, 16362306a36Sopenharmony_ci .get_parent = clk_cbf_8996_mux_get_parent, 16462306a36Sopenharmony_ci .determine_rate = clk_cbf_8996_mux_determine_rate, 16562306a36Sopenharmony_ci}; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_cistatic struct clk_cbf_8996_mux cbf_mux = { 16862306a36Sopenharmony_ci .reg = CBF_MUX_OFFSET, 16962306a36Sopenharmony_ci .nb.notifier_call = cbf_clk_notifier_cb, 17062306a36Sopenharmony_ci .clkr.hw.init = &(struct clk_init_data) { 17162306a36Sopenharmony_ci .name = "cbf_mux", 17262306a36Sopenharmony_ci .parent_data = cbf_mux_parent_data, 17362306a36Sopenharmony_ci .num_parents = ARRAY_SIZE(cbf_mux_parent_data), 17462306a36Sopenharmony_ci .ops = &clk_cbf_8996_mux_ops, 17562306a36Sopenharmony_ci /* CPU clock is critical and should never be gated */ 17662306a36Sopenharmony_ci .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL, 17762306a36Sopenharmony_ci }, 17862306a36Sopenharmony_ci}; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistatic int cbf_clk_notifier_cb(struct notifier_block *nb, unsigned long event, 18162306a36Sopenharmony_ci void *data) 18262306a36Sopenharmony_ci{ 18362306a36Sopenharmony_ci struct clk_notifier_data *cnd = data; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci switch (event) { 18662306a36Sopenharmony_ci case PRE_RATE_CHANGE: 18762306a36Sopenharmony_ci /* 18862306a36Sopenharmony_ci * Avoid overvolting. clk_core_set_rate_nolock() walks from top 18962306a36Sopenharmony_ci * to bottom, so it will change the rate of the PLL before 19062306a36Sopenharmony_ci * chaging the parent of PMUX. This can result in pmux getting 19162306a36Sopenharmony_ci * clocked twice the expected rate. 19262306a36Sopenharmony_ci * 19362306a36Sopenharmony_ci * Manually switch to PLL/2 here. 19462306a36Sopenharmony_ci */ 19562306a36Sopenharmony_ci if (cnd->old_rate > DIV_THRESHOLD && 19662306a36Sopenharmony_ci cnd->new_rate < DIV_THRESHOLD) 19762306a36Sopenharmony_ci clk_cbf_8996_mux_set_parent(&cbf_mux.clkr.hw, CBF_DIV_INDEX); 19862306a36Sopenharmony_ci break; 19962306a36Sopenharmony_ci case ABORT_RATE_CHANGE: 20062306a36Sopenharmony_ci /* Revert manual change */ 20162306a36Sopenharmony_ci if (cnd->new_rate < DIV_THRESHOLD && 20262306a36Sopenharmony_ci cnd->old_rate > DIV_THRESHOLD) 20362306a36Sopenharmony_ci clk_cbf_8996_mux_set_parent(&cbf_mux.clkr.hw, CBF_PLL_INDEX); 20462306a36Sopenharmony_ci break; 20562306a36Sopenharmony_ci default: 20662306a36Sopenharmony_ci break; 20762306a36Sopenharmony_ci } 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci return notifier_from_errno(0); 21062306a36Sopenharmony_ci}; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_cistatic struct clk_hw *cbf_msm8996_hw_clks[] = { 21362306a36Sopenharmony_ci &cbf_pll_postdiv.hw, 21462306a36Sopenharmony_ci}; 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_cistatic struct clk_regmap *cbf_msm8996_clks[] = { 21762306a36Sopenharmony_ci &cbf_pll.clkr, 21862306a36Sopenharmony_ci &cbf_mux.clkr, 21962306a36Sopenharmony_ci}; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_cistatic const struct regmap_config cbf_msm8996_regmap_config = { 22262306a36Sopenharmony_ci .reg_bits = 32, 22362306a36Sopenharmony_ci .reg_stride = 4, 22462306a36Sopenharmony_ci .val_bits = 32, 22562306a36Sopenharmony_ci .max_register = 0x10000, 22662306a36Sopenharmony_ci .fast_io = true, 22762306a36Sopenharmony_ci .val_format_endian = REGMAP_ENDIAN_LITTLE, 22862306a36Sopenharmony_ci}; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci#ifdef CONFIG_INTERCONNECT 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci/* Random ID that doesn't clash with main qnoc and OSM */ 23362306a36Sopenharmony_ci#define CBF_MASTER_NODE 2000 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_cistatic int qcom_msm8996_cbf_icc_register(struct platform_device *pdev, struct clk_hw *cbf_hw) 23662306a36Sopenharmony_ci{ 23762306a36Sopenharmony_ci struct device *dev = &pdev->dev; 23862306a36Sopenharmony_ci struct clk *clk = devm_clk_hw_get_clk(dev, cbf_hw, "cbf"); 23962306a36Sopenharmony_ci const struct icc_clk_data data[] = { 24062306a36Sopenharmony_ci { .clk = clk, .name = "cbf", }, 24162306a36Sopenharmony_ci }; 24262306a36Sopenharmony_ci struct icc_provider *provider; 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci provider = icc_clk_register(dev, CBF_MASTER_NODE, ARRAY_SIZE(data), data); 24562306a36Sopenharmony_ci if (IS_ERR(provider)) 24662306a36Sopenharmony_ci return PTR_ERR(provider); 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci platform_set_drvdata(pdev, provider); 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci return 0; 25162306a36Sopenharmony_ci} 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_cistatic int qcom_msm8996_cbf_icc_remove(struct platform_device *pdev) 25462306a36Sopenharmony_ci{ 25562306a36Sopenharmony_ci struct icc_provider *provider = platform_get_drvdata(pdev); 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci icc_clk_unregister(provider); 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci return 0; 26062306a36Sopenharmony_ci} 26162306a36Sopenharmony_ci#define qcom_msm8996_cbf_icc_sync_state icc_sync_state 26262306a36Sopenharmony_ci#else 26362306a36Sopenharmony_cistatic int qcom_msm8996_cbf_icc_register(struct platform_device *pdev, struct clk_hw *cbf_hw) 26462306a36Sopenharmony_ci{ 26562306a36Sopenharmony_ci dev_warn(&pdev->dev, "CONFIG_INTERCONNECT is disabled, CBF clock is fixed\n"); 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci return 0; 26862306a36Sopenharmony_ci} 26962306a36Sopenharmony_ci#define qcom_msm8996_cbf_icc_remove(pdev) (0) 27062306a36Sopenharmony_ci#define qcom_msm8996_cbf_icc_sync_state NULL 27162306a36Sopenharmony_ci#endif 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_cistatic int qcom_msm8996_cbf_probe(struct platform_device *pdev) 27462306a36Sopenharmony_ci{ 27562306a36Sopenharmony_ci void __iomem *base; 27662306a36Sopenharmony_ci struct regmap *regmap; 27762306a36Sopenharmony_ci struct device *dev = &pdev->dev; 27862306a36Sopenharmony_ci int i, ret; 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 28162306a36Sopenharmony_ci if (IS_ERR(base)) 28262306a36Sopenharmony_ci return PTR_ERR(base); 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci regmap = devm_regmap_init_mmio(dev, base, &cbf_msm8996_regmap_config); 28562306a36Sopenharmony_ci if (IS_ERR(regmap)) 28662306a36Sopenharmony_ci return PTR_ERR(regmap); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci /* Select GPLL0 for 300MHz for the CBF clock */ 28962306a36Sopenharmony_ci regmap_write(regmap, CBF_MUX_OFFSET, 0x3); 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci /* Ensure write goes through before PLLs are reconfigured */ 29262306a36Sopenharmony_ci udelay(5); 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci /* Set the auto clock sel always-on source to GPLL0/2 (300MHz) */ 29562306a36Sopenharmony_ci regmap_update_bits(regmap, CBF_MUX_OFFSET, 29662306a36Sopenharmony_ci CBF_MUX_AUTO_CLK_SEL_ALWAYS_ON_MASK, 29762306a36Sopenharmony_ci CBF_MUX_AUTO_CLK_SEL_ALWAYS_ON_GPLL0_SEL); 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci clk_alpha_pll_configure(&cbf_pll, regmap, &cbfpll_config); 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci /* Wait for PLL(s) to lock */ 30262306a36Sopenharmony_ci udelay(50); 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci /* Enable auto clock selection for CBF */ 30562306a36Sopenharmony_ci regmap_update_bits(regmap, CBF_MUX_OFFSET, 30662306a36Sopenharmony_ci CBF_MUX_AUTO_CLK_SEL_BIT, 30762306a36Sopenharmony_ci CBF_MUX_AUTO_CLK_SEL_BIT); 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci /* Ensure write goes through before muxes are switched */ 31062306a36Sopenharmony_ci udelay(5); 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci /* Switch CBF to use the primary PLL */ 31362306a36Sopenharmony_ci regmap_update_bits(regmap, CBF_MUX_OFFSET, CBF_MUX_PARENT_MASK, 0x1); 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci if (of_device_is_compatible(dev->of_node, "qcom,msm8996pro-cbf")) { 31662306a36Sopenharmony_ci cbfpll_config.post_div_val = 0x3 << 8; 31762306a36Sopenharmony_ci cbf_pll_postdiv.div = 4; 31862306a36Sopenharmony_ci } 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(cbf_msm8996_hw_clks); i++) { 32162306a36Sopenharmony_ci ret = devm_clk_hw_register(dev, cbf_msm8996_hw_clks[i]); 32262306a36Sopenharmony_ci if (ret) 32362306a36Sopenharmony_ci return ret; 32462306a36Sopenharmony_ci } 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(cbf_msm8996_clks); i++) { 32762306a36Sopenharmony_ci ret = devm_clk_register_regmap(dev, cbf_msm8996_clks[i]); 32862306a36Sopenharmony_ci if (ret) 32962306a36Sopenharmony_ci return ret; 33062306a36Sopenharmony_ci } 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_ci ret = devm_clk_notifier_register(dev, cbf_mux.clkr.hw.clk, &cbf_mux.nb); 33362306a36Sopenharmony_ci if (ret) 33462306a36Sopenharmony_ci return ret; 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci ret = devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get, &cbf_mux.clkr.hw); 33762306a36Sopenharmony_ci if (ret) 33862306a36Sopenharmony_ci return ret; 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci return qcom_msm8996_cbf_icc_register(pdev, &cbf_mux.clkr.hw); 34162306a36Sopenharmony_ci} 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_cistatic int qcom_msm8996_cbf_remove(struct platform_device *pdev) 34462306a36Sopenharmony_ci{ 34562306a36Sopenharmony_ci return qcom_msm8996_cbf_icc_remove(pdev); 34662306a36Sopenharmony_ci} 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_cistatic const struct of_device_id qcom_msm8996_cbf_match_table[] = { 34962306a36Sopenharmony_ci { .compatible = "qcom,msm8996-cbf" }, 35062306a36Sopenharmony_ci { .compatible = "qcom,msm8996pro-cbf" }, 35162306a36Sopenharmony_ci { /* sentinel */ }, 35262306a36Sopenharmony_ci}; 35362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, qcom_msm8996_cbf_match_table); 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_cistatic struct platform_driver qcom_msm8996_cbf_driver = { 35662306a36Sopenharmony_ci .probe = qcom_msm8996_cbf_probe, 35762306a36Sopenharmony_ci .remove = qcom_msm8996_cbf_remove, 35862306a36Sopenharmony_ci .driver = { 35962306a36Sopenharmony_ci .name = "qcom-msm8996-cbf", 36062306a36Sopenharmony_ci .of_match_table = qcom_msm8996_cbf_match_table, 36162306a36Sopenharmony_ci .sync_state = qcom_msm8996_cbf_icc_sync_state, 36262306a36Sopenharmony_ci }, 36362306a36Sopenharmony_ci}; 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci/* Register early enough to fix the clock to be used for other cores */ 36662306a36Sopenharmony_cistatic int __init qcom_msm8996_cbf_init(void) 36762306a36Sopenharmony_ci{ 36862306a36Sopenharmony_ci return platform_driver_register(&qcom_msm8996_cbf_driver); 36962306a36Sopenharmony_ci} 37062306a36Sopenharmony_cipostcore_initcall(qcom_msm8996_cbf_init); 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_cistatic void __exit qcom_msm8996_cbf_exit(void) 37362306a36Sopenharmony_ci{ 37462306a36Sopenharmony_ci platform_driver_unregister(&qcom_msm8996_cbf_driver); 37562306a36Sopenharmony_ci} 37662306a36Sopenharmony_cimodule_exit(qcom_msm8996_cbf_exit); 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ciMODULE_DESCRIPTION("QCOM MSM8996 CPU Bus Fabric Clock Driver"); 37962306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 380