162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk-provider.h>
762306a36Sopenharmony_ci#include <linux/module.h>
862306a36Sopenharmony_ci#include <linux/platform_device.h>
962306a36Sopenharmony_ci#include <linux/regmap.h>
1062306a36Sopenharmony_ci#include <linux/reset-controller.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,camcc-sm8250.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1562306a36Sopenharmony_ci#include "clk-branch.h"
1662306a36Sopenharmony_ci#include "clk-rcg.h"
1762306a36Sopenharmony_ci#include "clk-regmap-divider.h"
1862306a36Sopenharmony_ci#include "common.h"
1962306a36Sopenharmony_ci#include "gdsc.h"
2062306a36Sopenharmony_ci#include "reset.h"
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_cienum {
2362306a36Sopenharmony_ci	P_BI_TCXO,
2462306a36Sopenharmony_ci	P_CAM_CC_PLL0_OUT_EVEN,
2562306a36Sopenharmony_ci	P_CAM_CC_PLL0_OUT_MAIN,
2662306a36Sopenharmony_ci	P_CAM_CC_PLL0_OUT_ODD,
2762306a36Sopenharmony_ci	P_CAM_CC_PLL1_OUT_EVEN,
2862306a36Sopenharmony_ci	P_CAM_CC_PLL2_OUT_EARLY,
2962306a36Sopenharmony_ci	P_CAM_CC_PLL2_OUT_MAIN,
3062306a36Sopenharmony_ci	P_CAM_CC_PLL3_OUT_EVEN,
3162306a36Sopenharmony_ci	P_CAM_CC_PLL4_OUT_EVEN,
3262306a36Sopenharmony_ci	P_SLEEP_CLK,
3362306a36Sopenharmony_ci};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_cistatic struct pll_vco lucid_vco[] = {
3662306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
3762306a36Sopenharmony_ci};
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_cistatic struct pll_vco zonda_vco[] = {
4062306a36Sopenharmony_ci	{ 595200000UL, 3600000000UL, 0 },
4162306a36Sopenharmony_ci};
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll0_config = {
4462306a36Sopenharmony_ci	.l = 0x3e,
4562306a36Sopenharmony_ci	.alpha = 0x8000,
4662306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
4762306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
4862306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329A699c,
4962306a36Sopenharmony_ci	.user_ctl_val = 0x00003100,
5062306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
5162306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
5262306a36Sopenharmony_ci};
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll0 = {
5562306a36Sopenharmony_ci	.offset = 0x0,
5662306a36Sopenharmony_ci	.vco_table = lucid_vco,
5762306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
5862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
5962306a36Sopenharmony_ci	.clkr = {
6062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
6162306a36Sopenharmony_ci			.name = "cam_cc_pll0",
6262306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
6362306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
6462306a36Sopenharmony_ci			},
6562306a36Sopenharmony_ci			.num_parents = 1,
6662306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
6762306a36Sopenharmony_ci		},
6862306a36Sopenharmony_ci	},
6962306a36Sopenharmony_ci};
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
7262306a36Sopenharmony_ci	{ 0x1, 2 },
7362306a36Sopenharmony_ci	{ }
7462306a36Sopenharmony_ci};
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
7762306a36Sopenharmony_ci	.offset = 0x0,
7862306a36Sopenharmony_ci	.post_div_shift = 8,
7962306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll0_out_even,
8062306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
8162306a36Sopenharmony_ci	.width = 4,
8262306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
8362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8462306a36Sopenharmony_ci		.name = "cam_cc_pll0_out_even",
8562306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
8662306a36Sopenharmony_ci			&cam_cc_pll0.clkr.hw,
8762306a36Sopenharmony_ci		},
8862306a36Sopenharmony_ci		.num_parents = 1,
8962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
9062306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
9162306a36Sopenharmony_ci	},
9262306a36Sopenharmony_ci};
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
9562306a36Sopenharmony_ci	{ 0x3, 3 },
9662306a36Sopenharmony_ci	{ }
9762306a36Sopenharmony_ci};
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
10062306a36Sopenharmony_ci	.offset = 0x0,
10162306a36Sopenharmony_ci	.post_div_shift = 12,
10262306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll0_out_odd,
10362306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
10462306a36Sopenharmony_ci	.width = 4,
10562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
10662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
10762306a36Sopenharmony_ci		.name = "cam_cc_pll0_out_odd",
10862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
10962306a36Sopenharmony_ci			&cam_cc_pll0.clkr.hw,
11062306a36Sopenharmony_ci		},
11162306a36Sopenharmony_ci		.num_parents = 1,
11262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
11362306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
11462306a36Sopenharmony_ci	},
11562306a36Sopenharmony_ci};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll1_config = {
11862306a36Sopenharmony_ci	.l = 0x1f,
11962306a36Sopenharmony_ci	.alpha = 0x4000,
12062306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
12162306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
12262306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329A699c,
12362306a36Sopenharmony_ci	.user_ctl_val = 0x00000100,
12462306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
12562306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
12662306a36Sopenharmony_ci};
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll1 = {
12962306a36Sopenharmony_ci	.offset = 0x1000,
13062306a36Sopenharmony_ci	.vco_table = lucid_vco,
13162306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
13262306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
13362306a36Sopenharmony_ci	.clkr = {
13462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
13562306a36Sopenharmony_ci			.name = "cam_cc_pll1",
13662306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
13762306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
13862306a36Sopenharmony_ci			},
13962306a36Sopenharmony_ci			.num_parents = 1,
14062306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
14162306a36Sopenharmony_ci		},
14262306a36Sopenharmony_ci	},
14362306a36Sopenharmony_ci};
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
14662306a36Sopenharmony_ci	{ 0x1, 2 },
14762306a36Sopenharmony_ci	{ }
14862306a36Sopenharmony_ci};
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
15162306a36Sopenharmony_ci	.offset = 0x1000,
15262306a36Sopenharmony_ci	.post_div_shift = 8,
15362306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll1_out_even,
15462306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
15562306a36Sopenharmony_ci	.width = 4,
15662306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
15762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
15862306a36Sopenharmony_ci		.name = "cam_cc_pll1_out_even",
15962306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
16062306a36Sopenharmony_ci			&cam_cc_pll1.clkr.hw,
16162306a36Sopenharmony_ci		},
16262306a36Sopenharmony_ci		.num_parents = 1,
16362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
16462306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
16562306a36Sopenharmony_ci	},
16662306a36Sopenharmony_ci};
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll2_config = {
16962306a36Sopenharmony_ci	.l = 0x4b,
17062306a36Sopenharmony_ci	.alpha = 0x0,
17162306a36Sopenharmony_ci	.config_ctl_val = 0x08200920,
17262306a36Sopenharmony_ci	.config_ctl_hi_val = 0x05002015,
17362306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x00000000,
17462306a36Sopenharmony_ci	.user_ctl_val = 0x00000100,
17562306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000000,
17662306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
17762306a36Sopenharmony_ci};
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll2 = {
18062306a36Sopenharmony_ci	.offset = 0x2000,
18162306a36Sopenharmony_ci	.vco_table = zonda_vco,
18262306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(zonda_vco),
18362306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
18462306a36Sopenharmony_ci	.clkr = {
18562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
18662306a36Sopenharmony_ci			.name = "cam_cc_pll2",
18762306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
18862306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
18962306a36Sopenharmony_ci			},
19062306a36Sopenharmony_ci			.num_parents = 1,
19162306a36Sopenharmony_ci			.ops = &clk_alpha_pll_zonda_ops,
19262306a36Sopenharmony_ci		},
19362306a36Sopenharmony_ci	},
19462306a36Sopenharmony_ci};
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll2_out_main[] = {
19762306a36Sopenharmony_ci	{ 0x1, 2 },
19862306a36Sopenharmony_ci	{ }
19962306a36Sopenharmony_ci};
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll2_out_main = {
20262306a36Sopenharmony_ci	.offset = 0x2000,
20362306a36Sopenharmony_ci	.post_div_shift = 8,
20462306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll2_out_main,
20562306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll2_out_main),
20662306a36Sopenharmony_ci	.width = 2,
20762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
20862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
20962306a36Sopenharmony_ci		.name = "cam_cc_pll2_out_main",
21062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
21162306a36Sopenharmony_ci			&cam_cc_pll2.clkr.hw,
21262306a36Sopenharmony_ci		},
21362306a36Sopenharmony_ci		.num_parents = 1,
21462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
21562306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_zonda_ops,
21662306a36Sopenharmony_ci	},
21762306a36Sopenharmony_ci};
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll3_config = {
22062306a36Sopenharmony_ci	.l = 0x24,
22162306a36Sopenharmony_ci	.alpha = 0x7555,
22262306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
22362306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
22462306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329A699c,
22562306a36Sopenharmony_ci	.user_ctl_val = 0x00000100,
22662306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
22762306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
22862306a36Sopenharmony_ci};
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll3 = {
23162306a36Sopenharmony_ci	.offset = 0x3000,
23262306a36Sopenharmony_ci	.vco_table = lucid_vco,
23362306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
23462306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
23562306a36Sopenharmony_ci	.clkr = {
23662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
23762306a36Sopenharmony_ci			.name = "cam_cc_pll3",
23862306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
23962306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
24062306a36Sopenharmony_ci			},
24162306a36Sopenharmony_ci			.num_parents = 1,
24262306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
24362306a36Sopenharmony_ci		},
24462306a36Sopenharmony_ci	},
24562306a36Sopenharmony_ci};
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
24862306a36Sopenharmony_ci	{ 0x1, 2 },
24962306a36Sopenharmony_ci	{ }
25062306a36Sopenharmony_ci};
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
25362306a36Sopenharmony_ci	.offset = 0x3000,
25462306a36Sopenharmony_ci	.post_div_shift = 8,
25562306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll3_out_even,
25662306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
25762306a36Sopenharmony_ci	.width = 4,
25862306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
25962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
26062306a36Sopenharmony_ci		.name = "cam_cc_pll3_out_even",
26162306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
26262306a36Sopenharmony_ci			&cam_cc_pll3.clkr.hw,
26362306a36Sopenharmony_ci		},
26462306a36Sopenharmony_ci		.num_parents = 1,
26562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
26662306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
26762306a36Sopenharmony_ci	},
26862306a36Sopenharmony_ci};
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_cistatic const struct alpha_pll_config cam_cc_pll4_config = {
27162306a36Sopenharmony_ci	.l = 0x24,
27262306a36Sopenharmony_ci	.alpha = 0x7555,
27362306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
27462306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002261,
27562306a36Sopenharmony_ci	.config_ctl_hi1_val = 0x329A699c,
27662306a36Sopenharmony_ci	.user_ctl_val = 0x00000100,
27762306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00000805,
27862306a36Sopenharmony_ci	.user_ctl_hi1_val = 0x00000000,
27962306a36Sopenharmony_ci};
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_cistatic struct clk_alpha_pll cam_cc_pll4 = {
28262306a36Sopenharmony_ci	.offset = 0x4000,
28362306a36Sopenharmony_ci	.vco_table = lucid_vco,
28462306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(lucid_vco),
28562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
28662306a36Sopenharmony_ci	.clkr = {
28762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
28862306a36Sopenharmony_ci			.name = "cam_cc_pll4",
28962306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
29062306a36Sopenharmony_ci				.fw_name = "bi_tcxo",
29162306a36Sopenharmony_ci			},
29262306a36Sopenharmony_ci			.num_parents = 1,
29362306a36Sopenharmony_ci			.ops = &clk_alpha_pll_lucid_ops,
29462306a36Sopenharmony_ci		},
29562306a36Sopenharmony_ci	},
29662306a36Sopenharmony_ci};
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
29962306a36Sopenharmony_ci	{ 0x1, 2 },
30062306a36Sopenharmony_ci	{ }
30162306a36Sopenharmony_ci};
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
30462306a36Sopenharmony_ci	.offset = 0x4000,
30562306a36Sopenharmony_ci	.post_div_shift = 8,
30662306a36Sopenharmony_ci	.post_div_table = post_div_table_cam_cc_pll4_out_even,
30762306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
30862306a36Sopenharmony_ci	.width = 4,
30962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
31062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
31162306a36Sopenharmony_ci		.name = "cam_cc_pll4_out_even",
31262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
31362306a36Sopenharmony_ci			&cam_cc_pll4.clkr.hw,
31462306a36Sopenharmony_ci		},
31562306a36Sopenharmony_ci		.num_parents = 1,
31662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
31762306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_lucid_ops,
31862306a36Sopenharmony_ci	},
31962306a36Sopenharmony_ci};
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_0[] = {
32262306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
32362306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_MAIN, 1 },
32462306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_EVEN, 2 },
32562306a36Sopenharmony_ci	{ P_CAM_CC_PLL0_OUT_ODD, 3 },
32662306a36Sopenharmony_ci	{ P_CAM_CC_PLL2_OUT_MAIN, 5 },
32762306a36Sopenharmony_ci};
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_0[] = {
33062306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
33162306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0.clkr.hw },
33262306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0_out_even.clkr.hw },
33362306a36Sopenharmony_ci	{ .hw = &cam_cc_pll0_out_odd.clkr.hw },
33462306a36Sopenharmony_ci	{ .hw = &cam_cc_pll2_out_main.clkr.hw },
33562306a36Sopenharmony_ci};
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_1[] = {
33862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
33962306a36Sopenharmony_ci	{ P_CAM_CC_PLL2_OUT_EARLY, 5 },
34062306a36Sopenharmony_ci};
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_1[] = {
34362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
34462306a36Sopenharmony_ci	{ .hw = &cam_cc_pll2.clkr.hw },
34562306a36Sopenharmony_ci};
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_2[] = {
34862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
34962306a36Sopenharmony_ci	{ P_CAM_CC_PLL3_OUT_EVEN, 6 },
35062306a36Sopenharmony_ci};
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_2[] = {
35362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
35462306a36Sopenharmony_ci	{ .hw = &cam_cc_pll3_out_even.clkr.hw },
35562306a36Sopenharmony_ci};
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_3[] = {
35862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
35962306a36Sopenharmony_ci	{ P_CAM_CC_PLL4_OUT_EVEN, 6 },
36062306a36Sopenharmony_ci};
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_3[] = {
36362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
36462306a36Sopenharmony_ci	{ .hw = &cam_cc_pll4_out_even.clkr.hw },
36562306a36Sopenharmony_ci};
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_4[] = {
36862306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
36962306a36Sopenharmony_ci	{ P_CAM_CC_PLL1_OUT_EVEN, 4 },
37062306a36Sopenharmony_ci};
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_4[] = {
37362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
37462306a36Sopenharmony_ci	{ .hw = &cam_cc_pll1_out_even.clkr.hw },
37562306a36Sopenharmony_ci};
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_5[] = {
37862306a36Sopenharmony_ci	{ P_SLEEP_CLK, 0 },
37962306a36Sopenharmony_ci};
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_5[] = {
38262306a36Sopenharmony_ci	{ .fw_name = "sleep_clk" },
38362306a36Sopenharmony_ci};
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_cistatic const struct parent_map cam_cc_parent_map_6[] = {
38662306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
38762306a36Sopenharmony_ci};
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_cistatic const struct clk_parent_data cam_cc_parent_data_6[] = {
39062306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
39162306a36Sopenharmony_ci};
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
39462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
39562306a36Sopenharmony_ci	F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
39662306a36Sopenharmony_ci	F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
39762306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
39862306a36Sopenharmony_ci	F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1.5, 0, 0),
39962306a36Sopenharmony_ci	F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
40062306a36Sopenharmony_ci	{ }
40162306a36Sopenharmony_ci};
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_bps_clk_src = {
40462306a36Sopenharmony_ci	.cmd_rcgr = 0x7010,
40562306a36Sopenharmony_ci	.mnd_width = 0,
40662306a36Sopenharmony_ci	.hid_width = 5,
40762306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
40862306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_bps_clk_src,
40962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
41062306a36Sopenharmony_ci		.name = "cam_cc_bps_clk_src",
41162306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
41262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
41362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
41462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
41562306a36Sopenharmony_ci	},
41662306a36Sopenharmony_ci};
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_camnoc_axi_clk_src[] = {
41962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
42062306a36Sopenharmony_ci	F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
42162306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
42262306a36Sopenharmony_ci	{ }
42362306a36Sopenharmony_ci};
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_camnoc_axi_clk_src = {
42662306a36Sopenharmony_ci	.cmd_rcgr = 0xc0f8,
42762306a36Sopenharmony_ci	.mnd_width = 0,
42862306a36Sopenharmony_ci	.hid_width = 5,
42962306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
43062306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_camnoc_axi_clk_src,
43162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
43262306a36Sopenharmony_ci		.name = "cam_cc_camnoc_axi_clk_src",
43362306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
43462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
43562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
43662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
43762306a36Sopenharmony_ci	},
43862306a36Sopenharmony_ci};
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
44162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
44262306a36Sopenharmony_ci	F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
44362306a36Sopenharmony_ci	{ }
44462306a36Sopenharmony_ci};
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_cci_0_clk_src = {
44762306a36Sopenharmony_ci	.cmd_rcgr = 0xc0bc,
44862306a36Sopenharmony_ci	.mnd_width = 8,
44962306a36Sopenharmony_ci	.hid_width = 5,
45062306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
45162306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_cci_0_clk_src,
45262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
45362306a36Sopenharmony_ci		.name = "cam_cc_cci_0_clk_src",
45462306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
45562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
45662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
45762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
45862306a36Sopenharmony_ci	},
45962306a36Sopenharmony_ci};
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_cci_1_clk_src = {
46262306a36Sopenharmony_ci	.cmd_rcgr = 0xc0d8,
46362306a36Sopenharmony_ci	.mnd_width = 8,
46462306a36Sopenharmony_ci	.hid_width = 5,
46562306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
46662306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_cci_0_clk_src,
46762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
46862306a36Sopenharmony_ci		.name = "cam_cc_cci_1_clk_src",
46962306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
47062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
47162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
47262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
47362306a36Sopenharmony_ci	},
47462306a36Sopenharmony_ci};
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
47762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
47862306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
47962306a36Sopenharmony_ci	{ }
48062306a36Sopenharmony_ci};
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
48362306a36Sopenharmony_ci	.cmd_rcgr = 0xa068,
48462306a36Sopenharmony_ci	.mnd_width = 0,
48562306a36Sopenharmony_ci	.hid_width = 5,
48662306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
48762306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
48862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
48962306a36Sopenharmony_ci		.name = "cam_cc_cphy_rx_clk_src",
49062306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
49162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
49262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
49362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
49462306a36Sopenharmony_ci	},
49562306a36Sopenharmony_ci};
49662306a36Sopenharmony_ci
49762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
49862306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
49962306a36Sopenharmony_ci	F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
50062306a36Sopenharmony_ci	{ }
50162306a36Sopenharmony_ci};
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
50462306a36Sopenharmony_ci	.cmd_rcgr = 0x6000,
50562306a36Sopenharmony_ci	.mnd_width = 0,
50662306a36Sopenharmony_ci	.hid_width = 5,
50762306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
50862306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
50962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
51062306a36Sopenharmony_ci		.name = "cam_cc_csi0phytimer_clk_src",
51162306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
51262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
51362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
51462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
51562306a36Sopenharmony_ci	},
51662306a36Sopenharmony_ci};
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
51962306a36Sopenharmony_ci	.cmd_rcgr = 0x6020,
52062306a36Sopenharmony_ci	.mnd_width = 0,
52162306a36Sopenharmony_ci	.hid_width = 5,
52262306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
52362306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
52462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
52562306a36Sopenharmony_ci		.name = "cam_cc_csi1phytimer_clk_src",
52662306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
52762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
52862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
52962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
53062306a36Sopenharmony_ci	},
53162306a36Sopenharmony_ci};
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
53462306a36Sopenharmony_ci	.cmd_rcgr = 0x6040,
53562306a36Sopenharmony_ci	.mnd_width = 0,
53662306a36Sopenharmony_ci	.hid_width = 5,
53762306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
53862306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
53962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
54062306a36Sopenharmony_ci		.name = "cam_cc_csi2phytimer_clk_src",
54162306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
54262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
54362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
54462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
54562306a36Sopenharmony_ci	},
54662306a36Sopenharmony_ci};
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
54962306a36Sopenharmony_ci	.cmd_rcgr = 0x6060,
55062306a36Sopenharmony_ci	.mnd_width = 0,
55162306a36Sopenharmony_ci	.hid_width = 5,
55262306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
55362306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
55462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
55562306a36Sopenharmony_ci		.name = "cam_cc_csi3phytimer_clk_src",
55662306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
55762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
55862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
55962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
56062306a36Sopenharmony_ci	},
56162306a36Sopenharmony_ci};
56262306a36Sopenharmony_ci
56362306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi4phytimer_clk_src = {
56462306a36Sopenharmony_ci	.cmd_rcgr = 0x6080,
56562306a36Sopenharmony_ci	.mnd_width = 0,
56662306a36Sopenharmony_ci	.hid_width = 5,
56762306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
56862306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
56962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
57062306a36Sopenharmony_ci		.name = "cam_cc_csi4phytimer_clk_src",
57162306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
57262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
57362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
57462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
57562306a36Sopenharmony_ci	},
57662306a36Sopenharmony_ci};
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_csi5phytimer_clk_src = {
57962306a36Sopenharmony_ci	.cmd_rcgr = 0x60a0,
58062306a36Sopenharmony_ci	.mnd_width = 0,
58162306a36Sopenharmony_ci	.hid_width = 5,
58262306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
58362306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
58462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
58562306a36Sopenharmony_ci		.name = "cam_cc_csi5phytimer_clk_src",
58662306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
58762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
58862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
58962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
59062306a36Sopenharmony_ci	},
59162306a36Sopenharmony_ci};
59262306a36Sopenharmony_ci
59362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
59462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
59562306a36Sopenharmony_ci	F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0),
59662306a36Sopenharmony_ci	F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
59762306a36Sopenharmony_ci	F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
59862306a36Sopenharmony_ci	F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
59962306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
60062306a36Sopenharmony_ci	{ }
60162306a36Sopenharmony_ci};
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
60462306a36Sopenharmony_ci	.cmd_rcgr = 0x703c,
60562306a36Sopenharmony_ci	.mnd_width = 0,
60662306a36Sopenharmony_ci	.hid_width = 5,
60762306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
60862306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
60962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
61062306a36Sopenharmony_ci		.name = "cam_cc_fast_ahb_clk_src",
61162306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
61262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
61362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
61462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
61562306a36Sopenharmony_ci	},
61662306a36Sopenharmony_ci};
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_fd_core_clk_src[] = {
61962306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
62062306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
62162306a36Sopenharmony_ci	F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1.5, 0, 0),
62262306a36Sopenharmony_ci	F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
62362306a36Sopenharmony_ci	{ }
62462306a36Sopenharmony_ci};
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_fd_core_clk_src = {
62762306a36Sopenharmony_ci	.cmd_rcgr = 0xc098,
62862306a36Sopenharmony_ci	.mnd_width = 0,
62962306a36Sopenharmony_ci	.hid_width = 5,
63062306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
63162306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_fd_core_clk_src,
63262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
63362306a36Sopenharmony_ci		.name = "cam_cc_fd_core_clk_src",
63462306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
63562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
63662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
63762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
63862306a36Sopenharmony_ci	},
63962306a36Sopenharmony_ci};
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_icp_clk_src = {
64262306a36Sopenharmony_ci	.cmd_rcgr = 0xc074,
64362306a36Sopenharmony_ci	.mnd_width = 0,
64462306a36Sopenharmony_ci	.hid_width = 5,
64562306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
64662306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_fd_core_clk_src,
64762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
64862306a36Sopenharmony_ci		.name = "cam_cc_icp_clk_src",
64962306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
65062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
65162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
65262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
65362306a36Sopenharmony_ci	},
65462306a36Sopenharmony_ci};
65562306a36Sopenharmony_ci
65662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
65762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
65862306a36Sopenharmony_ci	F(350000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
65962306a36Sopenharmony_ci	F(475000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
66062306a36Sopenharmony_ci	F(576000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
66162306a36Sopenharmony_ci	F(680000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
66262306a36Sopenharmony_ci	{ }
66362306a36Sopenharmony_ci};
66462306a36Sopenharmony_ci
66562306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_0_clk_src = {
66662306a36Sopenharmony_ci	.cmd_rcgr = 0xa010,
66762306a36Sopenharmony_ci	.mnd_width = 0,
66862306a36Sopenharmony_ci	.hid_width = 5,
66962306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_2,
67062306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_clk_src,
67162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
67262306a36Sopenharmony_ci		.name = "cam_cc_ife_0_clk_src",
67362306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_2,
67462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
67562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
67662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
67762306a36Sopenharmony_ci	},
67862306a36Sopenharmony_ci};
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_cistatic struct clk_regmap_div cam_cc_sbi_div_clk_src = {
68162306a36Sopenharmony_ci	.reg = 0x9010,
68262306a36Sopenharmony_ci	.shift = 0,
68362306a36Sopenharmony_ci	.width = 3,
68462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data) {
68562306a36Sopenharmony_ci		.name = "cam_cc_sbi_div_clk_src",
68662306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
68762306a36Sopenharmony_ci			&cam_cc_ife_0_clk_src.clkr.hw,
68862306a36Sopenharmony_ci		},
68962306a36Sopenharmony_ci		.num_parents = 1,
69062306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
69162306a36Sopenharmony_ci		.ops = &clk_regmap_div_ro_ops,
69262306a36Sopenharmony_ci	},
69362306a36Sopenharmony_ci};
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ife_0_csid_clk_src[] = {
69662306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
69762306a36Sopenharmony_ci	F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
69862306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
69962306a36Sopenharmony_ci	{ }
70062306a36Sopenharmony_ci};
70162306a36Sopenharmony_ci
70262306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_0_csid_clk_src = {
70362306a36Sopenharmony_ci	.cmd_rcgr = 0xa040,
70462306a36Sopenharmony_ci	.mnd_width = 0,
70562306a36Sopenharmony_ci	.hid_width = 5,
70662306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
70762306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
70862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
70962306a36Sopenharmony_ci		.name = "cam_cc_ife_0_csid_clk_src",
71062306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
71162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
71262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
71362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
71462306a36Sopenharmony_ci	},
71562306a36Sopenharmony_ci};
71662306a36Sopenharmony_ci
71762306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
71862306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
71962306a36Sopenharmony_ci	F(350000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
72062306a36Sopenharmony_ci	F(475000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
72162306a36Sopenharmony_ci	F(576000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
72262306a36Sopenharmony_ci	F(680000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
72362306a36Sopenharmony_ci	{ }
72462306a36Sopenharmony_ci};
72562306a36Sopenharmony_ci
72662306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_1_clk_src = {
72762306a36Sopenharmony_ci	.cmd_rcgr = 0xb010,
72862306a36Sopenharmony_ci	.mnd_width = 0,
72962306a36Sopenharmony_ci	.hid_width = 5,
73062306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_3,
73162306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_1_clk_src,
73262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
73362306a36Sopenharmony_ci		.name = "cam_cc_ife_1_clk_src",
73462306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_3,
73562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
73662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
73762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
73862306a36Sopenharmony_ci	},
73962306a36Sopenharmony_ci};
74062306a36Sopenharmony_ci
74162306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_1_csid_clk_src = {
74262306a36Sopenharmony_ci	.cmd_rcgr = 0xb040,
74362306a36Sopenharmony_ci	.mnd_width = 0,
74462306a36Sopenharmony_ci	.hid_width = 5,
74562306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
74662306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
74762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
74862306a36Sopenharmony_ci		.name = "cam_cc_ife_1_csid_clk_src",
74962306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
75062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
75162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
75262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
75362306a36Sopenharmony_ci	},
75462306a36Sopenharmony_ci};
75562306a36Sopenharmony_ci
75662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ife_lite_clk_src[] = {
75762306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
75862306a36Sopenharmony_ci	F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
75962306a36Sopenharmony_ci	F(480000000, P_CAM_CC_PLL2_OUT_MAIN, 1.5, 0, 0),
76062306a36Sopenharmony_ci	{ }
76162306a36Sopenharmony_ci};
76262306a36Sopenharmony_ci
76362306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_lite_clk_src = {
76462306a36Sopenharmony_ci	.cmd_rcgr = 0xc000,
76562306a36Sopenharmony_ci	.mnd_width = 0,
76662306a36Sopenharmony_ci	.hid_width = 5,
76762306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
76862306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ife_lite_clk_src,
76962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
77062306a36Sopenharmony_ci		.name = "cam_cc_ife_lite_clk_src",
77162306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
77262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
77362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
77462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
77562306a36Sopenharmony_ci	},
77662306a36Sopenharmony_ci};
77762306a36Sopenharmony_ci
77862306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
77962306a36Sopenharmony_ci	.cmd_rcgr = 0xc01c,
78062306a36Sopenharmony_ci	.mnd_width = 0,
78162306a36Sopenharmony_ci	.hid_width = 5,
78262306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
78362306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
78462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
78562306a36Sopenharmony_ci		.name = "cam_cc_ife_lite_csid_clk_src",
78662306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
78762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
78862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
78962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
79062306a36Sopenharmony_ci	},
79162306a36Sopenharmony_ci};
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_ipe_0_clk_src[] = {
79462306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
79562306a36Sopenharmony_ci	F(300000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
79662306a36Sopenharmony_ci	F(475000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
79762306a36Sopenharmony_ci	F(525000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
79862306a36Sopenharmony_ci	F(700000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
79962306a36Sopenharmony_ci	{ }
80062306a36Sopenharmony_ci};
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_ipe_0_clk_src = {
80362306a36Sopenharmony_ci	.cmd_rcgr = 0x8010,
80462306a36Sopenharmony_ci	.mnd_width = 0,
80562306a36Sopenharmony_ci	.hid_width = 5,
80662306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_4,
80762306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_ipe_0_clk_src,
80862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
80962306a36Sopenharmony_ci		.name = "cam_cc_ipe_0_clk_src",
81062306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_4,
81162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
81262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
81362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
81462306a36Sopenharmony_ci	},
81562306a36Sopenharmony_ci};
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_jpeg_clk_src = {
81862306a36Sopenharmony_ci	.cmd_rcgr = 0xc048,
81962306a36Sopenharmony_ci	.mnd_width = 0,
82062306a36Sopenharmony_ci	.hid_width = 5,
82162306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
82262306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_bps_clk_src,
82362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
82462306a36Sopenharmony_ci		.name = "cam_cc_jpeg_clk_src",
82562306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
82662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
82762306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
82862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
82962306a36Sopenharmony_ci	},
83062306a36Sopenharmony_ci};
83162306a36Sopenharmony_ci
83262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
83362306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
83462306a36Sopenharmony_ci	F(24000000, P_CAM_CC_PLL2_OUT_EARLY, 10, 1, 6),
83562306a36Sopenharmony_ci	F(68571429, P_CAM_CC_PLL2_OUT_EARLY, 1, 1, 21),
83662306a36Sopenharmony_ci	{ }
83762306a36Sopenharmony_ci};
83862306a36Sopenharmony_ci
83962306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk0_clk_src = {
84062306a36Sopenharmony_ci	.cmd_rcgr = 0x5000,
84162306a36Sopenharmony_ci	.mnd_width = 8,
84262306a36Sopenharmony_ci	.hid_width = 5,
84362306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
84462306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
84562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
84662306a36Sopenharmony_ci		.name = "cam_cc_mclk0_clk_src",
84762306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
84862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
84962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
85062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
85162306a36Sopenharmony_ci	},
85262306a36Sopenharmony_ci};
85362306a36Sopenharmony_ci
85462306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk1_clk_src = {
85562306a36Sopenharmony_ci	.cmd_rcgr = 0x501c,
85662306a36Sopenharmony_ci	.mnd_width = 8,
85762306a36Sopenharmony_ci	.hid_width = 5,
85862306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
85962306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
86062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
86162306a36Sopenharmony_ci		.name = "cam_cc_mclk1_clk_src",
86262306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
86362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
86462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
86562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
86662306a36Sopenharmony_ci	},
86762306a36Sopenharmony_ci};
86862306a36Sopenharmony_ci
86962306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk2_clk_src = {
87062306a36Sopenharmony_ci	.cmd_rcgr = 0x5038,
87162306a36Sopenharmony_ci	.mnd_width = 8,
87262306a36Sopenharmony_ci	.hid_width = 5,
87362306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
87462306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
87562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
87662306a36Sopenharmony_ci		.name = "cam_cc_mclk2_clk_src",
87762306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
87862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
87962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
88062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
88162306a36Sopenharmony_ci	},
88262306a36Sopenharmony_ci};
88362306a36Sopenharmony_ci
88462306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk3_clk_src = {
88562306a36Sopenharmony_ci	.cmd_rcgr = 0x5054,
88662306a36Sopenharmony_ci	.mnd_width = 8,
88762306a36Sopenharmony_ci	.hid_width = 5,
88862306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
88962306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
89062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
89162306a36Sopenharmony_ci		.name = "cam_cc_mclk3_clk_src",
89262306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
89362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
89462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
89562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
89662306a36Sopenharmony_ci	},
89762306a36Sopenharmony_ci};
89862306a36Sopenharmony_ci
89962306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk4_clk_src = {
90062306a36Sopenharmony_ci	.cmd_rcgr = 0x5070,
90162306a36Sopenharmony_ci	.mnd_width = 8,
90262306a36Sopenharmony_ci	.hid_width = 5,
90362306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
90462306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
90562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
90662306a36Sopenharmony_ci		.name = "cam_cc_mclk4_clk_src",
90762306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
90862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
90962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
91062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
91162306a36Sopenharmony_ci	},
91262306a36Sopenharmony_ci};
91362306a36Sopenharmony_ci
91462306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk5_clk_src = {
91562306a36Sopenharmony_ci	.cmd_rcgr = 0x508c,
91662306a36Sopenharmony_ci	.mnd_width = 8,
91762306a36Sopenharmony_ci	.hid_width = 5,
91862306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
91962306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
92062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
92162306a36Sopenharmony_ci		.name = "cam_cc_mclk5_clk_src",
92262306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
92362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
92462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
92562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
92662306a36Sopenharmony_ci	},
92762306a36Sopenharmony_ci};
92862306a36Sopenharmony_ci
92962306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_mclk6_clk_src = {
93062306a36Sopenharmony_ci	.cmd_rcgr = 0x50a8,
93162306a36Sopenharmony_ci	.mnd_width = 8,
93262306a36Sopenharmony_ci	.hid_width = 5,
93362306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_1,
93462306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
93562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
93662306a36Sopenharmony_ci		.name = "cam_cc_mclk6_clk_src",
93762306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_1,
93862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
93962306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
94062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
94162306a36Sopenharmony_ci	},
94262306a36Sopenharmony_ci};
94362306a36Sopenharmony_ci
94462306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_sbi_csid_clk_src = {
94562306a36Sopenharmony_ci	.cmd_rcgr = 0x901c,
94662306a36Sopenharmony_ci	.mnd_width = 0,
94762306a36Sopenharmony_ci	.hid_width = 5,
94862306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
94962306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
95062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
95162306a36Sopenharmony_ci		.name = "cam_cc_sbi_csid_clk_src",
95262306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
95362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
95462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
95562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
95662306a36Sopenharmony_ci	},
95762306a36Sopenharmony_ci};
95862306a36Sopenharmony_ci
95962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_sleep_clk_src[] = {
96062306a36Sopenharmony_ci	F(32768, P_SLEEP_CLK, 1, 0, 0),
96162306a36Sopenharmony_ci	{ }
96262306a36Sopenharmony_ci};
96362306a36Sopenharmony_ci
96462306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_sleep_clk_src = {
96562306a36Sopenharmony_ci	.cmd_rcgr = 0xc170,
96662306a36Sopenharmony_ci	.mnd_width = 0,
96762306a36Sopenharmony_ci	.hid_width = 5,
96862306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_5,
96962306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_sleep_clk_src,
97062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
97162306a36Sopenharmony_ci		.name = "cam_cc_sleep_clk_src",
97262306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_5,
97362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
97462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
97562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
97662306a36Sopenharmony_ci	},
97762306a36Sopenharmony_ci};
97862306a36Sopenharmony_ci
97962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
98062306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
98162306a36Sopenharmony_ci	F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
98262306a36Sopenharmony_ci	{ }
98362306a36Sopenharmony_ci};
98462306a36Sopenharmony_ci
98562306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
98662306a36Sopenharmony_ci	.cmd_rcgr = 0x7058,
98762306a36Sopenharmony_ci	.mnd_width = 8,
98862306a36Sopenharmony_ci	.hid_width = 5,
98962306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_0,
99062306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
99162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
99262306a36Sopenharmony_ci		.name = "cam_cc_slow_ahb_clk_src",
99362306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_0,
99462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
99562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
99662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
99762306a36Sopenharmony_ci	},
99862306a36Sopenharmony_ci};
99962306a36Sopenharmony_ci
100062306a36Sopenharmony_cistatic const struct freq_tbl ftbl_cam_cc_xo_clk_src[] = {
100162306a36Sopenharmony_ci	F(19200000, P_BI_TCXO, 1, 0, 0),
100262306a36Sopenharmony_ci	{ }
100362306a36Sopenharmony_ci};
100462306a36Sopenharmony_ci
100562306a36Sopenharmony_cistatic struct clk_rcg2 cam_cc_xo_clk_src = {
100662306a36Sopenharmony_ci	.cmd_rcgr = 0xc154,
100762306a36Sopenharmony_ci	.mnd_width = 0,
100862306a36Sopenharmony_ci	.hid_width = 5,
100962306a36Sopenharmony_ci	.parent_map = cam_cc_parent_map_6,
101062306a36Sopenharmony_ci	.freq_tbl = ftbl_cam_cc_xo_clk_src,
101162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
101262306a36Sopenharmony_ci		.name = "cam_cc_xo_clk_src",
101362306a36Sopenharmony_ci		.parent_data = cam_cc_parent_data_6,
101462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(cam_cc_parent_data_6),
101562306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
101662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
101762306a36Sopenharmony_ci	},
101862306a36Sopenharmony_ci};
101962306a36Sopenharmony_ci
102062306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_ahb_clk = {
102162306a36Sopenharmony_ci	.halt_reg = 0x7070,
102262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
102362306a36Sopenharmony_ci	.clkr = {
102462306a36Sopenharmony_ci		.enable_reg = 0x7070,
102562306a36Sopenharmony_ci		.enable_mask = BIT(0),
102662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
102762306a36Sopenharmony_ci			.name = "cam_cc_bps_ahb_clk",
102862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
102962306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw
103062306a36Sopenharmony_ci			},
103162306a36Sopenharmony_ci			.num_parents = 1,
103262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
103362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
103462306a36Sopenharmony_ci		},
103562306a36Sopenharmony_ci	},
103662306a36Sopenharmony_ci};
103762306a36Sopenharmony_ci
103862306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_areg_clk = {
103962306a36Sopenharmony_ci	.halt_reg = 0x7054,
104062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
104162306a36Sopenharmony_ci	.clkr = {
104262306a36Sopenharmony_ci		.enable_reg = 0x7054,
104362306a36Sopenharmony_ci		.enable_mask = BIT(0),
104462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
104562306a36Sopenharmony_ci			.name = "cam_cc_bps_areg_clk",
104662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
104762306a36Sopenharmony_ci				&cam_cc_fast_ahb_clk_src.clkr.hw
104862306a36Sopenharmony_ci			},
104962306a36Sopenharmony_ci			.num_parents = 1,
105062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
105162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
105262306a36Sopenharmony_ci		},
105362306a36Sopenharmony_ci	},
105462306a36Sopenharmony_ci};
105562306a36Sopenharmony_ci
105662306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_axi_clk = {
105762306a36Sopenharmony_ci	.halt_reg = 0x7038,
105862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
105962306a36Sopenharmony_ci	.clkr = {
106062306a36Sopenharmony_ci		.enable_reg = 0x7038,
106162306a36Sopenharmony_ci		.enable_mask = BIT(0),
106262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
106362306a36Sopenharmony_ci			.name = "cam_cc_bps_axi_clk",
106462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
106562306a36Sopenharmony_ci				&cam_cc_camnoc_axi_clk_src.clkr.hw
106662306a36Sopenharmony_ci			},
106762306a36Sopenharmony_ci			.num_parents = 1,
106862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
106962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
107062306a36Sopenharmony_ci		},
107162306a36Sopenharmony_ci	},
107262306a36Sopenharmony_ci};
107362306a36Sopenharmony_ci
107462306a36Sopenharmony_cistatic struct clk_branch cam_cc_bps_clk = {
107562306a36Sopenharmony_ci	.halt_reg = 0x7028,
107662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
107762306a36Sopenharmony_ci	.clkr = {
107862306a36Sopenharmony_ci		.enable_reg = 0x7028,
107962306a36Sopenharmony_ci		.enable_mask = BIT(0),
108062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
108162306a36Sopenharmony_ci			.name = "cam_cc_bps_clk",
108262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
108362306a36Sopenharmony_ci				&cam_cc_bps_clk_src.clkr.hw
108462306a36Sopenharmony_ci			},
108562306a36Sopenharmony_ci			.num_parents = 1,
108662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
108762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
108862306a36Sopenharmony_ci		},
108962306a36Sopenharmony_ci	},
109062306a36Sopenharmony_ci};
109162306a36Sopenharmony_ci
109262306a36Sopenharmony_cistatic struct clk_branch cam_cc_camnoc_axi_clk = {
109362306a36Sopenharmony_ci	.halt_reg = 0xc114,
109462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
109562306a36Sopenharmony_ci	.clkr = {
109662306a36Sopenharmony_ci		.enable_reg = 0xc114,
109762306a36Sopenharmony_ci		.enable_mask = BIT(0),
109862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
109962306a36Sopenharmony_ci			.name = "cam_cc_camnoc_axi_clk",
110062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
110162306a36Sopenharmony_ci				&cam_cc_camnoc_axi_clk_src.clkr.hw
110262306a36Sopenharmony_ci			},
110362306a36Sopenharmony_ci			.num_parents = 1,
110462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
110562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
110662306a36Sopenharmony_ci		},
110762306a36Sopenharmony_ci	},
110862306a36Sopenharmony_ci};
110962306a36Sopenharmony_ci
111062306a36Sopenharmony_cistatic struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
111162306a36Sopenharmony_ci	.halt_reg = 0xc11c,
111262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
111362306a36Sopenharmony_ci	.clkr = {
111462306a36Sopenharmony_ci		.enable_reg = 0xc11c,
111562306a36Sopenharmony_ci		.enable_mask = BIT(0),
111662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
111762306a36Sopenharmony_ci			.name = "cam_cc_camnoc_dcd_xo_clk",
111862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
111962306a36Sopenharmony_ci				&cam_cc_xo_clk_src.clkr.hw
112062306a36Sopenharmony_ci			},
112162306a36Sopenharmony_ci			.num_parents = 1,
112262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
112362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
112462306a36Sopenharmony_ci		},
112562306a36Sopenharmony_ci	},
112662306a36Sopenharmony_ci};
112762306a36Sopenharmony_ci
112862306a36Sopenharmony_cistatic struct clk_branch cam_cc_cci_0_clk = {
112962306a36Sopenharmony_ci	.halt_reg = 0xc0d4,
113062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
113162306a36Sopenharmony_ci	.clkr = {
113262306a36Sopenharmony_ci		.enable_reg = 0xc0d4,
113362306a36Sopenharmony_ci		.enable_mask = BIT(0),
113462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
113562306a36Sopenharmony_ci			.name = "cam_cc_cci_0_clk",
113662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
113762306a36Sopenharmony_ci				&cam_cc_cci_0_clk_src.clkr.hw
113862306a36Sopenharmony_ci			},
113962306a36Sopenharmony_ci			.num_parents = 1,
114062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
114162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
114262306a36Sopenharmony_ci		},
114362306a36Sopenharmony_ci	},
114462306a36Sopenharmony_ci};
114562306a36Sopenharmony_ci
114662306a36Sopenharmony_cistatic struct clk_branch cam_cc_cci_1_clk = {
114762306a36Sopenharmony_ci	.halt_reg = 0xc0f0,
114862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
114962306a36Sopenharmony_ci	.clkr = {
115062306a36Sopenharmony_ci		.enable_reg = 0xc0f0,
115162306a36Sopenharmony_ci		.enable_mask = BIT(0),
115262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
115362306a36Sopenharmony_ci			.name = "cam_cc_cci_1_clk",
115462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
115562306a36Sopenharmony_ci				&cam_cc_cci_1_clk_src.clkr.hw
115662306a36Sopenharmony_ci			},
115762306a36Sopenharmony_ci			.num_parents = 1,
115862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
115962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
116062306a36Sopenharmony_ci		},
116162306a36Sopenharmony_ci	},
116262306a36Sopenharmony_ci};
116362306a36Sopenharmony_ci
116462306a36Sopenharmony_cistatic struct clk_branch cam_cc_core_ahb_clk = {
116562306a36Sopenharmony_ci	.halt_reg = 0xc150,
116662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_DELAY,
116762306a36Sopenharmony_ci	.clkr = {
116862306a36Sopenharmony_ci		.enable_reg = 0xc150,
116962306a36Sopenharmony_ci		.enable_mask = BIT(0),
117062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
117162306a36Sopenharmony_ci			.name = "cam_cc_core_ahb_clk",
117262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
117362306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw
117462306a36Sopenharmony_ci			},
117562306a36Sopenharmony_ci			.num_parents = 1,
117662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
117762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
117862306a36Sopenharmony_ci		},
117962306a36Sopenharmony_ci	},
118062306a36Sopenharmony_ci};
118162306a36Sopenharmony_ci
118262306a36Sopenharmony_cistatic struct clk_branch cam_cc_cpas_ahb_clk = {
118362306a36Sopenharmony_ci	.halt_reg = 0xc0f4,
118462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
118562306a36Sopenharmony_ci	.clkr = {
118662306a36Sopenharmony_ci		.enable_reg = 0xc0f4,
118762306a36Sopenharmony_ci		.enable_mask = BIT(0),
118862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
118962306a36Sopenharmony_ci			.name = "cam_cc_cpas_ahb_clk",
119062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
119162306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw
119262306a36Sopenharmony_ci			},
119362306a36Sopenharmony_ci			.num_parents = 1,
119462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
119562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
119662306a36Sopenharmony_ci		},
119762306a36Sopenharmony_ci	},
119862306a36Sopenharmony_ci};
119962306a36Sopenharmony_ci
120062306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi0phytimer_clk = {
120162306a36Sopenharmony_ci	.halt_reg = 0x6018,
120262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
120362306a36Sopenharmony_ci	.clkr = {
120462306a36Sopenharmony_ci		.enable_reg = 0x6018,
120562306a36Sopenharmony_ci		.enable_mask = BIT(0),
120662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
120762306a36Sopenharmony_ci			.name = "cam_cc_csi0phytimer_clk",
120862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
120962306a36Sopenharmony_ci				&cam_cc_csi0phytimer_clk_src.clkr.hw
121062306a36Sopenharmony_ci			},
121162306a36Sopenharmony_ci			.num_parents = 1,
121262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
121362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
121462306a36Sopenharmony_ci		},
121562306a36Sopenharmony_ci	},
121662306a36Sopenharmony_ci};
121762306a36Sopenharmony_ci
121862306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi1phytimer_clk = {
121962306a36Sopenharmony_ci	.halt_reg = 0x6038,
122062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
122162306a36Sopenharmony_ci	.clkr = {
122262306a36Sopenharmony_ci		.enable_reg = 0x6038,
122362306a36Sopenharmony_ci		.enable_mask = BIT(0),
122462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
122562306a36Sopenharmony_ci			.name = "cam_cc_csi1phytimer_clk",
122662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
122762306a36Sopenharmony_ci				&cam_cc_csi1phytimer_clk_src.clkr.hw
122862306a36Sopenharmony_ci			},
122962306a36Sopenharmony_ci			.num_parents = 1,
123062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
123162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
123262306a36Sopenharmony_ci		},
123362306a36Sopenharmony_ci	},
123462306a36Sopenharmony_ci};
123562306a36Sopenharmony_ci
123662306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi2phytimer_clk = {
123762306a36Sopenharmony_ci	.halt_reg = 0x6058,
123862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
123962306a36Sopenharmony_ci	.clkr = {
124062306a36Sopenharmony_ci		.enable_reg = 0x6058,
124162306a36Sopenharmony_ci		.enable_mask = BIT(0),
124262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
124362306a36Sopenharmony_ci			.name = "cam_cc_csi2phytimer_clk",
124462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
124562306a36Sopenharmony_ci				&cam_cc_csi2phytimer_clk_src.clkr.hw
124662306a36Sopenharmony_ci			},
124762306a36Sopenharmony_ci			.num_parents = 1,
124862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
124962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
125062306a36Sopenharmony_ci		},
125162306a36Sopenharmony_ci	},
125262306a36Sopenharmony_ci};
125362306a36Sopenharmony_ci
125462306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi3phytimer_clk = {
125562306a36Sopenharmony_ci	.halt_reg = 0x6078,
125662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
125762306a36Sopenharmony_ci	.clkr = {
125862306a36Sopenharmony_ci		.enable_reg = 0x6078,
125962306a36Sopenharmony_ci		.enable_mask = BIT(0),
126062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
126162306a36Sopenharmony_ci			.name = "cam_cc_csi3phytimer_clk",
126262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
126362306a36Sopenharmony_ci				&cam_cc_csi3phytimer_clk_src.clkr.hw
126462306a36Sopenharmony_ci			},
126562306a36Sopenharmony_ci			.num_parents = 1,
126662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
126762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
126862306a36Sopenharmony_ci		},
126962306a36Sopenharmony_ci	},
127062306a36Sopenharmony_ci};
127162306a36Sopenharmony_ci
127262306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi4phytimer_clk = {
127362306a36Sopenharmony_ci	.halt_reg = 0x6098,
127462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
127562306a36Sopenharmony_ci	.clkr = {
127662306a36Sopenharmony_ci		.enable_reg = 0x6098,
127762306a36Sopenharmony_ci		.enable_mask = BIT(0),
127862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
127962306a36Sopenharmony_ci			.name = "cam_cc_csi4phytimer_clk",
128062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
128162306a36Sopenharmony_ci				&cam_cc_csi4phytimer_clk_src.clkr.hw
128262306a36Sopenharmony_ci			},
128362306a36Sopenharmony_ci			.num_parents = 1,
128462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
128562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
128662306a36Sopenharmony_ci		},
128762306a36Sopenharmony_ci	},
128862306a36Sopenharmony_ci};
128962306a36Sopenharmony_ci
129062306a36Sopenharmony_cistatic struct clk_branch cam_cc_csi5phytimer_clk = {
129162306a36Sopenharmony_ci	.halt_reg = 0x60b8,
129262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
129362306a36Sopenharmony_ci	.clkr = {
129462306a36Sopenharmony_ci		.enable_reg = 0x60b8,
129562306a36Sopenharmony_ci		.enable_mask = BIT(0),
129662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
129762306a36Sopenharmony_ci			.name = "cam_cc_csi5phytimer_clk",
129862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
129962306a36Sopenharmony_ci				&cam_cc_csi5phytimer_clk_src.clkr.hw
130062306a36Sopenharmony_ci			},
130162306a36Sopenharmony_ci			.num_parents = 1,
130262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
130362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
130462306a36Sopenharmony_ci		},
130562306a36Sopenharmony_ci	},
130662306a36Sopenharmony_ci};
130762306a36Sopenharmony_ci
130862306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy0_clk = {
130962306a36Sopenharmony_ci	.halt_reg = 0x601c,
131062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
131162306a36Sopenharmony_ci	.clkr = {
131262306a36Sopenharmony_ci		.enable_reg = 0x601c,
131362306a36Sopenharmony_ci		.enable_mask = BIT(0),
131462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
131562306a36Sopenharmony_ci			.name = "cam_cc_csiphy0_clk",
131662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
131762306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw
131862306a36Sopenharmony_ci			},
131962306a36Sopenharmony_ci			.num_parents = 1,
132062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
132162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
132262306a36Sopenharmony_ci		},
132362306a36Sopenharmony_ci	},
132462306a36Sopenharmony_ci};
132562306a36Sopenharmony_ci
132662306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy1_clk = {
132762306a36Sopenharmony_ci	.halt_reg = 0x603c,
132862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
132962306a36Sopenharmony_ci	.clkr = {
133062306a36Sopenharmony_ci		.enable_reg = 0x603c,
133162306a36Sopenharmony_ci		.enable_mask = BIT(0),
133262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
133362306a36Sopenharmony_ci			.name = "cam_cc_csiphy1_clk",
133462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
133562306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw
133662306a36Sopenharmony_ci			},
133762306a36Sopenharmony_ci			.num_parents = 1,
133862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
133962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
134062306a36Sopenharmony_ci		},
134162306a36Sopenharmony_ci	},
134262306a36Sopenharmony_ci};
134362306a36Sopenharmony_ci
134462306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy2_clk = {
134562306a36Sopenharmony_ci	.halt_reg = 0x605c,
134662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
134762306a36Sopenharmony_ci	.clkr = {
134862306a36Sopenharmony_ci		.enable_reg = 0x605c,
134962306a36Sopenharmony_ci		.enable_mask = BIT(0),
135062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135162306a36Sopenharmony_ci			.name = "cam_cc_csiphy2_clk",
135262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
135362306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw
135462306a36Sopenharmony_ci			},
135562306a36Sopenharmony_ci			.num_parents = 1,
135662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
135762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
135862306a36Sopenharmony_ci		},
135962306a36Sopenharmony_ci	},
136062306a36Sopenharmony_ci};
136162306a36Sopenharmony_ci
136262306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy3_clk = {
136362306a36Sopenharmony_ci	.halt_reg = 0x607c,
136462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
136562306a36Sopenharmony_ci	.clkr = {
136662306a36Sopenharmony_ci		.enable_reg = 0x607c,
136762306a36Sopenharmony_ci		.enable_mask = BIT(0),
136862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
136962306a36Sopenharmony_ci			.name = "cam_cc_csiphy3_clk",
137062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
137162306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw
137262306a36Sopenharmony_ci			},
137362306a36Sopenharmony_ci			.num_parents = 1,
137462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
137562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
137662306a36Sopenharmony_ci		},
137762306a36Sopenharmony_ci	},
137862306a36Sopenharmony_ci};
137962306a36Sopenharmony_ci
138062306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy4_clk = {
138162306a36Sopenharmony_ci	.halt_reg = 0x609c,
138262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
138362306a36Sopenharmony_ci	.clkr = {
138462306a36Sopenharmony_ci		.enable_reg = 0x609c,
138562306a36Sopenharmony_ci		.enable_mask = BIT(0),
138662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
138762306a36Sopenharmony_ci			.name = "cam_cc_csiphy4_clk",
138862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
138962306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw
139062306a36Sopenharmony_ci			},
139162306a36Sopenharmony_ci			.num_parents = 1,
139262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
139362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
139462306a36Sopenharmony_ci		},
139562306a36Sopenharmony_ci	},
139662306a36Sopenharmony_ci};
139762306a36Sopenharmony_ci
139862306a36Sopenharmony_cistatic struct clk_branch cam_cc_csiphy5_clk = {
139962306a36Sopenharmony_ci	.halt_reg = 0x60bc,
140062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
140162306a36Sopenharmony_ci	.clkr = {
140262306a36Sopenharmony_ci		.enable_reg = 0x60bc,
140362306a36Sopenharmony_ci		.enable_mask = BIT(0),
140462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
140562306a36Sopenharmony_ci			.name = "cam_cc_csiphy5_clk",
140662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
140762306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw
140862306a36Sopenharmony_ci			},
140962306a36Sopenharmony_ci			.num_parents = 1,
141062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
141162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
141262306a36Sopenharmony_ci		},
141362306a36Sopenharmony_ci	},
141462306a36Sopenharmony_ci};
141562306a36Sopenharmony_ci
141662306a36Sopenharmony_cistatic struct clk_branch cam_cc_fd_core_clk = {
141762306a36Sopenharmony_ci	.halt_reg = 0xc0b0,
141862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
141962306a36Sopenharmony_ci	.clkr = {
142062306a36Sopenharmony_ci		.enable_reg = 0xc0b0,
142162306a36Sopenharmony_ci		.enable_mask = BIT(0),
142262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142362306a36Sopenharmony_ci			.name = "cam_cc_fd_core_clk",
142462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
142562306a36Sopenharmony_ci				&cam_cc_fd_core_clk_src.clkr.hw
142662306a36Sopenharmony_ci			},
142762306a36Sopenharmony_ci			.num_parents = 1,
142862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
142962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
143062306a36Sopenharmony_ci		},
143162306a36Sopenharmony_ci	},
143262306a36Sopenharmony_ci};
143362306a36Sopenharmony_ci
143462306a36Sopenharmony_cistatic struct clk_branch cam_cc_fd_core_uar_clk = {
143562306a36Sopenharmony_ci	.halt_reg = 0xc0b8,
143662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
143762306a36Sopenharmony_ci	.clkr = {
143862306a36Sopenharmony_ci		.enable_reg = 0xc0b8,
143962306a36Sopenharmony_ci		.enable_mask = BIT(0),
144062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
144162306a36Sopenharmony_ci			.name = "cam_cc_fd_core_uar_clk",
144262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
144362306a36Sopenharmony_ci				&cam_cc_fd_core_clk_src.clkr.hw
144462306a36Sopenharmony_ci			},
144562306a36Sopenharmony_ci			.num_parents = 1,
144662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
144762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
144862306a36Sopenharmony_ci		},
144962306a36Sopenharmony_ci	},
145062306a36Sopenharmony_ci};
145162306a36Sopenharmony_ci
145262306a36Sopenharmony_cistatic struct clk_branch cam_cc_gdsc_clk = {
145362306a36Sopenharmony_ci	.halt_reg = 0xc16c,
145462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
145562306a36Sopenharmony_ci	.clkr = {
145662306a36Sopenharmony_ci		.enable_reg = 0xc16c,
145762306a36Sopenharmony_ci		.enable_mask = BIT(0),
145862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
145962306a36Sopenharmony_ci			.name = "cam_cc_gdsc_clk",
146062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
146162306a36Sopenharmony_ci				&cam_cc_xo_clk_src.clkr.hw
146262306a36Sopenharmony_ci			},
146362306a36Sopenharmony_ci			.num_parents = 1,
146462306a36Sopenharmony_ci			.flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
146562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
146662306a36Sopenharmony_ci		},
146762306a36Sopenharmony_ci	},
146862306a36Sopenharmony_ci};
146962306a36Sopenharmony_ci
147062306a36Sopenharmony_cistatic struct clk_branch cam_cc_icp_ahb_clk = {
147162306a36Sopenharmony_ci	.halt_reg = 0xc094,
147262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
147362306a36Sopenharmony_ci	.clkr = {
147462306a36Sopenharmony_ci		.enable_reg = 0xc094,
147562306a36Sopenharmony_ci		.enable_mask = BIT(0),
147662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
147762306a36Sopenharmony_ci			.name = "cam_cc_icp_ahb_clk",
147862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
147962306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw
148062306a36Sopenharmony_ci			},
148162306a36Sopenharmony_ci			.num_parents = 1,
148262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
148362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
148462306a36Sopenharmony_ci		},
148562306a36Sopenharmony_ci	},
148662306a36Sopenharmony_ci};
148762306a36Sopenharmony_ci
148862306a36Sopenharmony_cistatic struct clk_branch cam_cc_icp_clk = {
148962306a36Sopenharmony_ci	.halt_reg = 0xc08c,
149062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
149162306a36Sopenharmony_ci	.clkr = {
149262306a36Sopenharmony_ci		.enable_reg = 0xc08c,
149362306a36Sopenharmony_ci		.enable_mask = BIT(0),
149462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
149562306a36Sopenharmony_ci			.name = "cam_cc_icp_clk",
149662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
149762306a36Sopenharmony_ci				&cam_cc_icp_clk_src.clkr.hw
149862306a36Sopenharmony_ci			},
149962306a36Sopenharmony_ci			.num_parents = 1,
150062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
150162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
150262306a36Sopenharmony_ci		},
150362306a36Sopenharmony_ci	},
150462306a36Sopenharmony_ci};
150562306a36Sopenharmony_ci
150662306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_ahb_clk = {
150762306a36Sopenharmony_ci	.halt_reg = 0xa088,
150862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
150962306a36Sopenharmony_ci	.clkr = {
151062306a36Sopenharmony_ci		.enable_reg = 0xa088,
151162306a36Sopenharmony_ci		.enable_mask = BIT(0),
151262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
151362306a36Sopenharmony_ci			.name = "cam_cc_ife_0_ahb_clk",
151462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
151562306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw
151662306a36Sopenharmony_ci			},
151762306a36Sopenharmony_ci			.num_parents = 1,
151862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
151962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
152062306a36Sopenharmony_ci		},
152162306a36Sopenharmony_ci	},
152262306a36Sopenharmony_ci};
152362306a36Sopenharmony_ci
152462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_areg_clk = {
152562306a36Sopenharmony_ci	.halt_reg = 0xa030,
152662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
152762306a36Sopenharmony_ci	.clkr = {
152862306a36Sopenharmony_ci		.enable_reg = 0xa030,
152962306a36Sopenharmony_ci		.enable_mask = BIT(0),
153062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
153162306a36Sopenharmony_ci			.name = "cam_cc_ife_0_areg_clk",
153262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
153362306a36Sopenharmony_ci				&cam_cc_fast_ahb_clk_src.clkr.hw
153462306a36Sopenharmony_ci			},
153562306a36Sopenharmony_ci			.num_parents = 1,
153662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
153762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
153862306a36Sopenharmony_ci		},
153962306a36Sopenharmony_ci	},
154062306a36Sopenharmony_ci};
154162306a36Sopenharmony_ci
154262306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_axi_clk = {
154362306a36Sopenharmony_ci	.halt_reg = 0xa084,
154462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
154562306a36Sopenharmony_ci	.clkr = {
154662306a36Sopenharmony_ci		.enable_reg = 0xa084,
154762306a36Sopenharmony_ci		.enable_mask = BIT(0),
154862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
154962306a36Sopenharmony_ci			.name = "cam_cc_ife_0_axi_clk",
155062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
155162306a36Sopenharmony_ci				&cam_cc_camnoc_axi_clk_src.clkr.hw
155262306a36Sopenharmony_ci			},
155362306a36Sopenharmony_ci			.num_parents = 1,
155462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
155562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
155662306a36Sopenharmony_ci		},
155762306a36Sopenharmony_ci	},
155862306a36Sopenharmony_ci};
155962306a36Sopenharmony_ci
156062306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_clk = {
156162306a36Sopenharmony_ci	.halt_reg = 0xa028,
156262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
156362306a36Sopenharmony_ci	.clkr = {
156462306a36Sopenharmony_ci		.enable_reg = 0xa028,
156562306a36Sopenharmony_ci		.enable_mask = BIT(0),
156662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
156762306a36Sopenharmony_ci			.name = "cam_cc_ife_0_clk",
156862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
156962306a36Sopenharmony_ci				&cam_cc_ife_0_clk_src.clkr.hw
157062306a36Sopenharmony_ci			},
157162306a36Sopenharmony_ci			.num_parents = 1,
157262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
157362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
157462306a36Sopenharmony_ci		},
157562306a36Sopenharmony_ci	},
157662306a36Sopenharmony_ci};
157762306a36Sopenharmony_ci
157862306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_cphy_rx_clk = {
157962306a36Sopenharmony_ci	.halt_reg = 0xa080,
158062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
158162306a36Sopenharmony_ci	.clkr = {
158262306a36Sopenharmony_ci		.enable_reg = 0xa080,
158362306a36Sopenharmony_ci		.enable_mask = BIT(0),
158462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
158562306a36Sopenharmony_ci			.name = "cam_cc_ife_0_cphy_rx_clk",
158662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
158762306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw
158862306a36Sopenharmony_ci			},
158962306a36Sopenharmony_ci			.num_parents = 1,
159062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
159162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
159262306a36Sopenharmony_ci		},
159362306a36Sopenharmony_ci	},
159462306a36Sopenharmony_ci};
159562306a36Sopenharmony_ci
159662306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_csid_clk = {
159762306a36Sopenharmony_ci	.halt_reg = 0xa058,
159862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
159962306a36Sopenharmony_ci	.clkr = {
160062306a36Sopenharmony_ci		.enable_reg = 0xa058,
160162306a36Sopenharmony_ci		.enable_mask = BIT(0),
160262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
160362306a36Sopenharmony_ci			.name = "cam_cc_ife_0_csid_clk",
160462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
160562306a36Sopenharmony_ci				&cam_cc_ife_0_csid_clk_src.clkr.hw
160662306a36Sopenharmony_ci			},
160762306a36Sopenharmony_ci			.num_parents = 1,
160862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
160962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
161062306a36Sopenharmony_ci		},
161162306a36Sopenharmony_ci	},
161262306a36Sopenharmony_ci};
161362306a36Sopenharmony_ci
161462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_0_dsp_clk = {
161562306a36Sopenharmony_ci	.halt_reg = 0xa03c,
161662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
161762306a36Sopenharmony_ci	.clkr = {
161862306a36Sopenharmony_ci		.enable_reg = 0xa03c,
161962306a36Sopenharmony_ci		.enable_mask = BIT(0),
162062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
162162306a36Sopenharmony_ci			.name = "cam_cc_ife_0_dsp_clk",
162262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
162362306a36Sopenharmony_ci				&cam_cc_ife_0_clk_src.clkr.hw
162462306a36Sopenharmony_ci			},
162562306a36Sopenharmony_ci			.num_parents = 1,
162662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
162762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
162862306a36Sopenharmony_ci		},
162962306a36Sopenharmony_ci	},
163062306a36Sopenharmony_ci};
163162306a36Sopenharmony_ci
163262306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_ahb_clk = {
163362306a36Sopenharmony_ci	.halt_reg = 0xb068,
163462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
163562306a36Sopenharmony_ci	.clkr = {
163662306a36Sopenharmony_ci		.enable_reg = 0xb068,
163762306a36Sopenharmony_ci		.enable_mask = BIT(0),
163862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
163962306a36Sopenharmony_ci			.name = "cam_cc_ife_1_ahb_clk",
164062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
164162306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw
164262306a36Sopenharmony_ci			},
164362306a36Sopenharmony_ci			.num_parents = 1,
164462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
164562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
164662306a36Sopenharmony_ci		},
164762306a36Sopenharmony_ci	},
164862306a36Sopenharmony_ci};
164962306a36Sopenharmony_ci
165062306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_areg_clk = {
165162306a36Sopenharmony_ci	.halt_reg = 0xb030,
165262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
165362306a36Sopenharmony_ci	.clkr = {
165462306a36Sopenharmony_ci		.enable_reg = 0xb030,
165562306a36Sopenharmony_ci		.enable_mask = BIT(0),
165662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
165762306a36Sopenharmony_ci			.name = "cam_cc_ife_1_areg_clk",
165862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
165962306a36Sopenharmony_ci				&cam_cc_fast_ahb_clk_src.clkr.hw
166062306a36Sopenharmony_ci			},
166162306a36Sopenharmony_ci			.num_parents = 1,
166262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
166362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
166462306a36Sopenharmony_ci		},
166562306a36Sopenharmony_ci	},
166662306a36Sopenharmony_ci};
166762306a36Sopenharmony_ci
166862306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_axi_clk = {
166962306a36Sopenharmony_ci	.halt_reg = 0xb064,
167062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
167162306a36Sopenharmony_ci	.clkr = {
167262306a36Sopenharmony_ci		.enable_reg = 0xb064,
167362306a36Sopenharmony_ci		.enable_mask = BIT(0),
167462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
167562306a36Sopenharmony_ci			.name = "cam_cc_ife_1_axi_clk",
167662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
167762306a36Sopenharmony_ci				&cam_cc_camnoc_axi_clk_src.clkr.hw
167862306a36Sopenharmony_ci			},
167962306a36Sopenharmony_ci			.num_parents = 1,
168062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
168162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
168262306a36Sopenharmony_ci		},
168362306a36Sopenharmony_ci	},
168462306a36Sopenharmony_ci};
168562306a36Sopenharmony_ci
168662306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_clk = {
168762306a36Sopenharmony_ci	.halt_reg = 0xb028,
168862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
168962306a36Sopenharmony_ci	.clkr = {
169062306a36Sopenharmony_ci		.enable_reg = 0xb028,
169162306a36Sopenharmony_ci		.enable_mask = BIT(0),
169262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
169362306a36Sopenharmony_ci			.name = "cam_cc_ife_1_clk",
169462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
169562306a36Sopenharmony_ci				&cam_cc_ife_1_clk_src.clkr.hw
169662306a36Sopenharmony_ci			},
169762306a36Sopenharmony_ci			.num_parents = 1,
169862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
169962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
170062306a36Sopenharmony_ci		},
170162306a36Sopenharmony_ci	},
170262306a36Sopenharmony_ci};
170362306a36Sopenharmony_ci
170462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_cphy_rx_clk = {
170562306a36Sopenharmony_ci	.halt_reg = 0xb060,
170662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
170762306a36Sopenharmony_ci	.clkr = {
170862306a36Sopenharmony_ci		.enable_reg = 0xb060,
170962306a36Sopenharmony_ci		.enable_mask = BIT(0),
171062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
171162306a36Sopenharmony_ci			.name = "cam_cc_ife_1_cphy_rx_clk",
171262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
171362306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw
171462306a36Sopenharmony_ci			},
171562306a36Sopenharmony_ci			.num_parents = 1,
171662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
171762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
171862306a36Sopenharmony_ci		},
171962306a36Sopenharmony_ci	},
172062306a36Sopenharmony_ci};
172162306a36Sopenharmony_ci
172262306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_csid_clk = {
172362306a36Sopenharmony_ci	.halt_reg = 0xb058,
172462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
172562306a36Sopenharmony_ci	.clkr = {
172662306a36Sopenharmony_ci		.enable_reg = 0xb058,
172762306a36Sopenharmony_ci		.enable_mask = BIT(0),
172862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
172962306a36Sopenharmony_ci			.name = "cam_cc_ife_1_csid_clk",
173062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
173162306a36Sopenharmony_ci				&cam_cc_ife_1_csid_clk_src.clkr.hw
173262306a36Sopenharmony_ci			},
173362306a36Sopenharmony_ci			.num_parents = 1,
173462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
173562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
173662306a36Sopenharmony_ci		},
173762306a36Sopenharmony_ci	},
173862306a36Sopenharmony_ci};
173962306a36Sopenharmony_ci
174062306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_1_dsp_clk = {
174162306a36Sopenharmony_ci	.halt_reg = 0xb03c,
174262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
174362306a36Sopenharmony_ci	.clkr = {
174462306a36Sopenharmony_ci		.enable_reg = 0xb03c,
174562306a36Sopenharmony_ci		.enable_mask = BIT(0),
174662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
174762306a36Sopenharmony_ci			.name = "cam_cc_ife_1_dsp_clk",
174862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
174962306a36Sopenharmony_ci				&cam_cc_ife_1_clk_src.clkr.hw
175062306a36Sopenharmony_ci			},
175162306a36Sopenharmony_ci			.num_parents = 1,
175262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
175362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
175462306a36Sopenharmony_ci		},
175562306a36Sopenharmony_ci	},
175662306a36Sopenharmony_ci};
175762306a36Sopenharmony_ci
175862306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_ahb_clk = {
175962306a36Sopenharmony_ci	.halt_reg = 0xc040,
176062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
176162306a36Sopenharmony_ci	.clkr = {
176262306a36Sopenharmony_ci		.enable_reg = 0xc040,
176362306a36Sopenharmony_ci		.enable_mask = BIT(0),
176462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
176562306a36Sopenharmony_ci			.name = "cam_cc_ife_lite_ahb_clk",
176662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
176762306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw
176862306a36Sopenharmony_ci			},
176962306a36Sopenharmony_ci			.num_parents = 1,
177062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
177162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
177262306a36Sopenharmony_ci		},
177362306a36Sopenharmony_ci	},
177462306a36Sopenharmony_ci};
177562306a36Sopenharmony_ci
177662306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_axi_clk = {
177762306a36Sopenharmony_ci	.halt_reg = 0xc044,
177862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
177962306a36Sopenharmony_ci	.clkr = {
178062306a36Sopenharmony_ci		.enable_reg = 0xc044,
178162306a36Sopenharmony_ci		.enable_mask = BIT(0),
178262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
178362306a36Sopenharmony_ci			.name = "cam_cc_ife_lite_axi_clk",
178462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
178562306a36Sopenharmony_ci				&cam_cc_camnoc_axi_clk_src.clkr.hw
178662306a36Sopenharmony_ci			},
178762306a36Sopenharmony_ci			.num_parents = 1,
178862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
178962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
179062306a36Sopenharmony_ci		},
179162306a36Sopenharmony_ci	},
179262306a36Sopenharmony_ci};
179362306a36Sopenharmony_ci
179462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_clk = {
179562306a36Sopenharmony_ci	.halt_reg = 0xc018,
179662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
179762306a36Sopenharmony_ci	.clkr = {
179862306a36Sopenharmony_ci		.enable_reg = 0xc018,
179962306a36Sopenharmony_ci		.enable_mask = BIT(0),
180062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
180162306a36Sopenharmony_ci			.name = "cam_cc_ife_lite_clk",
180262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
180362306a36Sopenharmony_ci				&cam_cc_ife_lite_clk_src.clkr.hw
180462306a36Sopenharmony_ci			},
180562306a36Sopenharmony_ci			.num_parents = 1,
180662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
180762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
180862306a36Sopenharmony_ci		},
180962306a36Sopenharmony_ci	},
181062306a36Sopenharmony_ci};
181162306a36Sopenharmony_ci
181262306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
181362306a36Sopenharmony_ci	.halt_reg = 0xc03c,
181462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
181562306a36Sopenharmony_ci	.clkr = {
181662306a36Sopenharmony_ci		.enable_reg = 0xc03c,
181762306a36Sopenharmony_ci		.enable_mask = BIT(0),
181862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
181962306a36Sopenharmony_ci			.name = "cam_cc_ife_lite_cphy_rx_clk",
182062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
182162306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw
182262306a36Sopenharmony_ci			},
182362306a36Sopenharmony_ci			.num_parents = 1,
182462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
182562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
182662306a36Sopenharmony_ci		},
182762306a36Sopenharmony_ci	},
182862306a36Sopenharmony_ci};
182962306a36Sopenharmony_ci
183062306a36Sopenharmony_cistatic struct clk_branch cam_cc_ife_lite_csid_clk = {
183162306a36Sopenharmony_ci	.halt_reg = 0xc034,
183262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
183362306a36Sopenharmony_ci	.clkr = {
183462306a36Sopenharmony_ci		.enable_reg = 0xc034,
183562306a36Sopenharmony_ci		.enable_mask = BIT(0),
183662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
183762306a36Sopenharmony_ci			.name = "cam_cc_ife_lite_csid_clk",
183862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
183962306a36Sopenharmony_ci				&cam_cc_ife_lite_csid_clk_src.clkr.hw
184062306a36Sopenharmony_ci			},
184162306a36Sopenharmony_ci			.num_parents = 1,
184262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
184362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
184462306a36Sopenharmony_ci		},
184562306a36Sopenharmony_ci	},
184662306a36Sopenharmony_ci};
184762306a36Sopenharmony_ci
184862306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_ahb_clk = {
184962306a36Sopenharmony_ci	.halt_reg = 0x8040,
185062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
185162306a36Sopenharmony_ci	.clkr = {
185262306a36Sopenharmony_ci		.enable_reg = 0x8040,
185362306a36Sopenharmony_ci		.enable_mask = BIT(0),
185462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
185562306a36Sopenharmony_ci			.name = "cam_cc_ipe_0_ahb_clk",
185662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
185762306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw
185862306a36Sopenharmony_ci			},
185962306a36Sopenharmony_ci			.num_parents = 1,
186062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
186162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
186262306a36Sopenharmony_ci		},
186362306a36Sopenharmony_ci	},
186462306a36Sopenharmony_ci};
186562306a36Sopenharmony_ci
186662306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_areg_clk = {
186762306a36Sopenharmony_ci	.halt_reg = 0x803c,
186862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
186962306a36Sopenharmony_ci	.clkr = {
187062306a36Sopenharmony_ci		.enable_reg = 0x803c,
187162306a36Sopenharmony_ci		.enable_mask = BIT(0),
187262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
187362306a36Sopenharmony_ci			.name = "cam_cc_ipe_0_areg_clk",
187462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
187562306a36Sopenharmony_ci				&cam_cc_fast_ahb_clk_src.clkr.hw
187662306a36Sopenharmony_ci			},
187762306a36Sopenharmony_ci			.num_parents = 1,
187862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
187962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
188062306a36Sopenharmony_ci		},
188162306a36Sopenharmony_ci	},
188262306a36Sopenharmony_ci};
188362306a36Sopenharmony_ci
188462306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_axi_clk = {
188562306a36Sopenharmony_ci	.halt_reg = 0x8038,
188662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
188762306a36Sopenharmony_ci	.clkr = {
188862306a36Sopenharmony_ci		.enable_reg = 0x8038,
188962306a36Sopenharmony_ci		.enable_mask = BIT(0),
189062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
189162306a36Sopenharmony_ci			.name = "cam_cc_ipe_0_axi_clk",
189262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
189362306a36Sopenharmony_ci				&cam_cc_camnoc_axi_clk_src.clkr.hw
189462306a36Sopenharmony_ci			},
189562306a36Sopenharmony_ci			.num_parents = 1,
189662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
189762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
189862306a36Sopenharmony_ci		},
189962306a36Sopenharmony_ci	},
190062306a36Sopenharmony_ci};
190162306a36Sopenharmony_ci
190262306a36Sopenharmony_cistatic struct clk_branch cam_cc_ipe_0_clk = {
190362306a36Sopenharmony_ci	.halt_reg = 0x8028,
190462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
190562306a36Sopenharmony_ci	.clkr = {
190662306a36Sopenharmony_ci		.enable_reg = 0x8028,
190762306a36Sopenharmony_ci		.enable_mask = BIT(0),
190862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
190962306a36Sopenharmony_ci			.name = "cam_cc_ipe_0_clk",
191062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
191162306a36Sopenharmony_ci				&cam_cc_ipe_0_clk_src.clkr.hw
191262306a36Sopenharmony_ci			},
191362306a36Sopenharmony_ci			.num_parents = 1,
191462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
191562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
191662306a36Sopenharmony_ci		},
191762306a36Sopenharmony_ci	},
191862306a36Sopenharmony_ci};
191962306a36Sopenharmony_ci
192062306a36Sopenharmony_cistatic struct clk_branch cam_cc_jpeg_clk = {
192162306a36Sopenharmony_ci	.halt_reg = 0xc060,
192262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
192362306a36Sopenharmony_ci	.clkr = {
192462306a36Sopenharmony_ci		.enable_reg = 0xc060,
192562306a36Sopenharmony_ci		.enable_mask = BIT(0),
192662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
192762306a36Sopenharmony_ci			.name = "cam_cc_jpeg_clk",
192862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
192962306a36Sopenharmony_ci				&cam_cc_jpeg_clk_src.clkr.hw
193062306a36Sopenharmony_ci			},
193162306a36Sopenharmony_ci			.num_parents = 1,
193262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
193362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
193462306a36Sopenharmony_ci		},
193562306a36Sopenharmony_ci	},
193662306a36Sopenharmony_ci};
193762306a36Sopenharmony_ci
193862306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk0_clk = {
193962306a36Sopenharmony_ci	.halt_reg = 0x5018,
194062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
194162306a36Sopenharmony_ci	.clkr = {
194262306a36Sopenharmony_ci		.enable_reg = 0x5018,
194362306a36Sopenharmony_ci		.enable_mask = BIT(0),
194462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
194562306a36Sopenharmony_ci			.name = "cam_cc_mclk0_clk",
194662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
194762306a36Sopenharmony_ci				&cam_cc_mclk0_clk_src.clkr.hw
194862306a36Sopenharmony_ci			},
194962306a36Sopenharmony_ci			.num_parents = 1,
195062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
195162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
195262306a36Sopenharmony_ci		},
195362306a36Sopenharmony_ci	},
195462306a36Sopenharmony_ci};
195562306a36Sopenharmony_ci
195662306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk1_clk = {
195762306a36Sopenharmony_ci	.halt_reg = 0x5034,
195862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
195962306a36Sopenharmony_ci	.clkr = {
196062306a36Sopenharmony_ci		.enable_reg = 0x5034,
196162306a36Sopenharmony_ci		.enable_mask = BIT(0),
196262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
196362306a36Sopenharmony_ci			.name = "cam_cc_mclk1_clk",
196462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
196562306a36Sopenharmony_ci				&cam_cc_mclk1_clk_src.clkr.hw
196662306a36Sopenharmony_ci			},
196762306a36Sopenharmony_ci			.num_parents = 1,
196862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
196962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
197062306a36Sopenharmony_ci		},
197162306a36Sopenharmony_ci	},
197262306a36Sopenharmony_ci};
197362306a36Sopenharmony_ci
197462306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk2_clk = {
197562306a36Sopenharmony_ci	.halt_reg = 0x5050,
197662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
197762306a36Sopenharmony_ci	.clkr = {
197862306a36Sopenharmony_ci		.enable_reg = 0x5050,
197962306a36Sopenharmony_ci		.enable_mask = BIT(0),
198062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
198162306a36Sopenharmony_ci			.name = "cam_cc_mclk2_clk",
198262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
198362306a36Sopenharmony_ci				&cam_cc_mclk2_clk_src.clkr.hw
198462306a36Sopenharmony_ci			},
198562306a36Sopenharmony_ci			.num_parents = 1,
198662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
198762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
198862306a36Sopenharmony_ci		},
198962306a36Sopenharmony_ci	},
199062306a36Sopenharmony_ci};
199162306a36Sopenharmony_ci
199262306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk3_clk = {
199362306a36Sopenharmony_ci	.halt_reg = 0x506c,
199462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
199562306a36Sopenharmony_ci	.clkr = {
199662306a36Sopenharmony_ci		.enable_reg = 0x506c,
199762306a36Sopenharmony_ci		.enable_mask = BIT(0),
199862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
199962306a36Sopenharmony_ci			.name = "cam_cc_mclk3_clk",
200062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
200162306a36Sopenharmony_ci				&cam_cc_mclk3_clk_src.clkr.hw
200262306a36Sopenharmony_ci			},
200362306a36Sopenharmony_ci			.num_parents = 1,
200462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
200562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
200662306a36Sopenharmony_ci		},
200762306a36Sopenharmony_ci	},
200862306a36Sopenharmony_ci};
200962306a36Sopenharmony_ci
201062306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk4_clk = {
201162306a36Sopenharmony_ci	.halt_reg = 0x5088,
201262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
201362306a36Sopenharmony_ci	.clkr = {
201462306a36Sopenharmony_ci		.enable_reg = 0x5088,
201562306a36Sopenharmony_ci		.enable_mask = BIT(0),
201662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
201762306a36Sopenharmony_ci			.name = "cam_cc_mclk4_clk",
201862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
201962306a36Sopenharmony_ci				&cam_cc_mclk4_clk_src.clkr.hw
202062306a36Sopenharmony_ci			},
202162306a36Sopenharmony_ci			.num_parents = 1,
202262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
202362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
202462306a36Sopenharmony_ci		},
202562306a36Sopenharmony_ci	},
202662306a36Sopenharmony_ci};
202762306a36Sopenharmony_ci
202862306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk5_clk = {
202962306a36Sopenharmony_ci	.halt_reg = 0x50a4,
203062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
203162306a36Sopenharmony_ci	.clkr = {
203262306a36Sopenharmony_ci		.enable_reg = 0x50a4,
203362306a36Sopenharmony_ci		.enable_mask = BIT(0),
203462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
203562306a36Sopenharmony_ci			.name = "cam_cc_mclk5_clk",
203662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
203762306a36Sopenharmony_ci				&cam_cc_mclk5_clk_src.clkr.hw
203862306a36Sopenharmony_ci			},
203962306a36Sopenharmony_ci			.num_parents = 1,
204062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
204162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
204262306a36Sopenharmony_ci		},
204362306a36Sopenharmony_ci	},
204462306a36Sopenharmony_ci};
204562306a36Sopenharmony_ci
204662306a36Sopenharmony_cistatic struct clk_branch cam_cc_mclk6_clk = {
204762306a36Sopenharmony_ci	.halt_reg = 0x50c0,
204862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
204962306a36Sopenharmony_ci	.clkr = {
205062306a36Sopenharmony_ci		.enable_reg = 0x50c0,
205162306a36Sopenharmony_ci		.enable_mask = BIT(0),
205262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
205362306a36Sopenharmony_ci			.name = "cam_cc_mclk6_clk",
205462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
205562306a36Sopenharmony_ci				&cam_cc_mclk6_clk_src.clkr.hw
205662306a36Sopenharmony_ci			},
205762306a36Sopenharmony_ci			.num_parents = 1,
205862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
205962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
206062306a36Sopenharmony_ci		},
206162306a36Sopenharmony_ci	},
206262306a36Sopenharmony_ci};
206362306a36Sopenharmony_ci
206462306a36Sopenharmony_cistatic struct clk_branch cam_cc_sbi_ahb_clk = {
206562306a36Sopenharmony_ci	.halt_reg = 0x9040,
206662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
206762306a36Sopenharmony_ci	.clkr = {
206862306a36Sopenharmony_ci		.enable_reg = 0x9040,
206962306a36Sopenharmony_ci		.enable_mask = BIT(0),
207062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
207162306a36Sopenharmony_ci			.name = "cam_cc_sbi_ahb_clk",
207262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
207362306a36Sopenharmony_ci				&cam_cc_slow_ahb_clk_src.clkr.hw
207462306a36Sopenharmony_ci			},
207562306a36Sopenharmony_ci			.num_parents = 1,
207662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
207762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
207862306a36Sopenharmony_ci		},
207962306a36Sopenharmony_ci	},
208062306a36Sopenharmony_ci};
208162306a36Sopenharmony_ci
208262306a36Sopenharmony_cistatic struct clk_branch cam_cc_sbi_axi_clk = {
208362306a36Sopenharmony_ci	.halt_reg = 0x903c,
208462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
208562306a36Sopenharmony_ci	.clkr = {
208662306a36Sopenharmony_ci		.enable_reg = 0x903c,
208762306a36Sopenharmony_ci		.enable_mask = BIT(0),
208862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
208962306a36Sopenharmony_ci			.name = "cam_cc_sbi_axi_clk",
209062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
209162306a36Sopenharmony_ci				&cam_cc_camnoc_axi_clk_src.clkr.hw
209262306a36Sopenharmony_ci			},
209362306a36Sopenharmony_ci			.num_parents = 1,
209462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
209562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
209662306a36Sopenharmony_ci		},
209762306a36Sopenharmony_ci	},
209862306a36Sopenharmony_ci};
209962306a36Sopenharmony_ci
210062306a36Sopenharmony_cistatic struct clk_branch cam_cc_sbi_clk = {
210162306a36Sopenharmony_ci	.halt_reg = 0x9014,
210262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
210362306a36Sopenharmony_ci	.clkr = {
210462306a36Sopenharmony_ci		.enable_reg = 0x9014,
210562306a36Sopenharmony_ci		.enable_mask = BIT(0),
210662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
210762306a36Sopenharmony_ci			.name = "cam_cc_sbi_clk",
210862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
210962306a36Sopenharmony_ci				&cam_cc_sbi_div_clk_src.clkr.hw
211062306a36Sopenharmony_ci			},
211162306a36Sopenharmony_ci			.num_parents = 1,
211262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
211362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
211462306a36Sopenharmony_ci		},
211562306a36Sopenharmony_ci	},
211662306a36Sopenharmony_ci};
211762306a36Sopenharmony_ci
211862306a36Sopenharmony_cistatic struct clk_branch cam_cc_sbi_cphy_rx_clk = {
211962306a36Sopenharmony_ci	.halt_reg = 0x9038,
212062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
212162306a36Sopenharmony_ci	.clkr = {
212262306a36Sopenharmony_ci		.enable_reg = 0x9038,
212362306a36Sopenharmony_ci		.enable_mask = BIT(0),
212462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
212562306a36Sopenharmony_ci			.name = "cam_cc_sbi_cphy_rx_clk",
212662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
212762306a36Sopenharmony_ci				&cam_cc_cphy_rx_clk_src.clkr.hw
212862306a36Sopenharmony_ci			},
212962306a36Sopenharmony_ci			.num_parents = 1,
213062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
213162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
213262306a36Sopenharmony_ci		},
213362306a36Sopenharmony_ci	},
213462306a36Sopenharmony_ci};
213562306a36Sopenharmony_ci
213662306a36Sopenharmony_cistatic struct clk_branch cam_cc_sbi_csid_clk = {
213762306a36Sopenharmony_ci	.halt_reg = 0x9034,
213862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
213962306a36Sopenharmony_ci	.clkr = {
214062306a36Sopenharmony_ci		.enable_reg = 0x9034,
214162306a36Sopenharmony_ci		.enable_mask = BIT(0),
214262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
214362306a36Sopenharmony_ci			.name = "cam_cc_sbi_csid_clk",
214462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
214562306a36Sopenharmony_ci				&cam_cc_sbi_csid_clk_src.clkr.hw
214662306a36Sopenharmony_ci			},
214762306a36Sopenharmony_ci			.num_parents = 1,
214862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
214962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
215062306a36Sopenharmony_ci		},
215162306a36Sopenharmony_ci	},
215262306a36Sopenharmony_ci};
215362306a36Sopenharmony_ci
215462306a36Sopenharmony_cistatic struct clk_branch cam_cc_sbi_ife_0_clk = {
215562306a36Sopenharmony_ci	.halt_reg = 0x9044,
215662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
215762306a36Sopenharmony_ci	.clkr = {
215862306a36Sopenharmony_ci		.enable_reg = 0x9044,
215962306a36Sopenharmony_ci		.enable_mask = BIT(0),
216062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
216162306a36Sopenharmony_ci			.name = "cam_cc_sbi_ife_0_clk",
216262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
216362306a36Sopenharmony_ci				&cam_cc_ife_0_clk_src.clkr.hw
216462306a36Sopenharmony_ci			},
216562306a36Sopenharmony_ci			.num_parents = 1,
216662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
216762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
216862306a36Sopenharmony_ci		},
216962306a36Sopenharmony_ci	},
217062306a36Sopenharmony_ci};
217162306a36Sopenharmony_ci
217262306a36Sopenharmony_cistatic struct clk_branch cam_cc_sbi_ife_1_clk = {
217362306a36Sopenharmony_ci	.halt_reg = 0x9048,
217462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
217562306a36Sopenharmony_ci	.clkr = {
217662306a36Sopenharmony_ci		.enable_reg = 0x9048,
217762306a36Sopenharmony_ci		.enable_mask = BIT(0),
217862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
217962306a36Sopenharmony_ci			.name = "cam_cc_sbi_ife_1_clk",
218062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
218162306a36Sopenharmony_ci				&cam_cc_ife_1_clk_src.clkr.hw
218262306a36Sopenharmony_ci			},
218362306a36Sopenharmony_ci			.num_parents = 1,
218462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
218562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
218662306a36Sopenharmony_ci		},
218762306a36Sopenharmony_ci	},
218862306a36Sopenharmony_ci};
218962306a36Sopenharmony_ci
219062306a36Sopenharmony_cistatic struct clk_branch cam_cc_sleep_clk = {
219162306a36Sopenharmony_ci	.halt_reg = 0xc188,
219262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
219362306a36Sopenharmony_ci	.clkr = {
219462306a36Sopenharmony_ci		.enable_reg = 0xc188,
219562306a36Sopenharmony_ci		.enable_mask = BIT(0),
219662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
219762306a36Sopenharmony_ci			.name = "cam_cc_sleep_clk",
219862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
219962306a36Sopenharmony_ci				&cam_cc_sleep_clk_src.clkr.hw
220062306a36Sopenharmony_ci			},
220162306a36Sopenharmony_ci			.num_parents = 1,
220262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
220362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
220462306a36Sopenharmony_ci		},
220562306a36Sopenharmony_ci	},
220662306a36Sopenharmony_ci};
220762306a36Sopenharmony_ci
220862306a36Sopenharmony_cistatic struct gdsc titan_top_gdsc;
220962306a36Sopenharmony_ci
221062306a36Sopenharmony_cistatic struct gdsc bps_gdsc = {
221162306a36Sopenharmony_ci	.gdscr = 0x7004,
221262306a36Sopenharmony_ci	.pd = {
221362306a36Sopenharmony_ci		.name = "bps_gdsc",
221462306a36Sopenharmony_ci	},
221562306a36Sopenharmony_ci	.flags = HW_CTRL | POLL_CFG_GDSCR,
221662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
221762306a36Sopenharmony_ci};
221862306a36Sopenharmony_ci
221962306a36Sopenharmony_cistatic struct gdsc ipe_0_gdsc = {
222062306a36Sopenharmony_ci	.gdscr = 0x8004,
222162306a36Sopenharmony_ci	.pd = {
222262306a36Sopenharmony_ci		.name = "ipe_0_gdsc",
222362306a36Sopenharmony_ci	},
222462306a36Sopenharmony_ci	.flags = HW_CTRL | POLL_CFG_GDSCR,
222562306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
222662306a36Sopenharmony_ci};
222762306a36Sopenharmony_ci
222862306a36Sopenharmony_cistatic struct gdsc sbi_gdsc = {
222962306a36Sopenharmony_ci	.gdscr = 0x9004,
223062306a36Sopenharmony_ci	.pd = {
223162306a36Sopenharmony_ci		.name = "sbi_gdsc",
223262306a36Sopenharmony_ci	},
223362306a36Sopenharmony_ci	.flags = HW_CTRL | POLL_CFG_GDSCR,
223462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
223562306a36Sopenharmony_ci};
223662306a36Sopenharmony_ci
223762306a36Sopenharmony_cistatic struct gdsc ife_0_gdsc = {
223862306a36Sopenharmony_ci	.gdscr = 0xa004,
223962306a36Sopenharmony_ci	.pd = {
224062306a36Sopenharmony_ci		.name = "ife_0_gdsc",
224162306a36Sopenharmony_ci	},
224262306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
224362306a36Sopenharmony_ci	.parent = &titan_top_gdsc.pd,
224462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
224562306a36Sopenharmony_ci};
224662306a36Sopenharmony_ci
224762306a36Sopenharmony_cistatic struct gdsc ife_1_gdsc = {
224862306a36Sopenharmony_ci	.gdscr = 0xb004,
224962306a36Sopenharmony_ci	.pd = {
225062306a36Sopenharmony_ci		.name = "ife_1_gdsc",
225162306a36Sopenharmony_ci	},
225262306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
225362306a36Sopenharmony_ci	.parent = &titan_top_gdsc.pd,
225462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
225562306a36Sopenharmony_ci};
225662306a36Sopenharmony_ci
225762306a36Sopenharmony_cistatic struct gdsc titan_top_gdsc = {
225862306a36Sopenharmony_ci	.gdscr = 0xc144,
225962306a36Sopenharmony_ci	.pd = {
226062306a36Sopenharmony_ci		.name = "titan_top_gdsc",
226162306a36Sopenharmony_ci	},
226262306a36Sopenharmony_ci	.flags = POLL_CFG_GDSCR,
226362306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
226462306a36Sopenharmony_ci};
226562306a36Sopenharmony_ci
226662306a36Sopenharmony_cistatic struct clk_regmap *cam_cc_sm8250_clocks[] = {
226762306a36Sopenharmony_ci	[CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
226862306a36Sopenharmony_ci	[CAM_CC_BPS_AREG_CLK] = &cam_cc_bps_areg_clk.clkr,
226962306a36Sopenharmony_ci	[CAM_CC_BPS_AXI_CLK] = &cam_cc_bps_axi_clk.clkr,
227062306a36Sopenharmony_ci	[CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
227162306a36Sopenharmony_ci	[CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
227262306a36Sopenharmony_ci	[CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr,
227362306a36Sopenharmony_ci	[CAM_CC_CAMNOC_AXI_CLK_SRC] = &cam_cc_camnoc_axi_clk_src.clkr,
227462306a36Sopenharmony_ci	[CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
227562306a36Sopenharmony_ci	[CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
227662306a36Sopenharmony_ci	[CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
227762306a36Sopenharmony_ci	[CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
227862306a36Sopenharmony_ci	[CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
227962306a36Sopenharmony_ci	[CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
228062306a36Sopenharmony_ci	[CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
228162306a36Sopenharmony_ci	[CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
228262306a36Sopenharmony_ci	[CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
228362306a36Sopenharmony_ci	[CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
228462306a36Sopenharmony_ci	[CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
228562306a36Sopenharmony_ci	[CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
228662306a36Sopenharmony_ci	[CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
228762306a36Sopenharmony_ci	[CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
228862306a36Sopenharmony_ci	[CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
228962306a36Sopenharmony_ci	[CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
229062306a36Sopenharmony_ci	[CAM_CC_CSI4PHYTIMER_CLK] = &cam_cc_csi4phytimer_clk.clkr,
229162306a36Sopenharmony_ci	[CAM_CC_CSI4PHYTIMER_CLK_SRC] = &cam_cc_csi4phytimer_clk_src.clkr,
229262306a36Sopenharmony_ci	[CAM_CC_CSI5PHYTIMER_CLK] = &cam_cc_csi5phytimer_clk.clkr,
229362306a36Sopenharmony_ci	[CAM_CC_CSI5PHYTIMER_CLK_SRC] = &cam_cc_csi5phytimer_clk_src.clkr,
229462306a36Sopenharmony_ci	[CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
229562306a36Sopenharmony_ci	[CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
229662306a36Sopenharmony_ci	[CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
229762306a36Sopenharmony_ci	[CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
229862306a36Sopenharmony_ci	[CAM_CC_CSIPHY4_CLK] = &cam_cc_csiphy4_clk.clkr,
229962306a36Sopenharmony_ci	[CAM_CC_CSIPHY5_CLK] = &cam_cc_csiphy5_clk.clkr,
230062306a36Sopenharmony_ci	[CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
230162306a36Sopenharmony_ci	[CAM_CC_FD_CORE_CLK] = &cam_cc_fd_core_clk.clkr,
230262306a36Sopenharmony_ci	[CAM_CC_FD_CORE_CLK_SRC] = &cam_cc_fd_core_clk_src.clkr,
230362306a36Sopenharmony_ci	[CAM_CC_FD_CORE_UAR_CLK] = &cam_cc_fd_core_uar_clk.clkr,
230462306a36Sopenharmony_ci	[CAM_CC_GDSC_CLK] = &cam_cc_gdsc_clk.clkr,
230562306a36Sopenharmony_ci	[CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
230662306a36Sopenharmony_ci	[CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
230762306a36Sopenharmony_ci	[CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
230862306a36Sopenharmony_ci	[CAM_CC_IFE_0_AHB_CLK] = &cam_cc_ife_0_ahb_clk.clkr,
230962306a36Sopenharmony_ci	[CAM_CC_IFE_0_AREG_CLK] = &cam_cc_ife_0_areg_clk.clkr,
231062306a36Sopenharmony_ci	[CAM_CC_IFE_0_AXI_CLK] = &cam_cc_ife_0_axi_clk.clkr,
231162306a36Sopenharmony_ci	[CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
231262306a36Sopenharmony_ci	[CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
231362306a36Sopenharmony_ci	[CAM_CC_IFE_0_CPHY_RX_CLK] = &cam_cc_ife_0_cphy_rx_clk.clkr,
231462306a36Sopenharmony_ci	[CAM_CC_IFE_0_CSID_CLK] = &cam_cc_ife_0_csid_clk.clkr,
231562306a36Sopenharmony_ci	[CAM_CC_IFE_0_CSID_CLK_SRC] = &cam_cc_ife_0_csid_clk_src.clkr,
231662306a36Sopenharmony_ci	[CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr,
231762306a36Sopenharmony_ci	[CAM_CC_IFE_1_AHB_CLK] = &cam_cc_ife_1_ahb_clk.clkr,
231862306a36Sopenharmony_ci	[CAM_CC_IFE_1_AREG_CLK] = &cam_cc_ife_1_areg_clk.clkr,
231962306a36Sopenharmony_ci	[CAM_CC_IFE_1_AXI_CLK] = &cam_cc_ife_1_axi_clk.clkr,
232062306a36Sopenharmony_ci	[CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
232162306a36Sopenharmony_ci	[CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
232262306a36Sopenharmony_ci	[CAM_CC_IFE_1_CPHY_RX_CLK] = &cam_cc_ife_1_cphy_rx_clk.clkr,
232362306a36Sopenharmony_ci	[CAM_CC_IFE_1_CSID_CLK] = &cam_cc_ife_1_csid_clk.clkr,
232462306a36Sopenharmony_ci	[CAM_CC_IFE_1_CSID_CLK_SRC] = &cam_cc_ife_1_csid_clk_src.clkr,
232562306a36Sopenharmony_ci	[CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr,
232662306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_AHB_CLK] = &cam_cc_ife_lite_ahb_clk.clkr,
232762306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_AXI_CLK] = &cam_cc_ife_lite_axi_clk.clkr,
232862306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
232962306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
233062306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
233162306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
233262306a36Sopenharmony_ci	[CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
233362306a36Sopenharmony_ci	[CAM_CC_IPE_0_AHB_CLK] = &cam_cc_ipe_0_ahb_clk.clkr,
233462306a36Sopenharmony_ci	[CAM_CC_IPE_0_AREG_CLK] = &cam_cc_ipe_0_areg_clk.clkr,
233562306a36Sopenharmony_ci	[CAM_CC_IPE_0_AXI_CLK] = &cam_cc_ipe_0_axi_clk.clkr,
233662306a36Sopenharmony_ci	[CAM_CC_IPE_0_CLK] = &cam_cc_ipe_0_clk.clkr,
233762306a36Sopenharmony_ci	[CAM_CC_IPE_0_CLK_SRC] = &cam_cc_ipe_0_clk_src.clkr,
233862306a36Sopenharmony_ci	[CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
233962306a36Sopenharmony_ci	[CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
234062306a36Sopenharmony_ci	[CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
234162306a36Sopenharmony_ci	[CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
234262306a36Sopenharmony_ci	[CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
234362306a36Sopenharmony_ci	[CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
234462306a36Sopenharmony_ci	[CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
234562306a36Sopenharmony_ci	[CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
234662306a36Sopenharmony_ci	[CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
234762306a36Sopenharmony_ci	[CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
234862306a36Sopenharmony_ci	[CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
234962306a36Sopenharmony_ci	[CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
235062306a36Sopenharmony_ci	[CAM_CC_MCLK5_CLK] = &cam_cc_mclk5_clk.clkr,
235162306a36Sopenharmony_ci	[CAM_CC_MCLK5_CLK_SRC] = &cam_cc_mclk5_clk_src.clkr,
235262306a36Sopenharmony_ci	[CAM_CC_MCLK6_CLK] = &cam_cc_mclk6_clk.clkr,
235362306a36Sopenharmony_ci	[CAM_CC_MCLK6_CLK_SRC] = &cam_cc_mclk6_clk_src.clkr,
235462306a36Sopenharmony_ci	[CAM_CC_PLL0] = &cam_cc_pll0.clkr,
235562306a36Sopenharmony_ci	[CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
235662306a36Sopenharmony_ci	[CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
235762306a36Sopenharmony_ci	[CAM_CC_PLL1] = &cam_cc_pll1.clkr,
235862306a36Sopenharmony_ci	[CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
235962306a36Sopenharmony_ci	[CAM_CC_PLL2] = &cam_cc_pll2.clkr,
236062306a36Sopenharmony_ci	[CAM_CC_PLL2_OUT_MAIN] = &cam_cc_pll2_out_main.clkr,
236162306a36Sopenharmony_ci	[CAM_CC_PLL3] = &cam_cc_pll3.clkr,
236262306a36Sopenharmony_ci	[CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
236362306a36Sopenharmony_ci	[CAM_CC_PLL4] = &cam_cc_pll4.clkr,
236462306a36Sopenharmony_ci	[CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
236562306a36Sopenharmony_ci	[CAM_CC_SBI_AHB_CLK] = &cam_cc_sbi_ahb_clk.clkr,
236662306a36Sopenharmony_ci	[CAM_CC_SBI_AXI_CLK] = &cam_cc_sbi_axi_clk.clkr,
236762306a36Sopenharmony_ci	[CAM_CC_SBI_CLK] = &cam_cc_sbi_clk.clkr,
236862306a36Sopenharmony_ci	[CAM_CC_SBI_CPHY_RX_CLK] = &cam_cc_sbi_cphy_rx_clk.clkr,
236962306a36Sopenharmony_ci	[CAM_CC_SBI_CSID_CLK] = &cam_cc_sbi_csid_clk.clkr,
237062306a36Sopenharmony_ci	[CAM_CC_SBI_CSID_CLK_SRC] = &cam_cc_sbi_csid_clk_src.clkr,
237162306a36Sopenharmony_ci	[CAM_CC_SBI_DIV_CLK_SRC] = &cam_cc_sbi_div_clk_src.clkr,
237262306a36Sopenharmony_ci	[CAM_CC_SBI_IFE_0_CLK] = &cam_cc_sbi_ife_0_clk.clkr,
237362306a36Sopenharmony_ci	[CAM_CC_SBI_IFE_1_CLK] = &cam_cc_sbi_ife_1_clk.clkr,
237462306a36Sopenharmony_ci	[CAM_CC_SLEEP_CLK] = &cam_cc_sleep_clk.clkr,
237562306a36Sopenharmony_ci	[CAM_CC_SLEEP_CLK_SRC] = &cam_cc_sleep_clk_src.clkr,
237662306a36Sopenharmony_ci	[CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
237762306a36Sopenharmony_ci	[CAM_CC_XO_CLK_SRC] = &cam_cc_xo_clk_src.clkr,
237862306a36Sopenharmony_ci};
237962306a36Sopenharmony_ci
238062306a36Sopenharmony_cistatic struct gdsc *cam_cc_sm8250_gdscs[] = {
238162306a36Sopenharmony_ci	[BPS_GDSC] = &bps_gdsc,
238262306a36Sopenharmony_ci	[IPE_0_GDSC] = &ipe_0_gdsc,
238362306a36Sopenharmony_ci	[SBI_GDSC] = &sbi_gdsc,
238462306a36Sopenharmony_ci	[IFE_0_GDSC] = &ife_0_gdsc,
238562306a36Sopenharmony_ci	[IFE_1_GDSC] = &ife_1_gdsc,
238662306a36Sopenharmony_ci	[TITAN_TOP_GDSC] = &titan_top_gdsc,
238762306a36Sopenharmony_ci};
238862306a36Sopenharmony_ci
238962306a36Sopenharmony_cistatic const struct qcom_reset_map cam_cc_sm8250_resets[] = {
239062306a36Sopenharmony_ci	[CAM_CC_BPS_BCR] = { 0x7000 },
239162306a36Sopenharmony_ci	[CAM_CC_ICP_BCR] = { 0xc070 },
239262306a36Sopenharmony_ci	[CAM_CC_IFE_0_BCR] = { 0xa000 },
239362306a36Sopenharmony_ci	[CAM_CC_IFE_1_BCR] = { 0xb000 },
239462306a36Sopenharmony_ci	[CAM_CC_IPE_0_BCR] = { 0x8000 },
239562306a36Sopenharmony_ci	[CAM_CC_SBI_BCR] = { 0x9000 },
239662306a36Sopenharmony_ci};
239762306a36Sopenharmony_ci
239862306a36Sopenharmony_cistatic const struct regmap_config cam_cc_sm8250_regmap_config = {
239962306a36Sopenharmony_ci	.reg_bits = 32,
240062306a36Sopenharmony_ci	.reg_stride = 4,
240162306a36Sopenharmony_ci	.val_bits = 32,
240262306a36Sopenharmony_ci	.max_register = 0xe004,
240362306a36Sopenharmony_ci	.fast_io = true,
240462306a36Sopenharmony_ci};
240562306a36Sopenharmony_ci
240662306a36Sopenharmony_cistatic const struct qcom_cc_desc cam_cc_sm8250_desc = {
240762306a36Sopenharmony_ci	.config = &cam_cc_sm8250_regmap_config,
240862306a36Sopenharmony_ci	.clks = cam_cc_sm8250_clocks,
240962306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(cam_cc_sm8250_clocks),
241062306a36Sopenharmony_ci	.resets = cam_cc_sm8250_resets,
241162306a36Sopenharmony_ci	.num_resets = ARRAY_SIZE(cam_cc_sm8250_resets),
241262306a36Sopenharmony_ci	.gdscs = cam_cc_sm8250_gdscs,
241362306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(cam_cc_sm8250_gdscs),
241462306a36Sopenharmony_ci};
241562306a36Sopenharmony_ci
241662306a36Sopenharmony_cistatic const struct of_device_id cam_cc_sm8250_match_table[] = {
241762306a36Sopenharmony_ci	{ .compatible = "qcom,sm8250-camcc" },
241862306a36Sopenharmony_ci	{ }
241962306a36Sopenharmony_ci};
242062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, cam_cc_sm8250_match_table);
242162306a36Sopenharmony_ci
242262306a36Sopenharmony_cistatic int cam_cc_sm8250_probe(struct platform_device *pdev)
242362306a36Sopenharmony_ci{
242462306a36Sopenharmony_ci	struct regmap *regmap;
242562306a36Sopenharmony_ci
242662306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &cam_cc_sm8250_desc);
242762306a36Sopenharmony_ci	if (IS_ERR(regmap))
242862306a36Sopenharmony_ci		return PTR_ERR(regmap);
242962306a36Sopenharmony_ci
243062306a36Sopenharmony_ci	clk_lucid_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
243162306a36Sopenharmony_ci	clk_lucid_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
243262306a36Sopenharmony_ci	clk_zonda_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
243362306a36Sopenharmony_ci	clk_lucid_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
243462306a36Sopenharmony_ci	clk_lucid_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config);
243562306a36Sopenharmony_ci
243662306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &cam_cc_sm8250_desc, regmap);
243762306a36Sopenharmony_ci}
243862306a36Sopenharmony_ci
243962306a36Sopenharmony_cistatic struct platform_driver cam_cc_sm8250_driver = {
244062306a36Sopenharmony_ci	.probe = cam_cc_sm8250_probe,
244162306a36Sopenharmony_ci	.driver = {
244262306a36Sopenharmony_ci		.name = "cam_cc-sm8250",
244362306a36Sopenharmony_ci		.of_match_table = cam_cc_sm8250_match_table,
244462306a36Sopenharmony_ci	},
244562306a36Sopenharmony_ci};
244662306a36Sopenharmony_ci
244762306a36Sopenharmony_cimodule_platform_driver(cam_cc_sm8250_driver);
244862306a36Sopenharmony_ci
244962306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI CAMCC SM8250 Driver");
245062306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
2451