162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2022, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2022, Linaro Limited
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk-provider.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/regmap.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include <dt-bindings/clock/qcom,sm6350-camcc.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include "clk-alpha-pll.h"
1562306a36Sopenharmony_ci#include "clk-branch.h"
1662306a36Sopenharmony_ci#include "clk-rcg.h"
1762306a36Sopenharmony_ci#include "common.h"
1862306a36Sopenharmony_ci#include "gdsc.h"
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_cienum {
2162306a36Sopenharmony_ci	DT_BI_TCXO,
2262306a36Sopenharmony_ci};
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_cienum {
2562306a36Sopenharmony_ci	P_BI_TCXO,
2662306a36Sopenharmony_ci	P_CAMCC_PLL0_OUT_EVEN,
2762306a36Sopenharmony_ci	P_CAMCC_PLL0_OUT_MAIN,
2862306a36Sopenharmony_ci	P_CAMCC_PLL1_OUT_EVEN,
2962306a36Sopenharmony_ci	P_CAMCC_PLL1_OUT_MAIN,
3062306a36Sopenharmony_ci	P_CAMCC_PLL2_OUT_EARLY,
3162306a36Sopenharmony_ci	P_CAMCC_PLL2_OUT_MAIN,
3262306a36Sopenharmony_ci	P_CAMCC_PLL3_OUT_MAIN,
3362306a36Sopenharmony_ci};
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_cistatic struct pll_vco fabia_vco[] = {
3662306a36Sopenharmony_ci	{ 249600000, 2000000000, 0 },
3762306a36Sopenharmony_ci};
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci/* 600MHz configuration */
4062306a36Sopenharmony_cistatic const struct alpha_pll_config camcc_pll0_config = {
4162306a36Sopenharmony_ci	.l = 0x1f,
4262306a36Sopenharmony_ci	.alpha = 0x4000,
4362306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
4462306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002067,
4562306a36Sopenharmony_ci	.test_ctl_val = 0x40000000,
4662306a36Sopenharmony_ci	.test_ctl_hi_val = 0x00000002,
4762306a36Sopenharmony_ci	.user_ctl_val = 0x00000101,
4862306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00004805,
4962306a36Sopenharmony_ci};
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cistatic struct clk_alpha_pll camcc_pll0 = {
5262306a36Sopenharmony_ci	.offset = 0x0,
5362306a36Sopenharmony_ci	.vco_table = fabia_vco,
5462306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(fabia_vco),
5562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
5662306a36Sopenharmony_ci	.clkr = {
5762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
5862306a36Sopenharmony_ci			.name = "camcc_pll0",
5962306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
6062306a36Sopenharmony_ci				.index = DT_BI_TCXO,
6162306a36Sopenharmony_ci			},
6262306a36Sopenharmony_ci			.num_parents = 1,
6362306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fabia_ops,
6462306a36Sopenharmony_ci		},
6562306a36Sopenharmony_ci	},
6662306a36Sopenharmony_ci};
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_camcc_pll0_out_even[] = {
6962306a36Sopenharmony_ci	{ 0x1, 2 },
7062306a36Sopenharmony_ci	{ }
7162306a36Sopenharmony_ci};
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv camcc_pll0_out_even = {
7462306a36Sopenharmony_ci	.offset = 0x0,
7562306a36Sopenharmony_ci	.post_div_shift = 8,
7662306a36Sopenharmony_ci	.post_div_table = post_div_table_camcc_pll0_out_even,
7762306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_camcc_pll0_out_even),
7862306a36Sopenharmony_ci	.width = 4,
7962306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
8062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
8162306a36Sopenharmony_ci		.name = "camcc_pll0_out_even",
8262306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
8362306a36Sopenharmony_ci			&camcc_pll0.clkr.hw,
8462306a36Sopenharmony_ci		},
8562306a36Sopenharmony_ci		.num_parents = 1,
8662306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
8762306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
8862306a36Sopenharmony_ci	},
8962306a36Sopenharmony_ci};
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci/* 808MHz configuration */
9262306a36Sopenharmony_cistatic const struct alpha_pll_config camcc_pll1_config = {
9362306a36Sopenharmony_ci	.l = 0x2a,
9462306a36Sopenharmony_ci	.alpha = 0x1555,
9562306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
9662306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002067,
9762306a36Sopenharmony_ci	.test_ctl_val = 0x40000000,
9862306a36Sopenharmony_ci	.test_ctl_hi_val = 0x00000000,
9962306a36Sopenharmony_ci	.user_ctl_val = 0x00000101,
10062306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00004805,
10162306a36Sopenharmony_ci};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_cistatic struct clk_alpha_pll camcc_pll1 = {
10462306a36Sopenharmony_ci	.offset = 0x1000,
10562306a36Sopenharmony_ci	.vco_table = fabia_vco,
10662306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(fabia_vco),
10762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
10862306a36Sopenharmony_ci	.clkr = {
10962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
11062306a36Sopenharmony_ci			.name = "camcc_pll1",
11162306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
11262306a36Sopenharmony_ci				.index = DT_BI_TCXO,
11362306a36Sopenharmony_ci			},
11462306a36Sopenharmony_ci			.num_parents = 1,
11562306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fabia_ops,
11662306a36Sopenharmony_ci		},
11762306a36Sopenharmony_ci	},
11862306a36Sopenharmony_ci};
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_camcc_pll1_out_even[] = {
12162306a36Sopenharmony_ci	{ 0x1, 2 },
12262306a36Sopenharmony_ci	{ }
12362306a36Sopenharmony_ci};
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv camcc_pll1_out_even = {
12662306a36Sopenharmony_ci	.offset = 0x1000,
12762306a36Sopenharmony_ci	.post_div_shift = 8,
12862306a36Sopenharmony_ci	.post_div_table = post_div_table_camcc_pll1_out_even,
12962306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_camcc_pll1_out_even),
13062306a36Sopenharmony_ci	.width = 4,
13162306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
13262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
13362306a36Sopenharmony_ci		.name = "camcc_pll1_out_even",
13462306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
13562306a36Sopenharmony_ci			&camcc_pll1.clkr.hw,
13662306a36Sopenharmony_ci		},
13762306a36Sopenharmony_ci		.num_parents = 1,
13862306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
13962306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_fabia_ops,
14062306a36Sopenharmony_ci	},
14162306a36Sopenharmony_ci};
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci/* 1920MHz configuration */
14462306a36Sopenharmony_cistatic const struct alpha_pll_config camcc_pll2_config = {
14562306a36Sopenharmony_ci	.l = 0x64,
14662306a36Sopenharmony_ci	.alpha = 0x0,
14762306a36Sopenharmony_ci	.post_div_val = 0x3 << 8,
14862306a36Sopenharmony_ci	.post_div_mask = 0x3 << 8,
14962306a36Sopenharmony_ci	.aux_output_mask = BIT(1),
15062306a36Sopenharmony_ci	.main_output_mask = BIT(0),
15162306a36Sopenharmony_ci	.early_output_mask = BIT(3),
15262306a36Sopenharmony_ci	.config_ctl_val = 0x20000800,
15362306a36Sopenharmony_ci	.config_ctl_hi_val = 0x400003d2,
15462306a36Sopenharmony_ci	.test_ctl_val = 0x04000400,
15562306a36Sopenharmony_ci	.test_ctl_hi_val = 0x00004000,
15662306a36Sopenharmony_ci};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_cistatic struct clk_alpha_pll camcc_pll2 = {
15962306a36Sopenharmony_ci	.offset = 0x2000,
16062306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_AGERA],
16162306a36Sopenharmony_ci	.clkr = {
16262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
16362306a36Sopenharmony_ci			.name = "camcc_pll2",
16462306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
16562306a36Sopenharmony_ci				.index = DT_BI_TCXO,
16662306a36Sopenharmony_ci			},
16762306a36Sopenharmony_ci			.num_parents = 1,
16862306a36Sopenharmony_ci			.ops = &clk_alpha_pll_agera_ops,
16962306a36Sopenharmony_ci		},
17062306a36Sopenharmony_ci	},
17162306a36Sopenharmony_ci};
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_cistatic struct clk_fixed_factor camcc_pll2_out_early = {
17462306a36Sopenharmony_ci	.mult = 1,
17562306a36Sopenharmony_ci	.div = 2,
17662306a36Sopenharmony_ci	.hw.init = &(struct clk_init_data){
17762306a36Sopenharmony_ci		.name = "camcc_pll2_out_early",
17862306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
17962306a36Sopenharmony_ci			&camcc_pll2.clkr.hw,
18062306a36Sopenharmony_ci		},
18162306a36Sopenharmony_ci		.num_parents = 1,
18262306a36Sopenharmony_ci		.ops = &clk_fixed_factor_ops,
18362306a36Sopenharmony_ci	},
18462306a36Sopenharmony_ci};
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_cistatic const struct clk_div_table post_div_table_camcc_pll2_out_main[] = {
18762306a36Sopenharmony_ci	{ 0x1, 2 },
18862306a36Sopenharmony_ci	{ }
18962306a36Sopenharmony_ci};
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_cistatic struct clk_alpha_pll_postdiv camcc_pll2_out_main = {
19262306a36Sopenharmony_ci	.offset = 0x2000,
19362306a36Sopenharmony_ci	.post_div_shift = 8,
19462306a36Sopenharmony_ci	.post_div_table = post_div_table_camcc_pll2_out_main,
19562306a36Sopenharmony_ci	.num_post_div = ARRAY_SIZE(post_div_table_camcc_pll2_out_main),
19662306a36Sopenharmony_ci	.width = 2,
19762306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_AGERA],
19862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
19962306a36Sopenharmony_ci		.name = "camcc_pll2_out_main",
20062306a36Sopenharmony_ci		.parent_hws = (const struct clk_hw*[]){
20162306a36Sopenharmony_ci			&camcc_pll2.clkr.hw,
20262306a36Sopenharmony_ci		},
20362306a36Sopenharmony_ci		.num_parents = 1,
20462306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
20562306a36Sopenharmony_ci		.ops = &clk_alpha_pll_postdiv_ops,
20662306a36Sopenharmony_ci	},
20762306a36Sopenharmony_ci};
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci/* 384MHz configuration */
21062306a36Sopenharmony_cistatic const struct alpha_pll_config camcc_pll3_config = {
21162306a36Sopenharmony_ci	.l = 0x14,
21262306a36Sopenharmony_ci	.alpha = 0x0,
21362306a36Sopenharmony_ci	.config_ctl_val = 0x20485699,
21462306a36Sopenharmony_ci	.config_ctl_hi_val = 0x00002067,
21562306a36Sopenharmony_ci	.test_ctl_val = 0x40000000,
21662306a36Sopenharmony_ci	.test_ctl_hi_val = 0x00000002,
21762306a36Sopenharmony_ci	.user_ctl_val = 0x00000001,
21862306a36Sopenharmony_ci	.user_ctl_hi_val = 0x00014805,
21962306a36Sopenharmony_ci};
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_cistatic struct clk_alpha_pll camcc_pll3 = {
22262306a36Sopenharmony_ci	.offset = 0x3000,
22362306a36Sopenharmony_ci	.vco_table = fabia_vco,
22462306a36Sopenharmony_ci	.num_vco = ARRAY_SIZE(fabia_vco),
22562306a36Sopenharmony_ci	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
22662306a36Sopenharmony_ci	.clkr = {
22762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
22862306a36Sopenharmony_ci			.name = "camcc_pll3",
22962306a36Sopenharmony_ci			.parent_data = &(const struct clk_parent_data){
23062306a36Sopenharmony_ci				.index = DT_BI_TCXO,
23162306a36Sopenharmony_ci			},
23262306a36Sopenharmony_ci			.num_parents = 1,
23362306a36Sopenharmony_ci			.ops = &clk_alpha_pll_fabia_ops,
23462306a36Sopenharmony_ci		},
23562306a36Sopenharmony_ci	},
23662306a36Sopenharmony_ci};
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_cistatic const struct parent_map camcc_parent_map_0[] = {
23962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
24062306a36Sopenharmony_ci	{ P_CAMCC_PLL0_OUT_EVEN, 6 },
24162306a36Sopenharmony_ci};
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_cistatic const struct clk_parent_data camcc_parent_data_0[] = {
24462306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
24562306a36Sopenharmony_ci	{ .hw = &camcc_pll0_out_even.clkr.hw },
24662306a36Sopenharmony_ci};
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_cistatic const struct parent_map camcc_parent_map_1[] = {
24962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
25062306a36Sopenharmony_ci	{ P_CAMCC_PLL0_OUT_MAIN, 1 },
25162306a36Sopenharmony_ci	{ P_CAMCC_PLL1_OUT_EVEN, 3 },
25262306a36Sopenharmony_ci	{ P_CAMCC_PLL2_OUT_MAIN, 4 },
25362306a36Sopenharmony_ci};
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_cistatic const struct clk_parent_data camcc_parent_data_1[] = {
25662306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
25762306a36Sopenharmony_ci	{ .hw = &camcc_pll0.clkr.hw },
25862306a36Sopenharmony_ci	{ .hw = &camcc_pll1_out_even.clkr.hw },
25962306a36Sopenharmony_ci	{ .hw = &camcc_pll2_out_main.clkr.hw },
26062306a36Sopenharmony_ci};
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_cistatic const struct parent_map camcc_parent_map_2[] = {
26362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
26462306a36Sopenharmony_ci	{ P_CAMCC_PLL0_OUT_MAIN, 1 },
26562306a36Sopenharmony_ci	{ P_CAMCC_PLL3_OUT_MAIN, 5 },
26662306a36Sopenharmony_ci};
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_cistatic const struct clk_parent_data camcc_parent_data_2[] = {
26962306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
27062306a36Sopenharmony_ci	{ .hw = &camcc_pll0.clkr.hw },
27162306a36Sopenharmony_ci	{ .hw = &camcc_pll3.clkr.hw },
27262306a36Sopenharmony_ci};
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_cistatic const struct parent_map camcc_parent_map_3[] = {
27562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
27662306a36Sopenharmony_ci	{ P_CAMCC_PLL2_OUT_EARLY, 3 },
27762306a36Sopenharmony_ci};
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_cistatic const struct clk_parent_data camcc_parent_data_3[] = {
28062306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
28162306a36Sopenharmony_ci	{ .hw = &camcc_pll2_out_early.hw },
28262306a36Sopenharmony_ci};
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_cistatic const struct parent_map camcc_parent_map_4[] = {
28562306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
28662306a36Sopenharmony_ci	{ P_CAMCC_PLL0_OUT_MAIN, 1 },
28762306a36Sopenharmony_ci	{ P_CAMCC_PLL1_OUT_EVEN, 3 },
28862306a36Sopenharmony_ci};
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_cistatic const struct clk_parent_data camcc_parent_data_4[] = {
29162306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
29262306a36Sopenharmony_ci	{ .hw = &camcc_pll0.clkr.hw },
29362306a36Sopenharmony_ci	{ .hw = &camcc_pll1_out_even.clkr.hw },
29462306a36Sopenharmony_ci};
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_cistatic const struct parent_map camcc_parent_map_5[] = {
29762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
29862306a36Sopenharmony_ci	{ P_CAMCC_PLL0_OUT_MAIN, 1 },
29962306a36Sopenharmony_ci	{ P_CAMCC_PLL1_OUT_EVEN, 3 },
30062306a36Sopenharmony_ci	{ P_CAMCC_PLL3_OUT_MAIN, 5 },
30162306a36Sopenharmony_ci};
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic const struct clk_parent_data camcc_parent_data_5[] = {
30462306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
30562306a36Sopenharmony_ci	{ .hw = &camcc_pll0.clkr.hw },
30662306a36Sopenharmony_ci	{ .hw = &camcc_pll1_out_even.clkr.hw },
30762306a36Sopenharmony_ci	{ .hw = &camcc_pll3.clkr.hw },
30862306a36Sopenharmony_ci};
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_cistatic const struct parent_map camcc_parent_map_6[] = {
31162306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
31262306a36Sopenharmony_ci	{ P_CAMCC_PLL0_OUT_MAIN, 1 },
31362306a36Sopenharmony_ci	{ P_CAMCC_PLL2_OUT_MAIN, 4 },
31462306a36Sopenharmony_ci};
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_cistatic const struct clk_parent_data camcc_parent_data_6[] = {
31762306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
31862306a36Sopenharmony_ci	{ .hw = &camcc_pll0.clkr.hw },
31962306a36Sopenharmony_ci	{ .hw = &camcc_pll2_out_main.clkr.hw },
32062306a36Sopenharmony_ci};
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_cistatic const struct parent_map camcc_parent_map_7[] = {
32362306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
32462306a36Sopenharmony_ci	{ P_CAMCC_PLL0_OUT_MAIN, 1 },
32562306a36Sopenharmony_ci	{ P_CAMCC_PLL1_OUT_MAIN, 2 },
32662306a36Sopenharmony_ci	{ P_CAMCC_PLL2_OUT_MAIN, 4 },
32762306a36Sopenharmony_ci};
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_cistatic const struct clk_parent_data camcc_parent_data_7[] = {
33062306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
33162306a36Sopenharmony_ci	{ .hw = &camcc_pll0.clkr.hw },
33262306a36Sopenharmony_ci	{ .hw = &camcc_pll1.clkr.hw },
33362306a36Sopenharmony_ci	{ .hw = &camcc_pll2_out_main.clkr.hw },
33462306a36Sopenharmony_ci};
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_cistatic const struct parent_map camcc_parent_map_8[] = {
33762306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
33862306a36Sopenharmony_ci	{ P_CAMCC_PLL0_OUT_MAIN, 1 },
33962306a36Sopenharmony_ci	{ P_CAMCC_PLL1_OUT_MAIN, 2 },
34062306a36Sopenharmony_ci};
34162306a36Sopenharmony_ci
34262306a36Sopenharmony_cistatic const struct clk_parent_data camcc_parent_data_8[] = {
34362306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
34462306a36Sopenharmony_ci	{ .hw = &camcc_pll0.clkr.hw },
34562306a36Sopenharmony_ci	{ .hw = &camcc_pll1.clkr.hw },
34662306a36Sopenharmony_ci};
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_cistatic const struct parent_map camcc_parent_map_9[] = {
34962306a36Sopenharmony_ci	{ P_BI_TCXO, 0 },
35062306a36Sopenharmony_ci	{ P_CAMCC_PLL2_OUT_MAIN, 4 },
35162306a36Sopenharmony_ci};
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_cistatic const struct clk_parent_data camcc_parent_data_9[] = {
35462306a36Sopenharmony_ci	{ .fw_name = "bi_tcxo" },
35562306a36Sopenharmony_ci	{ .hw = &camcc_pll2_out_main.clkr.hw },
35662306a36Sopenharmony_ci};
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camcc_bps_clk_src[] = {
35962306a36Sopenharmony_ci	F(200000000, P_CAMCC_PLL0_OUT_MAIN, 3, 0, 0),
36062306a36Sopenharmony_ci	F(320000000, P_CAMCC_PLL2_OUT_MAIN, 1.5, 0, 0),
36162306a36Sopenharmony_ci	F(404000000, P_CAMCC_PLL1_OUT_EVEN, 1, 0, 0),
36262306a36Sopenharmony_ci	F(480000000, P_CAMCC_PLL2_OUT_MAIN, 1, 0, 0),
36362306a36Sopenharmony_ci	F(600000000, P_CAMCC_PLL0_OUT_MAIN, 1, 0, 0),
36462306a36Sopenharmony_ci	{ }
36562306a36Sopenharmony_ci};
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_cistatic struct clk_rcg2 camcc_bps_clk_src = {
36862306a36Sopenharmony_ci	.cmd_rcgr = 0x6010,
36962306a36Sopenharmony_ci	.mnd_width = 0,
37062306a36Sopenharmony_ci	.hid_width = 5,
37162306a36Sopenharmony_ci	.parent_map = camcc_parent_map_1,
37262306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_bps_clk_src,
37362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
37462306a36Sopenharmony_ci		.name = "camcc_bps_clk_src",
37562306a36Sopenharmony_ci		.parent_data = camcc_parent_data_1,
37662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_1),
37762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
37862306a36Sopenharmony_ci	},
37962306a36Sopenharmony_ci};
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camcc_cci_0_clk_src[] = {
38262306a36Sopenharmony_ci	F(37500000, P_CAMCC_PLL0_OUT_EVEN, 8, 0, 0),
38362306a36Sopenharmony_ci	F(50000000, P_CAMCC_PLL0_OUT_EVEN, 6, 0, 0),
38462306a36Sopenharmony_ci	F(100000000, P_CAMCC_PLL0_OUT_EVEN, 3, 0, 0),
38562306a36Sopenharmony_ci	{ }
38662306a36Sopenharmony_ci};
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_cistatic struct clk_rcg2 camcc_cci_0_clk_src = {
38962306a36Sopenharmony_ci	.cmd_rcgr = 0xf004,
39062306a36Sopenharmony_ci	.mnd_width = 8,
39162306a36Sopenharmony_ci	.hid_width = 5,
39262306a36Sopenharmony_ci	.parent_map = camcc_parent_map_0,
39362306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_cci_0_clk_src,
39462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
39562306a36Sopenharmony_ci		.name = "camcc_cci_0_clk_src",
39662306a36Sopenharmony_ci		.parent_data = camcc_parent_data_0,
39762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_0),
39862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
39962306a36Sopenharmony_ci	},
40062306a36Sopenharmony_ci};
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_cistatic struct clk_rcg2 camcc_cci_1_clk_src = {
40362306a36Sopenharmony_ci	.cmd_rcgr = 0x10004,
40462306a36Sopenharmony_ci	.mnd_width = 8,
40562306a36Sopenharmony_ci	.hid_width = 5,
40662306a36Sopenharmony_ci	.parent_map = camcc_parent_map_0,
40762306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_cci_0_clk_src,
40862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
40962306a36Sopenharmony_ci		.name = "camcc_cci_1_clk_src",
41062306a36Sopenharmony_ci		.parent_data = camcc_parent_data_0,
41162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_0),
41262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
41362306a36Sopenharmony_ci	},
41462306a36Sopenharmony_ci};
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camcc_cphy_rx_clk_src[] = {
41762306a36Sopenharmony_ci	F(150000000, P_CAMCC_PLL0_OUT_MAIN, 4, 0, 0),
41862306a36Sopenharmony_ci	F(300000000, P_CAMCC_PLL0_OUT_MAIN, 2, 0, 0),
41962306a36Sopenharmony_ci	F(384000000, P_CAMCC_PLL3_OUT_MAIN, 1, 0, 0),
42062306a36Sopenharmony_ci	F(400000000, P_CAMCC_PLL0_OUT_MAIN, 1.5, 0, 0),
42162306a36Sopenharmony_ci	{ }
42262306a36Sopenharmony_ci};
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_cistatic struct clk_rcg2 camcc_cphy_rx_clk_src = {
42562306a36Sopenharmony_ci	.cmd_rcgr = 0x9064,
42662306a36Sopenharmony_ci	.mnd_width = 0,
42762306a36Sopenharmony_ci	.hid_width = 5,
42862306a36Sopenharmony_ci	.parent_map = camcc_parent_map_2,
42962306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_cphy_rx_clk_src,
43062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
43162306a36Sopenharmony_ci		.name = "camcc_cphy_rx_clk_src",
43262306a36Sopenharmony_ci		.parent_data = camcc_parent_data_2,
43362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_2),
43462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
43562306a36Sopenharmony_ci	},
43662306a36Sopenharmony_ci};
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camcc_csi0phytimer_clk_src[] = {
43962306a36Sopenharmony_ci	F(300000000, P_CAMCC_PLL0_OUT_EVEN, 1, 0, 0),
44062306a36Sopenharmony_ci	{ }
44162306a36Sopenharmony_ci};
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_cistatic struct clk_rcg2 camcc_csi0phytimer_clk_src = {
44462306a36Sopenharmony_ci	.cmd_rcgr = 0x5004,
44562306a36Sopenharmony_ci	.mnd_width = 0,
44662306a36Sopenharmony_ci	.hid_width = 5,
44762306a36Sopenharmony_ci	.parent_map = camcc_parent_map_0,
44862306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_csi0phytimer_clk_src,
44962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
45062306a36Sopenharmony_ci		.name = "camcc_csi0phytimer_clk_src",
45162306a36Sopenharmony_ci		.parent_data = camcc_parent_data_0,
45262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_0),
45362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
45462306a36Sopenharmony_ci	},
45562306a36Sopenharmony_ci};
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_cistatic struct clk_rcg2 camcc_csi1phytimer_clk_src = {
45862306a36Sopenharmony_ci	.cmd_rcgr = 0x5028,
45962306a36Sopenharmony_ci	.mnd_width = 0,
46062306a36Sopenharmony_ci	.hid_width = 5,
46162306a36Sopenharmony_ci	.parent_map = camcc_parent_map_0,
46262306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_csi0phytimer_clk_src,
46362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
46462306a36Sopenharmony_ci		.name = "camcc_csi1phytimer_clk_src",
46562306a36Sopenharmony_ci		.parent_data = camcc_parent_data_0,
46662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_0),
46762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
46862306a36Sopenharmony_ci	},
46962306a36Sopenharmony_ci};
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_cistatic struct clk_rcg2 camcc_csi2phytimer_clk_src = {
47262306a36Sopenharmony_ci	.cmd_rcgr = 0x504c,
47362306a36Sopenharmony_ci	.mnd_width = 0,
47462306a36Sopenharmony_ci	.hid_width = 5,
47562306a36Sopenharmony_ci	.parent_map = camcc_parent_map_0,
47662306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_csi0phytimer_clk_src,
47762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
47862306a36Sopenharmony_ci		.name = "camcc_csi2phytimer_clk_src",
47962306a36Sopenharmony_ci		.parent_data = camcc_parent_data_0,
48062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_0),
48162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
48262306a36Sopenharmony_ci	},
48362306a36Sopenharmony_ci};
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_cistatic struct clk_rcg2 camcc_csi3phytimer_clk_src = {
48662306a36Sopenharmony_ci	.cmd_rcgr = 0x5070,
48762306a36Sopenharmony_ci	.mnd_width = 0,
48862306a36Sopenharmony_ci	.hid_width = 5,
48962306a36Sopenharmony_ci	.parent_map = camcc_parent_map_0,
49062306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_csi0phytimer_clk_src,
49162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
49262306a36Sopenharmony_ci		.name = "camcc_csi3phytimer_clk_src",
49362306a36Sopenharmony_ci		.parent_data = camcc_parent_data_0,
49462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_0),
49562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
49662306a36Sopenharmony_ci	},
49762306a36Sopenharmony_ci};
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camcc_fast_ahb_clk_src[] = {
50062306a36Sopenharmony_ci	F(100000000, P_CAMCC_PLL0_OUT_MAIN, 6, 0, 0),
50162306a36Sopenharmony_ci	F(200000000, P_CAMCC_PLL0_OUT_MAIN, 3, 0, 0),
50262306a36Sopenharmony_ci	F(300000000, P_CAMCC_PLL0_OUT_MAIN, 2, 0, 0),
50362306a36Sopenharmony_ci	F(404000000, P_CAMCC_PLL1_OUT_EVEN, 1, 0, 0),
50462306a36Sopenharmony_ci	{ }
50562306a36Sopenharmony_ci};
50662306a36Sopenharmony_ci
50762306a36Sopenharmony_cistatic struct clk_rcg2 camcc_fast_ahb_clk_src = {
50862306a36Sopenharmony_ci	.cmd_rcgr = 0x603c,
50962306a36Sopenharmony_ci	.mnd_width = 0,
51062306a36Sopenharmony_ci	.hid_width = 5,
51162306a36Sopenharmony_ci	.parent_map = camcc_parent_map_4,
51262306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_fast_ahb_clk_src,
51362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
51462306a36Sopenharmony_ci		.name = "camcc_fast_ahb_clk_src",
51562306a36Sopenharmony_ci		.parent_data = camcc_parent_data_4,
51662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_4),
51762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
51862306a36Sopenharmony_ci	},
51962306a36Sopenharmony_ci};
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camcc_icp_clk_src[] = {
52262306a36Sopenharmony_ci	F(240000000, P_CAMCC_PLL0_OUT_MAIN, 2.5, 0, 0),
52362306a36Sopenharmony_ci	F(384000000, P_CAMCC_PLL3_OUT_MAIN, 1, 0, 0),
52462306a36Sopenharmony_ci	F(404000000, P_CAMCC_PLL1_OUT_EVEN, 1, 0, 0),
52562306a36Sopenharmony_ci	F(600000000, P_CAMCC_PLL0_OUT_MAIN, 1, 0, 0),
52662306a36Sopenharmony_ci	{ }
52762306a36Sopenharmony_ci};
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_cistatic struct clk_rcg2 camcc_icp_clk_src = {
53062306a36Sopenharmony_ci	.cmd_rcgr = 0xe014,
53162306a36Sopenharmony_ci	.mnd_width = 0,
53262306a36Sopenharmony_ci	.hid_width = 5,
53362306a36Sopenharmony_ci	.parent_map = camcc_parent_map_5,
53462306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_icp_clk_src,
53562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
53662306a36Sopenharmony_ci		.name = "camcc_icp_clk_src",
53762306a36Sopenharmony_ci		.parent_data = camcc_parent_data_5,
53862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_5),
53962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
54062306a36Sopenharmony_ci	},
54162306a36Sopenharmony_ci};
54262306a36Sopenharmony_ci
54362306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camcc_ife_0_clk_src[] = {
54462306a36Sopenharmony_ci	F(240000000, P_CAMCC_PLL0_OUT_MAIN, 2.5, 0, 0),
54562306a36Sopenharmony_ci	F(320000000, P_CAMCC_PLL2_OUT_MAIN, 1.5, 0, 0),
54662306a36Sopenharmony_ci	F(404000000, P_CAMCC_PLL1_OUT_EVEN, 1, 0, 0),
54762306a36Sopenharmony_ci	F(480000000, P_CAMCC_PLL2_OUT_MAIN, 1, 0, 0),
54862306a36Sopenharmony_ci	F(600000000, P_CAMCC_PLL0_OUT_MAIN, 1, 0, 0),
54962306a36Sopenharmony_ci	{ }
55062306a36Sopenharmony_ci};
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_cistatic struct clk_rcg2 camcc_ife_0_clk_src = {
55362306a36Sopenharmony_ci	.cmd_rcgr = 0x9010,
55462306a36Sopenharmony_ci	.mnd_width = 0,
55562306a36Sopenharmony_ci	.hid_width = 5,
55662306a36Sopenharmony_ci	.parent_map = camcc_parent_map_1,
55762306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_ife_0_clk_src,
55862306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
55962306a36Sopenharmony_ci		.name = "camcc_ife_0_clk_src",
56062306a36Sopenharmony_ci		.parent_data = camcc_parent_data_1,
56162306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_1),
56262306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
56362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
56462306a36Sopenharmony_ci	},
56562306a36Sopenharmony_ci};
56662306a36Sopenharmony_ci
56762306a36Sopenharmony_cistatic struct clk_rcg2 camcc_ife_0_csid_clk_src = {
56862306a36Sopenharmony_ci	.cmd_rcgr = 0x903c,
56962306a36Sopenharmony_ci	.mnd_width = 0,
57062306a36Sopenharmony_ci	.hid_width = 5,
57162306a36Sopenharmony_ci	.parent_map = camcc_parent_map_2,
57262306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_cphy_rx_clk_src,
57362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
57462306a36Sopenharmony_ci		.name = "camcc_ife_0_csid_clk_src",
57562306a36Sopenharmony_ci		.parent_data = camcc_parent_data_2,
57662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_2),
57762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
57862306a36Sopenharmony_ci	},
57962306a36Sopenharmony_ci};
58062306a36Sopenharmony_ci
58162306a36Sopenharmony_cistatic struct clk_rcg2 camcc_ife_1_clk_src = {
58262306a36Sopenharmony_ci	.cmd_rcgr = 0xa010,
58362306a36Sopenharmony_ci	.mnd_width = 0,
58462306a36Sopenharmony_ci	.hid_width = 5,
58562306a36Sopenharmony_ci	.parent_map = camcc_parent_map_1,
58662306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_ife_0_clk_src,
58762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
58862306a36Sopenharmony_ci		.name = "camcc_ife_1_clk_src",
58962306a36Sopenharmony_ci		.parent_data = camcc_parent_data_1,
59062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_1),
59162306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
59262306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
59362306a36Sopenharmony_ci	},
59462306a36Sopenharmony_ci};
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_cistatic struct clk_rcg2 camcc_ife_1_csid_clk_src = {
59762306a36Sopenharmony_ci	.cmd_rcgr = 0xa034,
59862306a36Sopenharmony_ci	.mnd_width = 0,
59962306a36Sopenharmony_ci	.hid_width = 5,
60062306a36Sopenharmony_ci	.parent_map = camcc_parent_map_2,
60162306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_cphy_rx_clk_src,
60262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
60362306a36Sopenharmony_ci		.name = "camcc_ife_1_csid_clk_src",
60462306a36Sopenharmony_ci		.parent_data = camcc_parent_data_2,
60562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_2),
60662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
60762306a36Sopenharmony_ci	},
60862306a36Sopenharmony_ci};
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_cistatic struct clk_rcg2 camcc_ife_2_clk_src = {
61162306a36Sopenharmony_ci	.cmd_rcgr = 0xb00c,
61262306a36Sopenharmony_ci	.mnd_width = 0,
61362306a36Sopenharmony_ci	.hid_width = 5,
61462306a36Sopenharmony_ci	.parent_map = camcc_parent_map_1,
61562306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_ife_0_clk_src,
61662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
61762306a36Sopenharmony_ci		.name = "camcc_ife_2_clk_src",
61862306a36Sopenharmony_ci		.parent_data = camcc_parent_data_1,
61962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_1),
62062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
62162306a36Sopenharmony_ci	},
62262306a36Sopenharmony_ci};
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_cistatic struct clk_rcg2 camcc_ife_2_csid_clk_src = {
62562306a36Sopenharmony_ci	.cmd_rcgr = 0xb030,
62662306a36Sopenharmony_ci	.mnd_width = 0,
62762306a36Sopenharmony_ci	.hid_width = 5,
62862306a36Sopenharmony_ci	.parent_map = camcc_parent_map_2,
62962306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_cphy_rx_clk_src,
63062306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
63162306a36Sopenharmony_ci		.name = "camcc_ife_2_csid_clk_src",
63262306a36Sopenharmony_ci		.parent_data = camcc_parent_data_2,
63362306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_2),
63462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
63562306a36Sopenharmony_ci	},
63662306a36Sopenharmony_ci};
63762306a36Sopenharmony_ci
63862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camcc_ife_lite_clk_src[] = {
63962306a36Sopenharmony_ci	F(320000000, P_CAMCC_PLL2_OUT_MAIN, 1.5, 0, 0),
64062306a36Sopenharmony_ci	F(400000000, P_CAMCC_PLL0_OUT_MAIN, 1.5, 0, 0),
64162306a36Sopenharmony_ci	F(480000000, P_CAMCC_PLL2_OUT_MAIN, 1, 0, 0),
64262306a36Sopenharmony_ci	F(600000000, P_CAMCC_PLL0_OUT_MAIN, 1, 0, 0),
64362306a36Sopenharmony_ci	{ }
64462306a36Sopenharmony_ci};
64562306a36Sopenharmony_ci
64662306a36Sopenharmony_cistatic struct clk_rcg2 camcc_ife_lite_clk_src = {
64762306a36Sopenharmony_ci	.cmd_rcgr = 0xc004,
64862306a36Sopenharmony_ci	.mnd_width = 0,
64962306a36Sopenharmony_ci	.hid_width = 5,
65062306a36Sopenharmony_ci	.parent_map = camcc_parent_map_6,
65162306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_ife_lite_clk_src,
65262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
65362306a36Sopenharmony_ci		.name = "camcc_ife_lite_clk_src",
65462306a36Sopenharmony_ci		.parent_data = camcc_parent_data_6,
65562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_6),
65662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
65762306a36Sopenharmony_ci	},
65862306a36Sopenharmony_ci};
65962306a36Sopenharmony_ci
66062306a36Sopenharmony_cistatic struct clk_rcg2 camcc_ife_lite_csid_clk_src = {
66162306a36Sopenharmony_ci	.cmd_rcgr = 0xc024,
66262306a36Sopenharmony_ci	.mnd_width = 0,
66362306a36Sopenharmony_ci	.hid_width = 5,
66462306a36Sopenharmony_ci	.parent_map = camcc_parent_map_2,
66562306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_cphy_rx_clk_src,
66662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
66762306a36Sopenharmony_ci		.name = "camcc_ife_lite_csid_clk_src",
66862306a36Sopenharmony_ci		.parent_data = camcc_parent_data_2,
66962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_2),
67062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
67162306a36Sopenharmony_ci	},
67262306a36Sopenharmony_ci};
67362306a36Sopenharmony_ci
67462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camcc_ipe_0_clk_src[] = {
67562306a36Sopenharmony_ci	F(240000000, P_CAMCC_PLL2_OUT_MAIN, 2, 0, 0),
67662306a36Sopenharmony_ci	F(320000000, P_CAMCC_PLL2_OUT_MAIN, 1.5, 0, 0),
67762306a36Sopenharmony_ci	F(404000000, P_CAMCC_PLL1_OUT_MAIN, 2, 0, 0),
67862306a36Sopenharmony_ci	F(538666667, P_CAMCC_PLL1_OUT_MAIN, 1.5, 0, 0),
67962306a36Sopenharmony_ci	F(600000000, P_CAMCC_PLL0_OUT_MAIN, 1, 0, 0),
68062306a36Sopenharmony_ci	{ }
68162306a36Sopenharmony_ci};
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_cistatic struct clk_rcg2 camcc_ipe_0_clk_src = {
68462306a36Sopenharmony_ci	.cmd_rcgr = 0x7010,
68562306a36Sopenharmony_ci	.mnd_width = 0,
68662306a36Sopenharmony_ci	.hid_width = 5,
68762306a36Sopenharmony_ci	.parent_map = camcc_parent_map_7,
68862306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_ipe_0_clk_src,
68962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
69062306a36Sopenharmony_ci		.name = "camcc_ipe_0_clk_src",
69162306a36Sopenharmony_ci		.parent_data = camcc_parent_data_7,
69262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_7),
69362306a36Sopenharmony_ci		.flags = CLK_SET_RATE_PARENT,
69462306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
69562306a36Sopenharmony_ci	},
69662306a36Sopenharmony_ci};
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camcc_jpeg_clk_src[] = {
69962306a36Sopenharmony_ci	F(66666667, P_CAMCC_PLL0_OUT_MAIN, 9, 0, 0),
70062306a36Sopenharmony_ci	F(133333333, P_CAMCC_PLL0_OUT_MAIN, 4.5, 0, 0),
70162306a36Sopenharmony_ci	F(200000000, P_CAMCC_PLL0_OUT_MAIN, 3, 0, 0),
70262306a36Sopenharmony_ci	F(404000000, P_CAMCC_PLL1_OUT_EVEN, 1, 0, 0),
70362306a36Sopenharmony_ci	F(480000000, P_CAMCC_PLL2_OUT_MAIN, 1, 0, 0),
70462306a36Sopenharmony_ci	F(600000000, P_CAMCC_PLL0_OUT_MAIN, 1, 0, 0),
70562306a36Sopenharmony_ci	{ }
70662306a36Sopenharmony_ci};
70762306a36Sopenharmony_ci
70862306a36Sopenharmony_cistatic struct clk_rcg2 camcc_jpeg_clk_src = {
70962306a36Sopenharmony_ci	.cmd_rcgr = 0xd004,
71062306a36Sopenharmony_ci	.mnd_width = 0,
71162306a36Sopenharmony_ci	.hid_width = 5,
71262306a36Sopenharmony_ci	.parent_map = camcc_parent_map_1,
71362306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_jpeg_clk_src,
71462306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
71562306a36Sopenharmony_ci		.name = "camcc_jpeg_clk_src",
71662306a36Sopenharmony_ci		.parent_data = camcc_parent_data_1,
71762306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_1),
71862306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
71962306a36Sopenharmony_ci	},
72062306a36Sopenharmony_ci};
72162306a36Sopenharmony_ci
72262306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camcc_lrme_clk_src[] = {
72362306a36Sopenharmony_ci	F(200000000, P_CAMCC_PLL0_OUT_MAIN, 3, 0, 0),
72462306a36Sopenharmony_ci	F(269333333, P_CAMCC_PLL1_OUT_MAIN, 3, 0, 0),
72562306a36Sopenharmony_ci	F(323200000, P_CAMCC_PLL1_OUT_MAIN, 2.5, 0, 0),
72662306a36Sopenharmony_ci	F(404000000, P_CAMCC_PLL1_OUT_MAIN, 2, 0, 0),
72762306a36Sopenharmony_ci	{ }
72862306a36Sopenharmony_ci};
72962306a36Sopenharmony_ci
73062306a36Sopenharmony_cistatic struct clk_rcg2 camcc_lrme_clk_src = {
73162306a36Sopenharmony_ci	.cmd_rcgr = 0x11004,
73262306a36Sopenharmony_ci	.mnd_width = 0,
73362306a36Sopenharmony_ci	.hid_width = 5,
73462306a36Sopenharmony_ci	.parent_map = camcc_parent_map_8,
73562306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_lrme_clk_src,
73662306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
73762306a36Sopenharmony_ci		.name = "camcc_lrme_clk_src",
73862306a36Sopenharmony_ci		.parent_data = camcc_parent_data_8,
73962306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_8),
74062306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
74162306a36Sopenharmony_ci	},
74262306a36Sopenharmony_ci};
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camcc_mclk0_clk_src[] = {
74562306a36Sopenharmony_ci	F(19200000, P_CAMCC_PLL2_OUT_EARLY, 1, 1, 50),
74662306a36Sopenharmony_ci	F(24000000, P_CAMCC_PLL2_OUT_EARLY, 10, 1, 4),
74762306a36Sopenharmony_ci	F(64000000, P_CAMCC_PLL2_OUT_EARLY, 15, 0, 0),
74862306a36Sopenharmony_ci	{ }
74962306a36Sopenharmony_ci};
75062306a36Sopenharmony_ci
75162306a36Sopenharmony_cistatic struct clk_rcg2 camcc_mclk0_clk_src = {
75262306a36Sopenharmony_ci	.cmd_rcgr = 0x4004,
75362306a36Sopenharmony_ci	.mnd_width = 8,
75462306a36Sopenharmony_ci	.hid_width = 5,
75562306a36Sopenharmony_ci	.parent_map = camcc_parent_map_3,
75662306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_mclk0_clk_src,
75762306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
75862306a36Sopenharmony_ci		.name = "camcc_mclk0_clk_src",
75962306a36Sopenharmony_ci		.parent_data = camcc_parent_data_3,
76062306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_3),
76162306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
76262306a36Sopenharmony_ci	},
76362306a36Sopenharmony_ci};
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_cistatic struct clk_rcg2 camcc_mclk1_clk_src = {
76662306a36Sopenharmony_ci	.cmd_rcgr = 0x4024,
76762306a36Sopenharmony_ci	.mnd_width = 8,
76862306a36Sopenharmony_ci	.hid_width = 5,
76962306a36Sopenharmony_ci	.parent_map = camcc_parent_map_3,
77062306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_mclk0_clk_src,
77162306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
77262306a36Sopenharmony_ci		.name = "camcc_mclk1_clk_src",
77362306a36Sopenharmony_ci		.parent_data = camcc_parent_data_3,
77462306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_3),
77562306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
77662306a36Sopenharmony_ci	},
77762306a36Sopenharmony_ci};
77862306a36Sopenharmony_ci
77962306a36Sopenharmony_cistatic struct clk_rcg2 camcc_mclk2_clk_src = {
78062306a36Sopenharmony_ci	.cmd_rcgr = 0x4044,
78162306a36Sopenharmony_ci	.mnd_width = 8,
78262306a36Sopenharmony_ci	.hid_width = 5,
78362306a36Sopenharmony_ci	.parent_map = camcc_parent_map_3,
78462306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_mclk0_clk_src,
78562306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
78662306a36Sopenharmony_ci		.name = "camcc_mclk2_clk_src",
78762306a36Sopenharmony_ci		.parent_data = camcc_parent_data_3,
78862306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_3),
78962306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
79062306a36Sopenharmony_ci	},
79162306a36Sopenharmony_ci};
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_cistatic struct clk_rcg2 camcc_mclk3_clk_src = {
79462306a36Sopenharmony_ci	.cmd_rcgr = 0x4064,
79562306a36Sopenharmony_ci	.mnd_width = 8,
79662306a36Sopenharmony_ci	.hid_width = 5,
79762306a36Sopenharmony_ci	.parent_map = camcc_parent_map_3,
79862306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_mclk0_clk_src,
79962306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
80062306a36Sopenharmony_ci		.name = "camcc_mclk3_clk_src",
80162306a36Sopenharmony_ci		.parent_data = camcc_parent_data_3,
80262306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_3),
80362306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
80462306a36Sopenharmony_ci	},
80562306a36Sopenharmony_ci};
80662306a36Sopenharmony_ci
80762306a36Sopenharmony_cistatic struct clk_rcg2 camcc_mclk4_clk_src = {
80862306a36Sopenharmony_ci	.cmd_rcgr = 0x4084,
80962306a36Sopenharmony_ci	.mnd_width = 8,
81062306a36Sopenharmony_ci	.hid_width = 5,
81162306a36Sopenharmony_ci	.parent_map = camcc_parent_map_3,
81262306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_mclk0_clk_src,
81362306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
81462306a36Sopenharmony_ci		.name = "camcc_mclk4_clk_src",
81562306a36Sopenharmony_ci		.parent_data = camcc_parent_data_3,
81662306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_3),
81762306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
81862306a36Sopenharmony_ci	},
81962306a36Sopenharmony_ci};
82062306a36Sopenharmony_ci
82162306a36Sopenharmony_cistatic const struct freq_tbl ftbl_camcc_slow_ahb_clk_src[] = {
82262306a36Sopenharmony_ci	F(80000000, P_CAMCC_PLL2_OUT_MAIN, 6, 0, 0),
82362306a36Sopenharmony_ci	{ }
82462306a36Sopenharmony_ci};
82562306a36Sopenharmony_ci
82662306a36Sopenharmony_cistatic struct clk_rcg2 camcc_slow_ahb_clk_src = {
82762306a36Sopenharmony_ci	.cmd_rcgr = 0x6058,
82862306a36Sopenharmony_ci	.mnd_width = 0,
82962306a36Sopenharmony_ci	.hid_width = 5,
83062306a36Sopenharmony_ci	.parent_map = camcc_parent_map_9,
83162306a36Sopenharmony_ci	.freq_tbl = ftbl_camcc_slow_ahb_clk_src,
83262306a36Sopenharmony_ci	.clkr.hw.init = &(struct clk_init_data){
83362306a36Sopenharmony_ci		.name = "camcc_slow_ahb_clk_src",
83462306a36Sopenharmony_ci		.parent_data = camcc_parent_data_9,
83562306a36Sopenharmony_ci		.num_parents = ARRAY_SIZE(camcc_parent_data_9),
83662306a36Sopenharmony_ci		.ops = &clk_rcg2_ops,
83762306a36Sopenharmony_ci	},
83862306a36Sopenharmony_ci};
83962306a36Sopenharmony_ci
84062306a36Sopenharmony_cistatic struct clk_branch camcc_bps_ahb_clk = {
84162306a36Sopenharmony_ci	.halt_reg = 0x6070,
84262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
84362306a36Sopenharmony_ci	.clkr = {
84462306a36Sopenharmony_ci		.enable_reg = 0x6070,
84562306a36Sopenharmony_ci		.enable_mask = BIT(0),
84662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
84762306a36Sopenharmony_ci			.name = "camcc_bps_ahb_clk",
84862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
84962306a36Sopenharmony_ci				&camcc_slow_ahb_clk_src.clkr.hw
85062306a36Sopenharmony_ci			},
85162306a36Sopenharmony_ci			.num_parents = 1,
85262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
85362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
85462306a36Sopenharmony_ci		},
85562306a36Sopenharmony_ci	},
85662306a36Sopenharmony_ci};
85762306a36Sopenharmony_ci
85862306a36Sopenharmony_cistatic struct clk_branch camcc_bps_areg_clk = {
85962306a36Sopenharmony_ci	.halt_reg = 0x6054,
86062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
86162306a36Sopenharmony_ci	.clkr = {
86262306a36Sopenharmony_ci		.enable_reg = 0x6054,
86362306a36Sopenharmony_ci		.enable_mask = BIT(0),
86462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
86562306a36Sopenharmony_ci			.name = "camcc_bps_areg_clk",
86662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
86762306a36Sopenharmony_ci				&camcc_fast_ahb_clk_src.clkr.hw
86862306a36Sopenharmony_ci			},
86962306a36Sopenharmony_ci			.num_parents = 1,
87062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
87162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
87262306a36Sopenharmony_ci		},
87362306a36Sopenharmony_ci	},
87462306a36Sopenharmony_ci};
87562306a36Sopenharmony_ci
87662306a36Sopenharmony_cistatic struct clk_branch camcc_bps_axi_clk = {
87762306a36Sopenharmony_ci	.halt_reg = 0x6038,
87862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
87962306a36Sopenharmony_ci	.clkr = {
88062306a36Sopenharmony_ci		.enable_reg = 0x6038,
88162306a36Sopenharmony_ci		.enable_mask = BIT(0),
88262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
88362306a36Sopenharmony_ci			.name = "camcc_bps_axi_clk",
88462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
88562306a36Sopenharmony_ci		},
88662306a36Sopenharmony_ci	},
88762306a36Sopenharmony_ci};
88862306a36Sopenharmony_ci
88962306a36Sopenharmony_cistatic struct clk_branch camcc_bps_clk = {
89062306a36Sopenharmony_ci	.halt_reg = 0x6028,
89162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
89262306a36Sopenharmony_ci	.clkr = {
89362306a36Sopenharmony_ci		.enable_reg = 0x6028,
89462306a36Sopenharmony_ci		.enable_mask = BIT(0),
89562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
89662306a36Sopenharmony_ci			.name = "camcc_bps_clk",
89762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
89862306a36Sopenharmony_ci				&camcc_bps_clk_src.clkr.hw
89962306a36Sopenharmony_ci			},
90062306a36Sopenharmony_ci			.num_parents = 1,
90162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
90262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
90362306a36Sopenharmony_ci		},
90462306a36Sopenharmony_ci	},
90562306a36Sopenharmony_ci};
90662306a36Sopenharmony_ci
90762306a36Sopenharmony_cistatic struct clk_branch camcc_camnoc_axi_clk = {
90862306a36Sopenharmony_ci	.halt_reg = 0x13004,
90962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
91062306a36Sopenharmony_ci	.clkr = {
91162306a36Sopenharmony_ci		.enable_reg = 0x13004,
91262306a36Sopenharmony_ci		.enable_mask = BIT(0),
91362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
91462306a36Sopenharmony_ci			.name = "camcc_camnoc_axi_clk",
91562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
91662306a36Sopenharmony_ci		},
91762306a36Sopenharmony_ci	},
91862306a36Sopenharmony_ci};
91962306a36Sopenharmony_ci
92062306a36Sopenharmony_cistatic struct clk_branch camcc_cci_0_clk = {
92162306a36Sopenharmony_ci	.halt_reg = 0xf01c,
92262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
92362306a36Sopenharmony_ci	.clkr = {
92462306a36Sopenharmony_ci		.enable_reg = 0xf01c,
92562306a36Sopenharmony_ci		.enable_mask = BIT(0),
92662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
92762306a36Sopenharmony_ci			.name = "camcc_cci_0_clk",
92862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
92962306a36Sopenharmony_ci				&camcc_cci_0_clk_src.clkr.hw
93062306a36Sopenharmony_ci			},
93162306a36Sopenharmony_ci			.num_parents = 1,
93262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
93362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
93462306a36Sopenharmony_ci		},
93562306a36Sopenharmony_ci	},
93662306a36Sopenharmony_ci};
93762306a36Sopenharmony_ci
93862306a36Sopenharmony_cistatic struct clk_branch camcc_cci_1_clk = {
93962306a36Sopenharmony_ci	.halt_reg = 0x1001c,
94062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
94162306a36Sopenharmony_ci	.clkr = {
94262306a36Sopenharmony_ci		.enable_reg = 0x1001c,
94362306a36Sopenharmony_ci		.enable_mask = BIT(0),
94462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
94562306a36Sopenharmony_ci			.name = "camcc_cci_1_clk",
94662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
94762306a36Sopenharmony_ci				&camcc_cci_1_clk_src.clkr.hw
94862306a36Sopenharmony_ci			},
94962306a36Sopenharmony_ci			.num_parents = 1,
95062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
95162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
95262306a36Sopenharmony_ci		},
95362306a36Sopenharmony_ci	},
95462306a36Sopenharmony_ci};
95562306a36Sopenharmony_ci
95662306a36Sopenharmony_cistatic struct clk_branch camcc_core_ahb_clk = {
95762306a36Sopenharmony_ci	.halt_reg = 0x14010,
95862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT_VOTED,
95962306a36Sopenharmony_ci	.clkr = {
96062306a36Sopenharmony_ci		.enable_reg = 0x14010,
96162306a36Sopenharmony_ci		.enable_mask = BIT(0),
96262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
96362306a36Sopenharmony_ci			.name = "camcc_core_ahb_clk",
96462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
96562306a36Sopenharmony_ci				&camcc_slow_ahb_clk_src.clkr.hw
96662306a36Sopenharmony_ci			},
96762306a36Sopenharmony_ci			.num_parents = 1,
96862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
96962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
97062306a36Sopenharmony_ci		},
97162306a36Sopenharmony_ci	},
97262306a36Sopenharmony_ci};
97362306a36Sopenharmony_ci
97462306a36Sopenharmony_cistatic struct clk_branch camcc_cpas_ahb_clk = {
97562306a36Sopenharmony_ci	.halt_reg = 0x12004,
97662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
97762306a36Sopenharmony_ci	.clkr = {
97862306a36Sopenharmony_ci		.enable_reg = 0x12004,
97962306a36Sopenharmony_ci		.enable_mask = BIT(0),
98062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
98162306a36Sopenharmony_ci			.name = "camcc_cpas_ahb_clk",
98262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
98362306a36Sopenharmony_ci				&camcc_slow_ahb_clk_src.clkr.hw
98462306a36Sopenharmony_ci			},
98562306a36Sopenharmony_ci			.num_parents = 1,
98662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
98762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
98862306a36Sopenharmony_ci		},
98962306a36Sopenharmony_ci	},
99062306a36Sopenharmony_ci};
99162306a36Sopenharmony_ci
99262306a36Sopenharmony_cistatic struct clk_branch camcc_csi0phytimer_clk = {
99362306a36Sopenharmony_ci	.halt_reg = 0x501c,
99462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
99562306a36Sopenharmony_ci	.clkr = {
99662306a36Sopenharmony_ci		.enable_reg = 0x501c,
99762306a36Sopenharmony_ci		.enable_mask = BIT(0),
99862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
99962306a36Sopenharmony_ci			.name = "camcc_csi0phytimer_clk",
100062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
100162306a36Sopenharmony_ci				&camcc_csi0phytimer_clk_src.clkr.hw
100262306a36Sopenharmony_ci			},
100362306a36Sopenharmony_ci			.num_parents = 1,
100462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
100562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
100662306a36Sopenharmony_ci		},
100762306a36Sopenharmony_ci	},
100862306a36Sopenharmony_ci};
100962306a36Sopenharmony_ci
101062306a36Sopenharmony_cistatic struct clk_branch camcc_csi1phytimer_clk = {
101162306a36Sopenharmony_ci	.halt_reg = 0x5040,
101262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
101362306a36Sopenharmony_ci	.clkr = {
101462306a36Sopenharmony_ci		.enable_reg = 0x5040,
101562306a36Sopenharmony_ci		.enable_mask = BIT(0),
101662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
101762306a36Sopenharmony_ci			.name = "camcc_csi1phytimer_clk",
101862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
101962306a36Sopenharmony_ci				&camcc_csi1phytimer_clk_src.clkr.hw
102062306a36Sopenharmony_ci			},
102162306a36Sopenharmony_ci			.num_parents = 1,
102262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
102362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
102462306a36Sopenharmony_ci		},
102562306a36Sopenharmony_ci	},
102662306a36Sopenharmony_ci};
102762306a36Sopenharmony_ci
102862306a36Sopenharmony_cistatic struct clk_branch camcc_csi2phytimer_clk = {
102962306a36Sopenharmony_ci	.halt_reg = 0x5064,
103062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
103162306a36Sopenharmony_ci	.clkr = {
103262306a36Sopenharmony_ci		.enable_reg = 0x5064,
103362306a36Sopenharmony_ci		.enable_mask = BIT(0),
103462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
103562306a36Sopenharmony_ci			.name = "camcc_csi2phytimer_clk",
103662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
103762306a36Sopenharmony_ci				&camcc_csi2phytimer_clk_src.clkr.hw
103862306a36Sopenharmony_ci			},
103962306a36Sopenharmony_ci			.num_parents = 1,
104062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
104162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
104262306a36Sopenharmony_ci		},
104362306a36Sopenharmony_ci	},
104462306a36Sopenharmony_ci};
104562306a36Sopenharmony_ci
104662306a36Sopenharmony_cistatic struct clk_branch camcc_csi3phytimer_clk = {
104762306a36Sopenharmony_ci	.halt_reg = 0x5088,
104862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
104962306a36Sopenharmony_ci	.clkr = {
105062306a36Sopenharmony_ci		.enable_reg = 0x5088,
105162306a36Sopenharmony_ci		.enable_mask = BIT(0),
105262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
105362306a36Sopenharmony_ci			.name = "camcc_csi3phytimer_clk",
105462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
105562306a36Sopenharmony_ci				&camcc_csi3phytimer_clk_src.clkr.hw
105662306a36Sopenharmony_ci			},
105762306a36Sopenharmony_ci			.num_parents = 1,
105862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
105962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
106062306a36Sopenharmony_ci		},
106162306a36Sopenharmony_ci	},
106262306a36Sopenharmony_ci};
106362306a36Sopenharmony_ci
106462306a36Sopenharmony_cistatic struct clk_branch camcc_csiphy0_clk = {
106562306a36Sopenharmony_ci	.halt_reg = 0x5020,
106662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
106762306a36Sopenharmony_ci	.clkr = {
106862306a36Sopenharmony_ci		.enable_reg = 0x5020,
106962306a36Sopenharmony_ci		.enable_mask = BIT(0),
107062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
107162306a36Sopenharmony_ci			.name = "camcc_csiphy0_clk",
107262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
107362306a36Sopenharmony_ci				&camcc_cphy_rx_clk_src.clkr.hw
107462306a36Sopenharmony_ci			},
107562306a36Sopenharmony_ci			.num_parents = 1,
107662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
107762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
107862306a36Sopenharmony_ci		},
107962306a36Sopenharmony_ci	},
108062306a36Sopenharmony_ci};
108162306a36Sopenharmony_ci
108262306a36Sopenharmony_cistatic struct clk_branch camcc_csiphy1_clk = {
108362306a36Sopenharmony_ci	.halt_reg = 0x5044,
108462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
108562306a36Sopenharmony_ci	.clkr = {
108662306a36Sopenharmony_ci		.enable_reg = 0x5044,
108762306a36Sopenharmony_ci		.enable_mask = BIT(0),
108862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
108962306a36Sopenharmony_ci			.name = "camcc_csiphy1_clk",
109062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
109162306a36Sopenharmony_ci				&camcc_cphy_rx_clk_src.clkr.hw
109262306a36Sopenharmony_ci			},
109362306a36Sopenharmony_ci			.num_parents = 1,
109462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
109562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
109662306a36Sopenharmony_ci		},
109762306a36Sopenharmony_ci	},
109862306a36Sopenharmony_ci};
109962306a36Sopenharmony_ci
110062306a36Sopenharmony_cistatic struct clk_branch camcc_csiphy2_clk = {
110162306a36Sopenharmony_ci	.halt_reg = 0x5068,
110262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
110362306a36Sopenharmony_ci	.clkr = {
110462306a36Sopenharmony_ci		.enable_reg = 0x5068,
110562306a36Sopenharmony_ci		.enable_mask = BIT(0),
110662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
110762306a36Sopenharmony_ci			.name = "camcc_csiphy2_clk",
110862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
110962306a36Sopenharmony_ci				&camcc_cphy_rx_clk_src.clkr.hw
111062306a36Sopenharmony_ci			},
111162306a36Sopenharmony_ci			.num_parents = 1,
111262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
111362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
111462306a36Sopenharmony_ci		},
111562306a36Sopenharmony_ci	},
111662306a36Sopenharmony_ci};
111762306a36Sopenharmony_ci
111862306a36Sopenharmony_cistatic struct clk_branch camcc_csiphy3_clk = {
111962306a36Sopenharmony_ci	.halt_reg = 0x508c,
112062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
112162306a36Sopenharmony_ci	.clkr = {
112262306a36Sopenharmony_ci		.enable_reg = 0x508c,
112362306a36Sopenharmony_ci		.enable_mask = BIT(0),
112462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
112562306a36Sopenharmony_ci			.name = "camcc_csiphy3_clk",
112662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
112762306a36Sopenharmony_ci				&camcc_cphy_rx_clk_src.clkr.hw
112862306a36Sopenharmony_ci			},
112962306a36Sopenharmony_ci			.num_parents = 1,
113062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
113162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
113262306a36Sopenharmony_ci		},
113362306a36Sopenharmony_ci	},
113462306a36Sopenharmony_ci};
113562306a36Sopenharmony_ci
113662306a36Sopenharmony_cistatic struct clk_branch camcc_icp_clk = {
113762306a36Sopenharmony_ci	.halt_reg = 0xe02c,
113862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
113962306a36Sopenharmony_ci	.clkr = {
114062306a36Sopenharmony_ci		.enable_reg = 0xe02c,
114162306a36Sopenharmony_ci		.enable_mask = BIT(0),
114262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
114362306a36Sopenharmony_ci			.name = "camcc_icp_clk",
114462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
114562306a36Sopenharmony_ci				&camcc_icp_clk_src.clkr.hw
114662306a36Sopenharmony_ci			},
114762306a36Sopenharmony_ci			.num_parents = 1,
114862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
114962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
115062306a36Sopenharmony_ci		},
115162306a36Sopenharmony_ci	},
115262306a36Sopenharmony_ci};
115362306a36Sopenharmony_ci
115462306a36Sopenharmony_cistatic struct clk_branch camcc_icp_ts_clk = {
115562306a36Sopenharmony_ci	.halt_reg = 0xe00c,
115662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
115762306a36Sopenharmony_ci	.clkr = {
115862306a36Sopenharmony_ci		.enable_reg = 0xe00c,
115962306a36Sopenharmony_ci		.enable_mask = BIT(0),
116062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
116162306a36Sopenharmony_ci			.name = "camcc_icp_ts_clk",
116262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
116362306a36Sopenharmony_ci		},
116462306a36Sopenharmony_ci	},
116562306a36Sopenharmony_ci};
116662306a36Sopenharmony_ci
116762306a36Sopenharmony_cistatic struct clk_branch camcc_ife_0_axi_clk = {
116862306a36Sopenharmony_ci	.halt_reg = 0x9080,
116962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
117062306a36Sopenharmony_ci	.clkr = {
117162306a36Sopenharmony_ci		.enable_reg = 0x9080,
117262306a36Sopenharmony_ci		.enable_mask = BIT(0),
117362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
117462306a36Sopenharmony_ci			.name = "camcc_ife_0_axi_clk",
117562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
117662306a36Sopenharmony_ci		},
117762306a36Sopenharmony_ci	},
117862306a36Sopenharmony_ci};
117962306a36Sopenharmony_ci
118062306a36Sopenharmony_cistatic struct clk_branch camcc_ife_0_clk = {
118162306a36Sopenharmony_ci	.halt_reg = 0x9028,
118262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
118362306a36Sopenharmony_ci	.clkr = {
118462306a36Sopenharmony_ci		.enable_reg = 0x9028,
118562306a36Sopenharmony_ci		.enable_mask = BIT(0),
118662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
118762306a36Sopenharmony_ci			.name = "camcc_ife_0_clk",
118862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
118962306a36Sopenharmony_ci				&camcc_ife_0_clk_src.clkr.hw
119062306a36Sopenharmony_ci			},
119162306a36Sopenharmony_ci			.num_parents = 1,
119262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
119362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
119462306a36Sopenharmony_ci		},
119562306a36Sopenharmony_ci	},
119662306a36Sopenharmony_ci};
119762306a36Sopenharmony_ci
119862306a36Sopenharmony_cistatic struct clk_branch camcc_ife_0_cphy_rx_clk = {
119962306a36Sopenharmony_ci	.halt_reg = 0x907c,
120062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
120162306a36Sopenharmony_ci	.clkr = {
120262306a36Sopenharmony_ci		.enable_reg = 0x907c,
120362306a36Sopenharmony_ci		.enable_mask = BIT(0),
120462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
120562306a36Sopenharmony_ci			.name = "camcc_ife_0_cphy_rx_clk",
120662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
120762306a36Sopenharmony_ci				&camcc_cphy_rx_clk_src.clkr.hw
120862306a36Sopenharmony_ci			},
120962306a36Sopenharmony_ci			.num_parents = 1,
121062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
121162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
121262306a36Sopenharmony_ci		},
121362306a36Sopenharmony_ci	},
121462306a36Sopenharmony_ci};
121562306a36Sopenharmony_ci
121662306a36Sopenharmony_cistatic struct clk_branch camcc_ife_0_csid_clk = {
121762306a36Sopenharmony_ci	.halt_reg = 0x9054,
121862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
121962306a36Sopenharmony_ci	.clkr = {
122062306a36Sopenharmony_ci		.enable_reg = 0x9054,
122162306a36Sopenharmony_ci		.enable_mask = BIT(0),
122262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
122362306a36Sopenharmony_ci			.name = "camcc_ife_0_csid_clk",
122462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
122562306a36Sopenharmony_ci				&camcc_ife_0_csid_clk_src.clkr.hw
122662306a36Sopenharmony_ci			},
122762306a36Sopenharmony_ci			.num_parents = 1,
122862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
122962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
123062306a36Sopenharmony_ci		},
123162306a36Sopenharmony_ci	},
123262306a36Sopenharmony_ci};
123362306a36Sopenharmony_ci
123462306a36Sopenharmony_cistatic struct clk_branch camcc_ife_0_dsp_clk = {
123562306a36Sopenharmony_ci	.halt_reg = 0x9038,
123662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
123762306a36Sopenharmony_ci	.clkr = {
123862306a36Sopenharmony_ci		.enable_reg = 0x9038,
123962306a36Sopenharmony_ci		.enable_mask = BIT(0),
124062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
124162306a36Sopenharmony_ci			.name = "camcc_ife_0_dsp_clk",
124262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
124362306a36Sopenharmony_ci				&camcc_ife_0_clk_src.clkr.hw
124462306a36Sopenharmony_ci			},
124562306a36Sopenharmony_ci			.num_parents = 1,
124662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
124762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
124862306a36Sopenharmony_ci		},
124962306a36Sopenharmony_ci	},
125062306a36Sopenharmony_ci};
125162306a36Sopenharmony_ci
125262306a36Sopenharmony_cistatic struct clk_branch camcc_ife_1_axi_clk = {
125362306a36Sopenharmony_ci	.halt_reg = 0xa058,
125462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
125562306a36Sopenharmony_ci	.clkr = {
125662306a36Sopenharmony_ci		.enable_reg = 0xa058,
125762306a36Sopenharmony_ci		.enable_mask = BIT(0),
125862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
125962306a36Sopenharmony_ci			.name = "camcc_ife_1_axi_clk",
126062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
126162306a36Sopenharmony_ci		},
126262306a36Sopenharmony_ci	},
126362306a36Sopenharmony_ci};
126462306a36Sopenharmony_ci
126562306a36Sopenharmony_cistatic struct clk_branch camcc_ife_1_clk = {
126662306a36Sopenharmony_ci	.halt_reg = 0xa028,
126762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
126862306a36Sopenharmony_ci	.clkr = {
126962306a36Sopenharmony_ci		.enable_reg = 0xa028,
127062306a36Sopenharmony_ci		.enable_mask = BIT(0),
127162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
127262306a36Sopenharmony_ci			.name = "camcc_ife_1_clk",
127362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
127462306a36Sopenharmony_ci				&camcc_ife_1_clk_src.clkr.hw
127562306a36Sopenharmony_ci			},
127662306a36Sopenharmony_ci			.num_parents = 1,
127762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
127862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
127962306a36Sopenharmony_ci		},
128062306a36Sopenharmony_ci	},
128162306a36Sopenharmony_ci};
128262306a36Sopenharmony_ci
128362306a36Sopenharmony_cistatic struct clk_branch camcc_ife_1_cphy_rx_clk = {
128462306a36Sopenharmony_ci	.halt_reg = 0xa054,
128562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
128662306a36Sopenharmony_ci	.clkr = {
128762306a36Sopenharmony_ci		.enable_reg = 0xa054,
128862306a36Sopenharmony_ci		.enable_mask = BIT(0),
128962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
129062306a36Sopenharmony_ci			.name = "camcc_ife_1_cphy_rx_clk",
129162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
129262306a36Sopenharmony_ci				&camcc_cphy_rx_clk_src.clkr.hw
129362306a36Sopenharmony_ci			},
129462306a36Sopenharmony_ci			.num_parents = 1,
129562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
129662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
129762306a36Sopenharmony_ci		},
129862306a36Sopenharmony_ci	},
129962306a36Sopenharmony_ci};
130062306a36Sopenharmony_ci
130162306a36Sopenharmony_cistatic struct clk_branch camcc_ife_1_csid_clk = {
130262306a36Sopenharmony_ci	.halt_reg = 0xa04c,
130362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
130462306a36Sopenharmony_ci	.clkr = {
130562306a36Sopenharmony_ci		.enable_reg = 0xa04c,
130662306a36Sopenharmony_ci		.enable_mask = BIT(0),
130762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
130862306a36Sopenharmony_ci			.name = "camcc_ife_1_csid_clk",
130962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
131062306a36Sopenharmony_ci				&camcc_ife_1_csid_clk_src.clkr.hw
131162306a36Sopenharmony_ci			},
131262306a36Sopenharmony_ci			.num_parents = 1,
131362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
131462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
131562306a36Sopenharmony_ci		},
131662306a36Sopenharmony_ci	},
131762306a36Sopenharmony_ci};
131862306a36Sopenharmony_ci
131962306a36Sopenharmony_cistatic struct clk_branch camcc_ife_1_dsp_clk = {
132062306a36Sopenharmony_ci	.halt_reg = 0xa030,
132162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
132262306a36Sopenharmony_ci	.clkr = {
132362306a36Sopenharmony_ci		.enable_reg = 0xa030,
132462306a36Sopenharmony_ci		.enable_mask = BIT(0),
132562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
132662306a36Sopenharmony_ci			.name = "camcc_ife_1_dsp_clk",
132762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
132862306a36Sopenharmony_ci				&camcc_ife_1_clk_src.clkr.hw
132962306a36Sopenharmony_ci			},
133062306a36Sopenharmony_ci			.num_parents = 1,
133162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
133262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
133362306a36Sopenharmony_ci		},
133462306a36Sopenharmony_ci	},
133562306a36Sopenharmony_ci};
133662306a36Sopenharmony_ci
133762306a36Sopenharmony_cistatic struct clk_branch camcc_ife_2_axi_clk = {
133862306a36Sopenharmony_ci	.halt_reg = 0xb054,
133962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
134062306a36Sopenharmony_ci	.clkr = {
134162306a36Sopenharmony_ci		.enable_reg = 0xb054,
134262306a36Sopenharmony_ci		.enable_mask = BIT(0),
134362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
134462306a36Sopenharmony_ci			.name = "camcc_ife_2_axi_clk",
134562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
134662306a36Sopenharmony_ci		},
134762306a36Sopenharmony_ci	},
134862306a36Sopenharmony_ci};
134962306a36Sopenharmony_ci
135062306a36Sopenharmony_cistatic struct clk_branch camcc_ife_2_clk = {
135162306a36Sopenharmony_ci	.halt_reg = 0xb024,
135262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
135362306a36Sopenharmony_ci	.clkr = {
135462306a36Sopenharmony_ci		.enable_reg = 0xb024,
135562306a36Sopenharmony_ci		.enable_mask = BIT(0),
135662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
135762306a36Sopenharmony_ci			.name = "camcc_ife_2_clk",
135862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
135962306a36Sopenharmony_ci				&camcc_ife_2_clk_src.clkr.hw
136062306a36Sopenharmony_ci			},
136162306a36Sopenharmony_ci			.num_parents = 1,
136262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
136362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
136462306a36Sopenharmony_ci		},
136562306a36Sopenharmony_ci	},
136662306a36Sopenharmony_ci};
136762306a36Sopenharmony_ci
136862306a36Sopenharmony_cistatic struct clk_branch camcc_ife_2_cphy_rx_clk = {
136962306a36Sopenharmony_ci	.halt_reg = 0xb050,
137062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
137162306a36Sopenharmony_ci	.clkr = {
137262306a36Sopenharmony_ci		.enable_reg = 0xb050,
137362306a36Sopenharmony_ci		.enable_mask = BIT(0),
137462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
137562306a36Sopenharmony_ci			.name = "camcc_ife_2_cphy_rx_clk",
137662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
137762306a36Sopenharmony_ci				&camcc_cphy_rx_clk_src.clkr.hw
137862306a36Sopenharmony_ci			},
137962306a36Sopenharmony_ci			.num_parents = 1,
138062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
138162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
138262306a36Sopenharmony_ci		},
138362306a36Sopenharmony_ci	},
138462306a36Sopenharmony_ci};
138562306a36Sopenharmony_ci
138662306a36Sopenharmony_cistatic struct clk_branch camcc_ife_2_csid_clk = {
138762306a36Sopenharmony_ci	.halt_reg = 0xb048,
138862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
138962306a36Sopenharmony_ci	.clkr = {
139062306a36Sopenharmony_ci		.enable_reg = 0xb048,
139162306a36Sopenharmony_ci		.enable_mask = BIT(0),
139262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
139362306a36Sopenharmony_ci			.name = "camcc_ife_2_csid_clk",
139462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
139562306a36Sopenharmony_ci				&camcc_ife_2_csid_clk_src.clkr.hw
139662306a36Sopenharmony_ci			},
139762306a36Sopenharmony_ci			.num_parents = 1,
139862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
139962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
140062306a36Sopenharmony_ci		},
140162306a36Sopenharmony_ci	},
140262306a36Sopenharmony_ci};
140362306a36Sopenharmony_ci
140462306a36Sopenharmony_cistatic struct clk_branch camcc_ife_2_dsp_clk = {
140562306a36Sopenharmony_ci	.halt_reg = 0xb02c,
140662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
140762306a36Sopenharmony_ci	.clkr = {
140862306a36Sopenharmony_ci		.enable_reg = 0xb02c,
140962306a36Sopenharmony_ci		.enable_mask = BIT(0),
141062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
141162306a36Sopenharmony_ci			.name = "camcc_ife_2_dsp_clk",
141262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
141362306a36Sopenharmony_ci				&camcc_ife_2_clk_src.clkr.hw
141462306a36Sopenharmony_ci			},
141562306a36Sopenharmony_ci			.num_parents = 1,
141662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
141762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
141862306a36Sopenharmony_ci		},
141962306a36Sopenharmony_ci	},
142062306a36Sopenharmony_ci};
142162306a36Sopenharmony_ci
142262306a36Sopenharmony_cistatic struct clk_branch camcc_ife_lite_clk = {
142362306a36Sopenharmony_ci	.halt_reg = 0xc01c,
142462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
142562306a36Sopenharmony_ci	.clkr = {
142662306a36Sopenharmony_ci		.enable_reg = 0xc01c,
142762306a36Sopenharmony_ci		.enable_mask = BIT(0),
142862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
142962306a36Sopenharmony_ci			.name = "camcc_ife_lite_clk",
143062306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
143162306a36Sopenharmony_ci				&camcc_ife_lite_clk_src.clkr.hw
143262306a36Sopenharmony_ci			},
143362306a36Sopenharmony_ci			.num_parents = 1,
143462306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
143562306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
143662306a36Sopenharmony_ci		},
143762306a36Sopenharmony_ci	},
143862306a36Sopenharmony_ci};
143962306a36Sopenharmony_ci
144062306a36Sopenharmony_cistatic struct clk_branch camcc_ife_lite_cphy_rx_clk = {
144162306a36Sopenharmony_ci	.halt_reg = 0xc044,
144262306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
144362306a36Sopenharmony_ci	.clkr = {
144462306a36Sopenharmony_ci		.enable_reg = 0xc044,
144562306a36Sopenharmony_ci		.enable_mask = BIT(0),
144662306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
144762306a36Sopenharmony_ci			.name = "camcc_ife_lite_cphy_rx_clk",
144862306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
144962306a36Sopenharmony_ci				&camcc_cphy_rx_clk_src.clkr.hw
145062306a36Sopenharmony_ci			},
145162306a36Sopenharmony_ci			.num_parents = 1,
145262306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
145362306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
145462306a36Sopenharmony_ci		},
145562306a36Sopenharmony_ci	},
145662306a36Sopenharmony_ci};
145762306a36Sopenharmony_ci
145862306a36Sopenharmony_cistatic struct clk_branch camcc_ife_lite_csid_clk = {
145962306a36Sopenharmony_ci	.halt_reg = 0xc03c,
146062306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
146162306a36Sopenharmony_ci	.clkr = {
146262306a36Sopenharmony_ci		.enable_reg = 0xc03c,
146362306a36Sopenharmony_ci		.enable_mask = BIT(0),
146462306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
146562306a36Sopenharmony_ci			.name = "camcc_ife_lite_csid_clk",
146662306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
146762306a36Sopenharmony_ci				&camcc_ife_lite_csid_clk_src.clkr.hw
146862306a36Sopenharmony_ci			},
146962306a36Sopenharmony_ci			.num_parents = 1,
147062306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
147162306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
147262306a36Sopenharmony_ci		},
147362306a36Sopenharmony_ci	},
147462306a36Sopenharmony_ci};
147562306a36Sopenharmony_ci
147662306a36Sopenharmony_cistatic struct clk_branch camcc_ipe_0_ahb_clk = {
147762306a36Sopenharmony_ci	.halt_reg = 0x7040,
147862306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
147962306a36Sopenharmony_ci	.clkr = {
148062306a36Sopenharmony_ci		.enable_reg = 0x7040,
148162306a36Sopenharmony_ci		.enable_mask = BIT(0),
148262306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
148362306a36Sopenharmony_ci			.name = "camcc_ipe_0_ahb_clk",
148462306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
148562306a36Sopenharmony_ci				&camcc_slow_ahb_clk_src.clkr.hw
148662306a36Sopenharmony_ci			},
148762306a36Sopenharmony_ci			.num_parents = 1,
148862306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
148962306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
149062306a36Sopenharmony_ci		},
149162306a36Sopenharmony_ci	},
149262306a36Sopenharmony_ci};
149362306a36Sopenharmony_ci
149462306a36Sopenharmony_cistatic struct clk_branch camcc_ipe_0_areg_clk = {
149562306a36Sopenharmony_ci	.halt_reg = 0x703c,
149662306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
149762306a36Sopenharmony_ci	.clkr = {
149862306a36Sopenharmony_ci		.enable_reg = 0x703c,
149962306a36Sopenharmony_ci		.enable_mask = BIT(0),
150062306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
150162306a36Sopenharmony_ci			.name = "camcc_ipe_0_areg_clk",
150262306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
150362306a36Sopenharmony_ci				&camcc_fast_ahb_clk_src.clkr.hw
150462306a36Sopenharmony_ci			},
150562306a36Sopenharmony_ci			.num_parents = 1,
150662306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
150762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
150862306a36Sopenharmony_ci		},
150962306a36Sopenharmony_ci	},
151062306a36Sopenharmony_ci};
151162306a36Sopenharmony_ci
151262306a36Sopenharmony_cistatic struct clk_branch camcc_ipe_0_axi_clk = {
151362306a36Sopenharmony_ci	.halt_reg = 0x7038,
151462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
151562306a36Sopenharmony_ci	.clkr = {
151662306a36Sopenharmony_ci		.enable_reg = 0x7038,
151762306a36Sopenharmony_ci		.enable_mask = BIT(0),
151862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
151962306a36Sopenharmony_ci			.name = "camcc_ipe_0_axi_clk",
152062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
152162306a36Sopenharmony_ci		},
152262306a36Sopenharmony_ci	},
152362306a36Sopenharmony_ci};
152462306a36Sopenharmony_ci
152562306a36Sopenharmony_cistatic struct clk_branch camcc_ipe_0_clk = {
152662306a36Sopenharmony_ci	.halt_reg = 0x7028,
152762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
152862306a36Sopenharmony_ci	.clkr = {
152962306a36Sopenharmony_ci		.enable_reg = 0x7028,
153062306a36Sopenharmony_ci		.enable_mask = BIT(0),
153162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
153262306a36Sopenharmony_ci			.name = "camcc_ipe_0_clk",
153362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
153462306a36Sopenharmony_ci				&camcc_ipe_0_clk_src.clkr.hw
153562306a36Sopenharmony_ci			},
153662306a36Sopenharmony_ci			.num_parents = 1,
153762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
153862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
153962306a36Sopenharmony_ci		},
154062306a36Sopenharmony_ci	},
154162306a36Sopenharmony_ci};
154262306a36Sopenharmony_ci
154362306a36Sopenharmony_cistatic struct clk_branch camcc_jpeg_clk = {
154462306a36Sopenharmony_ci	.halt_reg = 0xd01c,
154562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
154662306a36Sopenharmony_ci	.clkr = {
154762306a36Sopenharmony_ci		.enable_reg = 0xd01c,
154862306a36Sopenharmony_ci		.enable_mask = BIT(0),
154962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
155062306a36Sopenharmony_ci			.name = "camcc_jpeg_clk",
155162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
155262306a36Sopenharmony_ci				&camcc_jpeg_clk_src.clkr.hw
155362306a36Sopenharmony_ci			},
155462306a36Sopenharmony_ci			.num_parents = 1,
155562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
155662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
155762306a36Sopenharmony_ci		},
155862306a36Sopenharmony_ci	},
155962306a36Sopenharmony_ci};
156062306a36Sopenharmony_ci
156162306a36Sopenharmony_cistatic struct clk_branch camcc_lrme_clk = {
156262306a36Sopenharmony_ci	.halt_reg = 0x1101c,
156362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
156462306a36Sopenharmony_ci	.clkr = {
156562306a36Sopenharmony_ci		.enable_reg = 0x1101c,
156662306a36Sopenharmony_ci		.enable_mask = BIT(0),
156762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
156862306a36Sopenharmony_ci			.name = "camcc_lrme_clk",
156962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
157062306a36Sopenharmony_ci				&camcc_lrme_clk_src.clkr.hw
157162306a36Sopenharmony_ci			},
157262306a36Sopenharmony_ci			.num_parents = 1,
157362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
157462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
157562306a36Sopenharmony_ci		},
157662306a36Sopenharmony_ci	},
157762306a36Sopenharmony_ci};
157862306a36Sopenharmony_ci
157962306a36Sopenharmony_cistatic struct clk_branch camcc_mclk0_clk = {
158062306a36Sopenharmony_ci	.halt_reg = 0x401c,
158162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
158262306a36Sopenharmony_ci	.clkr = {
158362306a36Sopenharmony_ci		.enable_reg = 0x401c,
158462306a36Sopenharmony_ci		.enable_mask = BIT(0),
158562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
158662306a36Sopenharmony_ci			.name = "camcc_mclk0_clk",
158762306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
158862306a36Sopenharmony_ci				&camcc_mclk0_clk_src.clkr.hw
158962306a36Sopenharmony_ci			},
159062306a36Sopenharmony_ci			.num_parents = 1,
159162306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
159262306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
159362306a36Sopenharmony_ci		},
159462306a36Sopenharmony_ci	},
159562306a36Sopenharmony_ci};
159662306a36Sopenharmony_ci
159762306a36Sopenharmony_cistatic struct clk_branch camcc_mclk1_clk = {
159862306a36Sopenharmony_ci	.halt_reg = 0x403c,
159962306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
160062306a36Sopenharmony_ci	.clkr = {
160162306a36Sopenharmony_ci		.enable_reg = 0x403c,
160262306a36Sopenharmony_ci		.enable_mask = BIT(0),
160362306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
160462306a36Sopenharmony_ci			.name = "camcc_mclk1_clk",
160562306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
160662306a36Sopenharmony_ci				&camcc_mclk1_clk_src.clkr.hw
160762306a36Sopenharmony_ci			},
160862306a36Sopenharmony_ci			.num_parents = 1,
160962306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
161062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
161162306a36Sopenharmony_ci		},
161262306a36Sopenharmony_ci	},
161362306a36Sopenharmony_ci};
161462306a36Sopenharmony_ci
161562306a36Sopenharmony_cistatic struct clk_branch camcc_mclk2_clk = {
161662306a36Sopenharmony_ci	.halt_reg = 0x405c,
161762306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
161862306a36Sopenharmony_ci	.clkr = {
161962306a36Sopenharmony_ci		.enable_reg = 0x405c,
162062306a36Sopenharmony_ci		.enable_mask = BIT(0),
162162306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
162262306a36Sopenharmony_ci			.name = "camcc_mclk2_clk",
162362306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
162462306a36Sopenharmony_ci				&camcc_mclk2_clk_src.clkr.hw
162562306a36Sopenharmony_ci			},
162662306a36Sopenharmony_ci			.num_parents = 1,
162762306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
162862306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
162962306a36Sopenharmony_ci		},
163062306a36Sopenharmony_ci	},
163162306a36Sopenharmony_ci};
163262306a36Sopenharmony_ci
163362306a36Sopenharmony_cistatic struct clk_branch camcc_mclk3_clk = {
163462306a36Sopenharmony_ci	.halt_reg = 0x407c,
163562306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
163662306a36Sopenharmony_ci	.clkr = {
163762306a36Sopenharmony_ci		.enable_reg = 0x407c,
163862306a36Sopenharmony_ci		.enable_mask = BIT(0),
163962306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
164062306a36Sopenharmony_ci			.name = "camcc_mclk3_clk",
164162306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
164262306a36Sopenharmony_ci				&camcc_mclk3_clk_src.clkr.hw
164362306a36Sopenharmony_ci			},
164462306a36Sopenharmony_ci			.num_parents = 1,
164562306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
164662306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
164762306a36Sopenharmony_ci		},
164862306a36Sopenharmony_ci	},
164962306a36Sopenharmony_ci};
165062306a36Sopenharmony_ci
165162306a36Sopenharmony_cistatic struct clk_branch camcc_mclk4_clk = {
165262306a36Sopenharmony_ci	.halt_reg = 0x409c,
165362306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
165462306a36Sopenharmony_ci	.clkr = {
165562306a36Sopenharmony_ci		.enable_reg = 0x409c,
165662306a36Sopenharmony_ci		.enable_mask = BIT(0),
165762306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
165862306a36Sopenharmony_ci			.name = "camcc_mclk4_clk",
165962306a36Sopenharmony_ci			.parent_hws = (const struct clk_hw*[]){
166062306a36Sopenharmony_ci				&camcc_mclk4_clk_src.clkr.hw
166162306a36Sopenharmony_ci			},
166262306a36Sopenharmony_ci			.num_parents = 1,
166362306a36Sopenharmony_ci			.flags = CLK_SET_RATE_PARENT,
166462306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
166562306a36Sopenharmony_ci		},
166662306a36Sopenharmony_ci	},
166762306a36Sopenharmony_ci};
166862306a36Sopenharmony_ci
166962306a36Sopenharmony_cistatic struct clk_branch camcc_soc_ahb_clk = {
167062306a36Sopenharmony_ci	.halt_reg = 0x1400c,
167162306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
167262306a36Sopenharmony_ci	.clkr = {
167362306a36Sopenharmony_ci		.enable_reg = 0x1400c,
167462306a36Sopenharmony_ci		.enable_mask = BIT(0),
167562306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
167662306a36Sopenharmony_ci			.name = "camcc_soc_ahb_clk",
167762306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
167862306a36Sopenharmony_ci		},
167962306a36Sopenharmony_ci	},
168062306a36Sopenharmony_ci};
168162306a36Sopenharmony_ci
168262306a36Sopenharmony_cistatic struct clk_branch camcc_sys_tmr_clk = {
168362306a36Sopenharmony_ci	.halt_reg = 0xe034,
168462306a36Sopenharmony_ci	.halt_check = BRANCH_HALT,
168562306a36Sopenharmony_ci	.clkr = {
168662306a36Sopenharmony_ci		.enable_reg = 0xe034,
168762306a36Sopenharmony_ci		.enable_mask = BIT(0),
168862306a36Sopenharmony_ci		.hw.init = &(struct clk_init_data){
168962306a36Sopenharmony_ci			.name = "camcc_sys_tmr_clk",
169062306a36Sopenharmony_ci			.ops = &clk_branch2_ops,
169162306a36Sopenharmony_ci		},
169262306a36Sopenharmony_ci	},
169362306a36Sopenharmony_ci};
169462306a36Sopenharmony_ci
169562306a36Sopenharmony_cistatic struct gdsc bps_gdsc = {
169662306a36Sopenharmony_ci	.gdscr = 0x6004,
169762306a36Sopenharmony_ci	.pd = {
169862306a36Sopenharmony_ci		.name = "bps_gdsc",
169962306a36Sopenharmony_ci	},
170062306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
170162306a36Sopenharmony_ci	.flags = VOTABLE,
170262306a36Sopenharmony_ci};
170362306a36Sopenharmony_ci
170462306a36Sopenharmony_cistatic struct gdsc ipe_0_gdsc = {
170562306a36Sopenharmony_ci	.gdscr = 0x7004,
170662306a36Sopenharmony_ci	.pd = {
170762306a36Sopenharmony_ci		.name = "ipe_0_gdsc",
170862306a36Sopenharmony_ci	},
170962306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
171062306a36Sopenharmony_ci	.flags = VOTABLE,
171162306a36Sopenharmony_ci};
171262306a36Sopenharmony_ci
171362306a36Sopenharmony_cistatic struct gdsc ife_0_gdsc = {
171462306a36Sopenharmony_ci	.gdscr = 0x9004,
171562306a36Sopenharmony_ci	.pd = {
171662306a36Sopenharmony_ci		.name = "ife_0_gdsc",
171762306a36Sopenharmony_ci	},
171862306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
171962306a36Sopenharmony_ci};
172062306a36Sopenharmony_ci
172162306a36Sopenharmony_cistatic struct gdsc ife_1_gdsc = {
172262306a36Sopenharmony_ci	.gdscr = 0xa004,
172362306a36Sopenharmony_ci	.pd = {
172462306a36Sopenharmony_ci		.name = "ife_1_gdsc",
172562306a36Sopenharmony_ci	},
172662306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
172762306a36Sopenharmony_ci};
172862306a36Sopenharmony_ci
172962306a36Sopenharmony_cistatic struct gdsc ife_2_gdsc = {
173062306a36Sopenharmony_ci	.gdscr = 0xb004,
173162306a36Sopenharmony_ci	.pd = {
173262306a36Sopenharmony_ci		.name = "ife_2_gdsc",
173362306a36Sopenharmony_ci	},
173462306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
173562306a36Sopenharmony_ci};
173662306a36Sopenharmony_ci
173762306a36Sopenharmony_cistatic struct gdsc titan_top_gdsc = {
173862306a36Sopenharmony_ci	.gdscr = 0x14004,
173962306a36Sopenharmony_ci	.pd = {
174062306a36Sopenharmony_ci		.name = "titan_top_gdsc",
174162306a36Sopenharmony_ci	},
174262306a36Sopenharmony_ci	.pwrsts = PWRSTS_OFF_ON,
174362306a36Sopenharmony_ci};
174462306a36Sopenharmony_ci
174562306a36Sopenharmony_cistatic struct clk_hw *camcc_sm6350_hws[] = {
174662306a36Sopenharmony_ci	[CAMCC_PLL2_OUT_EARLY] = &camcc_pll2_out_early.hw,
174762306a36Sopenharmony_ci};
174862306a36Sopenharmony_ci
174962306a36Sopenharmony_cistatic struct clk_regmap *camcc_sm6350_clocks[] = {
175062306a36Sopenharmony_ci	[CAMCC_BPS_AHB_CLK] = &camcc_bps_ahb_clk.clkr,
175162306a36Sopenharmony_ci	[CAMCC_BPS_AREG_CLK] = &camcc_bps_areg_clk.clkr,
175262306a36Sopenharmony_ci	[CAMCC_BPS_AXI_CLK] = &camcc_bps_axi_clk.clkr,
175362306a36Sopenharmony_ci	[CAMCC_BPS_CLK] = &camcc_bps_clk.clkr,
175462306a36Sopenharmony_ci	[CAMCC_BPS_CLK_SRC] = &camcc_bps_clk_src.clkr,
175562306a36Sopenharmony_ci	[CAMCC_CAMNOC_AXI_CLK] = &camcc_camnoc_axi_clk.clkr,
175662306a36Sopenharmony_ci	[CAMCC_CCI_0_CLK] = &camcc_cci_0_clk.clkr,
175762306a36Sopenharmony_ci	[CAMCC_CCI_0_CLK_SRC] = &camcc_cci_0_clk_src.clkr,
175862306a36Sopenharmony_ci	[CAMCC_CCI_1_CLK] = &camcc_cci_1_clk.clkr,
175962306a36Sopenharmony_ci	[CAMCC_CCI_1_CLK_SRC] = &camcc_cci_1_clk_src.clkr,
176062306a36Sopenharmony_ci	[CAMCC_CORE_AHB_CLK] = &camcc_core_ahb_clk.clkr,
176162306a36Sopenharmony_ci	[CAMCC_CPAS_AHB_CLK] = &camcc_cpas_ahb_clk.clkr,
176262306a36Sopenharmony_ci	[CAMCC_CPHY_RX_CLK_SRC] = &camcc_cphy_rx_clk_src.clkr,
176362306a36Sopenharmony_ci	[CAMCC_CSI0PHYTIMER_CLK] = &camcc_csi0phytimer_clk.clkr,
176462306a36Sopenharmony_ci	[CAMCC_CSI0PHYTIMER_CLK_SRC] = &camcc_csi0phytimer_clk_src.clkr,
176562306a36Sopenharmony_ci	[CAMCC_CSI1PHYTIMER_CLK] = &camcc_csi1phytimer_clk.clkr,
176662306a36Sopenharmony_ci	[CAMCC_CSI1PHYTIMER_CLK_SRC] = &camcc_csi1phytimer_clk_src.clkr,
176762306a36Sopenharmony_ci	[CAMCC_CSI2PHYTIMER_CLK] = &camcc_csi2phytimer_clk.clkr,
176862306a36Sopenharmony_ci	[CAMCC_CSI2PHYTIMER_CLK_SRC] = &camcc_csi2phytimer_clk_src.clkr,
176962306a36Sopenharmony_ci	[CAMCC_CSI3PHYTIMER_CLK] = &camcc_csi3phytimer_clk.clkr,
177062306a36Sopenharmony_ci	[CAMCC_CSI3PHYTIMER_CLK_SRC] = &camcc_csi3phytimer_clk_src.clkr,
177162306a36Sopenharmony_ci	[CAMCC_CSIPHY0_CLK] = &camcc_csiphy0_clk.clkr,
177262306a36Sopenharmony_ci	[CAMCC_CSIPHY1_CLK] = &camcc_csiphy1_clk.clkr,
177362306a36Sopenharmony_ci	[CAMCC_CSIPHY2_CLK] = &camcc_csiphy2_clk.clkr,
177462306a36Sopenharmony_ci	[CAMCC_CSIPHY3_CLK] = &camcc_csiphy3_clk.clkr,
177562306a36Sopenharmony_ci	[CAMCC_FAST_AHB_CLK_SRC] = &camcc_fast_ahb_clk_src.clkr,
177662306a36Sopenharmony_ci	[CAMCC_ICP_CLK] = &camcc_icp_clk.clkr,
177762306a36Sopenharmony_ci	[CAMCC_ICP_CLK_SRC] = &camcc_icp_clk_src.clkr,
177862306a36Sopenharmony_ci	[CAMCC_ICP_TS_CLK] = &camcc_icp_ts_clk.clkr,
177962306a36Sopenharmony_ci	[CAMCC_IFE_0_AXI_CLK] = &camcc_ife_0_axi_clk.clkr,
178062306a36Sopenharmony_ci	[CAMCC_IFE_0_CLK] = &camcc_ife_0_clk.clkr,
178162306a36Sopenharmony_ci	[CAMCC_IFE_0_CLK_SRC] = &camcc_ife_0_clk_src.clkr,
178262306a36Sopenharmony_ci	[CAMCC_IFE_0_CPHY_RX_CLK] = &camcc_ife_0_cphy_rx_clk.clkr,
178362306a36Sopenharmony_ci	[CAMCC_IFE_0_CSID_CLK] = &camcc_ife_0_csid_clk.clkr,
178462306a36Sopenharmony_ci	[CAMCC_IFE_0_CSID_CLK_SRC] = &camcc_ife_0_csid_clk_src.clkr,
178562306a36Sopenharmony_ci	[CAMCC_IFE_0_DSP_CLK] = &camcc_ife_0_dsp_clk.clkr,
178662306a36Sopenharmony_ci	[CAMCC_IFE_1_AXI_CLK] = &camcc_ife_1_axi_clk.clkr,
178762306a36Sopenharmony_ci	[CAMCC_IFE_1_CLK] = &camcc_ife_1_clk.clkr,
178862306a36Sopenharmony_ci	[CAMCC_IFE_1_CLK_SRC] = &camcc_ife_1_clk_src.clkr,
178962306a36Sopenharmony_ci	[CAMCC_IFE_1_CPHY_RX_CLK] = &camcc_ife_1_cphy_rx_clk.clkr,
179062306a36Sopenharmony_ci	[CAMCC_IFE_1_CSID_CLK] = &camcc_ife_1_csid_clk.clkr,
179162306a36Sopenharmony_ci	[CAMCC_IFE_1_CSID_CLK_SRC] = &camcc_ife_1_csid_clk_src.clkr,
179262306a36Sopenharmony_ci	[CAMCC_IFE_1_DSP_CLK] = &camcc_ife_1_dsp_clk.clkr,
179362306a36Sopenharmony_ci	[CAMCC_IFE_2_AXI_CLK] = &camcc_ife_2_axi_clk.clkr,
179462306a36Sopenharmony_ci	[CAMCC_IFE_2_CLK] = &camcc_ife_2_clk.clkr,
179562306a36Sopenharmony_ci	[CAMCC_IFE_2_CLK_SRC] = &camcc_ife_2_clk_src.clkr,
179662306a36Sopenharmony_ci	[CAMCC_IFE_2_CPHY_RX_CLK] = &camcc_ife_2_cphy_rx_clk.clkr,
179762306a36Sopenharmony_ci	[CAMCC_IFE_2_CSID_CLK] = &camcc_ife_2_csid_clk.clkr,
179862306a36Sopenharmony_ci	[CAMCC_IFE_2_CSID_CLK_SRC] = &camcc_ife_2_csid_clk_src.clkr,
179962306a36Sopenharmony_ci	[CAMCC_IFE_2_DSP_CLK] = &camcc_ife_2_dsp_clk.clkr,
180062306a36Sopenharmony_ci	[CAMCC_IFE_LITE_CLK] = &camcc_ife_lite_clk.clkr,
180162306a36Sopenharmony_ci	[CAMCC_IFE_LITE_CLK_SRC] = &camcc_ife_lite_clk_src.clkr,
180262306a36Sopenharmony_ci	[CAMCC_IFE_LITE_CPHY_RX_CLK] = &camcc_ife_lite_cphy_rx_clk.clkr,
180362306a36Sopenharmony_ci	[CAMCC_IFE_LITE_CSID_CLK] = &camcc_ife_lite_csid_clk.clkr,
180462306a36Sopenharmony_ci	[CAMCC_IFE_LITE_CSID_CLK_SRC] = &camcc_ife_lite_csid_clk_src.clkr,
180562306a36Sopenharmony_ci	[CAMCC_IPE_0_AHB_CLK] = &camcc_ipe_0_ahb_clk.clkr,
180662306a36Sopenharmony_ci	[CAMCC_IPE_0_AREG_CLK] = &camcc_ipe_0_areg_clk.clkr,
180762306a36Sopenharmony_ci	[CAMCC_IPE_0_AXI_CLK] = &camcc_ipe_0_axi_clk.clkr,
180862306a36Sopenharmony_ci	[CAMCC_IPE_0_CLK] = &camcc_ipe_0_clk.clkr,
180962306a36Sopenharmony_ci	[CAMCC_IPE_0_CLK_SRC] = &camcc_ipe_0_clk_src.clkr,
181062306a36Sopenharmony_ci	[CAMCC_JPEG_CLK] = &camcc_jpeg_clk.clkr,
181162306a36Sopenharmony_ci	[CAMCC_JPEG_CLK_SRC] = &camcc_jpeg_clk_src.clkr,
181262306a36Sopenharmony_ci	[CAMCC_LRME_CLK] = &camcc_lrme_clk.clkr,
181362306a36Sopenharmony_ci	[CAMCC_LRME_CLK_SRC] = &camcc_lrme_clk_src.clkr,
181462306a36Sopenharmony_ci	[CAMCC_MCLK0_CLK] = &camcc_mclk0_clk.clkr,
181562306a36Sopenharmony_ci	[CAMCC_MCLK0_CLK_SRC] = &camcc_mclk0_clk_src.clkr,
181662306a36Sopenharmony_ci	[CAMCC_MCLK1_CLK] = &camcc_mclk1_clk.clkr,
181762306a36Sopenharmony_ci	[CAMCC_MCLK1_CLK_SRC] = &camcc_mclk1_clk_src.clkr,
181862306a36Sopenharmony_ci	[CAMCC_MCLK2_CLK] = &camcc_mclk2_clk.clkr,
181962306a36Sopenharmony_ci	[CAMCC_MCLK2_CLK_SRC] = &camcc_mclk2_clk_src.clkr,
182062306a36Sopenharmony_ci	[CAMCC_MCLK3_CLK] = &camcc_mclk3_clk.clkr,
182162306a36Sopenharmony_ci	[CAMCC_MCLK3_CLK_SRC] = &camcc_mclk3_clk_src.clkr,
182262306a36Sopenharmony_ci	[CAMCC_MCLK4_CLK] = &camcc_mclk4_clk.clkr,
182362306a36Sopenharmony_ci	[CAMCC_MCLK4_CLK_SRC] = &camcc_mclk4_clk_src.clkr,
182462306a36Sopenharmony_ci	[CAMCC_PLL0] = &camcc_pll0.clkr,
182562306a36Sopenharmony_ci	[CAMCC_PLL0_OUT_EVEN] = &camcc_pll0_out_even.clkr,
182662306a36Sopenharmony_ci	[CAMCC_PLL1] = &camcc_pll1.clkr,
182762306a36Sopenharmony_ci	[CAMCC_PLL1_OUT_EVEN] = &camcc_pll1_out_even.clkr,
182862306a36Sopenharmony_ci	[CAMCC_PLL2] = &camcc_pll2.clkr,
182962306a36Sopenharmony_ci	[CAMCC_PLL2_OUT_MAIN] = &camcc_pll2_out_main.clkr,
183062306a36Sopenharmony_ci	[CAMCC_PLL3] = &camcc_pll3.clkr,
183162306a36Sopenharmony_ci	[CAMCC_SLOW_AHB_CLK_SRC] = &camcc_slow_ahb_clk_src.clkr,
183262306a36Sopenharmony_ci	[CAMCC_SOC_AHB_CLK] = &camcc_soc_ahb_clk.clkr,
183362306a36Sopenharmony_ci	[CAMCC_SYS_TMR_CLK] = &camcc_sys_tmr_clk.clkr,
183462306a36Sopenharmony_ci};
183562306a36Sopenharmony_ci
183662306a36Sopenharmony_cistatic struct gdsc *camcc_sm6350_gdscs[] = {
183762306a36Sopenharmony_ci	[BPS_GDSC] = &bps_gdsc,
183862306a36Sopenharmony_ci	[IPE_0_GDSC] = &ipe_0_gdsc,
183962306a36Sopenharmony_ci	[IFE_0_GDSC] = &ife_0_gdsc,
184062306a36Sopenharmony_ci	[IFE_1_GDSC] = &ife_1_gdsc,
184162306a36Sopenharmony_ci	[IFE_2_GDSC] = &ife_2_gdsc,
184262306a36Sopenharmony_ci	[TITAN_TOP_GDSC] = &titan_top_gdsc,
184362306a36Sopenharmony_ci};
184462306a36Sopenharmony_ci
184562306a36Sopenharmony_cistatic const struct regmap_config camcc_sm6350_regmap_config = {
184662306a36Sopenharmony_ci	.reg_bits = 32,
184762306a36Sopenharmony_ci	.reg_stride = 4,
184862306a36Sopenharmony_ci	.val_bits = 32,
184962306a36Sopenharmony_ci	.max_register = 0x16000,
185062306a36Sopenharmony_ci	.fast_io = true,
185162306a36Sopenharmony_ci};
185262306a36Sopenharmony_ci
185362306a36Sopenharmony_cistatic const struct qcom_cc_desc camcc_sm6350_desc = {
185462306a36Sopenharmony_ci	.config = &camcc_sm6350_regmap_config,
185562306a36Sopenharmony_ci	.clk_hws = camcc_sm6350_hws,
185662306a36Sopenharmony_ci	.num_clk_hws = ARRAY_SIZE(camcc_sm6350_hws),
185762306a36Sopenharmony_ci	.clks = camcc_sm6350_clocks,
185862306a36Sopenharmony_ci	.num_clks = ARRAY_SIZE(camcc_sm6350_clocks),
185962306a36Sopenharmony_ci	.gdscs = camcc_sm6350_gdscs,
186062306a36Sopenharmony_ci	.num_gdscs = ARRAY_SIZE(camcc_sm6350_gdscs),
186162306a36Sopenharmony_ci};
186262306a36Sopenharmony_ci
186362306a36Sopenharmony_cistatic const struct of_device_id camcc_sm6350_match_table[] = {
186462306a36Sopenharmony_ci	{ .compatible = "qcom,sm6350-camcc" },
186562306a36Sopenharmony_ci	{ }
186662306a36Sopenharmony_ci};
186762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, camcc_sm6350_match_table);
186862306a36Sopenharmony_ci
186962306a36Sopenharmony_cistatic int camcc_sm6350_probe(struct platform_device *pdev)
187062306a36Sopenharmony_ci{
187162306a36Sopenharmony_ci	struct regmap *regmap;
187262306a36Sopenharmony_ci
187362306a36Sopenharmony_ci	regmap = qcom_cc_map(pdev, &camcc_sm6350_desc);
187462306a36Sopenharmony_ci	if (IS_ERR(regmap))
187562306a36Sopenharmony_ci		return PTR_ERR(regmap);
187662306a36Sopenharmony_ci
187762306a36Sopenharmony_ci	clk_fabia_pll_configure(&camcc_pll0, regmap, &camcc_pll0_config);
187862306a36Sopenharmony_ci	clk_fabia_pll_configure(&camcc_pll1, regmap, &camcc_pll1_config);
187962306a36Sopenharmony_ci	clk_agera_pll_configure(&camcc_pll2, regmap, &camcc_pll2_config);
188062306a36Sopenharmony_ci	clk_fabia_pll_configure(&camcc_pll3, regmap, &camcc_pll3_config);
188162306a36Sopenharmony_ci
188262306a36Sopenharmony_ci	return qcom_cc_really_probe(pdev, &camcc_sm6350_desc, regmap);
188362306a36Sopenharmony_ci}
188462306a36Sopenharmony_ci
188562306a36Sopenharmony_cistatic struct platform_driver camcc_sm6350_driver = {
188662306a36Sopenharmony_ci	.probe = camcc_sm6350_probe,
188762306a36Sopenharmony_ci	.driver = {
188862306a36Sopenharmony_ci		.name = "sm6350-camcc",
188962306a36Sopenharmony_ci		.of_match_table = camcc_sm6350_match_table,
189062306a36Sopenharmony_ci	},
189162306a36Sopenharmony_ci};
189262306a36Sopenharmony_ci
189362306a36Sopenharmony_cistatic int __init camcc_sm6350_init(void)
189462306a36Sopenharmony_ci{
189562306a36Sopenharmony_ci	return platform_driver_register(&camcc_sm6350_driver);
189662306a36Sopenharmony_ci}
189762306a36Sopenharmony_cisubsys_initcall(camcc_sm6350_init);
189862306a36Sopenharmony_ci
189962306a36Sopenharmony_cistatic void __exit camcc_sm6350_exit(void)
190062306a36Sopenharmony_ci{
190162306a36Sopenharmony_ci	platform_driver_unregister(&camcc_sm6350_driver);
190262306a36Sopenharmony_ci}
190362306a36Sopenharmony_cimodule_exit(camcc_sm6350_exit);
190462306a36Sopenharmony_ci
190562306a36Sopenharmony_ciMODULE_DESCRIPTION("QTI CAMCC SM6350 Driver");
190662306a36Sopenharmony_ciMODULE_LICENSE("GPL");
1907